1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * QLogic qlcnic NIC Driver 4*4882a593Smuzhiyun * Copyright (c) 2009-2013 QLogic Corporation 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __QLCNIC_HW_H 8*4882a593Smuzhiyun #define __QLCNIC_HW_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* Common registers in 83xx and 82xx */ 11*4882a593Smuzhiyun enum qlcnic_regs { 12*4882a593Smuzhiyun QLCNIC_PEG_HALT_STATUS1 = 0, 13*4882a593Smuzhiyun QLCNIC_PEG_HALT_STATUS2, 14*4882a593Smuzhiyun QLCNIC_PEG_ALIVE_COUNTER, 15*4882a593Smuzhiyun QLCNIC_FLASH_LOCK_OWNER, 16*4882a593Smuzhiyun QLCNIC_FW_CAPABILITIES, 17*4882a593Smuzhiyun QLCNIC_CRB_DRV_ACTIVE, 18*4882a593Smuzhiyun QLCNIC_CRB_DEV_STATE, 19*4882a593Smuzhiyun QLCNIC_CRB_DRV_STATE, 20*4882a593Smuzhiyun QLCNIC_CRB_DRV_SCRATCH, 21*4882a593Smuzhiyun QLCNIC_CRB_DEV_PARTITION_INFO, 22*4882a593Smuzhiyun QLCNIC_CRB_DRV_IDC_VER, 23*4882a593Smuzhiyun QLCNIC_FW_VERSION_MAJOR, 24*4882a593Smuzhiyun QLCNIC_FW_VERSION_MINOR, 25*4882a593Smuzhiyun QLCNIC_FW_VERSION_SUB, 26*4882a593Smuzhiyun QLCNIC_CRB_DEV_NPAR_STATE, 27*4882a593Smuzhiyun QLCNIC_FW_IMG_VALID, 28*4882a593Smuzhiyun QLCNIC_CMDPEG_STATE, 29*4882a593Smuzhiyun QLCNIC_RCVPEG_STATE, 30*4882a593Smuzhiyun QLCNIC_ASIC_TEMP, 31*4882a593Smuzhiyun QLCNIC_FW_API, 32*4882a593Smuzhiyun QLCNIC_DRV_OP_MODE, 33*4882a593Smuzhiyun QLCNIC_FLASH_LOCK, 34*4882a593Smuzhiyun QLCNIC_FLASH_UNLOCK, 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* Read from an address offset from BAR0, existing registers */ 38*4882a593Smuzhiyun #define QLC_SHARED_REG_RD32(a, addr) \ 39*4882a593Smuzhiyun readl(((a)->ahw->pci_base0) + ((a)->ahw->reg_tbl[addr])) 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* Write to an address offset from BAR0, existing registers */ 42*4882a593Smuzhiyun #define QLC_SHARED_REG_WR32(a, addr, value) \ 43*4882a593Smuzhiyun writel(value, ((a)->ahw->pci_base0) + ((a)->ahw->reg_tbl[addr])) 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* Read from a direct address offset from BAR0, additional registers */ 46*4882a593Smuzhiyun #define QLCRDX(ahw, addr) \ 47*4882a593Smuzhiyun readl(((ahw)->pci_base0) + ((ahw)->ext_reg_tbl[addr])) 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* Write to a direct address offset from BAR0, additional registers */ 50*4882a593Smuzhiyun #define QLCWRX(ahw, addr, value) \ 51*4882a593Smuzhiyun writel(value, (((ahw)->pci_base0) + ((ahw)->ext_reg_tbl[addr]))) 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIGURE_IP_ADDR 0x1 54*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIG_INTRPT 0x2 55*4882a593Smuzhiyun #define QLCNIC_CMD_CREATE_RX_CTX 0x7 56*4882a593Smuzhiyun #define QLCNIC_CMD_DESTROY_RX_CTX 0x8 57*4882a593Smuzhiyun #define QLCNIC_CMD_CREATE_TX_CTX 0x9 58*4882a593Smuzhiyun #define QLCNIC_CMD_DESTROY_TX_CTX 0xa 59*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIGURE_LRO 0xC 60*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIGURE_MAC_LEARNING 0xD 61*4882a593Smuzhiyun #define QLCNIC_CMD_GET_STATISTICS 0xF 62*4882a593Smuzhiyun #define QLCNIC_CMD_INTRPT_TEST 0x11 63*4882a593Smuzhiyun #define QLCNIC_CMD_SET_MTU 0x12 64*4882a593Smuzhiyun #define QLCNIC_CMD_READ_PHY 0x13 65*4882a593Smuzhiyun #define QLCNIC_CMD_WRITE_PHY 0x14 66*4882a593Smuzhiyun #define QLCNIC_CMD_READ_HW_REG 0x15 67*4882a593Smuzhiyun #define QLCNIC_CMD_GET_FLOW_CTL 0x16 68*4882a593Smuzhiyun #define QLCNIC_CMD_SET_FLOW_CTL 0x17 69*4882a593Smuzhiyun #define QLCNIC_CMD_READ_MAX_MTU 0x18 70*4882a593Smuzhiyun #define QLCNIC_CMD_READ_MAX_LRO 0x19 71*4882a593Smuzhiyun #define QLCNIC_CMD_MAC_ADDRESS 0x1f 72*4882a593Smuzhiyun #define QLCNIC_CMD_GET_PCI_INFO 0x20 73*4882a593Smuzhiyun #define QLCNIC_CMD_GET_NIC_INFO 0x21 74*4882a593Smuzhiyun #define QLCNIC_CMD_SET_NIC_INFO 0x22 75*4882a593Smuzhiyun #define QLCNIC_CMD_GET_ESWITCH_CAPABILITY 0x24 76*4882a593Smuzhiyun #define QLCNIC_CMD_TOGGLE_ESWITCH 0x25 77*4882a593Smuzhiyun #define QLCNIC_CMD_GET_ESWITCH_STATUS 0x26 78*4882a593Smuzhiyun #define QLCNIC_CMD_SET_PORTMIRRORING 0x27 79*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIGURE_ESWITCH 0x28 80*4882a593Smuzhiyun #define QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG 0x29 81*4882a593Smuzhiyun #define QLCNIC_CMD_GET_ESWITCH_STATS 0x2a 82*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIG_PORT 0x2e 83*4882a593Smuzhiyun #define QLCNIC_CMD_TEMP_SIZE 0x2f 84*4882a593Smuzhiyun #define QLCNIC_CMD_GET_TEMP_HDR 0x30 85*4882a593Smuzhiyun #define QLCNIC_CMD_BC_EVENT_SETUP 0x31 86*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIG_VPORT 0x32 87*4882a593Smuzhiyun #define QLCNIC_CMD_DCB_QUERY_CAP 0x34 88*4882a593Smuzhiyun #define QLCNIC_CMD_DCB_QUERY_PARAM 0x35 89*4882a593Smuzhiyun #define QLCNIC_CMD_GET_MAC_STATS 0x37 90*4882a593Smuzhiyun #define QLCNIC_CMD_82XX_SET_DRV_VER 0x38 91*4882a593Smuzhiyun #define QLCNIC_CMD_MQ_TX_CONFIG_INTR 0x39 92*4882a593Smuzhiyun #define QLCNIC_CMD_GET_LED_STATUS 0x3C 93*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIGURE_RSS 0x41 94*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIG_INTR_COAL 0x43 95*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIGURE_LED 0x44 96*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIG_MAC_VLAN 0x45 97*4882a593Smuzhiyun #define QLCNIC_CMD_GET_LINK_EVENT 0x48 98*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIGURE_MAC_RX_MODE 0x49 99*4882a593Smuzhiyun #define QLCNIC_CMD_CONFIGURE_HW_LRO 0x4A 100*4882a593Smuzhiyun #define QLCNIC_CMD_SET_INGRESS_ENCAP 0x4E 101*4882a593Smuzhiyun #define QLCNIC_CMD_INIT_NIC_FUNC 0x60 102*4882a593Smuzhiyun #define QLCNIC_CMD_STOP_NIC_FUNC 0x61 103*4882a593Smuzhiyun #define QLCNIC_CMD_IDC_ACK 0x63 104*4882a593Smuzhiyun #define QLCNIC_CMD_SET_PORT_CONFIG 0x66 105*4882a593Smuzhiyun #define QLCNIC_CMD_GET_PORT_CONFIG 0x67 106*4882a593Smuzhiyun #define QLCNIC_CMD_GET_LINK_STATUS 0x68 107*4882a593Smuzhiyun #define QLCNIC_CMD_SET_LED_CONFIG 0x69 108*4882a593Smuzhiyun #define QLCNIC_CMD_GET_LED_CONFIG 0x6A 109*4882a593Smuzhiyun #define QLCNIC_CMD_83XX_SET_DRV_VER 0x6F 110*4882a593Smuzhiyun #define QLCNIC_CMD_ADD_RCV_RINGS 0x0B 111*4882a593Smuzhiyun #define QLCNIC_CMD_83XX_EXTEND_ISCSI_DUMP_CAP 0x37 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define QLCNIC_INTRPT_INTX 1 114*4882a593Smuzhiyun #define QLCNIC_INTRPT_MSIX 3 115*4882a593Smuzhiyun #define QLCNIC_INTRPT_ADD 1 116*4882a593Smuzhiyun #define QLCNIC_INTRPT_DEL 2 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define QLCNIC_GET_CURRENT_MAC 1 119*4882a593Smuzhiyun #define QLCNIC_SET_STATION_MAC 2 120*4882a593Smuzhiyun #define QLCNIC_GET_DEFAULT_MAC 3 121*4882a593Smuzhiyun #define QLCNIC_GET_FAC_DEF_MAC 4 122*4882a593Smuzhiyun #define QLCNIC_SET_FAC_DEF_MAC 5 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define QLCNIC_MBX_LINK_EVENT 0x8001 125*4882a593Smuzhiyun #define QLCNIC_MBX_BC_EVENT 0x8002 126*4882a593Smuzhiyun #define QLCNIC_MBX_COMP_EVENT 0x8100 127*4882a593Smuzhiyun #define QLCNIC_MBX_REQUEST_EVENT 0x8101 128*4882a593Smuzhiyun #define QLCNIC_MBX_TIME_EXTEND_EVENT 0x8102 129*4882a593Smuzhiyun #define QLCNIC_MBX_DCBX_CONFIG_CHANGE_EVENT 0x8110 130*4882a593Smuzhiyun #define QLCNIC_MBX_SFP_INSERT_EVENT 0x8130 131*4882a593Smuzhiyun #define QLCNIC_MBX_SFP_REMOVE_EVENT 0x8131 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun struct qlcnic_mailbox_metadata { 134*4882a593Smuzhiyun u32 cmd; 135*4882a593Smuzhiyun u32 in_args; 136*4882a593Smuzhiyun u32 out_args; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun /* Mailbox ownership */ 140*4882a593Smuzhiyun #define QLCNIC_GET_OWNER(val) ((val) & (BIT_0 | BIT_1)) 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #define QLCNIC_SET_OWNER 1 143*4882a593Smuzhiyun #define QLCNIC_CLR_OWNER 0 144*4882a593Smuzhiyun #define QLCNIC_MBX_TIMEOUT 5000 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #define QLCNIC_MBX_RSP_OK 1 147*4882a593Smuzhiyun #define QLCNIC_MBX_PORT_RSP_OK 0x1a 148*4882a593Smuzhiyun #define QLCNIC_MBX_ASYNC_EVENT BIT_15 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun /* Set HW Tx ring limit for 82xx adapter. */ 151*4882a593Smuzhiyun #define QLCNIC_MAX_HW_TX_RINGS 8 152*4882a593Smuzhiyun #define QLCNIC_MAX_HW_VNIC_TX_RINGS 4 153*4882a593Smuzhiyun #define QLCNIC_MAX_TX_RINGS 8 154*4882a593Smuzhiyun #define QLCNIC_MAX_SDS_RINGS 8 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun struct qlcnic_pci_info; 157*4882a593Smuzhiyun struct qlcnic_info; 158*4882a593Smuzhiyun struct qlcnic_cmd_args; 159*4882a593Smuzhiyun struct ethtool_stats; 160*4882a593Smuzhiyun struct pci_device_id; 161*4882a593Smuzhiyun struct qlcnic_host_sds_ring; 162*4882a593Smuzhiyun struct qlcnic_host_tx_ring; 163*4882a593Smuzhiyun struct qlcnic_hardware_context; 164*4882a593Smuzhiyun struct qlcnic_adapter; 165*4882a593Smuzhiyun struct qlcnic_fw_dump; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun int qlcnic_82xx_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong, int *); 168*4882a593Smuzhiyun int qlcnic_82xx_hw_write_wx_2M(struct qlcnic_adapter *, ulong, u32); 169*4882a593Smuzhiyun int qlcnic_82xx_config_hw_lro(struct qlcnic_adapter *adapter, int); 170*4882a593Smuzhiyun int qlcnic_82xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32); 171*4882a593Smuzhiyun int qlcnic_82xx_napi_add(struct qlcnic_adapter *adapter, 172*4882a593Smuzhiyun struct net_device *netdev); 173*4882a593Smuzhiyun void qlcnic_82xx_get_beacon_state(struct qlcnic_adapter *); 174*4882a593Smuzhiyun void qlcnic_82xx_change_filter(struct qlcnic_adapter *adapter, 175*4882a593Smuzhiyun u64 *uaddr, u16 vlan_id, 176*4882a593Smuzhiyun struct qlcnic_host_tx_ring *tx_ring); 177*4882a593Smuzhiyun int qlcnic_82xx_config_intr_coalesce(struct qlcnic_adapter *, 178*4882a593Smuzhiyun struct ethtool_coalesce *); 179*4882a593Smuzhiyun int qlcnic_82xx_set_rx_coalesce(struct qlcnic_adapter *); 180*4882a593Smuzhiyun int qlcnic_82xx_config_rss(struct qlcnic_adapter *adapter, int); 181*4882a593Smuzhiyun void qlcnic_82xx_config_ipaddr(struct qlcnic_adapter *adapter, 182*4882a593Smuzhiyun __be32, int); 183*4882a593Smuzhiyun int qlcnic_82xx_linkevent_request(struct qlcnic_adapter *adapter, int); 184*4882a593Smuzhiyun void qlcnic_82xx_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring); 185*4882a593Smuzhiyun int qlcnic_82xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8); 186*4882a593Smuzhiyun int qlcnic_82xx_set_lb_mode(struct qlcnic_adapter *, u8); 187*4882a593Smuzhiyun void qlcnic_82xx_write_crb(struct qlcnic_adapter *, char *, loff_t, size_t); 188*4882a593Smuzhiyun void qlcnic_82xx_read_crb(struct qlcnic_adapter *, char *, loff_t, size_t); 189*4882a593Smuzhiyun int qlcnic_82xx_issue_cmd(struct qlcnic_adapter *adapter, 190*4882a593Smuzhiyun struct qlcnic_cmd_args *); 191*4882a593Smuzhiyun int qlcnic_82xx_mq_intrpt(struct qlcnic_adapter *, int); 192*4882a593Smuzhiyun int qlcnic_82xx_config_intrpt(struct qlcnic_adapter *, u8); 193*4882a593Smuzhiyun int qlcnic_82xx_fw_cmd_create_rx_ctx(struct qlcnic_adapter *); 194*4882a593Smuzhiyun int qlcnic_82xx_fw_cmd_create_tx_ctx(struct qlcnic_adapter *, 195*4882a593Smuzhiyun struct qlcnic_host_tx_ring *tx_ring, int); 196*4882a593Smuzhiyun void qlcnic_82xx_fw_cmd_del_rx_ctx(struct qlcnic_adapter *); 197*4882a593Smuzhiyun void qlcnic_82xx_fw_cmd_del_tx_ctx(struct qlcnic_adapter *, 198*4882a593Smuzhiyun struct qlcnic_host_tx_ring *); 199*4882a593Smuzhiyun int qlcnic_82xx_sre_macaddr_change(struct qlcnic_adapter *, u8 *, u16, u8); 200*4882a593Smuzhiyun int qlcnic_82xx_get_mac_address(struct qlcnic_adapter *, u8*, u8); 201*4882a593Smuzhiyun int qlcnic_82xx_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8); 202*4882a593Smuzhiyun int qlcnic_82xx_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *); 203*4882a593Smuzhiyun int qlcnic_82xx_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*); 204*4882a593Smuzhiyun int qlcnic_82xx_alloc_mbx_args(struct qlcnic_cmd_args *, 205*4882a593Smuzhiyun struct qlcnic_adapter *, u32); 206*4882a593Smuzhiyun int qlcnic_82xx_hw_write_wx_2M(struct qlcnic_adapter *, ulong, u32); 207*4882a593Smuzhiyun int qlcnic_82xx_get_board_info(struct qlcnic_adapter *); 208*4882a593Smuzhiyun int qlcnic_82xx_config_led(struct qlcnic_adapter *, u32, u32); 209*4882a593Smuzhiyun void qlcnic_82xx_get_func_no(struct qlcnic_adapter *); 210*4882a593Smuzhiyun int qlcnic_82xx_api_lock(struct qlcnic_adapter *); 211*4882a593Smuzhiyun void qlcnic_82xx_api_unlock(struct qlcnic_adapter *); 212*4882a593Smuzhiyun void qlcnic_82xx_napi_enable(struct qlcnic_adapter *); 213*4882a593Smuzhiyun void qlcnic_82xx_napi_disable(struct qlcnic_adapter *); 214*4882a593Smuzhiyun void qlcnic_82xx_napi_del(struct qlcnic_adapter *); 215*4882a593Smuzhiyun int qlcnic_82xx_shutdown(struct pci_dev *); 216*4882a593Smuzhiyun int qlcnic_82xx_resume(struct qlcnic_adapter *); 217*4882a593Smuzhiyun void qlcnic_clr_all_drv_state(struct qlcnic_adapter *adapter, u8 failed); 218*4882a593Smuzhiyun void qlcnic_fw_poll_work(struct work_struct *work); 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun u32 qlcnic_82xx_get_saved_state(void *, u32); 221*4882a593Smuzhiyun void qlcnic_82xx_set_saved_state(void *, u32, u32); 222*4882a593Smuzhiyun void qlcnic_82xx_cache_tmpl_hdr_values(struct qlcnic_fw_dump *); 223*4882a593Smuzhiyun u32 qlcnic_82xx_get_cap_size(void *, int); 224*4882a593Smuzhiyun void qlcnic_82xx_set_sys_info(void *, int, u32); 225*4882a593Smuzhiyun void qlcnic_82xx_store_cap_mask(void *, u32); 226*4882a593Smuzhiyun #endif /* __QLCNIC_HW_H_ */ 227