xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/qlogic/qlcnic/qlcnic_hw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * QLogic qlcnic NIC Driver
4*4882a593Smuzhiyun  * Copyright (c) 2009-2013 QLogic Corporation
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/slab.h>
8*4882a593Smuzhiyun #include <net/ip.h>
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "qlcnic.h"
12*4882a593Smuzhiyun #include "qlcnic_hdr.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define MASK(n) ((1ULL<<(n))-1)
15*4882a593Smuzhiyun #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define CRB_BLK(off)	((off >> 20) & 0x3f)
20*4882a593Smuzhiyun #define CRB_SUBBLK(off)	((off >> 16) & 0xf)
21*4882a593Smuzhiyun #define CRB_WINDOW_2M	(0x130060)
22*4882a593Smuzhiyun #define CRB_HI(off)	((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
23*4882a593Smuzhiyun #define CRB_INDIRECT_2M	(0x1e0000UL)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct qlcnic_ms_reg_ctrl {
26*4882a593Smuzhiyun 	u32 ocm_window;
27*4882a593Smuzhiyun 	u32 control;
28*4882a593Smuzhiyun 	u32 hi;
29*4882a593Smuzhiyun 	u32 low;
30*4882a593Smuzhiyun 	u32 rd[4];
31*4882a593Smuzhiyun 	u32 wd[4];
32*4882a593Smuzhiyun 	u64 off;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef readq
readq(void __iomem * addr)36*4882a593Smuzhiyun static inline u64 readq(void __iomem *addr)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #ifndef writeq
writeq(u64 val,void __iomem * addr)43*4882a593Smuzhiyun static inline void writeq(u64 val, void __iomem *addr)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	writel(((u32) (val)), (addr));
46*4882a593Smuzhiyun 	writel(((u32) (val >> 32)), (addr + 4));
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static struct crb_128M_2M_block_map
51*4882a593Smuzhiyun crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
52*4882a593Smuzhiyun     {{{0, 0,         0,         0} } },		/* 0: PCI */
53*4882a593Smuzhiyun     {{{1, 0x0100000, 0x0102000, 0x120000},	/* 1: PCIE */
54*4882a593Smuzhiyun 	  {1, 0x0110000, 0x0120000, 0x130000},
55*4882a593Smuzhiyun 	  {1, 0x0120000, 0x0122000, 0x124000},
56*4882a593Smuzhiyun 	  {1, 0x0130000, 0x0132000, 0x126000},
57*4882a593Smuzhiyun 	  {1, 0x0140000, 0x0142000, 0x128000},
58*4882a593Smuzhiyun 	  {1, 0x0150000, 0x0152000, 0x12a000},
59*4882a593Smuzhiyun 	  {1, 0x0160000, 0x0170000, 0x110000},
60*4882a593Smuzhiyun 	  {1, 0x0170000, 0x0172000, 0x12e000},
61*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
62*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
63*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
64*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
65*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
66*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
67*4882a593Smuzhiyun 	  {1, 0x01e0000, 0x01e0800, 0x122000},
68*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000} } },
69*4882a593Smuzhiyun 	{{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
70*4882a593Smuzhiyun     {{{0, 0,         0,         0} } },	    /* 3: */
71*4882a593Smuzhiyun     {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
72*4882a593Smuzhiyun     {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE   */
73*4882a593Smuzhiyun     {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU   */
74*4882a593Smuzhiyun     {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM    */
75*4882a593Smuzhiyun     {{{1, 0x0800000, 0x0802000, 0x170000},  /* 8: SQM0  */
76*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
77*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
78*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
79*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
80*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
81*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
82*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
83*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
84*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
85*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
86*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
87*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
88*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
89*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
90*4882a593Smuzhiyun       {1, 0x08f0000, 0x08f2000, 0x172000} } },
91*4882a593Smuzhiyun     {{{1, 0x0900000, 0x0902000, 0x174000},	/* 9: SQM1*/
92*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
93*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
94*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
95*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
96*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
97*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
98*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
99*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
100*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
101*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
102*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
103*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
104*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
105*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
106*4882a593Smuzhiyun       {1, 0x09f0000, 0x09f2000, 0x176000} } },
107*4882a593Smuzhiyun     {{{0, 0x0a00000, 0x0a02000, 0x178000},	/* 10: SQM2*/
108*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
109*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
110*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
111*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
112*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
113*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
114*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
115*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
116*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
117*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
118*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
119*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
120*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
121*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
122*4882a593Smuzhiyun       {1, 0x0af0000, 0x0af2000, 0x17a000} } },
123*4882a593Smuzhiyun     {{{0, 0x0b00000, 0x0b02000, 0x17c000},	/* 11: SQM3*/
124*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
125*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
126*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
127*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
128*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
129*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
130*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
131*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
132*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
133*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
134*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
135*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
136*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
137*4882a593Smuzhiyun       {0, 0x0000000, 0x0000000, 0x000000},
138*4882a593Smuzhiyun       {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
139*4882a593Smuzhiyun 	{{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
140*4882a593Smuzhiyun 	{{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
141*4882a593Smuzhiyun 	{{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
142*4882a593Smuzhiyun 	{{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
143*4882a593Smuzhiyun 	{{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
144*4882a593Smuzhiyun 	{{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
145*4882a593Smuzhiyun 	{{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
146*4882a593Smuzhiyun 	{{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
147*4882a593Smuzhiyun 	{{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
148*4882a593Smuzhiyun 	{{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
149*4882a593Smuzhiyun 	{{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
150*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	/* 23: */
151*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	/* 24: */
152*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	/* 25: */
153*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	/* 26: */
154*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	/* 27: */
155*4882a593Smuzhiyun 	{{{0, 0,         0,         0} } },	/* 28: */
156*4882a593Smuzhiyun 	{{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
157*4882a593Smuzhiyun     {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
158*4882a593Smuzhiyun     {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
159*4882a593Smuzhiyun 	{{{0} } },				/* 32: PCI */
160*4882a593Smuzhiyun 	{{{1, 0x2100000, 0x2102000, 0x120000},	/* 33: PCIE */
161*4882a593Smuzhiyun 	  {1, 0x2110000, 0x2120000, 0x130000},
162*4882a593Smuzhiyun 	  {1, 0x2120000, 0x2122000, 0x124000},
163*4882a593Smuzhiyun 	  {1, 0x2130000, 0x2132000, 0x126000},
164*4882a593Smuzhiyun 	  {1, 0x2140000, 0x2142000, 0x128000},
165*4882a593Smuzhiyun 	  {1, 0x2150000, 0x2152000, 0x12a000},
166*4882a593Smuzhiyun 	  {1, 0x2160000, 0x2170000, 0x110000},
167*4882a593Smuzhiyun 	  {1, 0x2170000, 0x2172000, 0x12e000},
168*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
169*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
170*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
171*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
172*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
173*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
174*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000},
175*4882a593Smuzhiyun 	  {0, 0x0000000, 0x0000000, 0x000000} } },
176*4882a593Smuzhiyun 	{{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
177*4882a593Smuzhiyun 	{{{0} } },				/* 35: */
178*4882a593Smuzhiyun 	{{{0} } },				/* 36: */
179*4882a593Smuzhiyun 	{{{0} } },				/* 37: */
180*4882a593Smuzhiyun 	{{{0} } },				/* 38: */
181*4882a593Smuzhiyun 	{{{0} } },				/* 39: */
182*4882a593Smuzhiyun 	{{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
183*4882a593Smuzhiyun 	{{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
184*4882a593Smuzhiyun 	{{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
185*4882a593Smuzhiyun 	{{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
186*4882a593Smuzhiyun 	{{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
187*4882a593Smuzhiyun 	{{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
188*4882a593Smuzhiyun 	{{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
189*4882a593Smuzhiyun 	{{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
190*4882a593Smuzhiyun 	{{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
191*4882a593Smuzhiyun 	{{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
192*4882a593Smuzhiyun 	{{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
193*4882a593Smuzhiyun 	{{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
194*4882a593Smuzhiyun 	{{{0} } },				/* 52: */
195*4882a593Smuzhiyun 	{{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
196*4882a593Smuzhiyun 	{{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
197*4882a593Smuzhiyun 	{{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
198*4882a593Smuzhiyun 	{{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
199*4882a593Smuzhiyun 	{{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
200*4882a593Smuzhiyun 	{{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
201*4882a593Smuzhiyun 	{{{0} } },				/* 59: I2C0 */
202*4882a593Smuzhiyun 	{{{0} } },				/* 60: I2C1 */
203*4882a593Smuzhiyun 	{{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
204*4882a593Smuzhiyun 	{{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
205*4882a593Smuzhiyun 	{{{1, 0x3f00000, 0x3f01000, 0x168000} } }	/* 63: P2NR0 */
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun  * top 12 bits of crb internal address (hub, agent)
210*4882a593Smuzhiyun  */
211*4882a593Smuzhiyun static const unsigned crb_hub_agt[64] = {
212*4882a593Smuzhiyun 	0,
213*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
214*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_MN,
215*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_MS,
216*4882a593Smuzhiyun 	0,
217*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_SRE,
218*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_NIU,
219*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_QMN,
220*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0,
221*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1,
222*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2,
223*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3,
224*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
225*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
226*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
227*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4,
228*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
229*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0,
230*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1,
231*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2,
232*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3,
233*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGND,
234*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI,
235*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0,
236*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1,
237*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2,
238*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3,
239*4882a593Smuzhiyun 	0,
240*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI,
241*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_SN,
242*4882a593Smuzhiyun 	0,
243*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_EG,
244*4882a593Smuzhiyun 	0,
245*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
246*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_CAM,
247*4882a593Smuzhiyun 	0,
248*4882a593Smuzhiyun 	0,
249*4882a593Smuzhiyun 	0,
250*4882a593Smuzhiyun 	0,
251*4882a593Smuzhiyun 	0,
252*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
253*4882a593Smuzhiyun 	0,
254*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1,
255*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2,
256*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3,
257*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4,
258*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5,
259*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6,
260*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7,
261*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
262*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
263*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
264*4882a593Smuzhiyun 	0,
265*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0,
266*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8,
267*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9,
268*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0,
269*4882a593Smuzhiyun 	0,
270*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_SMB,
271*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0,
272*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1,
273*4882a593Smuzhiyun 	0,
274*4882a593Smuzhiyun 	QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC,
275*4882a593Smuzhiyun 	0,
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /*  PCI Windowing for DDR regions.  */
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #define QLCNIC_PCIE_SEM_TIMEOUT	10000
281*4882a593Smuzhiyun 
qlcnic_read_window_reg(u32 addr,void __iomem * bar0,u32 * data)282*4882a593Smuzhiyun static void qlcnic_read_window_reg(u32 addr, void __iomem *bar0, u32 *data)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	u32 dest;
285*4882a593Smuzhiyun 	void __iomem *val;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	dest = addr & 0xFFFF0000;
288*4882a593Smuzhiyun 	val = bar0 + QLCNIC_FW_DUMP_REG1;
289*4882a593Smuzhiyun 	writel(dest, val);
290*4882a593Smuzhiyun 	readl(val);
291*4882a593Smuzhiyun 	val = bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr);
292*4882a593Smuzhiyun 	*data = readl(val);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
qlcnic_write_window_reg(u32 addr,void __iomem * bar0,u32 data)295*4882a593Smuzhiyun static void qlcnic_write_window_reg(u32 addr, void __iomem *bar0, u32 data)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	u32 dest;
298*4882a593Smuzhiyun 	void __iomem *val;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	dest = addr & 0xFFFF0000;
301*4882a593Smuzhiyun 	val = bar0 + QLCNIC_FW_DUMP_REG1;
302*4882a593Smuzhiyun 	writel(dest, val);
303*4882a593Smuzhiyun 	readl(val);
304*4882a593Smuzhiyun 	val = bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr);
305*4882a593Smuzhiyun 	writel(data, val);
306*4882a593Smuzhiyun 	readl(val);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun int
qlcnic_pcie_sem_lock(struct qlcnic_adapter * adapter,int sem,u32 id_reg)310*4882a593Smuzhiyun qlcnic_pcie_sem_lock(struct qlcnic_adapter *adapter, int sem, u32 id_reg)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	int timeout = 0, err = 0, done = 0;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	while (!done) {
315*4882a593Smuzhiyun 		done = QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_LOCK(sem)),
316*4882a593Smuzhiyun 			       &err);
317*4882a593Smuzhiyun 		if (done == 1)
318*4882a593Smuzhiyun 			break;
319*4882a593Smuzhiyun 		if (++timeout >= QLCNIC_PCIE_SEM_TIMEOUT) {
320*4882a593Smuzhiyun 			if (id_reg) {
321*4882a593Smuzhiyun 				done = QLCRD32(adapter, id_reg, &err);
322*4882a593Smuzhiyun 				if (done != -1)
323*4882a593Smuzhiyun 					dev_err(&adapter->pdev->dev,
324*4882a593Smuzhiyun 						"Failed to acquire sem=%d lock held by=%d\n",
325*4882a593Smuzhiyun 						sem, done);
326*4882a593Smuzhiyun 				else
327*4882a593Smuzhiyun 					dev_err(&adapter->pdev->dev,
328*4882a593Smuzhiyun 						"Failed to acquire sem=%d lock",
329*4882a593Smuzhiyun 						sem);
330*4882a593Smuzhiyun 			} else {
331*4882a593Smuzhiyun 				dev_err(&adapter->pdev->dev,
332*4882a593Smuzhiyun 					"Failed to acquire sem=%d lock", sem);
333*4882a593Smuzhiyun 			}
334*4882a593Smuzhiyun 			return -EIO;
335*4882a593Smuzhiyun 		}
336*4882a593Smuzhiyun 		udelay(1200);
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (id_reg)
340*4882a593Smuzhiyun 		QLCWR32(adapter, id_reg, adapter->portnum);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return 0;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun void
qlcnic_pcie_sem_unlock(struct qlcnic_adapter * adapter,int sem)346*4882a593Smuzhiyun qlcnic_pcie_sem_unlock(struct qlcnic_adapter *adapter, int sem)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	int err = 0;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_UNLOCK(sem)), &err);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
qlcnic_ind_rd(struct qlcnic_adapter * adapter,u32 addr)353*4882a593Smuzhiyun int qlcnic_ind_rd(struct qlcnic_adapter *adapter, u32 addr)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	int err = 0;
356*4882a593Smuzhiyun 	u32 data;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	if (qlcnic_82xx_check(adapter))
359*4882a593Smuzhiyun 		qlcnic_read_window_reg(addr, adapter->ahw->pci_base0, &data);
360*4882a593Smuzhiyun 	else {
361*4882a593Smuzhiyun 		data = QLCRD32(adapter, addr, &err);
362*4882a593Smuzhiyun 		if (err == -EIO)
363*4882a593Smuzhiyun 			return err;
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 	return data;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
qlcnic_ind_wr(struct qlcnic_adapter * adapter,u32 addr,u32 data)368*4882a593Smuzhiyun int qlcnic_ind_wr(struct qlcnic_adapter *adapter, u32 addr, u32 data)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	int ret = 0;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	if (qlcnic_82xx_check(adapter))
373*4882a593Smuzhiyun 		qlcnic_write_window_reg(addr, adapter->ahw->pci_base0, data);
374*4882a593Smuzhiyun 	else
375*4882a593Smuzhiyun 		ret = qlcnic_83xx_wrt_reg_indirect(adapter, addr, data);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	return ret;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun static int
qlcnic_send_cmd_descs(struct qlcnic_adapter * adapter,struct cmd_desc_type0 * cmd_desc_arr,int nr_desc)381*4882a593Smuzhiyun qlcnic_send_cmd_descs(struct qlcnic_adapter *adapter,
382*4882a593Smuzhiyun 		struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	u32 i, producer;
385*4882a593Smuzhiyun 	struct qlcnic_cmd_buffer *pbuf;
386*4882a593Smuzhiyun 	struct cmd_desc_type0 *cmd_desc;
387*4882a593Smuzhiyun 	struct qlcnic_host_tx_ring *tx_ring;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	i = 0;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
392*4882a593Smuzhiyun 		return -EIO;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	tx_ring = &adapter->tx_ring[0];
395*4882a593Smuzhiyun 	__netif_tx_lock_bh(tx_ring->txq);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	producer = tx_ring->producer;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	if (nr_desc >= qlcnic_tx_avail(tx_ring)) {
400*4882a593Smuzhiyun 		netif_tx_stop_queue(tx_ring->txq);
401*4882a593Smuzhiyun 		smp_mb();
402*4882a593Smuzhiyun 		if (qlcnic_tx_avail(tx_ring) > nr_desc) {
403*4882a593Smuzhiyun 			if (qlcnic_tx_avail(tx_ring) > TX_STOP_THRESH)
404*4882a593Smuzhiyun 				netif_tx_wake_queue(tx_ring->txq);
405*4882a593Smuzhiyun 		} else {
406*4882a593Smuzhiyun 			adapter->stats.xmit_off++;
407*4882a593Smuzhiyun 			__netif_tx_unlock_bh(tx_ring->txq);
408*4882a593Smuzhiyun 			return -EBUSY;
409*4882a593Smuzhiyun 		}
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	do {
413*4882a593Smuzhiyun 		cmd_desc = &cmd_desc_arr[i];
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 		pbuf = &tx_ring->cmd_buf_arr[producer];
416*4882a593Smuzhiyun 		pbuf->skb = NULL;
417*4882a593Smuzhiyun 		pbuf->frag_count = 0;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 		memcpy(&tx_ring->desc_head[producer],
420*4882a593Smuzhiyun 		       cmd_desc, sizeof(struct cmd_desc_type0));
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		producer = get_next_index(producer, tx_ring->num_desc);
423*4882a593Smuzhiyun 		i++;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	} while (i != nr_desc);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	tx_ring->producer = producer;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	qlcnic_update_cmd_producer(tx_ring);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	__netif_tx_unlock_bh(tx_ring->txq);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	return 0;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
qlcnic_82xx_sre_macaddr_change(struct qlcnic_adapter * adapter,u8 * addr,u16 vlan_id,u8 op)436*4882a593Smuzhiyun int qlcnic_82xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
437*4882a593Smuzhiyun 				   u16 vlan_id, u8 op)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct qlcnic_nic_req req;
440*4882a593Smuzhiyun 	struct qlcnic_mac_req *mac_req;
441*4882a593Smuzhiyun 	struct qlcnic_vlan_req *vlan_req;
442*4882a593Smuzhiyun 	u64 word;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	memset(&req, 0, sizeof(struct qlcnic_nic_req));
445*4882a593Smuzhiyun 	req.qhdr = cpu_to_le64(QLCNIC_REQUEST << 23);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	word = QLCNIC_MAC_EVENT | ((u64)adapter->portnum << 16);
448*4882a593Smuzhiyun 	req.req_hdr = cpu_to_le64(word);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	mac_req = (struct qlcnic_mac_req *)&req.words[0];
451*4882a593Smuzhiyun 	mac_req->op = op;
452*4882a593Smuzhiyun 	memcpy(mac_req->mac_addr, addr, ETH_ALEN);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	vlan_req = (struct qlcnic_vlan_req *)&req.words[1];
455*4882a593Smuzhiyun 	vlan_req->vlan_id = cpu_to_le16(vlan_id);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	return qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
qlcnic_nic_del_mac(struct qlcnic_adapter * adapter,const u8 * addr)460*4882a593Smuzhiyun int qlcnic_nic_del_mac(struct qlcnic_adapter *adapter, const u8 *addr)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct qlcnic_mac_vlan_list *cur;
463*4882a593Smuzhiyun 	struct list_head *head;
464*4882a593Smuzhiyun 	int err = -EINVAL;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* Delete MAC from the existing list */
467*4882a593Smuzhiyun 	list_for_each(head, &adapter->mac_list) {
468*4882a593Smuzhiyun 		cur = list_entry(head, struct qlcnic_mac_vlan_list, list);
469*4882a593Smuzhiyun 		if (ether_addr_equal(addr, cur->mac_addr)) {
470*4882a593Smuzhiyun 			err = qlcnic_sre_macaddr_change(adapter, cur->mac_addr,
471*4882a593Smuzhiyun 							0, QLCNIC_MAC_DEL);
472*4882a593Smuzhiyun 			if (err)
473*4882a593Smuzhiyun 				return err;
474*4882a593Smuzhiyun 			list_del(&cur->list);
475*4882a593Smuzhiyun 			kfree(cur);
476*4882a593Smuzhiyun 			return err;
477*4882a593Smuzhiyun 		}
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 	return err;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
qlcnic_nic_add_mac(struct qlcnic_adapter * adapter,const u8 * addr,u16 vlan,enum qlcnic_mac_type mac_type)482*4882a593Smuzhiyun int qlcnic_nic_add_mac(struct qlcnic_adapter *adapter, const u8 *addr, u16 vlan,
483*4882a593Smuzhiyun 		       enum qlcnic_mac_type mac_type)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	struct qlcnic_mac_vlan_list *cur;
486*4882a593Smuzhiyun 	struct list_head *head;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* look up if already exists */
489*4882a593Smuzhiyun 	list_for_each(head, &adapter->mac_list) {
490*4882a593Smuzhiyun 		cur = list_entry(head, struct qlcnic_mac_vlan_list, list);
491*4882a593Smuzhiyun 		if (ether_addr_equal(addr, cur->mac_addr) &&
492*4882a593Smuzhiyun 		    cur->vlan_id == vlan)
493*4882a593Smuzhiyun 			return 0;
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	cur = kzalloc(sizeof(*cur), GFP_ATOMIC);
497*4882a593Smuzhiyun 	if (cur == NULL)
498*4882a593Smuzhiyun 		return -ENOMEM;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	memcpy(cur->mac_addr, addr, ETH_ALEN);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (qlcnic_sre_macaddr_change(adapter,
503*4882a593Smuzhiyun 				cur->mac_addr, vlan, QLCNIC_MAC_ADD)) {
504*4882a593Smuzhiyun 		kfree(cur);
505*4882a593Smuzhiyun 		return -EIO;
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	cur->vlan_id = vlan;
509*4882a593Smuzhiyun 	cur->mac_type = mac_type;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	list_add_tail(&cur->list, &adapter->mac_list);
512*4882a593Smuzhiyun 	return 0;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
qlcnic_flush_mcast_mac(struct qlcnic_adapter * adapter)515*4882a593Smuzhiyun void qlcnic_flush_mcast_mac(struct qlcnic_adapter *adapter)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	struct qlcnic_mac_vlan_list *cur;
518*4882a593Smuzhiyun 	struct list_head *head, *tmp;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	list_for_each_safe(head, tmp, &adapter->mac_list) {
521*4882a593Smuzhiyun 		cur = list_entry(head, struct qlcnic_mac_vlan_list, list);
522*4882a593Smuzhiyun 		if (cur->mac_type != QLCNIC_MULTICAST_MAC)
523*4882a593Smuzhiyun 			continue;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		qlcnic_sre_macaddr_change(adapter, cur->mac_addr,
526*4882a593Smuzhiyun 					  cur->vlan_id, QLCNIC_MAC_DEL);
527*4882a593Smuzhiyun 		list_del(&cur->list);
528*4882a593Smuzhiyun 		kfree(cur);
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
__qlcnic_set_multi(struct net_device * netdev,u16 vlan)532*4882a593Smuzhiyun static void __qlcnic_set_multi(struct net_device *netdev, u16 vlan)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	struct qlcnic_adapter *adapter = netdev_priv(netdev);
535*4882a593Smuzhiyun 	struct qlcnic_hardware_context *ahw = adapter->ahw;
536*4882a593Smuzhiyun 	struct netdev_hw_addr *ha;
537*4882a593Smuzhiyun 	static const u8 bcast_addr[ETH_ALEN] = {
538*4882a593Smuzhiyun 		0xff, 0xff, 0xff, 0xff, 0xff, 0xff
539*4882a593Smuzhiyun 	};
540*4882a593Smuzhiyun 	u32 mode = VPORT_MISS_MODE_DROP;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
543*4882a593Smuzhiyun 		return;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	qlcnic_nic_add_mac(adapter, adapter->mac_addr, vlan,
546*4882a593Smuzhiyun 			   QLCNIC_UNICAST_MAC);
547*4882a593Smuzhiyun 	qlcnic_nic_add_mac(adapter, bcast_addr, vlan, QLCNIC_BROADCAST_MAC);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (netdev->flags & IFF_PROMISC) {
550*4882a593Smuzhiyun 		if (!(adapter->flags & QLCNIC_PROMISC_DISABLED))
551*4882a593Smuzhiyun 			mode = VPORT_MISS_MODE_ACCEPT_ALL;
552*4882a593Smuzhiyun 	} else if ((netdev->flags & IFF_ALLMULTI) ||
553*4882a593Smuzhiyun 		   (netdev_mc_count(netdev) > ahw->max_mc_count)) {
554*4882a593Smuzhiyun 		mode = VPORT_MISS_MODE_ACCEPT_MULTI;
555*4882a593Smuzhiyun 	} else if (!netdev_mc_empty(netdev)) {
556*4882a593Smuzhiyun 		qlcnic_flush_mcast_mac(adapter);
557*4882a593Smuzhiyun 		netdev_for_each_mc_addr(ha, netdev)
558*4882a593Smuzhiyun 			qlcnic_nic_add_mac(adapter, ha->addr, vlan,
559*4882a593Smuzhiyun 					   QLCNIC_MULTICAST_MAC);
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/* configure unicast MAC address, if there is not sufficient space
563*4882a593Smuzhiyun 	 * to store all the unicast addresses then enable promiscuous mode
564*4882a593Smuzhiyun 	 */
565*4882a593Smuzhiyun 	if (netdev_uc_count(netdev) > ahw->max_uc_count) {
566*4882a593Smuzhiyun 		mode = VPORT_MISS_MODE_ACCEPT_ALL;
567*4882a593Smuzhiyun 	} else if (!netdev_uc_empty(netdev)) {
568*4882a593Smuzhiyun 		netdev_for_each_uc_addr(ha, netdev)
569*4882a593Smuzhiyun 			qlcnic_nic_add_mac(adapter, ha->addr, vlan,
570*4882a593Smuzhiyun 					   QLCNIC_UNICAST_MAC);
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	if (mode == VPORT_MISS_MODE_ACCEPT_ALL &&
574*4882a593Smuzhiyun 	    !adapter->fdb_mac_learn) {
575*4882a593Smuzhiyun 		qlcnic_alloc_lb_filters_mem(adapter);
576*4882a593Smuzhiyun 		adapter->drv_mac_learn = 1;
577*4882a593Smuzhiyun 		if (adapter->flags & QLCNIC_ESWITCH_ENABLED)
578*4882a593Smuzhiyun 			adapter->rx_mac_learn = true;
579*4882a593Smuzhiyun 	} else {
580*4882a593Smuzhiyun 		adapter->drv_mac_learn = 0;
581*4882a593Smuzhiyun 		adapter->rx_mac_learn = false;
582*4882a593Smuzhiyun 	}
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	qlcnic_nic_set_promisc(adapter, mode);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
qlcnic_set_multi(struct net_device * netdev)587*4882a593Smuzhiyun void qlcnic_set_multi(struct net_device *netdev)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	struct qlcnic_adapter *adapter = netdev_priv(netdev);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
592*4882a593Smuzhiyun 		return;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	if (qlcnic_sriov_vf_check(adapter))
595*4882a593Smuzhiyun 		qlcnic_sriov_vf_set_multi(netdev);
596*4882a593Smuzhiyun 	else
597*4882a593Smuzhiyun 		__qlcnic_set_multi(netdev, 0);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
qlcnic_82xx_nic_set_promisc(struct qlcnic_adapter * adapter,u32 mode)600*4882a593Smuzhiyun int qlcnic_82xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	struct qlcnic_nic_req req;
603*4882a593Smuzhiyun 	u64 word;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	memset(&req, 0, sizeof(struct qlcnic_nic_req));
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	word = QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE |
610*4882a593Smuzhiyun 			((u64)adapter->portnum << 16);
611*4882a593Smuzhiyun 	req.req_hdr = cpu_to_le64(word);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	req.words[0] = cpu_to_le64(mode);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	return qlcnic_send_cmd_descs(adapter,
616*4882a593Smuzhiyun 				(struct cmd_desc_type0 *)&req, 1);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
qlcnic_82xx_free_mac_list(struct qlcnic_adapter * adapter)619*4882a593Smuzhiyun void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	struct list_head *head = &adapter->mac_list;
622*4882a593Smuzhiyun 	struct qlcnic_mac_vlan_list *cur;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	while (!list_empty(head)) {
625*4882a593Smuzhiyun 		cur = list_entry(head->next, struct qlcnic_mac_vlan_list, list);
626*4882a593Smuzhiyun 		qlcnic_sre_macaddr_change(adapter,
627*4882a593Smuzhiyun 				cur->mac_addr, 0, QLCNIC_MAC_DEL);
628*4882a593Smuzhiyun 		list_del(&cur->list);
629*4882a593Smuzhiyun 		kfree(cur);
630*4882a593Smuzhiyun 	}
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
qlcnic_prune_lb_filters(struct qlcnic_adapter * adapter)633*4882a593Smuzhiyun void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	struct qlcnic_filter *tmp_fil;
636*4882a593Smuzhiyun 	struct hlist_node *n;
637*4882a593Smuzhiyun 	struct hlist_head *head;
638*4882a593Smuzhiyun 	int i;
639*4882a593Smuzhiyun 	unsigned long expires;
640*4882a593Smuzhiyun 	u8 cmd;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	for (i = 0; i < adapter->fhash.fbucket_size; i++) {
643*4882a593Smuzhiyun 		head = &(adapter->fhash.fhead[i]);
644*4882a593Smuzhiyun 		hlist_for_each_entry_safe(tmp_fil, n, head, fnode) {
645*4882a593Smuzhiyun 			cmd =  tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
646*4882a593Smuzhiyun 						  QLCNIC_MAC_DEL;
647*4882a593Smuzhiyun 			expires = tmp_fil->ftime + QLCNIC_FILTER_AGE * HZ;
648*4882a593Smuzhiyun 			if (time_before(expires, jiffies)) {
649*4882a593Smuzhiyun 				qlcnic_sre_macaddr_change(adapter,
650*4882a593Smuzhiyun 							  tmp_fil->faddr,
651*4882a593Smuzhiyun 							  tmp_fil->vlan_id,
652*4882a593Smuzhiyun 							  cmd);
653*4882a593Smuzhiyun 				spin_lock_bh(&adapter->mac_learn_lock);
654*4882a593Smuzhiyun 				adapter->fhash.fnum--;
655*4882a593Smuzhiyun 				hlist_del(&tmp_fil->fnode);
656*4882a593Smuzhiyun 				spin_unlock_bh(&adapter->mac_learn_lock);
657*4882a593Smuzhiyun 				kfree(tmp_fil);
658*4882a593Smuzhiyun 			}
659*4882a593Smuzhiyun 		}
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 	for (i = 0; i < adapter->rx_fhash.fbucket_size; i++) {
662*4882a593Smuzhiyun 		head = &(adapter->rx_fhash.fhead[i]);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 		hlist_for_each_entry_safe(tmp_fil, n, head, fnode)
665*4882a593Smuzhiyun 		{
666*4882a593Smuzhiyun 			expires = tmp_fil->ftime + QLCNIC_FILTER_AGE * HZ;
667*4882a593Smuzhiyun 			if (time_before(expires, jiffies)) {
668*4882a593Smuzhiyun 				spin_lock_bh(&adapter->rx_mac_learn_lock);
669*4882a593Smuzhiyun 				adapter->rx_fhash.fnum--;
670*4882a593Smuzhiyun 				hlist_del(&tmp_fil->fnode);
671*4882a593Smuzhiyun 				spin_unlock_bh(&adapter->rx_mac_learn_lock);
672*4882a593Smuzhiyun 				kfree(tmp_fil);
673*4882a593Smuzhiyun 			}
674*4882a593Smuzhiyun 		}
675*4882a593Smuzhiyun 	}
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
qlcnic_delete_lb_filters(struct qlcnic_adapter * adapter)678*4882a593Smuzhiyun void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun 	struct qlcnic_filter *tmp_fil;
681*4882a593Smuzhiyun 	struct hlist_node *n;
682*4882a593Smuzhiyun 	struct hlist_head *head;
683*4882a593Smuzhiyun 	int i;
684*4882a593Smuzhiyun 	u8 cmd;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	for (i = 0; i < adapter->fhash.fbucket_size; i++) {
687*4882a593Smuzhiyun 		head = &(adapter->fhash.fhead[i]);
688*4882a593Smuzhiyun 		hlist_for_each_entry_safe(tmp_fil, n, head, fnode) {
689*4882a593Smuzhiyun 			cmd =  tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
690*4882a593Smuzhiyun 						  QLCNIC_MAC_DEL;
691*4882a593Smuzhiyun 			qlcnic_sre_macaddr_change(adapter,
692*4882a593Smuzhiyun 						  tmp_fil->faddr,
693*4882a593Smuzhiyun 						  tmp_fil->vlan_id,
694*4882a593Smuzhiyun 						  cmd);
695*4882a593Smuzhiyun 			spin_lock_bh(&adapter->mac_learn_lock);
696*4882a593Smuzhiyun 			adapter->fhash.fnum--;
697*4882a593Smuzhiyun 			hlist_del(&tmp_fil->fnode);
698*4882a593Smuzhiyun 			spin_unlock_bh(&adapter->mac_learn_lock);
699*4882a593Smuzhiyun 			kfree(tmp_fil);
700*4882a593Smuzhiyun 		}
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
qlcnic_set_fw_loopback(struct qlcnic_adapter * adapter,u8 flag)704*4882a593Smuzhiyun static int qlcnic_set_fw_loopback(struct qlcnic_adapter *adapter, u8 flag)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun 	struct qlcnic_nic_req req;
707*4882a593Smuzhiyun 	int rv;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	memset(&req, 0, sizeof(struct qlcnic_nic_req));
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
712*4882a593Smuzhiyun 	req.req_hdr = cpu_to_le64(QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK |
713*4882a593Smuzhiyun 		((u64) adapter->portnum << 16) | ((u64) 0x1 << 32));
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	req.words[0] = cpu_to_le64(flag);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
718*4882a593Smuzhiyun 	if (rv != 0)
719*4882a593Smuzhiyun 		dev_err(&adapter->pdev->dev, "%sting loopback mode failed\n",
720*4882a593Smuzhiyun 				flag ? "Set" : "Reset");
721*4882a593Smuzhiyun 	return rv;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
qlcnic_82xx_set_lb_mode(struct qlcnic_adapter * adapter,u8 mode)724*4882a593Smuzhiyun int qlcnic_82xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	if (qlcnic_set_fw_loopback(adapter, mode))
727*4882a593Smuzhiyun 		return -EIO;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	if (qlcnic_nic_set_promisc(adapter,
730*4882a593Smuzhiyun 				   VPORT_MISS_MODE_ACCEPT_ALL)) {
731*4882a593Smuzhiyun 		qlcnic_set_fw_loopback(adapter, 0);
732*4882a593Smuzhiyun 		return -EIO;
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	msleep(1000);
736*4882a593Smuzhiyun 	return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
qlcnic_82xx_clear_lb_mode(struct qlcnic_adapter * adapter,u8 mode)739*4882a593Smuzhiyun int qlcnic_82xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	struct net_device *netdev = adapter->netdev;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	mode = VPORT_MISS_MODE_DROP;
744*4882a593Smuzhiyun 	qlcnic_set_fw_loopback(adapter, 0);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	if (netdev->flags & IFF_PROMISC)
747*4882a593Smuzhiyun 		mode = VPORT_MISS_MODE_ACCEPT_ALL;
748*4882a593Smuzhiyun 	else if (netdev->flags & IFF_ALLMULTI)
749*4882a593Smuzhiyun 		mode = VPORT_MISS_MODE_ACCEPT_MULTI;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	qlcnic_nic_set_promisc(adapter, mode);
752*4882a593Smuzhiyun 	msleep(1000);
753*4882a593Smuzhiyun 	return 0;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
qlcnic_82xx_read_phys_port_id(struct qlcnic_adapter * adapter)756*4882a593Smuzhiyun int qlcnic_82xx_read_phys_port_id(struct qlcnic_adapter *adapter)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	u8 mac[ETH_ALEN];
759*4882a593Smuzhiyun 	int ret;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	ret = qlcnic_get_mac_address(adapter, mac,
762*4882a593Smuzhiyun 				     adapter->ahw->physical_port);
763*4882a593Smuzhiyun 	if (ret)
764*4882a593Smuzhiyun 		return ret;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	memcpy(adapter->ahw->phys_port_id, mac, ETH_ALEN);
767*4882a593Smuzhiyun 	adapter->flags |= QLCNIC_HAS_PHYS_PORT_ID;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	return 0;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
qlcnic_82xx_set_rx_coalesce(struct qlcnic_adapter * adapter)772*4882a593Smuzhiyun int qlcnic_82xx_set_rx_coalesce(struct qlcnic_adapter *adapter)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	struct qlcnic_nic_req req;
775*4882a593Smuzhiyun 	int rv;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	memset(&req, 0, sizeof(struct qlcnic_nic_req));
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	req.req_hdr = cpu_to_le64(QLCNIC_CONFIG_INTR_COALESCE |
782*4882a593Smuzhiyun 		((u64) adapter->portnum << 16));
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	req.words[0] = cpu_to_le64(((u64) adapter->ahw->coal.flag) << 32);
785*4882a593Smuzhiyun 	req.words[2] = cpu_to_le64(adapter->ahw->coal.rx_packets |
786*4882a593Smuzhiyun 			((u64) adapter->ahw->coal.rx_time_us) << 16);
787*4882a593Smuzhiyun 	req.words[5] = cpu_to_le64(adapter->ahw->coal.timer_out |
788*4882a593Smuzhiyun 			((u64) adapter->ahw->coal.type) << 32 |
789*4882a593Smuzhiyun 			((u64) adapter->ahw->coal.sts_ring_mask) << 40);
790*4882a593Smuzhiyun 	rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
791*4882a593Smuzhiyun 	if (rv != 0)
792*4882a593Smuzhiyun 		dev_err(&adapter->netdev->dev,
793*4882a593Smuzhiyun 			"Could not send interrupt coalescing parameters\n");
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	return rv;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun /* Send the interrupt coalescing parameter set by ethtool to the card. */
qlcnic_82xx_config_intr_coalesce(struct qlcnic_adapter * adapter,struct ethtool_coalesce * ethcoal)799*4882a593Smuzhiyun int qlcnic_82xx_config_intr_coalesce(struct qlcnic_adapter *adapter,
800*4882a593Smuzhiyun 				     struct ethtool_coalesce *ethcoal)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
803*4882a593Smuzhiyun 	int rv;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	coal->flag = QLCNIC_INTR_DEFAULT;
806*4882a593Smuzhiyun 	coal->rx_time_us = ethcoal->rx_coalesce_usecs;
807*4882a593Smuzhiyun 	coal->rx_packets = ethcoal->rx_max_coalesced_frames;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	rv = qlcnic_82xx_set_rx_coalesce(adapter);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	if (rv)
812*4882a593Smuzhiyun 		netdev_err(adapter->netdev,
813*4882a593Smuzhiyun 			   "Failed to set Rx coalescing parameters\n");
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	return rv;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun #define QLCNIC_ENABLE_IPV4_LRO		BIT_0
819*4882a593Smuzhiyun #define QLCNIC_ENABLE_IPV6_LRO		(BIT_1 | BIT_9)
820*4882a593Smuzhiyun 
qlcnic_82xx_config_hw_lro(struct qlcnic_adapter * adapter,int enable)821*4882a593Smuzhiyun int qlcnic_82xx_config_hw_lro(struct qlcnic_adapter *adapter, int enable)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	struct qlcnic_nic_req req;
824*4882a593Smuzhiyun 	u64 word;
825*4882a593Smuzhiyun 	int rv;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
828*4882a593Smuzhiyun 		return 0;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	memset(&req, 0, sizeof(struct qlcnic_nic_req));
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	word = QLCNIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
835*4882a593Smuzhiyun 	req.req_hdr = cpu_to_le64(word);
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	word = 0;
838*4882a593Smuzhiyun 	if (enable) {
839*4882a593Smuzhiyun 		word = QLCNIC_ENABLE_IPV4_LRO;
840*4882a593Smuzhiyun 		if (adapter->ahw->extra_capability[0] &
841*4882a593Smuzhiyun 		    QLCNIC_FW_CAP2_HW_LRO_IPV6)
842*4882a593Smuzhiyun 			word |= QLCNIC_ENABLE_IPV6_LRO;
843*4882a593Smuzhiyun 	}
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	req.words[0] = cpu_to_le64(word);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
848*4882a593Smuzhiyun 	if (rv != 0)
849*4882a593Smuzhiyun 		dev_err(&adapter->netdev->dev,
850*4882a593Smuzhiyun 			"Could not send configure hw lro request\n");
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	return rv;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
qlcnic_config_bridged_mode(struct qlcnic_adapter * adapter,u32 enable)855*4882a593Smuzhiyun int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	struct qlcnic_nic_req req;
858*4882a593Smuzhiyun 	u64 word;
859*4882a593Smuzhiyun 	int rv;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	if (!!(adapter->flags & QLCNIC_BRIDGE_ENABLED) == enable)
862*4882a593Smuzhiyun 		return 0;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	memset(&req, 0, sizeof(struct qlcnic_nic_req));
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	word = QLCNIC_H2C_OPCODE_CONFIG_BRIDGING |
869*4882a593Smuzhiyun 		((u64)adapter->portnum << 16);
870*4882a593Smuzhiyun 	req.req_hdr = cpu_to_le64(word);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	req.words[0] = cpu_to_le64(enable);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
875*4882a593Smuzhiyun 	if (rv != 0)
876*4882a593Smuzhiyun 		dev_err(&adapter->netdev->dev,
877*4882a593Smuzhiyun 			"Could not send configure bridge mode request\n");
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	adapter->flags ^= QLCNIC_BRIDGE_ENABLED;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	return rv;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun #define QLCNIC_RSS_HASHTYPE_IP_TCP	0x3
886*4882a593Smuzhiyun #define QLCNIC_ENABLE_TYPE_C_RSS	BIT_10
887*4882a593Smuzhiyun #define QLCNIC_RSS_FEATURE_FLAG	(1ULL << 63)
888*4882a593Smuzhiyun #define QLCNIC_RSS_IND_TABLE_MASK	0x7ULL
889*4882a593Smuzhiyun 
qlcnic_82xx_config_rss(struct qlcnic_adapter * adapter,int enable)890*4882a593Smuzhiyun int qlcnic_82xx_config_rss(struct qlcnic_adapter *adapter, int enable)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	struct qlcnic_nic_req req;
893*4882a593Smuzhiyun 	u64 word;
894*4882a593Smuzhiyun 	int i, rv;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	static const u64 key[] = {
897*4882a593Smuzhiyun 		0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
898*4882a593Smuzhiyun 		0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
899*4882a593Smuzhiyun 		0x255b0ec26d5a56daULL
900*4882a593Smuzhiyun 	};
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	memset(&req, 0, sizeof(struct qlcnic_nic_req));
903*4882a593Smuzhiyun 	req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	word = QLCNIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
906*4882a593Smuzhiyun 	req.req_hdr = cpu_to_le64(word);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	/*
909*4882a593Smuzhiyun 	 * RSS request:
910*4882a593Smuzhiyun 	 * bits 3-0: hash_method
911*4882a593Smuzhiyun 	 *      5-4: hash_type_ipv4
912*4882a593Smuzhiyun 	 *	7-6: hash_type_ipv6
913*4882a593Smuzhiyun 	 *	  8: enable
914*4882a593Smuzhiyun 	 *        9: use indirection table
915*4882a593Smuzhiyun 	 *       10: type-c rss
916*4882a593Smuzhiyun 	 *	 11: udp rss
917*4882a593Smuzhiyun 	 *    47-12: reserved
918*4882a593Smuzhiyun 	 *    62-48: indirection table mask
919*4882a593Smuzhiyun 	 *	 63: feature flag
920*4882a593Smuzhiyun 	 */
921*4882a593Smuzhiyun 	word =  ((u64)(QLCNIC_RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
922*4882a593Smuzhiyun 		((u64)(QLCNIC_RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
923*4882a593Smuzhiyun 		((u64)(enable & 0x1) << 8) |
924*4882a593Smuzhiyun 		((u64)QLCNIC_RSS_IND_TABLE_MASK << 48) |
925*4882a593Smuzhiyun 		(u64)QLCNIC_ENABLE_TYPE_C_RSS |
926*4882a593Smuzhiyun 		(u64)QLCNIC_RSS_FEATURE_FLAG;
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	req.words[0] = cpu_to_le64(word);
929*4882a593Smuzhiyun 	for (i = 0; i < 5; i++)
930*4882a593Smuzhiyun 		req.words[i+1] = cpu_to_le64(key[i]);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
933*4882a593Smuzhiyun 	if (rv != 0)
934*4882a593Smuzhiyun 		dev_err(&adapter->netdev->dev, "could not configure RSS\n");
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	return rv;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
qlcnic_82xx_config_ipaddr(struct qlcnic_adapter * adapter,__be32 ip,int cmd)939*4882a593Smuzhiyun void qlcnic_82xx_config_ipaddr(struct qlcnic_adapter *adapter,
940*4882a593Smuzhiyun 			       __be32 ip, int cmd)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun 	struct qlcnic_nic_req req;
943*4882a593Smuzhiyun 	struct qlcnic_ipaddr *ipa;
944*4882a593Smuzhiyun 	u64 word;
945*4882a593Smuzhiyun 	int rv;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	memset(&req, 0, sizeof(struct qlcnic_nic_req));
948*4882a593Smuzhiyun 	req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	word = QLCNIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
951*4882a593Smuzhiyun 	req.req_hdr = cpu_to_le64(word);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	req.words[0] = cpu_to_le64(cmd);
954*4882a593Smuzhiyun 	ipa = (struct qlcnic_ipaddr *)&req.words[1];
955*4882a593Smuzhiyun 	ipa->ipv4 = ip;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
958*4882a593Smuzhiyun 	if (rv != 0)
959*4882a593Smuzhiyun 		dev_err(&adapter->netdev->dev,
960*4882a593Smuzhiyun 				"could not notify %s IP 0x%x request\n",
961*4882a593Smuzhiyun 				(cmd == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun 
qlcnic_82xx_linkevent_request(struct qlcnic_adapter * adapter,int enable)964*4882a593Smuzhiyun int qlcnic_82xx_linkevent_request(struct qlcnic_adapter *adapter, int enable)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun 	struct qlcnic_nic_req req;
967*4882a593Smuzhiyun 	u64 word;
968*4882a593Smuzhiyun 	int rv;
969*4882a593Smuzhiyun 	memset(&req, 0, sizeof(struct qlcnic_nic_req));
970*4882a593Smuzhiyun 	req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	word = QLCNIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
973*4882a593Smuzhiyun 	req.req_hdr = cpu_to_le64(word);
974*4882a593Smuzhiyun 	req.words[0] = cpu_to_le64(enable | (enable << 8));
975*4882a593Smuzhiyun 	rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
976*4882a593Smuzhiyun 	if (rv != 0)
977*4882a593Smuzhiyun 		dev_err(&adapter->netdev->dev,
978*4882a593Smuzhiyun 				"could not configure link notification\n");
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	return rv;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun 
qlcnic_send_lro_cleanup(struct qlcnic_adapter * adapter)983*4882a593Smuzhiyun static int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun 	struct qlcnic_nic_req req;
986*4882a593Smuzhiyun 	u64 word;
987*4882a593Smuzhiyun 	int rv;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
990*4882a593Smuzhiyun 		return 0;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	memset(&req, 0, sizeof(struct qlcnic_nic_req));
993*4882a593Smuzhiyun 	req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	word = QLCNIC_H2C_OPCODE_LRO_REQUEST |
996*4882a593Smuzhiyun 		((u64)adapter->portnum << 16) |
997*4882a593Smuzhiyun 		((u64)QLCNIC_LRO_REQUEST_CLEANUP << 56) ;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	req.req_hdr = cpu_to_le64(word);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
1002*4882a593Smuzhiyun 	if (rv != 0)
1003*4882a593Smuzhiyun 		dev_err(&adapter->netdev->dev,
1004*4882a593Smuzhiyun 				 "could not cleanup lro flows\n");
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	return rv;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun /*
1010*4882a593Smuzhiyun  * qlcnic_change_mtu - Change the Maximum Transfer Unit
1011*4882a593Smuzhiyun  * @returns 0 on success, negative on failure
1012*4882a593Smuzhiyun  */
1013*4882a593Smuzhiyun 
qlcnic_change_mtu(struct net_device * netdev,int mtu)1014*4882a593Smuzhiyun int qlcnic_change_mtu(struct net_device *netdev, int mtu)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun 	struct qlcnic_adapter *adapter = netdev_priv(netdev);
1017*4882a593Smuzhiyun 	int rc = 0;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	rc = qlcnic_fw_cmd_set_mtu(adapter, mtu);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	if (!rc)
1022*4882a593Smuzhiyun 		netdev->mtu = mtu;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	return rc;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun 
qlcnic_process_flags(struct qlcnic_adapter * adapter,netdev_features_t features)1027*4882a593Smuzhiyun static netdev_features_t qlcnic_process_flags(struct qlcnic_adapter *adapter,
1028*4882a593Smuzhiyun 					      netdev_features_t features)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun 	u32 offload_flags = adapter->offload_flags;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	if (offload_flags & BIT_0) {
1033*4882a593Smuzhiyun 		features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM |
1034*4882a593Smuzhiyun 			    NETIF_F_IPV6_CSUM;
1035*4882a593Smuzhiyun 		adapter->rx_csum = 1;
1036*4882a593Smuzhiyun 		if (QLCNIC_IS_TSO_CAPABLE(adapter)) {
1037*4882a593Smuzhiyun 			if (!(offload_flags & BIT_1))
1038*4882a593Smuzhiyun 				features &= ~NETIF_F_TSO;
1039*4882a593Smuzhiyun 			else
1040*4882a593Smuzhiyun 				features |= NETIF_F_TSO;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 			if (!(offload_flags & BIT_2))
1043*4882a593Smuzhiyun 				features &= ~NETIF_F_TSO6;
1044*4882a593Smuzhiyun 			else
1045*4882a593Smuzhiyun 				features |= NETIF_F_TSO6;
1046*4882a593Smuzhiyun 		}
1047*4882a593Smuzhiyun 	} else {
1048*4882a593Smuzhiyun 		features &= ~(NETIF_F_RXCSUM |
1049*4882a593Smuzhiyun 			      NETIF_F_IP_CSUM |
1050*4882a593Smuzhiyun 			      NETIF_F_IPV6_CSUM);
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 		if (QLCNIC_IS_TSO_CAPABLE(adapter))
1053*4882a593Smuzhiyun 			features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
1054*4882a593Smuzhiyun 		adapter->rx_csum = 0;
1055*4882a593Smuzhiyun 	}
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	return features;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun 
qlcnic_fix_features(struct net_device * netdev,netdev_features_t features)1060*4882a593Smuzhiyun netdev_features_t qlcnic_fix_features(struct net_device *netdev,
1061*4882a593Smuzhiyun 	netdev_features_t features)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun 	struct qlcnic_adapter *adapter = netdev_priv(netdev);
1064*4882a593Smuzhiyun 	netdev_features_t changed;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	if (qlcnic_82xx_check(adapter) &&
1067*4882a593Smuzhiyun 	    (adapter->flags & QLCNIC_ESWITCH_ENABLED)) {
1068*4882a593Smuzhiyun 		if (adapter->flags & QLCNIC_APP_CHANGED_FLAGS) {
1069*4882a593Smuzhiyun 			features = qlcnic_process_flags(adapter, features);
1070*4882a593Smuzhiyun 		} else {
1071*4882a593Smuzhiyun 			changed = features ^ netdev->features;
1072*4882a593Smuzhiyun 			features ^= changed & (NETIF_F_RXCSUM |
1073*4882a593Smuzhiyun 					       NETIF_F_IP_CSUM |
1074*4882a593Smuzhiyun 					       NETIF_F_IPV6_CSUM |
1075*4882a593Smuzhiyun 					       NETIF_F_TSO |
1076*4882a593Smuzhiyun 					       NETIF_F_TSO6);
1077*4882a593Smuzhiyun 		}
1078*4882a593Smuzhiyun 	}
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	if (!(features & NETIF_F_RXCSUM))
1081*4882a593Smuzhiyun 		features &= ~NETIF_F_LRO;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	return features;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 
qlcnic_set_features(struct net_device * netdev,netdev_features_t features)1087*4882a593Smuzhiyun int qlcnic_set_features(struct net_device *netdev, netdev_features_t features)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	struct qlcnic_adapter *adapter = netdev_priv(netdev);
1090*4882a593Smuzhiyun 	netdev_features_t changed = netdev->features ^ features;
1091*4882a593Smuzhiyun 	int hw_lro = (features & NETIF_F_LRO) ? QLCNIC_LRO_ENABLED : 0;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	if (!(changed & NETIF_F_LRO))
1094*4882a593Smuzhiyun 		return 0;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	netdev->features ^= NETIF_F_LRO;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	if (qlcnic_config_hw_lro(adapter, hw_lro))
1099*4882a593Smuzhiyun 		return -EIO;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	if (!hw_lro && qlcnic_82xx_check(adapter)) {
1102*4882a593Smuzhiyun 		if (qlcnic_send_lro_cleanup(adapter))
1103*4882a593Smuzhiyun 			return -EIO;
1104*4882a593Smuzhiyun 	}
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	return 0;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun /*
1110*4882a593Smuzhiyun  * Changes the CRB window to the specified window.
1111*4882a593Smuzhiyun  */
1112*4882a593Smuzhiyun  /* Returns < 0 if off is not valid,
1113*4882a593Smuzhiyun  *	 1 if window access is needed. 'off' is set to offset from
1114*4882a593Smuzhiyun  *	   CRB space in 128M pci map
1115*4882a593Smuzhiyun  *	 0 if no window access is needed. 'off' is set to 2M addr
1116*4882a593Smuzhiyun  * In: 'off' is offset from base in 128M pci map
1117*4882a593Smuzhiyun  */
qlcnic_pci_get_crb_addr_2M(struct qlcnic_hardware_context * ahw,ulong off,void __iomem ** addr)1118*4882a593Smuzhiyun static int qlcnic_pci_get_crb_addr_2M(struct qlcnic_hardware_context *ahw,
1119*4882a593Smuzhiyun 				      ulong off, void __iomem **addr)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun 	const struct crb_128M_2M_sub_block_map *m;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	if ((off >= QLCNIC_CRB_MAX) || (off < QLCNIC_PCI_CRBSPACE))
1124*4882a593Smuzhiyun 		return -EINVAL;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	off -= QLCNIC_PCI_CRBSPACE;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	/*
1129*4882a593Smuzhiyun 	 * Try direct map
1130*4882a593Smuzhiyun 	 */
1131*4882a593Smuzhiyun 	m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
1134*4882a593Smuzhiyun 		*addr = ahw->pci_base0 + m->start_2M +
1135*4882a593Smuzhiyun 			(off - m->start_128M);
1136*4882a593Smuzhiyun 		return 0;
1137*4882a593Smuzhiyun 	}
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	/*
1140*4882a593Smuzhiyun 	 * Not in direct map, use crb window
1141*4882a593Smuzhiyun 	 */
1142*4882a593Smuzhiyun 	*addr = ahw->pci_base0 + CRB_INDIRECT_2M + (off & MASK(16));
1143*4882a593Smuzhiyun 	return 1;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun /*
1147*4882a593Smuzhiyun  * In: 'off' is offset from CRB space in 128M pci map
1148*4882a593Smuzhiyun  * Out: 'off' is 2M pci map addr
1149*4882a593Smuzhiyun  * side effect: lock crb window
1150*4882a593Smuzhiyun  */
1151*4882a593Smuzhiyun static int
qlcnic_pci_set_crbwindow_2M(struct qlcnic_adapter * adapter,ulong off)1152*4882a593Smuzhiyun qlcnic_pci_set_crbwindow_2M(struct qlcnic_adapter *adapter, ulong off)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun 	u32 window;
1155*4882a593Smuzhiyun 	void __iomem *addr = adapter->ahw->pci_base0 + CRB_WINDOW_2M;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	off -= QLCNIC_PCI_CRBSPACE;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	window = CRB_HI(off);
1160*4882a593Smuzhiyun 	if (window == 0) {
1161*4882a593Smuzhiyun 		dev_err(&adapter->pdev->dev, "Invalid offset 0x%lx\n", off);
1162*4882a593Smuzhiyun 		return -EIO;
1163*4882a593Smuzhiyun 	}
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	writel(window, addr);
1166*4882a593Smuzhiyun 	if (readl(addr) != window) {
1167*4882a593Smuzhiyun 		if (printk_ratelimit())
1168*4882a593Smuzhiyun 			dev_warn(&adapter->pdev->dev,
1169*4882a593Smuzhiyun 				"failed to set CRB window to %d off 0x%lx\n",
1170*4882a593Smuzhiyun 				window, off);
1171*4882a593Smuzhiyun 		return -EIO;
1172*4882a593Smuzhiyun 	}
1173*4882a593Smuzhiyun 	return 0;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun 
qlcnic_82xx_hw_write_wx_2M(struct qlcnic_adapter * adapter,ulong off,u32 data)1176*4882a593Smuzhiyun int qlcnic_82xx_hw_write_wx_2M(struct qlcnic_adapter *adapter, ulong off,
1177*4882a593Smuzhiyun 			       u32 data)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	unsigned long flags;
1180*4882a593Smuzhiyun 	int rv;
1181*4882a593Smuzhiyun 	void __iomem *addr = NULL;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	rv = qlcnic_pci_get_crb_addr_2M(adapter->ahw, off, &addr);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	if (rv == 0) {
1186*4882a593Smuzhiyun 		writel(data, addr);
1187*4882a593Smuzhiyun 		return 0;
1188*4882a593Smuzhiyun 	}
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	if (rv > 0) {
1191*4882a593Smuzhiyun 		/* indirect access */
1192*4882a593Smuzhiyun 		write_lock_irqsave(&adapter->ahw->crb_lock, flags);
1193*4882a593Smuzhiyun 		crb_win_lock(adapter);
1194*4882a593Smuzhiyun 		rv = qlcnic_pci_set_crbwindow_2M(adapter, off);
1195*4882a593Smuzhiyun 		if (!rv)
1196*4882a593Smuzhiyun 			writel(data, addr);
1197*4882a593Smuzhiyun 		crb_win_unlock(adapter);
1198*4882a593Smuzhiyun 		write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
1199*4882a593Smuzhiyun 		return rv;
1200*4882a593Smuzhiyun 	}
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	dev_err(&adapter->pdev->dev,
1203*4882a593Smuzhiyun 			"%s: invalid offset: 0x%016lx\n", __func__, off);
1204*4882a593Smuzhiyun 	dump_stack();
1205*4882a593Smuzhiyun 	return -EIO;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun 
qlcnic_82xx_hw_read_wx_2M(struct qlcnic_adapter * adapter,ulong off,int * err)1208*4882a593Smuzhiyun int qlcnic_82xx_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off,
1209*4882a593Smuzhiyun 			      int *err)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun 	unsigned long flags;
1212*4882a593Smuzhiyun 	int rv;
1213*4882a593Smuzhiyun 	u32 data = -1;
1214*4882a593Smuzhiyun 	void __iomem *addr = NULL;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	rv = qlcnic_pci_get_crb_addr_2M(adapter->ahw, off, &addr);
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (rv == 0)
1219*4882a593Smuzhiyun 		return readl(addr);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	if (rv > 0) {
1222*4882a593Smuzhiyun 		/* indirect access */
1223*4882a593Smuzhiyun 		write_lock_irqsave(&adapter->ahw->crb_lock, flags);
1224*4882a593Smuzhiyun 		crb_win_lock(adapter);
1225*4882a593Smuzhiyun 		if (!qlcnic_pci_set_crbwindow_2M(adapter, off))
1226*4882a593Smuzhiyun 			data = readl(addr);
1227*4882a593Smuzhiyun 		crb_win_unlock(adapter);
1228*4882a593Smuzhiyun 		write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
1229*4882a593Smuzhiyun 		return data;
1230*4882a593Smuzhiyun 	}
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	dev_err(&adapter->pdev->dev,
1233*4882a593Smuzhiyun 			"%s: invalid offset: 0x%016lx\n", __func__, off);
1234*4882a593Smuzhiyun 	dump_stack();
1235*4882a593Smuzhiyun 	return -1;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
qlcnic_get_ioaddr(struct qlcnic_hardware_context * ahw,u32 offset)1238*4882a593Smuzhiyun void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *ahw,
1239*4882a593Smuzhiyun 				u32 offset)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun 	void __iomem *addr = NULL;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	WARN_ON(qlcnic_pci_get_crb_addr_2M(ahw, offset, &addr));
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	return addr;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun 
qlcnic_pci_mem_access_direct(struct qlcnic_adapter * adapter,u32 window,u64 off,u64 * data,int op)1248*4882a593Smuzhiyun static int qlcnic_pci_mem_access_direct(struct qlcnic_adapter *adapter,
1249*4882a593Smuzhiyun 					u32 window, u64 off, u64 *data, int op)
1250*4882a593Smuzhiyun {
1251*4882a593Smuzhiyun 	void __iomem *addr;
1252*4882a593Smuzhiyun 	u32 start;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	mutex_lock(&adapter->ahw->mem_lock);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	writel(window, adapter->ahw->ocm_win_crb);
1257*4882a593Smuzhiyun 	/* read back to flush */
1258*4882a593Smuzhiyun 	readl(adapter->ahw->ocm_win_crb);
1259*4882a593Smuzhiyun 	start = QLCNIC_PCI_OCM0_2M + off;
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	addr = adapter->ahw->pci_base0 + start;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	if (op == 0)	/* read */
1264*4882a593Smuzhiyun 		*data = readq(addr);
1265*4882a593Smuzhiyun 	else		/* write */
1266*4882a593Smuzhiyun 		writeq(*data, addr);
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	/* Set window to 0 */
1269*4882a593Smuzhiyun 	writel(0, adapter->ahw->ocm_win_crb);
1270*4882a593Smuzhiyun 	readl(adapter->ahw->ocm_win_crb);
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	mutex_unlock(&adapter->ahw->mem_lock);
1273*4882a593Smuzhiyun 	return 0;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun static void
qlcnic_pci_camqm_read_2M(struct qlcnic_adapter * adapter,u64 off,u64 * data)1277*4882a593Smuzhiyun qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun 	void __iomem *addr = adapter->ahw->pci_base0 +
1280*4882a593Smuzhiyun 		QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	mutex_lock(&adapter->ahw->mem_lock);
1283*4882a593Smuzhiyun 	*data = readq(addr);
1284*4882a593Smuzhiyun 	mutex_unlock(&adapter->ahw->mem_lock);
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun static void
qlcnic_pci_camqm_write_2M(struct qlcnic_adapter * adapter,u64 off,u64 data)1288*4882a593Smuzhiyun qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun 	void __iomem *addr = adapter->ahw->pci_base0 +
1291*4882a593Smuzhiyun 		QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	mutex_lock(&adapter->ahw->mem_lock);
1294*4882a593Smuzhiyun 	writeq(data, addr);
1295*4882a593Smuzhiyun 	mutex_unlock(&adapter->ahw->mem_lock);
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun /* Set MS memory control data for different adapters */
qlcnic_set_ms_controls(struct qlcnic_adapter * adapter,u64 off,struct qlcnic_ms_reg_ctrl * ms)1301*4882a593Smuzhiyun static void qlcnic_set_ms_controls(struct qlcnic_adapter *adapter, u64 off,
1302*4882a593Smuzhiyun 				   struct qlcnic_ms_reg_ctrl *ms)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	ms->control = QLCNIC_MS_CTRL;
1305*4882a593Smuzhiyun 	ms->low = QLCNIC_MS_ADDR_LO;
1306*4882a593Smuzhiyun 	ms->hi = QLCNIC_MS_ADDR_HI;
1307*4882a593Smuzhiyun 	if (off & 0xf) {
1308*4882a593Smuzhiyun 		ms->wd[0] = QLCNIC_MS_WRTDATA_LO;
1309*4882a593Smuzhiyun 		ms->rd[0] = QLCNIC_MS_RDDATA_LO;
1310*4882a593Smuzhiyun 		ms->wd[1] = QLCNIC_MS_WRTDATA_HI;
1311*4882a593Smuzhiyun 		ms->rd[1] = QLCNIC_MS_RDDATA_HI;
1312*4882a593Smuzhiyun 		ms->wd[2] = QLCNIC_MS_WRTDATA_ULO;
1313*4882a593Smuzhiyun 		ms->wd[3] = QLCNIC_MS_WRTDATA_UHI;
1314*4882a593Smuzhiyun 		ms->rd[2] = QLCNIC_MS_RDDATA_ULO;
1315*4882a593Smuzhiyun 		ms->rd[3] = QLCNIC_MS_RDDATA_UHI;
1316*4882a593Smuzhiyun 	} else {
1317*4882a593Smuzhiyun 		ms->wd[0] = QLCNIC_MS_WRTDATA_ULO;
1318*4882a593Smuzhiyun 		ms->rd[0] = QLCNIC_MS_RDDATA_ULO;
1319*4882a593Smuzhiyun 		ms->wd[1] = QLCNIC_MS_WRTDATA_UHI;
1320*4882a593Smuzhiyun 		ms->rd[1] = QLCNIC_MS_RDDATA_UHI;
1321*4882a593Smuzhiyun 		ms->wd[2] = QLCNIC_MS_WRTDATA_LO;
1322*4882a593Smuzhiyun 		ms->wd[3] = QLCNIC_MS_WRTDATA_HI;
1323*4882a593Smuzhiyun 		ms->rd[2] = QLCNIC_MS_RDDATA_LO;
1324*4882a593Smuzhiyun 		ms->rd[3] = QLCNIC_MS_RDDATA_HI;
1325*4882a593Smuzhiyun 	}
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	ms->ocm_window = OCM_WIN_P3P(off);
1328*4882a593Smuzhiyun 	ms->off = GET_MEM_OFFS_2M(off);
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
qlcnic_pci_mem_write_2M(struct qlcnic_adapter * adapter,u64 off,u64 data)1331*4882a593Smuzhiyun int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun 	int j, ret = 0;
1334*4882a593Smuzhiyun 	u32 temp, off8;
1335*4882a593Smuzhiyun 	struct qlcnic_ms_reg_ctrl ms;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	/* Only 64-bit aligned access */
1338*4882a593Smuzhiyun 	if (off & 7)
1339*4882a593Smuzhiyun 		return -EIO;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl));
1342*4882a593Smuzhiyun 	if (!(ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
1343*4882a593Smuzhiyun 			    QLCNIC_ADDR_QDR_NET_MAX) ||
1344*4882a593Smuzhiyun 	      ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET,
1345*4882a593Smuzhiyun 			    QLCNIC_ADDR_DDR_NET_MAX)))
1346*4882a593Smuzhiyun 		return -EIO;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	qlcnic_set_ms_controls(adapter, off, &ms);
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
1351*4882a593Smuzhiyun 		return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window,
1352*4882a593Smuzhiyun 						    ms.off, &data, 1);
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	off8 = off & ~0xf;
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	mutex_lock(&adapter->ahw->mem_lock);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.low, off8);
1359*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.hi, 0);
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE);
1362*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE);
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	for (j = 0; j < MAX_CTL_CHECK; j++) {
1365*4882a593Smuzhiyun 		temp = qlcnic_ind_rd(adapter, ms.control);
1366*4882a593Smuzhiyun 		if ((temp & TA_CTL_BUSY) == 0)
1367*4882a593Smuzhiyun 			break;
1368*4882a593Smuzhiyun 	}
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	if (j >= MAX_CTL_CHECK) {
1371*4882a593Smuzhiyun 		ret = -EIO;
1372*4882a593Smuzhiyun 		goto done;
1373*4882a593Smuzhiyun 	}
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	/* This is the modify part of read-modify-write */
1376*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.wd[0], qlcnic_ind_rd(adapter, ms.rd[0]));
1377*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.wd[1], qlcnic_ind_rd(adapter, ms.rd[1]));
1378*4882a593Smuzhiyun 	/* This is the write part of read-modify-write */
1379*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.wd[2], data & 0xffffffff);
1380*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.wd[3], (data >> 32) & 0xffffffff);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_ENABLE);
1383*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_START);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	for (j = 0; j < MAX_CTL_CHECK; j++) {
1386*4882a593Smuzhiyun 		temp = qlcnic_ind_rd(adapter, ms.control);
1387*4882a593Smuzhiyun 		if ((temp & TA_CTL_BUSY) == 0)
1388*4882a593Smuzhiyun 			break;
1389*4882a593Smuzhiyun 	}
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	if (j >= MAX_CTL_CHECK) {
1392*4882a593Smuzhiyun 		if (printk_ratelimit())
1393*4882a593Smuzhiyun 			dev_err(&adapter->pdev->dev,
1394*4882a593Smuzhiyun 					"failed to write through agent\n");
1395*4882a593Smuzhiyun 		ret = -EIO;
1396*4882a593Smuzhiyun 	} else
1397*4882a593Smuzhiyun 		ret = 0;
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun done:
1400*4882a593Smuzhiyun 	mutex_unlock(&adapter->ahw->mem_lock);
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	return ret;
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun 
qlcnic_pci_mem_read_2M(struct qlcnic_adapter * adapter,u64 off,u64 * data)1405*4882a593Smuzhiyun int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun 	int j, ret;
1408*4882a593Smuzhiyun 	u32 temp, off8;
1409*4882a593Smuzhiyun 	u64 val;
1410*4882a593Smuzhiyun 	struct qlcnic_ms_reg_ctrl ms;
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	/* Only 64-bit aligned access */
1413*4882a593Smuzhiyun 	if (off & 7)
1414*4882a593Smuzhiyun 		return -EIO;
1415*4882a593Smuzhiyun 	if (!(ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
1416*4882a593Smuzhiyun 			    QLCNIC_ADDR_QDR_NET_MAX) ||
1417*4882a593Smuzhiyun 	      ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET,
1418*4882a593Smuzhiyun 			    QLCNIC_ADDR_DDR_NET_MAX)))
1419*4882a593Smuzhiyun 		return -EIO;
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl));
1422*4882a593Smuzhiyun 	qlcnic_set_ms_controls(adapter, off, &ms);
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
1425*4882a593Smuzhiyun 		return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window,
1426*4882a593Smuzhiyun 						    ms.off, data, 0);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	mutex_lock(&adapter->ahw->mem_lock);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	off8 = off & ~0xf;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.low, off8);
1433*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.hi, 0);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE);
1436*4882a593Smuzhiyun 	qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	for (j = 0; j < MAX_CTL_CHECK; j++) {
1439*4882a593Smuzhiyun 		temp = qlcnic_ind_rd(adapter, ms.control);
1440*4882a593Smuzhiyun 		if ((temp & TA_CTL_BUSY) == 0)
1441*4882a593Smuzhiyun 			break;
1442*4882a593Smuzhiyun 	}
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	if (j >= MAX_CTL_CHECK) {
1445*4882a593Smuzhiyun 		if (printk_ratelimit())
1446*4882a593Smuzhiyun 			dev_err(&adapter->pdev->dev,
1447*4882a593Smuzhiyun 					"failed to read through agent\n");
1448*4882a593Smuzhiyun 		ret = -EIO;
1449*4882a593Smuzhiyun 	} else {
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 		temp = qlcnic_ind_rd(adapter, ms.rd[3]);
1452*4882a593Smuzhiyun 		val = (u64)temp << 32;
1453*4882a593Smuzhiyun 		val |= qlcnic_ind_rd(adapter, ms.rd[2]);
1454*4882a593Smuzhiyun 		*data = val;
1455*4882a593Smuzhiyun 		ret = 0;
1456*4882a593Smuzhiyun 	}
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	mutex_unlock(&adapter->ahw->mem_lock);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	return ret;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun 
qlcnic_82xx_get_board_info(struct qlcnic_adapter * adapter)1463*4882a593Smuzhiyun int qlcnic_82xx_get_board_info(struct qlcnic_adapter *adapter)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun 	int offset, board_type, magic, err = 0;
1466*4882a593Smuzhiyun 	struct pci_dev *pdev = adapter->pdev;
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	offset = QLCNIC_FW_MAGIC_OFFSET;
1469*4882a593Smuzhiyun 	if (qlcnic_rom_fast_read(adapter, offset, &magic))
1470*4882a593Smuzhiyun 		return -EIO;
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	if (magic != QLCNIC_BDINFO_MAGIC) {
1473*4882a593Smuzhiyun 		dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
1474*4882a593Smuzhiyun 			magic);
1475*4882a593Smuzhiyun 		return -EIO;
1476*4882a593Smuzhiyun 	}
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	offset = QLCNIC_BRDTYPE_OFFSET;
1479*4882a593Smuzhiyun 	if (qlcnic_rom_fast_read(adapter, offset, &board_type))
1480*4882a593Smuzhiyun 		return -EIO;
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	adapter->ahw->board_type = board_type;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	if (board_type == QLCNIC_BRDTYPE_P3P_4_GB_MM) {
1485*4882a593Smuzhiyun 		u32 gpio = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_PAD_GPIO_I, &err);
1486*4882a593Smuzhiyun 		if (err == -EIO)
1487*4882a593Smuzhiyun 			return err;
1488*4882a593Smuzhiyun 		if ((gpio & 0x8000) == 0)
1489*4882a593Smuzhiyun 			board_type = QLCNIC_BRDTYPE_P3P_10G_TP;
1490*4882a593Smuzhiyun 	}
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	switch (board_type) {
1493*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_HMEZ:
1494*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_XG_LOM:
1495*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_10G_CX4:
1496*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_10G_CX4_LP:
1497*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_IMEZ:
1498*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS:
1499*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_10G_SFP_CT:
1500*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_10G_SFP_QT:
1501*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_10G_XFP:
1502*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_10000_BASE_T:
1503*4882a593Smuzhiyun 		adapter->ahw->port_type = QLCNIC_XGBE;
1504*4882a593Smuzhiyun 		break;
1505*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_REF_QG:
1506*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_4_GB:
1507*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_4_GB_MM:
1508*4882a593Smuzhiyun 		adapter->ahw->port_type = QLCNIC_GBE;
1509*4882a593Smuzhiyun 		break;
1510*4882a593Smuzhiyun 	case QLCNIC_BRDTYPE_P3P_10G_TP:
1511*4882a593Smuzhiyun 		adapter->ahw->port_type = (adapter->portnum < 2) ?
1512*4882a593Smuzhiyun 			QLCNIC_XGBE : QLCNIC_GBE;
1513*4882a593Smuzhiyun 		break;
1514*4882a593Smuzhiyun 	default:
1515*4882a593Smuzhiyun 		dev_err(&pdev->dev, "unknown board type %x\n", board_type);
1516*4882a593Smuzhiyun 		adapter->ahw->port_type = QLCNIC_XGBE;
1517*4882a593Smuzhiyun 		break;
1518*4882a593Smuzhiyun 	}
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	return 0;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun static int
qlcnic_wol_supported(struct qlcnic_adapter * adapter)1524*4882a593Smuzhiyun qlcnic_wol_supported(struct qlcnic_adapter *adapter)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun 	u32 wol_cfg;
1527*4882a593Smuzhiyun 	int err = 0;
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG_NV, &err);
1530*4882a593Smuzhiyun 	if (wol_cfg & (1UL << adapter->portnum)) {
1531*4882a593Smuzhiyun 		wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG, &err);
1532*4882a593Smuzhiyun 		if (err == -EIO)
1533*4882a593Smuzhiyun 			return err;
1534*4882a593Smuzhiyun 		if (wol_cfg & (1 << adapter->portnum))
1535*4882a593Smuzhiyun 			return 1;
1536*4882a593Smuzhiyun 	}
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	return 0;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun 
qlcnic_82xx_config_led(struct qlcnic_adapter * adapter,u32 state,u32 rate)1541*4882a593Smuzhiyun int qlcnic_82xx_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate)
1542*4882a593Smuzhiyun {
1543*4882a593Smuzhiyun 	struct qlcnic_nic_req   req;
1544*4882a593Smuzhiyun 	int rv;
1545*4882a593Smuzhiyun 	u64 word;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	memset(&req, 0, sizeof(struct qlcnic_nic_req));
1548*4882a593Smuzhiyun 	req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	word = QLCNIC_H2C_OPCODE_CONFIG_LED | ((u64)adapter->portnum << 16);
1551*4882a593Smuzhiyun 	req.req_hdr = cpu_to_le64(word);
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	req.words[0] = cpu_to_le64(((u64)rate << 32) | adapter->portnum);
1554*4882a593Smuzhiyun 	req.words[1] = cpu_to_le64(state);
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
1557*4882a593Smuzhiyun 	if (rv)
1558*4882a593Smuzhiyun 		dev_err(&adapter->pdev->dev, "LED configuration failed.\n");
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	return rv;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun 
qlcnic_82xx_get_beacon_state(struct qlcnic_adapter * adapter)1563*4882a593Smuzhiyun void qlcnic_82xx_get_beacon_state(struct qlcnic_adapter *adapter)
1564*4882a593Smuzhiyun {
1565*4882a593Smuzhiyun 	struct qlcnic_hardware_context *ahw = adapter->ahw;
1566*4882a593Smuzhiyun 	struct qlcnic_cmd_args cmd;
1567*4882a593Smuzhiyun 	u8 beacon_state;
1568*4882a593Smuzhiyun 	int err = 0;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	if (ahw->extra_capability[0] & QLCNIC_FW_CAPABILITY_2_BEACON) {
1571*4882a593Smuzhiyun 		err = qlcnic_alloc_mbx_args(&cmd, adapter,
1572*4882a593Smuzhiyun 					    QLCNIC_CMD_GET_LED_STATUS);
1573*4882a593Smuzhiyun 		if (!err) {
1574*4882a593Smuzhiyun 			err = qlcnic_issue_cmd(adapter, &cmd);
1575*4882a593Smuzhiyun 			if (err) {
1576*4882a593Smuzhiyun 				netdev_err(adapter->netdev,
1577*4882a593Smuzhiyun 					   "Failed to get current beacon state, err=%d\n",
1578*4882a593Smuzhiyun 					   err);
1579*4882a593Smuzhiyun 			} else {
1580*4882a593Smuzhiyun 				beacon_state = cmd.rsp.arg[1];
1581*4882a593Smuzhiyun 				if (beacon_state == QLCNIC_BEACON_DISABLE)
1582*4882a593Smuzhiyun 					ahw->beacon_state = QLCNIC_BEACON_OFF;
1583*4882a593Smuzhiyun 				else if (beacon_state == QLCNIC_BEACON_EANBLE)
1584*4882a593Smuzhiyun 					ahw->beacon_state = QLCNIC_BEACON_ON;
1585*4882a593Smuzhiyun 			}
1586*4882a593Smuzhiyun 		}
1587*4882a593Smuzhiyun 		qlcnic_free_mbx_args(&cmd);
1588*4882a593Smuzhiyun 	}
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	return;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun 
qlcnic_82xx_get_func_no(struct qlcnic_adapter * adapter)1593*4882a593Smuzhiyun void qlcnic_82xx_get_func_no(struct qlcnic_adapter *adapter)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun 	void __iomem *msix_base_addr;
1596*4882a593Smuzhiyun 	u32 func;
1597*4882a593Smuzhiyun 	u32 msix_base;
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	pci_read_config_dword(adapter->pdev, QLCNIC_MSIX_TABLE_OFFSET, &func);
1600*4882a593Smuzhiyun 	msix_base_addr = adapter->ahw->pci_base0 + QLCNIC_MSIX_BASE;
1601*4882a593Smuzhiyun 	msix_base = readl(msix_base_addr);
1602*4882a593Smuzhiyun 	func = (func - msix_base) / QLCNIC_MSIX_TBL_PGSIZE;
1603*4882a593Smuzhiyun 	adapter->ahw->pci_func = func;
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun 
qlcnic_82xx_read_crb(struct qlcnic_adapter * adapter,char * buf,loff_t offset,size_t size)1606*4882a593Smuzhiyun void qlcnic_82xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
1607*4882a593Smuzhiyun 			  loff_t offset, size_t size)
1608*4882a593Smuzhiyun {
1609*4882a593Smuzhiyun 	int err = 0;
1610*4882a593Smuzhiyun 	u32 data;
1611*4882a593Smuzhiyun 	u64 qmdata;
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	if (ADDR_IN_RANGE(offset, QLCNIC_PCI_CAMQM, QLCNIC_PCI_CAMQM_END)) {
1614*4882a593Smuzhiyun 		qlcnic_pci_camqm_read_2M(adapter, offset, &qmdata);
1615*4882a593Smuzhiyun 		memcpy(buf, &qmdata, size);
1616*4882a593Smuzhiyun 	} else {
1617*4882a593Smuzhiyun 		data = QLCRD32(adapter, offset, &err);
1618*4882a593Smuzhiyun 		memcpy(buf, &data, size);
1619*4882a593Smuzhiyun 	}
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun 
qlcnic_82xx_write_crb(struct qlcnic_adapter * adapter,char * buf,loff_t offset,size_t size)1622*4882a593Smuzhiyun void qlcnic_82xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
1623*4882a593Smuzhiyun 			   loff_t offset, size_t size)
1624*4882a593Smuzhiyun {
1625*4882a593Smuzhiyun 	u32 data;
1626*4882a593Smuzhiyun 	u64 qmdata;
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	if (ADDR_IN_RANGE(offset, QLCNIC_PCI_CAMQM, QLCNIC_PCI_CAMQM_END)) {
1629*4882a593Smuzhiyun 		memcpy(&qmdata, buf, size);
1630*4882a593Smuzhiyun 		qlcnic_pci_camqm_write_2M(adapter, offset, qmdata);
1631*4882a593Smuzhiyun 	} else {
1632*4882a593Smuzhiyun 		memcpy(&data, buf, size);
1633*4882a593Smuzhiyun 		QLCWR32(adapter, offset, data);
1634*4882a593Smuzhiyun 	}
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun 
qlcnic_82xx_api_lock(struct qlcnic_adapter * adapter)1637*4882a593Smuzhiyun int qlcnic_82xx_api_lock(struct qlcnic_adapter *adapter)
1638*4882a593Smuzhiyun {
1639*4882a593Smuzhiyun 	return qlcnic_pcie_sem_lock(adapter, 5, 0);
1640*4882a593Smuzhiyun }
1641*4882a593Smuzhiyun 
qlcnic_82xx_api_unlock(struct qlcnic_adapter * adapter)1642*4882a593Smuzhiyun void qlcnic_82xx_api_unlock(struct qlcnic_adapter *adapter)
1643*4882a593Smuzhiyun {
1644*4882a593Smuzhiyun 	qlcnic_pcie_sem_unlock(adapter, 5);
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun 
qlcnic_82xx_shutdown(struct pci_dev * pdev)1647*4882a593Smuzhiyun int qlcnic_82xx_shutdown(struct pci_dev *pdev)
1648*4882a593Smuzhiyun {
1649*4882a593Smuzhiyun 	struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
1650*4882a593Smuzhiyun 	struct net_device *netdev = adapter->netdev;
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	netif_device_detach(netdev);
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	qlcnic_cancel_idc_work(adapter);
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	if (netif_running(netdev))
1657*4882a593Smuzhiyun 		qlcnic_down(adapter, netdev);
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	qlcnic_clr_all_drv_state(adapter, 0);
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	clear_bit(__QLCNIC_RESETTING, &adapter->state);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	if (qlcnic_wol_supported(adapter))
1664*4882a593Smuzhiyun 		device_wakeup_enable(&pdev->dev);
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	return 0;
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun 
qlcnic_82xx_resume(struct qlcnic_adapter * adapter)1669*4882a593Smuzhiyun int qlcnic_82xx_resume(struct qlcnic_adapter *adapter)
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun 	struct net_device *netdev = adapter->netdev;
1672*4882a593Smuzhiyun 	int err;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	err = qlcnic_start_firmware(adapter);
1675*4882a593Smuzhiyun 	if (err) {
1676*4882a593Smuzhiyun 		dev_err(&adapter->pdev->dev, "failed to start firmware\n");
1677*4882a593Smuzhiyun 		return err;
1678*4882a593Smuzhiyun 	}
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	if (netif_running(netdev)) {
1681*4882a593Smuzhiyun 		err = qlcnic_up(adapter, netdev);
1682*4882a593Smuzhiyun 		if (!err)
1683*4882a593Smuzhiyun 			qlcnic_restore_indev_addr(netdev, NETDEV_UP);
1684*4882a593Smuzhiyun 	}
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	netif_device_attach(netdev);
1687*4882a593Smuzhiyun 	qlcnic_schedule_work(adapter, qlcnic_fw_poll_work, FW_POLL_DELAY);
1688*4882a593Smuzhiyun 	return err;
1689*4882a593Smuzhiyun }
1690