xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/qlogic/qlcnic/qlcnic.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * QLogic qlcnic NIC Driver
4*4882a593Smuzhiyun  * Copyright (c) 2009-2013 QLogic Corporation
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _QLCNIC_H_
8*4882a593Smuzhiyun #define _QLCNIC_H_
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/ioport.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/netdevice.h>
16*4882a593Smuzhiyun #include <linux/etherdevice.h>
17*4882a593Smuzhiyun #include <linux/ip.h>
18*4882a593Smuzhiyun #include <linux/in.h>
19*4882a593Smuzhiyun #include <linux/tcp.h>
20*4882a593Smuzhiyun #include <linux/skbuff.h>
21*4882a593Smuzhiyun #include <linux/firmware.h>
22*4882a593Smuzhiyun #include <linux/ethtool.h>
23*4882a593Smuzhiyun #include <linux/mii.h>
24*4882a593Smuzhiyun #include <linux/timer.h>
25*4882a593Smuzhiyun #include <linux/irq.h>
26*4882a593Smuzhiyun #include <linux/vmalloc.h>
27*4882a593Smuzhiyun #include <linux/io.h>
28*4882a593Smuzhiyun #include <asm/byteorder.h>
29*4882a593Smuzhiyun #include <linux/bitops.h>
30*4882a593Smuzhiyun #include <linux/if_vlan.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "qlcnic_hdr.h"
33*4882a593Smuzhiyun #include "qlcnic_hw.h"
34*4882a593Smuzhiyun #include "qlcnic_83xx_hw.h"
35*4882a593Smuzhiyun #include "qlcnic_dcb.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define _QLCNIC_LINUX_MAJOR 5
38*4882a593Smuzhiyun #define _QLCNIC_LINUX_MINOR 3
39*4882a593Smuzhiyun #define _QLCNIC_LINUX_SUBVERSION 66
40*4882a593Smuzhiyun #define QLCNIC_LINUX_VERSIONID  "5.3.66"
41*4882a593Smuzhiyun #define QLCNIC_DRV_IDC_VER  0x01
42*4882a593Smuzhiyun #define QLCNIC_DRIVER_VERSION  ((_QLCNIC_LINUX_MAJOR << 16) |\
43*4882a593Smuzhiyun 		 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define QLCNIC_VERSION_CODE(a, b, c)	(((a) << 24) + ((b) << 16) + (c))
46*4882a593Smuzhiyun #define _major(v)	(((v) >> 24) & 0xff)
47*4882a593Smuzhiyun #define _minor(v)	(((v) >> 16) & 0xff)
48*4882a593Smuzhiyun #define _build(v)	((v) & 0xffff)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* version in image has weird encoding:
51*4882a593Smuzhiyun  *  7:0  - major
52*4882a593Smuzhiyun  * 15:8  - minor
53*4882a593Smuzhiyun  * 31:16 - build (little endian)
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun #define QLCNIC_DECODE_VERSION(v) \
56*4882a593Smuzhiyun 	QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define QLCNIC_MIN_FW_VERSION     QLCNIC_VERSION_CODE(4, 4, 2)
59*4882a593Smuzhiyun #define QLCNIC_NUM_FLASH_SECTORS (64)
60*4882a593Smuzhiyun #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
61*4882a593Smuzhiyun #define QLCNIC_FLASH_TOTAL_SIZE  (QLCNIC_NUM_FLASH_SECTORS \
62*4882a593Smuzhiyun 					* QLCNIC_FLASH_SECTOR_SIZE)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define RCV_DESC_RINGSIZE(rds_ring)	\
65*4882a593Smuzhiyun 	(sizeof(struct rcv_desc) * (rds_ring)->num_desc)
66*4882a593Smuzhiyun #define RCV_BUFF_RINGSIZE(rds_ring)	\
67*4882a593Smuzhiyun 	(sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
68*4882a593Smuzhiyun #define STATUS_DESC_RINGSIZE(sds_ring)	\
69*4882a593Smuzhiyun 	(sizeof(struct status_desc) * (sds_ring)->num_desc)
70*4882a593Smuzhiyun #define TX_BUFF_RINGSIZE(tx_ring)	\
71*4882a593Smuzhiyun 	(sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
72*4882a593Smuzhiyun #define TX_DESC_RINGSIZE(tx_ring)	\
73*4882a593Smuzhiyun 	(sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define QLCNIC_P3P_A0		0x50
76*4882a593Smuzhiyun #define QLCNIC_P3P_C0		0x58
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define QLCNIC_IS_REVISION_P3P(REVISION)     (REVISION >= QLCNIC_P3P_A0)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define FIRST_PAGE_GROUP_START	0
81*4882a593Smuzhiyun #define FIRST_PAGE_GROUP_END	0x100000
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define P3P_MAX_MTU                     (9600)
84*4882a593Smuzhiyun #define P3P_MIN_MTU                     (68)
85*4882a593Smuzhiyun #define QLCNIC_MAX_ETHERHDR                32 /* This contains some padding */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define QLCNIC_P3P_RX_BUF_MAX_LEN         (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
88*4882a593Smuzhiyun #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN   (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
89*4882a593Smuzhiyun #define QLCNIC_CT_DEFAULT_RX_BUF_LEN	2048
90*4882a593Smuzhiyun #define QLCNIC_LRO_BUFFER_EXTRA		2048
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Tx defines */
93*4882a593Smuzhiyun #define QLCNIC_MAX_FRAGS_PER_TX	14
94*4882a593Smuzhiyun #define MAX_TSO_HEADER_DESC	2
95*4882a593Smuzhiyun #define MGMT_CMD_DESC_RESV	4
96*4882a593Smuzhiyun #define TX_STOP_THRESH		((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
97*4882a593Smuzhiyun 							+ MGMT_CMD_DESC_RESV)
98*4882a593Smuzhiyun #define QLCNIC_MAX_TX_TIMEOUTS	2
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* Driver will use 1 Tx ring in INT-x/MSI/SRIOV mode. */
101*4882a593Smuzhiyun #define QLCNIC_SINGLE_RING		1
102*4882a593Smuzhiyun #define QLCNIC_DEF_SDS_RINGS		4
103*4882a593Smuzhiyun #define QLCNIC_DEF_TX_RINGS		4
104*4882a593Smuzhiyun #define QLCNIC_MAX_VNIC_TX_RINGS	4
105*4882a593Smuzhiyun #define QLCNIC_MAX_VNIC_SDS_RINGS	4
106*4882a593Smuzhiyun #define QLCNIC_83XX_MINIMUM_VECTOR	3
107*4882a593Smuzhiyun #define QLCNIC_82XX_MINIMUM_VECTOR	2
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun enum qlcnic_queue_type {
110*4882a593Smuzhiyun 	QLCNIC_TX_QUEUE = 1,
111*4882a593Smuzhiyun 	QLCNIC_RX_QUEUE,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* Operational mode for driver */
115*4882a593Smuzhiyun #define QLCNIC_VNIC_MODE	0xFF
116*4882a593Smuzhiyun #define QLCNIC_DEFAULT_MODE	0x0
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* Virtual NIC function count */
119*4882a593Smuzhiyun #define QLC_DEFAULT_VNIC_COUNT	8
120*4882a593Smuzhiyun #define QLC_84XX_VNIC_COUNT	16
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun  * Following are the states of the Phantom. Phantom will set them and
124*4882a593Smuzhiyun  * Host will read to check if the fields are correct.
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun #define PHAN_INITIALIZE_FAILED		0xffff
127*4882a593Smuzhiyun #define PHAN_INITIALIZE_COMPLETE	0xff01
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /* Host writes the following to notify that it has done the init-handshake */
130*4882a593Smuzhiyun #define PHAN_INITIALIZE_ACK		0xf00f
131*4882a593Smuzhiyun #define PHAN_PEG_RCV_INITIALIZED	0xff01
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define NUM_RCV_DESC_RINGS	3
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define RCV_RING_NORMAL 0
136*4882a593Smuzhiyun #define RCV_RING_JUMBO	1
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define MIN_CMD_DESCRIPTORS		64
139*4882a593Smuzhiyun #define MIN_RCV_DESCRIPTORS		64
140*4882a593Smuzhiyun #define MIN_JUMBO_DESCRIPTORS		32
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define MAX_CMD_DESCRIPTORS		1024
143*4882a593Smuzhiyun #define MAX_RCV_DESCRIPTORS_1G		4096
144*4882a593Smuzhiyun #define MAX_RCV_DESCRIPTORS_10G 	8192
145*4882a593Smuzhiyun #define MAX_RCV_DESCRIPTORS_VF		2048
146*4882a593Smuzhiyun #define MAX_JUMBO_RCV_DESCRIPTORS_1G	512
147*4882a593Smuzhiyun #define MAX_JUMBO_RCV_DESCRIPTORS_10G	1024
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define DEFAULT_RCV_DESCRIPTORS_1G	2048
150*4882a593Smuzhiyun #define DEFAULT_RCV_DESCRIPTORS_10G	4096
151*4882a593Smuzhiyun #define DEFAULT_RCV_DESCRIPTORS_VF	1024
152*4882a593Smuzhiyun #define MAX_RDS_RINGS                   2
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define get_next_index(index, length)	\
155*4882a593Smuzhiyun 	(((index) + 1) & ((length) - 1))
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun  * Following data structures describe the descriptors that will be used.
159*4882a593Smuzhiyun  * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
160*4882a593Smuzhiyun  * we are doing LSO (above the 1500 size packet) only.
161*4882a593Smuzhiyun  */
162*4882a593Smuzhiyun struct cmd_desc_type0 {
163*4882a593Smuzhiyun 	u8 tcp_hdr_offset;	/* For LSO only */
164*4882a593Smuzhiyun 	u8 ip_hdr_offset;	/* For LSO only */
165*4882a593Smuzhiyun 	__le16 flags_opcode;	/* 15:13 unused, 12:7 opcode, 6:0 flags */
166*4882a593Smuzhiyun 	__le32 nfrags__length;	/* 31:8 total len, 7:0 frag count */
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	__le64 addr_buffer2;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	__le16 encap_descr;	/* 15:10 offset of outer L3 header,
171*4882a593Smuzhiyun 				 * 9:6 number of 32bit words in outer L3 header,
172*4882a593Smuzhiyun 				 * 5 offload outer L4 checksum,
173*4882a593Smuzhiyun 				 * 4 offload outer L3 checksum,
174*4882a593Smuzhiyun 				 * 3 Inner L4 type, TCP=0, UDP=1,
175*4882a593Smuzhiyun 				 * 2 Inner L3 type, IPv4=0, IPv6=1,
176*4882a593Smuzhiyun 				 * 1 Outer L3 type,IPv4=0, IPv6=1,
177*4882a593Smuzhiyun 				 * 0 type of encapsulation, GRE=0, VXLAN=1
178*4882a593Smuzhiyun 				 */
179*4882a593Smuzhiyun 	__le16 mss;
180*4882a593Smuzhiyun 	u8 port_ctxid;		/* 7:4 ctxid 3:0 port */
181*4882a593Smuzhiyun 	u8 hdr_length;		/* LSO only : MAC+IP+TCP Hdr size */
182*4882a593Smuzhiyun 	u8 outer_hdr_length;	/* Encapsulation only */
183*4882a593Smuzhiyun 	u8 rsvd1;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	__le64 addr_buffer3;
186*4882a593Smuzhiyun 	__le64 addr_buffer1;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	__le16 buffer_length[4];
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	__le64 addr_buffer4;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	u8 eth_addr[ETH_ALEN];
193*4882a593Smuzhiyun 	__le16 vlan_TCI;	/* In case of  encapsulation,
194*4882a593Smuzhiyun 				 * this is for outer VLAN
195*4882a593Smuzhiyun 				 */
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun } __attribute__ ((aligned(64)));
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
200*4882a593Smuzhiyun struct rcv_desc {
201*4882a593Smuzhiyun 	__le16 reference_handle;
202*4882a593Smuzhiyun 	__le16 reserved;
203*4882a593Smuzhiyun 	__le32 buffer_length;	/* allocated buffer length (usually 2K) */
204*4882a593Smuzhiyun 	__le64 addr_buffer;
205*4882a593Smuzhiyun } __packed;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun struct status_desc {
208*4882a593Smuzhiyun 	__le64 status_desc_data[2];
209*4882a593Smuzhiyun } __attribute__ ((aligned(16)));
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* UNIFIED ROMIMAGE */
212*4882a593Smuzhiyun #define QLCNIC_UNI_FW_MIN_SIZE		0xc8000
213*4882a593Smuzhiyun #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL	0x0
214*4882a593Smuzhiyun #define QLCNIC_UNI_DIR_SECT_BOOTLD	0x6
215*4882a593Smuzhiyun #define QLCNIC_UNI_DIR_SECT_FW		0x7
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /*Offsets */
218*4882a593Smuzhiyun #define QLCNIC_UNI_CHIP_REV_OFF		10
219*4882a593Smuzhiyun #define QLCNIC_UNI_FLAGS_OFF		11
220*4882a593Smuzhiyun #define QLCNIC_UNI_BIOS_VERSION_OFF 	12
221*4882a593Smuzhiyun #define QLCNIC_UNI_BOOTLD_IDX_OFF	27
222*4882a593Smuzhiyun #define QLCNIC_UNI_FIRMWARE_IDX_OFF 	29
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun struct uni_table_desc{
225*4882a593Smuzhiyun 	__le32	findex;
226*4882a593Smuzhiyun 	__le32	num_entries;
227*4882a593Smuzhiyun 	__le32	entry_size;
228*4882a593Smuzhiyun 	__le32	reserved[5];
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun struct uni_data_desc{
232*4882a593Smuzhiyun 	__le32	findex;
233*4882a593Smuzhiyun 	__le32	size;
234*4882a593Smuzhiyun 	__le32	reserved[5];
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* Flash Defines and Structures */
238*4882a593Smuzhiyun #define QLCNIC_FLT_LOCATION	0x3F1000
239*4882a593Smuzhiyun #define QLCNIC_FDT_LOCATION     0x3F0000
240*4882a593Smuzhiyun #define QLCNIC_B0_FW_IMAGE_REGION 0x74
241*4882a593Smuzhiyun #define QLCNIC_C0_FW_IMAGE_REGION 0x97
242*4882a593Smuzhiyun #define QLCNIC_BOOTLD_REGION    0X72
243*4882a593Smuzhiyun struct qlcnic_flt_header {
244*4882a593Smuzhiyun 	u16 version;
245*4882a593Smuzhiyun 	u16 len;
246*4882a593Smuzhiyun 	u16 checksum;
247*4882a593Smuzhiyun 	u16 reserved;
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun struct qlcnic_flt_entry {
251*4882a593Smuzhiyun 	u8 region;
252*4882a593Smuzhiyun 	u8 reserved0;
253*4882a593Smuzhiyun 	u8 attrib;
254*4882a593Smuzhiyun 	u8 reserved1;
255*4882a593Smuzhiyun 	u32 size;
256*4882a593Smuzhiyun 	u32 start_addr;
257*4882a593Smuzhiyun 	u32 end_addr;
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /* Flash Descriptor Table */
261*4882a593Smuzhiyun struct qlcnic_fdt {
262*4882a593Smuzhiyun 	u32	valid;
263*4882a593Smuzhiyun 	u16	ver;
264*4882a593Smuzhiyun 	u16	len;
265*4882a593Smuzhiyun 	u16	cksum;
266*4882a593Smuzhiyun 	u16	unused;
267*4882a593Smuzhiyun 	u8	model[16];
268*4882a593Smuzhiyun 	u8	mfg_id;
269*4882a593Smuzhiyun 	u16	id;
270*4882a593Smuzhiyun 	u8	flag;
271*4882a593Smuzhiyun 	u8	erase_cmd;
272*4882a593Smuzhiyun 	u8	alt_erase_cmd;
273*4882a593Smuzhiyun 	u8	write_enable_cmd;
274*4882a593Smuzhiyun 	u8	write_enable_bits;
275*4882a593Smuzhiyun 	u8	write_statusreg_cmd;
276*4882a593Smuzhiyun 	u8	unprotected_sec_cmd;
277*4882a593Smuzhiyun 	u8	read_manuf_cmd;
278*4882a593Smuzhiyun 	u32	block_size;
279*4882a593Smuzhiyun 	u32	alt_block_size;
280*4882a593Smuzhiyun 	u32	flash_size;
281*4882a593Smuzhiyun 	u32	write_enable_data;
282*4882a593Smuzhiyun 	u8	readid_addr_len;
283*4882a593Smuzhiyun 	u8	write_disable_bits;
284*4882a593Smuzhiyun 	u8	read_dev_id_len;
285*4882a593Smuzhiyun 	u8	chip_erase_cmd;
286*4882a593Smuzhiyun 	u16	read_timeo;
287*4882a593Smuzhiyun 	u8	protected_sec_cmd;
288*4882a593Smuzhiyun 	u8	resvd[65];
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun /* Magic number to let user know flash is programmed */
291*4882a593Smuzhiyun #define	QLCNIC_BDINFO_MAGIC 0x12345678
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_REF_QG	0x0021
294*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_HMEZ		0x0022
295*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP	0x0023
296*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_4_GB		0x0024
297*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_IMEZ		0x0025
298*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS	0x0026
299*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_10000_BASE_T	0x0027
300*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_XG_LOM	0x0028
301*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_4_GB_MM	0x0029
302*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT	0x002a
303*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT	0x002b
304*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_10G_CX4	0x0031
305*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_10G_XFP	0x0032
306*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_P3P_10G_TP	0x0080
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define QLCNIC_MSIX_TABLE_OFFSET	0x44
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /* Flash memory map */
311*4882a593Smuzhiyun #define QLCNIC_BRDCFG_START	0x4000		/* board config */
312*4882a593Smuzhiyun #define QLCNIC_BOOTLD_START	0x10000		/* bootld */
313*4882a593Smuzhiyun #define QLCNIC_IMAGE_START	0x43000		/* compressed image */
314*4882a593Smuzhiyun #define QLCNIC_USER_START	0x3E8000	/* Firmware info */
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define QLCNIC_FW_VERSION_OFFSET	(QLCNIC_USER_START+0x408)
317*4882a593Smuzhiyun #define QLCNIC_FW_SIZE_OFFSET		(QLCNIC_USER_START+0x40c)
318*4882a593Smuzhiyun #define QLCNIC_FW_SERIAL_NUM_OFFSET	(QLCNIC_USER_START+0x81c)
319*4882a593Smuzhiyun #define QLCNIC_BIOS_VERSION_OFFSET	(QLCNIC_USER_START+0x83c)
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun #define QLCNIC_BRDTYPE_OFFSET		(QLCNIC_BRDCFG_START+0x8)
322*4882a593Smuzhiyun #define QLCNIC_FW_MAGIC_OFFSET		(QLCNIC_BRDCFG_START+0x128)
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #define QLCNIC_FW_MIN_SIZE		(0x3fffff)
325*4882a593Smuzhiyun #define QLCNIC_UNIFIED_ROMIMAGE  	0
326*4882a593Smuzhiyun #define QLCNIC_FLASH_ROMIMAGE		1
327*4882a593Smuzhiyun #define QLCNIC_UNKNOWN_ROMIMAGE		0xff
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun #define QLCNIC_UNIFIED_ROMIMAGE_NAME	"phanfw.bin"
330*4882a593Smuzhiyun #define QLCNIC_FLASH_ROMIMAGE_NAME	"flash"
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun extern char qlcnic_driver_name[];
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun extern int qlcnic_use_msi;
335*4882a593Smuzhiyun extern int qlcnic_use_msi_x;
336*4882a593Smuzhiyun extern int qlcnic_auto_fw_reset;
337*4882a593Smuzhiyun extern int qlcnic_load_fw_file;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun /* Number of status descriptors to handle per interrupt */
340*4882a593Smuzhiyun #define MAX_STATUS_HANDLE	(64)
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /*
343*4882a593Smuzhiyun  * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
344*4882a593Smuzhiyun  * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
345*4882a593Smuzhiyun  */
346*4882a593Smuzhiyun struct qlcnic_skb_frag {
347*4882a593Smuzhiyun 	u64 dma;
348*4882a593Smuzhiyun 	u64 length;
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /*    Following defines are for the state of the buffers    */
352*4882a593Smuzhiyun #define	QLCNIC_BUFFER_FREE	0
353*4882a593Smuzhiyun #define	QLCNIC_BUFFER_BUSY	1
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun /*
356*4882a593Smuzhiyun  * There will be one qlcnic_buffer per skb packet.    These will be
357*4882a593Smuzhiyun  * used to save the dma info for pci_unmap_page()
358*4882a593Smuzhiyun  */
359*4882a593Smuzhiyun struct qlcnic_cmd_buffer {
360*4882a593Smuzhiyun 	struct sk_buff *skb;
361*4882a593Smuzhiyun 	struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
362*4882a593Smuzhiyun 	u32 frag_count;
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /* In rx_buffer, we do not need multiple fragments as is a single buffer */
366*4882a593Smuzhiyun struct qlcnic_rx_buffer {
367*4882a593Smuzhiyun 	u16 ref_handle;
368*4882a593Smuzhiyun 	struct sk_buff *skb;
369*4882a593Smuzhiyun 	struct list_head list;
370*4882a593Smuzhiyun 	u64 dma;
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun /* Board types */
374*4882a593Smuzhiyun #define	QLCNIC_GBE	0x01
375*4882a593Smuzhiyun #define	QLCNIC_XGBE	0x02
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun /*
378*4882a593Smuzhiyun  * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
379*4882a593Smuzhiyun  * adjusted based on configured MTU.
380*4882a593Smuzhiyun  */
381*4882a593Smuzhiyun #define QLCNIC_INTR_COAL_TYPE_RX		1
382*4882a593Smuzhiyun #define QLCNIC_INTR_COAL_TYPE_TX		2
383*4882a593Smuzhiyun #define QLCNIC_INTR_COAL_TYPE_RX_TX		3
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun #define QLCNIC_DEF_INTR_COALESCE_RX_TIME_US	3
386*4882a593Smuzhiyun #define QLCNIC_DEF_INTR_COALESCE_RX_PACKETS	256
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define QLCNIC_DEF_INTR_COALESCE_TX_TIME_US	64
389*4882a593Smuzhiyun #define QLCNIC_DEF_INTR_COALESCE_TX_PACKETS	64
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #define QLCNIC_INTR_DEFAULT			0x04
392*4882a593Smuzhiyun #define QLCNIC_CONFIG_INTR_COALESCE		3
393*4882a593Smuzhiyun #define QLCNIC_DEV_INFO_SIZE			2
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun struct qlcnic_nic_intr_coalesce {
396*4882a593Smuzhiyun 	u8	type;
397*4882a593Smuzhiyun 	u8	sts_ring_mask;
398*4882a593Smuzhiyun 	u16	rx_packets;
399*4882a593Smuzhiyun 	u16	rx_time_us;
400*4882a593Smuzhiyun 	u16	tx_packets;
401*4882a593Smuzhiyun 	u16	tx_time_us;
402*4882a593Smuzhiyun 	u16	flag;
403*4882a593Smuzhiyun 	u32	timer_out;
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun struct qlcnic_83xx_dump_template_hdr {
407*4882a593Smuzhiyun 	u32	type;
408*4882a593Smuzhiyun 	u32	offset;
409*4882a593Smuzhiyun 	u32	size;
410*4882a593Smuzhiyun 	u32	cap_mask;
411*4882a593Smuzhiyun 	u32	num_entries;
412*4882a593Smuzhiyun 	u32	version;
413*4882a593Smuzhiyun 	u32	timestamp;
414*4882a593Smuzhiyun 	u32	checksum;
415*4882a593Smuzhiyun 	u32	drv_cap_mask;
416*4882a593Smuzhiyun 	u32	sys_info[3];
417*4882a593Smuzhiyun 	u32	saved_state[16];
418*4882a593Smuzhiyun 	u32	cap_sizes[8];
419*4882a593Smuzhiyun 	u32	ocm_wnd_reg[16];
420*4882a593Smuzhiyun 	u32	rsvd[];
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun struct qlcnic_82xx_dump_template_hdr {
424*4882a593Smuzhiyun 	u32	type;
425*4882a593Smuzhiyun 	u32	offset;
426*4882a593Smuzhiyun 	u32	size;
427*4882a593Smuzhiyun 	u32	cap_mask;
428*4882a593Smuzhiyun 	u32	num_entries;
429*4882a593Smuzhiyun 	u32	version;
430*4882a593Smuzhiyun 	u32	timestamp;
431*4882a593Smuzhiyun 	u32	checksum;
432*4882a593Smuzhiyun 	u32	drv_cap_mask;
433*4882a593Smuzhiyun 	u32	sys_info[3];
434*4882a593Smuzhiyun 	u32	saved_state[16];
435*4882a593Smuzhiyun 	u32	cap_sizes[8];
436*4882a593Smuzhiyun 	u32	rsvd[7];
437*4882a593Smuzhiyun 	u32	capabilities;
438*4882a593Smuzhiyun 	u32	rsvd1[];
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun #define QLC_PEX_DMA_READ_SIZE	(PAGE_SIZE * 16)
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun struct qlcnic_fw_dump {
444*4882a593Smuzhiyun 	u8	clr;	/* flag to indicate if dump is cleared */
445*4882a593Smuzhiyun 	bool	enable; /* enable/disable dump */
446*4882a593Smuzhiyun 	u32	size;	/* total size of the dump */
447*4882a593Smuzhiyun 	u32	cap_mask; /* Current capture mask */
448*4882a593Smuzhiyun 	void	*data;	/* dump data area */
449*4882a593Smuzhiyun 	void	*tmpl_hdr;
450*4882a593Smuzhiyun 	dma_addr_t phys_addr;
451*4882a593Smuzhiyun 	void	*dma_buffer;
452*4882a593Smuzhiyun 	bool	use_pex_dma;
453*4882a593Smuzhiyun 	/* Read only elements which are common between 82xx and 83xx
454*4882a593Smuzhiyun 	 * template header. Update these values immediately after we read
455*4882a593Smuzhiyun 	 * template header from Firmware
456*4882a593Smuzhiyun 	 */
457*4882a593Smuzhiyun 	u32	tmpl_hdr_size;
458*4882a593Smuzhiyun 	u32	version;
459*4882a593Smuzhiyun 	u32	num_entries;
460*4882a593Smuzhiyun 	u32	offset;
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun /*
464*4882a593Smuzhiyun  * One hardware_context{} per adapter
465*4882a593Smuzhiyun  * contains interrupt info as well shared hardware info.
466*4882a593Smuzhiyun  */
467*4882a593Smuzhiyun struct qlcnic_hardware_context {
468*4882a593Smuzhiyun 	void __iomem *pci_base0;
469*4882a593Smuzhiyun 	void __iomem *ocm_win_crb;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	unsigned long pci_len0;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	rwlock_t crb_lock;
474*4882a593Smuzhiyun 	struct mutex mem_lock;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	u8 revision_id;
477*4882a593Smuzhiyun 	u8 pci_func;
478*4882a593Smuzhiyun 	u8 linkup;
479*4882a593Smuzhiyun 	u8 loopback_state;
480*4882a593Smuzhiyun 	u8 beacon_state;
481*4882a593Smuzhiyun 	u8 has_link_events;
482*4882a593Smuzhiyun 	u8 fw_type;
483*4882a593Smuzhiyun 	u8 physical_port;
484*4882a593Smuzhiyun 	u8 reset_context;
485*4882a593Smuzhiyun 	u8 msix_supported;
486*4882a593Smuzhiyun 	u8 max_mac_filters;
487*4882a593Smuzhiyun 	u8 mc_enabled;
488*4882a593Smuzhiyun 	u8 max_mc_count;
489*4882a593Smuzhiyun 	u8 diag_test;
490*4882a593Smuzhiyun 	u8 num_msix;
491*4882a593Smuzhiyun 	u8 nic_mode;
492*4882a593Smuzhiyun 	int diag_cnt;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	u16 max_uc_count;
495*4882a593Smuzhiyun 	u16 port_type;
496*4882a593Smuzhiyun 	u16 board_type;
497*4882a593Smuzhiyun 	u16 supported_type;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	u32 link_speed;
500*4882a593Smuzhiyun 	u16 link_duplex;
501*4882a593Smuzhiyun 	u16 link_autoneg;
502*4882a593Smuzhiyun 	u16 module_type;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	u16 op_mode;
505*4882a593Smuzhiyun 	u16 switch_mode;
506*4882a593Smuzhiyun 	u16 max_tx_ques;
507*4882a593Smuzhiyun 	u16 max_rx_ques;
508*4882a593Smuzhiyun 	u16 max_mtu;
509*4882a593Smuzhiyun 	u32 msg_enable;
510*4882a593Smuzhiyun 	u16 total_nic_func;
511*4882a593Smuzhiyun 	u16 max_pci_func;
512*4882a593Smuzhiyun 	u32 max_vnic_func;
513*4882a593Smuzhiyun 	u32 total_pci_func;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	u32 capabilities;
516*4882a593Smuzhiyun 	u32 extra_capability[3];
517*4882a593Smuzhiyun 	u32 temp;
518*4882a593Smuzhiyun 	u32 int_vec_bit;
519*4882a593Smuzhiyun 	u32 fw_hal_version;
520*4882a593Smuzhiyun 	u32 port_config;
521*4882a593Smuzhiyun 	struct qlcnic_hardware_ops *hw_ops;
522*4882a593Smuzhiyun 	struct qlcnic_nic_intr_coalesce coal;
523*4882a593Smuzhiyun 	struct qlcnic_fw_dump fw_dump;
524*4882a593Smuzhiyun 	struct qlcnic_fdt fdt;
525*4882a593Smuzhiyun 	struct qlc_83xx_reset reset;
526*4882a593Smuzhiyun 	struct qlc_83xx_idc idc;
527*4882a593Smuzhiyun 	struct qlc_83xx_fw_info *fw_info;
528*4882a593Smuzhiyun 	struct qlcnic_intrpt_config *intr_tbl;
529*4882a593Smuzhiyun 	struct qlcnic_sriov *sriov;
530*4882a593Smuzhiyun 	u32 *reg_tbl;
531*4882a593Smuzhiyun 	u32 *ext_reg_tbl;
532*4882a593Smuzhiyun 	u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
533*4882a593Smuzhiyun 	u32 mbox_reg[4];
534*4882a593Smuzhiyun 	struct qlcnic_mailbox *mailbox;
535*4882a593Smuzhiyun 	u8 extend_lb_time;
536*4882a593Smuzhiyun 	u8 phys_port_id[ETH_ALEN];
537*4882a593Smuzhiyun 	u8 lb_mode;
538*4882a593Smuzhiyun 	struct device *hwmon_dev;
539*4882a593Smuzhiyun 	u32 post_mode;
540*4882a593Smuzhiyun 	bool run_post;
541*4882a593Smuzhiyun };
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun struct qlcnic_adapter_stats {
544*4882a593Smuzhiyun 	u64  xmitcalled;
545*4882a593Smuzhiyun 	u64  xmitfinished;
546*4882a593Smuzhiyun 	u64  rxdropped;
547*4882a593Smuzhiyun 	u64  txdropped;
548*4882a593Smuzhiyun 	u64  csummed;
549*4882a593Smuzhiyun 	u64  rx_pkts;
550*4882a593Smuzhiyun 	u64  lro_pkts;
551*4882a593Smuzhiyun 	u64  rxbytes;
552*4882a593Smuzhiyun 	u64  txbytes;
553*4882a593Smuzhiyun 	u64  lrobytes;
554*4882a593Smuzhiyun 	u64  lso_frames;
555*4882a593Smuzhiyun 	u64  encap_lso_frames;
556*4882a593Smuzhiyun 	u64  encap_tx_csummed;
557*4882a593Smuzhiyun 	u64  encap_rx_csummed;
558*4882a593Smuzhiyun 	u64  xmit_on;
559*4882a593Smuzhiyun 	u64  xmit_off;
560*4882a593Smuzhiyun 	u64  skb_alloc_failure;
561*4882a593Smuzhiyun 	u64  null_rxbuf;
562*4882a593Smuzhiyun 	u64  rx_dma_map_error;
563*4882a593Smuzhiyun 	u64  tx_dma_map_error;
564*4882a593Smuzhiyun 	u64  spurious_intr;
565*4882a593Smuzhiyun 	u64  mac_filter_limit_overrun;
566*4882a593Smuzhiyun 	u64  mbx_spurious_intr;
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun /*
570*4882a593Smuzhiyun  * Rcv Descriptor Context. One such per Rcv Descriptor. There may
571*4882a593Smuzhiyun  * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
572*4882a593Smuzhiyun  */
573*4882a593Smuzhiyun struct qlcnic_host_rds_ring {
574*4882a593Smuzhiyun 	void __iomem *crb_rcv_producer;
575*4882a593Smuzhiyun 	struct rcv_desc *desc_head;
576*4882a593Smuzhiyun 	struct qlcnic_rx_buffer *rx_buf_arr;
577*4882a593Smuzhiyun 	u32 num_desc;
578*4882a593Smuzhiyun 	u32 producer;
579*4882a593Smuzhiyun 	u32 dma_size;
580*4882a593Smuzhiyun 	u32 skb_size;
581*4882a593Smuzhiyun 	u32 flags;
582*4882a593Smuzhiyun 	struct list_head free_list;
583*4882a593Smuzhiyun 	spinlock_t lock;
584*4882a593Smuzhiyun 	dma_addr_t phys_addr;
585*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun struct qlcnic_host_sds_ring {
588*4882a593Smuzhiyun 	u32 consumer;
589*4882a593Smuzhiyun 	u32 num_desc;
590*4882a593Smuzhiyun 	void __iomem *crb_sts_consumer;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	struct qlcnic_host_tx_ring *tx_ring;
593*4882a593Smuzhiyun 	struct status_desc *desc_head;
594*4882a593Smuzhiyun 	struct qlcnic_adapter *adapter;
595*4882a593Smuzhiyun 	struct napi_struct napi;
596*4882a593Smuzhiyun 	struct list_head free_list[NUM_RCV_DESC_RINGS];
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	void __iomem *crb_intr_mask;
599*4882a593Smuzhiyun 	int irq;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	dma_addr_t phys_addr;
602*4882a593Smuzhiyun 	char name[IFNAMSIZ + 12];
603*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun struct qlcnic_tx_queue_stats {
606*4882a593Smuzhiyun 	u64 xmit_on;
607*4882a593Smuzhiyun 	u64 xmit_off;
608*4882a593Smuzhiyun 	u64 xmit_called;
609*4882a593Smuzhiyun 	u64 xmit_finished;
610*4882a593Smuzhiyun 	u64 tx_bytes;
611*4882a593Smuzhiyun };
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun struct qlcnic_host_tx_ring {
614*4882a593Smuzhiyun 	int irq;
615*4882a593Smuzhiyun 	void __iomem *crb_intr_mask;
616*4882a593Smuzhiyun 	char name[IFNAMSIZ + 12];
617*4882a593Smuzhiyun 	u16 ctx_id;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	u32 state;
620*4882a593Smuzhiyun 	u32 producer;
621*4882a593Smuzhiyun 	u32 sw_consumer;
622*4882a593Smuzhiyun 	u32 num_desc;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	struct qlcnic_tx_queue_stats tx_stats;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	void __iomem *crb_cmd_producer;
627*4882a593Smuzhiyun 	struct cmd_desc_type0 *desc_head;
628*4882a593Smuzhiyun 	struct qlcnic_adapter *adapter;
629*4882a593Smuzhiyun 	struct napi_struct napi;
630*4882a593Smuzhiyun 	struct qlcnic_cmd_buffer *cmd_buf_arr;
631*4882a593Smuzhiyun 	__le32 *hw_consumer;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	dma_addr_t phys_addr;
634*4882a593Smuzhiyun 	dma_addr_t hw_cons_phys_addr;
635*4882a593Smuzhiyun 	struct netdev_queue *txq;
636*4882a593Smuzhiyun 	/* Lock to protect Tx descriptors cleanup */
637*4882a593Smuzhiyun 	spinlock_t tx_clean_lock;
638*4882a593Smuzhiyun } ____cacheline_internodealigned_in_smp;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun /*
641*4882a593Smuzhiyun  * Receive context. There is one such structure per instance of the
642*4882a593Smuzhiyun  * receive processing. Any state information that is relevant to
643*4882a593Smuzhiyun  * the receive, and is must be in this structure. The global data may be
644*4882a593Smuzhiyun  * present elsewhere.
645*4882a593Smuzhiyun  */
646*4882a593Smuzhiyun struct qlcnic_recv_context {
647*4882a593Smuzhiyun 	struct qlcnic_host_rds_ring *rds_rings;
648*4882a593Smuzhiyun 	struct qlcnic_host_sds_ring *sds_rings;
649*4882a593Smuzhiyun 	u32 state;
650*4882a593Smuzhiyun 	u16 context_id;
651*4882a593Smuzhiyun 	u16 virt_port;
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun /* HW context creation */
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun #define QLCNIC_OS_CRB_RETRY_COUNT	4000
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun #define QLCNIC_CDRP_CMD_BIT		0x80000000
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun /*
661*4882a593Smuzhiyun  * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
662*4882a593Smuzhiyun  * in the crb QLCNIC_CDRP_CRB_OFFSET.
663*4882a593Smuzhiyun  */
664*4882a593Smuzhiyun #define QLCNIC_CDRP_FORM_RSP(rsp)	(rsp)
665*4882a593Smuzhiyun #define QLCNIC_CDRP_IS_RSP(rsp)	(((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun #define QLCNIC_CDRP_RSP_OK		0x00000001
668*4882a593Smuzhiyun #define QLCNIC_CDRP_RSP_FAIL		0x00000002
669*4882a593Smuzhiyun #define QLCNIC_CDRP_RSP_TIMEOUT 	0x00000003
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun /*
672*4882a593Smuzhiyun  * All commands must have the QLCNIC_CDRP_CMD_BIT set in
673*4882a593Smuzhiyun  * the crb QLCNIC_CDRP_CRB_OFFSET.
674*4882a593Smuzhiyun  */
675*4882a593Smuzhiyun #define QLCNIC_CDRP_FORM_CMD(cmd)	(QLCNIC_CDRP_CMD_BIT | (cmd))
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun #define QLCNIC_RCODE_SUCCESS		0
678*4882a593Smuzhiyun #define QLCNIC_RCODE_INVALID_ARGS	6
679*4882a593Smuzhiyun #define QLCNIC_RCODE_NOT_SUPPORTED	9
680*4882a593Smuzhiyun #define QLCNIC_RCODE_NOT_PERMITTED	10
681*4882a593Smuzhiyun #define QLCNIC_RCODE_NOT_IMPL		15
682*4882a593Smuzhiyun #define QLCNIC_RCODE_INVALID		16
683*4882a593Smuzhiyun #define QLCNIC_RCODE_TIMEOUT		17
684*4882a593Smuzhiyun #define QLCNIC_DESTROY_CTX_RESET	0
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun /*
687*4882a593Smuzhiyun  * Capabilities Announced
688*4882a593Smuzhiyun  */
689*4882a593Smuzhiyun #define QLCNIC_CAP0_LEGACY_CONTEXT	(1)
690*4882a593Smuzhiyun #define QLCNIC_CAP0_LEGACY_MN		(1 << 2)
691*4882a593Smuzhiyun #define QLCNIC_CAP0_LSO 		(1 << 6)
692*4882a593Smuzhiyun #define QLCNIC_CAP0_JUMBO_CONTIGUOUS	(1 << 7)
693*4882a593Smuzhiyun #define QLCNIC_CAP0_LRO_CONTIGUOUS	(1 << 8)
694*4882a593Smuzhiyun #define QLCNIC_CAP0_VALIDOFF		(1 << 11)
695*4882a593Smuzhiyun #define QLCNIC_CAP0_LRO_MSS		(1 << 21)
696*4882a593Smuzhiyun #define QLCNIC_CAP0_TX_MULTI		(1 << 22)
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun /*
699*4882a593Smuzhiyun  * Context state
700*4882a593Smuzhiyun  */
701*4882a593Smuzhiyun #define QLCNIC_HOST_CTX_STATE_FREED	0
702*4882a593Smuzhiyun #define QLCNIC_HOST_CTX_STATE_ACTIVE	2
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun /*
705*4882a593Smuzhiyun  * Rx context
706*4882a593Smuzhiyun  */
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun struct qlcnic_hostrq_sds_ring {
709*4882a593Smuzhiyun 	__le64 host_phys_addr;	/* Ring base addr */
710*4882a593Smuzhiyun 	__le32 ring_size;		/* Ring entries */
711*4882a593Smuzhiyun 	__le16 msi_index;
712*4882a593Smuzhiyun 	__le16 rsvd;		/* Padding */
713*4882a593Smuzhiyun } __packed;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun struct qlcnic_hostrq_rds_ring {
716*4882a593Smuzhiyun 	__le64 host_phys_addr;	/* Ring base addr */
717*4882a593Smuzhiyun 	__le64 buff_size;		/* Packet buffer size */
718*4882a593Smuzhiyun 	__le32 ring_size;		/* Ring entries */
719*4882a593Smuzhiyun 	__le32 ring_kind;		/* Class of ring */
720*4882a593Smuzhiyun } __packed;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun struct qlcnic_hostrq_rx_ctx {
723*4882a593Smuzhiyun 	__le64 host_rsp_dma_addr;	/* Response dma'd here */
724*4882a593Smuzhiyun 	__le32 capabilities[4];		/* Flag bit vector */
725*4882a593Smuzhiyun 	__le32 host_int_crb_mode;	/* Interrupt crb usage */
726*4882a593Smuzhiyun 	__le32 host_rds_crb_mode;	/* RDS crb usage */
727*4882a593Smuzhiyun 	/* These ring offsets are relative to data[0] below */
728*4882a593Smuzhiyun 	__le32 rds_ring_offset;	/* Offset to RDS config */
729*4882a593Smuzhiyun 	__le32 sds_ring_offset;	/* Offset to SDS config */
730*4882a593Smuzhiyun 	__le16 num_rds_rings;	/* Count of RDS rings */
731*4882a593Smuzhiyun 	__le16 num_sds_rings;	/* Count of SDS rings */
732*4882a593Smuzhiyun 	__le16 valid_field_offset;
733*4882a593Smuzhiyun 	u8  txrx_sds_binding;
734*4882a593Smuzhiyun 	u8  msix_handler;
735*4882a593Smuzhiyun 	u8  reserved[128];      /* reserve space for future expansion*/
736*4882a593Smuzhiyun 	/* MUST BE 64-bit aligned.
737*4882a593Smuzhiyun 	   The following is packed:
738*4882a593Smuzhiyun 	   - N hostrq_rds_rings
739*4882a593Smuzhiyun 	   - N hostrq_sds_rings */
740*4882a593Smuzhiyun 	char data[];
741*4882a593Smuzhiyun } __packed;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun struct qlcnic_cardrsp_rds_ring{
744*4882a593Smuzhiyun 	__le32 host_producer_crb;	/* Crb to use */
745*4882a593Smuzhiyun 	__le32 rsvd1;		/* Padding */
746*4882a593Smuzhiyun } __packed;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun struct qlcnic_cardrsp_sds_ring {
749*4882a593Smuzhiyun 	__le32 host_consumer_crb;	/* Crb to use */
750*4882a593Smuzhiyun 	__le32 interrupt_crb;	/* Crb to use */
751*4882a593Smuzhiyun } __packed;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun struct qlcnic_cardrsp_rx_ctx {
754*4882a593Smuzhiyun 	/* These ring offsets are relative to data[0] below */
755*4882a593Smuzhiyun 	__le32 rds_ring_offset;	/* Offset to RDS config */
756*4882a593Smuzhiyun 	__le32 sds_ring_offset;	/* Offset to SDS config */
757*4882a593Smuzhiyun 	__le32 host_ctx_state;	/* Starting State */
758*4882a593Smuzhiyun 	__le32 num_fn_per_port;	/* How many PCI fn share the port */
759*4882a593Smuzhiyun 	__le16 num_rds_rings;	/* Count of RDS rings */
760*4882a593Smuzhiyun 	__le16 num_sds_rings;	/* Count of SDS rings */
761*4882a593Smuzhiyun 	__le16 context_id;		/* Handle for context */
762*4882a593Smuzhiyun 	u8  phys_port;		/* Physical id of port */
763*4882a593Smuzhiyun 	u8  virt_port;		/* Virtual/Logical id of port */
764*4882a593Smuzhiyun 	u8  reserved[128];	/* save space for future expansion */
765*4882a593Smuzhiyun 	/*  MUST BE 64-bit aligned.
766*4882a593Smuzhiyun 	   The following is packed:
767*4882a593Smuzhiyun 	   - N cardrsp_rds_rings
768*4882a593Smuzhiyun 	   - N cardrs_sds_rings */
769*4882a593Smuzhiyun 	char data[];
770*4882a593Smuzhiyun } __packed;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings)	\
773*4882a593Smuzhiyun 	(sizeof(HOSTRQ_RX) + 					\
774*4882a593Smuzhiyun 	(rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) +		\
775*4882a593Smuzhiyun 	(sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) 	\
778*4882a593Smuzhiyun 	(sizeof(CARDRSP_RX) + 					\
779*4882a593Smuzhiyun 	(rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + 		\
780*4882a593Smuzhiyun 	(sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun /*
783*4882a593Smuzhiyun  * Tx context
784*4882a593Smuzhiyun  */
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun struct qlcnic_hostrq_cds_ring {
787*4882a593Smuzhiyun 	__le64 host_phys_addr;	/* Ring base addr */
788*4882a593Smuzhiyun 	__le32 ring_size;		/* Ring entries */
789*4882a593Smuzhiyun 	__le32 rsvd;		/* Padding */
790*4882a593Smuzhiyun } __packed;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun struct qlcnic_hostrq_tx_ctx {
793*4882a593Smuzhiyun 	__le64 host_rsp_dma_addr;	/* Response dma'd here */
794*4882a593Smuzhiyun 	__le64 cmd_cons_dma_addr;	/*  */
795*4882a593Smuzhiyun 	__le64 dummy_dma_addr;	/*  */
796*4882a593Smuzhiyun 	__le32 capabilities[4];	/* Flag bit vector */
797*4882a593Smuzhiyun 	__le32 host_int_crb_mode;	/* Interrupt crb usage */
798*4882a593Smuzhiyun 	__le32 rsvd1;		/* Padding */
799*4882a593Smuzhiyun 	__le16 rsvd2;		/* Padding */
800*4882a593Smuzhiyun 	__le16 interrupt_ctl;
801*4882a593Smuzhiyun 	__le16 msi_index;
802*4882a593Smuzhiyun 	__le16 rsvd3;		/* Padding */
803*4882a593Smuzhiyun 	struct qlcnic_hostrq_cds_ring cds_ring;	/* Desc of cds ring */
804*4882a593Smuzhiyun 	u8  reserved[128];	/* future expansion */
805*4882a593Smuzhiyun } __packed;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun struct qlcnic_cardrsp_cds_ring {
808*4882a593Smuzhiyun 	__le32 host_producer_crb;	/* Crb to use */
809*4882a593Smuzhiyun 	__le32 interrupt_crb;	/* Crb to use */
810*4882a593Smuzhiyun } __packed;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun struct qlcnic_cardrsp_tx_ctx {
813*4882a593Smuzhiyun 	__le32 host_ctx_state;	/* Starting state */
814*4882a593Smuzhiyun 	__le16 context_id;		/* Handle for context */
815*4882a593Smuzhiyun 	u8  phys_port;		/* Physical id of port */
816*4882a593Smuzhiyun 	u8  virt_port;		/* Virtual/Logical id of port */
817*4882a593Smuzhiyun 	struct qlcnic_cardrsp_cds_ring cds_ring;	/* Card cds settings */
818*4882a593Smuzhiyun 	u8  reserved[128];	/* future expansion */
819*4882a593Smuzhiyun } __packed;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX)	(sizeof(HOSTRQ_TX))
822*4882a593Smuzhiyun #define SIZEOF_CARDRSP_TX(CARDRSP_TX)	(sizeof(CARDRSP_TX))
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun /* CRB */
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE	0
827*4882a593Smuzhiyun #define QLCNIC_HOST_RDS_CRB_MODE_SHARED	1
828*4882a593Smuzhiyun #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM	2
829*4882a593Smuzhiyun #define QLCNIC_HOST_RDS_CRB_MODE_MAX	3
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE	0
832*4882a593Smuzhiyun #define QLCNIC_HOST_INT_CRB_MODE_SHARED	1
833*4882a593Smuzhiyun #define QLCNIC_HOST_INT_CRB_MODE_NORX	2
834*4882a593Smuzhiyun #define QLCNIC_HOST_INT_CRB_MODE_NOTX	3
835*4882a593Smuzhiyun #define QLCNIC_HOST_INT_CRB_MODE_NORXTX	4
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun /* MAC */
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun #define MC_COUNT_P3P	38
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun #define QLCNIC_MAC_NOOP	0
843*4882a593Smuzhiyun #define QLCNIC_MAC_ADD	1
844*4882a593Smuzhiyun #define QLCNIC_MAC_DEL	2
845*4882a593Smuzhiyun #define QLCNIC_MAC_VLAN_ADD	3
846*4882a593Smuzhiyun #define QLCNIC_MAC_VLAN_DEL	4
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun enum qlcnic_mac_type {
849*4882a593Smuzhiyun 	QLCNIC_UNICAST_MAC,
850*4882a593Smuzhiyun 	QLCNIC_MULTICAST_MAC,
851*4882a593Smuzhiyun 	QLCNIC_BROADCAST_MAC,
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun struct qlcnic_mac_vlan_list {
855*4882a593Smuzhiyun 	struct list_head list;
856*4882a593Smuzhiyun 	uint8_t mac_addr[ETH_ALEN+2];
857*4882a593Smuzhiyun 	u16 vlan_id;
858*4882a593Smuzhiyun 	enum qlcnic_mac_type mac_type;
859*4882a593Smuzhiyun };
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun /* MAC Learn */
862*4882a593Smuzhiyun #define NO_MAC_LEARN		0
863*4882a593Smuzhiyun #define DRV_MAC_LEARN		1
864*4882a593Smuzhiyun #define FDB_MAC_LEARN		2
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun #define QLCNIC_HOST_REQUEST	0x13
867*4882a593Smuzhiyun #define QLCNIC_REQUEST		0x14
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun #define QLCNIC_MAC_EVENT	0x1
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun #define QLCNIC_IP_UP		2
872*4882a593Smuzhiyun #define QLCNIC_IP_DOWN		3
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun #define QLCNIC_ILB_MODE		0x1
875*4882a593Smuzhiyun #define QLCNIC_ELB_MODE		0x2
876*4882a593Smuzhiyun #define QLCNIC_LB_MODE_MASK	0x3
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun #define QLCNIC_LINKEVENT	0x1
879*4882a593Smuzhiyun #define QLCNIC_LB_RESPONSE	0x2
880*4882a593Smuzhiyun #define QLCNIC_IS_LB_CONFIGURED(VAL)	\
881*4882a593Smuzhiyun 		(VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun /*
884*4882a593Smuzhiyun  * Driver --> Firmware
885*4882a593Smuzhiyun  */
886*4882a593Smuzhiyun #define QLCNIC_H2C_OPCODE_CONFIG_RSS			0x1
887*4882a593Smuzhiyun #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE		0x3
888*4882a593Smuzhiyun #define QLCNIC_H2C_OPCODE_CONFIG_LED			0x4
889*4882a593Smuzhiyun #define QLCNIC_H2C_OPCODE_LRO_REQUEST			0x7
890*4882a593Smuzhiyun #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE		0xc
891*4882a593Smuzhiyun #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR		0x12
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun #define QLCNIC_H2C_OPCODE_GET_LINKEVENT		0x15
894*4882a593Smuzhiyun #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING		0x17
895*4882a593Smuzhiyun #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO		0x18
896*4882a593Smuzhiyun #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK		0x13
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun /*
899*4882a593Smuzhiyun  * Firmware --> Driver
900*4882a593Smuzhiyun  */
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK		0x8f
903*4882a593Smuzhiyun #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE	0x8D
904*4882a593Smuzhiyun #define QLCNIC_C2H_OPCODE_GET_DCB_AEN			0x90
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun #define VPORT_MISS_MODE_DROP		0 /* drop all unmatched */
907*4882a593Smuzhiyun #define VPORT_MISS_MODE_ACCEPT_ALL	1 /* accept all packets */
908*4882a593Smuzhiyun #define VPORT_MISS_MODE_ACCEPT_MULTI	2 /* accept unmatched multicast */
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun #define QLCNIC_LRO_REQUEST_CLEANUP	4
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun /* Capabilites received */
913*4882a593Smuzhiyun #define QLCNIC_FW_CAPABILITY_TSO		BIT_1
914*4882a593Smuzhiyun #define QLCNIC_FW_CAPABILITY_BDG		BIT_8
915*4882a593Smuzhiyun #define QLCNIC_FW_CAPABILITY_FVLANTX		BIT_9
916*4882a593Smuzhiyun #define QLCNIC_FW_CAPABILITY_HW_LRO		BIT_10
917*4882a593Smuzhiyun #define QLCNIC_FW_CAPABILITY_2_MULTI_TX		BIT_4
918*4882a593Smuzhiyun #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK	BIT_27
919*4882a593Smuzhiyun #define QLCNIC_FW_CAPABILITY_MORE_CAPS		BIT_31
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun #define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG	BIT_2
922*4882a593Smuzhiyun #define QLCNIC_FW_CAP2_HW_LRO_IPV6		BIT_3
923*4882a593Smuzhiyun #define QLCNIC_FW_CAPABILITY_SET_DRV_VER	BIT_5
924*4882a593Smuzhiyun #define QLCNIC_FW_CAPABILITY_2_BEACON		BIT_7
925*4882a593Smuzhiyun #define QLCNIC_FW_CAPABILITY_2_PER_PORT_ESWITCH_CFG	BIT_9
926*4882a593Smuzhiyun #define QLCNIC_FW_CAPABILITY_2_EXT_ISCSI_DUMP	BIT_13
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun #define QLCNIC_83XX_FW_CAPAB_ENCAP_RX_OFFLOAD	BIT_0
929*4882a593Smuzhiyun #define QLCNIC_83XX_FW_CAPAB_ENCAP_TX_OFFLOAD	BIT_1
930*4882a593Smuzhiyun #define QLCNIC_83XX_FW_CAPAB_ENCAP_CKO_OFFLOAD	BIT_4
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun /* module types */
933*4882a593Smuzhiyun #define LINKEVENT_MODULE_NOT_PRESENT			1
934*4882a593Smuzhiyun #define LINKEVENT_MODULE_OPTICAL_UNKNOWN		2
935*4882a593Smuzhiyun #define LINKEVENT_MODULE_OPTICAL_SRLR			3
936*4882a593Smuzhiyun #define LINKEVENT_MODULE_OPTICAL_LRM			4
937*4882a593Smuzhiyun #define LINKEVENT_MODULE_OPTICAL_SFP_1G 		5
938*4882a593Smuzhiyun #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE	6
939*4882a593Smuzhiyun #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN	7
940*4882a593Smuzhiyun #define LINKEVENT_MODULE_TWINAX 			8
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun #define LINKSPEED_10GBPS	10000
943*4882a593Smuzhiyun #define LINKSPEED_1GBPS 	1000
944*4882a593Smuzhiyun #define LINKSPEED_100MBPS	100
945*4882a593Smuzhiyun #define LINKSPEED_10MBPS	10
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun #define LINKSPEED_ENCODED_10MBPS	0
948*4882a593Smuzhiyun #define LINKSPEED_ENCODED_100MBPS	1
949*4882a593Smuzhiyun #define LINKSPEED_ENCODED_1GBPS 	2
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun #define LINKEVENT_AUTONEG_DISABLED	0
952*4882a593Smuzhiyun #define LINKEVENT_AUTONEG_ENABLED	1
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun #define LINKEVENT_HALF_DUPLEX		0
955*4882a593Smuzhiyun #define LINKEVENT_FULL_DUPLEX		1
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun #define LINKEVENT_LINKSPEED_MBPS	0
958*4882a593Smuzhiyun #define LINKEVENT_LINKSPEED_ENCODED	1
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun /* firmware response header:
961*4882a593Smuzhiyun  *	63:58 - message type
962*4882a593Smuzhiyun  *	57:56 - owner
963*4882a593Smuzhiyun  *	55:53 - desc count
964*4882a593Smuzhiyun  *	52:48 - reserved
965*4882a593Smuzhiyun  *	47:40 - completion id
966*4882a593Smuzhiyun  *	39:32 - opcode
967*4882a593Smuzhiyun  *	31:16 - error code
968*4882a593Smuzhiyun  *	15:00 - reserved
969*4882a593Smuzhiyun  */
970*4882a593Smuzhiyun #define qlcnic_get_nic_msg_opcode(msg_hdr)	\
971*4882a593Smuzhiyun 	((msg_hdr >> 32) & 0xFF)
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun struct qlcnic_fw_msg {
974*4882a593Smuzhiyun 	union {
975*4882a593Smuzhiyun 		struct {
976*4882a593Smuzhiyun 			u64 hdr;
977*4882a593Smuzhiyun 			u64 body[7];
978*4882a593Smuzhiyun 		};
979*4882a593Smuzhiyun 		u64 words[8];
980*4882a593Smuzhiyun 	};
981*4882a593Smuzhiyun };
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun struct qlcnic_nic_req {
984*4882a593Smuzhiyun 	__le64 qhdr;
985*4882a593Smuzhiyun 	__le64 req_hdr;
986*4882a593Smuzhiyun 	__le64 words[6];
987*4882a593Smuzhiyun } __packed;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun struct qlcnic_mac_req {
990*4882a593Smuzhiyun 	u8 op;
991*4882a593Smuzhiyun 	u8 tag;
992*4882a593Smuzhiyun 	u8 mac_addr[6];
993*4882a593Smuzhiyun };
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun struct qlcnic_vlan_req {
996*4882a593Smuzhiyun 	__le16 vlan_id;
997*4882a593Smuzhiyun 	__le16 rsvd[3];
998*4882a593Smuzhiyun } __packed;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun struct qlcnic_ipaddr {
1001*4882a593Smuzhiyun 	__be32 ipv4;
1002*4882a593Smuzhiyun 	__be32 ipv6[4];
1003*4882a593Smuzhiyun };
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun #define QLCNIC_MSI_ENABLED		0x02
1006*4882a593Smuzhiyun #define QLCNIC_MSIX_ENABLED		0x04
1007*4882a593Smuzhiyun #define QLCNIC_LRO_ENABLED		0x01
1008*4882a593Smuzhiyun #define QLCNIC_LRO_DISABLED		0x00
1009*4882a593Smuzhiyun #define QLCNIC_BRIDGE_ENABLED       	0X10
1010*4882a593Smuzhiyun #define QLCNIC_DIAG_ENABLED		0x20
1011*4882a593Smuzhiyun #define QLCNIC_ESWITCH_ENABLED		0x40
1012*4882a593Smuzhiyun #define QLCNIC_ADAPTER_INITIALIZED	0x80
1013*4882a593Smuzhiyun #define QLCNIC_TAGGING_ENABLED		0x100
1014*4882a593Smuzhiyun #define QLCNIC_MACSPOOF			0x200
1015*4882a593Smuzhiyun #define QLCNIC_MAC_OVERRIDE_DISABLED	0x400
1016*4882a593Smuzhiyun #define QLCNIC_PROMISC_DISABLED		0x800
1017*4882a593Smuzhiyun #define QLCNIC_NEED_FLR			0x1000
1018*4882a593Smuzhiyun #define QLCNIC_FW_RESET_OWNER		0x2000
1019*4882a593Smuzhiyun #define QLCNIC_FW_HANG			0x4000
1020*4882a593Smuzhiyun #define QLCNIC_FW_LRO_MSS_CAP		0x8000
1021*4882a593Smuzhiyun #define QLCNIC_TX_INTR_SHARED		0x10000
1022*4882a593Smuzhiyun #define QLCNIC_APP_CHANGED_FLAGS	0x20000
1023*4882a593Smuzhiyun #define QLCNIC_HAS_PHYS_PORT_ID		0x40000
1024*4882a593Smuzhiyun #define QLCNIC_TSS_RSS			0x80000
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun #define QLCNIC_VLAN_FILTERING		0x800000
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun #define QLCNIC_IS_MSI_FAMILY(adapter) \
1029*4882a593Smuzhiyun 	((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
1030*4882a593Smuzhiyun #define QLCNIC_IS_TSO_CAPABLE(adapter)  \
1031*4882a593Smuzhiyun 	((adapter)->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun #define QLCNIC_BEACON_EANBLE		0xC
1034*4882a593Smuzhiyun #define QLCNIC_BEACON_DISABLE		0xD
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun #define QLCNIC_BEACON_ON		2
1037*4882a593Smuzhiyun #define QLCNIC_BEACON_OFF		0
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun #define QLCNIC_MSIX_TBL_SPACE		8192
1040*4882a593Smuzhiyun #define QLCNIC_PCI_REG_MSIX_TBL 	0x44
1041*4882a593Smuzhiyun #define QLCNIC_MSIX_TBL_PGSIZE		4096
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun #define QLCNIC_ADAPTER_UP_MAGIC 777
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun #define __QLCNIC_FW_ATTACHED		0
1046*4882a593Smuzhiyun #define __QLCNIC_DEV_UP 		1
1047*4882a593Smuzhiyun #define __QLCNIC_RESETTING		2
1048*4882a593Smuzhiyun #define __QLCNIC_START_FW 		4
1049*4882a593Smuzhiyun #define __QLCNIC_AER			5
1050*4882a593Smuzhiyun #define __QLCNIC_DIAG_RES_ALLOC		6
1051*4882a593Smuzhiyun #define __QLCNIC_LED_ENABLE		7
1052*4882a593Smuzhiyun #define __QLCNIC_ELB_INPROGRESS		8
1053*4882a593Smuzhiyun #define __QLCNIC_MULTI_TX_UNIQUE	9
1054*4882a593Smuzhiyun #define __QLCNIC_SRIOV_ENABLE		10
1055*4882a593Smuzhiyun #define __QLCNIC_SRIOV_CAPABLE		11
1056*4882a593Smuzhiyun #define __QLCNIC_MBX_POLL_ENABLE	12
1057*4882a593Smuzhiyun #define __QLCNIC_DIAG_MODE		13
1058*4882a593Smuzhiyun #define __QLCNIC_MAINTENANCE_MODE	16
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun #define QLCNIC_INTERRUPT_TEST		1
1061*4882a593Smuzhiyun #define QLCNIC_LOOPBACK_TEST		2
1062*4882a593Smuzhiyun #define QLCNIC_LED_TEST		3
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun #define QLCNIC_FILTER_AGE	80
1065*4882a593Smuzhiyun #define QLCNIC_READD_AGE	20
1066*4882a593Smuzhiyun #define QLCNIC_LB_MAX_FILTERS	64
1067*4882a593Smuzhiyun #define QLCNIC_LB_BUCKET_SIZE	32
1068*4882a593Smuzhiyun #define QLCNIC_ILB_MAX_RCV_LOOP	10
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun struct qlcnic_filter {
1071*4882a593Smuzhiyun 	struct hlist_node fnode;
1072*4882a593Smuzhiyun 	u8 faddr[ETH_ALEN];
1073*4882a593Smuzhiyun 	u16 vlan_id;
1074*4882a593Smuzhiyun 	unsigned long ftime;
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun struct qlcnic_filter_hash {
1078*4882a593Smuzhiyun 	struct hlist_head *fhead;
1079*4882a593Smuzhiyun 	u8 fnum;
1080*4882a593Smuzhiyun 	u16 fmax;
1081*4882a593Smuzhiyun 	u16 fbucket_size;
1082*4882a593Smuzhiyun };
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun /* Mailbox specific data structures */
1085*4882a593Smuzhiyun struct qlcnic_mailbox {
1086*4882a593Smuzhiyun 	struct workqueue_struct	*work_q;
1087*4882a593Smuzhiyun 	struct qlcnic_adapter	*adapter;
1088*4882a593Smuzhiyun 	const struct qlcnic_mbx_ops *ops;
1089*4882a593Smuzhiyun 	struct work_struct	work;
1090*4882a593Smuzhiyun 	struct completion	completion;
1091*4882a593Smuzhiyun 	struct list_head	cmd_q;
1092*4882a593Smuzhiyun 	unsigned long		status;
1093*4882a593Smuzhiyun 	spinlock_t		queue_lock;	/* Mailbox queue lock */
1094*4882a593Smuzhiyun 	spinlock_t		aen_lock;	/* Mailbox response/AEN lock */
1095*4882a593Smuzhiyun 	u32			rsp_status;
1096*4882a593Smuzhiyun 	u32			num_cmds;
1097*4882a593Smuzhiyun };
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun struct qlcnic_adapter {
1100*4882a593Smuzhiyun 	struct qlcnic_hardware_context *ahw;
1101*4882a593Smuzhiyun 	struct qlcnic_recv_context *recv_ctx;
1102*4882a593Smuzhiyun 	struct qlcnic_host_tx_ring *tx_ring;
1103*4882a593Smuzhiyun 	struct net_device *netdev;
1104*4882a593Smuzhiyun 	struct pci_dev *pdev;
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	unsigned long state;
1107*4882a593Smuzhiyun 	u32 flags;
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	u16 num_txd;
1110*4882a593Smuzhiyun 	u16 num_rxd;
1111*4882a593Smuzhiyun 	u16 num_jumbo_rxd;
1112*4882a593Smuzhiyun 	u16 max_rxd;
1113*4882a593Smuzhiyun 	u16 max_jumbo_rxd;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	u8 max_rds_rings;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	u8 max_sds_rings; /* max sds rings supported by adapter */
1118*4882a593Smuzhiyun 	u8 max_tx_rings;  /* max tx rings supported by adapter */
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	u8 drv_tx_rings;  /* max tx rings supported by driver */
1121*4882a593Smuzhiyun 	u8 drv_sds_rings; /* max sds rings supported by driver */
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	u8 drv_tss_rings; /* tss ring input */
1124*4882a593Smuzhiyun 	u8 drv_rss_rings; /* rss ring input */
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	u8 rx_csum;
1127*4882a593Smuzhiyun 	u8 portnum;
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	u8 fw_wait_cnt;
1130*4882a593Smuzhiyun 	u8 fw_fail_cnt;
1131*4882a593Smuzhiyun 	u8 tx_timeo_cnt;
1132*4882a593Smuzhiyun 	u8 need_fw_reset;
1133*4882a593Smuzhiyun 	u8 reset_ctx_cnt;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	u16 is_up;
1136*4882a593Smuzhiyun 	u16 rx_pvid;
1137*4882a593Smuzhiyun 	u16 tx_pvid;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	u32 irq;
1140*4882a593Smuzhiyun 	u32 heartbeat;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	u8 dev_state;
1143*4882a593Smuzhiyun 	u8 reset_ack_timeo;
1144*4882a593Smuzhiyun 	u8 dev_init_timeo;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	u64 dev_rst_time;
1149*4882a593Smuzhiyun 	bool drv_mac_learn;
1150*4882a593Smuzhiyun 	bool fdb_mac_learn;
1151*4882a593Smuzhiyun 	bool rx_mac_learn;
1152*4882a593Smuzhiyun 	unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
1153*4882a593Smuzhiyun 	u8 flash_mfg_id;
1154*4882a593Smuzhiyun 	struct qlcnic_npar_info *npars;
1155*4882a593Smuzhiyun 	struct qlcnic_eswitch *eswitch;
1156*4882a593Smuzhiyun 	struct qlcnic_nic_template *nic_ops;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	struct qlcnic_adapter_stats stats;
1159*4882a593Smuzhiyun 	struct list_head mac_list;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	void __iomem	*tgt_mask_reg;
1162*4882a593Smuzhiyun 	void __iomem	*tgt_status_reg;
1163*4882a593Smuzhiyun 	void __iomem	*crb_int_state_reg;
1164*4882a593Smuzhiyun 	void __iomem	*isr_int_vec;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	struct msix_entry *msix_entries;
1167*4882a593Smuzhiyun 	struct workqueue_struct *qlcnic_wq;
1168*4882a593Smuzhiyun 	struct delayed_work fw_work;
1169*4882a593Smuzhiyun 	struct delayed_work idc_aen_work;
1170*4882a593Smuzhiyun 	struct delayed_work mbx_poll_work;
1171*4882a593Smuzhiyun 	struct qlcnic_dcb *dcb;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	struct qlcnic_filter_hash fhash;
1174*4882a593Smuzhiyun 	struct qlcnic_filter_hash rx_fhash;
1175*4882a593Smuzhiyun 	struct list_head vf_mc_list;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	spinlock_t mac_learn_lock;
1178*4882a593Smuzhiyun 	/* spinlock for catching rcv filters for eswitch traffic */
1179*4882a593Smuzhiyun 	spinlock_t rx_mac_learn_lock;
1180*4882a593Smuzhiyun 	u32 file_prd_off;	/*File fw product offset*/
1181*4882a593Smuzhiyun 	u32 fw_version;
1182*4882a593Smuzhiyun 	u32 offload_flags;
1183*4882a593Smuzhiyun 	const struct firmware *fw;
1184*4882a593Smuzhiyun };
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun struct qlcnic_info_le {
1187*4882a593Smuzhiyun 	__le16	pci_func;
1188*4882a593Smuzhiyun 	__le16	op_mode;	/* 1 = Priv, 2 = NP, 3 = NP passthru */
1189*4882a593Smuzhiyun 	__le16	phys_port;
1190*4882a593Smuzhiyun 	__le16	switch_mode;	/* 0 = disabled, 1 = int, 2 = ext */
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	__le32	capabilities;
1193*4882a593Smuzhiyun 	u8	max_mac_filters;
1194*4882a593Smuzhiyun 	u8	reserved1;
1195*4882a593Smuzhiyun 	__le16	max_mtu;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	__le16	max_tx_ques;
1198*4882a593Smuzhiyun 	__le16	max_rx_ques;
1199*4882a593Smuzhiyun 	__le16	min_tx_bw;
1200*4882a593Smuzhiyun 	__le16	max_tx_bw;
1201*4882a593Smuzhiyun 	__le32  op_type;
1202*4882a593Smuzhiyun 	__le16  max_bw_reg_offset;
1203*4882a593Smuzhiyun 	__le16  max_linkspeed_reg_offset;
1204*4882a593Smuzhiyun 	__le32  capability1;
1205*4882a593Smuzhiyun 	__le32  capability2;
1206*4882a593Smuzhiyun 	__le32  capability3;
1207*4882a593Smuzhiyun 	__le16  max_tx_mac_filters;
1208*4882a593Smuzhiyun 	__le16  max_rx_mcast_mac_filters;
1209*4882a593Smuzhiyun 	__le16  max_rx_ucast_mac_filters;
1210*4882a593Smuzhiyun 	__le16  max_rx_ip_addr;
1211*4882a593Smuzhiyun 	__le16  max_rx_lro_flow;
1212*4882a593Smuzhiyun 	__le16  max_rx_status_rings;
1213*4882a593Smuzhiyun 	__le16  max_rx_buf_rings;
1214*4882a593Smuzhiyun 	__le16  max_tx_vlan_keys;
1215*4882a593Smuzhiyun 	u8      total_pf;
1216*4882a593Smuzhiyun 	u8      total_rss_engines;
1217*4882a593Smuzhiyun 	__le16  max_vports;
1218*4882a593Smuzhiyun 	__le16	linkstate_reg_offset;
1219*4882a593Smuzhiyun 	__le16	bit_offsets;
1220*4882a593Smuzhiyun 	__le16  max_local_ipv6_addrs;
1221*4882a593Smuzhiyun 	__le16  max_remote_ipv6_addrs;
1222*4882a593Smuzhiyun 	u8	reserved2[56];
1223*4882a593Smuzhiyun } __packed;
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun struct qlcnic_info {
1226*4882a593Smuzhiyun 	u16	pci_func;
1227*4882a593Smuzhiyun 	u16	op_mode;
1228*4882a593Smuzhiyun 	u16	phys_port;
1229*4882a593Smuzhiyun 	u16	switch_mode;
1230*4882a593Smuzhiyun 	u32	capabilities;
1231*4882a593Smuzhiyun 	u8	max_mac_filters;
1232*4882a593Smuzhiyun 	u16	max_mtu;
1233*4882a593Smuzhiyun 	u16	max_tx_ques;
1234*4882a593Smuzhiyun 	u16	max_rx_ques;
1235*4882a593Smuzhiyun 	u16	min_tx_bw;
1236*4882a593Smuzhiyun 	u16	max_tx_bw;
1237*4882a593Smuzhiyun 	u32	op_type;
1238*4882a593Smuzhiyun 	u16	max_bw_reg_offset;
1239*4882a593Smuzhiyun 	u16	max_linkspeed_reg_offset;
1240*4882a593Smuzhiyun 	u32	capability1;
1241*4882a593Smuzhiyun 	u32	capability2;
1242*4882a593Smuzhiyun 	u32	capability3;
1243*4882a593Smuzhiyun 	u16	max_tx_mac_filters;
1244*4882a593Smuzhiyun 	u16	max_rx_mcast_mac_filters;
1245*4882a593Smuzhiyun 	u16	max_rx_ucast_mac_filters;
1246*4882a593Smuzhiyun 	u16	max_rx_ip_addr;
1247*4882a593Smuzhiyun 	u16	max_rx_lro_flow;
1248*4882a593Smuzhiyun 	u16	max_rx_status_rings;
1249*4882a593Smuzhiyun 	u16	max_rx_buf_rings;
1250*4882a593Smuzhiyun 	u16	max_tx_vlan_keys;
1251*4882a593Smuzhiyun 	u8      total_pf;
1252*4882a593Smuzhiyun 	u8      total_rss_engines;
1253*4882a593Smuzhiyun 	u16	max_vports;
1254*4882a593Smuzhiyun 	u16	linkstate_reg_offset;
1255*4882a593Smuzhiyun 	u16	bit_offsets;
1256*4882a593Smuzhiyun 	u16	max_local_ipv6_addrs;
1257*4882a593Smuzhiyun 	u16	max_remote_ipv6_addrs;
1258*4882a593Smuzhiyun };
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun struct qlcnic_pci_info_le {
1261*4882a593Smuzhiyun 	__le16	id;		/* pci function id */
1262*4882a593Smuzhiyun 	__le16	active;		/* 1 = Enabled */
1263*4882a593Smuzhiyun 	__le16	type;		/* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1264*4882a593Smuzhiyun 	__le16	default_port;	/* default port number */
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	__le16	tx_min_bw;	/* Multiple of 100mbpc */
1267*4882a593Smuzhiyun 	__le16	tx_max_bw;
1268*4882a593Smuzhiyun 	__le16	reserved1[2];
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	u8	mac[ETH_ALEN];
1271*4882a593Smuzhiyun 	__le16  func_count;
1272*4882a593Smuzhiyun 	u8      reserved2[104];
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun } __packed;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun struct qlcnic_pci_info {
1277*4882a593Smuzhiyun 	u16	id;
1278*4882a593Smuzhiyun 	u16	active;
1279*4882a593Smuzhiyun 	u16	type;
1280*4882a593Smuzhiyun 	u16	default_port;
1281*4882a593Smuzhiyun 	u16	tx_min_bw;
1282*4882a593Smuzhiyun 	u16	tx_max_bw;
1283*4882a593Smuzhiyun 	u8	mac[ETH_ALEN];
1284*4882a593Smuzhiyun 	u16  func_count;
1285*4882a593Smuzhiyun };
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun struct qlcnic_npar_info {
1288*4882a593Smuzhiyun 	bool	eswitch_status;
1289*4882a593Smuzhiyun 	u16	pvid;
1290*4882a593Smuzhiyun 	u16	min_bw;
1291*4882a593Smuzhiyun 	u16	max_bw;
1292*4882a593Smuzhiyun 	u8	phy_port;
1293*4882a593Smuzhiyun 	u8	type;
1294*4882a593Smuzhiyun 	u8	active;
1295*4882a593Smuzhiyun 	u8	enable_pm;
1296*4882a593Smuzhiyun 	u8	dest_npar;
1297*4882a593Smuzhiyun 	u8	discard_tagged;
1298*4882a593Smuzhiyun 	u8	mac_override;
1299*4882a593Smuzhiyun 	u8	mac_anti_spoof;
1300*4882a593Smuzhiyun 	u8	promisc_mode;
1301*4882a593Smuzhiyun 	u8	offload_flags;
1302*4882a593Smuzhiyun 	u8      pci_func;
1303*4882a593Smuzhiyun 	u8      mac[ETH_ALEN];
1304*4882a593Smuzhiyun };
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun struct qlcnic_eswitch {
1307*4882a593Smuzhiyun 	u8	port;
1308*4882a593Smuzhiyun 	u8	active_vports;
1309*4882a593Smuzhiyun 	u8	active_vlans;
1310*4882a593Smuzhiyun 	u8	active_ucast_filters;
1311*4882a593Smuzhiyun 	u8	max_ucast_filters;
1312*4882a593Smuzhiyun 	u8	max_active_vlans;
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	u32	flags;
1315*4882a593Smuzhiyun #define QLCNIC_SWITCH_ENABLE		BIT_1
1316*4882a593Smuzhiyun #define QLCNIC_SWITCH_VLAN_FILTERING	BIT_2
1317*4882a593Smuzhiyun #define QLCNIC_SWITCH_PROMISC_MODE	BIT_3
1318*4882a593Smuzhiyun #define QLCNIC_SWITCH_PORT_MIRRORING	BIT_4
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun #define MAX_BW			100	/* % of link speed */
1323*4882a593Smuzhiyun #define MIN_BW			1	/* % of link speed */
1324*4882a593Smuzhiyun #define MAX_VLAN_ID		4095
1325*4882a593Smuzhiyun #define MIN_VLAN_ID		2
1326*4882a593Smuzhiyun #define DEFAULT_MAC_LEARN	1
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun #define IS_VALID_VLAN(vlan)	(vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
1329*4882a593Smuzhiyun #define IS_VALID_BW(bw)		(bw <= MAX_BW)
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun struct qlcnic_pci_func_cfg {
1332*4882a593Smuzhiyun 	u16	func_type;
1333*4882a593Smuzhiyun 	u16	min_bw;
1334*4882a593Smuzhiyun 	u16	max_bw;
1335*4882a593Smuzhiyun 	u16	port_num;
1336*4882a593Smuzhiyun 	u8	pci_func;
1337*4882a593Smuzhiyun 	u8	func_state;
1338*4882a593Smuzhiyun 	u8	def_mac_addr[ETH_ALEN];
1339*4882a593Smuzhiyun };
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun struct qlcnic_npar_func_cfg {
1342*4882a593Smuzhiyun 	u32	fw_capab;
1343*4882a593Smuzhiyun 	u16	port_num;
1344*4882a593Smuzhiyun 	u16	min_bw;
1345*4882a593Smuzhiyun 	u16	max_bw;
1346*4882a593Smuzhiyun 	u16	max_tx_queues;
1347*4882a593Smuzhiyun 	u16	max_rx_queues;
1348*4882a593Smuzhiyun 	u8	pci_func;
1349*4882a593Smuzhiyun 	u8	op_mode;
1350*4882a593Smuzhiyun };
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun struct qlcnic_pm_func_cfg {
1353*4882a593Smuzhiyun 	u8	pci_func;
1354*4882a593Smuzhiyun 	u8	action;
1355*4882a593Smuzhiyun 	u8	dest_npar;
1356*4882a593Smuzhiyun 	u8	reserved[5];
1357*4882a593Smuzhiyun };
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun struct qlcnic_esw_func_cfg {
1360*4882a593Smuzhiyun 	u16	vlan_id;
1361*4882a593Smuzhiyun 	u8	op_mode;
1362*4882a593Smuzhiyun 	u8	op_type;
1363*4882a593Smuzhiyun 	u8	pci_func;
1364*4882a593Smuzhiyun 	u8	host_vlan_tag;
1365*4882a593Smuzhiyun 	u8	promisc_mode;
1366*4882a593Smuzhiyun 	u8	discard_tagged;
1367*4882a593Smuzhiyun 	u8	mac_override;
1368*4882a593Smuzhiyun 	u8	mac_anti_spoof;
1369*4882a593Smuzhiyun 	u8	offload_flags;
1370*4882a593Smuzhiyun 	u8	reserved[5];
1371*4882a593Smuzhiyun };
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun #define QLCNIC_STATS_VERSION		1
1374*4882a593Smuzhiyun #define QLCNIC_STATS_PORT		1
1375*4882a593Smuzhiyun #define QLCNIC_STATS_ESWITCH		2
1376*4882a593Smuzhiyun #define QLCNIC_QUERY_RX_COUNTER		0
1377*4882a593Smuzhiyun #define QLCNIC_QUERY_TX_COUNTER		1
1378*4882a593Smuzhiyun #define QLCNIC_STATS_NOT_AVAIL	0xffffffffffffffffULL
1379*4882a593Smuzhiyun #define QLCNIC_FILL_STATS(VAL1) \
1380*4882a593Smuzhiyun 	(((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
1381*4882a593Smuzhiyun #define QLCNIC_MAC_STATS 1
1382*4882a593Smuzhiyun #define QLCNIC_ESW_STATS 2
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1385*4882a593Smuzhiyun do {	\
1386*4882a593Smuzhiyun 	if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
1387*4882a593Smuzhiyun 	    ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
1388*4882a593Smuzhiyun 		(VAL1) = (VAL2); \
1389*4882a593Smuzhiyun 	else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
1390*4882a593Smuzhiyun 		 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
1391*4882a593Smuzhiyun 			(VAL1) += (VAL2); \
1392*4882a593Smuzhiyun } while (0)
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun struct qlcnic_mac_statistics_le {
1395*4882a593Smuzhiyun 	__le64	mac_tx_frames;
1396*4882a593Smuzhiyun 	__le64	mac_tx_bytes;
1397*4882a593Smuzhiyun 	__le64	mac_tx_mcast_pkts;
1398*4882a593Smuzhiyun 	__le64	mac_tx_bcast_pkts;
1399*4882a593Smuzhiyun 	__le64	mac_tx_pause_cnt;
1400*4882a593Smuzhiyun 	__le64	mac_tx_ctrl_pkt;
1401*4882a593Smuzhiyun 	__le64	mac_tx_lt_64b_pkts;
1402*4882a593Smuzhiyun 	__le64	mac_tx_lt_127b_pkts;
1403*4882a593Smuzhiyun 	__le64	mac_tx_lt_255b_pkts;
1404*4882a593Smuzhiyun 	__le64	mac_tx_lt_511b_pkts;
1405*4882a593Smuzhiyun 	__le64	mac_tx_lt_1023b_pkts;
1406*4882a593Smuzhiyun 	__le64	mac_tx_lt_1518b_pkts;
1407*4882a593Smuzhiyun 	__le64	mac_tx_gt_1518b_pkts;
1408*4882a593Smuzhiyun 	__le64	rsvd1[3];
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	__le64	mac_rx_frames;
1411*4882a593Smuzhiyun 	__le64	mac_rx_bytes;
1412*4882a593Smuzhiyun 	__le64	mac_rx_mcast_pkts;
1413*4882a593Smuzhiyun 	__le64	mac_rx_bcast_pkts;
1414*4882a593Smuzhiyun 	__le64	mac_rx_pause_cnt;
1415*4882a593Smuzhiyun 	__le64	mac_rx_ctrl_pkt;
1416*4882a593Smuzhiyun 	__le64	mac_rx_lt_64b_pkts;
1417*4882a593Smuzhiyun 	__le64	mac_rx_lt_127b_pkts;
1418*4882a593Smuzhiyun 	__le64	mac_rx_lt_255b_pkts;
1419*4882a593Smuzhiyun 	__le64	mac_rx_lt_511b_pkts;
1420*4882a593Smuzhiyun 	__le64	mac_rx_lt_1023b_pkts;
1421*4882a593Smuzhiyun 	__le64	mac_rx_lt_1518b_pkts;
1422*4882a593Smuzhiyun 	__le64	mac_rx_gt_1518b_pkts;
1423*4882a593Smuzhiyun 	__le64	rsvd2[3];
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	__le64	mac_rx_length_error;
1426*4882a593Smuzhiyun 	__le64	mac_rx_length_small;
1427*4882a593Smuzhiyun 	__le64	mac_rx_length_large;
1428*4882a593Smuzhiyun 	__le64	mac_rx_jabber;
1429*4882a593Smuzhiyun 	__le64	mac_rx_dropped;
1430*4882a593Smuzhiyun 	__le64	mac_rx_crc_error;
1431*4882a593Smuzhiyun 	__le64	mac_align_error;
1432*4882a593Smuzhiyun } __packed;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun struct qlcnic_mac_statistics {
1435*4882a593Smuzhiyun 	u64	mac_tx_frames;
1436*4882a593Smuzhiyun 	u64	mac_tx_bytes;
1437*4882a593Smuzhiyun 	u64	mac_tx_mcast_pkts;
1438*4882a593Smuzhiyun 	u64	mac_tx_bcast_pkts;
1439*4882a593Smuzhiyun 	u64	mac_tx_pause_cnt;
1440*4882a593Smuzhiyun 	u64	mac_tx_ctrl_pkt;
1441*4882a593Smuzhiyun 	u64	mac_tx_lt_64b_pkts;
1442*4882a593Smuzhiyun 	u64	mac_tx_lt_127b_pkts;
1443*4882a593Smuzhiyun 	u64	mac_tx_lt_255b_pkts;
1444*4882a593Smuzhiyun 	u64	mac_tx_lt_511b_pkts;
1445*4882a593Smuzhiyun 	u64	mac_tx_lt_1023b_pkts;
1446*4882a593Smuzhiyun 	u64	mac_tx_lt_1518b_pkts;
1447*4882a593Smuzhiyun 	u64	mac_tx_gt_1518b_pkts;
1448*4882a593Smuzhiyun 	u64	rsvd1[3];
1449*4882a593Smuzhiyun 	u64	mac_rx_frames;
1450*4882a593Smuzhiyun 	u64	mac_rx_bytes;
1451*4882a593Smuzhiyun 	u64	mac_rx_mcast_pkts;
1452*4882a593Smuzhiyun 	u64	mac_rx_bcast_pkts;
1453*4882a593Smuzhiyun 	u64	mac_rx_pause_cnt;
1454*4882a593Smuzhiyun 	u64	mac_rx_ctrl_pkt;
1455*4882a593Smuzhiyun 	u64	mac_rx_lt_64b_pkts;
1456*4882a593Smuzhiyun 	u64	mac_rx_lt_127b_pkts;
1457*4882a593Smuzhiyun 	u64	mac_rx_lt_255b_pkts;
1458*4882a593Smuzhiyun 	u64	mac_rx_lt_511b_pkts;
1459*4882a593Smuzhiyun 	u64	mac_rx_lt_1023b_pkts;
1460*4882a593Smuzhiyun 	u64	mac_rx_lt_1518b_pkts;
1461*4882a593Smuzhiyun 	u64	mac_rx_gt_1518b_pkts;
1462*4882a593Smuzhiyun 	u64	rsvd2[3];
1463*4882a593Smuzhiyun 	u64	mac_rx_length_error;
1464*4882a593Smuzhiyun 	u64	mac_rx_length_small;
1465*4882a593Smuzhiyun 	u64	mac_rx_length_large;
1466*4882a593Smuzhiyun 	u64	mac_rx_jabber;
1467*4882a593Smuzhiyun 	u64	mac_rx_dropped;
1468*4882a593Smuzhiyun 	u64	mac_rx_crc_error;
1469*4882a593Smuzhiyun 	u64	mac_align_error;
1470*4882a593Smuzhiyun };
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun struct qlcnic_esw_stats_le {
1473*4882a593Smuzhiyun 	__le16 context_id;
1474*4882a593Smuzhiyun 	__le16 version;
1475*4882a593Smuzhiyun 	__le16 size;
1476*4882a593Smuzhiyun 	__le16 unused;
1477*4882a593Smuzhiyun 	__le64 unicast_frames;
1478*4882a593Smuzhiyun 	__le64 multicast_frames;
1479*4882a593Smuzhiyun 	__le64 broadcast_frames;
1480*4882a593Smuzhiyun 	__le64 dropped_frames;
1481*4882a593Smuzhiyun 	__le64 errors;
1482*4882a593Smuzhiyun 	__le64 local_frames;
1483*4882a593Smuzhiyun 	__le64 numbytes;
1484*4882a593Smuzhiyun 	__le64 rsvd[3];
1485*4882a593Smuzhiyun } __packed;
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun struct __qlcnic_esw_statistics {
1488*4882a593Smuzhiyun 	u16	context_id;
1489*4882a593Smuzhiyun 	u16	version;
1490*4882a593Smuzhiyun 	u16	size;
1491*4882a593Smuzhiyun 	u16	unused;
1492*4882a593Smuzhiyun 	u64	unicast_frames;
1493*4882a593Smuzhiyun 	u64	multicast_frames;
1494*4882a593Smuzhiyun 	u64	broadcast_frames;
1495*4882a593Smuzhiyun 	u64	dropped_frames;
1496*4882a593Smuzhiyun 	u64	errors;
1497*4882a593Smuzhiyun 	u64	local_frames;
1498*4882a593Smuzhiyun 	u64	numbytes;
1499*4882a593Smuzhiyun 	u64	rsvd[3];
1500*4882a593Smuzhiyun };
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun struct qlcnic_esw_statistics {
1503*4882a593Smuzhiyun 	struct __qlcnic_esw_statistics rx;
1504*4882a593Smuzhiyun 	struct __qlcnic_esw_statistics tx;
1505*4882a593Smuzhiyun };
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun #define QLCNIC_FORCE_FW_DUMP_KEY	0xdeadfeed
1508*4882a593Smuzhiyun #define QLCNIC_ENABLE_FW_DUMP		0xaddfeed
1509*4882a593Smuzhiyun #define QLCNIC_DISABLE_FW_DUMP		0xbadfeed
1510*4882a593Smuzhiyun #define QLCNIC_FORCE_FW_RESET		0xdeaddead
1511*4882a593Smuzhiyun #define QLCNIC_SET_QUIESCENT		0xadd00010
1512*4882a593Smuzhiyun #define QLCNIC_RESET_QUIESCENT		0xadd00020
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun struct _cdrp_cmd {
1515*4882a593Smuzhiyun 	u32 num;
1516*4882a593Smuzhiyun 	u32 *arg;
1517*4882a593Smuzhiyun };
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun struct qlcnic_cmd_args {
1520*4882a593Smuzhiyun 	struct completion	completion;
1521*4882a593Smuzhiyun 	struct list_head	list;
1522*4882a593Smuzhiyun 	struct _cdrp_cmd	req;
1523*4882a593Smuzhiyun 	struct _cdrp_cmd	rsp;
1524*4882a593Smuzhiyun 	atomic_t		rsp_status;
1525*4882a593Smuzhiyun 	int			pay_size;
1526*4882a593Smuzhiyun 	u32			rsp_opcode;
1527*4882a593Smuzhiyun 	u32			total_cmds;
1528*4882a593Smuzhiyun 	u32			op_type;
1529*4882a593Smuzhiyun 	u32			type;
1530*4882a593Smuzhiyun 	u32			cmd_op;
1531*4882a593Smuzhiyun 	u32			*hdr;	/* Back channel message header */
1532*4882a593Smuzhiyun 	u32			*pay;	/* Back channel message payload */
1533*4882a593Smuzhiyun 	u8			func_num;
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
1537*4882a593Smuzhiyun int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
1538*4882a593Smuzhiyun int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1539*4882a593Smuzhiyun int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun #define ADDR_IN_RANGE(addr, low, high)	\
1542*4882a593Smuzhiyun 	(((addr) < (high)) && ((addr) >= (low)))
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun #define QLCRD32(adapter, off, err) \
1545*4882a593Smuzhiyun 	(adapter->ahw->hw_ops->read_reg)(adapter, off, err)
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun #define QLCWR32(adapter, off, val) \
1548*4882a593Smuzhiyun 	adapter->ahw->hw_ops->write_reg(adapter, off, val)
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1551*4882a593Smuzhiyun void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun #define qlcnic_rom_lock(a)	\
1554*4882a593Smuzhiyun 	qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1555*4882a593Smuzhiyun #define qlcnic_rom_unlock(a)	\
1556*4882a593Smuzhiyun 	qlcnic_pcie_sem_unlock((a), 2)
1557*4882a593Smuzhiyun #define qlcnic_phy_lock(a)	\
1558*4882a593Smuzhiyun 	qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1559*4882a593Smuzhiyun #define qlcnic_phy_unlock(a)	\
1560*4882a593Smuzhiyun 	qlcnic_pcie_sem_unlock((a), 3)
1561*4882a593Smuzhiyun #define qlcnic_sw_lock(a)	\
1562*4882a593Smuzhiyun 	qlcnic_pcie_sem_lock((a), 6, 0)
1563*4882a593Smuzhiyun #define qlcnic_sw_unlock(a)	\
1564*4882a593Smuzhiyun 	qlcnic_pcie_sem_unlock((a), 6)
1565*4882a593Smuzhiyun #define crb_win_lock(a)	\
1566*4882a593Smuzhiyun 	qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1567*4882a593Smuzhiyun #define crb_win_unlock(a)	\
1568*4882a593Smuzhiyun 	qlcnic_pcie_sem_unlock((a), 7)
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun #define __QLCNIC_MAX_LED_RATE	0xf
1571*4882a593Smuzhiyun #define __QLCNIC_MAX_LED_STATE	0x2
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun #define MAX_CTL_CHECK 1000
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1576*4882a593Smuzhiyun void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
1577*4882a593Smuzhiyun int qlcnic_dump_fw(struct qlcnic_adapter *);
1578*4882a593Smuzhiyun int qlcnic_enable_fw_dump_state(struct qlcnic_adapter *);
1579*4882a593Smuzhiyun bool qlcnic_check_fw_dump_state(struct qlcnic_adapter *);
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun /* Functions from qlcnic_init.c */
1582*4882a593Smuzhiyun void qlcnic_schedule_work(struct qlcnic_adapter *, work_func_t, int);
1583*4882a593Smuzhiyun int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1584*4882a593Smuzhiyun int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1585*4882a593Smuzhiyun void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1586*4882a593Smuzhiyun void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1587*4882a593Smuzhiyun int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
1588*4882a593Smuzhiyun int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
1589*4882a593Smuzhiyun int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
1592*4882a593Smuzhiyun int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1593*4882a593Smuzhiyun 				u8 *bytes, size_t size);
1594*4882a593Smuzhiyun int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1595*4882a593Smuzhiyun void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1600*4882a593Smuzhiyun void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1603*4882a593Smuzhiyun void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
1606*4882a593Smuzhiyun void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1607*4882a593Smuzhiyun void qlcnic_release_tx_buffers(struct qlcnic_adapter *,
1608*4882a593Smuzhiyun 			       struct qlcnic_host_tx_ring *);
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
1611*4882a593Smuzhiyun void qlcnic_watchdog_task(struct work_struct *work);
1612*4882a593Smuzhiyun void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
1613*4882a593Smuzhiyun 		struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
1614*4882a593Smuzhiyun void qlcnic_set_multi(struct net_device *netdev);
1615*4882a593Smuzhiyun void qlcnic_flush_mcast_mac(struct qlcnic_adapter *);
1616*4882a593Smuzhiyun int qlcnic_nic_add_mac(struct qlcnic_adapter *, const u8 *, u16,
1617*4882a593Smuzhiyun 		       enum qlcnic_mac_type);
1618*4882a593Smuzhiyun int qlcnic_nic_del_mac(struct qlcnic_adapter *, const u8 *);
1619*4882a593Smuzhiyun void qlcnic_82xx_free_mac_list(struct qlcnic_adapter *adapter);
1620*4882a593Smuzhiyun int qlcnic_82xx_read_phys_port_id(struct qlcnic_adapter *);
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
1623*4882a593Smuzhiyun int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *, u32);
1624*4882a593Smuzhiyun int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
1625*4882a593Smuzhiyun netdev_features_t qlcnic_fix_features(struct net_device *netdev,
1626*4882a593Smuzhiyun 	netdev_features_t features);
1627*4882a593Smuzhiyun int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
1628*4882a593Smuzhiyun int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
1629*4882a593Smuzhiyun void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun /* Functions from qlcnic_ethtool.c */
1632*4882a593Smuzhiyun int qlcnic_check_loopback_buff(unsigned char *, u8 []);
1633*4882a593Smuzhiyun int qlcnic_do_lb_test(struct qlcnic_adapter *, u8);
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun /* Functions from qlcnic_main.c */
1636*4882a593Smuzhiyun int qlcnic_reset_context(struct qlcnic_adapter *);
1637*4882a593Smuzhiyun void qlcnic_diag_free_res(struct net_device *netdev, int);
1638*4882a593Smuzhiyun int qlcnic_diag_alloc_res(struct net_device *netdev, int);
1639*4882a593Smuzhiyun netdev_tx_t qlcnic_xmit_frame(struct sk_buff *, struct net_device *);
1640*4882a593Smuzhiyun void qlcnic_set_tx_ring_count(struct qlcnic_adapter *, u8);
1641*4882a593Smuzhiyun void qlcnic_set_sds_ring_count(struct qlcnic_adapter *, u8);
1642*4882a593Smuzhiyun int qlcnic_setup_rings(struct qlcnic_adapter *);
1643*4882a593Smuzhiyun int qlcnic_validate_rings(struct qlcnic_adapter *, __u32, int);
1644*4882a593Smuzhiyun void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
1645*4882a593Smuzhiyun int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
1646*4882a593Smuzhiyun void qlcnic_set_drv_version(struct qlcnic_adapter *);
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun /*  eSwitch management functions */
1649*4882a593Smuzhiyun int qlcnic_config_switch_port(struct qlcnic_adapter *,
1650*4882a593Smuzhiyun 				struct qlcnic_esw_func_cfg *);
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1653*4882a593Smuzhiyun 				struct qlcnic_esw_func_cfg *);
1654*4882a593Smuzhiyun int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
1655*4882a593Smuzhiyun int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1656*4882a593Smuzhiyun 					struct __qlcnic_esw_statistics *);
1657*4882a593Smuzhiyun int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1658*4882a593Smuzhiyun 					struct __qlcnic_esw_statistics *);
1659*4882a593Smuzhiyun int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
1660*4882a593Smuzhiyun int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
1665*4882a593Smuzhiyun void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
1666*4882a593Smuzhiyun void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
1667*4882a593Smuzhiyun void qlcnic_free_tx_rings(struct qlcnic_adapter *);
1668*4882a593Smuzhiyun int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
1669*4882a593Smuzhiyun void qlcnic_dump_mbx(struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
1672*4882a593Smuzhiyun void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
1673*4882a593Smuzhiyun void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
1674*4882a593Smuzhiyun void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
1677*4882a593Smuzhiyun int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
1678*4882a593Smuzhiyun void qlcnic_set_vlan_config(struct qlcnic_adapter *,
1679*4882a593Smuzhiyun 			    struct qlcnic_esw_func_cfg *);
1680*4882a593Smuzhiyun void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
1681*4882a593Smuzhiyun 				      struct qlcnic_esw_func_cfg *);
1682*4882a593Smuzhiyun int qlcnic_setup_tss_rss_intr(struct qlcnic_adapter  *);
1683*4882a593Smuzhiyun void qlcnic_down(struct qlcnic_adapter *, struct net_device *);
1684*4882a593Smuzhiyun int qlcnic_up(struct qlcnic_adapter *, struct net_device *);
1685*4882a593Smuzhiyun void __qlcnic_down(struct qlcnic_adapter *, struct net_device *);
1686*4882a593Smuzhiyun void qlcnic_detach(struct qlcnic_adapter *);
1687*4882a593Smuzhiyun void qlcnic_teardown_intr(struct qlcnic_adapter *);
1688*4882a593Smuzhiyun int qlcnic_attach(struct qlcnic_adapter *);
1689*4882a593Smuzhiyun int __qlcnic_up(struct qlcnic_adapter *, struct net_device *);
1690*4882a593Smuzhiyun void qlcnic_restore_indev_addr(struct net_device *, unsigned long);
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun int qlcnic_check_temp(struct qlcnic_adapter *);
1693*4882a593Smuzhiyun int qlcnic_init_pci_info(struct qlcnic_adapter *);
1694*4882a593Smuzhiyun int qlcnic_set_default_offload_settings(struct qlcnic_adapter *);
1695*4882a593Smuzhiyun int qlcnic_reset_npar_config(struct qlcnic_adapter *);
1696*4882a593Smuzhiyun int qlcnic_set_eswitch_port_config(struct qlcnic_adapter *);
1697*4882a593Smuzhiyun int qlcnic_set_vxlan_port(struct qlcnic_adapter *adapter, u16 port);
1698*4882a593Smuzhiyun int qlcnic_set_vxlan_parsing(struct qlcnic_adapter *adapter, u16 port);
1699*4882a593Smuzhiyun int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
1700*4882a593Smuzhiyun int qlcnic_read_mac_addr(struct qlcnic_adapter *);
1701*4882a593Smuzhiyun int qlcnic_setup_netdev(struct qlcnic_adapter *, struct net_device *, int);
1702*4882a593Smuzhiyun void qlcnic_set_netdev_features(struct qlcnic_adapter *,
1703*4882a593Smuzhiyun 				struct qlcnic_esw_func_cfg *);
1704*4882a593Smuzhiyun void qlcnic_sriov_vf_set_multi(struct net_device *);
1705*4882a593Smuzhiyun int qlcnic_is_valid_nic_func(struct qlcnic_adapter *, u8);
1706*4882a593Smuzhiyun int qlcnic_get_pci_func_type(struct qlcnic_adapter *, u16, u16 *, u16 *,
1707*4882a593Smuzhiyun 			     u16 *);
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun /*
1710*4882a593Smuzhiyun  * QLOGIC Board information
1711*4882a593Smuzhiyun  */
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun #define QLCNIC_MAX_BOARD_NAME_LEN 100
1714*4882a593Smuzhiyun struct qlcnic_board_info {
1715*4882a593Smuzhiyun 	unsigned short  vendor;
1716*4882a593Smuzhiyun 	unsigned short  device;
1717*4882a593Smuzhiyun 	unsigned short  sub_vendor;
1718*4882a593Smuzhiyun 	unsigned short  sub_device;
1719*4882a593Smuzhiyun 	char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1720*4882a593Smuzhiyun };
1721*4882a593Smuzhiyun 
qlcnic_tx_avail(struct qlcnic_host_tx_ring * tx_ring)1722*4882a593Smuzhiyun static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun 	if (likely(tx_ring->producer < tx_ring->sw_consumer))
1725*4882a593Smuzhiyun 		return tx_ring->sw_consumer - tx_ring->producer;
1726*4882a593Smuzhiyun 	else
1727*4882a593Smuzhiyun 		return tx_ring->sw_consumer + tx_ring->num_desc -
1728*4882a593Smuzhiyun 				tx_ring->producer;
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun struct qlcnic_nic_template {
1732*4882a593Smuzhiyun 	int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1733*4882a593Smuzhiyun 	int (*config_led) (struct qlcnic_adapter *, u32, u32);
1734*4882a593Smuzhiyun 	int (*start_firmware) (struct qlcnic_adapter *);
1735*4882a593Smuzhiyun 	int (*init_driver) (struct qlcnic_adapter *);
1736*4882a593Smuzhiyun 	void (*request_reset) (struct qlcnic_adapter *, u32);
1737*4882a593Smuzhiyun 	void (*cancel_idc_work) (struct qlcnic_adapter *);
1738*4882a593Smuzhiyun 	int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
1739*4882a593Smuzhiyun 	void (*napi_del)(struct qlcnic_adapter *);
1740*4882a593Smuzhiyun 	void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
1741*4882a593Smuzhiyun 	irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
1742*4882a593Smuzhiyun 	int (*shutdown)(struct pci_dev *);
1743*4882a593Smuzhiyun 	int (*resume)(struct qlcnic_adapter *);
1744*4882a593Smuzhiyun };
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun struct qlcnic_mbx_ops {
1747*4882a593Smuzhiyun 	int (*enqueue_cmd) (struct qlcnic_adapter *,
1748*4882a593Smuzhiyun 			    struct qlcnic_cmd_args *, unsigned long *);
1749*4882a593Smuzhiyun 	void (*dequeue_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1750*4882a593Smuzhiyun 	void (*decode_resp) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1751*4882a593Smuzhiyun 	void (*encode_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1752*4882a593Smuzhiyun 	void (*nofity_fw) (struct qlcnic_adapter *, u8);
1753*4882a593Smuzhiyun };
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *);
1756*4882a593Smuzhiyun void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *);
1757*4882a593Smuzhiyun void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx);
1758*4882a593Smuzhiyun void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx);
1759*4882a593Smuzhiyun void qlcnic_update_stats(struct qlcnic_adapter *);
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun /* Adapter hardware abstraction */
1762*4882a593Smuzhiyun struct qlcnic_hardware_ops {
1763*4882a593Smuzhiyun 	void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1764*4882a593Smuzhiyun 	void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1765*4882a593Smuzhiyun 	int (*read_reg) (struct qlcnic_adapter *, ulong, int *);
1766*4882a593Smuzhiyun 	int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
1767*4882a593Smuzhiyun 	void (*get_ocm_win) (struct qlcnic_hardware_context *);
1768*4882a593Smuzhiyun 	int (*get_mac_address) (struct qlcnic_adapter *, u8 *, u8);
1769*4882a593Smuzhiyun 	int (*setup_intr) (struct qlcnic_adapter *);
1770*4882a593Smuzhiyun 	int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
1771*4882a593Smuzhiyun 			      struct qlcnic_adapter *, u32);
1772*4882a593Smuzhiyun 	int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1773*4882a593Smuzhiyun 	void (*get_func_no) (struct qlcnic_adapter *);
1774*4882a593Smuzhiyun 	int (*api_lock) (struct qlcnic_adapter *);
1775*4882a593Smuzhiyun 	void (*api_unlock) (struct qlcnic_adapter *);
1776*4882a593Smuzhiyun 	void (*add_sysfs) (struct qlcnic_adapter *);
1777*4882a593Smuzhiyun 	void (*remove_sysfs) (struct qlcnic_adapter *);
1778*4882a593Smuzhiyun 	void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
1779*4882a593Smuzhiyun 	int (*create_rx_ctx) (struct qlcnic_adapter *);
1780*4882a593Smuzhiyun 	int (*create_tx_ctx) (struct qlcnic_adapter *,
1781*4882a593Smuzhiyun 	struct qlcnic_host_tx_ring *, int);
1782*4882a593Smuzhiyun 	void (*del_rx_ctx) (struct qlcnic_adapter *);
1783*4882a593Smuzhiyun 	void (*del_tx_ctx) (struct qlcnic_adapter *,
1784*4882a593Smuzhiyun 			    struct qlcnic_host_tx_ring *);
1785*4882a593Smuzhiyun 	int (*setup_link_event) (struct qlcnic_adapter *, int);
1786*4882a593Smuzhiyun 	int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
1787*4882a593Smuzhiyun 	int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
1788*4882a593Smuzhiyun 	int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
1789*4882a593Smuzhiyun 	int (*change_macvlan) (struct qlcnic_adapter *, u8*, u16, u8);
1790*4882a593Smuzhiyun 	void (*napi_enable) (struct qlcnic_adapter *);
1791*4882a593Smuzhiyun 	void (*napi_disable) (struct qlcnic_adapter *);
1792*4882a593Smuzhiyun 	int (*config_intr_coal) (struct qlcnic_adapter *,
1793*4882a593Smuzhiyun 				 struct ethtool_coalesce *);
1794*4882a593Smuzhiyun 	int (*config_rss) (struct qlcnic_adapter *, int);
1795*4882a593Smuzhiyun 	int (*config_hw_lro) (struct qlcnic_adapter *, int);
1796*4882a593Smuzhiyun 	int (*config_loopback) (struct qlcnic_adapter *, u8);
1797*4882a593Smuzhiyun 	int (*clear_loopback) (struct qlcnic_adapter *, u8);
1798*4882a593Smuzhiyun 	int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
1799*4882a593Smuzhiyun 	void (*change_l2_filter)(struct qlcnic_adapter *adapter, u64 *addr,
1800*4882a593Smuzhiyun 				 u16 vlan, struct qlcnic_host_tx_ring *tx_ring);
1801*4882a593Smuzhiyun 	int (*get_board_info) (struct qlcnic_adapter *);
1802*4882a593Smuzhiyun 	void (*set_mac_filter_count) (struct qlcnic_adapter *);
1803*4882a593Smuzhiyun 	void (*free_mac_list) (struct qlcnic_adapter *);
1804*4882a593Smuzhiyun 	int (*read_phys_port_id) (struct qlcnic_adapter *);
1805*4882a593Smuzhiyun 	pci_ers_result_t (*io_error_detected) (struct pci_dev *,
1806*4882a593Smuzhiyun 					       pci_channel_state_t);
1807*4882a593Smuzhiyun 	pci_ers_result_t (*io_slot_reset) (struct pci_dev *);
1808*4882a593Smuzhiyun 	void (*io_resume) (struct pci_dev *);
1809*4882a593Smuzhiyun 	void (*get_beacon_state)(struct qlcnic_adapter *);
1810*4882a593Smuzhiyun 	void (*enable_sds_intr) (struct qlcnic_adapter *,
1811*4882a593Smuzhiyun 				 struct qlcnic_host_sds_ring *);
1812*4882a593Smuzhiyun 	void (*disable_sds_intr) (struct qlcnic_adapter *,
1813*4882a593Smuzhiyun 				  struct qlcnic_host_sds_ring *);
1814*4882a593Smuzhiyun 	void (*enable_tx_intr) (struct qlcnic_adapter *,
1815*4882a593Smuzhiyun 				struct qlcnic_host_tx_ring *);
1816*4882a593Smuzhiyun 	void (*disable_tx_intr) (struct qlcnic_adapter *,
1817*4882a593Smuzhiyun 				 struct qlcnic_host_tx_ring *);
1818*4882a593Smuzhiyun 	u32 (*get_saved_state)(void *, u32);
1819*4882a593Smuzhiyun 	void (*set_saved_state)(void *, u32, u32);
1820*4882a593Smuzhiyun 	void (*cache_tmpl_hdr_values)(struct qlcnic_fw_dump *);
1821*4882a593Smuzhiyun 	u32 (*get_cap_size)(void *, int);
1822*4882a593Smuzhiyun 	void (*set_sys_info)(void *, int, u32);
1823*4882a593Smuzhiyun 	void (*store_cap_mask)(void *, u32);
1824*4882a593Smuzhiyun 	bool (*encap_rx_offload) (struct qlcnic_adapter *adapter);
1825*4882a593Smuzhiyun 	bool (*encap_tx_offload) (struct qlcnic_adapter *adapter);
1826*4882a593Smuzhiyun };
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun extern struct qlcnic_nic_template qlcnic_vf_ops;
1829*4882a593Smuzhiyun 
qlcnic_83xx_encap_tx_offload(struct qlcnic_adapter * adapter)1830*4882a593Smuzhiyun static inline bool qlcnic_83xx_encap_tx_offload(struct qlcnic_adapter *adapter)
1831*4882a593Smuzhiyun {
1832*4882a593Smuzhiyun 	return adapter->ahw->extra_capability[0] &
1833*4882a593Smuzhiyun 	       QLCNIC_83XX_FW_CAPAB_ENCAP_TX_OFFLOAD;
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun 
qlcnic_83xx_encap_rx_offload(struct qlcnic_adapter * adapter)1836*4882a593Smuzhiyun static inline bool qlcnic_83xx_encap_rx_offload(struct qlcnic_adapter *adapter)
1837*4882a593Smuzhiyun {
1838*4882a593Smuzhiyun 	return adapter->ahw->extra_capability[0] &
1839*4882a593Smuzhiyun 	       QLCNIC_83XX_FW_CAPAB_ENCAP_RX_OFFLOAD;
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun 
qlcnic_82xx_encap_tx_offload(struct qlcnic_adapter * adapter)1842*4882a593Smuzhiyun static inline bool qlcnic_82xx_encap_tx_offload(struct qlcnic_adapter *adapter)
1843*4882a593Smuzhiyun {
1844*4882a593Smuzhiyun 	return false;
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun 
qlcnic_82xx_encap_rx_offload(struct qlcnic_adapter * adapter)1847*4882a593Smuzhiyun static inline bool qlcnic_82xx_encap_rx_offload(struct qlcnic_adapter *adapter)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun         return false;
1850*4882a593Smuzhiyun }
1851*4882a593Smuzhiyun 
qlcnic_encap_rx_offload(struct qlcnic_adapter * adapter)1852*4882a593Smuzhiyun static inline bool qlcnic_encap_rx_offload(struct qlcnic_adapter *adapter)
1853*4882a593Smuzhiyun {
1854*4882a593Smuzhiyun         return adapter->ahw->hw_ops->encap_rx_offload(adapter);
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun 
qlcnic_encap_tx_offload(struct qlcnic_adapter * adapter)1857*4882a593Smuzhiyun static inline bool qlcnic_encap_tx_offload(struct qlcnic_adapter *adapter)
1858*4882a593Smuzhiyun {
1859*4882a593Smuzhiyun         return adapter->ahw->hw_ops->encap_tx_offload(adapter);
1860*4882a593Smuzhiyun }
1861*4882a593Smuzhiyun 
qlcnic_start_firmware(struct qlcnic_adapter * adapter)1862*4882a593Smuzhiyun static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
1863*4882a593Smuzhiyun {
1864*4882a593Smuzhiyun 	return adapter->nic_ops->start_firmware(adapter);
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun 
qlcnic_read_crb(struct qlcnic_adapter * adapter,char * buf,loff_t offset,size_t size)1867*4882a593Smuzhiyun static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
1868*4882a593Smuzhiyun 				   loff_t offset, size_t size)
1869*4882a593Smuzhiyun {
1870*4882a593Smuzhiyun 	adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun 
qlcnic_write_crb(struct qlcnic_adapter * adapter,char * buf,loff_t offset,size_t size)1873*4882a593Smuzhiyun static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
1874*4882a593Smuzhiyun 				    loff_t offset, size_t size)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun 	adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun 
qlcnic_get_mac_address(struct qlcnic_adapter * adapter,u8 * mac,u8 function)1879*4882a593Smuzhiyun static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
1880*4882a593Smuzhiyun 					 u8 *mac, u8 function)
1881*4882a593Smuzhiyun {
1882*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->get_mac_address(adapter, mac, function);
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun 
qlcnic_setup_intr(struct qlcnic_adapter * adapter)1885*4882a593Smuzhiyun static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter)
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->setup_intr(adapter);
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun 
qlcnic_alloc_mbx_args(struct qlcnic_cmd_args * mbx,struct qlcnic_adapter * adapter,u32 arg)1890*4882a593Smuzhiyun static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
1891*4882a593Smuzhiyun 					struct qlcnic_adapter *adapter, u32 arg)
1892*4882a593Smuzhiyun {
1893*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
1894*4882a593Smuzhiyun }
1895*4882a593Smuzhiyun 
qlcnic_issue_cmd(struct qlcnic_adapter * adapter,struct qlcnic_cmd_args * cmd)1896*4882a593Smuzhiyun static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1897*4882a593Smuzhiyun 				   struct qlcnic_cmd_args *cmd)
1898*4882a593Smuzhiyun {
1899*4882a593Smuzhiyun 	if (adapter->ahw->hw_ops->mbx_cmd)
1900*4882a593Smuzhiyun 		return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	return -EIO;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun 
qlcnic_get_func_no(struct qlcnic_adapter * adapter)1905*4882a593Smuzhiyun static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
1906*4882a593Smuzhiyun {
1907*4882a593Smuzhiyun 	adapter->ahw->hw_ops->get_func_no(adapter);
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun 
qlcnic_api_lock(struct qlcnic_adapter * adapter)1910*4882a593Smuzhiyun static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
1911*4882a593Smuzhiyun {
1912*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->api_lock(adapter);
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun 
qlcnic_api_unlock(struct qlcnic_adapter * adapter)1915*4882a593Smuzhiyun static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
1916*4882a593Smuzhiyun {
1917*4882a593Smuzhiyun 	adapter->ahw->hw_ops->api_unlock(adapter);
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun 
qlcnic_add_sysfs(struct qlcnic_adapter * adapter)1920*4882a593Smuzhiyun static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
1921*4882a593Smuzhiyun {
1922*4882a593Smuzhiyun 	if (adapter->ahw->hw_ops->add_sysfs)
1923*4882a593Smuzhiyun 		adapter->ahw->hw_ops->add_sysfs(adapter);
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun 
qlcnic_remove_sysfs(struct qlcnic_adapter * adapter)1926*4882a593Smuzhiyun static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
1927*4882a593Smuzhiyun {
1928*4882a593Smuzhiyun 	if (adapter->ahw->hw_ops->remove_sysfs)
1929*4882a593Smuzhiyun 		adapter->ahw->hw_ops->remove_sysfs(adapter);
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun static inline void
qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring * sds_ring)1933*4882a593Smuzhiyun qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
1934*4882a593Smuzhiyun {
1935*4882a593Smuzhiyun 	sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun 
qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter * adapter)1938*4882a593Smuzhiyun static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
1939*4882a593Smuzhiyun {
1940*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->create_rx_ctx(adapter);
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun 
qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter * adapter,struct qlcnic_host_tx_ring * ptr,int ring)1943*4882a593Smuzhiyun static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
1944*4882a593Smuzhiyun 					      struct qlcnic_host_tx_ring *ptr,
1945*4882a593Smuzhiyun 					      int ring)
1946*4882a593Smuzhiyun {
1947*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun 
qlcnic_fw_cmd_del_rx_ctx(struct qlcnic_adapter * adapter)1950*4882a593Smuzhiyun static inline void qlcnic_fw_cmd_del_rx_ctx(struct qlcnic_adapter *adapter)
1951*4882a593Smuzhiyun {
1952*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->del_rx_ctx(adapter);
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun 
qlcnic_fw_cmd_del_tx_ctx(struct qlcnic_adapter * adapter,struct qlcnic_host_tx_ring * ptr)1955*4882a593Smuzhiyun static inline void qlcnic_fw_cmd_del_tx_ctx(struct qlcnic_adapter *adapter,
1956*4882a593Smuzhiyun 					    struct qlcnic_host_tx_ring *ptr)
1957*4882a593Smuzhiyun {
1958*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->del_tx_ctx(adapter, ptr);
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun 
qlcnic_linkevent_request(struct qlcnic_adapter * adapter,int enable)1961*4882a593Smuzhiyun static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
1962*4882a593Smuzhiyun 					   int enable)
1963*4882a593Smuzhiyun {
1964*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun 
qlcnic_get_nic_info(struct qlcnic_adapter * adapter,struct qlcnic_info * info,u8 id)1967*4882a593Smuzhiyun static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
1968*4882a593Smuzhiyun 				      struct qlcnic_info *info, u8 id)
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun 
qlcnic_get_pci_info(struct qlcnic_adapter * adapter,struct qlcnic_pci_info * info)1973*4882a593Smuzhiyun static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
1974*4882a593Smuzhiyun 				      struct qlcnic_pci_info *info)
1975*4882a593Smuzhiyun {
1976*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->get_pci_info(adapter, info);
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun 
qlcnic_set_nic_info(struct qlcnic_adapter * adapter,struct qlcnic_info * info)1979*4882a593Smuzhiyun static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
1980*4882a593Smuzhiyun 				      struct qlcnic_info *info)
1981*4882a593Smuzhiyun {
1982*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->set_nic_info(adapter, info);
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun 
qlcnic_sre_macaddr_change(struct qlcnic_adapter * adapter,u8 * addr,u16 id,u8 cmd)1985*4882a593Smuzhiyun static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
1986*4882a593Smuzhiyun 					    u8 *addr, u16 id, u8 cmd)
1987*4882a593Smuzhiyun {
1988*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun 
qlcnic_napi_add(struct qlcnic_adapter * adapter,struct net_device * netdev)1991*4882a593Smuzhiyun static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
1992*4882a593Smuzhiyun 				  struct net_device *netdev)
1993*4882a593Smuzhiyun {
1994*4882a593Smuzhiyun 	return adapter->nic_ops->napi_add(adapter, netdev);
1995*4882a593Smuzhiyun }
1996*4882a593Smuzhiyun 
qlcnic_napi_del(struct qlcnic_adapter * adapter)1997*4882a593Smuzhiyun static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
1998*4882a593Smuzhiyun {
1999*4882a593Smuzhiyun 	adapter->nic_ops->napi_del(adapter);
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun 
qlcnic_napi_enable(struct qlcnic_adapter * adapter)2002*4882a593Smuzhiyun static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
2003*4882a593Smuzhiyun {
2004*4882a593Smuzhiyun 	adapter->ahw->hw_ops->napi_enable(adapter);
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun 
__qlcnic_shutdown(struct pci_dev * pdev)2007*4882a593Smuzhiyun static inline int __qlcnic_shutdown(struct pci_dev *pdev)
2008*4882a593Smuzhiyun {
2009*4882a593Smuzhiyun 	struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	return adapter->nic_ops->shutdown(pdev);
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun 
__qlcnic_resume(struct qlcnic_adapter * adapter)2014*4882a593Smuzhiyun static inline int __qlcnic_resume(struct qlcnic_adapter *adapter)
2015*4882a593Smuzhiyun {
2016*4882a593Smuzhiyun 	return adapter->nic_ops->resume(adapter);
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun 
qlcnic_napi_disable(struct qlcnic_adapter * adapter)2019*4882a593Smuzhiyun static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
2020*4882a593Smuzhiyun {
2021*4882a593Smuzhiyun 	adapter->ahw->hw_ops->napi_disable(adapter);
2022*4882a593Smuzhiyun }
2023*4882a593Smuzhiyun 
qlcnic_config_intr_coalesce(struct qlcnic_adapter * adapter,struct ethtool_coalesce * ethcoal)2024*4882a593Smuzhiyun static inline int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter,
2025*4882a593Smuzhiyun 					      struct ethtool_coalesce *ethcoal)
2026*4882a593Smuzhiyun {
2027*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->config_intr_coal(adapter, ethcoal);
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun 
qlcnic_config_rss(struct qlcnic_adapter * adapter,int enable)2030*4882a593Smuzhiyun static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
2031*4882a593Smuzhiyun {
2032*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->config_rss(adapter, enable);
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun 
qlcnic_config_hw_lro(struct qlcnic_adapter * adapter,int enable)2035*4882a593Smuzhiyun static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
2036*4882a593Smuzhiyun 				       int enable)
2037*4882a593Smuzhiyun {
2038*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
2039*4882a593Smuzhiyun }
2040*4882a593Smuzhiyun 
qlcnic_set_lb_mode(struct qlcnic_adapter * adapter,u8 mode)2041*4882a593Smuzhiyun static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
2042*4882a593Smuzhiyun {
2043*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->config_loopback(adapter, mode);
2044*4882a593Smuzhiyun }
2045*4882a593Smuzhiyun 
qlcnic_clear_lb_mode(struct qlcnic_adapter * adapter,u8 mode)2046*4882a593Smuzhiyun static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
2047*4882a593Smuzhiyun {
2048*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->clear_loopback(adapter, mode);
2049*4882a593Smuzhiyun }
2050*4882a593Smuzhiyun 
qlcnic_nic_set_promisc(struct qlcnic_adapter * adapter,u32 mode)2051*4882a593Smuzhiyun static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
2052*4882a593Smuzhiyun 					 u32 mode)
2053*4882a593Smuzhiyun {
2054*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun 
qlcnic_change_filter(struct qlcnic_adapter * adapter,u64 * addr,u16 vlan,struct qlcnic_host_tx_ring * tx_ring)2057*4882a593Smuzhiyun static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
2058*4882a593Smuzhiyun 					u64 *addr, u16 vlan,
2059*4882a593Smuzhiyun 					struct qlcnic_host_tx_ring *tx_ring)
2060*4882a593Smuzhiyun {
2061*4882a593Smuzhiyun 	adapter->ahw->hw_ops->change_l2_filter(adapter, addr, vlan, tx_ring);
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun 
qlcnic_get_board_info(struct qlcnic_adapter * adapter)2064*4882a593Smuzhiyun static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->get_board_info(adapter);
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun 
qlcnic_free_mac_list(struct qlcnic_adapter * adapter)2069*4882a593Smuzhiyun static inline void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
2070*4882a593Smuzhiyun {
2071*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->free_mac_list(adapter);
2072*4882a593Smuzhiyun }
2073*4882a593Smuzhiyun 
qlcnic_set_mac_filter_count(struct qlcnic_adapter * adapter)2074*4882a593Smuzhiyun static inline void qlcnic_set_mac_filter_count(struct qlcnic_adapter *adapter)
2075*4882a593Smuzhiyun {
2076*4882a593Smuzhiyun 	if (adapter->ahw->hw_ops->set_mac_filter_count)
2077*4882a593Smuzhiyun 		adapter->ahw->hw_ops->set_mac_filter_count(adapter);
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun 
qlcnic_get_beacon_state(struct qlcnic_adapter * adapter)2080*4882a593Smuzhiyun static inline void qlcnic_get_beacon_state(struct qlcnic_adapter *adapter)
2081*4882a593Smuzhiyun {
2082*4882a593Smuzhiyun 	adapter->ahw->hw_ops->get_beacon_state(adapter);
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun 
qlcnic_read_phys_port_id(struct qlcnic_adapter * adapter)2085*4882a593Smuzhiyun static inline void qlcnic_read_phys_port_id(struct qlcnic_adapter *adapter)
2086*4882a593Smuzhiyun {
2087*4882a593Smuzhiyun 	if (adapter->ahw->hw_ops->read_phys_port_id)
2088*4882a593Smuzhiyun 		adapter->ahw->hw_ops->read_phys_port_id(adapter);
2089*4882a593Smuzhiyun }
2090*4882a593Smuzhiyun 
qlcnic_get_saved_state(struct qlcnic_adapter * adapter,void * t_hdr,u32 index)2091*4882a593Smuzhiyun static inline u32 qlcnic_get_saved_state(struct qlcnic_adapter *adapter,
2092*4882a593Smuzhiyun 					 void *t_hdr, u32 index)
2093*4882a593Smuzhiyun {
2094*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->get_saved_state(t_hdr, index);
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun 
qlcnic_set_saved_state(struct qlcnic_adapter * adapter,void * t_hdr,u32 index,u32 value)2097*4882a593Smuzhiyun static inline void qlcnic_set_saved_state(struct qlcnic_adapter *adapter,
2098*4882a593Smuzhiyun 					  void *t_hdr, u32 index, u32 value)
2099*4882a593Smuzhiyun {
2100*4882a593Smuzhiyun 	adapter->ahw->hw_ops->set_saved_state(t_hdr, index, value);
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun 
qlcnic_cache_tmpl_hdr_values(struct qlcnic_adapter * adapter,struct qlcnic_fw_dump * fw_dump)2103*4882a593Smuzhiyun static inline void qlcnic_cache_tmpl_hdr_values(struct qlcnic_adapter *adapter,
2104*4882a593Smuzhiyun 						struct qlcnic_fw_dump *fw_dump)
2105*4882a593Smuzhiyun {
2106*4882a593Smuzhiyun 	adapter->ahw->hw_ops->cache_tmpl_hdr_values(fw_dump);
2107*4882a593Smuzhiyun }
2108*4882a593Smuzhiyun 
qlcnic_get_cap_size(struct qlcnic_adapter * adapter,void * tmpl_hdr,int index)2109*4882a593Smuzhiyun static inline u32 qlcnic_get_cap_size(struct qlcnic_adapter *adapter,
2110*4882a593Smuzhiyun 				      void *tmpl_hdr, int index)
2111*4882a593Smuzhiyun {
2112*4882a593Smuzhiyun 	return adapter->ahw->hw_ops->get_cap_size(tmpl_hdr, index);
2113*4882a593Smuzhiyun }
2114*4882a593Smuzhiyun 
qlcnic_set_sys_info(struct qlcnic_adapter * adapter,void * tmpl_hdr,int idx,u32 value)2115*4882a593Smuzhiyun static inline void qlcnic_set_sys_info(struct qlcnic_adapter *adapter,
2116*4882a593Smuzhiyun 				       void *tmpl_hdr, int idx, u32 value)
2117*4882a593Smuzhiyun {
2118*4882a593Smuzhiyun 	adapter->ahw->hw_ops->set_sys_info(tmpl_hdr, idx, value);
2119*4882a593Smuzhiyun }
2120*4882a593Smuzhiyun 
qlcnic_store_cap_mask(struct qlcnic_adapter * adapter,void * tmpl_hdr,u32 mask)2121*4882a593Smuzhiyun static inline void qlcnic_store_cap_mask(struct qlcnic_adapter *adapter,
2122*4882a593Smuzhiyun 					 void *tmpl_hdr, u32 mask)
2123*4882a593Smuzhiyun {
2124*4882a593Smuzhiyun 	adapter->ahw->hw_ops->store_cap_mask(tmpl_hdr, mask);
2125*4882a593Smuzhiyun }
2126*4882a593Smuzhiyun 
qlcnic_dev_request_reset(struct qlcnic_adapter * adapter,u32 key)2127*4882a593Smuzhiyun static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
2128*4882a593Smuzhiyun 					    u32 key)
2129*4882a593Smuzhiyun {
2130*4882a593Smuzhiyun 	if (adapter->nic_ops->request_reset)
2131*4882a593Smuzhiyun 		adapter->nic_ops->request_reset(adapter, key);
2132*4882a593Smuzhiyun }
2133*4882a593Smuzhiyun 
qlcnic_cancel_idc_work(struct qlcnic_adapter * adapter)2134*4882a593Smuzhiyun static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
2135*4882a593Smuzhiyun {
2136*4882a593Smuzhiyun 	if (adapter->nic_ops->cancel_idc_work)
2137*4882a593Smuzhiyun 		adapter->nic_ops->cancel_idc_work(adapter);
2138*4882a593Smuzhiyun }
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun static inline irqreturn_t
qlcnic_clear_legacy_intr(struct qlcnic_adapter * adapter)2141*4882a593Smuzhiyun qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
2142*4882a593Smuzhiyun {
2143*4882a593Smuzhiyun 	return adapter->nic_ops->clear_legacy_intr(adapter);
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun 
qlcnic_config_led(struct qlcnic_adapter * adapter,u32 state,u32 rate)2146*4882a593Smuzhiyun static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
2147*4882a593Smuzhiyun 				    u32 rate)
2148*4882a593Smuzhiyun {
2149*4882a593Smuzhiyun 	return adapter->nic_ops->config_led(adapter, state, rate);
2150*4882a593Smuzhiyun }
2151*4882a593Smuzhiyun 
qlcnic_config_ipaddr(struct qlcnic_adapter * adapter,__be32 ip,int cmd)2152*4882a593Smuzhiyun static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
2153*4882a593Smuzhiyun 					__be32 ip, int cmd)
2154*4882a593Smuzhiyun {
2155*4882a593Smuzhiyun 	adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun 
qlcnic_check_multi_tx(struct qlcnic_adapter * adapter)2158*4882a593Smuzhiyun static inline bool qlcnic_check_multi_tx(struct qlcnic_adapter *adapter)
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun 	return test_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
2161*4882a593Smuzhiyun }
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun static inline void
qlcnic_82xx_enable_tx_intr(struct qlcnic_adapter * adapter,struct qlcnic_host_tx_ring * tx_ring)2164*4882a593Smuzhiyun qlcnic_82xx_enable_tx_intr(struct qlcnic_adapter *adapter,
2165*4882a593Smuzhiyun 			   struct qlcnic_host_tx_ring *tx_ring)
2166*4882a593Smuzhiyun {
2167*4882a593Smuzhiyun 	if (qlcnic_check_multi_tx(adapter) &&
2168*4882a593Smuzhiyun 	    !adapter->ahw->diag_test)
2169*4882a593Smuzhiyun 		writel(0x0, tx_ring->crb_intr_mask);
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun static inline void
qlcnic_82xx_disable_tx_intr(struct qlcnic_adapter * adapter,struct qlcnic_host_tx_ring * tx_ring)2173*4882a593Smuzhiyun qlcnic_82xx_disable_tx_intr(struct qlcnic_adapter *adapter,
2174*4882a593Smuzhiyun 			    struct qlcnic_host_tx_ring *tx_ring)
2175*4882a593Smuzhiyun {
2176*4882a593Smuzhiyun 	if (qlcnic_check_multi_tx(adapter) &&
2177*4882a593Smuzhiyun 	    !adapter->ahw->diag_test)
2178*4882a593Smuzhiyun 		writel(1, tx_ring->crb_intr_mask);
2179*4882a593Smuzhiyun }
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun static inline void
qlcnic_83xx_enable_tx_intr(struct qlcnic_adapter * adapter,struct qlcnic_host_tx_ring * tx_ring)2182*4882a593Smuzhiyun qlcnic_83xx_enable_tx_intr(struct qlcnic_adapter *adapter,
2183*4882a593Smuzhiyun 			   struct qlcnic_host_tx_ring *tx_ring)
2184*4882a593Smuzhiyun {
2185*4882a593Smuzhiyun 	writel(0, tx_ring->crb_intr_mask);
2186*4882a593Smuzhiyun }
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun static inline void
qlcnic_83xx_disable_tx_intr(struct qlcnic_adapter * adapter,struct qlcnic_host_tx_ring * tx_ring)2189*4882a593Smuzhiyun qlcnic_83xx_disable_tx_intr(struct qlcnic_adapter *adapter,
2190*4882a593Smuzhiyun 			    struct qlcnic_host_tx_ring *tx_ring)
2191*4882a593Smuzhiyun {
2192*4882a593Smuzhiyun 	writel(1, tx_ring->crb_intr_mask);
2193*4882a593Smuzhiyun }
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun /* Enable MSI-x and INT-x interrupts */
2196*4882a593Smuzhiyun static inline void
qlcnic_83xx_enable_sds_intr(struct qlcnic_adapter * adapter,struct qlcnic_host_sds_ring * sds_ring)2197*4882a593Smuzhiyun qlcnic_83xx_enable_sds_intr(struct qlcnic_adapter *adapter,
2198*4882a593Smuzhiyun 			    struct qlcnic_host_sds_ring *sds_ring)
2199*4882a593Smuzhiyun {
2200*4882a593Smuzhiyun 	writel(0, sds_ring->crb_intr_mask);
2201*4882a593Smuzhiyun }
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun /* Disable MSI-x and INT-x interrupts */
2204*4882a593Smuzhiyun static inline void
qlcnic_83xx_disable_sds_intr(struct qlcnic_adapter * adapter,struct qlcnic_host_sds_ring * sds_ring)2205*4882a593Smuzhiyun qlcnic_83xx_disable_sds_intr(struct qlcnic_adapter *adapter,
2206*4882a593Smuzhiyun 			     struct qlcnic_host_sds_ring *sds_ring)
2207*4882a593Smuzhiyun {
2208*4882a593Smuzhiyun 	writel(1, sds_ring->crb_intr_mask);
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun 
qlcnic_disable_multi_tx(struct qlcnic_adapter * adapter)2211*4882a593Smuzhiyun static inline void qlcnic_disable_multi_tx(struct qlcnic_adapter *adapter)
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun 	test_and_clear_bit(__QLCNIC_MULTI_TX_UNIQUE, &adapter->state);
2214*4882a593Smuzhiyun 	adapter->drv_tx_rings = QLCNIC_SINGLE_RING;
2215*4882a593Smuzhiyun }
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun /* When operating in a muti tx mode, driver needs to write 0x1
2218*4882a593Smuzhiyun  * to src register, instead of 0x0 to disable receiving interrupt.
2219*4882a593Smuzhiyun  */
2220*4882a593Smuzhiyun static inline void
qlcnic_82xx_disable_sds_intr(struct qlcnic_adapter * adapter,struct qlcnic_host_sds_ring * sds_ring)2221*4882a593Smuzhiyun qlcnic_82xx_disable_sds_intr(struct qlcnic_adapter *adapter,
2222*4882a593Smuzhiyun 			     struct qlcnic_host_sds_ring *sds_ring)
2223*4882a593Smuzhiyun {
2224*4882a593Smuzhiyun 	if (qlcnic_check_multi_tx(adapter) &&
2225*4882a593Smuzhiyun 	    !adapter->ahw->diag_test &&
2226*4882a593Smuzhiyun 	    (adapter->flags & QLCNIC_MSIX_ENABLED))
2227*4882a593Smuzhiyun 		writel(0x1, sds_ring->crb_intr_mask);
2228*4882a593Smuzhiyun 	else
2229*4882a593Smuzhiyun 		writel(0, sds_ring->crb_intr_mask);
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun 
qlcnic_enable_sds_intr(struct qlcnic_adapter * adapter,struct qlcnic_host_sds_ring * sds_ring)2232*4882a593Smuzhiyun static inline void qlcnic_enable_sds_intr(struct qlcnic_adapter *adapter,
2233*4882a593Smuzhiyun 					  struct qlcnic_host_sds_ring *sds_ring)
2234*4882a593Smuzhiyun {
2235*4882a593Smuzhiyun 	if (adapter->ahw->hw_ops->enable_sds_intr)
2236*4882a593Smuzhiyun 		adapter->ahw->hw_ops->enable_sds_intr(adapter, sds_ring);
2237*4882a593Smuzhiyun }
2238*4882a593Smuzhiyun 
2239*4882a593Smuzhiyun static inline void
qlcnic_disable_sds_intr(struct qlcnic_adapter * adapter,struct qlcnic_host_sds_ring * sds_ring)2240*4882a593Smuzhiyun qlcnic_disable_sds_intr(struct qlcnic_adapter *adapter,
2241*4882a593Smuzhiyun 			struct qlcnic_host_sds_ring *sds_ring)
2242*4882a593Smuzhiyun {
2243*4882a593Smuzhiyun 	if (adapter->ahw->hw_ops->disable_sds_intr)
2244*4882a593Smuzhiyun 		adapter->ahw->hw_ops->disable_sds_intr(adapter, sds_ring);
2245*4882a593Smuzhiyun }
2246*4882a593Smuzhiyun 
qlcnic_enable_tx_intr(struct qlcnic_adapter * adapter,struct qlcnic_host_tx_ring * tx_ring)2247*4882a593Smuzhiyun static inline void qlcnic_enable_tx_intr(struct qlcnic_adapter *adapter,
2248*4882a593Smuzhiyun 					 struct qlcnic_host_tx_ring *tx_ring)
2249*4882a593Smuzhiyun {
2250*4882a593Smuzhiyun 	if (adapter->ahw->hw_ops->enable_tx_intr)
2251*4882a593Smuzhiyun 		adapter->ahw->hw_ops->enable_tx_intr(adapter, tx_ring);
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun 
qlcnic_disable_tx_intr(struct qlcnic_adapter * adapter,struct qlcnic_host_tx_ring * tx_ring)2254*4882a593Smuzhiyun static inline void qlcnic_disable_tx_intr(struct qlcnic_adapter *adapter,
2255*4882a593Smuzhiyun 					  struct qlcnic_host_tx_ring *tx_ring)
2256*4882a593Smuzhiyun {
2257*4882a593Smuzhiyun 	if (adapter->ahw->hw_ops->disable_tx_intr)
2258*4882a593Smuzhiyun 		adapter->ahw->hw_ops->disable_tx_intr(adapter, tx_ring);
2259*4882a593Smuzhiyun }
2260*4882a593Smuzhiyun 
2261*4882a593Smuzhiyun /* When operating in a muti tx mode, driver needs to write 0x0
2262*4882a593Smuzhiyun  * to src register, instead of 0x1 to enable receiving interrupts.
2263*4882a593Smuzhiyun  */
2264*4882a593Smuzhiyun static inline void
qlcnic_82xx_enable_sds_intr(struct qlcnic_adapter * adapter,struct qlcnic_host_sds_ring * sds_ring)2265*4882a593Smuzhiyun qlcnic_82xx_enable_sds_intr(struct qlcnic_adapter *adapter,
2266*4882a593Smuzhiyun 			    struct qlcnic_host_sds_ring *sds_ring)
2267*4882a593Smuzhiyun {
2268*4882a593Smuzhiyun 	if (qlcnic_check_multi_tx(adapter) &&
2269*4882a593Smuzhiyun 	    !adapter->ahw->diag_test &&
2270*4882a593Smuzhiyun 	    (adapter->flags & QLCNIC_MSIX_ENABLED))
2271*4882a593Smuzhiyun 		writel(0, sds_ring->crb_intr_mask);
2272*4882a593Smuzhiyun 	else
2273*4882a593Smuzhiyun 		writel(0x1, sds_ring->crb_intr_mask);
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun 	if (!QLCNIC_IS_MSI_FAMILY(adapter))
2276*4882a593Smuzhiyun 		writel(0xfbff, adapter->tgt_mask_reg);
2277*4882a593Smuzhiyun }
2278*4882a593Smuzhiyun 
qlcnic_get_diag_lock(struct qlcnic_adapter * adapter)2279*4882a593Smuzhiyun static inline int qlcnic_get_diag_lock(struct qlcnic_adapter *adapter)
2280*4882a593Smuzhiyun {
2281*4882a593Smuzhiyun 	return test_and_set_bit(__QLCNIC_DIAG_MODE, &adapter->state);
2282*4882a593Smuzhiyun }
2283*4882a593Smuzhiyun 
qlcnic_release_diag_lock(struct qlcnic_adapter * adapter)2284*4882a593Smuzhiyun static inline void qlcnic_release_diag_lock(struct qlcnic_adapter *adapter)
2285*4882a593Smuzhiyun {
2286*4882a593Smuzhiyun 	clear_bit(__QLCNIC_DIAG_MODE, &adapter->state);
2287*4882a593Smuzhiyun }
2288*4882a593Smuzhiyun 
qlcnic_check_diag_status(struct qlcnic_adapter * adapter)2289*4882a593Smuzhiyun static inline int qlcnic_check_diag_status(struct qlcnic_adapter *adapter)
2290*4882a593Smuzhiyun {
2291*4882a593Smuzhiyun 	return test_bit(__QLCNIC_DIAG_MODE, &adapter->state);
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun extern const struct ethtool_ops qlcnic_sriov_vf_ethtool_ops;
2295*4882a593Smuzhiyun extern const struct ethtool_ops qlcnic_ethtool_ops;
2296*4882a593Smuzhiyun extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
2297*4882a593Smuzhiyun 
2298*4882a593Smuzhiyun #define QLCDB(adapter, lvl, _fmt, _args...) do {	\
2299*4882a593Smuzhiyun 	if (NETIF_MSG_##lvl & adapter->ahw->msg_enable)	\
2300*4882a593Smuzhiyun 		printk(KERN_INFO "%s: %s: " _fmt,	\
2301*4882a593Smuzhiyun 			 dev_name(&adapter->pdev->dev),	\
2302*4882a593Smuzhiyun 			__func__, ##_args);		\
2303*4882a593Smuzhiyun 	} while (0)
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_QLE824X		0x8020
2306*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_QLE834X		0x8030
2307*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_VF_QLE834X	0x8430
2308*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_QLE8830		0x8830
2309*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_VF_QLE8C30		0x8C30
2310*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_QLE844X		0x8040
2311*4882a593Smuzhiyun #define PCI_DEVICE_ID_QLOGIC_VF_QLE844X	0x8440
2312*4882a593Smuzhiyun 
qlcnic_82xx_check(struct qlcnic_adapter * adapter)2313*4882a593Smuzhiyun static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
2314*4882a593Smuzhiyun {
2315*4882a593Smuzhiyun 	unsigned short device = adapter->pdev->device;
2316*4882a593Smuzhiyun 	return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
2317*4882a593Smuzhiyun }
2318*4882a593Smuzhiyun 
qlcnic_84xx_check(struct qlcnic_adapter * adapter)2319*4882a593Smuzhiyun static inline bool qlcnic_84xx_check(struct qlcnic_adapter *adapter)
2320*4882a593Smuzhiyun {
2321*4882a593Smuzhiyun 	unsigned short device = adapter->pdev->device;
2322*4882a593Smuzhiyun 
2323*4882a593Smuzhiyun 	return ((device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
2324*4882a593Smuzhiyun 		(device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X)) ? true : false;
2325*4882a593Smuzhiyun }
2326*4882a593Smuzhiyun 
qlcnic_83xx_check(struct qlcnic_adapter * adapter)2327*4882a593Smuzhiyun static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
2328*4882a593Smuzhiyun {
2329*4882a593Smuzhiyun 	unsigned short device = adapter->pdev->device;
2330*4882a593Smuzhiyun 	bool status;
2331*4882a593Smuzhiyun 
2332*4882a593Smuzhiyun 	status = ((device == PCI_DEVICE_ID_QLOGIC_QLE834X) ||
2333*4882a593Smuzhiyun 		  (device == PCI_DEVICE_ID_QLOGIC_QLE8830) ||
2334*4882a593Smuzhiyun 		  (device == PCI_DEVICE_ID_QLOGIC_QLE844X) ||
2335*4882a593Smuzhiyun 		  (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X) ||
2336*4882a593Smuzhiyun 		  (device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ||
2337*4882a593Smuzhiyun 		  (device == PCI_DEVICE_ID_QLOGIC_VF_QLE8C30)) ? true : false;
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	return status;
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun 
qlcnic_sriov_pf_check(struct qlcnic_adapter * adapter)2342*4882a593Smuzhiyun static inline bool qlcnic_sriov_pf_check(struct qlcnic_adapter *adapter)
2343*4882a593Smuzhiyun {
2344*4882a593Smuzhiyun 	return (adapter->ahw->op_mode == QLCNIC_SRIOV_PF_FUNC) ? true : false;
2345*4882a593Smuzhiyun }
2346*4882a593Smuzhiyun 
qlcnic_sriov_vf_check(struct qlcnic_adapter * adapter)2347*4882a593Smuzhiyun static inline bool qlcnic_sriov_vf_check(struct qlcnic_adapter *adapter)
2348*4882a593Smuzhiyun {
2349*4882a593Smuzhiyun 	unsigned short device = adapter->pdev->device;
2350*4882a593Smuzhiyun 	bool status;
2351*4882a593Smuzhiyun 
2352*4882a593Smuzhiyun 	status = ((device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ||
2353*4882a593Smuzhiyun 		  (device == PCI_DEVICE_ID_QLOGIC_VF_QLE844X) ||
2354*4882a593Smuzhiyun 		  (device == PCI_DEVICE_ID_QLOGIC_VF_QLE8C30)) ? true : false;
2355*4882a593Smuzhiyun 
2356*4882a593Smuzhiyun 	return status;
2357*4882a593Smuzhiyun }
2358*4882a593Smuzhiyun 
qlcnic_83xx_pf_check(struct qlcnic_adapter * adapter)2359*4882a593Smuzhiyun static inline bool qlcnic_83xx_pf_check(struct qlcnic_adapter *adapter)
2360*4882a593Smuzhiyun {
2361*4882a593Smuzhiyun 	unsigned short device = adapter->pdev->device;
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun 	return (device == PCI_DEVICE_ID_QLOGIC_QLE834X) ? true : false;
2364*4882a593Smuzhiyun }
2365*4882a593Smuzhiyun 
qlcnic_83xx_vf_check(struct qlcnic_adapter * adapter)2366*4882a593Smuzhiyun static inline bool qlcnic_83xx_vf_check(struct qlcnic_adapter *adapter)
2367*4882a593Smuzhiyun {
2368*4882a593Smuzhiyun 	unsigned short device = adapter->pdev->device;
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun 	return ((device == PCI_DEVICE_ID_QLOGIC_VF_QLE834X) ||
2371*4882a593Smuzhiyun 		(device == PCI_DEVICE_ID_QLOGIC_VF_QLE8C30)) ? true : false;
2372*4882a593Smuzhiyun }
2373*4882a593Smuzhiyun 
qlcnic_sriov_check(struct qlcnic_adapter * adapter)2374*4882a593Smuzhiyun static inline bool qlcnic_sriov_check(struct qlcnic_adapter *adapter)
2375*4882a593Smuzhiyun {
2376*4882a593Smuzhiyun 	bool status;
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 	status = (qlcnic_sriov_pf_check(adapter) ||
2379*4882a593Smuzhiyun 		  qlcnic_sriov_vf_check(adapter)) ? true : false;
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	return status;
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun 
qlcnic_get_vnic_func_count(struct qlcnic_adapter * adapter)2384*4882a593Smuzhiyun static inline u32 qlcnic_get_vnic_func_count(struct qlcnic_adapter *adapter)
2385*4882a593Smuzhiyun {
2386*4882a593Smuzhiyun 	if (qlcnic_84xx_check(adapter))
2387*4882a593Smuzhiyun 		return QLC_84XX_VNIC_COUNT;
2388*4882a593Smuzhiyun 	else
2389*4882a593Smuzhiyun 		return QLC_DEFAULT_VNIC_COUNT;
2390*4882a593Smuzhiyun }
2391*4882a593Smuzhiyun 
qlcnic_swap32_buffer(u32 * buffer,int count)2392*4882a593Smuzhiyun static inline void qlcnic_swap32_buffer(u32 *buffer, int count)
2393*4882a593Smuzhiyun {
2394*4882a593Smuzhiyun #if defined(__BIG_ENDIAN)
2395*4882a593Smuzhiyun 	u32 *tmp = buffer;
2396*4882a593Smuzhiyun 	int i;
2397*4882a593Smuzhiyun 
2398*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
2399*4882a593Smuzhiyun 		*tmp = swab32(*tmp);
2400*4882a593Smuzhiyun 		tmp++;
2401*4882a593Smuzhiyun 	}
2402*4882a593Smuzhiyun #endif
2403*4882a593Smuzhiyun }
2404*4882a593Smuzhiyun 
2405*4882a593Smuzhiyun #ifdef CONFIG_QLCNIC_HWMON
2406*4882a593Smuzhiyun void qlcnic_register_hwmon_dev(struct qlcnic_adapter *);
2407*4882a593Smuzhiyun void qlcnic_unregister_hwmon_dev(struct qlcnic_adapter *);
2408*4882a593Smuzhiyun #else
qlcnic_register_hwmon_dev(struct qlcnic_adapter * adapter)2409*4882a593Smuzhiyun static inline void qlcnic_register_hwmon_dev(struct qlcnic_adapter *adapter)
2410*4882a593Smuzhiyun {
2411*4882a593Smuzhiyun 	return;
2412*4882a593Smuzhiyun }
qlcnic_unregister_hwmon_dev(struct qlcnic_adapter * adapter)2413*4882a593Smuzhiyun static inline void qlcnic_unregister_hwmon_dev(struct qlcnic_adapter *adapter)
2414*4882a593Smuzhiyun {
2415*4882a593Smuzhiyun 	return;
2416*4882a593Smuzhiyun }
2417*4882a593Smuzhiyun #endif
2418*4882a593Smuzhiyun #endif				/* __QLCNIC_H_ */
2419