1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * QLogic QLA3xxx NIC HBA Driver
4*4882a593Smuzhiyun * Copyright (c) 2003-2006 QLogic Corporation
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/types.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/list.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/dma-mapping.h>
15*4882a593Smuzhiyun #include <linux/sched.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/dmapool.h>
18*4882a593Smuzhiyun #include <linux/mempool.h>
19*4882a593Smuzhiyun #include <linux/spinlock.h>
20*4882a593Smuzhiyun #include <linux/kthread.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/errno.h>
23*4882a593Smuzhiyun #include <linux/ioport.h>
24*4882a593Smuzhiyun #include <linux/ip.h>
25*4882a593Smuzhiyun #include <linux/in.h>
26*4882a593Smuzhiyun #include <linux/if_arp.h>
27*4882a593Smuzhiyun #include <linux/if_ether.h>
28*4882a593Smuzhiyun #include <linux/netdevice.h>
29*4882a593Smuzhiyun #include <linux/etherdevice.h>
30*4882a593Smuzhiyun #include <linux/ethtool.h>
31*4882a593Smuzhiyun #include <linux/skbuff.h>
32*4882a593Smuzhiyun #include <linux/rtnetlink.h>
33*4882a593Smuzhiyun #include <linux/if_vlan.h>
34*4882a593Smuzhiyun #include <linux/delay.h>
35*4882a593Smuzhiyun #include <linux/mm.h>
36*4882a593Smuzhiyun #include <linux/prefetch.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "qla3xxx.h"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define DRV_NAME "qla3xxx"
41*4882a593Smuzhiyun #define DRV_STRING "QLogic ISP3XXX Network Driver"
42*4882a593Smuzhiyun #define DRV_VERSION "v2.03.00-k5"
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const char ql3xxx_driver_name[] = DRV_NAME;
45*4882a593Smuzhiyun static const char ql3xxx_driver_version[] = DRV_VERSION;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define TIMED_OUT_MSG \
48*4882a593Smuzhiyun "Timed out waiting for management port to get free before issuing command\n"
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun MODULE_AUTHOR("QLogic Corporation");
51*4882a593Smuzhiyun MODULE_DESCRIPTION("QLogic ISP3XXX Network Driver " DRV_VERSION " ");
52*4882a593Smuzhiyun MODULE_LICENSE("GPL");
53*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static const u32 default_msg
56*4882a593Smuzhiyun = NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
57*4882a593Smuzhiyun | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static int debug = -1; /* defaults above */
60*4882a593Smuzhiyun module_param(debug, int, 0);
61*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static int msi;
64*4882a593Smuzhiyun module_param(msi, int, 0);
65*4882a593Smuzhiyun MODULE_PARM_DESC(msi, "Turn on Message Signaled Interrupts.");
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static const struct pci_device_id ql3xxx_pci_tbl[] = {
68*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3022_DEVICE_ID)},
69*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3032_DEVICE_ID)},
70*4882a593Smuzhiyun /* required last entry */
71*4882a593Smuzhiyun {0,}
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, ql3xxx_pci_tbl);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun * These are the known PHY's which are used
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun enum PHY_DEVICE_TYPE {
80*4882a593Smuzhiyun PHY_TYPE_UNKNOWN = 0,
81*4882a593Smuzhiyun PHY_VITESSE_VSC8211,
82*4882a593Smuzhiyun PHY_AGERE_ET1011C,
83*4882a593Smuzhiyun MAX_PHY_DEV_TYPES
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun struct PHY_DEVICE_INFO {
87*4882a593Smuzhiyun const enum PHY_DEVICE_TYPE phyDevice;
88*4882a593Smuzhiyun const u32 phyIdOUI;
89*4882a593Smuzhiyun const u16 phyIdModel;
90*4882a593Smuzhiyun const char *name;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const struct PHY_DEVICE_INFO PHY_DEVICES[] = {
94*4882a593Smuzhiyun {PHY_TYPE_UNKNOWN, 0x000000, 0x0, "PHY_TYPE_UNKNOWN"},
95*4882a593Smuzhiyun {PHY_VITESSE_VSC8211, 0x0003f1, 0xb, "PHY_VITESSE_VSC8211"},
96*4882a593Smuzhiyun {PHY_AGERE_ET1011C, 0x00a0bc, 0x1, "PHY_AGERE_ET1011C"},
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun * Caller must take hw_lock.
102*4882a593Smuzhiyun */
ql_sem_spinlock(struct ql3_adapter * qdev,u32 sem_mask,u32 sem_bits)103*4882a593Smuzhiyun static int ql_sem_spinlock(struct ql3_adapter *qdev,
104*4882a593Smuzhiyun u32 sem_mask, u32 sem_bits)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
107*4882a593Smuzhiyun qdev->mem_map_registers;
108*4882a593Smuzhiyun u32 value;
109*4882a593Smuzhiyun unsigned int seconds = 3;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun do {
112*4882a593Smuzhiyun writel((sem_mask | sem_bits),
113*4882a593Smuzhiyun &port_regs->CommonRegs.semaphoreReg);
114*4882a593Smuzhiyun value = readl(&port_regs->CommonRegs.semaphoreReg);
115*4882a593Smuzhiyun if ((value & (sem_mask >> 16)) == sem_bits)
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun mdelay(1000);
118*4882a593Smuzhiyun } while (--seconds);
119*4882a593Smuzhiyun return -1;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
ql_sem_unlock(struct ql3_adapter * qdev,u32 sem_mask)122*4882a593Smuzhiyun static void ql_sem_unlock(struct ql3_adapter *qdev, u32 sem_mask)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
125*4882a593Smuzhiyun qdev->mem_map_registers;
126*4882a593Smuzhiyun writel(sem_mask, &port_regs->CommonRegs.semaphoreReg);
127*4882a593Smuzhiyun readl(&port_regs->CommonRegs.semaphoreReg);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
ql_sem_lock(struct ql3_adapter * qdev,u32 sem_mask,u32 sem_bits)130*4882a593Smuzhiyun static int ql_sem_lock(struct ql3_adapter *qdev, u32 sem_mask, u32 sem_bits)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
133*4882a593Smuzhiyun qdev->mem_map_registers;
134*4882a593Smuzhiyun u32 value;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun writel((sem_mask | sem_bits), &port_regs->CommonRegs.semaphoreReg);
137*4882a593Smuzhiyun value = readl(&port_regs->CommonRegs.semaphoreReg);
138*4882a593Smuzhiyun return ((value & (sem_mask >> 16)) == sem_bits);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun * Caller holds hw_lock.
143*4882a593Smuzhiyun */
ql_wait_for_drvr_lock(struct ql3_adapter * qdev)144*4882a593Smuzhiyun static int ql_wait_for_drvr_lock(struct ql3_adapter *qdev)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun int i = 0;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun do {
149*4882a593Smuzhiyun if (ql_sem_lock(qdev,
150*4882a593Smuzhiyun QL_DRVR_SEM_MASK,
151*4882a593Smuzhiyun (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
152*4882a593Smuzhiyun * 2) << 1)) {
153*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, qdev->ndev,
154*4882a593Smuzhiyun "driver lock acquired\n");
155*4882a593Smuzhiyun return 1;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun mdelay(1000);
158*4882a593Smuzhiyun } while (++i < 10);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun netdev_err(qdev->ndev, "Timed out waiting for driver lock...\n");
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
ql_set_register_page(struct ql3_adapter * qdev,u32 page)164*4882a593Smuzhiyun static void ql_set_register_page(struct ql3_adapter *qdev, u32 page)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
167*4882a593Smuzhiyun qdev->mem_map_registers;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun writel(((ISP_CONTROL_NP_MASK << 16) | page),
170*4882a593Smuzhiyun &port_regs->CommonRegs.ispControlStatus);
171*4882a593Smuzhiyun readl(&port_regs->CommonRegs.ispControlStatus);
172*4882a593Smuzhiyun qdev->current_page = page;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
ql_read_common_reg_l(struct ql3_adapter * qdev,u32 __iomem * reg)175*4882a593Smuzhiyun static u32 ql_read_common_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun u32 value;
178*4882a593Smuzhiyun unsigned long hw_flags;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
181*4882a593Smuzhiyun value = readl(reg);
182*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return value;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
ql_read_common_reg(struct ql3_adapter * qdev,u32 __iomem * reg)187*4882a593Smuzhiyun static u32 ql_read_common_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun return readl(reg);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
ql_read_page0_reg_l(struct ql3_adapter * qdev,u32 __iomem * reg)192*4882a593Smuzhiyun static u32 ql_read_page0_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun u32 value;
195*4882a593Smuzhiyun unsigned long hw_flags;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (qdev->current_page != 0)
200*4882a593Smuzhiyun ql_set_register_page(qdev, 0);
201*4882a593Smuzhiyun value = readl(reg);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
204*4882a593Smuzhiyun return value;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
ql_read_page0_reg(struct ql3_adapter * qdev,u32 __iomem * reg)207*4882a593Smuzhiyun static u32 ql_read_page0_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun if (qdev->current_page != 0)
210*4882a593Smuzhiyun ql_set_register_page(qdev, 0);
211*4882a593Smuzhiyun return readl(reg);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
ql_write_common_reg_l(struct ql3_adapter * qdev,u32 __iomem * reg,u32 value)214*4882a593Smuzhiyun static void ql_write_common_reg_l(struct ql3_adapter *qdev,
215*4882a593Smuzhiyun u32 __iomem *reg, u32 value)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun unsigned long hw_flags;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
220*4882a593Smuzhiyun writel(value, reg);
221*4882a593Smuzhiyun readl(reg);
222*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
ql_write_common_reg(struct ql3_adapter * qdev,u32 __iomem * reg,u32 value)225*4882a593Smuzhiyun static void ql_write_common_reg(struct ql3_adapter *qdev,
226*4882a593Smuzhiyun u32 __iomem *reg, u32 value)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun writel(value, reg);
229*4882a593Smuzhiyun readl(reg);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
ql_write_nvram_reg(struct ql3_adapter * qdev,u32 __iomem * reg,u32 value)232*4882a593Smuzhiyun static void ql_write_nvram_reg(struct ql3_adapter *qdev,
233*4882a593Smuzhiyun u32 __iomem *reg, u32 value)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun writel(value, reg);
236*4882a593Smuzhiyun readl(reg);
237*4882a593Smuzhiyun udelay(1);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
ql_write_page0_reg(struct ql3_adapter * qdev,u32 __iomem * reg,u32 value)240*4882a593Smuzhiyun static void ql_write_page0_reg(struct ql3_adapter *qdev,
241*4882a593Smuzhiyun u32 __iomem *reg, u32 value)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun if (qdev->current_page != 0)
244*4882a593Smuzhiyun ql_set_register_page(qdev, 0);
245*4882a593Smuzhiyun writel(value, reg);
246*4882a593Smuzhiyun readl(reg);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /*
250*4882a593Smuzhiyun * Caller holds hw_lock. Only called during init.
251*4882a593Smuzhiyun */
ql_write_page1_reg(struct ql3_adapter * qdev,u32 __iomem * reg,u32 value)252*4882a593Smuzhiyun static void ql_write_page1_reg(struct ql3_adapter *qdev,
253*4882a593Smuzhiyun u32 __iomem *reg, u32 value)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun if (qdev->current_page != 1)
256*4882a593Smuzhiyun ql_set_register_page(qdev, 1);
257*4882a593Smuzhiyun writel(value, reg);
258*4882a593Smuzhiyun readl(reg);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun * Caller holds hw_lock. Only called during init.
263*4882a593Smuzhiyun */
ql_write_page2_reg(struct ql3_adapter * qdev,u32 __iomem * reg,u32 value)264*4882a593Smuzhiyun static void ql_write_page2_reg(struct ql3_adapter *qdev,
265*4882a593Smuzhiyun u32 __iomem *reg, u32 value)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun if (qdev->current_page != 2)
268*4882a593Smuzhiyun ql_set_register_page(qdev, 2);
269*4882a593Smuzhiyun writel(value, reg);
270*4882a593Smuzhiyun readl(reg);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
ql_disable_interrupts(struct ql3_adapter * qdev)273*4882a593Smuzhiyun static void ql_disable_interrupts(struct ql3_adapter *qdev)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
276*4882a593Smuzhiyun qdev->mem_map_registers;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
279*4882a593Smuzhiyun (ISP_IMR_ENABLE_INT << 16));
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
ql_enable_interrupts(struct ql3_adapter * qdev)283*4882a593Smuzhiyun static void ql_enable_interrupts(struct ql3_adapter *qdev)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
286*4882a593Smuzhiyun qdev->mem_map_registers;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
289*4882a593Smuzhiyun ((0xff << 16) | ISP_IMR_ENABLE_INT));
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
ql_release_to_lrg_buf_free_list(struct ql3_adapter * qdev,struct ql_rcv_buf_cb * lrg_buf_cb)293*4882a593Smuzhiyun static void ql_release_to_lrg_buf_free_list(struct ql3_adapter *qdev,
294*4882a593Smuzhiyun struct ql_rcv_buf_cb *lrg_buf_cb)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun dma_addr_t map;
297*4882a593Smuzhiyun int err;
298*4882a593Smuzhiyun lrg_buf_cb->next = NULL;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (qdev->lrg_buf_free_tail == NULL) { /* The list is empty */
301*4882a593Smuzhiyun qdev->lrg_buf_free_head = qdev->lrg_buf_free_tail = lrg_buf_cb;
302*4882a593Smuzhiyun } else {
303*4882a593Smuzhiyun qdev->lrg_buf_free_tail->next = lrg_buf_cb;
304*4882a593Smuzhiyun qdev->lrg_buf_free_tail = lrg_buf_cb;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (!lrg_buf_cb->skb) {
308*4882a593Smuzhiyun lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
309*4882a593Smuzhiyun qdev->lrg_buffer_len);
310*4882a593Smuzhiyun if (unlikely(!lrg_buf_cb->skb)) {
311*4882a593Smuzhiyun qdev->lrg_buf_skb_check++;
312*4882a593Smuzhiyun } else {
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun * We save some space to copy the ethhdr from first
315*4882a593Smuzhiyun * buffer
316*4882a593Smuzhiyun */
317*4882a593Smuzhiyun skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
318*4882a593Smuzhiyun map = pci_map_single(qdev->pdev,
319*4882a593Smuzhiyun lrg_buf_cb->skb->data,
320*4882a593Smuzhiyun qdev->lrg_buffer_len -
321*4882a593Smuzhiyun QL_HEADER_SPACE,
322*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
323*4882a593Smuzhiyun err = pci_dma_mapping_error(qdev->pdev, map);
324*4882a593Smuzhiyun if (err) {
325*4882a593Smuzhiyun netdev_err(qdev->ndev,
326*4882a593Smuzhiyun "PCI mapping failed with error: %d\n",
327*4882a593Smuzhiyun err);
328*4882a593Smuzhiyun dev_kfree_skb(lrg_buf_cb->skb);
329*4882a593Smuzhiyun lrg_buf_cb->skb = NULL;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun qdev->lrg_buf_skb_check++;
332*4882a593Smuzhiyun return;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun lrg_buf_cb->buf_phy_addr_low =
336*4882a593Smuzhiyun cpu_to_le32(LS_64BITS(map));
337*4882a593Smuzhiyun lrg_buf_cb->buf_phy_addr_high =
338*4882a593Smuzhiyun cpu_to_le32(MS_64BITS(map));
339*4882a593Smuzhiyun dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
340*4882a593Smuzhiyun dma_unmap_len_set(lrg_buf_cb, maplen,
341*4882a593Smuzhiyun qdev->lrg_buffer_len -
342*4882a593Smuzhiyun QL_HEADER_SPACE);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun qdev->lrg_buf_free_count++;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
ql_get_from_lrg_buf_free_list(struct ql3_adapter * qdev)349*4882a593Smuzhiyun static struct ql_rcv_buf_cb *ql_get_from_lrg_buf_free_list(struct ql3_adapter
350*4882a593Smuzhiyun *qdev)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (lrg_buf_cb != NULL) {
355*4882a593Smuzhiyun qdev->lrg_buf_free_head = lrg_buf_cb->next;
356*4882a593Smuzhiyun if (qdev->lrg_buf_free_head == NULL)
357*4882a593Smuzhiyun qdev->lrg_buf_free_tail = NULL;
358*4882a593Smuzhiyun qdev->lrg_buf_free_count--;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun return lrg_buf_cb;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static u32 addrBits = EEPROM_NO_ADDR_BITS;
365*4882a593Smuzhiyun static u32 dataBits = EEPROM_NO_DATA_BITS;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static void fm93c56a_deselect(struct ql3_adapter *qdev);
368*4882a593Smuzhiyun static void eeprom_readword(struct ql3_adapter *qdev, u32 eepromAddr,
369*4882a593Smuzhiyun unsigned short *value);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun * Caller holds hw_lock.
373*4882a593Smuzhiyun */
fm93c56a_select(struct ql3_adapter * qdev)374*4882a593Smuzhiyun static void fm93c56a_select(struct ql3_adapter *qdev)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
377*4882a593Smuzhiyun qdev->mem_map_registers;
378*4882a593Smuzhiyun __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_1;
381*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir, ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /*
385*4882a593Smuzhiyun * Caller holds hw_lock.
386*4882a593Smuzhiyun */
fm93c56a_cmd(struct ql3_adapter * qdev,u32 cmd,u32 eepromAddr)387*4882a593Smuzhiyun static void fm93c56a_cmd(struct ql3_adapter *qdev, u32 cmd, u32 eepromAddr)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun int i;
390*4882a593Smuzhiyun u32 mask;
391*4882a593Smuzhiyun u32 dataBit;
392*4882a593Smuzhiyun u32 previousBit;
393*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
394*4882a593Smuzhiyun qdev->mem_map_registers;
395*4882a593Smuzhiyun __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* Clock in a zero, then do the start bit */
398*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir,
399*4882a593Smuzhiyun (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
400*4882a593Smuzhiyun AUBURN_EEPROM_DO_1));
401*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir,
402*4882a593Smuzhiyun (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
403*4882a593Smuzhiyun AUBURN_EEPROM_DO_1 | AUBURN_EEPROM_CLK_RISE));
404*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir,
405*4882a593Smuzhiyun (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
406*4882a593Smuzhiyun AUBURN_EEPROM_DO_1 | AUBURN_EEPROM_CLK_FALL));
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun mask = 1 << (FM93C56A_CMD_BITS - 1);
409*4882a593Smuzhiyun /* Force the previous data bit to be different */
410*4882a593Smuzhiyun previousBit = 0xffff;
411*4882a593Smuzhiyun for (i = 0; i < FM93C56A_CMD_BITS; i++) {
412*4882a593Smuzhiyun dataBit = (cmd & mask)
413*4882a593Smuzhiyun ? AUBURN_EEPROM_DO_1
414*4882a593Smuzhiyun : AUBURN_EEPROM_DO_0;
415*4882a593Smuzhiyun if (previousBit != dataBit) {
416*4882a593Smuzhiyun /* If the bit changed, change the DO state to match */
417*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir,
418*4882a593Smuzhiyun (ISP_NVRAM_MASK |
419*4882a593Smuzhiyun qdev->eeprom_cmd_data | dataBit));
420*4882a593Smuzhiyun previousBit = dataBit;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir,
423*4882a593Smuzhiyun (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
424*4882a593Smuzhiyun dataBit | AUBURN_EEPROM_CLK_RISE));
425*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir,
426*4882a593Smuzhiyun (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
427*4882a593Smuzhiyun dataBit | AUBURN_EEPROM_CLK_FALL));
428*4882a593Smuzhiyun cmd = cmd << 1;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun mask = 1 << (addrBits - 1);
432*4882a593Smuzhiyun /* Force the previous data bit to be different */
433*4882a593Smuzhiyun previousBit = 0xffff;
434*4882a593Smuzhiyun for (i = 0; i < addrBits; i++) {
435*4882a593Smuzhiyun dataBit = (eepromAddr & mask) ? AUBURN_EEPROM_DO_1
436*4882a593Smuzhiyun : AUBURN_EEPROM_DO_0;
437*4882a593Smuzhiyun if (previousBit != dataBit) {
438*4882a593Smuzhiyun /*
439*4882a593Smuzhiyun * If the bit changed, then change the DO state to
440*4882a593Smuzhiyun * match
441*4882a593Smuzhiyun */
442*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir,
443*4882a593Smuzhiyun (ISP_NVRAM_MASK |
444*4882a593Smuzhiyun qdev->eeprom_cmd_data | dataBit));
445*4882a593Smuzhiyun previousBit = dataBit;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir,
448*4882a593Smuzhiyun (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
449*4882a593Smuzhiyun dataBit | AUBURN_EEPROM_CLK_RISE));
450*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir,
451*4882a593Smuzhiyun (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
452*4882a593Smuzhiyun dataBit | AUBURN_EEPROM_CLK_FALL));
453*4882a593Smuzhiyun eepromAddr = eepromAddr << 1;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /*
458*4882a593Smuzhiyun * Caller holds hw_lock.
459*4882a593Smuzhiyun */
fm93c56a_deselect(struct ql3_adapter * qdev)460*4882a593Smuzhiyun static void fm93c56a_deselect(struct ql3_adapter *qdev)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
463*4882a593Smuzhiyun qdev->mem_map_registers;
464*4882a593Smuzhiyun __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_0;
467*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir, ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /*
471*4882a593Smuzhiyun * Caller holds hw_lock.
472*4882a593Smuzhiyun */
fm93c56a_datain(struct ql3_adapter * qdev,unsigned short * value)473*4882a593Smuzhiyun static void fm93c56a_datain(struct ql3_adapter *qdev, unsigned short *value)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun int i;
476*4882a593Smuzhiyun u32 data = 0;
477*4882a593Smuzhiyun u32 dataBit;
478*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
479*4882a593Smuzhiyun qdev->mem_map_registers;
480*4882a593Smuzhiyun __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* Read the data bits */
483*4882a593Smuzhiyun /* The first bit is a dummy. Clock right over it. */
484*4882a593Smuzhiyun for (i = 0; i < dataBits; i++) {
485*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir,
486*4882a593Smuzhiyun ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
487*4882a593Smuzhiyun AUBURN_EEPROM_CLK_RISE);
488*4882a593Smuzhiyun ql_write_nvram_reg(qdev, spir,
489*4882a593Smuzhiyun ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
490*4882a593Smuzhiyun AUBURN_EEPROM_CLK_FALL);
491*4882a593Smuzhiyun dataBit = (ql_read_common_reg(qdev, spir) &
492*4882a593Smuzhiyun AUBURN_EEPROM_DI_1) ? 1 : 0;
493*4882a593Smuzhiyun data = (data << 1) | dataBit;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun *value = (u16)data;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /*
499*4882a593Smuzhiyun * Caller holds hw_lock.
500*4882a593Smuzhiyun */
eeprom_readword(struct ql3_adapter * qdev,u32 eepromAddr,unsigned short * value)501*4882a593Smuzhiyun static void eeprom_readword(struct ql3_adapter *qdev,
502*4882a593Smuzhiyun u32 eepromAddr, unsigned short *value)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun fm93c56a_select(qdev);
505*4882a593Smuzhiyun fm93c56a_cmd(qdev, (int)FM93C56A_READ, eepromAddr);
506*4882a593Smuzhiyun fm93c56a_datain(qdev, value);
507*4882a593Smuzhiyun fm93c56a_deselect(qdev);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
ql_set_mac_addr(struct net_device * ndev,u16 * addr)510*4882a593Smuzhiyun static void ql_set_mac_addr(struct net_device *ndev, u16 *addr)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun __le16 *p = (__le16 *)ndev->dev_addr;
513*4882a593Smuzhiyun p[0] = cpu_to_le16(addr[0]);
514*4882a593Smuzhiyun p[1] = cpu_to_le16(addr[1]);
515*4882a593Smuzhiyun p[2] = cpu_to_le16(addr[2]);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
ql_get_nvram_params(struct ql3_adapter * qdev)518*4882a593Smuzhiyun static int ql_get_nvram_params(struct ql3_adapter *qdev)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun u16 *pEEPROMData;
521*4882a593Smuzhiyun u16 checksum = 0;
522*4882a593Smuzhiyun u32 index;
523*4882a593Smuzhiyun unsigned long hw_flags;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun pEEPROMData = (u16 *)&qdev->nvram_data;
528*4882a593Smuzhiyun qdev->eeprom_cmd_data = 0;
529*4882a593Smuzhiyun if (ql_sem_spinlock(qdev, QL_NVRAM_SEM_MASK,
530*4882a593Smuzhiyun (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
531*4882a593Smuzhiyun 2) << 10)) {
532*4882a593Smuzhiyun pr_err("%s: Failed ql_sem_spinlock()\n", __func__);
533*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
534*4882a593Smuzhiyun return -1;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun for (index = 0; index < EEPROM_SIZE; index++) {
538*4882a593Smuzhiyun eeprom_readword(qdev, index, pEEPROMData);
539*4882a593Smuzhiyun checksum += *pEEPROMData;
540*4882a593Smuzhiyun pEEPROMData++;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_NVRAM_SEM_MASK);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (checksum != 0) {
545*4882a593Smuzhiyun netdev_err(qdev->ndev, "checksum should be zero, is %x!!\n",
546*4882a593Smuzhiyun checksum);
547*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
548*4882a593Smuzhiyun return -1;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
552*4882a593Smuzhiyun return checksum;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun static const u32 PHYAddr[2] = {
556*4882a593Smuzhiyun PORT0_PHY_ADDRESS, PORT1_PHY_ADDRESS
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun
ql_wait_for_mii_ready(struct ql3_adapter * qdev)559*4882a593Smuzhiyun static int ql_wait_for_mii_ready(struct ql3_adapter *qdev)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
562*4882a593Smuzhiyun qdev->mem_map_registers;
563*4882a593Smuzhiyun u32 temp;
564*4882a593Smuzhiyun int count = 1000;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun while (count) {
567*4882a593Smuzhiyun temp = ql_read_page0_reg(qdev, &port_regs->macMIIStatusReg);
568*4882a593Smuzhiyun if (!(temp & MAC_MII_STATUS_BSY))
569*4882a593Smuzhiyun return 0;
570*4882a593Smuzhiyun udelay(10);
571*4882a593Smuzhiyun count--;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun return -1;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
ql_mii_enable_scan_mode(struct ql3_adapter * qdev)576*4882a593Smuzhiyun static void ql_mii_enable_scan_mode(struct ql3_adapter *qdev)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
579*4882a593Smuzhiyun qdev->mem_map_registers;
580*4882a593Smuzhiyun u32 scanControl;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun if (qdev->numPorts > 1) {
583*4882a593Smuzhiyun /* Auto scan will cycle through multiple ports */
584*4882a593Smuzhiyun scanControl = MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC;
585*4882a593Smuzhiyun } else {
586*4882a593Smuzhiyun scanControl = MAC_MII_CONTROL_SC;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /*
590*4882a593Smuzhiyun * Scan register 1 of PHY/PETBI,
591*4882a593Smuzhiyun * Set up to scan both devices
592*4882a593Smuzhiyun * The autoscan starts from the first register, completes
593*4882a593Smuzhiyun * the last one before rolling over to the first
594*4882a593Smuzhiyun */
595*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
596*4882a593Smuzhiyun PHYAddr[0] | MII_SCAN_REGISTER);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
599*4882a593Smuzhiyun (scanControl) |
600*4882a593Smuzhiyun ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS) << 16));
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
ql_mii_disable_scan_mode(struct ql3_adapter * qdev)603*4882a593Smuzhiyun static u8 ql_mii_disable_scan_mode(struct ql3_adapter *qdev)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun u8 ret;
606*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
607*4882a593Smuzhiyun qdev->mem_map_registers;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* See if scan mode is enabled before we turn it off */
610*4882a593Smuzhiyun if (ql_read_page0_reg(qdev, &port_regs->macMIIMgmtControlReg) &
611*4882a593Smuzhiyun (MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC)) {
612*4882a593Smuzhiyun /* Scan is enabled */
613*4882a593Smuzhiyun ret = 1;
614*4882a593Smuzhiyun } else {
615*4882a593Smuzhiyun /* Scan is disabled */
616*4882a593Smuzhiyun ret = 0;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /*
620*4882a593Smuzhiyun * When disabling scan mode you must first change the MII register
621*4882a593Smuzhiyun * address
622*4882a593Smuzhiyun */
623*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
624*4882a593Smuzhiyun PHYAddr[0] | MII_SCAN_REGISTER);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
627*4882a593Smuzhiyun ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS |
628*4882a593Smuzhiyun MAC_MII_CONTROL_RC) << 16));
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun return ret;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
ql_mii_write_reg_ex(struct ql3_adapter * qdev,u16 regAddr,u16 value,u32 phyAddr)633*4882a593Smuzhiyun static int ql_mii_write_reg_ex(struct ql3_adapter *qdev,
634*4882a593Smuzhiyun u16 regAddr, u16 value, u32 phyAddr)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
637*4882a593Smuzhiyun qdev->mem_map_registers;
638*4882a593Smuzhiyun u8 scanWasEnabled;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun scanWasEnabled = ql_mii_disable_scan_mode(qdev);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun if (ql_wait_for_mii_ready(qdev)) {
643*4882a593Smuzhiyun netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
644*4882a593Smuzhiyun return -1;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
648*4882a593Smuzhiyun phyAddr | regAddr);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /* Wait for write to complete 9/10/04 SJP */
653*4882a593Smuzhiyun if (ql_wait_for_mii_ready(qdev)) {
654*4882a593Smuzhiyun netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
655*4882a593Smuzhiyun return -1;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (scanWasEnabled)
659*4882a593Smuzhiyun ql_mii_enable_scan_mode(qdev);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun return 0;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
ql_mii_read_reg_ex(struct ql3_adapter * qdev,u16 regAddr,u16 * value,u32 phyAddr)664*4882a593Smuzhiyun static int ql_mii_read_reg_ex(struct ql3_adapter *qdev, u16 regAddr,
665*4882a593Smuzhiyun u16 *value, u32 phyAddr)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
668*4882a593Smuzhiyun qdev->mem_map_registers;
669*4882a593Smuzhiyun u8 scanWasEnabled;
670*4882a593Smuzhiyun u32 temp;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun scanWasEnabled = ql_mii_disable_scan_mode(qdev);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (ql_wait_for_mii_ready(qdev)) {
675*4882a593Smuzhiyun netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
676*4882a593Smuzhiyun return -1;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
680*4882a593Smuzhiyun phyAddr | regAddr);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
683*4882a593Smuzhiyun (MAC_MII_CONTROL_RC << 16));
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
686*4882a593Smuzhiyun (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* Wait for the read to complete */
689*4882a593Smuzhiyun if (ql_wait_for_mii_ready(qdev)) {
690*4882a593Smuzhiyun netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
691*4882a593Smuzhiyun return -1;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
695*4882a593Smuzhiyun *value = (u16) temp;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun if (scanWasEnabled)
698*4882a593Smuzhiyun ql_mii_enable_scan_mode(qdev);
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun return 0;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
ql_mii_write_reg(struct ql3_adapter * qdev,u16 regAddr,u16 value)703*4882a593Smuzhiyun static int ql_mii_write_reg(struct ql3_adapter *qdev, u16 regAddr, u16 value)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
706*4882a593Smuzhiyun qdev->mem_map_registers;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun ql_mii_disable_scan_mode(qdev);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun if (ql_wait_for_mii_ready(qdev)) {
711*4882a593Smuzhiyun netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
712*4882a593Smuzhiyun return -1;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
716*4882a593Smuzhiyun qdev->PHYAddr | regAddr);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /* Wait for write to complete. */
721*4882a593Smuzhiyun if (ql_wait_for_mii_ready(qdev)) {
722*4882a593Smuzhiyun netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
723*4882a593Smuzhiyun return -1;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun ql_mii_enable_scan_mode(qdev);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun return 0;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
ql_mii_read_reg(struct ql3_adapter * qdev,u16 regAddr,u16 * value)731*4882a593Smuzhiyun static int ql_mii_read_reg(struct ql3_adapter *qdev, u16 regAddr, u16 *value)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun u32 temp;
734*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
735*4882a593Smuzhiyun qdev->mem_map_registers;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun ql_mii_disable_scan_mode(qdev);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (ql_wait_for_mii_ready(qdev)) {
740*4882a593Smuzhiyun netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
741*4882a593Smuzhiyun return -1;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
745*4882a593Smuzhiyun qdev->PHYAddr | regAddr);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
748*4882a593Smuzhiyun (MAC_MII_CONTROL_RC << 16));
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
751*4882a593Smuzhiyun (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* Wait for the read to complete */
754*4882a593Smuzhiyun if (ql_wait_for_mii_ready(qdev)) {
755*4882a593Smuzhiyun netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
756*4882a593Smuzhiyun return -1;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
760*4882a593Smuzhiyun *value = (u16) temp;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun ql_mii_enable_scan_mode(qdev);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun return 0;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
ql_petbi_reset(struct ql3_adapter * qdev)767*4882a593Smuzhiyun static void ql_petbi_reset(struct ql3_adapter *qdev)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun ql_mii_write_reg(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
ql_petbi_start_neg(struct ql3_adapter * qdev)772*4882a593Smuzhiyun static void ql_petbi_start_neg(struct ql3_adapter *qdev)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun u16 reg;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /* Enable Auto-negotiation sense */
777*4882a593Smuzhiyun ql_mii_read_reg(qdev, PETBI_TBI_CTRL, ®);
778*4882a593Smuzhiyun reg |= PETBI_TBI_AUTO_SENSE;
779*4882a593Smuzhiyun ql_mii_write_reg(qdev, PETBI_TBI_CTRL, reg);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun ql_mii_write_reg(qdev, PETBI_NEG_ADVER,
782*4882a593Smuzhiyun PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun ql_mii_write_reg(qdev, PETBI_CONTROL_REG,
785*4882a593Smuzhiyun PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
786*4882a593Smuzhiyun PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
ql_petbi_reset_ex(struct ql3_adapter * qdev)790*4882a593Smuzhiyun static void ql_petbi_reset_ex(struct ql3_adapter *qdev)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET,
793*4882a593Smuzhiyun PHYAddr[qdev->mac_index]);
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
ql_petbi_start_neg_ex(struct ql3_adapter * qdev)796*4882a593Smuzhiyun static void ql_petbi_start_neg_ex(struct ql3_adapter *qdev)
797*4882a593Smuzhiyun {
798*4882a593Smuzhiyun u16 reg;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /* Enable Auto-negotiation sense */
801*4882a593Smuzhiyun ql_mii_read_reg_ex(qdev, PETBI_TBI_CTRL, ®,
802*4882a593Smuzhiyun PHYAddr[qdev->mac_index]);
803*4882a593Smuzhiyun reg |= PETBI_TBI_AUTO_SENSE;
804*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, PETBI_TBI_CTRL, reg,
805*4882a593Smuzhiyun PHYAddr[qdev->mac_index]);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, PETBI_NEG_ADVER,
808*4882a593Smuzhiyun PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX,
809*4882a593Smuzhiyun PHYAddr[qdev->mac_index]);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG,
812*4882a593Smuzhiyun PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
813*4882a593Smuzhiyun PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000,
814*4882a593Smuzhiyun PHYAddr[qdev->mac_index]);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
ql_petbi_init(struct ql3_adapter * qdev)817*4882a593Smuzhiyun static void ql_petbi_init(struct ql3_adapter *qdev)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun ql_petbi_reset(qdev);
820*4882a593Smuzhiyun ql_petbi_start_neg(qdev);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
ql_petbi_init_ex(struct ql3_adapter * qdev)823*4882a593Smuzhiyun static void ql_petbi_init_ex(struct ql3_adapter *qdev)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun ql_petbi_reset_ex(qdev);
826*4882a593Smuzhiyun ql_petbi_start_neg_ex(qdev);
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
ql_is_petbi_neg_pause(struct ql3_adapter * qdev)829*4882a593Smuzhiyun static int ql_is_petbi_neg_pause(struct ql3_adapter *qdev)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun u16 reg;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun if (ql_mii_read_reg(qdev, PETBI_NEG_PARTNER, ®) < 0)
834*4882a593Smuzhiyun return 0;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun return (reg & PETBI_NEG_PAUSE_MASK) == PETBI_NEG_PAUSE;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
phyAgereSpecificInit(struct ql3_adapter * qdev,u32 miiAddr)839*4882a593Smuzhiyun static void phyAgereSpecificInit(struct ql3_adapter *qdev, u32 miiAddr)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun netdev_info(qdev->ndev, "enabling Agere specific PHY\n");
842*4882a593Smuzhiyun /* power down device bit 11 = 1 */
843*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, 0x00, 0x1940, miiAddr);
844*4882a593Smuzhiyun /* enable diagnostic mode bit 2 = 1 */
845*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, 0x12, 0x840e, miiAddr);
846*4882a593Smuzhiyun /* 1000MB amplitude adjust (see Agere errata) */
847*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, 0x10, 0x8805, miiAddr);
848*4882a593Smuzhiyun /* 1000MB amplitude adjust (see Agere errata) */
849*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, 0x11, 0xf03e, miiAddr);
850*4882a593Smuzhiyun /* 100MB amplitude adjust (see Agere errata) */
851*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, 0x10, 0x8806, miiAddr);
852*4882a593Smuzhiyun /* 100MB amplitude adjust (see Agere errata) */
853*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, 0x11, 0x003e, miiAddr);
854*4882a593Smuzhiyun /* 10MB amplitude adjust (see Agere errata) */
855*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, 0x10, 0x8807, miiAddr);
856*4882a593Smuzhiyun /* 10MB amplitude adjust (see Agere errata) */
857*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, 0x11, 0x1f00, miiAddr);
858*4882a593Smuzhiyun /* point to hidden reg 0x2806 */
859*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, 0x10, 0x2806, miiAddr);
860*4882a593Smuzhiyun /* Write new PHYAD w/bit 5 set */
861*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, 0x11,
862*4882a593Smuzhiyun 0x0020 | (PHYAddr[qdev->mac_index] >> 8), miiAddr);
863*4882a593Smuzhiyun /*
864*4882a593Smuzhiyun * Disable diagnostic mode bit 2 = 0
865*4882a593Smuzhiyun * Power up device bit 11 = 0
866*4882a593Smuzhiyun * Link up (on) and activity (blink)
867*4882a593Smuzhiyun */
868*4882a593Smuzhiyun ql_mii_write_reg(qdev, 0x12, 0x840a);
869*4882a593Smuzhiyun ql_mii_write_reg(qdev, 0x00, 0x1140);
870*4882a593Smuzhiyun ql_mii_write_reg(qdev, 0x1c, 0xfaf0);
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
getPhyType(struct ql3_adapter * qdev,u16 phyIdReg0,u16 phyIdReg1)873*4882a593Smuzhiyun static enum PHY_DEVICE_TYPE getPhyType(struct ql3_adapter *qdev,
874*4882a593Smuzhiyun u16 phyIdReg0, u16 phyIdReg1)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun enum PHY_DEVICE_TYPE result = PHY_TYPE_UNKNOWN;
877*4882a593Smuzhiyun u32 oui;
878*4882a593Smuzhiyun u16 model;
879*4882a593Smuzhiyun int i;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun if (phyIdReg0 == 0xffff)
882*4882a593Smuzhiyun return result;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (phyIdReg1 == 0xffff)
885*4882a593Smuzhiyun return result;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun /* oui is split between two registers */
888*4882a593Smuzhiyun oui = (phyIdReg0 << 6) | ((phyIdReg1 & PHY_OUI_1_MASK) >> 10);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun model = (phyIdReg1 & PHY_MODEL_MASK) >> 4;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* Scan table for this PHY */
893*4882a593Smuzhiyun for (i = 0; i < MAX_PHY_DEV_TYPES; i++) {
894*4882a593Smuzhiyun if ((oui == PHY_DEVICES[i].phyIdOUI) &&
895*4882a593Smuzhiyun (model == PHY_DEVICES[i].phyIdModel)) {
896*4882a593Smuzhiyun netdev_info(qdev->ndev, "Phy: %s\n",
897*4882a593Smuzhiyun PHY_DEVICES[i].name);
898*4882a593Smuzhiyun result = PHY_DEVICES[i].phyDevice;
899*4882a593Smuzhiyun break;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun return result;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
ql_phy_get_speed(struct ql3_adapter * qdev)906*4882a593Smuzhiyun static int ql_phy_get_speed(struct ql3_adapter *qdev)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun u16 reg;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun switch (qdev->phyType) {
911*4882a593Smuzhiyun case PHY_AGERE_ET1011C: {
912*4882a593Smuzhiyun if (ql_mii_read_reg(qdev, 0x1A, ®) < 0)
913*4882a593Smuzhiyun return 0;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun reg = (reg >> 8) & 3;
916*4882a593Smuzhiyun break;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun default:
919*4882a593Smuzhiyun if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, ®) < 0)
920*4882a593Smuzhiyun return 0;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun reg = (((reg & 0x18) >> 3) & 3);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun switch (reg) {
926*4882a593Smuzhiyun case 2:
927*4882a593Smuzhiyun return SPEED_1000;
928*4882a593Smuzhiyun case 1:
929*4882a593Smuzhiyun return SPEED_100;
930*4882a593Smuzhiyun case 0:
931*4882a593Smuzhiyun return SPEED_10;
932*4882a593Smuzhiyun default:
933*4882a593Smuzhiyun return -1;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
ql_is_full_dup(struct ql3_adapter * qdev)937*4882a593Smuzhiyun static int ql_is_full_dup(struct ql3_adapter *qdev)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun u16 reg;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun switch (qdev->phyType) {
942*4882a593Smuzhiyun case PHY_AGERE_ET1011C: {
943*4882a593Smuzhiyun if (ql_mii_read_reg(qdev, 0x1A, ®))
944*4882a593Smuzhiyun return 0;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun return ((reg & 0x0080) && (reg & 0x1000)) != 0;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun case PHY_VITESSE_VSC8211:
949*4882a593Smuzhiyun default: {
950*4882a593Smuzhiyun if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, ®) < 0)
951*4882a593Smuzhiyun return 0;
952*4882a593Smuzhiyun return (reg & PHY_AUX_DUPLEX_STAT) != 0;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
ql_is_phy_neg_pause(struct ql3_adapter * qdev)957*4882a593Smuzhiyun static int ql_is_phy_neg_pause(struct ql3_adapter *qdev)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun u16 reg;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun if (ql_mii_read_reg(qdev, PHY_NEG_PARTNER, ®) < 0)
962*4882a593Smuzhiyun return 0;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun return (reg & PHY_NEG_PAUSE) != 0;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
PHY_Setup(struct ql3_adapter * qdev)967*4882a593Smuzhiyun static int PHY_Setup(struct ql3_adapter *qdev)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun u16 reg1;
970*4882a593Smuzhiyun u16 reg2;
971*4882a593Smuzhiyun bool agereAddrChangeNeeded = false;
972*4882a593Smuzhiyun u32 miiAddr = 0;
973*4882a593Smuzhiyun int err;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* Determine the PHY we are using by reading the ID's */
976*4882a593Smuzhiyun err = ql_mii_read_reg(qdev, PHY_ID_0_REG, ®1);
977*4882a593Smuzhiyun if (err != 0) {
978*4882a593Smuzhiyun netdev_err(qdev->ndev, "Could not read from reg PHY_ID_0_REG\n");
979*4882a593Smuzhiyun return err;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun err = ql_mii_read_reg(qdev, PHY_ID_1_REG, ®2);
983*4882a593Smuzhiyun if (err != 0) {
984*4882a593Smuzhiyun netdev_err(qdev->ndev, "Could not read from reg PHY_ID_1_REG\n");
985*4882a593Smuzhiyun return err;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /* Check if we have a Agere PHY */
989*4882a593Smuzhiyun if ((reg1 == 0xffff) || (reg2 == 0xffff)) {
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun /* Determine which MII address we should be using
992*4882a593Smuzhiyun determined by the index of the card */
993*4882a593Smuzhiyun if (qdev->mac_index == 0)
994*4882a593Smuzhiyun miiAddr = MII_AGERE_ADDR_1;
995*4882a593Smuzhiyun else
996*4882a593Smuzhiyun miiAddr = MII_AGERE_ADDR_2;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun err = ql_mii_read_reg_ex(qdev, PHY_ID_0_REG, ®1, miiAddr);
999*4882a593Smuzhiyun if (err != 0) {
1000*4882a593Smuzhiyun netdev_err(qdev->ndev,
1001*4882a593Smuzhiyun "Could not read from reg PHY_ID_0_REG after Agere detected\n");
1002*4882a593Smuzhiyun return err;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun err = ql_mii_read_reg_ex(qdev, PHY_ID_1_REG, ®2, miiAddr);
1006*4882a593Smuzhiyun if (err != 0) {
1007*4882a593Smuzhiyun netdev_err(qdev->ndev, "Could not read from reg PHY_ID_1_REG after Agere detected\n");
1008*4882a593Smuzhiyun return err;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /* We need to remember to initialize the Agere PHY */
1012*4882a593Smuzhiyun agereAddrChangeNeeded = true;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /* Determine the particular PHY we have on board to apply
1016*4882a593Smuzhiyun PHY specific initializations */
1017*4882a593Smuzhiyun qdev->phyType = getPhyType(qdev, reg1, reg2);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun if ((qdev->phyType == PHY_AGERE_ET1011C) && agereAddrChangeNeeded) {
1020*4882a593Smuzhiyun /* need this here so address gets changed */
1021*4882a593Smuzhiyun phyAgereSpecificInit(qdev, miiAddr);
1022*4882a593Smuzhiyun } else if (qdev->phyType == PHY_TYPE_UNKNOWN) {
1023*4882a593Smuzhiyun netdev_err(qdev->ndev, "PHY is unknown\n");
1024*4882a593Smuzhiyun return -EIO;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun return 0;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun /*
1031*4882a593Smuzhiyun * Caller holds hw_lock.
1032*4882a593Smuzhiyun */
ql_mac_enable(struct ql3_adapter * qdev,u32 enable)1033*4882a593Smuzhiyun static void ql_mac_enable(struct ql3_adapter *qdev, u32 enable)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1036*4882a593Smuzhiyun qdev->mem_map_registers;
1037*4882a593Smuzhiyun u32 value;
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun if (enable)
1040*4882a593Smuzhiyun value = (MAC_CONFIG_REG_PE | (MAC_CONFIG_REG_PE << 16));
1041*4882a593Smuzhiyun else
1042*4882a593Smuzhiyun value = (MAC_CONFIG_REG_PE << 16);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun if (qdev->mac_index)
1045*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1046*4882a593Smuzhiyun else
1047*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /*
1051*4882a593Smuzhiyun * Caller holds hw_lock.
1052*4882a593Smuzhiyun */
ql_mac_cfg_soft_reset(struct ql3_adapter * qdev,u32 enable)1053*4882a593Smuzhiyun static void ql_mac_cfg_soft_reset(struct ql3_adapter *qdev, u32 enable)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1056*4882a593Smuzhiyun qdev->mem_map_registers;
1057*4882a593Smuzhiyun u32 value;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (enable)
1060*4882a593Smuzhiyun value = (MAC_CONFIG_REG_SR | (MAC_CONFIG_REG_SR << 16));
1061*4882a593Smuzhiyun else
1062*4882a593Smuzhiyun value = (MAC_CONFIG_REG_SR << 16);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if (qdev->mac_index)
1065*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1066*4882a593Smuzhiyun else
1067*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun /*
1071*4882a593Smuzhiyun * Caller holds hw_lock.
1072*4882a593Smuzhiyun */
ql_mac_cfg_gig(struct ql3_adapter * qdev,u32 enable)1073*4882a593Smuzhiyun static void ql_mac_cfg_gig(struct ql3_adapter *qdev, u32 enable)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1076*4882a593Smuzhiyun qdev->mem_map_registers;
1077*4882a593Smuzhiyun u32 value;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (enable)
1080*4882a593Smuzhiyun value = (MAC_CONFIG_REG_GM | (MAC_CONFIG_REG_GM << 16));
1081*4882a593Smuzhiyun else
1082*4882a593Smuzhiyun value = (MAC_CONFIG_REG_GM << 16);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun if (qdev->mac_index)
1085*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1086*4882a593Smuzhiyun else
1087*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun /*
1091*4882a593Smuzhiyun * Caller holds hw_lock.
1092*4882a593Smuzhiyun */
ql_mac_cfg_full_dup(struct ql3_adapter * qdev,u32 enable)1093*4882a593Smuzhiyun static void ql_mac_cfg_full_dup(struct ql3_adapter *qdev, u32 enable)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1096*4882a593Smuzhiyun qdev->mem_map_registers;
1097*4882a593Smuzhiyun u32 value;
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun if (enable)
1100*4882a593Smuzhiyun value = (MAC_CONFIG_REG_FD | (MAC_CONFIG_REG_FD << 16));
1101*4882a593Smuzhiyun else
1102*4882a593Smuzhiyun value = (MAC_CONFIG_REG_FD << 16);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun if (qdev->mac_index)
1105*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1106*4882a593Smuzhiyun else
1107*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun /*
1111*4882a593Smuzhiyun * Caller holds hw_lock.
1112*4882a593Smuzhiyun */
ql_mac_cfg_pause(struct ql3_adapter * qdev,u32 enable)1113*4882a593Smuzhiyun static void ql_mac_cfg_pause(struct ql3_adapter *qdev, u32 enable)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1116*4882a593Smuzhiyun qdev->mem_map_registers;
1117*4882a593Smuzhiyun u32 value;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun if (enable)
1120*4882a593Smuzhiyun value =
1121*4882a593Smuzhiyun ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) |
1122*4882a593Smuzhiyun ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16));
1123*4882a593Smuzhiyun else
1124*4882a593Smuzhiyun value = ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun if (qdev->mac_index)
1127*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1128*4882a593Smuzhiyun else
1129*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /*
1133*4882a593Smuzhiyun * Caller holds hw_lock.
1134*4882a593Smuzhiyun */
ql_is_fiber(struct ql3_adapter * qdev)1135*4882a593Smuzhiyun static int ql_is_fiber(struct ql3_adapter *qdev)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1138*4882a593Smuzhiyun qdev->mem_map_registers;
1139*4882a593Smuzhiyun u32 bitToCheck = 0;
1140*4882a593Smuzhiyun u32 temp;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun switch (qdev->mac_index) {
1143*4882a593Smuzhiyun case 0:
1144*4882a593Smuzhiyun bitToCheck = PORT_STATUS_SM0;
1145*4882a593Smuzhiyun break;
1146*4882a593Smuzhiyun case 1:
1147*4882a593Smuzhiyun bitToCheck = PORT_STATUS_SM1;
1148*4882a593Smuzhiyun break;
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1152*4882a593Smuzhiyun return (temp & bitToCheck) != 0;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
ql_is_auto_cfg(struct ql3_adapter * qdev)1155*4882a593Smuzhiyun static int ql_is_auto_cfg(struct ql3_adapter *qdev)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun u16 reg;
1158*4882a593Smuzhiyun ql_mii_read_reg(qdev, 0x00, ®);
1159*4882a593Smuzhiyun return (reg & 0x1000) != 0;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /*
1163*4882a593Smuzhiyun * Caller holds hw_lock.
1164*4882a593Smuzhiyun */
ql_is_auto_neg_complete(struct ql3_adapter * qdev)1165*4882a593Smuzhiyun static int ql_is_auto_neg_complete(struct ql3_adapter *qdev)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1168*4882a593Smuzhiyun qdev->mem_map_registers;
1169*4882a593Smuzhiyun u32 bitToCheck = 0;
1170*4882a593Smuzhiyun u32 temp;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun switch (qdev->mac_index) {
1173*4882a593Smuzhiyun case 0:
1174*4882a593Smuzhiyun bitToCheck = PORT_STATUS_AC0;
1175*4882a593Smuzhiyun break;
1176*4882a593Smuzhiyun case 1:
1177*4882a593Smuzhiyun bitToCheck = PORT_STATUS_AC1;
1178*4882a593Smuzhiyun break;
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1182*4882a593Smuzhiyun if (temp & bitToCheck) {
1183*4882a593Smuzhiyun netif_info(qdev, link, qdev->ndev, "Auto-Negotiate complete\n");
1184*4882a593Smuzhiyun return 1;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun netif_info(qdev, link, qdev->ndev, "Auto-Negotiate incomplete\n");
1187*4882a593Smuzhiyun return 0;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /*
1191*4882a593Smuzhiyun * ql_is_neg_pause() returns 1 if pause was negotiated to be on
1192*4882a593Smuzhiyun */
ql_is_neg_pause(struct ql3_adapter * qdev)1193*4882a593Smuzhiyun static int ql_is_neg_pause(struct ql3_adapter *qdev)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun if (ql_is_fiber(qdev))
1196*4882a593Smuzhiyun return ql_is_petbi_neg_pause(qdev);
1197*4882a593Smuzhiyun else
1198*4882a593Smuzhiyun return ql_is_phy_neg_pause(qdev);
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
ql_auto_neg_error(struct ql3_adapter * qdev)1201*4882a593Smuzhiyun static int ql_auto_neg_error(struct ql3_adapter *qdev)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1204*4882a593Smuzhiyun qdev->mem_map_registers;
1205*4882a593Smuzhiyun u32 bitToCheck = 0;
1206*4882a593Smuzhiyun u32 temp;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun switch (qdev->mac_index) {
1209*4882a593Smuzhiyun case 0:
1210*4882a593Smuzhiyun bitToCheck = PORT_STATUS_AE0;
1211*4882a593Smuzhiyun break;
1212*4882a593Smuzhiyun case 1:
1213*4882a593Smuzhiyun bitToCheck = PORT_STATUS_AE1;
1214*4882a593Smuzhiyun break;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1217*4882a593Smuzhiyun return (temp & bitToCheck) != 0;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun
ql_get_link_speed(struct ql3_adapter * qdev)1220*4882a593Smuzhiyun static u32 ql_get_link_speed(struct ql3_adapter *qdev)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun if (ql_is_fiber(qdev))
1223*4882a593Smuzhiyun return SPEED_1000;
1224*4882a593Smuzhiyun else
1225*4882a593Smuzhiyun return ql_phy_get_speed(qdev);
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun
ql_is_link_full_dup(struct ql3_adapter * qdev)1228*4882a593Smuzhiyun static int ql_is_link_full_dup(struct ql3_adapter *qdev)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun if (ql_is_fiber(qdev))
1231*4882a593Smuzhiyun return 1;
1232*4882a593Smuzhiyun else
1233*4882a593Smuzhiyun return ql_is_full_dup(qdev);
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun /*
1237*4882a593Smuzhiyun * Caller holds hw_lock.
1238*4882a593Smuzhiyun */
ql_link_down_detect(struct ql3_adapter * qdev)1239*4882a593Smuzhiyun static int ql_link_down_detect(struct ql3_adapter *qdev)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1242*4882a593Smuzhiyun qdev->mem_map_registers;
1243*4882a593Smuzhiyun u32 bitToCheck = 0;
1244*4882a593Smuzhiyun u32 temp;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun switch (qdev->mac_index) {
1247*4882a593Smuzhiyun case 0:
1248*4882a593Smuzhiyun bitToCheck = ISP_CONTROL_LINK_DN_0;
1249*4882a593Smuzhiyun break;
1250*4882a593Smuzhiyun case 1:
1251*4882a593Smuzhiyun bitToCheck = ISP_CONTROL_LINK_DN_1;
1252*4882a593Smuzhiyun break;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun temp =
1256*4882a593Smuzhiyun ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
1257*4882a593Smuzhiyun return (temp & bitToCheck) != 0;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun /*
1261*4882a593Smuzhiyun * Caller holds hw_lock.
1262*4882a593Smuzhiyun */
ql_link_down_detect_clear(struct ql3_adapter * qdev)1263*4882a593Smuzhiyun static int ql_link_down_detect_clear(struct ql3_adapter *qdev)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1266*4882a593Smuzhiyun qdev->mem_map_registers;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun switch (qdev->mac_index) {
1269*4882a593Smuzhiyun case 0:
1270*4882a593Smuzhiyun ql_write_common_reg(qdev,
1271*4882a593Smuzhiyun &port_regs->CommonRegs.ispControlStatus,
1272*4882a593Smuzhiyun (ISP_CONTROL_LINK_DN_0) |
1273*4882a593Smuzhiyun (ISP_CONTROL_LINK_DN_0 << 16));
1274*4882a593Smuzhiyun break;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun case 1:
1277*4882a593Smuzhiyun ql_write_common_reg(qdev,
1278*4882a593Smuzhiyun &port_regs->CommonRegs.ispControlStatus,
1279*4882a593Smuzhiyun (ISP_CONTROL_LINK_DN_1) |
1280*4882a593Smuzhiyun (ISP_CONTROL_LINK_DN_1 << 16));
1281*4882a593Smuzhiyun break;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun default:
1284*4882a593Smuzhiyun return 1;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun return 0;
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun /*
1291*4882a593Smuzhiyun * Caller holds hw_lock.
1292*4882a593Smuzhiyun */
ql_this_adapter_controls_port(struct ql3_adapter * qdev)1293*4882a593Smuzhiyun static int ql_this_adapter_controls_port(struct ql3_adapter *qdev)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1296*4882a593Smuzhiyun qdev->mem_map_registers;
1297*4882a593Smuzhiyun u32 bitToCheck = 0;
1298*4882a593Smuzhiyun u32 temp;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun switch (qdev->mac_index) {
1301*4882a593Smuzhiyun case 0:
1302*4882a593Smuzhiyun bitToCheck = PORT_STATUS_F1_ENABLED;
1303*4882a593Smuzhiyun break;
1304*4882a593Smuzhiyun case 1:
1305*4882a593Smuzhiyun bitToCheck = PORT_STATUS_F3_ENABLED;
1306*4882a593Smuzhiyun break;
1307*4882a593Smuzhiyun default:
1308*4882a593Smuzhiyun break;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1312*4882a593Smuzhiyun if (temp & bitToCheck) {
1313*4882a593Smuzhiyun netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1314*4882a593Smuzhiyun "not link master\n");
1315*4882a593Smuzhiyun return 0;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun netif_printk(qdev, link, KERN_DEBUG, qdev->ndev, "link master\n");
1319*4882a593Smuzhiyun return 1;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
ql_phy_reset_ex(struct ql3_adapter * qdev)1322*4882a593Smuzhiyun static void ql_phy_reset_ex(struct ql3_adapter *qdev)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, CONTROL_REG, PHY_CTRL_SOFT_RESET,
1325*4882a593Smuzhiyun PHYAddr[qdev->mac_index]);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
ql_phy_start_neg_ex(struct ql3_adapter * qdev)1328*4882a593Smuzhiyun static void ql_phy_start_neg_ex(struct ql3_adapter *qdev)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun u16 reg;
1331*4882a593Smuzhiyun u16 portConfiguration;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun if (qdev->phyType == PHY_AGERE_ET1011C)
1334*4882a593Smuzhiyun ql_mii_write_reg(qdev, 0x13, 0x0000);
1335*4882a593Smuzhiyun /* turn off external loopback */
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun if (qdev->mac_index == 0)
1338*4882a593Smuzhiyun portConfiguration =
1339*4882a593Smuzhiyun qdev->nvram_data.macCfg_port0.portConfiguration;
1340*4882a593Smuzhiyun else
1341*4882a593Smuzhiyun portConfiguration =
1342*4882a593Smuzhiyun qdev->nvram_data.macCfg_port1.portConfiguration;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun /* Some HBA's in the field are set to 0 and they need to
1345*4882a593Smuzhiyun be reinterpreted with a default value */
1346*4882a593Smuzhiyun if (portConfiguration == 0)
1347*4882a593Smuzhiyun portConfiguration = PORT_CONFIG_DEFAULT;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun /* Set the 1000 advertisements */
1350*4882a593Smuzhiyun ql_mii_read_reg_ex(qdev, PHY_GIG_CONTROL, ®,
1351*4882a593Smuzhiyun PHYAddr[qdev->mac_index]);
1352*4882a593Smuzhiyun reg &= ~PHY_GIG_ALL_PARAMS;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun if (portConfiguration & PORT_CONFIG_1000MB_SPEED) {
1355*4882a593Smuzhiyun if (portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED)
1356*4882a593Smuzhiyun reg |= PHY_GIG_ADV_1000F;
1357*4882a593Smuzhiyun else
1358*4882a593Smuzhiyun reg |= PHY_GIG_ADV_1000H;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, PHY_GIG_CONTROL, reg,
1362*4882a593Smuzhiyun PHYAddr[qdev->mac_index]);
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun /* Set the 10/100 & pause negotiation advertisements */
1365*4882a593Smuzhiyun ql_mii_read_reg_ex(qdev, PHY_NEG_ADVER, ®,
1366*4882a593Smuzhiyun PHYAddr[qdev->mac_index]);
1367*4882a593Smuzhiyun reg &= ~PHY_NEG_ALL_PARAMS;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun if (portConfiguration & PORT_CONFIG_SYM_PAUSE_ENABLED)
1370*4882a593Smuzhiyun reg |= PHY_NEG_ASY_PAUSE | PHY_NEG_SYM_PAUSE;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun if (portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED) {
1373*4882a593Smuzhiyun if (portConfiguration & PORT_CONFIG_100MB_SPEED)
1374*4882a593Smuzhiyun reg |= PHY_NEG_ADV_100F;
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun if (portConfiguration & PORT_CONFIG_10MB_SPEED)
1377*4882a593Smuzhiyun reg |= PHY_NEG_ADV_10F;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun if (portConfiguration & PORT_CONFIG_HALF_DUPLEX_ENABLED) {
1381*4882a593Smuzhiyun if (portConfiguration & PORT_CONFIG_100MB_SPEED)
1382*4882a593Smuzhiyun reg |= PHY_NEG_ADV_100H;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun if (portConfiguration & PORT_CONFIG_10MB_SPEED)
1385*4882a593Smuzhiyun reg |= PHY_NEG_ADV_10H;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun if (portConfiguration & PORT_CONFIG_1000MB_SPEED)
1389*4882a593Smuzhiyun reg |= 1;
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, PHY_NEG_ADVER, reg,
1392*4882a593Smuzhiyun PHYAddr[qdev->mac_index]);
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun ql_mii_read_reg_ex(qdev, CONTROL_REG, ®, PHYAddr[qdev->mac_index]);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun ql_mii_write_reg_ex(qdev, CONTROL_REG,
1397*4882a593Smuzhiyun reg | PHY_CTRL_RESTART_NEG | PHY_CTRL_AUTO_NEG,
1398*4882a593Smuzhiyun PHYAddr[qdev->mac_index]);
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
ql_phy_init_ex(struct ql3_adapter * qdev)1401*4882a593Smuzhiyun static void ql_phy_init_ex(struct ql3_adapter *qdev)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun ql_phy_reset_ex(qdev);
1404*4882a593Smuzhiyun PHY_Setup(qdev);
1405*4882a593Smuzhiyun ql_phy_start_neg_ex(qdev);
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun /*
1409*4882a593Smuzhiyun * Caller holds hw_lock.
1410*4882a593Smuzhiyun */
ql_get_link_state(struct ql3_adapter * qdev)1411*4882a593Smuzhiyun static u32 ql_get_link_state(struct ql3_adapter *qdev)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1414*4882a593Smuzhiyun qdev->mem_map_registers;
1415*4882a593Smuzhiyun u32 bitToCheck = 0;
1416*4882a593Smuzhiyun u32 temp, linkState;
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun switch (qdev->mac_index) {
1419*4882a593Smuzhiyun case 0:
1420*4882a593Smuzhiyun bitToCheck = PORT_STATUS_UP0;
1421*4882a593Smuzhiyun break;
1422*4882a593Smuzhiyun case 1:
1423*4882a593Smuzhiyun bitToCheck = PORT_STATUS_UP1;
1424*4882a593Smuzhiyun break;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1428*4882a593Smuzhiyun if (temp & bitToCheck)
1429*4882a593Smuzhiyun linkState = LS_UP;
1430*4882a593Smuzhiyun else
1431*4882a593Smuzhiyun linkState = LS_DOWN;
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun return linkState;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
ql_port_start(struct ql3_adapter * qdev)1436*4882a593Smuzhiyun static int ql_port_start(struct ql3_adapter *qdev)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1439*4882a593Smuzhiyun (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1440*4882a593Smuzhiyun 2) << 7)) {
1441*4882a593Smuzhiyun netdev_err(qdev->ndev, "Could not get hw lock for GIO\n");
1442*4882a593Smuzhiyun return -1;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun if (ql_is_fiber(qdev)) {
1446*4882a593Smuzhiyun ql_petbi_init(qdev);
1447*4882a593Smuzhiyun } else {
1448*4882a593Smuzhiyun /* Copper port */
1449*4882a593Smuzhiyun ql_phy_init_ex(qdev);
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1453*4882a593Smuzhiyun return 0;
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
ql_finish_auto_neg(struct ql3_adapter * qdev)1456*4882a593Smuzhiyun static int ql_finish_auto_neg(struct ql3_adapter *qdev)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1460*4882a593Smuzhiyun (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1461*4882a593Smuzhiyun 2) << 7))
1462*4882a593Smuzhiyun return -1;
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun if (!ql_auto_neg_error(qdev)) {
1465*4882a593Smuzhiyun if (test_bit(QL_LINK_MASTER, &qdev->flags)) {
1466*4882a593Smuzhiyun /* configure the MAC */
1467*4882a593Smuzhiyun netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1468*4882a593Smuzhiyun "Configuring link\n");
1469*4882a593Smuzhiyun ql_mac_cfg_soft_reset(qdev, 1);
1470*4882a593Smuzhiyun ql_mac_cfg_gig(qdev,
1471*4882a593Smuzhiyun (ql_get_link_speed
1472*4882a593Smuzhiyun (qdev) ==
1473*4882a593Smuzhiyun SPEED_1000));
1474*4882a593Smuzhiyun ql_mac_cfg_full_dup(qdev,
1475*4882a593Smuzhiyun ql_is_link_full_dup
1476*4882a593Smuzhiyun (qdev));
1477*4882a593Smuzhiyun ql_mac_cfg_pause(qdev,
1478*4882a593Smuzhiyun ql_is_neg_pause
1479*4882a593Smuzhiyun (qdev));
1480*4882a593Smuzhiyun ql_mac_cfg_soft_reset(qdev, 0);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun /* enable the MAC */
1483*4882a593Smuzhiyun netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1484*4882a593Smuzhiyun "Enabling mac\n");
1485*4882a593Smuzhiyun ql_mac_enable(qdev, 1);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun qdev->port_link_state = LS_UP;
1489*4882a593Smuzhiyun netif_start_queue(qdev->ndev);
1490*4882a593Smuzhiyun netif_carrier_on(qdev->ndev);
1491*4882a593Smuzhiyun netif_info(qdev, link, qdev->ndev,
1492*4882a593Smuzhiyun "Link is up at %d Mbps, %s duplex\n",
1493*4882a593Smuzhiyun ql_get_link_speed(qdev),
1494*4882a593Smuzhiyun ql_is_link_full_dup(qdev) ? "full" : "half");
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun } else { /* Remote error detected */
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun if (test_bit(QL_LINK_MASTER, &qdev->flags)) {
1499*4882a593Smuzhiyun netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1500*4882a593Smuzhiyun "Remote error detected. Calling ql_port_start()\n");
1501*4882a593Smuzhiyun /*
1502*4882a593Smuzhiyun * ql_port_start() is shared code and needs
1503*4882a593Smuzhiyun * to lock the PHY on it's own.
1504*4882a593Smuzhiyun */
1505*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1506*4882a593Smuzhiyun if (ql_port_start(qdev)) /* Restart port */
1507*4882a593Smuzhiyun return -1;
1508*4882a593Smuzhiyun return 0;
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1512*4882a593Smuzhiyun return 0;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun
ql_link_state_machine_work(struct work_struct * work)1515*4882a593Smuzhiyun static void ql_link_state_machine_work(struct work_struct *work)
1516*4882a593Smuzhiyun {
1517*4882a593Smuzhiyun struct ql3_adapter *qdev =
1518*4882a593Smuzhiyun container_of(work, struct ql3_adapter, link_state_work.work);
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun u32 curr_link_state;
1521*4882a593Smuzhiyun unsigned long hw_flags;
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun curr_link_state = ql_get_link_state(qdev);
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun if (test_bit(QL_RESET_ACTIVE, &qdev->flags)) {
1528*4882a593Smuzhiyun netif_info(qdev, link, qdev->ndev,
1529*4882a593Smuzhiyun "Reset in progress, skip processing link state\n");
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun /* Restart timer on 2 second interval. */
1534*4882a593Smuzhiyun mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun return;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun switch (qdev->port_link_state) {
1540*4882a593Smuzhiyun default:
1541*4882a593Smuzhiyun if (test_bit(QL_LINK_MASTER, &qdev->flags))
1542*4882a593Smuzhiyun ql_port_start(qdev);
1543*4882a593Smuzhiyun qdev->port_link_state = LS_DOWN;
1544*4882a593Smuzhiyun fallthrough;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun case LS_DOWN:
1547*4882a593Smuzhiyun if (curr_link_state == LS_UP) {
1548*4882a593Smuzhiyun netif_info(qdev, link, qdev->ndev, "Link is up\n");
1549*4882a593Smuzhiyun if (ql_is_auto_neg_complete(qdev))
1550*4882a593Smuzhiyun ql_finish_auto_neg(qdev);
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun if (qdev->port_link_state == LS_UP)
1553*4882a593Smuzhiyun ql_link_down_detect_clear(qdev);
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun qdev->port_link_state = LS_UP;
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun break;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun case LS_UP:
1560*4882a593Smuzhiyun /*
1561*4882a593Smuzhiyun * See if the link is currently down or went down and came
1562*4882a593Smuzhiyun * back up
1563*4882a593Smuzhiyun */
1564*4882a593Smuzhiyun if (curr_link_state == LS_DOWN) {
1565*4882a593Smuzhiyun netif_info(qdev, link, qdev->ndev, "Link is down\n");
1566*4882a593Smuzhiyun qdev->port_link_state = LS_DOWN;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun if (ql_link_down_detect(qdev))
1569*4882a593Smuzhiyun qdev->port_link_state = LS_DOWN;
1570*4882a593Smuzhiyun break;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun /* Restart timer on 2 second interval. */
1575*4882a593Smuzhiyun mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun /*
1579*4882a593Smuzhiyun * Caller must take hw_lock and QL_PHY_GIO_SEM.
1580*4882a593Smuzhiyun */
ql_get_phy_owner(struct ql3_adapter * qdev)1581*4882a593Smuzhiyun static void ql_get_phy_owner(struct ql3_adapter *qdev)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun if (ql_this_adapter_controls_port(qdev))
1584*4882a593Smuzhiyun set_bit(QL_LINK_MASTER, &qdev->flags);
1585*4882a593Smuzhiyun else
1586*4882a593Smuzhiyun clear_bit(QL_LINK_MASTER, &qdev->flags);
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun /*
1590*4882a593Smuzhiyun * Caller must take hw_lock and QL_PHY_GIO_SEM.
1591*4882a593Smuzhiyun */
ql_init_scan_mode(struct ql3_adapter * qdev)1592*4882a593Smuzhiyun static void ql_init_scan_mode(struct ql3_adapter *qdev)
1593*4882a593Smuzhiyun {
1594*4882a593Smuzhiyun ql_mii_enable_scan_mode(qdev);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun if (test_bit(QL_LINK_OPTICAL, &qdev->flags)) {
1597*4882a593Smuzhiyun if (ql_this_adapter_controls_port(qdev))
1598*4882a593Smuzhiyun ql_petbi_init_ex(qdev);
1599*4882a593Smuzhiyun } else {
1600*4882a593Smuzhiyun if (ql_this_adapter_controls_port(qdev))
1601*4882a593Smuzhiyun ql_phy_init_ex(qdev);
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /*
1606*4882a593Smuzhiyun * MII_Setup needs to be called before taking the PHY out of reset
1607*4882a593Smuzhiyun * so that the management interface clock speed can be set properly.
1608*4882a593Smuzhiyun * It would be better if we had a way to disable MDC until after the
1609*4882a593Smuzhiyun * PHY is out of reset, but we don't have that capability.
1610*4882a593Smuzhiyun */
ql_mii_setup(struct ql3_adapter * qdev)1611*4882a593Smuzhiyun static int ql_mii_setup(struct ql3_adapter *qdev)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun u32 reg;
1614*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1615*4882a593Smuzhiyun qdev->mem_map_registers;
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1618*4882a593Smuzhiyun (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1619*4882a593Smuzhiyun 2) << 7))
1620*4882a593Smuzhiyun return -1;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun if (qdev->device_id == QL3032_DEVICE_ID)
1623*4882a593Smuzhiyun ql_write_page0_reg(qdev,
1624*4882a593Smuzhiyun &port_regs->macMIIMgmtControlReg, 0x0f00000);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun /* Divide 125MHz clock by 28 to meet PHY timing requirements */
1627*4882a593Smuzhiyun reg = MAC_MII_CONTROL_CLK_SEL_DIV28;
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
1630*4882a593Smuzhiyun reg | ((MAC_MII_CONTROL_CLK_SEL_MASK) << 16));
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1633*4882a593Smuzhiyun return 0;
1634*4882a593Smuzhiyun }
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun #define SUPPORTED_OPTICAL_MODES (SUPPORTED_1000baseT_Full | \
1637*4882a593Smuzhiyun SUPPORTED_FIBRE | \
1638*4882a593Smuzhiyun SUPPORTED_Autoneg)
1639*4882a593Smuzhiyun #define SUPPORTED_TP_MODES (SUPPORTED_10baseT_Half | \
1640*4882a593Smuzhiyun SUPPORTED_10baseT_Full | \
1641*4882a593Smuzhiyun SUPPORTED_100baseT_Half | \
1642*4882a593Smuzhiyun SUPPORTED_100baseT_Full | \
1643*4882a593Smuzhiyun SUPPORTED_1000baseT_Half | \
1644*4882a593Smuzhiyun SUPPORTED_1000baseT_Full | \
1645*4882a593Smuzhiyun SUPPORTED_Autoneg | \
1646*4882a593Smuzhiyun SUPPORTED_TP) \
1647*4882a593Smuzhiyun
ql_supported_modes(struct ql3_adapter * qdev)1648*4882a593Smuzhiyun static u32 ql_supported_modes(struct ql3_adapter *qdev)
1649*4882a593Smuzhiyun {
1650*4882a593Smuzhiyun if (test_bit(QL_LINK_OPTICAL, &qdev->flags))
1651*4882a593Smuzhiyun return SUPPORTED_OPTICAL_MODES;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun return SUPPORTED_TP_MODES;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun
ql_get_auto_cfg_status(struct ql3_adapter * qdev)1656*4882a593Smuzhiyun static int ql_get_auto_cfg_status(struct ql3_adapter *qdev)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun int status;
1659*4882a593Smuzhiyun unsigned long hw_flags;
1660*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1661*4882a593Smuzhiyun if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1662*4882a593Smuzhiyun (QL_RESOURCE_BITS_BASE_CODE |
1663*4882a593Smuzhiyun (qdev->mac_index) * 2) << 7)) {
1664*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1665*4882a593Smuzhiyun return 0;
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun status = ql_is_auto_cfg(qdev);
1668*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1669*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1670*4882a593Smuzhiyun return status;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
ql_get_speed(struct ql3_adapter * qdev)1673*4882a593Smuzhiyun static u32 ql_get_speed(struct ql3_adapter *qdev)
1674*4882a593Smuzhiyun {
1675*4882a593Smuzhiyun u32 status;
1676*4882a593Smuzhiyun unsigned long hw_flags;
1677*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1678*4882a593Smuzhiyun if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1679*4882a593Smuzhiyun (QL_RESOURCE_BITS_BASE_CODE |
1680*4882a593Smuzhiyun (qdev->mac_index) * 2) << 7)) {
1681*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1682*4882a593Smuzhiyun return 0;
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun status = ql_get_link_speed(qdev);
1685*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1686*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1687*4882a593Smuzhiyun return status;
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
ql_get_full_dup(struct ql3_adapter * qdev)1690*4882a593Smuzhiyun static int ql_get_full_dup(struct ql3_adapter *qdev)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun int status;
1693*4882a593Smuzhiyun unsigned long hw_flags;
1694*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1695*4882a593Smuzhiyun if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1696*4882a593Smuzhiyun (QL_RESOURCE_BITS_BASE_CODE |
1697*4882a593Smuzhiyun (qdev->mac_index) * 2) << 7)) {
1698*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1699*4882a593Smuzhiyun return 0;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun status = ql_is_link_full_dup(qdev);
1702*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1703*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1704*4882a593Smuzhiyun return status;
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun
ql_get_link_ksettings(struct net_device * ndev,struct ethtool_link_ksettings * cmd)1707*4882a593Smuzhiyun static int ql_get_link_ksettings(struct net_device *ndev,
1708*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1709*4882a593Smuzhiyun {
1710*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
1711*4882a593Smuzhiyun u32 supported, advertising;
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun supported = ql_supported_modes(qdev);
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun if (test_bit(QL_LINK_OPTICAL, &qdev->flags)) {
1716*4882a593Smuzhiyun cmd->base.port = PORT_FIBRE;
1717*4882a593Smuzhiyun } else {
1718*4882a593Smuzhiyun cmd->base.port = PORT_TP;
1719*4882a593Smuzhiyun cmd->base.phy_address = qdev->PHYAddr;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun advertising = ql_supported_modes(qdev);
1722*4882a593Smuzhiyun cmd->base.autoneg = ql_get_auto_cfg_status(qdev);
1723*4882a593Smuzhiyun cmd->base.speed = ql_get_speed(qdev);
1724*4882a593Smuzhiyun cmd->base.duplex = ql_get_full_dup(qdev);
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
1727*4882a593Smuzhiyun supported);
1728*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
1729*4882a593Smuzhiyun advertising);
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun return 0;
1732*4882a593Smuzhiyun }
1733*4882a593Smuzhiyun
ql_get_drvinfo(struct net_device * ndev,struct ethtool_drvinfo * drvinfo)1734*4882a593Smuzhiyun static void ql_get_drvinfo(struct net_device *ndev,
1735*4882a593Smuzhiyun struct ethtool_drvinfo *drvinfo)
1736*4882a593Smuzhiyun {
1737*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
1738*4882a593Smuzhiyun strlcpy(drvinfo->driver, ql3xxx_driver_name, sizeof(drvinfo->driver));
1739*4882a593Smuzhiyun strlcpy(drvinfo->version, ql3xxx_driver_version,
1740*4882a593Smuzhiyun sizeof(drvinfo->version));
1741*4882a593Smuzhiyun strlcpy(drvinfo->bus_info, pci_name(qdev->pdev),
1742*4882a593Smuzhiyun sizeof(drvinfo->bus_info));
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
ql_get_msglevel(struct net_device * ndev)1745*4882a593Smuzhiyun static u32 ql_get_msglevel(struct net_device *ndev)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
1748*4882a593Smuzhiyun return qdev->msg_enable;
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun
ql_set_msglevel(struct net_device * ndev,u32 value)1751*4882a593Smuzhiyun static void ql_set_msglevel(struct net_device *ndev, u32 value)
1752*4882a593Smuzhiyun {
1753*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
1754*4882a593Smuzhiyun qdev->msg_enable = value;
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun
ql_get_pauseparam(struct net_device * ndev,struct ethtool_pauseparam * pause)1757*4882a593Smuzhiyun static void ql_get_pauseparam(struct net_device *ndev,
1758*4882a593Smuzhiyun struct ethtool_pauseparam *pause)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
1761*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1762*4882a593Smuzhiyun qdev->mem_map_registers;
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun u32 reg;
1765*4882a593Smuzhiyun if (qdev->mac_index == 0)
1766*4882a593Smuzhiyun reg = ql_read_page0_reg(qdev, &port_regs->mac0ConfigReg);
1767*4882a593Smuzhiyun else
1768*4882a593Smuzhiyun reg = ql_read_page0_reg(qdev, &port_regs->mac1ConfigReg);
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun pause->autoneg = ql_get_auto_cfg_status(qdev);
1771*4882a593Smuzhiyun pause->rx_pause = (reg & MAC_CONFIG_REG_RF) >> 2;
1772*4882a593Smuzhiyun pause->tx_pause = (reg & MAC_CONFIG_REG_TF) >> 1;
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun static const struct ethtool_ops ql3xxx_ethtool_ops = {
1776*4882a593Smuzhiyun .get_drvinfo = ql_get_drvinfo,
1777*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
1778*4882a593Smuzhiyun .get_msglevel = ql_get_msglevel,
1779*4882a593Smuzhiyun .set_msglevel = ql_set_msglevel,
1780*4882a593Smuzhiyun .get_pauseparam = ql_get_pauseparam,
1781*4882a593Smuzhiyun .get_link_ksettings = ql_get_link_ksettings,
1782*4882a593Smuzhiyun };
1783*4882a593Smuzhiyun
ql_populate_free_queue(struct ql3_adapter * qdev)1784*4882a593Smuzhiyun static int ql_populate_free_queue(struct ql3_adapter *qdev)
1785*4882a593Smuzhiyun {
1786*4882a593Smuzhiyun struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
1787*4882a593Smuzhiyun dma_addr_t map;
1788*4882a593Smuzhiyun int err;
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun while (lrg_buf_cb) {
1791*4882a593Smuzhiyun if (!lrg_buf_cb->skb) {
1792*4882a593Smuzhiyun lrg_buf_cb->skb =
1793*4882a593Smuzhiyun netdev_alloc_skb(qdev->ndev,
1794*4882a593Smuzhiyun qdev->lrg_buffer_len);
1795*4882a593Smuzhiyun if (unlikely(!lrg_buf_cb->skb)) {
1796*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, qdev->ndev,
1797*4882a593Smuzhiyun "Failed netdev_alloc_skb()\n");
1798*4882a593Smuzhiyun break;
1799*4882a593Smuzhiyun } else {
1800*4882a593Smuzhiyun /*
1801*4882a593Smuzhiyun * We save some space to copy the ethhdr from
1802*4882a593Smuzhiyun * first buffer
1803*4882a593Smuzhiyun */
1804*4882a593Smuzhiyun skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
1805*4882a593Smuzhiyun map = pci_map_single(qdev->pdev,
1806*4882a593Smuzhiyun lrg_buf_cb->skb->data,
1807*4882a593Smuzhiyun qdev->lrg_buffer_len -
1808*4882a593Smuzhiyun QL_HEADER_SPACE,
1809*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun err = pci_dma_mapping_error(qdev->pdev, map);
1812*4882a593Smuzhiyun if (err) {
1813*4882a593Smuzhiyun netdev_err(qdev->ndev,
1814*4882a593Smuzhiyun "PCI mapping failed with error: %d\n",
1815*4882a593Smuzhiyun err);
1816*4882a593Smuzhiyun dev_kfree_skb(lrg_buf_cb->skb);
1817*4882a593Smuzhiyun lrg_buf_cb->skb = NULL;
1818*4882a593Smuzhiyun break;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun lrg_buf_cb->buf_phy_addr_low =
1823*4882a593Smuzhiyun cpu_to_le32(LS_64BITS(map));
1824*4882a593Smuzhiyun lrg_buf_cb->buf_phy_addr_high =
1825*4882a593Smuzhiyun cpu_to_le32(MS_64BITS(map));
1826*4882a593Smuzhiyun dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
1827*4882a593Smuzhiyun dma_unmap_len_set(lrg_buf_cb, maplen,
1828*4882a593Smuzhiyun qdev->lrg_buffer_len -
1829*4882a593Smuzhiyun QL_HEADER_SPACE);
1830*4882a593Smuzhiyun --qdev->lrg_buf_skb_check;
1831*4882a593Smuzhiyun if (!qdev->lrg_buf_skb_check)
1832*4882a593Smuzhiyun return 1;
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun lrg_buf_cb = lrg_buf_cb->next;
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun return 0;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun /*
1841*4882a593Smuzhiyun * Caller holds hw_lock.
1842*4882a593Smuzhiyun */
ql_update_small_bufq_prod_index(struct ql3_adapter * qdev)1843*4882a593Smuzhiyun static void ql_update_small_bufq_prod_index(struct ql3_adapter *qdev)
1844*4882a593Smuzhiyun {
1845*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1846*4882a593Smuzhiyun qdev->mem_map_registers;
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun if (qdev->small_buf_release_cnt >= 16) {
1849*4882a593Smuzhiyun while (qdev->small_buf_release_cnt >= 16) {
1850*4882a593Smuzhiyun qdev->small_buf_q_producer_index++;
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun if (qdev->small_buf_q_producer_index ==
1853*4882a593Smuzhiyun NUM_SBUFQ_ENTRIES)
1854*4882a593Smuzhiyun qdev->small_buf_q_producer_index = 0;
1855*4882a593Smuzhiyun qdev->small_buf_release_cnt -= 8;
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun wmb();
1858*4882a593Smuzhiyun writel_relaxed(qdev->small_buf_q_producer_index,
1859*4882a593Smuzhiyun &port_regs->CommonRegs.rxSmallQProducerIndex);
1860*4882a593Smuzhiyun }
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun /*
1864*4882a593Smuzhiyun * Caller holds hw_lock.
1865*4882a593Smuzhiyun */
ql_update_lrg_bufq_prod_index(struct ql3_adapter * qdev)1866*4882a593Smuzhiyun static void ql_update_lrg_bufq_prod_index(struct ql3_adapter *qdev)
1867*4882a593Smuzhiyun {
1868*4882a593Smuzhiyun struct bufq_addr_element *lrg_buf_q_ele;
1869*4882a593Smuzhiyun int i;
1870*4882a593Smuzhiyun struct ql_rcv_buf_cb *lrg_buf_cb;
1871*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
1872*4882a593Smuzhiyun qdev->mem_map_registers;
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun if ((qdev->lrg_buf_free_count >= 8) &&
1875*4882a593Smuzhiyun (qdev->lrg_buf_release_cnt >= 16)) {
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun if (qdev->lrg_buf_skb_check)
1878*4882a593Smuzhiyun if (!ql_populate_free_queue(qdev))
1879*4882a593Smuzhiyun return;
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun lrg_buf_q_ele = qdev->lrg_buf_next_free;
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun while ((qdev->lrg_buf_release_cnt >= 16) &&
1884*4882a593Smuzhiyun (qdev->lrg_buf_free_count >= 8)) {
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
1887*4882a593Smuzhiyun lrg_buf_cb =
1888*4882a593Smuzhiyun ql_get_from_lrg_buf_free_list(qdev);
1889*4882a593Smuzhiyun lrg_buf_q_ele->addr_high =
1890*4882a593Smuzhiyun lrg_buf_cb->buf_phy_addr_high;
1891*4882a593Smuzhiyun lrg_buf_q_ele->addr_low =
1892*4882a593Smuzhiyun lrg_buf_cb->buf_phy_addr_low;
1893*4882a593Smuzhiyun lrg_buf_q_ele++;
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun qdev->lrg_buf_release_cnt--;
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun qdev->lrg_buf_q_producer_index++;
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun if (qdev->lrg_buf_q_producer_index ==
1901*4882a593Smuzhiyun qdev->num_lbufq_entries)
1902*4882a593Smuzhiyun qdev->lrg_buf_q_producer_index = 0;
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun if (qdev->lrg_buf_q_producer_index ==
1905*4882a593Smuzhiyun (qdev->num_lbufq_entries - 1)) {
1906*4882a593Smuzhiyun lrg_buf_q_ele = qdev->lrg_buf_q_virt_addr;
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun wmb();
1910*4882a593Smuzhiyun qdev->lrg_buf_next_free = lrg_buf_q_ele;
1911*4882a593Smuzhiyun writel(qdev->lrg_buf_q_producer_index,
1912*4882a593Smuzhiyun &port_regs->CommonRegs.rxLargeQProducerIndex);
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun
ql_process_mac_tx_intr(struct ql3_adapter * qdev,struct ob_mac_iocb_rsp * mac_rsp)1916*4882a593Smuzhiyun static void ql_process_mac_tx_intr(struct ql3_adapter *qdev,
1917*4882a593Smuzhiyun struct ob_mac_iocb_rsp *mac_rsp)
1918*4882a593Smuzhiyun {
1919*4882a593Smuzhiyun struct ql_tx_buf_cb *tx_cb;
1920*4882a593Smuzhiyun int i;
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun if (mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
1923*4882a593Smuzhiyun netdev_warn(qdev->ndev,
1924*4882a593Smuzhiyun "Frame too short but it was padded and sent\n");
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun tx_cb = &qdev->tx_buf[mac_rsp->transaction_id];
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun /* Check the transmit response flags for any errors */
1930*4882a593Smuzhiyun if (mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
1931*4882a593Smuzhiyun netdev_err(qdev->ndev,
1932*4882a593Smuzhiyun "Frame too short to be legal, frame not sent\n");
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun qdev->ndev->stats.tx_errors++;
1935*4882a593Smuzhiyun goto frame_not_sent;
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun if (tx_cb->seg_count == 0) {
1939*4882a593Smuzhiyun netdev_err(qdev->ndev, "tx_cb->seg_count == 0: %d\n",
1940*4882a593Smuzhiyun mac_rsp->transaction_id);
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun qdev->ndev->stats.tx_errors++;
1943*4882a593Smuzhiyun goto invalid_seg_count;
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun pci_unmap_single(qdev->pdev,
1947*4882a593Smuzhiyun dma_unmap_addr(&tx_cb->map[0], mapaddr),
1948*4882a593Smuzhiyun dma_unmap_len(&tx_cb->map[0], maplen),
1949*4882a593Smuzhiyun PCI_DMA_TODEVICE);
1950*4882a593Smuzhiyun tx_cb->seg_count--;
1951*4882a593Smuzhiyun if (tx_cb->seg_count) {
1952*4882a593Smuzhiyun for (i = 1; i < tx_cb->seg_count; i++) {
1953*4882a593Smuzhiyun pci_unmap_page(qdev->pdev,
1954*4882a593Smuzhiyun dma_unmap_addr(&tx_cb->map[i],
1955*4882a593Smuzhiyun mapaddr),
1956*4882a593Smuzhiyun dma_unmap_len(&tx_cb->map[i], maplen),
1957*4882a593Smuzhiyun PCI_DMA_TODEVICE);
1958*4882a593Smuzhiyun }
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun qdev->ndev->stats.tx_packets++;
1961*4882a593Smuzhiyun qdev->ndev->stats.tx_bytes += tx_cb->skb->len;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun frame_not_sent:
1964*4882a593Smuzhiyun dev_kfree_skb_irq(tx_cb->skb);
1965*4882a593Smuzhiyun tx_cb->skb = NULL;
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun invalid_seg_count:
1968*4882a593Smuzhiyun atomic_inc(&qdev->tx_count);
1969*4882a593Smuzhiyun }
1970*4882a593Smuzhiyun
ql_get_sbuf(struct ql3_adapter * qdev)1971*4882a593Smuzhiyun static void ql_get_sbuf(struct ql3_adapter *qdev)
1972*4882a593Smuzhiyun {
1973*4882a593Smuzhiyun if (++qdev->small_buf_index == NUM_SMALL_BUFFERS)
1974*4882a593Smuzhiyun qdev->small_buf_index = 0;
1975*4882a593Smuzhiyun qdev->small_buf_release_cnt++;
1976*4882a593Smuzhiyun }
1977*4882a593Smuzhiyun
ql_get_lbuf(struct ql3_adapter * qdev)1978*4882a593Smuzhiyun static struct ql_rcv_buf_cb *ql_get_lbuf(struct ql3_adapter *qdev)
1979*4882a593Smuzhiyun {
1980*4882a593Smuzhiyun struct ql_rcv_buf_cb *lrg_buf_cb = NULL;
1981*4882a593Smuzhiyun lrg_buf_cb = &qdev->lrg_buf[qdev->lrg_buf_index];
1982*4882a593Smuzhiyun qdev->lrg_buf_release_cnt++;
1983*4882a593Smuzhiyun if (++qdev->lrg_buf_index == qdev->num_large_buffers)
1984*4882a593Smuzhiyun qdev->lrg_buf_index = 0;
1985*4882a593Smuzhiyun return lrg_buf_cb;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun /*
1989*4882a593Smuzhiyun * The difference between 3022 and 3032 for inbound completions:
1990*4882a593Smuzhiyun * 3022 uses two buffers per completion. The first buffer contains
1991*4882a593Smuzhiyun * (some) header info, the second the remainder of the headers plus
1992*4882a593Smuzhiyun * the data. For this chip we reserve some space at the top of the
1993*4882a593Smuzhiyun * receive buffer so that the header info in buffer one can be
1994*4882a593Smuzhiyun * prepended to the buffer two. Buffer two is the sent up while
1995*4882a593Smuzhiyun * buffer one is returned to the hardware to be reused.
1996*4882a593Smuzhiyun * 3032 receives all of it's data and headers in one buffer for a
1997*4882a593Smuzhiyun * simpler process. 3032 also supports checksum verification as
1998*4882a593Smuzhiyun * can be seen in ql_process_macip_rx_intr().
1999*4882a593Smuzhiyun */
ql_process_mac_rx_intr(struct ql3_adapter * qdev,struct ib_mac_iocb_rsp * ib_mac_rsp_ptr)2000*4882a593Smuzhiyun static void ql_process_mac_rx_intr(struct ql3_adapter *qdev,
2001*4882a593Smuzhiyun struct ib_mac_iocb_rsp *ib_mac_rsp_ptr)
2002*4882a593Smuzhiyun {
2003*4882a593Smuzhiyun struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
2004*4882a593Smuzhiyun struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
2005*4882a593Smuzhiyun struct sk_buff *skb;
2006*4882a593Smuzhiyun u16 length = le16_to_cpu(ib_mac_rsp_ptr->length);
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun /*
2009*4882a593Smuzhiyun * Get the inbound address list (small buffer).
2010*4882a593Smuzhiyun */
2011*4882a593Smuzhiyun ql_get_sbuf(qdev);
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun if (qdev->device_id == QL3022_DEVICE_ID)
2014*4882a593Smuzhiyun lrg_buf_cb1 = ql_get_lbuf(qdev);
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun /* start of second buffer */
2017*4882a593Smuzhiyun lrg_buf_cb2 = ql_get_lbuf(qdev);
2018*4882a593Smuzhiyun skb = lrg_buf_cb2->skb;
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun qdev->ndev->stats.rx_packets++;
2021*4882a593Smuzhiyun qdev->ndev->stats.rx_bytes += length;
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun skb_put(skb, length);
2024*4882a593Smuzhiyun pci_unmap_single(qdev->pdev,
2025*4882a593Smuzhiyun dma_unmap_addr(lrg_buf_cb2, mapaddr),
2026*4882a593Smuzhiyun dma_unmap_len(lrg_buf_cb2, maplen),
2027*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
2028*4882a593Smuzhiyun prefetch(skb->data);
2029*4882a593Smuzhiyun skb_checksum_none_assert(skb);
2030*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, qdev->ndev);
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun napi_gro_receive(&qdev->napi, skb);
2033*4882a593Smuzhiyun lrg_buf_cb2->skb = NULL;
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun if (qdev->device_id == QL3022_DEVICE_ID)
2036*4882a593Smuzhiyun ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
2037*4882a593Smuzhiyun ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun
ql_process_macip_rx_intr(struct ql3_adapter * qdev,struct ib_ip_iocb_rsp * ib_ip_rsp_ptr)2040*4882a593Smuzhiyun static void ql_process_macip_rx_intr(struct ql3_adapter *qdev,
2041*4882a593Smuzhiyun struct ib_ip_iocb_rsp *ib_ip_rsp_ptr)
2042*4882a593Smuzhiyun {
2043*4882a593Smuzhiyun struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
2044*4882a593Smuzhiyun struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
2045*4882a593Smuzhiyun struct sk_buff *skb1 = NULL, *skb2;
2046*4882a593Smuzhiyun struct net_device *ndev = qdev->ndev;
2047*4882a593Smuzhiyun u16 length = le16_to_cpu(ib_ip_rsp_ptr->length);
2048*4882a593Smuzhiyun u16 size = 0;
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun /*
2051*4882a593Smuzhiyun * Get the inbound address list (small buffer).
2052*4882a593Smuzhiyun */
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun ql_get_sbuf(qdev);
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun if (qdev->device_id == QL3022_DEVICE_ID) {
2057*4882a593Smuzhiyun /* start of first buffer on 3022 */
2058*4882a593Smuzhiyun lrg_buf_cb1 = ql_get_lbuf(qdev);
2059*4882a593Smuzhiyun skb1 = lrg_buf_cb1->skb;
2060*4882a593Smuzhiyun size = ETH_HLEN;
2061*4882a593Smuzhiyun if (*((u16 *) skb1->data) != 0xFFFF)
2062*4882a593Smuzhiyun size += VLAN_ETH_HLEN - ETH_HLEN;
2063*4882a593Smuzhiyun }
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun /* start of second buffer */
2066*4882a593Smuzhiyun lrg_buf_cb2 = ql_get_lbuf(qdev);
2067*4882a593Smuzhiyun skb2 = lrg_buf_cb2->skb;
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun skb_put(skb2, length); /* Just the second buffer length here. */
2070*4882a593Smuzhiyun pci_unmap_single(qdev->pdev,
2071*4882a593Smuzhiyun dma_unmap_addr(lrg_buf_cb2, mapaddr),
2072*4882a593Smuzhiyun dma_unmap_len(lrg_buf_cb2, maplen),
2073*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
2074*4882a593Smuzhiyun prefetch(skb2->data);
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun skb_checksum_none_assert(skb2);
2077*4882a593Smuzhiyun if (qdev->device_id == QL3022_DEVICE_ID) {
2078*4882a593Smuzhiyun /*
2079*4882a593Smuzhiyun * Copy the ethhdr from first buffer to second. This
2080*4882a593Smuzhiyun * is necessary for 3022 IP completions.
2081*4882a593Smuzhiyun */
2082*4882a593Smuzhiyun skb_copy_from_linear_data_offset(skb1, VLAN_ID_LEN,
2083*4882a593Smuzhiyun skb_push(skb2, size), size);
2084*4882a593Smuzhiyun } else {
2085*4882a593Smuzhiyun u16 checksum = le16_to_cpu(ib_ip_rsp_ptr->checksum);
2086*4882a593Smuzhiyun if (checksum &
2087*4882a593Smuzhiyun (IB_IP_IOCB_RSP_3032_ICE |
2088*4882a593Smuzhiyun IB_IP_IOCB_RSP_3032_CE)) {
2089*4882a593Smuzhiyun netdev_err(ndev,
2090*4882a593Smuzhiyun "%s: Bad checksum for this %s packet, checksum = %x\n",
2091*4882a593Smuzhiyun __func__,
2092*4882a593Smuzhiyun ((checksum & IB_IP_IOCB_RSP_3032_TCP) ?
2093*4882a593Smuzhiyun "TCP" : "UDP"), checksum);
2094*4882a593Smuzhiyun } else if ((checksum & IB_IP_IOCB_RSP_3032_TCP) ||
2095*4882a593Smuzhiyun (checksum & IB_IP_IOCB_RSP_3032_UDP &&
2096*4882a593Smuzhiyun !(checksum & IB_IP_IOCB_RSP_3032_NUC))) {
2097*4882a593Smuzhiyun skb2->ip_summed = CHECKSUM_UNNECESSARY;
2098*4882a593Smuzhiyun }
2099*4882a593Smuzhiyun }
2100*4882a593Smuzhiyun skb2->protocol = eth_type_trans(skb2, qdev->ndev);
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun napi_gro_receive(&qdev->napi, skb2);
2103*4882a593Smuzhiyun ndev->stats.rx_packets++;
2104*4882a593Smuzhiyun ndev->stats.rx_bytes += length;
2105*4882a593Smuzhiyun lrg_buf_cb2->skb = NULL;
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun if (qdev->device_id == QL3022_DEVICE_ID)
2108*4882a593Smuzhiyun ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
2109*4882a593Smuzhiyun ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
2110*4882a593Smuzhiyun }
2111*4882a593Smuzhiyun
ql_tx_rx_clean(struct ql3_adapter * qdev,int budget)2112*4882a593Smuzhiyun static int ql_tx_rx_clean(struct ql3_adapter *qdev, int budget)
2113*4882a593Smuzhiyun {
2114*4882a593Smuzhiyun struct net_rsp_iocb *net_rsp;
2115*4882a593Smuzhiyun struct net_device *ndev = qdev->ndev;
2116*4882a593Smuzhiyun int work_done = 0;
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun /* While there are entries in the completion queue. */
2119*4882a593Smuzhiyun while ((le32_to_cpu(*(qdev->prsp_producer_index)) !=
2120*4882a593Smuzhiyun qdev->rsp_consumer_index) && (work_done < budget)) {
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun net_rsp = qdev->rsp_current;
2123*4882a593Smuzhiyun rmb();
2124*4882a593Smuzhiyun /*
2125*4882a593Smuzhiyun * Fix 4032 chip's undocumented "feature" where bit-8 is set
2126*4882a593Smuzhiyun * if the inbound completion is for a VLAN.
2127*4882a593Smuzhiyun */
2128*4882a593Smuzhiyun if (qdev->device_id == QL3032_DEVICE_ID)
2129*4882a593Smuzhiyun net_rsp->opcode &= 0x7f;
2130*4882a593Smuzhiyun switch (net_rsp->opcode) {
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun case OPCODE_OB_MAC_IOCB_FN0:
2133*4882a593Smuzhiyun case OPCODE_OB_MAC_IOCB_FN2:
2134*4882a593Smuzhiyun ql_process_mac_tx_intr(qdev, (struct ob_mac_iocb_rsp *)
2135*4882a593Smuzhiyun net_rsp);
2136*4882a593Smuzhiyun break;
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun case OPCODE_IB_MAC_IOCB:
2139*4882a593Smuzhiyun case OPCODE_IB_3032_MAC_IOCB:
2140*4882a593Smuzhiyun ql_process_mac_rx_intr(qdev, (struct ib_mac_iocb_rsp *)
2141*4882a593Smuzhiyun net_rsp);
2142*4882a593Smuzhiyun work_done++;
2143*4882a593Smuzhiyun break;
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun case OPCODE_IB_IP_IOCB:
2146*4882a593Smuzhiyun case OPCODE_IB_3032_IP_IOCB:
2147*4882a593Smuzhiyun ql_process_macip_rx_intr(qdev, (struct ib_ip_iocb_rsp *)
2148*4882a593Smuzhiyun net_rsp);
2149*4882a593Smuzhiyun work_done++;
2150*4882a593Smuzhiyun break;
2151*4882a593Smuzhiyun default: {
2152*4882a593Smuzhiyun u32 *tmp = (u32 *)net_rsp;
2153*4882a593Smuzhiyun netdev_err(ndev,
2154*4882a593Smuzhiyun "Hit default case, not handled!\n"
2155*4882a593Smuzhiyun " dropping the packet, opcode = %x\n"
2156*4882a593Smuzhiyun "0x%08lx 0x%08lx 0x%08lx 0x%08lx\n",
2157*4882a593Smuzhiyun net_rsp->opcode,
2158*4882a593Smuzhiyun (unsigned long int)tmp[0],
2159*4882a593Smuzhiyun (unsigned long int)tmp[1],
2160*4882a593Smuzhiyun (unsigned long int)tmp[2],
2161*4882a593Smuzhiyun (unsigned long int)tmp[3]);
2162*4882a593Smuzhiyun }
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun qdev->rsp_consumer_index++;
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun if (qdev->rsp_consumer_index == NUM_RSP_Q_ENTRIES) {
2168*4882a593Smuzhiyun qdev->rsp_consumer_index = 0;
2169*4882a593Smuzhiyun qdev->rsp_current = qdev->rsp_q_virt_addr;
2170*4882a593Smuzhiyun } else {
2171*4882a593Smuzhiyun qdev->rsp_current++;
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun }
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun return work_done;
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun
ql_poll(struct napi_struct * napi,int budget)2179*4882a593Smuzhiyun static int ql_poll(struct napi_struct *napi, int budget)
2180*4882a593Smuzhiyun {
2181*4882a593Smuzhiyun struct ql3_adapter *qdev = container_of(napi, struct ql3_adapter, napi);
2182*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
2183*4882a593Smuzhiyun qdev->mem_map_registers;
2184*4882a593Smuzhiyun int work_done;
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun work_done = ql_tx_rx_clean(qdev, budget);
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun if (work_done < budget && napi_complete_done(napi, work_done)) {
2189*4882a593Smuzhiyun unsigned long flags;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, flags);
2192*4882a593Smuzhiyun ql_update_small_bufq_prod_index(qdev);
2193*4882a593Smuzhiyun ql_update_lrg_bufq_prod_index(qdev);
2194*4882a593Smuzhiyun writel(qdev->rsp_consumer_index,
2195*4882a593Smuzhiyun &port_regs->CommonRegs.rspQConsumerIndex);
2196*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, flags);
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun ql_enable_interrupts(qdev);
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun return work_done;
2201*4882a593Smuzhiyun }
2202*4882a593Smuzhiyun
ql3xxx_isr(int irq,void * dev_id)2203*4882a593Smuzhiyun static irqreturn_t ql3xxx_isr(int irq, void *dev_id)
2204*4882a593Smuzhiyun {
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun struct net_device *ndev = dev_id;
2207*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
2208*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
2209*4882a593Smuzhiyun qdev->mem_map_registers;
2210*4882a593Smuzhiyun u32 value;
2211*4882a593Smuzhiyun int handled = 1;
2212*4882a593Smuzhiyun u32 var;
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun value = ql_read_common_reg_l(qdev,
2215*4882a593Smuzhiyun &port_regs->CommonRegs.ispControlStatus);
2216*4882a593Smuzhiyun
2217*4882a593Smuzhiyun if (value & (ISP_CONTROL_FE | ISP_CONTROL_RI)) {
2218*4882a593Smuzhiyun spin_lock(&qdev->adapter_lock);
2219*4882a593Smuzhiyun netif_stop_queue(qdev->ndev);
2220*4882a593Smuzhiyun netif_carrier_off(qdev->ndev);
2221*4882a593Smuzhiyun ql_disable_interrupts(qdev);
2222*4882a593Smuzhiyun qdev->port_link_state = LS_DOWN;
2223*4882a593Smuzhiyun set_bit(QL_RESET_ACTIVE, &qdev->flags) ;
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun if (value & ISP_CONTROL_FE) {
2226*4882a593Smuzhiyun /*
2227*4882a593Smuzhiyun * Chip Fatal Error.
2228*4882a593Smuzhiyun */
2229*4882a593Smuzhiyun var =
2230*4882a593Smuzhiyun ql_read_page0_reg_l(qdev,
2231*4882a593Smuzhiyun &port_regs->PortFatalErrStatus);
2232*4882a593Smuzhiyun netdev_warn(ndev,
2233*4882a593Smuzhiyun "Resetting chip. PortFatalErrStatus register = 0x%x\n",
2234*4882a593Smuzhiyun var);
2235*4882a593Smuzhiyun set_bit(QL_RESET_START, &qdev->flags) ;
2236*4882a593Smuzhiyun } else {
2237*4882a593Smuzhiyun /*
2238*4882a593Smuzhiyun * Soft Reset Requested.
2239*4882a593Smuzhiyun */
2240*4882a593Smuzhiyun set_bit(QL_RESET_PER_SCSI, &qdev->flags) ;
2241*4882a593Smuzhiyun netdev_err(ndev,
2242*4882a593Smuzhiyun "Another function issued a reset to the chip. ISR value = %x\n",
2243*4882a593Smuzhiyun value);
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun queue_delayed_work(qdev->workqueue, &qdev->reset_work, 0);
2246*4882a593Smuzhiyun spin_unlock(&qdev->adapter_lock);
2247*4882a593Smuzhiyun } else if (value & ISP_IMR_DISABLE_CMPL_INT) {
2248*4882a593Smuzhiyun ql_disable_interrupts(qdev);
2249*4882a593Smuzhiyun if (likely(napi_schedule_prep(&qdev->napi)))
2250*4882a593Smuzhiyun __napi_schedule(&qdev->napi);
2251*4882a593Smuzhiyun } else
2252*4882a593Smuzhiyun return IRQ_NONE;
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun return IRQ_RETVAL(handled);
2255*4882a593Smuzhiyun }
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun /*
2258*4882a593Smuzhiyun * Get the total number of segments needed for the given number of fragments.
2259*4882a593Smuzhiyun * This is necessary because outbound address lists (OAL) will be used when
2260*4882a593Smuzhiyun * more than two frags are given. Each address list has 5 addr/len pairs.
2261*4882a593Smuzhiyun * The 5th pair in each OAL is used to point to the next OAL if more frags
2262*4882a593Smuzhiyun * are coming. That is why the frags:segment count ratio is not linear.
2263*4882a593Smuzhiyun */
ql_get_seg_count(struct ql3_adapter * qdev,unsigned short frags)2264*4882a593Smuzhiyun static int ql_get_seg_count(struct ql3_adapter *qdev, unsigned short frags)
2265*4882a593Smuzhiyun {
2266*4882a593Smuzhiyun if (qdev->device_id == QL3022_DEVICE_ID)
2267*4882a593Smuzhiyun return 1;
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun if (frags <= 2)
2270*4882a593Smuzhiyun return frags + 1;
2271*4882a593Smuzhiyun else if (frags <= 6)
2272*4882a593Smuzhiyun return frags + 2;
2273*4882a593Smuzhiyun else if (frags <= 10)
2274*4882a593Smuzhiyun return frags + 3;
2275*4882a593Smuzhiyun else if (frags <= 14)
2276*4882a593Smuzhiyun return frags + 4;
2277*4882a593Smuzhiyun else if (frags <= 18)
2278*4882a593Smuzhiyun return frags + 5;
2279*4882a593Smuzhiyun return -1;
2280*4882a593Smuzhiyun }
2281*4882a593Smuzhiyun
ql_hw_csum_setup(const struct sk_buff * skb,struct ob_mac_iocb_req * mac_iocb_ptr)2282*4882a593Smuzhiyun static void ql_hw_csum_setup(const struct sk_buff *skb,
2283*4882a593Smuzhiyun struct ob_mac_iocb_req *mac_iocb_ptr)
2284*4882a593Smuzhiyun {
2285*4882a593Smuzhiyun const struct iphdr *ip = ip_hdr(skb);
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun mac_iocb_ptr->ip_hdr_off = skb_network_offset(skb);
2288*4882a593Smuzhiyun mac_iocb_ptr->ip_hdr_len = ip->ihl;
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun if (ip->protocol == IPPROTO_TCP) {
2291*4882a593Smuzhiyun mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_TC |
2292*4882a593Smuzhiyun OB_3032MAC_IOCB_REQ_IC;
2293*4882a593Smuzhiyun } else {
2294*4882a593Smuzhiyun mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_UC |
2295*4882a593Smuzhiyun OB_3032MAC_IOCB_REQ_IC;
2296*4882a593Smuzhiyun }
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun }
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun /*
2301*4882a593Smuzhiyun * Map the buffers for this transmit.
2302*4882a593Smuzhiyun * This will return NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
2303*4882a593Smuzhiyun */
ql_send_map(struct ql3_adapter * qdev,struct ob_mac_iocb_req * mac_iocb_ptr,struct ql_tx_buf_cb * tx_cb,struct sk_buff * skb)2304*4882a593Smuzhiyun static int ql_send_map(struct ql3_adapter *qdev,
2305*4882a593Smuzhiyun struct ob_mac_iocb_req *mac_iocb_ptr,
2306*4882a593Smuzhiyun struct ql_tx_buf_cb *tx_cb,
2307*4882a593Smuzhiyun struct sk_buff *skb)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun struct oal *oal;
2310*4882a593Smuzhiyun struct oal_entry *oal_entry;
2311*4882a593Smuzhiyun int len = skb_headlen(skb);
2312*4882a593Smuzhiyun dma_addr_t map;
2313*4882a593Smuzhiyun int err;
2314*4882a593Smuzhiyun int completed_segs, i;
2315*4882a593Smuzhiyun int seg_cnt, seg = 0;
2316*4882a593Smuzhiyun int frag_cnt = (int)skb_shinfo(skb)->nr_frags;
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun seg_cnt = tx_cb->seg_count;
2319*4882a593Smuzhiyun /*
2320*4882a593Smuzhiyun * Map the skb buffer first.
2321*4882a593Smuzhiyun */
2322*4882a593Smuzhiyun map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun err = pci_dma_mapping_error(qdev->pdev, map);
2325*4882a593Smuzhiyun if (err) {
2326*4882a593Smuzhiyun netdev_err(qdev->ndev, "PCI mapping failed with error: %d\n",
2327*4882a593Smuzhiyun err);
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun return NETDEV_TX_BUSY;
2330*4882a593Smuzhiyun }
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
2333*4882a593Smuzhiyun oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2334*4882a593Smuzhiyun oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2335*4882a593Smuzhiyun oal_entry->len = cpu_to_le32(len);
2336*4882a593Smuzhiyun dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2337*4882a593Smuzhiyun dma_unmap_len_set(&tx_cb->map[seg], maplen, len);
2338*4882a593Smuzhiyun seg++;
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun if (seg_cnt == 1) {
2341*4882a593Smuzhiyun /* Terminate the last segment. */
2342*4882a593Smuzhiyun oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
2343*4882a593Smuzhiyun return NETDEV_TX_OK;
2344*4882a593Smuzhiyun }
2345*4882a593Smuzhiyun oal = tx_cb->oal;
2346*4882a593Smuzhiyun for (completed_segs = 0;
2347*4882a593Smuzhiyun completed_segs < frag_cnt;
2348*4882a593Smuzhiyun completed_segs++, seg++) {
2349*4882a593Smuzhiyun skb_frag_t *frag = &skb_shinfo(skb)->frags[completed_segs];
2350*4882a593Smuzhiyun oal_entry++;
2351*4882a593Smuzhiyun /*
2352*4882a593Smuzhiyun * Check for continuation requirements.
2353*4882a593Smuzhiyun * It's strange but necessary.
2354*4882a593Smuzhiyun * Continuation entry points to outbound address list.
2355*4882a593Smuzhiyun */
2356*4882a593Smuzhiyun if ((seg == 2 && seg_cnt > 3) ||
2357*4882a593Smuzhiyun (seg == 7 && seg_cnt > 8) ||
2358*4882a593Smuzhiyun (seg == 12 && seg_cnt > 13) ||
2359*4882a593Smuzhiyun (seg == 17 && seg_cnt > 18)) {
2360*4882a593Smuzhiyun map = pci_map_single(qdev->pdev, oal,
2361*4882a593Smuzhiyun sizeof(struct oal),
2362*4882a593Smuzhiyun PCI_DMA_TODEVICE);
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun err = pci_dma_mapping_error(qdev->pdev, map);
2365*4882a593Smuzhiyun if (err) {
2366*4882a593Smuzhiyun netdev_err(qdev->ndev,
2367*4882a593Smuzhiyun "PCI mapping outbound address list with error: %d\n",
2368*4882a593Smuzhiyun err);
2369*4882a593Smuzhiyun goto map_error;
2370*4882a593Smuzhiyun }
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2373*4882a593Smuzhiyun oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2374*4882a593Smuzhiyun oal_entry->len = cpu_to_le32(sizeof(struct oal) |
2375*4882a593Smuzhiyun OAL_CONT_ENTRY);
2376*4882a593Smuzhiyun dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2377*4882a593Smuzhiyun dma_unmap_len_set(&tx_cb->map[seg], maplen,
2378*4882a593Smuzhiyun sizeof(struct oal));
2379*4882a593Smuzhiyun oal_entry = (struct oal_entry *)oal;
2380*4882a593Smuzhiyun oal++;
2381*4882a593Smuzhiyun seg++;
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun map = skb_frag_dma_map(&qdev->pdev->dev, frag, 0, skb_frag_size(frag),
2385*4882a593Smuzhiyun DMA_TO_DEVICE);
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun err = dma_mapping_error(&qdev->pdev->dev, map);
2388*4882a593Smuzhiyun if (err) {
2389*4882a593Smuzhiyun netdev_err(qdev->ndev,
2390*4882a593Smuzhiyun "PCI mapping frags failed with error: %d\n",
2391*4882a593Smuzhiyun err);
2392*4882a593Smuzhiyun goto map_error;
2393*4882a593Smuzhiyun }
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2396*4882a593Smuzhiyun oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2397*4882a593Smuzhiyun oal_entry->len = cpu_to_le32(skb_frag_size(frag));
2398*4882a593Smuzhiyun dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2399*4882a593Smuzhiyun dma_unmap_len_set(&tx_cb->map[seg], maplen, skb_frag_size(frag));
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun /* Terminate the last segment. */
2402*4882a593Smuzhiyun oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
2403*4882a593Smuzhiyun return NETDEV_TX_OK;
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun map_error:
2406*4882a593Smuzhiyun /* A PCI mapping failed and now we will need to back out
2407*4882a593Smuzhiyun * We need to traverse through the oal's and associated pages which
2408*4882a593Smuzhiyun * have been mapped and now we must unmap them to clean up properly
2409*4882a593Smuzhiyun */
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun seg = 1;
2412*4882a593Smuzhiyun oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
2413*4882a593Smuzhiyun oal = tx_cb->oal;
2414*4882a593Smuzhiyun for (i = 0; i < completed_segs; i++, seg++) {
2415*4882a593Smuzhiyun oal_entry++;
2416*4882a593Smuzhiyun
2417*4882a593Smuzhiyun /*
2418*4882a593Smuzhiyun * Check for continuation requirements.
2419*4882a593Smuzhiyun * It's strange but necessary.
2420*4882a593Smuzhiyun */
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun if ((seg == 2 && seg_cnt > 3) ||
2423*4882a593Smuzhiyun (seg == 7 && seg_cnt > 8) ||
2424*4882a593Smuzhiyun (seg == 12 && seg_cnt > 13) ||
2425*4882a593Smuzhiyun (seg == 17 && seg_cnt > 18)) {
2426*4882a593Smuzhiyun pci_unmap_single(qdev->pdev,
2427*4882a593Smuzhiyun dma_unmap_addr(&tx_cb->map[seg], mapaddr),
2428*4882a593Smuzhiyun dma_unmap_len(&tx_cb->map[seg], maplen),
2429*4882a593Smuzhiyun PCI_DMA_TODEVICE);
2430*4882a593Smuzhiyun oal++;
2431*4882a593Smuzhiyun seg++;
2432*4882a593Smuzhiyun }
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun pci_unmap_page(qdev->pdev,
2435*4882a593Smuzhiyun dma_unmap_addr(&tx_cb->map[seg], mapaddr),
2436*4882a593Smuzhiyun dma_unmap_len(&tx_cb->map[seg], maplen),
2437*4882a593Smuzhiyun PCI_DMA_TODEVICE);
2438*4882a593Smuzhiyun }
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun pci_unmap_single(qdev->pdev,
2441*4882a593Smuzhiyun dma_unmap_addr(&tx_cb->map[0], mapaddr),
2442*4882a593Smuzhiyun dma_unmap_addr(&tx_cb->map[0], maplen),
2443*4882a593Smuzhiyun PCI_DMA_TODEVICE);
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun return NETDEV_TX_BUSY;
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun }
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun /*
2450*4882a593Smuzhiyun * The difference between 3022 and 3032 sends:
2451*4882a593Smuzhiyun * 3022 only supports a simple single segment transmission.
2452*4882a593Smuzhiyun * 3032 supports checksumming and scatter/gather lists (fragments).
2453*4882a593Smuzhiyun * The 3032 supports sglists by using the 3 addr/len pairs (ALP)
2454*4882a593Smuzhiyun * in the IOCB plus a chain of outbound address lists (OAL) that
2455*4882a593Smuzhiyun * each contain 5 ALPs. The last ALP of the IOCB (3rd) or OAL (5th)
2456*4882a593Smuzhiyun * will be used to point to an OAL when more ALP entries are required.
2457*4882a593Smuzhiyun * The IOCB is always the top of the chain followed by one or more
2458*4882a593Smuzhiyun * OALs (when necessary).
2459*4882a593Smuzhiyun */
ql3xxx_send(struct sk_buff * skb,struct net_device * ndev)2460*4882a593Smuzhiyun static netdev_tx_t ql3xxx_send(struct sk_buff *skb,
2461*4882a593Smuzhiyun struct net_device *ndev)
2462*4882a593Smuzhiyun {
2463*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
2464*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
2465*4882a593Smuzhiyun qdev->mem_map_registers;
2466*4882a593Smuzhiyun struct ql_tx_buf_cb *tx_cb;
2467*4882a593Smuzhiyun u32 tot_len = skb->len;
2468*4882a593Smuzhiyun struct ob_mac_iocb_req *mac_iocb_ptr;
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun if (unlikely(atomic_read(&qdev->tx_count) < 2))
2471*4882a593Smuzhiyun return NETDEV_TX_BUSY;
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun tx_cb = &qdev->tx_buf[qdev->req_producer_index];
2474*4882a593Smuzhiyun tx_cb->seg_count = ql_get_seg_count(qdev,
2475*4882a593Smuzhiyun skb_shinfo(skb)->nr_frags);
2476*4882a593Smuzhiyun if (tx_cb->seg_count == -1) {
2477*4882a593Smuzhiyun netdev_err(ndev, "%s: invalid segment count!\n", __func__);
2478*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2479*4882a593Smuzhiyun return NETDEV_TX_OK;
2480*4882a593Smuzhiyun }
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun mac_iocb_ptr = tx_cb->queue_entry;
2483*4882a593Smuzhiyun memset((void *)mac_iocb_ptr, 0, sizeof(struct ob_mac_iocb_req));
2484*4882a593Smuzhiyun mac_iocb_ptr->opcode = qdev->mac_ob_opcode;
2485*4882a593Smuzhiyun mac_iocb_ptr->flags = OB_MAC_IOCB_REQ_X;
2486*4882a593Smuzhiyun mac_iocb_ptr->flags |= qdev->mb_bit_mask;
2487*4882a593Smuzhiyun mac_iocb_ptr->transaction_id = qdev->req_producer_index;
2488*4882a593Smuzhiyun mac_iocb_ptr->data_len = cpu_to_le16((u16) tot_len);
2489*4882a593Smuzhiyun tx_cb->skb = skb;
2490*4882a593Smuzhiyun if (qdev->device_id == QL3032_DEVICE_ID &&
2491*4882a593Smuzhiyun skb->ip_summed == CHECKSUM_PARTIAL)
2492*4882a593Smuzhiyun ql_hw_csum_setup(skb, mac_iocb_ptr);
2493*4882a593Smuzhiyun
2494*4882a593Smuzhiyun if (ql_send_map(qdev, mac_iocb_ptr, tx_cb, skb) != NETDEV_TX_OK) {
2495*4882a593Smuzhiyun netdev_err(ndev, "%s: Could not map the segments!\n", __func__);
2496*4882a593Smuzhiyun return NETDEV_TX_BUSY;
2497*4882a593Smuzhiyun }
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun wmb();
2500*4882a593Smuzhiyun qdev->req_producer_index++;
2501*4882a593Smuzhiyun if (qdev->req_producer_index == NUM_REQ_Q_ENTRIES)
2502*4882a593Smuzhiyun qdev->req_producer_index = 0;
2503*4882a593Smuzhiyun wmb();
2504*4882a593Smuzhiyun ql_write_common_reg_l(qdev,
2505*4882a593Smuzhiyun &port_regs->CommonRegs.reqQProducerIndex,
2506*4882a593Smuzhiyun qdev->req_producer_index);
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun netif_printk(qdev, tx_queued, KERN_DEBUG, ndev,
2509*4882a593Smuzhiyun "tx queued, slot %d, len %d\n",
2510*4882a593Smuzhiyun qdev->req_producer_index, skb->len);
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun atomic_dec(&qdev->tx_count);
2513*4882a593Smuzhiyun return NETDEV_TX_OK;
2514*4882a593Smuzhiyun }
2515*4882a593Smuzhiyun
ql_alloc_net_req_rsp_queues(struct ql3_adapter * qdev)2516*4882a593Smuzhiyun static int ql_alloc_net_req_rsp_queues(struct ql3_adapter *qdev)
2517*4882a593Smuzhiyun {
2518*4882a593Smuzhiyun qdev->req_q_size =
2519*4882a593Smuzhiyun (u32) (NUM_REQ_Q_ENTRIES * sizeof(struct ob_mac_iocb_req));
2520*4882a593Smuzhiyun
2521*4882a593Smuzhiyun qdev->rsp_q_size = NUM_RSP_Q_ENTRIES * sizeof(struct net_rsp_iocb);
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun /* The barrier is required to ensure request and response queue
2524*4882a593Smuzhiyun * addr writes to the registers.
2525*4882a593Smuzhiyun */
2526*4882a593Smuzhiyun wmb();
2527*4882a593Smuzhiyun
2528*4882a593Smuzhiyun qdev->req_q_virt_addr =
2529*4882a593Smuzhiyun pci_alloc_consistent(qdev->pdev,
2530*4882a593Smuzhiyun (size_t) qdev->req_q_size,
2531*4882a593Smuzhiyun &qdev->req_q_phy_addr);
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun if ((qdev->req_q_virt_addr == NULL) ||
2534*4882a593Smuzhiyun LS_64BITS(qdev->req_q_phy_addr) & (qdev->req_q_size - 1)) {
2535*4882a593Smuzhiyun netdev_err(qdev->ndev, "reqQ failed\n");
2536*4882a593Smuzhiyun return -ENOMEM;
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun qdev->rsp_q_virt_addr =
2540*4882a593Smuzhiyun pci_alloc_consistent(qdev->pdev,
2541*4882a593Smuzhiyun (size_t) qdev->rsp_q_size,
2542*4882a593Smuzhiyun &qdev->rsp_q_phy_addr);
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun if ((qdev->rsp_q_virt_addr == NULL) ||
2545*4882a593Smuzhiyun LS_64BITS(qdev->rsp_q_phy_addr) & (qdev->rsp_q_size - 1)) {
2546*4882a593Smuzhiyun netdev_err(qdev->ndev, "rspQ allocation failed\n");
2547*4882a593Smuzhiyun pci_free_consistent(qdev->pdev, (size_t) qdev->req_q_size,
2548*4882a593Smuzhiyun qdev->req_q_virt_addr,
2549*4882a593Smuzhiyun qdev->req_q_phy_addr);
2550*4882a593Smuzhiyun return -ENOMEM;
2551*4882a593Smuzhiyun }
2552*4882a593Smuzhiyun
2553*4882a593Smuzhiyun set_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags);
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun return 0;
2556*4882a593Smuzhiyun }
2557*4882a593Smuzhiyun
ql_free_net_req_rsp_queues(struct ql3_adapter * qdev)2558*4882a593Smuzhiyun static void ql_free_net_req_rsp_queues(struct ql3_adapter *qdev)
2559*4882a593Smuzhiyun {
2560*4882a593Smuzhiyun if (!test_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags)) {
2561*4882a593Smuzhiyun netdev_info(qdev->ndev, "Already done\n");
2562*4882a593Smuzhiyun return;
2563*4882a593Smuzhiyun }
2564*4882a593Smuzhiyun
2565*4882a593Smuzhiyun pci_free_consistent(qdev->pdev,
2566*4882a593Smuzhiyun qdev->req_q_size,
2567*4882a593Smuzhiyun qdev->req_q_virt_addr, qdev->req_q_phy_addr);
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun qdev->req_q_virt_addr = NULL;
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun pci_free_consistent(qdev->pdev,
2572*4882a593Smuzhiyun qdev->rsp_q_size,
2573*4882a593Smuzhiyun qdev->rsp_q_virt_addr, qdev->rsp_q_phy_addr);
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun qdev->rsp_q_virt_addr = NULL;
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun clear_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags);
2578*4882a593Smuzhiyun }
2579*4882a593Smuzhiyun
ql_alloc_buffer_queues(struct ql3_adapter * qdev)2580*4882a593Smuzhiyun static int ql_alloc_buffer_queues(struct ql3_adapter *qdev)
2581*4882a593Smuzhiyun {
2582*4882a593Smuzhiyun /* Create Large Buffer Queue */
2583*4882a593Smuzhiyun qdev->lrg_buf_q_size =
2584*4882a593Smuzhiyun qdev->num_lbufq_entries * sizeof(struct lrg_buf_q_entry);
2585*4882a593Smuzhiyun if (qdev->lrg_buf_q_size < PAGE_SIZE)
2586*4882a593Smuzhiyun qdev->lrg_buf_q_alloc_size = PAGE_SIZE;
2587*4882a593Smuzhiyun else
2588*4882a593Smuzhiyun qdev->lrg_buf_q_alloc_size = qdev->lrg_buf_q_size * 2;
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun qdev->lrg_buf = kmalloc_array(qdev->num_large_buffers,
2591*4882a593Smuzhiyun sizeof(struct ql_rcv_buf_cb),
2592*4882a593Smuzhiyun GFP_KERNEL);
2593*4882a593Smuzhiyun if (qdev->lrg_buf == NULL)
2594*4882a593Smuzhiyun return -ENOMEM;
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun qdev->lrg_buf_q_alloc_virt_addr =
2597*4882a593Smuzhiyun pci_alloc_consistent(qdev->pdev,
2598*4882a593Smuzhiyun qdev->lrg_buf_q_alloc_size,
2599*4882a593Smuzhiyun &qdev->lrg_buf_q_alloc_phy_addr);
2600*4882a593Smuzhiyun
2601*4882a593Smuzhiyun if (qdev->lrg_buf_q_alloc_virt_addr == NULL) {
2602*4882a593Smuzhiyun netdev_err(qdev->ndev, "lBufQ failed\n");
2603*4882a593Smuzhiyun return -ENOMEM;
2604*4882a593Smuzhiyun }
2605*4882a593Smuzhiyun qdev->lrg_buf_q_virt_addr = qdev->lrg_buf_q_alloc_virt_addr;
2606*4882a593Smuzhiyun qdev->lrg_buf_q_phy_addr = qdev->lrg_buf_q_alloc_phy_addr;
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun /* Create Small Buffer Queue */
2609*4882a593Smuzhiyun qdev->small_buf_q_size =
2610*4882a593Smuzhiyun NUM_SBUFQ_ENTRIES * sizeof(struct lrg_buf_q_entry);
2611*4882a593Smuzhiyun if (qdev->small_buf_q_size < PAGE_SIZE)
2612*4882a593Smuzhiyun qdev->small_buf_q_alloc_size = PAGE_SIZE;
2613*4882a593Smuzhiyun else
2614*4882a593Smuzhiyun qdev->small_buf_q_alloc_size = qdev->small_buf_q_size * 2;
2615*4882a593Smuzhiyun
2616*4882a593Smuzhiyun qdev->small_buf_q_alloc_virt_addr =
2617*4882a593Smuzhiyun pci_alloc_consistent(qdev->pdev,
2618*4882a593Smuzhiyun qdev->small_buf_q_alloc_size,
2619*4882a593Smuzhiyun &qdev->small_buf_q_alloc_phy_addr);
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun if (qdev->small_buf_q_alloc_virt_addr == NULL) {
2622*4882a593Smuzhiyun netdev_err(qdev->ndev, "Small Buffer Queue allocation failed\n");
2623*4882a593Smuzhiyun pci_free_consistent(qdev->pdev, qdev->lrg_buf_q_alloc_size,
2624*4882a593Smuzhiyun qdev->lrg_buf_q_alloc_virt_addr,
2625*4882a593Smuzhiyun qdev->lrg_buf_q_alloc_phy_addr);
2626*4882a593Smuzhiyun return -ENOMEM;
2627*4882a593Smuzhiyun }
2628*4882a593Smuzhiyun
2629*4882a593Smuzhiyun qdev->small_buf_q_virt_addr = qdev->small_buf_q_alloc_virt_addr;
2630*4882a593Smuzhiyun qdev->small_buf_q_phy_addr = qdev->small_buf_q_alloc_phy_addr;
2631*4882a593Smuzhiyun set_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags);
2632*4882a593Smuzhiyun return 0;
2633*4882a593Smuzhiyun }
2634*4882a593Smuzhiyun
ql_free_buffer_queues(struct ql3_adapter * qdev)2635*4882a593Smuzhiyun static void ql_free_buffer_queues(struct ql3_adapter *qdev)
2636*4882a593Smuzhiyun {
2637*4882a593Smuzhiyun if (!test_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags)) {
2638*4882a593Smuzhiyun netdev_info(qdev->ndev, "Already done\n");
2639*4882a593Smuzhiyun return;
2640*4882a593Smuzhiyun }
2641*4882a593Smuzhiyun kfree(qdev->lrg_buf);
2642*4882a593Smuzhiyun pci_free_consistent(qdev->pdev,
2643*4882a593Smuzhiyun qdev->lrg_buf_q_alloc_size,
2644*4882a593Smuzhiyun qdev->lrg_buf_q_alloc_virt_addr,
2645*4882a593Smuzhiyun qdev->lrg_buf_q_alloc_phy_addr);
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun qdev->lrg_buf_q_virt_addr = NULL;
2648*4882a593Smuzhiyun
2649*4882a593Smuzhiyun pci_free_consistent(qdev->pdev,
2650*4882a593Smuzhiyun qdev->small_buf_q_alloc_size,
2651*4882a593Smuzhiyun qdev->small_buf_q_alloc_virt_addr,
2652*4882a593Smuzhiyun qdev->small_buf_q_alloc_phy_addr);
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun qdev->small_buf_q_virt_addr = NULL;
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun clear_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags);
2657*4882a593Smuzhiyun }
2658*4882a593Smuzhiyun
ql_alloc_small_buffers(struct ql3_adapter * qdev)2659*4882a593Smuzhiyun static int ql_alloc_small_buffers(struct ql3_adapter *qdev)
2660*4882a593Smuzhiyun {
2661*4882a593Smuzhiyun int i;
2662*4882a593Smuzhiyun struct bufq_addr_element *small_buf_q_entry;
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun /* Currently we allocate on one of memory and use it for smallbuffers */
2665*4882a593Smuzhiyun qdev->small_buf_total_size =
2666*4882a593Smuzhiyun (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES *
2667*4882a593Smuzhiyun QL_SMALL_BUFFER_SIZE);
2668*4882a593Smuzhiyun
2669*4882a593Smuzhiyun qdev->small_buf_virt_addr =
2670*4882a593Smuzhiyun pci_alloc_consistent(qdev->pdev,
2671*4882a593Smuzhiyun qdev->small_buf_total_size,
2672*4882a593Smuzhiyun &qdev->small_buf_phy_addr);
2673*4882a593Smuzhiyun
2674*4882a593Smuzhiyun if (qdev->small_buf_virt_addr == NULL) {
2675*4882a593Smuzhiyun netdev_err(qdev->ndev, "Failed to get small buffer memory\n");
2676*4882a593Smuzhiyun return -ENOMEM;
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun qdev->small_buf_phy_addr_low = LS_64BITS(qdev->small_buf_phy_addr);
2680*4882a593Smuzhiyun qdev->small_buf_phy_addr_high = MS_64BITS(qdev->small_buf_phy_addr);
2681*4882a593Smuzhiyun
2682*4882a593Smuzhiyun small_buf_q_entry = qdev->small_buf_q_virt_addr;
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun /* Initialize the small buffer queue. */
2685*4882a593Smuzhiyun for (i = 0; i < (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES); i++) {
2686*4882a593Smuzhiyun small_buf_q_entry->addr_high =
2687*4882a593Smuzhiyun cpu_to_le32(qdev->small_buf_phy_addr_high);
2688*4882a593Smuzhiyun small_buf_q_entry->addr_low =
2689*4882a593Smuzhiyun cpu_to_le32(qdev->small_buf_phy_addr_low +
2690*4882a593Smuzhiyun (i * QL_SMALL_BUFFER_SIZE));
2691*4882a593Smuzhiyun small_buf_q_entry++;
2692*4882a593Smuzhiyun }
2693*4882a593Smuzhiyun qdev->small_buf_index = 0;
2694*4882a593Smuzhiyun set_bit(QL_ALLOC_SMALL_BUF_DONE, &qdev->flags);
2695*4882a593Smuzhiyun return 0;
2696*4882a593Smuzhiyun }
2697*4882a593Smuzhiyun
ql_free_small_buffers(struct ql3_adapter * qdev)2698*4882a593Smuzhiyun static void ql_free_small_buffers(struct ql3_adapter *qdev)
2699*4882a593Smuzhiyun {
2700*4882a593Smuzhiyun if (!test_bit(QL_ALLOC_SMALL_BUF_DONE, &qdev->flags)) {
2701*4882a593Smuzhiyun netdev_info(qdev->ndev, "Already done\n");
2702*4882a593Smuzhiyun return;
2703*4882a593Smuzhiyun }
2704*4882a593Smuzhiyun if (qdev->small_buf_virt_addr != NULL) {
2705*4882a593Smuzhiyun pci_free_consistent(qdev->pdev,
2706*4882a593Smuzhiyun qdev->small_buf_total_size,
2707*4882a593Smuzhiyun qdev->small_buf_virt_addr,
2708*4882a593Smuzhiyun qdev->small_buf_phy_addr);
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun qdev->small_buf_virt_addr = NULL;
2711*4882a593Smuzhiyun }
2712*4882a593Smuzhiyun }
2713*4882a593Smuzhiyun
ql_free_large_buffers(struct ql3_adapter * qdev)2714*4882a593Smuzhiyun static void ql_free_large_buffers(struct ql3_adapter *qdev)
2715*4882a593Smuzhiyun {
2716*4882a593Smuzhiyun int i = 0;
2717*4882a593Smuzhiyun struct ql_rcv_buf_cb *lrg_buf_cb;
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun for (i = 0; i < qdev->num_large_buffers; i++) {
2720*4882a593Smuzhiyun lrg_buf_cb = &qdev->lrg_buf[i];
2721*4882a593Smuzhiyun if (lrg_buf_cb->skb) {
2722*4882a593Smuzhiyun dev_kfree_skb(lrg_buf_cb->skb);
2723*4882a593Smuzhiyun pci_unmap_single(qdev->pdev,
2724*4882a593Smuzhiyun dma_unmap_addr(lrg_buf_cb, mapaddr),
2725*4882a593Smuzhiyun dma_unmap_len(lrg_buf_cb, maplen),
2726*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
2727*4882a593Smuzhiyun memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
2728*4882a593Smuzhiyun } else {
2729*4882a593Smuzhiyun break;
2730*4882a593Smuzhiyun }
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun }
2733*4882a593Smuzhiyun
ql_init_large_buffers(struct ql3_adapter * qdev)2734*4882a593Smuzhiyun static void ql_init_large_buffers(struct ql3_adapter *qdev)
2735*4882a593Smuzhiyun {
2736*4882a593Smuzhiyun int i;
2737*4882a593Smuzhiyun struct ql_rcv_buf_cb *lrg_buf_cb;
2738*4882a593Smuzhiyun struct bufq_addr_element *buf_addr_ele = qdev->lrg_buf_q_virt_addr;
2739*4882a593Smuzhiyun
2740*4882a593Smuzhiyun for (i = 0; i < qdev->num_large_buffers; i++) {
2741*4882a593Smuzhiyun lrg_buf_cb = &qdev->lrg_buf[i];
2742*4882a593Smuzhiyun buf_addr_ele->addr_high = lrg_buf_cb->buf_phy_addr_high;
2743*4882a593Smuzhiyun buf_addr_ele->addr_low = lrg_buf_cb->buf_phy_addr_low;
2744*4882a593Smuzhiyun buf_addr_ele++;
2745*4882a593Smuzhiyun }
2746*4882a593Smuzhiyun qdev->lrg_buf_index = 0;
2747*4882a593Smuzhiyun qdev->lrg_buf_skb_check = 0;
2748*4882a593Smuzhiyun }
2749*4882a593Smuzhiyun
ql_alloc_large_buffers(struct ql3_adapter * qdev)2750*4882a593Smuzhiyun static int ql_alloc_large_buffers(struct ql3_adapter *qdev)
2751*4882a593Smuzhiyun {
2752*4882a593Smuzhiyun int i;
2753*4882a593Smuzhiyun struct ql_rcv_buf_cb *lrg_buf_cb;
2754*4882a593Smuzhiyun struct sk_buff *skb;
2755*4882a593Smuzhiyun dma_addr_t map;
2756*4882a593Smuzhiyun int err;
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun for (i = 0; i < qdev->num_large_buffers; i++) {
2759*4882a593Smuzhiyun lrg_buf_cb = &qdev->lrg_buf[i];
2760*4882a593Smuzhiyun memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun skb = netdev_alloc_skb(qdev->ndev,
2763*4882a593Smuzhiyun qdev->lrg_buffer_len);
2764*4882a593Smuzhiyun if (unlikely(!skb)) {
2765*4882a593Smuzhiyun /* Better luck next round */
2766*4882a593Smuzhiyun netdev_err(qdev->ndev,
2767*4882a593Smuzhiyun "large buff alloc failed for %d bytes at index %d\n",
2768*4882a593Smuzhiyun qdev->lrg_buffer_len * 2, i);
2769*4882a593Smuzhiyun ql_free_large_buffers(qdev);
2770*4882a593Smuzhiyun return -ENOMEM;
2771*4882a593Smuzhiyun } else {
2772*4882a593Smuzhiyun lrg_buf_cb->index = i;
2773*4882a593Smuzhiyun /*
2774*4882a593Smuzhiyun * We save some space to copy the ethhdr from first
2775*4882a593Smuzhiyun * buffer
2776*4882a593Smuzhiyun */
2777*4882a593Smuzhiyun skb_reserve(skb, QL_HEADER_SPACE);
2778*4882a593Smuzhiyun map = pci_map_single(qdev->pdev,
2779*4882a593Smuzhiyun skb->data,
2780*4882a593Smuzhiyun qdev->lrg_buffer_len -
2781*4882a593Smuzhiyun QL_HEADER_SPACE,
2782*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
2783*4882a593Smuzhiyun
2784*4882a593Smuzhiyun err = pci_dma_mapping_error(qdev->pdev, map);
2785*4882a593Smuzhiyun if (err) {
2786*4882a593Smuzhiyun netdev_err(qdev->ndev,
2787*4882a593Smuzhiyun "PCI mapping failed with error: %d\n",
2788*4882a593Smuzhiyun err);
2789*4882a593Smuzhiyun dev_kfree_skb_irq(skb);
2790*4882a593Smuzhiyun ql_free_large_buffers(qdev);
2791*4882a593Smuzhiyun return -ENOMEM;
2792*4882a593Smuzhiyun }
2793*4882a593Smuzhiyun
2794*4882a593Smuzhiyun lrg_buf_cb->skb = skb;
2795*4882a593Smuzhiyun dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
2796*4882a593Smuzhiyun dma_unmap_len_set(lrg_buf_cb, maplen,
2797*4882a593Smuzhiyun qdev->lrg_buffer_len -
2798*4882a593Smuzhiyun QL_HEADER_SPACE);
2799*4882a593Smuzhiyun lrg_buf_cb->buf_phy_addr_low =
2800*4882a593Smuzhiyun cpu_to_le32(LS_64BITS(map));
2801*4882a593Smuzhiyun lrg_buf_cb->buf_phy_addr_high =
2802*4882a593Smuzhiyun cpu_to_le32(MS_64BITS(map));
2803*4882a593Smuzhiyun }
2804*4882a593Smuzhiyun }
2805*4882a593Smuzhiyun return 0;
2806*4882a593Smuzhiyun }
2807*4882a593Smuzhiyun
ql_free_send_free_list(struct ql3_adapter * qdev)2808*4882a593Smuzhiyun static void ql_free_send_free_list(struct ql3_adapter *qdev)
2809*4882a593Smuzhiyun {
2810*4882a593Smuzhiyun struct ql_tx_buf_cb *tx_cb;
2811*4882a593Smuzhiyun int i;
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun tx_cb = &qdev->tx_buf[0];
2814*4882a593Smuzhiyun for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
2815*4882a593Smuzhiyun kfree(tx_cb->oal);
2816*4882a593Smuzhiyun tx_cb->oal = NULL;
2817*4882a593Smuzhiyun tx_cb++;
2818*4882a593Smuzhiyun }
2819*4882a593Smuzhiyun }
2820*4882a593Smuzhiyun
ql_create_send_free_list(struct ql3_adapter * qdev)2821*4882a593Smuzhiyun static int ql_create_send_free_list(struct ql3_adapter *qdev)
2822*4882a593Smuzhiyun {
2823*4882a593Smuzhiyun struct ql_tx_buf_cb *tx_cb;
2824*4882a593Smuzhiyun int i;
2825*4882a593Smuzhiyun struct ob_mac_iocb_req *req_q_curr = qdev->req_q_virt_addr;
2826*4882a593Smuzhiyun
2827*4882a593Smuzhiyun /* Create free list of transmit buffers */
2828*4882a593Smuzhiyun for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun tx_cb = &qdev->tx_buf[i];
2831*4882a593Smuzhiyun tx_cb->skb = NULL;
2832*4882a593Smuzhiyun tx_cb->queue_entry = req_q_curr;
2833*4882a593Smuzhiyun req_q_curr++;
2834*4882a593Smuzhiyun tx_cb->oal = kmalloc(512, GFP_KERNEL);
2835*4882a593Smuzhiyun if (tx_cb->oal == NULL)
2836*4882a593Smuzhiyun return -ENOMEM;
2837*4882a593Smuzhiyun }
2838*4882a593Smuzhiyun return 0;
2839*4882a593Smuzhiyun }
2840*4882a593Smuzhiyun
ql_alloc_mem_resources(struct ql3_adapter * qdev)2841*4882a593Smuzhiyun static int ql_alloc_mem_resources(struct ql3_adapter *qdev)
2842*4882a593Smuzhiyun {
2843*4882a593Smuzhiyun if (qdev->ndev->mtu == NORMAL_MTU_SIZE) {
2844*4882a593Smuzhiyun qdev->num_lbufq_entries = NUM_LBUFQ_ENTRIES;
2845*4882a593Smuzhiyun qdev->lrg_buffer_len = NORMAL_MTU_SIZE;
2846*4882a593Smuzhiyun } else if (qdev->ndev->mtu == JUMBO_MTU_SIZE) {
2847*4882a593Smuzhiyun /*
2848*4882a593Smuzhiyun * Bigger buffers, so less of them.
2849*4882a593Smuzhiyun */
2850*4882a593Smuzhiyun qdev->num_lbufq_entries = JUMBO_NUM_LBUFQ_ENTRIES;
2851*4882a593Smuzhiyun qdev->lrg_buffer_len = JUMBO_MTU_SIZE;
2852*4882a593Smuzhiyun } else {
2853*4882a593Smuzhiyun netdev_err(qdev->ndev, "Invalid mtu size: %d. Only %d and %d are accepted.\n",
2854*4882a593Smuzhiyun qdev->ndev->mtu, NORMAL_MTU_SIZE, JUMBO_MTU_SIZE);
2855*4882a593Smuzhiyun return -ENOMEM;
2856*4882a593Smuzhiyun }
2857*4882a593Smuzhiyun qdev->num_large_buffers =
2858*4882a593Smuzhiyun qdev->num_lbufq_entries * QL_ADDR_ELE_PER_BUFQ_ENTRY;
2859*4882a593Smuzhiyun qdev->lrg_buffer_len += VLAN_ETH_HLEN + VLAN_ID_LEN + QL_HEADER_SPACE;
2860*4882a593Smuzhiyun qdev->max_frame_size =
2861*4882a593Smuzhiyun (qdev->lrg_buffer_len - QL_HEADER_SPACE) + ETHERNET_CRC_SIZE;
2862*4882a593Smuzhiyun
2863*4882a593Smuzhiyun /*
2864*4882a593Smuzhiyun * First allocate a page of shared memory and use it for shadow
2865*4882a593Smuzhiyun * locations of Network Request Queue Consumer Address Register and
2866*4882a593Smuzhiyun * Network Completion Queue Producer Index Register
2867*4882a593Smuzhiyun */
2868*4882a593Smuzhiyun qdev->shadow_reg_virt_addr =
2869*4882a593Smuzhiyun pci_alloc_consistent(qdev->pdev,
2870*4882a593Smuzhiyun PAGE_SIZE, &qdev->shadow_reg_phy_addr);
2871*4882a593Smuzhiyun
2872*4882a593Smuzhiyun if (qdev->shadow_reg_virt_addr != NULL) {
2873*4882a593Smuzhiyun qdev->preq_consumer_index = qdev->shadow_reg_virt_addr;
2874*4882a593Smuzhiyun qdev->req_consumer_index_phy_addr_high =
2875*4882a593Smuzhiyun MS_64BITS(qdev->shadow_reg_phy_addr);
2876*4882a593Smuzhiyun qdev->req_consumer_index_phy_addr_low =
2877*4882a593Smuzhiyun LS_64BITS(qdev->shadow_reg_phy_addr);
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun qdev->prsp_producer_index =
2880*4882a593Smuzhiyun (__le32 *) (((u8 *) qdev->preq_consumer_index) + 8);
2881*4882a593Smuzhiyun qdev->rsp_producer_index_phy_addr_high =
2882*4882a593Smuzhiyun qdev->req_consumer_index_phy_addr_high;
2883*4882a593Smuzhiyun qdev->rsp_producer_index_phy_addr_low =
2884*4882a593Smuzhiyun qdev->req_consumer_index_phy_addr_low + 8;
2885*4882a593Smuzhiyun } else {
2886*4882a593Smuzhiyun netdev_err(qdev->ndev, "shadowReg Alloc failed\n");
2887*4882a593Smuzhiyun return -ENOMEM;
2888*4882a593Smuzhiyun }
2889*4882a593Smuzhiyun
2890*4882a593Smuzhiyun if (ql_alloc_net_req_rsp_queues(qdev) != 0) {
2891*4882a593Smuzhiyun netdev_err(qdev->ndev, "ql_alloc_net_req_rsp_queues failed\n");
2892*4882a593Smuzhiyun goto err_req_rsp;
2893*4882a593Smuzhiyun }
2894*4882a593Smuzhiyun
2895*4882a593Smuzhiyun if (ql_alloc_buffer_queues(qdev) != 0) {
2896*4882a593Smuzhiyun netdev_err(qdev->ndev, "ql_alloc_buffer_queues failed\n");
2897*4882a593Smuzhiyun goto err_buffer_queues;
2898*4882a593Smuzhiyun }
2899*4882a593Smuzhiyun
2900*4882a593Smuzhiyun if (ql_alloc_small_buffers(qdev) != 0) {
2901*4882a593Smuzhiyun netdev_err(qdev->ndev, "ql_alloc_small_buffers failed\n");
2902*4882a593Smuzhiyun goto err_small_buffers;
2903*4882a593Smuzhiyun }
2904*4882a593Smuzhiyun
2905*4882a593Smuzhiyun if (ql_alloc_large_buffers(qdev) != 0) {
2906*4882a593Smuzhiyun netdev_err(qdev->ndev, "ql_alloc_large_buffers failed\n");
2907*4882a593Smuzhiyun goto err_small_buffers;
2908*4882a593Smuzhiyun }
2909*4882a593Smuzhiyun
2910*4882a593Smuzhiyun /* Initialize the large buffer queue. */
2911*4882a593Smuzhiyun ql_init_large_buffers(qdev);
2912*4882a593Smuzhiyun if (ql_create_send_free_list(qdev))
2913*4882a593Smuzhiyun goto err_free_list;
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun qdev->rsp_current = qdev->rsp_q_virt_addr;
2916*4882a593Smuzhiyun
2917*4882a593Smuzhiyun return 0;
2918*4882a593Smuzhiyun err_free_list:
2919*4882a593Smuzhiyun ql_free_send_free_list(qdev);
2920*4882a593Smuzhiyun err_small_buffers:
2921*4882a593Smuzhiyun ql_free_buffer_queues(qdev);
2922*4882a593Smuzhiyun err_buffer_queues:
2923*4882a593Smuzhiyun ql_free_net_req_rsp_queues(qdev);
2924*4882a593Smuzhiyun err_req_rsp:
2925*4882a593Smuzhiyun pci_free_consistent(qdev->pdev,
2926*4882a593Smuzhiyun PAGE_SIZE,
2927*4882a593Smuzhiyun qdev->shadow_reg_virt_addr,
2928*4882a593Smuzhiyun qdev->shadow_reg_phy_addr);
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun return -ENOMEM;
2931*4882a593Smuzhiyun }
2932*4882a593Smuzhiyun
ql_free_mem_resources(struct ql3_adapter * qdev)2933*4882a593Smuzhiyun static void ql_free_mem_resources(struct ql3_adapter *qdev)
2934*4882a593Smuzhiyun {
2935*4882a593Smuzhiyun ql_free_send_free_list(qdev);
2936*4882a593Smuzhiyun ql_free_large_buffers(qdev);
2937*4882a593Smuzhiyun ql_free_small_buffers(qdev);
2938*4882a593Smuzhiyun ql_free_buffer_queues(qdev);
2939*4882a593Smuzhiyun ql_free_net_req_rsp_queues(qdev);
2940*4882a593Smuzhiyun if (qdev->shadow_reg_virt_addr != NULL) {
2941*4882a593Smuzhiyun pci_free_consistent(qdev->pdev,
2942*4882a593Smuzhiyun PAGE_SIZE,
2943*4882a593Smuzhiyun qdev->shadow_reg_virt_addr,
2944*4882a593Smuzhiyun qdev->shadow_reg_phy_addr);
2945*4882a593Smuzhiyun qdev->shadow_reg_virt_addr = NULL;
2946*4882a593Smuzhiyun }
2947*4882a593Smuzhiyun }
2948*4882a593Smuzhiyun
ql_init_misc_registers(struct ql3_adapter * qdev)2949*4882a593Smuzhiyun static int ql_init_misc_registers(struct ql3_adapter *qdev)
2950*4882a593Smuzhiyun {
2951*4882a593Smuzhiyun struct ql3xxx_local_ram_registers __iomem *local_ram =
2952*4882a593Smuzhiyun (void __iomem *)qdev->mem_map_registers;
2953*4882a593Smuzhiyun
2954*4882a593Smuzhiyun if (ql_sem_spinlock(qdev, QL_DDR_RAM_SEM_MASK,
2955*4882a593Smuzhiyun (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
2956*4882a593Smuzhiyun 2) << 4))
2957*4882a593Smuzhiyun return -1;
2958*4882a593Smuzhiyun
2959*4882a593Smuzhiyun ql_write_page2_reg(qdev,
2960*4882a593Smuzhiyun &local_ram->bufletSize, qdev->nvram_data.bufletSize);
2961*4882a593Smuzhiyun
2962*4882a593Smuzhiyun ql_write_page2_reg(qdev,
2963*4882a593Smuzhiyun &local_ram->maxBufletCount,
2964*4882a593Smuzhiyun qdev->nvram_data.bufletCount);
2965*4882a593Smuzhiyun
2966*4882a593Smuzhiyun ql_write_page2_reg(qdev,
2967*4882a593Smuzhiyun &local_ram->freeBufletThresholdLow,
2968*4882a593Smuzhiyun (qdev->nvram_data.tcpWindowThreshold25 << 16) |
2969*4882a593Smuzhiyun (qdev->nvram_data.tcpWindowThreshold0));
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun ql_write_page2_reg(qdev,
2972*4882a593Smuzhiyun &local_ram->freeBufletThresholdHigh,
2973*4882a593Smuzhiyun qdev->nvram_data.tcpWindowThreshold50);
2974*4882a593Smuzhiyun
2975*4882a593Smuzhiyun ql_write_page2_reg(qdev,
2976*4882a593Smuzhiyun &local_ram->ipHashTableBase,
2977*4882a593Smuzhiyun (qdev->nvram_data.ipHashTableBaseHi << 16) |
2978*4882a593Smuzhiyun qdev->nvram_data.ipHashTableBaseLo);
2979*4882a593Smuzhiyun ql_write_page2_reg(qdev,
2980*4882a593Smuzhiyun &local_ram->ipHashTableCount,
2981*4882a593Smuzhiyun qdev->nvram_data.ipHashTableSize);
2982*4882a593Smuzhiyun ql_write_page2_reg(qdev,
2983*4882a593Smuzhiyun &local_ram->tcpHashTableBase,
2984*4882a593Smuzhiyun (qdev->nvram_data.tcpHashTableBaseHi << 16) |
2985*4882a593Smuzhiyun qdev->nvram_data.tcpHashTableBaseLo);
2986*4882a593Smuzhiyun ql_write_page2_reg(qdev,
2987*4882a593Smuzhiyun &local_ram->tcpHashTableCount,
2988*4882a593Smuzhiyun qdev->nvram_data.tcpHashTableSize);
2989*4882a593Smuzhiyun ql_write_page2_reg(qdev,
2990*4882a593Smuzhiyun &local_ram->ncbBase,
2991*4882a593Smuzhiyun (qdev->nvram_data.ncbTableBaseHi << 16) |
2992*4882a593Smuzhiyun qdev->nvram_data.ncbTableBaseLo);
2993*4882a593Smuzhiyun ql_write_page2_reg(qdev,
2994*4882a593Smuzhiyun &local_ram->maxNcbCount,
2995*4882a593Smuzhiyun qdev->nvram_data.ncbTableSize);
2996*4882a593Smuzhiyun ql_write_page2_reg(qdev,
2997*4882a593Smuzhiyun &local_ram->drbBase,
2998*4882a593Smuzhiyun (qdev->nvram_data.drbTableBaseHi << 16) |
2999*4882a593Smuzhiyun qdev->nvram_data.drbTableBaseLo);
3000*4882a593Smuzhiyun ql_write_page2_reg(qdev,
3001*4882a593Smuzhiyun &local_ram->maxDrbCount,
3002*4882a593Smuzhiyun qdev->nvram_data.drbTableSize);
3003*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_DDR_RAM_SEM_MASK);
3004*4882a593Smuzhiyun return 0;
3005*4882a593Smuzhiyun }
3006*4882a593Smuzhiyun
ql_adapter_initialize(struct ql3_adapter * qdev)3007*4882a593Smuzhiyun static int ql_adapter_initialize(struct ql3_adapter *qdev)
3008*4882a593Smuzhiyun {
3009*4882a593Smuzhiyun u32 value;
3010*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
3011*4882a593Smuzhiyun qdev->mem_map_registers;
3012*4882a593Smuzhiyun __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
3013*4882a593Smuzhiyun struct ql3xxx_host_memory_registers __iomem *hmem_regs =
3014*4882a593Smuzhiyun (void __iomem *)port_regs;
3015*4882a593Smuzhiyun u32 delay = 10;
3016*4882a593Smuzhiyun int status = 0;
3017*4882a593Smuzhiyun
3018*4882a593Smuzhiyun if (ql_mii_setup(qdev))
3019*4882a593Smuzhiyun return -1;
3020*4882a593Smuzhiyun
3021*4882a593Smuzhiyun /* Bring out PHY out of reset */
3022*4882a593Smuzhiyun ql_write_common_reg(qdev, spir,
3023*4882a593Smuzhiyun (ISP_SERIAL_PORT_IF_WE |
3024*4882a593Smuzhiyun (ISP_SERIAL_PORT_IF_WE << 16)));
3025*4882a593Smuzhiyun /* Give the PHY time to come out of reset. */
3026*4882a593Smuzhiyun mdelay(100);
3027*4882a593Smuzhiyun qdev->port_link_state = LS_DOWN;
3028*4882a593Smuzhiyun netif_carrier_off(qdev->ndev);
3029*4882a593Smuzhiyun
3030*4882a593Smuzhiyun /* V2 chip fix for ARS-39168. */
3031*4882a593Smuzhiyun ql_write_common_reg(qdev, spir,
3032*4882a593Smuzhiyun (ISP_SERIAL_PORT_IF_SDE |
3033*4882a593Smuzhiyun (ISP_SERIAL_PORT_IF_SDE << 16)));
3034*4882a593Smuzhiyun
3035*4882a593Smuzhiyun /* Request Queue Registers */
3036*4882a593Smuzhiyun *((u32 *)(qdev->preq_consumer_index)) = 0;
3037*4882a593Smuzhiyun atomic_set(&qdev->tx_count, NUM_REQ_Q_ENTRIES);
3038*4882a593Smuzhiyun qdev->req_producer_index = 0;
3039*4882a593Smuzhiyun
3040*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3041*4882a593Smuzhiyun &hmem_regs->reqConsumerIndexAddrHigh,
3042*4882a593Smuzhiyun qdev->req_consumer_index_phy_addr_high);
3043*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3044*4882a593Smuzhiyun &hmem_regs->reqConsumerIndexAddrLow,
3045*4882a593Smuzhiyun qdev->req_consumer_index_phy_addr_low);
3046*4882a593Smuzhiyun
3047*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3048*4882a593Smuzhiyun &hmem_regs->reqBaseAddrHigh,
3049*4882a593Smuzhiyun MS_64BITS(qdev->req_q_phy_addr));
3050*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3051*4882a593Smuzhiyun &hmem_regs->reqBaseAddrLow,
3052*4882a593Smuzhiyun LS_64BITS(qdev->req_q_phy_addr));
3053*4882a593Smuzhiyun ql_write_page1_reg(qdev, &hmem_regs->reqLength, NUM_REQ_Q_ENTRIES);
3054*4882a593Smuzhiyun
3055*4882a593Smuzhiyun /* Response Queue Registers */
3056*4882a593Smuzhiyun *((__le16 *) (qdev->prsp_producer_index)) = 0;
3057*4882a593Smuzhiyun qdev->rsp_consumer_index = 0;
3058*4882a593Smuzhiyun qdev->rsp_current = qdev->rsp_q_virt_addr;
3059*4882a593Smuzhiyun
3060*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3061*4882a593Smuzhiyun &hmem_regs->rspProducerIndexAddrHigh,
3062*4882a593Smuzhiyun qdev->rsp_producer_index_phy_addr_high);
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3065*4882a593Smuzhiyun &hmem_regs->rspProducerIndexAddrLow,
3066*4882a593Smuzhiyun qdev->rsp_producer_index_phy_addr_low);
3067*4882a593Smuzhiyun
3068*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3069*4882a593Smuzhiyun &hmem_regs->rspBaseAddrHigh,
3070*4882a593Smuzhiyun MS_64BITS(qdev->rsp_q_phy_addr));
3071*4882a593Smuzhiyun
3072*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3073*4882a593Smuzhiyun &hmem_regs->rspBaseAddrLow,
3074*4882a593Smuzhiyun LS_64BITS(qdev->rsp_q_phy_addr));
3075*4882a593Smuzhiyun
3076*4882a593Smuzhiyun ql_write_page1_reg(qdev, &hmem_regs->rspLength, NUM_RSP_Q_ENTRIES);
3077*4882a593Smuzhiyun
3078*4882a593Smuzhiyun /* Large Buffer Queue */
3079*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3080*4882a593Smuzhiyun &hmem_regs->rxLargeQBaseAddrHigh,
3081*4882a593Smuzhiyun MS_64BITS(qdev->lrg_buf_q_phy_addr));
3082*4882a593Smuzhiyun
3083*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3084*4882a593Smuzhiyun &hmem_regs->rxLargeQBaseAddrLow,
3085*4882a593Smuzhiyun LS_64BITS(qdev->lrg_buf_q_phy_addr));
3086*4882a593Smuzhiyun
3087*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3088*4882a593Smuzhiyun &hmem_regs->rxLargeQLength,
3089*4882a593Smuzhiyun qdev->num_lbufq_entries);
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3092*4882a593Smuzhiyun &hmem_regs->rxLargeBufferLength,
3093*4882a593Smuzhiyun qdev->lrg_buffer_len);
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun /* Small Buffer Queue */
3096*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3097*4882a593Smuzhiyun &hmem_regs->rxSmallQBaseAddrHigh,
3098*4882a593Smuzhiyun MS_64BITS(qdev->small_buf_q_phy_addr));
3099*4882a593Smuzhiyun
3100*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3101*4882a593Smuzhiyun &hmem_regs->rxSmallQBaseAddrLow,
3102*4882a593Smuzhiyun LS_64BITS(qdev->small_buf_q_phy_addr));
3103*4882a593Smuzhiyun
3104*4882a593Smuzhiyun ql_write_page1_reg(qdev, &hmem_regs->rxSmallQLength, NUM_SBUFQ_ENTRIES);
3105*4882a593Smuzhiyun ql_write_page1_reg(qdev,
3106*4882a593Smuzhiyun &hmem_regs->rxSmallBufferLength,
3107*4882a593Smuzhiyun QL_SMALL_BUFFER_SIZE);
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun qdev->small_buf_q_producer_index = NUM_SBUFQ_ENTRIES - 1;
3110*4882a593Smuzhiyun qdev->small_buf_release_cnt = 8;
3111*4882a593Smuzhiyun qdev->lrg_buf_q_producer_index = qdev->num_lbufq_entries - 1;
3112*4882a593Smuzhiyun qdev->lrg_buf_release_cnt = 8;
3113*4882a593Smuzhiyun qdev->lrg_buf_next_free = qdev->lrg_buf_q_virt_addr;
3114*4882a593Smuzhiyun qdev->small_buf_index = 0;
3115*4882a593Smuzhiyun qdev->lrg_buf_index = 0;
3116*4882a593Smuzhiyun qdev->lrg_buf_free_count = 0;
3117*4882a593Smuzhiyun qdev->lrg_buf_free_head = NULL;
3118*4882a593Smuzhiyun qdev->lrg_buf_free_tail = NULL;
3119*4882a593Smuzhiyun
3120*4882a593Smuzhiyun ql_write_common_reg(qdev,
3121*4882a593Smuzhiyun &port_regs->CommonRegs.
3122*4882a593Smuzhiyun rxSmallQProducerIndex,
3123*4882a593Smuzhiyun qdev->small_buf_q_producer_index);
3124*4882a593Smuzhiyun ql_write_common_reg(qdev,
3125*4882a593Smuzhiyun &port_regs->CommonRegs.
3126*4882a593Smuzhiyun rxLargeQProducerIndex,
3127*4882a593Smuzhiyun qdev->lrg_buf_q_producer_index);
3128*4882a593Smuzhiyun
3129*4882a593Smuzhiyun /*
3130*4882a593Smuzhiyun * Find out if the chip has already been initialized. If it has, then
3131*4882a593Smuzhiyun * we skip some of the initialization.
3132*4882a593Smuzhiyun */
3133*4882a593Smuzhiyun clear_bit(QL_LINK_MASTER, &qdev->flags);
3134*4882a593Smuzhiyun value = ql_read_page0_reg(qdev, &port_regs->portStatus);
3135*4882a593Smuzhiyun if ((value & PORT_STATUS_IC) == 0) {
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun /* Chip has not been configured yet, so let it rip. */
3138*4882a593Smuzhiyun if (ql_init_misc_registers(qdev)) {
3139*4882a593Smuzhiyun status = -1;
3140*4882a593Smuzhiyun goto out;
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun
3143*4882a593Smuzhiyun value = qdev->nvram_data.tcpMaxWindowSize;
3144*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->tcpMaxWindow, value);
3145*4882a593Smuzhiyun
3146*4882a593Smuzhiyun value = (0xFFFF << 16) | qdev->nvram_data.extHwConfig;
3147*4882a593Smuzhiyun
3148*4882a593Smuzhiyun if (ql_sem_spinlock(qdev, QL_FLASH_SEM_MASK,
3149*4882a593Smuzhiyun (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
3150*4882a593Smuzhiyun * 2) << 13)) {
3151*4882a593Smuzhiyun status = -1;
3152*4882a593Smuzhiyun goto out;
3153*4882a593Smuzhiyun }
3154*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->ExternalHWConfig, value);
3155*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->InternalChipConfig,
3156*4882a593Smuzhiyun (((INTERNAL_CHIP_SD | INTERNAL_CHIP_WE) <<
3157*4882a593Smuzhiyun 16) | (INTERNAL_CHIP_SD |
3158*4882a593Smuzhiyun INTERNAL_CHIP_WE)));
3159*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_FLASH_SEM_MASK);
3160*4882a593Smuzhiyun }
3161*4882a593Smuzhiyun
3162*4882a593Smuzhiyun if (qdev->mac_index)
3163*4882a593Smuzhiyun ql_write_page0_reg(qdev,
3164*4882a593Smuzhiyun &port_regs->mac1MaxFrameLengthReg,
3165*4882a593Smuzhiyun qdev->max_frame_size);
3166*4882a593Smuzhiyun else
3167*4882a593Smuzhiyun ql_write_page0_reg(qdev,
3168*4882a593Smuzhiyun &port_regs->mac0MaxFrameLengthReg,
3169*4882a593Smuzhiyun qdev->max_frame_size);
3170*4882a593Smuzhiyun
3171*4882a593Smuzhiyun if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
3172*4882a593Smuzhiyun (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
3173*4882a593Smuzhiyun 2) << 7)) {
3174*4882a593Smuzhiyun status = -1;
3175*4882a593Smuzhiyun goto out;
3176*4882a593Smuzhiyun }
3177*4882a593Smuzhiyun
3178*4882a593Smuzhiyun PHY_Setup(qdev);
3179*4882a593Smuzhiyun ql_init_scan_mode(qdev);
3180*4882a593Smuzhiyun ql_get_phy_owner(qdev);
3181*4882a593Smuzhiyun
3182*4882a593Smuzhiyun /* Load the MAC Configuration */
3183*4882a593Smuzhiyun
3184*4882a593Smuzhiyun /* Program lower 32 bits of the MAC address */
3185*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3186*4882a593Smuzhiyun (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
3187*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3188*4882a593Smuzhiyun ((qdev->ndev->dev_addr[2] << 24)
3189*4882a593Smuzhiyun | (qdev->ndev->dev_addr[3] << 16)
3190*4882a593Smuzhiyun | (qdev->ndev->dev_addr[4] << 8)
3191*4882a593Smuzhiyun | qdev->ndev->dev_addr[5]));
3192*4882a593Smuzhiyun
3193*4882a593Smuzhiyun /* Program top 16 bits of the MAC address */
3194*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3195*4882a593Smuzhiyun ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
3196*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3197*4882a593Smuzhiyun ((qdev->ndev->dev_addr[0] << 8)
3198*4882a593Smuzhiyun | qdev->ndev->dev_addr[1]));
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun /* Enable Primary MAC */
3201*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3202*4882a593Smuzhiyun ((MAC_ADDR_INDIRECT_PTR_REG_PE << 16) |
3203*4882a593Smuzhiyun MAC_ADDR_INDIRECT_PTR_REG_PE));
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun /* Clear Primary and Secondary IP addresses */
3206*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
3207*4882a593Smuzhiyun ((IP_ADDR_INDEX_REG_MASK << 16) |
3208*4882a593Smuzhiyun (qdev->mac_index << 2)));
3209*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
3210*4882a593Smuzhiyun
3211*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
3212*4882a593Smuzhiyun ((IP_ADDR_INDEX_REG_MASK << 16) |
3213*4882a593Smuzhiyun ((qdev->mac_index << 2) + 1)));
3214*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
3215*4882a593Smuzhiyun
3216*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
3217*4882a593Smuzhiyun
3218*4882a593Smuzhiyun /* Indicate Configuration Complete */
3219*4882a593Smuzhiyun ql_write_page0_reg(qdev,
3220*4882a593Smuzhiyun &port_regs->portControl,
3221*4882a593Smuzhiyun ((PORT_CONTROL_CC << 16) | PORT_CONTROL_CC));
3222*4882a593Smuzhiyun
3223*4882a593Smuzhiyun do {
3224*4882a593Smuzhiyun value = ql_read_page0_reg(qdev, &port_regs->portStatus);
3225*4882a593Smuzhiyun if (value & PORT_STATUS_IC)
3226*4882a593Smuzhiyun break;
3227*4882a593Smuzhiyun spin_unlock_irq(&qdev->hw_lock);
3228*4882a593Smuzhiyun msleep(500);
3229*4882a593Smuzhiyun spin_lock_irq(&qdev->hw_lock);
3230*4882a593Smuzhiyun } while (--delay);
3231*4882a593Smuzhiyun
3232*4882a593Smuzhiyun if (delay == 0) {
3233*4882a593Smuzhiyun netdev_err(qdev->ndev, "Hw Initialization timeout\n");
3234*4882a593Smuzhiyun status = -1;
3235*4882a593Smuzhiyun goto out;
3236*4882a593Smuzhiyun }
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun /* Enable Ethernet Function */
3239*4882a593Smuzhiyun if (qdev->device_id == QL3032_DEVICE_ID) {
3240*4882a593Smuzhiyun value =
3241*4882a593Smuzhiyun (QL3032_PORT_CONTROL_EF | QL3032_PORT_CONTROL_KIE |
3242*4882a593Smuzhiyun QL3032_PORT_CONTROL_EIv6 | QL3032_PORT_CONTROL_EIv4 |
3243*4882a593Smuzhiyun QL3032_PORT_CONTROL_ET);
3244*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->functionControl,
3245*4882a593Smuzhiyun ((value << 16) | value));
3246*4882a593Smuzhiyun } else {
3247*4882a593Smuzhiyun value =
3248*4882a593Smuzhiyun (PORT_CONTROL_EF | PORT_CONTROL_ET | PORT_CONTROL_EI |
3249*4882a593Smuzhiyun PORT_CONTROL_HH);
3250*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->portControl,
3251*4882a593Smuzhiyun ((value << 16) | value));
3252*4882a593Smuzhiyun }
3253*4882a593Smuzhiyun
3254*4882a593Smuzhiyun
3255*4882a593Smuzhiyun out:
3256*4882a593Smuzhiyun return status;
3257*4882a593Smuzhiyun }
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun /*
3260*4882a593Smuzhiyun * Caller holds hw_lock.
3261*4882a593Smuzhiyun */
ql_adapter_reset(struct ql3_adapter * qdev)3262*4882a593Smuzhiyun static int ql_adapter_reset(struct ql3_adapter *qdev)
3263*4882a593Smuzhiyun {
3264*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
3265*4882a593Smuzhiyun qdev->mem_map_registers;
3266*4882a593Smuzhiyun int status = 0;
3267*4882a593Smuzhiyun u16 value;
3268*4882a593Smuzhiyun int max_wait_time;
3269*4882a593Smuzhiyun
3270*4882a593Smuzhiyun set_bit(QL_RESET_ACTIVE, &qdev->flags);
3271*4882a593Smuzhiyun clear_bit(QL_RESET_DONE, &qdev->flags);
3272*4882a593Smuzhiyun
3273*4882a593Smuzhiyun /*
3274*4882a593Smuzhiyun * Issue soft reset to chip.
3275*4882a593Smuzhiyun */
3276*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, qdev->ndev, "Issue soft reset to chip\n");
3277*4882a593Smuzhiyun ql_write_common_reg(qdev,
3278*4882a593Smuzhiyun &port_regs->CommonRegs.ispControlStatus,
3279*4882a593Smuzhiyun ((ISP_CONTROL_SR << 16) | ISP_CONTROL_SR));
3280*4882a593Smuzhiyun
3281*4882a593Smuzhiyun /* Wait 3 seconds for reset to complete. */
3282*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, qdev->ndev,
3283*4882a593Smuzhiyun "Wait 10 milliseconds for reset to complete\n");
3284*4882a593Smuzhiyun
3285*4882a593Smuzhiyun /* Wait until the firmware tells us the Soft Reset is done */
3286*4882a593Smuzhiyun max_wait_time = 5;
3287*4882a593Smuzhiyun do {
3288*4882a593Smuzhiyun value =
3289*4882a593Smuzhiyun ql_read_common_reg(qdev,
3290*4882a593Smuzhiyun &port_regs->CommonRegs.ispControlStatus);
3291*4882a593Smuzhiyun if ((value & ISP_CONTROL_SR) == 0)
3292*4882a593Smuzhiyun break;
3293*4882a593Smuzhiyun
3294*4882a593Smuzhiyun mdelay(1000);
3295*4882a593Smuzhiyun } while ((--max_wait_time));
3296*4882a593Smuzhiyun
3297*4882a593Smuzhiyun /*
3298*4882a593Smuzhiyun * Also, make sure that the Network Reset Interrupt bit has been
3299*4882a593Smuzhiyun * cleared after the soft reset has taken place.
3300*4882a593Smuzhiyun */
3301*4882a593Smuzhiyun value =
3302*4882a593Smuzhiyun ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
3303*4882a593Smuzhiyun if (value & ISP_CONTROL_RI) {
3304*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, qdev->ndev,
3305*4882a593Smuzhiyun "clearing RI after reset\n");
3306*4882a593Smuzhiyun ql_write_common_reg(qdev,
3307*4882a593Smuzhiyun &port_regs->CommonRegs.
3308*4882a593Smuzhiyun ispControlStatus,
3309*4882a593Smuzhiyun ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
3310*4882a593Smuzhiyun }
3311*4882a593Smuzhiyun
3312*4882a593Smuzhiyun if (max_wait_time == 0) {
3313*4882a593Smuzhiyun /* Issue Force Soft Reset */
3314*4882a593Smuzhiyun ql_write_common_reg(qdev,
3315*4882a593Smuzhiyun &port_regs->CommonRegs.
3316*4882a593Smuzhiyun ispControlStatus,
3317*4882a593Smuzhiyun ((ISP_CONTROL_FSR << 16) |
3318*4882a593Smuzhiyun ISP_CONTROL_FSR));
3319*4882a593Smuzhiyun /*
3320*4882a593Smuzhiyun * Wait until the firmware tells us the Force Soft Reset is
3321*4882a593Smuzhiyun * done
3322*4882a593Smuzhiyun */
3323*4882a593Smuzhiyun max_wait_time = 5;
3324*4882a593Smuzhiyun do {
3325*4882a593Smuzhiyun value = ql_read_common_reg(qdev,
3326*4882a593Smuzhiyun &port_regs->CommonRegs.
3327*4882a593Smuzhiyun ispControlStatus);
3328*4882a593Smuzhiyun if ((value & ISP_CONTROL_FSR) == 0)
3329*4882a593Smuzhiyun break;
3330*4882a593Smuzhiyun mdelay(1000);
3331*4882a593Smuzhiyun } while ((--max_wait_time));
3332*4882a593Smuzhiyun }
3333*4882a593Smuzhiyun if (max_wait_time == 0)
3334*4882a593Smuzhiyun status = 1;
3335*4882a593Smuzhiyun
3336*4882a593Smuzhiyun clear_bit(QL_RESET_ACTIVE, &qdev->flags);
3337*4882a593Smuzhiyun set_bit(QL_RESET_DONE, &qdev->flags);
3338*4882a593Smuzhiyun return status;
3339*4882a593Smuzhiyun }
3340*4882a593Smuzhiyun
ql_set_mac_info(struct ql3_adapter * qdev)3341*4882a593Smuzhiyun static void ql_set_mac_info(struct ql3_adapter *qdev)
3342*4882a593Smuzhiyun {
3343*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
3344*4882a593Smuzhiyun qdev->mem_map_registers;
3345*4882a593Smuzhiyun u32 value, port_status;
3346*4882a593Smuzhiyun u8 func_number;
3347*4882a593Smuzhiyun
3348*4882a593Smuzhiyun /* Get the function number */
3349*4882a593Smuzhiyun value =
3350*4882a593Smuzhiyun ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
3351*4882a593Smuzhiyun func_number = (u8) ((value >> 4) & OPCODE_FUNC_ID_MASK);
3352*4882a593Smuzhiyun port_status = ql_read_page0_reg(qdev, &port_regs->portStatus);
3353*4882a593Smuzhiyun switch (value & ISP_CONTROL_FN_MASK) {
3354*4882a593Smuzhiyun case ISP_CONTROL_FN0_NET:
3355*4882a593Smuzhiyun qdev->mac_index = 0;
3356*4882a593Smuzhiyun qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
3357*4882a593Smuzhiyun qdev->mb_bit_mask = FN0_MA_BITS_MASK;
3358*4882a593Smuzhiyun qdev->PHYAddr = PORT0_PHY_ADDRESS;
3359*4882a593Smuzhiyun if (port_status & PORT_STATUS_SM0)
3360*4882a593Smuzhiyun set_bit(QL_LINK_OPTICAL, &qdev->flags);
3361*4882a593Smuzhiyun else
3362*4882a593Smuzhiyun clear_bit(QL_LINK_OPTICAL, &qdev->flags);
3363*4882a593Smuzhiyun break;
3364*4882a593Smuzhiyun
3365*4882a593Smuzhiyun case ISP_CONTROL_FN1_NET:
3366*4882a593Smuzhiyun qdev->mac_index = 1;
3367*4882a593Smuzhiyun qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
3368*4882a593Smuzhiyun qdev->mb_bit_mask = FN1_MA_BITS_MASK;
3369*4882a593Smuzhiyun qdev->PHYAddr = PORT1_PHY_ADDRESS;
3370*4882a593Smuzhiyun if (port_status & PORT_STATUS_SM1)
3371*4882a593Smuzhiyun set_bit(QL_LINK_OPTICAL, &qdev->flags);
3372*4882a593Smuzhiyun else
3373*4882a593Smuzhiyun clear_bit(QL_LINK_OPTICAL, &qdev->flags);
3374*4882a593Smuzhiyun break;
3375*4882a593Smuzhiyun
3376*4882a593Smuzhiyun case ISP_CONTROL_FN0_SCSI:
3377*4882a593Smuzhiyun case ISP_CONTROL_FN1_SCSI:
3378*4882a593Smuzhiyun default:
3379*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, qdev->ndev,
3380*4882a593Smuzhiyun "Invalid function number, ispControlStatus = 0x%x\n",
3381*4882a593Smuzhiyun value);
3382*4882a593Smuzhiyun break;
3383*4882a593Smuzhiyun }
3384*4882a593Smuzhiyun qdev->numPorts = qdev->nvram_data.version_and_numPorts >> 8;
3385*4882a593Smuzhiyun }
3386*4882a593Smuzhiyun
ql_display_dev_info(struct net_device * ndev)3387*4882a593Smuzhiyun static void ql_display_dev_info(struct net_device *ndev)
3388*4882a593Smuzhiyun {
3389*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
3390*4882a593Smuzhiyun struct pci_dev *pdev = qdev->pdev;
3391*4882a593Smuzhiyun
3392*4882a593Smuzhiyun netdev_info(ndev,
3393*4882a593Smuzhiyun "%s Adapter %d RevisionID %d found %s on PCI slot %d\n",
3394*4882a593Smuzhiyun DRV_NAME, qdev->index, qdev->chip_rev_id,
3395*4882a593Smuzhiyun qdev->device_id == QL3032_DEVICE_ID ? "QLA3032" : "QLA3022",
3396*4882a593Smuzhiyun qdev->pci_slot);
3397*4882a593Smuzhiyun netdev_info(ndev, "%s Interface\n",
3398*4882a593Smuzhiyun test_bit(QL_LINK_OPTICAL, &qdev->flags) ? "OPTICAL" : "COPPER");
3399*4882a593Smuzhiyun
3400*4882a593Smuzhiyun /*
3401*4882a593Smuzhiyun * Print PCI bus width/type.
3402*4882a593Smuzhiyun */
3403*4882a593Smuzhiyun netdev_info(ndev, "Bus interface is %s %s\n",
3404*4882a593Smuzhiyun ((qdev->pci_width == 64) ? "64-bit" : "32-bit"),
3405*4882a593Smuzhiyun ((qdev->pci_x) ? "PCI-X" : "PCI"));
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun netdev_info(ndev, "mem IO base address adjusted = 0x%p\n",
3408*4882a593Smuzhiyun qdev->mem_map_registers);
3409*4882a593Smuzhiyun netdev_info(ndev, "Interrupt number = %d\n", pdev->irq);
3410*4882a593Smuzhiyun
3411*4882a593Smuzhiyun netif_info(qdev, probe, ndev, "MAC address %pM\n", ndev->dev_addr);
3412*4882a593Smuzhiyun }
3413*4882a593Smuzhiyun
ql_adapter_down(struct ql3_adapter * qdev,int do_reset)3414*4882a593Smuzhiyun static int ql_adapter_down(struct ql3_adapter *qdev, int do_reset)
3415*4882a593Smuzhiyun {
3416*4882a593Smuzhiyun struct net_device *ndev = qdev->ndev;
3417*4882a593Smuzhiyun int retval = 0;
3418*4882a593Smuzhiyun
3419*4882a593Smuzhiyun netif_stop_queue(ndev);
3420*4882a593Smuzhiyun netif_carrier_off(ndev);
3421*4882a593Smuzhiyun
3422*4882a593Smuzhiyun clear_bit(QL_ADAPTER_UP, &qdev->flags);
3423*4882a593Smuzhiyun clear_bit(QL_LINK_MASTER, &qdev->flags);
3424*4882a593Smuzhiyun
3425*4882a593Smuzhiyun ql_disable_interrupts(qdev);
3426*4882a593Smuzhiyun
3427*4882a593Smuzhiyun free_irq(qdev->pdev->irq, ndev);
3428*4882a593Smuzhiyun
3429*4882a593Smuzhiyun if (qdev->msi && test_bit(QL_MSI_ENABLED, &qdev->flags)) {
3430*4882a593Smuzhiyun netdev_info(qdev->ndev, "calling pci_disable_msi()\n");
3431*4882a593Smuzhiyun clear_bit(QL_MSI_ENABLED, &qdev->flags);
3432*4882a593Smuzhiyun pci_disable_msi(qdev->pdev);
3433*4882a593Smuzhiyun }
3434*4882a593Smuzhiyun
3435*4882a593Smuzhiyun del_timer_sync(&qdev->adapter_timer);
3436*4882a593Smuzhiyun
3437*4882a593Smuzhiyun napi_disable(&qdev->napi);
3438*4882a593Smuzhiyun
3439*4882a593Smuzhiyun if (do_reset) {
3440*4882a593Smuzhiyun int soft_reset;
3441*4882a593Smuzhiyun unsigned long hw_flags;
3442*4882a593Smuzhiyun
3443*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3444*4882a593Smuzhiyun if (ql_wait_for_drvr_lock(qdev)) {
3445*4882a593Smuzhiyun soft_reset = ql_adapter_reset(qdev);
3446*4882a593Smuzhiyun if (soft_reset) {
3447*4882a593Smuzhiyun netdev_err(ndev, "ql_adapter_reset(%d) FAILED!\n",
3448*4882a593Smuzhiyun qdev->index);
3449*4882a593Smuzhiyun }
3450*4882a593Smuzhiyun netdev_err(ndev,
3451*4882a593Smuzhiyun "Releasing driver lock via chip reset\n");
3452*4882a593Smuzhiyun } else {
3453*4882a593Smuzhiyun netdev_err(ndev,
3454*4882a593Smuzhiyun "Could not acquire driver lock to do reset!\n");
3455*4882a593Smuzhiyun retval = -1;
3456*4882a593Smuzhiyun }
3457*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3458*4882a593Smuzhiyun }
3459*4882a593Smuzhiyun ql_free_mem_resources(qdev);
3460*4882a593Smuzhiyun return retval;
3461*4882a593Smuzhiyun }
3462*4882a593Smuzhiyun
ql_adapter_up(struct ql3_adapter * qdev)3463*4882a593Smuzhiyun static int ql_adapter_up(struct ql3_adapter *qdev)
3464*4882a593Smuzhiyun {
3465*4882a593Smuzhiyun struct net_device *ndev = qdev->ndev;
3466*4882a593Smuzhiyun int err;
3467*4882a593Smuzhiyun unsigned long irq_flags = IRQF_SHARED;
3468*4882a593Smuzhiyun unsigned long hw_flags;
3469*4882a593Smuzhiyun
3470*4882a593Smuzhiyun if (ql_alloc_mem_resources(qdev)) {
3471*4882a593Smuzhiyun netdev_err(ndev, "Unable to allocate buffers\n");
3472*4882a593Smuzhiyun return -ENOMEM;
3473*4882a593Smuzhiyun }
3474*4882a593Smuzhiyun
3475*4882a593Smuzhiyun if (qdev->msi) {
3476*4882a593Smuzhiyun if (pci_enable_msi(qdev->pdev)) {
3477*4882a593Smuzhiyun netdev_err(ndev,
3478*4882a593Smuzhiyun "User requested MSI, but MSI failed to initialize. Continuing without MSI.\n");
3479*4882a593Smuzhiyun qdev->msi = 0;
3480*4882a593Smuzhiyun } else {
3481*4882a593Smuzhiyun netdev_info(ndev, "MSI Enabled...\n");
3482*4882a593Smuzhiyun set_bit(QL_MSI_ENABLED, &qdev->flags);
3483*4882a593Smuzhiyun irq_flags &= ~IRQF_SHARED;
3484*4882a593Smuzhiyun }
3485*4882a593Smuzhiyun }
3486*4882a593Smuzhiyun
3487*4882a593Smuzhiyun err = request_irq(qdev->pdev->irq, ql3xxx_isr,
3488*4882a593Smuzhiyun irq_flags, ndev->name, ndev);
3489*4882a593Smuzhiyun if (err) {
3490*4882a593Smuzhiyun netdev_err(ndev,
3491*4882a593Smuzhiyun "Failed to reserve interrupt %d - already in use\n",
3492*4882a593Smuzhiyun qdev->pdev->irq);
3493*4882a593Smuzhiyun goto err_irq;
3494*4882a593Smuzhiyun }
3495*4882a593Smuzhiyun
3496*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3497*4882a593Smuzhiyun
3498*4882a593Smuzhiyun if (!ql_wait_for_drvr_lock(qdev)) {
3499*4882a593Smuzhiyun netdev_err(ndev, "Could not acquire driver lock\n");
3500*4882a593Smuzhiyun err = -ENODEV;
3501*4882a593Smuzhiyun goto err_lock;
3502*4882a593Smuzhiyun }
3503*4882a593Smuzhiyun
3504*4882a593Smuzhiyun err = ql_adapter_initialize(qdev);
3505*4882a593Smuzhiyun if (err) {
3506*4882a593Smuzhiyun netdev_err(ndev, "Unable to initialize adapter\n");
3507*4882a593Smuzhiyun goto err_init;
3508*4882a593Smuzhiyun }
3509*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
3510*4882a593Smuzhiyun
3511*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3512*4882a593Smuzhiyun
3513*4882a593Smuzhiyun set_bit(QL_ADAPTER_UP, &qdev->flags);
3514*4882a593Smuzhiyun
3515*4882a593Smuzhiyun mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
3516*4882a593Smuzhiyun
3517*4882a593Smuzhiyun napi_enable(&qdev->napi);
3518*4882a593Smuzhiyun ql_enable_interrupts(qdev);
3519*4882a593Smuzhiyun return 0;
3520*4882a593Smuzhiyun
3521*4882a593Smuzhiyun err_init:
3522*4882a593Smuzhiyun ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
3523*4882a593Smuzhiyun err_lock:
3524*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3525*4882a593Smuzhiyun free_irq(qdev->pdev->irq, ndev);
3526*4882a593Smuzhiyun err_irq:
3527*4882a593Smuzhiyun if (qdev->msi && test_bit(QL_MSI_ENABLED, &qdev->flags)) {
3528*4882a593Smuzhiyun netdev_info(ndev, "calling pci_disable_msi()\n");
3529*4882a593Smuzhiyun clear_bit(QL_MSI_ENABLED, &qdev->flags);
3530*4882a593Smuzhiyun pci_disable_msi(qdev->pdev);
3531*4882a593Smuzhiyun }
3532*4882a593Smuzhiyun return err;
3533*4882a593Smuzhiyun }
3534*4882a593Smuzhiyun
ql_cycle_adapter(struct ql3_adapter * qdev,int reset)3535*4882a593Smuzhiyun static int ql_cycle_adapter(struct ql3_adapter *qdev, int reset)
3536*4882a593Smuzhiyun {
3537*4882a593Smuzhiyun if (ql_adapter_down(qdev, reset) || ql_adapter_up(qdev)) {
3538*4882a593Smuzhiyun netdev_err(qdev->ndev,
3539*4882a593Smuzhiyun "Driver up/down cycle failed, closing device\n");
3540*4882a593Smuzhiyun rtnl_lock();
3541*4882a593Smuzhiyun dev_close(qdev->ndev);
3542*4882a593Smuzhiyun rtnl_unlock();
3543*4882a593Smuzhiyun return -1;
3544*4882a593Smuzhiyun }
3545*4882a593Smuzhiyun return 0;
3546*4882a593Smuzhiyun }
3547*4882a593Smuzhiyun
ql3xxx_close(struct net_device * ndev)3548*4882a593Smuzhiyun static int ql3xxx_close(struct net_device *ndev)
3549*4882a593Smuzhiyun {
3550*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
3551*4882a593Smuzhiyun
3552*4882a593Smuzhiyun /*
3553*4882a593Smuzhiyun * Wait for device to recover from a reset.
3554*4882a593Smuzhiyun * (Rarely happens, but possible.)
3555*4882a593Smuzhiyun */
3556*4882a593Smuzhiyun while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
3557*4882a593Smuzhiyun msleep(50);
3558*4882a593Smuzhiyun
3559*4882a593Smuzhiyun ql_adapter_down(qdev, QL_DO_RESET);
3560*4882a593Smuzhiyun return 0;
3561*4882a593Smuzhiyun }
3562*4882a593Smuzhiyun
ql3xxx_open(struct net_device * ndev)3563*4882a593Smuzhiyun static int ql3xxx_open(struct net_device *ndev)
3564*4882a593Smuzhiyun {
3565*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
3566*4882a593Smuzhiyun return ql_adapter_up(qdev);
3567*4882a593Smuzhiyun }
3568*4882a593Smuzhiyun
ql3xxx_set_mac_address(struct net_device * ndev,void * p)3569*4882a593Smuzhiyun static int ql3xxx_set_mac_address(struct net_device *ndev, void *p)
3570*4882a593Smuzhiyun {
3571*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
3572*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
3573*4882a593Smuzhiyun qdev->mem_map_registers;
3574*4882a593Smuzhiyun struct sockaddr *addr = p;
3575*4882a593Smuzhiyun unsigned long hw_flags;
3576*4882a593Smuzhiyun
3577*4882a593Smuzhiyun if (netif_running(ndev))
3578*4882a593Smuzhiyun return -EBUSY;
3579*4882a593Smuzhiyun
3580*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
3581*4882a593Smuzhiyun return -EADDRNOTAVAIL;
3582*4882a593Smuzhiyun
3583*4882a593Smuzhiyun memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
3584*4882a593Smuzhiyun
3585*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3586*4882a593Smuzhiyun /* Program lower 32 bits of the MAC address */
3587*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3588*4882a593Smuzhiyun (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
3589*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3590*4882a593Smuzhiyun ((ndev->dev_addr[2] << 24) | (ndev->
3591*4882a593Smuzhiyun dev_addr[3] << 16) |
3592*4882a593Smuzhiyun (ndev->dev_addr[4] << 8) | ndev->dev_addr[5]));
3593*4882a593Smuzhiyun
3594*4882a593Smuzhiyun /* Program top 16 bits of the MAC address */
3595*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3596*4882a593Smuzhiyun ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
3597*4882a593Smuzhiyun ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3598*4882a593Smuzhiyun ((ndev->dev_addr[0] << 8) | ndev->dev_addr[1]));
3599*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3600*4882a593Smuzhiyun
3601*4882a593Smuzhiyun return 0;
3602*4882a593Smuzhiyun }
3603*4882a593Smuzhiyun
ql3xxx_tx_timeout(struct net_device * ndev,unsigned int txqueue)3604*4882a593Smuzhiyun static void ql3xxx_tx_timeout(struct net_device *ndev, unsigned int txqueue)
3605*4882a593Smuzhiyun {
3606*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
3607*4882a593Smuzhiyun
3608*4882a593Smuzhiyun netdev_err(ndev, "Resetting...\n");
3609*4882a593Smuzhiyun /*
3610*4882a593Smuzhiyun * Stop the queues, we've got a problem.
3611*4882a593Smuzhiyun */
3612*4882a593Smuzhiyun netif_stop_queue(ndev);
3613*4882a593Smuzhiyun
3614*4882a593Smuzhiyun /*
3615*4882a593Smuzhiyun * Wake up the worker to process this event.
3616*4882a593Smuzhiyun */
3617*4882a593Smuzhiyun queue_delayed_work(qdev->workqueue, &qdev->tx_timeout_work, 0);
3618*4882a593Smuzhiyun }
3619*4882a593Smuzhiyun
ql_reset_work(struct work_struct * work)3620*4882a593Smuzhiyun static void ql_reset_work(struct work_struct *work)
3621*4882a593Smuzhiyun {
3622*4882a593Smuzhiyun struct ql3_adapter *qdev =
3623*4882a593Smuzhiyun container_of(work, struct ql3_adapter, reset_work.work);
3624*4882a593Smuzhiyun struct net_device *ndev = qdev->ndev;
3625*4882a593Smuzhiyun u32 value;
3626*4882a593Smuzhiyun struct ql_tx_buf_cb *tx_cb;
3627*4882a593Smuzhiyun int max_wait_time, i;
3628*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
3629*4882a593Smuzhiyun qdev->mem_map_registers;
3630*4882a593Smuzhiyun unsigned long hw_flags;
3631*4882a593Smuzhiyun
3632*4882a593Smuzhiyun if (test_bit(QL_RESET_PER_SCSI, &qdev->flags) ||
3633*4882a593Smuzhiyun test_bit(QL_RESET_START, &qdev->flags)) {
3634*4882a593Smuzhiyun clear_bit(QL_LINK_MASTER, &qdev->flags);
3635*4882a593Smuzhiyun
3636*4882a593Smuzhiyun /*
3637*4882a593Smuzhiyun * Loop through the active list and return the skb.
3638*4882a593Smuzhiyun */
3639*4882a593Smuzhiyun for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
3640*4882a593Smuzhiyun int j;
3641*4882a593Smuzhiyun tx_cb = &qdev->tx_buf[i];
3642*4882a593Smuzhiyun if (tx_cb->skb) {
3643*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, ndev,
3644*4882a593Smuzhiyun "Freeing lost SKB\n");
3645*4882a593Smuzhiyun pci_unmap_single(qdev->pdev,
3646*4882a593Smuzhiyun dma_unmap_addr(&tx_cb->map[0],
3647*4882a593Smuzhiyun mapaddr),
3648*4882a593Smuzhiyun dma_unmap_len(&tx_cb->map[0], maplen),
3649*4882a593Smuzhiyun PCI_DMA_TODEVICE);
3650*4882a593Smuzhiyun for (j = 1; j < tx_cb->seg_count; j++) {
3651*4882a593Smuzhiyun pci_unmap_page(qdev->pdev,
3652*4882a593Smuzhiyun dma_unmap_addr(&tx_cb->map[j],
3653*4882a593Smuzhiyun mapaddr),
3654*4882a593Smuzhiyun dma_unmap_len(&tx_cb->map[j],
3655*4882a593Smuzhiyun maplen),
3656*4882a593Smuzhiyun PCI_DMA_TODEVICE);
3657*4882a593Smuzhiyun }
3658*4882a593Smuzhiyun dev_kfree_skb(tx_cb->skb);
3659*4882a593Smuzhiyun tx_cb->skb = NULL;
3660*4882a593Smuzhiyun }
3661*4882a593Smuzhiyun }
3662*4882a593Smuzhiyun
3663*4882a593Smuzhiyun netdev_err(ndev, "Clearing NRI after reset\n");
3664*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3665*4882a593Smuzhiyun ql_write_common_reg(qdev,
3666*4882a593Smuzhiyun &port_regs->CommonRegs.
3667*4882a593Smuzhiyun ispControlStatus,
3668*4882a593Smuzhiyun ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
3669*4882a593Smuzhiyun /*
3670*4882a593Smuzhiyun * Wait the for Soft Reset to Complete.
3671*4882a593Smuzhiyun */
3672*4882a593Smuzhiyun max_wait_time = 10;
3673*4882a593Smuzhiyun do {
3674*4882a593Smuzhiyun value = ql_read_common_reg(qdev,
3675*4882a593Smuzhiyun &port_regs->CommonRegs.
3676*4882a593Smuzhiyun
3677*4882a593Smuzhiyun ispControlStatus);
3678*4882a593Smuzhiyun if ((value & ISP_CONTROL_SR) == 0) {
3679*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, ndev,
3680*4882a593Smuzhiyun "reset completed\n");
3681*4882a593Smuzhiyun break;
3682*4882a593Smuzhiyun }
3683*4882a593Smuzhiyun
3684*4882a593Smuzhiyun if (value & ISP_CONTROL_RI) {
3685*4882a593Smuzhiyun netdev_printk(KERN_DEBUG, ndev,
3686*4882a593Smuzhiyun "clearing NRI after reset\n");
3687*4882a593Smuzhiyun ql_write_common_reg(qdev,
3688*4882a593Smuzhiyun &port_regs->
3689*4882a593Smuzhiyun CommonRegs.
3690*4882a593Smuzhiyun ispControlStatus,
3691*4882a593Smuzhiyun ((ISP_CONTROL_RI <<
3692*4882a593Smuzhiyun 16) | ISP_CONTROL_RI));
3693*4882a593Smuzhiyun }
3694*4882a593Smuzhiyun
3695*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3696*4882a593Smuzhiyun ssleep(1);
3697*4882a593Smuzhiyun spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3698*4882a593Smuzhiyun } while (--max_wait_time);
3699*4882a593Smuzhiyun spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3700*4882a593Smuzhiyun
3701*4882a593Smuzhiyun if (value & ISP_CONTROL_SR) {
3702*4882a593Smuzhiyun
3703*4882a593Smuzhiyun /*
3704*4882a593Smuzhiyun * Set the reset flags and clear the board again.
3705*4882a593Smuzhiyun * Nothing else to do...
3706*4882a593Smuzhiyun */
3707*4882a593Smuzhiyun netdev_err(ndev,
3708*4882a593Smuzhiyun "Timed out waiting for reset to complete\n");
3709*4882a593Smuzhiyun netdev_err(ndev, "Do a reset\n");
3710*4882a593Smuzhiyun clear_bit(QL_RESET_PER_SCSI, &qdev->flags);
3711*4882a593Smuzhiyun clear_bit(QL_RESET_START, &qdev->flags);
3712*4882a593Smuzhiyun ql_cycle_adapter(qdev, QL_DO_RESET);
3713*4882a593Smuzhiyun return;
3714*4882a593Smuzhiyun }
3715*4882a593Smuzhiyun
3716*4882a593Smuzhiyun clear_bit(QL_RESET_ACTIVE, &qdev->flags);
3717*4882a593Smuzhiyun clear_bit(QL_RESET_PER_SCSI, &qdev->flags);
3718*4882a593Smuzhiyun clear_bit(QL_RESET_START, &qdev->flags);
3719*4882a593Smuzhiyun ql_cycle_adapter(qdev, QL_NO_RESET);
3720*4882a593Smuzhiyun }
3721*4882a593Smuzhiyun }
3722*4882a593Smuzhiyun
ql_tx_timeout_work(struct work_struct * work)3723*4882a593Smuzhiyun static void ql_tx_timeout_work(struct work_struct *work)
3724*4882a593Smuzhiyun {
3725*4882a593Smuzhiyun struct ql3_adapter *qdev =
3726*4882a593Smuzhiyun container_of(work, struct ql3_adapter, tx_timeout_work.work);
3727*4882a593Smuzhiyun
3728*4882a593Smuzhiyun ql_cycle_adapter(qdev, QL_DO_RESET);
3729*4882a593Smuzhiyun }
3730*4882a593Smuzhiyun
ql_get_board_info(struct ql3_adapter * qdev)3731*4882a593Smuzhiyun static void ql_get_board_info(struct ql3_adapter *qdev)
3732*4882a593Smuzhiyun {
3733*4882a593Smuzhiyun struct ql3xxx_port_registers __iomem *port_regs =
3734*4882a593Smuzhiyun qdev->mem_map_registers;
3735*4882a593Smuzhiyun u32 value;
3736*4882a593Smuzhiyun
3737*4882a593Smuzhiyun value = ql_read_page0_reg_l(qdev, &port_regs->portStatus);
3738*4882a593Smuzhiyun
3739*4882a593Smuzhiyun qdev->chip_rev_id = ((value & PORT_STATUS_REV_ID_MASK) >> 12);
3740*4882a593Smuzhiyun if (value & PORT_STATUS_64)
3741*4882a593Smuzhiyun qdev->pci_width = 64;
3742*4882a593Smuzhiyun else
3743*4882a593Smuzhiyun qdev->pci_width = 32;
3744*4882a593Smuzhiyun if (value & PORT_STATUS_X)
3745*4882a593Smuzhiyun qdev->pci_x = 1;
3746*4882a593Smuzhiyun else
3747*4882a593Smuzhiyun qdev->pci_x = 0;
3748*4882a593Smuzhiyun qdev->pci_slot = (u8) PCI_SLOT(qdev->pdev->devfn);
3749*4882a593Smuzhiyun }
3750*4882a593Smuzhiyun
ql3xxx_timer(struct timer_list * t)3751*4882a593Smuzhiyun static void ql3xxx_timer(struct timer_list *t)
3752*4882a593Smuzhiyun {
3753*4882a593Smuzhiyun struct ql3_adapter *qdev = from_timer(qdev, t, adapter_timer);
3754*4882a593Smuzhiyun queue_delayed_work(qdev->workqueue, &qdev->link_state_work, 0);
3755*4882a593Smuzhiyun }
3756*4882a593Smuzhiyun
3757*4882a593Smuzhiyun static const struct net_device_ops ql3xxx_netdev_ops = {
3758*4882a593Smuzhiyun .ndo_open = ql3xxx_open,
3759*4882a593Smuzhiyun .ndo_start_xmit = ql3xxx_send,
3760*4882a593Smuzhiyun .ndo_stop = ql3xxx_close,
3761*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
3762*4882a593Smuzhiyun .ndo_set_mac_address = ql3xxx_set_mac_address,
3763*4882a593Smuzhiyun .ndo_tx_timeout = ql3xxx_tx_timeout,
3764*4882a593Smuzhiyun };
3765*4882a593Smuzhiyun
ql3xxx_probe(struct pci_dev * pdev,const struct pci_device_id * pci_entry)3766*4882a593Smuzhiyun static int ql3xxx_probe(struct pci_dev *pdev,
3767*4882a593Smuzhiyun const struct pci_device_id *pci_entry)
3768*4882a593Smuzhiyun {
3769*4882a593Smuzhiyun struct net_device *ndev = NULL;
3770*4882a593Smuzhiyun struct ql3_adapter *qdev = NULL;
3771*4882a593Smuzhiyun static int cards_found;
3772*4882a593Smuzhiyun int pci_using_dac, err;
3773*4882a593Smuzhiyun
3774*4882a593Smuzhiyun err = pci_enable_device(pdev);
3775*4882a593Smuzhiyun if (err) {
3776*4882a593Smuzhiyun pr_err("%s cannot enable PCI device\n", pci_name(pdev));
3777*4882a593Smuzhiyun goto err_out;
3778*4882a593Smuzhiyun }
3779*4882a593Smuzhiyun
3780*4882a593Smuzhiyun err = pci_request_regions(pdev, DRV_NAME);
3781*4882a593Smuzhiyun if (err) {
3782*4882a593Smuzhiyun pr_err("%s cannot obtain PCI resources\n", pci_name(pdev));
3783*4882a593Smuzhiyun goto err_out_disable_pdev;
3784*4882a593Smuzhiyun }
3785*4882a593Smuzhiyun
3786*4882a593Smuzhiyun pci_set_master(pdev);
3787*4882a593Smuzhiyun
3788*4882a593Smuzhiyun if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
3789*4882a593Smuzhiyun pci_using_dac = 1;
3790*4882a593Smuzhiyun err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
3791*4882a593Smuzhiyun } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
3792*4882a593Smuzhiyun pci_using_dac = 0;
3793*4882a593Smuzhiyun err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
3794*4882a593Smuzhiyun }
3795*4882a593Smuzhiyun
3796*4882a593Smuzhiyun if (err) {
3797*4882a593Smuzhiyun pr_err("%s no usable DMA configuration\n", pci_name(pdev));
3798*4882a593Smuzhiyun goto err_out_free_regions;
3799*4882a593Smuzhiyun }
3800*4882a593Smuzhiyun
3801*4882a593Smuzhiyun ndev = alloc_etherdev(sizeof(struct ql3_adapter));
3802*4882a593Smuzhiyun if (!ndev) {
3803*4882a593Smuzhiyun err = -ENOMEM;
3804*4882a593Smuzhiyun goto err_out_free_regions;
3805*4882a593Smuzhiyun }
3806*4882a593Smuzhiyun
3807*4882a593Smuzhiyun SET_NETDEV_DEV(ndev, &pdev->dev);
3808*4882a593Smuzhiyun
3809*4882a593Smuzhiyun pci_set_drvdata(pdev, ndev);
3810*4882a593Smuzhiyun
3811*4882a593Smuzhiyun qdev = netdev_priv(ndev);
3812*4882a593Smuzhiyun qdev->index = cards_found;
3813*4882a593Smuzhiyun qdev->ndev = ndev;
3814*4882a593Smuzhiyun qdev->pdev = pdev;
3815*4882a593Smuzhiyun qdev->device_id = pci_entry->device;
3816*4882a593Smuzhiyun qdev->port_link_state = LS_DOWN;
3817*4882a593Smuzhiyun if (msi)
3818*4882a593Smuzhiyun qdev->msi = 1;
3819*4882a593Smuzhiyun
3820*4882a593Smuzhiyun qdev->msg_enable = netif_msg_init(debug, default_msg);
3821*4882a593Smuzhiyun
3822*4882a593Smuzhiyun if (pci_using_dac)
3823*4882a593Smuzhiyun ndev->features |= NETIF_F_HIGHDMA;
3824*4882a593Smuzhiyun if (qdev->device_id == QL3032_DEVICE_ID)
3825*4882a593Smuzhiyun ndev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3826*4882a593Smuzhiyun
3827*4882a593Smuzhiyun qdev->mem_map_registers = pci_ioremap_bar(pdev, 1);
3828*4882a593Smuzhiyun if (!qdev->mem_map_registers) {
3829*4882a593Smuzhiyun pr_err("%s: cannot map device registers\n", pci_name(pdev));
3830*4882a593Smuzhiyun err = -EIO;
3831*4882a593Smuzhiyun goto err_out_free_ndev;
3832*4882a593Smuzhiyun }
3833*4882a593Smuzhiyun
3834*4882a593Smuzhiyun spin_lock_init(&qdev->adapter_lock);
3835*4882a593Smuzhiyun spin_lock_init(&qdev->hw_lock);
3836*4882a593Smuzhiyun
3837*4882a593Smuzhiyun /* Set driver entry points */
3838*4882a593Smuzhiyun ndev->netdev_ops = &ql3xxx_netdev_ops;
3839*4882a593Smuzhiyun ndev->ethtool_ops = &ql3xxx_ethtool_ops;
3840*4882a593Smuzhiyun ndev->watchdog_timeo = 5 * HZ;
3841*4882a593Smuzhiyun
3842*4882a593Smuzhiyun netif_napi_add(ndev, &qdev->napi, ql_poll, 64);
3843*4882a593Smuzhiyun
3844*4882a593Smuzhiyun ndev->irq = pdev->irq;
3845*4882a593Smuzhiyun
3846*4882a593Smuzhiyun /* make sure the EEPROM is good */
3847*4882a593Smuzhiyun if (ql_get_nvram_params(qdev)) {
3848*4882a593Smuzhiyun pr_alert("%s: Adapter #%d, Invalid NVRAM parameters\n",
3849*4882a593Smuzhiyun __func__, qdev->index);
3850*4882a593Smuzhiyun err = -EIO;
3851*4882a593Smuzhiyun goto err_out_iounmap;
3852*4882a593Smuzhiyun }
3853*4882a593Smuzhiyun
3854*4882a593Smuzhiyun ql_set_mac_info(qdev);
3855*4882a593Smuzhiyun
3856*4882a593Smuzhiyun /* Validate and set parameters */
3857*4882a593Smuzhiyun if (qdev->mac_index) {
3858*4882a593Smuzhiyun ndev->mtu = qdev->nvram_data.macCfg_port1.etherMtu_mac ;
3859*4882a593Smuzhiyun ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn2.macAddress);
3860*4882a593Smuzhiyun } else {
3861*4882a593Smuzhiyun ndev->mtu = qdev->nvram_data.macCfg_port0.etherMtu_mac ;
3862*4882a593Smuzhiyun ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn0.macAddress);
3863*4882a593Smuzhiyun }
3864*4882a593Smuzhiyun
3865*4882a593Smuzhiyun ndev->tx_queue_len = NUM_REQ_Q_ENTRIES;
3866*4882a593Smuzhiyun
3867*4882a593Smuzhiyun /* Record PCI bus information. */
3868*4882a593Smuzhiyun ql_get_board_info(qdev);
3869*4882a593Smuzhiyun
3870*4882a593Smuzhiyun /*
3871*4882a593Smuzhiyun * Set the Maximum Memory Read Byte Count value. We do this to handle
3872*4882a593Smuzhiyun * jumbo frames.
3873*4882a593Smuzhiyun */
3874*4882a593Smuzhiyun if (qdev->pci_x)
3875*4882a593Smuzhiyun pci_write_config_word(pdev, (int)0x4e, (u16) 0x0036);
3876*4882a593Smuzhiyun
3877*4882a593Smuzhiyun err = register_netdev(ndev);
3878*4882a593Smuzhiyun if (err) {
3879*4882a593Smuzhiyun pr_err("%s: cannot register net device\n", pci_name(pdev));
3880*4882a593Smuzhiyun goto err_out_iounmap;
3881*4882a593Smuzhiyun }
3882*4882a593Smuzhiyun
3883*4882a593Smuzhiyun /* we're going to reset, so assume we have no link for now */
3884*4882a593Smuzhiyun
3885*4882a593Smuzhiyun netif_carrier_off(ndev);
3886*4882a593Smuzhiyun netif_stop_queue(ndev);
3887*4882a593Smuzhiyun
3888*4882a593Smuzhiyun qdev->workqueue = create_singlethread_workqueue(ndev->name);
3889*4882a593Smuzhiyun if (!qdev->workqueue) {
3890*4882a593Smuzhiyun unregister_netdev(ndev);
3891*4882a593Smuzhiyun err = -ENOMEM;
3892*4882a593Smuzhiyun goto err_out_iounmap;
3893*4882a593Smuzhiyun }
3894*4882a593Smuzhiyun
3895*4882a593Smuzhiyun INIT_DELAYED_WORK(&qdev->reset_work, ql_reset_work);
3896*4882a593Smuzhiyun INIT_DELAYED_WORK(&qdev->tx_timeout_work, ql_tx_timeout_work);
3897*4882a593Smuzhiyun INIT_DELAYED_WORK(&qdev->link_state_work, ql_link_state_machine_work);
3898*4882a593Smuzhiyun
3899*4882a593Smuzhiyun timer_setup(&qdev->adapter_timer, ql3xxx_timer, 0);
3900*4882a593Smuzhiyun qdev->adapter_timer.expires = jiffies + HZ * 2; /* two second delay */
3901*4882a593Smuzhiyun
3902*4882a593Smuzhiyun if (!cards_found) {
3903*4882a593Smuzhiyun pr_alert("%s\n", DRV_STRING);
3904*4882a593Smuzhiyun pr_alert("Driver name: %s, Version: %s\n",
3905*4882a593Smuzhiyun DRV_NAME, DRV_VERSION);
3906*4882a593Smuzhiyun }
3907*4882a593Smuzhiyun ql_display_dev_info(ndev);
3908*4882a593Smuzhiyun
3909*4882a593Smuzhiyun cards_found++;
3910*4882a593Smuzhiyun return 0;
3911*4882a593Smuzhiyun
3912*4882a593Smuzhiyun err_out_iounmap:
3913*4882a593Smuzhiyun iounmap(qdev->mem_map_registers);
3914*4882a593Smuzhiyun err_out_free_ndev:
3915*4882a593Smuzhiyun free_netdev(ndev);
3916*4882a593Smuzhiyun err_out_free_regions:
3917*4882a593Smuzhiyun pci_release_regions(pdev);
3918*4882a593Smuzhiyun err_out_disable_pdev:
3919*4882a593Smuzhiyun pci_disable_device(pdev);
3920*4882a593Smuzhiyun err_out:
3921*4882a593Smuzhiyun return err;
3922*4882a593Smuzhiyun }
3923*4882a593Smuzhiyun
ql3xxx_remove(struct pci_dev * pdev)3924*4882a593Smuzhiyun static void ql3xxx_remove(struct pci_dev *pdev)
3925*4882a593Smuzhiyun {
3926*4882a593Smuzhiyun struct net_device *ndev = pci_get_drvdata(pdev);
3927*4882a593Smuzhiyun struct ql3_adapter *qdev = netdev_priv(ndev);
3928*4882a593Smuzhiyun
3929*4882a593Smuzhiyun unregister_netdev(ndev);
3930*4882a593Smuzhiyun
3931*4882a593Smuzhiyun ql_disable_interrupts(qdev);
3932*4882a593Smuzhiyun
3933*4882a593Smuzhiyun if (qdev->workqueue) {
3934*4882a593Smuzhiyun cancel_delayed_work(&qdev->reset_work);
3935*4882a593Smuzhiyun cancel_delayed_work(&qdev->tx_timeout_work);
3936*4882a593Smuzhiyun destroy_workqueue(qdev->workqueue);
3937*4882a593Smuzhiyun qdev->workqueue = NULL;
3938*4882a593Smuzhiyun }
3939*4882a593Smuzhiyun
3940*4882a593Smuzhiyun iounmap(qdev->mem_map_registers);
3941*4882a593Smuzhiyun pci_release_regions(pdev);
3942*4882a593Smuzhiyun free_netdev(ndev);
3943*4882a593Smuzhiyun }
3944*4882a593Smuzhiyun
3945*4882a593Smuzhiyun static struct pci_driver ql3xxx_driver = {
3946*4882a593Smuzhiyun
3947*4882a593Smuzhiyun .name = DRV_NAME,
3948*4882a593Smuzhiyun .id_table = ql3xxx_pci_tbl,
3949*4882a593Smuzhiyun .probe = ql3xxx_probe,
3950*4882a593Smuzhiyun .remove = ql3xxx_remove,
3951*4882a593Smuzhiyun };
3952*4882a593Smuzhiyun
3953*4882a593Smuzhiyun module_pci_driver(ql3xxx_driver);
3954