1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2*4882a593Smuzhiyun /* QLogic qed NIC Driver
3*4882a593Smuzhiyun * Copyright (c) 2015-2017 QLogic Corporation
4*4882a593Smuzhiyun * Copyright (c) 2019-2020 Marvell International Ltd.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun #include <asm/byteorder.h>
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/list.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/mutex.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/spinlock.h>
21*4882a593Smuzhiyun #include <linux/string.h>
22*4882a593Smuzhiyun #include <linux/if_vlan.h>
23*4882a593Smuzhiyun #include "qed.h"
24*4882a593Smuzhiyun #include "qed_cxt.h"
25*4882a593Smuzhiyun #include "qed_dcbx.h"
26*4882a593Smuzhiyun #include "qed_hsi.h"
27*4882a593Smuzhiyun #include "qed_hw.h"
28*4882a593Smuzhiyun #include "qed_init_ops.h"
29*4882a593Smuzhiyun #include "qed_int.h"
30*4882a593Smuzhiyun #include "qed_ll2.h"
31*4882a593Smuzhiyun #include "qed_mcp.h"
32*4882a593Smuzhiyun #include "qed_reg_addr.h"
33*4882a593Smuzhiyun #include <linux/qed/qed_rdma_if.h>
34*4882a593Smuzhiyun #include "qed_rdma.h"
35*4882a593Smuzhiyun #include "qed_roce.h"
36*4882a593Smuzhiyun #include "qed_sp.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static void qed_roce_free_real_icid(struct qed_hwfn *p_hwfn, u16 icid);
39*4882a593Smuzhiyun
qed_roce_async_event(struct qed_hwfn * p_hwfn,u8 fw_event_code,__le16 echo,union event_ring_data * data,u8 fw_return_code)40*4882a593Smuzhiyun static int qed_roce_async_event(struct qed_hwfn *p_hwfn, u8 fw_event_code,
41*4882a593Smuzhiyun __le16 echo, union event_ring_data *data,
42*4882a593Smuzhiyun u8 fw_return_code)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct qed_rdma_events events = p_hwfn->p_rdma_info->events;
45*4882a593Smuzhiyun union rdma_eqe_data *rdata = &data->rdma_data;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun if (fw_event_code == ROCE_ASYNC_EVENT_DESTROY_QP_DONE) {
48*4882a593Smuzhiyun u16 icid = (u16)le32_to_cpu(rdata->rdma_destroy_qp_data.cid);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* icid release in this async event can occur only if the icid
51*4882a593Smuzhiyun * was offloaded to the FW. In case it wasn't offloaded this is
52*4882a593Smuzhiyun * handled in qed_roce_sp_destroy_qp.
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun qed_roce_free_real_icid(p_hwfn, icid);
55*4882a593Smuzhiyun } else if (fw_event_code == ROCE_ASYNC_EVENT_SRQ_EMPTY ||
56*4882a593Smuzhiyun fw_event_code == ROCE_ASYNC_EVENT_SRQ_LIMIT) {
57*4882a593Smuzhiyun u16 srq_id = (u16)le32_to_cpu(rdata->async_handle.lo);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun events.affiliated_event(events.context, fw_event_code,
60*4882a593Smuzhiyun &srq_id);
61*4882a593Smuzhiyun } else {
62*4882a593Smuzhiyun events.affiliated_event(events.context, fw_event_code,
63*4882a593Smuzhiyun (void *)&rdata->async_handle);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
qed_roce_stop(struct qed_hwfn * p_hwfn)69*4882a593Smuzhiyun void qed_roce_stop(struct qed_hwfn *p_hwfn)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun struct qed_bmap *rcid_map = &p_hwfn->p_rdma_info->real_cid_map;
72*4882a593Smuzhiyun int wait_count = 0;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* when destroying a_RoCE QP the control is returned to the user after
75*4882a593Smuzhiyun * the synchronous part. The asynchronous part may take a little longer.
76*4882a593Smuzhiyun * We delay for a short while if an async destroy QP is still expected.
77*4882a593Smuzhiyun * Beyond the added delay we clear the bitmap anyway.
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun while (bitmap_weight(rcid_map->bitmap, rcid_map->max_count)) {
80*4882a593Smuzhiyun /* If the HW device is during recovery, all resources are
81*4882a593Smuzhiyun * immediately reset without receiving a per-cid indication
82*4882a593Smuzhiyun * from HW. In this case we don't expect the cid bitmap to be
83*4882a593Smuzhiyun * cleared.
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun if (p_hwfn->cdev->recov_in_prog)
86*4882a593Smuzhiyun return;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun msleep(100);
89*4882a593Smuzhiyun if (wait_count++ > 20) {
90*4882a593Smuzhiyun DP_NOTICE(p_hwfn, "cid bitmap wait timed out\n");
91*4882a593Smuzhiyun break;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
qed_rdma_copy_gids(struct qed_rdma_qp * qp,__le32 * src_gid,__le32 * dst_gid)96*4882a593Smuzhiyun static void qed_rdma_copy_gids(struct qed_rdma_qp *qp, __le32 *src_gid,
97*4882a593Smuzhiyun __le32 *dst_gid)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun u32 i;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (qp->roce_mode == ROCE_V2_IPV4) {
102*4882a593Smuzhiyun /* The IPv4 addresses shall be aligned to the highest word.
103*4882a593Smuzhiyun * The lower words must be zero.
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun memset(src_gid, 0, sizeof(union qed_gid));
106*4882a593Smuzhiyun memset(dst_gid, 0, sizeof(union qed_gid));
107*4882a593Smuzhiyun src_gid[3] = cpu_to_le32(qp->sgid.ipv4_addr);
108*4882a593Smuzhiyun dst_gid[3] = cpu_to_le32(qp->dgid.ipv4_addr);
109*4882a593Smuzhiyun } else {
110*4882a593Smuzhiyun /* GIDs and IPv6 addresses coincide in location and size */
111*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(qp->sgid.dwords); i++) {
112*4882a593Smuzhiyun src_gid[i] = cpu_to_le32(qp->sgid.dwords[i]);
113*4882a593Smuzhiyun dst_gid[i] = cpu_to_le32(qp->dgid.dwords[i]);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
qed_roce_mode_to_flavor(enum roce_mode roce_mode)118*4882a593Smuzhiyun static enum roce_flavor qed_roce_mode_to_flavor(enum roce_mode roce_mode)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun switch (roce_mode) {
121*4882a593Smuzhiyun case ROCE_V1:
122*4882a593Smuzhiyun return PLAIN_ROCE;
123*4882a593Smuzhiyun case ROCE_V2_IPV4:
124*4882a593Smuzhiyun return RROCE_IPV4;
125*4882a593Smuzhiyun case ROCE_V2_IPV6:
126*4882a593Smuzhiyun return RROCE_IPV6;
127*4882a593Smuzhiyun default:
128*4882a593Smuzhiyun return MAX_ROCE_FLAVOR;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
qed_roce_free_cid_pair(struct qed_hwfn * p_hwfn,u16 cid)132*4882a593Smuzhiyun static void qed_roce_free_cid_pair(struct qed_hwfn *p_hwfn, u16 cid)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun spin_lock_bh(&p_hwfn->p_rdma_info->lock);
135*4882a593Smuzhiyun qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->cid_map, cid);
136*4882a593Smuzhiyun qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->cid_map, cid + 1);
137*4882a593Smuzhiyun spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
qed_roce_alloc_cid(struct qed_hwfn * p_hwfn,u16 * cid)140*4882a593Smuzhiyun int qed_roce_alloc_cid(struct qed_hwfn *p_hwfn, u16 *cid)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct qed_rdma_info *p_rdma_info = p_hwfn->p_rdma_info;
143*4882a593Smuzhiyun u32 responder_icid;
144*4882a593Smuzhiyun u32 requester_icid;
145*4882a593Smuzhiyun int rc;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun spin_lock_bh(&p_hwfn->p_rdma_info->lock);
148*4882a593Smuzhiyun rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_rdma_info->cid_map,
149*4882a593Smuzhiyun &responder_icid);
150*4882a593Smuzhiyun if (rc) {
151*4882a593Smuzhiyun spin_unlock_bh(&p_rdma_info->lock);
152*4882a593Smuzhiyun return rc;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_rdma_info->cid_map,
156*4882a593Smuzhiyun &requester_icid);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun spin_unlock_bh(&p_rdma_info->lock);
159*4882a593Smuzhiyun if (rc)
160*4882a593Smuzhiyun goto err;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* the two icid's should be adjacent */
163*4882a593Smuzhiyun if ((requester_icid - responder_icid) != 1) {
164*4882a593Smuzhiyun DP_NOTICE(p_hwfn, "Failed to allocate two adjacent qp's'\n");
165*4882a593Smuzhiyun rc = -EINVAL;
166*4882a593Smuzhiyun goto err;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun responder_icid += qed_cxt_get_proto_cid_start(p_hwfn,
170*4882a593Smuzhiyun p_rdma_info->proto);
171*4882a593Smuzhiyun requester_icid += qed_cxt_get_proto_cid_start(p_hwfn,
172*4882a593Smuzhiyun p_rdma_info->proto);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* If these icids require a new ILT line allocate DMA-able context for
175*4882a593Smuzhiyun * an ILT page
176*4882a593Smuzhiyun */
177*4882a593Smuzhiyun rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_CXT, responder_icid);
178*4882a593Smuzhiyun if (rc)
179*4882a593Smuzhiyun goto err;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_CXT, requester_icid);
182*4882a593Smuzhiyun if (rc)
183*4882a593Smuzhiyun goto err;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun *cid = (u16)responder_icid;
186*4882a593Smuzhiyun return rc;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun err:
189*4882a593Smuzhiyun spin_lock_bh(&p_rdma_info->lock);
190*4882a593Smuzhiyun qed_bmap_release_id(p_hwfn, &p_rdma_info->cid_map, responder_icid);
191*4882a593Smuzhiyun qed_bmap_release_id(p_hwfn, &p_rdma_info->cid_map, requester_icid);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun spin_unlock_bh(&p_rdma_info->lock);
194*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
195*4882a593Smuzhiyun "Allocate CID - failed, rc = %d\n", rc);
196*4882a593Smuzhiyun return rc;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
qed_roce_set_real_cid(struct qed_hwfn * p_hwfn,u32 cid)199*4882a593Smuzhiyun static void qed_roce_set_real_cid(struct qed_hwfn *p_hwfn, u32 cid)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun spin_lock_bh(&p_hwfn->p_rdma_info->lock);
202*4882a593Smuzhiyun qed_bmap_set_id(p_hwfn, &p_hwfn->p_rdma_info->real_cid_map, cid);
203*4882a593Smuzhiyun spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
qed_roce_get_qp_tc(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp)206*4882a593Smuzhiyun static u8 qed_roce_get_qp_tc(struct qed_hwfn *p_hwfn, struct qed_rdma_qp *qp)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun u8 pri, tc = 0;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (qp->vlan_id) {
211*4882a593Smuzhiyun pri = (qp->vlan_id & VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
212*4882a593Smuzhiyun tc = qed_dcbx_get_priority_tc(p_hwfn, pri);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_SP,
216*4882a593Smuzhiyun "qp icid %u tc: %u (vlan priority %s)\n",
217*4882a593Smuzhiyun qp->icid, tc, qp->vlan_id ? "enabled" : "disabled");
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return tc;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
qed_roce_sp_create_responder(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp)222*4882a593Smuzhiyun static int qed_roce_sp_create_responder(struct qed_hwfn *p_hwfn,
223*4882a593Smuzhiyun struct qed_rdma_qp *qp)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct roce_create_qp_resp_ramrod_data *p_ramrod;
226*4882a593Smuzhiyun u16 regular_latency_queue, low_latency_queue;
227*4882a593Smuzhiyun struct qed_sp_init_data init_data;
228*4882a593Smuzhiyun struct qed_spq_entry *p_ent;
229*4882a593Smuzhiyun enum protocol_type proto;
230*4882a593Smuzhiyun u32 flags = 0;
231*4882a593Smuzhiyun int rc;
232*4882a593Smuzhiyun u8 tc;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (!qp->has_resp)
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Allocate DMA-able memory for IRQ */
240*4882a593Smuzhiyun qp->irq_num_pages = 1;
241*4882a593Smuzhiyun qp->irq = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
242*4882a593Smuzhiyun RDMA_RING_PAGE_SIZE,
243*4882a593Smuzhiyun &qp->irq_phys_addr, GFP_KERNEL);
244*4882a593Smuzhiyun if (!qp->irq) {
245*4882a593Smuzhiyun rc = -ENOMEM;
246*4882a593Smuzhiyun DP_NOTICE(p_hwfn,
247*4882a593Smuzhiyun "qed create responder failed: cannot allocate memory (irq). rc = %d\n",
248*4882a593Smuzhiyun rc);
249*4882a593Smuzhiyun return rc;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* Get SPQ entry */
253*4882a593Smuzhiyun memset(&init_data, 0, sizeof(init_data));
254*4882a593Smuzhiyun init_data.cid = qp->icid;
255*4882a593Smuzhiyun init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
256*4882a593Smuzhiyun init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun rc = qed_sp_init_request(p_hwfn, &p_ent, ROCE_RAMROD_CREATE_QP,
259*4882a593Smuzhiyun PROTOCOLID_ROCE, &init_data);
260*4882a593Smuzhiyun if (rc)
261*4882a593Smuzhiyun goto err;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR,
264*4882a593Smuzhiyun qed_roce_mode_to_flavor(qp->roce_mode));
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN,
267*4882a593Smuzhiyun qp->incoming_rdma_read_en);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN,
270*4882a593Smuzhiyun qp->incoming_rdma_write_en);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN,
273*4882a593Smuzhiyun qp->incoming_atomic_en);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN,
276*4882a593Smuzhiyun qp->e2e_flow_control_en);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG, qp->use_srq);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN,
281*4882a593Smuzhiyun qp->fmr_and_reserved_lkey);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER,
284*4882a593Smuzhiyun qp->min_rnr_nak_timer);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_XRC_FLAG,
287*4882a593Smuzhiyun qed_rdma_is_xrc_qp(qp));
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun p_ramrod = &p_ent->ramrod.roce_create_qp_resp;
290*4882a593Smuzhiyun p_ramrod->flags = cpu_to_le32(flags);
291*4882a593Smuzhiyun p_ramrod->max_ird = qp->max_rd_atomic_resp;
292*4882a593Smuzhiyun p_ramrod->traffic_class = qp->traffic_class_tos;
293*4882a593Smuzhiyun p_ramrod->hop_limit = qp->hop_limit_ttl;
294*4882a593Smuzhiyun p_ramrod->irq_num_pages = qp->irq_num_pages;
295*4882a593Smuzhiyun p_ramrod->p_key = cpu_to_le16(qp->pkey);
296*4882a593Smuzhiyun p_ramrod->flow_label = cpu_to_le32(qp->flow_label);
297*4882a593Smuzhiyun p_ramrod->dst_qp_id = cpu_to_le32(qp->dest_qp);
298*4882a593Smuzhiyun p_ramrod->mtu = cpu_to_le16(qp->mtu);
299*4882a593Smuzhiyun p_ramrod->initial_psn = cpu_to_le32(qp->rq_psn);
300*4882a593Smuzhiyun p_ramrod->pd = cpu_to_le16(qp->pd);
301*4882a593Smuzhiyun p_ramrod->rq_num_pages = cpu_to_le16(qp->rq_num_pages);
302*4882a593Smuzhiyun DMA_REGPAIR_LE(p_ramrod->rq_pbl_addr, qp->rq_pbl_ptr);
303*4882a593Smuzhiyun DMA_REGPAIR_LE(p_ramrod->irq_pbl_addr, qp->irq_phys_addr);
304*4882a593Smuzhiyun qed_rdma_copy_gids(qp, p_ramrod->src_gid, p_ramrod->dst_gid);
305*4882a593Smuzhiyun p_ramrod->qp_handle_for_async.hi = qp->qp_handle_async.hi;
306*4882a593Smuzhiyun p_ramrod->qp_handle_for_async.lo = qp->qp_handle_async.lo;
307*4882a593Smuzhiyun p_ramrod->qp_handle_for_cqe.hi = qp->qp_handle.hi;
308*4882a593Smuzhiyun p_ramrod->qp_handle_for_cqe.lo = qp->qp_handle.lo;
309*4882a593Smuzhiyun p_ramrod->cq_cid = cpu_to_le32((p_hwfn->hw_info.opaque_fid << 16) |
310*4882a593Smuzhiyun qp->rq_cq_id);
311*4882a593Smuzhiyun p_ramrod->xrc_domain = cpu_to_le16(qp->xrcd_id);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun tc = qed_roce_get_qp_tc(p_hwfn, qp);
314*4882a593Smuzhiyun regular_latency_queue = qed_get_cm_pq_idx_ofld_mtc(p_hwfn, tc);
315*4882a593Smuzhiyun low_latency_queue = qed_get_cm_pq_idx_llt_mtc(p_hwfn, tc);
316*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_SP,
317*4882a593Smuzhiyun "qp icid %u pqs: regular_latency %u low_latency %u\n",
318*4882a593Smuzhiyun qp->icid, regular_latency_queue - CM_TX_PQ_BASE,
319*4882a593Smuzhiyun low_latency_queue - CM_TX_PQ_BASE);
320*4882a593Smuzhiyun p_ramrod->regular_latency_phy_queue =
321*4882a593Smuzhiyun cpu_to_le16(regular_latency_queue);
322*4882a593Smuzhiyun p_ramrod->low_latency_phy_queue =
323*4882a593Smuzhiyun cpu_to_le16(low_latency_queue);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun p_ramrod->dpi = cpu_to_le16(qp->dpi);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun qed_rdma_set_fw_mac(p_ramrod->remote_mac_addr, qp->remote_mac_addr);
328*4882a593Smuzhiyun qed_rdma_set_fw_mac(p_ramrod->local_mac_addr, qp->local_mac_addr);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun p_ramrod->udp_src_port = cpu_to_le16(qp->udp_src_port);
331*4882a593Smuzhiyun p_ramrod->vlan_id = cpu_to_le16(qp->vlan_id);
332*4882a593Smuzhiyun p_ramrod->srq_id.srq_idx = cpu_to_le16(qp->srq_id);
333*4882a593Smuzhiyun p_ramrod->srq_id.opaque_fid = cpu_to_le16(p_hwfn->hw_info.opaque_fid);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun p_ramrod->stats_counter_id = RESC_START(p_hwfn, QED_RDMA_STATS_QUEUE) +
336*4882a593Smuzhiyun qp->stats_queue;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun rc = qed_spq_post(p_hwfn, p_ent, NULL);
339*4882a593Smuzhiyun if (rc)
340*4882a593Smuzhiyun goto err;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun qp->resp_offloaded = true;
343*4882a593Smuzhiyun qp->cq_prod = 0;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun proto = p_hwfn->p_rdma_info->proto;
346*4882a593Smuzhiyun qed_roce_set_real_cid(p_hwfn, qp->icid -
347*4882a593Smuzhiyun qed_cxt_get_proto_cid_start(p_hwfn, proto));
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return rc;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun err:
352*4882a593Smuzhiyun DP_NOTICE(p_hwfn, "create responder - failed, rc = %d\n", rc);
353*4882a593Smuzhiyun dma_free_coherent(&p_hwfn->cdev->pdev->dev,
354*4882a593Smuzhiyun qp->irq_num_pages * RDMA_RING_PAGE_SIZE,
355*4882a593Smuzhiyun qp->irq, qp->irq_phys_addr);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return rc;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
qed_roce_sp_create_requester(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp)360*4882a593Smuzhiyun static int qed_roce_sp_create_requester(struct qed_hwfn *p_hwfn,
361*4882a593Smuzhiyun struct qed_rdma_qp *qp)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct roce_create_qp_req_ramrod_data *p_ramrod;
364*4882a593Smuzhiyun u16 regular_latency_queue, low_latency_queue;
365*4882a593Smuzhiyun struct qed_sp_init_data init_data;
366*4882a593Smuzhiyun struct qed_spq_entry *p_ent;
367*4882a593Smuzhiyun enum protocol_type proto;
368*4882a593Smuzhiyun u16 flags = 0;
369*4882a593Smuzhiyun int rc;
370*4882a593Smuzhiyun u8 tc;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (!qp->has_req)
373*4882a593Smuzhiyun return 0;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* Allocate DMA-able memory for ORQ */
378*4882a593Smuzhiyun qp->orq_num_pages = 1;
379*4882a593Smuzhiyun qp->orq = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
380*4882a593Smuzhiyun RDMA_RING_PAGE_SIZE,
381*4882a593Smuzhiyun &qp->orq_phys_addr, GFP_KERNEL);
382*4882a593Smuzhiyun if (!qp->orq) {
383*4882a593Smuzhiyun rc = -ENOMEM;
384*4882a593Smuzhiyun DP_NOTICE(p_hwfn,
385*4882a593Smuzhiyun "qed create requester failed: cannot allocate memory (orq). rc = %d\n",
386*4882a593Smuzhiyun rc);
387*4882a593Smuzhiyun return rc;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* Get SPQ entry */
391*4882a593Smuzhiyun memset(&init_data, 0, sizeof(init_data));
392*4882a593Smuzhiyun init_data.cid = qp->icid + 1;
393*4882a593Smuzhiyun init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
394*4882a593Smuzhiyun init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun rc = qed_sp_init_request(p_hwfn, &p_ent,
397*4882a593Smuzhiyun ROCE_RAMROD_CREATE_QP,
398*4882a593Smuzhiyun PROTOCOLID_ROCE, &init_data);
399*4882a593Smuzhiyun if (rc)
400*4882a593Smuzhiyun goto err;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR,
403*4882a593Smuzhiyun qed_roce_mode_to_flavor(qp->roce_mode));
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN,
406*4882a593Smuzhiyun qp->fmr_and_reserved_lkey);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP,
409*4882a593Smuzhiyun qp->signal_all);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT,
412*4882a593Smuzhiyun qp->retry_cnt);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT,
415*4882a593Smuzhiyun qp->rnr_retry_cnt);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_REQ_RAMROD_DATA_XRC_FLAG,
418*4882a593Smuzhiyun qed_rdma_is_xrc_qp(qp));
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun p_ramrod = &p_ent->ramrod.roce_create_qp_req;
421*4882a593Smuzhiyun p_ramrod->flags = cpu_to_le16(flags);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun SET_FIELD(p_ramrod->flags2, ROCE_CREATE_QP_REQ_RAMROD_DATA_EDPM_MODE,
424*4882a593Smuzhiyun qp->edpm_mode);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun p_ramrod->max_ord = qp->max_rd_atomic_req;
427*4882a593Smuzhiyun p_ramrod->traffic_class = qp->traffic_class_tos;
428*4882a593Smuzhiyun p_ramrod->hop_limit = qp->hop_limit_ttl;
429*4882a593Smuzhiyun p_ramrod->orq_num_pages = qp->orq_num_pages;
430*4882a593Smuzhiyun p_ramrod->p_key = cpu_to_le16(qp->pkey);
431*4882a593Smuzhiyun p_ramrod->flow_label = cpu_to_le32(qp->flow_label);
432*4882a593Smuzhiyun p_ramrod->dst_qp_id = cpu_to_le32(qp->dest_qp);
433*4882a593Smuzhiyun p_ramrod->ack_timeout_val = cpu_to_le32(qp->ack_timeout);
434*4882a593Smuzhiyun p_ramrod->mtu = cpu_to_le16(qp->mtu);
435*4882a593Smuzhiyun p_ramrod->initial_psn = cpu_to_le32(qp->sq_psn);
436*4882a593Smuzhiyun p_ramrod->pd = cpu_to_le16(qp->pd);
437*4882a593Smuzhiyun p_ramrod->sq_num_pages = cpu_to_le16(qp->sq_num_pages);
438*4882a593Smuzhiyun DMA_REGPAIR_LE(p_ramrod->sq_pbl_addr, qp->sq_pbl_ptr);
439*4882a593Smuzhiyun DMA_REGPAIR_LE(p_ramrod->orq_pbl_addr, qp->orq_phys_addr);
440*4882a593Smuzhiyun qed_rdma_copy_gids(qp, p_ramrod->src_gid, p_ramrod->dst_gid);
441*4882a593Smuzhiyun p_ramrod->qp_handle_for_async.hi = qp->qp_handle_async.hi;
442*4882a593Smuzhiyun p_ramrod->qp_handle_for_async.lo = qp->qp_handle_async.lo;
443*4882a593Smuzhiyun p_ramrod->qp_handle_for_cqe.hi = qp->qp_handle.hi;
444*4882a593Smuzhiyun p_ramrod->qp_handle_for_cqe.lo = qp->qp_handle.lo;
445*4882a593Smuzhiyun p_ramrod->cq_cid =
446*4882a593Smuzhiyun cpu_to_le32((p_hwfn->hw_info.opaque_fid << 16) | qp->sq_cq_id);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun tc = qed_roce_get_qp_tc(p_hwfn, qp);
449*4882a593Smuzhiyun regular_latency_queue = qed_get_cm_pq_idx_ofld_mtc(p_hwfn, tc);
450*4882a593Smuzhiyun low_latency_queue = qed_get_cm_pq_idx_llt_mtc(p_hwfn, tc);
451*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_SP,
452*4882a593Smuzhiyun "qp icid %u pqs: regular_latency %u low_latency %u\n",
453*4882a593Smuzhiyun qp->icid, regular_latency_queue - CM_TX_PQ_BASE,
454*4882a593Smuzhiyun low_latency_queue - CM_TX_PQ_BASE);
455*4882a593Smuzhiyun p_ramrod->regular_latency_phy_queue =
456*4882a593Smuzhiyun cpu_to_le16(regular_latency_queue);
457*4882a593Smuzhiyun p_ramrod->low_latency_phy_queue =
458*4882a593Smuzhiyun cpu_to_le16(low_latency_queue);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun p_ramrod->dpi = cpu_to_le16(qp->dpi);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun qed_rdma_set_fw_mac(p_ramrod->remote_mac_addr, qp->remote_mac_addr);
463*4882a593Smuzhiyun qed_rdma_set_fw_mac(p_ramrod->local_mac_addr, qp->local_mac_addr);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun p_ramrod->udp_src_port = cpu_to_le16(qp->udp_src_port);
466*4882a593Smuzhiyun p_ramrod->vlan_id = cpu_to_le16(qp->vlan_id);
467*4882a593Smuzhiyun p_ramrod->stats_counter_id = RESC_START(p_hwfn, QED_RDMA_STATS_QUEUE) +
468*4882a593Smuzhiyun qp->stats_queue;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun rc = qed_spq_post(p_hwfn, p_ent, NULL);
471*4882a593Smuzhiyun if (rc)
472*4882a593Smuzhiyun goto err;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun qp->req_offloaded = true;
475*4882a593Smuzhiyun proto = p_hwfn->p_rdma_info->proto;
476*4882a593Smuzhiyun qed_roce_set_real_cid(p_hwfn,
477*4882a593Smuzhiyun qp->icid + 1 -
478*4882a593Smuzhiyun qed_cxt_get_proto_cid_start(p_hwfn, proto));
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun return rc;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun err:
483*4882a593Smuzhiyun DP_NOTICE(p_hwfn, "Create requested - failed, rc = %d\n", rc);
484*4882a593Smuzhiyun dma_free_coherent(&p_hwfn->cdev->pdev->dev,
485*4882a593Smuzhiyun qp->orq_num_pages * RDMA_RING_PAGE_SIZE,
486*4882a593Smuzhiyun qp->orq, qp->orq_phys_addr);
487*4882a593Smuzhiyun return rc;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
qed_roce_sp_modify_responder(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp,bool move_to_err,u32 modify_flags)490*4882a593Smuzhiyun static int qed_roce_sp_modify_responder(struct qed_hwfn *p_hwfn,
491*4882a593Smuzhiyun struct qed_rdma_qp *qp,
492*4882a593Smuzhiyun bool move_to_err, u32 modify_flags)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun struct roce_modify_qp_resp_ramrod_data *p_ramrod;
495*4882a593Smuzhiyun struct qed_sp_init_data init_data;
496*4882a593Smuzhiyun struct qed_spq_entry *p_ent;
497*4882a593Smuzhiyun u16 flags = 0;
498*4882a593Smuzhiyun int rc;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun if (!qp->has_resp)
501*4882a593Smuzhiyun return 0;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (move_to_err && !qp->resp_offloaded)
506*4882a593Smuzhiyun return 0;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* Get SPQ entry */
509*4882a593Smuzhiyun memset(&init_data, 0, sizeof(init_data));
510*4882a593Smuzhiyun init_data.cid = qp->icid;
511*4882a593Smuzhiyun init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
512*4882a593Smuzhiyun init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun rc = qed_sp_init_request(p_hwfn, &p_ent,
515*4882a593Smuzhiyun ROCE_EVENT_MODIFY_QP,
516*4882a593Smuzhiyun PROTOCOLID_ROCE, &init_data);
517*4882a593Smuzhiyun if (rc) {
518*4882a593Smuzhiyun DP_NOTICE(p_hwfn, "rc = %d\n", rc);
519*4882a593Smuzhiyun return rc;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG,
523*4882a593Smuzhiyun !!move_to_err);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN,
526*4882a593Smuzhiyun qp->incoming_rdma_read_en);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN,
529*4882a593Smuzhiyun qp->incoming_rdma_write_en);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN,
532*4882a593Smuzhiyun qp->incoming_atomic_en);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun SET_FIELD(flags, ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN,
535*4882a593Smuzhiyun qp->e2e_flow_control_en);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG,
538*4882a593Smuzhiyun GET_FIELD(modify_flags,
539*4882a593Smuzhiyun QED_RDMA_MODIFY_QP_VALID_RDMA_OPS_EN));
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG,
542*4882a593Smuzhiyun GET_FIELD(modify_flags, QED_ROCE_MODIFY_QP_VALID_PKEY));
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG,
545*4882a593Smuzhiyun GET_FIELD(modify_flags,
546*4882a593Smuzhiyun QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR));
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG,
549*4882a593Smuzhiyun GET_FIELD(modify_flags,
550*4882a593Smuzhiyun QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_RESP));
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG,
553*4882a593Smuzhiyun GET_FIELD(modify_flags,
554*4882a593Smuzhiyun QED_ROCE_MODIFY_QP_VALID_MIN_RNR_NAK_TIMER));
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun p_ramrod = &p_ent->ramrod.roce_modify_qp_resp;
557*4882a593Smuzhiyun p_ramrod->flags = cpu_to_le16(flags);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun p_ramrod->fields = 0;
560*4882a593Smuzhiyun SET_FIELD(p_ramrod->fields,
561*4882a593Smuzhiyun ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER,
562*4882a593Smuzhiyun qp->min_rnr_nak_timer);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun p_ramrod->max_ird = qp->max_rd_atomic_resp;
565*4882a593Smuzhiyun p_ramrod->traffic_class = qp->traffic_class_tos;
566*4882a593Smuzhiyun p_ramrod->hop_limit = qp->hop_limit_ttl;
567*4882a593Smuzhiyun p_ramrod->p_key = cpu_to_le16(qp->pkey);
568*4882a593Smuzhiyun p_ramrod->flow_label = cpu_to_le32(qp->flow_label);
569*4882a593Smuzhiyun p_ramrod->mtu = cpu_to_le16(qp->mtu);
570*4882a593Smuzhiyun qed_rdma_copy_gids(qp, p_ramrod->src_gid, p_ramrod->dst_gid);
571*4882a593Smuzhiyun rc = qed_spq_post(p_hwfn, p_ent, NULL);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Modify responder, rc = %d\n", rc);
574*4882a593Smuzhiyun return rc;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
qed_roce_sp_modify_requester(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp,bool move_to_sqd,bool move_to_err,u32 modify_flags)577*4882a593Smuzhiyun static int qed_roce_sp_modify_requester(struct qed_hwfn *p_hwfn,
578*4882a593Smuzhiyun struct qed_rdma_qp *qp,
579*4882a593Smuzhiyun bool move_to_sqd,
580*4882a593Smuzhiyun bool move_to_err, u32 modify_flags)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun struct roce_modify_qp_req_ramrod_data *p_ramrod;
583*4882a593Smuzhiyun struct qed_sp_init_data init_data;
584*4882a593Smuzhiyun struct qed_spq_entry *p_ent;
585*4882a593Smuzhiyun u16 flags = 0;
586*4882a593Smuzhiyun int rc;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (!qp->has_req)
589*4882a593Smuzhiyun return 0;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (move_to_err && !(qp->req_offloaded))
594*4882a593Smuzhiyun return 0;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun /* Get SPQ entry */
597*4882a593Smuzhiyun memset(&init_data, 0, sizeof(init_data));
598*4882a593Smuzhiyun init_data.cid = qp->icid + 1;
599*4882a593Smuzhiyun init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
600*4882a593Smuzhiyun init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun rc = qed_sp_init_request(p_hwfn, &p_ent,
603*4882a593Smuzhiyun ROCE_EVENT_MODIFY_QP,
604*4882a593Smuzhiyun PROTOCOLID_ROCE, &init_data);
605*4882a593Smuzhiyun if (rc) {
606*4882a593Smuzhiyun DP_NOTICE(p_hwfn, "rc = %d\n", rc);
607*4882a593Smuzhiyun return rc;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG,
611*4882a593Smuzhiyun !!move_to_err);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG,
614*4882a593Smuzhiyun !!move_to_sqd);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY,
617*4882a593Smuzhiyun qp->sqd_async);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG,
620*4882a593Smuzhiyun GET_FIELD(modify_flags, QED_ROCE_MODIFY_QP_VALID_PKEY));
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG,
623*4882a593Smuzhiyun GET_FIELD(modify_flags,
624*4882a593Smuzhiyun QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR));
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG,
627*4882a593Smuzhiyun GET_FIELD(modify_flags,
628*4882a593Smuzhiyun QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_REQ));
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG,
631*4882a593Smuzhiyun GET_FIELD(modify_flags,
632*4882a593Smuzhiyun QED_ROCE_MODIFY_QP_VALID_RNR_RETRY_CNT));
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG,
635*4882a593Smuzhiyun GET_FIELD(modify_flags, QED_ROCE_MODIFY_QP_VALID_RETRY_CNT));
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun SET_FIELD(flags, ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG,
638*4882a593Smuzhiyun GET_FIELD(modify_flags,
639*4882a593Smuzhiyun QED_ROCE_MODIFY_QP_VALID_ACK_TIMEOUT));
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun p_ramrod = &p_ent->ramrod.roce_modify_qp_req;
642*4882a593Smuzhiyun p_ramrod->flags = cpu_to_le16(flags);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun p_ramrod->fields = 0;
645*4882a593Smuzhiyun SET_FIELD(p_ramrod->fields,
646*4882a593Smuzhiyun ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT, qp->retry_cnt);
647*4882a593Smuzhiyun SET_FIELD(p_ramrod->fields, ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT,
648*4882a593Smuzhiyun qp->rnr_retry_cnt);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun p_ramrod->max_ord = qp->max_rd_atomic_req;
651*4882a593Smuzhiyun p_ramrod->traffic_class = qp->traffic_class_tos;
652*4882a593Smuzhiyun p_ramrod->hop_limit = qp->hop_limit_ttl;
653*4882a593Smuzhiyun p_ramrod->p_key = cpu_to_le16(qp->pkey);
654*4882a593Smuzhiyun p_ramrod->flow_label = cpu_to_le32(qp->flow_label);
655*4882a593Smuzhiyun p_ramrod->ack_timeout_val = cpu_to_le32(qp->ack_timeout);
656*4882a593Smuzhiyun p_ramrod->mtu = cpu_to_le16(qp->mtu);
657*4882a593Smuzhiyun qed_rdma_copy_gids(qp, p_ramrod->src_gid, p_ramrod->dst_gid);
658*4882a593Smuzhiyun rc = qed_spq_post(p_hwfn, p_ent, NULL);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Modify requester, rc = %d\n", rc);
661*4882a593Smuzhiyun return rc;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
qed_roce_sp_destroy_qp_responder(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp,u32 * cq_prod)664*4882a593Smuzhiyun static int qed_roce_sp_destroy_qp_responder(struct qed_hwfn *p_hwfn,
665*4882a593Smuzhiyun struct qed_rdma_qp *qp,
666*4882a593Smuzhiyun u32 *cq_prod)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun struct roce_destroy_qp_resp_output_params *p_ramrod_res;
669*4882a593Smuzhiyun struct roce_destroy_qp_resp_ramrod_data *p_ramrod;
670*4882a593Smuzhiyun struct qed_sp_init_data init_data;
671*4882a593Smuzhiyun struct qed_spq_entry *p_ent;
672*4882a593Smuzhiyun dma_addr_t ramrod_res_phys;
673*4882a593Smuzhiyun int rc;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (!qp->has_resp) {
676*4882a593Smuzhiyun *cq_prod = 0;
677*4882a593Smuzhiyun return 0;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
681*4882a593Smuzhiyun *cq_prod = qp->cq_prod;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (!qp->resp_offloaded) {
684*4882a593Smuzhiyun /* If a responder was never offload, we need to free the cids
685*4882a593Smuzhiyun * allocated in create_qp as a FW async event will never arrive
686*4882a593Smuzhiyun */
687*4882a593Smuzhiyun u32 cid;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun cid = qp->icid -
690*4882a593Smuzhiyun qed_cxt_get_proto_cid_start(p_hwfn,
691*4882a593Smuzhiyun p_hwfn->p_rdma_info->proto);
692*4882a593Smuzhiyun qed_roce_free_cid_pair(p_hwfn, (u16)cid);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun return 0;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* Get SPQ entry */
698*4882a593Smuzhiyun memset(&init_data, 0, sizeof(init_data));
699*4882a593Smuzhiyun init_data.cid = qp->icid;
700*4882a593Smuzhiyun init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
701*4882a593Smuzhiyun init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun rc = qed_sp_init_request(p_hwfn, &p_ent,
704*4882a593Smuzhiyun ROCE_RAMROD_DESTROY_QP,
705*4882a593Smuzhiyun PROTOCOLID_ROCE, &init_data);
706*4882a593Smuzhiyun if (rc)
707*4882a593Smuzhiyun return rc;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun p_ramrod = &p_ent->ramrod.roce_destroy_qp_resp;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun p_ramrod_res = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
712*4882a593Smuzhiyun sizeof(*p_ramrod_res),
713*4882a593Smuzhiyun &ramrod_res_phys, GFP_KERNEL);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun if (!p_ramrod_res) {
716*4882a593Smuzhiyun rc = -ENOMEM;
717*4882a593Smuzhiyun DP_NOTICE(p_hwfn,
718*4882a593Smuzhiyun "qed destroy responder failed: cannot allocate memory (ramrod). rc = %d\n",
719*4882a593Smuzhiyun rc);
720*4882a593Smuzhiyun qed_sp_destroy_request(p_hwfn, p_ent);
721*4882a593Smuzhiyun return rc;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun DMA_REGPAIR_LE(p_ramrod->output_params_addr, ramrod_res_phys);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun rc = qed_spq_post(p_hwfn, p_ent, NULL);
727*4882a593Smuzhiyun if (rc)
728*4882a593Smuzhiyun goto err;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun *cq_prod = le32_to_cpu(p_ramrod_res->cq_prod);
731*4882a593Smuzhiyun qp->cq_prod = *cq_prod;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* Free IRQ - only if ramrod succeeded, in case FW is still using it */
734*4882a593Smuzhiyun dma_free_coherent(&p_hwfn->cdev->pdev->dev,
735*4882a593Smuzhiyun qp->irq_num_pages * RDMA_RING_PAGE_SIZE,
736*4882a593Smuzhiyun qp->irq, qp->irq_phys_addr);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun qp->resp_offloaded = false;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Destroy responder, rc = %d\n", rc);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun err:
743*4882a593Smuzhiyun dma_free_coherent(&p_hwfn->cdev->pdev->dev,
744*4882a593Smuzhiyun sizeof(struct roce_destroy_qp_resp_output_params),
745*4882a593Smuzhiyun p_ramrod_res, ramrod_res_phys);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun return rc;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
qed_roce_sp_destroy_qp_requester(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp)750*4882a593Smuzhiyun static int qed_roce_sp_destroy_qp_requester(struct qed_hwfn *p_hwfn,
751*4882a593Smuzhiyun struct qed_rdma_qp *qp)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun struct roce_destroy_qp_req_output_params *p_ramrod_res;
754*4882a593Smuzhiyun struct roce_destroy_qp_req_ramrod_data *p_ramrod;
755*4882a593Smuzhiyun struct qed_sp_init_data init_data;
756*4882a593Smuzhiyun struct qed_spq_entry *p_ent;
757*4882a593Smuzhiyun dma_addr_t ramrod_res_phys;
758*4882a593Smuzhiyun int rc = -ENOMEM;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun if (!qp->has_req)
761*4882a593Smuzhiyun return 0;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun if (!qp->req_offloaded)
766*4882a593Smuzhiyun return 0;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun p_ramrod_res = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
769*4882a593Smuzhiyun sizeof(*p_ramrod_res),
770*4882a593Smuzhiyun &ramrod_res_phys, GFP_KERNEL);
771*4882a593Smuzhiyun if (!p_ramrod_res) {
772*4882a593Smuzhiyun DP_NOTICE(p_hwfn,
773*4882a593Smuzhiyun "qed destroy requester failed: cannot allocate memory (ramrod)\n");
774*4882a593Smuzhiyun return rc;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Get SPQ entry */
778*4882a593Smuzhiyun memset(&init_data, 0, sizeof(init_data));
779*4882a593Smuzhiyun init_data.cid = qp->icid + 1;
780*4882a593Smuzhiyun init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
781*4882a593Smuzhiyun init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun rc = qed_sp_init_request(p_hwfn, &p_ent, ROCE_RAMROD_DESTROY_QP,
784*4882a593Smuzhiyun PROTOCOLID_ROCE, &init_data);
785*4882a593Smuzhiyun if (rc)
786*4882a593Smuzhiyun goto err;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun p_ramrod = &p_ent->ramrod.roce_destroy_qp_req;
789*4882a593Smuzhiyun DMA_REGPAIR_LE(p_ramrod->output_params_addr, ramrod_res_phys);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun rc = qed_spq_post(p_hwfn, p_ent, NULL);
792*4882a593Smuzhiyun if (rc)
793*4882a593Smuzhiyun goto err;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /* Free ORQ - only if ramrod succeeded, in case FW is still using it */
797*4882a593Smuzhiyun dma_free_coherent(&p_hwfn->cdev->pdev->dev,
798*4882a593Smuzhiyun qp->orq_num_pages * RDMA_RING_PAGE_SIZE,
799*4882a593Smuzhiyun qp->orq, qp->orq_phys_addr);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun qp->req_offloaded = false;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Destroy requester, rc = %d\n", rc);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun err:
806*4882a593Smuzhiyun dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_ramrod_res),
807*4882a593Smuzhiyun p_ramrod_res, ramrod_res_phys);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun return rc;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
qed_roce_query_qp(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp,struct qed_rdma_query_qp_out_params * out_params)812*4882a593Smuzhiyun int qed_roce_query_qp(struct qed_hwfn *p_hwfn,
813*4882a593Smuzhiyun struct qed_rdma_qp *qp,
814*4882a593Smuzhiyun struct qed_rdma_query_qp_out_params *out_params)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun struct roce_query_qp_resp_output_params *p_resp_ramrod_res;
817*4882a593Smuzhiyun struct roce_query_qp_req_output_params *p_req_ramrod_res;
818*4882a593Smuzhiyun struct roce_query_qp_resp_ramrod_data *p_resp_ramrod;
819*4882a593Smuzhiyun struct roce_query_qp_req_ramrod_data *p_req_ramrod;
820*4882a593Smuzhiyun struct qed_sp_init_data init_data;
821*4882a593Smuzhiyun dma_addr_t resp_ramrod_res_phys;
822*4882a593Smuzhiyun dma_addr_t req_ramrod_res_phys;
823*4882a593Smuzhiyun struct qed_spq_entry *p_ent;
824*4882a593Smuzhiyun bool rq_err_state;
825*4882a593Smuzhiyun bool sq_err_state;
826*4882a593Smuzhiyun bool sq_draining;
827*4882a593Smuzhiyun int rc = -ENOMEM;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if ((!(qp->resp_offloaded)) && (!(qp->req_offloaded))) {
830*4882a593Smuzhiyun /* We can't send ramrod to the fw since this qp wasn't offloaded
831*4882a593Smuzhiyun * to the fw yet
832*4882a593Smuzhiyun */
833*4882a593Smuzhiyun out_params->draining = false;
834*4882a593Smuzhiyun out_params->rq_psn = qp->rq_psn;
835*4882a593Smuzhiyun out_params->sq_psn = qp->sq_psn;
836*4882a593Smuzhiyun out_params->state = qp->cur_state;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "No QPs as no offload\n");
839*4882a593Smuzhiyun return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun if (!(qp->resp_offloaded)) {
843*4882a593Smuzhiyun DP_NOTICE(p_hwfn,
844*4882a593Smuzhiyun "The responder's qp should be offloaded before requester's\n");
845*4882a593Smuzhiyun return -EINVAL;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun /* Send a query responder ramrod to FW to get RQ-PSN and state */
849*4882a593Smuzhiyun p_resp_ramrod_res =
850*4882a593Smuzhiyun dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
851*4882a593Smuzhiyun sizeof(*p_resp_ramrod_res),
852*4882a593Smuzhiyun &resp_ramrod_res_phys, GFP_KERNEL);
853*4882a593Smuzhiyun if (!p_resp_ramrod_res) {
854*4882a593Smuzhiyun DP_NOTICE(p_hwfn,
855*4882a593Smuzhiyun "qed query qp failed: cannot allocate memory (ramrod)\n");
856*4882a593Smuzhiyun return rc;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun /* Get SPQ entry */
860*4882a593Smuzhiyun memset(&init_data, 0, sizeof(init_data));
861*4882a593Smuzhiyun init_data.cid = qp->icid;
862*4882a593Smuzhiyun init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
863*4882a593Smuzhiyun init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
864*4882a593Smuzhiyun rc = qed_sp_init_request(p_hwfn, &p_ent, ROCE_RAMROD_QUERY_QP,
865*4882a593Smuzhiyun PROTOCOLID_ROCE, &init_data);
866*4882a593Smuzhiyun if (rc)
867*4882a593Smuzhiyun goto err_resp;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun p_resp_ramrod = &p_ent->ramrod.roce_query_qp_resp;
870*4882a593Smuzhiyun DMA_REGPAIR_LE(p_resp_ramrod->output_params_addr, resp_ramrod_res_phys);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun rc = qed_spq_post(p_hwfn, p_ent, NULL);
873*4882a593Smuzhiyun if (rc)
874*4882a593Smuzhiyun goto err_resp;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun out_params->rq_psn = le32_to_cpu(p_resp_ramrod_res->psn);
877*4882a593Smuzhiyun rq_err_state = GET_FIELD(le32_to_cpu(p_resp_ramrod_res->flags),
878*4882a593Smuzhiyun ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_resp_ramrod_res),
881*4882a593Smuzhiyun p_resp_ramrod_res, resp_ramrod_res_phys);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun if (!(qp->req_offloaded)) {
884*4882a593Smuzhiyun /* Don't send query qp for the requester */
885*4882a593Smuzhiyun out_params->sq_psn = qp->sq_psn;
886*4882a593Smuzhiyun out_params->draining = false;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun if (rq_err_state)
889*4882a593Smuzhiyun qp->cur_state = QED_ROCE_QP_STATE_ERR;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun out_params->state = qp->cur_state;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun return 0;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /* Send a query requester ramrod to FW to get SQ-PSN and state */
897*4882a593Smuzhiyun p_req_ramrod_res = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
898*4882a593Smuzhiyun sizeof(*p_req_ramrod_res),
899*4882a593Smuzhiyun &req_ramrod_res_phys,
900*4882a593Smuzhiyun GFP_KERNEL);
901*4882a593Smuzhiyun if (!p_req_ramrod_res) {
902*4882a593Smuzhiyun rc = -ENOMEM;
903*4882a593Smuzhiyun DP_NOTICE(p_hwfn,
904*4882a593Smuzhiyun "qed query qp failed: cannot allocate memory (ramrod)\n");
905*4882a593Smuzhiyun return rc;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun /* Get SPQ entry */
909*4882a593Smuzhiyun init_data.cid = qp->icid + 1;
910*4882a593Smuzhiyun rc = qed_sp_init_request(p_hwfn, &p_ent, ROCE_RAMROD_QUERY_QP,
911*4882a593Smuzhiyun PROTOCOLID_ROCE, &init_data);
912*4882a593Smuzhiyun if (rc)
913*4882a593Smuzhiyun goto err_req;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun p_req_ramrod = &p_ent->ramrod.roce_query_qp_req;
916*4882a593Smuzhiyun DMA_REGPAIR_LE(p_req_ramrod->output_params_addr, req_ramrod_res_phys);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun rc = qed_spq_post(p_hwfn, p_ent, NULL);
919*4882a593Smuzhiyun if (rc)
920*4882a593Smuzhiyun goto err_req;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun out_params->sq_psn = le32_to_cpu(p_req_ramrod_res->psn);
923*4882a593Smuzhiyun sq_err_state = GET_FIELD(le32_to_cpu(p_req_ramrod_res->flags),
924*4882a593Smuzhiyun ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG);
925*4882a593Smuzhiyun sq_draining =
926*4882a593Smuzhiyun GET_FIELD(le32_to_cpu(p_req_ramrod_res->flags),
927*4882a593Smuzhiyun ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG);
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_req_ramrod_res),
930*4882a593Smuzhiyun p_req_ramrod_res, req_ramrod_res_phys);
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun out_params->draining = false;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun if (rq_err_state || sq_err_state)
935*4882a593Smuzhiyun qp->cur_state = QED_ROCE_QP_STATE_ERR;
936*4882a593Smuzhiyun else if (sq_draining)
937*4882a593Smuzhiyun out_params->draining = true;
938*4882a593Smuzhiyun out_params->state = qp->cur_state;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun return 0;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun err_req:
943*4882a593Smuzhiyun dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_req_ramrod_res),
944*4882a593Smuzhiyun p_req_ramrod_res, req_ramrod_res_phys);
945*4882a593Smuzhiyun return rc;
946*4882a593Smuzhiyun err_resp:
947*4882a593Smuzhiyun dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_resp_ramrod_res),
948*4882a593Smuzhiyun p_resp_ramrod_res, resp_ramrod_res_phys);
949*4882a593Smuzhiyun return rc;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun
qed_roce_destroy_qp(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp)952*4882a593Smuzhiyun int qed_roce_destroy_qp(struct qed_hwfn *p_hwfn, struct qed_rdma_qp *qp)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun u32 cq_prod;
955*4882a593Smuzhiyun int rc;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /* Destroys the specified QP */
958*4882a593Smuzhiyun if ((qp->cur_state != QED_ROCE_QP_STATE_RESET) &&
959*4882a593Smuzhiyun (qp->cur_state != QED_ROCE_QP_STATE_ERR) &&
960*4882a593Smuzhiyun (qp->cur_state != QED_ROCE_QP_STATE_INIT)) {
961*4882a593Smuzhiyun DP_NOTICE(p_hwfn,
962*4882a593Smuzhiyun "QP must be in error, reset or init state before destroying it\n");
963*4882a593Smuzhiyun return -EINVAL;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun if (qp->cur_state != QED_ROCE_QP_STATE_RESET) {
967*4882a593Smuzhiyun rc = qed_roce_sp_destroy_qp_responder(p_hwfn, qp,
968*4882a593Smuzhiyun &cq_prod);
969*4882a593Smuzhiyun if (rc)
970*4882a593Smuzhiyun return rc;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* Send destroy requester ramrod */
973*4882a593Smuzhiyun rc = qed_roce_sp_destroy_qp_requester(p_hwfn, qp);
974*4882a593Smuzhiyun if (rc)
975*4882a593Smuzhiyun return rc;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun return 0;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
qed_roce_modify_qp(struct qed_hwfn * p_hwfn,struct qed_rdma_qp * qp,enum qed_roce_qp_state prev_state,struct qed_rdma_modify_qp_in_params * params)981*4882a593Smuzhiyun int qed_roce_modify_qp(struct qed_hwfn *p_hwfn,
982*4882a593Smuzhiyun struct qed_rdma_qp *qp,
983*4882a593Smuzhiyun enum qed_roce_qp_state prev_state,
984*4882a593Smuzhiyun struct qed_rdma_modify_qp_in_params *params)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun int rc = 0;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /* Perform additional operations according to the current state and the
989*4882a593Smuzhiyun * next state
990*4882a593Smuzhiyun */
991*4882a593Smuzhiyun if (((prev_state == QED_ROCE_QP_STATE_INIT) ||
992*4882a593Smuzhiyun (prev_state == QED_ROCE_QP_STATE_RESET)) &&
993*4882a593Smuzhiyun (qp->cur_state == QED_ROCE_QP_STATE_RTR)) {
994*4882a593Smuzhiyun /* Init->RTR or Reset->RTR */
995*4882a593Smuzhiyun rc = qed_roce_sp_create_responder(p_hwfn, qp);
996*4882a593Smuzhiyun return rc;
997*4882a593Smuzhiyun } else if ((prev_state == QED_ROCE_QP_STATE_RTR) &&
998*4882a593Smuzhiyun (qp->cur_state == QED_ROCE_QP_STATE_RTS)) {
999*4882a593Smuzhiyun /* RTR-> RTS */
1000*4882a593Smuzhiyun rc = qed_roce_sp_create_requester(p_hwfn, qp);
1001*4882a593Smuzhiyun if (rc)
1002*4882a593Smuzhiyun return rc;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* Send modify responder ramrod */
1005*4882a593Smuzhiyun rc = qed_roce_sp_modify_responder(p_hwfn, qp, false,
1006*4882a593Smuzhiyun params->modify_flags);
1007*4882a593Smuzhiyun return rc;
1008*4882a593Smuzhiyun } else if ((prev_state == QED_ROCE_QP_STATE_RTS) &&
1009*4882a593Smuzhiyun (qp->cur_state == QED_ROCE_QP_STATE_RTS)) {
1010*4882a593Smuzhiyun /* RTS->RTS */
1011*4882a593Smuzhiyun rc = qed_roce_sp_modify_responder(p_hwfn, qp, false,
1012*4882a593Smuzhiyun params->modify_flags);
1013*4882a593Smuzhiyun if (rc)
1014*4882a593Smuzhiyun return rc;
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun rc = qed_roce_sp_modify_requester(p_hwfn, qp, false, false,
1017*4882a593Smuzhiyun params->modify_flags);
1018*4882a593Smuzhiyun return rc;
1019*4882a593Smuzhiyun } else if ((prev_state == QED_ROCE_QP_STATE_RTS) &&
1020*4882a593Smuzhiyun (qp->cur_state == QED_ROCE_QP_STATE_SQD)) {
1021*4882a593Smuzhiyun /* RTS->SQD */
1022*4882a593Smuzhiyun rc = qed_roce_sp_modify_requester(p_hwfn, qp, true, false,
1023*4882a593Smuzhiyun params->modify_flags);
1024*4882a593Smuzhiyun return rc;
1025*4882a593Smuzhiyun } else if ((prev_state == QED_ROCE_QP_STATE_SQD) &&
1026*4882a593Smuzhiyun (qp->cur_state == QED_ROCE_QP_STATE_SQD)) {
1027*4882a593Smuzhiyun /* SQD->SQD */
1028*4882a593Smuzhiyun rc = qed_roce_sp_modify_responder(p_hwfn, qp, false,
1029*4882a593Smuzhiyun params->modify_flags);
1030*4882a593Smuzhiyun if (rc)
1031*4882a593Smuzhiyun return rc;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun rc = qed_roce_sp_modify_requester(p_hwfn, qp, false, false,
1034*4882a593Smuzhiyun params->modify_flags);
1035*4882a593Smuzhiyun return rc;
1036*4882a593Smuzhiyun } else if ((prev_state == QED_ROCE_QP_STATE_SQD) &&
1037*4882a593Smuzhiyun (qp->cur_state == QED_ROCE_QP_STATE_RTS)) {
1038*4882a593Smuzhiyun /* SQD->RTS */
1039*4882a593Smuzhiyun rc = qed_roce_sp_modify_responder(p_hwfn, qp, false,
1040*4882a593Smuzhiyun params->modify_flags);
1041*4882a593Smuzhiyun if (rc)
1042*4882a593Smuzhiyun return rc;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun rc = qed_roce_sp_modify_requester(p_hwfn, qp, false, false,
1045*4882a593Smuzhiyun params->modify_flags);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun return rc;
1048*4882a593Smuzhiyun } else if (qp->cur_state == QED_ROCE_QP_STATE_ERR) {
1049*4882a593Smuzhiyun /* ->ERR */
1050*4882a593Smuzhiyun rc = qed_roce_sp_modify_responder(p_hwfn, qp, true,
1051*4882a593Smuzhiyun params->modify_flags);
1052*4882a593Smuzhiyun if (rc)
1053*4882a593Smuzhiyun return rc;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun rc = qed_roce_sp_modify_requester(p_hwfn, qp, false, true,
1056*4882a593Smuzhiyun params->modify_flags);
1057*4882a593Smuzhiyun return rc;
1058*4882a593Smuzhiyun } else if (qp->cur_state == QED_ROCE_QP_STATE_RESET) {
1059*4882a593Smuzhiyun /* Any state -> RESET */
1060*4882a593Smuzhiyun u32 cq_prod;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun /* Send destroy responder ramrod */
1063*4882a593Smuzhiyun rc = qed_roce_sp_destroy_qp_responder(p_hwfn,
1064*4882a593Smuzhiyun qp,
1065*4882a593Smuzhiyun &cq_prod);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun if (rc)
1068*4882a593Smuzhiyun return rc;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun qp->cq_prod = cq_prod;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun rc = qed_roce_sp_destroy_qp_requester(p_hwfn, qp);
1073*4882a593Smuzhiyun } else {
1074*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "0\n");
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun return rc;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
qed_roce_free_real_icid(struct qed_hwfn * p_hwfn,u16 icid)1080*4882a593Smuzhiyun static void qed_roce_free_real_icid(struct qed_hwfn *p_hwfn, u16 icid)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun struct qed_rdma_info *p_rdma_info = p_hwfn->p_rdma_info;
1083*4882a593Smuzhiyun u32 start_cid, cid, xcid;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun /* an even icid belongs to a responder while an odd icid belongs to a
1086*4882a593Smuzhiyun * requester. The 'cid' received as an input can be either. We calculate
1087*4882a593Smuzhiyun * the "partner" icid and call it xcid. Only if both are free then the
1088*4882a593Smuzhiyun * "cid" map can be cleared.
1089*4882a593Smuzhiyun */
1090*4882a593Smuzhiyun start_cid = qed_cxt_get_proto_cid_start(p_hwfn, p_rdma_info->proto);
1091*4882a593Smuzhiyun cid = icid - start_cid;
1092*4882a593Smuzhiyun xcid = cid ^ 1;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun spin_lock_bh(&p_rdma_info->lock);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun qed_bmap_release_id(p_hwfn, &p_rdma_info->real_cid_map, cid);
1097*4882a593Smuzhiyun if (qed_bmap_test_id(p_hwfn, &p_rdma_info->real_cid_map, xcid) == 0) {
1098*4882a593Smuzhiyun qed_bmap_release_id(p_hwfn, &p_rdma_info->cid_map, cid);
1099*4882a593Smuzhiyun qed_bmap_release_id(p_hwfn, &p_rdma_info->cid_map, xcid);
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
qed_roce_dpm_dcbx(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)1105*4882a593Smuzhiyun void qed_roce_dpm_dcbx(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun u8 val;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun /* if any QPs are already active, we want to disable DPM, since their
1110*4882a593Smuzhiyun * context information contains information from before the latest DCBx
1111*4882a593Smuzhiyun * update. Otherwise enable it.
1112*4882a593Smuzhiyun */
1113*4882a593Smuzhiyun val = qed_rdma_allocated_qps(p_hwfn) ? true : false;
1114*4882a593Smuzhiyun p_hwfn->dcbx_no_edpm = (u8)val;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun qed_rdma_dpm_conf(p_hwfn, p_ptt);
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
qed_roce_setup(struct qed_hwfn * p_hwfn)1119*4882a593Smuzhiyun int qed_roce_setup(struct qed_hwfn *p_hwfn)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun return qed_spq_register_async_cb(p_hwfn, PROTOCOLID_ROCE,
1122*4882a593Smuzhiyun qed_roce_async_event);
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
qed_roce_init_hw(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)1125*4882a593Smuzhiyun int qed_roce_init_hw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun u32 ll2_ethertype_en;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, PRS_REG_ROCE_DEST_QP_MAX_PF, 0);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun p_hwfn->rdma_prs_search_reg = PRS_REG_SEARCH_ROCE;
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun ll2_ethertype_en = qed_rd(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN);
1134*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN,
1135*4882a593Smuzhiyun (ll2_ethertype_en | 0x01));
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun if (qed_cxt_get_proto_cid_start(p_hwfn, PROTOCOLID_ROCE) % 2) {
1138*4882a593Smuzhiyun DP_NOTICE(p_hwfn, "The first RoCE's cid should be even\n");
1139*4882a593Smuzhiyun return -EINVAL;
1140*4882a593Smuzhiyun }
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Initializing HW - Done\n");
1143*4882a593Smuzhiyun return 0;
1144*4882a593Smuzhiyun }
1145