xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/qlogic/qed/qed_rdma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2*4882a593Smuzhiyun /* QLogic qed NIC Driver
3*4882a593Smuzhiyun  * Copyright (c) 2015-2017  QLogic Corporation
4*4882a593Smuzhiyun  * Copyright (c) 2019-2020 Marvell International Ltd.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun #include <asm/byteorder.h>
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/list.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/mutex.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/spinlock.h>
21*4882a593Smuzhiyun #include <linux/string.h>
22*4882a593Smuzhiyun #include "qed.h"
23*4882a593Smuzhiyun #include "qed_cxt.h"
24*4882a593Smuzhiyun #include "qed_hsi.h"
25*4882a593Smuzhiyun #include "qed_hw.h"
26*4882a593Smuzhiyun #include "qed_init_ops.h"
27*4882a593Smuzhiyun #include "qed_int.h"
28*4882a593Smuzhiyun #include "qed_ll2.h"
29*4882a593Smuzhiyun #include "qed_mcp.h"
30*4882a593Smuzhiyun #include "qed_reg_addr.h"
31*4882a593Smuzhiyun #include <linux/qed/qed_rdma_if.h>
32*4882a593Smuzhiyun #include "qed_rdma.h"
33*4882a593Smuzhiyun #include "qed_roce.h"
34*4882a593Smuzhiyun #include "qed_sp.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 
qed_rdma_bmap_alloc(struct qed_hwfn * p_hwfn,struct qed_bmap * bmap,u32 max_count,char * name)37*4882a593Smuzhiyun int qed_rdma_bmap_alloc(struct qed_hwfn *p_hwfn,
38*4882a593Smuzhiyun 			struct qed_bmap *bmap, u32 max_count, char *name)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "max_count = %08x\n", max_count);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	bmap->max_count = max_count;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	bmap->bitmap = kcalloc(BITS_TO_LONGS(max_count), sizeof(long),
45*4882a593Smuzhiyun 			       GFP_KERNEL);
46*4882a593Smuzhiyun 	if (!bmap->bitmap)
47*4882a593Smuzhiyun 		return -ENOMEM;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	snprintf(bmap->name, QED_RDMA_MAX_BMAP_NAME, "%s", name);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "0\n");
52*4882a593Smuzhiyun 	return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
qed_rdma_bmap_alloc_id(struct qed_hwfn * p_hwfn,struct qed_bmap * bmap,u32 * id_num)55*4882a593Smuzhiyun int qed_rdma_bmap_alloc_id(struct qed_hwfn *p_hwfn,
56*4882a593Smuzhiyun 			   struct qed_bmap *bmap, u32 *id_num)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	*id_num = find_first_zero_bit(bmap->bitmap, bmap->max_count);
59*4882a593Smuzhiyun 	if (*id_num >= bmap->max_count)
60*4882a593Smuzhiyun 		return -EINVAL;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	__set_bit(*id_num, bmap->bitmap);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "%s bitmap: allocated id %d\n",
65*4882a593Smuzhiyun 		   bmap->name, *id_num);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
qed_bmap_set_id(struct qed_hwfn * p_hwfn,struct qed_bmap * bmap,u32 id_num)70*4882a593Smuzhiyun void qed_bmap_set_id(struct qed_hwfn *p_hwfn,
71*4882a593Smuzhiyun 		     struct qed_bmap *bmap, u32 id_num)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	if (id_num >= bmap->max_count)
74*4882a593Smuzhiyun 		return;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	__set_bit(id_num, bmap->bitmap);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
qed_bmap_release_id(struct qed_hwfn * p_hwfn,struct qed_bmap * bmap,u32 id_num)79*4882a593Smuzhiyun void qed_bmap_release_id(struct qed_hwfn *p_hwfn,
80*4882a593Smuzhiyun 			 struct qed_bmap *bmap, u32 id_num)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	bool b_acquired;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	if (id_num >= bmap->max_count)
85*4882a593Smuzhiyun 		return;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	b_acquired = test_and_clear_bit(id_num, bmap->bitmap);
88*4882a593Smuzhiyun 	if (!b_acquired) {
89*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn, "%s bitmap: id %d already released\n",
90*4882a593Smuzhiyun 			  bmap->name, id_num);
91*4882a593Smuzhiyun 		return;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "%s bitmap: released id %d\n",
95*4882a593Smuzhiyun 		   bmap->name, id_num);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
qed_bmap_test_id(struct qed_hwfn * p_hwfn,struct qed_bmap * bmap,u32 id_num)98*4882a593Smuzhiyun int qed_bmap_test_id(struct qed_hwfn *p_hwfn,
99*4882a593Smuzhiyun 		     struct qed_bmap *bmap, u32 id_num)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	if (id_num >= bmap->max_count)
102*4882a593Smuzhiyun 		return -1;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return test_bit(id_num, bmap->bitmap);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
qed_bmap_is_empty(struct qed_bmap * bmap)107*4882a593Smuzhiyun static bool qed_bmap_is_empty(struct qed_bmap *bmap)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	return bmap->max_count == find_first_bit(bmap->bitmap, bmap->max_count);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
qed_rdma_get_sb_id(void * p_hwfn,u32 rel_sb_id)112*4882a593Smuzhiyun static u32 qed_rdma_get_sb_id(void *p_hwfn, u32 rel_sb_id)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	/* First sb id for RoCE is after all the l2 sb */
115*4882a593Smuzhiyun 	return FEAT_NUM((struct qed_hwfn *)p_hwfn, QED_PF_L2_QUE) + rel_sb_id;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
qed_rdma_info_alloc(struct qed_hwfn * p_hwfn)118*4882a593Smuzhiyun int qed_rdma_info_alloc(struct qed_hwfn *p_hwfn)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct qed_rdma_info *p_rdma_info;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	p_rdma_info = kzalloc(sizeof(*p_rdma_info), GFP_KERNEL);
123*4882a593Smuzhiyun 	if (!p_rdma_info)
124*4882a593Smuzhiyun 		return -ENOMEM;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	spin_lock_init(&p_rdma_info->lock);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	p_hwfn->p_rdma_info = p_rdma_info;
129*4882a593Smuzhiyun 	return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
qed_rdma_info_free(struct qed_hwfn * p_hwfn)132*4882a593Smuzhiyun void qed_rdma_info_free(struct qed_hwfn *p_hwfn)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	kfree(p_hwfn->p_rdma_info);
135*4882a593Smuzhiyun 	p_hwfn->p_rdma_info = NULL;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
qed_rdma_alloc(struct qed_hwfn * p_hwfn)138*4882a593Smuzhiyun static int qed_rdma_alloc(struct qed_hwfn *p_hwfn)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	struct qed_rdma_info *p_rdma_info = p_hwfn->p_rdma_info;
141*4882a593Smuzhiyun 	u32 num_cons, num_tasks;
142*4882a593Smuzhiyun 	int rc = -ENOMEM;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocating RDMA\n");
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn))
147*4882a593Smuzhiyun 		p_rdma_info->proto = PROTOCOLID_IWARP;
148*4882a593Smuzhiyun 	else
149*4882a593Smuzhiyun 		p_rdma_info->proto = PROTOCOLID_ROCE;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	num_cons = qed_cxt_get_proto_cid_count(p_hwfn, p_rdma_info->proto,
152*4882a593Smuzhiyun 					       NULL);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn))
155*4882a593Smuzhiyun 		p_rdma_info->num_qps = num_cons;
156*4882a593Smuzhiyun 	else
157*4882a593Smuzhiyun 		p_rdma_info->num_qps = num_cons / 2; /* 2 cids per qp */
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	num_tasks = qed_cxt_get_proto_tid_count(p_hwfn, PROTOCOLID_ROCE);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* Each MR uses a single task */
162*4882a593Smuzhiyun 	p_rdma_info->num_mrs = num_tasks;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* Queue zone lines are shared between RoCE and L2 in such a way that
165*4882a593Smuzhiyun 	 * they can be used by each without obstructing the other.
166*4882a593Smuzhiyun 	 */
167*4882a593Smuzhiyun 	p_rdma_info->queue_zone_base = (u16)RESC_START(p_hwfn, QED_L2_QUEUE);
168*4882a593Smuzhiyun 	p_rdma_info->max_queue_zones = (u16)RESC_NUM(p_hwfn, QED_L2_QUEUE);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* Allocate a struct with device params and fill it */
171*4882a593Smuzhiyun 	p_rdma_info->dev = kzalloc(sizeof(*p_rdma_info->dev), GFP_KERNEL);
172*4882a593Smuzhiyun 	if (!p_rdma_info->dev)
173*4882a593Smuzhiyun 		return rc;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Allocate a struct with port params and fill it */
176*4882a593Smuzhiyun 	p_rdma_info->port = kzalloc(sizeof(*p_rdma_info->port), GFP_KERNEL);
177*4882a593Smuzhiyun 	if (!p_rdma_info->port)
178*4882a593Smuzhiyun 		goto free_rdma_dev;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* Allocate bit map for pd's */
181*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->pd_map, RDMA_MAX_PDS,
182*4882a593Smuzhiyun 				 "PD");
183*4882a593Smuzhiyun 	if (rc) {
184*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
185*4882a593Smuzhiyun 			   "Failed to allocate pd_map, rc = %d\n",
186*4882a593Smuzhiyun 			   rc);
187*4882a593Smuzhiyun 		goto free_rdma_port;
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Allocate bit map for XRC Domains */
191*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->xrcd_map,
192*4882a593Smuzhiyun 				 QED_RDMA_MAX_XRCDS, "XRCD");
193*4882a593Smuzhiyun 	if (rc) {
194*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
195*4882a593Smuzhiyun 			   "Failed to allocate xrcd_map,rc = %d\n", rc);
196*4882a593Smuzhiyun 		goto free_pd_map;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* Allocate DPI bitmap */
200*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->dpi_map,
201*4882a593Smuzhiyun 				 p_hwfn->dpi_count, "DPI");
202*4882a593Smuzhiyun 	if (rc) {
203*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
204*4882a593Smuzhiyun 			   "Failed to allocate DPI bitmap, rc = %d\n", rc);
205*4882a593Smuzhiyun 		goto free_xrcd_map;
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* Allocate bitmap for cq's. The maximum number of CQs is bound to
209*4882a593Smuzhiyun 	 * the number of connections we support. (num_qps in iWARP or
210*4882a593Smuzhiyun 	 * num_qps/2 in RoCE).
211*4882a593Smuzhiyun 	 */
212*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->cq_map, num_cons, "CQ");
213*4882a593Smuzhiyun 	if (rc) {
214*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
215*4882a593Smuzhiyun 			   "Failed to allocate cq bitmap, rc = %d\n", rc);
216*4882a593Smuzhiyun 		goto free_dpi_map;
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* Allocate bitmap for toggle bit for cq icids
220*4882a593Smuzhiyun 	 * We toggle the bit every time we create or resize cq for a given icid.
221*4882a593Smuzhiyun 	 * Size needs to equal the size of the cq bmap.
222*4882a593Smuzhiyun 	 */
223*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->toggle_bits,
224*4882a593Smuzhiyun 				 num_cons, "Toggle");
225*4882a593Smuzhiyun 	if (rc) {
226*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
227*4882a593Smuzhiyun 			   "Failed to allocate toggle bits, rc = %d\n", rc);
228*4882a593Smuzhiyun 		goto free_cq_map;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* Allocate bitmap for itids */
232*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->tid_map,
233*4882a593Smuzhiyun 				 p_rdma_info->num_mrs, "MR");
234*4882a593Smuzhiyun 	if (rc) {
235*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
236*4882a593Smuzhiyun 			   "Failed to allocate itids bitmaps, rc = %d\n", rc);
237*4882a593Smuzhiyun 		goto free_toggle_map;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* Allocate bitmap for cids used for qps. */
241*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->cid_map, num_cons,
242*4882a593Smuzhiyun 				 "CID");
243*4882a593Smuzhiyun 	if (rc) {
244*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
245*4882a593Smuzhiyun 			   "Failed to allocate cid bitmap, rc = %d\n", rc);
246*4882a593Smuzhiyun 		goto free_tid_map;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* Allocate bitmap for cids used for responders/requesters. */
250*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->real_cid_map, num_cons,
251*4882a593Smuzhiyun 				 "REAL_CID");
252*4882a593Smuzhiyun 	if (rc) {
253*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
254*4882a593Smuzhiyun 			   "Failed to allocate real cid bitmap, rc = %d\n", rc);
255*4882a593Smuzhiyun 		goto free_cid_map;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* The first SRQ follows the last XRC SRQ. This means that the
259*4882a593Smuzhiyun 	 * SRQ IDs start from an offset equals to max_xrc_srqs.
260*4882a593Smuzhiyun 	 */
261*4882a593Smuzhiyun 	p_rdma_info->srq_id_offset = p_hwfn->p_cxt_mngr->xrc_srq_count;
262*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc(p_hwfn,
263*4882a593Smuzhiyun 				 &p_rdma_info->xrc_srq_map,
264*4882a593Smuzhiyun 				 p_hwfn->p_cxt_mngr->xrc_srq_count, "XRC SRQ");
265*4882a593Smuzhiyun 	if (rc) {
266*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
267*4882a593Smuzhiyun 			   "Failed to allocate xrc srq bitmap, rc = %d\n", rc);
268*4882a593Smuzhiyun 		goto free_real_cid_map;
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* Allocate bitmap for srqs */
272*4882a593Smuzhiyun 	p_rdma_info->num_srqs = p_hwfn->p_cxt_mngr->srq_count;
273*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->srq_map,
274*4882a593Smuzhiyun 				 p_rdma_info->num_srqs, "SRQ");
275*4882a593Smuzhiyun 	if (rc) {
276*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
277*4882a593Smuzhiyun 			   "Failed to allocate srq bitmap, rc = %d\n", rc);
278*4882a593Smuzhiyun 		goto free_xrc_srq_map;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn))
282*4882a593Smuzhiyun 		rc = qed_iwarp_alloc(p_hwfn);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (rc)
285*4882a593Smuzhiyun 		goto free_srq_map;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocation successful\n");
288*4882a593Smuzhiyun 	return 0;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun free_srq_map:
291*4882a593Smuzhiyun 	kfree(p_rdma_info->srq_map.bitmap);
292*4882a593Smuzhiyun free_xrc_srq_map:
293*4882a593Smuzhiyun 	kfree(p_rdma_info->xrc_srq_map.bitmap);
294*4882a593Smuzhiyun free_real_cid_map:
295*4882a593Smuzhiyun 	kfree(p_rdma_info->real_cid_map.bitmap);
296*4882a593Smuzhiyun free_cid_map:
297*4882a593Smuzhiyun 	kfree(p_rdma_info->cid_map.bitmap);
298*4882a593Smuzhiyun free_tid_map:
299*4882a593Smuzhiyun 	kfree(p_rdma_info->tid_map.bitmap);
300*4882a593Smuzhiyun free_toggle_map:
301*4882a593Smuzhiyun 	kfree(p_rdma_info->toggle_bits.bitmap);
302*4882a593Smuzhiyun free_cq_map:
303*4882a593Smuzhiyun 	kfree(p_rdma_info->cq_map.bitmap);
304*4882a593Smuzhiyun free_dpi_map:
305*4882a593Smuzhiyun 	kfree(p_rdma_info->dpi_map.bitmap);
306*4882a593Smuzhiyun free_xrcd_map:
307*4882a593Smuzhiyun 	kfree(p_rdma_info->xrcd_map.bitmap);
308*4882a593Smuzhiyun free_pd_map:
309*4882a593Smuzhiyun 	kfree(p_rdma_info->pd_map.bitmap);
310*4882a593Smuzhiyun free_rdma_port:
311*4882a593Smuzhiyun 	kfree(p_rdma_info->port);
312*4882a593Smuzhiyun free_rdma_dev:
313*4882a593Smuzhiyun 	kfree(p_rdma_info->dev);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return rc;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
qed_rdma_bmap_free(struct qed_hwfn * p_hwfn,struct qed_bmap * bmap,bool check)318*4882a593Smuzhiyun void qed_rdma_bmap_free(struct qed_hwfn *p_hwfn,
319*4882a593Smuzhiyun 			struct qed_bmap *bmap, bool check)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	int weight = bitmap_weight(bmap->bitmap, bmap->max_count);
322*4882a593Smuzhiyun 	int last_line = bmap->max_count / (64 * 8);
323*4882a593Smuzhiyun 	int last_item = last_line * 8 +
324*4882a593Smuzhiyun 	    DIV_ROUND_UP(bmap->max_count % (64 * 8), 64);
325*4882a593Smuzhiyun 	u64 *pmap = (u64 *)bmap->bitmap;
326*4882a593Smuzhiyun 	int line, item, offset;
327*4882a593Smuzhiyun 	u8 str_last_line[200] = { 0 };
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	if (!weight || !check)
330*4882a593Smuzhiyun 		goto end;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	DP_NOTICE(p_hwfn,
333*4882a593Smuzhiyun 		  "%s bitmap not free - size=%d, weight=%d, 512 bits per line\n",
334*4882a593Smuzhiyun 		  bmap->name, bmap->max_count, weight);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* print aligned non-zero lines, if any */
337*4882a593Smuzhiyun 	for (item = 0, line = 0; line < last_line; line++, item += 8)
338*4882a593Smuzhiyun 		if (bitmap_weight((unsigned long *)&pmap[item], 64 * 8))
339*4882a593Smuzhiyun 			DP_NOTICE(p_hwfn,
340*4882a593Smuzhiyun 				  "line 0x%04x: 0x%016llx 0x%016llx 0x%016llx 0x%016llx 0x%016llx 0x%016llx 0x%016llx 0x%016llx\n",
341*4882a593Smuzhiyun 				  line,
342*4882a593Smuzhiyun 				  pmap[item],
343*4882a593Smuzhiyun 				  pmap[item + 1],
344*4882a593Smuzhiyun 				  pmap[item + 2],
345*4882a593Smuzhiyun 				  pmap[item + 3],
346*4882a593Smuzhiyun 				  pmap[item + 4],
347*4882a593Smuzhiyun 				  pmap[item + 5],
348*4882a593Smuzhiyun 				  pmap[item + 6], pmap[item + 7]);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* print last unaligned non-zero line, if any */
351*4882a593Smuzhiyun 	if ((bmap->max_count % (64 * 8)) &&
352*4882a593Smuzhiyun 	    (bitmap_weight((unsigned long *)&pmap[item],
353*4882a593Smuzhiyun 			   bmap->max_count - item * 64))) {
354*4882a593Smuzhiyun 		offset = sprintf(str_last_line, "line 0x%04x: ", line);
355*4882a593Smuzhiyun 		for (; item < last_item; item++)
356*4882a593Smuzhiyun 			offset += sprintf(str_last_line + offset,
357*4882a593Smuzhiyun 					  "0x%016llx ", pmap[item]);
358*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn, "%s\n", str_last_line);
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun end:
362*4882a593Smuzhiyun 	kfree(bmap->bitmap);
363*4882a593Smuzhiyun 	bmap->bitmap = NULL;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
qed_rdma_resc_free(struct qed_hwfn * p_hwfn)366*4882a593Smuzhiyun static void qed_rdma_resc_free(struct qed_hwfn *p_hwfn)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	struct qed_rdma_info *p_rdma_info = p_hwfn->p_rdma_info;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn))
371*4882a593Smuzhiyun 		qed_iwarp_resc_free(p_hwfn);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->cid_map, 1);
374*4882a593Smuzhiyun 	qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->pd_map, 1);
375*4882a593Smuzhiyun 	qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->dpi_map, 1);
376*4882a593Smuzhiyun 	qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->cq_map, 1);
377*4882a593Smuzhiyun 	qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->toggle_bits, 0);
378*4882a593Smuzhiyun 	qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->tid_map, 1);
379*4882a593Smuzhiyun 	qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->srq_map, 1);
380*4882a593Smuzhiyun 	qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->real_cid_map, 1);
381*4882a593Smuzhiyun 	qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->xrc_srq_map, 1);
382*4882a593Smuzhiyun 	qed_rdma_bmap_free(p_hwfn, &p_hwfn->p_rdma_info->xrcd_map, 1);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	kfree(p_rdma_info->port);
385*4882a593Smuzhiyun 	kfree(p_rdma_info->dev);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
qed_rdma_free_tid(void * rdma_cxt,u32 itid)388*4882a593Smuzhiyun static void qed_rdma_free_tid(void *rdma_cxt, u32 itid)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "itid = %08x\n", itid);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
395*4882a593Smuzhiyun 	qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->tid_map, itid);
396*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
qed_rdma_free_reserved_lkey(struct qed_hwfn * p_hwfn)399*4882a593Smuzhiyun static void qed_rdma_free_reserved_lkey(struct qed_hwfn *p_hwfn)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	qed_rdma_free_tid(p_hwfn, p_hwfn->p_rdma_info->dev->reserved_lkey);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
qed_rdma_free(struct qed_hwfn * p_hwfn)404*4882a593Smuzhiyun static void qed_rdma_free(struct qed_hwfn *p_hwfn)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Freeing RDMA\n");
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	qed_rdma_free_reserved_lkey(p_hwfn);
409*4882a593Smuzhiyun 	qed_cxt_free_proto_ilt(p_hwfn, p_hwfn->p_rdma_info->proto);
410*4882a593Smuzhiyun 	qed_rdma_resc_free(p_hwfn);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun 
qed_rdma_get_guid(struct qed_hwfn * p_hwfn,u8 * guid)413*4882a593Smuzhiyun static void qed_rdma_get_guid(struct qed_hwfn *p_hwfn, u8 *guid)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	guid[0] = p_hwfn->hw_info.hw_mac_addr[0] ^ 2;
416*4882a593Smuzhiyun 	guid[1] = p_hwfn->hw_info.hw_mac_addr[1];
417*4882a593Smuzhiyun 	guid[2] = p_hwfn->hw_info.hw_mac_addr[2];
418*4882a593Smuzhiyun 	guid[3] = 0xff;
419*4882a593Smuzhiyun 	guid[4] = 0xfe;
420*4882a593Smuzhiyun 	guid[5] = p_hwfn->hw_info.hw_mac_addr[3];
421*4882a593Smuzhiyun 	guid[6] = p_hwfn->hw_info.hw_mac_addr[4];
422*4882a593Smuzhiyun 	guid[7] = p_hwfn->hw_info.hw_mac_addr[5];
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
qed_rdma_init_events(struct qed_hwfn * p_hwfn,struct qed_rdma_start_in_params * params)425*4882a593Smuzhiyun static void qed_rdma_init_events(struct qed_hwfn *p_hwfn,
426*4882a593Smuzhiyun 				 struct qed_rdma_start_in_params *params)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct qed_rdma_events *events;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	events = &p_hwfn->p_rdma_info->events;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	events->unaffiliated_event = params->events->unaffiliated_event;
433*4882a593Smuzhiyun 	events->affiliated_event = params->events->affiliated_event;
434*4882a593Smuzhiyun 	events->context = params->events->context;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
qed_rdma_init_devinfo(struct qed_hwfn * p_hwfn,struct qed_rdma_start_in_params * params)437*4882a593Smuzhiyun static void qed_rdma_init_devinfo(struct qed_hwfn *p_hwfn,
438*4882a593Smuzhiyun 				  struct qed_rdma_start_in_params *params)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct qed_rdma_device *dev = p_hwfn->p_rdma_info->dev;
441*4882a593Smuzhiyun 	struct qed_dev *cdev = p_hwfn->cdev;
442*4882a593Smuzhiyun 	u32 pci_status_control;
443*4882a593Smuzhiyun 	u32 num_qps;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* Vendor specific information */
446*4882a593Smuzhiyun 	dev->vendor_id = cdev->vendor_id;
447*4882a593Smuzhiyun 	dev->vendor_part_id = cdev->device_id;
448*4882a593Smuzhiyun 	dev->hw_ver = cdev->chip_rev;
449*4882a593Smuzhiyun 	dev->fw_ver = (FW_MAJOR_VERSION << 24) | (FW_MINOR_VERSION << 16) |
450*4882a593Smuzhiyun 		      (FW_REVISION_VERSION << 8) | (FW_ENGINEERING_VERSION);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	qed_rdma_get_guid(p_hwfn, (u8 *)&dev->sys_image_guid);
453*4882a593Smuzhiyun 	dev->node_guid = dev->sys_image_guid;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	dev->max_sge = min_t(u32, RDMA_MAX_SGE_PER_SQ_WQE,
456*4882a593Smuzhiyun 			     RDMA_MAX_SGE_PER_RQ_WQE);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (cdev->rdma_max_sge)
459*4882a593Smuzhiyun 		dev->max_sge = min_t(u32, cdev->rdma_max_sge, dev->max_sge);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	dev->max_srq_sge = QED_RDMA_MAX_SGE_PER_SRQ_WQE;
462*4882a593Smuzhiyun 	if (p_hwfn->cdev->rdma_max_srq_sge) {
463*4882a593Smuzhiyun 		dev->max_srq_sge = min_t(u32,
464*4882a593Smuzhiyun 					 p_hwfn->cdev->rdma_max_srq_sge,
465*4882a593Smuzhiyun 					 dev->max_srq_sge);
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 	dev->max_inline = ROCE_REQ_MAX_INLINE_DATA_SIZE;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	dev->max_inline = (cdev->rdma_max_inline) ?
470*4882a593Smuzhiyun 			  min_t(u32, cdev->rdma_max_inline, dev->max_inline) :
471*4882a593Smuzhiyun 			  dev->max_inline;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	dev->max_wqe = QED_RDMA_MAX_WQE;
474*4882a593Smuzhiyun 	dev->max_cnq = (u8)FEAT_NUM(p_hwfn, QED_RDMA_CNQ);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	/* The number of QPs may be higher than QED_ROCE_MAX_QPS, because
477*4882a593Smuzhiyun 	 * it is up-aligned to 16 and then to ILT page size within qed cxt.
478*4882a593Smuzhiyun 	 * This is OK in terms of ILT but we don't want to configure the FW
479*4882a593Smuzhiyun 	 * above its abilities
480*4882a593Smuzhiyun 	 */
481*4882a593Smuzhiyun 	num_qps = ROCE_MAX_QPS;
482*4882a593Smuzhiyun 	num_qps = min_t(u64, num_qps, p_hwfn->p_rdma_info->num_qps);
483*4882a593Smuzhiyun 	dev->max_qp = num_qps;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	/* CQs uses the same icids that QPs use hence they are limited by the
486*4882a593Smuzhiyun 	 * number of icids. There are two icids per QP.
487*4882a593Smuzhiyun 	 */
488*4882a593Smuzhiyun 	dev->max_cq = num_qps * 2;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/* The number of mrs is smaller by 1 since the first is reserved */
491*4882a593Smuzhiyun 	dev->max_mr = p_hwfn->p_rdma_info->num_mrs - 1;
492*4882a593Smuzhiyun 	dev->max_mr_size = QED_RDMA_MAX_MR_SIZE;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* The maximum CQE capacity per CQ supported.
495*4882a593Smuzhiyun 	 * max number of cqes will be in two layer pbl,
496*4882a593Smuzhiyun 	 * 8 is the pointer size in bytes
497*4882a593Smuzhiyun 	 * 32 is the size of cq element in bytes
498*4882a593Smuzhiyun 	 */
499*4882a593Smuzhiyun 	if (params->cq_mode == QED_RDMA_CQ_MODE_32_BITS)
500*4882a593Smuzhiyun 		dev->max_cqe = QED_RDMA_MAX_CQE_32_BIT;
501*4882a593Smuzhiyun 	else
502*4882a593Smuzhiyun 		dev->max_cqe = QED_RDMA_MAX_CQE_16_BIT;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	dev->max_mw = 0;
505*4882a593Smuzhiyun 	dev->max_mr_mw_fmr_pbl = (PAGE_SIZE / 8) * (PAGE_SIZE / 8);
506*4882a593Smuzhiyun 	dev->max_mr_mw_fmr_size = dev->max_mr_mw_fmr_pbl * PAGE_SIZE;
507*4882a593Smuzhiyun 	if (QED_IS_ROCE_PERSONALITY(p_hwfn))
508*4882a593Smuzhiyun 		dev->max_pkey = QED_RDMA_MAX_P_KEY;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	dev->max_srq = p_hwfn->p_rdma_info->num_srqs;
511*4882a593Smuzhiyun 	dev->max_srq_wr = QED_RDMA_MAX_SRQ_WQE_ELEM;
512*4882a593Smuzhiyun 	dev->max_qp_resp_rd_atomic_resc = RDMA_RING_PAGE_SIZE /
513*4882a593Smuzhiyun 					  (RDMA_RESP_RD_ATOMIC_ELM_SIZE * 2);
514*4882a593Smuzhiyun 	dev->max_qp_req_rd_atomic_resc = RDMA_RING_PAGE_SIZE /
515*4882a593Smuzhiyun 					 RDMA_REQ_RD_ATOMIC_ELM_SIZE;
516*4882a593Smuzhiyun 	dev->max_dev_resp_rd_atomic_resc = dev->max_qp_resp_rd_atomic_resc *
517*4882a593Smuzhiyun 					   p_hwfn->p_rdma_info->num_qps;
518*4882a593Smuzhiyun 	dev->page_size_caps = QED_RDMA_PAGE_SIZE_CAPS;
519*4882a593Smuzhiyun 	dev->dev_ack_delay = QED_RDMA_ACK_DELAY;
520*4882a593Smuzhiyun 	dev->max_pd = RDMA_MAX_PDS;
521*4882a593Smuzhiyun 	dev->max_ah = p_hwfn->p_rdma_info->num_qps;
522*4882a593Smuzhiyun 	dev->max_stats_queues = (u8)RESC_NUM(p_hwfn, QED_RDMA_STATS_QUEUE);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	/* Set capablities */
525*4882a593Smuzhiyun 	dev->dev_caps = 0;
526*4882a593Smuzhiyun 	SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_RNR_NAK, 1);
527*4882a593Smuzhiyun 	SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_PORT_ACTIVE_EVENT, 1);
528*4882a593Smuzhiyun 	SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_PORT_CHANGE_EVENT, 1);
529*4882a593Smuzhiyun 	SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_RESIZE_CQ, 1);
530*4882a593Smuzhiyun 	SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_BASE_MEMORY_EXT, 1);
531*4882a593Smuzhiyun 	SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_BASE_QUEUE_EXT, 1);
532*4882a593Smuzhiyun 	SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_ZBVA, 1);
533*4882a593Smuzhiyun 	SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_LOCAL_INV_FENCE, 1);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	/* Check atomic operations support in PCI configuration space. */
536*4882a593Smuzhiyun 	pcie_capability_read_dword(cdev->pdev, PCI_EXP_DEVCTL2,
537*4882a593Smuzhiyun 				   &pci_status_control);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	if (pci_status_control & PCI_EXP_DEVCTL2_LTR_EN)
540*4882a593Smuzhiyun 		SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_ATOMIC_OP, 1);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn))
543*4882a593Smuzhiyun 		qed_iwarp_init_devinfo(p_hwfn);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
qed_rdma_init_port(struct qed_hwfn * p_hwfn)546*4882a593Smuzhiyun static void qed_rdma_init_port(struct qed_hwfn *p_hwfn)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	struct qed_rdma_port *port = p_hwfn->p_rdma_info->port;
549*4882a593Smuzhiyun 	struct qed_rdma_device *dev = p_hwfn->p_rdma_info->dev;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	port->port_state = p_hwfn->mcp_info->link_output.link_up ?
552*4882a593Smuzhiyun 			   QED_RDMA_PORT_UP : QED_RDMA_PORT_DOWN;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	port->max_msg_size = min_t(u64,
555*4882a593Smuzhiyun 				   (dev->max_mr_mw_fmr_size *
556*4882a593Smuzhiyun 				    p_hwfn->cdev->rdma_max_sge),
557*4882a593Smuzhiyun 				   BIT(31));
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	port->pkey_bad_counter = 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
qed_rdma_init_hw(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)562*4882a593Smuzhiyun static int qed_rdma_init_hw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	int rc = 0;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Initializing HW\n");
567*4882a593Smuzhiyun 	p_hwfn->b_rdma_enabled_in_prs = false;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn))
570*4882a593Smuzhiyun 		qed_iwarp_init_hw(p_hwfn, p_ptt);
571*4882a593Smuzhiyun 	else
572*4882a593Smuzhiyun 		rc = qed_roce_init_hw(p_hwfn, p_ptt);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	return rc;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
qed_rdma_start_fw(struct qed_hwfn * p_hwfn,struct qed_rdma_start_in_params * params,struct qed_ptt * p_ptt)577*4882a593Smuzhiyun static int qed_rdma_start_fw(struct qed_hwfn *p_hwfn,
578*4882a593Smuzhiyun 			     struct qed_rdma_start_in_params *params,
579*4882a593Smuzhiyun 			     struct qed_ptt *p_ptt)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	struct rdma_init_func_ramrod_data *p_ramrod;
582*4882a593Smuzhiyun 	struct qed_rdma_cnq_params *p_cnq_pbl_list;
583*4882a593Smuzhiyun 	struct rdma_init_func_hdr *p_params_header;
584*4882a593Smuzhiyun 	struct rdma_cnq_params *p_cnq_params;
585*4882a593Smuzhiyun 	struct qed_sp_init_data init_data;
586*4882a593Smuzhiyun 	struct qed_spq_entry *p_ent;
587*4882a593Smuzhiyun 	u32 cnq_id, sb_id;
588*4882a593Smuzhiyun 	u16 igu_sb_id;
589*4882a593Smuzhiyun 	int rc;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Starting FW\n");
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* Save the number of cnqs for the function close ramrod */
594*4882a593Smuzhiyun 	p_hwfn->p_rdma_info->num_cnqs = params->desired_cnq;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* Get SPQ entry */
597*4882a593Smuzhiyun 	memset(&init_data, 0, sizeof(init_data));
598*4882a593Smuzhiyun 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
599*4882a593Smuzhiyun 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_FUNC_INIT,
602*4882a593Smuzhiyun 				 p_hwfn->p_rdma_info->proto, &init_data);
603*4882a593Smuzhiyun 	if (rc)
604*4882a593Smuzhiyun 		return rc;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
607*4882a593Smuzhiyun 		qed_iwarp_init_fw_ramrod(p_hwfn,
608*4882a593Smuzhiyun 					 &p_ent->ramrod.iwarp_init_func);
609*4882a593Smuzhiyun 		p_ramrod = &p_ent->ramrod.iwarp_init_func.rdma;
610*4882a593Smuzhiyun 	} else {
611*4882a593Smuzhiyun 		p_ramrod = &p_ent->ramrod.roce_init_func.rdma;
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	p_params_header = &p_ramrod->params_header;
615*4882a593Smuzhiyun 	p_params_header->cnq_start_offset = (u8)RESC_START(p_hwfn,
616*4882a593Smuzhiyun 							   QED_RDMA_CNQ_RAM);
617*4882a593Smuzhiyun 	p_params_header->num_cnqs = params->desired_cnq;
618*4882a593Smuzhiyun 	p_params_header->first_reg_srq_id =
619*4882a593Smuzhiyun 	    cpu_to_le16(p_hwfn->p_rdma_info->srq_id_offset);
620*4882a593Smuzhiyun 	p_params_header->reg_srq_base_addr =
621*4882a593Smuzhiyun 	    cpu_to_le32(qed_cxt_get_ilt_page_size(p_hwfn, ILT_CLI_TSDM));
622*4882a593Smuzhiyun 	if (params->cq_mode == QED_RDMA_CQ_MODE_16_BITS)
623*4882a593Smuzhiyun 		p_params_header->cq_ring_mode = 1;
624*4882a593Smuzhiyun 	else
625*4882a593Smuzhiyun 		p_params_header->cq_ring_mode = 0;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	for (cnq_id = 0; cnq_id < params->desired_cnq; cnq_id++) {
628*4882a593Smuzhiyun 		sb_id = qed_rdma_get_sb_id(p_hwfn, cnq_id);
629*4882a593Smuzhiyun 		igu_sb_id = qed_get_igu_sb_id(p_hwfn, sb_id);
630*4882a593Smuzhiyun 		p_ramrod->cnq_params[cnq_id].sb_num = cpu_to_le16(igu_sb_id);
631*4882a593Smuzhiyun 		p_cnq_params = &p_ramrod->cnq_params[cnq_id];
632*4882a593Smuzhiyun 		p_cnq_pbl_list = &params->cnq_pbl_list[cnq_id];
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 		p_cnq_params->sb_index = p_hwfn->pf_params.rdma_pf_params.gl_pi;
635*4882a593Smuzhiyun 		p_cnq_params->num_pbl_pages = p_cnq_pbl_list->num_pbl_pages;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		DMA_REGPAIR_LE(p_cnq_params->pbl_base_addr,
638*4882a593Smuzhiyun 			       p_cnq_pbl_list->pbl_ptr);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 		/* we assume here that cnq_id and qz_offset are the same */
641*4882a593Smuzhiyun 		p_cnq_params->queue_zone_num =
642*4882a593Smuzhiyun 			cpu_to_le16(p_hwfn->p_rdma_info->queue_zone_base +
643*4882a593Smuzhiyun 				    cnq_id);
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	return qed_spq_post(p_hwfn, p_ent, NULL);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
qed_rdma_alloc_tid(void * rdma_cxt,u32 * itid)649*4882a593Smuzhiyun static int qed_rdma_alloc_tid(void *rdma_cxt, u32 *itid)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
652*4882a593Smuzhiyun 	int rc;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocate TID\n");
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
657*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc_id(p_hwfn,
658*4882a593Smuzhiyun 				    &p_hwfn->p_rdma_info->tid_map, itid);
659*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
660*4882a593Smuzhiyun 	if (rc)
661*4882a593Smuzhiyun 		goto out;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_TASK, *itid);
664*4882a593Smuzhiyun out:
665*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocate TID - done, rc = %d\n", rc);
666*4882a593Smuzhiyun 	return rc;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
qed_rdma_reserve_lkey(struct qed_hwfn * p_hwfn)669*4882a593Smuzhiyun static int qed_rdma_reserve_lkey(struct qed_hwfn *p_hwfn)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	struct qed_rdma_device *dev = p_hwfn->p_rdma_info->dev;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* Tid 0 will be used as the key for "reserved MR".
674*4882a593Smuzhiyun 	 * The driver should allocate memory for it so it can be loaded but no
675*4882a593Smuzhiyun 	 * ramrod should be passed on it.
676*4882a593Smuzhiyun 	 */
677*4882a593Smuzhiyun 	qed_rdma_alloc_tid(p_hwfn, &dev->reserved_lkey);
678*4882a593Smuzhiyun 	if (dev->reserved_lkey != RDMA_RESERVED_LKEY) {
679*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
680*4882a593Smuzhiyun 			  "Reserved lkey should be equal to RDMA_RESERVED_LKEY\n");
681*4882a593Smuzhiyun 		return -EINVAL;
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	return 0;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun 
qed_rdma_setup(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,struct qed_rdma_start_in_params * params)687*4882a593Smuzhiyun static int qed_rdma_setup(struct qed_hwfn *p_hwfn,
688*4882a593Smuzhiyun 			  struct qed_ptt *p_ptt,
689*4882a593Smuzhiyun 			  struct qed_rdma_start_in_params *params)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun 	int rc;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA setup\n");
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	qed_rdma_init_devinfo(p_hwfn, params);
696*4882a593Smuzhiyun 	qed_rdma_init_port(p_hwfn);
697*4882a593Smuzhiyun 	qed_rdma_init_events(p_hwfn, params);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	rc = qed_rdma_reserve_lkey(p_hwfn);
700*4882a593Smuzhiyun 	if (rc)
701*4882a593Smuzhiyun 		return rc;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	rc = qed_rdma_init_hw(p_hwfn, p_ptt);
704*4882a593Smuzhiyun 	if (rc)
705*4882a593Smuzhiyun 		return rc;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
708*4882a593Smuzhiyun 		rc = qed_iwarp_setup(p_hwfn, params);
709*4882a593Smuzhiyun 		if (rc)
710*4882a593Smuzhiyun 			return rc;
711*4882a593Smuzhiyun 	} else {
712*4882a593Smuzhiyun 		rc = qed_roce_setup(p_hwfn);
713*4882a593Smuzhiyun 		if (rc)
714*4882a593Smuzhiyun 			return rc;
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	return qed_rdma_start_fw(p_hwfn, params, p_ptt);
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun 
qed_rdma_stop(void * rdma_cxt)720*4882a593Smuzhiyun static int qed_rdma_stop(void *rdma_cxt)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
723*4882a593Smuzhiyun 	struct rdma_close_func_ramrod_data *p_ramrod;
724*4882a593Smuzhiyun 	struct qed_sp_init_data init_data;
725*4882a593Smuzhiyun 	struct qed_spq_entry *p_ent;
726*4882a593Smuzhiyun 	struct qed_ptt *p_ptt;
727*4882a593Smuzhiyun 	u32 ll2_ethertype_en;
728*4882a593Smuzhiyun 	int rc = -EBUSY;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA stop\n");
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	p_ptt = qed_ptt_acquire(p_hwfn);
733*4882a593Smuzhiyun 	if (!p_ptt) {
734*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Failed to acquire PTT\n");
735*4882a593Smuzhiyun 		return rc;
736*4882a593Smuzhiyun 	}
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	/* Disable RoCE search */
739*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, p_hwfn->rdma_prs_search_reg, 0);
740*4882a593Smuzhiyun 	p_hwfn->b_rdma_enabled_in_prs = false;
741*4882a593Smuzhiyun 	p_hwfn->p_rdma_info->active = 0;
742*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, PRS_REG_ROCE_DEST_QP_MAX_PF, 0);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	ll2_ethertype_en = qed_rd(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN,
747*4882a593Smuzhiyun 	       (ll2_ethertype_en & 0xFFFE));
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
750*4882a593Smuzhiyun 		rc = qed_iwarp_stop(p_hwfn);
751*4882a593Smuzhiyun 		if (rc) {
752*4882a593Smuzhiyun 			qed_ptt_release(p_hwfn, p_ptt);
753*4882a593Smuzhiyun 			return rc;
754*4882a593Smuzhiyun 		}
755*4882a593Smuzhiyun 	} else {
756*4882a593Smuzhiyun 		qed_roce_stop(p_hwfn);
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	qed_ptt_release(p_hwfn, p_ptt);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	/* Get SPQ entry */
762*4882a593Smuzhiyun 	memset(&init_data, 0, sizeof(init_data));
763*4882a593Smuzhiyun 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
764*4882a593Smuzhiyun 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	/* Stop RoCE */
767*4882a593Smuzhiyun 	rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_FUNC_CLOSE,
768*4882a593Smuzhiyun 				 p_hwfn->p_rdma_info->proto, &init_data);
769*4882a593Smuzhiyun 	if (rc)
770*4882a593Smuzhiyun 		goto out;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	p_ramrod = &p_ent->ramrod.rdma_close_func;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	p_ramrod->num_cnqs = p_hwfn->p_rdma_info->num_cnqs;
775*4882a593Smuzhiyun 	p_ramrod->cnq_start_offset = (u8)RESC_START(p_hwfn, QED_RDMA_CNQ_RAM);
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun out:
780*4882a593Smuzhiyun 	qed_rdma_free(p_hwfn);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA stop done, rc = %d\n", rc);
783*4882a593Smuzhiyun 	return rc;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
qed_rdma_add_user(void * rdma_cxt,struct qed_rdma_add_user_out_params * out_params)786*4882a593Smuzhiyun static int qed_rdma_add_user(void *rdma_cxt,
787*4882a593Smuzhiyun 			     struct qed_rdma_add_user_out_params *out_params)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
790*4882a593Smuzhiyun 	u32 dpi_start_offset;
791*4882a593Smuzhiyun 	u32 returned_id = 0;
792*4882a593Smuzhiyun 	int rc;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Adding User\n");
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/* Allocate DPI */
797*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
798*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_hwfn->p_rdma_info->dpi_map,
799*4882a593Smuzhiyun 				    &returned_id);
800*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	out_params->dpi = (u16)returned_id;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	/* Calculate the corresponding DPI address */
805*4882a593Smuzhiyun 	dpi_start_offset = p_hwfn->dpi_start_offset;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	out_params->dpi_addr = p_hwfn->doorbells + dpi_start_offset +
808*4882a593Smuzhiyun 			       out_params->dpi * p_hwfn->dpi_size;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	out_params->dpi_phys_addr = p_hwfn->db_phys_addr +
811*4882a593Smuzhiyun 				    dpi_start_offset +
812*4882a593Smuzhiyun 				    ((out_params->dpi) * p_hwfn->dpi_size);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	out_params->dpi_size = p_hwfn->dpi_size;
815*4882a593Smuzhiyun 	out_params->wid_count = p_hwfn->wid_count;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Adding user - done, rc = %d\n", rc);
818*4882a593Smuzhiyun 	return rc;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun 
qed_rdma_query_port(void * rdma_cxt)821*4882a593Smuzhiyun static struct qed_rdma_port *qed_rdma_query_port(void *rdma_cxt)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
824*4882a593Smuzhiyun 	struct qed_rdma_port *p_port = p_hwfn->p_rdma_info->port;
825*4882a593Smuzhiyun 	struct qed_mcp_link_state *p_link_output;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA Query port\n");
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	/* The link state is saved only for the leading hwfn */
830*4882a593Smuzhiyun 	p_link_output = &QED_LEADING_HWFN(p_hwfn->cdev)->mcp_info->link_output;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	p_port->port_state = p_link_output->link_up ? QED_RDMA_PORT_UP
833*4882a593Smuzhiyun 	    : QED_RDMA_PORT_DOWN;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	p_port->link_speed = p_link_output->speed;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	p_port->max_msg_size = RDMA_MAX_DATA_SIZE_IN_WQE;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	return p_port;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
qed_rdma_query_device(void * rdma_cxt)842*4882a593Smuzhiyun static struct qed_rdma_device *qed_rdma_query_device(void *rdma_cxt)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Query device\n");
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	/* Return struct with device parameters */
849*4882a593Smuzhiyun 	return p_hwfn->p_rdma_info->dev;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun 
qed_rdma_cnq_prod_update(void * rdma_cxt,u8 qz_offset,u16 prod)852*4882a593Smuzhiyun static void qed_rdma_cnq_prod_update(void *rdma_cxt, u8 qz_offset, u16 prod)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn;
855*4882a593Smuzhiyun 	u16 qz_num;
856*4882a593Smuzhiyun 	u32 addr;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	p_hwfn = (struct qed_hwfn *)rdma_cxt;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	if (qz_offset > p_hwfn->p_rdma_info->max_queue_zones) {
861*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
862*4882a593Smuzhiyun 			  "queue zone offset %d is too large (max is %d)\n",
863*4882a593Smuzhiyun 			  qz_offset, p_hwfn->p_rdma_info->max_queue_zones);
864*4882a593Smuzhiyun 		return;
865*4882a593Smuzhiyun 	}
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	qz_num = p_hwfn->p_rdma_info->queue_zone_base + qz_offset;
868*4882a593Smuzhiyun 	addr = GTT_BAR0_MAP_REG_USDM_RAM +
869*4882a593Smuzhiyun 	       USTORM_COMMON_QUEUE_CONS_OFFSET(qz_num);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	REG_WR16(p_hwfn, addr, prod);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	/* keep prod updates ordered */
874*4882a593Smuzhiyun 	wmb();
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun 
qed_fill_rdma_dev_info(struct qed_dev * cdev,struct qed_dev_rdma_info * info)877*4882a593Smuzhiyun static int qed_fill_rdma_dev_info(struct qed_dev *cdev,
878*4882a593Smuzhiyun 				  struct qed_dev_rdma_info *info)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = QED_AFFIN_HWFN(cdev);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	memset(info, 0, sizeof(*info));
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	info->rdma_type = QED_IS_ROCE_PERSONALITY(p_hwfn) ?
885*4882a593Smuzhiyun 	    QED_RDMA_TYPE_ROCE : QED_RDMA_TYPE_IWARP;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	info->user_dpm_enabled = (p_hwfn->db_bar_no_edpm == 0);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	qed_fill_dev_info(cdev, &info->common);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
qed_rdma_get_sb_start(struct qed_dev * cdev)894*4882a593Smuzhiyun static int qed_rdma_get_sb_start(struct qed_dev *cdev)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun 	int feat_num;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	if (cdev->num_hwfns > 1)
899*4882a593Smuzhiyun 		feat_num = FEAT_NUM(QED_AFFIN_HWFN(cdev), QED_PF_L2_QUE);
900*4882a593Smuzhiyun 	else
901*4882a593Smuzhiyun 		feat_num = FEAT_NUM(QED_AFFIN_HWFN(cdev), QED_PF_L2_QUE) *
902*4882a593Smuzhiyun 			   cdev->num_hwfns;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	return feat_num;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun 
qed_rdma_get_min_cnq_msix(struct qed_dev * cdev)907*4882a593Smuzhiyun static int qed_rdma_get_min_cnq_msix(struct qed_dev *cdev)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	int n_cnq = FEAT_NUM(QED_AFFIN_HWFN(cdev), QED_RDMA_CNQ);
910*4882a593Smuzhiyun 	int n_msix = cdev->int_params.rdma_msix_cnt;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	return min_t(int, n_cnq, n_msix);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
qed_rdma_set_int(struct qed_dev * cdev,u16 cnt)915*4882a593Smuzhiyun static int qed_rdma_set_int(struct qed_dev *cdev, u16 cnt)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	int limit = 0;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	/* Mark the fastpath as free/used */
920*4882a593Smuzhiyun 	cdev->int_params.fp_initialized = cnt ? true : false;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (cdev->int_params.out.int_mode != QED_INT_MODE_MSIX) {
923*4882a593Smuzhiyun 		DP_ERR(cdev,
924*4882a593Smuzhiyun 		       "qed roce supports only MSI-X interrupts (detected %d).\n",
925*4882a593Smuzhiyun 		       cdev->int_params.out.int_mode);
926*4882a593Smuzhiyun 		return -EINVAL;
927*4882a593Smuzhiyun 	} else if (cdev->int_params.fp_msix_cnt) {
928*4882a593Smuzhiyun 		limit = cdev->int_params.rdma_msix_cnt;
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	if (!limit)
932*4882a593Smuzhiyun 		return -ENOMEM;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	return min_t(int, cnt, limit);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
qed_rdma_get_int(struct qed_dev * cdev,struct qed_int_info * info)937*4882a593Smuzhiyun static int qed_rdma_get_int(struct qed_dev *cdev, struct qed_int_info *info)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	memset(info, 0, sizeof(*info));
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	if (!cdev->int_params.fp_initialized) {
942*4882a593Smuzhiyun 		DP_INFO(cdev,
943*4882a593Smuzhiyun 			"Protocol driver requested interrupt information, but its support is not yet configured\n");
944*4882a593Smuzhiyun 		return -EINVAL;
945*4882a593Smuzhiyun 	}
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
948*4882a593Smuzhiyun 		int msix_base = cdev->int_params.rdma_msix_base;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 		info->msix_cnt = cdev->int_params.rdma_msix_cnt;
951*4882a593Smuzhiyun 		info->msix = &cdev->int_params.msix_table[msix_base];
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 		DP_VERBOSE(cdev, QED_MSG_RDMA, "msix_cnt = %d msix_base=%d\n",
954*4882a593Smuzhiyun 			   info->msix_cnt, msix_base);
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	return 0;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
qed_rdma_alloc_pd(void * rdma_cxt,u16 * pd)960*4882a593Smuzhiyun static int qed_rdma_alloc_pd(void *rdma_cxt, u16 *pd)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
963*4882a593Smuzhiyun 	u32 returned_id;
964*4882a593Smuzhiyun 	int rc;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Alloc PD\n");
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/* Allocates an unused protection domain */
969*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
970*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc_id(p_hwfn,
971*4882a593Smuzhiyun 				    &p_hwfn->p_rdma_info->pd_map, &returned_id);
972*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	*pd = (u16)returned_id;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Alloc PD - done, rc = %d\n", rc);
977*4882a593Smuzhiyun 	return rc;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
qed_rdma_free_pd(void * rdma_cxt,u16 pd)980*4882a593Smuzhiyun static void qed_rdma_free_pd(void *rdma_cxt, u16 pd)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "pd = %08x\n", pd);
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	/* Returns a previously allocated protection domain for reuse */
987*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
988*4882a593Smuzhiyun 	qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->pd_map, pd);
989*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
qed_rdma_alloc_xrcd(void * rdma_cxt,u16 * xrcd_id)992*4882a593Smuzhiyun static int qed_rdma_alloc_xrcd(void *rdma_cxt, u16 *xrcd_id)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
995*4882a593Smuzhiyun 	u32 returned_id;
996*4882a593Smuzhiyun 	int rc;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Alloc XRCD\n");
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
1001*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc_id(p_hwfn,
1002*4882a593Smuzhiyun 				    &p_hwfn->p_rdma_info->xrcd_map,
1003*4882a593Smuzhiyun 				    &returned_id);
1004*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1005*4882a593Smuzhiyun 	if (rc) {
1006*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn, "Failed in allocating xrcd id\n");
1007*4882a593Smuzhiyun 		return rc;
1008*4882a593Smuzhiyun 	}
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	*xrcd_id = (u16)returned_id;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Alloc XRCD - done, rc = %d\n", rc);
1013*4882a593Smuzhiyun 	return rc;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun 
qed_rdma_free_xrcd(void * rdma_cxt,u16 xrcd_id)1016*4882a593Smuzhiyun static void qed_rdma_free_xrcd(void *rdma_cxt, u16 xrcd_id)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "xrcd_id = %08x\n", xrcd_id);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
1023*4882a593Smuzhiyun 	qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->xrcd_map, xrcd_id);
1024*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun static enum qed_rdma_toggle_bit
qed_rdma_toggle_bit_create_resize_cq(struct qed_hwfn * p_hwfn,u16 icid)1028*4882a593Smuzhiyun qed_rdma_toggle_bit_create_resize_cq(struct qed_hwfn *p_hwfn, u16 icid)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun 	struct qed_rdma_info *p_info = p_hwfn->p_rdma_info;
1031*4882a593Smuzhiyun 	enum qed_rdma_toggle_bit toggle_bit;
1032*4882a593Smuzhiyun 	u32 bmap_id;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", icid);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	/* the function toggle the bit that is related to a given icid
1037*4882a593Smuzhiyun 	 * and returns the new toggle bit's value
1038*4882a593Smuzhiyun 	 */
1039*4882a593Smuzhiyun 	bmap_id = icid - qed_cxt_get_proto_cid_start(p_hwfn, p_info->proto);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	spin_lock_bh(&p_info->lock);
1042*4882a593Smuzhiyun 	toggle_bit = !test_and_change_bit(bmap_id,
1043*4882a593Smuzhiyun 					  p_info->toggle_bits.bitmap);
1044*4882a593Smuzhiyun 	spin_unlock_bh(&p_info->lock);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "QED_RDMA_TOGGLE_BIT_= %d\n",
1047*4882a593Smuzhiyun 		   toggle_bit);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	return toggle_bit;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun 
qed_rdma_create_cq(void * rdma_cxt,struct qed_rdma_create_cq_in_params * params,u16 * icid)1052*4882a593Smuzhiyun static int qed_rdma_create_cq(void *rdma_cxt,
1053*4882a593Smuzhiyun 			      struct qed_rdma_create_cq_in_params *params,
1054*4882a593Smuzhiyun 			      u16 *icid)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1057*4882a593Smuzhiyun 	struct qed_rdma_info *p_info = p_hwfn->p_rdma_info;
1058*4882a593Smuzhiyun 	struct rdma_create_cq_ramrod_data *p_ramrod;
1059*4882a593Smuzhiyun 	enum qed_rdma_toggle_bit toggle_bit;
1060*4882a593Smuzhiyun 	struct qed_sp_init_data init_data;
1061*4882a593Smuzhiyun 	struct qed_spq_entry *p_ent;
1062*4882a593Smuzhiyun 	u32 returned_id, start_cid;
1063*4882a593Smuzhiyun 	int rc;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "cq_handle = %08x%08x\n",
1066*4882a593Smuzhiyun 		   params->cq_handle_hi, params->cq_handle_lo);
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	/* Allocate icid */
1069*4882a593Smuzhiyun 	spin_lock_bh(&p_info->lock);
1070*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_info->cq_map, &returned_id);
1071*4882a593Smuzhiyun 	spin_unlock_bh(&p_info->lock);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	if (rc) {
1074*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn, "Can't create CQ, rc = %d\n", rc);
1075*4882a593Smuzhiyun 		return rc;
1076*4882a593Smuzhiyun 	}
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	start_cid = qed_cxt_get_proto_cid_start(p_hwfn,
1079*4882a593Smuzhiyun 						p_info->proto);
1080*4882a593Smuzhiyun 	*icid = returned_id + start_cid;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	/* Check if icid requires a page allocation */
1083*4882a593Smuzhiyun 	rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_CXT, *icid);
1084*4882a593Smuzhiyun 	if (rc)
1085*4882a593Smuzhiyun 		goto err;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	/* Get SPQ entry */
1088*4882a593Smuzhiyun 	memset(&init_data, 0, sizeof(init_data));
1089*4882a593Smuzhiyun 	init_data.cid = *icid;
1090*4882a593Smuzhiyun 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
1091*4882a593Smuzhiyun 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	/* Send create CQ ramrod */
1094*4882a593Smuzhiyun 	rc = qed_sp_init_request(p_hwfn, &p_ent,
1095*4882a593Smuzhiyun 				 RDMA_RAMROD_CREATE_CQ,
1096*4882a593Smuzhiyun 				 p_info->proto, &init_data);
1097*4882a593Smuzhiyun 	if (rc)
1098*4882a593Smuzhiyun 		goto err;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	p_ramrod = &p_ent->ramrod.rdma_create_cq;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	p_ramrod->cq_handle.hi = cpu_to_le32(params->cq_handle_hi);
1103*4882a593Smuzhiyun 	p_ramrod->cq_handle.lo = cpu_to_le32(params->cq_handle_lo);
1104*4882a593Smuzhiyun 	p_ramrod->dpi = cpu_to_le16(params->dpi);
1105*4882a593Smuzhiyun 	p_ramrod->is_two_level_pbl = params->pbl_two_level;
1106*4882a593Smuzhiyun 	p_ramrod->max_cqes = cpu_to_le32(params->cq_size);
1107*4882a593Smuzhiyun 	DMA_REGPAIR_LE(p_ramrod->pbl_addr, params->pbl_ptr);
1108*4882a593Smuzhiyun 	p_ramrod->pbl_num_pages = cpu_to_le16(params->pbl_num_pages);
1109*4882a593Smuzhiyun 	p_ramrod->cnq_id = (u8)RESC_START(p_hwfn, QED_RDMA_CNQ_RAM) +
1110*4882a593Smuzhiyun 			   params->cnq_id;
1111*4882a593Smuzhiyun 	p_ramrod->int_timeout = cpu_to_le16(params->int_timeout);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	/* toggle the bit for every resize or create cq for a given icid */
1114*4882a593Smuzhiyun 	toggle_bit = qed_rdma_toggle_bit_create_resize_cq(p_hwfn, *icid);
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	p_ramrod->toggle_bit = toggle_bit;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
1119*4882a593Smuzhiyun 	if (rc) {
1120*4882a593Smuzhiyun 		/* restore toggle bit */
1121*4882a593Smuzhiyun 		qed_rdma_toggle_bit_create_resize_cq(p_hwfn, *icid);
1122*4882a593Smuzhiyun 		goto err;
1123*4882a593Smuzhiyun 	}
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Created CQ, rc = %d\n", rc);
1126*4882a593Smuzhiyun 	return rc;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun err:
1129*4882a593Smuzhiyun 	/* release allocated icid */
1130*4882a593Smuzhiyun 	spin_lock_bh(&p_info->lock);
1131*4882a593Smuzhiyun 	qed_bmap_release_id(p_hwfn, &p_info->cq_map, returned_id);
1132*4882a593Smuzhiyun 	spin_unlock_bh(&p_info->lock);
1133*4882a593Smuzhiyun 	DP_NOTICE(p_hwfn, "Create CQ failed, rc = %d\n", rc);
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	return rc;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun static int
qed_rdma_destroy_cq(void * rdma_cxt,struct qed_rdma_destroy_cq_in_params * in_params,struct qed_rdma_destroy_cq_out_params * out_params)1139*4882a593Smuzhiyun qed_rdma_destroy_cq(void *rdma_cxt,
1140*4882a593Smuzhiyun 		    struct qed_rdma_destroy_cq_in_params *in_params,
1141*4882a593Smuzhiyun 		    struct qed_rdma_destroy_cq_out_params *out_params)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1144*4882a593Smuzhiyun 	struct rdma_destroy_cq_output_params *p_ramrod_res;
1145*4882a593Smuzhiyun 	struct rdma_destroy_cq_ramrod_data *p_ramrod;
1146*4882a593Smuzhiyun 	struct qed_sp_init_data init_data;
1147*4882a593Smuzhiyun 	struct qed_spq_entry *p_ent;
1148*4882a593Smuzhiyun 	dma_addr_t ramrod_res_phys;
1149*4882a593Smuzhiyun 	enum protocol_type proto;
1150*4882a593Smuzhiyun 	int rc = -ENOMEM;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", in_params->icid);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	p_ramrod_res =
1155*4882a593Smuzhiyun 	    dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
1156*4882a593Smuzhiyun 			       sizeof(struct rdma_destroy_cq_output_params),
1157*4882a593Smuzhiyun 			       &ramrod_res_phys, GFP_KERNEL);
1158*4882a593Smuzhiyun 	if (!p_ramrod_res) {
1159*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
1160*4882a593Smuzhiyun 			  "qed destroy cq failed: cannot allocate memory (ramrod)\n");
1161*4882a593Smuzhiyun 		return rc;
1162*4882a593Smuzhiyun 	}
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun 	/* Get SPQ entry */
1165*4882a593Smuzhiyun 	memset(&init_data, 0, sizeof(init_data));
1166*4882a593Smuzhiyun 	init_data.cid = in_params->icid;
1167*4882a593Smuzhiyun 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
1168*4882a593Smuzhiyun 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
1169*4882a593Smuzhiyun 	proto = p_hwfn->p_rdma_info->proto;
1170*4882a593Smuzhiyun 	/* Send destroy CQ ramrod */
1171*4882a593Smuzhiyun 	rc = qed_sp_init_request(p_hwfn, &p_ent,
1172*4882a593Smuzhiyun 				 RDMA_RAMROD_DESTROY_CQ,
1173*4882a593Smuzhiyun 				 proto, &init_data);
1174*4882a593Smuzhiyun 	if (rc)
1175*4882a593Smuzhiyun 		goto err;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	p_ramrod = &p_ent->ramrod.rdma_destroy_cq;
1178*4882a593Smuzhiyun 	DMA_REGPAIR_LE(p_ramrod->output_params_addr, ramrod_res_phys);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
1181*4882a593Smuzhiyun 	if (rc)
1182*4882a593Smuzhiyun 		goto err;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	out_params->num_cq_notif = le16_to_cpu(p_ramrod_res->cnq_num);
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	dma_free_coherent(&p_hwfn->cdev->pdev->dev,
1187*4882a593Smuzhiyun 			  sizeof(struct rdma_destroy_cq_output_params),
1188*4882a593Smuzhiyun 			  p_ramrod_res, ramrod_res_phys);
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	/* Free icid */
1191*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	qed_bmap_release_id(p_hwfn,
1194*4882a593Smuzhiyun 			    &p_hwfn->p_rdma_info->cq_map,
1195*4882a593Smuzhiyun 			    (in_params->icid -
1196*4882a593Smuzhiyun 			     qed_cxt_get_proto_cid_start(p_hwfn, proto)));
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Destroyed CQ, rc = %d\n", rc);
1201*4882a593Smuzhiyun 	return rc;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun err:	dma_free_coherent(&p_hwfn->cdev->pdev->dev,
1204*4882a593Smuzhiyun 			  sizeof(struct rdma_destroy_cq_output_params),
1205*4882a593Smuzhiyun 			  p_ramrod_res, ramrod_res_phys);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	return rc;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun 
qed_rdma_set_fw_mac(__le16 * p_fw_mac,const u8 * p_qed_mac)1210*4882a593Smuzhiyun void qed_rdma_set_fw_mac(__le16 *p_fw_mac, const u8 *p_qed_mac)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun 	p_fw_mac[0] = cpu_to_le16((p_qed_mac[0] << 8) + p_qed_mac[1]);
1213*4882a593Smuzhiyun 	p_fw_mac[1] = cpu_to_le16((p_qed_mac[2] << 8) + p_qed_mac[3]);
1214*4882a593Smuzhiyun 	p_fw_mac[2] = cpu_to_le16((p_qed_mac[4] << 8) + p_qed_mac[5]);
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
qed_rdma_query_qp(void * rdma_cxt,struct qed_rdma_qp * qp,struct qed_rdma_query_qp_out_params * out_params)1217*4882a593Smuzhiyun static int qed_rdma_query_qp(void *rdma_cxt,
1218*4882a593Smuzhiyun 			     struct qed_rdma_qp *qp,
1219*4882a593Smuzhiyun 			     struct qed_rdma_query_qp_out_params *out_params)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1222*4882a593Smuzhiyun 	int rc = 0;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	/* The following fields are filled in from qp and not FW as they can't
1227*4882a593Smuzhiyun 	 * be modified by FW
1228*4882a593Smuzhiyun 	 */
1229*4882a593Smuzhiyun 	out_params->mtu = qp->mtu;
1230*4882a593Smuzhiyun 	out_params->dest_qp = qp->dest_qp;
1231*4882a593Smuzhiyun 	out_params->incoming_atomic_en = qp->incoming_atomic_en;
1232*4882a593Smuzhiyun 	out_params->e2e_flow_control_en = qp->e2e_flow_control_en;
1233*4882a593Smuzhiyun 	out_params->incoming_rdma_read_en = qp->incoming_rdma_read_en;
1234*4882a593Smuzhiyun 	out_params->incoming_rdma_write_en = qp->incoming_rdma_write_en;
1235*4882a593Smuzhiyun 	out_params->dgid = qp->dgid;
1236*4882a593Smuzhiyun 	out_params->flow_label = qp->flow_label;
1237*4882a593Smuzhiyun 	out_params->hop_limit_ttl = qp->hop_limit_ttl;
1238*4882a593Smuzhiyun 	out_params->traffic_class_tos = qp->traffic_class_tos;
1239*4882a593Smuzhiyun 	out_params->timeout = qp->ack_timeout;
1240*4882a593Smuzhiyun 	out_params->rnr_retry = qp->rnr_retry_cnt;
1241*4882a593Smuzhiyun 	out_params->retry_cnt = qp->retry_cnt;
1242*4882a593Smuzhiyun 	out_params->min_rnr_nak_timer = qp->min_rnr_nak_timer;
1243*4882a593Smuzhiyun 	out_params->pkey_index = 0;
1244*4882a593Smuzhiyun 	out_params->max_rd_atomic = qp->max_rd_atomic_req;
1245*4882a593Smuzhiyun 	out_params->max_dest_rd_atomic = qp->max_rd_atomic_resp;
1246*4882a593Smuzhiyun 	out_params->sqd_async = qp->sqd_async;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn))
1249*4882a593Smuzhiyun 		qed_iwarp_query_qp(qp, out_params);
1250*4882a593Smuzhiyun 	else
1251*4882a593Smuzhiyun 		rc = qed_roce_query_qp(p_hwfn, qp, out_params);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Query QP, rc = %d\n", rc);
1254*4882a593Smuzhiyun 	return rc;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun 
qed_rdma_destroy_qp(void * rdma_cxt,struct qed_rdma_qp * qp)1257*4882a593Smuzhiyun static int qed_rdma_destroy_qp(void *rdma_cxt, struct qed_rdma_qp *qp)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1260*4882a593Smuzhiyun 	int rc = 0;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn))
1265*4882a593Smuzhiyun 		rc = qed_iwarp_destroy_qp(p_hwfn, qp);
1266*4882a593Smuzhiyun 	else
1267*4882a593Smuzhiyun 		rc = qed_roce_destroy_qp(p_hwfn, qp);
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	/* free qp params struct */
1270*4882a593Smuzhiyun 	kfree(qp);
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "QP destroyed\n");
1273*4882a593Smuzhiyun 	return rc;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun static struct qed_rdma_qp *
qed_rdma_create_qp(void * rdma_cxt,struct qed_rdma_create_qp_in_params * in_params,struct qed_rdma_create_qp_out_params * out_params)1277*4882a593Smuzhiyun qed_rdma_create_qp(void *rdma_cxt,
1278*4882a593Smuzhiyun 		   struct qed_rdma_create_qp_in_params *in_params,
1279*4882a593Smuzhiyun 		   struct qed_rdma_create_qp_out_params *out_params)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1282*4882a593Smuzhiyun 	struct qed_rdma_qp *qp;
1283*4882a593Smuzhiyun 	u8 max_stats_queues;
1284*4882a593Smuzhiyun 	int rc;
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	if (!rdma_cxt || !in_params || !out_params ||
1287*4882a593Smuzhiyun 	    !p_hwfn->p_rdma_info->active) {
1288*4882a593Smuzhiyun 		pr_err("qed roce create qp failed due to NULL entry (rdma_cxt=%p, in=%p, out=%p, roce_info=?\n",
1289*4882a593Smuzhiyun 		       rdma_cxt, in_params, out_params);
1290*4882a593Smuzhiyun 		return NULL;
1291*4882a593Smuzhiyun 	}
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1294*4882a593Smuzhiyun 		   "qed rdma create qp called with qp_handle = %08x%08x\n",
1295*4882a593Smuzhiyun 		   in_params->qp_handle_hi, in_params->qp_handle_lo);
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	/* Some sanity checks... */
1298*4882a593Smuzhiyun 	max_stats_queues = p_hwfn->p_rdma_info->dev->max_stats_queues;
1299*4882a593Smuzhiyun 	if (in_params->stats_queue >= max_stats_queues) {
1300*4882a593Smuzhiyun 		DP_ERR(p_hwfn->cdev,
1301*4882a593Smuzhiyun 		       "qed rdma create qp failed due to invalid statistics queue %d. maximum is %d\n",
1302*4882a593Smuzhiyun 		       in_params->stats_queue, max_stats_queues);
1303*4882a593Smuzhiyun 		return NULL;
1304*4882a593Smuzhiyun 	}
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
1307*4882a593Smuzhiyun 		if (in_params->sq_num_pages * sizeof(struct regpair) >
1308*4882a593Smuzhiyun 		    IWARP_SHARED_QUEUE_PAGE_SQ_PBL_MAX_SIZE) {
1309*4882a593Smuzhiyun 			DP_NOTICE(p_hwfn->cdev,
1310*4882a593Smuzhiyun 				  "Sq num pages: %d exceeds maximum\n",
1311*4882a593Smuzhiyun 				  in_params->sq_num_pages);
1312*4882a593Smuzhiyun 			return NULL;
1313*4882a593Smuzhiyun 		}
1314*4882a593Smuzhiyun 		if (in_params->rq_num_pages * sizeof(struct regpair) >
1315*4882a593Smuzhiyun 		    IWARP_SHARED_QUEUE_PAGE_RQ_PBL_MAX_SIZE) {
1316*4882a593Smuzhiyun 			DP_NOTICE(p_hwfn->cdev,
1317*4882a593Smuzhiyun 				  "Rq num pages: %d exceeds maximum\n",
1318*4882a593Smuzhiyun 				  in_params->rq_num_pages);
1319*4882a593Smuzhiyun 			return NULL;
1320*4882a593Smuzhiyun 		}
1321*4882a593Smuzhiyun 	}
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	qp = kzalloc(sizeof(*qp), GFP_KERNEL);
1324*4882a593Smuzhiyun 	if (!qp)
1325*4882a593Smuzhiyun 		return NULL;
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	qp->cur_state = QED_ROCE_QP_STATE_RESET;
1328*4882a593Smuzhiyun 	qp->qp_handle.hi = cpu_to_le32(in_params->qp_handle_hi);
1329*4882a593Smuzhiyun 	qp->qp_handle.lo = cpu_to_le32(in_params->qp_handle_lo);
1330*4882a593Smuzhiyun 	qp->qp_handle_async.hi = cpu_to_le32(in_params->qp_handle_async_hi);
1331*4882a593Smuzhiyun 	qp->qp_handle_async.lo = cpu_to_le32(in_params->qp_handle_async_lo);
1332*4882a593Smuzhiyun 	qp->use_srq = in_params->use_srq;
1333*4882a593Smuzhiyun 	qp->signal_all = in_params->signal_all;
1334*4882a593Smuzhiyun 	qp->fmr_and_reserved_lkey = in_params->fmr_and_reserved_lkey;
1335*4882a593Smuzhiyun 	qp->pd = in_params->pd;
1336*4882a593Smuzhiyun 	qp->dpi = in_params->dpi;
1337*4882a593Smuzhiyun 	qp->sq_cq_id = in_params->sq_cq_id;
1338*4882a593Smuzhiyun 	qp->sq_num_pages = in_params->sq_num_pages;
1339*4882a593Smuzhiyun 	qp->sq_pbl_ptr = in_params->sq_pbl_ptr;
1340*4882a593Smuzhiyun 	qp->rq_cq_id = in_params->rq_cq_id;
1341*4882a593Smuzhiyun 	qp->rq_num_pages = in_params->rq_num_pages;
1342*4882a593Smuzhiyun 	qp->rq_pbl_ptr = in_params->rq_pbl_ptr;
1343*4882a593Smuzhiyun 	qp->srq_id = in_params->srq_id;
1344*4882a593Smuzhiyun 	qp->req_offloaded = false;
1345*4882a593Smuzhiyun 	qp->resp_offloaded = false;
1346*4882a593Smuzhiyun 	qp->e2e_flow_control_en = qp->use_srq ? false : true;
1347*4882a593Smuzhiyun 	qp->stats_queue = in_params->stats_queue;
1348*4882a593Smuzhiyun 	qp->qp_type = in_params->qp_type;
1349*4882a593Smuzhiyun 	qp->xrcd_id = in_params->xrcd_id;
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
1352*4882a593Smuzhiyun 		rc = qed_iwarp_create_qp(p_hwfn, qp, out_params);
1353*4882a593Smuzhiyun 		qp->qpid = qp->icid;
1354*4882a593Smuzhiyun 	} else {
1355*4882a593Smuzhiyun 		qp->edpm_mode = GET_FIELD(in_params->flags, QED_ROCE_EDPM_MODE);
1356*4882a593Smuzhiyun 		rc = qed_roce_alloc_cid(p_hwfn, &qp->icid);
1357*4882a593Smuzhiyun 		qp->qpid = ((0xFF << 16) | qp->icid);
1358*4882a593Smuzhiyun 	}
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	if (rc) {
1361*4882a593Smuzhiyun 		kfree(qp);
1362*4882a593Smuzhiyun 		return NULL;
1363*4882a593Smuzhiyun 	}
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	out_params->icid = qp->icid;
1366*4882a593Smuzhiyun 	out_params->qp_id = qp->qpid;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Create QP, rc = %d\n", rc);
1369*4882a593Smuzhiyun 	return qp;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun 
qed_rdma_modify_qp(void * rdma_cxt,struct qed_rdma_qp * qp,struct qed_rdma_modify_qp_in_params * params)1372*4882a593Smuzhiyun static int qed_rdma_modify_qp(void *rdma_cxt,
1373*4882a593Smuzhiyun 			      struct qed_rdma_qp *qp,
1374*4882a593Smuzhiyun 			      struct qed_rdma_modify_qp_in_params *params)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1377*4882a593Smuzhiyun 	enum qed_roce_qp_state prev_state;
1378*4882a593Smuzhiyun 	int rc = 0;
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x params->new_state=%d\n",
1381*4882a593Smuzhiyun 		   qp->icid, params->new_state);
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	if (rc) {
1384*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
1385*4882a593Smuzhiyun 		return rc;
1386*4882a593Smuzhiyun 	}
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags,
1389*4882a593Smuzhiyun 		      QED_RDMA_MODIFY_QP_VALID_RDMA_OPS_EN)) {
1390*4882a593Smuzhiyun 		qp->incoming_rdma_read_en = params->incoming_rdma_read_en;
1391*4882a593Smuzhiyun 		qp->incoming_rdma_write_en = params->incoming_rdma_write_en;
1392*4882a593Smuzhiyun 		qp->incoming_atomic_en = params->incoming_atomic_en;
1393*4882a593Smuzhiyun 	}
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	/* Update QP structure with the updated values */
1396*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_ROCE_MODE))
1397*4882a593Smuzhiyun 		qp->roce_mode = params->roce_mode;
1398*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_PKEY))
1399*4882a593Smuzhiyun 		qp->pkey = params->pkey;
1400*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags,
1401*4882a593Smuzhiyun 		      QED_ROCE_MODIFY_QP_VALID_E2E_FLOW_CONTROL_EN))
1402*4882a593Smuzhiyun 		qp->e2e_flow_control_en = params->e2e_flow_control_en;
1403*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_DEST_QP))
1404*4882a593Smuzhiyun 		qp->dest_qp = params->dest_qp;
1405*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags,
1406*4882a593Smuzhiyun 		      QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR)) {
1407*4882a593Smuzhiyun 		/* Indicates that the following parameters have changed:
1408*4882a593Smuzhiyun 		 * Traffic class, flow label, hop limit, source GID,
1409*4882a593Smuzhiyun 		 * destination GID, loopback indicator
1410*4882a593Smuzhiyun 		 */
1411*4882a593Smuzhiyun 		qp->traffic_class_tos = params->traffic_class_tos;
1412*4882a593Smuzhiyun 		qp->flow_label = params->flow_label;
1413*4882a593Smuzhiyun 		qp->hop_limit_ttl = params->hop_limit_ttl;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 		qp->sgid = params->sgid;
1416*4882a593Smuzhiyun 		qp->dgid = params->dgid;
1417*4882a593Smuzhiyun 		qp->udp_src_port = 0;
1418*4882a593Smuzhiyun 		qp->vlan_id = params->vlan_id;
1419*4882a593Smuzhiyun 		qp->mtu = params->mtu;
1420*4882a593Smuzhiyun 		qp->lb_indication = params->lb_indication;
1421*4882a593Smuzhiyun 		memcpy((u8 *)&qp->remote_mac_addr[0],
1422*4882a593Smuzhiyun 		       (u8 *)&params->remote_mac_addr[0], ETH_ALEN);
1423*4882a593Smuzhiyun 		if (params->use_local_mac) {
1424*4882a593Smuzhiyun 			memcpy((u8 *)&qp->local_mac_addr[0],
1425*4882a593Smuzhiyun 			       (u8 *)&params->local_mac_addr[0], ETH_ALEN);
1426*4882a593Smuzhiyun 		} else {
1427*4882a593Smuzhiyun 			memcpy((u8 *)&qp->local_mac_addr[0],
1428*4882a593Smuzhiyun 			       (u8 *)&p_hwfn->hw_info.hw_mac_addr, ETH_ALEN);
1429*4882a593Smuzhiyun 		}
1430*4882a593Smuzhiyun 	}
1431*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_RQ_PSN))
1432*4882a593Smuzhiyun 		qp->rq_psn = params->rq_psn;
1433*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_SQ_PSN))
1434*4882a593Smuzhiyun 		qp->sq_psn = params->sq_psn;
1435*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags,
1436*4882a593Smuzhiyun 		      QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_REQ))
1437*4882a593Smuzhiyun 		qp->max_rd_atomic_req = params->max_rd_atomic_req;
1438*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags,
1439*4882a593Smuzhiyun 		      QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_RESP))
1440*4882a593Smuzhiyun 		qp->max_rd_atomic_resp = params->max_rd_atomic_resp;
1441*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags,
1442*4882a593Smuzhiyun 		      QED_ROCE_MODIFY_QP_VALID_ACK_TIMEOUT))
1443*4882a593Smuzhiyun 		qp->ack_timeout = params->ack_timeout;
1444*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_RETRY_CNT))
1445*4882a593Smuzhiyun 		qp->retry_cnt = params->retry_cnt;
1446*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags,
1447*4882a593Smuzhiyun 		      QED_ROCE_MODIFY_QP_VALID_RNR_RETRY_CNT))
1448*4882a593Smuzhiyun 		qp->rnr_retry_cnt = params->rnr_retry_cnt;
1449*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags,
1450*4882a593Smuzhiyun 		      QED_ROCE_MODIFY_QP_VALID_MIN_RNR_NAK_TIMER))
1451*4882a593Smuzhiyun 		qp->min_rnr_nak_timer = params->min_rnr_nak_timer;
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	qp->sqd_async = params->sqd_async;
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	prev_state = qp->cur_state;
1456*4882a593Smuzhiyun 	if (GET_FIELD(params->modify_flags,
1457*4882a593Smuzhiyun 		      QED_RDMA_MODIFY_QP_VALID_NEW_STATE)) {
1458*4882a593Smuzhiyun 		qp->cur_state = params->new_state;
1459*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "qp->cur_state=%d\n",
1460*4882a593Smuzhiyun 			   qp->cur_state);
1461*4882a593Smuzhiyun 	}
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	switch (qp->qp_type) {
1464*4882a593Smuzhiyun 	case QED_RDMA_QP_TYPE_XRC_INI:
1465*4882a593Smuzhiyun 		qp->has_req = true;
1466*4882a593Smuzhiyun 		break;
1467*4882a593Smuzhiyun 	case QED_RDMA_QP_TYPE_XRC_TGT:
1468*4882a593Smuzhiyun 		qp->has_resp = true;
1469*4882a593Smuzhiyun 		break;
1470*4882a593Smuzhiyun 	default:
1471*4882a593Smuzhiyun 		qp->has_req  = true;
1472*4882a593Smuzhiyun 		qp->has_resp = true;
1473*4882a593Smuzhiyun 	}
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	if (QED_IS_IWARP_PERSONALITY(p_hwfn)) {
1476*4882a593Smuzhiyun 		enum qed_iwarp_qp_state new_state =
1477*4882a593Smuzhiyun 		    qed_roce2iwarp_state(qp->cur_state);
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 		rc = qed_iwarp_modify_qp(p_hwfn, qp, new_state, 0);
1480*4882a593Smuzhiyun 	} else {
1481*4882a593Smuzhiyun 		rc = qed_roce_modify_qp(p_hwfn, qp, prev_state, params);
1482*4882a593Smuzhiyun 	}
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Modify QP, rc = %d\n", rc);
1485*4882a593Smuzhiyun 	return rc;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun static int
qed_rdma_register_tid(void * rdma_cxt,struct qed_rdma_register_tid_in_params * params)1489*4882a593Smuzhiyun qed_rdma_register_tid(void *rdma_cxt,
1490*4882a593Smuzhiyun 		      struct qed_rdma_register_tid_in_params *params)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1493*4882a593Smuzhiyun 	struct rdma_register_tid_ramrod_data *p_ramrod;
1494*4882a593Smuzhiyun 	struct qed_sp_init_data init_data;
1495*4882a593Smuzhiyun 	struct qed_spq_entry *p_ent;
1496*4882a593Smuzhiyun 	enum rdma_tid_type tid_type;
1497*4882a593Smuzhiyun 	u8 fw_return_code;
1498*4882a593Smuzhiyun 	u16 flags = 0;
1499*4882a593Smuzhiyun 	int rc;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "itid = %08x\n", params->itid);
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	/* Get SPQ entry */
1504*4882a593Smuzhiyun 	memset(&init_data, 0, sizeof(init_data));
1505*4882a593Smuzhiyun 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
1506*4882a593Smuzhiyun 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_REGISTER_MR,
1509*4882a593Smuzhiyun 				 p_hwfn->p_rdma_info->proto, &init_data);
1510*4882a593Smuzhiyun 	if (rc) {
1511*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
1512*4882a593Smuzhiyun 		return rc;
1513*4882a593Smuzhiyun 	}
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	if (p_hwfn->p_rdma_info->last_tid < params->itid)
1516*4882a593Smuzhiyun 		p_hwfn->p_rdma_info->last_tid = params->itid;
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	SET_FIELD(flags, RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL,
1519*4882a593Smuzhiyun 		  params->pbl_two_level);
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	SET_FIELD(flags, RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED,
1522*4882a593Smuzhiyun 		  false);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	SET_FIELD(flags, RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR, params->phy_mr);
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	/* Don't initialize D/C field, as it may override other bits. */
1527*4882a593Smuzhiyun 	if (!(params->tid_type == QED_RDMA_TID_FMR) && !(params->dma_mr))
1528*4882a593Smuzhiyun 		SET_FIELD(flags, RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG,
1529*4882a593Smuzhiyun 			  params->page_size_log - 12);
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	SET_FIELD(flags, RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ,
1532*4882a593Smuzhiyun 		  params->remote_read);
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	SET_FIELD(flags, RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE,
1535*4882a593Smuzhiyun 		  params->remote_write);
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	SET_FIELD(flags, RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC,
1538*4882a593Smuzhiyun 		  params->remote_atomic);
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	SET_FIELD(flags, RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE,
1541*4882a593Smuzhiyun 		  params->local_write);
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	SET_FIELD(flags, RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ,
1544*4882a593Smuzhiyun 		  params->local_read);
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	SET_FIELD(flags, RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND,
1547*4882a593Smuzhiyun 		  params->mw_bind);
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	p_ramrod = &p_ent->ramrod.rdma_register_tid;
1550*4882a593Smuzhiyun 	p_ramrod->flags = cpu_to_le16(flags);
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	SET_FIELD(p_ramrod->flags1,
1553*4882a593Smuzhiyun 		  RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG,
1554*4882a593Smuzhiyun 		  params->pbl_page_size_log - 12);
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	SET_FIELD(p_ramrod->flags2, RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR,
1557*4882a593Smuzhiyun 		  params->dma_mr);
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	switch (params->tid_type) {
1560*4882a593Smuzhiyun 	case QED_RDMA_TID_REGISTERED_MR:
1561*4882a593Smuzhiyun 		tid_type = RDMA_TID_REGISTERED_MR;
1562*4882a593Smuzhiyun 		break;
1563*4882a593Smuzhiyun 	case QED_RDMA_TID_FMR:
1564*4882a593Smuzhiyun 		tid_type = RDMA_TID_FMR;
1565*4882a593Smuzhiyun 		break;
1566*4882a593Smuzhiyun 	case QED_RDMA_TID_MW:
1567*4882a593Smuzhiyun 		tid_type = RDMA_TID_MW;
1568*4882a593Smuzhiyun 		break;
1569*4882a593Smuzhiyun 	default:
1570*4882a593Smuzhiyun 		rc = -EINVAL;
1571*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
1572*4882a593Smuzhiyun 		qed_sp_destroy_request(p_hwfn, p_ent);
1573*4882a593Smuzhiyun 		return rc;
1574*4882a593Smuzhiyun 	}
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	SET_FIELD(p_ramrod->flags1, RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE,
1577*4882a593Smuzhiyun 		  tid_type);
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	p_ramrod->itid = cpu_to_le32(params->itid);
1580*4882a593Smuzhiyun 	p_ramrod->key = params->key;
1581*4882a593Smuzhiyun 	p_ramrod->pd = cpu_to_le16(params->pd);
1582*4882a593Smuzhiyun 	p_ramrod->length_hi = (u8)(params->length >> 32);
1583*4882a593Smuzhiyun 	p_ramrod->length_lo = DMA_LO_LE(params->length);
1584*4882a593Smuzhiyun 	DMA_REGPAIR_LE(p_ramrod->va, params->vaddr);
1585*4882a593Smuzhiyun 	DMA_REGPAIR_LE(p_ramrod->pbl_base, params->pbl_ptr);
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	/* DIF */
1588*4882a593Smuzhiyun 	if (params->dif_enabled) {
1589*4882a593Smuzhiyun 		SET_FIELD(p_ramrod->flags2,
1590*4882a593Smuzhiyun 			  RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG, 1);
1591*4882a593Smuzhiyun 		DMA_REGPAIR_LE(p_ramrod->dif_error_addr,
1592*4882a593Smuzhiyun 			       params->dif_error_addr);
1593*4882a593Smuzhiyun 	}
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	rc = qed_spq_post(p_hwfn, p_ent, &fw_return_code);
1596*4882a593Smuzhiyun 	if (rc)
1597*4882a593Smuzhiyun 		return rc;
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	if (fw_return_code != RDMA_RETURN_OK) {
1600*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn, "fw_return_code = %d\n", fw_return_code);
1601*4882a593Smuzhiyun 		return -EINVAL;
1602*4882a593Smuzhiyun 	}
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Register TID, rc = %d\n", rc);
1605*4882a593Smuzhiyun 	return rc;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun 
qed_rdma_deregister_tid(void * rdma_cxt,u32 itid)1608*4882a593Smuzhiyun static int qed_rdma_deregister_tid(void *rdma_cxt, u32 itid)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1611*4882a593Smuzhiyun 	struct rdma_deregister_tid_ramrod_data *p_ramrod;
1612*4882a593Smuzhiyun 	struct qed_sp_init_data init_data;
1613*4882a593Smuzhiyun 	struct qed_spq_entry *p_ent;
1614*4882a593Smuzhiyun 	struct qed_ptt *p_ptt;
1615*4882a593Smuzhiyun 	u8 fw_return_code;
1616*4882a593Smuzhiyun 	int rc;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "itid = %08x\n", itid);
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	/* Get SPQ entry */
1621*4882a593Smuzhiyun 	memset(&init_data, 0, sizeof(init_data));
1622*4882a593Smuzhiyun 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
1623*4882a593Smuzhiyun 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_DEREGISTER_MR,
1626*4882a593Smuzhiyun 				 p_hwfn->p_rdma_info->proto, &init_data);
1627*4882a593Smuzhiyun 	if (rc) {
1628*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
1629*4882a593Smuzhiyun 		return rc;
1630*4882a593Smuzhiyun 	}
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	p_ramrod = &p_ent->ramrod.rdma_deregister_tid;
1633*4882a593Smuzhiyun 	p_ramrod->itid = cpu_to_le32(itid);
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	rc = qed_spq_post(p_hwfn, p_ent, &fw_return_code);
1636*4882a593Smuzhiyun 	if (rc) {
1637*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
1638*4882a593Smuzhiyun 		return rc;
1639*4882a593Smuzhiyun 	}
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	if (fw_return_code == RDMA_RETURN_DEREGISTER_MR_BAD_STATE_ERR) {
1642*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn, "fw_return_code = %d\n", fw_return_code);
1643*4882a593Smuzhiyun 		return -EINVAL;
1644*4882a593Smuzhiyun 	} else if (fw_return_code == RDMA_RETURN_NIG_DRAIN_REQ) {
1645*4882a593Smuzhiyun 		/* Bit indicating that the TID is in use and a nig drain is
1646*4882a593Smuzhiyun 		 * required before sending the ramrod again
1647*4882a593Smuzhiyun 		 */
1648*4882a593Smuzhiyun 		p_ptt = qed_ptt_acquire(p_hwfn);
1649*4882a593Smuzhiyun 		if (!p_ptt) {
1650*4882a593Smuzhiyun 			rc = -EBUSY;
1651*4882a593Smuzhiyun 			DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1652*4882a593Smuzhiyun 				   "Failed to acquire PTT\n");
1653*4882a593Smuzhiyun 			return rc;
1654*4882a593Smuzhiyun 		}
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 		rc = qed_mcp_drain(p_hwfn, p_ptt);
1657*4882a593Smuzhiyun 		if (rc) {
1658*4882a593Smuzhiyun 			qed_ptt_release(p_hwfn, p_ptt);
1659*4882a593Smuzhiyun 			DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1660*4882a593Smuzhiyun 				   "Drain failed\n");
1661*4882a593Smuzhiyun 			return rc;
1662*4882a593Smuzhiyun 		}
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 		qed_ptt_release(p_hwfn, p_ptt);
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 		/* Resend the ramrod */
1667*4882a593Smuzhiyun 		rc = qed_sp_init_request(p_hwfn, &p_ent,
1668*4882a593Smuzhiyun 					 RDMA_RAMROD_DEREGISTER_MR,
1669*4882a593Smuzhiyun 					 p_hwfn->p_rdma_info->proto,
1670*4882a593Smuzhiyun 					 &init_data);
1671*4882a593Smuzhiyun 		if (rc) {
1672*4882a593Smuzhiyun 			DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1673*4882a593Smuzhiyun 				   "Failed to init sp-element\n");
1674*4882a593Smuzhiyun 			return rc;
1675*4882a593Smuzhiyun 		}
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 		rc = qed_spq_post(p_hwfn, p_ent, &fw_return_code);
1678*4882a593Smuzhiyun 		if (rc) {
1679*4882a593Smuzhiyun 			DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1680*4882a593Smuzhiyun 				   "Ramrod failed\n");
1681*4882a593Smuzhiyun 			return rc;
1682*4882a593Smuzhiyun 		}
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 		if (fw_return_code != RDMA_RETURN_OK) {
1685*4882a593Smuzhiyun 			DP_NOTICE(p_hwfn, "fw_return_code = %d\n",
1686*4882a593Smuzhiyun 				  fw_return_code);
1687*4882a593Smuzhiyun 			return rc;
1688*4882a593Smuzhiyun 		}
1689*4882a593Smuzhiyun 	}
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "De-registered TID, rc = %d\n", rc);
1692*4882a593Smuzhiyun 	return rc;
1693*4882a593Smuzhiyun }
1694*4882a593Smuzhiyun 
qed_rdma_get_rdma_ctx(struct qed_dev * cdev)1695*4882a593Smuzhiyun static void *qed_rdma_get_rdma_ctx(struct qed_dev *cdev)
1696*4882a593Smuzhiyun {
1697*4882a593Smuzhiyun 	return QED_AFFIN_HWFN(cdev);
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun 
qed_rdma_get_srq_bmap(struct qed_hwfn * p_hwfn,bool is_xrc)1700*4882a593Smuzhiyun static struct qed_bmap *qed_rdma_get_srq_bmap(struct qed_hwfn *p_hwfn,
1701*4882a593Smuzhiyun 					      bool is_xrc)
1702*4882a593Smuzhiyun {
1703*4882a593Smuzhiyun 	if (is_xrc)
1704*4882a593Smuzhiyun 		return &p_hwfn->p_rdma_info->xrc_srq_map;
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	return &p_hwfn->p_rdma_info->srq_map;
1707*4882a593Smuzhiyun }
1708*4882a593Smuzhiyun 
qed_rdma_modify_srq(void * rdma_cxt,struct qed_rdma_modify_srq_in_params * in_params)1709*4882a593Smuzhiyun static int qed_rdma_modify_srq(void *rdma_cxt,
1710*4882a593Smuzhiyun 			       struct qed_rdma_modify_srq_in_params *in_params)
1711*4882a593Smuzhiyun {
1712*4882a593Smuzhiyun 	struct rdma_srq_modify_ramrod_data *p_ramrod;
1713*4882a593Smuzhiyun 	struct qed_sp_init_data init_data = {};
1714*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = rdma_cxt;
1715*4882a593Smuzhiyun 	struct qed_spq_entry *p_ent;
1716*4882a593Smuzhiyun 	u16 opaque_fid;
1717*4882a593Smuzhiyun 	int rc;
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
1720*4882a593Smuzhiyun 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	rc = qed_sp_init_request(p_hwfn, &p_ent,
1723*4882a593Smuzhiyun 				 RDMA_RAMROD_MODIFY_SRQ,
1724*4882a593Smuzhiyun 				 p_hwfn->p_rdma_info->proto, &init_data);
1725*4882a593Smuzhiyun 	if (rc)
1726*4882a593Smuzhiyun 		return rc;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	p_ramrod = &p_ent->ramrod.rdma_modify_srq;
1729*4882a593Smuzhiyun 	p_ramrod->srq_id.srq_idx = cpu_to_le16(in_params->srq_id);
1730*4882a593Smuzhiyun 	opaque_fid = p_hwfn->hw_info.opaque_fid;
1731*4882a593Smuzhiyun 	p_ramrod->srq_id.opaque_fid = cpu_to_le16(opaque_fid);
1732*4882a593Smuzhiyun 	p_ramrod->wqe_limit = cpu_to_le32(in_params->wqe_limit);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
1735*4882a593Smuzhiyun 	if (rc)
1736*4882a593Smuzhiyun 		return rc;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "modified SRQ id = %x, is_xrc=%u\n",
1739*4882a593Smuzhiyun 		   in_params->srq_id, in_params->is_xrc);
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	return rc;
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun static int
qed_rdma_destroy_srq(void * rdma_cxt,struct qed_rdma_destroy_srq_in_params * in_params)1745*4882a593Smuzhiyun qed_rdma_destroy_srq(void *rdma_cxt,
1746*4882a593Smuzhiyun 		     struct qed_rdma_destroy_srq_in_params *in_params)
1747*4882a593Smuzhiyun {
1748*4882a593Smuzhiyun 	struct rdma_srq_destroy_ramrod_data *p_ramrod;
1749*4882a593Smuzhiyun 	struct qed_sp_init_data init_data = {};
1750*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = rdma_cxt;
1751*4882a593Smuzhiyun 	struct qed_spq_entry *p_ent;
1752*4882a593Smuzhiyun 	struct qed_bmap *bmap;
1753*4882a593Smuzhiyun 	u16 opaque_fid;
1754*4882a593Smuzhiyun 	u16 offset;
1755*4882a593Smuzhiyun 	int rc;
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	opaque_fid = p_hwfn->hw_info.opaque_fid;
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	init_data.opaque_fid = opaque_fid;
1760*4882a593Smuzhiyun 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	rc = qed_sp_init_request(p_hwfn, &p_ent,
1763*4882a593Smuzhiyun 				 RDMA_RAMROD_DESTROY_SRQ,
1764*4882a593Smuzhiyun 				 p_hwfn->p_rdma_info->proto, &init_data);
1765*4882a593Smuzhiyun 	if (rc)
1766*4882a593Smuzhiyun 		return rc;
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	p_ramrod = &p_ent->ramrod.rdma_destroy_srq;
1769*4882a593Smuzhiyun 	p_ramrod->srq_id.srq_idx = cpu_to_le16(in_params->srq_id);
1770*4882a593Smuzhiyun 	p_ramrod->srq_id.opaque_fid = cpu_to_le16(opaque_fid);
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
1773*4882a593Smuzhiyun 	if (rc)
1774*4882a593Smuzhiyun 		return rc;
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	bmap = qed_rdma_get_srq_bmap(p_hwfn, in_params->is_xrc);
1777*4882a593Smuzhiyun 	offset = (in_params->is_xrc) ? 0 : p_hwfn->p_rdma_info->srq_id_offset;
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
1780*4882a593Smuzhiyun 	qed_bmap_release_id(p_hwfn, bmap, in_params->srq_id - offset);
1781*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1784*4882a593Smuzhiyun 		   "XRC/SRQ destroyed Id = %x, is_xrc=%u\n",
1785*4882a593Smuzhiyun 		   in_params->srq_id, in_params->is_xrc);
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	return rc;
1788*4882a593Smuzhiyun }
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun static int
qed_rdma_create_srq(void * rdma_cxt,struct qed_rdma_create_srq_in_params * in_params,struct qed_rdma_create_srq_out_params * out_params)1791*4882a593Smuzhiyun qed_rdma_create_srq(void *rdma_cxt,
1792*4882a593Smuzhiyun 		    struct qed_rdma_create_srq_in_params *in_params,
1793*4882a593Smuzhiyun 		    struct qed_rdma_create_srq_out_params *out_params)
1794*4882a593Smuzhiyun {
1795*4882a593Smuzhiyun 	struct rdma_srq_create_ramrod_data *p_ramrod;
1796*4882a593Smuzhiyun 	struct qed_sp_init_data init_data = {};
1797*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = rdma_cxt;
1798*4882a593Smuzhiyun 	enum qed_cxt_elem_type elem_type;
1799*4882a593Smuzhiyun 	struct qed_spq_entry *p_ent;
1800*4882a593Smuzhiyun 	u16 opaque_fid, srq_id;
1801*4882a593Smuzhiyun 	struct qed_bmap *bmap;
1802*4882a593Smuzhiyun 	u32 returned_id;
1803*4882a593Smuzhiyun 	u16 offset;
1804*4882a593Smuzhiyun 	int rc;
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	bmap = qed_rdma_get_srq_bmap(p_hwfn, in_params->is_xrc);
1807*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
1808*4882a593Smuzhiyun 	rc = qed_rdma_bmap_alloc_id(p_hwfn, bmap, &returned_id);
1809*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	if (rc) {
1812*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
1813*4882a593Smuzhiyun 			  "failed to allocate xrc/srq id (is_xrc=%u)\n",
1814*4882a593Smuzhiyun 			  in_params->is_xrc);
1815*4882a593Smuzhiyun 		return rc;
1816*4882a593Smuzhiyun 	}
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	elem_type = (in_params->is_xrc) ? (QED_ELEM_XRC_SRQ) : (QED_ELEM_SRQ);
1819*4882a593Smuzhiyun 	rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, elem_type, returned_id);
1820*4882a593Smuzhiyun 	if (rc)
1821*4882a593Smuzhiyun 		goto err;
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	opaque_fid = p_hwfn->hw_info.opaque_fid;
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	opaque_fid = p_hwfn->hw_info.opaque_fid;
1826*4882a593Smuzhiyun 	init_data.opaque_fid = opaque_fid;
1827*4882a593Smuzhiyun 	init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 	rc = qed_sp_init_request(p_hwfn, &p_ent,
1830*4882a593Smuzhiyun 				 RDMA_RAMROD_CREATE_SRQ,
1831*4882a593Smuzhiyun 				 p_hwfn->p_rdma_info->proto, &init_data);
1832*4882a593Smuzhiyun 	if (rc)
1833*4882a593Smuzhiyun 		goto err;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	p_ramrod = &p_ent->ramrod.rdma_create_srq;
1836*4882a593Smuzhiyun 	DMA_REGPAIR_LE(p_ramrod->pbl_base_addr, in_params->pbl_base_addr);
1837*4882a593Smuzhiyun 	p_ramrod->pages_in_srq_pbl = cpu_to_le16(in_params->num_pages);
1838*4882a593Smuzhiyun 	p_ramrod->pd_id = cpu_to_le16(in_params->pd_id);
1839*4882a593Smuzhiyun 	p_ramrod->srq_id.opaque_fid = cpu_to_le16(opaque_fid);
1840*4882a593Smuzhiyun 	p_ramrod->page_size = cpu_to_le16(in_params->page_size);
1841*4882a593Smuzhiyun 	DMA_REGPAIR_LE(p_ramrod->producers_addr, in_params->prod_pair_addr);
1842*4882a593Smuzhiyun 	offset = (in_params->is_xrc) ? 0 : p_hwfn->p_rdma_info->srq_id_offset;
1843*4882a593Smuzhiyun 	srq_id = (u16)returned_id + offset;
1844*4882a593Smuzhiyun 	p_ramrod->srq_id.srq_idx = cpu_to_le16(srq_id);
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	if (in_params->is_xrc) {
1847*4882a593Smuzhiyun 		SET_FIELD(p_ramrod->flags,
1848*4882a593Smuzhiyun 			  RDMA_SRQ_CREATE_RAMROD_DATA_XRC_FLAG, 1);
1849*4882a593Smuzhiyun 		SET_FIELD(p_ramrod->flags,
1850*4882a593Smuzhiyun 			  RDMA_SRQ_CREATE_RAMROD_DATA_RESERVED_KEY_EN,
1851*4882a593Smuzhiyun 			  in_params->reserved_key_en);
1852*4882a593Smuzhiyun 		p_ramrod->xrc_srq_cq_cid =
1853*4882a593Smuzhiyun 			cpu_to_le32((p_hwfn->hw_info.opaque_fid << 16) |
1854*4882a593Smuzhiyun 				     in_params->cq_cid);
1855*4882a593Smuzhiyun 		p_ramrod->xrc_domain = cpu_to_le16(in_params->xrcd_id);
1856*4882a593Smuzhiyun 	}
1857*4882a593Smuzhiyun 	rc = qed_spq_post(p_hwfn, p_ent, NULL);
1858*4882a593Smuzhiyun 	if (rc)
1859*4882a593Smuzhiyun 		goto err;
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	out_params->srq_id = srq_id;
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn,
1864*4882a593Smuzhiyun 		   QED_MSG_RDMA,
1865*4882a593Smuzhiyun 		   "XRC/SRQ created Id = %x (is_xrc=%u)\n",
1866*4882a593Smuzhiyun 		   out_params->srq_id, in_params->is_xrc);
1867*4882a593Smuzhiyun 	return rc;
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun err:
1870*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
1871*4882a593Smuzhiyun 	qed_bmap_release_id(p_hwfn, bmap, returned_id);
1872*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	return rc;
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun 
qed_rdma_allocated_qps(struct qed_hwfn * p_hwfn)1877*4882a593Smuzhiyun bool qed_rdma_allocated_qps(struct qed_hwfn *p_hwfn)
1878*4882a593Smuzhiyun {
1879*4882a593Smuzhiyun 	bool result;
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	/* if rdma wasn't activated yet, naturally there are no qps */
1882*4882a593Smuzhiyun 	if (!p_hwfn->p_rdma_info->active)
1883*4882a593Smuzhiyun 		return false;
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
1886*4882a593Smuzhiyun 	if (!p_hwfn->p_rdma_info->cid_map.bitmap)
1887*4882a593Smuzhiyun 		result = false;
1888*4882a593Smuzhiyun 	else
1889*4882a593Smuzhiyun 		result = !qed_bmap_is_empty(&p_hwfn->p_rdma_info->cid_map);
1890*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1891*4882a593Smuzhiyun 	return result;
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun 
qed_rdma_dpm_conf(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)1894*4882a593Smuzhiyun void qed_rdma_dpm_conf(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun 	u32 val;
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	val = (p_hwfn->dcbx_no_edpm || p_hwfn->db_bar_no_edpm) ? 0 : 1;
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPM_ENABLE, val);
1901*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, (QED_MSG_DCB | QED_MSG_RDMA),
1902*4882a593Smuzhiyun 		   "Changing DPM_EN state to %d (DCBX=%d, DB_BAR=%d)\n",
1903*4882a593Smuzhiyun 		   val, p_hwfn->dcbx_no_edpm, p_hwfn->db_bar_no_edpm);
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 
qed_rdma_dpm_bar(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)1907*4882a593Smuzhiyun void qed_rdma_dpm_bar(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1908*4882a593Smuzhiyun {
1909*4882a593Smuzhiyun 	p_hwfn->db_bar_no_edpm = true;
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	qed_rdma_dpm_conf(p_hwfn, p_ptt);
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun 
qed_rdma_start(void * rdma_cxt,struct qed_rdma_start_in_params * params)1914*4882a593Smuzhiyun static int qed_rdma_start(void *rdma_cxt,
1915*4882a593Smuzhiyun 			  struct qed_rdma_start_in_params *params)
1916*4882a593Smuzhiyun {
1917*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1918*4882a593Smuzhiyun 	struct qed_ptt *p_ptt;
1919*4882a593Smuzhiyun 	int rc = -EBUSY;
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
1922*4882a593Smuzhiyun 		   "desired_cnq = %08x\n", params->desired_cnq);
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	p_ptt = qed_ptt_acquire(p_hwfn);
1925*4882a593Smuzhiyun 	if (!p_ptt)
1926*4882a593Smuzhiyun 		goto err;
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	rc = qed_rdma_alloc(p_hwfn);
1929*4882a593Smuzhiyun 	if (rc)
1930*4882a593Smuzhiyun 		goto err1;
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	rc = qed_rdma_setup(p_hwfn, p_ptt, params);
1933*4882a593Smuzhiyun 	if (rc)
1934*4882a593Smuzhiyun 		goto err2;
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 	qed_ptt_release(p_hwfn, p_ptt);
1937*4882a593Smuzhiyun 	p_hwfn->p_rdma_info->active = 1;
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	return rc;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun err2:
1942*4882a593Smuzhiyun 	qed_rdma_free(p_hwfn);
1943*4882a593Smuzhiyun err1:
1944*4882a593Smuzhiyun 	qed_ptt_release(p_hwfn, p_ptt);
1945*4882a593Smuzhiyun err:
1946*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA start - error, rc = %d\n", rc);
1947*4882a593Smuzhiyun 	return rc;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun 
qed_rdma_init(struct qed_dev * cdev,struct qed_rdma_start_in_params * params)1950*4882a593Smuzhiyun static int qed_rdma_init(struct qed_dev *cdev,
1951*4882a593Smuzhiyun 			 struct qed_rdma_start_in_params *params)
1952*4882a593Smuzhiyun {
1953*4882a593Smuzhiyun 	return qed_rdma_start(QED_AFFIN_HWFN(cdev), params);
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun 
qed_rdma_remove_user(void * rdma_cxt,u16 dpi)1956*4882a593Smuzhiyun static void qed_rdma_remove_user(void *rdma_cxt, u16 dpi)
1957*4882a593Smuzhiyun {
1958*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "dpi = %08x\n", dpi);
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_rdma_info->lock);
1963*4882a593Smuzhiyun 	qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->dpi_map, dpi);
1964*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun 
qed_roce_ll2_set_mac_filter(struct qed_dev * cdev,u8 * old_mac_address,u8 * new_mac_address)1967*4882a593Smuzhiyun static int qed_roce_ll2_set_mac_filter(struct qed_dev *cdev,
1968*4882a593Smuzhiyun 				       u8 *old_mac_address,
1969*4882a593Smuzhiyun 				       u8 *new_mac_address)
1970*4882a593Smuzhiyun {
1971*4882a593Smuzhiyun 	int rc = 0;
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	if (old_mac_address)
1974*4882a593Smuzhiyun 		qed_llh_remove_mac_filter(cdev, 0, old_mac_address);
1975*4882a593Smuzhiyun 	if (new_mac_address)
1976*4882a593Smuzhiyun 		rc = qed_llh_add_mac_filter(cdev, 0, new_mac_address);
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 	if (rc)
1979*4882a593Smuzhiyun 		DP_ERR(cdev,
1980*4882a593Smuzhiyun 		       "qed roce ll2 mac filter set: failed to add MAC filter\n");
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun 	return rc;
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun 
qed_iwarp_set_engine_affin(struct qed_dev * cdev,bool b_reset)1985*4882a593Smuzhiyun static int qed_iwarp_set_engine_affin(struct qed_dev *cdev, bool b_reset)
1986*4882a593Smuzhiyun {
1987*4882a593Smuzhiyun 	enum qed_eng eng;
1988*4882a593Smuzhiyun 	u8 ppfid = 0;
1989*4882a593Smuzhiyun 	int rc;
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	/* Make sure iwarp cmt mode is enabled before setting affinity */
1992*4882a593Smuzhiyun 	if (!cdev->iwarp_cmt)
1993*4882a593Smuzhiyun 		return -EINVAL;
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	if (b_reset)
1996*4882a593Smuzhiyun 		eng = QED_BOTH_ENG;
1997*4882a593Smuzhiyun 	else
1998*4882a593Smuzhiyun 		eng = cdev->l2_affin_hint ? QED_ENG1 : QED_ENG0;
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun 	rc = qed_llh_set_ppfid_affinity(cdev, ppfid, eng);
2001*4882a593Smuzhiyun 	if (rc) {
2002*4882a593Smuzhiyun 		DP_NOTICE(cdev,
2003*4882a593Smuzhiyun 			  "Failed to set the engine affinity of ppfid %d\n",
2004*4882a593Smuzhiyun 			  ppfid);
2005*4882a593Smuzhiyun 		return rc;
2006*4882a593Smuzhiyun 	}
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 	DP_VERBOSE(cdev, (QED_MSG_RDMA | QED_MSG_SP),
2009*4882a593Smuzhiyun 		   "LLH: Set the engine affinity of non-RoCE packets as %d\n",
2010*4882a593Smuzhiyun 		   eng);
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	return 0;
2013*4882a593Smuzhiyun }
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun static const struct qed_rdma_ops qed_rdma_ops_pass = {
2016*4882a593Smuzhiyun 	.common = &qed_common_ops_pass,
2017*4882a593Smuzhiyun 	.fill_dev_info = &qed_fill_rdma_dev_info,
2018*4882a593Smuzhiyun 	.rdma_get_rdma_ctx = &qed_rdma_get_rdma_ctx,
2019*4882a593Smuzhiyun 	.rdma_init = &qed_rdma_init,
2020*4882a593Smuzhiyun 	.rdma_add_user = &qed_rdma_add_user,
2021*4882a593Smuzhiyun 	.rdma_remove_user = &qed_rdma_remove_user,
2022*4882a593Smuzhiyun 	.rdma_stop = &qed_rdma_stop,
2023*4882a593Smuzhiyun 	.rdma_query_port = &qed_rdma_query_port,
2024*4882a593Smuzhiyun 	.rdma_query_device = &qed_rdma_query_device,
2025*4882a593Smuzhiyun 	.rdma_get_start_sb = &qed_rdma_get_sb_start,
2026*4882a593Smuzhiyun 	.rdma_get_rdma_int = &qed_rdma_get_int,
2027*4882a593Smuzhiyun 	.rdma_set_rdma_int = &qed_rdma_set_int,
2028*4882a593Smuzhiyun 	.rdma_get_min_cnq_msix = &qed_rdma_get_min_cnq_msix,
2029*4882a593Smuzhiyun 	.rdma_cnq_prod_update = &qed_rdma_cnq_prod_update,
2030*4882a593Smuzhiyun 	.rdma_alloc_pd = &qed_rdma_alloc_pd,
2031*4882a593Smuzhiyun 	.rdma_dealloc_pd = &qed_rdma_free_pd,
2032*4882a593Smuzhiyun 	.rdma_alloc_xrcd = &qed_rdma_alloc_xrcd,
2033*4882a593Smuzhiyun 	.rdma_dealloc_xrcd = &qed_rdma_free_xrcd,
2034*4882a593Smuzhiyun 	.rdma_create_cq = &qed_rdma_create_cq,
2035*4882a593Smuzhiyun 	.rdma_destroy_cq = &qed_rdma_destroy_cq,
2036*4882a593Smuzhiyun 	.rdma_create_qp = &qed_rdma_create_qp,
2037*4882a593Smuzhiyun 	.rdma_modify_qp = &qed_rdma_modify_qp,
2038*4882a593Smuzhiyun 	.rdma_query_qp = &qed_rdma_query_qp,
2039*4882a593Smuzhiyun 	.rdma_destroy_qp = &qed_rdma_destroy_qp,
2040*4882a593Smuzhiyun 	.rdma_alloc_tid = &qed_rdma_alloc_tid,
2041*4882a593Smuzhiyun 	.rdma_free_tid = &qed_rdma_free_tid,
2042*4882a593Smuzhiyun 	.rdma_register_tid = &qed_rdma_register_tid,
2043*4882a593Smuzhiyun 	.rdma_deregister_tid = &qed_rdma_deregister_tid,
2044*4882a593Smuzhiyun 	.rdma_create_srq = &qed_rdma_create_srq,
2045*4882a593Smuzhiyun 	.rdma_modify_srq = &qed_rdma_modify_srq,
2046*4882a593Smuzhiyun 	.rdma_destroy_srq = &qed_rdma_destroy_srq,
2047*4882a593Smuzhiyun 	.ll2_acquire_connection = &qed_ll2_acquire_connection,
2048*4882a593Smuzhiyun 	.ll2_establish_connection = &qed_ll2_establish_connection,
2049*4882a593Smuzhiyun 	.ll2_terminate_connection = &qed_ll2_terminate_connection,
2050*4882a593Smuzhiyun 	.ll2_release_connection = &qed_ll2_release_connection,
2051*4882a593Smuzhiyun 	.ll2_post_rx_buffer = &qed_ll2_post_rx_buffer,
2052*4882a593Smuzhiyun 	.ll2_prepare_tx_packet = &qed_ll2_prepare_tx_packet,
2053*4882a593Smuzhiyun 	.ll2_set_fragment_of_tx_packet = &qed_ll2_set_fragment_of_tx_packet,
2054*4882a593Smuzhiyun 	.ll2_set_mac_filter = &qed_roce_ll2_set_mac_filter,
2055*4882a593Smuzhiyun 	.ll2_get_stats = &qed_ll2_get_stats,
2056*4882a593Smuzhiyun 	.iwarp_set_engine_affin = &qed_iwarp_set_engine_affin,
2057*4882a593Smuzhiyun 	.iwarp_connect = &qed_iwarp_connect,
2058*4882a593Smuzhiyun 	.iwarp_create_listen = &qed_iwarp_create_listen,
2059*4882a593Smuzhiyun 	.iwarp_destroy_listen = &qed_iwarp_destroy_listen,
2060*4882a593Smuzhiyun 	.iwarp_accept = &qed_iwarp_accept,
2061*4882a593Smuzhiyun 	.iwarp_reject = &qed_iwarp_reject,
2062*4882a593Smuzhiyun 	.iwarp_send_rtr = &qed_iwarp_send_rtr,
2063*4882a593Smuzhiyun };
2064*4882a593Smuzhiyun 
qed_get_rdma_ops(void)2065*4882a593Smuzhiyun const struct qed_rdma_ops *qed_get_rdma_ops(void)
2066*4882a593Smuzhiyun {
2067*4882a593Smuzhiyun 	return &qed_rdma_ops_pass;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun EXPORT_SYMBOL(qed_get_rdma_ops);
2070