1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2*4882a593Smuzhiyun /* QLogic qed NIC Driver
3*4882a593Smuzhiyun * Copyright (c) 2015-2017 QLogic Corporation
4*4882a593Smuzhiyun * Copyright (c) 2019-2020 Marvell International Ltd.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun #include "qed.h"
9*4882a593Smuzhiyun #include "qed_dev_api.h"
10*4882a593Smuzhiyun #include "qed_hw.h"
11*4882a593Smuzhiyun #include "qed_l2.h"
12*4882a593Smuzhiyun #include "qed_mcp.h"
13*4882a593Smuzhiyun #include "qed_ptp.h"
14*4882a593Smuzhiyun #include "qed_reg_addr.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* 16 nano second time quantas to wait before making a Drift adjustment */
17*4882a593Smuzhiyun #define QED_DRIFT_CNTR_TIME_QUANTA_SHIFT 0
18*4882a593Smuzhiyun /* Nano seconds to add/subtract when making a Drift adjustment */
19*4882a593Smuzhiyun #define QED_DRIFT_CNTR_ADJUSTMENT_SHIFT 28
20*4882a593Smuzhiyun /* Add/subtract the Adjustment_Value when making a Drift adjustment */
21*4882a593Smuzhiyun #define QED_DRIFT_CNTR_DIRECTION_SHIFT 31
22*4882a593Smuzhiyun #define QED_TIMESTAMP_MASK BIT(16)
23*4882a593Smuzhiyun /* Param mask for Hardware to detect/timestamp the L2/L4 unicast PTP packets */
24*4882a593Smuzhiyun #define QED_PTP_UCAST_PARAM_MASK 0x70F
25*4882a593Smuzhiyun
qed_ptcdev_to_resc(struct qed_hwfn * p_hwfn)26*4882a593Smuzhiyun static enum qed_resc_lock qed_ptcdev_to_resc(struct qed_hwfn *p_hwfn)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun switch (MFW_PORT(p_hwfn)) {
29*4882a593Smuzhiyun case 0:
30*4882a593Smuzhiyun return QED_RESC_LOCK_PTP_PORT0;
31*4882a593Smuzhiyun case 1:
32*4882a593Smuzhiyun return QED_RESC_LOCK_PTP_PORT1;
33*4882a593Smuzhiyun case 2:
34*4882a593Smuzhiyun return QED_RESC_LOCK_PTP_PORT2;
35*4882a593Smuzhiyun case 3:
36*4882a593Smuzhiyun return QED_RESC_LOCK_PTP_PORT3;
37*4882a593Smuzhiyun default:
38*4882a593Smuzhiyun return QED_RESC_LOCK_RESC_INVALID;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
qed_ptp_res_lock(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)42*4882a593Smuzhiyun static int qed_ptp_res_lock(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct qed_resc_lock_params params;
45*4882a593Smuzhiyun enum qed_resc_lock resource;
46*4882a593Smuzhiyun int rc;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun resource = qed_ptcdev_to_resc(p_hwfn);
49*4882a593Smuzhiyun if (resource == QED_RESC_LOCK_RESC_INVALID)
50*4882a593Smuzhiyun return -EINVAL;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun qed_mcp_resc_lock_default_init(¶ms, NULL, resource, true);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun rc = qed_mcp_resc_lock(p_hwfn, p_ptt, ¶ms);
55*4882a593Smuzhiyun if (rc && rc != -EINVAL) {
56*4882a593Smuzhiyun return rc;
57*4882a593Smuzhiyun } else if (rc == -EINVAL) {
58*4882a593Smuzhiyun /* MFW doesn't support resource locking, first PF on the port
59*4882a593Smuzhiyun * has lock ownership.
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun if (p_hwfn->abs_pf_id < p_hwfn->cdev->num_ports_in_engine)
62*4882a593Smuzhiyun return 0;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun DP_INFO(p_hwfn, "PF doesn't have lock ownership\n");
65*4882a593Smuzhiyun return -EBUSY;
66*4882a593Smuzhiyun } else if (!rc && !params.b_granted) {
67*4882a593Smuzhiyun DP_INFO(p_hwfn, "Failed to acquire ptp resource lock\n");
68*4882a593Smuzhiyun return -EBUSY;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return rc;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
qed_ptp_res_unlock(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)74*4882a593Smuzhiyun static int qed_ptp_res_unlock(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct qed_resc_unlock_params params;
77*4882a593Smuzhiyun enum qed_resc_lock resource;
78*4882a593Smuzhiyun int rc;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun resource = qed_ptcdev_to_resc(p_hwfn);
81*4882a593Smuzhiyun if (resource == QED_RESC_LOCK_RESC_INVALID)
82*4882a593Smuzhiyun return -EINVAL;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun qed_mcp_resc_lock_default_init(NULL, ¶ms, resource, true);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun rc = qed_mcp_resc_unlock(p_hwfn, p_ptt, ¶ms);
87*4882a593Smuzhiyun if (rc == -EINVAL) {
88*4882a593Smuzhiyun /* MFW doesn't support locking, first PF has lock ownership */
89*4882a593Smuzhiyun if (p_hwfn->abs_pf_id < p_hwfn->cdev->num_ports_in_engine) {
90*4882a593Smuzhiyun rc = 0;
91*4882a593Smuzhiyun } else {
92*4882a593Smuzhiyun DP_INFO(p_hwfn, "PF doesn't have lock ownership\n");
93*4882a593Smuzhiyun return -EINVAL;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun } else if (rc) {
96*4882a593Smuzhiyun DP_INFO(p_hwfn, "Failed to release the ptp resource lock\n");
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return rc;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Read Rx timestamp */
qed_ptp_hw_read_rx_ts(struct qed_dev * cdev,u64 * timestamp)103*4882a593Smuzhiyun static int qed_ptp_hw_read_rx_ts(struct qed_dev *cdev, u64 *timestamp)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
106*4882a593Smuzhiyun struct qed_ptt *p_ptt = p_hwfn->p_ptp_ptt;
107*4882a593Smuzhiyun u32 val;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun *timestamp = 0;
110*4882a593Smuzhiyun val = qed_rd(p_hwfn, p_ptt, NIG_REG_LLH_PTP_HOST_BUF_SEQID);
111*4882a593Smuzhiyun if (!(val & QED_TIMESTAMP_MASK)) {
112*4882a593Smuzhiyun DP_INFO(p_hwfn, "Invalid Rx timestamp, buf_seqid = %d\n", val);
113*4882a593Smuzhiyun return -EINVAL;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun val = qed_rd(p_hwfn, p_ptt, NIG_REG_LLH_PTP_HOST_BUF_TS_LSB);
117*4882a593Smuzhiyun *timestamp = qed_rd(p_hwfn, p_ptt, NIG_REG_LLH_PTP_HOST_BUF_TS_MSB);
118*4882a593Smuzhiyun *timestamp <<= 32;
119*4882a593Smuzhiyun *timestamp |= val;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Reset timestamp register to allow new timestamp */
122*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_PTP_HOST_BUF_SEQID,
123*4882a593Smuzhiyun QED_TIMESTAMP_MASK);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Read Tx timestamp */
qed_ptp_hw_read_tx_ts(struct qed_dev * cdev,u64 * timestamp)129*4882a593Smuzhiyun static int qed_ptp_hw_read_tx_ts(struct qed_dev *cdev, u64 *timestamp)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
132*4882a593Smuzhiyun struct qed_ptt *p_ptt = p_hwfn->p_ptp_ptt;
133*4882a593Smuzhiyun u32 val;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun *timestamp = 0;
136*4882a593Smuzhiyun val = qed_rd(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_BUF_SEQID);
137*4882a593Smuzhiyun if (!(val & QED_TIMESTAMP_MASK)) {
138*4882a593Smuzhiyun DP_VERBOSE(p_hwfn, QED_MSG_DEBUG,
139*4882a593Smuzhiyun "Invalid Tx timestamp, buf_seqid = %08x\n", val);
140*4882a593Smuzhiyun return -EINVAL;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun val = qed_rd(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_BUF_TS_LSB);
144*4882a593Smuzhiyun *timestamp = qed_rd(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_BUF_TS_MSB);
145*4882a593Smuzhiyun *timestamp <<= 32;
146*4882a593Smuzhiyun *timestamp |= val;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Reset timestamp register to allow new timestamp */
149*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_BUF_SEQID, QED_TIMESTAMP_MASK);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Read Phy Hardware Clock */
qed_ptp_hw_read_cc(struct qed_dev * cdev,u64 * phc_cycles)155*4882a593Smuzhiyun static int qed_ptp_hw_read_cc(struct qed_dev *cdev, u64 *phc_cycles)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
158*4882a593Smuzhiyun struct qed_ptt *p_ptt = p_hwfn->p_ptp_ptt;
159*4882a593Smuzhiyun u32 temp = 0;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun temp = qed_rd(p_hwfn, p_ptt, NIG_REG_TSGEN_SYNC_TIME_LSB);
162*4882a593Smuzhiyun *phc_cycles = qed_rd(p_hwfn, p_ptt, NIG_REG_TSGEN_SYNC_TIME_MSB);
163*4882a593Smuzhiyun *phc_cycles <<= 32;
164*4882a593Smuzhiyun *phc_cycles |= temp;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Filter PTP protocol packets that need to be timestamped */
qed_ptp_hw_cfg_filters(struct qed_dev * cdev,enum qed_ptp_filter_type rx_type,enum qed_ptp_hwtstamp_tx_type tx_type)170*4882a593Smuzhiyun static int qed_ptp_hw_cfg_filters(struct qed_dev *cdev,
171*4882a593Smuzhiyun enum qed_ptp_filter_type rx_type,
172*4882a593Smuzhiyun enum qed_ptp_hwtstamp_tx_type tx_type)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
175*4882a593Smuzhiyun struct qed_ptt *p_ptt = p_hwfn->p_ptp_ptt;
176*4882a593Smuzhiyun u32 rule_mask, enable_cfg = 0x0;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun switch (rx_type) {
179*4882a593Smuzhiyun case QED_PTP_FILTER_NONE:
180*4882a593Smuzhiyun enable_cfg = 0x0;
181*4882a593Smuzhiyun rule_mask = 0x3FFF;
182*4882a593Smuzhiyun break;
183*4882a593Smuzhiyun case QED_PTP_FILTER_ALL:
184*4882a593Smuzhiyun enable_cfg = 0x7;
185*4882a593Smuzhiyun rule_mask = 0x3CAA;
186*4882a593Smuzhiyun break;
187*4882a593Smuzhiyun case QED_PTP_FILTER_V1_L4_EVENT:
188*4882a593Smuzhiyun enable_cfg = 0x3;
189*4882a593Smuzhiyun rule_mask = 0x3FFA;
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun case QED_PTP_FILTER_V1_L4_GEN:
192*4882a593Smuzhiyun enable_cfg = 0x3;
193*4882a593Smuzhiyun rule_mask = 0x3FFE;
194*4882a593Smuzhiyun break;
195*4882a593Smuzhiyun case QED_PTP_FILTER_V2_L4_EVENT:
196*4882a593Smuzhiyun enable_cfg = 0x5;
197*4882a593Smuzhiyun rule_mask = 0x3FAA;
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun case QED_PTP_FILTER_V2_L4_GEN:
200*4882a593Smuzhiyun enable_cfg = 0x5;
201*4882a593Smuzhiyun rule_mask = 0x3FEE;
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun case QED_PTP_FILTER_V2_L2_EVENT:
204*4882a593Smuzhiyun enable_cfg = 0x5;
205*4882a593Smuzhiyun rule_mask = 0x3CFF;
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun case QED_PTP_FILTER_V2_L2_GEN:
208*4882a593Smuzhiyun enable_cfg = 0x5;
209*4882a593Smuzhiyun rule_mask = 0x3EFF;
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun case QED_PTP_FILTER_V2_EVENT:
212*4882a593Smuzhiyun enable_cfg = 0x5;
213*4882a593Smuzhiyun rule_mask = 0x3CAA;
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun case QED_PTP_FILTER_V2_GEN:
216*4882a593Smuzhiyun enable_cfg = 0x5;
217*4882a593Smuzhiyun rule_mask = 0x3EEE;
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun default:
220*4882a593Smuzhiyun DP_INFO(p_hwfn, "Invalid PTP filter type %d\n", rx_type);
221*4882a593Smuzhiyun return -EINVAL;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_PTP_PARAM_MASK,
225*4882a593Smuzhiyun QED_PTP_UCAST_PARAM_MASK);
226*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_PTP_RULE_MASK, rule_mask);
227*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_RX_PTP_EN, enable_cfg);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if (tx_type == QED_PTP_HWTSTAMP_TX_OFF) {
230*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_PTP_EN, 0x0);
231*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_PARAM_MASK, 0x7FF);
232*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_RULE_MASK, 0x3FFF);
233*4882a593Smuzhiyun } else {
234*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_PTP_EN, enable_cfg);
235*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_PARAM_MASK,
236*4882a593Smuzhiyun QED_PTP_UCAST_PARAM_MASK);
237*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_RULE_MASK, rule_mask);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Reset possibly old timestamps */
241*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_PTP_HOST_BUF_SEQID,
242*4882a593Smuzhiyun QED_TIMESTAMP_MASK);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Adjust the HW clock by a rate given in parts-per-billion (ppb) units.
248*4882a593Smuzhiyun * FW/HW accepts the adjustment value in terms of 3 parameters:
249*4882a593Smuzhiyun * Drift period - adjustment happens once in certain number of nano seconds.
250*4882a593Smuzhiyun * Drift value - time is adjusted by a certain value, for example by 5 ns.
251*4882a593Smuzhiyun * Drift direction - add or subtract the adjustment value.
252*4882a593Smuzhiyun * The routine translates ppb into the adjustment triplet in an optimal manner.
253*4882a593Smuzhiyun */
qed_ptp_hw_adjfreq(struct qed_dev * cdev,s32 ppb)254*4882a593Smuzhiyun static int qed_ptp_hw_adjfreq(struct qed_dev *cdev, s32 ppb)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun s64 best_val = 0, val, best_period = 0, period, approx_dev, dif, dif2;
257*4882a593Smuzhiyun struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
258*4882a593Smuzhiyun struct qed_ptt *p_ptt = p_hwfn->p_ptp_ptt;
259*4882a593Smuzhiyun u32 drift_ctr_cfg = 0, drift_state;
260*4882a593Smuzhiyun int drift_dir = 1;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (ppb < 0) {
263*4882a593Smuzhiyun ppb = -ppb;
264*4882a593Smuzhiyun drift_dir = 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (ppb > 1) {
268*4882a593Smuzhiyun s64 best_dif = ppb, best_approx_dev = 1;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* Adjustment value is up to +/-7ns, find an optimal value in
271*4882a593Smuzhiyun * this range.
272*4882a593Smuzhiyun */
273*4882a593Smuzhiyun for (val = 7; val > 0; val--) {
274*4882a593Smuzhiyun period = div_s64(val * 1000000000, ppb);
275*4882a593Smuzhiyun period -= 8;
276*4882a593Smuzhiyun period >>= 4;
277*4882a593Smuzhiyun if (period < 1)
278*4882a593Smuzhiyun period = 1;
279*4882a593Smuzhiyun if (period > 0xFFFFFFE)
280*4882a593Smuzhiyun period = 0xFFFFFFE;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* Check both rounding ends for approximate error */
283*4882a593Smuzhiyun approx_dev = period * 16 + 8;
284*4882a593Smuzhiyun dif = ppb * approx_dev - val * 1000000000;
285*4882a593Smuzhiyun dif2 = dif + 16 * ppb;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (dif < 0)
288*4882a593Smuzhiyun dif = -dif;
289*4882a593Smuzhiyun if (dif2 < 0)
290*4882a593Smuzhiyun dif2 = -dif2;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* Determine which end gives better approximation */
293*4882a593Smuzhiyun if (dif * (approx_dev + 16) > dif2 * approx_dev) {
294*4882a593Smuzhiyun period++;
295*4882a593Smuzhiyun approx_dev += 16;
296*4882a593Smuzhiyun dif = dif2;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* Track best approximation found so far */
300*4882a593Smuzhiyun if (best_dif * approx_dev > dif * best_approx_dev) {
301*4882a593Smuzhiyun best_dif = dif;
302*4882a593Smuzhiyun best_val = val;
303*4882a593Smuzhiyun best_period = period;
304*4882a593Smuzhiyun best_approx_dev = approx_dev;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun } else if (ppb == 1) {
308*4882a593Smuzhiyun /* This is a special case as its the only value which wouldn't
309*4882a593Smuzhiyun * fit in a s64 variable. In order to prevent castings simple
310*4882a593Smuzhiyun * handle it seperately.
311*4882a593Smuzhiyun */
312*4882a593Smuzhiyun best_val = 4;
313*4882a593Smuzhiyun best_period = 0xee6b27f;
314*4882a593Smuzhiyun } else {
315*4882a593Smuzhiyun best_val = 0;
316*4882a593Smuzhiyun best_period = 0xFFFFFFF;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun drift_ctr_cfg = (best_period << QED_DRIFT_CNTR_TIME_QUANTA_SHIFT) |
320*4882a593Smuzhiyun (((int)best_val) << QED_DRIFT_CNTR_ADJUSTMENT_SHIFT) |
321*4882a593Smuzhiyun (((int)drift_dir) << QED_DRIFT_CNTR_DIRECTION_SHIFT);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TSGEN_RST_DRIFT_CNTR, 0x1);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun drift_state = qed_rd(p_hwfn, p_ptt, NIG_REG_TSGEN_RST_DRIFT_CNTR);
326*4882a593Smuzhiyun if (drift_state & 1) {
327*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TSGEN_DRIFT_CNTR_CONF,
328*4882a593Smuzhiyun drift_ctr_cfg);
329*4882a593Smuzhiyun } else {
330*4882a593Smuzhiyun DP_INFO(p_hwfn, "Drift counter is not reset\n");
331*4882a593Smuzhiyun return -EINVAL;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TSGEN_RST_DRIFT_CNTR, 0x0);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun return 0;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
qed_ptp_hw_enable(struct qed_dev * cdev)339*4882a593Smuzhiyun static int qed_ptp_hw_enable(struct qed_dev *cdev)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
342*4882a593Smuzhiyun struct qed_ptt *p_ptt;
343*4882a593Smuzhiyun int rc;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun p_ptt = qed_ptt_acquire(p_hwfn);
346*4882a593Smuzhiyun if (!p_ptt) {
347*4882a593Smuzhiyun DP_NOTICE(p_hwfn, "Failed to acquire PTT for PTP\n");
348*4882a593Smuzhiyun return -EBUSY;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun p_hwfn->p_ptp_ptt = p_ptt;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun rc = qed_ptp_res_lock(p_hwfn, p_ptt);
354*4882a593Smuzhiyun if (rc) {
355*4882a593Smuzhiyun DP_INFO(p_hwfn,
356*4882a593Smuzhiyun "Couldn't acquire the resource lock, skip ptp enable for this PF\n");
357*4882a593Smuzhiyun qed_ptt_release(p_hwfn, p_ptt);
358*4882a593Smuzhiyun p_hwfn->p_ptp_ptt = NULL;
359*4882a593Smuzhiyun return rc;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* Reset PTP event detection rules - will be configured in the IOCTL */
363*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_PTP_PARAM_MASK, 0x7FF);
364*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_PTP_RULE_MASK, 0x3FFF);
365*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_PARAM_MASK, 0x7FF);
366*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_RULE_MASK, 0x3FFF);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_PTP_EN, 7);
369*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_RX_PTP_EN, 7);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TS_OUTPUT_ENABLE_PDA, 0x1);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* Pause free running counter */
374*4882a593Smuzhiyun if (QED_IS_BB_B0(p_hwfn->cdev))
375*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TIMESYNC_GEN_REG_BB, 2);
376*4882a593Smuzhiyun if (QED_IS_AH(p_hwfn->cdev))
377*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TSGEN_FREECNT_UPDATE_K2, 2);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TSGEN_FREE_CNT_VALUE_LSB, 0);
380*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TSGEN_FREE_CNT_VALUE_MSB, 0);
381*4882a593Smuzhiyun /* Resume free running counter */
382*4882a593Smuzhiyun if (QED_IS_BB_B0(p_hwfn->cdev))
383*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TIMESYNC_GEN_REG_BB, 4);
384*4882a593Smuzhiyun if (QED_IS_AH(p_hwfn->cdev)) {
385*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TSGEN_FREECNT_UPDATE_K2, 4);
386*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_PTP_LATCH_OSTS_PKT_TIME, 1);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Disable drift register */
390*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TSGEN_DRIFT_CNTR_CONF, 0x0);
391*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TSGEN_RST_DRIFT_CNTR, 0x0);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* Reset possibly old timestamps */
394*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_PTP_HOST_BUF_SEQID,
395*4882a593Smuzhiyun QED_TIMESTAMP_MASK);
396*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_BUF_SEQID, QED_TIMESTAMP_MASK);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return 0;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
qed_ptp_hw_disable(struct qed_dev * cdev)401*4882a593Smuzhiyun static int qed_ptp_hw_disable(struct qed_dev *cdev)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
404*4882a593Smuzhiyun struct qed_ptt *p_ptt = p_hwfn->p_ptp_ptt;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun qed_ptp_res_unlock(p_hwfn, p_ptt);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* Reset PTP event detection rules */
409*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_PTP_PARAM_MASK, 0x7FF);
410*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_LLH_PTP_RULE_MASK, 0x3FFF);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_PARAM_MASK, 0x7FF);
413*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_LLH_PTP_RULE_MASK, 0x3FFF);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* Disable the PTP feature */
416*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_RX_PTP_EN, 0x0);
417*4882a593Smuzhiyun qed_wr(p_hwfn, p_ptt, NIG_REG_TX_PTP_EN, 0x0);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun qed_ptt_release(p_hwfn, p_ptt);
420*4882a593Smuzhiyun p_hwfn->p_ptp_ptt = NULL;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun const struct qed_eth_ptp_ops qed_ptp_ops_pass = {
426*4882a593Smuzhiyun .cfg_filters = qed_ptp_hw_cfg_filters,
427*4882a593Smuzhiyun .read_rx_ts = qed_ptp_hw_read_rx_ts,
428*4882a593Smuzhiyun .read_tx_ts = qed_ptp_hw_read_tx_ts,
429*4882a593Smuzhiyun .read_cc = qed_ptp_hw_read_cc,
430*4882a593Smuzhiyun .adjfreq = qed_ptp_hw_adjfreq,
431*4882a593Smuzhiyun .disable = qed_ptp_hw_disable,
432*4882a593Smuzhiyun .enable = qed_ptp_hw_enable,
433*4882a593Smuzhiyun };
434