xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/qlogic/qed/qed_main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2*4882a593Smuzhiyun /* QLogic qed NIC Driver
3*4882a593Smuzhiyun  * Copyright (c) 2015-2017  QLogic Corporation
4*4882a593Smuzhiyun  * Copyright (c) 2019-2020 Marvell International Ltd.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/stddef.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <asm/byteorder.h>
13*4882a593Smuzhiyun #include <linux/dma-mapping.h>
14*4882a593Smuzhiyun #include <linux/string.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/workqueue.h>
18*4882a593Smuzhiyun #include <linux/ethtool.h>
19*4882a593Smuzhiyun #include <linux/etherdevice.h>
20*4882a593Smuzhiyun #include <linux/vmalloc.h>
21*4882a593Smuzhiyun #include <linux/crash_dump.h>
22*4882a593Smuzhiyun #include <linux/crc32.h>
23*4882a593Smuzhiyun #include <linux/qed/qed_if.h>
24*4882a593Smuzhiyun #include <linux/qed/qed_ll2_if.h>
25*4882a593Smuzhiyun #include <net/devlink.h>
26*4882a593Smuzhiyun #include <linux/aer.h>
27*4882a593Smuzhiyun #include <linux/phylink.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "qed.h"
30*4882a593Smuzhiyun #include "qed_sriov.h"
31*4882a593Smuzhiyun #include "qed_sp.h"
32*4882a593Smuzhiyun #include "qed_dev_api.h"
33*4882a593Smuzhiyun #include "qed_ll2.h"
34*4882a593Smuzhiyun #include "qed_fcoe.h"
35*4882a593Smuzhiyun #include "qed_iscsi.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include "qed_mcp.h"
38*4882a593Smuzhiyun #include "qed_reg_addr.h"
39*4882a593Smuzhiyun #include "qed_hw.h"
40*4882a593Smuzhiyun #include "qed_selftest.h"
41*4882a593Smuzhiyun #include "qed_debug.h"
42*4882a593Smuzhiyun #include "qed_devlink.h"
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define QED_ROCE_QPS			(8192)
45*4882a593Smuzhiyun #define QED_ROCE_DPIS			(8)
46*4882a593Smuzhiyun #define QED_RDMA_SRQS                   QED_ROCE_QPS
47*4882a593Smuzhiyun #define QED_NVM_CFG_GET_FLAGS		0xA
48*4882a593Smuzhiyun #define QED_NVM_CFG_GET_PF_FLAGS	0x1A
49*4882a593Smuzhiyun #define QED_NVM_CFG_MAX_ATTRS		50
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun static char version[] =
52*4882a593Smuzhiyun 	"QLogic FastLinQ 4xxxx Core Module qed " DRV_MODULE_VERSION "\n";
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun MODULE_DESCRIPTION("QLogic FastLinQ 4xxxx Core Module");
55*4882a593Smuzhiyun MODULE_LICENSE("GPL");
56*4882a593Smuzhiyun MODULE_VERSION(DRV_MODULE_VERSION);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define FW_FILE_VERSION				\
59*4882a593Smuzhiyun 	__stringify(FW_MAJOR_VERSION) "."	\
60*4882a593Smuzhiyun 	__stringify(FW_MINOR_VERSION) "."	\
61*4882a593Smuzhiyun 	__stringify(FW_REVISION_VERSION) "."	\
62*4882a593Smuzhiyun 	__stringify(FW_ENGINEERING_VERSION)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define QED_FW_FILE_NAME	\
65*4882a593Smuzhiyun 	"qed/qed_init_values_zipped-" FW_FILE_VERSION ".bin"
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun MODULE_FIRMWARE(QED_FW_FILE_NAME);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* MFW speed capabilities maps */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun struct qed_mfw_speed_map {
72*4882a593Smuzhiyun 	u32		mfw_val;
73*4882a593Smuzhiyun 	__ETHTOOL_DECLARE_LINK_MODE_MASK(caps);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	const u32	*cap_arr;
76*4882a593Smuzhiyun 	u32		arr_size;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define QED_MFW_SPEED_MAP(type, arr)		\
80*4882a593Smuzhiyun {						\
81*4882a593Smuzhiyun 	.mfw_val	= (type),		\
82*4882a593Smuzhiyun 	.cap_arr	= (arr),		\
83*4882a593Smuzhiyun 	.arr_size	= ARRAY_SIZE(arr),	\
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static const u32 qed_mfw_ext_1g[] __initconst = {
87*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
88*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_1000baseKX_Full_BIT,
89*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_1000baseX_Full_BIT,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const u32 qed_mfw_ext_10g[] __initconst = {
93*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
94*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseKR_Full_BIT,
95*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseKX4_Full_BIT,
96*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseR_FEC_BIT,
97*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseCR_Full_BIT,
98*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseSR_Full_BIT,
99*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseLR_Full_BIT,
100*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseLRM_Full_BIT,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const u32 qed_mfw_ext_20g[] __initconst = {
104*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_20000baseKR2_Full_BIT,
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static const u32 qed_mfw_ext_25g[] __initconst = {
108*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_25000baseKR_Full_BIT,
109*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_25000baseCR_Full_BIT,
110*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_25000baseSR_Full_BIT,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun static const u32 qed_mfw_ext_40g[] __initconst = {
114*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_40000baseLR4_Full_BIT,
115*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_40000baseKR4_Full_BIT,
116*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_40000baseCR4_Full_BIT,
117*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_40000baseSR4_Full_BIT,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const u32 qed_mfw_ext_50g_base_r[] __initconst = {
121*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_50000baseKR_Full_BIT,
122*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_50000baseCR_Full_BIT,
123*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_50000baseSR_Full_BIT,
124*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_50000baseLR_ER_FR_Full_BIT,
125*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_50000baseDR_Full_BIT,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static const u32 qed_mfw_ext_50g_base_r2[] __initconst = {
129*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_50000baseKR2_Full_BIT,
130*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_50000baseCR2_Full_BIT,
131*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_50000baseSR2_Full_BIT,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static const u32 qed_mfw_ext_100g_base_r2[] __initconst = {
135*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseKR2_Full_BIT,
136*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseSR2_Full_BIT,
137*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseCR2_Full_BIT,
138*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseDR2_Full_BIT,
139*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseLR2_ER2_FR2_Full_BIT,
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static const u32 qed_mfw_ext_100g_base_r4[] __initconst = {
143*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseKR4_Full_BIT,
144*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseSR4_Full_BIT,
145*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseCR4_Full_BIT,
146*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseLR4_ER4_Full_BIT,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static struct qed_mfw_speed_map qed_mfw_ext_maps[] __ro_after_init = {
150*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(ETH_EXT_ADV_SPEED_1G, qed_mfw_ext_1g),
151*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(ETH_EXT_ADV_SPEED_10G, qed_mfw_ext_10g),
152*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(ETH_EXT_ADV_SPEED_20G, qed_mfw_ext_20g),
153*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(ETH_EXT_ADV_SPEED_25G, qed_mfw_ext_25g),
154*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(ETH_EXT_ADV_SPEED_40G, qed_mfw_ext_40g),
155*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(ETH_EXT_ADV_SPEED_50G_BASE_R,
156*4882a593Smuzhiyun 			  qed_mfw_ext_50g_base_r),
157*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(ETH_EXT_ADV_SPEED_50G_BASE_R2,
158*4882a593Smuzhiyun 			  qed_mfw_ext_50g_base_r2),
159*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(ETH_EXT_ADV_SPEED_100G_BASE_R2,
160*4882a593Smuzhiyun 			  qed_mfw_ext_100g_base_r2),
161*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(ETH_EXT_ADV_SPEED_100G_BASE_R4,
162*4882a593Smuzhiyun 			  qed_mfw_ext_100g_base_r4),
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static const u32 qed_mfw_legacy_1g[] __initconst = {
166*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
167*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_1000baseKX_Full_BIT,
168*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_1000baseX_Full_BIT,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static const u32 qed_mfw_legacy_10g[] __initconst = {
172*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
173*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseKR_Full_BIT,
174*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseKX4_Full_BIT,
175*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseR_FEC_BIT,
176*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseCR_Full_BIT,
177*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseSR_Full_BIT,
178*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseLR_Full_BIT,
179*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_10000baseLRM_Full_BIT,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static const u32 qed_mfw_legacy_20g[] __initconst = {
183*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_20000baseKR2_Full_BIT,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static const u32 qed_mfw_legacy_25g[] __initconst = {
187*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_25000baseKR_Full_BIT,
188*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_25000baseCR_Full_BIT,
189*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_25000baseSR_Full_BIT,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static const u32 qed_mfw_legacy_40g[] __initconst = {
193*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_40000baseLR4_Full_BIT,
194*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_40000baseKR4_Full_BIT,
195*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_40000baseCR4_Full_BIT,
196*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_40000baseSR4_Full_BIT,
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static const u32 qed_mfw_legacy_50g[] __initconst = {
200*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_50000baseKR2_Full_BIT,
201*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_50000baseCR2_Full_BIT,
202*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_50000baseSR2_Full_BIT,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun static const u32 qed_mfw_legacy_bb_100g[] __initconst = {
206*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseKR4_Full_BIT,
207*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseSR4_Full_BIT,
208*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseCR4_Full_BIT,
209*4882a593Smuzhiyun 	ETHTOOL_LINK_MODE_100000baseLR4_ER4_Full_BIT,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static struct qed_mfw_speed_map qed_mfw_legacy_maps[] __ro_after_init = {
213*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G,
214*4882a593Smuzhiyun 			  qed_mfw_legacy_1g),
215*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G,
216*4882a593Smuzhiyun 			  qed_mfw_legacy_10g),
217*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_20G,
218*4882a593Smuzhiyun 			  qed_mfw_legacy_20g),
219*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G,
220*4882a593Smuzhiyun 			  qed_mfw_legacy_25g),
221*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G,
222*4882a593Smuzhiyun 			  qed_mfw_legacy_40g),
223*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G,
224*4882a593Smuzhiyun 			  qed_mfw_legacy_50g),
225*4882a593Smuzhiyun 	QED_MFW_SPEED_MAP(NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G,
226*4882a593Smuzhiyun 			  qed_mfw_legacy_bb_100g),
227*4882a593Smuzhiyun };
228*4882a593Smuzhiyun 
qed_mfw_speed_map_populate(struct qed_mfw_speed_map * map)229*4882a593Smuzhiyun static void __init qed_mfw_speed_map_populate(struct qed_mfw_speed_map *map)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	linkmode_set_bit_array(map->cap_arr, map->arr_size, map->caps);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	map->cap_arr = NULL;
234*4882a593Smuzhiyun 	map->arr_size = 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
qed_mfw_speed_maps_init(void)237*4882a593Smuzhiyun static void __init qed_mfw_speed_maps_init(void)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	u32 i;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(qed_mfw_ext_maps); i++)
242*4882a593Smuzhiyun 		qed_mfw_speed_map_populate(qed_mfw_ext_maps + i);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(qed_mfw_legacy_maps); i++)
245*4882a593Smuzhiyun 		qed_mfw_speed_map_populate(qed_mfw_legacy_maps + i);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
qed_init(void)248*4882a593Smuzhiyun static int __init qed_init(void)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	pr_info("%s", version);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	qed_mfw_speed_maps_init();
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun module_init(qed_init);
257*4882a593Smuzhiyun 
qed_exit(void)258*4882a593Smuzhiyun static void __exit qed_exit(void)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	/* To prevent marking this module as "permanent" */
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun module_exit(qed_exit);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* Check if the DMA controller on the machine can properly handle the DMA
265*4882a593Smuzhiyun  * addressing required by the device.
266*4882a593Smuzhiyun */
qed_set_coherency_mask(struct qed_dev * cdev)267*4882a593Smuzhiyun static int qed_set_coherency_mask(struct qed_dev *cdev)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	struct device *dev = &cdev->pdev->dev;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
272*4882a593Smuzhiyun 		if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
273*4882a593Smuzhiyun 			DP_NOTICE(cdev,
274*4882a593Smuzhiyun 				  "Can't request 64-bit consistent allocations\n");
275*4882a593Smuzhiyun 			return -EIO;
276*4882a593Smuzhiyun 		}
277*4882a593Smuzhiyun 	} else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
278*4882a593Smuzhiyun 		DP_NOTICE(cdev, "Can't request 64b/32b DMA addresses\n");
279*4882a593Smuzhiyun 		return -EIO;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
qed_free_pci(struct qed_dev * cdev)285*4882a593Smuzhiyun static void qed_free_pci(struct qed_dev *cdev)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	struct pci_dev *pdev = cdev->pdev;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	pci_disable_pcie_error_reporting(pdev);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (cdev->doorbells && cdev->db_size)
292*4882a593Smuzhiyun 		iounmap(cdev->doorbells);
293*4882a593Smuzhiyun 	if (cdev->regview)
294*4882a593Smuzhiyun 		iounmap(cdev->regview);
295*4882a593Smuzhiyun 	if (atomic_read(&pdev->enable_cnt) == 1)
296*4882a593Smuzhiyun 		pci_release_regions(pdev);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	pci_disable_device(pdev);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #define PCI_REVISION_ID_ERROR_VAL	0xff
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /* Performs PCI initializations as well as initializing PCI-related parameters
304*4882a593Smuzhiyun  * in the device structrue. Returns 0 in case of success.
305*4882a593Smuzhiyun  */
qed_init_pci(struct qed_dev * cdev,struct pci_dev * pdev)306*4882a593Smuzhiyun static int qed_init_pci(struct qed_dev *cdev, struct pci_dev *pdev)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	u8 rev_id;
309*4882a593Smuzhiyun 	int rc;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	cdev->pdev = pdev;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	rc = pci_enable_device(pdev);
314*4882a593Smuzhiyun 	if (rc) {
315*4882a593Smuzhiyun 		DP_NOTICE(cdev, "Cannot enable PCI device\n");
316*4882a593Smuzhiyun 		goto err0;
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
320*4882a593Smuzhiyun 		DP_NOTICE(cdev, "No memory region found in bar #0\n");
321*4882a593Smuzhiyun 		rc = -EIO;
322*4882a593Smuzhiyun 		goto err1;
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (IS_PF(cdev) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
326*4882a593Smuzhiyun 		DP_NOTICE(cdev, "No memory region found in bar #2\n");
327*4882a593Smuzhiyun 		rc = -EIO;
328*4882a593Smuzhiyun 		goto err1;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (atomic_read(&pdev->enable_cnt) == 1) {
332*4882a593Smuzhiyun 		rc = pci_request_regions(pdev, "qed");
333*4882a593Smuzhiyun 		if (rc) {
334*4882a593Smuzhiyun 			DP_NOTICE(cdev,
335*4882a593Smuzhiyun 				  "Failed to request PCI memory resources\n");
336*4882a593Smuzhiyun 			goto err1;
337*4882a593Smuzhiyun 		}
338*4882a593Smuzhiyun 		pci_set_master(pdev);
339*4882a593Smuzhiyun 		pci_save_state(pdev);
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
343*4882a593Smuzhiyun 	if (rev_id == PCI_REVISION_ID_ERROR_VAL) {
344*4882a593Smuzhiyun 		DP_NOTICE(cdev,
345*4882a593Smuzhiyun 			  "Detected PCI device error [rev_id 0x%x]. Probably due to prior indication. Aborting.\n",
346*4882a593Smuzhiyun 			  rev_id);
347*4882a593Smuzhiyun 		rc = -ENODEV;
348*4882a593Smuzhiyun 		goto err2;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 	if (!pci_is_pcie(pdev)) {
351*4882a593Smuzhiyun 		DP_NOTICE(cdev, "The bus is not PCI Express\n");
352*4882a593Smuzhiyun 		rc = -EIO;
353*4882a593Smuzhiyun 		goto err2;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	cdev->pci_params.pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
357*4882a593Smuzhiyun 	if (IS_PF(cdev) && !cdev->pci_params.pm_cap)
358*4882a593Smuzhiyun 		DP_NOTICE(cdev, "Cannot find power management capability\n");
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	rc = qed_set_coherency_mask(cdev);
361*4882a593Smuzhiyun 	if (rc)
362*4882a593Smuzhiyun 		goto err2;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	cdev->pci_params.mem_start = pci_resource_start(pdev, 0);
365*4882a593Smuzhiyun 	cdev->pci_params.mem_end = pci_resource_end(pdev, 0);
366*4882a593Smuzhiyun 	cdev->pci_params.irq = pdev->irq;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	cdev->regview = pci_ioremap_bar(pdev, 0);
369*4882a593Smuzhiyun 	if (!cdev->regview) {
370*4882a593Smuzhiyun 		DP_NOTICE(cdev, "Cannot map register space, aborting\n");
371*4882a593Smuzhiyun 		rc = -ENOMEM;
372*4882a593Smuzhiyun 		goto err2;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	cdev->db_phys_addr = pci_resource_start(cdev->pdev, 2);
376*4882a593Smuzhiyun 	cdev->db_size = pci_resource_len(cdev->pdev, 2);
377*4882a593Smuzhiyun 	if (!cdev->db_size) {
378*4882a593Smuzhiyun 		if (IS_PF(cdev)) {
379*4882a593Smuzhiyun 			DP_NOTICE(cdev, "No Doorbell bar available\n");
380*4882a593Smuzhiyun 			return -EINVAL;
381*4882a593Smuzhiyun 		} else {
382*4882a593Smuzhiyun 			return 0;
383*4882a593Smuzhiyun 		}
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	cdev->doorbells = ioremap_wc(cdev->db_phys_addr, cdev->db_size);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (!cdev->doorbells) {
389*4882a593Smuzhiyun 		DP_NOTICE(cdev, "Cannot map doorbell space\n");
390*4882a593Smuzhiyun 		return -ENOMEM;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* AER (Advanced Error reporting) configuration */
394*4882a593Smuzhiyun 	rc = pci_enable_pcie_error_reporting(pdev);
395*4882a593Smuzhiyun 	if (rc)
396*4882a593Smuzhiyun 		DP_VERBOSE(cdev, NETIF_MSG_DRV,
397*4882a593Smuzhiyun 			   "Failed to configure PCIe AER [%d]\n", rc);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return 0;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun err2:
402*4882a593Smuzhiyun 	pci_release_regions(pdev);
403*4882a593Smuzhiyun err1:
404*4882a593Smuzhiyun 	pci_disable_device(pdev);
405*4882a593Smuzhiyun err0:
406*4882a593Smuzhiyun 	return rc;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
qed_fill_dev_info(struct qed_dev * cdev,struct qed_dev_info * dev_info)409*4882a593Smuzhiyun int qed_fill_dev_info(struct qed_dev *cdev,
410*4882a593Smuzhiyun 		      struct qed_dev_info *dev_info)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
413*4882a593Smuzhiyun 	struct qed_hw_info *hw_info = &p_hwfn->hw_info;
414*4882a593Smuzhiyun 	struct qed_tunnel_info *tun = &cdev->tunnel;
415*4882a593Smuzhiyun 	struct qed_ptt  *ptt;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	memset(dev_info, 0, sizeof(struct qed_dev_info));
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (tun->vxlan.tun_cls == QED_TUNN_CLSS_MAC_VLAN &&
420*4882a593Smuzhiyun 	    tun->vxlan.b_mode_enabled)
421*4882a593Smuzhiyun 		dev_info->vxlan_enable = true;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (tun->l2_gre.b_mode_enabled && tun->ip_gre.b_mode_enabled &&
424*4882a593Smuzhiyun 	    tun->l2_gre.tun_cls == QED_TUNN_CLSS_MAC_VLAN &&
425*4882a593Smuzhiyun 	    tun->ip_gre.tun_cls == QED_TUNN_CLSS_MAC_VLAN)
426*4882a593Smuzhiyun 		dev_info->gre_enable = true;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	if (tun->l2_geneve.b_mode_enabled && tun->ip_geneve.b_mode_enabled &&
429*4882a593Smuzhiyun 	    tun->l2_geneve.tun_cls == QED_TUNN_CLSS_MAC_VLAN &&
430*4882a593Smuzhiyun 	    tun->ip_geneve.tun_cls == QED_TUNN_CLSS_MAC_VLAN)
431*4882a593Smuzhiyun 		dev_info->geneve_enable = true;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	dev_info->num_hwfns = cdev->num_hwfns;
434*4882a593Smuzhiyun 	dev_info->pci_mem_start = cdev->pci_params.mem_start;
435*4882a593Smuzhiyun 	dev_info->pci_mem_end = cdev->pci_params.mem_end;
436*4882a593Smuzhiyun 	dev_info->pci_irq = cdev->pci_params.irq;
437*4882a593Smuzhiyun 	dev_info->rdma_supported = QED_IS_RDMA_PERSONALITY(p_hwfn);
438*4882a593Smuzhiyun 	dev_info->dev_type = cdev->type;
439*4882a593Smuzhiyun 	ether_addr_copy(dev_info->hw_mac, hw_info->hw_mac_addr);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (IS_PF(cdev)) {
442*4882a593Smuzhiyun 		dev_info->fw_major = FW_MAJOR_VERSION;
443*4882a593Smuzhiyun 		dev_info->fw_minor = FW_MINOR_VERSION;
444*4882a593Smuzhiyun 		dev_info->fw_rev = FW_REVISION_VERSION;
445*4882a593Smuzhiyun 		dev_info->fw_eng = FW_ENGINEERING_VERSION;
446*4882a593Smuzhiyun 		dev_info->b_inter_pf_switch = test_bit(QED_MF_INTER_PF_SWITCH,
447*4882a593Smuzhiyun 						       &cdev->mf_bits);
448*4882a593Smuzhiyun 		if (!test_bit(QED_MF_DISABLE_ARFS, &cdev->mf_bits))
449*4882a593Smuzhiyun 			dev_info->b_arfs_capable = true;
450*4882a593Smuzhiyun 		dev_info->tx_switching = true;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 		if (hw_info->b_wol_support == QED_WOL_SUPPORT_PME)
453*4882a593Smuzhiyun 			dev_info->wol_support = true;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 		dev_info->smart_an = qed_mcp_is_smart_an_supported(p_hwfn);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 		dev_info->abs_pf_id = QED_LEADING_HWFN(cdev)->abs_pf_id;
458*4882a593Smuzhiyun 	} else {
459*4882a593Smuzhiyun 		qed_vf_get_fw_version(&cdev->hwfns[0], &dev_info->fw_major,
460*4882a593Smuzhiyun 				      &dev_info->fw_minor, &dev_info->fw_rev,
461*4882a593Smuzhiyun 				      &dev_info->fw_eng);
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	if (IS_PF(cdev)) {
465*4882a593Smuzhiyun 		ptt = qed_ptt_acquire(QED_LEADING_HWFN(cdev));
466*4882a593Smuzhiyun 		if (ptt) {
467*4882a593Smuzhiyun 			qed_mcp_get_mfw_ver(QED_LEADING_HWFN(cdev), ptt,
468*4882a593Smuzhiyun 					    &dev_info->mfw_rev, NULL);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 			qed_mcp_get_mbi_ver(QED_LEADING_HWFN(cdev), ptt,
471*4882a593Smuzhiyun 					    &dev_info->mbi_version);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 			qed_mcp_get_flash_size(QED_LEADING_HWFN(cdev), ptt,
474*4882a593Smuzhiyun 					       &dev_info->flash_size);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 			qed_ptt_release(QED_LEADING_HWFN(cdev), ptt);
477*4882a593Smuzhiyun 		}
478*4882a593Smuzhiyun 	} else {
479*4882a593Smuzhiyun 		qed_mcp_get_mfw_ver(QED_LEADING_HWFN(cdev), NULL,
480*4882a593Smuzhiyun 				    &dev_info->mfw_rev, NULL);
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	dev_info->mtu = hw_info->mtu;
484*4882a593Smuzhiyun 	cdev->common_dev_info = *dev_info;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
qed_free_cdev(struct qed_dev * cdev)489*4882a593Smuzhiyun static void qed_free_cdev(struct qed_dev *cdev)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	kfree((void *)cdev);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
qed_alloc_cdev(struct pci_dev * pdev)494*4882a593Smuzhiyun static struct qed_dev *qed_alloc_cdev(struct pci_dev *pdev)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	struct qed_dev *cdev;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	cdev = kzalloc(sizeof(*cdev), GFP_KERNEL);
499*4882a593Smuzhiyun 	if (!cdev)
500*4882a593Smuzhiyun 		return cdev;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	qed_init_struct(cdev);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return cdev;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun /* Sets the requested power state */
qed_set_power_state(struct qed_dev * cdev,pci_power_t state)508*4882a593Smuzhiyun static int qed_set_power_state(struct qed_dev *cdev, pci_power_t state)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	if (!cdev)
511*4882a593Smuzhiyun 		return -ENODEV;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	DP_VERBOSE(cdev, NETIF_MSG_DRV, "Omitting Power state change\n");
514*4882a593Smuzhiyun 	return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /* probing */
qed_probe(struct pci_dev * pdev,struct qed_probe_params * params)518*4882a593Smuzhiyun static struct qed_dev *qed_probe(struct pci_dev *pdev,
519*4882a593Smuzhiyun 				 struct qed_probe_params *params)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	struct qed_dev *cdev;
522*4882a593Smuzhiyun 	int rc;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	cdev = qed_alloc_cdev(pdev);
525*4882a593Smuzhiyun 	if (!cdev)
526*4882a593Smuzhiyun 		goto err0;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	cdev->drv_type = DRV_ID_DRV_TYPE_LINUX;
529*4882a593Smuzhiyun 	cdev->protocol = params->protocol;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	if (params->is_vf)
532*4882a593Smuzhiyun 		cdev->b_is_vf = true;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	qed_init_dp(cdev, params->dp_module, params->dp_level);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	cdev->recov_in_prog = params->recov_in_prog;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	rc = qed_init_pci(cdev, pdev);
539*4882a593Smuzhiyun 	if (rc) {
540*4882a593Smuzhiyun 		DP_ERR(cdev, "init pci failed\n");
541*4882a593Smuzhiyun 		goto err1;
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 	DP_INFO(cdev, "PCI init completed successfully\n");
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	rc = qed_hw_prepare(cdev, QED_PCI_DEFAULT);
546*4882a593Smuzhiyun 	if (rc) {
547*4882a593Smuzhiyun 		DP_ERR(cdev, "hw prepare failed\n");
548*4882a593Smuzhiyun 		goto err2;
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	DP_INFO(cdev, "qed_probe completed successfully\n");
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	return cdev;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun err2:
556*4882a593Smuzhiyun 	qed_free_pci(cdev);
557*4882a593Smuzhiyun err1:
558*4882a593Smuzhiyun 	qed_free_cdev(cdev);
559*4882a593Smuzhiyun err0:
560*4882a593Smuzhiyun 	return NULL;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
qed_remove(struct qed_dev * cdev)563*4882a593Smuzhiyun static void qed_remove(struct qed_dev *cdev)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	if (!cdev)
566*4882a593Smuzhiyun 		return;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	qed_hw_remove(cdev);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	qed_free_pci(cdev);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	qed_set_power_state(cdev, PCI_D3hot);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	qed_free_cdev(cdev);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
qed_disable_msix(struct qed_dev * cdev)577*4882a593Smuzhiyun static void qed_disable_msix(struct qed_dev *cdev)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
580*4882a593Smuzhiyun 		pci_disable_msix(cdev->pdev);
581*4882a593Smuzhiyun 		kfree(cdev->int_params.msix_table);
582*4882a593Smuzhiyun 	} else if (cdev->int_params.out.int_mode == QED_INT_MODE_MSI) {
583*4882a593Smuzhiyun 		pci_disable_msi(cdev->pdev);
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	memset(&cdev->int_params.out, 0, sizeof(struct qed_int_param));
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
qed_enable_msix(struct qed_dev * cdev,struct qed_int_params * int_params)589*4882a593Smuzhiyun static int qed_enable_msix(struct qed_dev *cdev,
590*4882a593Smuzhiyun 			   struct qed_int_params *int_params)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	int i, rc, cnt;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	cnt = int_params->in.num_vectors;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	for (i = 0; i < cnt; i++)
597*4882a593Smuzhiyun 		int_params->msix_table[i].entry = i;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	rc = pci_enable_msix_range(cdev->pdev, int_params->msix_table,
600*4882a593Smuzhiyun 				   int_params->in.min_msix_cnt, cnt);
601*4882a593Smuzhiyun 	if (rc < cnt && rc >= int_params->in.min_msix_cnt &&
602*4882a593Smuzhiyun 	    (rc % cdev->num_hwfns)) {
603*4882a593Smuzhiyun 		pci_disable_msix(cdev->pdev);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		/* If fastpath is initialized, we need at least one interrupt
606*4882a593Smuzhiyun 		 * per hwfn [and the slow path interrupts]. New requested number
607*4882a593Smuzhiyun 		 * should be a multiple of the number of hwfns.
608*4882a593Smuzhiyun 		 */
609*4882a593Smuzhiyun 		cnt = (rc / cdev->num_hwfns) * cdev->num_hwfns;
610*4882a593Smuzhiyun 		DP_NOTICE(cdev,
611*4882a593Smuzhiyun 			  "Trying to enable MSI-X with less vectors (%d out of %d)\n",
612*4882a593Smuzhiyun 			  cnt, int_params->in.num_vectors);
613*4882a593Smuzhiyun 		rc = pci_enable_msix_exact(cdev->pdev, int_params->msix_table,
614*4882a593Smuzhiyun 					   cnt);
615*4882a593Smuzhiyun 		if (!rc)
616*4882a593Smuzhiyun 			rc = cnt;
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	/* For VFs, we should return with an error in case we didn't get the
620*4882a593Smuzhiyun 	 * exact number of msix vectors as we requested.
621*4882a593Smuzhiyun 	 * Not doing that will lead to a crash when starting queues for
622*4882a593Smuzhiyun 	 * this VF.
623*4882a593Smuzhiyun 	 */
624*4882a593Smuzhiyun 	if ((IS_PF(cdev) && rc > 0) || (IS_VF(cdev) && rc == cnt)) {
625*4882a593Smuzhiyun 		/* MSI-x configuration was achieved */
626*4882a593Smuzhiyun 		int_params->out.int_mode = QED_INT_MODE_MSIX;
627*4882a593Smuzhiyun 		int_params->out.num_vectors = rc;
628*4882a593Smuzhiyun 		rc = 0;
629*4882a593Smuzhiyun 	} else {
630*4882a593Smuzhiyun 		DP_NOTICE(cdev,
631*4882a593Smuzhiyun 			  "Failed to enable MSI-X [Requested %d vectors][rc %d]\n",
632*4882a593Smuzhiyun 			  cnt, rc);
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	return rc;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun /* This function outputs the int mode and the number of enabled msix vector */
qed_set_int_mode(struct qed_dev * cdev,bool force_mode)639*4882a593Smuzhiyun static int qed_set_int_mode(struct qed_dev *cdev, bool force_mode)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	struct qed_int_params *int_params = &cdev->int_params;
642*4882a593Smuzhiyun 	struct msix_entry *tbl;
643*4882a593Smuzhiyun 	int rc = 0, cnt;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	switch (int_params->in.int_mode) {
646*4882a593Smuzhiyun 	case QED_INT_MODE_MSIX:
647*4882a593Smuzhiyun 		/* Allocate MSIX table */
648*4882a593Smuzhiyun 		cnt = int_params->in.num_vectors;
649*4882a593Smuzhiyun 		int_params->msix_table = kcalloc(cnt, sizeof(*tbl), GFP_KERNEL);
650*4882a593Smuzhiyun 		if (!int_params->msix_table) {
651*4882a593Smuzhiyun 			rc = -ENOMEM;
652*4882a593Smuzhiyun 			goto out;
653*4882a593Smuzhiyun 		}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 		/* Enable MSIX */
656*4882a593Smuzhiyun 		rc = qed_enable_msix(cdev, int_params);
657*4882a593Smuzhiyun 		if (!rc)
658*4882a593Smuzhiyun 			goto out;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 		DP_NOTICE(cdev, "Failed to enable MSI-X\n");
661*4882a593Smuzhiyun 		kfree(int_params->msix_table);
662*4882a593Smuzhiyun 		if (force_mode)
663*4882a593Smuzhiyun 			goto out;
664*4882a593Smuzhiyun 		fallthrough;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	case QED_INT_MODE_MSI:
667*4882a593Smuzhiyun 		if (cdev->num_hwfns == 1) {
668*4882a593Smuzhiyun 			rc = pci_enable_msi(cdev->pdev);
669*4882a593Smuzhiyun 			if (!rc) {
670*4882a593Smuzhiyun 				int_params->out.int_mode = QED_INT_MODE_MSI;
671*4882a593Smuzhiyun 				goto out;
672*4882a593Smuzhiyun 			}
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 			DP_NOTICE(cdev, "Failed to enable MSI\n");
675*4882a593Smuzhiyun 			if (force_mode)
676*4882a593Smuzhiyun 				goto out;
677*4882a593Smuzhiyun 		}
678*4882a593Smuzhiyun 		fallthrough;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	case QED_INT_MODE_INTA:
681*4882a593Smuzhiyun 			int_params->out.int_mode = QED_INT_MODE_INTA;
682*4882a593Smuzhiyun 			rc = 0;
683*4882a593Smuzhiyun 			goto out;
684*4882a593Smuzhiyun 	default:
685*4882a593Smuzhiyun 		DP_NOTICE(cdev, "Unknown int_mode value %d\n",
686*4882a593Smuzhiyun 			  int_params->in.int_mode);
687*4882a593Smuzhiyun 		rc = -EINVAL;
688*4882a593Smuzhiyun 	}
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun out:
691*4882a593Smuzhiyun 	if (!rc)
692*4882a593Smuzhiyun 		DP_INFO(cdev, "Using %s interrupts\n",
693*4882a593Smuzhiyun 			int_params->out.int_mode == QED_INT_MODE_INTA ?
694*4882a593Smuzhiyun 			"INTa" : int_params->out.int_mode == QED_INT_MODE_MSI ?
695*4882a593Smuzhiyun 			"MSI" : "MSIX");
696*4882a593Smuzhiyun 	cdev->int_coalescing_mode = QED_COAL_MODE_ENABLE;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	return rc;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
qed_simd_handler_config(struct qed_dev * cdev,void * token,int index,void (* handler)(void *))701*4882a593Smuzhiyun static void qed_simd_handler_config(struct qed_dev *cdev, void *token,
702*4882a593Smuzhiyun 				    int index, void(*handler)(void *))
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = &cdev->hwfns[index % cdev->num_hwfns];
705*4882a593Smuzhiyun 	int relative_idx = index / cdev->num_hwfns;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	hwfn->simd_proto_handler[relative_idx].func = handler;
708*4882a593Smuzhiyun 	hwfn->simd_proto_handler[relative_idx].token = token;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
qed_simd_handler_clean(struct qed_dev * cdev,int index)711*4882a593Smuzhiyun static void qed_simd_handler_clean(struct qed_dev *cdev, int index)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = &cdev->hwfns[index % cdev->num_hwfns];
714*4882a593Smuzhiyun 	int relative_idx = index / cdev->num_hwfns;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	memset(&hwfn->simd_proto_handler[relative_idx], 0,
717*4882a593Smuzhiyun 	       sizeof(struct qed_simd_fp_handler));
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun 
qed_msix_sp_int(int irq,void * tasklet)720*4882a593Smuzhiyun static irqreturn_t qed_msix_sp_int(int irq, void *tasklet)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	tasklet_schedule((struct tasklet_struct *)tasklet);
723*4882a593Smuzhiyun 	return IRQ_HANDLED;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
qed_single_int(int irq,void * dev_instance)726*4882a593Smuzhiyun static irqreturn_t qed_single_int(int irq, void *dev_instance)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	struct qed_dev *cdev = (struct qed_dev *)dev_instance;
729*4882a593Smuzhiyun 	struct qed_hwfn *hwfn;
730*4882a593Smuzhiyun 	irqreturn_t rc = IRQ_NONE;
731*4882a593Smuzhiyun 	u64 status;
732*4882a593Smuzhiyun 	int i, j;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	for (i = 0; i < cdev->num_hwfns; i++) {
735*4882a593Smuzhiyun 		status = qed_int_igu_read_sisr_reg(&cdev->hwfns[i]);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 		if (!status)
738*4882a593Smuzhiyun 			continue;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 		hwfn = &cdev->hwfns[i];
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 		/* Slowpath interrupt */
743*4882a593Smuzhiyun 		if (unlikely(status & 0x1)) {
744*4882a593Smuzhiyun 			tasklet_schedule(&hwfn->sp_dpc);
745*4882a593Smuzhiyun 			status &= ~0x1;
746*4882a593Smuzhiyun 			rc = IRQ_HANDLED;
747*4882a593Smuzhiyun 		}
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 		/* Fastpath interrupts */
750*4882a593Smuzhiyun 		for (j = 0; j < 64; j++) {
751*4882a593Smuzhiyun 			if ((0x2ULL << j) & status) {
752*4882a593Smuzhiyun 				struct qed_simd_fp_handler *p_handler =
753*4882a593Smuzhiyun 					&hwfn->simd_proto_handler[j];
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 				if (p_handler->func)
756*4882a593Smuzhiyun 					p_handler->func(p_handler->token);
757*4882a593Smuzhiyun 				else
758*4882a593Smuzhiyun 					DP_NOTICE(hwfn,
759*4882a593Smuzhiyun 						  "Not calling fastpath handler as it is NULL [handler #%d, status 0x%llx]\n",
760*4882a593Smuzhiyun 						  j, status);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 				status &= ~(0x2ULL << j);
763*4882a593Smuzhiyun 				rc = IRQ_HANDLED;
764*4882a593Smuzhiyun 			}
765*4882a593Smuzhiyun 		}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 		if (unlikely(status))
768*4882a593Smuzhiyun 			DP_VERBOSE(hwfn, NETIF_MSG_INTR,
769*4882a593Smuzhiyun 				   "got an unknown interrupt status 0x%llx\n",
770*4882a593Smuzhiyun 				   status);
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	return rc;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun 
qed_slowpath_irq_req(struct qed_hwfn * hwfn)776*4882a593Smuzhiyun int qed_slowpath_irq_req(struct qed_hwfn *hwfn)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	struct qed_dev *cdev = hwfn->cdev;
779*4882a593Smuzhiyun 	u32 int_mode;
780*4882a593Smuzhiyun 	int rc = 0;
781*4882a593Smuzhiyun 	u8 id;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	int_mode = cdev->int_params.out.int_mode;
784*4882a593Smuzhiyun 	if (int_mode == QED_INT_MODE_MSIX) {
785*4882a593Smuzhiyun 		id = hwfn->my_id;
786*4882a593Smuzhiyun 		snprintf(hwfn->name, NAME_SIZE, "sp-%d-%02x:%02x.%02x",
787*4882a593Smuzhiyun 			 id, cdev->pdev->bus->number,
788*4882a593Smuzhiyun 			 PCI_SLOT(cdev->pdev->devfn), hwfn->abs_pf_id);
789*4882a593Smuzhiyun 		rc = request_irq(cdev->int_params.msix_table[id].vector,
790*4882a593Smuzhiyun 				 qed_msix_sp_int, 0, hwfn->name, &hwfn->sp_dpc);
791*4882a593Smuzhiyun 	} else {
792*4882a593Smuzhiyun 		unsigned long flags = 0;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 		snprintf(cdev->name, NAME_SIZE, "%02x:%02x.%02x",
795*4882a593Smuzhiyun 			 cdev->pdev->bus->number, PCI_SLOT(cdev->pdev->devfn),
796*4882a593Smuzhiyun 			 PCI_FUNC(cdev->pdev->devfn));
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 		if (cdev->int_params.out.int_mode == QED_INT_MODE_INTA)
799*4882a593Smuzhiyun 			flags |= IRQF_SHARED;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 		rc = request_irq(cdev->pdev->irq, qed_single_int,
802*4882a593Smuzhiyun 				 flags, cdev->name, cdev);
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	if (rc)
806*4882a593Smuzhiyun 		DP_NOTICE(cdev, "request_irq failed, rc = %d\n", rc);
807*4882a593Smuzhiyun 	else
808*4882a593Smuzhiyun 		DP_VERBOSE(hwfn, (NETIF_MSG_INTR | QED_MSG_SP),
809*4882a593Smuzhiyun 			   "Requested slowpath %s\n",
810*4882a593Smuzhiyun 			   (int_mode == QED_INT_MODE_MSIX) ? "MSI-X" : "IRQ");
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	return rc;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun 
qed_slowpath_tasklet_flush(struct qed_hwfn * p_hwfn)815*4882a593Smuzhiyun static void qed_slowpath_tasklet_flush(struct qed_hwfn *p_hwfn)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun 	/* Calling the disable function will make sure that any
818*4882a593Smuzhiyun 	 * currently-running function is completed. The following call to the
819*4882a593Smuzhiyun 	 * enable function makes this sequence a flush-like operation.
820*4882a593Smuzhiyun 	 */
821*4882a593Smuzhiyun 	if (p_hwfn->b_sp_dpc_enabled) {
822*4882a593Smuzhiyun 		tasklet_disable(&p_hwfn->sp_dpc);
823*4882a593Smuzhiyun 		tasklet_enable(&p_hwfn->sp_dpc);
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun 
qed_slowpath_irq_sync(struct qed_hwfn * p_hwfn)827*4882a593Smuzhiyun void qed_slowpath_irq_sync(struct qed_hwfn *p_hwfn)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	struct qed_dev *cdev = p_hwfn->cdev;
830*4882a593Smuzhiyun 	u8 id = p_hwfn->my_id;
831*4882a593Smuzhiyun 	u32 int_mode;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	int_mode = cdev->int_params.out.int_mode;
834*4882a593Smuzhiyun 	if (int_mode == QED_INT_MODE_MSIX)
835*4882a593Smuzhiyun 		synchronize_irq(cdev->int_params.msix_table[id].vector);
836*4882a593Smuzhiyun 	else
837*4882a593Smuzhiyun 		synchronize_irq(cdev->pdev->irq);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	qed_slowpath_tasklet_flush(p_hwfn);
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
qed_slowpath_irq_free(struct qed_dev * cdev)842*4882a593Smuzhiyun static void qed_slowpath_irq_free(struct qed_dev *cdev)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	int i;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
847*4882a593Smuzhiyun 		for_each_hwfn(cdev, i) {
848*4882a593Smuzhiyun 			if (!cdev->hwfns[i].b_int_requested)
849*4882a593Smuzhiyun 				break;
850*4882a593Smuzhiyun 			synchronize_irq(cdev->int_params.msix_table[i].vector);
851*4882a593Smuzhiyun 			free_irq(cdev->int_params.msix_table[i].vector,
852*4882a593Smuzhiyun 				 &cdev->hwfns[i].sp_dpc);
853*4882a593Smuzhiyun 		}
854*4882a593Smuzhiyun 	} else {
855*4882a593Smuzhiyun 		if (QED_LEADING_HWFN(cdev)->b_int_requested)
856*4882a593Smuzhiyun 			free_irq(cdev->pdev->irq, cdev);
857*4882a593Smuzhiyun 	}
858*4882a593Smuzhiyun 	qed_int_disable_post_isr_release(cdev);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
qed_nic_stop(struct qed_dev * cdev)861*4882a593Smuzhiyun static int qed_nic_stop(struct qed_dev *cdev)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	int i, rc;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	rc = qed_hw_stop(cdev);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	for (i = 0; i < cdev->num_hwfns; i++) {
868*4882a593Smuzhiyun 		struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 		if (p_hwfn->b_sp_dpc_enabled) {
871*4882a593Smuzhiyun 			tasklet_disable(&p_hwfn->sp_dpc);
872*4882a593Smuzhiyun 			p_hwfn->b_sp_dpc_enabled = false;
873*4882a593Smuzhiyun 			DP_VERBOSE(cdev, NETIF_MSG_IFDOWN,
874*4882a593Smuzhiyun 				   "Disabled sp tasklet [hwfn %d] at %p\n",
875*4882a593Smuzhiyun 				   i, &p_hwfn->sp_dpc);
876*4882a593Smuzhiyun 		}
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	qed_dbg_pf_exit(cdev);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	return rc;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
qed_nic_setup(struct qed_dev * cdev)884*4882a593Smuzhiyun static int qed_nic_setup(struct qed_dev *cdev)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	int rc, i;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	/* Determine if interface is going to require LL2 */
889*4882a593Smuzhiyun 	if (QED_LEADING_HWFN(cdev)->hw_info.personality != QED_PCI_ETH) {
890*4882a593Smuzhiyun 		for (i = 0; i < cdev->num_hwfns; i++) {
891*4882a593Smuzhiyun 			struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 			p_hwfn->using_ll2 = true;
894*4882a593Smuzhiyun 		}
895*4882a593Smuzhiyun 	}
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	rc = qed_resc_alloc(cdev);
898*4882a593Smuzhiyun 	if (rc)
899*4882a593Smuzhiyun 		return rc;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	DP_INFO(cdev, "Allocated qed resources\n");
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	qed_resc_setup(cdev);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	return rc;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
qed_set_int_fp(struct qed_dev * cdev,u16 cnt)908*4882a593Smuzhiyun static int qed_set_int_fp(struct qed_dev *cdev, u16 cnt)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	int limit = 0;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	/* Mark the fastpath as free/used */
913*4882a593Smuzhiyun 	cdev->int_params.fp_initialized = cnt ? true : false;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	if (cdev->int_params.out.int_mode != QED_INT_MODE_MSIX)
916*4882a593Smuzhiyun 		limit = cdev->num_hwfns * 63;
917*4882a593Smuzhiyun 	else if (cdev->int_params.fp_msix_cnt)
918*4882a593Smuzhiyun 		limit = cdev->int_params.fp_msix_cnt;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	if (!limit)
921*4882a593Smuzhiyun 		return -ENOMEM;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	return min_t(int, cnt, limit);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun 
qed_get_int_fp(struct qed_dev * cdev,struct qed_int_info * info)926*4882a593Smuzhiyun static int qed_get_int_fp(struct qed_dev *cdev, struct qed_int_info *info)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun 	memset(info, 0, sizeof(struct qed_int_info));
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	if (!cdev->int_params.fp_initialized) {
931*4882a593Smuzhiyun 		DP_INFO(cdev,
932*4882a593Smuzhiyun 			"Protocol driver requested interrupt information, but its support is not yet configured\n");
933*4882a593Smuzhiyun 		return -EINVAL;
934*4882a593Smuzhiyun 	}
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	/* Need to expose only MSI-X information; Single IRQ is handled solely
937*4882a593Smuzhiyun 	 * by qed.
938*4882a593Smuzhiyun 	 */
939*4882a593Smuzhiyun 	if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
940*4882a593Smuzhiyun 		int msix_base = cdev->int_params.fp_msix_base;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 		info->msix_cnt = cdev->int_params.fp_msix_cnt;
943*4882a593Smuzhiyun 		info->msix = &cdev->int_params.msix_table[msix_base];
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	return 0;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun 
qed_slowpath_setup_int(struct qed_dev * cdev,enum qed_int_mode int_mode)949*4882a593Smuzhiyun static int qed_slowpath_setup_int(struct qed_dev *cdev,
950*4882a593Smuzhiyun 				  enum qed_int_mode int_mode)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun 	struct qed_sb_cnt_info sb_cnt_info;
953*4882a593Smuzhiyun 	int num_l2_queues = 0;
954*4882a593Smuzhiyun 	int rc;
955*4882a593Smuzhiyun 	int i;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	if ((int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
958*4882a593Smuzhiyun 		DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
959*4882a593Smuzhiyun 		return -EINVAL;
960*4882a593Smuzhiyun 	}
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	memset(&cdev->int_params, 0, sizeof(struct qed_int_params));
963*4882a593Smuzhiyun 	cdev->int_params.in.int_mode = int_mode;
964*4882a593Smuzhiyun 	for_each_hwfn(cdev, i) {
965*4882a593Smuzhiyun 		memset(&sb_cnt_info, 0, sizeof(sb_cnt_info));
966*4882a593Smuzhiyun 		qed_int_get_num_sbs(&cdev->hwfns[i], &sb_cnt_info);
967*4882a593Smuzhiyun 		cdev->int_params.in.num_vectors += sb_cnt_info.cnt;
968*4882a593Smuzhiyun 		cdev->int_params.in.num_vectors++; /* slowpath */
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	/* We want a minimum of one slowpath and one fastpath vector per hwfn */
972*4882a593Smuzhiyun 	cdev->int_params.in.min_msix_cnt = cdev->num_hwfns * 2;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	if (is_kdump_kernel()) {
975*4882a593Smuzhiyun 		DP_INFO(cdev,
976*4882a593Smuzhiyun 			"Kdump kernel: Limit the max number of requested MSI-X vectors to %hd\n",
977*4882a593Smuzhiyun 			cdev->int_params.in.min_msix_cnt);
978*4882a593Smuzhiyun 		cdev->int_params.in.num_vectors =
979*4882a593Smuzhiyun 			cdev->int_params.in.min_msix_cnt;
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	rc = qed_set_int_mode(cdev, false);
983*4882a593Smuzhiyun 	if (rc)  {
984*4882a593Smuzhiyun 		DP_ERR(cdev, "qed_slowpath_setup_int ERR\n");
985*4882a593Smuzhiyun 		return rc;
986*4882a593Smuzhiyun 	}
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	cdev->int_params.fp_msix_base = cdev->num_hwfns;
989*4882a593Smuzhiyun 	cdev->int_params.fp_msix_cnt = cdev->int_params.out.num_vectors -
990*4882a593Smuzhiyun 				       cdev->num_hwfns;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_QED_RDMA) ||
993*4882a593Smuzhiyun 	    !QED_IS_RDMA_PERSONALITY(QED_LEADING_HWFN(cdev)))
994*4882a593Smuzhiyun 		return 0;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	for_each_hwfn(cdev, i)
997*4882a593Smuzhiyun 		num_l2_queues += FEAT_NUM(&cdev->hwfns[i], QED_PF_L2_QUE);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	DP_VERBOSE(cdev, QED_MSG_RDMA,
1000*4882a593Smuzhiyun 		   "cdev->int_params.fp_msix_cnt=%d num_l2_queues=%d\n",
1001*4882a593Smuzhiyun 		   cdev->int_params.fp_msix_cnt, num_l2_queues);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	if (cdev->int_params.fp_msix_cnt > num_l2_queues) {
1004*4882a593Smuzhiyun 		cdev->int_params.rdma_msix_cnt =
1005*4882a593Smuzhiyun 			(cdev->int_params.fp_msix_cnt - num_l2_queues)
1006*4882a593Smuzhiyun 			/ cdev->num_hwfns;
1007*4882a593Smuzhiyun 		cdev->int_params.rdma_msix_base =
1008*4882a593Smuzhiyun 			cdev->int_params.fp_msix_base + num_l2_queues;
1009*4882a593Smuzhiyun 		cdev->int_params.fp_msix_cnt = num_l2_queues;
1010*4882a593Smuzhiyun 	} else {
1011*4882a593Smuzhiyun 		cdev->int_params.rdma_msix_cnt = 0;
1012*4882a593Smuzhiyun 	}
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	DP_VERBOSE(cdev, QED_MSG_RDMA, "roce_msix_cnt=%d roce_msix_base=%d\n",
1015*4882a593Smuzhiyun 		   cdev->int_params.rdma_msix_cnt,
1016*4882a593Smuzhiyun 		   cdev->int_params.rdma_msix_base);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	return 0;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun 
qed_slowpath_vf_setup_int(struct qed_dev * cdev)1021*4882a593Smuzhiyun static int qed_slowpath_vf_setup_int(struct qed_dev *cdev)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	int rc;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	memset(&cdev->int_params, 0, sizeof(struct qed_int_params));
1026*4882a593Smuzhiyun 	cdev->int_params.in.int_mode = QED_INT_MODE_MSIX;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	qed_vf_get_num_rxqs(QED_LEADING_HWFN(cdev),
1029*4882a593Smuzhiyun 			    &cdev->int_params.in.num_vectors);
1030*4882a593Smuzhiyun 	if (cdev->num_hwfns > 1) {
1031*4882a593Smuzhiyun 		u8 vectors = 0;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 		qed_vf_get_num_rxqs(&cdev->hwfns[1], &vectors);
1034*4882a593Smuzhiyun 		cdev->int_params.in.num_vectors += vectors;
1035*4882a593Smuzhiyun 	}
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	/* We want a minimum of one fastpath vector per vf hwfn */
1038*4882a593Smuzhiyun 	cdev->int_params.in.min_msix_cnt = cdev->num_hwfns;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	rc = qed_set_int_mode(cdev, true);
1041*4882a593Smuzhiyun 	if (rc)
1042*4882a593Smuzhiyun 		return rc;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	cdev->int_params.fp_msix_base = 0;
1045*4882a593Smuzhiyun 	cdev->int_params.fp_msix_cnt = cdev->int_params.out.num_vectors;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	return 0;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun 
qed_unzip_data(struct qed_hwfn * p_hwfn,u32 input_len,u8 * input_buf,u32 max_size,u8 * unzip_buf)1050*4882a593Smuzhiyun u32 qed_unzip_data(struct qed_hwfn *p_hwfn, u32 input_len,
1051*4882a593Smuzhiyun 		   u8 *input_buf, u32 max_size, u8 *unzip_buf)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	int rc;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	p_hwfn->stream->next_in = input_buf;
1056*4882a593Smuzhiyun 	p_hwfn->stream->avail_in = input_len;
1057*4882a593Smuzhiyun 	p_hwfn->stream->next_out = unzip_buf;
1058*4882a593Smuzhiyun 	p_hwfn->stream->avail_out = max_size;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	rc = zlib_inflateInit2(p_hwfn->stream, MAX_WBITS);
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	if (rc != Z_OK) {
1063*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, NETIF_MSG_DRV, "zlib init failed, rc = %d\n",
1064*4882a593Smuzhiyun 			   rc);
1065*4882a593Smuzhiyun 		return 0;
1066*4882a593Smuzhiyun 	}
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	rc = zlib_inflate(p_hwfn->stream, Z_FINISH);
1069*4882a593Smuzhiyun 	zlib_inflateEnd(p_hwfn->stream);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	if (rc != Z_OK && rc != Z_STREAM_END) {
1072*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, NETIF_MSG_DRV, "FW unzip error: %s, rc=%d\n",
1073*4882a593Smuzhiyun 			   p_hwfn->stream->msg, rc);
1074*4882a593Smuzhiyun 		return 0;
1075*4882a593Smuzhiyun 	}
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	return p_hwfn->stream->total_out / 4;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
qed_alloc_stream_mem(struct qed_dev * cdev)1080*4882a593Smuzhiyun static int qed_alloc_stream_mem(struct qed_dev *cdev)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	int i;
1083*4882a593Smuzhiyun 	void *workspace;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	for_each_hwfn(cdev, i) {
1086*4882a593Smuzhiyun 		struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 		p_hwfn->stream = kzalloc(sizeof(*p_hwfn->stream), GFP_KERNEL);
1089*4882a593Smuzhiyun 		if (!p_hwfn->stream)
1090*4882a593Smuzhiyun 			return -ENOMEM;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 		workspace = vzalloc(zlib_inflate_workspacesize());
1093*4882a593Smuzhiyun 		if (!workspace)
1094*4882a593Smuzhiyun 			return -ENOMEM;
1095*4882a593Smuzhiyun 		p_hwfn->stream->workspace = workspace;
1096*4882a593Smuzhiyun 	}
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	return 0;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun 
qed_free_stream_mem(struct qed_dev * cdev)1101*4882a593Smuzhiyun static void qed_free_stream_mem(struct qed_dev *cdev)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun 	int i;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	for_each_hwfn(cdev, i) {
1106*4882a593Smuzhiyun 		struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 		if (!p_hwfn->stream)
1109*4882a593Smuzhiyun 			return;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 		vfree(p_hwfn->stream->workspace);
1112*4882a593Smuzhiyun 		kfree(p_hwfn->stream);
1113*4882a593Smuzhiyun 	}
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
qed_update_pf_params(struct qed_dev * cdev,struct qed_pf_params * params)1116*4882a593Smuzhiyun static void qed_update_pf_params(struct qed_dev *cdev,
1117*4882a593Smuzhiyun 				 struct qed_pf_params *params)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	int i;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_QED_RDMA)) {
1122*4882a593Smuzhiyun 		params->rdma_pf_params.num_qps = QED_ROCE_QPS;
1123*4882a593Smuzhiyun 		params->rdma_pf_params.min_dpis = QED_ROCE_DPIS;
1124*4882a593Smuzhiyun 		params->rdma_pf_params.num_srqs = QED_RDMA_SRQS;
1125*4882a593Smuzhiyun 		/* divide by 3 the MRs to avoid MF ILT overflow */
1126*4882a593Smuzhiyun 		params->rdma_pf_params.gl_pi = QED_ROCE_PROTOCOL_INDEX;
1127*4882a593Smuzhiyun 	}
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	if (cdev->num_hwfns > 1 || IS_VF(cdev))
1130*4882a593Smuzhiyun 		params->eth_pf_params.num_arfs_filters = 0;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	/* In case we might support RDMA, don't allow qede to be greedy
1133*4882a593Smuzhiyun 	 * with the L2 contexts. Allow for 64 queues [rx, tx cos, xdp]
1134*4882a593Smuzhiyun 	 * per hwfn.
1135*4882a593Smuzhiyun 	 */
1136*4882a593Smuzhiyun 	if (QED_IS_RDMA_PERSONALITY(QED_LEADING_HWFN(cdev))) {
1137*4882a593Smuzhiyun 		u16 *num_cons;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 		num_cons = &params->eth_pf_params.num_cons;
1140*4882a593Smuzhiyun 		*num_cons = min_t(u16, *num_cons, QED_MAX_L2_CONS);
1141*4882a593Smuzhiyun 	}
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	for (i = 0; i < cdev->num_hwfns; i++) {
1144*4882a593Smuzhiyun 		struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 		p_hwfn->pf_params = *params;
1147*4882a593Smuzhiyun 	}
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun #define QED_PERIODIC_DB_REC_COUNT		10
1151*4882a593Smuzhiyun #define QED_PERIODIC_DB_REC_INTERVAL_MS		100
1152*4882a593Smuzhiyun #define QED_PERIODIC_DB_REC_INTERVAL \
1153*4882a593Smuzhiyun 	msecs_to_jiffies(QED_PERIODIC_DB_REC_INTERVAL_MS)
1154*4882a593Smuzhiyun 
qed_slowpath_delayed_work(struct qed_hwfn * hwfn,enum qed_slowpath_wq_flag wq_flag,unsigned long delay)1155*4882a593Smuzhiyun static int qed_slowpath_delayed_work(struct qed_hwfn *hwfn,
1156*4882a593Smuzhiyun 				     enum qed_slowpath_wq_flag wq_flag,
1157*4882a593Smuzhiyun 				     unsigned long delay)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun 	if (!hwfn->slowpath_wq_active)
1160*4882a593Smuzhiyun 		return -EINVAL;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	/* Memory barrier for setting atomic bit */
1163*4882a593Smuzhiyun 	smp_mb__before_atomic();
1164*4882a593Smuzhiyun 	set_bit(wq_flag, &hwfn->slowpath_task_flags);
1165*4882a593Smuzhiyun 	smp_mb__after_atomic();
1166*4882a593Smuzhiyun 	queue_delayed_work(hwfn->slowpath_wq, &hwfn->slowpath_task, delay);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	return 0;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun 
qed_periodic_db_rec_start(struct qed_hwfn * p_hwfn)1171*4882a593Smuzhiyun void qed_periodic_db_rec_start(struct qed_hwfn *p_hwfn)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	/* Reset periodic Doorbell Recovery counter */
1174*4882a593Smuzhiyun 	p_hwfn->periodic_db_rec_count = QED_PERIODIC_DB_REC_COUNT;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	/* Don't schedule periodic Doorbell Recovery if already scheduled */
1177*4882a593Smuzhiyun 	if (test_bit(QED_SLOWPATH_PERIODIC_DB_REC,
1178*4882a593Smuzhiyun 		     &p_hwfn->slowpath_task_flags))
1179*4882a593Smuzhiyun 		return;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	qed_slowpath_delayed_work(p_hwfn, QED_SLOWPATH_PERIODIC_DB_REC,
1182*4882a593Smuzhiyun 				  QED_PERIODIC_DB_REC_INTERVAL);
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun 
qed_slowpath_wq_stop(struct qed_dev * cdev)1185*4882a593Smuzhiyun static void qed_slowpath_wq_stop(struct qed_dev *cdev)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun 	int i;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	if (IS_VF(cdev))
1190*4882a593Smuzhiyun 		return;
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	for_each_hwfn(cdev, i) {
1193*4882a593Smuzhiyun 		if (!cdev->hwfns[i].slowpath_wq)
1194*4882a593Smuzhiyun 			continue;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 		/* Stop queuing new delayed works */
1197*4882a593Smuzhiyun 		cdev->hwfns[i].slowpath_wq_active = false;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 		cancel_delayed_work(&cdev->hwfns[i].slowpath_task);
1200*4882a593Smuzhiyun 		destroy_workqueue(cdev->hwfns[i].slowpath_wq);
1201*4882a593Smuzhiyun 	}
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun 
qed_slowpath_task(struct work_struct * work)1204*4882a593Smuzhiyun static void qed_slowpath_task(struct work_struct *work)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = container_of(work, struct qed_hwfn,
1207*4882a593Smuzhiyun 					     slowpath_task.work);
1208*4882a593Smuzhiyun 	struct qed_ptt *ptt = qed_ptt_acquire(hwfn);
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	if (!ptt) {
1211*4882a593Smuzhiyun 		if (hwfn->slowpath_wq_active)
1212*4882a593Smuzhiyun 			queue_delayed_work(hwfn->slowpath_wq,
1213*4882a593Smuzhiyun 					   &hwfn->slowpath_task, 0);
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 		return;
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	if (test_and_clear_bit(QED_SLOWPATH_MFW_TLV_REQ,
1219*4882a593Smuzhiyun 			       &hwfn->slowpath_task_flags))
1220*4882a593Smuzhiyun 		qed_mfw_process_tlv_req(hwfn, ptt);
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	if (test_and_clear_bit(QED_SLOWPATH_PERIODIC_DB_REC,
1223*4882a593Smuzhiyun 			       &hwfn->slowpath_task_flags)) {
1224*4882a593Smuzhiyun 		qed_db_rec_handler(hwfn, ptt);
1225*4882a593Smuzhiyun 		if (hwfn->periodic_db_rec_count--)
1226*4882a593Smuzhiyun 			qed_slowpath_delayed_work(hwfn,
1227*4882a593Smuzhiyun 						  QED_SLOWPATH_PERIODIC_DB_REC,
1228*4882a593Smuzhiyun 						  QED_PERIODIC_DB_REC_INTERVAL);
1229*4882a593Smuzhiyun 	}
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	qed_ptt_release(hwfn, ptt);
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
qed_slowpath_wq_start(struct qed_dev * cdev)1234*4882a593Smuzhiyun static int qed_slowpath_wq_start(struct qed_dev *cdev)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun 	struct qed_hwfn *hwfn;
1237*4882a593Smuzhiyun 	char name[NAME_SIZE];
1238*4882a593Smuzhiyun 	int i;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	if (IS_VF(cdev))
1241*4882a593Smuzhiyun 		return 0;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	for_each_hwfn(cdev, i) {
1244*4882a593Smuzhiyun 		hwfn = &cdev->hwfns[i];
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 		snprintf(name, NAME_SIZE, "slowpath-%02x:%02x.%02x",
1247*4882a593Smuzhiyun 			 cdev->pdev->bus->number,
1248*4882a593Smuzhiyun 			 PCI_SLOT(cdev->pdev->devfn), hwfn->abs_pf_id);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 		hwfn->slowpath_wq = alloc_workqueue(name, 0, 0);
1251*4882a593Smuzhiyun 		if (!hwfn->slowpath_wq) {
1252*4882a593Smuzhiyun 			DP_NOTICE(hwfn, "Cannot create slowpath workqueue\n");
1253*4882a593Smuzhiyun 			return -ENOMEM;
1254*4882a593Smuzhiyun 		}
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 		INIT_DELAYED_WORK(&hwfn->slowpath_task, qed_slowpath_task);
1257*4882a593Smuzhiyun 		hwfn->slowpath_wq_active = true;
1258*4882a593Smuzhiyun 	}
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	return 0;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun 
qed_slowpath_start(struct qed_dev * cdev,struct qed_slowpath_params * params)1263*4882a593Smuzhiyun static int qed_slowpath_start(struct qed_dev *cdev,
1264*4882a593Smuzhiyun 			      struct qed_slowpath_params *params)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun 	struct qed_drv_load_params drv_load_params;
1267*4882a593Smuzhiyun 	struct qed_hw_init_params hw_init_params;
1268*4882a593Smuzhiyun 	struct qed_mcp_drv_version drv_version;
1269*4882a593Smuzhiyun 	struct qed_tunnel_info tunn_info;
1270*4882a593Smuzhiyun 	const u8 *data = NULL;
1271*4882a593Smuzhiyun 	struct qed_hwfn *hwfn;
1272*4882a593Smuzhiyun 	struct qed_ptt *p_ptt;
1273*4882a593Smuzhiyun 	int rc = -EINVAL;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	if (qed_iov_wq_start(cdev))
1276*4882a593Smuzhiyun 		goto err;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	if (qed_slowpath_wq_start(cdev))
1279*4882a593Smuzhiyun 		goto err;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	if (IS_PF(cdev)) {
1282*4882a593Smuzhiyun 		rc = request_firmware(&cdev->firmware, QED_FW_FILE_NAME,
1283*4882a593Smuzhiyun 				      &cdev->pdev->dev);
1284*4882a593Smuzhiyun 		if (rc) {
1285*4882a593Smuzhiyun 			DP_NOTICE(cdev,
1286*4882a593Smuzhiyun 				  "Failed to find fw file - /lib/firmware/%s\n",
1287*4882a593Smuzhiyun 				  QED_FW_FILE_NAME);
1288*4882a593Smuzhiyun 			goto err;
1289*4882a593Smuzhiyun 		}
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 		if (cdev->num_hwfns == 1) {
1292*4882a593Smuzhiyun 			p_ptt = qed_ptt_acquire(QED_LEADING_HWFN(cdev));
1293*4882a593Smuzhiyun 			if (p_ptt) {
1294*4882a593Smuzhiyun 				QED_LEADING_HWFN(cdev)->p_arfs_ptt = p_ptt;
1295*4882a593Smuzhiyun 			} else {
1296*4882a593Smuzhiyun 				DP_NOTICE(cdev,
1297*4882a593Smuzhiyun 					  "Failed to acquire PTT for aRFS\n");
1298*4882a593Smuzhiyun 				rc = -EINVAL;
1299*4882a593Smuzhiyun 				goto err;
1300*4882a593Smuzhiyun 			}
1301*4882a593Smuzhiyun 		}
1302*4882a593Smuzhiyun 	}
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	cdev->rx_coalesce_usecs = QED_DEFAULT_RX_USECS;
1305*4882a593Smuzhiyun 	rc = qed_nic_setup(cdev);
1306*4882a593Smuzhiyun 	if (rc)
1307*4882a593Smuzhiyun 		goto err;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	if (IS_PF(cdev))
1310*4882a593Smuzhiyun 		rc = qed_slowpath_setup_int(cdev, params->int_mode);
1311*4882a593Smuzhiyun 	else
1312*4882a593Smuzhiyun 		rc = qed_slowpath_vf_setup_int(cdev);
1313*4882a593Smuzhiyun 	if (rc)
1314*4882a593Smuzhiyun 		goto err1;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	if (IS_PF(cdev)) {
1317*4882a593Smuzhiyun 		/* Allocate stream for unzipping */
1318*4882a593Smuzhiyun 		rc = qed_alloc_stream_mem(cdev);
1319*4882a593Smuzhiyun 		if (rc)
1320*4882a593Smuzhiyun 			goto err2;
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 		/* First Dword used to differentiate between various sources */
1323*4882a593Smuzhiyun 		data = cdev->firmware->data + sizeof(u32);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 		qed_dbg_pf_init(cdev);
1326*4882a593Smuzhiyun 	}
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	/* Start the slowpath */
1329*4882a593Smuzhiyun 	memset(&hw_init_params, 0, sizeof(hw_init_params));
1330*4882a593Smuzhiyun 	memset(&tunn_info, 0, sizeof(tunn_info));
1331*4882a593Smuzhiyun 	tunn_info.vxlan.b_mode_enabled = true;
1332*4882a593Smuzhiyun 	tunn_info.l2_gre.b_mode_enabled = true;
1333*4882a593Smuzhiyun 	tunn_info.ip_gre.b_mode_enabled = true;
1334*4882a593Smuzhiyun 	tunn_info.l2_geneve.b_mode_enabled = true;
1335*4882a593Smuzhiyun 	tunn_info.ip_geneve.b_mode_enabled = true;
1336*4882a593Smuzhiyun 	tunn_info.vxlan.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1337*4882a593Smuzhiyun 	tunn_info.l2_gre.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1338*4882a593Smuzhiyun 	tunn_info.ip_gre.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1339*4882a593Smuzhiyun 	tunn_info.l2_geneve.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1340*4882a593Smuzhiyun 	tunn_info.ip_geneve.tun_cls = QED_TUNN_CLSS_MAC_VLAN;
1341*4882a593Smuzhiyun 	hw_init_params.p_tunn = &tunn_info;
1342*4882a593Smuzhiyun 	hw_init_params.b_hw_start = true;
1343*4882a593Smuzhiyun 	hw_init_params.int_mode = cdev->int_params.out.int_mode;
1344*4882a593Smuzhiyun 	hw_init_params.allow_npar_tx_switch = true;
1345*4882a593Smuzhiyun 	hw_init_params.bin_fw_data = data;
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	memset(&drv_load_params, 0, sizeof(drv_load_params));
1348*4882a593Smuzhiyun 	drv_load_params.is_crash_kernel = is_kdump_kernel();
1349*4882a593Smuzhiyun 	drv_load_params.mfw_timeout_val = QED_LOAD_REQ_LOCK_TO_DEFAULT;
1350*4882a593Smuzhiyun 	drv_load_params.avoid_eng_reset = false;
1351*4882a593Smuzhiyun 	drv_load_params.override_force_load = QED_OVERRIDE_FORCE_LOAD_NONE;
1352*4882a593Smuzhiyun 	hw_init_params.p_drv_load_params = &drv_load_params;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	rc = qed_hw_init(cdev, &hw_init_params);
1355*4882a593Smuzhiyun 	if (rc)
1356*4882a593Smuzhiyun 		goto err2;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	DP_INFO(cdev,
1359*4882a593Smuzhiyun 		"HW initialization and function start completed successfully\n");
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	if (IS_PF(cdev)) {
1362*4882a593Smuzhiyun 		cdev->tunn_feature_mask = (BIT(QED_MODE_VXLAN_TUNN) |
1363*4882a593Smuzhiyun 					   BIT(QED_MODE_L2GENEVE_TUNN) |
1364*4882a593Smuzhiyun 					   BIT(QED_MODE_IPGENEVE_TUNN) |
1365*4882a593Smuzhiyun 					   BIT(QED_MODE_L2GRE_TUNN) |
1366*4882a593Smuzhiyun 					   BIT(QED_MODE_IPGRE_TUNN));
1367*4882a593Smuzhiyun 	}
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	/* Allocate LL2 interface if needed */
1370*4882a593Smuzhiyun 	if (QED_LEADING_HWFN(cdev)->using_ll2) {
1371*4882a593Smuzhiyun 		rc = qed_ll2_alloc_if(cdev);
1372*4882a593Smuzhiyun 		if (rc)
1373*4882a593Smuzhiyun 			goto err3;
1374*4882a593Smuzhiyun 	}
1375*4882a593Smuzhiyun 	if (IS_PF(cdev)) {
1376*4882a593Smuzhiyun 		hwfn = QED_LEADING_HWFN(cdev);
1377*4882a593Smuzhiyun 		drv_version.version = (params->drv_major << 24) |
1378*4882a593Smuzhiyun 				      (params->drv_minor << 16) |
1379*4882a593Smuzhiyun 				      (params->drv_rev << 8) |
1380*4882a593Smuzhiyun 				      (params->drv_eng);
1381*4882a593Smuzhiyun 		strlcpy(drv_version.name, params->name,
1382*4882a593Smuzhiyun 			MCP_DRV_VER_STR_SIZE - 4);
1383*4882a593Smuzhiyun 		rc = qed_mcp_send_drv_version(hwfn, hwfn->p_main_ptt,
1384*4882a593Smuzhiyun 					      &drv_version);
1385*4882a593Smuzhiyun 		if (rc) {
1386*4882a593Smuzhiyun 			DP_NOTICE(cdev, "Failed sending drv version command\n");
1387*4882a593Smuzhiyun 			goto err4;
1388*4882a593Smuzhiyun 		}
1389*4882a593Smuzhiyun 	}
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	qed_reset_vport_stats(cdev);
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	return 0;
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun err4:
1396*4882a593Smuzhiyun 	qed_ll2_dealloc_if(cdev);
1397*4882a593Smuzhiyun err3:
1398*4882a593Smuzhiyun 	qed_hw_stop(cdev);
1399*4882a593Smuzhiyun err2:
1400*4882a593Smuzhiyun 	qed_hw_timers_stop_all(cdev);
1401*4882a593Smuzhiyun 	if (IS_PF(cdev))
1402*4882a593Smuzhiyun 		qed_slowpath_irq_free(cdev);
1403*4882a593Smuzhiyun 	qed_free_stream_mem(cdev);
1404*4882a593Smuzhiyun 	qed_disable_msix(cdev);
1405*4882a593Smuzhiyun err1:
1406*4882a593Smuzhiyun 	qed_resc_free(cdev);
1407*4882a593Smuzhiyun err:
1408*4882a593Smuzhiyun 	if (IS_PF(cdev))
1409*4882a593Smuzhiyun 		release_firmware(cdev->firmware);
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	if (IS_PF(cdev) && (cdev->num_hwfns == 1) &&
1412*4882a593Smuzhiyun 	    QED_LEADING_HWFN(cdev)->p_arfs_ptt)
1413*4882a593Smuzhiyun 		qed_ptt_release(QED_LEADING_HWFN(cdev),
1414*4882a593Smuzhiyun 				QED_LEADING_HWFN(cdev)->p_arfs_ptt);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	qed_iov_wq_stop(cdev, false);
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	qed_slowpath_wq_stop(cdev);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	return rc;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun 
qed_slowpath_stop(struct qed_dev * cdev)1423*4882a593Smuzhiyun static int qed_slowpath_stop(struct qed_dev *cdev)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun 	if (!cdev)
1426*4882a593Smuzhiyun 		return -ENODEV;
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	qed_slowpath_wq_stop(cdev);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	qed_ll2_dealloc_if(cdev);
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	if (IS_PF(cdev)) {
1433*4882a593Smuzhiyun 		if (cdev->num_hwfns == 1)
1434*4882a593Smuzhiyun 			qed_ptt_release(QED_LEADING_HWFN(cdev),
1435*4882a593Smuzhiyun 					QED_LEADING_HWFN(cdev)->p_arfs_ptt);
1436*4882a593Smuzhiyun 		qed_free_stream_mem(cdev);
1437*4882a593Smuzhiyun 		if (IS_QED_ETH_IF(cdev))
1438*4882a593Smuzhiyun 			qed_sriov_disable(cdev, true);
1439*4882a593Smuzhiyun 	}
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	qed_nic_stop(cdev);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	if (IS_PF(cdev))
1444*4882a593Smuzhiyun 		qed_slowpath_irq_free(cdev);
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	qed_disable_msix(cdev);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	qed_resc_free(cdev);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	qed_iov_wq_stop(cdev, true);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	if (IS_PF(cdev))
1453*4882a593Smuzhiyun 		release_firmware(cdev->firmware);
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	return 0;
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun 
qed_set_name(struct qed_dev * cdev,char name[NAME_SIZE])1458*4882a593Smuzhiyun static void qed_set_name(struct qed_dev *cdev, char name[NAME_SIZE])
1459*4882a593Smuzhiyun {
1460*4882a593Smuzhiyun 	int i;
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	memcpy(cdev->name, name, NAME_SIZE);
1463*4882a593Smuzhiyun 	for_each_hwfn(cdev, i)
1464*4882a593Smuzhiyun 		snprintf(cdev->hwfns[i].name, NAME_SIZE, "%s-%d", name, i);
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun 
qed_sb_init(struct qed_dev * cdev,struct qed_sb_info * sb_info,void * sb_virt_addr,dma_addr_t sb_phy_addr,u16 sb_id,enum qed_sb_type type)1467*4882a593Smuzhiyun static u32 qed_sb_init(struct qed_dev *cdev,
1468*4882a593Smuzhiyun 		       struct qed_sb_info *sb_info,
1469*4882a593Smuzhiyun 		       void *sb_virt_addr,
1470*4882a593Smuzhiyun 		       dma_addr_t sb_phy_addr, u16 sb_id,
1471*4882a593Smuzhiyun 		       enum qed_sb_type type)
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn;
1474*4882a593Smuzhiyun 	struct qed_ptt *p_ptt;
1475*4882a593Smuzhiyun 	u16 rel_sb_id;
1476*4882a593Smuzhiyun 	u32 rc;
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	/* RoCE/Storage use a single engine in CMT mode while L2 uses both */
1479*4882a593Smuzhiyun 	if (type == QED_SB_TYPE_L2_QUEUE) {
1480*4882a593Smuzhiyun 		p_hwfn = &cdev->hwfns[sb_id % cdev->num_hwfns];
1481*4882a593Smuzhiyun 		rel_sb_id = sb_id / cdev->num_hwfns;
1482*4882a593Smuzhiyun 	} else {
1483*4882a593Smuzhiyun 		p_hwfn = QED_AFFIN_HWFN(cdev);
1484*4882a593Smuzhiyun 		rel_sb_id = sb_id;
1485*4882a593Smuzhiyun 	}
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	DP_VERBOSE(cdev, NETIF_MSG_INTR,
1488*4882a593Smuzhiyun 		   "hwfn [%d] <--[init]-- SB %04x [0x%04x upper]\n",
1489*4882a593Smuzhiyun 		   IS_LEAD_HWFN(p_hwfn) ? 0 : 1, rel_sb_id, sb_id);
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	if (IS_PF(p_hwfn->cdev)) {
1492*4882a593Smuzhiyun 		p_ptt = qed_ptt_acquire(p_hwfn);
1493*4882a593Smuzhiyun 		if (!p_ptt)
1494*4882a593Smuzhiyun 			return -EBUSY;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 		rc = qed_int_sb_init(p_hwfn, p_ptt, sb_info, sb_virt_addr,
1497*4882a593Smuzhiyun 				     sb_phy_addr, rel_sb_id);
1498*4882a593Smuzhiyun 		qed_ptt_release(p_hwfn, p_ptt);
1499*4882a593Smuzhiyun 	} else {
1500*4882a593Smuzhiyun 		rc = qed_int_sb_init(p_hwfn, NULL, sb_info, sb_virt_addr,
1501*4882a593Smuzhiyun 				     sb_phy_addr, rel_sb_id);
1502*4882a593Smuzhiyun 	}
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	return rc;
1505*4882a593Smuzhiyun }
1506*4882a593Smuzhiyun 
qed_sb_release(struct qed_dev * cdev,struct qed_sb_info * sb_info,u16 sb_id,enum qed_sb_type type)1507*4882a593Smuzhiyun static u32 qed_sb_release(struct qed_dev *cdev,
1508*4882a593Smuzhiyun 			  struct qed_sb_info *sb_info,
1509*4882a593Smuzhiyun 			  u16 sb_id,
1510*4882a593Smuzhiyun 			  enum qed_sb_type type)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn;
1513*4882a593Smuzhiyun 	u16 rel_sb_id;
1514*4882a593Smuzhiyun 	u32 rc;
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	/* RoCE/Storage use a single engine in CMT mode while L2 uses both */
1517*4882a593Smuzhiyun 	if (type == QED_SB_TYPE_L2_QUEUE) {
1518*4882a593Smuzhiyun 		p_hwfn = &cdev->hwfns[sb_id % cdev->num_hwfns];
1519*4882a593Smuzhiyun 		rel_sb_id = sb_id / cdev->num_hwfns;
1520*4882a593Smuzhiyun 	} else {
1521*4882a593Smuzhiyun 		p_hwfn = QED_AFFIN_HWFN(cdev);
1522*4882a593Smuzhiyun 		rel_sb_id = sb_id;
1523*4882a593Smuzhiyun 	}
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	DP_VERBOSE(cdev, NETIF_MSG_INTR,
1526*4882a593Smuzhiyun 		   "hwfn [%d] <--[init]-- SB %04x [0x%04x upper]\n",
1527*4882a593Smuzhiyun 		   IS_LEAD_HWFN(p_hwfn) ? 0 : 1, rel_sb_id, sb_id);
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	rc = qed_int_sb_release(p_hwfn, sb_info, rel_sb_id);
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	return rc;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun 
qed_can_link_change(struct qed_dev * cdev)1534*4882a593Smuzhiyun static bool qed_can_link_change(struct qed_dev *cdev)
1535*4882a593Smuzhiyun {
1536*4882a593Smuzhiyun 	return true;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun 
qed_set_ext_speed_params(struct qed_mcp_link_params * link_params,const struct qed_link_params * params)1539*4882a593Smuzhiyun static void qed_set_ext_speed_params(struct qed_mcp_link_params *link_params,
1540*4882a593Smuzhiyun 				     const struct qed_link_params *params)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun 	struct qed_mcp_link_speed_params *ext_speed = &link_params->ext_speed;
1543*4882a593Smuzhiyun 	const struct qed_mfw_speed_map *map;
1544*4882a593Smuzhiyun 	u32 i;
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	if (params->override_flags & QED_LINK_OVERRIDE_SPEED_AUTONEG)
1547*4882a593Smuzhiyun 		ext_speed->autoneg = !!params->autoneg;
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	if (params->override_flags & QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS) {
1550*4882a593Smuzhiyun 		ext_speed->advertised_speeds = 0;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(qed_mfw_ext_maps); i++) {
1553*4882a593Smuzhiyun 			map = qed_mfw_ext_maps + i;
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 			if (linkmode_intersects(params->adv_speeds, map->caps))
1556*4882a593Smuzhiyun 				ext_speed->advertised_speeds |= map->mfw_val;
1557*4882a593Smuzhiyun 		}
1558*4882a593Smuzhiyun 	}
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	if (params->override_flags & QED_LINK_OVERRIDE_SPEED_FORCED_SPEED) {
1561*4882a593Smuzhiyun 		switch (params->forced_speed) {
1562*4882a593Smuzhiyun 		case SPEED_1000:
1563*4882a593Smuzhiyun 			ext_speed->forced_speed = QED_EXT_SPEED_1G;
1564*4882a593Smuzhiyun 			break;
1565*4882a593Smuzhiyun 		case SPEED_10000:
1566*4882a593Smuzhiyun 			ext_speed->forced_speed = QED_EXT_SPEED_10G;
1567*4882a593Smuzhiyun 			break;
1568*4882a593Smuzhiyun 		case SPEED_20000:
1569*4882a593Smuzhiyun 			ext_speed->forced_speed = QED_EXT_SPEED_20G;
1570*4882a593Smuzhiyun 			break;
1571*4882a593Smuzhiyun 		case SPEED_25000:
1572*4882a593Smuzhiyun 			ext_speed->forced_speed = QED_EXT_SPEED_25G;
1573*4882a593Smuzhiyun 			break;
1574*4882a593Smuzhiyun 		case SPEED_40000:
1575*4882a593Smuzhiyun 			ext_speed->forced_speed = QED_EXT_SPEED_40G;
1576*4882a593Smuzhiyun 			break;
1577*4882a593Smuzhiyun 		case SPEED_50000:
1578*4882a593Smuzhiyun 			ext_speed->forced_speed = QED_EXT_SPEED_50G_R |
1579*4882a593Smuzhiyun 						  QED_EXT_SPEED_50G_R2;
1580*4882a593Smuzhiyun 			break;
1581*4882a593Smuzhiyun 		case SPEED_100000:
1582*4882a593Smuzhiyun 			ext_speed->forced_speed = QED_EXT_SPEED_100G_R2 |
1583*4882a593Smuzhiyun 						  QED_EXT_SPEED_100G_R4 |
1584*4882a593Smuzhiyun 						  QED_EXT_SPEED_100G_P4;
1585*4882a593Smuzhiyun 			break;
1586*4882a593Smuzhiyun 		default:
1587*4882a593Smuzhiyun 			break;
1588*4882a593Smuzhiyun 		}
1589*4882a593Smuzhiyun 	}
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	if (!(params->override_flags & QED_LINK_OVERRIDE_FEC_CONFIG))
1592*4882a593Smuzhiyun 		return;
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	switch (params->forced_speed) {
1595*4882a593Smuzhiyun 	case SPEED_25000:
1596*4882a593Smuzhiyun 		switch (params->fec) {
1597*4882a593Smuzhiyun 		case FEC_FORCE_MODE_NONE:
1598*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_25G_NONE;
1599*4882a593Smuzhiyun 			break;
1600*4882a593Smuzhiyun 		case FEC_FORCE_MODE_FIRECODE:
1601*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_25G_BASE_R;
1602*4882a593Smuzhiyun 			break;
1603*4882a593Smuzhiyun 		case FEC_FORCE_MODE_RS:
1604*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_25G_RS528;
1605*4882a593Smuzhiyun 			break;
1606*4882a593Smuzhiyun 		case FEC_FORCE_MODE_AUTO:
1607*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_25G_RS528 |
1608*4882a593Smuzhiyun 						    ETH_EXT_FEC_25G_BASE_R |
1609*4882a593Smuzhiyun 						    ETH_EXT_FEC_25G_NONE;
1610*4882a593Smuzhiyun 			break;
1611*4882a593Smuzhiyun 		default:
1612*4882a593Smuzhiyun 			break;
1613*4882a593Smuzhiyun 		}
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 		break;
1616*4882a593Smuzhiyun 	case SPEED_40000:
1617*4882a593Smuzhiyun 		switch (params->fec) {
1618*4882a593Smuzhiyun 		case FEC_FORCE_MODE_NONE:
1619*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_40G_NONE;
1620*4882a593Smuzhiyun 			break;
1621*4882a593Smuzhiyun 		case FEC_FORCE_MODE_FIRECODE:
1622*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_40G_BASE_R;
1623*4882a593Smuzhiyun 			break;
1624*4882a593Smuzhiyun 		case FEC_FORCE_MODE_AUTO:
1625*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_40G_BASE_R |
1626*4882a593Smuzhiyun 						    ETH_EXT_FEC_40G_NONE;
1627*4882a593Smuzhiyun 			break;
1628*4882a593Smuzhiyun 		default:
1629*4882a593Smuzhiyun 			break;
1630*4882a593Smuzhiyun 		}
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 		break;
1633*4882a593Smuzhiyun 	case SPEED_50000:
1634*4882a593Smuzhiyun 		switch (params->fec) {
1635*4882a593Smuzhiyun 		case FEC_FORCE_MODE_NONE:
1636*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_50G_NONE;
1637*4882a593Smuzhiyun 			break;
1638*4882a593Smuzhiyun 		case FEC_FORCE_MODE_FIRECODE:
1639*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_50G_BASE_R;
1640*4882a593Smuzhiyun 			break;
1641*4882a593Smuzhiyun 		case FEC_FORCE_MODE_RS:
1642*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_50G_RS528;
1643*4882a593Smuzhiyun 			break;
1644*4882a593Smuzhiyun 		case FEC_FORCE_MODE_AUTO:
1645*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_50G_RS528 |
1646*4882a593Smuzhiyun 						    ETH_EXT_FEC_50G_BASE_R |
1647*4882a593Smuzhiyun 						    ETH_EXT_FEC_50G_NONE;
1648*4882a593Smuzhiyun 			break;
1649*4882a593Smuzhiyun 		default:
1650*4882a593Smuzhiyun 			break;
1651*4882a593Smuzhiyun 		}
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 		break;
1654*4882a593Smuzhiyun 	case SPEED_100000:
1655*4882a593Smuzhiyun 		switch (params->fec) {
1656*4882a593Smuzhiyun 		case FEC_FORCE_MODE_NONE:
1657*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_100G_NONE;
1658*4882a593Smuzhiyun 			break;
1659*4882a593Smuzhiyun 		case FEC_FORCE_MODE_FIRECODE:
1660*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_100G_BASE_R;
1661*4882a593Smuzhiyun 			break;
1662*4882a593Smuzhiyun 		case FEC_FORCE_MODE_RS:
1663*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_100G_RS528;
1664*4882a593Smuzhiyun 			break;
1665*4882a593Smuzhiyun 		case FEC_FORCE_MODE_AUTO:
1666*4882a593Smuzhiyun 			link_params->ext_fec_mode = ETH_EXT_FEC_100G_RS528 |
1667*4882a593Smuzhiyun 						    ETH_EXT_FEC_100G_BASE_R |
1668*4882a593Smuzhiyun 						    ETH_EXT_FEC_100G_NONE;
1669*4882a593Smuzhiyun 			break;
1670*4882a593Smuzhiyun 		default:
1671*4882a593Smuzhiyun 			break;
1672*4882a593Smuzhiyun 		}
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 		break;
1675*4882a593Smuzhiyun 	default:
1676*4882a593Smuzhiyun 		break;
1677*4882a593Smuzhiyun 	}
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun 
qed_set_link(struct qed_dev * cdev,struct qed_link_params * params)1680*4882a593Smuzhiyun static int qed_set_link(struct qed_dev *cdev, struct qed_link_params *params)
1681*4882a593Smuzhiyun {
1682*4882a593Smuzhiyun 	struct qed_mcp_link_params *link_params;
1683*4882a593Smuzhiyun 	struct qed_mcp_link_speed_params *speed;
1684*4882a593Smuzhiyun 	const struct qed_mfw_speed_map *map;
1685*4882a593Smuzhiyun 	struct qed_hwfn *hwfn;
1686*4882a593Smuzhiyun 	struct qed_ptt *ptt;
1687*4882a593Smuzhiyun 	int rc;
1688*4882a593Smuzhiyun 	u32 i;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	if (!cdev)
1691*4882a593Smuzhiyun 		return -ENODEV;
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	/* The link should be set only once per PF */
1694*4882a593Smuzhiyun 	hwfn = &cdev->hwfns[0];
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	/* When VF wants to set link, force it to read the bulletin instead.
1697*4882a593Smuzhiyun 	 * This mimics the PF behavior, where a noitification [both immediate
1698*4882a593Smuzhiyun 	 * and possible later] would be generated when changing properties.
1699*4882a593Smuzhiyun 	 */
1700*4882a593Smuzhiyun 	if (IS_VF(cdev)) {
1701*4882a593Smuzhiyun 		qed_schedule_iov(hwfn, QED_IOV_WQ_VF_FORCE_LINK_QUERY_FLAG);
1702*4882a593Smuzhiyun 		return 0;
1703*4882a593Smuzhiyun 	}
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	ptt = qed_ptt_acquire(hwfn);
1706*4882a593Smuzhiyun 	if (!ptt)
1707*4882a593Smuzhiyun 		return -EBUSY;
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	link_params = qed_mcp_get_link_params(hwfn);
1710*4882a593Smuzhiyun 	if (!link_params)
1711*4882a593Smuzhiyun 		return -ENODATA;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	speed = &link_params->speed;
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	if (params->override_flags & QED_LINK_OVERRIDE_SPEED_AUTONEG)
1716*4882a593Smuzhiyun 		speed->autoneg = !!params->autoneg;
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	if (params->override_flags & QED_LINK_OVERRIDE_SPEED_ADV_SPEEDS) {
1719*4882a593Smuzhiyun 		speed->advertised_speeds = 0;
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(qed_mfw_legacy_maps); i++) {
1722*4882a593Smuzhiyun 			map = qed_mfw_legacy_maps + i;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 			if (linkmode_intersects(params->adv_speeds, map->caps))
1725*4882a593Smuzhiyun 				speed->advertised_speeds |= map->mfw_val;
1726*4882a593Smuzhiyun 		}
1727*4882a593Smuzhiyun 	}
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	if (params->override_flags & QED_LINK_OVERRIDE_SPEED_FORCED_SPEED)
1730*4882a593Smuzhiyun 		speed->forced_speed = params->forced_speed;
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	if (qed_mcp_is_ext_speed_supported(hwfn))
1733*4882a593Smuzhiyun 		qed_set_ext_speed_params(link_params, params);
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	if (params->override_flags & QED_LINK_OVERRIDE_PAUSE_CONFIG) {
1736*4882a593Smuzhiyun 		if (params->pause_config & QED_LINK_PAUSE_AUTONEG_ENABLE)
1737*4882a593Smuzhiyun 			link_params->pause.autoneg = true;
1738*4882a593Smuzhiyun 		else
1739*4882a593Smuzhiyun 			link_params->pause.autoneg = false;
1740*4882a593Smuzhiyun 		if (params->pause_config & QED_LINK_PAUSE_RX_ENABLE)
1741*4882a593Smuzhiyun 			link_params->pause.forced_rx = true;
1742*4882a593Smuzhiyun 		else
1743*4882a593Smuzhiyun 			link_params->pause.forced_rx = false;
1744*4882a593Smuzhiyun 		if (params->pause_config & QED_LINK_PAUSE_TX_ENABLE)
1745*4882a593Smuzhiyun 			link_params->pause.forced_tx = true;
1746*4882a593Smuzhiyun 		else
1747*4882a593Smuzhiyun 			link_params->pause.forced_tx = false;
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	if (params->override_flags & QED_LINK_OVERRIDE_LOOPBACK_MODE) {
1751*4882a593Smuzhiyun 		switch (params->loopback_mode) {
1752*4882a593Smuzhiyun 		case QED_LINK_LOOPBACK_INT_PHY:
1753*4882a593Smuzhiyun 			link_params->loopback_mode = ETH_LOOPBACK_INT_PHY;
1754*4882a593Smuzhiyun 			break;
1755*4882a593Smuzhiyun 		case QED_LINK_LOOPBACK_EXT_PHY:
1756*4882a593Smuzhiyun 			link_params->loopback_mode = ETH_LOOPBACK_EXT_PHY;
1757*4882a593Smuzhiyun 			break;
1758*4882a593Smuzhiyun 		case QED_LINK_LOOPBACK_EXT:
1759*4882a593Smuzhiyun 			link_params->loopback_mode = ETH_LOOPBACK_EXT;
1760*4882a593Smuzhiyun 			break;
1761*4882a593Smuzhiyun 		case QED_LINK_LOOPBACK_MAC:
1762*4882a593Smuzhiyun 			link_params->loopback_mode = ETH_LOOPBACK_MAC;
1763*4882a593Smuzhiyun 			break;
1764*4882a593Smuzhiyun 		case QED_LINK_LOOPBACK_CNIG_AH_ONLY_0123:
1765*4882a593Smuzhiyun 			link_params->loopback_mode =
1766*4882a593Smuzhiyun 				ETH_LOOPBACK_CNIG_AH_ONLY_0123;
1767*4882a593Smuzhiyun 			break;
1768*4882a593Smuzhiyun 		case QED_LINK_LOOPBACK_CNIG_AH_ONLY_2301:
1769*4882a593Smuzhiyun 			link_params->loopback_mode =
1770*4882a593Smuzhiyun 				ETH_LOOPBACK_CNIG_AH_ONLY_2301;
1771*4882a593Smuzhiyun 			break;
1772*4882a593Smuzhiyun 		case QED_LINK_LOOPBACK_PCS_AH_ONLY:
1773*4882a593Smuzhiyun 			link_params->loopback_mode = ETH_LOOPBACK_PCS_AH_ONLY;
1774*4882a593Smuzhiyun 			break;
1775*4882a593Smuzhiyun 		case QED_LINK_LOOPBACK_REVERSE_MAC_AH_ONLY:
1776*4882a593Smuzhiyun 			link_params->loopback_mode =
1777*4882a593Smuzhiyun 				ETH_LOOPBACK_REVERSE_MAC_AH_ONLY;
1778*4882a593Smuzhiyun 			break;
1779*4882a593Smuzhiyun 		case QED_LINK_LOOPBACK_INT_PHY_FEA_AH_ONLY:
1780*4882a593Smuzhiyun 			link_params->loopback_mode =
1781*4882a593Smuzhiyun 				ETH_LOOPBACK_INT_PHY_FEA_AH_ONLY;
1782*4882a593Smuzhiyun 			break;
1783*4882a593Smuzhiyun 		default:
1784*4882a593Smuzhiyun 			link_params->loopback_mode = ETH_LOOPBACK_NONE;
1785*4882a593Smuzhiyun 			break;
1786*4882a593Smuzhiyun 		}
1787*4882a593Smuzhiyun 	}
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	if (params->override_flags & QED_LINK_OVERRIDE_EEE_CONFIG)
1790*4882a593Smuzhiyun 		memcpy(&link_params->eee, &params->eee,
1791*4882a593Smuzhiyun 		       sizeof(link_params->eee));
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	if (params->override_flags & QED_LINK_OVERRIDE_FEC_CONFIG)
1794*4882a593Smuzhiyun 		link_params->fec = params->fec;
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	rc = qed_mcp_set_link(hwfn, ptt, params->link_up);
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	qed_ptt_release(hwfn, ptt);
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	return rc;
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun 
qed_get_port_type(u32 media_type)1803*4882a593Smuzhiyun static int qed_get_port_type(u32 media_type)
1804*4882a593Smuzhiyun {
1805*4882a593Smuzhiyun 	int port_type;
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	switch (media_type) {
1808*4882a593Smuzhiyun 	case MEDIA_SFPP_10G_FIBER:
1809*4882a593Smuzhiyun 	case MEDIA_SFP_1G_FIBER:
1810*4882a593Smuzhiyun 	case MEDIA_XFP_FIBER:
1811*4882a593Smuzhiyun 	case MEDIA_MODULE_FIBER:
1812*4882a593Smuzhiyun 		port_type = PORT_FIBRE;
1813*4882a593Smuzhiyun 		break;
1814*4882a593Smuzhiyun 	case MEDIA_DA_TWINAX:
1815*4882a593Smuzhiyun 		port_type = PORT_DA;
1816*4882a593Smuzhiyun 		break;
1817*4882a593Smuzhiyun 	case MEDIA_BASE_T:
1818*4882a593Smuzhiyun 		port_type = PORT_TP;
1819*4882a593Smuzhiyun 		break;
1820*4882a593Smuzhiyun 	case MEDIA_KR:
1821*4882a593Smuzhiyun 	case MEDIA_NOT_PRESENT:
1822*4882a593Smuzhiyun 		port_type = PORT_NONE;
1823*4882a593Smuzhiyun 		break;
1824*4882a593Smuzhiyun 	case MEDIA_UNSPECIFIED:
1825*4882a593Smuzhiyun 	default:
1826*4882a593Smuzhiyun 		port_type = PORT_OTHER;
1827*4882a593Smuzhiyun 		break;
1828*4882a593Smuzhiyun 	}
1829*4882a593Smuzhiyun 	return port_type;
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun 
qed_get_link_data(struct qed_hwfn * hwfn,struct qed_mcp_link_params * params,struct qed_mcp_link_state * link,struct qed_mcp_link_capabilities * link_caps)1832*4882a593Smuzhiyun static int qed_get_link_data(struct qed_hwfn *hwfn,
1833*4882a593Smuzhiyun 			     struct qed_mcp_link_params *params,
1834*4882a593Smuzhiyun 			     struct qed_mcp_link_state *link,
1835*4882a593Smuzhiyun 			     struct qed_mcp_link_capabilities *link_caps)
1836*4882a593Smuzhiyun {
1837*4882a593Smuzhiyun 	void *p;
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	if (!IS_PF(hwfn->cdev)) {
1840*4882a593Smuzhiyun 		qed_vf_get_link_params(hwfn, params);
1841*4882a593Smuzhiyun 		qed_vf_get_link_state(hwfn, link);
1842*4882a593Smuzhiyun 		qed_vf_get_link_caps(hwfn, link_caps);
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 		return 0;
1845*4882a593Smuzhiyun 	}
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	p = qed_mcp_get_link_params(hwfn);
1848*4882a593Smuzhiyun 	if (!p)
1849*4882a593Smuzhiyun 		return -ENXIO;
1850*4882a593Smuzhiyun 	memcpy(params, p, sizeof(*params));
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	p = qed_mcp_get_link_state(hwfn);
1853*4882a593Smuzhiyun 	if (!p)
1854*4882a593Smuzhiyun 		return -ENXIO;
1855*4882a593Smuzhiyun 	memcpy(link, p, sizeof(*link));
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	p = qed_mcp_get_link_capabilities(hwfn);
1858*4882a593Smuzhiyun 	if (!p)
1859*4882a593Smuzhiyun 		return -ENXIO;
1860*4882a593Smuzhiyun 	memcpy(link_caps, p, sizeof(*link_caps));
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	return 0;
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun 
qed_fill_link_capability(struct qed_hwfn * hwfn,struct qed_ptt * ptt,u32 capability,unsigned long * if_caps)1865*4882a593Smuzhiyun static void qed_fill_link_capability(struct qed_hwfn *hwfn,
1866*4882a593Smuzhiyun 				     struct qed_ptt *ptt, u32 capability,
1867*4882a593Smuzhiyun 				     unsigned long *if_caps)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun 	u32 media_type, tcvr_state, tcvr_type;
1870*4882a593Smuzhiyun 	u32 speed_mask, board_cfg;
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	if (qed_mcp_get_media_type(hwfn, ptt, &media_type))
1873*4882a593Smuzhiyun 		media_type = MEDIA_UNSPECIFIED;
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	if (qed_mcp_get_transceiver_data(hwfn, ptt, &tcvr_state, &tcvr_type))
1876*4882a593Smuzhiyun 		tcvr_type = ETH_TRANSCEIVER_STATE_UNPLUGGED;
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	if (qed_mcp_trans_speed_mask(hwfn, ptt, &speed_mask))
1879*4882a593Smuzhiyun 		speed_mask = 0xFFFFFFFF;
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	if (qed_mcp_get_board_config(hwfn, ptt, &board_cfg))
1882*4882a593Smuzhiyun 		board_cfg = NVM_CFG1_PORT_PORT_TYPE_UNDEFINED;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	DP_VERBOSE(hwfn->cdev, NETIF_MSG_DRV,
1885*4882a593Smuzhiyun 		   "Media_type = 0x%x tcvr_state = 0x%x tcvr_type = 0x%x speed_mask = 0x%x board_cfg = 0x%x\n",
1886*4882a593Smuzhiyun 		   media_type, tcvr_state, tcvr_type, speed_mask, board_cfg);
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	switch (media_type) {
1889*4882a593Smuzhiyun 	case MEDIA_DA_TWINAX:
1890*4882a593Smuzhiyun 		phylink_set(if_caps, FIBRE);
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_20G)
1893*4882a593Smuzhiyun 			phylink_set(if_caps, 20000baseKR2_Full);
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 		/* For DAC media multiple speed capabilities are supported */
1896*4882a593Smuzhiyun 		capability |= speed_mask;
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
1899*4882a593Smuzhiyun 			phylink_set(if_caps, 1000baseKX_Full);
1900*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
1901*4882a593Smuzhiyun 			phylink_set(if_caps, 10000baseCR_Full);
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
1904*4882a593Smuzhiyun 			switch (tcvr_type) {
1905*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_40G_CR4:
1906*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_CR:
1907*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_CR:
1908*4882a593Smuzhiyun 				phylink_set(if_caps, 40000baseCR4_Full);
1909*4882a593Smuzhiyun 				break;
1910*4882a593Smuzhiyun 			default:
1911*4882a593Smuzhiyun 				break;
1912*4882a593Smuzhiyun 			}
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
1915*4882a593Smuzhiyun 			phylink_set(if_caps, 25000baseCR_Full);
1916*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
1917*4882a593Smuzhiyun 			phylink_set(if_caps, 50000baseCR2_Full);
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 		if (capability &
1920*4882a593Smuzhiyun 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
1921*4882a593Smuzhiyun 			switch (tcvr_type) {
1922*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_100G_CR4:
1923*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_CR:
1924*4882a593Smuzhiyun 				phylink_set(if_caps, 100000baseCR4_Full);
1925*4882a593Smuzhiyun 				break;
1926*4882a593Smuzhiyun 			default:
1927*4882a593Smuzhiyun 				break;
1928*4882a593Smuzhiyun 			}
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 		break;
1931*4882a593Smuzhiyun 	case MEDIA_BASE_T:
1932*4882a593Smuzhiyun 		phylink_set(if_caps, TP);
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 		if (board_cfg & NVM_CFG1_PORT_PORT_TYPE_EXT_PHY) {
1935*4882a593Smuzhiyun 			if (capability &
1936*4882a593Smuzhiyun 			    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
1937*4882a593Smuzhiyun 				phylink_set(if_caps, 1000baseT_Full);
1938*4882a593Smuzhiyun 			if (capability &
1939*4882a593Smuzhiyun 			    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
1940*4882a593Smuzhiyun 				phylink_set(if_caps, 10000baseT_Full);
1941*4882a593Smuzhiyun 		}
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 		if (board_cfg & NVM_CFG1_PORT_PORT_TYPE_MODULE) {
1944*4882a593Smuzhiyun 			phylink_set(if_caps, FIBRE);
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 			switch (tcvr_type) {
1947*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_1000BASET:
1948*4882a593Smuzhiyun 				phylink_set(if_caps, 1000baseT_Full);
1949*4882a593Smuzhiyun 				break;
1950*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_10G_BASET:
1951*4882a593Smuzhiyun 				phylink_set(if_caps, 10000baseT_Full);
1952*4882a593Smuzhiyun 				break;
1953*4882a593Smuzhiyun 			default:
1954*4882a593Smuzhiyun 				break;
1955*4882a593Smuzhiyun 			}
1956*4882a593Smuzhiyun 		}
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun 		break;
1959*4882a593Smuzhiyun 	case MEDIA_SFP_1G_FIBER:
1960*4882a593Smuzhiyun 	case MEDIA_SFPP_10G_FIBER:
1961*4882a593Smuzhiyun 	case MEDIA_XFP_FIBER:
1962*4882a593Smuzhiyun 	case MEDIA_MODULE_FIBER:
1963*4882a593Smuzhiyun 		phylink_set(if_caps, FIBRE);
1964*4882a593Smuzhiyun 		capability |= speed_mask;
1965*4882a593Smuzhiyun 
1966*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
1967*4882a593Smuzhiyun 			switch (tcvr_type) {
1968*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_1G_LX:
1969*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_1G_SX:
1970*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_1G_10G_SR:
1971*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_1G_10G_LR:
1972*4882a593Smuzhiyun 				phylink_set(if_caps, 1000baseKX_Full);
1973*4882a593Smuzhiyun 				break;
1974*4882a593Smuzhiyun 			default:
1975*4882a593Smuzhiyun 				break;
1976*4882a593Smuzhiyun 			}
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
1979*4882a593Smuzhiyun 			switch (tcvr_type) {
1980*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_10G_SR:
1981*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_SR:
1982*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_25G_SR:
1983*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_1G_10G_SR:
1984*4882a593Smuzhiyun 				phylink_set(if_caps, 10000baseSR_Full);
1985*4882a593Smuzhiyun 				break;
1986*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_10G_LR:
1987*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_LR:
1988*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_25G_LR:
1989*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_1G_10G_LR:
1990*4882a593Smuzhiyun 				phylink_set(if_caps, 10000baseLR_Full);
1991*4882a593Smuzhiyun 				break;
1992*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_10G_LRM:
1993*4882a593Smuzhiyun 				phylink_set(if_caps, 10000baseLRM_Full);
1994*4882a593Smuzhiyun 				break;
1995*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_10G_ER:
1996*4882a593Smuzhiyun 				phylink_set(if_caps, 10000baseR_FEC);
1997*4882a593Smuzhiyun 				break;
1998*4882a593Smuzhiyun 			default:
1999*4882a593Smuzhiyun 				break;
2000*4882a593Smuzhiyun 			}
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_20G)
2003*4882a593Smuzhiyun 			phylink_set(if_caps, 20000baseKR2_Full);
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
2006*4882a593Smuzhiyun 			switch (tcvr_type) {
2007*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_25G_SR:
2008*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_25G_SR:
2009*4882a593Smuzhiyun 				phylink_set(if_caps, 25000baseSR_Full);
2010*4882a593Smuzhiyun 				break;
2011*4882a593Smuzhiyun 			default:
2012*4882a593Smuzhiyun 				break;
2013*4882a593Smuzhiyun 			}
2014*4882a593Smuzhiyun 
2015*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
2016*4882a593Smuzhiyun 			switch (tcvr_type) {
2017*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_40G_LR4:
2018*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_LR:
2019*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_LR:
2020*4882a593Smuzhiyun 				phylink_set(if_caps, 40000baseLR4_Full);
2021*4882a593Smuzhiyun 				break;
2022*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_40G_SR4:
2023*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_SR:
2024*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_10G_40G_SR:
2025*4882a593Smuzhiyun 				phylink_set(if_caps, 40000baseSR4_Full);
2026*4882a593Smuzhiyun 				break;
2027*4882a593Smuzhiyun 			default:
2028*4882a593Smuzhiyun 				break;
2029*4882a593Smuzhiyun 			}
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
2032*4882a593Smuzhiyun 			phylink_set(if_caps, 50000baseKR2_Full);
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 		if (capability &
2035*4882a593Smuzhiyun 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
2036*4882a593Smuzhiyun 			switch (tcvr_type) {
2037*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_100G_SR4:
2038*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_SR:
2039*4882a593Smuzhiyun 				phylink_set(if_caps, 100000baseSR4_Full);
2040*4882a593Smuzhiyun 				break;
2041*4882a593Smuzhiyun 			case ETH_TRANSCEIVER_TYPE_MULTI_RATE_40G_100G_LR:
2042*4882a593Smuzhiyun 				phylink_set(if_caps, 100000baseLR4_ER4_Full);
2043*4882a593Smuzhiyun 				break;
2044*4882a593Smuzhiyun 			default:
2045*4882a593Smuzhiyun 				break;
2046*4882a593Smuzhiyun 			}
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun 		break;
2049*4882a593Smuzhiyun 	case MEDIA_KR:
2050*4882a593Smuzhiyun 		phylink_set(if_caps, Backplane);
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_20G)
2053*4882a593Smuzhiyun 			phylink_set(if_caps, 20000baseKR2_Full);
2054*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G)
2055*4882a593Smuzhiyun 			phylink_set(if_caps, 1000baseKX_Full);
2056*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G)
2057*4882a593Smuzhiyun 			phylink_set(if_caps, 10000baseKR_Full);
2058*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G)
2059*4882a593Smuzhiyun 			phylink_set(if_caps, 25000baseKR_Full);
2060*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G)
2061*4882a593Smuzhiyun 			phylink_set(if_caps, 40000baseKR4_Full);
2062*4882a593Smuzhiyun 		if (capability & NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G)
2063*4882a593Smuzhiyun 			phylink_set(if_caps, 50000baseKR2_Full);
2064*4882a593Smuzhiyun 		if (capability &
2065*4882a593Smuzhiyun 		    NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G)
2066*4882a593Smuzhiyun 			phylink_set(if_caps, 100000baseKR4_Full);
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 		break;
2069*4882a593Smuzhiyun 	case MEDIA_UNSPECIFIED:
2070*4882a593Smuzhiyun 	case MEDIA_NOT_PRESENT:
2071*4882a593Smuzhiyun 	default:
2072*4882a593Smuzhiyun 		DP_VERBOSE(hwfn->cdev, QED_MSG_DEBUG,
2073*4882a593Smuzhiyun 			   "Unknown media and transceiver type;\n");
2074*4882a593Smuzhiyun 		break;
2075*4882a593Smuzhiyun 	}
2076*4882a593Smuzhiyun }
2077*4882a593Smuzhiyun 
qed_lp_caps_to_speed_mask(u32 caps,u32 * speed_mask)2078*4882a593Smuzhiyun static void qed_lp_caps_to_speed_mask(u32 caps, u32 *speed_mask)
2079*4882a593Smuzhiyun {
2080*4882a593Smuzhiyun 	*speed_mask = 0;
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	if (caps &
2083*4882a593Smuzhiyun 	    (QED_LINK_PARTNER_SPEED_1G_FD | QED_LINK_PARTNER_SPEED_1G_HD))
2084*4882a593Smuzhiyun 		*speed_mask |= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G;
2085*4882a593Smuzhiyun 	if (caps & QED_LINK_PARTNER_SPEED_10G)
2086*4882a593Smuzhiyun 		*speed_mask |= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G;
2087*4882a593Smuzhiyun 	if (caps & QED_LINK_PARTNER_SPEED_20G)
2088*4882a593Smuzhiyun 		*speed_mask |= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_20G;
2089*4882a593Smuzhiyun 	if (caps & QED_LINK_PARTNER_SPEED_25G)
2090*4882a593Smuzhiyun 		*speed_mask |= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G;
2091*4882a593Smuzhiyun 	if (caps & QED_LINK_PARTNER_SPEED_40G)
2092*4882a593Smuzhiyun 		*speed_mask |= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G;
2093*4882a593Smuzhiyun 	if (caps & QED_LINK_PARTNER_SPEED_50G)
2094*4882a593Smuzhiyun 		*speed_mask |= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G;
2095*4882a593Smuzhiyun 	if (caps & QED_LINK_PARTNER_SPEED_100G)
2096*4882a593Smuzhiyun 		*speed_mask |= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G;
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun 
qed_fill_link(struct qed_hwfn * hwfn,struct qed_ptt * ptt,struct qed_link_output * if_link)2099*4882a593Smuzhiyun static void qed_fill_link(struct qed_hwfn *hwfn,
2100*4882a593Smuzhiyun 			  struct qed_ptt *ptt,
2101*4882a593Smuzhiyun 			  struct qed_link_output *if_link)
2102*4882a593Smuzhiyun {
2103*4882a593Smuzhiyun 	struct qed_mcp_link_capabilities link_caps;
2104*4882a593Smuzhiyun 	struct qed_mcp_link_params params;
2105*4882a593Smuzhiyun 	struct qed_mcp_link_state link;
2106*4882a593Smuzhiyun 	u32 media_type, speed_mask;
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 	memset(if_link, 0, sizeof(*if_link));
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 	/* Prepare source inputs */
2111*4882a593Smuzhiyun 	if (qed_get_link_data(hwfn, &params, &link, &link_caps)) {
2112*4882a593Smuzhiyun 		dev_warn(&hwfn->cdev->pdev->dev, "no link data available\n");
2113*4882a593Smuzhiyun 		return;
2114*4882a593Smuzhiyun 	}
2115*4882a593Smuzhiyun 
2116*4882a593Smuzhiyun 	/* Set the link parameters to pass to protocol driver */
2117*4882a593Smuzhiyun 	if (link.link_up)
2118*4882a593Smuzhiyun 		if_link->link_up = true;
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 	if (IS_PF(hwfn->cdev) && qed_mcp_is_ext_speed_supported(hwfn)) {
2121*4882a593Smuzhiyun 		if (link_caps.default_ext_autoneg)
2122*4882a593Smuzhiyun 			phylink_set(if_link->supported_caps, Autoneg);
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 		linkmode_copy(if_link->advertised_caps, if_link->supported_caps);
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun 		if (params.ext_speed.autoneg)
2127*4882a593Smuzhiyun 			phylink_set(if_link->advertised_caps, Autoneg);
2128*4882a593Smuzhiyun 		else
2129*4882a593Smuzhiyun 			phylink_clear(if_link->advertised_caps, Autoneg);
2130*4882a593Smuzhiyun 
2131*4882a593Smuzhiyun 		qed_fill_link_capability(hwfn, ptt,
2132*4882a593Smuzhiyun 					 params.ext_speed.advertised_speeds,
2133*4882a593Smuzhiyun 					 if_link->advertised_caps);
2134*4882a593Smuzhiyun 	} else {
2135*4882a593Smuzhiyun 		if (link_caps.default_speed_autoneg)
2136*4882a593Smuzhiyun 			phylink_set(if_link->supported_caps, Autoneg);
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 		linkmode_copy(if_link->advertised_caps, if_link->supported_caps);
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun 		if (params.speed.autoneg)
2141*4882a593Smuzhiyun 			phylink_set(if_link->advertised_caps, Autoneg);
2142*4882a593Smuzhiyun 		else
2143*4882a593Smuzhiyun 			phylink_clear(if_link->advertised_caps, Autoneg);
2144*4882a593Smuzhiyun 	}
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	if (params.pause.autoneg ||
2147*4882a593Smuzhiyun 	    (params.pause.forced_rx && params.pause.forced_tx))
2148*4882a593Smuzhiyun 		phylink_set(if_link->supported_caps, Asym_Pause);
2149*4882a593Smuzhiyun 	if (params.pause.autoneg || params.pause.forced_rx ||
2150*4882a593Smuzhiyun 	    params.pause.forced_tx)
2151*4882a593Smuzhiyun 		phylink_set(if_link->supported_caps, Pause);
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	if_link->sup_fec = link_caps.fec_default;
2154*4882a593Smuzhiyun 	if_link->active_fec = params.fec;
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	/* Fill link advertised capability */
2157*4882a593Smuzhiyun 	qed_fill_link_capability(hwfn, ptt, params.speed.advertised_speeds,
2158*4882a593Smuzhiyun 				 if_link->advertised_caps);
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	/* Fill link supported capability */
2161*4882a593Smuzhiyun 	qed_fill_link_capability(hwfn, ptt, link_caps.speed_capabilities,
2162*4882a593Smuzhiyun 				 if_link->supported_caps);
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun 	/* Fill partner advertised capability */
2165*4882a593Smuzhiyun 	qed_lp_caps_to_speed_mask(link.partner_adv_speed, &speed_mask);
2166*4882a593Smuzhiyun 	qed_fill_link_capability(hwfn, ptt, speed_mask, if_link->lp_caps);
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun 	if (link.link_up)
2169*4882a593Smuzhiyun 		if_link->speed = link.speed;
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 	/* TODO - fill duplex properly */
2172*4882a593Smuzhiyun 	if_link->duplex = DUPLEX_FULL;
2173*4882a593Smuzhiyun 	qed_mcp_get_media_type(hwfn, ptt, &media_type);
2174*4882a593Smuzhiyun 	if_link->port = qed_get_port_type(media_type);
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 	if_link->autoneg = params.speed.autoneg;
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 	if (params.pause.autoneg)
2179*4882a593Smuzhiyun 		if_link->pause_config |= QED_LINK_PAUSE_AUTONEG_ENABLE;
2180*4882a593Smuzhiyun 	if (params.pause.forced_rx)
2181*4882a593Smuzhiyun 		if_link->pause_config |= QED_LINK_PAUSE_RX_ENABLE;
2182*4882a593Smuzhiyun 	if (params.pause.forced_tx)
2183*4882a593Smuzhiyun 		if_link->pause_config |= QED_LINK_PAUSE_TX_ENABLE;
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	if (link.an_complete)
2186*4882a593Smuzhiyun 		phylink_set(if_link->lp_caps, Autoneg);
2187*4882a593Smuzhiyun 	if (link.partner_adv_pause)
2188*4882a593Smuzhiyun 		phylink_set(if_link->lp_caps, Pause);
2189*4882a593Smuzhiyun 	if (link.partner_adv_pause == QED_LINK_PARTNER_ASYMMETRIC_PAUSE ||
2190*4882a593Smuzhiyun 	    link.partner_adv_pause == QED_LINK_PARTNER_BOTH_PAUSE)
2191*4882a593Smuzhiyun 		phylink_set(if_link->lp_caps, Asym_Pause);
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	if (link_caps.default_eee == QED_MCP_EEE_UNSUPPORTED) {
2194*4882a593Smuzhiyun 		if_link->eee_supported = false;
2195*4882a593Smuzhiyun 	} else {
2196*4882a593Smuzhiyun 		if_link->eee_supported = true;
2197*4882a593Smuzhiyun 		if_link->eee_active = link.eee_active;
2198*4882a593Smuzhiyun 		if_link->sup_caps = link_caps.eee_speed_caps;
2199*4882a593Smuzhiyun 		/* MFW clears adv_caps on eee disable; use configured value */
2200*4882a593Smuzhiyun 		if_link->eee.adv_caps = link.eee_adv_caps ? link.eee_adv_caps :
2201*4882a593Smuzhiyun 					params.eee.adv_caps;
2202*4882a593Smuzhiyun 		if_link->eee.lp_adv_caps = link.eee_lp_adv_caps;
2203*4882a593Smuzhiyun 		if_link->eee.enable = params.eee.enable;
2204*4882a593Smuzhiyun 		if_link->eee.tx_lpi_enable = params.eee.tx_lpi_enable;
2205*4882a593Smuzhiyun 		if_link->eee.tx_lpi_timer = params.eee.tx_lpi_timer;
2206*4882a593Smuzhiyun 	}
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun 
qed_get_current_link(struct qed_dev * cdev,struct qed_link_output * if_link)2209*4882a593Smuzhiyun static void qed_get_current_link(struct qed_dev *cdev,
2210*4882a593Smuzhiyun 				 struct qed_link_output *if_link)
2211*4882a593Smuzhiyun {
2212*4882a593Smuzhiyun 	struct qed_hwfn *hwfn;
2213*4882a593Smuzhiyun 	struct qed_ptt *ptt;
2214*4882a593Smuzhiyun 	int i;
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 	hwfn = &cdev->hwfns[0];
2217*4882a593Smuzhiyun 	if (IS_PF(cdev)) {
2218*4882a593Smuzhiyun 		ptt = qed_ptt_acquire(hwfn);
2219*4882a593Smuzhiyun 		if (ptt) {
2220*4882a593Smuzhiyun 			qed_fill_link(hwfn, ptt, if_link);
2221*4882a593Smuzhiyun 			qed_ptt_release(hwfn, ptt);
2222*4882a593Smuzhiyun 		} else {
2223*4882a593Smuzhiyun 			DP_NOTICE(hwfn, "Failed to fill link; No PTT\n");
2224*4882a593Smuzhiyun 		}
2225*4882a593Smuzhiyun 	} else {
2226*4882a593Smuzhiyun 		qed_fill_link(hwfn, NULL, if_link);
2227*4882a593Smuzhiyun 	}
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 	for_each_hwfn(cdev, i)
2230*4882a593Smuzhiyun 		qed_inform_vf_link_state(&cdev->hwfns[i]);
2231*4882a593Smuzhiyun }
2232*4882a593Smuzhiyun 
qed_link_update(struct qed_hwfn * hwfn,struct qed_ptt * ptt)2233*4882a593Smuzhiyun void qed_link_update(struct qed_hwfn *hwfn, struct qed_ptt *ptt)
2234*4882a593Smuzhiyun {
2235*4882a593Smuzhiyun 	void *cookie = hwfn->cdev->ops_cookie;
2236*4882a593Smuzhiyun 	struct qed_common_cb_ops *op = hwfn->cdev->protocol_ops.common;
2237*4882a593Smuzhiyun 	struct qed_link_output if_link;
2238*4882a593Smuzhiyun 
2239*4882a593Smuzhiyun 	qed_fill_link(hwfn, ptt, &if_link);
2240*4882a593Smuzhiyun 	qed_inform_vf_link_state(hwfn);
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	if (IS_LEAD_HWFN(hwfn) && cookie)
2243*4882a593Smuzhiyun 		op->link_update(cookie, &if_link);
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun 
qed_bw_update(struct qed_hwfn * hwfn,struct qed_ptt * ptt)2246*4882a593Smuzhiyun void qed_bw_update(struct qed_hwfn *hwfn, struct qed_ptt *ptt)
2247*4882a593Smuzhiyun {
2248*4882a593Smuzhiyun 	void *cookie = hwfn->cdev->ops_cookie;
2249*4882a593Smuzhiyun 	struct qed_common_cb_ops *op = hwfn->cdev->protocol_ops.common;
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 	if (IS_LEAD_HWFN(hwfn) && cookie && op && op->bw_update)
2252*4882a593Smuzhiyun 		op->bw_update(cookie);
2253*4882a593Smuzhiyun }
2254*4882a593Smuzhiyun 
qed_drain(struct qed_dev * cdev)2255*4882a593Smuzhiyun static int qed_drain(struct qed_dev *cdev)
2256*4882a593Smuzhiyun {
2257*4882a593Smuzhiyun 	struct qed_hwfn *hwfn;
2258*4882a593Smuzhiyun 	struct qed_ptt *ptt;
2259*4882a593Smuzhiyun 	int i, rc;
2260*4882a593Smuzhiyun 
2261*4882a593Smuzhiyun 	if (IS_VF(cdev))
2262*4882a593Smuzhiyun 		return 0;
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	for_each_hwfn(cdev, i) {
2265*4882a593Smuzhiyun 		hwfn = &cdev->hwfns[i];
2266*4882a593Smuzhiyun 		ptt = qed_ptt_acquire(hwfn);
2267*4882a593Smuzhiyun 		if (!ptt) {
2268*4882a593Smuzhiyun 			DP_NOTICE(hwfn, "Failed to drain NIG; No PTT\n");
2269*4882a593Smuzhiyun 			return -EBUSY;
2270*4882a593Smuzhiyun 		}
2271*4882a593Smuzhiyun 		rc = qed_mcp_drain(hwfn, ptt);
2272*4882a593Smuzhiyun 		qed_ptt_release(hwfn, ptt);
2273*4882a593Smuzhiyun 		if (rc)
2274*4882a593Smuzhiyun 			return rc;
2275*4882a593Smuzhiyun 	}
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	return 0;
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun 
qed_nvm_flash_image_access_crc(struct qed_dev * cdev,struct qed_nvm_image_att * nvm_image,u32 * crc)2280*4882a593Smuzhiyun static u32 qed_nvm_flash_image_access_crc(struct qed_dev *cdev,
2281*4882a593Smuzhiyun 					  struct qed_nvm_image_att *nvm_image,
2282*4882a593Smuzhiyun 					  u32 *crc)
2283*4882a593Smuzhiyun {
2284*4882a593Smuzhiyun 	u8 *buf = NULL;
2285*4882a593Smuzhiyun 	int rc;
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun 	/* Allocate a buffer for holding the nvram image */
2288*4882a593Smuzhiyun 	buf = kzalloc(nvm_image->length, GFP_KERNEL);
2289*4882a593Smuzhiyun 	if (!buf)
2290*4882a593Smuzhiyun 		return -ENOMEM;
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 	/* Read image into buffer */
2293*4882a593Smuzhiyun 	rc = qed_mcp_nvm_read(cdev, nvm_image->start_addr,
2294*4882a593Smuzhiyun 			      buf, nvm_image->length);
2295*4882a593Smuzhiyun 	if (rc) {
2296*4882a593Smuzhiyun 		DP_ERR(cdev, "Failed reading image from nvm\n");
2297*4882a593Smuzhiyun 		goto out;
2298*4882a593Smuzhiyun 	}
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 	/* Convert the buffer into big-endian format (excluding the
2301*4882a593Smuzhiyun 	 * closing 4 bytes of CRC).
2302*4882a593Smuzhiyun 	 */
2303*4882a593Smuzhiyun 	cpu_to_be32_array((__force __be32 *)buf, (const u32 *)buf,
2304*4882a593Smuzhiyun 			  DIV_ROUND_UP(nvm_image->length - 4, 4));
2305*4882a593Smuzhiyun 
2306*4882a593Smuzhiyun 	/* Calc CRC for the "actual" image buffer, i.e. not including
2307*4882a593Smuzhiyun 	 * the last 4 CRC bytes.
2308*4882a593Smuzhiyun 	 */
2309*4882a593Smuzhiyun 	*crc = ~crc32(~0U, buf, nvm_image->length - 4);
2310*4882a593Smuzhiyun 	*crc = (__force u32)cpu_to_be32p(crc);
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun out:
2313*4882a593Smuzhiyun 	kfree(buf);
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 	return rc;
2316*4882a593Smuzhiyun }
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun /* Binary file format -
2319*4882a593Smuzhiyun  *     /----------------------------------------------------------------------\
2320*4882a593Smuzhiyun  * 0B  |                       0x4 [command index]                            |
2321*4882a593Smuzhiyun  * 4B  | image_type     | Options        |  Number of register settings       |
2322*4882a593Smuzhiyun  * 8B  |                       Value                                          |
2323*4882a593Smuzhiyun  * 12B |                       Mask                                           |
2324*4882a593Smuzhiyun  * 16B |                       Offset                                         |
2325*4882a593Smuzhiyun  *     \----------------------------------------------------------------------/
2326*4882a593Smuzhiyun  * There can be several Value-Mask-Offset sets as specified by 'Number of...'.
2327*4882a593Smuzhiyun  * Options - 0'b - Calculate & Update CRC for image
2328*4882a593Smuzhiyun  */
qed_nvm_flash_image_access(struct qed_dev * cdev,const u8 ** data,bool * check_resp)2329*4882a593Smuzhiyun static int qed_nvm_flash_image_access(struct qed_dev *cdev, const u8 **data,
2330*4882a593Smuzhiyun 				      bool *check_resp)
2331*4882a593Smuzhiyun {
2332*4882a593Smuzhiyun 	struct qed_nvm_image_att nvm_image;
2333*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn;
2334*4882a593Smuzhiyun 	bool is_crc = false;
2335*4882a593Smuzhiyun 	u32 image_type;
2336*4882a593Smuzhiyun 	int rc = 0, i;
2337*4882a593Smuzhiyun 	u16 len;
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	*data += 4;
2340*4882a593Smuzhiyun 	image_type = **data;
2341*4882a593Smuzhiyun 	p_hwfn = QED_LEADING_HWFN(cdev);
2342*4882a593Smuzhiyun 	for (i = 0; i < p_hwfn->nvm_info.num_images; i++)
2343*4882a593Smuzhiyun 		if (image_type == p_hwfn->nvm_info.image_att[i].image_type)
2344*4882a593Smuzhiyun 			break;
2345*4882a593Smuzhiyun 	if (i == p_hwfn->nvm_info.num_images) {
2346*4882a593Smuzhiyun 		DP_ERR(cdev, "Failed to find nvram image of type %08x\n",
2347*4882a593Smuzhiyun 		       image_type);
2348*4882a593Smuzhiyun 		return -ENOENT;
2349*4882a593Smuzhiyun 	}
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun 	nvm_image.start_addr = p_hwfn->nvm_info.image_att[i].nvm_start_addr;
2352*4882a593Smuzhiyun 	nvm_image.length = p_hwfn->nvm_info.image_att[i].len;
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 	DP_VERBOSE(cdev, NETIF_MSG_DRV,
2355*4882a593Smuzhiyun 		   "Read image %02x; type = %08x; NVM [%08x,...,%08x]\n",
2356*4882a593Smuzhiyun 		   **data, image_type, nvm_image.start_addr,
2357*4882a593Smuzhiyun 		   nvm_image.start_addr + nvm_image.length - 1);
2358*4882a593Smuzhiyun 	(*data)++;
2359*4882a593Smuzhiyun 	is_crc = !!(**data & BIT(0));
2360*4882a593Smuzhiyun 	(*data)++;
2361*4882a593Smuzhiyun 	len = *((u16 *)*data);
2362*4882a593Smuzhiyun 	*data += 2;
2363*4882a593Smuzhiyun 	if (is_crc) {
2364*4882a593Smuzhiyun 		u32 crc = 0;
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun 		rc = qed_nvm_flash_image_access_crc(cdev, &nvm_image, &crc);
2367*4882a593Smuzhiyun 		if (rc) {
2368*4882a593Smuzhiyun 			DP_ERR(cdev, "Failed calculating CRC, rc = %d\n", rc);
2369*4882a593Smuzhiyun 			goto exit;
2370*4882a593Smuzhiyun 		}
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 		rc = qed_mcp_nvm_write(cdev, QED_NVM_WRITE_NVRAM,
2373*4882a593Smuzhiyun 				       (nvm_image.start_addr +
2374*4882a593Smuzhiyun 					nvm_image.length - 4), (u8 *)&crc, 4);
2375*4882a593Smuzhiyun 		if (rc)
2376*4882a593Smuzhiyun 			DP_ERR(cdev, "Failed writing to %08x, rc = %d\n",
2377*4882a593Smuzhiyun 			       nvm_image.start_addr + nvm_image.length - 4, rc);
2378*4882a593Smuzhiyun 		goto exit;
2379*4882a593Smuzhiyun 	}
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	/* Iterate over the values for setting */
2382*4882a593Smuzhiyun 	while (len) {
2383*4882a593Smuzhiyun 		u32 offset, mask, value, cur_value;
2384*4882a593Smuzhiyun 		u8 buf[4];
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 		value = *((u32 *)*data);
2387*4882a593Smuzhiyun 		*data += 4;
2388*4882a593Smuzhiyun 		mask = *((u32 *)*data);
2389*4882a593Smuzhiyun 		*data += 4;
2390*4882a593Smuzhiyun 		offset = *((u32 *)*data);
2391*4882a593Smuzhiyun 		*data += 4;
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun 		rc = qed_mcp_nvm_read(cdev, nvm_image.start_addr + offset, buf,
2394*4882a593Smuzhiyun 				      4);
2395*4882a593Smuzhiyun 		if (rc) {
2396*4882a593Smuzhiyun 			DP_ERR(cdev, "Failed reading from %08x\n",
2397*4882a593Smuzhiyun 			       nvm_image.start_addr + offset);
2398*4882a593Smuzhiyun 			goto exit;
2399*4882a593Smuzhiyun 		}
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 		cur_value = le32_to_cpu(*((__le32 *)buf));
2402*4882a593Smuzhiyun 		DP_VERBOSE(cdev, NETIF_MSG_DRV,
2403*4882a593Smuzhiyun 			   "NVM %08x: %08x -> %08x [Value %08x Mask %08x]\n",
2404*4882a593Smuzhiyun 			   nvm_image.start_addr + offset, cur_value,
2405*4882a593Smuzhiyun 			   (cur_value & ~mask) | (value & mask), value, mask);
2406*4882a593Smuzhiyun 		value = (value & mask) | (cur_value & ~mask);
2407*4882a593Smuzhiyun 		rc = qed_mcp_nvm_write(cdev, QED_NVM_WRITE_NVRAM,
2408*4882a593Smuzhiyun 				       nvm_image.start_addr + offset,
2409*4882a593Smuzhiyun 				       (u8 *)&value, 4);
2410*4882a593Smuzhiyun 		if (rc) {
2411*4882a593Smuzhiyun 			DP_ERR(cdev, "Failed writing to %08x\n",
2412*4882a593Smuzhiyun 			       nvm_image.start_addr + offset);
2413*4882a593Smuzhiyun 			goto exit;
2414*4882a593Smuzhiyun 		}
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun 		len--;
2417*4882a593Smuzhiyun 	}
2418*4882a593Smuzhiyun exit:
2419*4882a593Smuzhiyun 	return rc;
2420*4882a593Smuzhiyun }
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun /* Binary file format -
2423*4882a593Smuzhiyun  *     /----------------------------------------------------------------------\
2424*4882a593Smuzhiyun  * 0B  |                       0x3 [command index]                            |
2425*4882a593Smuzhiyun  * 4B  | b'0: check_response?   | b'1-31  reserved                            |
2426*4882a593Smuzhiyun  * 8B  | File-type |                   reserved                               |
2427*4882a593Smuzhiyun  * 12B |                    Image length in bytes                             |
2428*4882a593Smuzhiyun  *     \----------------------------------------------------------------------/
2429*4882a593Smuzhiyun  *     Start a new file of the provided type
2430*4882a593Smuzhiyun  */
qed_nvm_flash_image_file_start(struct qed_dev * cdev,const u8 ** data,bool * check_resp)2431*4882a593Smuzhiyun static int qed_nvm_flash_image_file_start(struct qed_dev *cdev,
2432*4882a593Smuzhiyun 					  const u8 **data, bool *check_resp)
2433*4882a593Smuzhiyun {
2434*4882a593Smuzhiyun 	u32 file_type, file_size = 0;
2435*4882a593Smuzhiyun 	int rc;
2436*4882a593Smuzhiyun 
2437*4882a593Smuzhiyun 	*data += 4;
2438*4882a593Smuzhiyun 	*check_resp = !!(**data & BIT(0));
2439*4882a593Smuzhiyun 	*data += 4;
2440*4882a593Smuzhiyun 	file_type = **data;
2441*4882a593Smuzhiyun 
2442*4882a593Smuzhiyun 	DP_VERBOSE(cdev, NETIF_MSG_DRV,
2443*4882a593Smuzhiyun 		   "About to start a new file of type %02x\n", file_type);
2444*4882a593Smuzhiyun 	if (file_type == DRV_MB_PARAM_NVM_PUT_FILE_BEGIN_MBI) {
2445*4882a593Smuzhiyun 		*data += 4;
2446*4882a593Smuzhiyun 		file_size = *((u32 *)(*data));
2447*4882a593Smuzhiyun 	}
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 	rc = qed_mcp_nvm_write(cdev, QED_PUT_FILE_BEGIN, file_type,
2450*4882a593Smuzhiyun 			       (u8 *)(&file_size), 4);
2451*4882a593Smuzhiyun 	*data += 4;
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun 	return rc;
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun /* Binary file format -
2457*4882a593Smuzhiyun  *     /----------------------------------------------------------------------\
2458*4882a593Smuzhiyun  * 0B  |                       0x2 [command index]                            |
2459*4882a593Smuzhiyun  * 4B  |                       Length in bytes                                |
2460*4882a593Smuzhiyun  * 8B  | b'0: check_response?   | b'1-31  reserved                            |
2461*4882a593Smuzhiyun  * 12B |                       Offset in bytes                                |
2462*4882a593Smuzhiyun  * 16B |                       Data ...                                       |
2463*4882a593Smuzhiyun  *     \----------------------------------------------------------------------/
2464*4882a593Smuzhiyun  *     Write data as part of a file that was previously started. Data should be
2465*4882a593Smuzhiyun  *     of length equal to that provided in the message
2466*4882a593Smuzhiyun  */
qed_nvm_flash_image_file_data(struct qed_dev * cdev,const u8 ** data,bool * check_resp)2467*4882a593Smuzhiyun static int qed_nvm_flash_image_file_data(struct qed_dev *cdev,
2468*4882a593Smuzhiyun 					 const u8 **data, bool *check_resp)
2469*4882a593Smuzhiyun {
2470*4882a593Smuzhiyun 	u32 offset, len;
2471*4882a593Smuzhiyun 	int rc;
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 	*data += 4;
2474*4882a593Smuzhiyun 	len = *((u32 *)(*data));
2475*4882a593Smuzhiyun 	*data += 4;
2476*4882a593Smuzhiyun 	*check_resp = !!(**data & BIT(0));
2477*4882a593Smuzhiyun 	*data += 4;
2478*4882a593Smuzhiyun 	offset = *((u32 *)(*data));
2479*4882a593Smuzhiyun 	*data += 4;
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun 	DP_VERBOSE(cdev, NETIF_MSG_DRV,
2482*4882a593Smuzhiyun 		   "About to write File-data: %08x bytes to offset %08x\n",
2483*4882a593Smuzhiyun 		   len, offset);
2484*4882a593Smuzhiyun 
2485*4882a593Smuzhiyun 	rc = qed_mcp_nvm_write(cdev, QED_PUT_FILE_DATA, offset,
2486*4882a593Smuzhiyun 			       (char *)(*data), len);
2487*4882a593Smuzhiyun 	*data += len;
2488*4882a593Smuzhiyun 
2489*4882a593Smuzhiyun 	return rc;
2490*4882a593Smuzhiyun }
2491*4882a593Smuzhiyun 
2492*4882a593Smuzhiyun /* Binary file format [General header] -
2493*4882a593Smuzhiyun  *     /----------------------------------------------------------------------\
2494*4882a593Smuzhiyun  * 0B  |                       QED_NVM_SIGNATURE                              |
2495*4882a593Smuzhiyun  * 4B  |                       Length in bytes                                |
2496*4882a593Smuzhiyun  * 8B  | Highest command in this batchfile |          Reserved                |
2497*4882a593Smuzhiyun  *     \----------------------------------------------------------------------/
2498*4882a593Smuzhiyun  */
qed_nvm_flash_image_validate(struct qed_dev * cdev,const struct firmware * image,const u8 ** data)2499*4882a593Smuzhiyun static int qed_nvm_flash_image_validate(struct qed_dev *cdev,
2500*4882a593Smuzhiyun 					const struct firmware *image,
2501*4882a593Smuzhiyun 					const u8 **data)
2502*4882a593Smuzhiyun {
2503*4882a593Smuzhiyun 	u32 signature, len;
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun 	/* Check minimum size */
2506*4882a593Smuzhiyun 	if (image->size < 12) {
2507*4882a593Smuzhiyun 		DP_ERR(cdev, "Image is too short [%08x]\n", (u32)image->size);
2508*4882a593Smuzhiyun 		return -EINVAL;
2509*4882a593Smuzhiyun 	}
2510*4882a593Smuzhiyun 
2511*4882a593Smuzhiyun 	/* Check signature */
2512*4882a593Smuzhiyun 	signature = *((u32 *)(*data));
2513*4882a593Smuzhiyun 	if (signature != QED_NVM_SIGNATURE) {
2514*4882a593Smuzhiyun 		DP_ERR(cdev, "Wrong signature '%08x'\n", signature);
2515*4882a593Smuzhiyun 		return -EINVAL;
2516*4882a593Smuzhiyun 	}
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun 	*data += 4;
2519*4882a593Smuzhiyun 	/* Validate internal size equals the image-size */
2520*4882a593Smuzhiyun 	len = *((u32 *)(*data));
2521*4882a593Smuzhiyun 	if (len != image->size) {
2522*4882a593Smuzhiyun 		DP_ERR(cdev, "Size mismatch: internal = %08x image = %08x\n",
2523*4882a593Smuzhiyun 		       len, (u32)image->size);
2524*4882a593Smuzhiyun 		return -EINVAL;
2525*4882a593Smuzhiyun 	}
2526*4882a593Smuzhiyun 
2527*4882a593Smuzhiyun 	*data += 4;
2528*4882a593Smuzhiyun 	/* Make sure driver familiar with all commands necessary for this */
2529*4882a593Smuzhiyun 	if (*((u16 *)(*data)) >= QED_NVM_FLASH_CMD_NVM_MAX) {
2530*4882a593Smuzhiyun 		DP_ERR(cdev, "File contains unsupported commands [Need %04x]\n",
2531*4882a593Smuzhiyun 		       *((u16 *)(*data)));
2532*4882a593Smuzhiyun 		return -EINVAL;
2533*4882a593Smuzhiyun 	}
2534*4882a593Smuzhiyun 
2535*4882a593Smuzhiyun 	*data += 4;
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 	return 0;
2538*4882a593Smuzhiyun }
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun /* Binary file format -
2541*4882a593Smuzhiyun  *     /----------------------------------------------------------------------\
2542*4882a593Smuzhiyun  * 0B  |                       0x5 [command index]                            |
2543*4882a593Smuzhiyun  * 4B  | Number of config attributes     |          Reserved                  |
2544*4882a593Smuzhiyun  * 4B  | Config ID                       | Entity ID      | Length            |
2545*4882a593Smuzhiyun  * 4B  | Value                                                                |
2546*4882a593Smuzhiyun  *     |                                                                      |
2547*4882a593Smuzhiyun  *     \----------------------------------------------------------------------/
2548*4882a593Smuzhiyun  * There can be several cfg_id-entity_id-Length-Value sets as specified by
2549*4882a593Smuzhiyun  * 'Number of config attributes'.
2550*4882a593Smuzhiyun  *
2551*4882a593Smuzhiyun  * The API parses config attributes from the user provided buffer and flashes
2552*4882a593Smuzhiyun  * them to the respective NVM path using Management FW inerface.
2553*4882a593Smuzhiyun  */
qed_nvm_flash_cfg_write(struct qed_dev * cdev,const u8 ** data)2554*4882a593Smuzhiyun static int qed_nvm_flash_cfg_write(struct qed_dev *cdev, const u8 **data)
2555*4882a593Smuzhiyun {
2556*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
2557*4882a593Smuzhiyun 	u8 entity_id, len, buf[32];
2558*4882a593Smuzhiyun 	bool need_nvm_init = true;
2559*4882a593Smuzhiyun 	struct qed_ptt *ptt;
2560*4882a593Smuzhiyun 	u16 cfg_id, count;
2561*4882a593Smuzhiyun 	int rc = 0, i;
2562*4882a593Smuzhiyun 	u32 flags;
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	ptt = qed_ptt_acquire(hwfn);
2565*4882a593Smuzhiyun 	if (!ptt)
2566*4882a593Smuzhiyun 		return -EAGAIN;
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun 	/* NVM CFG ID attribute header */
2569*4882a593Smuzhiyun 	*data += 4;
2570*4882a593Smuzhiyun 	count = *((u16 *)*data);
2571*4882a593Smuzhiyun 	*data += 4;
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun 	DP_VERBOSE(cdev, NETIF_MSG_DRV,
2574*4882a593Smuzhiyun 		   "Read config ids: num_attrs = %0d\n", count);
2575*4882a593Smuzhiyun 	/* NVM CFG ID attributes. Start loop index from 1 to avoid additional
2576*4882a593Smuzhiyun 	 * arithmetic operations in the implementation.
2577*4882a593Smuzhiyun 	 */
2578*4882a593Smuzhiyun 	for (i = 1; i <= count; i++) {
2579*4882a593Smuzhiyun 		cfg_id = *((u16 *)*data);
2580*4882a593Smuzhiyun 		*data += 2;
2581*4882a593Smuzhiyun 		entity_id = **data;
2582*4882a593Smuzhiyun 		(*data)++;
2583*4882a593Smuzhiyun 		len = **data;
2584*4882a593Smuzhiyun 		(*data)++;
2585*4882a593Smuzhiyun 		memcpy(buf, *data, len);
2586*4882a593Smuzhiyun 		*data += len;
2587*4882a593Smuzhiyun 
2588*4882a593Smuzhiyun 		flags = 0;
2589*4882a593Smuzhiyun 		if (need_nvm_init) {
2590*4882a593Smuzhiyun 			flags |= QED_NVM_CFG_OPTION_INIT;
2591*4882a593Smuzhiyun 			need_nvm_init = false;
2592*4882a593Smuzhiyun 		}
2593*4882a593Smuzhiyun 
2594*4882a593Smuzhiyun 		/* Commit to flash and free the resources */
2595*4882a593Smuzhiyun 		if (!(i % QED_NVM_CFG_MAX_ATTRS) || i == count) {
2596*4882a593Smuzhiyun 			flags |= QED_NVM_CFG_OPTION_COMMIT |
2597*4882a593Smuzhiyun 				 QED_NVM_CFG_OPTION_FREE;
2598*4882a593Smuzhiyun 			need_nvm_init = true;
2599*4882a593Smuzhiyun 		}
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun 		if (entity_id)
2602*4882a593Smuzhiyun 			flags |= QED_NVM_CFG_OPTION_ENTITY_SEL;
2603*4882a593Smuzhiyun 
2604*4882a593Smuzhiyun 		DP_VERBOSE(cdev, NETIF_MSG_DRV,
2605*4882a593Smuzhiyun 			   "cfg_id = %d entity = %d len = %d\n", cfg_id,
2606*4882a593Smuzhiyun 			   entity_id, len);
2607*4882a593Smuzhiyun 		rc = qed_mcp_nvm_set_cfg(hwfn, ptt, cfg_id, entity_id, flags,
2608*4882a593Smuzhiyun 					 buf, len);
2609*4882a593Smuzhiyun 		if (rc) {
2610*4882a593Smuzhiyun 			DP_ERR(cdev, "Error %d configuring %d\n", rc, cfg_id);
2611*4882a593Smuzhiyun 			break;
2612*4882a593Smuzhiyun 		}
2613*4882a593Smuzhiyun 	}
2614*4882a593Smuzhiyun 
2615*4882a593Smuzhiyun 	qed_ptt_release(hwfn, ptt);
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 	return rc;
2618*4882a593Smuzhiyun }
2619*4882a593Smuzhiyun 
2620*4882a593Smuzhiyun #define QED_MAX_NVM_BUF_LEN	32
qed_nvm_flash_cfg_len(struct qed_dev * cdev,u32 cmd)2621*4882a593Smuzhiyun static int qed_nvm_flash_cfg_len(struct qed_dev *cdev, u32 cmd)
2622*4882a593Smuzhiyun {
2623*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
2624*4882a593Smuzhiyun 	u8 buf[QED_MAX_NVM_BUF_LEN];
2625*4882a593Smuzhiyun 	struct qed_ptt *ptt;
2626*4882a593Smuzhiyun 	u32 len;
2627*4882a593Smuzhiyun 	int rc;
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun 	ptt = qed_ptt_acquire(hwfn);
2630*4882a593Smuzhiyun 	if (!ptt)
2631*4882a593Smuzhiyun 		return QED_MAX_NVM_BUF_LEN;
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun 	rc = qed_mcp_nvm_get_cfg(hwfn, ptt, cmd, 0, QED_NVM_CFG_GET_FLAGS, buf,
2634*4882a593Smuzhiyun 				 &len);
2635*4882a593Smuzhiyun 	if (rc || !len) {
2636*4882a593Smuzhiyun 		DP_ERR(cdev, "Error %d reading %d\n", rc, cmd);
2637*4882a593Smuzhiyun 		len = QED_MAX_NVM_BUF_LEN;
2638*4882a593Smuzhiyun 	}
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun 	qed_ptt_release(hwfn, ptt);
2641*4882a593Smuzhiyun 
2642*4882a593Smuzhiyun 	return len;
2643*4882a593Smuzhiyun }
2644*4882a593Smuzhiyun 
qed_nvm_flash_cfg_read(struct qed_dev * cdev,u8 ** data,u32 cmd,u32 entity_id)2645*4882a593Smuzhiyun static int qed_nvm_flash_cfg_read(struct qed_dev *cdev, u8 **data,
2646*4882a593Smuzhiyun 				  u32 cmd, u32 entity_id)
2647*4882a593Smuzhiyun {
2648*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
2649*4882a593Smuzhiyun 	struct qed_ptt *ptt;
2650*4882a593Smuzhiyun 	u32 flags, len;
2651*4882a593Smuzhiyun 	int rc = 0;
2652*4882a593Smuzhiyun 
2653*4882a593Smuzhiyun 	ptt = qed_ptt_acquire(hwfn);
2654*4882a593Smuzhiyun 	if (!ptt)
2655*4882a593Smuzhiyun 		return -EAGAIN;
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun 	DP_VERBOSE(cdev, NETIF_MSG_DRV,
2658*4882a593Smuzhiyun 		   "Read config cmd = %d entity id %d\n", cmd, entity_id);
2659*4882a593Smuzhiyun 	flags = entity_id ? QED_NVM_CFG_GET_PF_FLAGS : QED_NVM_CFG_GET_FLAGS;
2660*4882a593Smuzhiyun 	rc = qed_mcp_nvm_get_cfg(hwfn, ptt, cmd, entity_id, flags, *data, &len);
2661*4882a593Smuzhiyun 	if (rc)
2662*4882a593Smuzhiyun 		DP_ERR(cdev, "Error %d reading %d\n", rc, cmd);
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 	qed_ptt_release(hwfn, ptt);
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun 	return rc;
2667*4882a593Smuzhiyun }
2668*4882a593Smuzhiyun 
qed_nvm_flash(struct qed_dev * cdev,const char * name)2669*4882a593Smuzhiyun static int qed_nvm_flash(struct qed_dev *cdev, const char *name)
2670*4882a593Smuzhiyun {
2671*4882a593Smuzhiyun 	const struct firmware *image;
2672*4882a593Smuzhiyun 	const u8 *data, *data_end;
2673*4882a593Smuzhiyun 	u32 cmd_type;
2674*4882a593Smuzhiyun 	int rc;
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 	rc = request_firmware(&image, name, &cdev->pdev->dev);
2677*4882a593Smuzhiyun 	if (rc) {
2678*4882a593Smuzhiyun 		DP_ERR(cdev, "Failed to find '%s'\n", name);
2679*4882a593Smuzhiyun 		return rc;
2680*4882a593Smuzhiyun 	}
2681*4882a593Smuzhiyun 
2682*4882a593Smuzhiyun 	DP_VERBOSE(cdev, NETIF_MSG_DRV,
2683*4882a593Smuzhiyun 		   "Flashing '%s' - firmware's data at %p, size is %08x\n",
2684*4882a593Smuzhiyun 		   name, image->data, (u32)image->size);
2685*4882a593Smuzhiyun 	data = image->data;
2686*4882a593Smuzhiyun 	data_end = data + image->size;
2687*4882a593Smuzhiyun 
2688*4882a593Smuzhiyun 	rc = qed_nvm_flash_image_validate(cdev, image, &data);
2689*4882a593Smuzhiyun 	if (rc)
2690*4882a593Smuzhiyun 		goto exit;
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun 	while (data < data_end) {
2693*4882a593Smuzhiyun 		bool check_resp = false;
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun 		/* Parse the actual command */
2696*4882a593Smuzhiyun 		cmd_type = *((u32 *)data);
2697*4882a593Smuzhiyun 		switch (cmd_type) {
2698*4882a593Smuzhiyun 		case QED_NVM_FLASH_CMD_FILE_DATA:
2699*4882a593Smuzhiyun 			rc = qed_nvm_flash_image_file_data(cdev, &data,
2700*4882a593Smuzhiyun 							   &check_resp);
2701*4882a593Smuzhiyun 			break;
2702*4882a593Smuzhiyun 		case QED_NVM_FLASH_CMD_FILE_START:
2703*4882a593Smuzhiyun 			rc = qed_nvm_flash_image_file_start(cdev, &data,
2704*4882a593Smuzhiyun 							    &check_resp);
2705*4882a593Smuzhiyun 			break;
2706*4882a593Smuzhiyun 		case QED_NVM_FLASH_CMD_NVM_CHANGE:
2707*4882a593Smuzhiyun 			rc = qed_nvm_flash_image_access(cdev, &data,
2708*4882a593Smuzhiyun 							&check_resp);
2709*4882a593Smuzhiyun 			break;
2710*4882a593Smuzhiyun 		case QED_NVM_FLASH_CMD_NVM_CFG_ID:
2711*4882a593Smuzhiyun 			rc = qed_nvm_flash_cfg_write(cdev, &data);
2712*4882a593Smuzhiyun 			break;
2713*4882a593Smuzhiyun 		default:
2714*4882a593Smuzhiyun 			DP_ERR(cdev, "Unknown command %08x\n", cmd_type);
2715*4882a593Smuzhiyun 			rc = -EINVAL;
2716*4882a593Smuzhiyun 			goto exit;
2717*4882a593Smuzhiyun 		}
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun 		if (rc) {
2720*4882a593Smuzhiyun 			DP_ERR(cdev, "Command %08x failed\n", cmd_type);
2721*4882a593Smuzhiyun 			goto exit;
2722*4882a593Smuzhiyun 		}
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 		/* Check response if needed */
2725*4882a593Smuzhiyun 		if (check_resp) {
2726*4882a593Smuzhiyun 			u32 mcp_response = 0;
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun 			if (qed_mcp_nvm_resp(cdev, (u8 *)&mcp_response)) {
2729*4882a593Smuzhiyun 				DP_ERR(cdev, "Failed getting MCP response\n");
2730*4882a593Smuzhiyun 				rc = -EINVAL;
2731*4882a593Smuzhiyun 				goto exit;
2732*4882a593Smuzhiyun 			}
2733*4882a593Smuzhiyun 
2734*4882a593Smuzhiyun 			switch (mcp_response & FW_MSG_CODE_MASK) {
2735*4882a593Smuzhiyun 			case FW_MSG_CODE_OK:
2736*4882a593Smuzhiyun 			case FW_MSG_CODE_NVM_OK:
2737*4882a593Smuzhiyun 			case FW_MSG_CODE_NVM_PUT_FILE_FINISH_OK:
2738*4882a593Smuzhiyun 			case FW_MSG_CODE_PHY_OK:
2739*4882a593Smuzhiyun 				break;
2740*4882a593Smuzhiyun 			default:
2741*4882a593Smuzhiyun 				DP_ERR(cdev, "MFW returns error: %08x\n",
2742*4882a593Smuzhiyun 				       mcp_response);
2743*4882a593Smuzhiyun 				rc = -EINVAL;
2744*4882a593Smuzhiyun 				goto exit;
2745*4882a593Smuzhiyun 			}
2746*4882a593Smuzhiyun 		}
2747*4882a593Smuzhiyun 	}
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun exit:
2750*4882a593Smuzhiyun 	release_firmware(image);
2751*4882a593Smuzhiyun 
2752*4882a593Smuzhiyun 	return rc;
2753*4882a593Smuzhiyun }
2754*4882a593Smuzhiyun 
qed_nvm_get_image(struct qed_dev * cdev,enum qed_nvm_images type,u8 * buf,u16 len)2755*4882a593Smuzhiyun static int qed_nvm_get_image(struct qed_dev *cdev, enum qed_nvm_images type,
2756*4882a593Smuzhiyun 			     u8 *buf, u16 len)
2757*4882a593Smuzhiyun {
2758*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	return qed_mcp_get_nvm_image(hwfn, type, buf, len);
2761*4882a593Smuzhiyun }
2762*4882a593Smuzhiyun 
qed_schedule_recovery_handler(struct qed_hwfn * p_hwfn)2763*4882a593Smuzhiyun void qed_schedule_recovery_handler(struct qed_hwfn *p_hwfn)
2764*4882a593Smuzhiyun {
2765*4882a593Smuzhiyun 	struct qed_common_cb_ops *ops = p_hwfn->cdev->protocol_ops.common;
2766*4882a593Smuzhiyun 	void *cookie = p_hwfn->cdev->ops_cookie;
2767*4882a593Smuzhiyun 
2768*4882a593Smuzhiyun 	if (ops && ops->schedule_recovery_handler)
2769*4882a593Smuzhiyun 		ops->schedule_recovery_handler(cookie);
2770*4882a593Smuzhiyun }
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun static const char * const qed_hw_err_type_descr[] = {
2773*4882a593Smuzhiyun 	[QED_HW_ERR_FAN_FAIL]		= "Fan Failure",
2774*4882a593Smuzhiyun 	[QED_HW_ERR_MFW_RESP_FAIL]	= "MFW Response Failure",
2775*4882a593Smuzhiyun 	[QED_HW_ERR_HW_ATTN]		= "HW Attention",
2776*4882a593Smuzhiyun 	[QED_HW_ERR_DMAE_FAIL]		= "DMAE Failure",
2777*4882a593Smuzhiyun 	[QED_HW_ERR_RAMROD_FAIL]	= "Ramrod Failure",
2778*4882a593Smuzhiyun 	[QED_HW_ERR_FW_ASSERT]		= "FW Assertion",
2779*4882a593Smuzhiyun 	[QED_HW_ERR_LAST]		= "Unknown",
2780*4882a593Smuzhiyun };
2781*4882a593Smuzhiyun 
qed_hw_error_occurred(struct qed_hwfn * p_hwfn,enum qed_hw_err_type err_type)2782*4882a593Smuzhiyun void qed_hw_error_occurred(struct qed_hwfn *p_hwfn,
2783*4882a593Smuzhiyun 			   enum qed_hw_err_type err_type)
2784*4882a593Smuzhiyun {
2785*4882a593Smuzhiyun 	struct qed_common_cb_ops *ops = p_hwfn->cdev->protocol_ops.common;
2786*4882a593Smuzhiyun 	void *cookie = p_hwfn->cdev->ops_cookie;
2787*4882a593Smuzhiyun 	const char *err_str;
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 	if (err_type > QED_HW_ERR_LAST)
2790*4882a593Smuzhiyun 		err_type = QED_HW_ERR_LAST;
2791*4882a593Smuzhiyun 	err_str = qed_hw_err_type_descr[err_type];
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	DP_NOTICE(p_hwfn, "HW error occurred [%s]\n", err_str);
2794*4882a593Smuzhiyun 
2795*4882a593Smuzhiyun 	/* Call the HW error handler of the protocol driver.
2796*4882a593Smuzhiyun 	 * If it is not available - perform a minimal handling of preventing
2797*4882a593Smuzhiyun 	 * HW attentions from being reasserted.
2798*4882a593Smuzhiyun 	 */
2799*4882a593Smuzhiyun 	if (ops && ops->schedule_hw_err_handler)
2800*4882a593Smuzhiyun 		ops->schedule_hw_err_handler(cookie, err_type);
2801*4882a593Smuzhiyun 	else
2802*4882a593Smuzhiyun 		qed_int_attn_clr_enable(p_hwfn->cdev, true);
2803*4882a593Smuzhiyun }
2804*4882a593Smuzhiyun 
qed_set_coalesce(struct qed_dev * cdev,u16 rx_coal,u16 tx_coal,void * handle)2805*4882a593Smuzhiyun static int qed_set_coalesce(struct qed_dev *cdev, u16 rx_coal, u16 tx_coal,
2806*4882a593Smuzhiyun 			    void *handle)
2807*4882a593Smuzhiyun {
2808*4882a593Smuzhiyun 		return qed_set_queue_coalesce(rx_coal, tx_coal, handle);
2809*4882a593Smuzhiyun }
2810*4882a593Smuzhiyun 
qed_set_led(struct qed_dev * cdev,enum qed_led_mode mode)2811*4882a593Smuzhiyun static int qed_set_led(struct qed_dev *cdev, enum qed_led_mode mode)
2812*4882a593Smuzhiyun {
2813*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
2814*4882a593Smuzhiyun 	struct qed_ptt *ptt;
2815*4882a593Smuzhiyun 	int status = 0;
2816*4882a593Smuzhiyun 
2817*4882a593Smuzhiyun 	ptt = qed_ptt_acquire(hwfn);
2818*4882a593Smuzhiyun 	if (!ptt)
2819*4882a593Smuzhiyun 		return -EAGAIN;
2820*4882a593Smuzhiyun 
2821*4882a593Smuzhiyun 	status = qed_mcp_set_led(hwfn, ptt, mode);
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun 	qed_ptt_release(hwfn, ptt);
2824*4882a593Smuzhiyun 
2825*4882a593Smuzhiyun 	return status;
2826*4882a593Smuzhiyun }
2827*4882a593Smuzhiyun 
qed_recovery_process(struct qed_dev * cdev)2828*4882a593Smuzhiyun int qed_recovery_process(struct qed_dev *cdev)
2829*4882a593Smuzhiyun {
2830*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
2831*4882a593Smuzhiyun 	struct qed_ptt *p_ptt;
2832*4882a593Smuzhiyun 	int rc = 0;
2833*4882a593Smuzhiyun 
2834*4882a593Smuzhiyun 	p_ptt = qed_ptt_acquire(p_hwfn);
2835*4882a593Smuzhiyun 	if (!p_ptt)
2836*4882a593Smuzhiyun 		return -EAGAIN;
2837*4882a593Smuzhiyun 
2838*4882a593Smuzhiyun 	rc = qed_start_recovery_process(p_hwfn, p_ptt);
2839*4882a593Smuzhiyun 
2840*4882a593Smuzhiyun 	qed_ptt_release(p_hwfn, p_ptt);
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun 	return rc;
2843*4882a593Smuzhiyun }
2844*4882a593Smuzhiyun 
qed_update_wol(struct qed_dev * cdev,bool enabled)2845*4882a593Smuzhiyun static int qed_update_wol(struct qed_dev *cdev, bool enabled)
2846*4882a593Smuzhiyun {
2847*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
2848*4882a593Smuzhiyun 	struct qed_ptt *ptt;
2849*4882a593Smuzhiyun 	int rc = 0;
2850*4882a593Smuzhiyun 
2851*4882a593Smuzhiyun 	if (IS_VF(cdev))
2852*4882a593Smuzhiyun 		return 0;
2853*4882a593Smuzhiyun 
2854*4882a593Smuzhiyun 	ptt = qed_ptt_acquire(hwfn);
2855*4882a593Smuzhiyun 	if (!ptt)
2856*4882a593Smuzhiyun 		return -EAGAIN;
2857*4882a593Smuzhiyun 
2858*4882a593Smuzhiyun 	rc = qed_mcp_ov_update_wol(hwfn, ptt, enabled ? QED_OV_WOL_ENABLED
2859*4882a593Smuzhiyun 				   : QED_OV_WOL_DISABLED);
2860*4882a593Smuzhiyun 	if (rc)
2861*4882a593Smuzhiyun 		goto out;
2862*4882a593Smuzhiyun 	rc = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
2863*4882a593Smuzhiyun 
2864*4882a593Smuzhiyun out:
2865*4882a593Smuzhiyun 	qed_ptt_release(hwfn, ptt);
2866*4882a593Smuzhiyun 	return rc;
2867*4882a593Smuzhiyun }
2868*4882a593Smuzhiyun 
qed_update_drv_state(struct qed_dev * cdev,bool active)2869*4882a593Smuzhiyun static int qed_update_drv_state(struct qed_dev *cdev, bool active)
2870*4882a593Smuzhiyun {
2871*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
2872*4882a593Smuzhiyun 	struct qed_ptt *ptt;
2873*4882a593Smuzhiyun 	int status = 0;
2874*4882a593Smuzhiyun 
2875*4882a593Smuzhiyun 	if (IS_VF(cdev))
2876*4882a593Smuzhiyun 		return 0;
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun 	ptt = qed_ptt_acquire(hwfn);
2879*4882a593Smuzhiyun 	if (!ptt)
2880*4882a593Smuzhiyun 		return -EAGAIN;
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun 	status = qed_mcp_ov_update_driver_state(hwfn, ptt, active ?
2883*4882a593Smuzhiyun 						QED_OV_DRIVER_STATE_ACTIVE :
2884*4882a593Smuzhiyun 						QED_OV_DRIVER_STATE_DISABLED);
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun 	qed_ptt_release(hwfn, ptt);
2887*4882a593Smuzhiyun 
2888*4882a593Smuzhiyun 	return status;
2889*4882a593Smuzhiyun }
2890*4882a593Smuzhiyun 
qed_update_mac(struct qed_dev * cdev,u8 * mac)2891*4882a593Smuzhiyun static int qed_update_mac(struct qed_dev *cdev, u8 *mac)
2892*4882a593Smuzhiyun {
2893*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
2894*4882a593Smuzhiyun 	struct qed_ptt *ptt;
2895*4882a593Smuzhiyun 	int status = 0;
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun 	if (IS_VF(cdev))
2898*4882a593Smuzhiyun 		return 0;
2899*4882a593Smuzhiyun 
2900*4882a593Smuzhiyun 	ptt = qed_ptt_acquire(hwfn);
2901*4882a593Smuzhiyun 	if (!ptt)
2902*4882a593Smuzhiyun 		return -EAGAIN;
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun 	status = qed_mcp_ov_update_mac(hwfn, ptt, mac);
2905*4882a593Smuzhiyun 	if (status)
2906*4882a593Smuzhiyun 		goto out;
2907*4882a593Smuzhiyun 
2908*4882a593Smuzhiyun 	status = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
2909*4882a593Smuzhiyun 
2910*4882a593Smuzhiyun out:
2911*4882a593Smuzhiyun 	qed_ptt_release(hwfn, ptt);
2912*4882a593Smuzhiyun 	return status;
2913*4882a593Smuzhiyun }
2914*4882a593Smuzhiyun 
qed_update_mtu(struct qed_dev * cdev,u16 mtu)2915*4882a593Smuzhiyun static int qed_update_mtu(struct qed_dev *cdev, u16 mtu)
2916*4882a593Smuzhiyun {
2917*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
2918*4882a593Smuzhiyun 	struct qed_ptt *ptt;
2919*4882a593Smuzhiyun 	int status = 0;
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 	if (IS_VF(cdev))
2922*4882a593Smuzhiyun 		return 0;
2923*4882a593Smuzhiyun 
2924*4882a593Smuzhiyun 	ptt = qed_ptt_acquire(hwfn);
2925*4882a593Smuzhiyun 	if (!ptt)
2926*4882a593Smuzhiyun 		return -EAGAIN;
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun 	status = qed_mcp_ov_update_mtu(hwfn, ptt, mtu);
2929*4882a593Smuzhiyun 	if (status)
2930*4882a593Smuzhiyun 		goto out;
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun 	status = qed_mcp_ov_update_current_config(hwfn, ptt, QED_OV_CLIENT_DRV);
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun out:
2935*4882a593Smuzhiyun 	qed_ptt_release(hwfn, ptt);
2936*4882a593Smuzhiyun 	return status;
2937*4882a593Smuzhiyun }
2938*4882a593Smuzhiyun 
qed_read_module_eeprom(struct qed_dev * cdev,char * buf,u8 dev_addr,u32 offset,u32 len)2939*4882a593Smuzhiyun static int qed_read_module_eeprom(struct qed_dev *cdev, char *buf,
2940*4882a593Smuzhiyun 				  u8 dev_addr, u32 offset, u32 len)
2941*4882a593Smuzhiyun {
2942*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
2943*4882a593Smuzhiyun 	struct qed_ptt *ptt;
2944*4882a593Smuzhiyun 	int rc = 0;
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun 	if (IS_VF(cdev))
2947*4882a593Smuzhiyun 		return 0;
2948*4882a593Smuzhiyun 
2949*4882a593Smuzhiyun 	ptt = qed_ptt_acquire(hwfn);
2950*4882a593Smuzhiyun 	if (!ptt)
2951*4882a593Smuzhiyun 		return -EAGAIN;
2952*4882a593Smuzhiyun 
2953*4882a593Smuzhiyun 	rc = qed_mcp_phy_sfp_read(hwfn, ptt, MFW_PORT(hwfn), dev_addr,
2954*4882a593Smuzhiyun 				  offset, len, buf);
2955*4882a593Smuzhiyun 
2956*4882a593Smuzhiyun 	qed_ptt_release(hwfn, ptt);
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun 	return rc;
2959*4882a593Smuzhiyun }
2960*4882a593Smuzhiyun 
qed_set_grc_config(struct qed_dev * cdev,u32 cfg_id,u32 val)2961*4882a593Smuzhiyun static int qed_set_grc_config(struct qed_dev *cdev, u32 cfg_id, u32 val)
2962*4882a593Smuzhiyun {
2963*4882a593Smuzhiyun 	struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
2964*4882a593Smuzhiyun 	struct qed_ptt *ptt;
2965*4882a593Smuzhiyun 	int rc = 0;
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun 	if (IS_VF(cdev))
2968*4882a593Smuzhiyun 		return 0;
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun 	ptt = qed_ptt_acquire(hwfn);
2971*4882a593Smuzhiyun 	if (!ptt)
2972*4882a593Smuzhiyun 		return -EAGAIN;
2973*4882a593Smuzhiyun 
2974*4882a593Smuzhiyun 	rc = qed_dbg_grc_config(hwfn, cfg_id, val);
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun 	qed_ptt_release(hwfn, ptt);
2977*4882a593Smuzhiyun 
2978*4882a593Smuzhiyun 	return rc;
2979*4882a593Smuzhiyun }
2980*4882a593Smuzhiyun 
qed_get_affin_hwfn_idx(struct qed_dev * cdev)2981*4882a593Smuzhiyun static u8 qed_get_affin_hwfn_idx(struct qed_dev *cdev)
2982*4882a593Smuzhiyun {
2983*4882a593Smuzhiyun 	return QED_AFFIN_HWFN_IDX(cdev);
2984*4882a593Smuzhiyun }
2985*4882a593Smuzhiyun 
2986*4882a593Smuzhiyun static struct qed_selftest_ops qed_selftest_ops_pass = {
2987*4882a593Smuzhiyun 	.selftest_memory = &qed_selftest_memory,
2988*4882a593Smuzhiyun 	.selftest_interrupt = &qed_selftest_interrupt,
2989*4882a593Smuzhiyun 	.selftest_register = &qed_selftest_register,
2990*4882a593Smuzhiyun 	.selftest_clock = &qed_selftest_clock,
2991*4882a593Smuzhiyun 	.selftest_nvram = &qed_selftest_nvram,
2992*4882a593Smuzhiyun };
2993*4882a593Smuzhiyun 
2994*4882a593Smuzhiyun const struct qed_common_ops qed_common_ops_pass = {
2995*4882a593Smuzhiyun 	.selftest = &qed_selftest_ops_pass,
2996*4882a593Smuzhiyun 	.probe = &qed_probe,
2997*4882a593Smuzhiyun 	.remove = &qed_remove,
2998*4882a593Smuzhiyun 	.set_power_state = &qed_set_power_state,
2999*4882a593Smuzhiyun 	.set_name = &qed_set_name,
3000*4882a593Smuzhiyun 	.update_pf_params = &qed_update_pf_params,
3001*4882a593Smuzhiyun 	.slowpath_start = &qed_slowpath_start,
3002*4882a593Smuzhiyun 	.slowpath_stop = &qed_slowpath_stop,
3003*4882a593Smuzhiyun 	.set_fp_int = &qed_set_int_fp,
3004*4882a593Smuzhiyun 	.get_fp_int = &qed_get_int_fp,
3005*4882a593Smuzhiyun 	.sb_init = &qed_sb_init,
3006*4882a593Smuzhiyun 	.sb_release = &qed_sb_release,
3007*4882a593Smuzhiyun 	.simd_handler_config = &qed_simd_handler_config,
3008*4882a593Smuzhiyun 	.simd_handler_clean = &qed_simd_handler_clean,
3009*4882a593Smuzhiyun 	.dbg_grc = &qed_dbg_grc,
3010*4882a593Smuzhiyun 	.dbg_grc_size = &qed_dbg_grc_size,
3011*4882a593Smuzhiyun 	.can_link_change = &qed_can_link_change,
3012*4882a593Smuzhiyun 	.set_link = &qed_set_link,
3013*4882a593Smuzhiyun 	.get_link = &qed_get_current_link,
3014*4882a593Smuzhiyun 	.drain = &qed_drain,
3015*4882a593Smuzhiyun 	.update_msglvl = &qed_init_dp,
3016*4882a593Smuzhiyun 	.devlink_register = qed_devlink_register,
3017*4882a593Smuzhiyun 	.devlink_unregister = qed_devlink_unregister,
3018*4882a593Smuzhiyun 	.report_fatal_error = qed_report_fatal_error,
3019*4882a593Smuzhiyun 	.dbg_all_data = &qed_dbg_all_data,
3020*4882a593Smuzhiyun 	.dbg_all_data_size = &qed_dbg_all_data_size,
3021*4882a593Smuzhiyun 	.chain_alloc = &qed_chain_alloc,
3022*4882a593Smuzhiyun 	.chain_free = &qed_chain_free,
3023*4882a593Smuzhiyun 	.nvm_flash = &qed_nvm_flash,
3024*4882a593Smuzhiyun 	.nvm_get_image = &qed_nvm_get_image,
3025*4882a593Smuzhiyun 	.set_coalesce = &qed_set_coalesce,
3026*4882a593Smuzhiyun 	.set_led = &qed_set_led,
3027*4882a593Smuzhiyun 	.recovery_process = &qed_recovery_process,
3028*4882a593Smuzhiyun 	.recovery_prolog = &qed_recovery_prolog,
3029*4882a593Smuzhiyun 	.attn_clr_enable = &qed_int_attn_clr_enable,
3030*4882a593Smuzhiyun 	.update_drv_state = &qed_update_drv_state,
3031*4882a593Smuzhiyun 	.update_mac = &qed_update_mac,
3032*4882a593Smuzhiyun 	.update_mtu = &qed_update_mtu,
3033*4882a593Smuzhiyun 	.update_wol = &qed_update_wol,
3034*4882a593Smuzhiyun 	.db_recovery_add = &qed_db_recovery_add,
3035*4882a593Smuzhiyun 	.db_recovery_del = &qed_db_recovery_del,
3036*4882a593Smuzhiyun 	.read_module_eeprom = &qed_read_module_eeprom,
3037*4882a593Smuzhiyun 	.get_affin_hwfn_idx = &qed_get_affin_hwfn_idx,
3038*4882a593Smuzhiyun 	.read_nvm_cfg = &qed_nvm_flash_cfg_read,
3039*4882a593Smuzhiyun 	.read_nvm_cfg_len = &qed_nvm_flash_cfg_len,
3040*4882a593Smuzhiyun 	.set_grc_config = &qed_set_grc_config,
3041*4882a593Smuzhiyun };
3042*4882a593Smuzhiyun 
qed_get_protocol_stats(struct qed_dev * cdev,enum qed_mcp_protocol_type type,union qed_mcp_protocol_stats * stats)3043*4882a593Smuzhiyun void qed_get_protocol_stats(struct qed_dev *cdev,
3044*4882a593Smuzhiyun 			    enum qed_mcp_protocol_type type,
3045*4882a593Smuzhiyun 			    union qed_mcp_protocol_stats *stats)
3046*4882a593Smuzhiyun {
3047*4882a593Smuzhiyun 	struct qed_eth_stats eth_stats;
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun 	memset(stats, 0, sizeof(*stats));
3050*4882a593Smuzhiyun 
3051*4882a593Smuzhiyun 	switch (type) {
3052*4882a593Smuzhiyun 	case QED_MCP_LAN_STATS:
3053*4882a593Smuzhiyun 		qed_get_vport_stats(cdev, &eth_stats);
3054*4882a593Smuzhiyun 		stats->lan_stats.ucast_rx_pkts =
3055*4882a593Smuzhiyun 					eth_stats.common.rx_ucast_pkts;
3056*4882a593Smuzhiyun 		stats->lan_stats.ucast_tx_pkts =
3057*4882a593Smuzhiyun 					eth_stats.common.tx_ucast_pkts;
3058*4882a593Smuzhiyun 		stats->lan_stats.fcs_err = -1;
3059*4882a593Smuzhiyun 		break;
3060*4882a593Smuzhiyun 	case QED_MCP_FCOE_STATS:
3061*4882a593Smuzhiyun 		qed_get_protocol_stats_fcoe(cdev, &stats->fcoe_stats);
3062*4882a593Smuzhiyun 		break;
3063*4882a593Smuzhiyun 	case QED_MCP_ISCSI_STATS:
3064*4882a593Smuzhiyun 		qed_get_protocol_stats_iscsi(cdev, &stats->iscsi_stats);
3065*4882a593Smuzhiyun 		break;
3066*4882a593Smuzhiyun 	default:
3067*4882a593Smuzhiyun 		DP_VERBOSE(cdev, QED_MSG_SP,
3068*4882a593Smuzhiyun 			   "Invalid protocol type = %d\n", type);
3069*4882a593Smuzhiyun 		return;
3070*4882a593Smuzhiyun 	}
3071*4882a593Smuzhiyun }
3072*4882a593Smuzhiyun 
qed_mfw_tlv_req(struct qed_hwfn * hwfn)3073*4882a593Smuzhiyun int qed_mfw_tlv_req(struct qed_hwfn *hwfn)
3074*4882a593Smuzhiyun {
3075*4882a593Smuzhiyun 	DP_VERBOSE(hwfn->cdev, NETIF_MSG_DRV,
3076*4882a593Smuzhiyun 		   "Scheduling slowpath task [Flag: %d]\n",
3077*4882a593Smuzhiyun 		   QED_SLOWPATH_MFW_TLV_REQ);
3078*4882a593Smuzhiyun 	smp_mb__before_atomic();
3079*4882a593Smuzhiyun 	set_bit(QED_SLOWPATH_MFW_TLV_REQ, &hwfn->slowpath_task_flags);
3080*4882a593Smuzhiyun 	smp_mb__after_atomic();
3081*4882a593Smuzhiyun 	queue_delayed_work(hwfn->slowpath_wq, &hwfn->slowpath_task, 0);
3082*4882a593Smuzhiyun 
3083*4882a593Smuzhiyun 	return 0;
3084*4882a593Smuzhiyun }
3085*4882a593Smuzhiyun 
3086*4882a593Smuzhiyun static void
qed_fill_generic_tlv_data(struct qed_dev * cdev,struct qed_mfw_tlv_generic * tlv)3087*4882a593Smuzhiyun qed_fill_generic_tlv_data(struct qed_dev *cdev, struct qed_mfw_tlv_generic *tlv)
3088*4882a593Smuzhiyun {
3089*4882a593Smuzhiyun 	struct qed_common_cb_ops *op = cdev->protocol_ops.common;
3090*4882a593Smuzhiyun 	struct qed_eth_stats_common *p_common;
3091*4882a593Smuzhiyun 	struct qed_generic_tlvs gen_tlvs;
3092*4882a593Smuzhiyun 	struct qed_eth_stats stats;
3093*4882a593Smuzhiyun 	int i;
3094*4882a593Smuzhiyun 
3095*4882a593Smuzhiyun 	memset(&gen_tlvs, 0, sizeof(gen_tlvs));
3096*4882a593Smuzhiyun 	op->get_generic_tlv_data(cdev->ops_cookie, &gen_tlvs);
3097*4882a593Smuzhiyun 
3098*4882a593Smuzhiyun 	if (gen_tlvs.feat_flags & QED_TLV_IP_CSUM)
3099*4882a593Smuzhiyun 		tlv->flags.ipv4_csum_offload = true;
3100*4882a593Smuzhiyun 	if (gen_tlvs.feat_flags & QED_TLV_LSO)
3101*4882a593Smuzhiyun 		tlv->flags.lso_supported = true;
3102*4882a593Smuzhiyun 	tlv->flags.b_set = true;
3103*4882a593Smuzhiyun 
3104*4882a593Smuzhiyun 	for (i = 0; i < QED_TLV_MAC_COUNT; i++) {
3105*4882a593Smuzhiyun 		if (is_valid_ether_addr(gen_tlvs.mac[i])) {
3106*4882a593Smuzhiyun 			ether_addr_copy(tlv->mac[i], gen_tlvs.mac[i]);
3107*4882a593Smuzhiyun 			tlv->mac_set[i] = true;
3108*4882a593Smuzhiyun 		}
3109*4882a593Smuzhiyun 	}
3110*4882a593Smuzhiyun 
3111*4882a593Smuzhiyun 	qed_get_vport_stats(cdev, &stats);
3112*4882a593Smuzhiyun 	p_common = &stats.common;
3113*4882a593Smuzhiyun 	tlv->rx_frames = p_common->rx_ucast_pkts + p_common->rx_mcast_pkts +
3114*4882a593Smuzhiyun 			 p_common->rx_bcast_pkts;
3115*4882a593Smuzhiyun 	tlv->rx_frames_set = true;
3116*4882a593Smuzhiyun 	tlv->rx_bytes = p_common->rx_ucast_bytes + p_common->rx_mcast_bytes +
3117*4882a593Smuzhiyun 			p_common->rx_bcast_bytes;
3118*4882a593Smuzhiyun 	tlv->rx_bytes_set = true;
3119*4882a593Smuzhiyun 	tlv->tx_frames = p_common->tx_ucast_pkts + p_common->tx_mcast_pkts +
3120*4882a593Smuzhiyun 			 p_common->tx_bcast_pkts;
3121*4882a593Smuzhiyun 	tlv->tx_frames_set = true;
3122*4882a593Smuzhiyun 	tlv->tx_bytes = p_common->tx_ucast_bytes + p_common->tx_mcast_bytes +
3123*4882a593Smuzhiyun 			p_common->tx_bcast_bytes;
3124*4882a593Smuzhiyun 	tlv->rx_bytes_set = true;
3125*4882a593Smuzhiyun }
3126*4882a593Smuzhiyun 
qed_mfw_fill_tlv_data(struct qed_hwfn * hwfn,enum qed_mfw_tlv_type type,union qed_mfw_tlv_data * tlv_buf)3127*4882a593Smuzhiyun int qed_mfw_fill_tlv_data(struct qed_hwfn *hwfn, enum qed_mfw_tlv_type type,
3128*4882a593Smuzhiyun 			  union qed_mfw_tlv_data *tlv_buf)
3129*4882a593Smuzhiyun {
3130*4882a593Smuzhiyun 	struct qed_dev *cdev = hwfn->cdev;
3131*4882a593Smuzhiyun 	struct qed_common_cb_ops *ops;
3132*4882a593Smuzhiyun 
3133*4882a593Smuzhiyun 	ops = cdev->protocol_ops.common;
3134*4882a593Smuzhiyun 	if (!ops || !ops->get_protocol_tlv_data || !ops->get_generic_tlv_data) {
3135*4882a593Smuzhiyun 		DP_NOTICE(hwfn, "Can't collect TLV management info\n");
3136*4882a593Smuzhiyun 		return -EINVAL;
3137*4882a593Smuzhiyun 	}
3138*4882a593Smuzhiyun 
3139*4882a593Smuzhiyun 	switch (type) {
3140*4882a593Smuzhiyun 	case QED_MFW_TLV_GENERIC:
3141*4882a593Smuzhiyun 		qed_fill_generic_tlv_data(hwfn->cdev, &tlv_buf->generic);
3142*4882a593Smuzhiyun 		break;
3143*4882a593Smuzhiyun 	case QED_MFW_TLV_ETH:
3144*4882a593Smuzhiyun 		ops->get_protocol_tlv_data(cdev->ops_cookie, &tlv_buf->eth);
3145*4882a593Smuzhiyun 		break;
3146*4882a593Smuzhiyun 	case QED_MFW_TLV_FCOE:
3147*4882a593Smuzhiyun 		ops->get_protocol_tlv_data(cdev->ops_cookie, &tlv_buf->fcoe);
3148*4882a593Smuzhiyun 		break;
3149*4882a593Smuzhiyun 	case QED_MFW_TLV_ISCSI:
3150*4882a593Smuzhiyun 		ops->get_protocol_tlv_data(cdev->ops_cookie, &tlv_buf->iscsi);
3151*4882a593Smuzhiyun 		break;
3152*4882a593Smuzhiyun 	default:
3153*4882a593Smuzhiyun 		break;
3154*4882a593Smuzhiyun 	}
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun 	return 0;
3157*4882a593Smuzhiyun }
3158