1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */ 2*4882a593Smuzhiyun /* QLogic qed NIC Driver 3*4882a593Smuzhiyun * Copyright (c) 2015-2017 QLogic Corporation 4*4882a593Smuzhiyun * Copyright (c) 2019-2020 Marvell International Ltd. 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef _QED_INT_H 8*4882a593Smuzhiyun #define _QED_INT_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <linux/types.h> 11*4882a593Smuzhiyun #include <linux/slab.h> 12*4882a593Smuzhiyun #include "qed.h" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* Fields of IGU PF CONFIGURATION REGISTER */ 15*4882a593Smuzhiyun #define IGU_PF_CONF_FUNC_EN (0x1 << 0) /* function enable */ 16*4882a593Smuzhiyun #define IGU_PF_CONF_MSI_MSIX_EN (0x1 << 1) /* MSI/MSIX enable */ 17*4882a593Smuzhiyun #define IGU_PF_CONF_INT_LINE_EN (0x1 << 2) /* INT enable */ 18*4882a593Smuzhiyun #define IGU_PF_CONF_ATTN_BIT_EN (0x1 << 3) /* attention enable */ 19*4882a593Smuzhiyun #define IGU_PF_CONF_SINGLE_ISR_EN (0x1 << 4) /* single ISR mode enable */ 20*4882a593Smuzhiyun #define IGU_PF_CONF_SIMD_MODE (0x1 << 5) /* simd all ones mode */ 21*4882a593Smuzhiyun /* Fields of IGU VF CONFIGURATION REGISTER */ 22*4882a593Smuzhiyun #define IGU_VF_CONF_FUNC_EN (0x1 << 0) /* function enable */ 23*4882a593Smuzhiyun #define IGU_VF_CONF_MSI_MSIX_EN (0x1 << 1) /* MSI/MSIX enable */ 24*4882a593Smuzhiyun #define IGU_VF_CONF_SINGLE_ISR_EN (0x1 << 4) /* single ISR mode enable */ 25*4882a593Smuzhiyun #define IGU_VF_CONF_PARENT_MASK (0xF) /* Parent PF */ 26*4882a593Smuzhiyun #define IGU_VF_CONF_PARENT_SHIFT 5 /* Parent PF */ 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* Igu control commands 29*4882a593Smuzhiyun */ 30*4882a593Smuzhiyun enum igu_ctrl_cmd { 31*4882a593Smuzhiyun IGU_CTRL_CMD_TYPE_RD, 32*4882a593Smuzhiyun IGU_CTRL_CMD_TYPE_WR, 33*4882a593Smuzhiyun MAX_IGU_CTRL_CMD 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* Control register for the IGU command register 37*4882a593Smuzhiyun */ 38*4882a593Smuzhiyun struct igu_ctrl_reg { 39*4882a593Smuzhiyun u32 ctrl_data; 40*4882a593Smuzhiyun #define IGU_CTRL_REG_FID_MASK 0xFFFF /* Opaque_FID */ 41*4882a593Smuzhiyun #define IGU_CTRL_REG_FID_SHIFT 0 42*4882a593Smuzhiyun #define IGU_CTRL_REG_PXP_ADDR_MASK 0xFFF /* Command address */ 43*4882a593Smuzhiyun #define IGU_CTRL_REG_PXP_ADDR_SHIFT 16 44*4882a593Smuzhiyun #define IGU_CTRL_REG_RESERVED_MASK 0x1 45*4882a593Smuzhiyun #define IGU_CTRL_REG_RESERVED_SHIFT 28 46*4882a593Smuzhiyun #define IGU_CTRL_REG_TYPE_MASK 0x1 /* use enum igu_ctrl_cmd */ 47*4882a593Smuzhiyun #define IGU_CTRL_REG_TYPE_SHIFT 31 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun enum qed_coalescing_fsm { 51*4882a593Smuzhiyun QED_COAL_RX_STATE_MACHINE, 52*4882a593Smuzhiyun QED_COAL_TX_STATE_MACHINE 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /** 56*4882a593Smuzhiyun * @brief qed_int_igu_enable_int - enable device interrupts 57*4882a593Smuzhiyun * 58*4882a593Smuzhiyun * @param p_hwfn 59*4882a593Smuzhiyun * @param p_ptt 60*4882a593Smuzhiyun * @param int_mode - interrupt mode to use 61*4882a593Smuzhiyun */ 62*4882a593Smuzhiyun void qed_int_igu_enable_int(struct qed_hwfn *p_hwfn, 63*4882a593Smuzhiyun struct qed_ptt *p_ptt, 64*4882a593Smuzhiyun enum qed_int_mode int_mode); 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /** 67*4882a593Smuzhiyun * @brief qed_int_igu_disable_int - disable device interrupts 68*4882a593Smuzhiyun * 69*4882a593Smuzhiyun * @param p_hwfn 70*4882a593Smuzhiyun * @param p_ptt 71*4882a593Smuzhiyun */ 72*4882a593Smuzhiyun void qed_int_igu_disable_int(struct qed_hwfn *p_hwfn, 73*4882a593Smuzhiyun struct qed_ptt *p_ptt); 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /** 76*4882a593Smuzhiyun * @brief qed_int_igu_read_sisr_reg - Reads the single isr multiple dpc 77*4882a593Smuzhiyun * register from igu. 78*4882a593Smuzhiyun * 79*4882a593Smuzhiyun * @param p_hwfn 80*4882a593Smuzhiyun * 81*4882a593Smuzhiyun * @return u64 82*4882a593Smuzhiyun */ 83*4882a593Smuzhiyun u64 qed_int_igu_read_sisr_reg(struct qed_hwfn *p_hwfn); 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define QED_SP_SB_ID 0xffff 86*4882a593Smuzhiyun /** 87*4882a593Smuzhiyun * @brief qed_int_sb_init - Initializes the sb_info structure. 88*4882a593Smuzhiyun * 89*4882a593Smuzhiyun * once the structure is initialized it can be passed to sb related functions. 90*4882a593Smuzhiyun * 91*4882a593Smuzhiyun * @param p_hwfn 92*4882a593Smuzhiyun * @param p_ptt 93*4882a593Smuzhiyun * @param sb_info points to an uninitialized (but 94*4882a593Smuzhiyun * allocated) sb_info structure 95*4882a593Smuzhiyun * @param sb_virt_addr 96*4882a593Smuzhiyun * @param sb_phy_addr 97*4882a593Smuzhiyun * @param sb_id the sb_id to be used (zero based in driver) 98*4882a593Smuzhiyun * should use QED_SP_SB_ID for SP Status block 99*4882a593Smuzhiyun * 100*4882a593Smuzhiyun * @return int 101*4882a593Smuzhiyun */ 102*4882a593Smuzhiyun int qed_int_sb_init(struct qed_hwfn *p_hwfn, 103*4882a593Smuzhiyun struct qed_ptt *p_ptt, 104*4882a593Smuzhiyun struct qed_sb_info *sb_info, 105*4882a593Smuzhiyun void *sb_virt_addr, 106*4882a593Smuzhiyun dma_addr_t sb_phy_addr, 107*4882a593Smuzhiyun u16 sb_id); 108*4882a593Smuzhiyun /** 109*4882a593Smuzhiyun * @brief qed_int_sb_setup - Setup the sb. 110*4882a593Smuzhiyun * 111*4882a593Smuzhiyun * @param p_hwfn 112*4882a593Smuzhiyun * @param p_ptt 113*4882a593Smuzhiyun * @param sb_info initialized sb_info structure 114*4882a593Smuzhiyun */ 115*4882a593Smuzhiyun void qed_int_sb_setup(struct qed_hwfn *p_hwfn, 116*4882a593Smuzhiyun struct qed_ptt *p_ptt, 117*4882a593Smuzhiyun struct qed_sb_info *sb_info); 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /** 120*4882a593Smuzhiyun * @brief qed_int_sb_release - releases the sb_info structure. 121*4882a593Smuzhiyun * 122*4882a593Smuzhiyun * once the structure is released, it's memory can be freed 123*4882a593Smuzhiyun * 124*4882a593Smuzhiyun * @param p_hwfn 125*4882a593Smuzhiyun * @param sb_info points to an allocated sb_info structure 126*4882a593Smuzhiyun * @param sb_id the sb_id to be used (zero based in driver) 127*4882a593Smuzhiyun * should never be equal to QED_SP_SB_ID 128*4882a593Smuzhiyun * (SP Status block) 129*4882a593Smuzhiyun * 130*4882a593Smuzhiyun * @return int 131*4882a593Smuzhiyun */ 132*4882a593Smuzhiyun int qed_int_sb_release(struct qed_hwfn *p_hwfn, 133*4882a593Smuzhiyun struct qed_sb_info *sb_info, 134*4882a593Smuzhiyun u16 sb_id); 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /** 137*4882a593Smuzhiyun * @brief qed_int_sp_dpc - To be called when an interrupt is received on the 138*4882a593Smuzhiyun * default status block. 139*4882a593Smuzhiyun * 140*4882a593Smuzhiyun * @param p_hwfn - pointer to hwfn 141*4882a593Smuzhiyun * 142*4882a593Smuzhiyun */ 143*4882a593Smuzhiyun void qed_int_sp_dpc(struct tasklet_struct *t); 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /** 146*4882a593Smuzhiyun * @brief qed_int_get_num_sbs - get the number of status 147*4882a593Smuzhiyun * blocks configured for this funciton in the igu. 148*4882a593Smuzhiyun * 149*4882a593Smuzhiyun * @param p_hwfn 150*4882a593Smuzhiyun * @param p_sb_cnt_info 151*4882a593Smuzhiyun * 152*4882a593Smuzhiyun * @return int - number of status blocks configured 153*4882a593Smuzhiyun */ 154*4882a593Smuzhiyun void qed_int_get_num_sbs(struct qed_hwfn *p_hwfn, 155*4882a593Smuzhiyun struct qed_sb_cnt_info *p_sb_cnt_info); 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /** 158*4882a593Smuzhiyun * @brief qed_int_disable_post_isr_release - performs the cleanup post ISR 159*4882a593Smuzhiyun * release. The API need to be called after releasing all slowpath IRQs 160*4882a593Smuzhiyun * of the device. 161*4882a593Smuzhiyun * 162*4882a593Smuzhiyun * @param cdev 163*4882a593Smuzhiyun * 164*4882a593Smuzhiyun */ 165*4882a593Smuzhiyun void qed_int_disable_post_isr_release(struct qed_dev *cdev); 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /** 168*4882a593Smuzhiyun * @brief qed_int_attn_clr_enable - sets whether the general behavior is 169*4882a593Smuzhiyun * preventing attentions from being reasserted, or following the 170*4882a593Smuzhiyun * attributes of the specific attention. 171*4882a593Smuzhiyun * 172*4882a593Smuzhiyun * @param cdev 173*4882a593Smuzhiyun * @param clr_enable 174*4882a593Smuzhiyun * 175*4882a593Smuzhiyun */ 176*4882a593Smuzhiyun void qed_int_attn_clr_enable(struct qed_dev *cdev, bool clr_enable); 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /** 179*4882a593Smuzhiyun * @brief - Doorbell Recovery handler. 180*4882a593Smuzhiyun * Run doorbell recovery in case of PF overflow (and flush DORQ if 181*4882a593Smuzhiyun * needed). 182*4882a593Smuzhiyun * 183*4882a593Smuzhiyun * @param p_hwfn 184*4882a593Smuzhiyun * @param p_ptt 185*4882a593Smuzhiyun */ 186*4882a593Smuzhiyun int qed_db_rec_handler(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt); 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define QED_CAU_DEF_RX_TIMER_RES 0 189*4882a593Smuzhiyun #define QED_CAU_DEF_TX_TIMER_RES 0 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define QED_SB_ATT_IDX 0x0001 192*4882a593Smuzhiyun #define QED_SB_EVENT_MASK 0x0003 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #define SB_ALIGNED_SIZE(p_hwfn) \ 195*4882a593Smuzhiyun ALIGNED_TYPE_SIZE(struct status_block_e4, p_hwfn) 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define QED_SB_INVALID_IDX 0xffff 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun struct qed_igu_block { 200*4882a593Smuzhiyun u8 status; 201*4882a593Smuzhiyun #define QED_IGU_STATUS_FREE 0x01 202*4882a593Smuzhiyun #define QED_IGU_STATUS_VALID 0x02 203*4882a593Smuzhiyun #define QED_IGU_STATUS_PF 0x04 204*4882a593Smuzhiyun #define QED_IGU_STATUS_DSB 0x08 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun u8 vector_number; 207*4882a593Smuzhiyun u8 function_id; 208*4882a593Smuzhiyun u8 is_pf; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* Index inside IGU [meant for back reference] */ 211*4882a593Smuzhiyun u16 igu_sb_id; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun struct qed_sb_info *sb_info; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun struct qed_igu_info { 217*4882a593Smuzhiyun struct qed_igu_block entry[MAX_TOT_SB_PER_PATH]; 218*4882a593Smuzhiyun u16 igu_dsb_id; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun struct qed_sb_cnt_info usage; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun bool b_allow_pf_vf_change; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /** 226*4882a593Smuzhiyun * @brief - Make sure the IGU CAM reflects the resources provided by MFW 227*4882a593Smuzhiyun * 228*4882a593Smuzhiyun * @param p_hwfn 229*4882a593Smuzhiyun * @param p_ptt 230*4882a593Smuzhiyun */ 231*4882a593Smuzhiyun int qed_int_igu_reset_cam(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt); 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun /** 234*4882a593Smuzhiyun * @brief Translate the weakly-defined client sb-id into an IGU sb-id 235*4882a593Smuzhiyun * 236*4882a593Smuzhiyun * @param p_hwfn 237*4882a593Smuzhiyun * @param sb_id - user provided sb_id 238*4882a593Smuzhiyun * 239*4882a593Smuzhiyun * @return an index inside IGU CAM where the SB resides 240*4882a593Smuzhiyun */ 241*4882a593Smuzhiyun u16 qed_get_igu_sb_id(struct qed_hwfn *p_hwfn, u16 sb_id); 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /** 244*4882a593Smuzhiyun * @brief return a pointer to an unused valid SB 245*4882a593Smuzhiyun * 246*4882a593Smuzhiyun * @param p_hwfn 247*4882a593Smuzhiyun * @param b_is_pf - true iff we want a SB belonging to a PF 248*4882a593Smuzhiyun * 249*4882a593Smuzhiyun * @return point to an igu_block, NULL if none is available 250*4882a593Smuzhiyun */ 251*4882a593Smuzhiyun struct qed_igu_block *qed_get_igu_free_sb(struct qed_hwfn *p_hwfn, 252*4882a593Smuzhiyun bool b_is_pf); 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun void qed_int_igu_init_pure_rt(struct qed_hwfn *p_hwfn, 255*4882a593Smuzhiyun struct qed_ptt *p_ptt, 256*4882a593Smuzhiyun bool b_set, 257*4882a593Smuzhiyun bool b_slowpath); 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun void qed_int_igu_init_rt(struct qed_hwfn *p_hwfn); 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun /** 262*4882a593Smuzhiyun * @brief qed_int_igu_read_cam - Reads the IGU CAM. 263*4882a593Smuzhiyun * This function needs to be called during hardware 264*4882a593Smuzhiyun * prepare. It reads the info from igu cam to know which 265*4882a593Smuzhiyun * status block is the default / base status block etc. 266*4882a593Smuzhiyun * 267*4882a593Smuzhiyun * @param p_hwfn 268*4882a593Smuzhiyun * @param p_ptt 269*4882a593Smuzhiyun * 270*4882a593Smuzhiyun * @return int 271*4882a593Smuzhiyun */ 272*4882a593Smuzhiyun int qed_int_igu_read_cam(struct qed_hwfn *p_hwfn, 273*4882a593Smuzhiyun struct qed_ptt *p_ptt); 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun typedef int (*qed_int_comp_cb_t)(struct qed_hwfn *p_hwfn, 276*4882a593Smuzhiyun void *cookie); 277*4882a593Smuzhiyun /** 278*4882a593Smuzhiyun * @brief qed_int_register_cb - Register callback func for 279*4882a593Smuzhiyun * slowhwfn statusblock. 280*4882a593Smuzhiyun * 281*4882a593Smuzhiyun * Every protocol that uses the slowhwfn status block 282*4882a593Smuzhiyun * should register a callback function that will be called 283*4882a593Smuzhiyun * once there is an update of the sp status block. 284*4882a593Smuzhiyun * 285*4882a593Smuzhiyun * @param p_hwfn 286*4882a593Smuzhiyun * @param comp_cb - function to be called when there is an 287*4882a593Smuzhiyun * interrupt on the sp sb 288*4882a593Smuzhiyun * 289*4882a593Smuzhiyun * @param cookie - passed to the callback function 290*4882a593Smuzhiyun * @param sb_idx - OUT parameter which gives the chosen index 291*4882a593Smuzhiyun * for this protocol. 292*4882a593Smuzhiyun * @param p_fw_cons - pointer to the actual address of the 293*4882a593Smuzhiyun * consumer for this protocol. 294*4882a593Smuzhiyun * 295*4882a593Smuzhiyun * @return int 296*4882a593Smuzhiyun */ 297*4882a593Smuzhiyun int qed_int_register_cb(struct qed_hwfn *p_hwfn, 298*4882a593Smuzhiyun qed_int_comp_cb_t comp_cb, 299*4882a593Smuzhiyun void *cookie, 300*4882a593Smuzhiyun u8 *sb_idx, 301*4882a593Smuzhiyun __le16 **p_fw_cons); 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun /** 304*4882a593Smuzhiyun * @brief qed_int_unregister_cb - Unregisters callback 305*4882a593Smuzhiyun * function from sp sb. 306*4882a593Smuzhiyun * Partner of qed_int_register_cb -> should be called 307*4882a593Smuzhiyun * when no longer required. 308*4882a593Smuzhiyun * 309*4882a593Smuzhiyun * @param p_hwfn 310*4882a593Smuzhiyun * @param pi 311*4882a593Smuzhiyun * 312*4882a593Smuzhiyun * @return int 313*4882a593Smuzhiyun */ 314*4882a593Smuzhiyun int qed_int_unregister_cb(struct qed_hwfn *p_hwfn, 315*4882a593Smuzhiyun u8 pi); 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun /** 318*4882a593Smuzhiyun * @brief qed_int_get_sp_sb_id - Get the slowhwfn sb id. 319*4882a593Smuzhiyun * 320*4882a593Smuzhiyun * @param p_hwfn 321*4882a593Smuzhiyun * 322*4882a593Smuzhiyun * @return u16 323*4882a593Smuzhiyun */ 324*4882a593Smuzhiyun u16 qed_int_get_sp_sb_id(struct qed_hwfn *p_hwfn); 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun /** 327*4882a593Smuzhiyun * @brief Status block cleanup. Should be called for each status 328*4882a593Smuzhiyun * block that will be used -> both PF / VF 329*4882a593Smuzhiyun * 330*4882a593Smuzhiyun * @param p_hwfn 331*4882a593Smuzhiyun * @param p_ptt 332*4882a593Smuzhiyun * @param igu_sb_id - igu status block id 333*4882a593Smuzhiyun * @param opaque - opaque fid of the sb owner. 334*4882a593Smuzhiyun * @param b_set - set(1) / clear(0) 335*4882a593Smuzhiyun */ 336*4882a593Smuzhiyun void qed_int_igu_init_pure_rt_single(struct qed_hwfn *p_hwfn, 337*4882a593Smuzhiyun struct qed_ptt *p_ptt, 338*4882a593Smuzhiyun u16 igu_sb_id, 339*4882a593Smuzhiyun u16 opaque, 340*4882a593Smuzhiyun bool b_set); 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun /** 343*4882a593Smuzhiyun * @brief qed_int_cau_conf - configure cau for a given status 344*4882a593Smuzhiyun * block 345*4882a593Smuzhiyun * 346*4882a593Smuzhiyun * @param p_hwfn 347*4882a593Smuzhiyun * @param ptt 348*4882a593Smuzhiyun * @param sb_phys 349*4882a593Smuzhiyun * @param igu_sb_id 350*4882a593Smuzhiyun * @param vf_number 351*4882a593Smuzhiyun * @param vf_valid 352*4882a593Smuzhiyun */ 353*4882a593Smuzhiyun void qed_int_cau_conf_sb(struct qed_hwfn *p_hwfn, 354*4882a593Smuzhiyun struct qed_ptt *p_ptt, 355*4882a593Smuzhiyun dma_addr_t sb_phys, 356*4882a593Smuzhiyun u16 igu_sb_id, 357*4882a593Smuzhiyun u16 vf_number, 358*4882a593Smuzhiyun u8 vf_valid); 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /** 361*4882a593Smuzhiyun * @brief qed_int_alloc 362*4882a593Smuzhiyun * 363*4882a593Smuzhiyun * @param p_hwfn 364*4882a593Smuzhiyun * @param p_ptt 365*4882a593Smuzhiyun * 366*4882a593Smuzhiyun * @return int 367*4882a593Smuzhiyun */ 368*4882a593Smuzhiyun int qed_int_alloc(struct qed_hwfn *p_hwfn, 369*4882a593Smuzhiyun struct qed_ptt *p_ptt); 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun /** 372*4882a593Smuzhiyun * @brief qed_int_free 373*4882a593Smuzhiyun * 374*4882a593Smuzhiyun * @param p_hwfn 375*4882a593Smuzhiyun */ 376*4882a593Smuzhiyun void qed_int_free(struct qed_hwfn *p_hwfn); 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun /** 379*4882a593Smuzhiyun * @brief qed_int_setup 380*4882a593Smuzhiyun * 381*4882a593Smuzhiyun * @param p_hwfn 382*4882a593Smuzhiyun * @param p_ptt 383*4882a593Smuzhiyun */ 384*4882a593Smuzhiyun void qed_int_setup(struct qed_hwfn *p_hwfn, 385*4882a593Smuzhiyun struct qed_ptt *p_ptt); 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun /** 388*4882a593Smuzhiyun * @brief - Enable Interrupt & Attention for hw function 389*4882a593Smuzhiyun * 390*4882a593Smuzhiyun * @param p_hwfn 391*4882a593Smuzhiyun * @param p_ptt 392*4882a593Smuzhiyun * @param int_mode 393*4882a593Smuzhiyun * 394*4882a593Smuzhiyun * @return int 395*4882a593Smuzhiyun */ 396*4882a593Smuzhiyun int qed_int_igu_enable(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, 397*4882a593Smuzhiyun enum qed_int_mode int_mode); 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun /** 400*4882a593Smuzhiyun * @brief - Initialize CAU status block entry 401*4882a593Smuzhiyun * 402*4882a593Smuzhiyun * @param p_hwfn 403*4882a593Smuzhiyun * @param p_sb_entry 404*4882a593Smuzhiyun * @param pf_id 405*4882a593Smuzhiyun * @param vf_number 406*4882a593Smuzhiyun * @param vf_valid 407*4882a593Smuzhiyun */ 408*4882a593Smuzhiyun void qed_init_cau_sb_entry(struct qed_hwfn *p_hwfn, 409*4882a593Smuzhiyun struct cau_sb_entry *p_sb_entry, 410*4882a593Smuzhiyun u8 pf_id, 411*4882a593Smuzhiyun u16 vf_number, 412*4882a593Smuzhiyun u8 vf_valid); 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun int qed_int_set_timer_res(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, 415*4882a593Smuzhiyun u8 timer_res, u16 sb_id, bool tx); 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun #define QED_MAPPING_MEMORY_SIZE(dev) (NUM_OF_SBS(dev)) 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun int qed_pglueb_rbc_attn_handler(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, 420*4882a593Smuzhiyun bool hw_init); 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun #endif 423