xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/qlogic/qed/qed_int.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2*4882a593Smuzhiyun /* QLogic qed NIC Driver
3*4882a593Smuzhiyun  * Copyright (c) 2015-2017  QLogic Corporation
4*4882a593Smuzhiyun  * Copyright (c) 2019-2020 Marvell International Ltd.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun #include <asm/byteorder.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/string.h>
19*4882a593Smuzhiyun #include "qed.h"
20*4882a593Smuzhiyun #include "qed_hsi.h"
21*4882a593Smuzhiyun #include "qed_hw.h"
22*4882a593Smuzhiyun #include "qed_init_ops.h"
23*4882a593Smuzhiyun #include "qed_int.h"
24*4882a593Smuzhiyun #include "qed_mcp.h"
25*4882a593Smuzhiyun #include "qed_reg_addr.h"
26*4882a593Smuzhiyun #include "qed_sp.h"
27*4882a593Smuzhiyun #include "qed_sriov.h"
28*4882a593Smuzhiyun #include "qed_vf.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct qed_pi_info {
31*4882a593Smuzhiyun 	qed_int_comp_cb_t	comp_cb;
32*4882a593Smuzhiyun 	void			*cookie;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct qed_sb_sp_info {
36*4882a593Smuzhiyun 	struct qed_sb_info sb_info;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	/* per protocol index data */
39*4882a593Smuzhiyun 	struct qed_pi_info pi_info_arr[PIS_PER_SB_E4];
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun enum qed_attention_type {
43*4882a593Smuzhiyun 	QED_ATTN_TYPE_ATTN,
44*4882a593Smuzhiyun 	QED_ATTN_TYPE_PARITY,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define SB_ATTN_ALIGNED_SIZE(p_hwfn) \
48*4882a593Smuzhiyun 	ALIGNED_TYPE_SIZE(struct atten_status_block, p_hwfn)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct aeu_invert_reg_bit {
51*4882a593Smuzhiyun 	char bit_name[30];
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define ATTENTION_PARITY                (1 << 0)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define ATTENTION_LENGTH_MASK           (0x00000ff0)
56*4882a593Smuzhiyun #define ATTENTION_LENGTH_SHIFT          (4)
57*4882a593Smuzhiyun #define ATTENTION_LENGTH(flags)         (((flags) & ATTENTION_LENGTH_MASK) >> \
58*4882a593Smuzhiyun 					 ATTENTION_LENGTH_SHIFT)
59*4882a593Smuzhiyun #define ATTENTION_SINGLE                BIT(ATTENTION_LENGTH_SHIFT)
60*4882a593Smuzhiyun #define ATTENTION_PAR                   (ATTENTION_SINGLE | ATTENTION_PARITY)
61*4882a593Smuzhiyun #define ATTENTION_PAR_INT               ((2 << ATTENTION_LENGTH_SHIFT) | \
62*4882a593Smuzhiyun 					 ATTENTION_PARITY)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* Multiple bits start with this offset */
65*4882a593Smuzhiyun #define ATTENTION_OFFSET_MASK           (0x000ff000)
66*4882a593Smuzhiyun #define ATTENTION_OFFSET_SHIFT          (12)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define ATTENTION_BB_MASK               (0x00700000)
69*4882a593Smuzhiyun #define ATTENTION_BB_SHIFT              (20)
70*4882a593Smuzhiyun #define ATTENTION_BB(value)             (value << ATTENTION_BB_SHIFT)
71*4882a593Smuzhiyun #define ATTENTION_BB_DIFFERENT          BIT(23)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define ATTENTION_CLEAR_ENABLE          BIT(28)
74*4882a593Smuzhiyun 	unsigned int flags;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* Callback to call if attention will be triggered */
77*4882a593Smuzhiyun 	int (*cb)(struct qed_hwfn *p_hwfn);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	enum block_id block_index;
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun struct aeu_invert_reg {
83*4882a593Smuzhiyun 	struct aeu_invert_reg_bit bits[32];
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define MAX_ATTN_GRPS           (8)
87*4882a593Smuzhiyun #define NUM_ATTN_REGS           (9)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* Specific HW attention callbacks */
qed_mcp_attn_cb(struct qed_hwfn * p_hwfn)90*4882a593Smuzhiyun static int qed_mcp_attn_cb(struct qed_hwfn *p_hwfn)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	u32 tmp = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, MCP_REG_CPU_STATE);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* This might occur on certain instances; Log it once then mask it */
95*4882a593Smuzhiyun 	DP_INFO(p_hwfn->cdev, "MCP_REG_CPU_STATE: %08x - Masking...\n",
96*4882a593Smuzhiyun 		tmp);
97*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_hwfn->p_dpc_ptt, MCP_REG_CPU_EVENT_MASK,
98*4882a593Smuzhiyun 	       0xffffffff);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define QED_PSWHST_ATTENTION_INCORRECT_ACCESS		(0x1)
104*4882a593Smuzhiyun #define ATTENTION_INCORRECT_ACCESS_WR_MASK		(0x1)
105*4882a593Smuzhiyun #define ATTENTION_INCORRECT_ACCESS_WR_SHIFT		(0)
106*4882a593Smuzhiyun #define ATTENTION_INCORRECT_ACCESS_CLIENT_MASK		(0xf)
107*4882a593Smuzhiyun #define ATTENTION_INCORRECT_ACCESS_CLIENT_SHIFT		(1)
108*4882a593Smuzhiyun #define ATTENTION_INCORRECT_ACCESS_VF_VALID_MASK	(0x1)
109*4882a593Smuzhiyun #define ATTENTION_INCORRECT_ACCESS_VF_VALID_SHIFT	(5)
110*4882a593Smuzhiyun #define ATTENTION_INCORRECT_ACCESS_VF_ID_MASK		(0xff)
111*4882a593Smuzhiyun #define ATTENTION_INCORRECT_ACCESS_VF_ID_SHIFT		(6)
112*4882a593Smuzhiyun #define ATTENTION_INCORRECT_ACCESS_PF_ID_MASK		(0xf)
113*4882a593Smuzhiyun #define ATTENTION_INCORRECT_ACCESS_PF_ID_SHIFT		(14)
114*4882a593Smuzhiyun #define ATTENTION_INCORRECT_ACCESS_BYTE_EN_MASK		(0xff)
115*4882a593Smuzhiyun #define ATTENTION_INCORRECT_ACCESS_BYTE_EN_SHIFT	(18)
qed_pswhst_attn_cb(struct qed_hwfn * p_hwfn)116*4882a593Smuzhiyun static int qed_pswhst_attn_cb(struct qed_hwfn *p_hwfn)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	u32 tmp = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
119*4882a593Smuzhiyun 			 PSWHST_REG_INCORRECT_ACCESS_VALID);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (tmp & QED_PSWHST_ATTENTION_INCORRECT_ACCESS) {
122*4882a593Smuzhiyun 		u32 addr, data, length;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 		addr = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
125*4882a593Smuzhiyun 			      PSWHST_REG_INCORRECT_ACCESS_ADDRESS);
126*4882a593Smuzhiyun 		data = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
127*4882a593Smuzhiyun 			      PSWHST_REG_INCORRECT_ACCESS_DATA);
128*4882a593Smuzhiyun 		length = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
129*4882a593Smuzhiyun 				PSWHST_REG_INCORRECT_ACCESS_LENGTH);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		DP_INFO(p_hwfn->cdev,
132*4882a593Smuzhiyun 			"Incorrect access to %08x of length %08x - PF [%02x] VF [%04x] [valid %02x] client [%02x] write [%02x] Byte-Enable [%04x] [%08x]\n",
133*4882a593Smuzhiyun 			addr, length,
134*4882a593Smuzhiyun 			(u8) GET_FIELD(data, ATTENTION_INCORRECT_ACCESS_PF_ID),
135*4882a593Smuzhiyun 			(u8) GET_FIELD(data, ATTENTION_INCORRECT_ACCESS_VF_ID),
136*4882a593Smuzhiyun 			(u8) GET_FIELD(data,
137*4882a593Smuzhiyun 				       ATTENTION_INCORRECT_ACCESS_VF_VALID),
138*4882a593Smuzhiyun 			(u8) GET_FIELD(data,
139*4882a593Smuzhiyun 				       ATTENTION_INCORRECT_ACCESS_CLIENT),
140*4882a593Smuzhiyun 			(u8) GET_FIELD(data, ATTENTION_INCORRECT_ACCESS_WR),
141*4882a593Smuzhiyun 			(u8) GET_FIELD(data,
142*4882a593Smuzhiyun 				       ATTENTION_INCORRECT_ACCESS_BYTE_EN),
143*4882a593Smuzhiyun 			data);
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	return 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define QED_GRC_ATTENTION_VALID_BIT	(1 << 0)
150*4882a593Smuzhiyun #define QED_GRC_ATTENTION_ADDRESS_MASK	(0x7fffff)
151*4882a593Smuzhiyun #define QED_GRC_ATTENTION_ADDRESS_SHIFT	(0)
152*4882a593Smuzhiyun #define QED_GRC_ATTENTION_RDWR_BIT	(1 << 23)
153*4882a593Smuzhiyun #define QED_GRC_ATTENTION_MASTER_MASK	(0xf)
154*4882a593Smuzhiyun #define QED_GRC_ATTENTION_MASTER_SHIFT	(24)
155*4882a593Smuzhiyun #define QED_GRC_ATTENTION_PF_MASK	(0xf)
156*4882a593Smuzhiyun #define QED_GRC_ATTENTION_PF_SHIFT	(0)
157*4882a593Smuzhiyun #define QED_GRC_ATTENTION_VF_MASK	(0xff)
158*4882a593Smuzhiyun #define QED_GRC_ATTENTION_VF_SHIFT	(4)
159*4882a593Smuzhiyun #define QED_GRC_ATTENTION_PRIV_MASK	(0x3)
160*4882a593Smuzhiyun #define QED_GRC_ATTENTION_PRIV_SHIFT	(14)
161*4882a593Smuzhiyun #define QED_GRC_ATTENTION_PRIV_VF	(0)
attn_master_to_str(u8 master)162*4882a593Smuzhiyun static const char *attn_master_to_str(u8 master)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	switch (master) {
165*4882a593Smuzhiyun 	case 1: return "PXP";
166*4882a593Smuzhiyun 	case 2: return "MCP";
167*4882a593Smuzhiyun 	case 3: return "MSDM";
168*4882a593Smuzhiyun 	case 4: return "PSDM";
169*4882a593Smuzhiyun 	case 5: return "YSDM";
170*4882a593Smuzhiyun 	case 6: return "USDM";
171*4882a593Smuzhiyun 	case 7: return "TSDM";
172*4882a593Smuzhiyun 	case 8: return "XSDM";
173*4882a593Smuzhiyun 	case 9: return "DBU";
174*4882a593Smuzhiyun 	case 10: return "DMAE";
175*4882a593Smuzhiyun 	default:
176*4882a593Smuzhiyun 		return "Unknown";
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
qed_grc_attn_cb(struct qed_hwfn * p_hwfn)180*4882a593Smuzhiyun static int qed_grc_attn_cb(struct qed_hwfn *p_hwfn)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	u32 tmp, tmp2;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* We've already cleared the timeout interrupt register, so we learn
185*4882a593Smuzhiyun 	 * of interrupts via the validity register
186*4882a593Smuzhiyun 	 */
187*4882a593Smuzhiyun 	tmp = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
188*4882a593Smuzhiyun 		     GRC_REG_TIMEOUT_ATTN_ACCESS_VALID);
189*4882a593Smuzhiyun 	if (!(tmp & QED_GRC_ATTENTION_VALID_BIT))
190*4882a593Smuzhiyun 		goto out;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Read the GRC timeout information */
193*4882a593Smuzhiyun 	tmp = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
194*4882a593Smuzhiyun 		     GRC_REG_TIMEOUT_ATTN_ACCESS_DATA_0);
195*4882a593Smuzhiyun 	tmp2 = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
196*4882a593Smuzhiyun 		      GRC_REG_TIMEOUT_ATTN_ACCESS_DATA_1);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	DP_INFO(p_hwfn->cdev,
199*4882a593Smuzhiyun 		"GRC timeout [%08x:%08x] - %s Address [%08x] [Master %s] [PF: %02x %s %02x]\n",
200*4882a593Smuzhiyun 		tmp2, tmp,
201*4882a593Smuzhiyun 		(tmp & QED_GRC_ATTENTION_RDWR_BIT) ? "Write to" : "Read from",
202*4882a593Smuzhiyun 		GET_FIELD(tmp, QED_GRC_ATTENTION_ADDRESS) << 2,
203*4882a593Smuzhiyun 		attn_master_to_str(GET_FIELD(tmp, QED_GRC_ATTENTION_MASTER)),
204*4882a593Smuzhiyun 		GET_FIELD(tmp2, QED_GRC_ATTENTION_PF),
205*4882a593Smuzhiyun 		(GET_FIELD(tmp2, QED_GRC_ATTENTION_PRIV) ==
206*4882a593Smuzhiyun 		 QED_GRC_ATTENTION_PRIV_VF) ? "VF" : "(Irrelevant)",
207*4882a593Smuzhiyun 		GET_FIELD(tmp2, QED_GRC_ATTENTION_VF));
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun out:
210*4882a593Smuzhiyun 	/* Regardles of anything else, clean the validity bit */
211*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_hwfn->p_dpc_ptt,
212*4882a593Smuzhiyun 	       GRC_REG_TIMEOUT_ATTN_ACCESS_VALID, 0);
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define PGLUE_ATTENTION_VALID			(1 << 29)
217*4882a593Smuzhiyun #define PGLUE_ATTENTION_RD_VALID		(1 << 26)
218*4882a593Smuzhiyun #define PGLUE_ATTENTION_DETAILS_PFID_MASK	(0xf)
219*4882a593Smuzhiyun #define PGLUE_ATTENTION_DETAILS_PFID_SHIFT	(20)
220*4882a593Smuzhiyun #define PGLUE_ATTENTION_DETAILS_VF_VALID_MASK	(0x1)
221*4882a593Smuzhiyun #define PGLUE_ATTENTION_DETAILS_VF_VALID_SHIFT	(19)
222*4882a593Smuzhiyun #define PGLUE_ATTENTION_DETAILS_VFID_MASK	(0xff)
223*4882a593Smuzhiyun #define PGLUE_ATTENTION_DETAILS_VFID_SHIFT	(24)
224*4882a593Smuzhiyun #define PGLUE_ATTENTION_DETAILS2_WAS_ERR_MASK	(0x1)
225*4882a593Smuzhiyun #define PGLUE_ATTENTION_DETAILS2_WAS_ERR_SHIFT	(21)
226*4882a593Smuzhiyun #define PGLUE_ATTENTION_DETAILS2_BME_MASK	(0x1)
227*4882a593Smuzhiyun #define PGLUE_ATTENTION_DETAILS2_BME_SHIFT	(22)
228*4882a593Smuzhiyun #define PGLUE_ATTENTION_DETAILS2_FID_EN_MASK	(0x1)
229*4882a593Smuzhiyun #define PGLUE_ATTENTION_DETAILS2_FID_EN_SHIFT	(23)
230*4882a593Smuzhiyun #define PGLUE_ATTENTION_ICPL_VALID		(1 << 23)
231*4882a593Smuzhiyun #define PGLUE_ATTENTION_ZLR_VALID		(1 << 25)
232*4882a593Smuzhiyun #define PGLUE_ATTENTION_ILT_VALID		(1 << 23)
233*4882a593Smuzhiyun 
qed_pglueb_rbc_attn_handler(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,bool hw_init)234*4882a593Smuzhiyun int qed_pglueb_rbc_attn_handler(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
235*4882a593Smuzhiyun 				bool hw_init)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	char msg[256];
238*4882a593Smuzhiyun 	u32 tmp;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	tmp = qed_rd(p_hwfn, p_ptt, PGLUE_B_REG_TX_ERR_WR_DETAILS2);
241*4882a593Smuzhiyun 	if (tmp & PGLUE_ATTENTION_VALID) {
242*4882a593Smuzhiyun 		u32 addr_lo, addr_hi, details;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		addr_lo = qed_rd(p_hwfn, p_ptt,
245*4882a593Smuzhiyun 				 PGLUE_B_REG_TX_ERR_WR_ADD_31_0);
246*4882a593Smuzhiyun 		addr_hi = qed_rd(p_hwfn, p_ptt,
247*4882a593Smuzhiyun 				 PGLUE_B_REG_TX_ERR_WR_ADD_63_32);
248*4882a593Smuzhiyun 		details = qed_rd(p_hwfn, p_ptt,
249*4882a593Smuzhiyun 				 PGLUE_B_REG_TX_ERR_WR_DETAILS);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		snprintf(msg, sizeof(msg),
252*4882a593Smuzhiyun 			 "Illegal write by chip to [%08x:%08x] blocked.\n"
253*4882a593Smuzhiyun 			 "Details: %08x [PFID %02x, VFID %02x, VF_VALID %02x]\n"
254*4882a593Smuzhiyun 			 "Details2 %08x [Was_error %02x BME deassert %02x FID_enable deassert %02x]",
255*4882a593Smuzhiyun 			 addr_hi, addr_lo, details,
256*4882a593Smuzhiyun 			 (u8)GET_FIELD(details, PGLUE_ATTENTION_DETAILS_PFID),
257*4882a593Smuzhiyun 			 (u8)GET_FIELD(details, PGLUE_ATTENTION_DETAILS_VFID),
258*4882a593Smuzhiyun 			 !!GET_FIELD(details, PGLUE_ATTENTION_DETAILS_VF_VALID),
259*4882a593Smuzhiyun 			 tmp,
260*4882a593Smuzhiyun 			 !!GET_FIELD(tmp, PGLUE_ATTENTION_DETAILS2_WAS_ERR),
261*4882a593Smuzhiyun 			 !!GET_FIELD(tmp, PGLUE_ATTENTION_DETAILS2_BME),
262*4882a593Smuzhiyun 			 !!GET_FIELD(tmp, PGLUE_ATTENTION_DETAILS2_FID_EN));
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		if (hw_init)
265*4882a593Smuzhiyun 			DP_VERBOSE(p_hwfn, NETIF_MSG_INTR, "%s\n", msg);
266*4882a593Smuzhiyun 		else
267*4882a593Smuzhiyun 			DP_NOTICE(p_hwfn, "%s\n", msg);
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	tmp = qed_rd(p_hwfn, p_ptt, PGLUE_B_REG_TX_ERR_RD_DETAILS2);
271*4882a593Smuzhiyun 	if (tmp & PGLUE_ATTENTION_RD_VALID) {
272*4882a593Smuzhiyun 		u32 addr_lo, addr_hi, details;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 		addr_lo = qed_rd(p_hwfn, p_ptt,
275*4882a593Smuzhiyun 				 PGLUE_B_REG_TX_ERR_RD_ADD_31_0);
276*4882a593Smuzhiyun 		addr_hi = qed_rd(p_hwfn, p_ptt,
277*4882a593Smuzhiyun 				 PGLUE_B_REG_TX_ERR_RD_ADD_63_32);
278*4882a593Smuzhiyun 		details = qed_rd(p_hwfn, p_ptt,
279*4882a593Smuzhiyun 				 PGLUE_B_REG_TX_ERR_RD_DETAILS);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
282*4882a593Smuzhiyun 			  "Illegal read by chip from [%08x:%08x] blocked.\n"
283*4882a593Smuzhiyun 			  "Details: %08x [PFID %02x, VFID %02x, VF_VALID %02x]\n"
284*4882a593Smuzhiyun 			  "Details2 %08x [Was_error %02x BME deassert %02x FID_enable deassert %02x]\n",
285*4882a593Smuzhiyun 			  addr_hi, addr_lo, details,
286*4882a593Smuzhiyun 			  (u8)GET_FIELD(details, PGLUE_ATTENTION_DETAILS_PFID),
287*4882a593Smuzhiyun 			  (u8)GET_FIELD(details, PGLUE_ATTENTION_DETAILS_VFID),
288*4882a593Smuzhiyun 			  GET_FIELD(details,
289*4882a593Smuzhiyun 				    PGLUE_ATTENTION_DETAILS_VF_VALID) ? 1 : 0,
290*4882a593Smuzhiyun 			  tmp,
291*4882a593Smuzhiyun 			  GET_FIELD(tmp,
292*4882a593Smuzhiyun 				    PGLUE_ATTENTION_DETAILS2_WAS_ERR) ? 1 : 0,
293*4882a593Smuzhiyun 			  GET_FIELD(tmp,
294*4882a593Smuzhiyun 				    PGLUE_ATTENTION_DETAILS2_BME) ? 1 : 0,
295*4882a593Smuzhiyun 			  GET_FIELD(tmp,
296*4882a593Smuzhiyun 				    PGLUE_ATTENTION_DETAILS2_FID_EN) ? 1 : 0);
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	tmp = qed_rd(p_hwfn, p_ptt, PGLUE_B_REG_TX_ERR_WR_DETAILS_ICPL);
300*4882a593Smuzhiyun 	if (tmp & PGLUE_ATTENTION_ICPL_VALID) {
301*4882a593Smuzhiyun 		snprintf(msg, sizeof(msg), "ICPL error - %08x", tmp);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 		if (hw_init)
304*4882a593Smuzhiyun 			DP_VERBOSE(p_hwfn, NETIF_MSG_INTR, "%s\n", msg);
305*4882a593Smuzhiyun 		else
306*4882a593Smuzhiyun 			DP_NOTICE(p_hwfn, "%s\n", msg);
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	tmp = qed_rd(p_hwfn, p_ptt, PGLUE_B_REG_MASTER_ZLR_ERR_DETAILS);
310*4882a593Smuzhiyun 	if (tmp & PGLUE_ATTENTION_ZLR_VALID) {
311*4882a593Smuzhiyun 		u32 addr_hi, addr_lo;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 		addr_lo = qed_rd(p_hwfn, p_ptt,
314*4882a593Smuzhiyun 				 PGLUE_B_REG_MASTER_ZLR_ERR_ADD_31_0);
315*4882a593Smuzhiyun 		addr_hi = qed_rd(p_hwfn, p_ptt,
316*4882a593Smuzhiyun 				 PGLUE_B_REG_MASTER_ZLR_ERR_ADD_63_32);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn, "ZLR error - %08x [Address %08x:%08x]\n",
319*4882a593Smuzhiyun 			  tmp, addr_hi, addr_lo);
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	tmp = qed_rd(p_hwfn, p_ptt, PGLUE_B_REG_VF_ILT_ERR_DETAILS2);
323*4882a593Smuzhiyun 	if (tmp & PGLUE_ATTENTION_ILT_VALID) {
324*4882a593Smuzhiyun 		u32 addr_hi, addr_lo, details;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 		addr_lo = qed_rd(p_hwfn, p_ptt,
327*4882a593Smuzhiyun 				 PGLUE_B_REG_VF_ILT_ERR_ADD_31_0);
328*4882a593Smuzhiyun 		addr_hi = qed_rd(p_hwfn, p_ptt,
329*4882a593Smuzhiyun 				 PGLUE_B_REG_VF_ILT_ERR_ADD_63_32);
330*4882a593Smuzhiyun 		details = qed_rd(p_hwfn, p_ptt,
331*4882a593Smuzhiyun 				 PGLUE_B_REG_VF_ILT_ERR_DETAILS);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
334*4882a593Smuzhiyun 			  "ILT error - Details %08x Details2 %08x [Address %08x:%08x]\n",
335*4882a593Smuzhiyun 			  details, tmp, addr_hi, addr_lo);
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* Clear the indications */
339*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_LATCHED_ERRORS_CLR, BIT(2));
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
qed_pglueb_rbc_attn_cb(struct qed_hwfn * p_hwfn)344*4882a593Smuzhiyun static int qed_pglueb_rbc_attn_cb(struct qed_hwfn *p_hwfn)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	return qed_pglueb_rbc_attn_handler(p_hwfn, p_hwfn->p_dpc_ptt, false);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
qed_fw_assertion(struct qed_hwfn * p_hwfn)349*4882a593Smuzhiyun static int qed_fw_assertion(struct qed_hwfn *p_hwfn)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	qed_hw_err_notify(p_hwfn, p_hwfn->p_dpc_ptt, QED_HW_ERR_FW_ASSERT,
352*4882a593Smuzhiyun 			  "FW assertion!\n");
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return -EINVAL;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
qed_general_attention_35(struct qed_hwfn * p_hwfn)357*4882a593Smuzhiyun static int qed_general_attention_35(struct qed_hwfn *p_hwfn)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	DP_INFO(p_hwfn, "General attention 35!\n");
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun #define QED_DORQ_ATTENTION_REASON_MASK  (0xfffff)
365*4882a593Smuzhiyun #define QED_DORQ_ATTENTION_OPAQUE_MASK  (0xffff)
366*4882a593Smuzhiyun #define QED_DORQ_ATTENTION_OPAQUE_SHIFT (0x0)
367*4882a593Smuzhiyun #define QED_DORQ_ATTENTION_SIZE_MASK            (0x7f)
368*4882a593Smuzhiyun #define QED_DORQ_ATTENTION_SIZE_SHIFT           (16)
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define QED_DB_REC_COUNT                        1000
371*4882a593Smuzhiyun #define QED_DB_REC_INTERVAL                     100
372*4882a593Smuzhiyun 
qed_db_rec_flush_queue(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)373*4882a593Smuzhiyun static int qed_db_rec_flush_queue(struct qed_hwfn *p_hwfn,
374*4882a593Smuzhiyun 				  struct qed_ptt *p_ptt)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	u32 count = QED_DB_REC_COUNT;
377*4882a593Smuzhiyun 	u32 usage = 1;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* Flush any pending (e)dpms as they may never arrive */
380*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, DORQ_REG_DPM_FORCE_ABORT, 0x1);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* wait for usage to zero or count to run out. This is necessary since
383*4882a593Smuzhiyun 	 * EDPM doorbell transactions can take multiple 64b cycles, and as such
384*4882a593Smuzhiyun 	 * can "split" over the pci. Possibly, the doorbell drop can happen with
385*4882a593Smuzhiyun 	 * half an EDPM in the queue and other half dropped. Another EDPM
386*4882a593Smuzhiyun 	 * doorbell to the same address (from doorbell recovery mechanism or
387*4882a593Smuzhiyun 	 * from the doorbelling entity) could have first half dropped and second
388*4882a593Smuzhiyun 	 * half interpreted as continuation of the first. To prevent such
389*4882a593Smuzhiyun 	 * malformed doorbells from reaching the device, flush the queue before
390*4882a593Smuzhiyun 	 * releasing the overflow sticky indication.
391*4882a593Smuzhiyun 	 */
392*4882a593Smuzhiyun 	while (count-- && usage) {
393*4882a593Smuzhiyun 		usage = qed_rd(p_hwfn, p_ptt, DORQ_REG_PF_USAGE_CNT);
394*4882a593Smuzhiyun 		udelay(QED_DB_REC_INTERVAL);
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* should have been depleted by now */
398*4882a593Smuzhiyun 	if (usage) {
399*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn->cdev,
400*4882a593Smuzhiyun 			  "DB recovery: doorbell usage failed to zero after %d usec. usage was %x\n",
401*4882a593Smuzhiyun 			  QED_DB_REC_INTERVAL * QED_DB_REC_COUNT, usage);
402*4882a593Smuzhiyun 		return -EBUSY;
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	return 0;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
qed_db_rec_handler(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)408*4882a593Smuzhiyun int qed_db_rec_handler(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	u32 attn_ovfl, cur_ovfl;
411*4882a593Smuzhiyun 	int rc;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	attn_ovfl = test_and_clear_bit(QED_OVERFLOW_BIT,
414*4882a593Smuzhiyun 				       &p_hwfn->db_recovery_info.overflow);
415*4882a593Smuzhiyun 	cur_ovfl = qed_rd(p_hwfn, p_ptt, DORQ_REG_PF_OVFL_STICKY);
416*4882a593Smuzhiyun 	if (!cur_ovfl && !attn_ovfl)
417*4882a593Smuzhiyun 		return 0;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	DP_NOTICE(p_hwfn, "PF Overflow sticky: attn %u current %u\n",
420*4882a593Smuzhiyun 		  attn_ovfl, cur_ovfl);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	if (cur_ovfl && !p_hwfn->db_bar_no_edpm) {
423*4882a593Smuzhiyun 		rc = qed_db_rec_flush_queue(p_hwfn, p_ptt);
424*4882a593Smuzhiyun 		if (rc)
425*4882a593Smuzhiyun 			return rc;
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* Release overflow sticky indication (stop silently dropping everything) */
429*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_OVFL_STICKY, 0x0);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* Repeat all last doorbells (doorbell drop recovery) */
432*4882a593Smuzhiyun 	qed_db_recovery_execute(p_hwfn);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return 0;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
qed_dorq_attn_overflow(struct qed_hwfn * p_hwfn)437*4882a593Smuzhiyun static void qed_dorq_attn_overflow(struct qed_hwfn *p_hwfn)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct qed_ptt *p_ptt = p_hwfn->p_dpc_ptt;
440*4882a593Smuzhiyun 	u32 overflow;
441*4882a593Smuzhiyun 	int rc;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	overflow = qed_rd(p_hwfn, p_ptt, DORQ_REG_PF_OVFL_STICKY);
444*4882a593Smuzhiyun 	if (!overflow)
445*4882a593Smuzhiyun 		goto out;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/* Run PF doorbell recovery in next periodic handler */
448*4882a593Smuzhiyun 	set_bit(QED_OVERFLOW_BIT, &p_hwfn->db_recovery_info.overflow);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (!p_hwfn->db_bar_no_edpm) {
451*4882a593Smuzhiyun 		rc = qed_db_rec_flush_queue(p_hwfn, p_ptt);
452*4882a593Smuzhiyun 		if (rc)
453*4882a593Smuzhiyun 			goto out;
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_OVFL_STICKY, 0x0);
457*4882a593Smuzhiyun out:
458*4882a593Smuzhiyun 	/* Schedule the handler even if overflow was not detected */
459*4882a593Smuzhiyun 	qed_periodic_db_rec_start(p_hwfn);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
qed_dorq_attn_int_sts(struct qed_hwfn * p_hwfn)462*4882a593Smuzhiyun static int qed_dorq_attn_int_sts(struct qed_hwfn *p_hwfn)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	u32 int_sts, first_drop_reason, details, address, all_drops_reason;
465*4882a593Smuzhiyun 	struct qed_ptt *p_ptt = p_hwfn->p_dpc_ptt;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	/* int_sts may be zero since all PFs were interrupted for doorbell
468*4882a593Smuzhiyun 	 * overflow but another one already handled it. Can abort here. If
469*4882a593Smuzhiyun 	 * This PF also requires overflow recovery we will be interrupted again.
470*4882a593Smuzhiyun 	 * The masked almost full indication may also be set. Ignoring.
471*4882a593Smuzhiyun 	 */
472*4882a593Smuzhiyun 	int_sts = qed_rd(p_hwfn, p_ptt, DORQ_REG_INT_STS);
473*4882a593Smuzhiyun 	if (!(int_sts & ~DORQ_REG_INT_STS_DORQ_FIFO_AFULL))
474*4882a593Smuzhiyun 		return 0;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	DP_NOTICE(p_hwfn->cdev, "DORQ attention. int_sts was %x\n", int_sts);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* check if db_drop or overflow happened */
479*4882a593Smuzhiyun 	if (int_sts & (DORQ_REG_INT_STS_DB_DROP |
480*4882a593Smuzhiyun 		       DORQ_REG_INT_STS_DORQ_FIFO_OVFL_ERR)) {
481*4882a593Smuzhiyun 		/* Obtain data about db drop/overflow */
482*4882a593Smuzhiyun 		first_drop_reason = qed_rd(p_hwfn, p_ptt,
483*4882a593Smuzhiyun 					   DORQ_REG_DB_DROP_REASON) &
484*4882a593Smuzhiyun 		    QED_DORQ_ATTENTION_REASON_MASK;
485*4882a593Smuzhiyun 		details = qed_rd(p_hwfn, p_ptt, DORQ_REG_DB_DROP_DETAILS);
486*4882a593Smuzhiyun 		address = qed_rd(p_hwfn, p_ptt,
487*4882a593Smuzhiyun 				 DORQ_REG_DB_DROP_DETAILS_ADDRESS);
488*4882a593Smuzhiyun 		all_drops_reason = qed_rd(p_hwfn, p_ptt,
489*4882a593Smuzhiyun 					  DORQ_REG_DB_DROP_DETAILS_REASON);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 		/* Log info */
492*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn->cdev,
493*4882a593Smuzhiyun 			  "Doorbell drop occurred\n"
494*4882a593Smuzhiyun 			  "Address\t\t0x%08x\t(second BAR address)\n"
495*4882a593Smuzhiyun 			  "FID\t\t0x%04x\t\t(Opaque FID)\n"
496*4882a593Smuzhiyun 			  "Size\t\t0x%04x\t\t(in bytes)\n"
497*4882a593Smuzhiyun 			  "1st drop reason\t0x%08x\t(details on first drop since last handling)\n"
498*4882a593Smuzhiyun 			  "Sticky reasons\t0x%08x\t(all drop reasons since last handling)\n",
499*4882a593Smuzhiyun 			  address,
500*4882a593Smuzhiyun 			  GET_FIELD(details, QED_DORQ_ATTENTION_OPAQUE),
501*4882a593Smuzhiyun 			  GET_FIELD(details, QED_DORQ_ATTENTION_SIZE) * 4,
502*4882a593Smuzhiyun 			  first_drop_reason, all_drops_reason);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 		/* Clear the doorbell drop details and prepare for next drop */
505*4882a593Smuzhiyun 		qed_wr(p_hwfn, p_ptt, DORQ_REG_DB_DROP_DETAILS_REL, 0);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 		/* Mark interrupt as handled (note: even if drop was due to a different
508*4882a593Smuzhiyun 		 * reason than overflow we mark as handled)
509*4882a593Smuzhiyun 		 */
510*4882a593Smuzhiyun 		qed_wr(p_hwfn,
511*4882a593Smuzhiyun 		       p_ptt,
512*4882a593Smuzhiyun 		       DORQ_REG_INT_STS_WR,
513*4882a593Smuzhiyun 		       DORQ_REG_INT_STS_DB_DROP |
514*4882a593Smuzhiyun 		       DORQ_REG_INT_STS_DORQ_FIFO_OVFL_ERR);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 		/* If there are no indications other than drop indications, success */
517*4882a593Smuzhiyun 		if ((int_sts & ~(DORQ_REG_INT_STS_DB_DROP |
518*4882a593Smuzhiyun 				 DORQ_REG_INT_STS_DORQ_FIFO_OVFL_ERR |
519*4882a593Smuzhiyun 				 DORQ_REG_INT_STS_DORQ_FIFO_AFULL)) == 0)
520*4882a593Smuzhiyun 			return 0;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/* Some other indication was present - non recoverable */
524*4882a593Smuzhiyun 	DP_INFO(p_hwfn, "DORQ fatal attention\n");
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	return -EINVAL;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
qed_dorq_attn_cb(struct qed_hwfn * p_hwfn)529*4882a593Smuzhiyun static int qed_dorq_attn_cb(struct qed_hwfn *p_hwfn)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	p_hwfn->db_recovery_info.dorq_attn = true;
532*4882a593Smuzhiyun 	qed_dorq_attn_overflow(p_hwfn);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	return qed_dorq_attn_int_sts(p_hwfn);
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun 
qed_dorq_attn_handler(struct qed_hwfn * p_hwfn)537*4882a593Smuzhiyun static void qed_dorq_attn_handler(struct qed_hwfn *p_hwfn)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	if (p_hwfn->db_recovery_info.dorq_attn)
540*4882a593Smuzhiyun 		goto out;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* Call DORQ callback if the attention was missed */
543*4882a593Smuzhiyun 	qed_dorq_attn_cb(p_hwfn);
544*4882a593Smuzhiyun out:
545*4882a593Smuzhiyun 	p_hwfn->db_recovery_info.dorq_attn = false;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun /* Instead of major changes to the data-structure, we have a some 'special'
549*4882a593Smuzhiyun  * identifiers for sources that changed meaning between adapters.
550*4882a593Smuzhiyun  */
551*4882a593Smuzhiyun enum aeu_invert_reg_special_type {
552*4882a593Smuzhiyun 	AEU_INVERT_REG_SPECIAL_CNIG_0,
553*4882a593Smuzhiyun 	AEU_INVERT_REG_SPECIAL_CNIG_1,
554*4882a593Smuzhiyun 	AEU_INVERT_REG_SPECIAL_CNIG_2,
555*4882a593Smuzhiyun 	AEU_INVERT_REG_SPECIAL_CNIG_3,
556*4882a593Smuzhiyun 	AEU_INVERT_REG_SPECIAL_MAX,
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun static struct aeu_invert_reg_bit
560*4882a593Smuzhiyun aeu_descs_special[AEU_INVERT_REG_SPECIAL_MAX] = {
561*4882a593Smuzhiyun 	{"CNIG port 0", ATTENTION_SINGLE, NULL, BLOCK_CNIG},
562*4882a593Smuzhiyun 	{"CNIG port 1", ATTENTION_SINGLE, NULL, BLOCK_CNIG},
563*4882a593Smuzhiyun 	{"CNIG port 2", ATTENTION_SINGLE, NULL, BLOCK_CNIG},
564*4882a593Smuzhiyun 	{"CNIG port 3", ATTENTION_SINGLE, NULL, BLOCK_CNIG},
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun /* Notice aeu_invert_reg must be defined in the same order of bits as HW;  */
568*4882a593Smuzhiyun static struct aeu_invert_reg aeu_descs[NUM_ATTN_REGS] = {
569*4882a593Smuzhiyun 	{
570*4882a593Smuzhiyun 		{       /* After Invert 1 */
571*4882a593Smuzhiyun 			{"GPIO0 function%d",
572*4882a593Smuzhiyun 			 (32 << ATTENTION_LENGTH_SHIFT), NULL, MAX_BLOCK_ID},
573*4882a593Smuzhiyun 		}
574*4882a593Smuzhiyun 	},
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	{
577*4882a593Smuzhiyun 		{       /* After Invert 2 */
578*4882a593Smuzhiyun 			{"PGLUE config_space", ATTENTION_SINGLE,
579*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
580*4882a593Smuzhiyun 			{"PGLUE misc_flr", ATTENTION_SINGLE,
581*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
582*4882a593Smuzhiyun 			{"PGLUE B RBC", ATTENTION_PAR_INT,
583*4882a593Smuzhiyun 			 qed_pglueb_rbc_attn_cb, BLOCK_PGLUE_B},
584*4882a593Smuzhiyun 			{"PGLUE misc_mctp", ATTENTION_SINGLE,
585*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
586*4882a593Smuzhiyun 			{"Flash event", ATTENTION_SINGLE, NULL, MAX_BLOCK_ID},
587*4882a593Smuzhiyun 			{"SMB event", ATTENTION_SINGLE,	NULL, MAX_BLOCK_ID},
588*4882a593Smuzhiyun 			{"Main Power", ATTENTION_SINGLE, NULL, MAX_BLOCK_ID},
589*4882a593Smuzhiyun 			{"SW timers #%d", (8 << ATTENTION_LENGTH_SHIFT) |
590*4882a593Smuzhiyun 					  (1 << ATTENTION_OFFSET_SHIFT),
591*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
592*4882a593Smuzhiyun 			{"PCIE glue/PXP VPD %d",
593*4882a593Smuzhiyun 			 (16 << ATTENTION_LENGTH_SHIFT), NULL, BLOCK_PGLCS},
594*4882a593Smuzhiyun 		}
595*4882a593Smuzhiyun 	},
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	{
598*4882a593Smuzhiyun 		{       /* After Invert 3 */
599*4882a593Smuzhiyun 			{"General Attention %d",
600*4882a593Smuzhiyun 			 (32 << ATTENTION_LENGTH_SHIFT), NULL, MAX_BLOCK_ID},
601*4882a593Smuzhiyun 		}
602*4882a593Smuzhiyun 	},
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	{
605*4882a593Smuzhiyun 		{       /* After Invert 4 */
606*4882a593Smuzhiyun 			{"General Attention 32", ATTENTION_SINGLE |
607*4882a593Smuzhiyun 			 ATTENTION_CLEAR_ENABLE, qed_fw_assertion,
608*4882a593Smuzhiyun 			 MAX_BLOCK_ID},
609*4882a593Smuzhiyun 			{"General Attention %d",
610*4882a593Smuzhiyun 			 (2 << ATTENTION_LENGTH_SHIFT) |
611*4882a593Smuzhiyun 			 (33 << ATTENTION_OFFSET_SHIFT), NULL, MAX_BLOCK_ID},
612*4882a593Smuzhiyun 			{"General Attention 35", ATTENTION_SINGLE |
613*4882a593Smuzhiyun 			 ATTENTION_CLEAR_ENABLE, qed_general_attention_35,
614*4882a593Smuzhiyun 			 MAX_BLOCK_ID},
615*4882a593Smuzhiyun 			{"NWS Parity",
616*4882a593Smuzhiyun 			 ATTENTION_PAR | ATTENTION_BB_DIFFERENT |
617*4882a593Smuzhiyun 			 ATTENTION_BB(AEU_INVERT_REG_SPECIAL_CNIG_0),
618*4882a593Smuzhiyun 			 NULL, BLOCK_NWS},
619*4882a593Smuzhiyun 			{"NWS Interrupt",
620*4882a593Smuzhiyun 			 ATTENTION_SINGLE | ATTENTION_BB_DIFFERENT |
621*4882a593Smuzhiyun 			 ATTENTION_BB(AEU_INVERT_REG_SPECIAL_CNIG_1),
622*4882a593Smuzhiyun 			 NULL, BLOCK_NWS},
623*4882a593Smuzhiyun 			{"NWM Parity",
624*4882a593Smuzhiyun 			 ATTENTION_PAR | ATTENTION_BB_DIFFERENT |
625*4882a593Smuzhiyun 			 ATTENTION_BB(AEU_INVERT_REG_SPECIAL_CNIG_2),
626*4882a593Smuzhiyun 			 NULL, BLOCK_NWM},
627*4882a593Smuzhiyun 			{"NWM Interrupt",
628*4882a593Smuzhiyun 			 ATTENTION_SINGLE | ATTENTION_BB_DIFFERENT |
629*4882a593Smuzhiyun 			 ATTENTION_BB(AEU_INVERT_REG_SPECIAL_CNIG_3),
630*4882a593Smuzhiyun 			 NULL, BLOCK_NWM},
631*4882a593Smuzhiyun 			{"MCP CPU", ATTENTION_SINGLE,
632*4882a593Smuzhiyun 			 qed_mcp_attn_cb, MAX_BLOCK_ID},
633*4882a593Smuzhiyun 			{"MCP Watchdog timer", ATTENTION_SINGLE,
634*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
635*4882a593Smuzhiyun 			{"MCP M2P", ATTENTION_SINGLE, NULL, MAX_BLOCK_ID},
636*4882a593Smuzhiyun 			{"AVS stop status ready", ATTENTION_SINGLE,
637*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
638*4882a593Smuzhiyun 			{"MSTAT", ATTENTION_PAR_INT, NULL, MAX_BLOCK_ID},
639*4882a593Smuzhiyun 			{"MSTAT per-path", ATTENTION_PAR_INT,
640*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
641*4882a593Smuzhiyun 			{"Reserved %d", (6 << ATTENTION_LENGTH_SHIFT),
642*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
643*4882a593Smuzhiyun 			{"NIG", ATTENTION_PAR_INT, NULL, BLOCK_NIG},
644*4882a593Smuzhiyun 			{"BMB/OPTE/MCP", ATTENTION_PAR_INT, NULL, BLOCK_BMB},
645*4882a593Smuzhiyun 			{"BTB",	ATTENTION_PAR_INT, NULL, BLOCK_BTB},
646*4882a593Smuzhiyun 			{"BRB",	ATTENTION_PAR_INT, NULL, BLOCK_BRB},
647*4882a593Smuzhiyun 			{"PRS",	ATTENTION_PAR_INT, NULL, BLOCK_PRS},
648*4882a593Smuzhiyun 		}
649*4882a593Smuzhiyun 	},
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	{
652*4882a593Smuzhiyun 		{       /* After Invert 5 */
653*4882a593Smuzhiyun 			{"SRC", ATTENTION_PAR_INT, NULL, BLOCK_SRC},
654*4882a593Smuzhiyun 			{"PB Client1", ATTENTION_PAR_INT, NULL, BLOCK_PBF_PB1},
655*4882a593Smuzhiyun 			{"PB Client2", ATTENTION_PAR_INT, NULL, BLOCK_PBF_PB2},
656*4882a593Smuzhiyun 			{"RPB", ATTENTION_PAR_INT, NULL, BLOCK_RPB},
657*4882a593Smuzhiyun 			{"PBF", ATTENTION_PAR_INT, NULL, BLOCK_PBF},
658*4882a593Smuzhiyun 			{"QM", ATTENTION_PAR_INT, NULL, BLOCK_QM},
659*4882a593Smuzhiyun 			{"TM", ATTENTION_PAR_INT, NULL, BLOCK_TM},
660*4882a593Smuzhiyun 			{"MCM",  ATTENTION_PAR_INT, NULL, BLOCK_MCM},
661*4882a593Smuzhiyun 			{"MSDM", ATTENTION_PAR_INT, NULL, BLOCK_MSDM},
662*4882a593Smuzhiyun 			{"MSEM", ATTENTION_PAR_INT, NULL, BLOCK_MSEM},
663*4882a593Smuzhiyun 			{"PCM", ATTENTION_PAR_INT, NULL, BLOCK_PCM},
664*4882a593Smuzhiyun 			{"PSDM", ATTENTION_PAR_INT, NULL, BLOCK_PSDM},
665*4882a593Smuzhiyun 			{"PSEM", ATTENTION_PAR_INT, NULL, BLOCK_PSEM},
666*4882a593Smuzhiyun 			{"TCM", ATTENTION_PAR_INT, NULL, BLOCK_TCM},
667*4882a593Smuzhiyun 			{"TSDM", ATTENTION_PAR_INT, NULL, BLOCK_TSDM},
668*4882a593Smuzhiyun 			{"TSEM", ATTENTION_PAR_INT, NULL, BLOCK_TSEM},
669*4882a593Smuzhiyun 		}
670*4882a593Smuzhiyun 	},
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	{
673*4882a593Smuzhiyun 		{       /* After Invert 6 */
674*4882a593Smuzhiyun 			{"UCM", ATTENTION_PAR_INT, NULL, BLOCK_UCM},
675*4882a593Smuzhiyun 			{"USDM", ATTENTION_PAR_INT, NULL, BLOCK_USDM},
676*4882a593Smuzhiyun 			{"USEM", ATTENTION_PAR_INT, NULL, BLOCK_USEM},
677*4882a593Smuzhiyun 			{"XCM",	ATTENTION_PAR_INT, NULL, BLOCK_XCM},
678*4882a593Smuzhiyun 			{"XSDM", ATTENTION_PAR_INT, NULL, BLOCK_XSDM},
679*4882a593Smuzhiyun 			{"XSEM", ATTENTION_PAR_INT, NULL, BLOCK_XSEM},
680*4882a593Smuzhiyun 			{"YCM",	ATTENTION_PAR_INT, NULL, BLOCK_YCM},
681*4882a593Smuzhiyun 			{"YSDM", ATTENTION_PAR_INT, NULL, BLOCK_YSDM},
682*4882a593Smuzhiyun 			{"YSEM", ATTENTION_PAR_INT, NULL, BLOCK_YSEM},
683*4882a593Smuzhiyun 			{"XYLD", ATTENTION_PAR_INT, NULL, BLOCK_XYLD},
684*4882a593Smuzhiyun 			{"TMLD", ATTENTION_PAR_INT, NULL, BLOCK_TMLD},
685*4882a593Smuzhiyun 			{"MYLD", ATTENTION_PAR_INT, NULL, BLOCK_MULD},
686*4882a593Smuzhiyun 			{"YULD", ATTENTION_PAR_INT, NULL, BLOCK_YULD},
687*4882a593Smuzhiyun 			{"DORQ", ATTENTION_PAR_INT,
688*4882a593Smuzhiyun 			 qed_dorq_attn_cb, BLOCK_DORQ},
689*4882a593Smuzhiyun 			{"DBG", ATTENTION_PAR_INT, NULL, BLOCK_DBG},
690*4882a593Smuzhiyun 			{"IPC",	ATTENTION_PAR_INT, NULL, BLOCK_IPC},
691*4882a593Smuzhiyun 		}
692*4882a593Smuzhiyun 	},
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	{
695*4882a593Smuzhiyun 		{       /* After Invert 7 */
696*4882a593Smuzhiyun 			{"CCFC", ATTENTION_PAR_INT, NULL, BLOCK_CCFC},
697*4882a593Smuzhiyun 			{"CDU", ATTENTION_PAR_INT, NULL, BLOCK_CDU},
698*4882a593Smuzhiyun 			{"DMAE", ATTENTION_PAR_INT, NULL, BLOCK_DMAE},
699*4882a593Smuzhiyun 			{"IGU", ATTENTION_PAR_INT, NULL, BLOCK_IGU},
700*4882a593Smuzhiyun 			{"ATC", ATTENTION_PAR_INT, NULL, MAX_BLOCK_ID},
701*4882a593Smuzhiyun 			{"CAU", ATTENTION_PAR_INT, NULL, BLOCK_CAU},
702*4882a593Smuzhiyun 			{"PTU", ATTENTION_PAR_INT, NULL, BLOCK_PTU},
703*4882a593Smuzhiyun 			{"PRM", ATTENTION_PAR_INT, NULL, BLOCK_PRM},
704*4882a593Smuzhiyun 			{"TCFC", ATTENTION_PAR_INT, NULL, BLOCK_TCFC},
705*4882a593Smuzhiyun 			{"RDIF", ATTENTION_PAR_INT, NULL, BLOCK_RDIF},
706*4882a593Smuzhiyun 			{"TDIF", ATTENTION_PAR_INT, NULL, BLOCK_TDIF},
707*4882a593Smuzhiyun 			{"RSS", ATTENTION_PAR_INT, NULL, BLOCK_RSS},
708*4882a593Smuzhiyun 			{"MISC", ATTENTION_PAR_INT, NULL, BLOCK_MISC},
709*4882a593Smuzhiyun 			{"MISCS", ATTENTION_PAR_INT, NULL, BLOCK_MISCS},
710*4882a593Smuzhiyun 			{"PCIE", ATTENTION_PAR, NULL, BLOCK_PCIE},
711*4882a593Smuzhiyun 			{"Vaux PCI core", ATTENTION_SINGLE, NULL, BLOCK_PGLCS},
712*4882a593Smuzhiyun 			{"PSWRQ", ATTENTION_PAR_INT, NULL, BLOCK_PSWRQ},
713*4882a593Smuzhiyun 		}
714*4882a593Smuzhiyun 	},
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	{
717*4882a593Smuzhiyun 		{       /* After Invert 8 */
718*4882a593Smuzhiyun 			{"PSWRQ (pci_clk)", ATTENTION_PAR_INT,
719*4882a593Smuzhiyun 			 NULL, BLOCK_PSWRQ2},
720*4882a593Smuzhiyun 			{"PSWWR", ATTENTION_PAR_INT, NULL, BLOCK_PSWWR},
721*4882a593Smuzhiyun 			{"PSWWR (pci_clk)", ATTENTION_PAR_INT,
722*4882a593Smuzhiyun 			 NULL, BLOCK_PSWWR2},
723*4882a593Smuzhiyun 			{"PSWRD", ATTENTION_PAR_INT, NULL, BLOCK_PSWRD},
724*4882a593Smuzhiyun 			{"PSWRD (pci_clk)", ATTENTION_PAR_INT,
725*4882a593Smuzhiyun 			 NULL, BLOCK_PSWRD2},
726*4882a593Smuzhiyun 			{"PSWHST", ATTENTION_PAR_INT,
727*4882a593Smuzhiyun 			 qed_pswhst_attn_cb, BLOCK_PSWHST},
728*4882a593Smuzhiyun 			{"PSWHST (pci_clk)", ATTENTION_PAR_INT,
729*4882a593Smuzhiyun 			 NULL, BLOCK_PSWHST2},
730*4882a593Smuzhiyun 			{"GRC",	ATTENTION_PAR_INT,
731*4882a593Smuzhiyun 			 qed_grc_attn_cb, BLOCK_GRC},
732*4882a593Smuzhiyun 			{"CPMU", ATTENTION_PAR_INT, NULL, BLOCK_CPMU},
733*4882a593Smuzhiyun 			{"NCSI", ATTENTION_PAR_INT, NULL, BLOCK_NCSI},
734*4882a593Smuzhiyun 			{"MSEM PRAM", ATTENTION_PAR, NULL, MAX_BLOCK_ID},
735*4882a593Smuzhiyun 			{"PSEM PRAM", ATTENTION_PAR, NULL, MAX_BLOCK_ID},
736*4882a593Smuzhiyun 			{"TSEM PRAM", ATTENTION_PAR, NULL, MAX_BLOCK_ID},
737*4882a593Smuzhiyun 			{"USEM PRAM", ATTENTION_PAR, NULL, MAX_BLOCK_ID},
738*4882a593Smuzhiyun 			{"XSEM PRAM", ATTENTION_PAR, NULL, MAX_BLOCK_ID},
739*4882a593Smuzhiyun 			{"YSEM PRAM", ATTENTION_PAR, NULL, MAX_BLOCK_ID},
740*4882a593Smuzhiyun 			{"pxp_misc_mps", ATTENTION_PAR, NULL, BLOCK_PGLCS},
741*4882a593Smuzhiyun 			{"PCIE glue/PXP Exp. ROM", ATTENTION_SINGLE,
742*4882a593Smuzhiyun 			 NULL, BLOCK_PGLCS},
743*4882a593Smuzhiyun 			{"PERST_B assertion", ATTENTION_SINGLE,
744*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
745*4882a593Smuzhiyun 			{"PERST_B deassertion", ATTENTION_SINGLE,
746*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
747*4882a593Smuzhiyun 			{"Reserved %d", (2 << ATTENTION_LENGTH_SHIFT),
748*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
749*4882a593Smuzhiyun 		}
750*4882a593Smuzhiyun 	},
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	{
753*4882a593Smuzhiyun 		{       /* After Invert 9 */
754*4882a593Smuzhiyun 			{"MCP Latched memory", ATTENTION_PAR,
755*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
756*4882a593Smuzhiyun 			{"MCP Latched scratchpad cache", ATTENTION_SINGLE,
757*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
758*4882a593Smuzhiyun 			{"MCP Latched ump_tx", ATTENTION_PAR,
759*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
760*4882a593Smuzhiyun 			{"MCP Latched scratchpad", ATTENTION_PAR,
761*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
762*4882a593Smuzhiyun 			{"Reserved %d", (28 << ATTENTION_LENGTH_SHIFT),
763*4882a593Smuzhiyun 			 NULL, MAX_BLOCK_ID},
764*4882a593Smuzhiyun 		}
765*4882a593Smuzhiyun 	},
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun static struct aeu_invert_reg_bit *
qed_int_aeu_translate(struct qed_hwfn * p_hwfn,struct aeu_invert_reg_bit * p_bit)769*4882a593Smuzhiyun qed_int_aeu_translate(struct qed_hwfn *p_hwfn,
770*4882a593Smuzhiyun 		      struct aeu_invert_reg_bit *p_bit)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	if (!QED_IS_BB(p_hwfn->cdev))
773*4882a593Smuzhiyun 		return p_bit;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	if (!(p_bit->flags & ATTENTION_BB_DIFFERENT))
776*4882a593Smuzhiyun 		return p_bit;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	return &aeu_descs_special[(p_bit->flags & ATTENTION_BB_MASK) >>
779*4882a593Smuzhiyun 				  ATTENTION_BB_SHIFT];
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun 
qed_int_is_parity_flag(struct qed_hwfn * p_hwfn,struct aeu_invert_reg_bit * p_bit)782*4882a593Smuzhiyun static bool qed_int_is_parity_flag(struct qed_hwfn *p_hwfn,
783*4882a593Smuzhiyun 				   struct aeu_invert_reg_bit *p_bit)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	return !!(qed_int_aeu_translate(p_hwfn, p_bit)->flags &
786*4882a593Smuzhiyun 		   ATTENTION_PARITY);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun #define ATTN_STATE_BITS         (0xfff)
790*4882a593Smuzhiyun #define ATTN_BITS_MASKABLE      (0x3ff)
791*4882a593Smuzhiyun struct qed_sb_attn_info {
792*4882a593Smuzhiyun 	/* Virtual & Physical address of the SB */
793*4882a593Smuzhiyun 	struct atten_status_block       *sb_attn;
794*4882a593Smuzhiyun 	dma_addr_t			sb_phys;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/* Last seen running index */
797*4882a593Smuzhiyun 	u16				index;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	/* A mask of the AEU bits resulting in a parity error */
800*4882a593Smuzhiyun 	u32				parity_mask[NUM_ATTN_REGS];
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	/* A pointer to the attention description structure */
803*4882a593Smuzhiyun 	struct aeu_invert_reg		*p_aeu_desc;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	/* Previously asserted attentions, which are still unasserted */
806*4882a593Smuzhiyun 	u16				known_attn;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	/* Cleanup address for the link's general hw attention */
809*4882a593Smuzhiyun 	u32				mfw_attn_addr;
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun 
qed_attn_update_idx(struct qed_hwfn * p_hwfn,struct qed_sb_attn_info * p_sb_desc)812*4882a593Smuzhiyun static inline u16 qed_attn_update_idx(struct qed_hwfn *p_hwfn,
813*4882a593Smuzhiyun 				      struct qed_sb_attn_info *p_sb_desc)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	u16 rc = 0, index;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	index = le16_to_cpu(p_sb_desc->sb_attn->sb_index);
818*4882a593Smuzhiyun 	if (p_sb_desc->index != index) {
819*4882a593Smuzhiyun 		p_sb_desc->index	= index;
820*4882a593Smuzhiyun 		rc		      = QED_SB_ATT_IDX;
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	return rc;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun /**
827*4882a593Smuzhiyun  * qed_int_assertion() - Handle asserted attention bits.
828*4882a593Smuzhiyun  *
829*4882a593Smuzhiyun  * @p_hwfn: HW device data.
830*4882a593Smuzhiyun  * @asserted_bits: Newly asserted bits.
831*4882a593Smuzhiyun  *
832*4882a593Smuzhiyun  * Return: Zero value.
833*4882a593Smuzhiyun  */
qed_int_assertion(struct qed_hwfn * p_hwfn,u16 asserted_bits)834*4882a593Smuzhiyun static int qed_int_assertion(struct qed_hwfn *p_hwfn, u16 asserted_bits)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	struct qed_sb_attn_info *sb_attn_sw = p_hwfn->p_sb_attn;
837*4882a593Smuzhiyun 	u32 igu_mask;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	/* Mask the source of the attention in the IGU */
840*4882a593Smuzhiyun 	igu_mask = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, IGU_REG_ATTENTION_ENABLE);
841*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, NETIF_MSG_INTR, "IGU mask: 0x%08x --> 0x%08x\n",
842*4882a593Smuzhiyun 		   igu_mask, igu_mask & ~(asserted_bits & ATTN_BITS_MASKABLE));
843*4882a593Smuzhiyun 	igu_mask &= ~(asserted_bits & ATTN_BITS_MASKABLE);
844*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_hwfn->p_dpc_ptt, IGU_REG_ATTENTION_ENABLE, igu_mask);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
847*4882a593Smuzhiyun 		   "inner known ATTN state: 0x%04x --> 0x%04x\n",
848*4882a593Smuzhiyun 		   sb_attn_sw->known_attn,
849*4882a593Smuzhiyun 		   sb_attn_sw->known_attn | asserted_bits);
850*4882a593Smuzhiyun 	sb_attn_sw->known_attn |= asserted_bits;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	/* Handle MCP events */
853*4882a593Smuzhiyun 	if (asserted_bits & 0x100) {
854*4882a593Smuzhiyun 		qed_mcp_handle_events(p_hwfn, p_hwfn->p_dpc_ptt);
855*4882a593Smuzhiyun 		/* Clean the MCP attention */
856*4882a593Smuzhiyun 		qed_wr(p_hwfn, p_hwfn->p_dpc_ptt,
857*4882a593Smuzhiyun 		       sb_attn_sw->mfw_attn_addr, 0);
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	DIRECT_REG_WR((u8 __iomem *)p_hwfn->regview +
861*4882a593Smuzhiyun 		      GTT_BAR0_MAP_REG_IGU_CMD +
862*4882a593Smuzhiyun 		      ((IGU_CMD_ATTN_BIT_SET_UPPER -
863*4882a593Smuzhiyun 			IGU_CMD_INT_ACK_BASE) << 3),
864*4882a593Smuzhiyun 		      (u32)asserted_bits);
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, NETIF_MSG_INTR, "set cmd IGU: 0x%04x\n",
867*4882a593Smuzhiyun 		   asserted_bits);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	return 0;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
qed_int_attn_print(struct qed_hwfn * p_hwfn,enum block_id id,enum dbg_attn_type type,bool b_clear)872*4882a593Smuzhiyun static void qed_int_attn_print(struct qed_hwfn *p_hwfn,
873*4882a593Smuzhiyun 			       enum block_id id,
874*4882a593Smuzhiyun 			       enum dbg_attn_type type, bool b_clear)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun 	struct dbg_attn_block_result attn_results;
877*4882a593Smuzhiyun 	enum dbg_status status;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	memset(&attn_results, 0, sizeof(attn_results));
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	status = qed_dbg_read_attn(p_hwfn, p_hwfn->p_dpc_ptt, id, type,
882*4882a593Smuzhiyun 				   b_clear, &attn_results);
883*4882a593Smuzhiyun 	if (status != DBG_STATUS_OK)
884*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
885*4882a593Smuzhiyun 			  "Failed to parse attention information [status: %s]\n",
886*4882a593Smuzhiyun 			  qed_dbg_get_status_str(status));
887*4882a593Smuzhiyun 	else
888*4882a593Smuzhiyun 		qed_dbg_parse_attn(p_hwfn, &attn_results);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun /**
892*4882a593Smuzhiyun  * qed_int_deassertion_aeu_bit() - Handles the effects of a single
893*4882a593Smuzhiyun  * cause of the attention.
894*4882a593Smuzhiyun  *
895*4882a593Smuzhiyun  * @p_hwfn: HW device data.
896*4882a593Smuzhiyun  * @p_aeu: Descriptor of an AEU bit which caused the attention.
897*4882a593Smuzhiyun  * @aeu_en_reg: Register offset of the AEU enable reg. which configured
898*4882a593Smuzhiyun  *              this bit to this group.
899*4882a593Smuzhiyun  * @p_bit_name: AEU bit description for logging purposes.
900*4882a593Smuzhiyun  * @bitmask: Index of this bit in the aeu_en_reg.
901*4882a593Smuzhiyun  *
902*4882a593Smuzhiyun  * Return: Zero on success, negative errno otherwise.
903*4882a593Smuzhiyun  */
904*4882a593Smuzhiyun static int
qed_int_deassertion_aeu_bit(struct qed_hwfn * p_hwfn,struct aeu_invert_reg_bit * p_aeu,u32 aeu_en_reg,const char * p_bit_name,u32 bitmask)905*4882a593Smuzhiyun qed_int_deassertion_aeu_bit(struct qed_hwfn *p_hwfn,
906*4882a593Smuzhiyun 			    struct aeu_invert_reg_bit *p_aeu,
907*4882a593Smuzhiyun 			    u32 aeu_en_reg,
908*4882a593Smuzhiyun 			    const char *p_bit_name, u32 bitmask)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	bool b_fatal = false;
911*4882a593Smuzhiyun 	int rc = -EINVAL;
912*4882a593Smuzhiyun 	u32 val;
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	DP_INFO(p_hwfn, "Deasserted attention `%s'[%08x]\n",
915*4882a593Smuzhiyun 		p_bit_name, bitmask);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	/* Call callback before clearing the interrupt status */
918*4882a593Smuzhiyun 	if (p_aeu->cb) {
919*4882a593Smuzhiyun 		DP_INFO(p_hwfn, "`%s (attention)': Calling Callback function\n",
920*4882a593Smuzhiyun 			p_bit_name);
921*4882a593Smuzhiyun 		rc = p_aeu->cb(p_hwfn);
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	if (rc)
925*4882a593Smuzhiyun 		b_fatal = true;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	/* Print HW block interrupt registers */
928*4882a593Smuzhiyun 	if (p_aeu->block_index != MAX_BLOCK_ID)
929*4882a593Smuzhiyun 		qed_int_attn_print(p_hwfn, p_aeu->block_index,
930*4882a593Smuzhiyun 				   ATTN_TYPE_INTERRUPT, !b_fatal);
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	/* Reach assertion if attention is fatal */
933*4882a593Smuzhiyun 	if (b_fatal)
934*4882a593Smuzhiyun 		qed_hw_err_notify(p_hwfn, p_hwfn->p_dpc_ptt, QED_HW_ERR_HW_ATTN,
935*4882a593Smuzhiyun 				  "`%s': Fatal attention\n",
936*4882a593Smuzhiyun 				  p_bit_name);
937*4882a593Smuzhiyun 	else /* If the attention is benign, no need to prevent it */
938*4882a593Smuzhiyun 		goto out;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/* Prevent this Attention from being asserted in the future */
941*4882a593Smuzhiyun 	val = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en_reg);
942*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en_reg, (val & ~bitmask));
943*4882a593Smuzhiyun 	DP_INFO(p_hwfn, "`%s' - Disabled future attentions\n",
944*4882a593Smuzhiyun 		p_bit_name);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun out:
947*4882a593Smuzhiyun 	return rc;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun /**
951*4882a593Smuzhiyun  * qed_int_deassertion_parity() - Handle a single parity AEU source.
952*4882a593Smuzhiyun  *
953*4882a593Smuzhiyun  * @p_hwfn: HW device data.
954*4882a593Smuzhiyun  * @p_aeu: Descriptor of an AEU bit which caused the parity.
955*4882a593Smuzhiyun  * @aeu_en_reg: Address of the AEU enable register.
956*4882a593Smuzhiyun  * @bit_index: Index (0-31) of an AEU bit.
957*4882a593Smuzhiyun  */
qed_int_deassertion_parity(struct qed_hwfn * p_hwfn,struct aeu_invert_reg_bit * p_aeu,u32 aeu_en_reg,u8 bit_index)958*4882a593Smuzhiyun static void qed_int_deassertion_parity(struct qed_hwfn *p_hwfn,
959*4882a593Smuzhiyun 				       struct aeu_invert_reg_bit *p_aeu,
960*4882a593Smuzhiyun 				       u32 aeu_en_reg, u8 bit_index)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	u32 block_id = p_aeu->block_index, mask, val;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	DP_NOTICE(p_hwfn->cdev,
965*4882a593Smuzhiyun 		  "%s parity attention is set [address 0x%08x, bit %d]\n",
966*4882a593Smuzhiyun 		  p_aeu->bit_name, aeu_en_reg, bit_index);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	if (block_id != MAX_BLOCK_ID) {
969*4882a593Smuzhiyun 		qed_int_attn_print(p_hwfn, block_id, ATTN_TYPE_PARITY, false);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 		/* In BB, there's a single parity bit for several blocks */
972*4882a593Smuzhiyun 		if (block_id == BLOCK_BTB) {
973*4882a593Smuzhiyun 			qed_int_attn_print(p_hwfn, BLOCK_OPTE,
974*4882a593Smuzhiyun 					   ATTN_TYPE_PARITY, false);
975*4882a593Smuzhiyun 			qed_int_attn_print(p_hwfn, BLOCK_MCP,
976*4882a593Smuzhiyun 					   ATTN_TYPE_PARITY, false);
977*4882a593Smuzhiyun 		}
978*4882a593Smuzhiyun 	}
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	/* Prevent this parity error from being re-asserted */
981*4882a593Smuzhiyun 	mask = ~BIT(bit_index);
982*4882a593Smuzhiyun 	val = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en_reg);
983*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en_reg, val & mask);
984*4882a593Smuzhiyun 	DP_INFO(p_hwfn, "`%s' - Disabled future parity errors\n",
985*4882a593Smuzhiyun 		p_aeu->bit_name);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun /**
989*4882a593Smuzhiyun  * qed_int_deassertion() - Handle deassertion of previously asserted
990*4882a593Smuzhiyun  * attentions.
991*4882a593Smuzhiyun  *
992*4882a593Smuzhiyun  * @p_hwfn: HW device data.
993*4882a593Smuzhiyun  * @deasserted_bits: newly deasserted bits.
994*4882a593Smuzhiyun  *
995*4882a593Smuzhiyun  * Return: Zero value.
996*4882a593Smuzhiyun  */
qed_int_deassertion(struct qed_hwfn * p_hwfn,u16 deasserted_bits)997*4882a593Smuzhiyun static int qed_int_deassertion(struct qed_hwfn  *p_hwfn,
998*4882a593Smuzhiyun 			       u16 deasserted_bits)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	struct qed_sb_attn_info *sb_attn_sw = p_hwfn->p_sb_attn;
1001*4882a593Smuzhiyun 	u32 aeu_inv_arr[NUM_ATTN_REGS], aeu_mask, aeu_en, en;
1002*4882a593Smuzhiyun 	u8 i, j, k, bit_idx;
1003*4882a593Smuzhiyun 	int rc = 0;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	/* Read the attention registers in the AEU */
1006*4882a593Smuzhiyun 	for (i = 0; i < NUM_ATTN_REGS; i++) {
1007*4882a593Smuzhiyun 		aeu_inv_arr[i] = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt,
1008*4882a593Smuzhiyun 					MISC_REG_AEU_AFTER_INVERT_1_IGU +
1009*4882a593Smuzhiyun 					i * 0x4);
1010*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
1011*4882a593Smuzhiyun 			   "Deasserted bits [%d]: %08x\n",
1012*4882a593Smuzhiyun 			   i, aeu_inv_arr[i]);
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	/* Find parity attentions first */
1016*4882a593Smuzhiyun 	for (i = 0; i < NUM_ATTN_REGS; i++) {
1017*4882a593Smuzhiyun 		struct aeu_invert_reg *p_aeu = &sb_attn_sw->p_aeu_desc[i];
1018*4882a593Smuzhiyun 		u32 parities;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 		aeu_en = MISC_REG_AEU_ENABLE1_IGU_OUT_0 + i * sizeof(u32);
1021*4882a593Smuzhiyun 		en = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 		/* Skip register in which no parity bit is currently set */
1024*4882a593Smuzhiyun 		parities = sb_attn_sw->parity_mask[i] & aeu_inv_arr[i] & en;
1025*4882a593Smuzhiyun 		if (!parities)
1026*4882a593Smuzhiyun 			continue;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 		for (j = 0, bit_idx = 0; bit_idx < 32; j++) {
1029*4882a593Smuzhiyun 			struct aeu_invert_reg_bit *p_bit = &p_aeu->bits[j];
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 			if (qed_int_is_parity_flag(p_hwfn, p_bit) &&
1032*4882a593Smuzhiyun 			    !!(parities & BIT(bit_idx)))
1033*4882a593Smuzhiyun 				qed_int_deassertion_parity(p_hwfn, p_bit,
1034*4882a593Smuzhiyun 							   aeu_en, bit_idx);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 			bit_idx += ATTENTION_LENGTH(p_bit->flags);
1037*4882a593Smuzhiyun 		}
1038*4882a593Smuzhiyun 	}
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	/* Find non-parity cause for attention and act */
1041*4882a593Smuzhiyun 	for (k = 0; k < MAX_ATTN_GRPS; k++) {
1042*4882a593Smuzhiyun 		struct aeu_invert_reg_bit *p_aeu;
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 		/* Handle only groups whose attention is currently deasserted */
1045*4882a593Smuzhiyun 		if (!(deasserted_bits & (1 << k)))
1046*4882a593Smuzhiyun 			continue;
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 		for (i = 0; i < NUM_ATTN_REGS; i++) {
1049*4882a593Smuzhiyun 			u32 bits;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 			aeu_en = MISC_REG_AEU_ENABLE1_IGU_OUT_0 +
1052*4882a593Smuzhiyun 				 i * sizeof(u32) +
1053*4882a593Smuzhiyun 				 k * sizeof(u32) * NUM_ATTN_REGS;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 			en = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, aeu_en);
1056*4882a593Smuzhiyun 			bits = aeu_inv_arr[i] & en;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 			/* Skip if no bit from this group is currently set */
1059*4882a593Smuzhiyun 			if (!bits)
1060*4882a593Smuzhiyun 				continue;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 			/* Find all set bits from current register which belong
1063*4882a593Smuzhiyun 			 * to current group, making them responsible for the
1064*4882a593Smuzhiyun 			 * previous assertion.
1065*4882a593Smuzhiyun 			 */
1066*4882a593Smuzhiyun 			for (j = 0, bit_idx = 0; bit_idx < 32; j++) {
1067*4882a593Smuzhiyun 				long unsigned int bitmask;
1068*4882a593Smuzhiyun 				u8 bit, bit_len;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 				p_aeu = &sb_attn_sw->p_aeu_desc[i].bits[j];
1071*4882a593Smuzhiyun 				p_aeu = qed_int_aeu_translate(p_hwfn, p_aeu);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 				bit = bit_idx;
1074*4882a593Smuzhiyun 				bit_len = ATTENTION_LENGTH(p_aeu->flags);
1075*4882a593Smuzhiyun 				if (qed_int_is_parity_flag(p_hwfn, p_aeu)) {
1076*4882a593Smuzhiyun 					/* Skip Parity */
1077*4882a593Smuzhiyun 					bit++;
1078*4882a593Smuzhiyun 					bit_len--;
1079*4882a593Smuzhiyun 				}
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 				bitmask = bits & (((1 << bit_len) - 1) << bit);
1082*4882a593Smuzhiyun 				bitmask >>= bit;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 				if (bitmask) {
1085*4882a593Smuzhiyun 					u32 flags = p_aeu->flags;
1086*4882a593Smuzhiyun 					char bit_name[30];
1087*4882a593Smuzhiyun 					u8 num;
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 					num = (u8)find_first_bit(&bitmask,
1090*4882a593Smuzhiyun 								 bit_len);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 					/* Some bits represent more than a
1093*4882a593Smuzhiyun 					 * a single interrupt. Correctly print
1094*4882a593Smuzhiyun 					 * their name.
1095*4882a593Smuzhiyun 					 */
1096*4882a593Smuzhiyun 					if (ATTENTION_LENGTH(flags) > 2 ||
1097*4882a593Smuzhiyun 					    ((flags & ATTENTION_PAR_INT) &&
1098*4882a593Smuzhiyun 					     ATTENTION_LENGTH(flags) > 1))
1099*4882a593Smuzhiyun 						snprintf(bit_name, 30,
1100*4882a593Smuzhiyun 							 p_aeu->bit_name, num);
1101*4882a593Smuzhiyun 					else
1102*4882a593Smuzhiyun 						strlcpy(bit_name,
1103*4882a593Smuzhiyun 							p_aeu->bit_name, 30);
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 					/* We now need to pass bitmask in its
1106*4882a593Smuzhiyun 					 * correct position.
1107*4882a593Smuzhiyun 					 */
1108*4882a593Smuzhiyun 					bitmask <<= bit;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 					/* Handle source of the attention */
1111*4882a593Smuzhiyun 					qed_int_deassertion_aeu_bit(p_hwfn,
1112*4882a593Smuzhiyun 								    p_aeu,
1113*4882a593Smuzhiyun 								    aeu_en,
1114*4882a593Smuzhiyun 								    bit_name,
1115*4882a593Smuzhiyun 								    bitmask);
1116*4882a593Smuzhiyun 				}
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 				bit_idx += ATTENTION_LENGTH(p_aeu->flags);
1119*4882a593Smuzhiyun 			}
1120*4882a593Smuzhiyun 		}
1121*4882a593Smuzhiyun 	}
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	/* Handle missed DORQ attention */
1124*4882a593Smuzhiyun 	qed_dorq_attn_handler(p_hwfn);
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	/* Clear IGU indication for the deasserted bits */
1127*4882a593Smuzhiyun 	DIRECT_REG_WR((u8 __iomem *)p_hwfn->regview +
1128*4882a593Smuzhiyun 				    GTT_BAR0_MAP_REG_IGU_CMD +
1129*4882a593Smuzhiyun 				    ((IGU_CMD_ATTN_BIT_CLR_UPPER -
1130*4882a593Smuzhiyun 				      IGU_CMD_INT_ACK_BASE) << 3),
1131*4882a593Smuzhiyun 				    ~((u32)deasserted_bits));
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	/* Unmask deasserted attentions in IGU */
1134*4882a593Smuzhiyun 	aeu_mask = qed_rd(p_hwfn, p_hwfn->p_dpc_ptt, IGU_REG_ATTENTION_ENABLE);
1135*4882a593Smuzhiyun 	aeu_mask |= (deasserted_bits & ATTN_BITS_MASKABLE);
1136*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_hwfn->p_dpc_ptt, IGU_REG_ATTENTION_ENABLE, aeu_mask);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	/* Clear deassertion from inner state */
1139*4882a593Smuzhiyun 	sb_attn_sw->known_attn &= ~deasserted_bits;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	return rc;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun 
qed_int_attentions(struct qed_hwfn * p_hwfn)1144*4882a593Smuzhiyun static int qed_int_attentions(struct qed_hwfn *p_hwfn)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun 	struct qed_sb_attn_info *p_sb_attn_sw = p_hwfn->p_sb_attn;
1147*4882a593Smuzhiyun 	struct atten_status_block *p_sb_attn = p_sb_attn_sw->sb_attn;
1148*4882a593Smuzhiyun 	u32 attn_bits = 0, attn_acks = 0;
1149*4882a593Smuzhiyun 	u16 asserted_bits, deasserted_bits;
1150*4882a593Smuzhiyun 	__le16 index;
1151*4882a593Smuzhiyun 	int rc = 0;
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	/* Read current attention bits/acks - safeguard against attentions
1154*4882a593Smuzhiyun 	 * by guaranting work on a synchronized timeframe
1155*4882a593Smuzhiyun 	 */
1156*4882a593Smuzhiyun 	do {
1157*4882a593Smuzhiyun 		index = p_sb_attn->sb_index;
1158*4882a593Smuzhiyun 		/* finish reading index before the loop condition */
1159*4882a593Smuzhiyun 		dma_rmb();
1160*4882a593Smuzhiyun 		attn_bits = le32_to_cpu(p_sb_attn->atten_bits);
1161*4882a593Smuzhiyun 		attn_acks = le32_to_cpu(p_sb_attn->atten_ack);
1162*4882a593Smuzhiyun 	} while (index != p_sb_attn->sb_index);
1163*4882a593Smuzhiyun 	p_sb_attn->sb_index = index;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	/* Attention / Deassertion are meaningful (and in correct state)
1166*4882a593Smuzhiyun 	 * only when they differ and consistent with known state - deassertion
1167*4882a593Smuzhiyun 	 * when previous attention & current ack, and assertion when current
1168*4882a593Smuzhiyun 	 * attention with no previous attention
1169*4882a593Smuzhiyun 	 */
1170*4882a593Smuzhiyun 	asserted_bits = (attn_bits & ~attn_acks & ATTN_STATE_BITS) &
1171*4882a593Smuzhiyun 		~p_sb_attn_sw->known_attn;
1172*4882a593Smuzhiyun 	deasserted_bits = (~attn_bits & attn_acks & ATTN_STATE_BITS) &
1173*4882a593Smuzhiyun 		p_sb_attn_sw->known_attn;
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	if ((asserted_bits & ~0x100) || (deasserted_bits & ~0x100)) {
1176*4882a593Smuzhiyun 		DP_INFO(p_hwfn,
1177*4882a593Smuzhiyun 			"Attention: Index: 0x%04x, Bits: 0x%08x, Acks: 0x%08x, asserted: 0x%04x, De-asserted 0x%04x [Prev. known: 0x%04x]\n",
1178*4882a593Smuzhiyun 			index, attn_bits, attn_acks, asserted_bits,
1179*4882a593Smuzhiyun 			deasserted_bits, p_sb_attn_sw->known_attn);
1180*4882a593Smuzhiyun 	} else if (asserted_bits == 0x100) {
1181*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
1182*4882a593Smuzhiyun 			   "MFW indication via attention\n");
1183*4882a593Smuzhiyun 	} else {
1184*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
1185*4882a593Smuzhiyun 			   "MFW indication [deassertion]\n");
1186*4882a593Smuzhiyun 	}
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	if (asserted_bits) {
1189*4882a593Smuzhiyun 		rc = qed_int_assertion(p_hwfn, asserted_bits);
1190*4882a593Smuzhiyun 		if (rc)
1191*4882a593Smuzhiyun 			return rc;
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	if (deasserted_bits)
1195*4882a593Smuzhiyun 		rc = qed_int_deassertion(p_hwfn, deasserted_bits);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	return rc;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun 
qed_sb_ack_attn(struct qed_hwfn * p_hwfn,void __iomem * igu_addr,u32 ack_cons)1200*4882a593Smuzhiyun static void qed_sb_ack_attn(struct qed_hwfn *p_hwfn,
1201*4882a593Smuzhiyun 			    void __iomem *igu_addr, u32 ack_cons)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun 	u32 igu_ack;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	igu_ack = ((ack_cons << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
1206*4882a593Smuzhiyun 		   (1 << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
1207*4882a593Smuzhiyun 		   (IGU_INT_NOP << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
1208*4882a593Smuzhiyun 		   (IGU_SEG_ACCESS_ATTN <<
1209*4882a593Smuzhiyun 		    IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	DIRECT_REG_WR(igu_addr, igu_ack);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	/* Both segments (interrupts & acks) are written to same place address;
1214*4882a593Smuzhiyun 	 * Need to guarantee all commands will be received (in-order) by HW.
1215*4882a593Smuzhiyun 	 */
1216*4882a593Smuzhiyun 	barrier();
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
qed_int_sp_dpc(struct tasklet_struct * t)1219*4882a593Smuzhiyun void qed_int_sp_dpc(struct tasklet_struct *t)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun 	struct qed_hwfn *p_hwfn = from_tasklet(p_hwfn, t, sp_dpc);
1222*4882a593Smuzhiyun 	struct qed_pi_info *pi_info = NULL;
1223*4882a593Smuzhiyun 	struct qed_sb_attn_info *sb_attn;
1224*4882a593Smuzhiyun 	struct qed_sb_info *sb_info;
1225*4882a593Smuzhiyun 	int arr_size;
1226*4882a593Smuzhiyun 	u16 rc = 0;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	if (!p_hwfn->p_sp_sb) {
1229*4882a593Smuzhiyun 		DP_ERR(p_hwfn->cdev, "DPC called - no p_sp_sb\n");
1230*4882a593Smuzhiyun 		return;
1231*4882a593Smuzhiyun 	}
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	sb_info = &p_hwfn->p_sp_sb->sb_info;
1234*4882a593Smuzhiyun 	arr_size = ARRAY_SIZE(p_hwfn->p_sp_sb->pi_info_arr);
1235*4882a593Smuzhiyun 	if (!sb_info) {
1236*4882a593Smuzhiyun 		DP_ERR(p_hwfn->cdev,
1237*4882a593Smuzhiyun 		       "Status block is NULL - cannot ack interrupts\n");
1238*4882a593Smuzhiyun 		return;
1239*4882a593Smuzhiyun 	}
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	if (!p_hwfn->p_sb_attn) {
1242*4882a593Smuzhiyun 		DP_ERR(p_hwfn->cdev, "DPC called - no p_sb_attn");
1243*4882a593Smuzhiyun 		return;
1244*4882a593Smuzhiyun 	}
1245*4882a593Smuzhiyun 	sb_attn = p_hwfn->p_sb_attn;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, NETIF_MSG_INTR, "DPC Called! (hwfn %p %d)\n",
1248*4882a593Smuzhiyun 		   p_hwfn, p_hwfn->my_id);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	/* Disable ack for def status block. Required both for msix +
1251*4882a593Smuzhiyun 	 * inta in non-mask mode, in inta does no harm.
1252*4882a593Smuzhiyun 	 */
1253*4882a593Smuzhiyun 	qed_sb_ack(sb_info, IGU_INT_DISABLE, 0);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	/* Gather Interrupts/Attentions information */
1256*4882a593Smuzhiyun 	if (!sb_info->sb_virt) {
1257*4882a593Smuzhiyun 		DP_ERR(p_hwfn->cdev,
1258*4882a593Smuzhiyun 		       "Interrupt Status block is NULL - cannot check for new interrupts!\n");
1259*4882a593Smuzhiyun 	} else {
1260*4882a593Smuzhiyun 		u32 tmp_index = sb_info->sb_ack;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 		rc = qed_sb_update_sb_idx(sb_info);
1263*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn->cdev, NETIF_MSG_INTR,
1264*4882a593Smuzhiyun 			   "Interrupt indices: 0x%08x --> 0x%08x\n",
1265*4882a593Smuzhiyun 			   tmp_index, sb_info->sb_ack);
1266*4882a593Smuzhiyun 	}
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	if (!sb_attn || !sb_attn->sb_attn) {
1269*4882a593Smuzhiyun 		DP_ERR(p_hwfn->cdev,
1270*4882a593Smuzhiyun 		       "Attentions Status block is NULL - cannot check for new attentions!\n");
1271*4882a593Smuzhiyun 	} else {
1272*4882a593Smuzhiyun 		u16 tmp_index = sb_attn->index;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 		rc |= qed_attn_update_idx(p_hwfn, sb_attn);
1275*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn->cdev, NETIF_MSG_INTR,
1276*4882a593Smuzhiyun 			   "Attention indices: 0x%08x --> 0x%08x\n",
1277*4882a593Smuzhiyun 			   tmp_index, sb_attn->index);
1278*4882a593Smuzhiyun 	}
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	/* Check if we expect interrupts at this time. if not just ack them */
1281*4882a593Smuzhiyun 	if (!(rc & QED_SB_EVENT_MASK)) {
1282*4882a593Smuzhiyun 		qed_sb_ack(sb_info, IGU_INT_ENABLE, 1);
1283*4882a593Smuzhiyun 		return;
1284*4882a593Smuzhiyun 	}
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	/* Check the validity of the DPC ptt. If not ack interrupts and fail */
1287*4882a593Smuzhiyun 	if (!p_hwfn->p_dpc_ptt) {
1288*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn->cdev, "Failed to allocate PTT\n");
1289*4882a593Smuzhiyun 		qed_sb_ack(sb_info, IGU_INT_ENABLE, 1);
1290*4882a593Smuzhiyun 		return;
1291*4882a593Smuzhiyun 	}
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	if (rc & QED_SB_ATT_IDX)
1294*4882a593Smuzhiyun 		qed_int_attentions(p_hwfn);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	if (rc & QED_SB_IDX) {
1297*4882a593Smuzhiyun 		int pi;
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 		/* Look for a free index */
1300*4882a593Smuzhiyun 		for (pi = 0; pi < arr_size; pi++) {
1301*4882a593Smuzhiyun 			pi_info = &p_hwfn->p_sp_sb->pi_info_arr[pi];
1302*4882a593Smuzhiyun 			if (pi_info->comp_cb)
1303*4882a593Smuzhiyun 				pi_info->comp_cb(p_hwfn, pi_info->cookie);
1304*4882a593Smuzhiyun 		}
1305*4882a593Smuzhiyun 	}
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	if (sb_attn && (rc & QED_SB_ATT_IDX))
1308*4882a593Smuzhiyun 		/* This should be done before the interrupts are enabled,
1309*4882a593Smuzhiyun 		 * since otherwise a new attention will be generated.
1310*4882a593Smuzhiyun 		 */
1311*4882a593Smuzhiyun 		qed_sb_ack_attn(p_hwfn, sb_info->igu_addr, sb_attn->index);
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	qed_sb_ack(sb_info, IGU_INT_ENABLE, 1);
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun 
qed_int_sb_attn_free(struct qed_hwfn * p_hwfn)1316*4882a593Smuzhiyun static void qed_int_sb_attn_free(struct qed_hwfn *p_hwfn)
1317*4882a593Smuzhiyun {
1318*4882a593Smuzhiyun 	struct qed_sb_attn_info *p_sb = p_hwfn->p_sb_attn;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	if (!p_sb)
1321*4882a593Smuzhiyun 		return;
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	if (p_sb->sb_attn)
1324*4882a593Smuzhiyun 		dma_free_coherent(&p_hwfn->cdev->pdev->dev,
1325*4882a593Smuzhiyun 				  SB_ATTN_ALIGNED_SIZE(p_hwfn),
1326*4882a593Smuzhiyun 				  p_sb->sb_attn, p_sb->sb_phys);
1327*4882a593Smuzhiyun 	kfree(p_sb);
1328*4882a593Smuzhiyun 	p_hwfn->p_sb_attn = NULL;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
qed_int_sb_attn_setup(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)1331*4882a593Smuzhiyun static void qed_int_sb_attn_setup(struct qed_hwfn *p_hwfn,
1332*4882a593Smuzhiyun 				  struct qed_ptt *p_ptt)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun 	struct qed_sb_attn_info *sb_info = p_hwfn->p_sb_attn;
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	memset(sb_info->sb_attn, 0, sizeof(*sb_info->sb_attn));
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	sb_info->index = 0;
1339*4882a593Smuzhiyun 	sb_info->known_attn = 0;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	/* Configure Attention Status Block in IGU */
1342*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, IGU_REG_ATTN_MSG_ADDR_L,
1343*4882a593Smuzhiyun 	       lower_32_bits(p_hwfn->p_sb_attn->sb_phys));
1344*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, IGU_REG_ATTN_MSG_ADDR_H,
1345*4882a593Smuzhiyun 	       upper_32_bits(p_hwfn->p_sb_attn->sb_phys));
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun 
qed_int_sb_attn_init(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,void * sb_virt_addr,dma_addr_t sb_phy_addr)1348*4882a593Smuzhiyun static void qed_int_sb_attn_init(struct qed_hwfn *p_hwfn,
1349*4882a593Smuzhiyun 				 struct qed_ptt *p_ptt,
1350*4882a593Smuzhiyun 				 void *sb_virt_addr, dma_addr_t sb_phy_addr)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun 	struct qed_sb_attn_info *sb_info = p_hwfn->p_sb_attn;
1353*4882a593Smuzhiyun 	int i, j, k;
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	sb_info->sb_attn = sb_virt_addr;
1356*4882a593Smuzhiyun 	sb_info->sb_phys = sb_phy_addr;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	/* Set the pointer to the AEU descriptors */
1359*4882a593Smuzhiyun 	sb_info->p_aeu_desc = aeu_descs;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	/* Calculate Parity Masks */
1362*4882a593Smuzhiyun 	memset(sb_info->parity_mask, 0, sizeof(u32) * NUM_ATTN_REGS);
1363*4882a593Smuzhiyun 	for (i = 0; i < NUM_ATTN_REGS; i++) {
1364*4882a593Smuzhiyun 		/* j is array index, k is bit index */
1365*4882a593Smuzhiyun 		for (j = 0, k = 0; k < 32; j++) {
1366*4882a593Smuzhiyun 			struct aeu_invert_reg_bit *p_aeu;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 			p_aeu = &aeu_descs[i].bits[j];
1369*4882a593Smuzhiyun 			if (qed_int_is_parity_flag(p_hwfn, p_aeu))
1370*4882a593Smuzhiyun 				sb_info->parity_mask[i] |= 1 << k;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 			k += ATTENTION_LENGTH(p_aeu->flags);
1373*4882a593Smuzhiyun 		}
1374*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
1375*4882a593Smuzhiyun 			   "Attn Mask [Reg %d]: 0x%08x\n",
1376*4882a593Smuzhiyun 			   i, sb_info->parity_mask[i]);
1377*4882a593Smuzhiyun 	}
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	/* Set the address of cleanup for the mcp attention */
1380*4882a593Smuzhiyun 	sb_info->mfw_attn_addr = (p_hwfn->rel_pf_id << 3) +
1381*4882a593Smuzhiyun 				 MISC_REG_AEU_GENERAL_ATTN_0;
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	qed_int_sb_attn_setup(p_hwfn, p_ptt);
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun 
qed_int_sb_attn_alloc(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)1386*4882a593Smuzhiyun static int qed_int_sb_attn_alloc(struct qed_hwfn *p_hwfn,
1387*4882a593Smuzhiyun 				 struct qed_ptt *p_ptt)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun 	struct qed_dev *cdev = p_hwfn->cdev;
1390*4882a593Smuzhiyun 	struct qed_sb_attn_info *p_sb;
1391*4882a593Smuzhiyun 	dma_addr_t p_phys = 0;
1392*4882a593Smuzhiyun 	void *p_virt;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	/* SB struct */
1395*4882a593Smuzhiyun 	p_sb = kmalloc(sizeof(*p_sb), GFP_KERNEL);
1396*4882a593Smuzhiyun 	if (!p_sb)
1397*4882a593Smuzhiyun 		return -ENOMEM;
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	/* SB ring  */
1400*4882a593Smuzhiyun 	p_virt = dma_alloc_coherent(&cdev->pdev->dev,
1401*4882a593Smuzhiyun 				    SB_ATTN_ALIGNED_SIZE(p_hwfn),
1402*4882a593Smuzhiyun 				    &p_phys, GFP_KERNEL);
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	if (!p_virt) {
1405*4882a593Smuzhiyun 		kfree(p_sb);
1406*4882a593Smuzhiyun 		return -ENOMEM;
1407*4882a593Smuzhiyun 	}
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	/* Attention setup */
1410*4882a593Smuzhiyun 	p_hwfn->p_sb_attn = p_sb;
1411*4882a593Smuzhiyun 	qed_int_sb_attn_init(p_hwfn, p_ptt, p_virt, p_phys);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	return 0;
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun /* coalescing timeout = timeset << (timer_res + 1) */
1417*4882a593Smuzhiyun #define QED_CAU_DEF_RX_USECS 24
1418*4882a593Smuzhiyun #define QED_CAU_DEF_TX_USECS 48
1419*4882a593Smuzhiyun 
qed_init_cau_sb_entry(struct qed_hwfn * p_hwfn,struct cau_sb_entry * p_sb_entry,u8 pf_id,u16 vf_number,u8 vf_valid)1420*4882a593Smuzhiyun void qed_init_cau_sb_entry(struct qed_hwfn *p_hwfn,
1421*4882a593Smuzhiyun 			   struct cau_sb_entry *p_sb_entry,
1422*4882a593Smuzhiyun 			   u8 pf_id, u16 vf_number, u8 vf_valid)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun 	struct qed_dev *cdev = p_hwfn->cdev;
1425*4882a593Smuzhiyun 	u32 cau_state, params = 0, data = 0;
1426*4882a593Smuzhiyun 	u8 timer_res;
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	memset(p_sb_entry, 0, sizeof(*p_sb_entry));
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	SET_FIELD(params, CAU_SB_ENTRY_PF_NUMBER, pf_id);
1431*4882a593Smuzhiyun 	SET_FIELD(params, CAU_SB_ENTRY_VF_NUMBER, vf_number);
1432*4882a593Smuzhiyun 	SET_FIELD(params, CAU_SB_ENTRY_VF_VALID, vf_valid);
1433*4882a593Smuzhiyun 	SET_FIELD(params, CAU_SB_ENTRY_SB_TIMESET0, 0x7F);
1434*4882a593Smuzhiyun 	SET_FIELD(params, CAU_SB_ENTRY_SB_TIMESET1, 0x7F);
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	cau_state = CAU_HC_DISABLE_STATE;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	if (cdev->int_coalescing_mode == QED_COAL_MODE_ENABLE) {
1439*4882a593Smuzhiyun 		cau_state = CAU_HC_ENABLE_STATE;
1440*4882a593Smuzhiyun 		if (!cdev->rx_coalesce_usecs)
1441*4882a593Smuzhiyun 			cdev->rx_coalesce_usecs = QED_CAU_DEF_RX_USECS;
1442*4882a593Smuzhiyun 		if (!cdev->tx_coalesce_usecs)
1443*4882a593Smuzhiyun 			cdev->tx_coalesce_usecs = QED_CAU_DEF_TX_USECS;
1444*4882a593Smuzhiyun 	}
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	/* Coalesce = (timeset << timer-res), timeset is 7bit wide */
1447*4882a593Smuzhiyun 	if (cdev->rx_coalesce_usecs <= 0x7F)
1448*4882a593Smuzhiyun 		timer_res = 0;
1449*4882a593Smuzhiyun 	else if (cdev->rx_coalesce_usecs <= 0xFF)
1450*4882a593Smuzhiyun 		timer_res = 1;
1451*4882a593Smuzhiyun 	else
1452*4882a593Smuzhiyun 		timer_res = 2;
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	SET_FIELD(params, CAU_SB_ENTRY_TIMER_RES0, timer_res);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	if (cdev->tx_coalesce_usecs <= 0x7F)
1457*4882a593Smuzhiyun 		timer_res = 0;
1458*4882a593Smuzhiyun 	else if (cdev->tx_coalesce_usecs <= 0xFF)
1459*4882a593Smuzhiyun 		timer_res = 1;
1460*4882a593Smuzhiyun 	else
1461*4882a593Smuzhiyun 		timer_res = 2;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	SET_FIELD(params, CAU_SB_ENTRY_TIMER_RES1, timer_res);
1464*4882a593Smuzhiyun 	p_sb_entry->params = cpu_to_le32(params);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	SET_FIELD(data, CAU_SB_ENTRY_STATE0, cau_state);
1467*4882a593Smuzhiyun 	SET_FIELD(data, CAU_SB_ENTRY_STATE1, cau_state);
1468*4882a593Smuzhiyun 	p_sb_entry->data = cpu_to_le32(data);
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun 
qed_int_cau_conf_pi(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u16 igu_sb_id,u32 pi_index,enum qed_coalescing_fsm coalescing_fsm,u8 timeset)1471*4882a593Smuzhiyun static void qed_int_cau_conf_pi(struct qed_hwfn *p_hwfn,
1472*4882a593Smuzhiyun 				struct qed_ptt *p_ptt,
1473*4882a593Smuzhiyun 				u16 igu_sb_id,
1474*4882a593Smuzhiyun 				u32 pi_index,
1475*4882a593Smuzhiyun 				enum qed_coalescing_fsm coalescing_fsm,
1476*4882a593Smuzhiyun 				u8 timeset)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun 	u32 sb_offset, pi_offset;
1479*4882a593Smuzhiyun 	u32 prod = 0;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	if (IS_VF(p_hwfn->cdev))
1482*4882a593Smuzhiyun 		return;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	SET_FIELD(prod, CAU_PI_ENTRY_PI_TIMESET, timeset);
1485*4882a593Smuzhiyun 	if (coalescing_fsm == QED_COAL_RX_STATE_MACHINE)
1486*4882a593Smuzhiyun 		SET_FIELD(prod, CAU_PI_ENTRY_FSM_SEL, 0);
1487*4882a593Smuzhiyun 	else
1488*4882a593Smuzhiyun 		SET_FIELD(prod, CAU_PI_ENTRY_FSM_SEL, 1);
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	sb_offset = igu_sb_id * PIS_PER_SB_E4;
1491*4882a593Smuzhiyun 	pi_offset = sb_offset + pi_index;
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	if (p_hwfn->hw_init_done)
1494*4882a593Smuzhiyun 		qed_wr(p_hwfn, p_ptt,
1495*4882a593Smuzhiyun 		       CAU_REG_PI_MEMORY + pi_offset * sizeof(u32), prod);
1496*4882a593Smuzhiyun 	else
1497*4882a593Smuzhiyun 		STORE_RT_REG(p_hwfn, CAU_REG_PI_MEMORY_RT_OFFSET + pi_offset,
1498*4882a593Smuzhiyun 			     prod);
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun 
qed_int_cau_conf_sb(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,dma_addr_t sb_phys,u16 igu_sb_id,u16 vf_number,u8 vf_valid)1501*4882a593Smuzhiyun void qed_int_cau_conf_sb(struct qed_hwfn *p_hwfn,
1502*4882a593Smuzhiyun 			 struct qed_ptt *p_ptt,
1503*4882a593Smuzhiyun 			 dma_addr_t sb_phys,
1504*4882a593Smuzhiyun 			 u16 igu_sb_id, u16 vf_number, u8 vf_valid)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun 	struct cau_sb_entry sb_entry;
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	qed_init_cau_sb_entry(p_hwfn, &sb_entry, p_hwfn->rel_pf_id,
1509*4882a593Smuzhiyun 			      vf_number, vf_valid);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	if (p_hwfn->hw_init_done) {
1512*4882a593Smuzhiyun 		/* Wide-bus, initialize via DMAE */
1513*4882a593Smuzhiyun 		u64 phys_addr = (u64)sb_phys;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 		qed_dmae_host2grc(p_hwfn, p_ptt, (u64)(uintptr_t)&phys_addr,
1516*4882a593Smuzhiyun 				  CAU_REG_SB_ADDR_MEMORY +
1517*4882a593Smuzhiyun 				  igu_sb_id * sizeof(u64), 2, NULL);
1518*4882a593Smuzhiyun 		qed_dmae_host2grc(p_hwfn, p_ptt, (u64)(uintptr_t)&sb_entry,
1519*4882a593Smuzhiyun 				  CAU_REG_SB_VAR_MEMORY +
1520*4882a593Smuzhiyun 				  igu_sb_id * sizeof(u64), 2, NULL);
1521*4882a593Smuzhiyun 	} else {
1522*4882a593Smuzhiyun 		/* Initialize Status Block Address */
1523*4882a593Smuzhiyun 		STORE_RT_REG_AGG(p_hwfn,
1524*4882a593Smuzhiyun 				 CAU_REG_SB_ADDR_MEMORY_RT_OFFSET +
1525*4882a593Smuzhiyun 				 igu_sb_id * 2,
1526*4882a593Smuzhiyun 				 sb_phys);
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 		STORE_RT_REG_AGG(p_hwfn,
1529*4882a593Smuzhiyun 				 CAU_REG_SB_VAR_MEMORY_RT_OFFSET +
1530*4882a593Smuzhiyun 				 igu_sb_id * 2,
1531*4882a593Smuzhiyun 				 sb_entry);
1532*4882a593Smuzhiyun 	}
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	/* Configure pi coalescing if set */
1535*4882a593Smuzhiyun 	if (p_hwfn->cdev->int_coalescing_mode == QED_COAL_MODE_ENABLE) {
1536*4882a593Smuzhiyun 		u8 num_tc = p_hwfn->hw_info.num_hw_tc;
1537*4882a593Smuzhiyun 		u8 timeset, timer_res;
1538*4882a593Smuzhiyun 		u8 i;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 		/* timeset = (coalesce >> timer-res), timeset is 7bit wide */
1541*4882a593Smuzhiyun 		if (p_hwfn->cdev->rx_coalesce_usecs <= 0x7F)
1542*4882a593Smuzhiyun 			timer_res = 0;
1543*4882a593Smuzhiyun 		else if (p_hwfn->cdev->rx_coalesce_usecs <= 0xFF)
1544*4882a593Smuzhiyun 			timer_res = 1;
1545*4882a593Smuzhiyun 		else
1546*4882a593Smuzhiyun 			timer_res = 2;
1547*4882a593Smuzhiyun 		timeset = (u8)(p_hwfn->cdev->rx_coalesce_usecs >> timer_res);
1548*4882a593Smuzhiyun 		qed_int_cau_conf_pi(p_hwfn, p_ptt, igu_sb_id, RX_PI,
1549*4882a593Smuzhiyun 				    QED_COAL_RX_STATE_MACHINE, timeset);
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 		if (p_hwfn->cdev->tx_coalesce_usecs <= 0x7F)
1552*4882a593Smuzhiyun 			timer_res = 0;
1553*4882a593Smuzhiyun 		else if (p_hwfn->cdev->tx_coalesce_usecs <= 0xFF)
1554*4882a593Smuzhiyun 			timer_res = 1;
1555*4882a593Smuzhiyun 		else
1556*4882a593Smuzhiyun 			timer_res = 2;
1557*4882a593Smuzhiyun 		timeset = (u8)(p_hwfn->cdev->tx_coalesce_usecs >> timer_res);
1558*4882a593Smuzhiyun 		for (i = 0; i < num_tc; i++) {
1559*4882a593Smuzhiyun 			qed_int_cau_conf_pi(p_hwfn, p_ptt,
1560*4882a593Smuzhiyun 					    igu_sb_id, TX_PI(i),
1561*4882a593Smuzhiyun 					    QED_COAL_TX_STATE_MACHINE,
1562*4882a593Smuzhiyun 					    timeset);
1563*4882a593Smuzhiyun 		}
1564*4882a593Smuzhiyun 	}
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun 
qed_int_sb_setup(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,struct qed_sb_info * sb_info)1567*4882a593Smuzhiyun void qed_int_sb_setup(struct qed_hwfn *p_hwfn,
1568*4882a593Smuzhiyun 		      struct qed_ptt *p_ptt, struct qed_sb_info *sb_info)
1569*4882a593Smuzhiyun {
1570*4882a593Smuzhiyun 	/* zero status block and ack counter */
1571*4882a593Smuzhiyun 	sb_info->sb_ack = 0;
1572*4882a593Smuzhiyun 	memset(sb_info->sb_virt, 0, sizeof(*sb_info->sb_virt));
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	if (IS_PF(p_hwfn->cdev))
1575*4882a593Smuzhiyun 		qed_int_cau_conf_sb(p_hwfn, p_ptt, sb_info->sb_phys,
1576*4882a593Smuzhiyun 				    sb_info->igu_sb_id, 0, 0);
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun 
qed_get_igu_free_sb(struct qed_hwfn * p_hwfn,bool b_is_pf)1579*4882a593Smuzhiyun struct qed_igu_block *qed_get_igu_free_sb(struct qed_hwfn *p_hwfn, bool b_is_pf)
1580*4882a593Smuzhiyun {
1581*4882a593Smuzhiyun 	struct qed_igu_block *p_block;
1582*4882a593Smuzhiyun 	u16 igu_id;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	for (igu_id = 0; igu_id < QED_MAPPING_MEMORY_SIZE(p_hwfn->cdev);
1585*4882a593Smuzhiyun 	     igu_id++) {
1586*4882a593Smuzhiyun 		p_block = &p_hwfn->hw_info.p_igu_info->entry[igu_id];
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 		if (!(p_block->status & QED_IGU_STATUS_VALID) ||
1589*4882a593Smuzhiyun 		    !(p_block->status & QED_IGU_STATUS_FREE))
1590*4882a593Smuzhiyun 			continue;
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 		if (!!(p_block->status & QED_IGU_STATUS_PF) == b_is_pf)
1593*4882a593Smuzhiyun 			return p_block;
1594*4882a593Smuzhiyun 	}
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	return NULL;
1597*4882a593Smuzhiyun }
1598*4882a593Smuzhiyun 
qed_get_pf_igu_sb_id(struct qed_hwfn * p_hwfn,u16 vector_id)1599*4882a593Smuzhiyun static u16 qed_get_pf_igu_sb_id(struct qed_hwfn *p_hwfn, u16 vector_id)
1600*4882a593Smuzhiyun {
1601*4882a593Smuzhiyun 	struct qed_igu_block *p_block;
1602*4882a593Smuzhiyun 	u16 igu_id;
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	for (igu_id = 0; igu_id < QED_MAPPING_MEMORY_SIZE(p_hwfn->cdev);
1605*4882a593Smuzhiyun 	     igu_id++) {
1606*4882a593Smuzhiyun 		p_block = &p_hwfn->hw_info.p_igu_info->entry[igu_id];
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 		if (!(p_block->status & QED_IGU_STATUS_VALID) ||
1609*4882a593Smuzhiyun 		    !p_block->is_pf ||
1610*4882a593Smuzhiyun 		    p_block->vector_number != vector_id)
1611*4882a593Smuzhiyun 			continue;
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 		return igu_id;
1614*4882a593Smuzhiyun 	}
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	return QED_SB_INVALID_IDX;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun 
qed_get_igu_sb_id(struct qed_hwfn * p_hwfn,u16 sb_id)1619*4882a593Smuzhiyun u16 qed_get_igu_sb_id(struct qed_hwfn *p_hwfn, u16 sb_id)
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun 	u16 igu_sb_id;
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	/* Assuming continuous set of IGU SBs dedicated for given PF */
1624*4882a593Smuzhiyun 	if (sb_id == QED_SP_SB_ID)
1625*4882a593Smuzhiyun 		igu_sb_id = p_hwfn->hw_info.p_igu_info->igu_dsb_id;
1626*4882a593Smuzhiyun 	else if (IS_PF(p_hwfn->cdev))
1627*4882a593Smuzhiyun 		igu_sb_id = qed_get_pf_igu_sb_id(p_hwfn, sb_id + 1);
1628*4882a593Smuzhiyun 	else
1629*4882a593Smuzhiyun 		igu_sb_id = qed_vf_get_igu_sb_id(p_hwfn, sb_id);
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	if (sb_id == QED_SP_SB_ID)
1632*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
1633*4882a593Smuzhiyun 			   "Slowpath SB index in IGU is 0x%04x\n", igu_sb_id);
1634*4882a593Smuzhiyun 	else
1635*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
1636*4882a593Smuzhiyun 			   "SB [%04x] <--> IGU SB [%04x]\n", sb_id, igu_sb_id);
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	return igu_sb_id;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun 
qed_int_sb_init(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,struct qed_sb_info * sb_info,void * sb_virt_addr,dma_addr_t sb_phy_addr,u16 sb_id)1641*4882a593Smuzhiyun int qed_int_sb_init(struct qed_hwfn *p_hwfn,
1642*4882a593Smuzhiyun 		    struct qed_ptt *p_ptt,
1643*4882a593Smuzhiyun 		    struct qed_sb_info *sb_info,
1644*4882a593Smuzhiyun 		    void *sb_virt_addr, dma_addr_t sb_phy_addr, u16 sb_id)
1645*4882a593Smuzhiyun {
1646*4882a593Smuzhiyun 	sb_info->sb_virt = sb_virt_addr;
1647*4882a593Smuzhiyun 	sb_info->sb_phys = sb_phy_addr;
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	sb_info->igu_sb_id = qed_get_igu_sb_id(p_hwfn, sb_id);
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	if (sb_id != QED_SP_SB_ID) {
1652*4882a593Smuzhiyun 		if (IS_PF(p_hwfn->cdev)) {
1653*4882a593Smuzhiyun 			struct qed_igu_info *p_info;
1654*4882a593Smuzhiyun 			struct qed_igu_block *p_block;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 			p_info = p_hwfn->hw_info.p_igu_info;
1657*4882a593Smuzhiyun 			p_block = &p_info->entry[sb_info->igu_sb_id];
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 			p_block->sb_info = sb_info;
1660*4882a593Smuzhiyun 			p_block->status &= ~QED_IGU_STATUS_FREE;
1661*4882a593Smuzhiyun 			p_info->usage.free_cnt--;
1662*4882a593Smuzhiyun 		} else {
1663*4882a593Smuzhiyun 			qed_vf_set_sb_info(p_hwfn, sb_id, sb_info);
1664*4882a593Smuzhiyun 		}
1665*4882a593Smuzhiyun 	}
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	sb_info->cdev = p_hwfn->cdev;
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	/* The igu address will hold the absolute address that needs to be
1670*4882a593Smuzhiyun 	 * written to for a specific status block
1671*4882a593Smuzhiyun 	 */
1672*4882a593Smuzhiyun 	if (IS_PF(p_hwfn->cdev)) {
1673*4882a593Smuzhiyun 		sb_info->igu_addr = (u8 __iomem *)p_hwfn->regview +
1674*4882a593Smuzhiyun 						  GTT_BAR0_MAP_REG_IGU_CMD +
1675*4882a593Smuzhiyun 						  (sb_info->igu_sb_id << 3);
1676*4882a593Smuzhiyun 	} else {
1677*4882a593Smuzhiyun 		sb_info->igu_addr = (u8 __iomem *)p_hwfn->regview +
1678*4882a593Smuzhiyun 						  PXP_VF_BAR0_START_IGU +
1679*4882a593Smuzhiyun 						  ((IGU_CMD_INT_ACK_BASE +
1680*4882a593Smuzhiyun 						    sb_info->igu_sb_id) << 3);
1681*4882a593Smuzhiyun 	}
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	sb_info->flags |= QED_SB_INFO_INIT;
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	qed_int_sb_setup(p_hwfn, p_ptt, sb_info);
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	return 0;
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun 
qed_int_sb_release(struct qed_hwfn * p_hwfn,struct qed_sb_info * sb_info,u16 sb_id)1690*4882a593Smuzhiyun int qed_int_sb_release(struct qed_hwfn *p_hwfn,
1691*4882a593Smuzhiyun 		       struct qed_sb_info *sb_info, u16 sb_id)
1692*4882a593Smuzhiyun {
1693*4882a593Smuzhiyun 	struct qed_igu_block *p_block;
1694*4882a593Smuzhiyun 	struct qed_igu_info *p_info;
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	if (!sb_info)
1697*4882a593Smuzhiyun 		return 0;
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	/* zero status block and ack counter */
1700*4882a593Smuzhiyun 	sb_info->sb_ack = 0;
1701*4882a593Smuzhiyun 	memset(sb_info->sb_virt, 0, sizeof(*sb_info->sb_virt));
1702*4882a593Smuzhiyun 
1703*4882a593Smuzhiyun 	if (IS_VF(p_hwfn->cdev)) {
1704*4882a593Smuzhiyun 		qed_vf_set_sb_info(p_hwfn, sb_id, NULL);
1705*4882a593Smuzhiyun 		return 0;
1706*4882a593Smuzhiyun 	}
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	p_info = p_hwfn->hw_info.p_igu_info;
1709*4882a593Smuzhiyun 	p_block = &p_info->entry[sb_info->igu_sb_id];
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	/* Vector 0 is reserved to Default SB */
1712*4882a593Smuzhiyun 	if (!p_block->vector_number) {
1713*4882a593Smuzhiyun 		DP_ERR(p_hwfn, "Do Not free sp sb using this function");
1714*4882a593Smuzhiyun 		return -EINVAL;
1715*4882a593Smuzhiyun 	}
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	/* Lose reference to client's SB info, and fix counters */
1718*4882a593Smuzhiyun 	p_block->sb_info = NULL;
1719*4882a593Smuzhiyun 	p_block->status |= QED_IGU_STATUS_FREE;
1720*4882a593Smuzhiyun 	p_info->usage.free_cnt++;
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	return 0;
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun 
qed_int_sp_sb_free(struct qed_hwfn * p_hwfn)1725*4882a593Smuzhiyun static void qed_int_sp_sb_free(struct qed_hwfn *p_hwfn)
1726*4882a593Smuzhiyun {
1727*4882a593Smuzhiyun 	struct qed_sb_sp_info *p_sb = p_hwfn->p_sp_sb;
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	if (!p_sb)
1730*4882a593Smuzhiyun 		return;
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	if (p_sb->sb_info.sb_virt)
1733*4882a593Smuzhiyun 		dma_free_coherent(&p_hwfn->cdev->pdev->dev,
1734*4882a593Smuzhiyun 				  SB_ALIGNED_SIZE(p_hwfn),
1735*4882a593Smuzhiyun 				  p_sb->sb_info.sb_virt,
1736*4882a593Smuzhiyun 				  p_sb->sb_info.sb_phys);
1737*4882a593Smuzhiyun 	kfree(p_sb);
1738*4882a593Smuzhiyun 	p_hwfn->p_sp_sb = NULL;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun 
qed_int_sp_sb_alloc(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)1741*4882a593Smuzhiyun static int qed_int_sp_sb_alloc(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1742*4882a593Smuzhiyun {
1743*4882a593Smuzhiyun 	struct qed_sb_sp_info *p_sb;
1744*4882a593Smuzhiyun 	dma_addr_t p_phys = 0;
1745*4882a593Smuzhiyun 	void *p_virt;
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 	/* SB struct */
1748*4882a593Smuzhiyun 	p_sb = kmalloc(sizeof(*p_sb), GFP_KERNEL);
1749*4882a593Smuzhiyun 	if (!p_sb)
1750*4882a593Smuzhiyun 		return -ENOMEM;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	/* SB ring  */
1753*4882a593Smuzhiyun 	p_virt = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
1754*4882a593Smuzhiyun 				    SB_ALIGNED_SIZE(p_hwfn),
1755*4882a593Smuzhiyun 				    &p_phys, GFP_KERNEL);
1756*4882a593Smuzhiyun 	if (!p_virt) {
1757*4882a593Smuzhiyun 		kfree(p_sb);
1758*4882a593Smuzhiyun 		return -ENOMEM;
1759*4882a593Smuzhiyun 	}
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	/* Status Block setup */
1762*4882a593Smuzhiyun 	p_hwfn->p_sp_sb = p_sb;
1763*4882a593Smuzhiyun 	qed_int_sb_init(p_hwfn, p_ptt, &p_sb->sb_info, p_virt,
1764*4882a593Smuzhiyun 			p_phys, QED_SP_SB_ID);
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	memset(p_sb->pi_info_arr, 0, sizeof(p_sb->pi_info_arr));
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	return 0;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun 
qed_int_register_cb(struct qed_hwfn * p_hwfn,qed_int_comp_cb_t comp_cb,void * cookie,u8 * sb_idx,__le16 ** p_fw_cons)1771*4882a593Smuzhiyun int qed_int_register_cb(struct qed_hwfn *p_hwfn,
1772*4882a593Smuzhiyun 			qed_int_comp_cb_t comp_cb,
1773*4882a593Smuzhiyun 			void *cookie, u8 *sb_idx, __le16 **p_fw_cons)
1774*4882a593Smuzhiyun {
1775*4882a593Smuzhiyun 	struct qed_sb_sp_info *p_sp_sb = p_hwfn->p_sp_sb;
1776*4882a593Smuzhiyun 	int rc = -ENOMEM;
1777*4882a593Smuzhiyun 	u8 pi;
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	/* Look for a free index */
1780*4882a593Smuzhiyun 	for (pi = 0; pi < ARRAY_SIZE(p_sp_sb->pi_info_arr); pi++) {
1781*4882a593Smuzhiyun 		if (p_sp_sb->pi_info_arr[pi].comp_cb)
1782*4882a593Smuzhiyun 			continue;
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 		p_sp_sb->pi_info_arr[pi].comp_cb = comp_cb;
1785*4882a593Smuzhiyun 		p_sp_sb->pi_info_arr[pi].cookie = cookie;
1786*4882a593Smuzhiyun 		*sb_idx = pi;
1787*4882a593Smuzhiyun 		*p_fw_cons = &p_sp_sb->sb_info.sb_virt->pi_array[pi];
1788*4882a593Smuzhiyun 		rc = 0;
1789*4882a593Smuzhiyun 		break;
1790*4882a593Smuzhiyun 	}
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	return rc;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun 
qed_int_unregister_cb(struct qed_hwfn * p_hwfn,u8 pi)1795*4882a593Smuzhiyun int qed_int_unregister_cb(struct qed_hwfn *p_hwfn, u8 pi)
1796*4882a593Smuzhiyun {
1797*4882a593Smuzhiyun 	struct qed_sb_sp_info *p_sp_sb = p_hwfn->p_sp_sb;
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	if (p_sp_sb->pi_info_arr[pi].comp_cb == NULL)
1800*4882a593Smuzhiyun 		return -ENOMEM;
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	p_sp_sb->pi_info_arr[pi].comp_cb = NULL;
1803*4882a593Smuzhiyun 	p_sp_sb->pi_info_arr[pi].cookie = NULL;
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	return 0;
1806*4882a593Smuzhiyun }
1807*4882a593Smuzhiyun 
qed_int_get_sp_sb_id(struct qed_hwfn * p_hwfn)1808*4882a593Smuzhiyun u16 qed_int_get_sp_sb_id(struct qed_hwfn *p_hwfn)
1809*4882a593Smuzhiyun {
1810*4882a593Smuzhiyun 	return p_hwfn->p_sp_sb->sb_info.igu_sb_id;
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun 
qed_int_igu_enable_int(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,enum qed_int_mode int_mode)1813*4882a593Smuzhiyun void qed_int_igu_enable_int(struct qed_hwfn *p_hwfn,
1814*4882a593Smuzhiyun 			    struct qed_ptt *p_ptt, enum qed_int_mode int_mode)
1815*4882a593Smuzhiyun {
1816*4882a593Smuzhiyun 	u32 igu_pf_conf = IGU_PF_CONF_FUNC_EN | IGU_PF_CONF_ATTN_BIT_EN;
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	p_hwfn->cdev->int_mode = int_mode;
1819*4882a593Smuzhiyun 	switch (p_hwfn->cdev->int_mode) {
1820*4882a593Smuzhiyun 	case QED_INT_MODE_INTA:
1821*4882a593Smuzhiyun 		igu_pf_conf |= IGU_PF_CONF_INT_LINE_EN;
1822*4882a593Smuzhiyun 		igu_pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
1823*4882a593Smuzhiyun 		break;
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	case QED_INT_MODE_MSI:
1826*4882a593Smuzhiyun 		igu_pf_conf |= IGU_PF_CONF_MSI_MSIX_EN;
1827*4882a593Smuzhiyun 		igu_pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
1828*4882a593Smuzhiyun 		break;
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	case QED_INT_MODE_MSIX:
1831*4882a593Smuzhiyun 		igu_pf_conf |= IGU_PF_CONF_MSI_MSIX_EN;
1832*4882a593Smuzhiyun 		break;
1833*4882a593Smuzhiyun 	case QED_INT_MODE_POLL:
1834*4882a593Smuzhiyun 		break;
1835*4882a593Smuzhiyun 	}
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, IGU_REG_PF_CONFIGURATION, igu_pf_conf);
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun 
qed_int_igu_enable_attn(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)1840*4882a593Smuzhiyun static void qed_int_igu_enable_attn(struct qed_hwfn *p_hwfn,
1841*4882a593Smuzhiyun 				    struct qed_ptt *p_ptt)
1842*4882a593Smuzhiyun {
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	/* Configure AEU signal change to produce attentions */
1845*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, IGU_REG_ATTENTION_ENABLE, 0);
1846*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0xfff);
1847*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0xfff);
1848*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, IGU_REG_ATTENTION_ENABLE, 0xfff);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	/* Unmask AEU signals toward IGU */
1851*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, MISC_REG_AEU_MASK_ATTN_IGU, 0xff);
1852*4882a593Smuzhiyun }
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun int
qed_int_igu_enable(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,enum qed_int_mode int_mode)1855*4882a593Smuzhiyun qed_int_igu_enable(struct qed_hwfn *p_hwfn,
1856*4882a593Smuzhiyun 		   struct qed_ptt *p_ptt, enum qed_int_mode int_mode)
1857*4882a593Smuzhiyun {
1858*4882a593Smuzhiyun 	int rc = 0;
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	qed_int_igu_enable_attn(p_hwfn, p_ptt);
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	if ((int_mode != QED_INT_MODE_INTA) || IS_LEAD_HWFN(p_hwfn)) {
1863*4882a593Smuzhiyun 		rc = qed_slowpath_irq_req(p_hwfn);
1864*4882a593Smuzhiyun 		if (rc) {
1865*4882a593Smuzhiyun 			DP_NOTICE(p_hwfn, "Slowpath IRQ request failed\n");
1866*4882a593Smuzhiyun 			return -EINVAL;
1867*4882a593Smuzhiyun 		}
1868*4882a593Smuzhiyun 		p_hwfn->b_int_requested = true;
1869*4882a593Smuzhiyun 	}
1870*4882a593Smuzhiyun 	/* Enable interrupt Generation */
1871*4882a593Smuzhiyun 	qed_int_igu_enable_int(p_hwfn, p_ptt, int_mode);
1872*4882a593Smuzhiyun 	p_hwfn->b_int_enabled = 1;
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	return rc;
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun 
qed_int_igu_disable_int(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)1877*4882a593Smuzhiyun void qed_int_igu_disable_int(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1878*4882a593Smuzhiyun {
1879*4882a593Smuzhiyun 	p_hwfn->b_int_enabled = 0;
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	if (IS_VF(p_hwfn->cdev))
1882*4882a593Smuzhiyun 		return;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, IGU_REG_PF_CONFIGURATION, 0);
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun #define IGU_CLEANUP_SLEEP_LENGTH                (1000)
qed_int_igu_cleanup_sb(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u16 igu_sb_id,bool cleanup_set,u16 opaque_fid)1888*4882a593Smuzhiyun static void qed_int_igu_cleanup_sb(struct qed_hwfn *p_hwfn,
1889*4882a593Smuzhiyun 				   struct qed_ptt *p_ptt,
1890*4882a593Smuzhiyun 				   u16 igu_sb_id,
1891*4882a593Smuzhiyun 				   bool cleanup_set, u16 opaque_fid)
1892*4882a593Smuzhiyun {
1893*4882a593Smuzhiyun 	u32 cmd_ctrl = 0, val = 0, sb_bit = 0, sb_bit_addr = 0, data = 0;
1894*4882a593Smuzhiyun 	u32 pxp_addr = IGU_CMD_INT_ACK_BASE + igu_sb_id;
1895*4882a593Smuzhiyun 	u32 sleep_cnt = IGU_CLEANUP_SLEEP_LENGTH;
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	/* Set the data field */
1898*4882a593Smuzhiyun 	SET_FIELD(data, IGU_CLEANUP_CLEANUP_SET, cleanup_set ? 1 : 0);
1899*4882a593Smuzhiyun 	SET_FIELD(data, IGU_CLEANUP_CLEANUP_TYPE, 0);
1900*4882a593Smuzhiyun 	SET_FIELD(data, IGU_CLEANUP_COMMAND_TYPE, IGU_COMMAND_TYPE_SET);
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	/* Set the control register */
1903*4882a593Smuzhiyun 	SET_FIELD(cmd_ctrl, IGU_CTRL_REG_PXP_ADDR, pxp_addr);
1904*4882a593Smuzhiyun 	SET_FIELD(cmd_ctrl, IGU_CTRL_REG_FID, opaque_fid);
1905*4882a593Smuzhiyun 	SET_FIELD(cmd_ctrl, IGU_CTRL_REG_TYPE, IGU_CTRL_CMD_TYPE_WR);
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, IGU_REG_COMMAND_REG_32LSB_DATA, data);
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	barrier();
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, IGU_REG_COMMAND_REG_CTRL, cmd_ctrl);
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	/* calculate where to read the status bit from */
1914*4882a593Smuzhiyun 	sb_bit = 1 << (igu_sb_id % 32);
1915*4882a593Smuzhiyun 	sb_bit_addr = igu_sb_id / 32 * sizeof(u32);
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 	sb_bit_addr += IGU_REG_CLEANUP_STATUS_0;
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	/* Now wait for the command to complete */
1920*4882a593Smuzhiyun 	do {
1921*4882a593Smuzhiyun 		val = qed_rd(p_hwfn, p_ptt, sb_bit_addr);
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 		if ((val & sb_bit) == (cleanup_set ? sb_bit : 0))
1924*4882a593Smuzhiyun 			break;
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 		usleep_range(5000, 10000);
1927*4882a593Smuzhiyun 	} while (--sleep_cnt);
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	if (!sleep_cnt)
1930*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
1931*4882a593Smuzhiyun 			  "Timeout waiting for clear status 0x%08x [for sb %d]\n",
1932*4882a593Smuzhiyun 			  val, igu_sb_id);
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun 
qed_int_igu_init_pure_rt_single(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u16 igu_sb_id,u16 opaque,bool b_set)1935*4882a593Smuzhiyun void qed_int_igu_init_pure_rt_single(struct qed_hwfn *p_hwfn,
1936*4882a593Smuzhiyun 				     struct qed_ptt *p_ptt,
1937*4882a593Smuzhiyun 				     u16 igu_sb_id, u16 opaque, bool b_set)
1938*4882a593Smuzhiyun {
1939*4882a593Smuzhiyun 	struct qed_igu_block *p_block;
1940*4882a593Smuzhiyun 	int pi, i;
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	p_block = &p_hwfn->hw_info.p_igu_info->entry[igu_sb_id];
1943*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
1944*4882a593Smuzhiyun 		   "Cleaning SB [%04x]: func_id= %d is_pf = %d vector_num = 0x%0x\n",
1945*4882a593Smuzhiyun 		   igu_sb_id,
1946*4882a593Smuzhiyun 		   p_block->function_id,
1947*4882a593Smuzhiyun 		   p_block->is_pf, p_block->vector_number);
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	/* Set */
1950*4882a593Smuzhiyun 	if (b_set)
1951*4882a593Smuzhiyun 		qed_int_igu_cleanup_sb(p_hwfn, p_ptt, igu_sb_id, 1, opaque);
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	/* Clear */
1954*4882a593Smuzhiyun 	qed_int_igu_cleanup_sb(p_hwfn, p_ptt, igu_sb_id, 0, opaque);
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun 	/* Wait for the IGU SB to cleanup */
1957*4882a593Smuzhiyun 	for (i = 0; i < IGU_CLEANUP_SLEEP_LENGTH; i++) {
1958*4882a593Smuzhiyun 		u32 val;
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 		val = qed_rd(p_hwfn, p_ptt,
1961*4882a593Smuzhiyun 			     IGU_REG_WRITE_DONE_PENDING +
1962*4882a593Smuzhiyun 			     ((igu_sb_id / 32) * 4));
1963*4882a593Smuzhiyun 		if (val & BIT((igu_sb_id % 32)))
1964*4882a593Smuzhiyun 			usleep_range(10, 20);
1965*4882a593Smuzhiyun 		else
1966*4882a593Smuzhiyun 			break;
1967*4882a593Smuzhiyun 	}
1968*4882a593Smuzhiyun 	if (i == IGU_CLEANUP_SLEEP_LENGTH)
1969*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
1970*4882a593Smuzhiyun 			  "Failed SB[0x%08x] still appearing in WRITE_DONE_PENDING\n",
1971*4882a593Smuzhiyun 			  igu_sb_id);
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	/* Clear the CAU for the SB */
1974*4882a593Smuzhiyun 	for (pi = 0; pi < 12; pi++)
1975*4882a593Smuzhiyun 		qed_wr(p_hwfn, p_ptt,
1976*4882a593Smuzhiyun 		       CAU_REG_PI_MEMORY + (igu_sb_id * 12 + pi) * 4, 0);
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun 
qed_int_igu_init_pure_rt(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,bool b_set,bool b_slowpath)1979*4882a593Smuzhiyun void qed_int_igu_init_pure_rt(struct qed_hwfn *p_hwfn,
1980*4882a593Smuzhiyun 			      struct qed_ptt *p_ptt,
1981*4882a593Smuzhiyun 			      bool b_set, bool b_slowpath)
1982*4882a593Smuzhiyun {
1983*4882a593Smuzhiyun 	struct qed_igu_info *p_info = p_hwfn->hw_info.p_igu_info;
1984*4882a593Smuzhiyun 	struct qed_igu_block *p_block;
1985*4882a593Smuzhiyun 	u16 igu_sb_id = 0;
1986*4882a593Smuzhiyun 	u32 val = 0;
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun 	val = qed_rd(p_hwfn, p_ptt, IGU_REG_BLOCK_CONFIGURATION);
1989*4882a593Smuzhiyun 	val |= IGU_REG_BLOCK_CONFIGURATION_VF_CLEANUP_EN;
1990*4882a593Smuzhiyun 	val &= ~IGU_REG_BLOCK_CONFIGURATION_PXP_TPH_INTERFACE_EN;
1991*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, IGU_REG_BLOCK_CONFIGURATION, val);
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	for (igu_sb_id = 0;
1994*4882a593Smuzhiyun 	     igu_sb_id < QED_MAPPING_MEMORY_SIZE(p_hwfn->cdev); igu_sb_id++) {
1995*4882a593Smuzhiyun 		p_block = &p_info->entry[igu_sb_id];
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 		if (!(p_block->status & QED_IGU_STATUS_VALID) ||
1998*4882a593Smuzhiyun 		    !p_block->is_pf ||
1999*4882a593Smuzhiyun 		    (p_block->status & QED_IGU_STATUS_DSB))
2000*4882a593Smuzhiyun 			continue;
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 		qed_int_igu_init_pure_rt_single(p_hwfn, p_ptt, igu_sb_id,
2003*4882a593Smuzhiyun 						p_hwfn->hw_info.opaque_fid,
2004*4882a593Smuzhiyun 						b_set);
2005*4882a593Smuzhiyun 	}
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	if (b_slowpath)
2008*4882a593Smuzhiyun 		qed_int_igu_init_pure_rt_single(p_hwfn, p_ptt,
2009*4882a593Smuzhiyun 						p_info->igu_dsb_id,
2010*4882a593Smuzhiyun 						p_hwfn->hw_info.opaque_fid,
2011*4882a593Smuzhiyun 						b_set);
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun 
qed_int_igu_reset_cam(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)2014*4882a593Smuzhiyun int qed_int_igu_reset_cam(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2015*4882a593Smuzhiyun {
2016*4882a593Smuzhiyun 	struct qed_igu_info *p_info = p_hwfn->hw_info.p_igu_info;
2017*4882a593Smuzhiyun 	struct qed_igu_block *p_block;
2018*4882a593Smuzhiyun 	int pf_sbs, vf_sbs;
2019*4882a593Smuzhiyun 	u16 igu_sb_id;
2020*4882a593Smuzhiyun 	u32 val, rval;
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	if (!RESC_NUM(p_hwfn, QED_SB)) {
2023*4882a593Smuzhiyun 		p_info->b_allow_pf_vf_change = false;
2024*4882a593Smuzhiyun 	} else {
2025*4882a593Smuzhiyun 		/* Use the numbers the MFW have provided -
2026*4882a593Smuzhiyun 		 * don't forget MFW accounts for the default SB as well.
2027*4882a593Smuzhiyun 		 */
2028*4882a593Smuzhiyun 		p_info->b_allow_pf_vf_change = true;
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 		if (p_info->usage.cnt != RESC_NUM(p_hwfn, QED_SB) - 1) {
2031*4882a593Smuzhiyun 			DP_INFO(p_hwfn,
2032*4882a593Smuzhiyun 				"MFW notifies of 0x%04x PF SBs; IGU indicates of only 0x%04x\n",
2033*4882a593Smuzhiyun 				RESC_NUM(p_hwfn, QED_SB) - 1,
2034*4882a593Smuzhiyun 				p_info->usage.cnt);
2035*4882a593Smuzhiyun 			p_info->usage.cnt = RESC_NUM(p_hwfn, QED_SB) - 1;
2036*4882a593Smuzhiyun 		}
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 		if (IS_PF_SRIOV(p_hwfn)) {
2039*4882a593Smuzhiyun 			u16 vfs = p_hwfn->cdev->p_iov_info->total_vfs;
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 			if (vfs != p_info->usage.iov_cnt)
2042*4882a593Smuzhiyun 				DP_VERBOSE(p_hwfn,
2043*4882a593Smuzhiyun 					   NETIF_MSG_INTR,
2044*4882a593Smuzhiyun 					   "0x%04x VF SBs in IGU CAM != PCI configuration 0x%04x\n",
2045*4882a593Smuzhiyun 					   p_info->usage.iov_cnt, vfs);
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 			/* At this point we know how many SBs we have totally
2048*4882a593Smuzhiyun 			 * in IGU + number of PF SBs. So we can validate that
2049*4882a593Smuzhiyun 			 * we'd have sufficient for VF.
2050*4882a593Smuzhiyun 			 */
2051*4882a593Smuzhiyun 			if (vfs > p_info->usage.free_cnt +
2052*4882a593Smuzhiyun 			    p_info->usage.free_cnt_iov - p_info->usage.cnt) {
2053*4882a593Smuzhiyun 				DP_NOTICE(p_hwfn,
2054*4882a593Smuzhiyun 					  "Not enough SBs for VFs - 0x%04x SBs, from which %04x PFs and %04x are required\n",
2055*4882a593Smuzhiyun 					  p_info->usage.free_cnt +
2056*4882a593Smuzhiyun 					  p_info->usage.free_cnt_iov,
2057*4882a593Smuzhiyun 					  p_info->usage.cnt, vfs);
2058*4882a593Smuzhiyun 				return -EINVAL;
2059*4882a593Smuzhiyun 			}
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 			/* Currently cap the number of VFs SBs by the
2062*4882a593Smuzhiyun 			 * number of VFs.
2063*4882a593Smuzhiyun 			 */
2064*4882a593Smuzhiyun 			p_info->usage.iov_cnt = vfs;
2065*4882a593Smuzhiyun 		}
2066*4882a593Smuzhiyun 	}
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	/* Mark all SBs as free, now in the right PF/VFs division */
2069*4882a593Smuzhiyun 	p_info->usage.free_cnt = p_info->usage.cnt;
2070*4882a593Smuzhiyun 	p_info->usage.free_cnt_iov = p_info->usage.iov_cnt;
2071*4882a593Smuzhiyun 	p_info->usage.orig = p_info->usage.cnt;
2072*4882a593Smuzhiyun 	p_info->usage.iov_orig = p_info->usage.iov_cnt;
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	/* We now proceed to re-configure the IGU cam to reflect the initial
2075*4882a593Smuzhiyun 	 * configuration. We can start with the Default SB.
2076*4882a593Smuzhiyun 	 */
2077*4882a593Smuzhiyun 	pf_sbs = p_info->usage.cnt;
2078*4882a593Smuzhiyun 	vf_sbs = p_info->usage.iov_cnt;
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	for (igu_sb_id = p_info->igu_dsb_id;
2081*4882a593Smuzhiyun 	     igu_sb_id < QED_MAPPING_MEMORY_SIZE(p_hwfn->cdev); igu_sb_id++) {
2082*4882a593Smuzhiyun 		p_block = &p_info->entry[igu_sb_id];
2083*4882a593Smuzhiyun 		val = 0;
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 		if (!(p_block->status & QED_IGU_STATUS_VALID))
2086*4882a593Smuzhiyun 			continue;
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun 		if (p_block->status & QED_IGU_STATUS_DSB) {
2089*4882a593Smuzhiyun 			p_block->function_id = p_hwfn->rel_pf_id;
2090*4882a593Smuzhiyun 			p_block->is_pf = 1;
2091*4882a593Smuzhiyun 			p_block->vector_number = 0;
2092*4882a593Smuzhiyun 			p_block->status = QED_IGU_STATUS_VALID |
2093*4882a593Smuzhiyun 					  QED_IGU_STATUS_PF |
2094*4882a593Smuzhiyun 					  QED_IGU_STATUS_DSB;
2095*4882a593Smuzhiyun 		} else if (pf_sbs) {
2096*4882a593Smuzhiyun 			pf_sbs--;
2097*4882a593Smuzhiyun 			p_block->function_id = p_hwfn->rel_pf_id;
2098*4882a593Smuzhiyun 			p_block->is_pf = 1;
2099*4882a593Smuzhiyun 			p_block->vector_number = p_info->usage.cnt - pf_sbs;
2100*4882a593Smuzhiyun 			p_block->status = QED_IGU_STATUS_VALID |
2101*4882a593Smuzhiyun 					  QED_IGU_STATUS_PF |
2102*4882a593Smuzhiyun 					  QED_IGU_STATUS_FREE;
2103*4882a593Smuzhiyun 		} else if (vf_sbs) {
2104*4882a593Smuzhiyun 			p_block->function_id =
2105*4882a593Smuzhiyun 			    p_hwfn->cdev->p_iov_info->first_vf_in_pf +
2106*4882a593Smuzhiyun 			    p_info->usage.iov_cnt - vf_sbs;
2107*4882a593Smuzhiyun 			p_block->is_pf = 0;
2108*4882a593Smuzhiyun 			p_block->vector_number = 0;
2109*4882a593Smuzhiyun 			p_block->status = QED_IGU_STATUS_VALID |
2110*4882a593Smuzhiyun 					  QED_IGU_STATUS_FREE;
2111*4882a593Smuzhiyun 			vf_sbs--;
2112*4882a593Smuzhiyun 		} else {
2113*4882a593Smuzhiyun 			p_block->function_id = 0;
2114*4882a593Smuzhiyun 			p_block->is_pf = 0;
2115*4882a593Smuzhiyun 			p_block->vector_number = 0;
2116*4882a593Smuzhiyun 		}
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun 		SET_FIELD(val, IGU_MAPPING_LINE_FUNCTION_NUMBER,
2119*4882a593Smuzhiyun 			  p_block->function_id);
2120*4882a593Smuzhiyun 		SET_FIELD(val, IGU_MAPPING_LINE_PF_VALID, p_block->is_pf);
2121*4882a593Smuzhiyun 		SET_FIELD(val, IGU_MAPPING_LINE_VECTOR_NUMBER,
2122*4882a593Smuzhiyun 			  p_block->vector_number);
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 		/* VF entries would be enabled when VF is initializaed */
2125*4882a593Smuzhiyun 		SET_FIELD(val, IGU_MAPPING_LINE_VALID, p_block->is_pf);
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun 		rval = qed_rd(p_hwfn, p_ptt,
2128*4882a593Smuzhiyun 			      IGU_REG_MAPPING_MEMORY + sizeof(u32) * igu_sb_id);
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 		if (rval != val) {
2131*4882a593Smuzhiyun 			qed_wr(p_hwfn, p_ptt,
2132*4882a593Smuzhiyun 			       IGU_REG_MAPPING_MEMORY +
2133*4882a593Smuzhiyun 			       sizeof(u32) * igu_sb_id, val);
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 			DP_VERBOSE(p_hwfn,
2136*4882a593Smuzhiyun 				   NETIF_MSG_INTR,
2137*4882a593Smuzhiyun 				   "IGU reset: [SB 0x%04x] func_id = %d is_pf = %d vector_num = 0x%x [%08x -> %08x]\n",
2138*4882a593Smuzhiyun 				   igu_sb_id,
2139*4882a593Smuzhiyun 				   p_block->function_id,
2140*4882a593Smuzhiyun 				   p_block->is_pf,
2141*4882a593Smuzhiyun 				   p_block->vector_number, rval, val);
2142*4882a593Smuzhiyun 		}
2143*4882a593Smuzhiyun 	}
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun 	return 0;
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun 
qed_int_igu_read_cam_block(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u16 igu_sb_id)2148*4882a593Smuzhiyun static void qed_int_igu_read_cam_block(struct qed_hwfn *p_hwfn,
2149*4882a593Smuzhiyun 				       struct qed_ptt *p_ptt, u16 igu_sb_id)
2150*4882a593Smuzhiyun {
2151*4882a593Smuzhiyun 	u32 val = qed_rd(p_hwfn, p_ptt,
2152*4882a593Smuzhiyun 			 IGU_REG_MAPPING_MEMORY + sizeof(u32) * igu_sb_id);
2153*4882a593Smuzhiyun 	struct qed_igu_block *p_block;
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	p_block = &p_hwfn->hw_info.p_igu_info->entry[igu_sb_id];
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun 	/* Fill the block information */
2158*4882a593Smuzhiyun 	p_block->function_id = GET_FIELD(val, IGU_MAPPING_LINE_FUNCTION_NUMBER);
2159*4882a593Smuzhiyun 	p_block->is_pf = GET_FIELD(val, IGU_MAPPING_LINE_PF_VALID);
2160*4882a593Smuzhiyun 	p_block->vector_number = GET_FIELD(val, IGU_MAPPING_LINE_VECTOR_NUMBER);
2161*4882a593Smuzhiyun 	p_block->igu_sb_id = igu_sb_id;
2162*4882a593Smuzhiyun }
2163*4882a593Smuzhiyun 
qed_int_igu_read_cam(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)2164*4882a593Smuzhiyun int qed_int_igu_read_cam(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2165*4882a593Smuzhiyun {
2166*4882a593Smuzhiyun 	struct qed_igu_info *p_igu_info;
2167*4882a593Smuzhiyun 	struct qed_igu_block *p_block;
2168*4882a593Smuzhiyun 	u32 min_vf = 0, max_vf = 0;
2169*4882a593Smuzhiyun 	u16 igu_sb_id;
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 	p_hwfn->hw_info.p_igu_info = kzalloc(sizeof(*p_igu_info), GFP_KERNEL);
2172*4882a593Smuzhiyun 	if (!p_hwfn->hw_info.p_igu_info)
2173*4882a593Smuzhiyun 		return -ENOMEM;
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 	p_igu_info = p_hwfn->hw_info.p_igu_info;
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 	/* Distinguish between existent and non-existent default SB */
2178*4882a593Smuzhiyun 	p_igu_info->igu_dsb_id = QED_SB_INVALID_IDX;
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 	/* Find the range of VF ids whose SB belong to this PF */
2181*4882a593Smuzhiyun 	if (p_hwfn->cdev->p_iov_info) {
2182*4882a593Smuzhiyun 		struct qed_hw_sriov_info *p_iov = p_hwfn->cdev->p_iov_info;
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 		min_vf	= p_iov->first_vf_in_pf;
2185*4882a593Smuzhiyun 		max_vf	= p_iov->first_vf_in_pf + p_iov->total_vfs;
2186*4882a593Smuzhiyun 	}
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 	for (igu_sb_id = 0;
2189*4882a593Smuzhiyun 	     igu_sb_id < QED_MAPPING_MEMORY_SIZE(p_hwfn->cdev); igu_sb_id++) {
2190*4882a593Smuzhiyun 		/* Read current entry; Notice it might not belong to this PF */
2191*4882a593Smuzhiyun 		qed_int_igu_read_cam_block(p_hwfn, p_ptt, igu_sb_id);
2192*4882a593Smuzhiyun 		p_block = &p_igu_info->entry[igu_sb_id];
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 		if ((p_block->is_pf) &&
2195*4882a593Smuzhiyun 		    (p_block->function_id == p_hwfn->rel_pf_id)) {
2196*4882a593Smuzhiyun 			p_block->status = QED_IGU_STATUS_PF |
2197*4882a593Smuzhiyun 					  QED_IGU_STATUS_VALID |
2198*4882a593Smuzhiyun 					  QED_IGU_STATUS_FREE;
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 			if (p_igu_info->igu_dsb_id != QED_SB_INVALID_IDX)
2201*4882a593Smuzhiyun 				p_igu_info->usage.cnt++;
2202*4882a593Smuzhiyun 		} else if (!(p_block->is_pf) &&
2203*4882a593Smuzhiyun 			   (p_block->function_id >= min_vf) &&
2204*4882a593Smuzhiyun 			   (p_block->function_id < max_vf)) {
2205*4882a593Smuzhiyun 			/* Available for VFs of this PF */
2206*4882a593Smuzhiyun 			p_block->status = QED_IGU_STATUS_VALID |
2207*4882a593Smuzhiyun 					  QED_IGU_STATUS_FREE;
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun 			if (p_igu_info->igu_dsb_id != QED_SB_INVALID_IDX)
2210*4882a593Smuzhiyun 				p_igu_info->usage.iov_cnt++;
2211*4882a593Smuzhiyun 		}
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun 		/* Mark the First entry belonging to the PF or its VFs
2214*4882a593Smuzhiyun 		 * as the default SB [we'll reset IGU prior to first usage].
2215*4882a593Smuzhiyun 		 */
2216*4882a593Smuzhiyun 		if ((p_block->status & QED_IGU_STATUS_VALID) &&
2217*4882a593Smuzhiyun 		    (p_igu_info->igu_dsb_id == QED_SB_INVALID_IDX)) {
2218*4882a593Smuzhiyun 			p_igu_info->igu_dsb_id = igu_sb_id;
2219*4882a593Smuzhiyun 			p_block->status |= QED_IGU_STATUS_DSB;
2220*4882a593Smuzhiyun 		}
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 		/* limit number of prints by having each PF print only its
2223*4882a593Smuzhiyun 		 * entries with the exception of PF0 which would print
2224*4882a593Smuzhiyun 		 * everything.
2225*4882a593Smuzhiyun 		 */
2226*4882a593Smuzhiyun 		if ((p_block->status & QED_IGU_STATUS_VALID) ||
2227*4882a593Smuzhiyun 		    (p_hwfn->abs_pf_id == 0)) {
2228*4882a593Smuzhiyun 			DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
2229*4882a593Smuzhiyun 				   "IGU_BLOCK: [SB 0x%04x] func_id = %d is_pf = %d vector_num = 0x%x\n",
2230*4882a593Smuzhiyun 				   igu_sb_id, p_block->function_id,
2231*4882a593Smuzhiyun 				   p_block->is_pf, p_block->vector_number);
2232*4882a593Smuzhiyun 		}
2233*4882a593Smuzhiyun 	}
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun 	if (p_igu_info->igu_dsb_id == QED_SB_INVALID_IDX) {
2236*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
2237*4882a593Smuzhiyun 			  "IGU CAM returned invalid values igu_dsb_id=0x%x\n",
2238*4882a593Smuzhiyun 			  p_igu_info->igu_dsb_id);
2239*4882a593Smuzhiyun 		return -EINVAL;
2240*4882a593Smuzhiyun 	}
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	/* All non default SB are considered free at this point */
2243*4882a593Smuzhiyun 	p_igu_info->usage.free_cnt = p_igu_info->usage.cnt;
2244*4882a593Smuzhiyun 	p_igu_info->usage.free_cnt_iov = p_igu_info->usage.iov_cnt;
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, NETIF_MSG_INTR,
2247*4882a593Smuzhiyun 		   "igu_dsb_id=0x%x, num Free SBs - PF: %04x VF: %04x [might change after resource allocation]\n",
2248*4882a593Smuzhiyun 		   p_igu_info->igu_dsb_id,
2249*4882a593Smuzhiyun 		   p_igu_info->usage.cnt, p_igu_info->usage.iov_cnt);
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 	return 0;
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun /**
2255*4882a593Smuzhiyun  * qed_int_igu_init_rt() - Initialize IGU runtime registers.
2256*4882a593Smuzhiyun  *
2257*4882a593Smuzhiyun  * @p_hwfn: HW device data.
2258*4882a593Smuzhiyun  */
qed_int_igu_init_rt(struct qed_hwfn * p_hwfn)2259*4882a593Smuzhiyun void qed_int_igu_init_rt(struct qed_hwfn *p_hwfn)
2260*4882a593Smuzhiyun {
2261*4882a593Smuzhiyun 	u32 igu_pf_conf = IGU_PF_CONF_FUNC_EN;
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	STORE_RT_REG(p_hwfn, IGU_REG_PF_CONFIGURATION_RT_OFFSET, igu_pf_conf);
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun 
qed_int_igu_read_sisr_reg(struct qed_hwfn * p_hwfn)2266*4882a593Smuzhiyun u64 qed_int_igu_read_sisr_reg(struct qed_hwfn *p_hwfn)
2267*4882a593Smuzhiyun {
2268*4882a593Smuzhiyun 	u32 lsb_igu_cmd_addr = IGU_REG_SISR_MDPC_WMASK_LSB_UPPER -
2269*4882a593Smuzhiyun 			       IGU_CMD_INT_ACK_BASE;
2270*4882a593Smuzhiyun 	u32 msb_igu_cmd_addr = IGU_REG_SISR_MDPC_WMASK_MSB_UPPER -
2271*4882a593Smuzhiyun 			       IGU_CMD_INT_ACK_BASE;
2272*4882a593Smuzhiyun 	u32 intr_status_hi = 0, intr_status_lo = 0;
2273*4882a593Smuzhiyun 	u64 intr_status = 0;
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun 	intr_status_lo = REG_RD(p_hwfn,
2276*4882a593Smuzhiyun 				GTT_BAR0_MAP_REG_IGU_CMD +
2277*4882a593Smuzhiyun 				lsb_igu_cmd_addr * 8);
2278*4882a593Smuzhiyun 	intr_status_hi = REG_RD(p_hwfn,
2279*4882a593Smuzhiyun 				GTT_BAR0_MAP_REG_IGU_CMD +
2280*4882a593Smuzhiyun 				msb_igu_cmd_addr * 8);
2281*4882a593Smuzhiyun 	intr_status = ((u64)intr_status_hi << 32) + (u64)intr_status_lo;
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 	return intr_status;
2284*4882a593Smuzhiyun }
2285*4882a593Smuzhiyun 
qed_int_sp_dpc_setup(struct qed_hwfn * p_hwfn)2286*4882a593Smuzhiyun static void qed_int_sp_dpc_setup(struct qed_hwfn *p_hwfn)
2287*4882a593Smuzhiyun {
2288*4882a593Smuzhiyun 	tasklet_setup(&p_hwfn->sp_dpc, qed_int_sp_dpc);
2289*4882a593Smuzhiyun 	p_hwfn->b_sp_dpc_enabled = true;
2290*4882a593Smuzhiyun }
2291*4882a593Smuzhiyun 
qed_int_alloc(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)2292*4882a593Smuzhiyun int qed_int_alloc(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2293*4882a593Smuzhiyun {
2294*4882a593Smuzhiyun 	int rc = 0;
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 	rc = qed_int_sp_sb_alloc(p_hwfn, p_ptt);
2297*4882a593Smuzhiyun 	if (rc)
2298*4882a593Smuzhiyun 		return rc;
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 	rc = qed_int_sb_attn_alloc(p_hwfn, p_ptt);
2301*4882a593Smuzhiyun 
2302*4882a593Smuzhiyun 	return rc;
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun 
qed_int_free(struct qed_hwfn * p_hwfn)2305*4882a593Smuzhiyun void qed_int_free(struct qed_hwfn *p_hwfn)
2306*4882a593Smuzhiyun {
2307*4882a593Smuzhiyun 	qed_int_sp_sb_free(p_hwfn);
2308*4882a593Smuzhiyun 	qed_int_sb_attn_free(p_hwfn);
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun 
qed_int_setup(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)2311*4882a593Smuzhiyun void qed_int_setup(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2312*4882a593Smuzhiyun {
2313*4882a593Smuzhiyun 	qed_int_sb_setup(p_hwfn, p_ptt, &p_hwfn->p_sp_sb->sb_info);
2314*4882a593Smuzhiyun 	qed_int_sb_attn_setup(p_hwfn, p_ptt);
2315*4882a593Smuzhiyun 	qed_int_sp_dpc_setup(p_hwfn);
2316*4882a593Smuzhiyun }
2317*4882a593Smuzhiyun 
qed_int_get_num_sbs(struct qed_hwfn * p_hwfn,struct qed_sb_cnt_info * p_sb_cnt_info)2318*4882a593Smuzhiyun void qed_int_get_num_sbs(struct qed_hwfn	*p_hwfn,
2319*4882a593Smuzhiyun 			 struct qed_sb_cnt_info *p_sb_cnt_info)
2320*4882a593Smuzhiyun {
2321*4882a593Smuzhiyun 	struct qed_igu_info *info = p_hwfn->hw_info.p_igu_info;
2322*4882a593Smuzhiyun 
2323*4882a593Smuzhiyun 	if (!info || !p_sb_cnt_info)
2324*4882a593Smuzhiyun 		return;
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun 	memcpy(p_sb_cnt_info, &info->usage, sizeof(*p_sb_cnt_info));
2327*4882a593Smuzhiyun }
2328*4882a593Smuzhiyun 
qed_int_disable_post_isr_release(struct qed_dev * cdev)2329*4882a593Smuzhiyun void qed_int_disable_post_isr_release(struct qed_dev *cdev)
2330*4882a593Smuzhiyun {
2331*4882a593Smuzhiyun 	int i;
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	for_each_hwfn(cdev, i)
2334*4882a593Smuzhiyun 		cdev->hwfns[i].b_int_requested = false;
2335*4882a593Smuzhiyun }
2336*4882a593Smuzhiyun 
qed_int_attn_clr_enable(struct qed_dev * cdev,bool clr_enable)2337*4882a593Smuzhiyun void qed_int_attn_clr_enable(struct qed_dev *cdev, bool clr_enable)
2338*4882a593Smuzhiyun {
2339*4882a593Smuzhiyun 	cdev->attn_clr_en = clr_enable;
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun 
qed_int_set_timer_res(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u8 timer_res,u16 sb_id,bool tx)2342*4882a593Smuzhiyun int qed_int_set_timer_res(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
2343*4882a593Smuzhiyun 			  u8 timer_res, u16 sb_id, bool tx)
2344*4882a593Smuzhiyun {
2345*4882a593Smuzhiyun 	struct cau_sb_entry sb_entry;
2346*4882a593Smuzhiyun 	u32 params;
2347*4882a593Smuzhiyun 	int rc;
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun 	if (!p_hwfn->hw_init_done) {
2350*4882a593Smuzhiyun 		DP_ERR(p_hwfn, "hardware not initialized yet\n");
2351*4882a593Smuzhiyun 		return -EINVAL;
2352*4882a593Smuzhiyun 	}
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 	rc = qed_dmae_grc2host(p_hwfn, p_ptt, CAU_REG_SB_VAR_MEMORY +
2355*4882a593Smuzhiyun 			       sb_id * sizeof(u64),
2356*4882a593Smuzhiyun 			       (u64)(uintptr_t)&sb_entry, 2, NULL);
2357*4882a593Smuzhiyun 	if (rc) {
2358*4882a593Smuzhiyun 		DP_ERR(p_hwfn, "dmae_grc2host failed %d\n", rc);
2359*4882a593Smuzhiyun 		return rc;
2360*4882a593Smuzhiyun 	}
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun 	params = le32_to_cpu(sb_entry.params);
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 	if (tx)
2365*4882a593Smuzhiyun 		SET_FIELD(params, CAU_SB_ENTRY_TIMER_RES1, timer_res);
2366*4882a593Smuzhiyun 	else
2367*4882a593Smuzhiyun 		SET_FIELD(params, CAU_SB_ENTRY_TIMER_RES0, timer_res);
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun 	sb_entry.params = cpu_to_le32(params);
2370*4882a593Smuzhiyun 
2371*4882a593Smuzhiyun 	rc = qed_dmae_host2grc(p_hwfn, p_ptt,
2372*4882a593Smuzhiyun 			       (u64)(uintptr_t)&sb_entry,
2373*4882a593Smuzhiyun 			       CAU_REG_SB_VAR_MEMORY +
2374*4882a593Smuzhiyun 			       sb_id * sizeof(u64), 2, NULL);
2375*4882a593Smuzhiyun 	if (rc) {
2376*4882a593Smuzhiyun 		DP_ERR(p_hwfn, "dmae_host2grc failed %d\n", rc);
2377*4882a593Smuzhiyun 		return rc;
2378*4882a593Smuzhiyun 	}
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun 	return rc;
2381*4882a593Smuzhiyun }
2382