xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/qlogic/qed/qed_hw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2*4882a593Smuzhiyun /* QLogic qed NIC Driver
3*4882a593Smuzhiyun  * Copyright (c) 2015-2017  QLogic Corporation
4*4882a593Smuzhiyun  * Copyright (c) 2019-2020 Marvell International Ltd.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/types.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/dma-mapping.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/list.h>
14*4882a593Smuzhiyun #include <linux/mutex.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun #include <linux/string.h>
19*4882a593Smuzhiyun #include <linux/qed/qed_chain.h>
20*4882a593Smuzhiyun #include "qed.h"
21*4882a593Smuzhiyun #include "qed_hsi.h"
22*4882a593Smuzhiyun #include "qed_hw.h"
23*4882a593Smuzhiyun #include "qed_reg_addr.h"
24*4882a593Smuzhiyun #include "qed_sriov.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define QED_BAR_ACQUIRE_TIMEOUT 1000
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Invalid values */
29*4882a593Smuzhiyun #define QED_BAR_INVALID_OFFSET          (cpu_to_le32(-1))
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun struct qed_ptt {
32*4882a593Smuzhiyun 	struct list_head	list_entry;
33*4882a593Smuzhiyun 	unsigned int		idx;
34*4882a593Smuzhiyun 	struct pxp_ptt_entry	pxp;
35*4882a593Smuzhiyun 	u8			hwfn_id;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct qed_ptt_pool {
39*4882a593Smuzhiyun 	struct list_head	free_list;
40*4882a593Smuzhiyun 	spinlock_t		lock; /* ptt synchronized access */
41*4882a593Smuzhiyun 	struct qed_ptt		ptts[PXP_EXTERNAL_BAR_PF_WINDOW_NUM];
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
qed_ptt_pool_alloc(struct qed_hwfn * p_hwfn)44*4882a593Smuzhiyun int qed_ptt_pool_alloc(struct qed_hwfn *p_hwfn)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	struct qed_ptt_pool *p_pool = kmalloc(sizeof(*p_pool), GFP_KERNEL);
47*4882a593Smuzhiyun 	int i;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	if (!p_pool)
50*4882a593Smuzhiyun 		return -ENOMEM;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	INIT_LIST_HEAD(&p_pool->free_list);
53*4882a593Smuzhiyun 	for (i = 0; i < PXP_EXTERNAL_BAR_PF_WINDOW_NUM; i++) {
54*4882a593Smuzhiyun 		p_pool->ptts[i].idx = i;
55*4882a593Smuzhiyun 		p_pool->ptts[i].pxp.offset = QED_BAR_INVALID_OFFSET;
56*4882a593Smuzhiyun 		p_pool->ptts[i].pxp.pretend.control = 0;
57*4882a593Smuzhiyun 		p_pool->ptts[i].hwfn_id = p_hwfn->my_id;
58*4882a593Smuzhiyun 		if (i >= RESERVED_PTT_MAX)
59*4882a593Smuzhiyun 			list_add(&p_pool->ptts[i].list_entry,
60*4882a593Smuzhiyun 				 &p_pool->free_list);
61*4882a593Smuzhiyun 	}
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	p_hwfn->p_ptt_pool = p_pool;
64*4882a593Smuzhiyun 	spin_lock_init(&p_pool->lock);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
qed_ptt_invalidate(struct qed_hwfn * p_hwfn)69*4882a593Smuzhiyun void qed_ptt_invalidate(struct qed_hwfn *p_hwfn)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	struct qed_ptt *p_ptt;
72*4882a593Smuzhiyun 	int i;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	for (i = 0; i < PXP_EXTERNAL_BAR_PF_WINDOW_NUM; i++) {
75*4882a593Smuzhiyun 		p_ptt = &p_hwfn->p_ptt_pool->ptts[i];
76*4882a593Smuzhiyun 		p_ptt->pxp.offset = QED_BAR_INVALID_OFFSET;
77*4882a593Smuzhiyun 	}
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
qed_ptt_pool_free(struct qed_hwfn * p_hwfn)80*4882a593Smuzhiyun void qed_ptt_pool_free(struct qed_hwfn *p_hwfn)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	kfree(p_hwfn->p_ptt_pool);
83*4882a593Smuzhiyun 	p_hwfn->p_ptt_pool = NULL;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
qed_ptt_acquire(struct qed_hwfn * p_hwfn)86*4882a593Smuzhiyun struct qed_ptt *qed_ptt_acquire(struct qed_hwfn *p_hwfn)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct qed_ptt *p_ptt;
89*4882a593Smuzhiyun 	unsigned int i;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* Take the free PTT from the list */
92*4882a593Smuzhiyun 	for (i = 0; i < QED_BAR_ACQUIRE_TIMEOUT; i++) {
93*4882a593Smuzhiyun 		spin_lock_bh(&p_hwfn->p_ptt_pool->lock);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 		if (!list_empty(&p_hwfn->p_ptt_pool->free_list)) {
96*4882a593Smuzhiyun 			p_ptt = list_first_entry(&p_hwfn->p_ptt_pool->free_list,
97*4882a593Smuzhiyun 						 struct qed_ptt, list_entry);
98*4882a593Smuzhiyun 			list_del(&p_ptt->list_entry);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 			spin_unlock_bh(&p_hwfn->p_ptt_pool->lock);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 			DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
103*4882a593Smuzhiyun 				   "allocated ptt %d\n", p_ptt->idx);
104*4882a593Smuzhiyun 			return p_ptt;
105*4882a593Smuzhiyun 		}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 		spin_unlock_bh(&p_hwfn->p_ptt_pool->lock);
108*4882a593Smuzhiyun 		usleep_range(1000, 2000);
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	DP_NOTICE(p_hwfn, "PTT acquire timeout - failed to allocate PTT\n");
112*4882a593Smuzhiyun 	return NULL;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
qed_ptt_release(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)115*4882a593Smuzhiyun void qed_ptt_release(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	spin_lock_bh(&p_hwfn->p_ptt_pool->lock);
118*4882a593Smuzhiyun 	list_add(&p_ptt->list_entry, &p_hwfn->p_ptt_pool->free_list);
119*4882a593Smuzhiyun 	spin_unlock_bh(&p_hwfn->p_ptt_pool->lock);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
qed_ptt_get_hw_addr(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)122*4882a593Smuzhiyun u32 qed_ptt_get_hw_addr(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	/* The HW is using DWORDS and we need to translate it to Bytes */
125*4882a593Smuzhiyun 	return le32_to_cpu(p_ptt->pxp.offset) << 2;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
qed_ptt_config_addr(struct qed_ptt * p_ptt)128*4882a593Smuzhiyun static u32 qed_ptt_config_addr(struct qed_ptt *p_ptt)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	return PXP_PF_WINDOW_ADMIN_PER_PF_START +
131*4882a593Smuzhiyun 	       p_ptt->idx * sizeof(struct pxp_ptt_entry);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
qed_ptt_get_bar_addr(struct qed_ptt * p_ptt)134*4882a593Smuzhiyun u32 qed_ptt_get_bar_addr(struct qed_ptt *p_ptt)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	return PXP_EXTERNAL_BAR_PF_WINDOW_START +
137*4882a593Smuzhiyun 	       p_ptt->idx * PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
qed_ptt_set_win(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u32 new_hw_addr)140*4882a593Smuzhiyun void qed_ptt_set_win(struct qed_hwfn *p_hwfn,
141*4882a593Smuzhiyun 		     struct qed_ptt *p_ptt, u32 new_hw_addr)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	u32 prev_hw_addr;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	prev_hw_addr = qed_ptt_get_hw_addr(p_hwfn, p_ptt);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	if (new_hw_addr == prev_hw_addr)
148*4882a593Smuzhiyun 		return;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Update PTT entery in admin window */
151*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
152*4882a593Smuzhiyun 		   "Updating PTT entry %d to offset 0x%x\n",
153*4882a593Smuzhiyun 		   p_ptt->idx, new_hw_addr);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* The HW is using DWORDS and the address is in Bytes */
156*4882a593Smuzhiyun 	p_ptt->pxp.offset = cpu_to_le32(new_hw_addr >> 2);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	REG_WR(p_hwfn,
159*4882a593Smuzhiyun 	       qed_ptt_config_addr(p_ptt) +
160*4882a593Smuzhiyun 	       offsetof(struct pxp_ptt_entry, offset),
161*4882a593Smuzhiyun 	       le32_to_cpu(p_ptt->pxp.offset));
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
qed_set_ptt(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u32 hw_addr)164*4882a593Smuzhiyun static u32 qed_set_ptt(struct qed_hwfn *p_hwfn,
165*4882a593Smuzhiyun 		       struct qed_ptt *p_ptt, u32 hw_addr)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	u32 win_hw_addr = qed_ptt_get_hw_addr(p_hwfn, p_ptt);
168*4882a593Smuzhiyun 	u32 offset;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	offset = hw_addr - win_hw_addr;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (p_ptt->hwfn_id != p_hwfn->my_id)
173*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
174*4882a593Smuzhiyun 			  "ptt[%d] of hwfn[%02x] is used by hwfn[%02x]!\n",
175*4882a593Smuzhiyun 			  p_ptt->idx, p_ptt->hwfn_id, p_hwfn->my_id);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Verify the address is within the window */
178*4882a593Smuzhiyun 	if (hw_addr < win_hw_addr ||
179*4882a593Smuzhiyun 	    offset >= PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE) {
180*4882a593Smuzhiyun 		qed_ptt_set_win(p_hwfn, p_ptt, hw_addr);
181*4882a593Smuzhiyun 		offset = 0;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return qed_ptt_get_bar_addr(p_ptt) + offset;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
qed_get_reserved_ptt(struct qed_hwfn * p_hwfn,enum reserved_ptts ptt_idx)187*4882a593Smuzhiyun struct qed_ptt *qed_get_reserved_ptt(struct qed_hwfn *p_hwfn,
188*4882a593Smuzhiyun 				     enum reserved_ptts ptt_idx)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	if (ptt_idx >= RESERVED_PTT_MAX) {
191*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
192*4882a593Smuzhiyun 			  "Requested PTT %d is out of range\n", ptt_idx);
193*4882a593Smuzhiyun 		return NULL;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	return &p_hwfn->p_ptt_pool->ptts[ptt_idx];
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
qed_wr(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u32 hw_addr,u32 val)199*4882a593Smuzhiyun void qed_wr(struct qed_hwfn *p_hwfn,
200*4882a593Smuzhiyun 	    struct qed_ptt *p_ptt,
201*4882a593Smuzhiyun 	    u32 hw_addr, u32 val)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	u32 bar_addr = qed_set_ptt(p_hwfn, p_ptt, hw_addr);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	REG_WR(p_hwfn, bar_addr, val);
206*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
207*4882a593Smuzhiyun 		   "bar_addr 0x%x, hw_addr 0x%x, val 0x%x\n",
208*4882a593Smuzhiyun 		   bar_addr, hw_addr, val);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
qed_rd(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u32 hw_addr)211*4882a593Smuzhiyun u32 qed_rd(struct qed_hwfn *p_hwfn,
212*4882a593Smuzhiyun 	   struct qed_ptt *p_ptt,
213*4882a593Smuzhiyun 	   u32 hw_addr)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	u32 bar_addr = qed_set_ptt(p_hwfn, p_ptt, hw_addr);
216*4882a593Smuzhiyun 	u32 val = REG_RD(p_hwfn, bar_addr);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
219*4882a593Smuzhiyun 		   "bar_addr 0x%x, hw_addr 0x%x, val 0x%x\n",
220*4882a593Smuzhiyun 		   bar_addr, hw_addr, val);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return val;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
qed_memcpy_hw(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,void * addr,u32 hw_addr,size_t n,bool to_device)225*4882a593Smuzhiyun static void qed_memcpy_hw(struct qed_hwfn *p_hwfn,
226*4882a593Smuzhiyun 			  struct qed_ptt *p_ptt,
227*4882a593Smuzhiyun 			  void *addr, u32 hw_addr, size_t n, bool to_device)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	u32 dw_count, *host_addr, hw_offset;
230*4882a593Smuzhiyun 	size_t quota, done = 0;
231*4882a593Smuzhiyun 	u32 __iomem *reg_addr;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	while (done < n) {
234*4882a593Smuzhiyun 		quota = min_t(size_t, n - done,
235*4882a593Smuzhiyun 			      PXP_EXTERNAL_BAR_PF_WINDOW_SINGLE_SIZE);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 		if (IS_PF(p_hwfn->cdev)) {
238*4882a593Smuzhiyun 			qed_ptt_set_win(p_hwfn, p_ptt, hw_addr + done);
239*4882a593Smuzhiyun 			hw_offset = qed_ptt_get_bar_addr(p_ptt);
240*4882a593Smuzhiyun 		} else {
241*4882a593Smuzhiyun 			hw_offset = hw_addr + done;
242*4882a593Smuzhiyun 		}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		dw_count = quota / 4;
245*4882a593Smuzhiyun 		host_addr = (u32 *)((u8 *)addr + done);
246*4882a593Smuzhiyun 		reg_addr = (u32 __iomem *)REG_ADDR(p_hwfn, hw_offset);
247*4882a593Smuzhiyun 		if (to_device)
248*4882a593Smuzhiyun 			while (dw_count--)
249*4882a593Smuzhiyun 				DIRECT_REG_WR(reg_addr++, *host_addr++);
250*4882a593Smuzhiyun 		else
251*4882a593Smuzhiyun 			while (dw_count--)
252*4882a593Smuzhiyun 				*host_addr++ = DIRECT_REG_RD(reg_addr++);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 		done += quota;
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
qed_memcpy_from(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,void * dest,u32 hw_addr,size_t n)258*4882a593Smuzhiyun void qed_memcpy_from(struct qed_hwfn *p_hwfn,
259*4882a593Smuzhiyun 		     struct qed_ptt *p_ptt, void *dest, u32 hw_addr, size_t n)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
262*4882a593Smuzhiyun 		   "hw_addr 0x%x, dest %p hw_addr 0x%x, size %lu\n",
263*4882a593Smuzhiyun 		   hw_addr, dest, hw_addr, (unsigned long)n);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	qed_memcpy_hw(p_hwfn, p_ptt, dest, hw_addr, n, false);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
qed_memcpy_to(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u32 hw_addr,void * src,size_t n)268*4882a593Smuzhiyun void qed_memcpy_to(struct qed_hwfn *p_hwfn,
269*4882a593Smuzhiyun 		   struct qed_ptt *p_ptt, u32 hw_addr, void *src, size_t n)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
272*4882a593Smuzhiyun 		   "hw_addr 0x%x, hw_addr 0x%x, src %p size %lu\n",
273*4882a593Smuzhiyun 		   hw_addr, hw_addr, src, (unsigned long)n);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	qed_memcpy_hw(p_hwfn, p_ptt, src, hw_addr, n, true);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
qed_fid_pretend(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u16 fid)278*4882a593Smuzhiyun void qed_fid_pretend(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, u16 fid)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	u16 control = 0;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_IS_CONCRETE, 1);
283*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_PRETEND_FUNCTION, 1);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* Every pretend undos previous pretends, including
286*4882a593Smuzhiyun 	 * previous port pretend.
287*4882a593Smuzhiyun 	 */
288*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_PORT, 0);
289*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_USE_PORT, 0);
290*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_PRETEND_PORT, 1);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (!GET_FIELD(fid, PXP_CONCRETE_FID_VFVALID))
293*4882a593Smuzhiyun 		fid = GET_FIELD(fid, PXP_CONCRETE_FID_PFID);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	p_ptt->pxp.pretend.control = cpu_to_le16(control);
296*4882a593Smuzhiyun 	p_ptt->pxp.pretend.fid.concrete_fid.fid = cpu_to_le16(fid);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	REG_WR(p_hwfn,
299*4882a593Smuzhiyun 	       qed_ptt_config_addr(p_ptt) +
300*4882a593Smuzhiyun 	       offsetof(struct pxp_ptt_entry, pretend),
301*4882a593Smuzhiyun 	       *(u32 *)&p_ptt->pxp.pretend);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
qed_port_pretend(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u8 port_id)304*4882a593Smuzhiyun void qed_port_pretend(struct qed_hwfn *p_hwfn,
305*4882a593Smuzhiyun 		      struct qed_ptt *p_ptt, u8 port_id)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	u16 control = 0;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_PORT, port_id);
310*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_USE_PORT, 1);
311*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_PRETEND_PORT, 1);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	p_ptt->pxp.pretend.control = cpu_to_le16(control);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	REG_WR(p_hwfn,
316*4882a593Smuzhiyun 	       qed_ptt_config_addr(p_ptt) +
317*4882a593Smuzhiyun 	       offsetof(struct pxp_ptt_entry, pretend),
318*4882a593Smuzhiyun 	       *(u32 *)&p_ptt->pxp.pretend);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
qed_port_unpretend(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)321*4882a593Smuzhiyun void qed_port_unpretend(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	u16 control = 0;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_PORT, 0);
326*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_USE_PORT, 0);
327*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_PRETEND_PORT, 1);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	p_ptt->pxp.pretend.control = cpu_to_le16(control);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	REG_WR(p_hwfn,
332*4882a593Smuzhiyun 	       qed_ptt_config_addr(p_ptt) +
333*4882a593Smuzhiyun 	       offsetof(struct pxp_ptt_entry, pretend),
334*4882a593Smuzhiyun 	       *(u32 *)&p_ptt->pxp.pretend);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
qed_port_fid_pretend(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u8 port_id,u16 fid)337*4882a593Smuzhiyun void qed_port_fid_pretend(struct qed_hwfn *p_hwfn,
338*4882a593Smuzhiyun 			  struct qed_ptt *p_ptt, u8 port_id, u16 fid)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	u16 control = 0;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_PORT, port_id);
343*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_USE_PORT, 1);
344*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_PRETEND_PORT, 1);
345*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_IS_CONCRETE, 1);
346*4882a593Smuzhiyun 	SET_FIELD(control, PXP_PRETEND_CMD_PRETEND_FUNCTION, 1);
347*4882a593Smuzhiyun 	if (!GET_FIELD(fid, PXP_CONCRETE_FID_VFVALID))
348*4882a593Smuzhiyun 		fid = GET_FIELD(fid, PXP_CONCRETE_FID_PFID);
349*4882a593Smuzhiyun 	p_ptt->pxp.pretend.control = cpu_to_le16(control);
350*4882a593Smuzhiyun 	p_ptt->pxp.pretend.fid.concrete_fid.fid = cpu_to_le16(fid);
351*4882a593Smuzhiyun 	REG_WR(p_hwfn,
352*4882a593Smuzhiyun 	       qed_ptt_config_addr(p_ptt) +
353*4882a593Smuzhiyun 	       offsetof(struct pxp_ptt_entry, pretend),
354*4882a593Smuzhiyun 	       *(u32 *)&p_ptt->pxp.pretend);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
qed_vfid_to_concrete(struct qed_hwfn * p_hwfn,u8 vfid)357*4882a593Smuzhiyun u32 qed_vfid_to_concrete(struct qed_hwfn *p_hwfn, u8 vfid)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	u32 concrete_fid = 0;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	SET_FIELD(concrete_fid, PXP_CONCRETE_FID_PFID, p_hwfn->rel_pf_id);
362*4882a593Smuzhiyun 	SET_FIELD(concrete_fid, PXP_CONCRETE_FID_VFID, vfid);
363*4882a593Smuzhiyun 	SET_FIELD(concrete_fid, PXP_CONCRETE_FID_VFVALID, 1);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	return concrete_fid;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /* DMAE */
369*4882a593Smuzhiyun #define QED_DMAE_FLAGS_IS_SET(params, flag) \
370*4882a593Smuzhiyun 	((params) != NULL && GET_FIELD((params)->flags, QED_DMAE_PARAMS_##flag))
371*4882a593Smuzhiyun 
qed_dmae_opcode(struct qed_hwfn * p_hwfn,const u8 is_src_type_grc,const u8 is_dst_type_grc,struct qed_dmae_params * p_params)372*4882a593Smuzhiyun static void qed_dmae_opcode(struct qed_hwfn *p_hwfn,
373*4882a593Smuzhiyun 			    const u8 is_src_type_grc,
374*4882a593Smuzhiyun 			    const u8 is_dst_type_grc,
375*4882a593Smuzhiyun 			    struct qed_dmae_params *p_params)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	u8 src_pfid, dst_pfid, port_id;
378*4882a593Smuzhiyun 	u16 opcode_b = 0;
379*4882a593Smuzhiyun 	u32 opcode = 0;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* Whether the source is the PCIe or the GRC.
382*4882a593Smuzhiyun 	 * 0- The source is the PCIe
383*4882a593Smuzhiyun 	 * 1- The source is the GRC.
384*4882a593Smuzhiyun 	 */
385*4882a593Smuzhiyun 	SET_FIELD(opcode, DMAE_CMD_SRC,
386*4882a593Smuzhiyun 		  (is_src_type_grc ? dmae_cmd_src_grc : dmae_cmd_src_pcie));
387*4882a593Smuzhiyun 	src_pfid = QED_DMAE_FLAGS_IS_SET(p_params, SRC_PF_VALID) ?
388*4882a593Smuzhiyun 	    p_params->src_pfid : p_hwfn->rel_pf_id;
389*4882a593Smuzhiyun 	SET_FIELD(opcode, DMAE_CMD_SRC_PF_ID, src_pfid);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* The destination of the DMA can be: 0-None 1-PCIe 2-GRC 3-None */
392*4882a593Smuzhiyun 	SET_FIELD(opcode, DMAE_CMD_DST,
393*4882a593Smuzhiyun 		  (is_dst_type_grc ? dmae_cmd_dst_grc : dmae_cmd_dst_pcie));
394*4882a593Smuzhiyun 	dst_pfid = QED_DMAE_FLAGS_IS_SET(p_params, DST_PF_VALID) ?
395*4882a593Smuzhiyun 	    p_params->dst_pfid : p_hwfn->rel_pf_id;
396*4882a593Smuzhiyun 	SET_FIELD(opcode, DMAE_CMD_DST_PF_ID, dst_pfid);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	/* Whether to write a completion word to the completion destination:
400*4882a593Smuzhiyun 	 * 0-Do not write a completion word
401*4882a593Smuzhiyun 	 * 1-Write the completion word
402*4882a593Smuzhiyun 	 */
403*4882a593Smuzhiyun 	SET_FIELD(opcode, DMAE_CMD_COMP_WORD_EN, 1);
404*4882a593Smuzhiyun 	SET_FIELD(opcode, DMAE_CMD_SRC_ADDR_RESET, 1);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (QED_DMAE_FLAGS_IS_SET(p_params, COMPLETION_DST))
407*4882a593Smuzhiyun 		SET_FIELD(opcode, DMAE_CMD_COMP_FUNC, 1);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* swapping mode 3 - big endian */
410*4882a593Smuzhiyun 	SET_FIELD(opcode, DMAE_CMD_ENDIANITY_MODE, DMAE_CMD_ENDIANITY);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	port_id = (QED_DMAE_FLAGS_IS_SET(p_params, PORT_VALID)) ?
413*4882a593Smuzhiyun 	    p_params->port_id : p_hwfn->port_id;
414*4882a593Smuzhiyun 	SET_FIELD(opcode, DMAE_CMD_PORT_ID, port_id);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* reset source address in next go */
417*4882a593Smuzhiyun 	SET_FIELD(opcode, DMAE_CMD_SRC_ADDR_RESET, 1);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* reset dest address in next go */
420*4882a593Smuzhiyun 	SET_FIELD(opcode, DMAE_CMD_DST_ADDR_RESET, 1);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	/* SRC/DST VFID: all 1's - pf, otherwise VF id */
423*4882a593Smuzhiyun 	if (QED_DMAE_FLAGS_IS_SET(p_params, SRC_VF_VALID)) {
424*4882a593Smuzhiyun 		SET_FIELD(opcode, DMAE_CMD_SRC_VF_ID_VALID, 1);
425*4882a593Smuzhiyun 		SET_FIELD(opcode_b, DMAE_CMD_SRC_VF_ID, p_params->src_vfid);
426*4882a593Smuzhiyun 	} else {
427*4882a593Smuzhiyun 		SET_FIELD(opcode_b, DMAE_CMD_SRC_VF_ID, 0xFF);
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 	if (QED_DMAE_FLAGS_IS_SET(p_params, DST_VF_VALID)) {
430*4882a593Smuzhiyun 		SET_FIELD(opcode, DMAE_CMD_DST_VF_ID_VALID, 1);
431*4882a593Smuzhiyun 		SET_FIELD(opcode_b, DMAE_CMD_DST_VF_ID, p_params->dst_vfid);
432*4882a593Smuzhiyun 	} else {
433*4882a593Smuzhiyun 		SET_FIELD(opcode_b, DMAE_CMD_DST_VF_ID, 0xFF);
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	p_hwfn->dmae_info.p_dmae_cmd->opcode = cpu_to_le32(opcode);
437*4882a593Smuzhiyun 	p_hwfn->dmae_info.p_dmae_cmd->opcode_b = cpu_to_le16(opcode_b);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
qed_dmae_idx_to_go_cmd(u8 idx)440*4882a593Smuzhiyun u32 qed_dmae_idx_to_go_cmd(u8 idx)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	/* All the DMAE 'go' registers form an array in internal memory */
443*4882a593Smuzhiyun 	return DMAE_REG_GO_C0 + (idx << 2);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
qed_dmae_post_command(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt)446*4882a593Smuzhiyun static int qed_dmae_post_command(struct qed_hwfn *p_hwfn,
447*4882a593Smuzhiyun 				 struct qed_ptt *p_ptt)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	struct dmae_cmd *p_command = p_hwfn->dmae_info.p_dmae_cmd;
450*4882a593Smuzhiyun 	u8 idx_cmd = p_hwfn->dmae_info.channel, i;
451*4882a593Smuzhiyun 	int qed_status = 0;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/* verify address is not NULL */
454*4882a593Smuzhiyun 	if ((((!p_command->dst_addr_lo) && (!p_command->dst_addr_hi)) ||
455*4882a593Smuzhiyun 	     ((!p_command->src_addr_lo) && (!p_command->src_addr_hi)))) {
456*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
457*4882a593Smuzhiyun 			  "source or destination address 0 idx_cmd=%d\n"
458*4882a593Smuzhiyun 			  "opcode = [0x%08x,0x%04x] len=0x%x src=0x%x:%x dst=0x%x:%x\n",
459*4882a593Smuzhiyun 			  idx_cmd,
460*4882a593Smuzhiyun 			  le32_to_cpu(p_command->opcode),
461*4882a593Smuzhiyun 			  le16_to_cpu(p_command->opcode_b),
462*4882a593Smuzhiyun 			  le16_to_cpu(p_command->length_dw),
463*4882a593Smuzhiyun 			  le32_to_cpu(p_command->src_addr_hi),
464*4882a593Smuzhiyun 			  le32_to_cpu(p_command->src_addr_lo),
465*4882a593Smuzhiyun 			  le32_to_cpu(p_command->dst_addr_hi),
466*4882a593Smuzhiyun 			  le32_to_cpu(p_command->dst_addr_lo));
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 		return -EINVAL;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn,
472*4882a593Smuzhiyun 		   NETIF_MSG_HW,
473*4882a593Smuzhiyun 		   "Posting DMAE command [idx %d]: opcode = [0x%08x,0x%04x] len=0x%x src=0x%x:%x dst=0x%x:%x\n",
474*4882a593Smuzhiyun 		   idx_cmd,
475*4882a593Smuzhiyun 		   le32_to_cpu(p_command->opcode),
476*4882a593Smuzhiyun 		   le16_to_cpu(p_command->opcode_b),
477*4882a593Smuzhiyun 		   le16_to_cpu(p_command->length_dw),
478*4882a593Smuzhiyun 		   le32_to_cpu(p_command->src_addr_hi),
479*4882a593Smuzhiyun 		   le32_to_cpu(p_command->src_addr_lo),
480*4882a593Smuzhiyun 		   le32_to_cpu(p_command->dst_addr_hi),
481*4882a593Smuzhiyun 		   le32_to_cpu(p_command->dst_addr_lo));
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* Copy the command to DMAE - need to do it before every call
484*4882a593Smuzhiyun 	 * for source/dest address no reset.
485*4882a593Smuzhiyun 	 * The first 9 DWs are the command registers, the 10 DW is the
486*4882a593Smuzhiyun 	 * GO register, and the rest are result registers
487*4882a593Smuzhiyun 	 * (which are read only by the client).
488*4882a593Smuzhiyun 	 */
489*4882a593Smuzhiyun 	for (i = 0; i < DMAE_CMD_SIZE; i++) {
490*4882a593Smuzhiyun 		u32 data = (i < DMAE_CMD_SIZE_TO_FILL) ?
491*4882a593Smuzhiyun 			   *(((u32 *)p_command) + i) : 0;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		qed_wr(p_hwfn, p_ptt,
494*4882a593Smuzhiyun 		       DMAE_REG_CMD_MEM +
495*4882a593Smuzhiyun 		       (idx_cmd * DMAE_CMD_SIZE * sizeof(u32)) +
496*4882a593Smuzhiyun 		       (i * sizeof(u32)), data);
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	qed_wr(p_hwfn, p_ptt, qed_dmae_idx_to_go_cmd(idx_cmd), DMAE_GO_VALUE);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	return qed_status;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
qed_dmae_info_alloc(struct qed_hwfn * p_hwfn)504*4882a593Smuzhiyun int qed_dmae_info_alloc(struct qed_hwfn *p_hwfn)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun 	dma_addr_t *p_addr = &p_hwfn->dmae_info.completion_word_phys_addr;
507*4882a593Smuzhiyun 	struct dmae_cmd **p_cmd = &p_hwfn->dmae_info.p_dmae_cmd;
508*4882a593Smuzhiyun 	u32 **p_buff = &p_hwfn->dmae_info.p_intermediate_buffer;
509*4882a593Smuzhiyun 	u32 **p_comp = &p_hwfn->dmae_info.p_completion_word;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	*p_comp = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
512*4882a593Smuzhiyun 				     sizeof(u32), p_addr, GFP_KERNEL);
513*4882a593Smuzhiyun 	if (!*p_comp)
514*4882a593Smuzhiyun 		goto err;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	p_addr = &p_hwfn->dmae_info.dmae_cmd_phys_addr;
517*4882a593Smuzhiyun 	*p_cmd = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
518*4882a593Smuzhiyun 				    sizeof(struct dmae_cmd),
519*4882a593Smuzhiyun 				    p_addr, GFP_KERNEL);
520*4882a593Smuzhiyun 	if (!*p_cmd)
521*4882a593Smuzhiyun 		goto err;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	p_addr = &p_hwfn->dmae_info.intermediate_buffer_phys_addr;
524*4882a593Smuzhiyun 	*p_buff = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
525*4882a593Smuzhiyun 				     sizeof(u32) * DMAE_MAX_RW_SIZE,
526*4882a593Smuzhiyun 				     p_addr, GFP_KERNEL);
527*4882a593Smuzhiyun 	if (!*p_buff)
528*4882a593Smuzhiyun 		goto err;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	p_hwfn->dmae_info.channel = p_hwfn->rel_pf_id;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	return 0;
533*4882a593Smuzhiyun err:
534*4882a593Smuzhiyun 	qed_dmae_info_free(p_hwfn);
535*4882a593Smuzhiyun 	return -ENOMEM;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun 
qed_dmae_info_free(struct qed_hwfn * p_hwfn)538*4882a593Smuzhiyun void qed_dmae_info_free(struct qed_hwfn *p_hwfn)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	dma_addr_t p_phys;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	/* Just make sure no one is in the middle */
543*4882a593Smuzhiyun 	mutex_lock(&p_hwfn->dmae_info.mutex);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	if (p_hwfn->dmae_info.p_completion_word) {
546*4882a593Smuzhiyun 		p_phys = p_hwfn->dmae_info.completion_word_phys_addr;
547*4882a593Smuzhiyun 		dma_free_coherent(&p_hwfn->cdev->pdev->dev,
548*4882a593Smuzhiyun 				  sizeof(u32),
549*4882a593Smuzhiyun 				  p_hwfn->dmae_info.p_completion_word, p_phys);
550*4882a593Smuzhiyun 		p_hwfn->dmae_info.p_completion_word = NULL;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	if (p_hwfn->dmae_info.p_dmae_cmd) {
554*4882a593Smuzhiyun 		p_phys = p_hwfn->dmae_info.dmae_cmd_phys_addr;
555*4882a593Smuzhiyun 		dma_free_coherent(&p_hwfn->cdev->pdev->dev,
556*4882a593Smuzhiyun 				  sizeof(struct dmae_cmd),
557*4882a593Smuzhiyun 				  p_hwfn->dmae_info.p_dmae_cmd, p_phys);
558*4882a593Smuzhiyun 		p_hwfn->dmae_info.p_dmae_cmd = NULL;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	if (p_hwfn->dmae_info.p_intermediate_buffer) {
562*4882a593Smuzhiyun 		p_phys = p_hwfn->dmae_info.intermediate_buffer_phys_addr;
563*4882a593Smuzhiyun 		dma_free_coherent(&p_hwfn->cdev->pdev->dev,
564*4882a593Smuzhiyun 				  sizeof(u32) * DMAE_MAX_RW_SIZE,
565*4882a593Smuzhiyun 				  p_hwfn->dmae_info.p_intermediate_buffer,
566*4882a593Smuzhiyun 				  p_phys);
567*4882a593Smuzhiyun 		p_hwfn->dmae_info.p_intermediate_buffer = NULL;
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	mutex_unlock(&p_hwfn->dmae_info.mutex);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
qed_dmae_operation_wait(struct qed_hwfn * p_hwfn)573*4882a593Smuzhiyun static int qed_dmae_operation_wait(struct qed_hwfn *p_hwfn)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	u32 wait_cnt_limit = 10000, wait_cnt = 0;
576*4882a593Smuzhiyun 	int qed_status = 0;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	barrier();
579*4882a593Smuzhiyun 	while (*p_hwfn->dmae_info.p_completion_word != DMAE_COMPLETION_VAL) {
580*4882a593Smuzhiyun 		udelay(DMAE_MIN_WAIT_TIME);
581*4882a593Smuzhiyun 		if (++wait_cnt > wait_cnt_limit) {
582*4882a593Smuzhiyun 			DP_NOTICE(p_hwfn->cdev,
583*4882a593Smuzhiyun 				  "Timed-out waiting for operation to complete. Completion word is 0x%08x expected 0x%08x.\n",
584*4882a593Smuzhiyun 				  *p_hwfn->dmae_info.p_completion_word,
585*4882a593Smuzhiyun 				 DMAE_COMPLETION_VAL);
586*4882a593Smuzhiyun 			qed_status = -EBUSY;
587*4882a593Smuzhiyun 			break;
588*4882a593Smuzhiyun 		}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 		/* to sync the completion_word since we are not
591*4882a593Smuzhiyun 		 * using the volatile keyword for p_completion_word
592*4882a593Smuzhiyun 		 */
593*4882a593Smuzhiyun 		barrier();
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	if (qed_status == 0)
597*4882a593Smuzhiyun 		*p_hwfn->dmae_info.p_completion_word = 0;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	return qed_status;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
qed_dmae_execute_sub_operation(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u64 src_addr,u64 dst_addr,u8 src_type,u8 dst_type,u32 length_dw)602*4882a593Smuzhiyun static int qed_dmae_execute_sub_operation(struct qed_hwfn *p_hwfn,
603*4882a593Smuzhiyun 					  struct qed_ptt *p_ptt,
604*4882a593Smuzhiyun 					  u64 src_addr,
605*4882a593Smuzhiyun 					  u64 dst_addr,
606*4882a593Smuzhiyun 					  u8 src_type,
607*4882a593Smuzhiyun 					  u8 dst_type,
608*4882a593Smuzhiyun 					  u32 length_dw)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	dma_addr_t phys = p_hwfn->dmae_info.intermediate_buffer_phys_addr;
611*4882a593Smuzhiyun 	struct dmae_cmd *cmd = p_hwfn->dmae_info.p_dmae_cmd;
612*4882a593Smuzhiyun 	int qed_status = 0;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	switch (src_type) {
615*4882a593Smuzhiyun 	case QED_DMAE_ADDRESS_GRC:
616*4882a593Smuzhiyun 	case QED_DMAE_ADDRESS_HOST_PHYS:
617*4882a593Smuzhiyun 		cmd->src_addr_hi = cpu_to_le32(upper_32_bits(src_addr));
618*4882a593Smuzhiyun 		cmd->src_addr_lo = cpu_to_le32(lower_32_bits(src_addr));
619*4882a593Smuzhiyun 		break;
620*4882a593Smuzhiyun 	/* for virtual source addresses we use the intermediate buffer. */
621*4882a593Smuzhiyun 	case QED_DMAE_ADDRESS_HOST_VIRT:
622*4882a593Smuzhiyun 		cmd->src_addr_hi = cpu_to_le32(upper_32_bits(phys));
623*4882a593Smuzhiyun 		cmd->src_addr_lo = cpu_to_le32(lower_32_bits(phys));
624*4882a593Smuzhiyun 		memcpy(&p_hwfn->dmae_info.p_intermediate_buffer[0],
625*4882a593Smuzhiyun 		       (void *)(uintptr_t)src_addr,
626*4882a593Smuzhiyun 		       length_dw * sizeof(u32));
627*4882a593Smuzhiyun 		break;
628*4882a593Smuzhiyun 	default:
629*4882a593Smuzhiyun 		return -EINVAL;
630*4882a593Smuzhiyun 	}
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	switch (dst_type) {
633*4882a593Smuzhiyun 	case QED_DMAE_ADDRESS_GRC:
634*4882a593Smuzhiyun 	case QED_DMAE_ADDRESS_HOST_PHYS:
635*4882a593Smuzhiyun 		cmd->dst_addr_hi = cpu_to_le32(upper_32_bits(dst_addr));
636*4882a593Smuzhiyun 		cmd->dst_addr_lo = cpu_to_le32(lower_32_bits(dst_addr));
637*4882a593Smuzhiyun 		break;
638*4882a593Smuzhiyun 	/* for virtual source addresses we use the intermediate buffer. */
639*4882a593Smuzhiyun 	case QED_DMAE_ADDRESS_HOST_VIRT:
640*4882a593Smuzhiyun 		cmd->dst_addr_hi = cpu_to_le32(upper_32_bits(phys));
641*4882a593Smuzhiyun 		cmd->dst_addr_lo = cpu_to_le32(lower_32_bits(phys));
642*4882a593Smuzhiyun 		break;
643*4882a593Smuzhiyun 	default:
644*4882a593Smuzhiyun 		return -EINVAL;
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	cmd->length_dw = cpu_to_le16((u16)length_dw);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	qed_dmae_post_command(p_hwfn, p_ptt);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	qed_status = qed_dmae_operation_wait(p_hwfn);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	if (qed_status) {
654*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
655*4882a593Smuzhiyun 			  "qed_dmae_host2grc: Wait Failed. source_addr 0x%llx, grc_addr 0x%llx, size_in_dwords 0x%x\n",
656*4882a593Smuzhiyun 			  src_addr, dst_addr, length_dw);
657*4882a593Smuzhiyun 		return qed_status;
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	if (dst_type == QED_DMAE_ADDRESS_HOST_VIRT)
661*4882a593Smuzhiyun 		memcpy((void *)(uintptr_t)(dst_addr),
662*4882a593Smuzhiyun 		       &p_hwfn->dmae_info.p_intermediate_buffer[0],
663*4882a593Smuzhiyun 		       length_dw * sizeof(u32));
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	return 0;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
qed_dmae_execute_command(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u64 src_addr,u64 dst_addr,u8 src_type,u8 dst_type,u32 size_in_dwords,struct qed_dmae_params * p_params)668*4882a593Smuzhiyun static int qed_dmae_execute_command(struct qed_hwfn *p_hwfn,
669*4882a593Smuzhiyun 				    struct qed_ptt *p_ptt,
670*4882a593Smuzhiyun 				    u64 src_addr, u64 dst_addr,
671*4882a593Smuzhiyun 				    u8 src_type, u8 dst_type,
672*4882a593Smuzhiyun 				    u32 size_in_dwords,
673*4882a593Smuzhiyun 				    struct qed_dmae_params *p_params)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	dma_addr_t phys = p_hwfn->dmae_info.completion_word_phys_addr;
676*4882a593Smuzhiyun 	u16 length_cur = 0, i = 0, cnt_split = 0, length_mod = 0;
677*4882a593Smuzhiyun 	struct dmae_cmd *cmd = p_hwfn->dmae_info.p_dmae_cmd;
678*4882a593Smuzhiyun 	u64 src_addr_split = 0, dst_addr_split = 0;
679*4882a593Smuzhiyun 	u16 length_limit = DMAE_MAX_RW_SIZE;
680*4882a593Smuzhiyun 	int qed_status = 0;
681*4882a593Smuzhiyun 	u32 offset = 0;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (p_hwfn->cdev->recov_in_prog) {
684*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn,
685*4882a593Smuzhiyun 			   NETIF_MSG_HW,
686*4882a593Smuzhiyun 			   "Recovery is in progress. Avoid DMAE transaction [{src: addr 0x%llx, type %d}, {dst: addr 0x%llx, type %d}, size %d].\n",
687*4882a593Smuzhiyun 			   src_addr, src_type, dst_addr, dst_type,
688*4882a593Smuzhiyun 			   size_in_dwords);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 		/* Let the flow complete w/o any error handling */
691*4882a593Smuzhiyun 		return 0;
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	qed_dmae_opcode(p_hwfn,
695*4882a593Smuzhiyun 			(src_type == QED_DMAE_ADDRESS_GRC),
696*4882a593Smuzhiyun 			(dst_type == QED_DMAE_ADDRESS_GRC),
697*4882a593Smuzhiyun 			p_params);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	cmd->comp_addr_lo = cpu_to_le32(lower_32_bits(phys));
700*4882a593Smuzhiyun 	cmd->comp_addr_hi = cpu_to_le32(upper_32_bits(phys));
701*4882a593Smuzhiyun 	cmd->comp_val = cpu_to_le32(DMAE_COMPLETION_VAL);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	/* Check if the grc_addr is valid like < MAX_GRC_OFFSET */
704*4882a593Smuzhiyun 	cnt_split = size_in_dwords / length_limit;
705*4882a593Smuzhiyun 	length_mod = size_in_dwords % length_limit;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	src_addr_split = src_addr;
708*4882a593Smuzhiyun 	dst_addr_split = dst_addr;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	for (i = 0; i <= cnt_split; i++) {
711*4882a593Smuzhiyun 		offset = length_limit * i;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 		if (!QED_DMAE_FLAGS_IS_SET(p_params, RW_REPL_SRC)) {
714*4882a593Smuzhiyun 			if (src_type == QED_DMAE_ADDRESS_GRC)
715*4882a593Smuzhiyun 				src_addr_split = src_addr + offset;
716*4882a593Smuzhiyun 			else
717*4882a593Smuzhiyun 				src_addr_split = src_addr + (offset * 4);
718*4882a593Smuzhiyun 		}
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 		if (dst_type == QED_DMAE_ADDRESS_GRC)
721*4882a593Smuzhiyun 			dst_addr_split = dst_addr + offset;
722*4882a593Smuzhiyun 		else
723*4882a593Smuzhiyun 			dst_addr_split = dst_addr + (offset * 4);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 		length_cur = (cnt_split == i) ? length_mod : length_limit;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 		/* might be zero on last iteration */
728*4882a593Smuzhiyun 		if (!length_cur)
729*4882a593Smuzhiyun 			continue;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 		qed_status = qed_dmae_execute_sub_operation(p_hwfn,
732*4882a593Smuzhiyun 							    p_ptt,
733*4882a593Smuzhiyun 							    src_addr_split,
734*4882a593Smuzhiyun 							    dst_addr_split,
735*4882a593Smuzhiyun 							    src_type,
736*4882a593Smuzhiyun 							    dst_type,
737*4882a593Smuzhiyun 							    length_cur);
738*4882a593Smuzhiyun 		if (qed_status) {
739*4882a593Smuzhiyun 			qed_hw_err_notify(p_hwfn, p_ptt, QED_HW_ERR_DMAE_FAIL,
740*4882a593Smuzhiyun 					  "qed_dmae_execute_sub_operation Failed with error 0x%x. source_addr 0x%llx, destination addr 0x%llx, size_in_dwords 0x%x\n",
741*4882a593Smuzhiyun 					  qed_status, src_addr,
742*4882a593Smuzhiyun 					  dst_addr, length_cur);
743*4882a593Smuzhiyun 			break;
744*4882a593Smuzhiyun 		}
745*4882a593Smuzhiyun 	}
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	return qed_status;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
qed_dmae_host2grc(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u64 source_addr,u32 grc_addr,u32 size_in_dwords,struct qed_dmae_params * p_params)750*4882a593Smuzhiyun int qed_dmae_host2grc(struct qed_hwfn *p_hwfn,
751*4882a593Smuzhiyun 		      struct qed_ptt *p_ptt,
752*4882a593Smuzhiyun 		      u64 source_addr, u32 grc_addr, u32 size_in_dwords,
753*4882a593Smuzhiyun 		      struct qed_dmae_params *p_params)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun 	u32 grc_addr_in_dw = grc_addr / sizeof(u32);
756*4882a593Smuzhiyun 	int rc;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	mutex_lock(&p_hwfn->dmae_info.mutex);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	rc = qed_dmae_execute_command(p_hwfn, p_ptt, source_addr,
762*4882a593Smuzhiyun 				      grc_addr_in_dw,
763*4882a593Smuzhiyun 				      QED_DMAE_ADDRESS_HOST_VIRT,
764*4882a593Smuzhiyun 				      QED_DMAE_ADDRESS_GRC,
765*4882a593Smuzhiyun 				      size_in_dwords, p_params);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	mutex_unlock(&p_hwfn->dmae_info.mutex);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	return rc;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
qed_dmae_grc2host(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,u32 grc_addr,dma_addr_t dest_addr,u32 size_in_dwords,struct qed_dmae_params * p_params)772*4882a593Smuzhiyun int qed_dmae_grc2host(struct qed_hwfn *p_hwfn,
773*4882a593Smuzhiyun 		      struct qed_ptt *p_ptt,
774*4882a593Smuzhiyun 		      u32 grc_addr,
775*4882a593Smuzhiyun 		      dma_addr_t dest_addr, u32 size_in_dwords,
776*4882a593Smuzhiyun 		      struct qed_dmae_params *p_params)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	u32 grc_addr_in_dw = grc_addr / sizeof(u32);
779*4882a593Smuzhiyun 	int rc;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	mutex_lock(&p_hwfn->dmae_info.mutex);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	rc = qed_dmae_execute_command(p_hwfn, p_ptt, grc_addr_in_dw,
785*4882a593Smuzhiyun 				      dest_addr, QED_DMAE_ADDRESS_GRC,
786*4882a593Smuzhiyun 				      QED_DMAE_ADDRESS_HOST_VIRT,
787*4882a593Smuzhiyun 				      size_in_dwords, p_params);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	mutex_unlock(&p_hwfn->dmae_info.mutex);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return rc;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
qed_dmae_host2host(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,dma_addr_t source_addr,dma_addr_t dest_addr,u32 size_in_dwords,struct qed_dmae_params * p_params)794*4882a593Smuzhiyun int qed_dmae_host2host(struct qed_hwfn *p_hwfn,
795*4882a593Smuzhiyun 		       struct qed_ptt *p_ptt,
796*4882a593Smuzhiyun 		       dma_addr_t source_addr,
797*4882a593Smuzhiyun 		       dma_addr_t dest_addr,
798*4882a593Smuzhiyun 		       u32 size_in_dwords, struct qed_dmae_params *p_params)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	int rc;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	mutex_lock(&(p_hwfn->dmae_info.mutex));
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	rc = qed_dmae_execute_command(p_hwfn, p_ptt, source_addr,
805*4882a593Smuzhiyun 				      dest_addr,
806*4882a593Smuzhiyun 				      QED_DMAE_ADDRESS_HOST_PHYS,
807*4882a593Smuzhiyun 				      QED_DMAE_ADDRESS_HOST_PHYS,
808*4882a593Smuzhiyun 				      size_in_dwords, p_params);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	mutex_unlock(&(p_hwfn->dmae_info.mutex));
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	return rc;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun 
qed_hw_err_notify(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,enum qed_hw_err_type err_type,const char * fmt,...)815*4882a593Smuzhiyun void qed_hw_err_notify(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
816*4882a593Smuzhiyun 		       enum qed_hw_err_type err_type, const char *fmt, ...)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	char buf[QED_HW_ERR_MAX_STR_SIZE];
819*4882a593Smuzhiyun 	va_list vl;
820*4882a593Smuzhiyun 	int len;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	if (fmt) {
823*4882a593Smuzhiyun 		va_start(vl, fmt);
824*4882a593Smuzhiyun 		len = vsnprintf(buf, QED_HW_ERR_MAX_STR_SIZE, fmt, vl);
825*4882a593Smuzhiyun 		va_end(vl);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 		if (len > QED_HW_ERR_MAX_STR_SIZE - 1)
828*4882a593Smuzhiyun 			len = QED_HW_ERR_MAX_STR_SIZE - 1;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn, "%s", buf);
831*4882a593Smuzhiyun 	}
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	/* Fan failure cannot be masked by handling of another HW error */
834*4882a593Smuzhiyun 	if (p_hwfn->cdev->recov_in_prog &&
835*4882a593Smuzhiyun 	    err_type != QED_HW_ERR_FAN_FAIL) {
836*4882a593Smuzhiyun 		DP_VERBOSE(p_hwfn,
837*4882a593Smuzhiyun 			   NETIF_MSG_DRV,
838*4882a593Smuzhiyun 			   "Recovery is in progress. Avoid notifying about HW error %d.\n",
839*4882a593Smuzhiyun 			   err_type);
840*4882a593Smuzhiyun 		return;
841*4882a593Smuzhiyun 	}
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	qed_hw_error_occurred(p_hwfn, err_type);
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	if (fmt)
846*4882a593Smuzhiyun 		qed_mcp_send_raw_debug_data(p_hwfn, p_ptt, buf, len);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
qed_dmae_sanity(struct qed_hwfn * p_hwfn,struct qed_ptt * p_ptt,const char * phase)849*4882a593Smuzhiyun int qed_dmae_sanity(struct qed_hwfn *p_hwfn,
850*4882a593Smuzhiyun 		    struct qed_ptt *p_ptt, const char *phase)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	u32 size = PAGE_SIZE / 2, val;
853*4882a593Smuzhiyun 	int rc = 0;
854*4882a593Smuzhiyun 	dma_addr_t p_phys;
855*4882a593Smuzhiyun 	void *p_virt;
856*4882a593Smuzhiyun 	u32 *p_tmp;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	p_virt = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
859*4882a593Smuzhiyun 				    2 * size, &p_phys, GFP_KERNEL);
860*4882a593Smuzhiyun 	if (!p_virt) {
861*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
862*4882a593Smuzhiyun 			  "DMAE sanity [%s]: failed to allocate memory\n",
863*4882a593Smuzhiyun 			  phase);
864*4882a593Smuzhiyun 		return -ENOMEM;
865*4882a593Smuzhiyun 	}
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	/* Fill the bottom half of the allocated memory with a known pattern */
868*4882a593Smuzhiyun 	for (p_tmp = (u32 *)p_virt;
869*4882a593Smuzhiyun 	     p_tmp < (u32 *)((u8 *)p_virt + size); p_tmp++) {
870*4882a593Smuzhiyun 		/* Save the address itself as the value */
871*4882a593Smuzhiyun 		val = (u32)(uintptr_t)p_tmp;
872*4882a593Smuzhiyun 		*p_tmp = val;
873*4882a593Smuzhiyun 	}
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	/* Zero the top half of the allocated memory */
876*4882a593Smuzhiyun 	memset((u8 *)p_virt + size, 0, size);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	DP_VERBOSE(p_hwfn,
879*4882a593Smuzhiyun 		   QED_MSG_SP,
880*4882a593Smuzhiyun 		   "DMAE sanity [%s]: src_addr={phys 0x%llx, virt %p}, dst_addr={phys 0x%llx, virt %p}, size 0x%x\n",
881*4882a593Smuzhiyun 		   phase,
882*4882a593Smuzhiyun 		   (u64)p_phys,
883*4882a593Smuzhiyun 		   p_virt, (u64)(p_phys + size), (u8 *)p_virt + size, size);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	rc = qed_dmae_host2host(p_hwfn, p_ptt, p_phys, p_phys + size,
886*4882a593Smuzhiyun 				size / 4, NULL);
887*4882a593Smuzhiyun 	if (rc) {
888*4882a593Smuzhiyun 		DP_NOTICE(p_hwfn,
889*4882a593Smuzhiyun 			  "DMAE sanity [%s]: qed_dmae_host2host() failed. rc = %d.\n",
890*4882a593Smuzhiyun 			  phase, rc);
891*4882a593Smuzhiyun 		goto out;
892*4882a593Smuzhiyun 	}
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	/* Verify that the top half of the allocated memory has the pattern */
895*4882a593Smuzhiyun 	for (p_tmp = (u32 *)((u8 *)p_virt + size);
896*4882a593Smuzhiyun 	     p_tmp < (u32 *)((u8 *)p_virt + (2 * size)); p_tmp++) {
897*4882a593Smuzhiyun 		/* The corresponding address in the bottom half */
898*4882a593Smuzhiyun 		val = (u32)(uintptr_t)p_tmp - size;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 		if (*p_tmp != val) {
901*4882a593Smuzhiyun 			DP_NOTICE(p_hwfn,
902*4882a593Smuzhiyun 				  "DMAE sanity [%s]: addr={phys 0x%llx, virt %p}, read_val 0x%08x, expected_val 0x%08x\n",
903*4882a593Smuzhiyun 				  phase,
904*4882a593Smuzhiyun 				  (u64)p_phys + ((u8 *)p_tmp - (u8 *)p_virt),
905*4882a593Smuzhiyun 				  p_tmp, *p_tmp, val);
906*4882a593Smuzhiyun 			rc = -EINVAL;
907*4882a593Smuzhiyun 			goto out;
908*4882a593Smuzhiyun 		}
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun out:
912*4882a593Smuzhiyun 	dma_free_coherent(&p_hwfn->cdev->pdev->dev, 2 * size, p_virt, p_phys);
913*4882a593Smuzhiyun 	return rc;
914*4882a593Smuzhiyun }
915