xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/qlogic/netxen/netxen_nic.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2003 - 2009 NetXen, Inc.
4*4882a593Smuzhiyun  * Copyright (C) 2009 - QLogic Corporation.
5*4882a593Smuzhiyun  * All rights reserved.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _NETXEN_NIC_H_
9*4882a593Smuzhiyun #define _NETXEN_NIC_H_
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/types.h>
14*4882a593Smuzhiyun #include <linux/ioport.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/netdevice.h>
17*4882a593Smuzhiyun #include <linux/etherdevice.h>
18*4882a593Smuzhiyun #include <linux/ip.h>
19*4882a593Smuzhiyun #include <linux/in.h>
20*4882a593Smuzhiyun #include <linux/tcp.h>
21*4882a593Smuzhiyun #include <linux/skbuff.h>
22*4882a593Smuzhiyun #include <linux/firmware.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/ethtool.h>
25*4882a593Smuzhiyun #include <linux/mii.h>
26*4882a593Smuzhiyun #include <linux/timer.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/vmalloc.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <asm/io.h>
31*4882a593Smuzhiyun #include <asm/byteorder.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include "netxen_nic_hdr.h"
34*4882a593Smuzhiyun #include "netxen_nic_hw.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define _NETXEN_NIC_LINUX_MAJOR 4
37*4882a593Smuzhiyun #define _NETXEN_NIC_LINUX_MINOR 0
38*4882a593Smuzhiyun #define _NETXEN_NIC_LINUX_SUBVERSION 82
39*4882a593Smuzhiyun #define NETXEN_NIC_LINUX_VERSIONID  "4.0.82"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define NETXEN_VERSION_CODE(a, b, c)	(((a) << 24) + ((b) << 16) + (c))
42*4882a593Smuzhiyun #define _major(v)	(((v) >> 24) & 0xff)
43*4882a593Smuzhiyun #define _minor(v)	(((v) >> 16) & 0xff)
44*4882a593Smuzhiyun #define _build(v)	((v) & 0xffff)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* version in image has weird encoding:
47*4882a593Smuzhiyun  *  7:0  - major
48*4882a593Smuzhiyun  * 15:8  - minor
49*4882a593Smuzhiyun  * 31:16 - build (little endian)
50*4882a593Smuzhiyun  */
51*4882a593Smuzhiyun #define NETXEN_DECODE_VERSION(v) \
52*4882a593Smuzhiyun 	NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define NETXEN_NUM_FLASH_SECTORS (64)
55*4882a593Smuzhiyun #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
56*4882a593Smuzhiyun #define NETXEN_FLASH_TOTAL_SIZE  (NETXEN_NUM_FLASH_SECTORS \
57*4882a593Smuzhiyun 					* NETXEN_FLASH_SECTOR_SIZE)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define RCV_DESC_RINGSIZE(rds_ring)	\
60*4882a593Smuzhiyun 	(sizeof(struct rcv_desc) * (rds_ring)->num_desc)
61*4882a593Smuzhiyun #define RCV_BUFF_RINGSIZE(rds_ring)	\
62*4882a593Smuzhiyun 	(sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
63*4882a593Smuzhiyun #define STATUS_DESC_RINGSIZE(sds_ring)	\
64*4882a593Smuzhiyun 	(sizeof(struct status_desc) * (sds_ring)->num_desc)
65*4882a593Smuzhiyun #define TX_BUFF_RINGSIZE(tx_ring)	\
66*4882a593Smuzhiyun 	(sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
67*4882a593Smuzhiyun #define TX_DESC_RINGSIZE(tx_ring)	\
68*4882a593Smuzhiyun 	(sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define NETXEN_RCV_PRODUCER_OFFSET	0
73*4882a593Smuzhiyun #define NETXEN_RCV_PEG_DB_ID		2
74*4882a593Smuzhiyun #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
75*4882a593Smuzhiyun #define FLASH_SUCCESS 0
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define ADDR_IN_WINDOW1(off)	\
78*4882a593Smuzhiyun 	((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define ADDR_IN_RANGE(addr, low, high)	\
81*4882a593Smuzhiyun 	(((addr) < (high)) && ((addr) >= (low)))
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun  * normalize a 64MB crb address to 32MB PCI window
85*4882a593Smuzhiyun  * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
86*4882a593Smuzhiyun  */
87*4882a593Smuzhiyun #define NETXEN_CRB_NORMAL(reg)	\
88*4882a593Smuzhiyun 	((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define NETXEN_CRB_NORMALIZE(adapter, reg) \
91*4882a593Smuzhiyun 	pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define DB_NORMALIZE(adapter, off) \
94*4882a593Smuzhiyun 	(adapter->ahw.db_base + (off))
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define NX_P2_C0		0x24
97*4882a593Smuzhiyun #define NX_P2_C1		0x25
98*4882a593Smuzhiyun #define NX_P3_A0		0x30
99*4882a593Smuzhiyun #define NX_P3_A2		0x30
100*4882a593Smuzhiyun #define NX_P3_B0		0x40
101*4882a593Smuzhiyun #define NX_P3_B1		0x41
102*4882a593Smuzhiyun #define NX_P3_B2		0x42
103*4882a593Smuzhiyun #define NX_P3P_A0		0x50
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define NX_IS_REVISION_P2(REVISION)     (REVISION <= NX_P2_C1)
106*4882a593Smuzhiyun #define NX_IS_REVISION_P3(REVISION)     (REVISION >= NX_P3_A0)
107*4882a593Smuzhiyun #define NX_IS_REVISION_P3P(REVISION)     (REVISION >= NX_P3P_A0)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define FIRST_PAGE_GROUP_START	0
110*4882a593Smuzhiyun #define FIRST_PAGE_GROUP_END	0x100000
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define SECOND_PAGE_GROUP_START	0x6000000
113*4882a593Smuzhiyun #define SECOND_PAGE_GROUP_END	0x68BC000
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define THIRD_PAGE_GROUP_START	0x70E4000
116*4882a593Smuzhiyun #define THIRD_PAGE_GROUP_END	0x8000000
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define FIRST_PAGE_GROUP_SIZE  FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
119*4882a593Smuzhiyun #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
120*4882a593Smuzhiyun #define THIRD_PAGE_GROUP_SIZE  THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define P2_MAX_MTU                     (8000)
123*4882a593Smuzhiyun #define P3_MAX_MTU                     (9600)
124*4882a593Smuzhiyun #define NX_ETHERMTU                    1500
125*4882a593Smuzhiyun #define NX_MAX_ETHERHDR                32 /* This contains some padding */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define NX_P2_RX_BUF_MAX_LEN           1760
128*4882a593Smuzhiyun #define NX_P3_RX_BUF_MAX_LEN           (NX_MAX_ETHERHDR + NX_ETHERMTU)
129*4882a593Smuzhiyun #define NX_P2_RX_JUMBO_BUF_MAX_LEN     (NX_MAX_ETHERHDR + P2_MAX_MTU)
130*4882a593Smuzhiyun #define NX_P3_RX_JUMBO_BUF_MAX_LEN     (NX_MAX_ETHERHDR + P3_MAX_MTU)
131*4882a593Smuzhiyun #define NX_CT_DEFAULT_RX_BUF_LEN	2048
132*4882a593Smuzhiyun #define NX_LRO_BUFFER_EXTRA		2048
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define NX_RX_LRO_BUFFER_LENGTH		(8060)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun  * Maximum number of ring contexts
138*4882a593Smuzhiyun  */
139*4882a593Smuzhiyun #define MAX_RING_CTX 1
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* Opcodes to be used with the commands */
142*4882a593Smuzhiyun #define TX_ETHER_PKT	0x01
143*4882a593Smuzhiyun #define TX_TCP_PKT	0x02
144*4882a593Smuzhiyun #define TX_UDP_PKT	0x03
145*4882a593Smuzhiyun #define TX_IP_PKT	0x04
146*4882a593Smuzhiyun #define TX_TCP_LSO	0x05
147*4882a593Smuzhiyun #define TX_TCP_LSO6	0x06
148*4882a593Smuzhiyun #define TX_IPSEC	0x07
149*4882a593Smuzhiyun #define TX_IPSEC_CMD	0x0a
150*4882a593Smuzhiyun #define TX_TCPV6_PKT	0x0b
151*4882a593Smuzhiyun #define TX_UDPV6_PKT	0x0c
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* The following opcodes are for internal consumption. */
154*4882a593Smuzhiyun #define NETXEN_CONTROL_OP	0x10
155*4882a593Smuzhiyun #define PEGNET_REQUEST		0x11
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define	MAX_NUM_CARDS		4
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define NETXEN_MAX_FRAGS_PER_TX	14
160*4882a593Smuzhiyun #define MAX_TSO_HEADER_DESC	2
161*4882a593Smuzhiyun #define MGMT_CMD_DESC_RESV	4
162*4882a593Smuzhiyun #define TX_STOP_THRESH		((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
163*4882a593Smuzhiyun 							+ MGMT_CMD_DESC_RESV)
164*4882a593Smuzhiyun #define NX_MAX_TX_TIMEOUTS	2
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /*
167*4882a593Smuzhiyun  * Following are the states of the Phantom. Phantom will set them and
168*4882a593Smuzhiyun  * Host will read to check if the fields are correct.
169*4882a593Smuzhiyun  */
170*4882a593Smuzhiyun #define PHAN_INITIALIZE_START		0xff00
171*4882a593Smuzhiyun #define PHAN_INITIALIZE_FAILED		0xffff
172*4882a593Smuzhiyun #define PHAN_INITIALIZE_COMPLETE	0xff01
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* Host writes the following to notify that it has done the init-handshake */
175*4882a593Smuzhiyun #define PHAN_INITIALIZE_ACK	0xf00f
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define NUM_RCV_DESC_RINGS	3
178*4882a593Smuzhiyun #define NUM_STS_DESC_RINGS	4
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define RCV_RING_NORMAL	0
181*4882a593Smuzhiyun #define RCV_RING_JUMBO	1
182*4882a593Smuzhiyun #define RCV_RING_LRO	2
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define MIN_CMD_DESCRIPTORS		64
185*4882a593Smuzhiyun #define MIN_RCV_DESCRIPTORS		64
186*4882a593Smuzhiyun #define MIN_JUMBO_DESCRIPTORS		32
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define MAX_CMD_DESCRIPTORS		1024
189*4882a593Smuzhiyun #define MAX_RCV_DESCRIPTORS_1G		4096
190*4882a593Smuzhiyun #define MAX_RCV_DESCRIPTORS_10G		8192
191*4882a593Smuzhiyun #define MAX_JUMBO_RCV_DESCRIPTORS_1G	512
192*4882a593Smuzhiyun #define MAX_JUMBO_RCV_DESCRIPTORS_10G	1024
193*4882a593Smuzhiyun #define MAX_LRO_RCV_DESCRIPTORS		8
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define DEFAULT_RCV_DESCRIPTORS_1G	2048
196*4882a593Smuzhiyun #define DEFAULT_RCV_DESCRIPTORS_10G	4096
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define NETXEN_CTX_SIGNATURE	0xdee0
199*4882a593Smuzhiyun #define NETXEN_CTX_SIGNATURE_V2	0x0002dee0
200*4882a593Smuzhiyun #define NETXEN_CTX_RESET	0xbad0
201*4882a593Smuzhiyun #define NETXEN_CTX_D3_RESET	0xacc0
202*4882a593Smuzhiyun #define NETXEN_RCV_PRODUCER(ringid)	(ringid)
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define PHAN_PEG_RCV_INITIALIZED	0xff01
205*4882a593Smuzhiyun #define PHAN_PEG_RCV_START_INITIALIZE	0xff00
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define get_next_index(index, length)	\
208*4882a593Smuzhiyun 	(((index) + 1) & ((length) - 1))
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define get_index_range(index,length,count)	\
211*4882a593Smuzhiyun 	(((index) + (count)) & ((length) - 1))
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define MPORT_SINGLE_FUNCTION_MODE 0x1111
214*4882a593Smuzhiyun #define MPORT_MULTI_FUNCTION_MODE 0x2222
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define NX_MAX_PCI_FUNC		8
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun  * NetXen host-peg signal message structure
220*4882a593Smuzhiyun  *
221*4882a593Smuzhiyun  *	Bit 0-1		: peg_id => 0x2 for tx and 01 for rx
222*4882a593Smuzhiyun  *	Bit 2		: priv_id => must be 1
223*4882a593Smuzhiyun  *	Bit 3-17	: count => for doorbell
224*4882a593Smuzhiyun  *	Bit 18-27	: ctx_id => Context id
225*4882a593Smuzhiyun  *	Bit 28-31	: opcode
226*4882a593Smuzhiyun  */
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun typedef u32 netxen_ctx_msg;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define netxen_set_msg_peg_id(config_word, val)	\
231*4882a593Smuzhiyun 	((config_word) &= ~3, (config_word) |= val & 3)
232*4882a593Smuzhiyun #define netxen_set_msg_privid(config_word)	\
233*4882a593Smuzhiyun 	((config_word) |= 1 << 2)
234*4882a593Smuzhiyun #define netxen_set_msg_count(config_word, val)	\
235*4882a593Smuzhiyun 	((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
236*4882a593Smuzhiyun #define netxen_set_msg_ctxid(config_word, val)	\
237*4882a593Smuzhiyun 	((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
238*4882a593Smuzhiyun #define netxen_set_msg_opcode(config_word, val)	\
239*4882a593Smuzhiyun 	((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun struct netxen_rcv_ring {
242*4882a593Smuzhiyun 	__le64 addr;
243*4882a593Smuzhiyun 	__le32 size;
244*4882a593Smuzhiyun 	__le32 rsrvd;
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun struct netxen_sts_ring {
248*4882a593Smuzhiyun 	__le64 addr;
249*4882a593Smuzhiyun 	__le32 size;
250*4882a593Smuzhiyun 	__le16 msi_index;
251*4882a593Smuzhiyun 	__le16 rsvd;
252*4882a593Smuzhiyun } ;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun struct netxen_ring_ctx {
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* one command ring */
257*4882a593Smuzhiyun 	__le64 cmd_consumer_offset;
258*4882a593Smuzhiyun 	__le64 cmd_ring_addr;
259*4882a593Smuzhiyun 	__le32 cmd_ring_size;
260*4882a593Smuzhiyun 	__le32 rsrvd;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* three receive rings */
263*4882a593Smuzhiyun 	struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	__le64 sts_ring_addr;
266*4882a593Smuzhiyun 	__le32 sts_ring_size;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	__le32 ctx_id;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	__le64 rsrvd_2[3];
271*4882a593Smuzhiyun 	__le32 sts_ring_count;
272*4882a593Smuzhiyun 	__le32 rsrvd_3;
273*4882a593Smuzhiyun 	struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun } __attribute__ ((aligned(64)));
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun  * Following data structures describe the descriptors that will be used.
279*4882a593Smuzhiyun  * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
280*4882a593Smuzhiyun  * we are doing LSO (above the 1500 size packet) only.
281*4882a593Smuzhiyun  */
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun  * The size of reference handle been changed to 16 bits to pass the MSS fields
285*4882a593Smuzhiyun  * for the LSO packet
286*4882a593Smuzhiyun  */
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define FLAGS_CHECKSUM_ENABLED	0x01
289*4882a593Smuzhiyun #define FLAGS_LSO_ENABLED	0x02
290*4882a593Smuzhiyun #define FLAGS_IPSEC_SA_ADD	0x04
291*4882a593Smuzhiyun #define FLAGS_IPSEC_SA_DELETE	0x08
292*4882a593Smuzhiyun #define FLAGS_VLAN_TAGGED	0x10
293*4882a593Smuzhiyun #define FLAGS_VLAN_OOB		0x40
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #define netxen_set_tx_vlan_tci(cmd_desc, v)	\
296*4882a593Smuzhiyun 	(cmd_desc)->vlan_TCI = cpu_to_le16(v);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #define netxen_set_cmd_desc_port(cmd_desc, var)	\
299*4882a593Smuzhiyun 	((cmd_desc)->port_ctxid |= ((var) & 0x0F))
300*4882a593Smuzhiyun #define netxen_set_cmd_desc_ctxid(cmd_desc, var)	\
301*4882a593Smuzhiyun 	((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun #define netxen_set_tx_port(_desc, _port) \
304*4882a593Smuzhiyun 	(_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
307*4882a593Smuzhiyun 	(_desc)->flags_opcode = \
308*4882a593Smuzhiyun 	cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #define netxen_set_tx_frags_len(_desc, _frags, _len) \
311*4882a593Smuzhiyun 	(_desc)->nfrags__length = \
312*4882a593Smuzhiyun 	cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun struct cmd_desc_type0 {
315*4882a593Smuzhiyun 	u8 tcp_hdr_offset;	/* For LSO only */
316*4882a593Smuzhiyun 	u8 ip_hdr_offset;	/* For LSO only */
317*4882a593Smuzhiyun 	__le16 flags_opcode;	/* 15:13 unused, 12:7 opcode, 6:0 flags */
318*4882a593Smuzhiyun 	__le32 nfrags__length;	/* 31:8 total len, 7:0 frag count */
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	__le64 addr_buffer2;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	__le16 reference_handle;
323*4882a593Smuzhiyun 	__le16 mss;
324*4882a593Smuzhiyun 	u8 port_ctxid;		/* 7:4 ctxid 3:0 port */
325*4882a593Smuzhiyun 	u8 total_hdr_length;	/* LSO only : MAC+IP+TCP Hdr size */
326*4882a593Smuzhiyun 	__le16 conn_id;		/* IPSec offoad only */
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	__le64 addr_buffer3;
329*4882a593Smuzhiyun 	__le64 addr_buffer1;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	__le16 buffer_length[4];
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	__le64 addr_buffer4;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	__le32 reserved2;
336*4882a593Smuzhiyun 	__le16 reserved;
337*4882a593Smuzhiyun 	__le16 vlan_TCI;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun } __attribute__ ((aligned(64)));
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /* Note: sizeof(rcv_desc) should always be a multiple of 2 */
342*4882a593Smuzhiyun struct rcv_desc {
343*4882a593Smuzhiyun 	__le16 reference_handle;
344*4882a593Smuzhiyun 	__le16 reserved;
345*4882a593Smuzhiyun 	__le32 buffer_length;	/* allocated buffer length (usually 2K) */
346*4882a593Smuzhiyun 	__le64 addr_buffer;
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /* opcode field in status_desc */
350*4882a593Smuzhiyun #define NETXEN_NIC_SYN_OFFLOAD  0x03
351*4882a593Smuzhiyun #define NETXEN_NIC_RXPKT_DESC  0x04
352*4882a593Smuzhiyun #define NETXEN_OLD_RXPKT_DESC  0x3f
353*4882a593Smuzhiyun #define NETXEN_NIC_RESPONSE_DESC 0x05
354*4882a593Smuzhiyun #define NETXEN_NIC_LRO_DESC  	0x12
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun /* for status field in status_desc */
357*4882a593Smuzhiyun #define STATUS_NEED_CKSUM	(1)
358*4882a593Smuzhiyun #define STATUS_CKSUM_OK		(2)
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun /* owner bits of status_desc */
361*4882a593Smuzhiyun #define STATUS_OWNER_HOST	(0x1ULL << 56)
362*4882a593Smuzhiyun #define STATUS_OWNER_PHANTOM	(0x2ULL << 56)
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /* Status descriptor:
365*4882a593Smuzhiyun    0-3 port, 4-7 status, 8-11 type, 12-27 total_length
366*4882a593Smuzhiyun    28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
367*4882a593Smuzhiyun    53-55 desc_cnt, 56-57 owner, 58-63 opcode
368*4882a593Smuzhiyun  */
369*4882a593Smuzhiyun #define netxen_get_sts_port(sts_data)	\
370*4882a593Smuzhiyun 	((sts_data) & 0x0F)
371*4882a593Smuzhiyun #define netxen_get_sts_status(sts_data)	\
372*4882a593Smuzhiyun 	(((sts_data) >> 4) & 0x0F)
373*4882a593Smuzhiyun #define netxen_get_sts_type(sts_data)	\
374*4882a593Smuzhiyun 	(((sts_data) >> 8) & 0x0F)
375*4882a593Smuzhiyun #define netxen_get_sts_totallength(sts_data)	\
376*4882a593Smuzhiyun 	(((sts_data) >> 12) & 0xFFFF)
377*4882a593Smuzhiyun #define netxen_get_sts_refhandle(sts_data)	\
378*4882a593Smuzhiyun 	(((sts_data) >> 28) & 0xFFFF)
379*4882a593Smuzhiyun #define netxen_get_sts_prot(sts_data)	\
380*4882a593Smuzhiyun 	(((sts_data) >> 44) & 0x0F)
381*4882a593Smuzhiyun #define netxen_get_sts_pkt_offset(sts_data)	\
382*4882a593Smuzhiyun 	(((sts_data) >> 48) & 0x1F)
383*4882a593Smuzhiyun #define netxen_get_sts_desc_cnt(sts_data)	\
384*4882a593Smuzhiyun 	(((sts_data) >> 53) & 0x7)
385*4882a593Smuzhiyun #define netxen_get_sts_opcode(sts_data)	\
386*4882a593Smuzhiyun 	(((sts_data) >> 58) & 0x03F)
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define netxen_get_lro_sts_refhandle(sts_data) 	\
389*4882a593Smuzhiyun 	((sts_data) & 0x0FFFF)
390*4882a593Smuzhiyun #define netxen_get_lro_sts_length(sts_data)	\
391*4882a593Smuzhiyun 	(((sts_data) >> 16) & 0x0FFFF)
392*4882a593Smuzhiyun #define netxen_get_lro_sts_l2_hdr_offset(sts_data)	\
393*4882a593Smuzhiyun 	(((sts_data) >> 32) & 0x0FF)
394*4882a593Smuzhiyun #define netxen_get_lro_sts_l4_hdr_offset(sts_data)	\
395*4882a593Smuzhiyun 	(((sts_data) >> 40) & 0x0FF)
396*4882a593Smuzhiyun #define netxen_get_lro_sts_timestamp(sts_data)	\
397*4882a593Smuzhiyun 	(((sts_data) >> 48) & 0x1)
398*4882a593Smuzhiyun #define netxen_get_lro_sts_type(sts_data)	\
399*4882a593Smuzhiyun 	(((sts_data) >> 49) & 0x7)
400*4882a593Smuzhiyun #define netxen_get_lro_sts_push_flag(sts_data)		\
401*4882a593Smuzhiyun 	(((sts_data) >> 52) & 0x1)
402*4882a593Smuzhiyun #define netxen_get_lro_sts_seq_number(sts_data)		\
403*4882a593Smuzhiyun 	((sts_data) & 0x0FFFFFFFF)
404*4882a593Smuzhiyun #define netxen_get_lro_sts_mss(sts_data1)		\
405*4882a593Smuzhiyun 	((sts_data1 >> 32) & 0x0FFFF)
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun struct status_desc {
409*4882a593Smuzhiyun 	__le64 status_desc_data[2];
410*4882a593Smuzhiyun } __attribute__ ((aligned(16)));
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun /* UNIFIED ROMIMAGE *************************/
413*4882a593Smuzhiyun #define NX_UNI_DIR_SECT_PRODUCT_TBL	0x0
414*4882a593Smuzhiyun #define NX_UNI_DIR_SECT_BOOTLD		0x6
415*4882a593Smuzhiyun #define NX_UNI_DIR_SECT_FW		0x7
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /*Offsets */
418*4882a593Smuzhiyun #define NX_UNI_CHIP_REV_OFF		10
419*4882a593Smuzhiyun #define NX_UNI_FLAGS_OFF		11
420*4882a593Smuzhiyun #define NX_UNI_BIOS_VERSION_OFF 	12
421*4882a593Smuzhiyun #define NX_UNI_BOOTLD_IDX_OFF		27
422*4882a593Smuzhiyun #define NX_UNI_FIRMWARE_IDX_OFF 	29
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun struct uni_table_desc{
425*4882a593Smuzhiyun 	uint32_t	findex;
426*4882a593Smuzhiyun 	uint32_t	num_entries;
427*4882a593Smuzhiyun 	uint32_t	entry_size;
428*4882a593Smuzhiyun 	uint32_t	reserved[5];
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun struct uni_data_desc{
432*4882a593Smuzhiyun 	uint32_t	findex;
433*4882a593Smuzhiyun 	uint32_t	size;
434*4882a593Smuzhiyun 	uint32_t	reserved[5];
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /* UNIFIED ROMIMAGE *************************/
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /* The version of the main data structure */
440*4882a593Smuzhiyun #define	NETXEN_BDINFO_VERSION 1
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun /* Magic number to let user know flash is programmed */
443*4882a593Smuzhiyun #define	NETXEN_BDINFO_MAGIC 0x12345678
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun /* Max number of Gig ports on a Phantom board */
446*4882a593Smuzhiyun #define NETXEN_MAX_PORTS 4
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P1_BD		0x0000
449*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P1_SB		0x0001
450*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P1_SMAX		0x0002
451*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P1_SOCK		0x0003
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P2_SOCK_31	0x0008
454*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P2_SOCK_35	0x0009
455*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P2_SB35_4G	0x000a
456*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P2_SB31_10G	0x000b
457*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P2_SB31_2G	0x000c
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ		0x000d
460*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ		0x000e
461*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P2_SB31_10G_CX4		0x000f
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_REF_QG	0x0021
464*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_HMEZ		0x0022
465*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_10G_CX4_LP	0x0023
466*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_4_GB		0x0024
467*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_IMEZ		0x0025
468*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_10G_SFP_PLUS	0x0026
469*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_10000_BASE_T	0x0027
470*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_XG_LOM	0x0028
471*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_4_GB_MM	0x0029
472*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_10G_SFP_CT	0x002a
473*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_10G_SFP_QT	0x002b
474*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_10G_CX4	0x0031
475*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_10G_XFP	0x0032
476*4882a593Smuzhiyun #define NETXEN_BRDTYPE_P3_10G_TP	0x0080
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun /* Flash memory map */
479*4882a593Smuzhiyun #define NETXEN_CRBINIT_START	0	/* crbinit section */
480*4882a593Smuzhiyun #define NETXEN_BRDCFG_START	0x4000	/* board config */
481*4882a593Smuzhiyun #define NETXEN_INITCODE_START	0x6000	/* pegtune code */
482*4882a593Smuzhiyun #define NETXEN_BOOTLD_START	0x10000	/* bootld */
483*4882a593Smuzhiyun #define NETXEN_IMAGE_START	0x43000	/* compressed image */
484*4882a593Smuzhiyun #define NETXEN_SECONDARY_START	0x200000	/* backup images */
485*4882a593Smuzhiyun #define NETXEN_PXE_START	0x3E0000	/* PXE boot rom */
486*4882a593Smuzhiyun #define NETXEN_USER_START	0x3E8000	/* Firmware info */
487*4882a593Smuzhiyun #define NETXEN_FIXED_START	0x3F0000	/* backup of crbinit */
488*4882a593Smuzhiyun #define NETXEN_USER_START_OLD	NETXEN_PXE_START /* very old flash */
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun #define NX_OLD_MAC_ADDR_OFFSET	(NETXEN_USER_START)
491*4882a593Smuzhiyun #define NX_FW_VERSION_OFFSET	(NETXEN_USER_START+0x408)
492*4882a593Smuzhiyun #define NX_FW_SIZE_OFFSET	(NETXEN_USER_START+0x40c)
493*4882a593Smuzhiyun #define NX_FW_MAC_ADDR_OFFSET	(NETXEN_USER_START+0x418)
494*4882a593Smuzhiyun #define NX_FW_SERIAL_NUM_OFFSET	(NETXEN_USER_START+0x81c)
495*4882a593Smuzhiyun #define NX_BIOS_VERSION_OFFSET	(NETXEN_USER_START+0x83c)
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun #define NX_HDR_VERSION_OFFSET	(NETXEN_BRDCFG_START)
498*4882a593Smuzhiyun #define NX_BRDTYPE_OFFSET	(NETXEN_BRDCFG_START+0x8)
499*4882a593Smuzhiyun #define NX_FW_MAGIC_OFFSET	(NETXEN_BRDCFG_START+0x128)
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun #define NX_FW_MIN_SIZE		(0x3fffff)
502*4882a593Smuzhiyun #define NX_P2_MN_ROMIMAGE	0
503*4882a593Smuzhiyun #define NX_P3_CT_ROMIMAGE	1
504*4882a593Smuzhiyun #define NX_P3_MN_ROMIMAGE	2
505*4882a593Smuzhiyun #define NX_UNIFIED_ROMIMAGE	3
506*4882a593Smuzhiyun #define NX_FLASH_ROMIMAGE	4
507*4882a593Smuzhiyun #define NX_UNKNOWN_ROMIMAGE	0xff
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun #define NX_P2_MN_ROMIMAGE_NAME		"nxromimg.bin"
510*4882a593Smuzhiyun #define NX_P3_CT_ROMIMAGE_NAME		"nx3fwct.bin"
511*4882a593Smuzhiyun #define NX_P3_MN_ROMIMAGE_NAME		"nx3fwmn.bin"
512*4882a593Smuzhiyun #define NX_UNIFIED_ROMIMAGE_NAME	"phanfw.bin"
513*4882a593Smuzhiyun #define NX_FLASH_ROMIMAGE_NAME		"flash"
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun extern char netxen_nic_driver_name[];
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /* Number of status descriptors to handle per interrupt */
518*4882a593Smuzhiyun #define MAX_STATUS_HANDLE	(64)
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun /*
521*4882a593Smuzhiyun  * netxen_skb_frag{} is to contain mapping info for each SG list. This
522*4882a593Smuzhiyun  * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
523*4882a593Smuzhiyun  */
524*4882a593Smuzhiyun struct netxen_skb_frag {
525*4882a593Smuzhiyun 	u64 dma;
526*4882a593Smuzhiyun 	u64 length;
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun struct netxen_recv_crb {
530*4882a593Smuzhiyun 	u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
531*4882a593Smuzhiyun 	u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
532*4882a593Smuzhiyun 	u32 sw_int_mask[NUM_STS_DESC_RINGS];
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun /*    Following defines are for the state of the buffers    */
536*4882a593Smuzhiyun #define	NETXEN_BUFFER_FREE	0
537*4882a593Smuzhiyun #define	NETXEN_BUFFER_BUSY	1
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun /*
540*4882a593Smuzhiyun  * There will be one netxen_buffer per skb packet.    These will be
541*4882a593Smuzhiyun  * used to save the dma info for pci_unmap_page()
542*4882a593Smuzhiyun  */
543*4882a593Smuzhiyun struct netxen_cmd_buffer {
544*4882a593Smuzhiyun 	struct sk_buff *skb;
545*4882a593Smuzhiyun 	struct netxen_skb_frag frag_array[MAX_SKB_FRAGS + 1];
546*4882a593Smuzhiyun 	u32 frag_count;
547*4882a593Smuzhiyun };
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun /* In rx_buffer, we do not need multiple fragments as is a single buffer */
550*4882a593Smuzhiyun struct netxen_rx_buffer {
551*4882a593Smuzhiyun 	struct list_head list;
552*4882a593Smuzhiyun 	struct sk_buff *skb;
553*4882a593Smuzhiyun 	u64 dma;
554*4882a593Smuzhiyun 	u16 ref_handle;
555*4882a593Smuzhiyun 	u16 state;
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun /* Board types */
559*4882a593Smuzhiyun #define	NETXEN_NIC_GBE	0x01
560*4882a593Smuzhiyun #define	NETXEN_NIC_XGBE	0x02
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun /*
563*4882a593Smuzhiyun  * One hardware_context{} per adapter
564*4882a593Smuzhiyun  * contains interrupt info as well shared hardware info.
565*4882a593Smuzhiyun  */
566*4882a593Smuzhiyun struct netxen_hardware_context {
567*4882a593Smuzhiyun 	void __iomem *pci_base0;
568*4882a593Smuzhiyun 	void __iomem *pci_base1;
569*4882a593Smuzhiyun 	void __iomem *pci_base2;
570*4882a593Smuzhiyun 	void __iomem *db_base;
571*4882a593Smuzhiyun 	void __iomem *ocm_win_crb;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	unsigned long db_len;
574*4882a593Smuzhiyun 	unsigned long pci_len0;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	u32 ocm_win;
577*4882a593Smuzhiyun 	u32 crb_win;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	rwlock_t crb_lock;
580*4882a593Smuzhiyun 	spinlock_t mem_lock;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	u8 cut_through;
583*4882a593Smuzhiyun 	u8 revision_id;
584*4882a593Smuzhiyun 	u8 pci_func;
585*4882a593Smuzhiyun 	u8 linkup;
586*4882a593Smuzhiyun 	u16 port_type;
587*4882a593Smuzhiyun 	u16 board_type;
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun #define MINIMUM_ETHERNET_FRAME_SIZE	64	/* With FCS */
591*4882a593Smuzhiyun #define ETHERNET_FCS_SIZE		4
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun struct netxen_adapter_stats {
594*4882a593Smuzhiyun 	u64  xmitcalled;
595*4882a593Smuzhiyun 	u64  xmitfinished;
596*4882a593Smuzhiyun 	u64  rxdropped;
597*4882a593Smuzhiyun 	u64  txdropped;
598*4882a593Smuzhiyun 	u64  csummed;
599*4882a593Smuzhiyun 	u64  rx_pkts;
600*4882a593Smuzhiyun 	u64  lro_pkts;
601*4882a593Smuzhiyun 	u64  rxbytes;
602*4882a593Smuzhiyun 	u64  txbytes;
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun /*
606*4882a593Smuzhiyun  * Rcv Descriptor Context. One such per Rcv Descriptor. There may
607*4882a593Smuzhiyun  * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
608*4882a593Smuzhiyun  */
609*4882a593Smuzhiyun struct nx_host_rds_ring {
610*4882a593Smuzhiyun 	u32 producer;
611*4882a593Smuzhiyun 	u32 num_desc;
612*4882a593Smuzhiyun 	u32 dma_size;
613*4882a593Smuzhiyun 	u32 skb_size;
614*4882a593Smuzhiyun 	u32 flags;
615*4882a593Smuzhiyun 	void __iomem *crb_rcv_producer;
616*4882a593Smuzhiyun 	struct rcv_desc *desc_head;
617*4882a593Smuzhiyun 	struct netxen_rx_buffer *rx_buf_arr;
618*4882a593Smuzhiyun 	struct list_head free_list;
619*4882a593Smuzhiyun 	spinlock_t lock;
620*4882a593Smuzhiyun 	dma_addr_t phys_addr;
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun struct nx_host_sds_ring {
624*4882a593Smuzhiyun 	u32 consumer;
625*4882a593Smuzhiyun 	u32 num_desc;
626*4882a593Smuzhiyun 	void __iomem *crb_sts_consumer;
627*4882a593Smuzhiyun 	void __iomem *crb_intr_mask;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	struct status_desc *desc_head;
630*4882a593Smuzhiyun 	struct netxen_adapter *adapter;
631*4882a593Smuzhiyun 	struct napi_struct napi;
632*4882a593Smuzhiyun 	struct list_head free_list[NUM_RCV_DESC_RINGS];
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	int irq;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	dma_addr_t phys_addr;
637*4882a593Smuzhiyun 	char name[IFNAMSIZ+4];
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun struct nx_host_tx_ring {
641*4882a593Smuzhiyun 	u32 producer;
642*4882a593Smuzhiyun 	__le32 *hw_consumer;
643*4882a593Smuzhiyun 	u32 sw_consumer;
644*4882a593Smuzhiyun 	void __iomem *crb_cmd_producer;
645*4882a593Smuzhiyun 	void __iomem *crb_cmd_consumer;
646*4882a593Smuzhiyun 	u32 num_desc;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	struct netdev_queue *txq;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	struct netxen_cmd_buffer *cmd_buf_arr;
651*4882a593Smuzhiyun 	struct cmd_desc_type0 *desc_head;
652*4882a593Smuzhiyun 	dma_addr_t phys_addr;
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun /*
656*4882a593Smuzhiyun  * Receive context. There is one such structure per instance of the
657*4882a593Smuzhiyun  * receive processing. Any state information that is relevant to
658*4882a593Smuzhiyun  * the receive, and is must be in this structure. The global data may be
659*4882a593Smuzhiyun  * present elsewhere.
660*4882a593Smuzhiyun  */
661*4882a593Smuzhiyun struct netxen_recv_context {
662*4882a593Smuzhiyun 	u32 state;
663*4882a593Smuzhiyun 	u16 context_id;
664*4882a593Smuzhiyun 	u16 virt_port;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	struct nx_host_rds_ring *rds_rings;
667*4882a593Smuzhiyun 	struct nx_host_sds_ring *sds_rings;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	struct netxen_ring_ctx *hwctx;
670*4882a593Smuzhiyun 	dma_addr_t phys_addr;
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun struct _cdrp_cmd {
674*4882a593Smuzhiyun 	u32 cmd;
675*4882a593Smuzhiyun 	u32 arg1;
676*4882a593Smuzhiyun 	u32 arg2;
677*4882a593Smuzhiyun 	u32 arg3;
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun struct netxen_cmd_args {
681*4882a593Smuzhiyun 	struct _cdrp_cmd req;
682*4882a593Smuzhiyun 	struct _cdrp_cmd rsp;
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun /* New HW context creation */
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun #define NX_OS_CRB_RETRY_COUNT	4000
688*4882a593Smuzhiyun #define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
689*4882a593Smuzhiyun 	(((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun #define NX_CDRP_CLEAR		0x00000000
692*4882a593Smuzhiyun #define NX_CDRP_CMD_BIT		0x80000000
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun /*
695*4882a593Smuzhiyun  * All responses must have the NX_CDRP_CMD_BIT cleared
696*4882a593Smuzhiyun  * in the crb NX_CDRP_CRB_OFFSET.
697*4882a593Smuzhiyun  */
698*4882a593Smuzhiyun #define NX_CDRP_FORM_RSP(rsp)	(rsp)
699*4882a593Smuzhiyun #define NX_CDRP_IS_RSP(rsp)	(((rsp) & NX_CDRP_CMD_BIT) == 0)
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun #define NX_CDRP_RSP_OK		0x00000001
702*4882a593Smuzhiyun #define NX_CDRP_RSP_FAIL	0x00000002
703*4882a593Smuzhiyun #define NX_CDRP_RSP_TIMEOUT	0x00000003
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun /*
706*4882a593Smuzhiyun  * All commands must have the NX_CDRP_CMD_BIT set in
707*4882a593Smuzhiyun  * the crb NX_CDRP_CRB_OFFSET.
708*4882a593Smuzhiyun  */
709*4882a593Smuzhiyun #define NX_CDRP_FORM_CMD(cmd)	(NX_CDRP_CMD_BIT | (cmd))
710*4882a593Smuzhiyun #define NX_CDRP_IS_CMD(cmd)	(((cmd) & NX_CDRP_CMD_BIT) != 0)
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun #define NX_CDRP_CMD_SUBMIT_CAPABILITIES     0x00000001
713*4882a593Smuzhiyun #define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX    0x00000002
714*4882a593Smuzhiyun #define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX    0x00000003
715*4882a593Smuzhiyun #define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX  0x00000004
716*4882a593Smuzhiyun #define NX_CDRP_CMD_READ_MAX_RX_CTX         0x00000005
717*4882a593Smuzhiyun #define NX_CDRP_CMD_READ_MAX_TX_CTX         0x00000006
718*4882a593Smuzhiyun #define NX_CDRP_CMD_CREATE_RX_CTX           0x00000007
719*4882a593Smuzhiyun #define NX_CDRP_CMD_DESTROY_RX_CTX          0x00000008
720*4882a593Smuzhiyun #define NX_CDRP_CMD_CREATE_TX_CTX           0x00000009
721*4882a593Smuzhiyun #define NX_CDRP_CMD_DESTROY_TX_CTX          0x0000000a
722*4882a593Smuzhiyun #define NX_CDRP_CMD_SETUP_STATISTICS        0x0000000e
723*4882a593Smuzhiyun #define NX_CDRP_CMD_GET_STATISTICS          0x0000000f
724*4882a593Smuzhiyun #define NX_CDRP_CMD_DELETE_STATISTICS       0x00000010
725*4882a593Smuzhiyun #define NX_CDRP_CMD_SET_MTU                 0x00000012
726*4882a593Smuzhiyun #define NX_CDRP_CMD_READ_PHY			0x00000013
727*4882a593Smuzhiyun #define NX_CDRP_CMD_WRITE_PHY			0x00000014
728*4882a593Smuzhiyun #define NX_CDRP_CMD_READ_HW_REG			0x00000015
729*4882a593Smuzhiyun #define NX_CDRP_CMD_GET_FLOW_CTL		0x00000016
730*4882a593Smuzhiyun #define NX_CDRP_CMD_SET_FLOW_CTL		0x00000017
731*4882a593Smuzhiyun #define NX_CDRP_CMD_READ_MAX_MTU		0x00000018
732*4882a593Smuzhiyun #define NX_CDRP_CMD_READ_MAX_LRO		0x00000019
733*4882a593Smuzhiyun #define NX_CDRP_CMD_CONFIGURE_TOE		0x0000001a
734*4882a593Smuzhiyun #define NX_CDRP_CMD_FUNC_ATTRIB			0x0000001b
735*4882a593Smuzhiyun #define NX_CDRP_CMD_READ_PEXQ_PARAMETERS	0x0000001c
736*4882a593Smuzhiyun #define NX_CDRP_CMD_GET_LIC_CAPABILITIES	0x0000001d
737*4882a593Smuzhiyun #define NX_CDRP_CMD_READ_MAX_LRO_PER_BOARD	0x0000001e
738*4882a593Smuzhiyun #define NX_CDRP_CMD_CONFIG_GBE_PORT		0x0000001f
739*4882a593Smuzhiyun #define NX_CDRP_CMD_MAX				0x00000020
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun #define NX_RCODE_SUCCESS		0
742*4882a593Smuzhiyun #define NX_RCODE_NO_HOST_MEM		1
743*4882a593Smuzhiyun #define NX_RCODE_NO_HOST_RESOURCE	2
744*4882a593Smuzhiyun #define NX_RCODE_NO_CARD_CRB		3
745*4882a593Smuzhiyun #define NX_RCODE_NO_CARD_MEM		4
746*4882a593Smuzhiyun #define NX_RCODE_NO_CARD_RESOURCE	5
747*4882a593Smuzhiyun #define NX_RCODE_INVALID_ARGS		6
748*4882a593Smuzhiyun #define NX_RCODE_INVALID_ACTION		7
749*4882a593Smuzhiyun #define NX_RCODE_INVALID_STATE		8
750*4882a593Smuzhiyun #define NX_RCODE_NOT_SUPPORTED		9
751*4882a593Smuzhiyun #define NX_RCODE_NOT_PERMITTED		10
752*4882a593Smuzhiyun #define NX_RCODE_NOT_READY		11
753*4882a593Smuzhiyun #define NX_RCODE_DOES_NOT_EXIST		12
754*4882a593Smuzhiyun #define NX_RCODE_ALREADY_EXISTS		13
755*4882a593Smuzhiyun #define NX_RCODE_BAD_SIGNATURE		14
756*4882a593Smuzhiyun #define NX_RCODE_CMD_NOT_IMPL		15
757*4882a593Smuzhiyun #define NX_RCODE_CMD_INVALID		16
758*4882a593Smuzhiyun #define NX_RCODE_TIMEOUT		17
759*4882a593Smuzhiyun #define NX_RCODE_CMD_FAILED		18
760*4882a593Smuzhiyun #define NX_RCODE_MAX_EXCEEDED		19
761*4882a593Smuzhiyun #define NX_RCODE_MAX			20
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun #define NX_DESTROY_CTX_RESET		0
764*4882a593Smuzhiyun #define NX_DESTROY_CTX_D3_RESET		1
765*4882a593Smuzhiyun #define NX_DESTROY_CTX_MAX		2
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun /*
768*4882a593Smuzhiyun  * Capabilities
769*4882a593Smuzhiyun  */
770*4882a593Smuzhiyun #define NX_CAP_BIT(class, bit)		(1 << bit)
771*4882a593Smuzhiyun #define NX_CAP0_LEGACY_CONTEXT		NX_CAP_BIT(0, 0)
772*4882a593Smuzhiyun #define NX_CAP0_MULTI_CONTEXT		NX_CAP_BIT(0, 1)
773*4882a593Smuzhiyun #define NX_CAP0_LEGACY_MN		NX_CAP_BIT(0, 2)
774*4882a593Smuzhiyun #define NX_CAP0_LEGACY_MS		NX_CAP_BIT(0, 3)
775*4882a593Smuzhiyun #define NX_CAP0_CUT_THROUGH		NX_CAP_BIT(0, 4)
776*4882a593Smuzhiyun #define NX_CAP0_LRO			NX_CAP_BIT(0, 5)
777*4882a593Smuzhiyun #define NX_CAP0_LSO			NX_CAP_BIT(0, 6)
778*4882a593Smuzhiyun #define NX_CAP0_JUMBO_CONTIGUOUS	NX_CAP_BIT(0, 7)
779*4882a593Smuzhiyun #define NX_CAP0_LRO_CONTIGUOUS		NX_CAP_BIT(0, 8)
780*4882a593Smuzhiyun #define NX_CAP0_HW_LRO			NX_CAP_BIT(0, 10)
781*4882a593Smuzhiyun #define NX_CAP0_HW_LRO_MSS		NX_CAP_BIT(0, 21)
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun /*
784*4882a593Smuzhiyun  * Context state
785*4882a593Smuzhiyun  */
786*4882a593Smuzhiyun #define NX_HOST_CTX_STATE_FREED		0
787*4882a593Smuzhiyun #define NX_HOST_CTX_STATE_ALLOCATED	1
788*4882a593Smuzhiyun #define NX_HOST_CTX_STATE_ACTIVE	2
789*4882a593Smuzhiyun #define NX_HOST_CTX_STATE_DISABLED	3
790*4882a593Smuzhiyun #define NX_HOST_CTX_STATE_QUIESCED	4
791*4882a593Smuzhiyun #define NX_HOST_CTX_STATE_MAX		5
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun /*
794*4882a593Smuzhiyun  * Rx context
795*4882a593Smuzhiyun  */
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun typedef struct {
798*4882a593Smuzhiyun 	__le64 host_phys_addr;	/* Ring base addr */
799*4882a593Smuzhiyun 	__le32 ring_size;		/* Ring entries */
800*4882a593Smuzhiyun 	__le16 msi_index;
801*4882a593Smuzhiyun 	__le16 rsvd;		/* Padding */
802*4882a593Smuzhiyun } nx_hostrq_sds_ring_t;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun typedef struct {
805*4882a593Smuzhiyun 	__le64 host_phys_addr;	/* Ring base addr */
806*4882a593Smuzhiyun 	__le64 buff_size;		/* Packet buffer size */
807*4882a593Smuzhiyun 	__le32 ring_size;		/* Ring entries */
808*4882a593Smuzhiyun 	__le32 ring_kind;		/* Class of ring */
809*4882a593Smuzhiyun } nx_hostrq_rds_ring_t;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun typedef struct {
812*4882a593Smuzhiyun 	__le64 host_rsp_dma_addr;	/* Response dma'd here */
813*4882a593Smuzhiyun 	__le32 capabilities[4];	/* Flag bit vector */
814*4882a593Smuzhiyun 	__le32 host_int_crb_mode;	/* Interrupt crb usage */
815*4882a593Smuzhiyun 	__le32 host_rds_crb_mode;	/* RDS crb usage */
816*4882a593Smuzhiyun 	/* These ring offsets are relative to data[0] below */
817*4882a593Smuzhiyun 	__le32 rds_ring_offset;	/* Offset to RDS config */
818*4882a593Smuzhiyun 	__le32 sds_ring_offset;	/* Offset to SDS config */
819*4882a593Smuzhiyun 	__le16 num_rds_rings;	/* Count of RDS rings */
820*4882a593Smuzhiyun 	__le16 num_sds_rings;	/* Count of SDS rings */
821*4882a593Smuzhiyun 	__le16 rsvd1;		/* Padding */
822*4882a593Smuzhiyun 	__le16 rsvd2;		/* Padding */
823*4882a593Smuzhiyun 	u8  reserved[128]; 	/* reserve space for future expansion*/
824*4882a593Smuzhiyun 	/* MUST BE 64-bit aligned.
825*4882a593Smuzhiyun 	   The following is packed:
826*4882a593Smuzhiyun 	   - N hostrq_rds_rings
827*4882a593Smuzhiyun 	   - N hostrq_sds_rings */
828*4882a593Smuzhiyun 	char data[0];
829*4882a593Smuzhiyun } nx_hostrq_rx_ctx_t;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun typedef struct {
832*4882a593Smuzhiyun 	__le32 host_producer_crb;	/* Crb to use */
833*4882a593Smuzhiyun 	__le32 rsvd1;		/* Padding */
834*4882a593Smuzhiyun } nx_cardrsp_rds_ring_t;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun typedef struct {
837*4882a593Smuzhiyun 	__le32 host_consumer_crb;	/* Crb to use */
838*4882a593Smuzhiyun 	__le32 interrupt_crb;	/* Crb to use */
839*4882a593Smuzhiyun } nx_cardrsp_sds_ring_t;
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun typedef struct {
842*4882a593Smuzhiyun 	/* These ring offsets are relative to data[0] below */
843*4882a593Smuzhiyun 	__le32 rds_ring_offset;	/* Offset to RDS config */
844*4882a593Smuzhiyun 	__le32 sds_ring_offset;	/* Offset to SDS config */
845*4882a593Smuzhiyun 	__le32 host_ctx_state;	/* Starting State */
846*4882a593Smuzhiyun 	__le32 num_fn_per_port;	/* How many PCI fn share the port */
847*4882a593Smuzhiyun 	__le16 num_rds_rings;	/* Count of RDS rings */
848*4882a593Smuzhiyun 	__le16 num_sds_rings;	/* Count of SDS rings */
849*4882a593Smuzhiyun 	__le16 context_id;		/* Handle for context */
850*4882a593Smuzhiyun 	u8  phys_port;		/* Physical id of port */
851*4882a593Smuzhiyun 	u8  virt_port;		/* Virtual/Logical id of port */
852*4882a593Smuzhiyun 	u8  reserved[128];	/* save space for future expansion */
853*4882a593Smuzhiyun 	/*  MUST BE 64-bit aligned.
854*4882a593Smuzhiyun 	   The following is packed:
855*4882a593Smuzhiyun 	   - N cardrsp_rds_rings
856*4882a593Smuzhiyun 	   - N cardrs_sds_rings */
857*4882a593Smuzhiyun 	char data[0];
858*4882a593Smuzhiyun } nx_cardrsp_rx_ctx_t;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings)	\
861*4882a593Smuzhiyun 	(sizeof(HOSTRQ_RX) + 					\
862*4882a593Smuzhiyun 	(rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) +		\
863*4882a593Smuzhiyun 	(sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) 	\
866*4882a593Smuzhiyun 	(sizeof(CARDRSP_RX) + 					\
867*4882a593Smuzhiyun 	(rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + 		\
868*4882a593Smuzhiyun 	(sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun /*
871*4882a593Smuzhiyun  * Tx context
872*4882a593Smuzhiyun  */
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun typedef struct {
875*4882a593Smuzhiyun 	__le64 host_phys_addr;	/* Ring base addr */
876*4882a593Smuzhiyun 	__le32 ring_size;		/* Ring entries */
877*4882a593Smuzhiyun 	__le32 rsvd;		/* Padding */
878*4882a593Smuzhiyun } nx_hostrq_cds_ring_t;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun typedef struct {
881*4882a593Smuzhiyun 	__le64 host_rsp_dma_addr;	/* Response dma'd here */
882*4882a593Smuzhiyun 	__le64 cmd_cons_dma_addr;	/*  */
883*4882a593Smuzhiyun 	__le64 dummy_dma_addr;	/*  */
884*4882a593Smuzhiyun 	__le32 capabilities[4];	/* Flag bit vector */
885*4882a593Smuzhiyun 	__le32 host_int_crb_mode;	/* Interrupt crb usage */
886*4882a593Smuzhiyun 	__le32 rsvd1;		/* Padding */
887*4882a593Smuzhiyun 	__le16 rsvd2;		/* Padding */
888*4882a593Smuzhiyun 	__le16 interrupt_ctl;
889*4882a593Smuzhiyun 	__le16 msi_index;
890*4882a593Smuzhiyun 	__le16 rsvd3;		/* Padding */
891*4882a593Smuzhiyun 	nx_hostrq_cds_ring_t cds_ring;	/* Desc of cds ring */
892*4882a593Smuzhiyun 	u8  reserved[128];	/* future expansion */
893*4882a593Smuzhiyun } nx_hostrq_tx_ctx_t;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun typedef struct {
896*4882a593Smuzhiyun 	__le32 host_producer_crb;	/* Crb to use */
897*4882a593Smuzhiyun 	__le32 interrupt_crb;	/* Crb to use */
898*4882a593Smuzhiyun } nx_cardrsp_cds_ring_t;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun typedef struct {
901*4882a593Smuzhiyun 	__le32 host_ctx_state;	/* Starting state */
902*4882a593Smuzhiyun 	__le16 context_id;		/* Handle for context */
903*4882a593Smuzhiyun 	u8  phys_port;		/* Physical id of port */
904*4882a593Smuzhiyun 	u8  virt_port;		/* Virtual/Logical id of port */
905*4882a593Smuzhiyun 	nx_cardrsp_cds_ring_t cds_ring;	/* Card cds settings */
906*4882a593Smuzhiyun 	u8  reserved[128];	/* future expansion */
907*4882a593Smuzhiyun } nx_cardrsp_tx_ctx_t;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX)	(sizeof(HOSTRQ_TX))
910*4882a593Smuzhiyun #define SIZEOF_CARDRSP_TX(CARDRSP_TX)	(sizeof(CARDRSP_TX))
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun /* CRB */
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun #define NX_HOST_RDS_CRB_MODE_UNIQUE	0
915*4882a593Smuzhiyun #define NX_HOST_RDS_CRB_MODE_SHARED	1
916*4882a593Smuzhiyun #define NX_HOST_RDS_CRB_MODE_CUSTOM	2
917*4882a593Smuzhiyun #define NX_HOST_RDS_CRB_MODE_MAX	3
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun #define NX_HOST_INT_CRB_MODE_UNIQUE	0
920*4882a593Smuzhiyun #define NX_HOST_INT_CRB_MODE_SHARED	1
921*4882a593Smuzhiyun #define NX_HOST_INT_CRB_MODE_NORX	2
922*4882a593Smuzhiyun #define NX_HOST_INT_CRB_MODE_NOTX	3
923*4882a593Smuzhiyun #define NX_HOST_INT_CRB_MODE_NORXTX	4
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun /* MAC */
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun #define MC_COUNT_P2	16
929*4882a593Smuzhiyun #define MC_COUNT_P3	38
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun #define NETXEN_MAC_NOOP	0
932*4882a593Smuzhiyun #define NETXEN_MAC_ADD	1
933*4882a593Smuzhiyun #define NETXEN_MAC_DEL	2
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun typedef struct nx_mac_list_s {
936*4882a593Smuzhiyun 	struct list_head list;
937*4882a593Smuzhiyun 	uint8_t mac_addr[ETH_ALEN+2];
938*4882a593Smuzhiyun } nx_mac_list_t;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun struct nx_ip_list {
941*4882a593Smuzhiyun 	struct list_head list;
942*4882a593Smuzhiyun 	__be32 ip_addr;
943*4882a593Smuzhiyun 	bool master;
944*4882a593Smuzhiyun };
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun /*
947*4882a593Smuzhiyun  * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
948*4882a593Smuzhiyun  * adjusted based on configured MTU.
949*4882a593Smuzhiyun  */
950*4882a593Smuzhiyun #define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US	3
951*4882a593Smuzhiyun #define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS	256
952*4882a593Smuzhiyun #define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS	64
953*4882a593Smuzhiyun #define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US	4
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun #define NETXEN_NIC_INTR_DEFAULT			0x04
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun typedef union {
958*4882a593Smuzhiyun 	struct {
959*4882a593Smuzhiyun 		uint16_t	rx_packets;
960*4882a593Smuzhiyun 		uint16_t	rx_time_us;
961*4882a593Smuzhiyun 		uint16_t	tx_packets;
962*4882a593Smuzhiyun 		uint16_t	tx_time_us;
963*4882a593Smuzhiyun 	} data;
964*4882a593Smuzhiyun 	uint64_t		word;
965*4882a593Smuzhiyun } nx_nic_intr_coalesce_data_t;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun typedef struct {
968*4882a593Smuzhiyun 	uint16_t			stats_time_us;
969*4882a593Smuzhiyun 	uint16_t			rate_sample_time;
970*4882a593Smuzhiyun 	uint16_t			flags;
971*4882a593Smuzhiyun 	uint16_t			rsvd_1;
972*4882a593Smuzhiyun 	uint32_t			low_threshold;
973*4882a593Smuzhiyun 	uint32_t			high_threshold;
974*4882a593Smuzhiyun 	nx_nic_intr_coalesce_data_t	normal;
975*4882a593Smuzhiyun 	nx_nic_intr_coalesce_data_t	low;
976*4882a593Smuzhiyun 	nx_nic_intr_coalesce_data_t	high;
977*4882a593Smuzhiyun 	nx_nic_intr_coalesce_data_t	irq;
978*4882a593Smuzhiyun } nx_nic_intr_coalesce_t;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun #define NX_HOST_REQUEST		0x13
981*4882a593Smuzhiyun #define NX_NIC_REQUEST		0x14
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun #define NX_MAC_EVENT		0x1
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun #define NX_IP_UP		2
986*4882a593Smuzhiyun #define NX_IP_DOWN		3
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun /*
989*4882a593Smuzhiyun  * Driver --> Firmware
990*4882a593Smuzhiyun  */
991*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_START				0
992*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_CONFIG_RSS			1
993*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL		2
994*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE		3
995*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_CONFIG_LED			4
996*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS		5
997*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC			6
998*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_LRO_REQUEST			7
999*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_GET_SNMP_STATS		8
1000*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST		9
1001*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST		10
1002*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_PROXY_SET_MTU			11
1003*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE	12
1004*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST	13
1005*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST	14
1006*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST	15
1007*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_GET_NET_STATS			16
1008*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V		17
1009*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_CONFIG_IPADDR			18
1010*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK		19
1011*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE		20
1012*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_GET_LINKEVENT			21
1013*4882a593Smuzhiyun #define NX_NIC_C2C_OPCODE				22
1014*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_CONFIG_BRIDGING               23
1015*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_CONFIG_HW_LRO			24
1016*4882a593Smuzhiyun #define NX_NIC_H2C_OPCODE_LAST				25
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun /*
1019*4882a593Smuzhiyun  * Firmware --> Driver
1020*4882a593Smuzhiyun  */
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_START				128
1023*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE		129
1024*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE	130
1025*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE		131
1026*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE	132
1027*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE	133
1028*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE		134
1029*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE	135
1030*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_GET_SNMP_STATS		136
1031*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY	137
1032*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY		138
1033*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
1034*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE	140
1035*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE	141
1036*4882a593Smuzhiyun #define NX_NIC_C2H_OPCODE_LAST				142
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun #define VPORT_MISS_MODE_DROP		0 /* drop all unmatched */
1039*4882a593Smuzhiyun #define VPORT_MISS_MODE_ACCEPT_ALL	1 /* accept all packets */
1040*4882a593Smuzhiyun #define VPORT_MISS_MODE_ACCEPT_MULTI	2 /* accept unmatched multicast */
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun #define NX_NIC_LRO_REQUEST_FIRST		0
1043*4882a593Smuzhiyun #define NX_NIC_LRO_REQUEST_ADD_FLOW		1
1044*4882a593Smuzhiyun #define NX_NIC_LRO_REQUEST_DELETE_FLOW		2
1045*4882a593Smuzhiyun #define NX_NIC_LRO_REQUEST_TIMER		3
1046*4882a593Smuzhiyun #define NX_NIC_LRO_REQUEST_CLEANUP		4
1047*4882a593Smuzhiyun #define NX_NIC_LRO_REQUEST_ADD_FLOW_SCHEDULED	5
1048*4882a593Smuzhiyun #define NX_TOE_LRO_REQUEST_ADD_FLOW		6
1049*4882a593Smuzhiyun #define NX_TOE_LRO_REQUEST_ADD_FLOW_RESPONSE	7
1050*4882a593Smuzhiyun #define NX_TOE_LRO_REQUEST_DELETE_FLOW		8
1051*4882a593Smuzhiyun #define NX_TOE_LRO_REQUEST_DELETE_FLOW_RESPONSE	9
1052*4882a593Smuzhiyun #define NX_TOE_LRO_REQUEST_TIMER		10
1053*4882a593Smuzhiyun #define NX_NIC_LRO_REQUEST_LAST			11
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun #define NX_FW_CAPABILITY_LINK_NOTIFICATION	(1 << 5)
1056*4882a593Smuzhiyun #define NX_FW_CAPABILITY_SWITCHING		(1 << 6)
1057*4882a593Smuzhiyun #define NX_FW_CAPABILITY_PEXQ			(1 << 7)
1058*4882a593Smuzhiyun #define NX_FW_CAPABILITY_BDG			(1 << 8)
1059*4882a593Smuzhiyun #define NX_FW_CAPABILITY_FVLANTX		(1 << 9)
1060*4882a593Smuzhiyun #define NX_FW_CAPABILITY_HW_LRO			(1 << 10)
1061*4882a593Smuzhiyun #define NX_FW_CAPABILITY_GBE_LINK_CFG		(1 << 11)
1062*4882a593Smuzhiyun #define NX_FW_CAPABILITY_MORE_CAPS		(1 << 31)
1063*4882a593Smuzhiyun #define NX_FW_CAPABILITY_2_LRO_MAX_TCP_SEG	(1 << 2)
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun /* module types */
1066*4882a593Smuzhiyun #define LINKEVENT_MODULE_NOT_PRESENT			1
1067*4882a593Smuzhiyun #define LINKEVENT_MODULE_OPTICAL_UNKNOWN		2
1068*4882a593Smuzhiyun #define LINKEVENT_MODULE_OPTICAL_SRLR			3
1069*4882a593Smuzhiyun #define LINKEVENT_MODULE_OPTICAL_LRM			4
1070*4882a593Smuzhiyun #define LINKEVENT_MODULE_OPTICAL_SFP_1G			5
1071*4882a593Smuzhiyun #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE	6
1072*4882a593Smuzhiyun #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN	7
1073*4882a593Smuzhiyun #define LINKEVENT_MODULE_TWINAX				8
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun #define LINKSPEED_10GBPS	10000
1076*4882a593Smuzhiyun #define LINKSPEED_1GBPS		1000
1077*4882a593Smuzhiyun #define LINKSPEED_100MBPS	100
1078*4882a593Smuzhiyun #define LINKSPEED_10MBPS	10
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun #define LINKSPEED_ENCODED_10MBPS	0
1081*4882a593Smuzhiyun #define LINKSPEED_ENCODED_100MBPS	1
1082*4882a593Smuzhiyun #define LINKSPEED_ENCODED_1GBPS		2
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun #define LINKEVENT_AUTONEG_DISABLED	0
1085*4882a593Smuzhiyun #define LINKEVENT_AUTONEG_ENABLED	1
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun #define LINKEVENT_HALF_DUPLEX		0
1088*4882a593Smuzhiyun #define LINKEVENT_FULL_DUPLEX		1
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun #define LINKEVENT_LINKSPEED_MBPS	0
1091*4882a593Smuzhiyun #define LINKEVENT_LINKSPEED_ENCODED	1
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun #define AUTO_FW_RESET_ENABLED	0xEF10AF12
1094*4882a593Smuzhiyun #define AUTO_FW_RESET_DISABLED	0xDCBAAF12
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun /* firmware response header:
1097*4882a593Smuzhiyun  *	63:58 - message type
1098*4882a593Smuzhiyun  *	57:56 - owner
1099*4882a593Smuzhiyun  *	55:53 - desc count
1100*4882a593Smuzhiyun  *	52:48 - reserved
1101*4882a593Smuzhiyun  *	47:40 - completion id
1102*4882a593Smuzhiyun  *	39:32 - opcode
1103*4882a593Smuzhiyun  *	31:16 - error code
1104*4882a593Smuzhiyun  *	15:00 - reserved
1105*4882a593Smuzhiyun  */
1106*4882a593Smuzhiyun #define netxen_get_nic_msgtype(msg_hdr)	\
1107*4882a593Smuzhiyun 	((msg_hdr >> 58) & 0x3F)
1108*4882a593Smuzhiyun #define netxen_get_nic_msg_compid(msg_hdr)	\
1109*4882a593Smuzhiyun 	((msg_hdr >> 40) & 0xFF)
1110*4882a593Smuzhiyun #define netxen_get_nic_msg_opcode(msg_hdr)	\
1111*4882a593Smuzhiyun 	((msg_hdr >> 32) & 0xFF)
1112*4882a593Smuzhiyun #define netxen_get_nic_msg_errcode(msg_hdr)	\
1113*4882a593Smuzhiyun 	((msg_hdr >> 16) & 0xFFFF)
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun typedef struct {
1116*4882a593Smuzhiyun 	union {
1117*4882a593Smuzhiyun 		struct {
1118*4882a593Smuzhiyun 			u64 hdr;
1119*4882a593Smuzhiyun 			u64 body[7];
1120*4882a593Smuzhiyun 		};
1121*4882a593Smuzhiyun 		u64 words[8];
1122*4882a593Smuzhiyun 	};
1123*4882a593Smuzhiyun } nx_fw_msg_t;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun typedef struct {
1126*4882a593Smuzhiyun 	__le64 qhdr;
1127*4882a593Smuzhiyun 	__le64 req_hdr;
1128*4882a593Smuzhiyun 	__le64 words[6];
1129*4882a593Smuzhiyun } nx_nic_req_t;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun typedef struct {
1132*4882a593Smuzhiyun 	u8 op;
1133*4882a593Smuzhiyun 	u8 tag;
1134*4882a593Smuzhiyun 	u8 mac_addr[6];
1135*4882a593Smuzhiyun } nx_mac_req_t;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun #define MAX_PENDING_DESC_BLOCK_SIZE	64
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun #define NETXEN_NIC_MSI_ENABLED		0x02
1140*4882a593Smuzhiyun #define NETXEN_NIC_MSIX_ENABLED		0x04
1141*4882a593Smuzhiyun #define NETXEN_NIC_LRO_ENABLED		0x08
1142*4882a593Smuzhiyun #define NETXEN_NIC_LRO_DISABLED		0x00
1143*4882a593Smuzhiyun #define NETXEN_NIC_BRIDGE_ENABLED       0X10
1144*4882a593Smuzhiyun #define NETXEN_NIC_DIAG_ENABLED		0x20
1145*4882a593Smuzhiyun #define NETXEN_FW_RESET_OWNER           0x40
1146*4882a593Smuzhiyun #define NETXEN_FW_MSS_CAP	        0x80
1147*4882a593Smuzhiyun #define NETXEN_IS_MSI_FAMILY(adapter) \
1148*4882a593Smuzhiyun 	((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun #define MSIX_ENTRIES_PER_ADAPTER	NUM_STS_DESC_RINGS
1151*4882a593Smuzhiyun #define NETXEN_MSIX_TBL_SPACE		8192
1152*4882a593Smuzhiyun #define NETXEN_PCI_REG_MSIX_TBL		0x44
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun #define NETXEN_DB_MAPSIZE_BYTES    	0x1000
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun #define NETXEN_ADAPTER_UP_MAGIC 777
1157*4882a593Smuzhiyun #define NETXEN_NIC_PEG_TUNE 0
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun #define __NX_FW_ATTACHED		0
1160*4882a593Smuzhiyun #define __NX_DEV_UP			1
1161*4882a593Smuzhiyun #define __NX_RESETTING			2
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun /* Mini Coredump FW supported version */
1164*4882a593Smuzhiyun #define NX_MD_SUPPORT_MAJOR		4
1165*4882a593Smuzhiyun #define NX_MD_SUPPORT_MINOR		0
1166*4882a593Smuzhiyun #define NX_MD_SUPPORT_SUBVERSION	579
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun #define LSW(x)  ((uint16_t)(x))
1169*4882a593Smuzhiyun #define LSD(x)  ((uint32_t)((uint64_t)(x)))
1170*4882a593Smuzhiyun #define MSD(x)  ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun /* Mini Coredump mask level */
1173*4882a593Smuzhiyun #define	NX_DUMP_MASK_MIN	0x03
1174*4882a593Smuzhiyun #define	NX_DUMP_MASK_DEF	0x1f
1175*4882a593Smuzhiyun #define	NX_DUMP_MASK_MAX	0xff
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun /* Mini Coredump CDRP commands */
1178*4882a593Smuzhiyun #define NX_CDRP_CMD_TEMP_SIZE           0x0000002f
1179*4882a593Smuzhiyun #define NX_CDRP_CMD_GET_TEMP_HDR        0x00000030
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun #define NX_DUMP_STATE_ARRAY_LEN		16
1183*4882a593Smuzhiyun #define NX_DUMP_CAP_SIZE_ARRAY_LEN	8
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun /* Mini Coredump sysfs entries flags*/
1186*4882a593Smuzhiyun #define NX_FORCE_FW_DUMP_KEY		0xdeadfeed
1187*4882a593Smuzhiyun #define NX_ENABLE_FW_DUMP               0xaddfeed
1188*4882a593Smuzhiyun #define NX_DISABLE_FW_DUMP              0xbadfeed
1189*4882a593Smuzhiyun #define NX_FORCE_FW_RESET               0xdeaddead
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun /* Flash read/write address */
1193*4882a593Smuzhiyun #define NX_FW_DUMP_REG1         0x00130060
1194*4882a593Smuzhiyun #define NX_FW_DUMP_REG2         0x001e0000
1195*4882a593Smuzhiyun #define NX_FLASH_SEM2_LK        0x0013C010
1196*4882a593Smuzhiyun #define NX_FLASH_SEM2_ULK       0x0013C014
1197*4882a593Smuzhiyun #define NX_FLASH_LOCK_ID        0x001B2100
1198*4882a593Smuzhiyun #define FLASH_ROM_WINDOW        0x42110030
1199*4882a593Smuzhiyun #define FLASH_ROM_DATA          0x42150000
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun /* Mini Coredump register read/write routine */
1202*4882a593Smuzhiyun #define NX_RD_DUMP_REG(addr, bar0, data) do {                   \
1203*4882a593Smuzhiyun 	writel((addr & 0xFFFF0000), (void __iomem *) (bar0 +            \
1204*4882a593Smuzhiyun 		NX_FW_DUMP_REG1));                                      \
1205*4882a593Smuzhiyun 	readl((void __iomem *) (bar0 + NX_FW_DUMP_REG1));               \
1206*4882a593Smuzhiyun 	*data = readl((void __iomem *) (bar0 + NX_FW_DUMP_REG2 +        \
1207*4882a593Smuzhiyun 		LSW(addr)));                                            \
1208*4882a593Smuzhiyun } while (0)
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun #define NX_WR_DUMP_REG(addr, bar0, data) do {                   \
1211*4882a593Smuzhiyun 	writel((addr & 0xFFFF0000), (void __iomem *) (bar0 +            \
1212*4882a593Smuzhiyun 		NX_FW_DUMP_REG1));                                      \
1213*4882a593Smuzhiyun 	readl((void __iomem *) (bar0 + NX_FW_DUMP_REG1));                \
1214*4882a593Smuzhiyun 	writel(data, (void __iomem *) (bar0 + NX_FW_DUMP_REG2 + LSW(addr)));\
1215*4882a593Smuzhiyun 	readl((void __iomem *) (bar0 + NX_FW_DUMP_REG2 + LSW(addr)));  \
1216*4882a593Smuzhiyun } while (0)
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun /*
1220*4882a593Smuzhiyun Entry Type Defines
1221*4882a593Smuzhiyun */
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun #define RDNOP	0
1224*4882a593Smuzhiyun #define RDCRB	1
1225*4882a593Smuzhiyun #define RDMUX	2
1226*4882a593Smuzhiyun #define QUEUE	3
1227*4882a593Smuzhiyun #define BOARD	4
1228*4882a593Smuzhiyun #define RDSRE	5
1229*4882a593Smuzhiyun #define RDOCM	6
1230*4882a593Smuzhiyun #define PREGS	7
1231*4882a593Smuzhiyun #define L1DTG	8
1232*4882a593Smuzhiyun #define L1ITG	9
1233*4882a593Smuzhiyun #define CACHE	10
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun #define L1DAT	11
1236*4882a593Smuzhiyun #define L1INS	12
1237*4882a593Smuzhiyun #define RDSTK	13
1238*4882a593Smuzhiyun #define RDCON	14
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun #define L2DTG	21
1241*4882a593Smuzhiyun #define L2ITG	22
1242*4882a593Smuzhiyun #define L2DAT	23
1243*4882a593Smuzhiyun #define L2INS	24
1244*4882a593Smuzhiyun #define RDOC3	25
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun #define MEMBK	32
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun #define RDROM	71
1249*4882a593Smuzhiyun #define RDMEM	72
1250*4882a593Smuzhiyun #define RDMN	73
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun #define INFOR	81
1253*4882a593Smuzhiyun #define CNTRL	98
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun #define TLHDR	99
1256*4882a593Smuzhiyun #define RDEND	255
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun #define PRIMQ	103
1259*4882a593Smuzhiyun #define SQG2Q	104
1260*4882a593Smuzhiyun #define SQG3Q	105
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun /*
1263*4882a593Smuzhiyun * Opcodes for Control Entries.
1264*4882a593Smuzhiyun * These Flags are bit fields.
1265*4882a593Smuzhiyun */
1266*4882a593Smuzhiyun #define NX_DUMP_WCRB		0x01
1267*4882a593Smuzhiyun #define NX_DUMP_RWCRB		0x02
1268*4882a593Smuzhiyun #define NX_DUMP_ANDCRB		0x04
1269*4882a593Smuzhiyun #define NX_DUMP_ORCRB		0x08
1270*4882a593Smuzhiyun #define NX_DUMP_POLLCRB		0x10
1271*4882a593Smuzhiyun #define NX_DUMP_RD_SAVE		0x20
1272*4882a593Smuzhiyun #define NX_DUMP_WRT_SAVED	0x40
1273*4882a593Smuzhiyun #define NX_DUMP_MOD_SAVE_ST	0x80
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun /* Driver Flags */
1276*4882a593Smuzhiyun #define NX_DUMP_SKIP		0x80	/*  driver skipped this entry  */
1277*4882a593Smuzhiyun #define NX_DUMP_SIZE_ERR 0x40	/*entry size vs capture size mismatch*/
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun #define NX_PCI_READ_32(ADDR)			readl((ADDR))
1280*4882a593Smuzhiyun #define NX_PCI_WRITE_32(DATA, ADDR)	writel(DATA, (ADDR))
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun struct netxen_minidump {
1285*4882a593Smuzhiyun 	u32 pos;			/* position in the dump buffer */
1286*4882a593Smuzhiyun 	u8  fw_supports_md;		/* FW supports Mini cordump */
1287*4882a593Smuzhiyun 	u8  has_valid_dump;		/* indicates valid dump */
1288*4882a593Smuzhiyun 	u8  md_capture_mask;		/* driver capture mask */
1289*4882a593Smuzhiyun 	u8  md_enabled;			/* Turn Mini Coredump on/off */
1290*4882a593Smuzhiyun 	u32 md_dump_size;		/* Total FW Mini Coredump size */
1291*4882a593Smuzhiyun 	u32 md_capture_size;		/* FW dump capture size */
1292*4882a593Smuzhiyun 	u32 md_template_size;		/* FW template size */
1293*4882a593Smuzhiyun 	u32 md_template_ver;		/* FW template version */
1294*4882a593Smuzhiyun 	u64 md_timestamp;		/* FW Mini dump timestamp */
1295*4882a593Smuzhiyun 	void *md_template;		/* FW template will be stored */
1296*4882a593Smuzhiyun 	void *md_capture_buff;		/* FW dump will be stored */
1297*4882a593Smuzhiyun };
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun struct netxen_minidump_template_hdr {
1302*4882a593Smuzhiyun 	u32 entry_type;
1303*4882a593Smuzhiyun 	u32 first_entry_offset;
1304*4882a593Smuzhiyun 	u32 size_of_template;
1305*4882a593Smuzhiyun 	u32 capture_mask;
1306*4882a593Smuzhiyun 	u32 num_of_entries;
1307*4882a593Smuzhiyun 	u32 version;
1308*4882a593Smuzhiyun 	u32 driver_timestamp;
1309*4882a593Smuzhiyun 	u32 checksum;
1310*4882a593Smuzhiyun 	u32 driver_capture_mask;
1311*4882a593Smuzhiyun 	u32 driver_info_word2;
1312*4882a593Smuzhiyun 	u32 driver_info_word3;
1313*4882a593Smuzhiyun 	u32 driver_info_word4;
1314*4882a593Smuzhiyun 	u32 saved_state_array[NX_DUMP_STATE_ARRAY_LEN];
1315*4882a593Smuzhiyun 	u32 capture_size_array[NX_DUMP_CAP_SIZE_ARRAY_LEN];
1316*4882a593Smuzhiyun 	u32 rsvd[];
1317*4882a593Smuzhiyun };
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun /* Common Entry Header:  Common to All Entry Types */
1320*4882a593Smuzhiyun /*
1321*4882a593Smuzhiyun  * Driver Code is for driver to write some info about the entry.
1322*4882a593Smuzhiyun  * Currently not used.
1323*4882a593Smuzhiyun  */
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun struct netxen_common_entry_hdr {
1326*4882a593Smuzhiyun 	u32 entry_type;
1327*4882a593Smuzhiyun 	u32 entry_size;
1328*4882a593Smuzhiyun 	u32 entry_capture_size;
1329*4882a593Smuzhiyun 	union {
1330*4882a593Smuzhiyun 		struct {
1331*4882a593Smuzhiyun 			u8 entry_capture_mask;
1332*4882a593Smuzhiyun 			u8 entry_code;
1333*4882a593Smuzhiyun 			u8 driver_code;
1334*4882a593Smuzhiyun 			u8 driver_flags;
1335*4882a593Smuzhiyun 		};
1336*4882a593Smuzhiyun 		u32 entry_ctrl_word;
1337*4882a593Smuzhiyun 	};
1338*4882a593Smuzhiyun };
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun /* Generic Entry Including Header */
1342*4882a593Smuzhiyun struct netxen_minidump_entry {
1343*4882a593Smuzhiyun 	struct netxen_common_entry_hdr hdr;
1344*4882a593Smuzhiyun 	u32 entry_data00;
1345*4882a593Smuzhiyun 	u32 entry_data01;
1346*4882a593Smuzhiyun 	u32 entry_data02;
1347*4882a593Smuzhiyun 	u32 entry_data03;
1348*4882a593Smuzhiyun 	u32 entry_data04;
1349*4882a593Smuzhiyun 	u32 entry_data05;
1350*4882a593Smuzhiyun 	u32 entry_data06;
1351*4882a593Smuzhiyun 	u32 entry_data07;
1352*4882a593Smuzhiyun };
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun /* Read ROM Header */
1355*4882a593Smuzhiyun struct netxen_minidump_entry_rdrom {
1356*4882a593Smuzhiyun 	struct netxen_common_entry_hdr h;
1357*4882a593Smuzhiyun 	union {
1358*4882a593Smuzhiyun 		struct {
1359*4882a593Smuzhiyun 			u32 select_addr_reg;
1360*4882a593Smuzhiyun 		};
1361*4882a593Smuzhiyun 		u32 rsvd_0;
1362*4882a593Smuzhiyun 	};
1363*4882a593Smuzhiyun 	union {
1364*4882a593Smuzhiyun 		struct {
1365*4882a593Smuzhiyun 			u8 addr_stride;
1366*4882a593Smuzhiyun 			u8 addr_cnt;
1367*4882a593Smuzhiyun 			u16 data_size;
1368*4882a593Smuzhiyun 		};
1369*4882a593Smuzhiyun 		u32 rsvd_1;
1370*4882a593Smuzhiyun 	};
1371*4882a593Smuzhiyun 	union {
1372*4882a593Smuzhiyun 		struct {
1373*4882a593Smuzhiyun 			u32 op_count;
1374*4882a593Smuzhiyun 		};
1375*4882a593Smuzhiyun 		u32 rsvd_2;
1376*4882a593Smuzhiyun 	};
1377*4882a593Smuzhiyun 	union {
1378*4882a593Smuzhiyun 		struct {
1379*4882a593Smuzhiyun 			u32 read_addr_reg;
1380*4882a593Smuzhiyun 		};
1381*4882a593Smuzhiyun 		u32 rsvd_3;
1382*4882a593Smuzhiyun 	};
1383*4882a593Smuzhiyun 	union {
1384*4882a593Smuzhiyun 		struct {
1385*4882a593Smuzhiyun 			u32 write_mask;
1386*4882a593Smuzhiyun 		};
1387*4882a593Smuzhiyun 		u32 rsvd_4;
1388*4882a593Smuzhiyun 	};
1389*4882a593Smuzhiyun 	union {
1390*4882a593Smuzhiyun 		struct {
1391*4882a593Smuzhiyun 			u32 read_mask;
1392*4882a593Smuzhiyun 		};
1393*4882a593Smuzhiyun 		u32 rsvd_5;
1394*4882a593Smuzhiyun 	};
1395*4882a593Smuzhiyun 	u32 read_addr;
1396*4882a593Smuzhiyun 	u32 read_data_size;
1397*4882a593Smuzhiyun };
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun /* Read CRB and Control Entry Header */
1401*4882a593Smuzhiyun struct netxen_minidump_entry_crb {
1402*4882a593Smuzhiyun 	struct netxen_common_entry_hdr h;
1403*4882a593Smuzhiyun 	u32 addr;
1404*4882a593Smuzhiyun 	union {
1405*4882a593Smuzhiyun 		struct {
1406*4882a593Smuzhiyun 			u8 addr_stride;
1407*4882a593Smuzhiyun 			u8 state_index_a;
1408*4882a593Smuzhiyun 			u16 poll_timeout;
1409*4882a593Smuzhiyun 			};
1410*4882a593Smuzhiyun 		u32 addr_cntrl;
1411*4882a593Smuzhiyun 	};
1412*4882a593Smuzhiyun 	u32 data_size;
1413*4882a593Smuzhiyun 	u32 op_count;
1414*4882a593Smuzhiyun 	union {
1415*4882a593Smuzhiyun 		struct {
1416*4882a593Smuzhiyun 			u8 opcode;
1417*4882a593Smuzhiyun 			u8 state_index_v;
1418*4882a593Smuzhiyun 			u8 shl;
1419*4882a593Smuzhiyun 			u8 shr;
1420*4882a593Smuzhiyun 			};
1421*4882a593Smuzhiyun 		u32 control_value;
1422*4882a593Smuzhiyun 	};
1423*4882a593Smuzhiyun 	u32 value_1;
1424*4882a593Smuzhiyun 	u32 value_2;
1425*4882a593Smuzhiyun 	u32 value_3;
1426*4882a593Smuzhiyun };
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun /* Read Memory and MN Header */
1429*4882a593Smuzhiyun struct netxen_minidump_entry_rdmem {
1430*4882a593Smuzhiyun 	struct netxen_common_entry_hdr h;
1431*4882a593Smuzhiyun 	union {
1432*4882a593Smuzhiyun 		struct {
1433*4882a593Smuzhiyun 			u32 select_addr_reg;
1434*4882a593Smuzhiyun 		};
1435*4882a593Smuzhiyun 		u32 rsvd_0;
1436*4882a593Smuzhiyun 	};
1437*4882a593Smuzhiyun 	union {
1438*4882a593Smuzhiyun 		struct {
1439*4882a593Smuzhiyun 			u8 addr_stride;
1440*4882a593Smuzhiyun 			u8 addr_cnt;
1441*4882a593Smuzhiyun 			u16 data_size;
1442*4882a593Smuzhiyun 		};
1443*4882a593Smuzhiyun 		u32 rsvd_1;
1444*4882a593Smuzhiyun 	};
1445*4882a593Smuzhiyun 	union {
1446*4882a593Smuzhiyun 		struct {
1447*4882a593Smuzhiyun 			u32 op_count;
1448*4882a593Smuzhiyun 		};
1449*4882a593Smuzhiyun 		u32 rsvd_2;
1450*4882a593Smuzhiyun 	};
1451*4882a593Smuzhiyun 	union {
1452*4882a593Smuzhiyun 		struct {
1453*4882a593Smuzhiyun 			u32 read_addr_reg;
1454*4882a593Smuzhiyun 		};
1455*4882a593Smuzhiyun 		u32 rsvd_3;
1456*4882a593Smuzhiyun 	};
1457*4882a593Smuzhiyun 	union {
1458*4882a593Smuzhiyun 		struct {
1459*4882a593Smuzhiyun 			u32 cntrl_addr_reg;
1460*4882a593Smuzhiyun 		};
1461*4882a593Smuzhiyun 		u32 rsvd_4;
1462*4882a593Smuzhiyun 	};
1463*4882a593Smuzhiyun 	union {
1464*4882a593Smuzhiyun 		struct {
1465*4882a593Smuzhiyun 			u8 wr_byte0;
1466*4882a593Smuzhiyun 			u8 wr_byte1;
1467*4882a593Smuzhiyun 			u8 poll_mask;
1468*4882a593Smuzhiyun 			u8 poll_cnt;
1469*4882a593Smuzhiyun 		};
1470*4882a593Smuzhiyun 		u32 rsvd_5;
1471*4882a593Smuzhiyun 	};
1472*4882a593Smuzhiyun 	u32 read_addr;
1473*4882a593Smuzhiyun 	u32 read_data_size;
1474*4882a593Smuzhiyun };
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun /* Read Cache L1 and L2 Header */
1477*4882a593Smuzhiyun struct netxen_minidump_entry_cache {
1478*4882a593Smuzhiyun 	struct netxen_common_entry_hdr h;
1479*4882a593Smuzhiyun 	u32 tag_reg_addr;
1480*4882a593Smuzhiyun 	union {
1481*4882a593Smuzhiyun 		struct {
1482*4882a593Smuzhiyun 			u16 tag_value_stride;
1483*4882a593Smuzhiyun 			u16 init_tag_value;
1484*4882a593Smuzhiyun 		};
1485*4882a593Smuzhiyun 		u32 select_addr_cntrl;
1486*4882a593Smuzhiyun 	};
1487*4882a593Smuzhiyun 	u32 data_size;
1488*4882a593Smuzhiyun 	u32 op_count;
1489*4882a593Smuzhiyun 	u32 control_addr;
1490*4882a593Smuzhiyun 	union {
1491*4882a593Smuzhiyun 		struct {
1492*4882a593Smuzhiyun 			u16 write_value;
1493*4882a593Smuzhiyun 			u8 poll_mask;
1494*4882a593Smuzhiyun 			u8 poll_wait;
1495*4882a593Smuzhiyun 		};
1496*4882a593Smuzhiyun 		u32 control_value;
1497*4882a593Smuzhiyun 	};
1498*4882a593Smuzhiyun 	u32 read_addr;
1499*4882a593Smuzhiyun 	union {
1500*4882a593Smuzhiyun 		struct {
1501*4882a593Smuzhiyun 			u8 read_addr_stride;
1502*4882a593Smuzhiyun 			u8 read_addr_cnt;
1503*4882a593Smuzhiyun 			u16 rsvd_1;
1504*4882a593Smuzhiyun 		};
1505*4882a593Smuzhiyun 		u32 read_addr_cntrl;
1506*4882a593Smuzhiyun 	};
1507*4882a593Smuzhiyun };
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun /* Read OCM Header */
1510*4882a593Smuzhiyun struct netxen_minidump_entry_rdocm {
1511*4882a593Smuzhiyun 	struct netxen_common_entry_hdr h;
1512*4882a593Smuzhiyun 	u32 rsvd_0;
1513*4882a593Smuzhiyun 	union {
1514*4882a593Smuzhiyun 		struct {
1515*4882a593Smuzhiyun 			u32 rsvd_1;
1516*4882a593Smuzhiyun 		};
1517*4882a593Smuzhiyun 		u32 select_addr_cntrl;
1518*4882a593Smuzhiyun 	};
1519*4882a593Smuzhiyun 	u32 data_size;
1520*4882a593Smuzhiyun 	u32 op_count;
1521*4882a593Smuzhiyun 	u32 rsvd_2;
1522*4882a593Smuzhiyun 	u32 rsvd_3;
1523*4882a593Smuzhiyun 	u32 read_addr;
1524*4882a593Smuzhiyun 	union {
1525*4882a593Smuzhiyun 		struct {
1526*4882a593Smuzhiyun 			u32 read_addr_stride;
1527*4882a593Smuzhiyun 		};
1528*4882a593Smuzhiyun 		u32 read_addr_cntrl;
1529*4882a593Smuzhiyun 	};
1530*4882a593Smuzhiyun };
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun /* Read MUX Header */
1533*4882a593Smuzhiyun struct netxen_minidump_entry_mux {
1534*4882a593Smuzhiyun 	struct netxen_common_entry_hdr h;
1535*4882a593Smuzhiyun 	u32 select_addr;
1536*4882a593Smuzhiyun 	union {
1537*4882a593Smuzhiyun 		struct {
1538*4882a593Smuzhiyun 			u32 rsvd_0;
1539*4882a593Smuzhiyun 		};
1540*4882a593Smuzhiyun 		u32 select_addr_cntrl;
1541*4882a593Smuzhiyun 	};
1542*4882a593Smuzhiyun 	u32 data_size;
1543*4882a593Smuzhiyun 	u32 op_count;
1544*4882a593Smuzhiyun 	u32 select_value;
1545*4882a593Smuzhiyun 	u32 select_value_stride;
1546*4882a593Smuzhiyun 	u32 read_addr;
1547*4882a593Smuzhiyun 	u32 rsvd_1;
1548*4882a593Smuzhiyun };
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun /* Read Queue Header */
1551*4882a593Smuzhiyun struct netxen_minidump_entry_queue {
1552*4882a593Smuzhiyun 	struct netxen_common_entry_hdr h;
1553*4882a593Smuzhiyun 	u32 select_addr;
1554*4882a593Smuzhiyun 	union {
1555*4882a593Smuzhiyun 		struct {
1556*4882a593Smuzhiyun 			u16 queue_id_stride;
1557*4882a593Smuzhiyun 			u16 rsvd_0;
1558*4882a593Smuzhiyun 		};
1559*4882a593Smuzhiyun 		u32 select_addr_cntrl;
1560*4882a593Smuzhiyun 	};
1561*4882a593Smuzhiyun 	u32 data_size;
1562*4882a593Smuzhiyun 	u32 op_count;
1563*4882a593Smuzhiyun 	u32 rsvd_1;
1564*4882a593Smuzhiyun 	u32 rsvd_2;
1565*4882a593Smuzhiyun 	u32 read_addr;
1566*4882a593Smuzhiyun 	union {
1567*4882a593Smuzhiyun 		struct {
1568*4882a593Smuzhiyun 			u8 read_addr_stride;
1569*4882a593Smuzhiyun 			u8 read_addr_cnt;
1570*4882a593Smuzhiyun 			u16 rsvd_3;
1571*4882a593Smuzhiyun 		};
1572*4882a593Smuzhiyun 		u32 read_addr_cntrl;
1573*4882a593Smuzhiyun 	};
1574*4882a593Smuzhiyun };
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun struct netxen_dummy_dma {
1577*4882a593Smuzhiyun 	void *addr;
1578*4882a593Smuzhiyun 	dma_addr_t phys_addr;
1579*4882a593Smuzhiyun };
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun struct netxen_adapter {
1582*4882a593Smuzhiyun 	struct netxen_hardware_context ahw;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	struct net_device *netdev;
1585*4882a593Smuzhiyun 	struct pci_dev *pdev;
1586*4882a593Smuzhiyun 	struct list_head mac_list;
1587*4882a593Smuzhiyun 	struct list_head ip_list;
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	spinlock_t tx_clean_lock;
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	u16 num_txd;
1592*4882a593Smuzhiyun 	u16 num_rxd;
1593*4882a593Smuzhiyun 	u16 num_jumbo_rxd;
1594*4882a593Smuzhiyun 	u16 num_lro_rxd;
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	u8 max_rds_rings;
1597*4882a593Smuzhiyun 	u8 max_sds_rings;
1598*4882a593Smuzhiyun 	u8 driver_mismatch;
1599*4882a593Smuzhiyun 	u8 msix_supported;
1600*4882a593Smuzhiyun 	u8 __pad;
1601*4882a593Smuzhiyun 	u8 pci_using_dac;
1602*4882a593Smuzhiyun 	u8 portnum;
1603*4882a593Smuzhiyun 	u8 physical_port;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	u8 mc_enabled;
1606*4882a593Smuzhiyun 	u8 max_mc_count;
1607*4882a593Smuzhiyun 	u8 rss_supported;
1608*4882a593Smuzhiyun 	u8 link_changed;
1609*4882a593Smuzhiyun 	u8 fw_wait_cnt;
1610*4882a593Smuzhiyun 	u8 fw_fail_cnt;
1611*4882a593Smuzhiyun 	u8 tx_timeo_cnt;
1612*4882a593Smuzhiyun 	u8 need_fw_reset;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	u8 has_link_events;
1615*4882a593Smuzhiyun 	u8 fw_type;
1616*4882a593Smuzhiyun 	u16 tx_context_id;
1617*4882a593Smuzhiyun 	u16 mtu;
1618*4882a593Smuzhiyun 	u16 is_up;
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	u16 link_speed;
1621*4882a593Smuzhiyun 	u16 link_duplex;
1622*4882a593Smuzhiyun 	u16 link_autoneg;
1623*4882a593Smuzhiyun 	u16 module_type;
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	u32 capabilities;
1626*4882a593Smuzhiyun 	u32 flags;
1627*4882a593Smuzhiyun 	u32 irq;
1628*4882a593Smuzhiyun 	u32 temp;
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	u32 int_vec_bit;
1631*4882a593Smuzhiyun 	u32 heartbit;
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	struct netxen_adapter_stats stats;
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	struct netxen_recv_context recv_ctx;
1638*4882a593Smuzhiyun 	struct nx_host_tx_ring *tx_ring;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	int (*macaddr_set) (struct netxen_adapter *, u8 *);
1641*4882a593Smuzhiyun 	int (*set_mtu) (struct netxen_adapter *, int);
1642*4882a593Smuzhiyun 	int (*set_promisc) (struct netxen_adapter *, u32);
1643*4882a593Smuzhiyun 	void (*set_multi) (struct net_device *);
1644*4882a593Smuzhiyun 	int (*phy_read) (struct netxen_adapter *, u32 reg, u32 *);
1645*4882a593Smuzhiyun 	int (*phy_write) (struct netxen_adapter *, u32 reg, u32 val);
1646*4882a593Smuzhiyun 	int (*init_port) (struct netxen_adapter *, int);
1647*4882a593Smuzhiyun 	int (*stop_port) (struct netxen_adapter *);
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	u32 (*crb_read)(struct netxen_adapter *, ulong);
1650*4882a593Smuzhiyun 	int (*crb_write)(struct netxen_adapter *, ulong, u32);
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	int (*pci_mem_read)(struct netxen_adapter *, u64, u64 *);
1653*4882a593Smuzhiyun 	int (*pci_mem_write)(struct netxen_adapter *, u64, u64);
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	int (*pci_set_window)(struct netxen_adapter *, u64, u32 *);
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	u32 (*io_read)(struct netxen_adapter *, void __iomem *);
1658*4882a593Smuzhiyun 	void (*io_write)(struct netxen_adapter *, void __iomem *, u32);
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	void __iomem	*tgt_mask_reg;
1661*4882a593Smuzhiyun 	void __iomem	*pci_int_reg;
1662*4882a593Smuzhiyun 	void __iomem	*tgt_status_reg;
1663*4882a593Smuzhiyun 	void __iomem	*crb_int_state_reg;
1664*4882a593Smuzhiyun 	void __iomem	*isr_int_vec;
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	struct netxen_dummy_dma dummy_dma;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	struct delayed_work fw_work;
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	struct work_struct  tx_timeout_task;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	nx_nic_intr_coalesce_t coal;
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	unsigned long state;
1677*4882a593Smuzhiyun 	__le32 file_prd_off;	/*File fw product offset*/
1678*4882a593Smuzhiyun 	u32 fw_version;
1679*4882a593Smuzhiyun 	const struct firmware *fw;
1680*4882a593Smuzhiyun 	struct netxen_minidump mdump;   /* mdump ptr */
1681*4882a593Smuzhiyun 	int fw_mdump_rdy;	/* for mdump ready */
1682*4882a593Smuzhiyun };
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun int nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val);
1685*4882a593Smuzhiyun int nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val);
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun #define NXRD32(adapter, off) \
1688*4882a593Smuzhiyun 	(adapter->crb_read(adapter, off))
1689*4882a593Smuzhiyun #define NXWR32(adapter, off, val) \
1690*4882a593Smuzhiyun 	(adapter->crb_write(adapter, off, val))
1691*4882a593Smuzhiyun #define NXRDIO(adapter, addr) \
1692*4882a593Smuzhiyun 	(adapter->io_read(adapter, addr))
1693*4882a593Smuzhiyun #define NXWRIO(adapter, addr, val) \
1694*4882a593Smuzhiyun 	(adapter->io_write(adapter, addr, val))
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun int netxen_pcie_sem_lock(struct netxen_adapter *, int, u32);
1697*4882a593Smuzhiyun void netxen_pcie_sem_unlock(struct netxen_adapter *, int);
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun #define netxen_rom_lock(a)	\
1700*4882a593Smuzhiyun 	netxen_pcie_sem_lock((a), 2, NETXEN_ROM_LOCK_ID)
1701*4882a593Smuzhiyun #define netxen_rom_unlock(a)	\
1702*4882a593Smuzhiyun 	netxen_pcie_sem_unlock((a), 2)
1703*4882a593Smuzhiyun #define netxen_phy_lock(a)	\
1704*4882a593Smuzhiyun 	netxen_pcie_sem_lock((a), 3, NETXEN_PHY_LOCK_ID)
1705*4882a593Smuzhiyun #define netxen_phy_unlock(a)	\
1706*4882a593Smuzhiyun 	netxen_pcie_sem_unlock((a), 3)
1707*4882a593Smuzhiyun #define netxen_api_lock(a)	\
1708*4882a593Smuzhiyun 	netxen_pcie_sem_lock((a), 5, 0)
1709*4882a593Smuzhiyun #define netxen_api_unlock(a)	\
1710*4882a593Smuzhiyun 	netxen_pcie_sem_unlock((a), 5)
1711*4882a593Smuzhiyun #define netxen_sw_lock(a)	\
1712*4882a593Smuzhiyun 	netxen_pcie_sem_lock((a), 6, 0)
1713*4882a593Smuzhiyun #define netxen_sw_unlock(a)	\
1714*4882a593Smuzhiyun 	netxen_pcie_sem_unlock((a), 6)
1715*4882a593Smuzhiyun #define crb_win_lock(a)	\
1716*4882a593Smuzhiyun 	netxen_pcie_sem_lock((a), 7, NETXEN_CRB_WIN_LOCK_ID)
1717*4882a593Smuzhiyun #define crb_win_unlock(a)	\
1718*4882a593Smuzhiyun 	netxen_pcie_sem_unlock((a), 7)
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun int netxen_nic_get_board_info(struct netxen_adapter *adapter);
1721*4882a593Smuzhiyun int netxen_nic_wol_supported(struct netxen_adapter *adapter);
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun /* Functions from netxen_nic_init.c */
1724*4882a593Smuzhiyun int netxen_init_dummy_dma(struct netxen_adapter *adapter);
1725*4882a593Smuzhiyun void netxen_free_dummy_dma(struct netxen_adapter *adapter);
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun int netxen_check_flash_fw_compatibility(struct netxen_adapter *adapter);
1728*4882a593Smuzhiyun int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
1729*4882a593Smuzhiyun int netxen_load_firmware(struct netxen_adapter *adapter);
1730*4882a593Smuzhiyun int netxen_need_fw_reset(struct netxen_adapter *adapter);
1731*4882a593Smuzhiyun void netxen_request_firmware(struct netxen_adapter *adapter);
1732*4882a593Smuzhiyun void netxen_release_firmware(struct netxen_adapter *adapter);
1733*4882a593Smuzhiyun int netxen_pinit_from_rom(struct netxen_adapter *adapter);
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
1736*4882a593Smuzhiyun int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
1737*4882a593Smuzhiyun 				u8 *bytes, size_t size);
1738*4882a593Smuzhiyun int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
1739*4882a593Smuzhiyun 				u8 *bytes, size_t size);
1740*4882a593Smuzhiyun int netxen_flash_unlock(struct netxen_adapter *adapter);
1741*4882a593Smuzhiyun int netxen_backup_crbinit(struct netxen_adapter *adapter);
1742*4882a593Smuzhiyun int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1743*4882a593Smuzhiyun int netxen_flash_erase_primary(struct netxen_adapter *adapter);
1744*4882a593Smuzhiyun void netxen_halt_pegs(struct netxen_adapter *adapter);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun int netxen_rom_se(struct netxen_adapter *adapter, int addr);
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1749*4882a593Smuzhiyun void netxen_free_sw_resources(struct netxen_adapter *adapter);
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun void netxen_setup_hwops(struct netxen_adapter *adapter);
1752*4882a593Smuzhiyun void __iomem *netxen_get_ioaddr(struct netxen_adapter *, u32);
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1755*4882a593Smuzhiyun void netxen_free_hw_resources(struct netxen_adapter *adapter);
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1758*4882a593Smuzhiyun void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun int netxen_init_firmware(struct netxen_adapter *adapter);
1761*4882a593Smuzhiyun void netxen_nic_clear_stats(struct netxen_adapter *adapter);
1762*4882a593Smuzhiyun void netxen_watchdog_task(struct work_struct *work);
1763*4882a593Smuzhiyun void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
1764*4882a593Smuzhiyun 		struct nx_host_rds_ring *rds_ring);
1765*4882a593Smuzhiyun int netxen_process_cmd_ring(struct netxen_adapter *adapter);
1766*4882a593Smuzhiyun int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
1769*4882a593Smuzhiyun int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
1770*4882a593Smuzhiyun int netxen_config_rss(struct netxen_adapter *adapter, int enable);
1771*4882a593Smuzhiyun int netxen_config_ipaddr(struct netxen_adapter *adapter, __be32 ip, int cmd);
1772*4882a593Smuzhiyun int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
1773*4882a593Smuzhiyun void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
1774*4882a593Smuzhiyun void netxen_pci_camqm_read_2M(struct netxen_adapter *, u64, u64 *);
1775*4882a593Smuzhiyun void netxen_pci_camqm_write_2M(struct netxen_adapter *, u64, u64);
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun int nx_fw_cmd_set_gbe_port(struct netxen_adapter *adapter,
1778*4882a593Smuzhiyun 				u32 speed, u32 duplex, u32 autoneg);
1779*4882a593Smuzhiyun int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
1780*4882a593Smuzhiyun int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
1781*4882a593Smuzhiyun int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable);
1782*4882a593Smuzhiyun int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable);
1783*4882a593Smuzhiyun int netxen_send_lro_cleanup(struct netxen_adapter *adapter);
1784*4882a593Smuzhiyun int netxen_setup_minidump(struct netxen_adapter *adapter);
1785*4882a593Smuzhiyun void netxen_dump_fw(struct netxen_adapter *adapter);
1786*4882a593Smuzhiyun void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
1787*4882a593Smuzhiyun 		struct nx_host_tx_ring *tx_ring);
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun /* Functions from netxen_nic_main.c */
1790*4882a593Smuzhiyun int netxen_nic_reset_context(struct netxen_adapter *);
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun int nx_dev_request_reset(struct netxen_adapter *adapter);
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun /*
1795*4882a593Smuzhiyun  * NetXen Board information
1796*4882a593Smuzhiyun  */
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun #define NETXEN_MAX_SHORT_NAME 32
1799*4882a593Smuzhiyun struct netxen_brdinfo {
1800*4882a593Smuzhiyun 	int brdtype;	/* type of board */
1801*4882a593Smuzhiyun 	long ports;		/* max no of physical ports */
1802*4882a593Smuzhiyun 	char short_name[NETXEN_MAX_SHORT_NAME];
1803*4882a593Smuzhiyun };
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun struct netxen_dimm_cfg {
1806*4882a593Smuzhiyun 	u8 presence;
1807*4882a593Smuzhiyun 	u8 mem_type;
1808*4882a593Smuzhiyun 	u8 dimm_type;
1809*4882a593Smuzhiyun 	u32 size;
1810*4882a593Smuzhiyun };
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun static const struct netxen_brdinfo netxen_boards[] = {
1813*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1814*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1815*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1816*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1817*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1818*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
1819*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_REF_QG,  4, "Reference Quad Gig "},
1820*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_HMEZ,    2, "Dual XGb HMEZ"},
1821*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_10G_CX4_LP,   2, "Dual XGb CX4 LP"},
1822*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_4_GB,    4, "Quad Gig LP"},
1823*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_IMEZ,    2, "Dual XGb IMEZ"},
1824*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1825*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1826*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_XG_LOM,  2, "Dual XGb LOM"},
1827*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1828*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1829*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
1830*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1831*4882a593Smuzhiyun 	{NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
1832*4882a593Smuzhiyun };
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
1835*4882a593Smuzhiyun 
netxen_nic_get_brd_name_by_type(u32 type,char * name)1836*4882a593Smuzhiyun static inline int netxen_nic_get_brd_name_by_type(u32 type, char *name)
1837*4882a593Smuzhiyun {
1838*4882a593Smuzhiyun 	int i, found = 0;
1839*4882a593Smuzhiyun 	for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1840*4882a593Smuzhiyun 		if (netxen_boards[i].brdtype == type) {
1841*4882a593Smuzhiyun 			strcpy(name, netxen_boards[i].short_name);
1842*4882a593Smuzhiyun 			found = 1;
1843*4882a593Smuzhiyun 			break;
1844*4882a593Smuzhiyun 		}
1845*4882a593Smuzhiyun 	}
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	if (!found) {
1848*4882a593Smuzhiyun 		strcpy(name, "Unknown");
1849*4882a593Smuzhiyun 		return -EINVAL;
1850*4882a593Smuzhiyun 	}
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	return 0;
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun 
netxen_tx_avail(struct nx_host_tx_ring * tx_ring)1855*4882a593Smuzhiyun static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
1856*4882a593Smuzhiyun {
1857*4882a593Smuzhiyun 	smp_mb();
1858*4882a593Smuzhiyun 	return find_diff_among(tx_ring->producer,
1859*4882a593Smuzhiyun 			tx_ring->sw_consumer, tx_ring->num_desc);
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac);
1864*4882a593Smuzhiyun int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac);
1865*4882a593Smuzhiyun void netxen_change_ringparam(struct netxen_adapter *adapter);
1866*4882a593Smuzhiyun int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun extern const struct ethtool_ops netxen_nic_ethtool_ops;
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun #endif				/* __NETXEN_NIC_H_ */
1871