1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 2017 - 2019 Pensando Systems, Inc */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef _IONIC_LIF_H_
5*4882a593Smuzhiyun #define _IONIC_LIF_H_
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/dim.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include "ionic_rx_filter.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define IONIC_ADMINQ_LENGTH 16 /* must be a power of two */
12*4882a593Smuzhiyun #define IONIC_NOTIFYQ_LENGTH 64 /* must be a power of two */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define IONIC_MAX_NUM_NAPI_CNTR (NAPI_POLL_WEIGHT + 1)
15*4882a593Smuzhiyun #define IONIC_MAX_NUM_SG_CNTR (IONIC_TX_MAX_SG_ELEMS + 1)
16*4882a593Smuzhiyun #define IONIC_RX_COPYBREAK_DEFAULT 256
17*4882a593Smuzhiyun #define IONIC_TX_BUDGET_DEFAULT 256
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun struct ionic_tx_stats {
20*4882a593Smuzhiyun u64 pkts;
21*4882a593Smuzhiyun u64 bytes;
22*4882a593Smuzhiyun u64 csum_none;
23*4882a593Smuzhiyun u64 csum;
24*4882a593Smuzhiyun u64 tso;
25*4882a593Smuzhiyun u64 tso_bytes;
26*4882a593Smuzhiyun u64 frags;
27*4882a593Smuzhiyun u64 vlan_inserted;
28*4882a593Smuzhiyun u64 clean;
29*4882a593Smuzhiyun u64 linearize;
30*4882a593Smuzhiyun u64 crc32_csum;
31*4882a593Smuzhiyun u64 sg_cntr[IONIC_MAX_NUM_SG_CNTR];
32*4882a593Smuzhiyun u64 dma_map_err;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun struct ionic_rx_stats {
36*4882a593Smuzhiyun u64 pkts;
37*4882a593Smuzhiyun u64 bytes;
38*4882a593Smuzhiyun u64 csum_none;
39*4882a593Smuzhiyun u64 csum_complete;
40*4882a593Smuzhiyun u64 buffers_posted;
41*4882a593Smuzhiyun u64 dropped;
42*4882a593Smuzhiyun u64 vlan_stripped;
43*4882a593Smuzhiyun u64 csum_error;
44*4882a593Smuzhiyun u64 dma_map_err;
45*4882a593Smuzhiyun u64 alloc_err;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define IONIC_QCQ_F_INITED BIT(0)
49*4882a593Smuzhiyun #define IONIC_QCQ_F_SG BIT(1)
50*4882a593Smuzhiyun #define IONIC_QCQ_F_INTR BIT(2)
51*4882a593Smuzhiyun #define IONIC_QCQ_F_TX_STATS BIT(3)
52*4882a593Smuzhiyun #define IONIC_QCQ_F_RX_STATS BIT(4)
53*4882a593Smuzhiyun #define IONIC_QCQ_F_NOTIFYQ BIT(5)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct ionic_napi_stats {
56*4882a593Smuzhiyun u64 poll_count;
57*4882a593Smuzhiyun u64 work_done_cntr[IONIC_MAX_NUM_NAPI_CNTR];
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct ionic_qcq {
61*4882a593Smuzhiyun void *q_base;
62*4882a593Smuzhiyun dma_addr_t q_base_pa;
63*4882a593Smuzhiyun u32 q_size;
64*4882a593Smuzhiyun void *cq_base;
65*4882a593Smuzhiyun dma_addr_t cq_base_pa;
66*4882a593Smuzhiyun u32 cq_size;
67*4882a593Smuzhiyun void *sg_base;
68*4882a593Smuzhiyun dma_addr_t sg_base_pa;
69*4882a593Smuzhiyun u32 sg_size;
70*4882a593Smuzhiyun struct dim dim;
71*4882a593Smuzhiyun struct ionic_queue q;
72*4882a593Smuzhiyun struct ionic_cq cq;
73*4882a593Smuzhiyun struct ionic_intr_info intr;
74*4882a593Smuzhiyun struct napi_struct napi;
75*4882a593Smuzhiyun struct ionic_napi_stats napi_stats;
76*4882a593Smuzhiyun unsigned int flags;
77*4882a593Smuzhiyun struct dentry *dentry;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define q_to_qcq(q) container_of(q, struct ionic_qcq, q)
81*4882a593Smuzhiyun #define q_to_tx_stats(q) (&(q)->lif->txqstats[(q)->index])
82*4882a593Smuzhiyun #define q_to_rx_stats(q) (&(q)->lif->rxqstats[(q)->index])
83*4882a593Smuzhiyun #define napi_to_qcq(napi) container_of(napi, struct ionic_qcq, napi)
84*4882a593Smuzhiyun #define napi_to_cq(napi) (&napi_to_qcq(napi)->cq)
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun enum ionic_deferred_work_type {
87*4882a593Smuzhiyun IONIC_DW_TYPE_RX_MODE,
88*4882a593Smuzhiyun IONIC_DW_TYPE_RX_ADDR_ADD,
89*4882a593Smuzhiyun IONIC_DW_TYPE_RX_ADDR_DEL,
90*4882a593Smuzhiyun IONIC_DW_TYPE_LINK_STATUS,
91*4882a593Smuzhiyun IONIC_DW_TYPE_LIF_RESET,
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct ionic_deferred_work {
95*4882a593Smuzhiyun struct list_head list;
96*4882a593Smuzhiyun enum ionic_deferred_work_type type;
97*4882a593Smuzhiyun union {
98*4882a593Smuzhiyun unsigned int rx_mode;
99*4882a593Smuzhiyun u8 addr[ETH_ALEN];
100*4882a593Smuzhiyun u8 fw_status;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun struct ionic_deferred {
105*4882a593Smuzhiyun spinlock_t lock; /* lock for deferred work list */
106*4882a593Smuzhiyun struct list_head list;
107*4882a593Smuzhiyun struct work_struct work;
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun struct ionic_lif_sw_stats {
111*4882a593Smuzhiyun u64 tx_packets;
112*4882a593Smuzhiyun u64 tx_bytes;
113*4882a593Smuzhiyun u64 rx_packets;
114*4882a593Smuzhiyun u64 rx_bytes;
115*4882a593Smuzhiyun u64 tx_tso;
116*4882a593Smuzhiyun u64 tx_tso_bytes;
117*4882a593Smuzhiyun u64 tx_csum_none;
118*4882a593Smuzhiyun u64 tx_csum;
119*4882a593Smuzhiyun u64 rx_csum_none;
120*4882a593Smuzhiyun u64 rx_csum_complete;
121*4882a593Smuzhiyun u64 rx_csum_error;
122*4882a593Smuzhiyun u64 hw_tx_dropped;
123*4882a593Smuzhiyun u64 hw_rx_dropped;
124*4882a593Smuzhiyun u64 hw_rx_over_errors;
125*4882a593Smuzhiyun u64 hw_rx_missed_errors;
126*4882a593Smuzhiyun u64 hw_tx_aborted_errors;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun enum ionic_lif_state_flags {
130*4882a593Smuzhiyun IONIC_LIF_F_INITED,
131*4882a593Smuzhiyun IONIC_LIF_F_SW_DEBUG_STATS,
132*4882a593Smuzhiyun IONIC_LIF_F_UP,
133*4882a593Smuzhiyun IONIC_LIF_F_LINK_CHECK_REQUESTED,
134*4882a593Smuzhiyun IONIC_LIF_F_FW_RESET,
135*4882a593Smuzhiyun IONIC_LIF_F_SPLIT_INTR,
136*4882a593Smuzhiyun IONIC_LIF_F_TX_DIM_INTR,
137*4882a593Smuzhiyun IONIC_LIF_F_RX_DIM_INTR,
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* leave this as last */
140*4882a593Smuzhiyun IONIC_LIF_F_STATE_SIZE
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun struct ionic_qtype_info {
144*4882a593Smuzhiyun u8 version;
145*4882a593Smuzhiyun u8 supported;
146*4882a593Smuzhiyun u64 features;
147*4882a593Smuzhiyun u16 desc_sz;
148*4882a593Smuzhiyun u16 comp_sz;
149*4882a593Smuzhiyun u16 sg_desc_sz;
150*4882a593Smuzhiyun u16 max_sg_elems;
151*4882a593Smuzhiyun u16 sg_desc_stride;
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #define IONIC_LIF_NAME_MAX_SZ 32
155*4882a593Smuzhiyun struct ionic_lif {
156*4882a593Smuzhiyun char name[IONIC_LIF_NAME_MAX_SZ];
157*4882a593Smuzhiyun struct list_head list;
158*4882a593Smuzhiyun struct net_device *netdev;
159*4882a593Smuzhiyun DECLARE_BITMAP(state, IONIC_LIF_F_STATE_SIZE);
160*4882a593Smuzhiyun struct ionic *ionic;
161*4882a593Smuzhiyun bool registered;
162*4882a593Smuzhiyun unsigned int index;
163*4882a593Smuzhiyun unsigned int hw_index;
164*4882a593Smuzhiyun unsigned int kern_pid;
165*4882a593Smuzhiyun u64 __iomem *kern_dbpage;
166*4882a593Smuzhiyun struct mutex queue_lock; /* lock for queue structures */
167*4882a593Smuzhiyun spinlock_t adminq_lock; /* lock for AdminQ operations */
168*4882a593Smuzhiyun struct ionic_qcq *adminqcq;
169*4882a593Smuzhiyun struct ionic_qcq *notifyqcq;
170*4882a593Smuzhiyun struct ionic_qcq **txqcqs;
171*4882a593Smuzhiyun struct ionic_tx_stats *txqstats;
172*4882a593Smuzhiyun struct ionic_qcq **rxqcqs;
173*4882a593Smuzhiyun struct ionic_rx_stats *rxqstats;
174*4882a593Smuzhiyun u64 last_eid;
175*4882a593Smuzhiyun unsigned int neqs;
176*4882a593Smuzhiyun unsigned int nxqs;
177*4882a593Smuzhiyun unsigned int ntxq_descs;
178*4882a593Smuzhiyun unsigned int nrxq_descs;
179*4882a593Smuzhiyun u32 rx_copybreak;
180*4882a593Smuzhiyun u32 tx_budget;
181*4882a593Smuzhiyun unsigned int rx_mode;
182*4882a593Smuzhiyun u64 hw_features;
183*4882a593Smuzhiyun bool mc_overflow;
184*4882a593Smuzhiyun unsigned int nmcast;
185*4882a593Smuzhiyun bool uc_overflow;
186*4882a593Smuzhiyun u16 lif_type;
187*4882a593Smuzhiyun unsigned int nucast;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun union ionic_lif_identity *identity;
190*4882a593Smuzhiyun struct ionic_lif_info *info;
191*4882a593Smuzhiyun dma_addr_t info_pa;
192*4882a593Smuzhiyun u32 info_sz;
193*4882a593Smuzhiyun struct ionic_qtype_info qtype_info[IONIC_QTYPE_MAX];
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun u16 rss_types;
196*4882a593Smuzhiyun u8 rss_hash_key[IONIC_RSS_HASH_KEY_SIZE];
197*4882a593Smuzhiyun u8 *rss_ind_tbl;
198*4882a593Smuzhiyun dma_addr_t rss_ind_tbl_pa;
199*4882a593Smuzhiyun u32 rss_ind_tbl_sz;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun struct ionic_rx_filters rx_filters;
202*4882a593Smuzhiyun struct ionic_deferred deferred;
203*4882a593Smuzhiyun unsigned long *dbid_inuse;
204*4882a593Smuzhiyun unsigned int dbid_count;
205*4882a593Smuzhiyun struct dentry *dentry;
206*4882a593Smuzhiyun u32 rx_coalesce_usecs; /* what the user asked for */
207*4882a593Smuzhiyun u32 rx_coalesce_hw; /* what the hw is using */
208*4882a593Smuzhiyun u32 tx_coalesce_usecs; /* what the user asked for */
209*4882a593Smuzhiyun u32 tx_coalesce_hw; /* what the hw is using */
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun struct work_struct tx_timeout_work;
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun struct ionic_queue_params {
215*4882a593Smuzhiyun unsigned int nxqs;
216*4882a593Smuzhiyun unsigned int ntxq_descs;
217*4882a593Smuzhiyun unsigned int nrxq_descs;
218*4882a593Smuzhiyun unsigned int intr_split;
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun
ionic_init_queue_params(struct ionic_lif * lif,struct ionic_queue_params * qparam)221*4882a593Smuzhiyun static inline void ionic_init_queue_params(struct ionic_lif *lif,
222*4882a593Smuzhiyun struct ionic_queue_params *qparam)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun qparam->nxqs = lif->nxqs;
225*4882a593Smuzhiyun qparam->ntxq_descs = lif->ntxq_descs;
226*4882a593Smuzhiyun qparam->nrxq_descs = lif->nrxq_descs;
227*4882a593Smuzhiyun qparam->intr_split = test_bit(IONIC_LIF_F_SPLIT_INTR, lif->state);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
ionic_coal_usec_to_hw(struct ionic * ionic,u32 usecs)230*4882a593Smuzhiyun static inline u32 ionic_coal_usec_to_hw(struct ionic *ionic, u32 usecs)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun u32 mult = le32_to_cpu(ionic->ident.dev.intr_coal_mult);
233*4882a593Smuzhiyun u32 div = le32_to_cpu(ionic->ident.dev.intr_coal_div);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* Div-by-zero should never be an issue, but check anyway */
236*4882a593Smuzhiyun if (!div || !mult)
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Round up in case usecs is close to the next hw unit */
240*4882a593Smuzhiyun usecs += (div / mult) >> 1;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Convert from usecs to device units */
243*4882a593Smuzhiyun return (usecs * mult) / div;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun typedef void (*ionic_reset_cb)(struct ionic_lif *lif, void *arg);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun void ionic_link_status_check_request(struct ionic_lif *lif, bool can_sleep);
249*4882a593Smuzhiyun void ionic_get_stats64(struct net_device *netdev,
250*4882a593Smuzhiyun struct rtnl_link_stats64 *ns);
251*4882a593Smuzhiyun void ionic_lif_deferred_enqueue(struct ionic_deferred *def,
252*4882a593Smuzhiyun struct ionic_deferred_work *work);
253*4882a593Smuzhiyun int ionic_lif_alloc(struct ionic *ionic);
254*4882a593Smuzhiyun int ionic_lif_init(struct ionic_lif *lif);
255*4882a593Smuzhiyun void ionic_lif_free(struct ionic_lif *lif);
256*4882a593Smuzhiyun void ionic_lif_deinit(struct ionic_lif *lif);
257*4882a593Smuzhiyun int ionic_lif_register(struct ionic_lif *lif);
258*4882a593Smuzhiyun void ionic_lif_unregister(struct ionic_lif *lif);
259*4882a593Smuzhiyun int ionic_lif_identify(struct ionic *ionic, u8 lif_type,
260*4882a593Smuzhiyun union ionic_lif_identity *lif_ident);
261*4882a593Smuzhiyun int ionic_lif_size(struct ionic *ionic);
262*4882a593Smuzhiyun int ionic_lif_rss_config(struct ionic_lif *lif, u16 types,
263*4882a593Smuzhiyun const u8 *key, const u32 *indir);
264*4882a593Smuzhiyun int ionic_reconfigure_queues(struct ionic_lif *lif,
265*4882a593Smuzhiyun struct ionic_queue_params *qparam);
266*4882a593Smuzhiyun
debug_stats_txq_post(struct ionic_queue * q,bool dbell)267*4882a593Smuzhiyun static inline void debug_stats_txq_post(struct ionic_queue *q, bool dbell)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct ionic_txq_desc *desc = &q->txq[q->head_idx];
270*4882a593Smuzhiyun u8 num_sg_elems;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun q->dbell_count += dbell;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun num_sg_elems = ((le64_to_cpu(desc->cmd) >> IONIC_TXQ_DESC_NSGE_SHIFT)
275*4882a593Smuzhiyun & IONIC_TXQ_DESC_NSGE_MASK);
276*4882a593Smuzhiyun if (num_sg_elems > (IONIC_MAX_NUM_SG_CNTR - 1))
277*4882a593Smuzhiyun num_sg_elems = IONIC_MAX_NUM_SG_CNTR - 1;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun q->lif->txqstats[q->index].sg_cntr[num_sg_elems]++;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
debug_stats_napi_poll(struct ionic_qcq * qcq,unsigned int work_done)282*4882a593Smuzhiyun static inline void debug_stats_napi_poll(struct ionic_qcq *qcq,
283*4882a593Smuzhiyun unsigned int work_done)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun qcq->napi_stats.poll_count++;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (work_done > (IONIC_MAX_NUM_NAPI_CNTR - 1))
288*4882a593Smuzhiyun work_done = IONIC_MAX_NUM_NAPI_CNTR - 1;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun qcq->napi_stats.work_done_cntr[work_done]++;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #define DEBUG_STATS_CQE_CNT(cq) ((cq)->compl_count++)
294*4882a593Smuzhiyun #define DEBUG_STATS_RX_BUFF_CNT(q) ((q)->lif->rxqstats[q->index].buffers_posted++)
295*4882a593Smuzhiyun #define DEBUG_STATS_TXQ_POST(q, dbell) debug_stats_txq_post(q, dbell)
296*4882a593Smuzhiyun #define DEBUG_STATS_NAPI_POLL(qcq, work_done) \
297*4882a593Smuzhiyun debug_stats_napi_poll(qcq, work_done)
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun #endif /* _IONIC_LIF_H_ */
300