xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/pensando/ionic/ionic_lif.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2017 - 2019 Pensando Systems, Inc */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/printk.h>
5*4882a593Smuzhiyun #include <linux/dynamic_debug.h>
6*4882a593Smuzhiyun #include <linux/netdevice.h>
7*4882a593Smuzhiyun #include <linux/etherdevice.h>
8*4882a593Smuzhiyun #include <linux/if_vlan.h>
9*4882a593Smuzhiyun #include <linux/rtnetlink.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/cpumask.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "ionic.h"
15*4882a593Smuzhiyun #include "ionic_bus.h"
16*4882a593Smuzhiyun #include "ionic_lif.h"
17*4882a593Smuzhiyun #include "ionic_txrx.h"
18*4882a593Smuzhiyun #include "ionic_ethtool.h"
19*4882a593Smuzhiyun #include "ionic_debugfs.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* queuetype support level */
22*4882a593Smuzhiyun static const u8 ionic_qtype_versions[IONIC_QTYPE_MAX] = {
23*4882a593Smuzhiyun 	[IONIC_QTYPE_ADMINQ]  = 0,   /* 0 = Base version with CQ support */
24*4882a593Smuzhiyun 	[IONIC_QTYPE_NOTIFYQ] = 0,   /* 0 = Base version */
25*4882a593Smuzhiyun 	[IONIC_QTYPE_RXQ]     = 0,   /* 0 = Base version with CQ+SG support */
26*4882a593Smuzhiyun 	[IONIC_QTYPE_TXQ]     = 1,   /* 0 = Base version with CQ+SG support
27*4882a593Smuzhiyun 				      * 1 =   ... with Tx SG version 1
28*4882a593Smuzhiyun 				      */
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static void ionic_lif_rx_mode(struct ionic_lif *lif, unsigned int rx_mode);
32*4882a593Smuzhiyun static int ionic_lif_addr_add(struct ionic_lif *lif, const u8 *addr);
33*4882a593Smuzhiyun static int ionic_lif_addr_del(struct ionic_lif *lif, const u8 *addr);
34*4882a593Smuzhiyun static void ionic_link_status_check(struct ionic_lif *lif);
35*4882a593Smuzhiyun static void ionic_lif_handle_fw_down(struct ionic_lif *lif);
36*4882a593Smuzhiyun static void ionic_lif_handle_fw_up(struct ionic_lif *lif);
37*4882a593Smuzhiyun static void ionic_lif_set_netdev_info(struct ionic_lif *lif);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static void ionic_txrx_deinit(struct ionic_lif *lif);
40*4882a593Smuzhiyun static int ionic_txrx_init(struct ionic_lif *lif);
41*4882a593Smuzhiyun static int ionic_start_queues(struct ionic_lif *lif);
42*4882a593Smuzhiyun static void ionic_stop_queues(struct ionic_lif *lif);
43*4882a593Smuzhiyun static void ionic_lif_queue_identify(struct ionic_lif *lif);
44*4882a593Smuzhiyun 
ionic_dim_work(struct work_struct * work)45*4882a593Smuzhiyun static void ionic_dim_work(struct work_struct *work)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	struct dim *dim = container_of(work, struct dim, work);
48*4882a593Smuzhiyun 	struct dim_cq_moder cur_moder;
49*4882a593Smuzhiyun 	struct ionic_qcq *qcq;
50*4882a593Smuzhiyun 	u32 new_coal;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	cur_moder = net_dim_get_rx_moderation(dim->mode, dim->profile_ix);
53*4882a593Smuzhiyun 	qcq = container_of(dim, struct ionic_qcq, dim);
54*4882a593Smuzhiyun 	new_coal = ionic_coal_usec_to_hw(qcq->q.lif->ionic, cur_moder.usec);
55*4882a593Smuzhiyun 	new_coal = new_coal ? new_coal : 1;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	if (qcq->intr.dim_coal_hw != new_coal) {
58*4882a593Smuzhiyun 		unsigned int qi = qcq->cq.bound_q->index;
59*4882a593Smuzhiyun 		struct ionic_lif *lif = qcq->q.lif;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 		qcq->intr.dim_coal_hw = new_coal;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 		ionic_intr_coal_init(lif->ionic->idev.intr_ctrl,
64*4882a593Smuzhiyun 				     lif->rxqcqs[qi]->intr.index,
65*4882a593Smuzhiyun 				     qcq->intr.dim_coal_hw);
66*4882a593Smuzhiyun 	}
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	dim->state = DIM_START_MEASURE;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
ionic_lif_deferred_work(struct work_struct * work)71*4882a593Smuzhiyun static void ionic_lif_deferred_work(struct work_struct *work)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct ionic_lif *lif = container_of(work, struct ionic_lif, deferred.work);
74*4882a593Smuzhiyun 	struct ionic_deferred *def = &lif->deferred;
75*4882a593Smuzhiyun 	struct ionic_deferred_work *w = NULL;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	do {
78*4882a593Smuzhiyun 		spin_lock_bh(&def->lock);
79*4882a593Smuzhiyun 		if (!list_empty(&def->list)) {
80*4882a593Smuzhiyun 			w = list_first_entry(&def->list,
81*4882a593Smuzhiyun 					     struct ionic_deferred_work, list);
82*4882a593Smuzhiyun 			list_del(&w->list);
83*4882a593Smuzhiyun 		}
84*4882a593Smuzhiyun 		spin_unlock_bh(&def->lock);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 		if (!w)
87*4882a593Smuzhiyun 			break;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 		switch (w->type) {
90*4882a593Smuzhiyun 		case IONIC_DW_TYPE_RX_MODE:
91*4882a593Smuzhiyun 			ionic_lif_rx_mode(lif, w->rx_mode);
92*4882a593Smuzhiyun 			break;
93*4882a593Smuzhiyun 		case IONIC_DW_TYPE_RX_ADDR_ADD:
94*4882a593Smuzhiyun 			ionic_lif_addr_add(lif, w->addr);
95*4882a593Smuzhiyun 			break;
96*4882a593Smuzhiyun 		case IONIC_DW_TYPE_RX_ADDR_DEL:
97*4882a593Smuzhiyun 			ionic_lif_addr_del(lif, w->addr);
98*4882a593Smuzhiyun 			break;
99*4882a593Smuzhiyun 		case IONIC_DW_TYPE_LINK_STATUS:
100*4882a593Smuzhiyun 			ionic_link_status_check(lif);
101*4882a593Smuzhiyun 			break;
102*4882a593Smuzhiyun 		case IONIC_DW_TYPE_LIF_RESET:
103*4882a593Smuzhiyun 			if (w->fw_status)
104*4882a593Smuzhiyun 				ionic_lif_handle_fw_up(lif);
105*4882a593Smuzhiyun 			else
106*4882a593Smuzhiyun 				ionic_lif_handle_fw_down(lif);
107*4882a593Smuzhiyun 			break;
108*4882a593Smuzhiyun 		default:
109*4882a593Smuzhiyun 			break;
110*4882a593Smuzhiyun 		}
111*4882a593Smuzhiyun 		kfree(w);
112*4882a593Smuzhiyun 		w = NULL;
113*4882a593Smuzhiyun 	} while (true);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
ionic_lif_deferred_enqueue(struct ionic_deferred * def,struct ionic_deferred_work * work)116*4882a593Smuzhiyun void ionic_lif_deferred_enqueue(struct ionic_deferred *def,
117*4882a593Smuzhiyun 				struct ionic_deferred_work *work)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	spin_lock_bh(&def->lock);
120*4882a593Smuzhiyun 	list_add_tail(&work->list, &def->list);
121*4882a593Smuzhiyun 	spin_unlock_bh(&def->lock);
122*4882a593Smuzhiyun 	schedule_work(&def->work);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
ionic_link_status_check(struct ionic_lif * lif)125*4882a593Smuzhiyun static void ionic_link_status_check(struct ionic_lif *lif)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct net_device *netdev = lif->netdev;
128*4882a593Smuzhiyun 	u16 link_status;
129*4882a593Smuzhiyun 	bool link_up;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (!test_bit(IONIC_LIF_F_LINK_CHECK_REQUESTED, lif->state))
132*4882a593Smuzhiyun 		return;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	link_status = le16_to_cpu(lif->info->status.link_status);
135*4882a593Smuzhiyun 	link_up = link_status == IONIC_PORT_OPER_STATUS_UP;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	if (link_up) {
138*4882a593Smuzhiyun 		if (lif->netdev->flags & IFF_UP && netif_running(lif->netdev)) {
139*4882a593Smuzhiyun 			mutex_lock(&lif->queue_lock);
140*4882a593Smuzhiyun 			ionic_start_queues(lif);
141*4882a593Smuzhiyun 			mutex_unlock(&lif->queue_lock);
142*4882a593Smuzhiyun 		}
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 		if (!netif_carrier_ok(netdev)) {
145*4882a593Smuzhiyun 			u32 link_speed;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 			ionic_port_identify(lif->ionic);
148*4882a593Smuzhiyun 			link_speed = le32_to_cpu(lif->info->status.link_speed);
149*4882a593Smuzhiyun 			netdev_info(netdev, "Link up - %d Gbps\n",
150*4882a593Smuzhiyun 				    link_speed / 1000);
151*4882a593Smuzhiyun 			netif_carrier_on(netdev);
152*4882a593Smuzhiyun 		}
153*4882a593Smuzhiyun 	} else {
154*4882a593Smuzhiyun 		if (netif_carrier_ok(netdev)) {
155*4882a593Smuzhiyun 			netdev_info(netdev, "Link down\n");
156*4882a593Smuzhiyun 			netif_carrier_off(netdev);
157*4882a593Smuzhiyun 		}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		if (lif->netdev->flags & IFF_UP && netif_running(lif->netdev)) {
160*4882a593Smuzhiyun 			mutex_lock(&lif->queue_lock);
161*4882a593Smuzhiyun 			ionic_stop_queues(lif);
162*4882a593Smuzhiyun 			mutex_unlock(&lif->queue_lock);
163*4882a593Smuzhiyun 		}
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	clear_bit(IONIC_LIF_F_LINK_CHECK_REQUESTED, lif->state);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
ionic_link_status_check_request(struct ionic_lif * lif,bool can_sleep)169*4882a593Smuzhiyun void ionic_link_status_check_request(struct ionic_lif *lif, bool can_sleep)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct ionic_deferred_work *work;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* we only need one request outstanding at a time */
174*4882a593Smuzhiyun 	if (test_and_set_bit(IONIC_LIF_F_LINK_CHECK_REQUESTED, lif->state))
175*4882a593Smuzhiyun 		return;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (!can_sleep) {
178*4882a593Smuzhiyun 		work = kzalloc(sizeof(*work), GFP_ATOMIC);
179*4882a593Smuzhiyun 		if (!work) {
180*4882a593Smuzhiyun 			clear_bit(IONIC_LIF_F_LINK_CHECK_REQUESTED, lif->state);
181*4882a593Smuzhiyun 			return;
182*4882a593Smuzhiyun 		}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		work->type = IONIC_DW_TYPE_LINK_STATUS;
185*4882a593Smuzhiyun 		ionic_lif_deferred_enqueue(&lif->deferred, work);
186*4882a593Smuzhiyun 	} else {
187*4882a593Smuzhiyun 		ionic_link_status_check(lif);
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
ionic_isr(int irq,void * data)191*4882a593Smuzhiyun static irqreturn_t ionic_isr(int irq, void *data)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	struct napi_struct *napi = data;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	napi_schedule_irqoff(napi);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return IRQ_HANDLED;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
ionic_request_irq(struct ionic_lif * lif,struct ionic_qcq * qcq)200*4882a593Smuzhiyun static int ionic_request_irq(struct ionic_lif *lif, struct ionic_qcq *qcq)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	struct ionic_intr_info *intr = &qcq->intr;
203*4882a593Smuzhiyun 	struct device *dev = lif->ionic->dev;
204*4882a593Smuzhiyun 	struct ionic_queue *q = &qcq->q;
205*4882a593Smuzhiyun 	const char *name;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	if (lif->registered)
208*4882a593Smuzhiyun 		name = lif->netdev->name;
209*4882a593Smuzhiyun 	else
210*4882a593Smuzhiyun 		name = dev_name(dev);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	snprintf(intr->name, sizeof(intr->name),
213*4882a593Smuzhiyun 		 "%s-%s-%s", IONIC_DRV_NAME, name, q->name);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return devm_request_irq(dev, intr->vector, ionic_isr,
216*4882a593Smuzhiyun 				0, intr->name, &qcq->napi);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
ionic_intr_alloc(struct ionic_lif * lif,struct ionic_intr_info * intr)219*4882a593Smuzhiyun static int ionic_intr_alloc(struct ionic_lif *lif, struct ionic_intr_info *intr)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct ionic *ionic = lif->ionic;
222*4882a593Smuzhiyun 	int index;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	index = find_first_zero_bit(ionic->intrs, ionic->nintrs);
225*4882a593Smuzhiyun 	if (index == ionic->nintrs) {
226*4882a593Smuzhiyun 		netdev_warn(lif->netdev, "%s: no intr, index=%d nintrs=%d\n",
227*4882a593Smuzhiyun 			    __func__, index, ionic->nintrs);
228*4882a593Smuzhiyun 		return -ENOSPC;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	set_bit(index, ionic->intrs);
232*4882a593Smuzhiyun 	ionic_intr_init(&ionic->idev, intr, index);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
ionic_intr_free(struct ionic * ionic,int index)237*4882a593Smuzhiyun static void ionic_intr_free(struct ionic *ionic, int index)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	if (index != IONIC_INTR_INDEX_NOT_ASSIGNED && index < ionic->nintrs)
240*4882a593Smuzhiyun 		clear_bit(index, ionic->intrs);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
ionic_qcq_enable(struct ionic_qcq * qcq)243*4882a593Smuzhiyun static int ionic_qcq_enable(struct ionic_qcq *qcq)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct ionic_queue *q = &qcq->q;
246*4882a593Smuzhiyun 	struct ionic_lif *lif = q->lif;
247*4882a593Smuzhiyun 	struct ionic_dev *idev;
248*4882a593Smuzhiyun 	struct device *dev;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
251*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
252*4882a593Smuzhiyun 		.cmd.q_control = {
253*4882a593Smuzhiyun 			.opcode = IONIC_CMD_Q_CONTROL,
254*4882a593Smuzhiyun 			.lif_index = cpu_to_le16(lif->index),
255*4882a593Smuzhiyun 			.type = q->type,
256*4882a593Smuzhiyun 			.index = cpu_to_le32(q->index),
257*4882a593Smuzhiyun 			.oper = IONIC_Q_ENABLE,
258*4882a593Smuzhiyun 		},
259*4882a593Smuzhiyun 	};
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	idev = &lif->ionic->idev;
262*4882a593Smuzhiyun 	dev = lif->ionic->dev;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	dev_dbg(dev, "q_enable.index %d q_enable.qtype %d\n",
265*4882a593Smuzhiyun 		ctx.cmd.q_control.index, ctx.cmd.q_control.type);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (qcq->flags & IONIC_QCQ_F_INTR) {
268*4882a593Smuzhiyun 		irq_set_affinity_hint(qcq->intr.vector,
269*4882a593Smuzhiyun 				      &qcq->intr.affinity_mask);
270*4882a593Smuzhiyun 		napi_enable(&qcq->napi);
271*4882a593Smuzhiyun 		ionic_intr_clean(idev->intr_ctrl, qcq->intr.index);
272*4882a593Smuzhiyun 		ionic_intr_mask(idev->intr_ctrl, qcq->intr.index,
273*4882a593Smuzhiyun 				IONIC_INTR_MASK_CLEAR);
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return ionic_adminq_post_wait(lif, &ctx);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
ionic_qcq_disable(struct ionic_qcq * qcq,bool send_to_hw)279*4882a593Smuzhiyun static int ionic_qcq_disable(struct ionic_qcq *qcq, bool send_to_hw)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	struct ionic_queue *q;
282*4882a593Smuzhiyun 	struct ionic_lif *lif;
283*4882a593Smuzhiyun 	int err = 0;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
286*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
287*4882a593Smuzhiyun 		.cmd.q_control = {
288*4882a593Smuzhiyun 			.opcode = IONIC_CMD_Q_CONTROL,
289*4882a593Smuzhiyun 			.oper = IONIC_Q_DISABLE,
290*4882a593Smuzhiyun 		},
291*4882a593Smuzhiyun 	};
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (!qcq)
294*4882a593Smuzhiyun 		return -ENXIO;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	q = &qcq->q;
297*4882a593Smuzhiyun 	lif = q->lif;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (qcq->flags & IONIC_QCQ_F_INTR) {
300*4882a593Smuzhiyun 		struct ionic_dev *idev = &lif->ionic->idev;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 		cancel_work_sync(&qcq->dim.work);
303*4882a593Smuzhiyun 		ionic_intr_mask(idev->intr_ctrl, qcq->intr.index,
304*4882a593Smuzhiyun 				IONIC_INTR_MASK_SET);
305*4882a593Smuzhiyun 		synchronize_irq(qcq->intr.vector);
306*4882a593Smuzhiyun 		irq_set_affinity_hint(qcq->intr.vector, NULL);
307*4882a593Smuzhiyun 		napi_disable(&qcq->napi);
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (send_to_hw) {
311*4882a593Smuzhiyun 		ctx.cmd.q_control.lif_index = cpu_to_le16(lif->index);
312*4882a593Smuzhiyun 		ctx.cmd.q_control.type = q->type;
313*4882a593Smuzhiyun 		ctx.cmd.q_control.index = cpu_to_le32(q->index);
314*4882a593Smuzhiyun 		dev_dbg(lif->ionic->dev, "q_disable.index %d q_disable.qtype %d\n",
315*4882a593Smuzhiyun 			ctx.cmd.q_control.index, ctx.cmd.q_control.type);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 		err = ionic_adminq_post_wait(lif, &ctx);
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	return err;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
ionic_lif_qcq_deinit(struct ionic_lif * lif,struct ionic_qcq * qcq)323*4882a593Smuzhiyun static void ionic_lif_qcq_deinit(struct ionic_lif *lif, struct ionic_qcq *qcq)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct ionic_dev *idev = &lif->ionic->idev;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (!qcq)
328*4882a593Smuzhiyun 		return;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (!(qcq->flags & IONIC_QCQ_F_INITED))
331*4882a593Smuzhiyun 		return;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	if (qcq->flags & IONIC_QCQ_F_INTR) {
334*4882a593Smuzhiyun 		ionic_intr_mask(idev->intr_ctrl, qcq->intr.index,
335*4882a593Smuzhiyun 				IONIC_INTR_MASK_SET);
336*4882a593Smuzhiyun 		netif_napi_del(&qcq->napi);
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	qcq->flags &= ~IONIC_QCQ_F_INITED;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
ionic_qcq_intr_free(struct ionic_lif * lif,struct ionic_qcq * qcq)342*4882a593Smuzhiyun static void ionic_qcq_intr_free(struct ionic_lif *lif, struct ionic_qcq *qcq)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	if (!(qcq->flags & IONIC_QCQ_F_INTR) || qcq->intr.vector == 0)
345*4882a593Smuzhiyun 		return;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	irq_set_affinity_hint(qcq->intr.vector, NULL);
348*4882a593Smuzhiyun 	devm_free_irq(lif->ionic->dev, qcq->intr.vector, &qcq->napi);
349*4882a593Smuzhiyun 	qcq->intr.vector = 0;
350*4882a593Smuzhiyun 	ionic_intr_free(lif->ionic, qcq->intr.index);
351*4882a593Smuzhiyun 	qcq->intr.index = IONIC_INTR_INDEX_NOT_ASSIGNED;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
ionic_qcq_free(struct ionic_lif * lif,struct ionic_qcq * qcq)354*4882a593Smuzhiyun static void ionic_qcq_free(struct ionic_lif *lif, struct ionic_qcq *qcq)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	struct device *dev = lif->ionic->dev;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	if (!qcq)
359*4882a593Smuzhiyun 		return;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	ionic_debugfs_del_qcq(qcq);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	if (qcq->q_base) {
364*4882a593Smuzhiyun 		dma_free_coherent(dev, qcq->q_size, qcq->q_base, qcq->q_base_pa);
365*4882a593Smuzhiyun 		qcq->q_base = NULL;
366*4882a593Smuzhiyun 		qcq->q_base_pa = 0;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if (qcq->cq_base) {
370*4882a593Smuzhiyun 		dma_free_coherent(dev, qcq->cq_size, qcq->cq_base, qcq->cq_base_pa);
371*4882a593Smuzhiyun 		qcq->cq_base = NULL;
372*4882a593Smuzhiyun 		qcq->cq_base_pa = 0;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	if (qcq->sg_base) {
376*4882a593Smuzhiyun 		dma_free_coherent(dev, qcq->sg_size, qcq->sg_base, qcq->sg_base_pa);
377*4882a593Smuzhiyun 		qcq->sg_base = NULL;
378*4882a593Smuzhiyun 		qcq->sg_base_pa = 0;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	ionic_qcq_intr_free(lif, qcq);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (qcq->cq.info) {
384*4882a593Smuzhiyun 		devm_kfree(dev, qcq->cq.info);
385*4882a593Smuzhiyun 		qcq->cq.info = NULL;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 	if (qcq->q.info) {
388*4882a593Smuzhiyun 		devm_kfree(dev, qcq->q.info);
389*4882a593Smuzhiyun 		qcq->q.info = NULL;
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
ionic_qcqs_free(struct ionic_lif * lif)393*4882a593Smuzhiyun static void ionic_qcqs_free(struct ionic_lif *lif)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct device *dev = lif->ionic->dev;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (lif->notifyqcq) {
398*4882a593Smuzhiyun 		ionic_qcq_free(lif, lif->notifyqcq);
399*4882a593Smuzhiyun 		devm_kfree(dev, lif->notifyqcq);
400*4882a593Smuzhiyun 		lif->notifyqcq = NULL;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	if (lif->adminqcq) {
404*4882a593Smuzhiyun 		ionic_qcq_free(lif, lif->adminqcq);
405*4882a593Smuzhiyun 		devm_kfree(dev, lif->adminqcq);
406*4882a593Smuzhiyun 		lif->adminqcq = NULL;
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if (lif->rxqcqs) {
410*4882a593Smuzhiyun 		devm_kfree(dev, lif->rxqstats);
411*4882a593Smuzhiyun 		lif->rxqstats = NULL;
412*4882a593Smuzhiyun 		devm_kfree(dev, lif->rxqcqs);
413*4882a593Smuzhiyun 		lif->rxqcqs = NULL;
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if (lif->txqcqs) {
417*4882a593Smuzhiyun 		devm_kfree(dev, lif->txqstats);
418*4882a593Smuzhiyun 		lif->txqstats = NULL;
419*4882a593Smuzhiyun 		devm_kfree(dev, lif->txqcqs);
420*4882a593Smuzhiyun 		lif->txqcqs = NULL;
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
ionic_link_qcq_interrupts(struct ionic_qcq * src_qcq,struct ionic_qcq * n_qcq)424*4882a593Smuzhiyun static void ionic_link_qcq_interrupts(struct ionic_qcq *src_qcq,
425*4882a593Smuzhiyun 				      struct ionic_qcq *n_qcq)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	if (WARN_ON(n_qcq->flags & IONIC_QCQ_F_INTR)) {
428*4882a593Smuzhiyun 		ionic_intr_free(n_qcq->cq.lif->ionic, n_qcq->intr.index);
429*4882a593Smuzhiyun 		n_qcq->flags &= ~IONIC_QCQ_F_INTR;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	n_qcq->intr.vector = src_qcq->intr.vector;
433*4882a593Smuzhiyun 	n_qcq->intr.index = src_qcq->intr.index;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
ionic_alloc_qcq_interrupt(struct ionic_lif * lif,struct ionic_qcq * qcq)436*4882a593Smuzhiyun static int ionic_alloc_qcq_interrupt(struct ionic_lif *lif, struct ionic_qcq *qcq)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	int err;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	if (!(qcq->flags & IONIC_QCQ_F_INTR)) {
441*4882a593Smuzhiyun 		qcq->intr.index = IONIC_INTR_INDEX_NOT_ASSIGNED;
442*4882a593Smuzhiyun 		return 0;
443*4882a593Smuzhiyun 	}
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	err = ionic_intr_alloc(lif, &qcq->intr);
446*4882a593Smuzhiyun 	if (err) {
447*4882a593Smuzhiyun 		netdev_warn(lif->netdev, "no intr for %s: %d\n",
448*4882a593Smuzhiyun 			    qcq->q.name, err);
449*4882a593Smuzhiyun 		goto err_out;
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	err = ionic_bus_get_irq(lif->ionic, qcq->intr.index);
453*4882a593Smuzhiyun 	if (err < 0) {
454*4882a593Smuzhiyun 		netdev_warn(lif->netdev, "no vector for %s: %d\n",
455*4882a593Smuzhiyun 			    qcq->q.name, err);
456*4882a593Smuzhiyun 		goto err_out_free_intr;
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 	qcq->intr.vector = err;
459*4882a593Smuzhiyun 	ionic_intr_mask_assert(lif->ionic->idev.intr_ctrl, qcq->intr.index,
460*4882a593Smuzhiyun 			       IONIC_INTR_MASK_SET);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	err = ionic_request_irq(lif, qcq);
463*4882a593Smuzhiyun 	if (err) {
464*4882a593Smuzhiyun 		netdev_warn(lif->netdev, "irq request failed %d\n", err);
465*4882a593Smuzhiyun 		goto err_out_free_intr;
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* try to get the irq on the local numa node first */
469*4882a593Smuzhiyun 	qcq->intr.cpu = cpumask_local_spread(qcq->intr.index,
470*4882a593Smuzhiyun 					     dev_to_node(lif->ionic->dev));
471*4882a593Smuzhiyun 	if (qcq->intr.cpu != -1)
472*4882a593Smuzhiyun 		cpumask_set_cpu(qcq->intr.cpu, &qcq->intr.affinity_mask);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	netdev_dbg(lif->netdev, "%s: Interrupt index %d\n", qcq->q.name, qcq->intr.index);
475*4882a593Smuzhiyun 	return 0;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun err_out_free_intr:
478*4882a593Smuzhiyun 	ionic_intr_free(lif->ionic, qcq->intr.index);
479*4882a593Smuzhiyun err_out:
480*4882a593Smuzhiyun 	return err;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun 
ionic_qcq_alloc(struct ionic_lif * lif,unsigned int type,unsigned int index,const char * name,unsigned int flags,unsigned int num_descs,unsigned int desc_size,unsigned int cq_desc_size,unsigned int sg_desc_size,unsigned int pid,struct ionic_qcq ** qcq)483*4882a593Smuzhiyun static int ionic_qcq_alloc(struct ionic_lif *lif, unsigned int type,
484*4882a593Smuzhiyun 			   unsigned int index,
485*4882a593Smuzhiyun 			   const char *name, unsigned int flags,
486*4882a593Smuzhiyun 			   unsigned int num_descs, unsigned int desc_size,
487*4882a593Smuzhiyun 			   unsigned int cq_desc_size,
488*4882a593Smuzhiyun 			   unsigned int sg_desc_size,
489*4882a593Smuzhiyun 			   unsigned int pid, struct ionic_qcq **qcq)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct ionic_dev *idev = &lif->ionic->idev;
492*4882a593Smuzhiyun 	struct device *dev = lif->ionic->dev;
493*4882a593Smuzhiyun 	void *q_base, *cq_base, *sg_base;
494*4882a593Smuzhiyun 	dma_addr_t cq_base_pa = 0;
495*4882a593Smuzhiyun 	dma_addr_t sg_base_pa = 0;
496*4882a593Smuzhiyun 	dma_addr_t q_base_pa = 0;
497*4882a593Smuzhiyun 	struct ionic_qcq *new;
498*4882a593Smuzhiyun 	int err;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	*qcq = NULL;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	new = devm_kzalloc(dev, sizeof(*new), GFP_KERNEL);
503*4882a593Smuzhiyun 	if (!new) {
504*4882a593Smuzhiyun 		netdev_err(lif->netdev, "Cannot allocate queue structure\n");
505*4882a593Smuzhiyun 		err = -ENOMEM;
506*4882a593Smuzhiyun 		goto err_out;
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	new->flags = flags;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	new->q.info = devm_kcalloc(dev, num_descs, sizeof(*new->q.info),
512*4882a593Smuzhiyun 				   GFP_KERNEL);
513*4882a593Smuzhiyun 	if (!new->q.info) {
514*4882a593Smuzhiyun 		netdev_err(lif->netdev, "Cannot allocate queue info\n");
515*4882a593Smuzhiyun 		err = -ENOMEM;
516*4882a593Smuzhiyun 		goto err_out_free_qcq;
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	new->q.type = type;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	err = ionic_q_init(lif, idev, &new->q, index, name, num_descs,
522*4882a593Smuzhiyun 			   desc_size, sg_desc_size, pid);
523*4882a593Smuzhiyun 	if (err) {
524*4882a593Smuzhiyun 		netdev_err(lif->netdev, "Cannot initialize queue\n");
525*4882a593Smuzhiyun 		goto err_out_free_q_info;
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	err = ionic_alloc_qcq_interrupt(lif, new);
529*4882a593Smuzhiyun 	if (err)
530*4882a593Smuzhiyun 		goto err_out;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	new->cq.info = devm_kcalloc(dev, num_descs, sizeof(*new->cq.info),
533*4882a593Smuzhiyun 				    GFP_KERNEL);
534*4882a593Smuzhiyun 	if (!new->cq.info) {
535*4882a593Smuzhiyun 		netdev_err(lif->netdev, "Cannot allocate completion queue info\n");
536*4882a593Smuzhiyun 		err = -ENOMEM;
537*4882a593Smuzhiyun 		goto err_out_free_irq;
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	err = ionic_cq_init(lif, &new->cq, &new->intr, num_descs, cq_desc_size);
541*4882a593Smuzhiyun 	if (err) {
542*4882a593Smuzhiyun 		netdev_err(lif->netdev, "Cannot initialize completion queue\n");
543*4882a593Smuzhiyun 		goto err_out_free_cq_info;
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	if (flags & IONIC_QCQ_F_NOTIFYQ) {
547*4882a593Smuzhiyun 		int q_size, cq_size;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		/* q & cq need to be contiguous in case of notifyq */
550*4882a593Smuzhiyun 		q_size = ALIGN(num_descs * desc_size, PAGE_SIZE);
551*4882a593Smuzhiyun 		cq_size = ALIGN(num_descs * cq_desc_size, PAGE_SIZE);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		new->q_size = PAGE_SIZE + q_size + cq_size;
554*4882a593Smuzhiyun 		new->q_base = dma_alloc_coherent(dev, new->q_size,
555*4882a593Smuzhiyun 						 &new->q_base_pa, GFP_KERNEL);
556*4882a593Smuzhiyun 		if (!new->q_base) {
557*4882a593Smuzhiyun 			netdev_err(lif->netdev, "Cannot allocate qcq DMA memory\n");
558*4882a593Smuzhiyun 			err = -ENOMEM;
559*4882a593Smuzhiyun 			goto err_out_free_cq_info;
560*4882a593Smuzhiyun 		}
561*4882a593Smuzhiyun 		q_base = PTR_ALIGN(new->q_base, PAGE_SIZE);
562*4882a593Smuzhiyun 		q_base_pa = ALIGN(new->q_base_pa, PAGE_SIZE);
563*4882a593Smuzhiyun 		ionic_q_map(&new->q, q_base, q_base_pa);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 		cq_base = PTR_ALIGN(q_base + q_size, PAGE_SIZE);
566*4882a593Smuzhiyun 		cq_base_pa = ALIGN(new->q_base_pa + q_size, PAGE_SIZE);
567*4882a593Smuzhiyun 		ionic_cq_map(&new->cq, cq_base, cq_base_pa);
568*4882a593Smuzhiyun 		ionic_cq_bind(&new->cq, &new->q);
569*4882a593Smuzhiyun 	} else {
570*4882a593Smuzhiyun 		new->q_size = PAGE_SIZE + (num_descs * desc_size);
571*4882a593Smuzhiyun 		new->q_base = dma_alloc_coherent(dev, new->q_size, &new->q_base_pa,
572*4882a593Smuzhiyun 						 GFP_KERNEL);
573*4882a593Smuzhiyun 		if (!new->q_base) {
574*4882a593Smuzhiyun 			netdev_err(lif->netdev, "Cannot allocate queue DMA memory\n");
575*4882a593Smuzhiyun 			err = -ENOMEM;
576*4882a593Smuzhiyun 			goto err_out_free_cq_info;
577*4882a593Smuzhiyun 		}
578*4882a593Smuzhiyun 		q_base = PTR_ALIGN(new->q_base, PAGE_SIZE);
579*4882a593Smuzhiyun 		q_base_pa = ALIGN(new->q_base_pa, PAGE_SIZE);
580*4882a593Smuzhiyun 		ionic_q_map(&new->q, q_base, q_base_pa);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 		new->cq_size = PAGE_SIZE + (num_descs * cq_desc_size);
583*4882a593Smuzhiyun 		new->cq_base = dma_alloc_coherent(dev, new->cq_size, &new->cq_base_pa,
584*4882a593Smuzhiyun 						  GFP_KERNEL);
585*4882a593Smuzhiyun 		if (!new->cq_base) {
586*4882a593Smuzhiyun 			netdev_err(lif->netdev, "Cannot allocate cq DMA memory\n");
587*4882a593Smuzhiyun 			err = -ENOMEM;
588*4882a593Smuzhiyun 			goto err_out_free_q;
589*4882a593Smuzhiyun 		}
590*4882a593Smuzhiyun 		cq_base = PTR_ALIGN(new->cq_base, PAGE_SIZE);
591*4882a593Smuzhiyun 		cq_base_pa = ALIGN(new->cq_base_pa, PAGE_SIZE);
592*4882a593Smuzhiyun 		ionic_cq_map(&new->cq, cq_base, cq_base_pa);
593*4882a593Smuzhiyun 		ionic_cq_bind(&new->cq, &new->q);
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	if (flags & IONIC_QCQ_F_SG) {
597*4882a593Smuzhiyun 		new->sg_size = PAGE_SIZE + (num_descs * sg_desc_size);
598*4882a593Smuzhiyun 		new->sg_base = dma_alloc_coherent(dev, new->sg_size, &new->sg_base_pa,
599*4882a593Smuzhiyun 						  GFP_KERNEL);
600*4882a593Smuzhiyun 		if (!new->sg_base) {
601*4882a593Smuzhiyun 			netdev_err(lif->netdev, "Cannot allocate sg DMA memory\n");
602*4882a593Smuzhiyun 			err = -ENOMEM;
603*4882a593Smuzhiyun 			goto err_out_free_cq;
604*4882a593Smuzhiyun 		}
605*4882a593Smuzhiyun 		sg_base = PTR_ALIGN(new->sg_base, PAGE_SIZE);
606*4882a593Smuzhiyun 		sg_base_pa = ALIGN(new->sg_base_pa, PAGE_SIZE);
607*4882a593Smuzhiyun 		ionic_q_sg_map(&new->q, sg_base, sg_base_pa);
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	INIT_WORK(&new->dim.work, ionic_dim_work);
611*4882a593Smuzhiyun 	new->dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	*qcq = new;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	return 0;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun err_out_free_cq:
618*4882a593Smuzhiyun 	dma_free_coherent(dev, new->cq_size, new->cq_base, new->cq_base_pa);
619*4882a593Smuzhiyun err_out_free_q:
620*4882a593Smuzhiyun 	dma_free_coherent(dev, new->q_size, new->q_base, new->q_base_pa);
621*4882a593Smuzhiyun err_out_free_cq_info:
622*4882a593Smuzhiyun 	devm_kfree(dev, new->cq.info);
623*4882a593Smuzhiyun err_out_free_irq:
624*4882a593Smuzhiyun 	if (flags & IONIC_QCQ_F_INTR) {
625*4882a593Smuzhiyun 		devm_free_irq(dev, new->intr.vector, &new->napi);
626*4882a593Smuzhiyun 		ionic_intr_free(lif->ionic, new->intr.index);
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun err_out_free_q_info:
629*4882a593Smuzhiyun 	devm_kfree(dev, new->q.info);
630*4882a593Smuzhiyun err_out_free_qcq:
631*4882a593Smuzhiyun 	devm_kfree(dev, new);
632*4882a593Smuzhiyun err_out:
633*4882a593Smuzhiyun 	dev_err(dev, "qcq alloc of %s%d failed %d\n", name, index, err);
634*4882a593Smuzhiyun 	return err;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
ionic_qcqs_alloc(struct ionic_lif * lif)637*4882a593Smuzhiyun static int ionic_qcqs_alloc(struct ionic_lif *lif)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	struct device *dev = lif->ionic->dev;
640*4882a593Smuzhiyun 	unsigned int flags;
641*4882a593Smuzhiyun 	int err;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	flags = IONIC_QCQ_F_INTR;
644*4882a593Smuzhiyun 	err = ionic_qcq_alloc(lif, IONIC_QTYPE_ADMINQ, 0, "admin", flags,
645*4882a593Smuzhiyun 			      IONIC_ADMINQ_LENGTH,
646*4882a593Smuzhiyun 			      sizeof(struct ionic_admin_cmd),
647*4882a593Smuzhiyun 			      sizeof(struct ionic_admin_comp),
648*4882a593Smuzhiyun 			      0, lif->kern_pid, &lif->adminqcq);
649*4882a593Smuzhiyun 	if (err)
650*4882a593Smuzhiyun 		return err;
651*4882a593Smuzhiyun 	ionic_debugfs_add_qcq(lif, lif->adminqcq);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	if (lif->ionic->nnqs_per_lif) {
654*4882a593Smuzhiyun 		flags = IONIC_QCQ_F_NOTIFYQ;
655*4882a593Smuzhiyun 		err = ionic_qcq_alloc(lif, IONIC_QTYPE_NOTIFYQ, 0, "notifyq",
656*4882a593Smuzhiyun 				      flags, IONIC_NOTIFYQ_LENGTH,
657*4882a593Smuzhiyun 				      sizeof(struct ionic_notifyq_cmd),
658*4882a593Smuzhiyun 				      sizeof(union ionic_notifyq_comp),
659*4882a593Smuzhiyun 				      0, lif->kern_pid, &lif->notifyqcq);
660*4882a593Smuzhiyun 		if (err)
661*4882a593Smuzhiyun 			goto err_out;
662*4882a593Smuzhiyun 		ionic_debugfs_add_qcq(lif, lif->notifyqcq);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 		/* Let the notifyq ride on the adminq interrupt */
665*4882a593Smuzhiyun 		ionic_link_qcq_interrupts(lif->adminqcq, lif->notifyqcq);
666*4882a593Smuzhiyun 	}
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	err = -ENOMEM;
669*4882a593Smuzhiyun 	lif->txqcqs = devm_kcalloc(dev, lif->ionic->ntxqs_per_lif,
670*4882a593Smuzhiyun 				   sizeof(struct ionic_qcq *), GFP_KERNEL);
671*4882a593Smuzhiyun 	if (!lif->txqcqs)
672*4882a593Smuzhiyun 		goto err_out;
673*4882a593Smuzhiyun 	lif->rxqcqs = devm_kcalloc(dev, lif->ionic->nrxqs_per_lif,
674*4882a593Smuzhiyun 				   sizeof(struct ionic_qcq *), GFP_KERNEL);
675*4882a593Smuzhiyun 	if (!lif->rxqcqs)
676*4882a593Smuzhiyun 		goto err_out;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	lif->txqstats = devm_kcalloc(dev, lif->ionic->ntxqs_per_lif,
679*4882a593Smuzhiyun 				     sizeof(struct ionic_tx_stats), GFP_KERNEL);
680*4882a593Smuzhiyun 	if (!lif->txqstats)
681*4882a593Smuzhiyun 		goto err_out;
682*4882a593Smuzhiyun 	lif->rxqstats = devm_kcalloc(dev, lif->ionic->nrxqs_per_lif,
683*4882a593Smuzhiyun 				     sizeof(struct ionic_rx_stats), GFP_KERNEL);
684*4882a593Smuzhiyun 	if (!lif->rxqstats)
685*4882a593Smuzhiyun 		goto err_out;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	return 0;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun err_out:
690*4882a593Smuzhiyun 	ionic_qcqs_free(lif);
691*4882a593Smuzhiyun 	return err;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
ionic_qcq_sanitize(struct ionic_qcq * qcq)694*4882a593Smuzhiyun static void ionic_qcq_sanitize(struct ionic_qcq *qcq)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	qcq->q.tail_idx = 0;
697*4882a593Smuzhiyun 	qcq->q.head_idx = 0;
698*4882a593Smuzhiyun 	qcq->cq.tail_idx = 0;
699*4882a593Smuzhiyun 	qcq->cq.done_color = 1;
700*4882a593Smuzhiyun 	memset(qcq->q_base, 0, qcq->q_size);
701*4882a593Smuzhiyun 	memset(qcq->cq_base, 0, qcq->cq_size);
702*4882a593Smuzhiyun 	memset(qcq->sg_base, 0, qcq->sg_size);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
ionic_lif_txq_init(struct ionic_lif * lif,struct ionic_qcq * qcq)705*4882a593Smuzhiyun static int ionic_lif_txq_init(struct ionic_lif *lif, struct ionic_qcq *qcq)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	struct device *dev = lif->ionic->dev;
708*4882a593Smuzhiyun 	struct ionic_queue *q = &qcq->q;
709*4882a593Smuzhiyun 	struct ionic_cq *cq = &qcq->cq;
710*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
711*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
712*4882a593Smuzhiyun 		.cmd.q_init = {
713*4882a593Smuzhiyun 			.opcode = IONIC_CMD_Q_INIT,
714*4882a593Smuzhiyun 			.lif_index = cpu_to_le16(lif->index),
715*4882a593Smuzhiyun 			.type = q->type,
716*4882a593Smuzhiyun 			.ver = lif->qtype_info[q->type].version,
717*4882a593Smuzhiyun 			.index = cpu_to_le32(q->index),
718*4882a593Smuzhiyun 			.flags = cpu_to_le16(IONIC_QINIT_F_IRQ |
719*4882a593Smuzhiyun 					     IONIC_QINIT_F_SG),
720*4882a593Smuzhiyun 			.pid = cpu_to_le16(q->pid),
721*4882a593Smuzhiyun 			.ring_size = ilog2(q->num_descs),
722*4882a593Smuzhiyun 			.ring_base = cpu_to_le64(q->base_pa),
723*4882a593Smuzhiyun 			.cq_ring_base = cpu_to_le64(cq->base_pa),
724*4882a593Smuzhiyun 			.sg_ring_base = cpu_to_le64(q->sg_base_pa),
725*4882a593Smuzhiyun 		},
726*4882a593Smuzhiyun 	};
727*4882a593Smuzhiyun 	unsigned int intr_index;
728*4882a593Smuzhiyun 	int err;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	if (qcq->flags & IONIC_QCQ_F_INTR)
731*4882a593Smuzhiyun 		intr_index = qcq->intr.index;
732*4882a593Smuzhiyun 	else
733*4882a593Smuzhiyun 		intr_index = lif->rxqcqs[q->index]->intr.index;
734*4882a593Smuzhiyun 	ctx.cmd.q_init.intr_index = cpu_to_le16(intr_index);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	dev_dbg(dev, "txq_init.pid %d\n", ctx.cmd.q_init.pid);
737*4882a593Smuzhiyun 	dev_dbg(dev, "txq_init.index %d\n", ctx.cmd.q_init.index);
738*4882a593Smuzhiyun 	dev_dbg(dev, "txq_init.ring_base 0x%llx\n", ctx.cmd.q_init.ring_base);
739*4882a593Smuzhiyun 	dev_dbg(dev, "txq_init.ring_size %d\n", ctx.cmd.q_init.ring_size);
740*4882a593Smuzhiyun 	dev_dbg(dev, "txq_init.flags 0x%x\n", ctx.cmd.q_init.flags);
741*4882a593Smuzhiyun 	dev_dbg(dev, "txq_init.ver %d\n", ctx.cmd.q_init.ver);
742*4882a593Smuzhiyun 	dev_dbg(dev, "txq_init.intr_index %d\n", ctx.cmd.q_init.intr_index);
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	ionic_qcq_sanitize(qcq);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	err = ionic_adminq_post_wait(lif, &ctx);
747*4882a593Smuzhiyun 	if (err)
748*4882a593Smuzhiyun 		return err;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	q->hw_type = ctx.comp.q_init.hw_type;
751*4882a593Smuzhiyun 	q->hw_index = le32_to_cpu(ctx.comp.q_init.hw_index);
752*4882a593Smuzhiyun 	q->dbval = IONIC_DBELL_QID(q->hw_index);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	dev_dbg(dev, "txq->hw_type %d\n", q->hw_type);
755*4882a593Smuzhiyun 	dev_dbg(dev, "txq->hw_index %d\n", q->hw_index);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (test_bit(IONIC_LIF_F_SPLIT_INTR, lif->state))
758*4882a593Smuzhiyun 		netif_napi_add(lif->netdev, &qcq->napi, ionic_tx_napi,
759*4882a593Smuzhiyun 			       NAPI_POLL_WEIGHT);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	qcq->flags |= IONIC_QCQ_F_INITED;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	return 0;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
ionic_lif_rxq_init(struct ionic_lif * lif,struct ionic_qcq * qcq)766*4882a593Smuzhiyun static int ionic_lif_rxq_init(struct ionic_lif *lif, struct ionic_qcq *qcq)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun 	struct device *dev = lif->ionic->dev;
769*4882a593Smuzhiyun 	struct ionic_queue *q = &qcq->q;
770*4882a593Smuzhiyun 	struct ionic_cq *cq = &qcq->cq;
771*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
772*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
773*4882a593Smuzhiyun 		.cmd.q_init = {
774*4882a593Smuzhiyun 			.opcode = IONIC_CMD_Q_INIT,
775*4882a593Smuzhiyun 			.lif_index = cpu_to_le16(lif->index),
776*4882a593Smuzhiyun 			.type = q->type,
777*4882a593Smuzhiyun 			.ver = lif->qtype_info[q->type].version,
778*4882a593Smuzhiyun 			.index = cpu_to_le32(q->index),
779*4882a593Smuzhiyun 			.flags = cpu_to_le16(IONIC_QINIT_F_IRQ |
780*4882a593Smuzhiyun 					     IONIC_QINIT_F_SG),
781*4882a593Smuzhiyun 			.intr_index = cpu_to_le16(cq->bound_intr->index),
782*4882a593Smuzhiyun 			.pid = cpu_to_le16(q->pid),
783*4882a593Smuzhiyun 			.ring_size = ilog2(q->num_descs),
784*4882a593Smuzhiyun 			.ring_base = cpu_to_le64(q->base_pa),
785*4882a593Smuzhiyun 			.cq_ring_base = cpu_to_le64(cq->base_pa),
786*4882a593Smuzhiyun 			.sg_ring_base = cpu_to_le64(q->sg_base_pa),
787*4882a593Smuzhiyun 		},
788*4882a593Smuzhiyun 	};
789*4882a593Smuzhiyun 	int err;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	dev_dbg(dev, "rxq_init.pid %d\n", ctx.cmd.q_init.pid);
792*4882a593Smuzhiyun 	dev_dbg(dev, "rxq_init.index %d\n", ctx.cmd.q_init.index);
793*4882a593Smuzhiyun 	dev_dbg(dev, "rxq_init.ring_base 0x%llx\n", ctx.cmd.q_init.ring_base);
794*4882a593Smuzhiyun 	dev_dbg(dev, "rxq_init.ring_size %d\n", ctx.cmd.q_init.ring_size);
795*4882a593Smuzhiyun 	dev_dbg(dev, "rxq_init.flags 0x%x\n", ctx.cmd.q_init.flags);
796*4882a593Smuzhiyun 	dev_dbg(dev, "rxq_init.ver %d\n", ctx.cmd.q_init.ver);
797*4882a593Smuzhiyun 	dev_dbg(dev, "rxq_init.intr_index %d\n", ctx.cmd.q_init.intr_index);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	ionic_qcq_sanitize(qcq);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	err = ionic_adminq_post_wait(lif, &ctx);
802*4882a593Smuzhiyun 	if (err)
803*4882a593Smuzhiyun 		return err;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	q->hw_type = ctx.comp.q_init.hw_type;
806*4882a593Smuzhiyun 	q->hw_index = le32_to_cpu(ctx.comp.q_init.hw_index);
807*4882a593Smuzhiyun 	q->dbval = IONIC_DBELL_QID(q->hw_index);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	dev_dbg(dev, "rxq->hw_type %d\n", q->hw_type);
810*4882a593Smuzhiyun 	dev_dbg(dev, "rxq->hw_index %d\n", q->hw_index);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	if (test_bit(IONIC_LIF_F_SPLIT_INTR, lif->state))
813*4882a593Smuzhiyun 		netif_napi_add(lif->netdev, &qcq->napi, ionic_rx_napi,
814*4882a593Smuzhiyun 			       NAPI_POLL_WEIGHT);
815*4882a593Smuzhiyun 	else
816*4882a593Smuzhiyun 		netif_napi_add(lif->netdev, &qcq->napi, ionic_txrx_napi,
817*4882a593Smuzhiyun 			       NAPI_POLL_WEIGHT);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	qcq->flags |= IONIC_QCQ_F_INITED;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	return 0;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun 
ionic_notifyq_service(struct ionic_cq * cq,struct ionic_cq_info * cq_info)824*4882a593Smuzhiyun static bool ionic_notifyq_service(struct ionic_cq *cq,
825*4882a593Smuzhiyun 				  struct ionic_cq_info *cq_info)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun 	union ionic_notifyq_comp *comp = cq_info->cq_desc;
828*4882a593Smuzhiyun 	struct ionic_deferred_work *work;
829*4882a593Smuzhiyun 	struct net_device *netdev;
830*4882a593Smuzhiyun 	struct ionic_queue *q;
831*4882a593Smuzhiyun 	struct ionic_lif *lif;
832*4882a593Smuzhiyun 	u64 eid;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	q = cq->bound_q;
835*4882a593Smuzhiyun 	lif = q->info[0].cb_arg;
836*4882a593Smuzhiyun 	netdev = lif->netdev;
837*4882a593Smuzhiyun 	eid = le64_to_cpu(comp->event.eid);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	/* Have we run out of new completions to process? */
840*4882a593Smuzhiyun 	if ((s64)(eid - lif->last_eid) <= 0)
841*4882a593Smuzhiyun 		return false;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	lif->last_eid = eid;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	dev_dbg(lif->ionic->dev, "notifyq event:\n");
846*4882a593Smuzhiyun 	dynamic_hex_dump("event ", DUMP_PREFIX_OFFSET, 16, 1,
847*4882a593Smuzhiyun 			 comp, sizeof(*comp), true);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	switch (le16_to_cpu(comp->event.ecode)) {
850*4882a593Smuzhiyun 	case IONIC_EVENT_LINK_CHANGE:
851*4882a593Smuzhiyun 		ionic_link_status_check_request(lif, false);
852*4882a593Smuzhiyun 		break;
853*4882a593Smuzhiyun 	case IONIC_EVENT_RESET:
854*4882a593Smuzhiyun 		work = kzalloc(sizeof(*work), GFP_ATOMIC);
855*4882a593Smuzhiyun 		if (!work) {
856*4882a593Smuzhiyun 			netdev_err(lif->netdev, "%s OOM\n", __func__);
857*4882a593Smuzhiyun 		} else {
858*4882a593Smuzhiyun 			work->type = IONIC_DW_TYPE_LIF_RESET;
859*4882a593Smuzhiyun 			ionic_lif_deferred_enqueue(&lif->deferred, work);
860*4882a593Smuzhiyun 		}
861*4882a593Smuzhiyun 		break;
862*4882a593Smuzhiyun 	default:
863*4882a593Smuzhiyun 		netdev_warn(netdev, "Notifyq event ecode=%d eid=%lld\n",
864*4882a593Smuzhiyun 			    comp->event.ecode, eid);
865*4882a593Smuzhiyun 		break;
866*4882a593Smuzhiyun 	}
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	return true;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun 
ionic_adminq_service(struct ionic_cq * cq,struct ionic_cq_info * cq_info)871*4882a593Smuzhiyun static bool ionic_adminq_service(struct ionic_cq *cq,
872*4882a593Smuzhiyun 				 struct ionic_cq_info *cq_info)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	struct ionic_admin_comp *comp = cq_info->cq_desc;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	if (!color_match(comp->color, cq->done_color))
877*4882a593Smuzhiyun 		return false;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	ionic_q_service(cq->bound_q, cq_info, le16_to_cpu(comp->comp_index));
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	return true;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun 
ionic_adminq_napi(struct napi_struct * napi,int budget)884*4882a593Smuzhiyun static int ionic_adminq_napi(struct napi_struct *napi, int budget)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	struct ionic_intr_info *intr = napi_to_cq(napi)->bound_intr;
887*4882a593Smuzhiyun 	struct ionic_lif *lif = napi_to_cq(napi)->lif;
888*4882a593Smuzhiyun 	struct ionic_dev *idev = &lif->ionic->idev;
889*4882a593Smuzhiyun 	unsigned int flags = 0;
890*4882a593Smuzhiyun 	int n_work = 0;
891*4882a593Smuzhiyun 	int a_work = 0;
892*4882a593Smuzhiyun 	int work_done;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (lif->notifyqcq && lif->notifyqcq->flags & IONIC_QCQ_F_INITED)
895*4882a593Smuzhiyun 		n_work = ionic_cq_service(&lif->notifyqcq->cq, budget,
896*4882a593Smuzhiyun 					  ionic_notifyq_service, NULL, NULL);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	if (lif->adminqcq && lif->adminqcq->flags & IONIC_QCQ_F_INITED)
899*4882a593Smuzhiyun 		a_work = ionic_cq_service(&lif->adminqcq->cq, budget,
900*4882a593Smuzhiyun 					  ionic_adminq_service, NULL, NULL);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	work_done = max(n_work, a_work);
903*4882a593Smuzhiyun 	if (work_done < budget && napi_complete_done(napi, work_done)) {
904*4882a593Smuzhiyun 		flags |= IONIC_INTR_CRED_UNMASK;
905*4882a593Smuzhiyun 		lif->adminqcq->cq.bound_intr->rearm_count++;
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	if (work_done || flags) {
909*4882a593Smuzhiyun 		flags |= IONIC_INTR_CRED_RESET_COALESCE;
910*4882a593Smuzhiyun 		ionic_intr_credits(idev->intr_ctrl,
911*4882a593Smuzhiyun 				   intr->index,
912*4882a593Smuzhiyun 				   n_work + a_work, flags);
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	return work_done;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun 
ionic_get_stats64(struct net_device * netdev,struct rtnl_link_stats64 * ns)918*4882a593Smuzhiyun void ionic_get_stats64(struct net_device *netdev,
919*4882a593Smuzhiyun 		       struct rtnl_link_stats64 *ns)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
922*4882a593Smuzhiyun 	struct ionic_lif_stats *ls;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	memset(ns, 0, sizeof(*ns));
925*4882a593Smuzhiyun 	ls = &lif->info->stats;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	ns->rx_packets = le64_to_cpu(ls->rx_ucast_packets) +
928*4882a593Smuzhiyun 			 le64_to_cpu(ls->rx_mcast_packets) +
929*4882a593Smuzhiyun 			 le64_to_cpu(ls->rx_bcast_packets);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	ns->tx_packets = le64_to_cpu(ls->tx_ucast_packets) +
932*4882a593Smuzhiyun 			 le64_to_cpu(ls->tx_mcast_packets) +
933*4882a593Smuzhiyun 			 le64_to_cpu(ls->tx_bcast_packets);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	ns->rx_bytes = le64_to_cpu(ls->rx_ucast_bytes) +
936*4882a593Smuzhiyun 		       le64_to_cpu(ls->rx_mcast_bytes) +
937*4882a593Smuzhiyun 		       le64_to_cpu(ls->rx_bcast_bytes);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	ns->tx_bytes = le64_to_cpu(ls->tx_ucast_bytes) +
940*4882a593Smuzhiyun 		       le64_to_cpu(ls->tx_mcast_bytes) +
941*4882a593Smuzhiyun 		       le64_to_cpu(ls->tx_bcast_bytes);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	ns->rx_dropped = le64_to_cpu(ls->rx_ucast_drop_packets) +
944*4882a593Smuzhiyun 			 le64_to_cpu(ls->rx_mcast_drop_packets) +
945*4882a593Smuzhiyun 			 le64_to_cpu(ls->rx_bcast_drop_packets);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	ns->tx_dropped = le64_to_cpu(ls->tx_ucast_drop_packets) +
948*4882a593Smuzhiyun 			 le64_to_cpu(ls->tx_mcast_drop_packets) +
949*4882a593Smuzhiyun 			 le64_to_cpu(ls->tx_bcast_drop_packets);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	ns->multicast = le64_to_cpu(ls->rx_mcast_packets);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	ns->rx_over_errors = le64_to_cpu(ls->rx_queue_empty);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	ns->rx_missed_errors = le64_to_cpu(ls->rx_dma_error) +
956*4882a593Smuzhiyun 			       le64_to_cpu(ls->rx_queue_disabled) +
957*4882a593Smuzhiyun 			       le64_to_cpu(ls->rx_desc_fetch_error) +
958*4882a593Smuzhiyun 			       le64_to_cpu(ls->rx_desc_data_error);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	ns->tx_aborted_errors = le64_to_cpu(ls->tx_dma_error) +
961*4882a593Smuzhiyun 				le64_to_cpu(ls->tx_queue_disabled) +
962*4882a593Smuzhiyun 				le64_to_cpu(ls->tx_desc_fetch_error) +
963*4882a593Smuzhiyun 				le64_to_cpu(ls->tx_desc_data_error);
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	ns->rx_errors = ns->rx_over_errors +
966*4882a593Smuzhiyun 			ns->rx_missed_errors;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	ns->tx_errors = ns->tx_aborted_errors;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
ionic_lif_addr_add(struct ionic_lif * lif,const u8 * addr)971*4882a593Smuzhiyun static int ionic_lif_addr_add(struct ionic_lif *lif, const u8 *addr)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
974*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
975*4882a593Smuzhiyun 		.cmd.rx_filter_add = {
976*4882a593Smuzhiyun 			.opcode = IONIC_CMD_RX_FILTER_ADD,
977*4882a593Smuzhiyun 			.lif_index = cpu_to_le16(lif->index),
978*4882a593Smuzhiyun 			.match = cpu_to_le16(IONIC_RX_FILTER_MATCH_MAC),
979*4882a593Smuzhiyun 		},
980*4882a593Smuzhiyun 	};
981*4882a593Smuzhiyun 	struct ionic_rx_filter *f;
982*4882a593Smuzhiyun 	int err;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	/* don't bother if we already have it */
985*4882a593Smuzhiyun 	spin_lock_bh(&lif->rx_filters.lock);
986*4882a593Smuzhiyun 	f = ionic_rx_filter_by_addr(lif, addr);
987*4882a593Smuzhiyun 	spin_unlock_bh(&lif->rx_filters.lock);
988*4882a593Smuzhiyun 	if (f)
989*4882a593Smuzhiyun 		return 0;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	netdev_dbg(lif->netdev, "rx_filter add ADDR %pM\n", addr);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	memcpy(ctx.cmd.rx_filter_add.mac.addr, addr, ETH_ALEN);
994*4882a593Smuzhiyun 	err = ionic_adminq_post_wait(lif, &ctx);
995*4882a593Smuzhiyun 	if (err && err != -EEXIST)
996*4882a593Smuzhiyun 		return err;
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	return ionic_rx_filter_save(lif, 0, IONIC_RXQ_INDEX_ANY, 0, &ctx);
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun 
ionic_lif_addr_del(struct ionic_lif * lif,const u8 * addr)1001*4882a593Smuzhiyun static int ionic_lif_addr_del(struct ionic_lif *lif, const u8 *addr)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
1004*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
1005*4882a593Smuzhiyun 		.cmd.rx_filter_del = {
1006*4882a593Smuzhiyun 			.opcode = IONIC_CMD_RX_FILTER_DEL,
1007*4882a593Smuzhiyun 			.lif_index = cpu_to_le16(lif->index),
1008*4882a593Smuzhiyun 		},
1009*4882a593Smuzhiyun 	};
1010*4882a593Smuzhiyun 	struct ionic_rx_filter *f;
1011*4882a593Smuzhiyun 	int err;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	spin_lock_bh(&lif->rx_filters.lock);
1014*4882a593Smuzhiyun 	f = ionic_rx_filter_by_addr(lif, addr);
1015*4882a593Smuzhiyun 	if (!f) {
1016*4882a593Smuzhiyun 		spin_unlock_bh(&lif->rx_filters.lock);
1017*4882a593Smuzhiyun 		return -ENOENT;
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	netdev_dbg(lif->netdev, "rx_filter del ADDR %pM (id %d)\n",
1021*4882a593Smuzhiyun 		   addr, f->filter_id);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	ctx.cmd.rx_filter_del.filter_id = cpu_to_le32(f->filter_id);
1024*4882a593Smuzhiyun 	ionic_rx_filter_free(lif, f);
1025*4882a593Smuzhiyun 	spin_unlock_bh(&lif->rx_filters.lock);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	err = ionic_adminq_post_wait(lif, &ctx);
1028*4882a593Smuzhiyun 	if (err && err != -EEXIST)
1029*4882a593Smuzhiyun 		return err;
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	return 0;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun 
ionic_lif_addr(struct ionic_lif * lif,const u8 * addr,bool add,bool can_sleep)1034*4882a593Smuzhiyun static int ionic_lif_addr(struct ionic_lif *lif, const u8 *addr, bool add,
1035*4882a593Smuzhiyun 			  bool can_sleep)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	struct ionic_deferred_work *work;
1038*4882a593Smuzhiyun 	unsigned int nmfilters;
1039*4882a593Smuzhiyun 	unsigned int nufilters;
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	if (add) {
1042*4882a593Smuzhiyun 		/* Do we have space for this filter?  We test the counters
1043*4882a593Smuzhiyun 		 * here before checking the need for deferral so that we
1044*4882a593Smuzhiyun 		 * can return an overflow error to the stack.
1045*4882a593Smuzhiyun 		 */
1046*4882a593Smuzhiyun 		nmfilters = le32_to_cpu(lif->identity->eth.max_mcast_filters);
1047*4882a593Smuzhiyun 		nufilters = le32_to_cpu(lif->identity->eth.max_ucast_filters);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 		if ((is_multicast_ether_addr(addr) && lif->nmcast < nmfilters))
1050*4882a593Smuzhiyun 			lif->nmcast++;
1051*4882a593Smuzhiyun 		else if (!is_multicast_ether_addr(addr) &&
1052*4882a593Smuzhiyun 			 lif->nucast < nufilters)
1053*4882a593Smuzhiyun 			lif->nucast++;
1054*4882a593Smuzhiyun 		else
1055*4882a593Smuzhiyun 			return -ENOSPC;
1056*4882a593Smuzhiyun 	} else {
1057*4882a593Smuzhiyun 		if (is_multicast_ether_addr(addr) && lif->nmcast)
1058*4882a593Smuzhiyun 			lif->nmcast--;
1059*4882a593Smuzhiyun 		else if (!is_multicast_ether_addr(addr) && lif->nucast)
1060*4882a593Smuzhiyun 			lif->nucast--;
1061*4882a593Smuzhiyun 	}
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	if (!can_sleep) {
1064*4882a593Smuzhiyun 		work = kzalloc(sizeof(*work), GFP_ATOMIC);
1065*4882a593Smuzhiyun 		if (!work) {
1066*4882a593Smuzhiyun 			netdev_err(lif->netdev, "%s OOM\n", __func__);
1067*4882a593Smuzhiyun 			return -ENOMEM;
1068*4882a593Smuzhiyun 		}
1069*4882a593Smuzhiyun 		work->type = add ? IONIC_DW_TYPE_RX_ADDR_ADD :
1070*4882a593Smuzhiyun 				   IONIC_DW_TYPE_RX_ADDR_DEL;
1071*4882a593Smuzhiyun 		memcpy(work->addr, addr, ETH_ALEN);
1072*4882a593Smuzhiyun 		netdev_dbg(lif->netdev, "deferred: rx_filter %s %pM\n",
1073*4882a593Smuzhiyun 			   add ? "add" : "del", addr);
1074*4882a593Smuzhiyun 		ionic_lif_deferred_enqueue(&lif->deferred, work);
1075*4882a593Smuzhiyun 	} else {
1076*4882a593Smuzhiyun 		netdev_dbg(lif->netdev, "rx_filter %s %pM\n",
1077*4882a593Smuzhiyun 			   add ? "add" : "del", addr);
1078*4882a593Smuzhiyun 		if (add)
1079*4882a593Smuzhiyun 			return ionic_lif_addr_add(lif, addr);
1080*4882a593Smuzhiyun 		else
1081*4882a593Smuzhiyun 			return ionic_lif_addr_del(lif, addr);
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	return 0;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
ionic_addr_add(struct net_device * netdev,const u8 * addr)1087*4882a593Smuzhiyun static int ionic_addr_add(struct net_device *netdev, const u8 *addr)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	return ionic_lif_addr(netdev_priv(netdev), addr, true, true);
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun 
ionic_ndo_addr_add(struct net_device * netdev,const u8 * addr)1092*4882a593Smuzhiyun static int ionic_ndo_addr_add(struct net_device *netdev, const u8 *addr)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	return ionic_lif_addr(netdev_priv(netdev), addr, true, false);
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
ionic_addr_del(struct net_device * netdev,const u8 * addr)1097*4882a593Smuzhiyun static int ionic_addr_del(struct net_device *netdev, const u8 *addr)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun 	/* Don't delete our own address from the uc list */
1100*4882a593Smuzhiyun 	if (ether_addr_equal(addr, netdev->dev_addr))
1101*4882a593Smuzhiyun 		return 0;
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	return ionic_lif_addr(netdev_priv(netdev), addr, false, true);
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun 
ionic_ndo_addr_del(struct net_device * netdev,const u8 * addr)1106*4882a593Smuzhiyun static int ionic_ndo_addr_del(struct net_device *netdev, const u8 *addr)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	return ionic_lif_addr(netdev_priv(netdev), addr, false, false);
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun 
ionic_lif_rx_mode(struct ionic_lif * lif,unsigned int rx_mode)1111*4882a593Smuzhiyun static void ionic_lif_rx_mode(struct ionic_lif *lif, unsigned int rx_mode)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
1114*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
1115*4882a593Smuzhiyun 		.cmd.rx_mode_set = {
1116*4882a593Smuzhiyun 			.opcode = IONIC_CMD_RX_MODE_SET,
1117*4882a593Smuzhiyun 			.lif_index = cpu_to_le16(lif->index),
1118*4882a593Smuzhiyun 			.rx_mode = cpu_to_le16(rx_mode),
1119*4882a593Smuzhiyun 		},
1120*4882a593Smuzhiyun 	};
1121*4882a593Smuzhiyun 	char buf[128];
1122*4882a593Smuzhiyun 	int err;
1123*4882a593Smuzhiyun 	int i;
1124*4882a593Smuzhiyun #define REMAIN(__x) (sizeof(buf) - (__x))
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	i = scnprintf(buf, sizeof(buf), "rx_mode 0x%04x -> 0x%04x:",
1127*4882a593Smuzhiyun 		      lif->rx_mode, rx_mode);
1128*4882a593Smuzhiyun 	if (rx_mode & IONIC_RX_MODE_F_UNICAST)
1129*4882a593Smuzhiyun 		i += scnprintf(&buf[i], REMAIN(i), " RX_MODE_F_UNICAST");
1130*4882a593Smuzhiyun 	if (rx_mode & IONIC_RX_MODE_F_MULTICAST)
1131*4882a593Smuzhiyun 		i += scnprintf(&buf[i], REMAIN(i), " RX_MODE_F_MULTICAST");
1132*4882a593Smuzhiyun 	if (rx_mode & IONIC_RX_MODE_F_BROADCAST)
1133*4882a593Smuzhiyun 		i += scnprintf(&buf[i], REMAIN(i), " RX_MODE_F_BROADCAST");
1134*4882a593Smuzhiyun 	if (rx_mode & IONIC_RX_MODE_F_PROMISC)
1135*4882a593Smuzhiyun 		i += scnprintf(&buf[i], REMAIN(i), " RX_MODE_F_PROMISC");
1136*4882a593Smuzhiyun 	if (rx_mode & IONIC_RX_MODE_F_ALLMULTI)
1137*4882a593Smuzhiyun 		i += scnprintf(&buf[i], REMAIN(i), " RX_MODE_F_ALLMULTI");
1138*4882a593Smuzhiyun 	netdev_dbg(lif->netdev, "lif%d %s\n", lif->index, buf);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	err = ionic_adminq_post_wait(lif, &ctx);
1141*4882a593Smuzhiyun 	if (err)
1142*4882a593Smuzhiyun 		netdev_warn(lif->netdev, "set rx_mode 0x%04x failed: %d\n",
1143*4882a593Smuzhiyun 			    rx_mode, err);
1144*4882a593Smuzhiyun 	else
1145*4882a593Smuzhiyun 		lif->rx_mode = rx_mode;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
ionic_set_rx_mode(struct net_device * netdev,bool can_sleep)1148*4882a593Smuzhiyun static void ionic_set_rx_mode(struct net_device *netdev, bool can_sleep)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
1151*4882a593Smuzhiyun 	struct ionic_deferred_work *work;
1152*4882a593Smuzhiyun 	unsigned int nfilters;
1153*4882a593Smuzhiyun 	unsigned int rx_mode;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	rx_mode = IONIC_RX_MODE_F_UNICAST;
1156*4882a593Smuzhiyun 	rx_mode |= (netdev->flags & IFF_MULTICAST) ? IONIC_RX_MODE_F_MULTICAST : 0;
1157*4882a593Smuzhiyun 	rx_mode |= (netdev->flags & IFF_BROADCAST) ? IONIC_RX_MODE_F_BROADCAST : 0;
1158*4882a593Smuzhiyun 	rx_mode |= (netdev->flags & IFF_PROMISC) ? IONIC_RX_MODE_F_PROMISC : 0;
1159*4882a593Smuzhiyun 	rx_mode |= (netdev->flags & IFF_ALLMULTI) ? IONIC_RX_MODE_F_ALLMULTI : 0;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	/* sync unicast addresses
1162*4882a593Smuzhiyun 	 * next check to see if we're in an overflow state
1163*4882a593Smuzhiyun 	 *    if so, we track that we overflowed and enable NIC PROMISC
1164*4882a593Smuzhiyun 	 *    else if the overflow is set and not needed
1165*4882a593Smuzhiyun 	 *       we remove our overflow flag and check the netdev flags
1166*4882a593Smuzhiyun 	 *       to see if we can disable NIC PROMISC
1167*4882a593Smuzhiyun 	 */
1168*4882a593Smuzhiyun 	if (can_sleep)
1169*4882a593Smuzhiyun 		__dev_uc_sync(netdev, ionic_addr_add, ionic_addr_del);
1170*4882a593Smuzhiyun 	else
1171*4882a593Smuzhiyun 		__dev_uc_sync(netdev, ionic_ndo_addr_add, ionic_ndo_addr_del);
1172*4882a593Smuzhiyun 	nfilters = le32_to_cpu(lif->identity->eth.max_ucast_filters);
1173*4882a593Smuzhiyun 	if (netdev_uc_count(netdev) + 1 > nfilters) {
1174*4882a593Smuzhiyun 		rx_mode |= IONIC_RX_MODE_F_PROMISC;
1175*4882a593Smuzhiyun 		lif->uc_overflow = true;
1176*4882a593Smuzhiyun 	} else if (lif->uc_overflow) {
1177*4882a593Smuzhiyun 		lif->uc_overflow = false;
1178*4882a593Smuzhiyun 		if (!(netdev->flags & IFF_PROMISC))
1179*4882a593Smuzhiyun 			rx_mode &= ~IONIC_RX_MODE_F_PROMISC;
1180*4882a593Smuzhiyun 	}
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	/* same for multicast */
1183*4882a593Smuzhiyun 	if (can_sleep)
1184*4882a593Smuzhiyun 		__dev_mc_sync(netdev, ionic_addr_add, ionic_addr_del);
1185*4882a593Smuzhiyun 	else
1186*4882a593Smuzhiyun 		__dev_mc_sync(netdev, ionic_ndo_addr_add, ionic_ndo_addr_del);
1187*4882a593Smuzhiyun 	nfilters = le32_to_cpu(lif->identity->eth.max_mcast_filters);
1188*4882a593Smuzhiyun 	if (netdev_mc_count(netdev) > nfilters) {
1189*4882a593Smuzhiyun 		rx_mode |= IONIC_RX_MODE_F_ALLMULTI;
1190*4882a593Smuzhiyun 		lif->mc_overflow = true;
1191*4882a593Smuzhiyun 	} else if (lif->mc_overflow) {
1192*4882a593Smuzhiyun 		lif->mc_overflow = false;
1193*4882a593Smuzhiyun 		if (!(netdev->flags & IFF_ALLMULTI))
1194*4882a593Smuzhiyun 			rx_mode &= ~IONIC_RX_MODE_F_ALLMULTI;
1195*4882a593Smuzhiyun 	}
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	if (lif->rx_mode != rx_mode) {
1198*4882a593Smuzhiyun 		if (!can_sleep) {
1199*4882a593Smuzhiyun 			work = kzalloc(sizeof(*work), GFP_ATOMIC);
1200*4882a593Smuzhiyun 			if (!work) {
1201*4882a593Smuzhiyun 				netdev_err(lif->netdev, "%s OOM\n", __func__);
1202*4882a593Smuzhiyun 				return;
1203*4882a593Smuzhiyun 			}
1204*4882a593Smuzhiyun 			work->type = IONIC_DW_TYPE_RX_MODE;
1205*4882a593Smuzhiyun 			work->rx_mode = rx_mode;
1206*4882a593Smuzhiyun 			netdev_dbg(lif->netdev, "deferred: rx_mode\n");
1207*4882a593Smuzhiyun 			ionic_lif_deferred_enqueue(&lif->deferred, work);
1208*4882a593Smuzhiyun 		} else {
1209*4882a593Smuzhiyun 			ionic_lif_rx_mode(lif, rx_mode);
1210*4882a593Smuzhiyun 		}
1211*4882a593Smuzhiyun 	}
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun 
ionic_ndo_set_rx_mode(struct net_device * netdev)1214*4882a593Smuzhiyun static void ionic_ndo_set_rx_mode(struct net_device *netdev)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun 	ionic_set_rx_mode(netdev, false);
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
ionic_netdev_features_to_nic(netdev_features_t features)1219*4882a593Smuzhiyun static __le64 ionic_netdev_features_to_nic(netdev_features_t features)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun 	u64 wanted = 0;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	if (features & NETIF_F_HW_VLAN_CTAG_TX)
1224*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_VLAN_TX_TAG;
1225*4882a593Smuzhiyun 	if (features & NETIF_F_HW_VLAN_CTAG_RX)
1226*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_VLAN_RX_STRIP;
1227*4882a593Smuzhiyun 	if (features & NETIF_F_HW_VLAN_CTAG_FILTER)
1228*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_VLAN_RX_FILTER;
1229*4882a593Smuzhiyun 	if (features & NETIF_F_RXHASH)
1230*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_RX_HASH;
1231*4882a593Smuzhiyun 	if (features & NETIF_F_RXCSUM)
1232*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_RX_CSUM;
1233*4882a593Smuzhiyun 	if (features & NETIF_F_SG)
1234*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_TX_SG;
1235*4882a593Smuzhiyun 	if (features & NETIF_F_HW_CSUM)
1236*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_TX_CSUM;
1237*4882a593Smuzhiyun 	if (features & NETIF_F_TSO)
1238*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_TSO;
1239*4882a593Smuzhiyun 	if (features & NETIF_F_TSO6)
1240*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_TSO_IPV6;
1241*4882a593Smuzhiyun 	if (features & NETIF_F_TSO_ECN)
1242*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_TSO_ECN;
1243*4882a593Smuzhiyun 	if (features & NETIF_F_GSO_GRE)
1244*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_TSO_GRE;
1245*4882a593Smuzhiyun 	if (features & NETIF_F_GSO_GRE_CSUM)
1246*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_TSO_GRE_CSUM;
1247*4882a593Smuzhiyun 	if (features & NETIF_F_GSO_IPXIP4)
1248*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_TSO_IPXIP4;
1249*4882a593Smuzhiyun 	if (features & NETIF_F_GSO_IPXIP6)
1250*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_TSO_IPXIP6;
1251*4882a593Smuzhiyun 	if (features & NETIF_F_GSO_UDP_TUNNEL)
1252*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_TSO_UDP;
1253*4882a593Smuzhiyun 	if (features & NETIF_F_GSO_UDP_TUNNEL_CSUM)
1254*4882a593Smuzhiyun 		wanted |= IONIC_ETH_HW_TSO_UDP_CSUM;
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	return cpu_to_le64(wanted);
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun 
ionic_set_nic_features(struct ionic_lif * lif,netdev_features_t features)1259*4882a593Smuzhiyun static int ionic_set_nic_features(struct ionic_lif *lif,
1260*4882a593Smuzhiyun 				  netdev_features_t features)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun 	struct device *dev = lif->ionic->dev;
1263*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
1264*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
1265*4882a593Smuzhiyun 		.cmd.lif_setattr = {
1266*4882a593Smuzhiyun 			.opcode = IONIC_CMD_LIF_SETATTR,
1267*4882a593Smuzhiyun 			.index = cpu_to_le16(lif->index),
1268*4882a593Smuzhiyun 			.attr = IONIC_LIF_ATTR_FEATURES,
1269*4882a593Smuzhiyun 		},
1270*4882a593Smuzhiyun 	};
1271*4882a593Smuzhiyun 	u64 vlan_flags = IONIC_ETH_HW_VLAN_TX_TAG |
1272*4882a593Smuzhiyun 			 IONIC_ETH_HW_VLAN_RX_STRIP |
1273*4882a593Smuzhiyun 			 IONIC_ETH_HW_VLAN_RX_FILTER;
1274*4882a593Smuzhiyun 	u64 old_hw_features;
1275*4882a593Smuzhiyun 	int err;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	ctx.cmd.lif_setattr.features = ionic_netdev_features_to_nic(features);
1278*4882a593Smuzhiyun 	err = ionic_adminq_post_wait(lif, &ctx);
1279*4882a593Smuzhiyun 	if (err)
1280*4882a593Smuzhiyun 		return err;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	old_hw_features = lif->hw_features;
1283*4882a593Smuzhiyun 	lif->hw_features = le64_to_cpu(ctx.cmd.lif_setattr.features &
1284*4882a593Smuzhiyun 				       ctx.comp.lif_setattr.features);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	if ((old_hw_features ^ lif->hw_features) & IONIC_ETH_HW_RX_HASH)
1287*4882a593Smuzhiyun 		ionic_lif_rss_config(lif, lif->rss_types, NULL, NULL);
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	if ((vlan_flags & le64_to_cpu(ctx.cmd.lif_setattr.features)) &&
1290*4882a593Smuzhiyun 	    !(vlan_flags & le64_to_cpu(ctx.comp.lif_setattr.features)))
1291*4882a593Smuzhiyun 		dev_info_once(lif->ionic->dev, "NIC is not supporting vlan offload, likely in SmartNIC mode\n");
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_VLAN_TX_TAG)
1294*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_VLAN_TX_TAG\n");
1295*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_VLAN_RX_STRIP)
1296*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_VLAN_RX_STRIP\n");
1297*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_VLAN_RX_FILTER)
1298*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_VLAN_RX_FILTER\n");
1299*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_RX_HASH)
1300*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_RX_HASH\n");
1301*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TX_SG)
1302*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_TX_SG\n");
1303*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TX_CSUM)
1304*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_TX_CSUM\n");
1305*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_RX_CSUM)
1306*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_RX_CSUM\n");
1307*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO)
1308*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_TSO\n");
1309*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_IPV6)
1310*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_TSO_IPV6\n");
1311*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_ECN)
1312*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_TSO_ECN\n");
1313*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_GRE)
1314*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_TSO_GRE\n");
1315*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_GRE_CSUM)
1316*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_TSO_GRE_CSUM\n");
1317*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_IPXIP4)
1318*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_TSO_IPXIP4\n");
1319*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_IPXIP6)
1320*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_TSO_IPXIP6\n");
1321*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_UDP)
1322*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_TSO_UDP\n");
1323*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_UDP_CSUM)
1324*4882a593Smuzhiyun 		dev_dbg(dev, "feature ETH_HW_TSO_UDP_CSUM\n");
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	return 0;
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun 
ionic_init_nic_features(struct ionic_lif * lif)1329*4882a593Smuzhiyun static int ionic_init_nic_features(struct ionic_lif *lif)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun 	struct net_device *netdev = lif->netdev;
1332*4882a593Smuzhiyun 	netdev_features_t features;
1333*4882a593Smuzhiyun 	int err;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	/* set up what we expect to support by default */
1336*4882a593Smuzhiyun 	features = NETIF_F_HW_VLAN_CTAG_TX |
1337*4882a593Smuzhiyun 		   NETIF_F_HW_VLAN_CTAG_RX |
1338*4882a593Smuzhiyun 		   NETIF_F_HW_VLAN_CTAG_FILTER |
1339*4882a593Smuzhiyun 		   NETIF_F_RXHASH |
1340*4882a593Smuzhiyun 		   NETIF_F_SG |
1341*4882a593Smuzhiyun 		   NETIF_F_HW_CSUM |
1342*4882a593Smuzhiyun 		   NETIF_F_RXCSUM |
1343*4882a593Smuzhiyun 		   NETIF_F_TSO |
1344*4882a593Smuzhiyun 		   NETIF_F_TSO6 |
1345*4882a593Smuzhiyun 		   NETIF_F_TSO_ECN;
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	err = ionic_set_nic_features(lif, features);
1348*4882a593Smuzhiyun 	if (err)
1349*4882a593Smuzhiyun 		return err;
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	/* tell the netdev what we actually can support */
1352*4882a593Smuzhiyun 	netdev->features |= NETIF_F_HIGHDMA;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_VLAN_TX_TAG)
1355*4882a593Smuzhiyun 		netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX;
1356*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_VLAN_RX_STRIP)
1357*4882a593Smuzhiyun 		netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX;
1358*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_VLAN_RX_FILTER)
1359*4882a593Smuzhiyun 		netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_FILTER;
1360*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_RX_HASH)
1361*4882a593Smuzhiyun 		netdev->hw_features |= NETIF_F_RXHASH;
1362*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TX_SG)
1363*4882a593Smuzhiyun 		netdev->hw_features |= NETIF_F_SG;
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TX_CSUM)
1366*4882a593Smuzhiyun 		netdev->hw_enc_features |= NETIF_F_HW_CSUM;
1367*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_RX_CSUM)
1368*4882a593Smuzhiyun 		netdev->hw_enc_features |= NETIF_F_RXCSUM;
1369*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO)
1370*4882a593Smuzhiyun 		netdev->hw_enc_features |= NETIF_F_TSO;
1371*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_IPV6)
1372*4882a593Smuzhiyun 		netdev->hw_enc_features |= NETIF_F_TSO6;
1373*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_ECN)
1374*4882a593Smuzhiyun 		netdev->hw_enc_features |= NETIF_F_TSO_ECN;
1375*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_GRE)
1376*4882a593Smuzhiyun 		netdev->hw_enc_features |= NETIF_F_GSO_GRE;
1377*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_GRE_CSUM)
1378*4882a593Smuzhiyun 		netdev->hw_enc_features |= NETIF_F_GSO_GRE_CSUM;
1379*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_IPXIP4)
1380*4882a593Smuzhiyun 		netdev->hw_enc_features |= NETIF_F_GSO_IPXIP4;
1381*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_IPXIP6)
1382*4882a593Smuzhiyun 		netdev->hw_enc_features |= NETIF_F_GSO_IPXIP6;
1383*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_UDP)
1384*4882a593Smuzhiyun 		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL;
1385*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_TSO_UDP_CSUM)
1386*4882a593Smuzhiyun 		netdev->hw_enc_features |= NETIF_F_GSO_UDP_TUNNEL_CSUM;
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	netdev->hw_features |= netdev->hw_enc_features;
1389*4882a593Smuzhiyun 	netdev->features |= netdev->hw_features;
1390*4882a593Smuzhiyun 	netdev->vlan_features |= netdev->features & ~NETIF_F_VLAN_FEATURES;
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	netdev->priv_flags |= IFF_UNICAST_FLT |
1393*4882a593Smuzhiyun 			      IFF_LIVE_ADDR_CHANGE;
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	return 0;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun 
ionic_set_features(struct net_device * netdev,netdev_features_t features)1398*4882a593Smuzhiyun static int ionic_set_features(struct net_device *netdev,
1399*4882a593Smuzhiyun 			      netdev_features_t features)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
1402*4882a593Smuzhiyun 	int err;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	netdev_dbg(netdev, "%s: lif->features=0x%08llx new_features=0x%08llx\n",
1405*4882a593Smuzhiyun 		   __func__, (u64)lif->netdev->features, (u64)features);
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	err = ionic_set_nic_features(lif, features);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	return err;
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun 
ionic_set_mac_address(struct net_device * netdev,void * sa)1412*4882a593Smuzhiyun static int ionic_set_mac_address(struct net_device *netdev, void *sa)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun 	struct sockaddr *addr = sa;
1415*4882a593Smuzhiyun 	u8 *mac;
1416*4882a593Smuzhiyun 	int err;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	mac = (u8 *)addr->sa_data;
1419*4882a593Smuzhiyun 	if (ether_addr_equal(netdev->dev_addr, mac))
1420*4882a593Smuzhiyun 		return 0;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	err = eth_prepare_mac_addr_change(netdev, addr);
1423*4882a593Smuzhiyun 	if (err)
1424*4882a593Smuzhiyun 		return err;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	if (!is_zero_ether_addr(netdev->dev_addr)) {
1427*4882a593Smuzhiyun 		netdev_info(netdev, "deleting mac addr %pM\n",
1428*4882a593Smuzhiyun 			    netdev->dev_addr);
1429*4882a593Smuzhiyun 		ionic_addr_del(netdev, netdev->dev_addr);
1430*4882a593Smuzhiyun 	}
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	eth_commit_mac_addr_change(netdev, addr);
1433*4882a593Smuzhiyun 	netdev_info(netdev, "updating mac addr %pM\n", mac);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	return ionic_addr_add(netdev, mac);
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun 
ionic_stop_queues_reconfig(struct ionic_lif * lif)1438*4882a593Smuzhiyun static void ionic_stop_queues_reconfig(struct ionic_lif *lif)
1439*4882a593Smuzhiyun {
1440*4882a593Smuzhiyun 	/* Stop and clean the queues before reconfiguration */
1441*4882a593Smuzhiyun 	mutex_lock(&lif->queue_lock);
1442*4882a593Smuzhiyun 	netif_device_detach(lif->netdev);
1443*4882a593Smuzhiyun 	ionic_stop_queues(lif);
1444*4882a593Smuzhiyun 	ionic_txrx_deinit(lif);
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun 
ionic_start_queues_reconfig(struct ionic_lif * lif)1447*4882a593Smuzhiyun static int ionic_start_queues_reconfig(struct ionic_lif *lif)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun 	int err;
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	/* Re-init the queues after reconfiguration */
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	/* The only way txrx_init can fail here is if communication
1454*4882a593Smuzhiyun 	 * with FW is suddenly broken.  There's not much we can do
1455*4882a593Smuzhiyun 	 * at this point - error messages have already been printed,
1456*4882a593Smuzhiyun 	 * so we can continue on and the user can eventually do a
1457*4882a593Smuzhiyun 	 * DOWN and UP to try to reset and clear the issue.
1458*4882a593Smuzhiyun 	 */
1459*4882a593Smuzhiyun 	err = ionic_txrx_init(lif);
1460*4882a593Smuzhiyun 	mutex_unlock(&lif->queue_lock);
1461*4882a593Smuzhiyun 	ionic_link_status_check_request(lif, true);
1462*4882a593Smuzhiyun 	netif_device_attach(lif->netdev);
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	return err;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun 
ionic_change_mtu(struct net_device * netdev,int new_mtu)1467*4882a593Smuzhiyun static int ionic_change_mtu(struct net_device *netdev, int new_mtu)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
1470*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
1471*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
1472*4882a593Smuzhiyun 		.cmd.lif_setattr = {
1473*4882a593Smuzhiyun 			.opcode = IONIC_CMD_LIF_SETATTR,
1474*4882a593Smuzhiyun 			.index = cpu_to_le16(lif->index),
1475*4882a593Smuzhiyun 			.attr = IONIC_LIF_ATTR_MTU,
1476*4882a593Smuzhiyun 			.mtu = cpu_to_le32(new_mtu),
1477*4882a593Smuzhiyun 		},
1478*4882a593Smuzhiyun 	};
1479*4882a593Smuzhiyun 	int err;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	err = ionic_adminq_post_wait(lif, &ctx);
1482*4882a593Smuzhiyun 	if (err)
1483*4882a593Smuzhiyun 		return err;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 	netdev->mtu = new_mtu;
1486*4882a593Smuzhiyun 	/* if we're not running, nothing more to do */
1487*4882a593Smuzhiyun 	if (!netif_running(netdev))
1488*4882a593Smuzhiyun 		return 0;
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	ionic_stop_queues_reconfig(lif);
1491*4882a593Smuzhiyun 	return ionic_start_queues_reconfig(lif);
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun 
ionic_tx_timeout_work(struct work_struct * ws)1494*4882a593Smuzhiyun static void ionic_tx_timeout_work(struct work_struct *ws)
1495*4882a593Smuzhiyun {
1496*4882a593Smuzhiyun 	struct ionic_lif *lif = container_of(ws, struct ionic_lif, tx_timeout_work);
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	netdev_info(lif->netdev, "Tx Timeout recovery\n");
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	/* if we were stopped before this scheduled job was launched,
1501*4882a593Smuzhiyun 	 * don't bother the queues as they are already stopped.
1502*4882a593Smuzhiyun 	 */
1503*4882a593Smuzhiyun 	if (!netif_running(lif->netdev))
1504*4882a593Smuzhiyun 		return;
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	ionic_stop_queues_reconfig(lif);
1507*4882a593Smuzhiyun 	ionic_start_queues_reconfig(lif);
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun 
ionic_tx_timeout(struct net_device * netdev,unsigned int txqueue)1510*4882a593Smuzhiyun static void ionic_tx_timeout(struct net_device *netdev, unsigned int txqueue)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	schedule_work(&lif->tx_timeout_work);
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun 
ionic_vlan_rx_add_vid(struct net_device * netdev,__be16 proto,u16 vid)1517*4882a593Smuzhiyun static int ionic_vlan_rx_add_vid(struct net_device *netdev, __be16 proto,
1518*4882a593Smuzhiyun 				 u16 vid)
1519*4882a593Smuzhiyun {
1520*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
1521*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
1522*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
1523*4882a593Smuzhiyun 		.cmd.rx_filter_add = {
1524*4882a593Smuzhiyun 			.opcode = IONIC_CMD_RX_FILTER_ADD,
1525*4882a593Smuzhiyun 			.lif_index = cpu_to_le16(lif->index),
1526*4882a593Smuzhiyun 			.match = cpu_to_le16(IONIC_RX_FILTER_MATCH_VLAN),
1527*4882a593Smuzhiyun 			.vlan.vlan = cpu_to_le16(vid),
1528*4882a593Smuzhiyun 		},
1529*4882a593Smuzhiyun 	};
1530*4882a593Smuzhiyun 	int err;
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	netdev_dbg(netdev, "rx_filter add VLAN %d\n", vid);
1533*4882a593Smuzhiyun 	err = ionic_adminq_post_wait(lif, &ctx);
1534*4882a593Smuzhiyun 	if (err)
1535*4882a593Smuzhiyun 		return err;
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	return ionic_rx_filter_save(lif, 0, IONIC_RXQ_INDEX_ANY, 0, &ctx);
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun 
ionic_vlan_rx_kill_vid(struct net_device * netdev,__be16 proto,u16 vid)1540*4882a593Smuzhiyun static int ionic_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto,
1541*4882a593Smuzhiyun 				  u16 vid)
1542*4882a593Smuzhiyun {
1543*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
1544*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
1545*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
1546*4882a593Smuzhiyun 		.cmd.rx_filter_del = {
1547*4882a593Smuzhiyun 			.opcode = IONIC_CMD_RX_FILTER_DEL,
1548*4882a593Smuzhiyun 			.lif_index = cpu_to_le16(lif->index),
1549*4882a593Smuzhiyun 		},
1550*4882a593Smuzhiyun 	};
1551*4882a593Smuzhiyun 	struct ionic_rx_filter *f;
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	spin_lock_bh(&lif->rx_filters.lock);
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	f = ionic_rx_filter_by_vlan(lif, vid);
1556*4882a593Smuzhiyun 	if (!f) {
1557*4882a593Smuzhiyun 		spin_unlock_bh(&lif->rx_filters.lock);
1558*4882a593Smuzhiyun 		return -ENOENT;
1559*4882a593Smuzhiyun 	}
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	netdev_dbg(netdev, "rx_filter del VLAN %d (id %d)\n",
1562*4882a593Smuzhiyun 		   vid, f->filter_id);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	ctx.cmd.rx_filter_del.filter_id = cpu_to_le32(f->filter_id);
1565*4882a593Smuzhiyun 	ionic_rx_filter_free(lif, f);
1566*4882a593Smuzhiyun 	spin_unlock_bh(&lif->rx_filters.lock);
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	return ionic_adminq_post_wait(lif, &ctx);
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun 
ionic_lif_rss_config(struct ionic_lif * lif,const u16 types,const u8 * key,const u32 * indir)1571*4882a593Smuzhiyun int ionic_lif_rss_config(struct ionic_lif *lif, const u16 types,
1572*4882a593Smuzhiyun 			 const u8 *key, const u32 *indir)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
1575*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
1576*4882a593Smuzhiyun 		.cmd.lif_setattr = {
1577*4882a593Smuzhiyun 			.opcode = IONIC_CMD_LIF_SETATTR,
1578*4882a593Smuzhiyun 			.attr = IONIC_LIF_ATTR_RSS,
1579*4882a593Smuzhiyun 			.rss.addr = cpu_to_le64(lif->rss_ind_tbl_pa),
1580*4882a593Smuzhiyun 		},
1581*4882a593Smuzhiyun 	};
1582*4882a593Smuzhiyun 	unsigned int i, tbl_sz;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	if (lif->hw_features & IONIC_ETH_HW_RX_HASH) {
1585*4882a593Smuzhiyun 		lif->rss_types = types;
1586*4882a593Smuzhiyun 		ctx.cmd.lif_setattr.rss.types = cpu_to_le16(types);
1587*4882a593Smuzhiyun 	}
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	if (key)
1590*4882a593Smuzhiyun 		memcpy(lif->rss_hash_key, key, IONIC_RSS_HASH_KEY_SIZE);
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	if (indir) {
1593*4882a593Smuzhiyun 		tbl_sz = le16_to_cpu(lif->ionic->ident.lif.eth.rss_ind_tbl_sz);
1594*4882a593Smuzhiyun 		for (i = 0; i < tbl_sz; i++)
1595*4882a593Smuzhiyun 			lif->rss_ind_tbl[i] = indir[i];
1596*4882a593Smuzhiyun 	}
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	memcpy(ctx.cmd.lif_setattr.rss.key, lif->rss_hash_key,
1599*4882a593Smuzhiyun 	       IONIC_RSS_HASH_KEY_SIZE);
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	return ionic_adminq_post_wait(lif, &ctx);
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun 
ionic_lif_rss_init(struct ionic_lif * lif)1604*4882a593Smuzhiyun static int ionic_lif_rss_init(struct ionic_lif *lif)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun 	unsigned int tbl_sz;
1607*4882a593Smuzhiyun 	unsigned int i;
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	lif->rss_types = IONIC_RSS_TYPE_IPV4     |
1610*4882a593Smuzhiyun 			 IONIC_RSS_TYPE_IPV4_TCP |
1611*4882a593Smuzhiyun 			 IONIC_RSS_TYPE_IPV4_UDP |
1612*4882a593Smuzhiyun 			 IONIC_RSS_TYPE_IPV6     |
1613*4882a593Smuzhiyun 			 IONIC_RSS_TYPE_IPV6_TCP |
1614*4882a593Smuzhiyun 			 IONIC_RSS_TYPE_IPV6_UDP;
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	/* Fill indirection table with 'default' values */
1617*4882a593Smuzhiyun 	tbl_sz = le16_to_cpu(lif->ionic->ident.lif.eth.rss_ind_tbl_sz);
1618*4882a593Smuzhiyun 	for (i = 0; i < tbl_sz; i++)
1619*4882a593Smuzhiyun 		lif->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, lif->nxqs);
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	return ionic_lif_rss_config(lif, lif->rss_types, NULL, NULL);
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun 
ionic_lif_rss_deinit(struct ionic_lif * lif)1624*4882a593Smuzhiyun static void ionic_lif_rss_deinit(struct ionic_lif *lif)
1625*4882a593Smuzhiyun {
1626*4882a593Smuzhiyun 	int tbl_sz;
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	tbl_sz = le16_to_cpu(lif->ionic->ident.lif.eth.rss_ind_tbl_sz);
1629*4882a593Smuzhiyun 	memset(lif->rss_ind_tbl, 0, tbl_sz);
1630*4882a593Smuzhiyun 	memset(lif->rss_hash_key, 0, IONIC_RSS_HASH_KEY_SIZE);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	ionic_lif_rss_config(lif, 0x0, NULL, NULL);
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun 
ionic_txrx_disable(struct ionic_lif * lif)1635*4882a593Smuzhiyun static void ionic_txrx_disable(struct ionic_lif *lif)
1636*4882a593Smuzhiyun {
1637*4882a593Smuzhiyun 	unsigned int i;
1638*4882a593Smuzhiyun 	int err = 0;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	if (lif->txqcqs) {
1641*4882a593Smuzhiyun 		for (i = 0; i < lif->nxqs; i++)
1642*4882a593Smuzhiyun 			err = ionic_qcq_disable(lif->txqcqs[i], (err != -ETIMEDOUT));
1643*4882a593Smuzhiyun 	}
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	if (lif->rxqcqs) {
1646*4882a593Smuzhiyun 		for (i = 0; i < lif->nxqs; i++)
1647*4882a593Smuzhiyun 			err = ionic_qcq_disable(lif->rxqcqs[i], (err != -ETIMEDOUT));
1648*4882a593Smuzhiyun 	}
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun 
ionic_txrx_deinit(struct ionic_lif * lif)1651*4882a593Smuzhiyun static void ionic_txrx_deinit(struct ionic_lif *lif)
1652*4882a593Smuzhiyun {
1653*4882a593Smuzhiyun 	unsigned int i;
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	if (lif->txqcqs) {
1656*4882a593Smuzhiyun 		for (i = 0; i < lif->nxqs && lif->txqcqs[i]; i++) {
1657*4882a593Smuzhiyun 			ionic_lif_qcq_deinit(lif, lif->txqcqs[i]);
1658*4882a593Smuzhiyun 			ionic_tx_flush(&lif->txqcqs[i]->cq);
1659*4882a593Smuzhiyun 			ionic_tx_empty(&lif->txqcqs[i]->q);
1660*4882a593Smuzhiyun 		}
1661*4882a593Smuzhiyun 	}
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	if (lif->rxqcqs) {
1664*4882a593Smuzhiyun 		for (i = 0; i < lif->nxqs && lif->rxqcqs[i]; i++) {
1665*4882a593Smuzhiyun 			ionic_lif_qcq_deinit(lif, lif->rxqcqs[i]);
1666*4882a593Smuzhiyun 			ionic_rx_empty(&lif->rxqcqs[i]->q);
1667*4882a593Smuzhiyun 		}
1668*4882a593Smuzhiyun 	}
1669*4882a593Smuzhiyun 	lif->rx_mode = 0;
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun 
ionic_txrx_free(struct ionic_lif * lif)1672*4882a593Smuzhiyun static void ionic_txrx_free(struct ionic_lif *lif)
1673*4882a593Smuzhiyun {
1674*4882a593Smuzhiyun 	unsigned int i;
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	if (lif->txqcqs) {
1677*4882a593Smuzhiyun 		for (i = 0; i < lif->ionic->ntxqs_per_lif && lif->txqcqs[i]; i++) {
1678*4882a593Smuzhiyun 			ionic_qcq_free(lif, lif->txqcqs[i]);
1679*4882a593Smuzhiyun 			devm_kfree(lif->ionic->dev, lif->txqcqs[i]);
1680*4882a593Smuzhiyun 			lif->txqcqs[i] = NULL;
1681*4882a593Smuzhiyun 		}
1682*4882a593Smuzhiyun 	}
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	if (lif->rxqcqs) {
1685*4882a593Smuzhiyun 		for (i = 0; i < lif->ionic->nrxqs_per_lif && lif->rxqcqs[i]; i++) {
1686*4882a593Smuzhiyun 			ionic_qcq_free(lif, lif->rxqcqs[i]);
1687*4882a593Smuzhiyun 			devm_kfree(lif->ionic->dev, lif->rxqcqs[i]);
1688*4882a593Smuzhiyun 			lif->rxqcqs[i] = NULL;
1689*4882a593Smuzhiyun 		}
1690*4882a593Smuzhiyun 	}
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun 
ionic_txrx_alloc(struct ionic_lif * lif)1693*4882a593Smuzhiyun static int ionic_txrx_alloc(struct ionic_lif *lif)
1694*4882a593Smuzhiyun {
1695*4882a593Smuzhiyun 	unsigned int sg_desc_sz;
1696*4882a593Smuzhiyun 	unsigned int flags;
1697*4882a593Smuzhiyun 	unsigned int i;
1698*4882a593Smuzhiyun 	int err = 0;
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	if (lif->qtype_info[IONIC_QTYPE_TXQ].version >= 1 &&
1701*4882a593Smuzhiyun 	    lif->qtype_info[IONIC_QTYPE_TXQ].sg_desc_sz ==
1702*4882a593Smuzhiyun 					  sizeof(struct ionic_txq_sg_desc_v1))
1703*4882a593Smuzhiyun 		sg_desc_sz = sizeof(struct ionic_txq_sg_desc_v1);
1704*4882a593Smuzhiyun 	else
1705*4882a593Smuzhiyun 		sg_desc_sz = sizeof(struct ionic_txq_sg_desc);
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	flags = IONIC_QCQ_F_TX_STATS | IONIC_QCQ_F_SG;
1708*4882a593Smuzhiyun 	if (test_bit(IONIC_LIF_F_SPLIT_INTR, lif->state))
1709*4882a593Smuzhiyun 		flags |= IONIC_QCQ_F_INTR;
1710*4882a593Smuzhiyun 	for (i = 0; i < lif->nxqs; i++) {
1711*4882a593Smuzhiyun 		err = ionic_qcq_alloc(lif, IONIC_QTYPE_TXQ, i, "tx", flags,
1712*4882a593Smuzhiyun 				      lif->ntxq_descs,
1713*4882a593Smuzhiyun 				      sizeof(struct ionic_txq_desc),
1714*4882a593Smuzhiyun 				      sizeof(struct ionic_txq_comp),
1715*4882a593Smuzhiyun 				      sg_desc_sz,
1716*4882a593Smuzhiyun 				      lif->kern_pid, &lif->txqcqs[i]);
1717*4882a593Smuzhiyun 		if (err)
1718*4882a593Smuzhiyun 			goto err_out;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 		if (flags & IONIC_QCQ_F_INTR) {
1721*4882a593Smuzhiyun 			ionic_intr_coal_init(lif->ionic->idev.intr_ctrl,
1722*4882a593Smuzhiyun 					     lif->txqcqs[i]->intr.index,
1723*4882a593Smuzhiyun 					     lif->tx_coalesce_hw);
1724*4882a593Smuzhiyun 			if (test_bit(IONIC_LIF_F_TX_DIM_INTR, lif->state))
1725*4882a593Smuzhiyun 				lif->txqcqs[i]->intr.dim_coal_hw = lif->tx_coalesce_hw;
1726*4882a593Smuzhiyun 		}
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 		ionic_debugfs_add_qcq(lif, lif->txqcqs[i]);
1729*4882a593Smuzhiyun 	}
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	flags = IONIC_QCQ_F_RX_STATS | IONIC_QCQ_F_SG | IONIC_QCQ_F_INTR;
1732*4882a593Smuzhiyun 	for (i = 0; i < lif->nxqs; i++) {
1733*4882a593Smuzhiyun 		err = ionic_qcq_alloc(lif, IONIC_QTYPE_RXQ, i, "rx", flags,
1734*4882a593Smuzhiyun 				      lif->nrxq_descs,
1735*4882a593Smuzhiyun 				      sizeof(struct ionic_rxq_desc),
1736*4882a593Smuzhiyun 				      sizeof(struct ionic_rxq_comp),
1737*4882a593Smuzhiyun 				      sizeof(struct ionic_rxq_sg_desc),
1738*4882a593Smuzhiyun 				      lif->kern_pid, &lif->rxqcqs[i]);
1739*4882a593Smuzhiyun 		if (err)
1740*4882a593Smuzhiyun 			goto err_out;
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 		ionic_intr_coal_init(lif->ionic->idev.intr_ctrl,
1743*4882a593Smuzhiyun 				     lif->rxqcqs[i]->intr.index,
1744*4882a593Smuzhiyun 				     lif->rx_coalesce_hw);
1745*4882a593Smuzhiyun 		if (test_bit(IONIC_LIF_F_RX_DIM_INTR, lif->state))
1746*4882a593Smuzhiyun 			lif->rxqcqs[i]->intr.dim_coal_hw = lif->rx_coalesce_hw;
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 		if (!test_bit(IONIC_LIF_F_SPLIT_INTR, lif->state))
1749*4882a593Smuzhiyun 			ionic_link_qcq_interrupts(lif->rxqcqs[i],
1750*4882a593Smuzhiyun 						  lif->txqcqs[i]);
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 		ionic_debugfs_add_qcq(lif, lif->rxqcqs[i]);
1753*4882a593Smuzhiyun 	}
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	return 0;
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun err_out:
1758*4882a593Smuzhiyun 	ionic_txrx_free(lif);
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	return err;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun 
ionic_txrx_init(struct ionic_lif * lif)1763*4882a593Smuzhiyun static int ionic_txrx_init(struct ionic_lif *lif)
1764*4882a593Smuzhiyun {
1765*4882a593Smuzhiyun 	unsigned int i;
1766*4882a593Smuzhiyun 	int err;
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	for (i = 0; i < lif->nxqs; i++) {
1769*4882a593Smuzhiyun 		err = ionic_lif_txq_init(lif, lif->txqcqs[i]);
1770*4882a593Smuzhiyun 		if (err)
1771*4882a593Smuzhiyun 			goto err_out;
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 		err = ionic_lif_rxq_init(lif, lif->rxqcqs[i]);
1774*4882a593Smuzhiyun 		if (err) {
1775*4882a593Smuzhiyun 			ionic_lif_qcq_deinit(lif, lif->txqcqs[i]);
1776*4882a593Smuzhiyun 			goto err_out;
1777*4882a593Smuzhiyun 		}
1778*4882a593Smuzhiyun 	}
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	if (lif->netdev->features & NETIF_F_RXHASH)
1781*4882a593Smuzhiyun 		ionic_lif_rss_init(lif);
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	ionic_set_rx_mode(lif->netdev, true);
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	return 0;
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun err_out:
1788*4882a593Smuzhiyun 	while (i--) {
1789*4882a593Smuzhiyun 		ionic_lif_qcq_deinit(lif, lif->txqcqs[i]);
1790*4882a593Smuzhiyun 		ionic_lif_qcq_deinit(lif, lif->rxqcqs[i]);
1791*4882a593Smuzhiyun 	}
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	return err;
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun 
ionic_txrx_enable(struct ionic_lif * lif)1796*4882a593Smuzhiyun static int ionic_txrx_enable(struct ionic_lif *lif)
1797*4882a593Smuzhiyun {
1798*4882a593Smuzhiyun 	int derr = 0;
1799*4882a593Smuzhiyun 	int i, err;
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	for (i = 0; i < lif->nxqs; i++) {
1802*4882a593Smuzhiyun 		if (!(lif->rxqcqs[i] && lif->txqcqs[i])) {
1803*4882a593Smuzhiyun 			dev_err(lif->ionic->dev, "%s: bad qcq %d\n", __func__, i);
1804*4882a593Smuzhiyun 			err = -ENXIO;
1805*4882a593Smuzhiyun 			goto err_out;
1806*4882a593Smuzhiyun 		}
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 		ionic_rx_fill(&lif->rxqcqs[i]->q);
1809*4882a593Smuzhiyun 		err = ionic_qcq_enable(lif->rxqcqs[i]);
1810*4882a593Smuzhiyun 		if (err)
1811*4882a593Smuzhiyun 			goto err_out;
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 		err = ionic_qcq_enable(lif->txqcqs[i]);
1814*4882a593Smuzhiyun 		if (err) {
1815*4882a593Smuzhiyun 			derr = ionic_qcq_disable(lif->rxqcqs[i], (err != -ETIMEDOUT));
1816*4882a593Smuzhiyun 			goto err_out;
1817*4882a593Smuzhiyun 		}
1818*4882a593Smuzhiyun 	}
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	return 0;
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun err_out:
1823*4882a593Smuzhiyun 	while (i--) {
1824*4882a593Smuzhiyun 		derr = ionic_qcq_disable(lif->txqcqs[i], (derr != -ETIMEDOUT));
1825*4882a593Smuzhiyun 		derr = ionic_qcq_disable(lif->rxqcqs[i], (derr != -ETIMEDOUT));
1826*4882a593Smuzhiyun 	}
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	return err;
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun 
ionic_start_queues(struct ionic_lif * lif)1831*4882a593Smuzhiyun static int ionic_start_queues(struct ionic_lif *lif)
1832*4882a593Smuzhiyun {
1833*4882a593Smuzhiyun 	int err;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	if (test_and_set_bit(IONIC_LIF_F_UP, lif->state))
1836*4882a593Smuzhiyun 		return 0;
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	err = ionic_txrx_enable(lif);
1839*4882a593Smuzhiyun 	if (err) {
1840*4882a593Smuzhiyun 		clear_bit(IONIC_LIF_F_UP, lif->state);
1841*4882a593Smuzhiyun 		return err;
1842*4882a593Smuzhiyun 	}
1843*4882a593Smuzhiyun 	netif_tx_wake_all_queues(lif->netdev);
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	return 0;
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun 
ionic_open(struct net_device * netdev)1848*4882a593Smuzhiyun static int ionic_open(struct net_device *netdev)
1849*4882a593Smuzhiyun {
1850*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
1851*4882a593Smuzhiyun 	int err;
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	err = ionic_txrx_alloc(lif);
1854*4882a593Smuzhiyun 	if (err)
1855*4882a593Smuzhiyun 		return err;
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	err = ionic_txrx_init(lif);
1858*4882a593Smuzhiyun 	if (err)
1859*4882a593Smuzhiyun 		goto err_out;
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	err = netif_set_real_num_tx_queues(netdev, lif->nxqs);
1862*4882a593Smuzhiyun 	if (err)
1863*4882a593Smuzhiyun 		goto err_txrx_deinit;
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	err = netif_set_real_num_rx_queues(netdev, lif->nxqs);
1866*4882a593Smuzhiyun 	if (err)
1867*4882a593Smuzhiyun 		goto err_txrx_deinit;
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun 	/* don't start the queues until we have link */
1870*4882a593Smuzhiyun 	if (netif_carrier_ok(netdev)) {
1871*4882a593Smuzhiyun 		err = ionic_start_queues(lif);
1872*4882a593Smuzhiyun 		if (err)
1873*4882a593Smuzhiyun 			goto err_txrx_deinit;
1874*4882a593Smuzhiyun 	}
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	return 0;
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun err_txrx_deinit:
1879*4882a593Smuzhiyun 	ionic_txrx_deinit(lif);
1880*4882a593Smuzhiyun err_out:
1881*4882a593Smuzhiyun 	ionic_txrx_free(lif);
1882*4882a593Smuzhiyun 	return err;
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun 
ionic_stop_queues(struct ionic_lif * lif)1885*4882a593Smuzhiyun static void ionic_stop_queues(struct ionic_lif *lif)
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun 	if (!test_and_clear_bit(IONIC_LIF_F_UP, lif->state))
1888*4882a593Smuzhiyun 		return;
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	netif_tx_disable(lif->netdev);
1891*4882a593Smuzhiyun 	ionic_txrx_disable(lif);
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun 
ionic_stop(struct net_device * netdev)1894*4882a593Smuzhiyun static int ionic_stop(struct net_device *netdev)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	if (test_bit(IONIC_LIF_F_FW_RESET, lif->state))
1899*4882a593Smuzhiyun 		return 0;
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	ionic_stop_queues(lif);
1902*4882a593Smuzhiyun 	ionic_txrx_deinit(lif);
1903*4882a593Smuzhiyun 	ionic_txrx_free(lif);
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	return 0;
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun 
ionic_get_vf_config(struct net_device * netdev,int vf,struct ifla_vf_info * ivf)1908*4882a593Smuzhiyun static int ionic_get_vf_config(struct net_device *netdev,
1909*4882a593Smuzhiyun 			       int vf, struct ifla_vf_info *ivf)
1910*4882a593Smuzhiyun {
1911*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
1912*4882a593Smuzhiyun 	struct ionic *ionic = lif->ionic;
1913*4882a593Smuzhiyun 	int ret = 0;
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	if (!netif_device_present(netdev))
1916*4882a593Smuzhiyun 		return -EBUSY;
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 	down_read(&ionic->vf_op_lock);
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 	if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) {
1921*4882a593Smuzhiyun 		ret = -EINVAL;
1922*4882a593Smuzhiyun 	} else {
1923*4882a593Smuzhiyun 		ivf->vf           = vf;
1924*4882a593Smuzhiyun 		ivf->vlan         = le16_to_cpu(ionic->vfs[vf].vlanid);
1925*4882a593Smuzhiyun 		ivf->qos	  = 0;
1926*4882a593Smuzhiyun 		ivf->spoofchk     = ionic->vfs[vf].spoofchk;
1927*4882a593Smuzhiyun 		ivf->linkstate    = ionic->vfs[vf].linkstate;
1928*4882a593Smuzhiyun 		ivf->max_tx_rate  = le32_to_cpu(ionic->vfs[vf].maxrate);
1929*4882a593Smuzhiyun 		ivf->trusted      = ionic->vfs[vf].trusted;
1930*4882a593Smuzhiyun 		ether_addr_copy(ivf->mac, ionic->vfs[vf].macaddr);
1931*4882a593Smuzhiyun 	}
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun 	up_read(&ionic->vf_op_lock);
1934*4882a593Smuzhiyun 	return ret;
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun 
ionic_get_vf_stats(struct net_device * netdev,int vf,struct ifla_vf_stats * vf_stats)1937*4882a593Smuzhiyun static int ionic_get_vf_stats(struct net_device *netdev, int vf,
1938*4882a593Smuzhiyun 			      struct ifla_vf_stats *vf_stats)
1939*4882a593Smuzhiyun {
1940*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
1941*4882a593Smuzhiyun 	struct ionic *ionic = lif->ionic;
1942*4882a593Smuzhiyun 	struct ionic_lif_stats *vs;
1943*4882a593Smuzhiyun 	int ret = 0;
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	if (!netif_device_present(netdev))
1946*4882a593Smuzhiyun 		return -EBUSY;
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	down_read(&ionic->vf_op_lock);
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 	if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) {
1951*4882a593Smuzhiyun 		ret = -EINVAL;
1952*4882a593Smuzhiyun 	} else {
1953*4882a593Smuzhiyun 		memset(vf_stats, 0, sizeof(*vf_stats));
1954*4882a593Smuzhiyun 		vs = &ionic->vfs[vf].stats;
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun 		vf_stats->rx_packets = le64_to_cpu(vs->rx_ucast_packets);
1957*4882a593Smuzhiyun 		vf_stats->tx_packets = le64_to_cpu(vs->tx_ucast_packets);
1958*4882a593Smuzhiyun 		vf_stats->rx_bytes   = le64_to_cpu(vs->rx_ucast_bytes);
1959*4882a593Smuzhiyun 		vf_stats->tx_bytes   = le64_to_cpu(vs->tx_ucast_bytes);
1960*4882a593Smuzhiyun 		vf_stats->broadcast  = le64_to_cpu(vs->rx_bcast_packets);
1961*4882a593Smuzhiyun 		vf_stats->multicast  = le64_to_cpu(vs->rx_mcast_packets);
1962*4882a593Smuzhiyun 		vf_stats->rx_dropped = le64_to_cpu(vs->rx_ucast_drop_packets) +
1963*4882a593Smuzhiyun 				       le64_to_cpu(vs->rx_mcast_drop_packets) +
1964*4882a593Smuzhiyun 				       le64_to_cpu(vs->rx_bcast_drop_packets);
1965*4882a593Smuzhiyun 		vf_stats->tx_dropped = le64_to_cpu(vs->tx_ucast_drop_packets) +
1966*4882a593Smuzhiyun 				       le64_to_cpu(vs->tx_mcast_drop_packets) +
1967*4882a593Smuzhiyun 				       le64_to_cpu(vs->tx_bcast_drop_packets);
1968*4882a593Smuzhiyun 	}
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	up_read(&ionic->vf_op_lock);
1971*4882a593Smuzhiyun 	return ret;
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun 
ionic_set_vf_mac(struct net_device * netdev,int vf,u8 * mac)1974*4882a593Smuzhiyun static int ionic_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
1975*4882a593Smuzhiyun {
1976*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
1977*4882a593Smuzhiyun 	struct ionic *ionic = lif->ionic;
1978*4882a593Smuzhiyun 	int ret;
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	if (!(is_zero_ether_addr(mac) || is_valid_ether_addr(mac)))
1981*4882a593Smuzhiyun 		return -EINVAL;
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	if (!netif_device_present(netdev))
1984*4882a593Smuzhiyun 		return -EBUSY;
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	down_write(&ionic->vf_op_lock);
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun 	if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) {
1989*4882a593Smuzhiyun 		ret = -EINVAL;
1990*4882a593Smuzhiyun 	} else {
1991*4882a593Smuzhiyun 		ret = ionic_set_vf_config(ionic, vf, IONIC_VF_ATTR_MAC, mac);
1992*4882a593Smuzhiyun 		if (!ret)
1993*4882a593Smuzhiyun 			ether_addr_copy(ionic->vfs[vf].macaddr, mac);
1994*4882a593Smuzhiyun 	}
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	up_write(&ionic->vf_op_lock);
1997*4882a593Smuzhiyun 	return ret;
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun 
ionic_set_vf_vlan(struct net_device * netdev,int vf,u16 vlan,u8 qos,__be16 proto)2000*4882a593Smuzhiyun static int ionic_set_vf_vlan(struct net_device *netdev, int vf, u16 vlan,
2001*4882a593Smuzhiyun 			     u8 qos, __be16 proto)
2002*4882a593Smuzhiyun {
2003*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
2004*4882a593Smuzhiyun 	struct ionic *ionic = lif->ionic;
2005*4882a593Smuzhiyun 	int ret;
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	/* until someday when we support qos */
2008*4882a593Smuzhiyun 	if (qos)
2009*4882a593Smuzhiyun 		return -EINVAL;
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	if (vlan > 4095)
2012*4882a593Smuzhiyun 		return -EINVAL;
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 	if (proto != htons(ETH_P_8021Q))
2015*4882a593Smuzhiyun 		return -EPROTONOSUPPORT;
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	if (!netif_device_present(netdev))
2018*4882a593Smuzhiyun 		return -EBUSY;
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 	down_write(&ionic->vf_op_lock);
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) {
2023*4882a593Smuzhiyun 		ret = -EINVAL;
2024*4882a593Smuzhiyun 	} else {
2025*4882a593Smuzhiyun 		ret = ionic_set_vf_config(ionic, vf,
2026*4882a593Smuzhiyun 					  IONIC_VF_ATTR_VLAN, (u8 *)&vlan);
2027*4882a593Smuzhiyun 		if (!ret)
2028*4882a593Smuzhiyun 			ionic->vfs[vf].vlanid = cpu_to_le16(vlan);
2029*4882a593Smuzhiyun 	}
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun 	up_write(&ionic->vf_op_lock);
2032*4882a593Smuzhiyun 	return ret;
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun 
ionic_set_vf_rate(struct net_device * netdev,int vf,int tx_min,int tx_max)2035*4882a593Smuzhiyun static int ionic_set_vf_rate(struct net_device *netdev, int vf,
2036*4882a593Smuzhiyun 			     int tx_min, int tx_max)
2037*4882a593Smuzhiyun {
2038*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
2039*4882a593Smuzhiyun 	struct ionic *ionic = lif->ionic;
2040*4882a593Smuzhiyun 	int ret;
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	/* setting the min just seems silly */
2043*4882a593Smuzhiyun 	if (tx_min)
2044*4882a593Smuzhiyun 		return -EINVAL;
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	if (!netif_device_present(netdev))
2047*4882a593Smuzhiyun 		return -EBUSY;
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	down_write(&ionic->vf_op_lock);
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) {
2052*4882a593Smuzhiyun 		ret = -EINVAL;
2053*4882a593Smuzhiyun 	} else {
2054*4882a593Smuzhiyun 		ret = ionic_set_vf_config(ionic, vf,
2055*4882a593Smuzhiyun 					  IONIC_VF_ATTR_RATE, (u8 *)&tx_max);
2056*4882a593Smuzhiyun 		if (!ret)
2057*4882a593Smuzhiyun 			lif->ionic->vfs[vf].maxrate = cpu_to_le32(tx_max);
2058*4882a593Smuzhiyun 	}
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	up_write(&ionic->vf_op_lock);
2061*4882a593Smuzhiyun 	return ret;
2062*4882a593Smuzhiyun }
2063*4882a593Smuzhiyun 
ionic_set_vf_spoofchk(struct net_device * netdev,int vf,bool set)2064*4882a593Smuzhiyun static int ionic_set_vf_spoofchk(struct net_device *netdev, int vf, bool set)
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
2067*4882a593Smuzhiyun 	struct ionic *ionic = lif->ionic;
2068*4882a593Smuzhiyun 	u8 data = set;  /* convert to u8 for config */
2069*4882a593Smuzhiyun 	int ret;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	if (!netif_device_present(netdev))
2072*4882a593Smuzhiyun 		return -EBUSY;
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	down_write(&ionic->vf_op_lock);
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) {
2077*4882a593Smuzhiyun 		ret = -EINVAL;
2078*4882a593Smuzhiyun 	} else {
2079*4882a593Smuzhiyun 		ret = ionic_set_vf_config(ionic, vf,
2080*4882a593Smuzhiyun 					  IONIC_VF_ATTR_SPOOFCHK, &data);
2081*4882a593Smuzhiyun 		if (!ret)
2082*4882a593Smuzhiyun 			ionic->vfs[vf].spoofchk = data;
2083*4882a593Smuzhiyun 	}
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun 	up_write(&ionic->vf_op_lock);
2086*4882a593Smuzhiyun 	return ret;
2087*4882a593Smuzhiyun }
2088*4882a593Smuzhiyun 
ionic_set_vf_trust(struct net_device * netdev,int vf,bool set)2089*4882a593Smuzhiyun static int ionic_set_vf_trust(struct net_device *netdev, int vf, bool set)
2090*4882a593Smuzhiyun {
2091*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
2092*4882a593Smuzhiyun 	struct ionic *ionic = lif->ionic;
2093*4882a593Smuzhiyun 	u8 data = set;  /* convert to u8 for config */
2094*4882a593Smuzhiyun 	int ret;
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun 	if (!netif_device_present(netdev))
2097*4882a593Smuzhiyun 		return -EBUSY;
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun 	down_write(&ionic->vf_op_lock);
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 	if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) {
2102*4882a593Smuzhiyun 		ret = -EINVAL;
2103*4882a593Smuzhiyun 	} else {
2104*4882a593Smuzhiyun 		ret = ionic_set_vf_config(ionic, vf,
2105*4882a593Smuzhiyun 					  IONIC_VF_ATTR_TRUST, &data);
2106*4882a593Smuzhiyun 		if (!ret)
2107*4882a593Smuzhiyun 			ionic->vfs[vf].trusted = data;
2108*4882a593Smuzhiyun 	}
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 	up_write(&ionic->vf_op_lock);
2111*4882a593Smuzhiyun 	return ret;
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun 
ionic_set_vf_link_state(struct net_device * netdev,int vf,int set)2114*4882a593Smuzhiyun static int ionic_set_vf_link_state(struct net_device *netdev, int vf, int set)
2115*4882a593Smuzhiyun {
2116*4882a593Smuzhiyun 	struct ionic_lif *lif = netdev_priv(netdev);
2117*4882a593Smuzhiyun 	struct ionic *ionic = lif->ionic;
2118*4882a593Smuzhiyun 	u8 data;
2119*4882a593Smuzhiyun 	int ret;
2120*4882a593Smuzhiyun 
2121*4882a593Smuzhiyun 	switch (set) {
2122*4882a593Smuzhiyun 	case IFLA_VF_LINK_STATE_ENABLE:
2123*4882a593Smuzhiyun 		data = IONIC_VF_LINK_STATUS_UP;
2124*4882a593Smuzhiyun 		break;
2125*4882a593Smuzhiyun 	case IFLA_VF_LINK_STATE_DISABLE:
2126*4882a593Smuzhiyun 		data = IONIC_VF_LINK_STATUS_DOWN;
2127*4882a593Smuzhiyun 		break;
2128*4882a593Smuzhiyun 	case IFLA_VF_LINK_STATE_AUTO:
2129*4882a593Smuzhiyun 		data = IONIC_VF_LINK_STATUS_AUTO;
2130*4882a593Smuzhiyun 		break;
2131*4882a593Smuzhiyun 	default:
2132*4882a593Smuzhiyun 		return -EINVAL;
2133*4882a593Smuzhiyun 	}
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 	if (!netif_device_present(netdev))
2136*4882a593Smuzhiyun 		return -EBUSY;
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	down_write(&ionic->vf_op_lock);
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun 	if (vf >= pci_num_vf(ionic->pdev) || !ionic->vfs) {
2141*4882a593Smuzhiyun 		ret = -EINVAL;
2142*4882a593Smuzhiyun 	} else {
2143*4882a593Smuzhiyun 		ret = ionic_set_vf_config(ionic, vf,
2144*4882a593Smuzhiyun 					  IONIC_VF_ATTR_LINKSTATE, &data);
2145*4882a593Smuzhiyun 		if (!ret)
2146*4882a593Smuzhiyun 			ionic->vfs[vf].linkstate = set;
2147*4882a593Smuzhiyun 	}
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun 	up_write(&ionic->vf_op_lock);
2150*4882a593Smuzhiyun 	return ret;
2151*4882a593Smuzhiyun }
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun static const struct net_device_ops ionic_netdev_ops = {
2154*4882a593Smuzhiyun 	.ndo_open               = ionic_open,
2155*4882a593Smuzhiyun 	.ndo_stop               = ionic_stop,
2156*4882a593Smuzhiyun 	.ndo_start_xmit		= ionic_start_xmit,
2157*4882a593Smuzhiyun 	.ndo_get_stats64	= ionic_get_stats64,
2158*4882a593Smuzhiyun 	.ndo_set_rx_mode	= ionic_ndo_set_rx_mode,
2159*4882a593Smuzhiyun 	.ndo_set_features	= ionic_set_features,
2160*4882a593Smuzhiyun 	.ndo_set_mac_address	= ionic_set_mac_address,
2161*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
2162*4882a593Smuzhiyun 	.ndo_tx_timeout         = ionic_tx_timeout,
2163*4882a593Smuzhiyun 	.ndo_change_mtu         = ionic_change_mtu,
2164*4882a593Smuzhiyun 	.ndo_vlan_rx_add_vid    = ionic_vlan_rx_add_vid,
2165*4882a593Smuzhiyun 	.ndo_vlan_rx_kill_vid   = ionic_vlan_rx_kill_vid,
2166*4882a593Smuzhiyun 	.ndo_set_vf_vlan	= ionic_set_vf_vlan,
2167*4882a593Smuzhiyun 	.ndo_set_vf_trust	= ionic_set_vf_trust,
2168*4882a593Smuzhiyun 	.ndo_set_vf_mac		= ionic_set_vf_mac,
2169*4882a593Smuzhiyun 	.ndo_set_vf_rate	= ionic_set_vf_rate,
2170*4882a593Smuzhiyun 	.ndo_set_vf_spoofchk	= ionic_set_vf_spoofchk,
2171*4882a593Smuzhiyun 	.ndo_get_vf_config	= ionic_get_vf_config,
2172*4882a593Smuzhiyun 	.ndo_set_vf_link_state	= ionic_set_vf_link_state,
2173*4882a593Smuzhiyun 	.ndo_get_vf_stats       = ionic_get_vf_stats,
2174*4882a593Smuzhiyun };
2175*4882a593Smuzhiyun 
ionic_swap_queues(struct ionic_qcq * a,struct ionic_qcq * b)2176*4882a593Smuzhiyun static void ionic_swap_queues(struct ionic_qcq *a, struct ionic_qcq *b)
2177*4882a593Smuzhiyun {
2178*4882a593Smuzhiyun 	/* only swapping the queues, not the napi, flags, or other stuff */
2179*4882a593Smuzhiyun 	swap(a->q.num_descs,  b->q.num_descs);
2180*4882a593Smuzhiyun 	swap(a->q.base,       b->q.base);
2181*4882a593Smuzhiyun 	swap(a->q.base_pa,    b->q.base_pa);
2182*4882a593Smuzhiyun 	swap(a->q.info,       b->q.info);
2183*4882a593Smuzhiyun 	swap(a->q_base,       b->q_base);
2184*4882a593Smuzhiyun 	swap(a->q_base_pa,    b->q_base_pa);
2185*4882a593Smuzhiyun 	swap(a->q_size,       b->q_size);
2186*4882a593Smuzhiyun 
2187*4882a593Smuzhiyun 	swap(a->q.sg_base,    b->q.sg_base);
2188*4882a593Smuzhiyun 	swap(a->q.sg_base_pa, b->q.sg_base_pa);
2189*4882a593Smuzhiyun 	swap(a->sg_base,      b->sg_base);
2190*4882a593Smuzhiyun 	swap(a->sg_base_pa,   b->sg_base_pa);
2191*4882a593Smuzhiyun 	swap(a->sg_size,      b->sg_size);
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	swap(a->cq.num_descs, b->cq.num_descs);
2194*4882a593Smuzhiyun 	swap(a->cq.base,      b->cq.base);
2195*4882a593Smuzhiyun 	swap(a->cq.base_pa,   b->cq.base_pa);
2196*4882a593Smuzhiyun 	swap(a->cq.info,      b->cq.info);
2197*4882a593Smuzhiyun 	swap(a->cq_base,      b->cq_base);
2198*4882a593Smuzhiyun 	swap(a->cq_base_pa,   b->cq_base_pa);
2199*4882a593Smuzhiyun 	swap(a->cq_size,      b->cq_size);
2200*4882a593Smuzhiyun }
2201*4882a593Smuzhiyun 
ionic_reconfigure_queues(struct ionic_lif * lif,struct ionic_queue_params * qparam)2202*4882a593Smuzhiyun int ionic_reconfigure_queues(struct ionic_lif *lif,
2203*4882a593Smuzhiyun 			     struct ionic_queue_params *qparam)
2204*4882a593Smuzhiyun {
2205*4882a593Smuzhiyun 	struct ionic_qcq **tx_qcqs = NULL;
2206*4882a593Smuzhiyun 	struct ionic_qcq **rx_qcqs = NULL;
2207*4882a593Smuzhiyun 	unsigned int sg_desc_sz;
2208*4882a593Smuzhiyun 	unsigned int flags;
2209*4882a593Smuzhiyun 	int err = -ENOMEM;
2210*4882a593Smuzhiyun 	unsigned int i;
2211*4882a593Smuzhiyun 
2212*4882a593Smuzhiyun 	/* allocate temporary qcq arrays to hold new queue structs */
2213*4882a593Smuzhiyun 	if (qparam->nxqs != lif->nxqs || qparam->ntxq_descs != lif->ntxq_descs) {
2214*4882a593Smuzhiyun 		tx_qcqs = devm_kcalloc(lif->ionic->dev, lif->ionic->ntxqs_per_lif,
2215*4882a593Smuzhiyun 				       sizeof(struct ionic_qcq *), GFP_KERNEL);
2216*4882a593Smuzhiyun 		if (!tx_qcqs)
2217*4882a593Smuzhiyun 			goto err_out;
2218*4882a593Smuzhiyun 	}
2219*4882a593Smuzhiyun 	if (qparam->nxqs != lif->nxqs || qparam->nrxq_descs != lif->nrxq_descs) {
2220*4882a593Smuzhiyun 		rx_qcqs = devm_kcalloc(lif->ionic->dev, lif->ionic->nrxqs_per_lif,
2221*4882a593Smuzhiyun 				       sizeof(struct ionic_qcq *), GFP_KERNEL);
2222*4882a593Smuzhiyun 		if (!rx_qcqs)
2223*4882a593Smuzhiyun 			goto err_out;
2224*4882a593Smuzhiyun 	}
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 	/* allocate new desc_info and rings, but leave the interrupt setup
2227*4882a593Smuzhiyun 	 * until later so as to not mess with the still-running queues
2228*4882a593Smuzhiyun 	 */
2229*4882a593Smuzhiyun 	if (lif->qtype_info[IONIC_QTYPE_TXQ].version >= 1 &&
2230*4882a593Smuzhiyun 	    lif->qtype_info[IONIC_QTYPE_TXQ].sg_desc_sz ==
2231*4882a593Smuzhiyun 					  sizeof(struct ionic_txq_sg_desc_v1))
2232*4882a593Smuzhiyun 		sg_desc_sz = sizeof(struct ionic_txq_sg_desc_v1);
2233*4882a593Smuzhiyun 	else
2234*4882a593Smuzhiyun 		sg_desc_sz = sizeof(struct ionic_txq_sg_desc);
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 	if (tx_qcqs) {
2237*4882a593Smuzhiyun 		for (i = 0; i < qparam->nxqs; i++) {
2238*4882a593Smuzhiyun 			flags = lif->txqcqs[i]->flags & ~IONIC_QCQ_F_INTR;
2239*4882a593Smuzhiyun 			err = ionic_qcq_alloc(lif, IONIC_QTYPE_TXQ, i, "tx", flags,
2240*4882a593Smuzhiyun 					      qparam->ntxq_descs,
2241*4882a593Smuzhiyun 					      sizeof(struct ionic_txq_desc),
2242*4882a593Smuzhiyun 					      sizeof(struct ionic_txq_comp),
2243*4882a593Smuzhiyun 					      sg_desc_sz,
2244*4882a593Smuzhiyun 					      lif->kern_pid, &tx_qcqs[i]);
2245*4882a593Smuzhiyun 			if (err)
2246*4882a593Smuzhiyun 				goto err_out;
2247*4882a593Smuzhiyun 		}
2248*4882a593Smuzhiyun 	}
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun 	if (rx_qcqs) {
2251*4882a593Smuzhiyun 		for (i = 0; i < qparam->nxqs; i++) {
2252*4882a593Smuzhiyun 			flags = lif->rxqcqs[i]->flags & ~IONIC_QCQ_F_INTR;
2253*4882a593Smuzhiyun 			err = ionic_qcq_alloc(lif, IONIC_QTYPE_RXQ, i, "rx", flags,
2254*4882a593Smuzhiyun 					      qparam->nrxq_descs,
2255*4882a593Smuzhiyun 					      sizeof(struct ionic_rxq_desc),
2256*4882a593Smuzhiyun 					      sizeof(struct ionic_rxq_comp),
2257*4882a593Smuzhiyun 					      sizeof(struct ionic_rxq_sg_desc),
2258*4882a593Smuzhiyun 					      lif->kern_pid, &rx_qcqs[i]);
2259*4882a593Smuzhiyun 			if (err)
2260*4882a593Smuzhiyun 				goto err_out;
2261*4882a593Smuzhiyun 		}
2262*4882a593Smuzhiyun 	}
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	/* stop and clean the queues */
2265*4882a593Smuzhiyun 	ionic_stop_queues_reconfig(lif);
2266*4882a593Smuzhiyun 
2267*4882a593Smuzhiyun 	if (qparam->nxqs != lif->nxqs) {
2268*4882a593Smuzhiyun 		err = netif_set_real_num_tx_queues(lif->netdev, qparam->nxqs);
2269*4882a593Smuzhiyun 		if (err)
2270*4882a593Smuzhiyun 			goto err_out_reinit_unlock;
2271*4882a593Smuzhiyun 		err = netif_set_real_num_rx_queues(lif->netdev, qparam->nxqs);
2272*4882a593Smuzhiyun 		if (err) {
2273*4882a593Smuzhiyun 			netif_set_real_num_tx_queues(lif->netdev, lif->nxqs);
2274*4882a593Smuzhiyun 			goto err_out_reinit_unlock;
2275*4882a593Smuzhiyun 		}
2276*4882a593Smuzhiyun 	}
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun 	/* swap new desc_info and rings, keeping existing interrupt config */
2279*4882a593Smuzhiyun 	if (tx_qcqs) {
2280*4882a593Smuzhiyun 		lif->ntxq_descs = qparam->ntxq_descs;
2281*4882a593Smuzhiyun 		for (i = 0; i < qparam->nxqs; i++)
2282*4882a593Smuzhiyun 			ionic_swap_queues(lif->txqcqs[i], tx_qcqs[i]);
2283*4882a593Smuzhiyun 	}
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun 	if (rx_qcqs) {
2286*4882a593Smuzhiyun 		lif->nrxq_descs = qparam->nrxq_descs;
2287*4882a593Smuzhiyun 		for (i = 0; i < qparam->nxqs; i++)
2288*4882a593Smuzhiyun 			ionic_swap_queues(lif->rxqcqs[i], rx_qcqs[i]);
2289*4882a593Smuzhiyun 	}
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 	/* if we need to change the interrupt layout, this is the time */
2292*4882a593Smuzhiyun 	if (qparam->intr_split != test_bit(IONIC_LIF_F_SPLIT_INTR, lif->state) ||
2293*4882a593Smuzhiyun 	    qparam->nxqs != lif->nxqs) {
2294*4882a593Smuzhiyun 		if (qparam->intr_split) {
2295*4882a593Smuzhiyun 			set_bit(IONIC_LIF_F_SPLIT_INTR, lif->state);
2296*4882a593Smuzhiyun 		} else {
2297*4882a593Smuzhiyun 			clear_bit(IONIC_LIF_F_SPLIT_INTR, lif->state);
2298*4882a593Smuzhiyun 			lif->tx_coalesce_usecs = lif->rx_coalesce_usecs;
2299*4882a593Smuzhiyun 			lif->tx_coalesce_hw = lif->rx_coalesce_hw;
2300*4882a593Smuzhiyun 		}
2301*4882a593Smuzhiyun 
2302*4882a593Smuzhiyun 		/* clear existing interrupt assignments */
2303*4882a593Smuzhiyun 		for (i = 0; i < lif->ionic->ntxqs_per_lif; i++) {
2304*4882a593Smuzhiyun 			ionic_qcq_intr_free(lif, lif->txqcqs[i]);
2305*4882a593Smuzhiyun 			ionic_qcq_intr_free(lif, lif->rxqcqs[i]);
2306*4882a593Smuzhiyun 		}
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 		/* re-assign the interrupts */
2309*4882a593Smuzhiyun 		for (i = 0; i < qparam->nxqs; i++) {
2310*4882a593Smuzhiyun 			lif->rxqcqs[i]->flags |= IONIC_QCQ_F_INTR;
2311*4882a593Smuzhiyun 			err = ionic_alloc_qcq_interrupt(lif, lif->rxqcqs[i]);
2312*4882a593Smuzhiyun 			ionic_intr_coal_init(lif->ionic->idev.intr_ctrl,
2313*4882a593Smuzhiyun 					     lif->rxqcqs[i]->intr.index,
2314*4882a593Smuzhiyun 					     lif->rx_coalesce_hw);
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun 			if (qparam->intr_split) {
2317*4882a593Smuzhiyun 				lif->txqcqs[i]->flags |= IONIC_QCQ_F_INTR;
2318*4882a593Smuzhiyun 				err = ionic_alloc_qcq_interrupt(lif, lif->txqcqs[i]);
2319*4882a593Smuzhiyun 				ionic_intr_coal_init(lif->ionic->idev.intr_ctrl,
2320*4882a593Smuzhiyun 						     lif->txqcqs[i]->intr.index,
2321*4882a593Smuzhiyun 						     lif->tx_coalesce_hw);
2322*4882a593Smuzhiyun 				if (test_bit(IONIC_LIF_F_TX_DIM_INTR, lif->state))
2323*4882a593Smuzhiyun 					lif->txqcqs[i]->intr.dim_coal_hw = lif->tx_coalesce_hw;
2324*4882a593Smuzhiyun 			} else {
2325*4882a593Smuzhiyun 				lif->txqcqs[i]->flags &= ~IONIC_QCQ_F_INTR;
2326*4882a593Smuzhiyun 				ionic_link_qcq_interrupts(lif->rxqcqs[i], lif->txqcqs[i]);
2327*4882a593Smuzhiyun 			}
2328*4882a593Smuzhiyun 		}
2329*4882a593Smuzhiyun 	}
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	/* now we can rework the debugfs mappings */
2332*4882a593Smuzhiyun 	if (tx_qcqs) {
2333*4882a593Smuzhiyun 		for (i = 0; i < qparam->nxqs; i++) {
2334*4882a593Smuzhiyun 			ionic_debugfs_del_qcq(lif->txqcqs[i]);
2335*4882a593Smuzhiyun 			ionic_debugfs_add_qcq(lif, lif->txqcqs[i]);
2336*4882a593Smuzhiyun 		}
2337*4882a593Smuzhiyun 	}
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	if (rx_qcqs) {
2340*4882a593Smuzhiyun 		for (i = 0; i < qparam->nxqs; i++) {
2341*4882a593Smuzhiyun 			ionic_debugfs_del_qcq(lif->rxqcqs[i]);
2342*4882a593Smuzhiyun 			ionic_debugfs_add_qcq(lif, lif->rxqcqs[i]);
2343*4882a593Smuzhiyun 		}
2344*4882a593Smuzhiyun 	}
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	swap(lif->nxqs, qparam->nxqs);
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun err_out_reinit_unlock:
2349*4882a593Smuzhiyun 	/* re-init the queues, but don't loose an error code */
2350*4882a593Smuzhiyun 	if (err)
2351*4882a593Smuzhiyun 		ionic_start_queues_reconfig(lif);
2352*4882a593Smuzhiyun 	else
2353*4882a593Smuzhiyun 		err = ionic_start_queues_reconfig(lif);
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun err_out:
2356*4882a593Smuzhiyun 	/* free old allocs without cleaning intr */
2357*4882a593Smuzhiyun 	for (i = 0; i < qparam->nxqs; i++) {
2358*4882a593Smuzhiyun 		if (tx_qcqs && tx_qcqs[i]) {
2359*4882a593Smuzhiyun 			tx_qcqs[i]->flags &= ~IONIC_QCQ_F_INTR;
2360*4882a593Smuzhiyun 			ionic_qcq_free(lif, tx_qcqs[i]);
2361*4882a593Smuzhiyun 			devm_kfree(lif->ionic->dev, tx_qcqs[i]);
2362*4882a593Smuzhiyun 			tx_qcqs[i] = NULL;
2363*4882a593Smuzhiyun 		}
2364*4882a593Smuzhiyun 		if (rx_qcqs && rx_qcqs[i]) {
2365*4882a593Smuzhiyun 			rx_qcqs[i]->flags &= ~IONIC_QCQ_F_INTR;
2366*4882a593Smuzhiyun 			ionic_qcq_free(lif, rx_qcqs[i]);
2367*4882a593Smuzhiyun 			devm_kfree(lif->ionic->dev, rx_qcqs[i]);
2368*4882a593Smuzhiyun 			rx_qcqs[i] = NULL;
2369*4882a593Smuzhiyun 		}
2370*4882a593Smuzhiyun 	}
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 	/* free q array */
2373*4882a593Smuzhiyun 	if (rx_qcqs) {
2374*4882a593Smuzhiyun 		devm_kfree(lif->ionic->dev, rx_qcqs);
2375*4882a593Smuzhiyun 		rx_qcqs = NULL;
2376*4882a593Smuzhiyun 	}
2377*4882a593Smuzhiyun 	if (tx_qcqs) {
2378*4882a593Smuzhiyun 		devm_kfree(lif->ionic->dev, tx_qcqs);
2379*4882a593Smuzhiyun 		tx_qcqs = NULL;
2380*4882a593Smuzhiyun 	}
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 	/* clean the unused dma and info allocations when new set is smaller
2383*4882a593Smuzhiyun 	 * than the full array, but leave the qcq shells in place
2384*4882a593Smuzhiyun 	 */
2385*4882a593Smuzhiyun 	for (i = lif->nxqs; i < lif->ionic->ntxqs_per_lif; i++) {
2386*4882a593Smuzhiyun 		if (lif->txqcqs && lif->txqcqs[i]) {
2387*4882a593Smuzhiyun 			lif->txqcqs[i]->flags &= ~IONIC_QCQ_F_INTR;
2388*4882a593Smuzhiyun 			ionic_qcq_free(lif, lif->txqcqs[i]);
2389*4882a593Smuzhiyun 		}
2390*4882a593Smuzhiyun 
2391*4882a593Smuzhiyun 		if (lif->rxqcqs && lif->rxqcqs[i]) {
2392*4882a593Smuzhiyun 			lif->rxqcqs[i]->flags &= ~IONIC_QCQ_F_INTR;
2393*4882a593Smuzhiyun 			ionic_qcq_free(lif, lif->rxqcqs[i]);
2394*4882a593Smuzhiyun 		}
2395*4882a593Smuzhiyun 	}
2396*4882a593Smuzhiyun 
2397*4882a593Smuzhiyun 	return err;
2398*4882a593Smuzhiyun }
2399*4882a593Smuzhiyun 
ionic_lif_alloc(struct ionic * ionic)2400*4882a593Smuzhiyun int ionic_lif_alloc(struct ionic *ionic)
2401*4882a593Smuzhiyun {
2402*4882a593Smuzhiyun 	struct device *dev = ionic->dev;
2403*4882a593Smuzhiyun 	union ionic_lif_identity *lid;
2404*4882a593Smuzhiyun 	struct net_device *netdev;
2405*4882a593Smuzhiyun 	struct ionic_lif *lif;
2406*4882a593Smuzhiyun 	int tbl_sz;
2407*4882a593Smuzhiyun 	int err;
2408*4882a593Smuzhiyun 
2409*4882a593Smuzhiyun 	lid = kzalloc(sizeof(*lid), GFP_KERNEL);
2410*4882a593Smuzhiyun 	if (!lid)
2411*4882a593Smuzhiyun 		return -ENOMEM;
2412*4882a593Smuzhiyun 
2413*4882a593Smuzhiyun 	netdev = alloc_etherdev_mqs(sizeof(*lif),
2414*4882a593Smuzhiyun 				    ionic->ntxqs_per_lif, ionic->ntxqs_per_lif);
2415*4882a593Smuzhiyun 	if (!netdev) {
2416*4882a593Smuzhiyun 		dev_err(dev, "Cannot allocate netdev, aborting\n");
2417*4882a593Smuzhiyun 		err = -ENOMEM;
2418*4882a593Smuzhiyun 		goto err_out_free_lid;
2419*4882a593Smuzhiyun 	}
2420*4882a593Smuzhiyun 
2421*4882a593Smuzhiyun 	SET_NETDEV_DEV(netdev, dev);
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	lif = netdev_priv(netdev);
2424*4882a593Smuzhiyun 	lif->netdev = netdev;
2425*4882a593Smuzhiyun 	ionic->lif = lif;
2426*4882a593Smuzhiyun 	netdev->netdev_ops = &ionic_netdev_ops;
2427*4882a593Smuzhiyun 	ionic_ethtool_set_ops(netdev);
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 	netdev->watchdog_timeo = 2 * HZ;
2430*4882a593Smuzhiyun 	netif_carrier_off(netdev);
2431*4882a593Smuzhiyun 
2432*4882a593Smuzhiyun 	lif->identity = lid;
2433*4882a593Smuzhiyun 	lif->lif_type = IONIC_LIF_TYPE_CLASSIC;
2434*4882a593Smuzhiyun 	err = ionic_lif_identify(ionic, lif->lif_type, lif->identity);
2435*4882a593Smuzhiyun 	if (err) {
2436*4882a593Smuzhiyun 		dev_err(ionic->dev, "Cannot identify type %d: %d\n",
2437*4882a593Smuzhiyun 			lif->lif_type, err);
2438*4882a593Smuzhiyun 		goto err_out_free_netdev;
2439*4882a593Smuzhiyun 	}
2440*4882a593Smuzhiyun 	lif->netdev->min_mtu = max_t(unsigned int, ETH_MIN_MTU,
2441*4882a593Smuzhiyun 				     le32_to_cpu(lif->identity->eth.min_frame_size));
2442*4882a593Smuzhiyun 	lif->netdev->max_mtu =
2443*4882a593Smuzhiyun 		le32_to_cpu(lif->identity->eth.max_frame_size) - ETH_HLEN - VLAN_HLEN;
2444*4882a593Smuzhiyun 
2445*4882a593Smuzhiyun 	lif->neqs = ionic->neqs_per_lif;
2446*4882a593Smuzhiyun 	lif->nxqs = ionic->ntxqs_per_lif;
2447*4882a593Smuzhiyun 
2448*4882a593Smuzhiyun 	lif->ionic = ionic;
2449*4882a593Smuzhiyun 	lif->index = 0;
2450*4882a593Smuzhiyun 	lif->ntxq_descs = IONIC_DEF_TXRX_DESC;
2451*4882a593Smuzhiyun 	lif->nrxq_descs = IONIC_DEF_TXRX_DESC;
2452*4882a593Smuzhiyun 	lif->tx_budget = IONIC_TX_BUDGET_DEFAULT;
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 	/* Convert the default coalesce value to actual hw resolution */
2455*4882a593Smuzhiyun 	lif->rx_coalesce_usecs = IONIC_ITR_COAL_USEC_DEFAULT;
2456*4882a593Smuzhiyun 	lif->rx_coalesce_hw = ionic_coal_usec_to_hw(lif->ionic,
2457*4882a593Smuzhiyun 						    lif->rx_coalesce_usecs);
2458*4882a593Smuzhiyun 	lif->tx_coalesce_usecs = lif->rx_coalesce_usecs;
2459*4882a593Smuzhiyun 	lif->tx_coalesce_hw = lif->rx_coalesce_hw;
2460*4882a593Smuzhiyun 	set_bit(IONIC_LIF_F_RX_DIM_INTR, lif->state);
2461*4882a593Smuzhiyun 	set_bit(IONIC_LIF_F_TX_DIM_INTR, lif->state);
2462*4882a593Smuzhiyun 
2463*4882a593Smuzhiyun 	snprintf(lif->name, sizeof(lif->name), "lif%u", lif->index);
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun 	spin_lock_init(&lif->adminq_lock);
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun 	spin_lock_init(&lif->deferred.lock);
2468*4882a593Smuzhiyun 	INIT_LIST_HEAD(&lif->deferred.list);
2469*4882a593Smuzhiyun 	INIT_WORK(&lif->deferred.work, ionic_lif_deferred_work);
2470*4882a593Smuzhiyun 
2471*4882a593Smuzhiyun 	/* allocate lif info */
2472*4882a593Smuzhiyun 	lif->info_sz = ALIGN(sizeof(*lif->info), PAGE_SIZE);
2473*4882a593Smuzhiyun 	lif->info = dma_alloc_coherent(dev, lif->info_sz,
2474*4882a593Smuzhiyun 				       &lif->info_pa, GFP_KERNEL);
2475*4882a593Smuzhiyun 	if (!lif->info) {
2476*4882a593Smuzhiyun 		dev_err(dev, "Failed to allocate lif info, aborting\n");
2477*4882a593Smuzhiyun 		err = -ENOMEM;
2478*4882a593Smuzhiyun 		goto err_out_free_netdev;
2479*4882a593Smuzhiyun 	}
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun 	ionic_debugfs_add_lif(lif);
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 	/* allocate control queues and txrx queue arrays */
2484*4882a593Smuzhiyun 	ionic_lif_queue_identify(lif);
2485*4882a593Smuzhiyun 	err = ionic_qcqs_alloc(lif);
2486*4882a593Smuzhiyun 	if (err)
2487*4882a593Smuzhiyun 		goto err_out_free_lif_info;
2488*4882a593Smuzhiyun 
2489*4882a593Smuzhiyun 	/* allocate rss indirection table */
2490*4882a593Smuzhiyun 	tbl_sz = le16_to_cpu(lif->ionic->ident.lif.eth.rss_ind_tbl_sz);
2491*4882a593Smuzhiyun 	lif->rss_ind_tbl_sz = sizeof(*lif->rss_ind_tbl) * tbl_sz;
2492*4882a593Smuzhiyun 	lif->rss_ind_tbl = dma_alloc_coherent(dev, lif->rss_ind_tbl_sz,
2493*4882a593Smuzhiyun 					      &lif->rss_ind_tbl_pa,
2494*4882a593Smuzhiyun 					      GFP_KERNEL);
2495*4882a593Smuzhiyun 
2496*4882a593Smuzhiyun 	if (!lif->rss_ind_tbl) {
2497*4882a593Smuzhiyun 		err = -ENOMEM;
2498*4882a593Smuzhiyun 		dev_err(dev, "Failed to allocate rss indirection table, aborting\n");
2499*4882a593Smuzhiyun 		goto err_out_free_qcqs;
2500*4882a593Smuzhiyun 	}
2501*4882a593Smuzhiyun 	netdev_rss_key_fill(lif->rss_hash_key, IONIC_RSS_HASH_KEY_SIZE);
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	return 0;
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun err_out_free_qcqs:
2506*4882a593Smuzhiyun 	ionic_qcqs_free(lif);
2507*4882a593Smuzhiyun err_out_free_lif_info:
2508*4882a593Smuzhiyun 	dma_free_coherent(dev, lif->info_sz, lif->info, lif->info_pa);
2509*4882a593Smuzhiyun 	lif->info = NULL;
2510*4882a593Smuzhiyun 	lif->info_pa = 0;
2511*4882a593Smuzhiyun err_out_free_netdev:
2512*4882a593Smuzhiyun 	free_netdev(lif->netdev);
2513*4882a593Smuzhiyun 	lif = NULL;
2514*4882a593Smuzhiyun err_out_free_lid:
2515*4882a593Smuzhiyun 	kfree(lid);
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 	return err;
2518*4882a593Smuzhiyun }
2519*4882a593Smuzhiyun 
ionic_lif_reset(struct ionic_lif * lif)2520*4882a593Smuzhiyun static void ionic_lif_reset(struct ionic_lif *lif)
2521*4882a593Smuzhiyun {
2522*4882a593Smuzhiyun 	struct ionic_dev *idev = &lif->ionic->idev;
2523*4882a593Smuzhiyun 
2524*4882a593Smuzhiyun 	mutex_lock(&lif->ionic->dev_cmd_lock);
2525*4882a593Smuzhiyun 	ionic_dev_cmd_lif_reset(idev, lif->index);
2526*4882a593Smuzhiyun 	ionic_dev_cmd_wait(lif->ionic, DEVCMD_TIMEOUT);
2527*4882a593Smuzhiyun 	mutex_unlock(&lif->ionic->dev_cmd_lock);
2528*4882a593Smuzhiyun }
2529*4882a593Smuzhiyun 
ionic_lif_handle_fw_down(struct ionic_lif * lif)2530*4882a593Smuzhiyun static void ionic_lif_handle_fw_down(struct ionic_lif *lif)
2531*4882a593Smuzhiyun {
2532*4882a593Smuzhiyun 	struct ionic *ionic = lif->ionic;
2533*4882a593Smuzhiyun 
2534*4882a593Smuzhiyun 	if (test_and_set_bit(IONIC_LIF_F_FW_RESET, lif->state))
2535*4882a593Smuzhiyun 		return;
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 	dev_info(ionic->dev, "FW Down: Stopping LIFs\n");
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun 	netif_device_detach(lif->netdev);
2540*4882a593Smuzhiyun 
2541*4882a593Smuzhiyun 	if (test_bit(IONIC_LIF_F_UP, lif->state)) {
2542*4882a593Smuzhiyun 		dev_info(ionic->dev, "Surprise FW stop, stopping queues\n");
2543*4882a593Smuzhiyun 		mutex_lock(&lif->queue_lock);
2544*4882a593Smuzhiyun 		ionic_stop_queues(lif);
2545*4882a593Smuzhiyun 		mutex_unlock(&lif->queue_lock);
2546*4882a593Smuzhiyun 	}
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	if (netif_running(lif->netdev)) {
2549*4882a593Smuzhiyun 		ionic_txrx_deinit(lif);
2550*4882a593Smuzhiyun 		ionic_txrx_free(lif);
2551*4882a593Smuzhiyun 	}
2552*4882a593Smuzhiyun 	ionic_lif_deinit(lif);
2553*4882a593Smuzhiyun 	ionic_reset(ionic);
2554*4882a593Smuzhiyun 	ionic_qcqs_free(lif);
2555*4882a593Smuzhiyun 
2556*4882a593Smuzhiyun 	dev_info(ionic->dev, "FW Down: LIFs stopped\n");
2557*4882a593Smuzhiyun }
2558*4882a593Smuzhiyun 
ionic_lif_handle_fw_up(struct ionic_lif * lif)2559*4882a593Smuzhiyun static void ionic_lif_handle_fw_up(struct ionic_lif *lif)
2560*4882a593Smuzhiyun {
2561*4882a593Smuzhiyun 	struct ionic *ionic = lif->ionic;
2562*4882a593Smuzhiyun 	int err;
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	if (!test_bit(IONIC_LIF_F_FW_RESET, lif->state))
2565*4882a593Smuzhiyun 		return;
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	dev_info(ionic->dev, "FW Up: restarting LIFs\n");
2568*4882a593Smuzhiyun 
2569*4882a593Smuzhiyun 	ionic_init_devinfo(ionic);
2570*4882a593Smuzhiyun 	err = ionic_identify(ionic);
2571*4882a593Smuzhiyun 	if (err)
2572*4882a593Smuzhiyun 		goto err_out;
2573*4882a593Smuzhiyun 	err = ionic_port_identify(ionic);
2574*4882a593Smuzhiyun 	if (err)
2575*4882a593Smuzhiyun 		goto err_out;
2576*4882a593Smuzhiyun 	err = ionic_port_init(ionic);
2577*4882a593Smuzhiyun 	if (err)
2578*4882a593Smuzhiyun 		goto err_out;
2579*4882a593Smuzhiyun 	err = ionic_qcqs_alloc(lif);
2580*4882a593Smuzhiyun 	if (err)
2581*4882a593Smuzhiyun 		goto err_out;
2582*4882a593Smuzhiyun 
2583*4882a593Smuzhiyun 	err = ionic_lif_init(lif);
2584*4882a593Smuzhiyun 	if (err)
2585*4882a593Smuzhiyun 		goto err_qcqs_free;
2586*4882a593Smuzhiyun 
2587*4882a593Smuzhiyun 	if (lif->registered)
2588*4882a593Smuzhiyun 		ionic_lif_set_netdev_info(lif);
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 	ionic_rx_filter_replay(lif);
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 	if (netif_running(lif->netdev)) {
2593*4882a593Smuzhiyun 		err = ionic_txrx_alloc(lif);
2594*4882a593Smuzhiyun 		if (err)
2595*4882a593Smuzhiyun 			goto err_lifs_deinit;
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun 		err = ionic_txrx_init(lif);
2598*4882a593Smuzhiyun 		if (err)
2599*4882a593Smuzhiyun 			goto err_txrx_free;
2600*4882a593Smuzhiyun 	}
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	clear_bit(IONIC_LIF_F_FW_RESET, lif->state);
2603*4882a593Smuzhiyun 	ionic_link_status_check_request(lif, true);
2604*4882a593Smuzhiyun 	netif_device_attach(lif->netdev);
2605*4882a593Smuzhiyun 	dev_info(ionic->dev, "FW Up: LIFs restarted\n");
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun 	return;
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun err_txrx_free:
2610*4882a593Smuzhiyun 	ionic_txrx_free(lif);
2611*4882a593Smuzhiyun err_lifs_deinit:
2612*4882a593Smuzhiyun 	ionic_lif_deinit(lif);
2613*4882a593Smuzhiyun err_qcqs_free:
2614*4882a593Smuzhiyun 	ionic_qcqs_free(lif);
2615*4882a593Smuzhiyun err_out:
2616*4882a593Smuzhiyun 	dev_err(ionic->dev, "FW Up: LIFs restart failed - err %d\n", err);
2617*4882a593Smuzhiyun }
2618*4882a593Smuzhiyun 
ionic_lif_free(struct ionic_lif * lif)2619*4882a593Smuzhiyun void ionic_lif_free(struct ionic_lif *lif)
2620*4882a593Smuzhiyun {
2621*4882a593Smuzhiyun 	struct device *dev = lif->ionic->dev;
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	/* free rss indirection table */
2624*4882a593Smuzhiyun 	dma_free_coherent(dev, lif->rss_ind_tbl_sz, lif->rss_ind_tbl,
2625*4882a593Smuzhiyun 			  lif->rss_ind_tbl_pa);
2626*4882a593Smuzhiyun 	lif->rss_ind_tbl = NULL;
2627*4882a593Smuzhiyun 	lif->rss_ind_tbl_pa = 0;
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun 	/* free queues */
2630*4882a593Smuzhiyun 	ionic_qcqs_free(lif);
2631*4882a593Smuzhiyun 	if (!test_bit(IONIC_LIF_F_FW_RESET, lif->state))
2632*4882a593Smuzhiyun 		ionic_lif_reset(lif);
2633*4882a593Smuzhiyun 
2634*4882a593Smuzhiyun 	/* free lif info */
2635*4882a593Smuzhiyun 	kfree(lif->identity);
2636*4882a593Smuzhiyun 	dma_free_coherent(dev, lif->info_sz, lif->info, lif->info_pa);
2637*4882a593Smuzhiyun 	lif->info = NULL;
2638*4882a593Smuzhiyun 	lif->info_pa = 0;
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun 	/* unmap doorbell page */
2641*4882a593Smuzhiyun 	ionic_bus_unmap_dbpage(lif->ionic, lif->kern_dbpage);
2642*4882a593Smuzhiyun 	lif->kern_dbpage = NULL;
2643*4882a593Smuzhiyun 	kfree(lif->dbid_inuse);
2644*4882a593Smuzhiyun 	lif->dbid_inuse = NULL;
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun 	/* free netdev & lif */
2647*4882a593Smuzhiyun 	ionic_debugfs_del_lif(lif);
2648*4882a593Smuzhiyun 	free_netdev(lif->netdev);
2649*4882a593Smuzhiyun }
2650*4882a593Smuzhiyun 
ionic_lif_deinit(struct ionic_lif * lif)2651*4882a593Smuzhiyun void ionic_lif_deinit(struct ionic_lif *lif)
2652*4882a593Smuzhiyun {
2653*4882a593Smuzhiyun 	if (!test_and_clear_bit(IONIC_LIF_F_INITED, lif->state))
2654*4882a593Smuzhiyun 		return;
2655*4882a593Smuzhiyun 
2656*4882a593Smuzhiyun 	if (!test_bit(IONIC_LIF_F_FW_RESET, lif->state)) {
2657*4882a593Smuzhiyun 		cancel_work_sync(&lif->deferred.work);
2658*4882a593Smuzhiyun 		cancel_work_sync(&lif->tx_timeout_work);
2659*4882a593Smuzhiyun 		ionic_rx_filters_deinit(lif);
2660*4882a593Smuzhiyun 		if (lif->netdev->features & NETIF_F_RXHASH)
2661*4882a593Smuzhiyun 			ionic_lif_rss_deinit(lif);
2662*4882a593Smuzhiyun 	}
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 	napi_disable(&lif->adminqcq->napi);
2665*4882a593Smuzhiyun 	ionic_lif_qcq_deinit(lif, lif->notifyqcq);
2666*4882a593Smuzhiyun 	ionic_lif_qcq_deinit(lif, lif->adminqcq);
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun 	mutex_destroy(&lif->queue_lock);
2669*4882a593Smuzhiyun 	ionic_lif_reset(lif);
2670*4882a593Smuzhiyun }
2671*4882a593Smuzhiyun 
ionic_lif_adminq_init(struct ionic_lif * lif)2672*4882a593Smuzhiyun static int ionic_lif_adminq_init(struct ionic_lif *lif)
2673*4882a593Smuzhiyun {
2674*4882a593Smuzhiyun 	struct device *dev = lif->ionic->dev;
2675*4882a593Smuzhiyun 	struct ionic_q_init_comp comp;
2676*4882a593Smuzhiyun 	struct ionic_dev *idev;
2677*4882a593Smuzhiyun 	struct ionic_qcq *qcq;
2678*4882a593Smuzhiyun 	struct ionic_queue *q;
2679*4882a593Smuzhiyun 	int err;
2680*4882a593Smuzhiyun 
2681*4882a593Smuzhiyun 	idev = &lif->ionic->idev;
2682*4882a593Smuzhiyun 	qcq = lif->adminqcq;
2683*4882a593Smuzhiyun 	q = &qcq->q;
2684*4882a593Smuzhiyun 
2685*4882a593Smuzhiyun 	mutex_lock(&lif->ionic->dev_cmd_lock);
2686*4882a593Smuzhiyun 	ionic_dev_cmd_adminq_init(idev, qcq, lif->index, qcq->intr.index);
2687*4882a593Smuzhiyun 	err = ionic_dev_cmd_wait(lif->ionic, DEVCMD_TIMEOUT);
2688*4882a593Smuzhiyun 	ionic_dev_cmd_comp(idev, (union ionic_dev_cmd_comp *)&comp);
2689*4882a593Smuzhiyun 	mutex_unlock(&lif->ionic->dev_cmd_lock);
2690*4882a593Smuzhiyun 	if (err) {
2691*4882a593Smuzhiyun 		netdev_err(lif->netdev, "adminq init failed %d\n", err);
2692*4882a593Smuzhiyun 		return err;
2693*4882a593Smuzhiyun 	}
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun 	q->hw_type = comp.hw_type;
2696*4882a593Smuzhiyun 	q->hw_index = le32_to_cpu(comp.hw_index);
2697*4882a593Smuzhiyun 	q->dbval = IONIC_DBELL_QID(q->hw_index);
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 	dev_dbg(dev, "adminq->hw_type %d\n", q->hw_type);
2700*4882a593Smuzhiyun 	dev_dbg(dev, "adminq->hw_index %d\n", q->hw_index);
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun 	netif_napi_add(lif->netdev, &qcq->napi, ionic_adminq_napi,
2703*4882a593Smuzhiyun 		       NAPI_POLL_WEIGHT);
2704*4882a593Smuzhiyun 
2705*4882a593Smuzhiyun 	napi_enable(&qcq->napi);
2706*4882a593Smuzhiyun 
2707*4882a593Smuzhiyun 	if (qcq->flags & IONIC_QCQ_F_INTR)
2708*4882a593Smuzhiyun 		ionic_intr_mask(idev->intr_ctrl, qcq->intr.index,
2709*4882a593Smuzhiyun 				IONIC_INTR_MASK_CLEAR);
2710*4882a593Smuzhiyun 
2711*4882a593Smuzhiyun 	qcq->flags |= IONIC_QCQ_F_INITED;
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun 	return 0;
2714*4882a593Smuzhiyun }
2715*4882a593Smuzhiyun 
ionic_lif_notifyq_init(struct ionic_lif * lif)2716*4882a593Smuzhiyun static int ionic_lif_notifyq_init(struct ionic_lif *lif)
2717*4882a593Smuzhiyun {
2718*4882a593Smuzhiyun 	struct ionic_qcq *qcq = lif->notifyqcq;
2719*4882a593Smuzhiyun 	struct device *dev = lif->ionic->dev;
2720*4882a593Smuzhiyun 	struct ionic_queue *q = &qcq->q;
2721*4882a593Smuzhiyun 	int err;
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
2724*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
2725*4882a593Smuzhiyun 		.cmd.q_init = {
2726*4882a593Smuzhiyun 			.opcode = IONIC_CMD_Q_INIT,
2727*4882a593Smuzhiyun 			.lif_index = cpu_to_le16(lif->index),
2728*4882a593Smuzhiyun 			.type = q->type,
2729*4882a593Smuzhiyun 			.ver = lif->qtype_info[q->type].version,
2730*4882a593Smuzhiyun 			.index = cpu_to_le32(q->index),
2731*4882a593Smuzhiyun 			.flags = cpu_to_le16(IONIC_QINIT_F_IRQ |
2732*4882a593Smuzhiyun 					     IONIC_QINIT_F_ENA),
2733*4882a593Smuzhiyun 			.intr_index = cpu_to_le16(lif->adminqcq->intr.index),
2734*4882a593Smuzhiyun 			.pid = cpu_to_le16(q->pid),
2735*4882a593Smuzhiyun 			.ring_size = ilog2(q->num_descs),
2736*4882a593Smuzhiyun 			.ring_base = cpu_to_le64(q->base_pa),
2737*4882a593Smuzhiyun 		}
2738*4882a593Smuzhiyun 	};
2739*4882a593Smuzhiyun 
2740*4882a593Smuzhiyun 	dev_dbg(dev, "notifyq_init.pid %d\n", ctx.cmd.q_init.pid);
2741*4882a593Smuzhiyun 	dev_dbg(dev, "notifyq_init.index %d\n", ctx.cmd.q_init.index);
2742*4882a593Smuzhiyun 	dev_dbg(dev, "notifyq_init.ring_base 0x%llx\n", ctx.cmd.q_init.ring_base);
2743*4882a593Smuzhiyun 	dev_dbg(dev, "notifyq_init.ring_size %d\n", ctx.cmd.q_init.ring_size);
2744*4882a593Smuzhiyun 
2745*4882a593Smuzhiyun 	err = ionic_adminq_post_wait(lif, &ctx);
2746*4882a593Smuzhiyun 	if (err)
2747*4882a593Smuzhiyun 		return err;
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun 	lif->last_eid = 0;
2750*4882a593Smuzhiyun 	q->hw_type = ctx.comp.q_init.hw_type;
2751*4882a593Smuzhiyun 	q->hw_index = le32_to_cpu(ctx.comp.q_init.hw_index);
2752*4882a593Smuzhiyun 	q->dbval = IONIC_DBELL_QID(q->hw_index);
2753*4882a593Smuzhiyun 
2754*4882a593Smuzhiyun 	dev_dbg(dev, "notifyq->hw_type %d\n", q->hw_type);
2755*4882a593Smuzhiyun 	dev_dbg(dev, "notifyq->hw_index %d\n", q->hw_index);
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun 	/* preset the callback info */
2758*4882a593Smuzhiyun 	q->info[0].cb_arg = lif;
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	qcq->flags |= IONIC_QCQ_F_INITED;
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 	return 0;
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun 
ionic_station_set(struct ionic_lif * lif)2765*4882a593Smuzhiyun static int ionic_station_set(struct ionic_lif *lif)
2766*4882a593Smuzhiyun {
2767*4882a593Smuzhiyun 	struct net_device *netdev = lif->netdev;
2768*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
2769*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
2770*4882a593Smuzhiyun 		.cmd.lif_getattr = {
2771*4882a593Smuzhiyun 			.opcode = IONIC_CMD_LIF_GETATTR,
2772*4882a593Smuzhiyun 			.index = cpu_to_le16(lif->index),
2773*4882a593Smuzhiyun 			.attr = IONIC_LIF_ATTR_MAC,
2774*4882a593Smuzhiyun 		},
2775*4882a593Smuzhiyun 	};
2776*4882a593Smuzhiyun 	struct sockaddr addr;
2777*4882a593Smuzhiyun 	int err;
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	err = ionic_adminq_post_wait(lif, &ctx);
2780*4882a593Smuzhiyun 	if (err)
2781*4882a593Smuzhiyun 		return err;
2782*4882a593Smuzhiyun 	netdev_dbg(lif->netdev, "found initial MAC addr %pM\n",
2783*4882a593Smuzhiyun 		   ctx.comp.lif_getattr.mac);
2784*4882a593Smuzhiyun 	if (is_zero_ether_addr(ctx.comp.lif_getattr.mac))
2785*4882a593Smuzhiyun 		return 0;
2786*4882a593Smuzhiyun 
2787*4882a593Smuzhiyun 	if (!is_zero_ether_addr(netdev->dev_addr)) {
2788*4882a593Smuzhiyun 		/* If the netdev mac is non-zero and doesn't match the default
2789*4882a593Smuzhiyun 		 * device address, it was set by something earlier and we're
2790*4882a593Smuzhiyun 		 * likely here again after a fw-upgrade reset.  We need to be
2791*4882a593Smuzhiyun 		 * sure the netdev mac is in our filter list.
2792*4882a593Smuzhiyun 		 */
2793*4882a593Smuzhiyun 		if (!ether_addr_equal(ctx.comp.lif_getattr.mac,
2794*4882a593Smuzhiyun 				      netdev->dev_addr))
2795*4882a593Smuzhiyun 			ionic_lif_addr(lif, netdev->dev_addr, true, true);
2796*4882a593Smuzhiyun 	} else {
2797*4882a593Smuzhiyun 		/* Update the netdev mac with the device's mac */
2798*4882a593Smuzhiyun 		memcpy(addr.sa_data, ctx.comp.lif_getattr.mac, netdev->addr_len);
2799*4882a593Smuzhiyun 		addr.sa_family = AF_INET;
2800*4882a593Smuzhiyun 		err = eth_prepare_mac_addr_change(netdev, &addr);
2801*4882a593Smuzhiyun 		if (err) {
2802*4882a593Smuzhiyun 			netdev_warn(lif->netdev, "ignoring bad MAC addr from NIC %pM - err %d\n",
2803*4882a593Smuzhiyun 				    addr.sa_data, err);
2804*4882a593Smuzhiyun 			return 0;
2805*4882a593Smuzhiyun 		}
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun 		eth_commit_mac_addr_change(netdev, &addr);
2808*4882a593Smuzhiyun 	}
2809*4882a593Smuzhiyun 
2810*4882a593Smuzhiyun 	netdev_dbg(lif->netdev, "adding station MAC addr %pM\n",
2811*4882a593Smuzhiyun 		   netdev->dev_addr);
2812*4882a593Smuzhiyun 	ionic_lif_addr(lif, netdev->dev_addr, true, true);
2813*4882a593Smuzhiyun 
2814*4882a593Smuzhiyun 	return 0;
2815*4882a593Smuzhiyun }
2816*4882a593Smuzhiyun 
ionic_lif_init(struct ionic_lif * lif)2817*4882a593Smuzhiyun int ionic_lif_init(struct ionic_lif *lif)
2818*4882a593Smuzhiyun {
2819*4882a593Smuzhiyun 	struct ionic_dev *idev = &lif->ionic->idev;
2820*4882a593Smuzhiyun 	struct device *dev = lif->ionic->dev;
2821*4882a593Smuzhiyun 	struct ionic_lif_init_comp comp;
2822*4882a593Smuzhiyun 	int dbpage_num;
2823*4882a593Smuzhiyun 	int err;
2824*4882a593Smuzhiyun 
2825*4882a593Smuzhiyun 	mutex_lock(&lif->ionic->dev_cmd_lock);
2826*4882a593Smuzhiyun 	ionic_dev_cmd_lif_init(idev, lif->index, lif->info_pa);
2827*4882a593Smuzhiyun 	err = ionic_dev_cmd_wait(lif->ionic, DEVCMD_TIMEOUT);
2828*4882a593Smuzhiyun 	ionic_dev_cmd_comp(idev, (union ionic_dev_cmd_comp *)&comp);
2829*4882a593Smuzhiyun 	mutex_unlock(&lif->ionic->dev_cmd_lock);
2830*4882a593Smuzhiyun 	if (err)
2831*4882a593Smuzhiyun 		return err;
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 	lif->hw_index = le16_to_cpu(comp.hw_index);
2834*4882a593Smuzhiyun 	mutex_init(&lif->queue_lock);
2835*4882a593Smuzhiyun 
2836*4882a593Smuzhiyun 	/* now that we have the hw_index we can figure out our doorbell page */
2837*4882a593Smuzhiyun 	lif->dbid_count = le32_to_cpu(lif->ionic->ident.dev.ndbpgs_per_lif);
2838*4882a593Smuzhiyun 	if (!lif->dbid_count) {
2839*4882a593Smuzhiyun 		dev_err(dev, "No doorbell pages, aborting\n");
2840*4882a593Smuzhiyun 		return -EINVAL;
2841*4882a593Smuzhiyun 	}
2842*4882a593Smuzhiyun 
2843*4882a593Smuzhiyun 	lif->dbid_inuse = bitmap_zalloc(lif->dbid_count, GFP_KERNEL);
2844*4882a593Smuzhiyun 	if (!lif->dbid_inuse) {
2845*4882a593Smuzhiyun 		dev_err(dev, "Failed alloc doorbell id bitmap, aborting\n");
2846*4882a593Smuzhiyun 		return -ENOMEM;
2847*4882a593Smuzhiyun 	}
2848*4882a593Smuzhiyun 
2849*4882a593Smuzhiyun 	/* first doorbell id reserved for kernel (dbid aka pid == zero) */
2850*4882a593Smuzhiyun 	set_bit(0, lif->dbid_inuse);
2851*4882a593Smuzhiyun 	lif->kern_pid = 0;
2852*4882a593Smuzhiyun 
2853*4882a593Smuzhiyun 	dbpage_num = ionic_db_page_num(lif, lif->kern_pid);
2854*4882a593Smuzhiyun 	lif->kern_dbpage = ionic_bus_map_dbpage(lif->ionic, dbpage_num);
2855*4882a593Smuzhiyun 	if (!lif->kern_dbpage) {
2856*4882a593Smuzhiyun 		dev_err(dev, "Cannot map dbpage, aborting\n");
2857*4882a593Smuzhiyun 		err = -ENOMEM;
2858*4882a593Smuzhiyun 		goto err_out_free_dbid;
2859*4882a593Smuzhiyun 	}
2860*4882a593Smuzhiyun 
2861*4882a593Smuzhiyun 	err = ionic_lif_adminq_init(lif);
2862*4882a593Smuzhiyun 	if (err)
2863*4882a593Smuzhiyun 		goto err_out_adminq_deinit;
2864*4882a593Smuzhiyun 
2865*4882a593Smuzhiyun 	if (lif->ionic->nnqs_per_lif) {
2866*4882a593Smuzhiyun 		err = ionic_lif_notifyq_init(lif);
2867*4882a593Smuzhiyun 		if (err)
2868*4882a593Smuzhiyun 			goto err_out_notifyq_deinit;
2869*4882a593Smuzhiyun 	}
2870*4882a593Smuzhiyun 
2871*4882a593Smuzhiyun 	err = ionic_init_nic_features(lif);
2872*4882a593Smuzhiyun 	if (err)
2873*4882a593Smuzhiyun 		goto err_out_notifyq_deinit;
2874*4882a593Smuzhiyun 
2875*4882a593Smuzhiyun 	if (!test_bit(IONIC_LIF_F_FW_RESET, lif->state)) {
2876*4882a593Smuzhiyun 		err = ionic_rx_filters_init(lif);
2877*4882a593Smuzhiyun 		if (err)
2878*4882a593Smuzhiyun 			goto err_out_notifyq_deinit;
2879*4882a593Smuzhiyun 	}
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun 	err = ionic_station_set(lif);
2882*4882a593Smuzhiyun 	if (err)
2883*4882a593Smuzhiyun 		goto err_out_notifyq_deinit;
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun 	lif->rx_copybreak = IONIC_RX_COPYBREAK_DEFAULT;
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun 	set_bit(IONIC_LIF_F_INITED, lif->state);
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun 	INIT_WORK(&lif->tx_timeout_work, ionic_tx_timeout_work);
2890*4882a593Smuzhiyun 
2891*4882a593Smuzhiyun 	return 0;
2892*4882a593Smuzhiyun 
2893*4882a593Smuzhiyun err_out_notifyq_deinit:
2894*4882a593Smuzhiyun 	ionic_lif_qcq_deinit(lif, lif->notifyqcq);
2895*4882a593Smuzhiyun err_out_adminq_deinit:
2896*4882a593Smuzhiyun 	ionic_lif_qcq_deinit(lif, lif->adminqcq);
2897*4882a593Smuzhiyun 	ionic_lif_reset(lif);
2898*4882a593Smuzhiyun 	ionic_bus_unmap_dbpage(lif->ionic, lif->kern_dbpage);
2899*4882a593Smuzhiyun 	lif->kern_dbpage = NULL;
2900*4882a593Smuzhiyun err_out_free_dbid:
2901*4882a593Smuzhiyun 	kfree(lif->dbid_inuse);
2902*4882a593Smuzhiyun 	lif->dbid_inuse = NULL;
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun 	return err;
2905*4882a593Smuzhiyun }
2906*4882a593Smuzhiyun 
ionic_lif_notify_work(struct work_struct * ws)2907*4882a593Smuzhiyun static void ionic_lif_notify_work(struct work_struct *ws)
2908*4882a593Smuzhiyun {
2909*4882a593Smuzhiyun }
2910*4882a593Smuzhiyun 
ionic_lif_set_netdev_info(struct ionic_lif * lif)2911*4882a593Smuzhiyun static void ionic_lif_set_netdev_info(struct ionic_lif *lif)
2912*4882a593Smuzhiyun {
2913*4882a593Smuzhiyun 	struct ionic_admin_ctx ctx = {
2914*4882a593Smuzhiyun 		.work = COMPLETION_INITIALIZER_ONSTACK(ctx.work),
2915*4882a593Smuzhiyun 		.cmd.lif_setattr = {
2916*4882a593Smuzhiyun 			.opcode = IONIC_CMD_LIF_SETATTR,
2917*4882a593Smuzhiyun 			.index = cpu_to_le16(lif->index),
2918*4882a593Smuzhiyun 			.attr = IONIC_LIF_ATTR_NAME,
2919*4882a593Smuzhiyun 		},
2920*4882a593Smuzhiyun 	};
2921*4882a593Smuzhiyun 
2922*4882a593Smuzhiyun 	strlcpy(ctx.cmd.lif_setattr.name, lif->netdev->name,
2923*4882a593Smuzhiyun 		sizeof(ctx.cmd.lif_setattr.name));
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun 	ionic_adminq_post_wait(lif, &ctx);
2926*4882a593Smuzhiyun }
2927*4882a593Smuzhiyun 
ionic_netdev_lif(struct net_device * netdev)2928*4882a593Smuzhiyun static struct ionic_lif *ionic_netdev_lif(struct net_device *netdev)
2929*4882a593Smuzhiyun {
2930*4882a593Smuzhiyun 	if (!netdev || netdev->netdev_ops->ndo_start_xmit != ionic_start_xmit)
2931*4882a593Smuzhiyun 		return NULL;
2932*4882a593Smuzhiyun 
2933*4882a593Smuzhiyun 	return netdev_priv(netdev);
2934*4882a593Smuzhiyun }
2935*4882a593Smuzhiyun 
ionic_lif_notify(struct notifier_block * nb,unsigned long event,void * info)2936*4882a593Smuzhiyun static int ionic_lif_notify(struct notifier_block *nb,
2937*4882a593Smuzhiyun 			    unsigned long event, void *info)
2938*4882a593Smuzhiyun {
2939*4882a593Smuzhiyun 	struct net_device *ndev = netdev_notifier_info_to_dev(info);
2940*4882a593Smuzhiyun 	struct ionic *ionic = container_of(nb, struct ionic, nb);
2941*4882a593Smuzhiyun 	struct ionic_lif *lif = ionic_netdev_lif(ndev);
2942*4882a593Smuzhiyun 
2943*4882a593Smuzhiyun 	if (!lif || lif->ionic != ionic)
2944*4882a593Smuzhiyun 		return NOTIFY_DONE;
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun 	switch (event) {
2947*4882a593Smuzhiyun 	case NETDEV_CHANGENAME:
2948*4882a593Smuzhiyun 		ionic_lif_set_netdev_info(lif);
2949*4882a593Smuzhiyun 		break;
2950*4882a593Smuzhiyun 	}
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 	return NOTIFY_DONE;
2953*4882a593Smuzhiyun }
2954*4882a593Smuzhiyun 
ionic_lif_register(struct ionic_lif * lif)2955*4882a593Smuzhiyun int ionic_lif_register(struct ionic_lif *lif)
2956*4882a593Smuzhiyun {
2957*4882a593Smuzhiyun 	int err;
2958*4882a593Smuzhiyun 
2959*4882a593Smuzhiyun 	INIT_WORK(&lif->ionic->nb_work, ionic_lif_notify_work);
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun 	lif->ionic->nb.notifier_call = ionic_lif_notify;
2962*4882a593Smuzhiyun 
2963*4882a593Smuzhiyun 	err = register_netdevice_notifier(&lif->ionic->nb);
2964*4882a593Smuzhiyun 	if (err)
2965*4882a593Smuzhiyun 		lif->ionic->nb.notifier_call = NULL;
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun 	/* only register LIF0 for now */
2968*4882a593Smuzhiyun 	err = register_netdev(lif->netdev);
2969*4882a593Smuzhiyun 	if (err) {
2970*4882a593Smuzhiyun 		dev_err(lif->ionic->dev, "Cannot register net device, aborting\n");
2971*4882a593Smuzhiyun 		return err;
2972*4882a593Smuzhiyun 	}
2973*4882a593Smuzhiyun 	lif->registered = true;
2974*4882a593Smuzhiyun 	ionic_lif_set_netdev_info(lif);
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun 	return 0;
2977*4882a593Smuzhiyun }
2978*4882a593Smuzhiyun 
ionic_lif_unregister(struct ionic_lif * lif)2979*4882a593Smuzhiyun void ionic_lif_unregister(struct ionic_lif *lif)
2980*4882a593Smuzhiyun {
2981*4882a593Smuzhiyun 	if (lif->ionic->nb.notifier_call) {
2982*4882a593Smuzhiyun 		unregister_netdevice_notifier(&lif->ionic->nb);
2983*4882a593Smuzhiyun 		cancel_work_sync(&lif->ionic->nb_work);
2984*4882a593Smuzhiyun 		lif->ionic->nb.notifier_call = NULL;
2985*4882a593Smuzhiyun 	}
2986*4882a593Smuzhiyun 
2987*4882a593Smuzhiyun 	if (lif->netdev->reg_state == NETREG_REGISTERED)
2988*4882a593Smuzhiyun 		unregister_netdev(lif->netdev);
2989*4882a593Smuzhiyun 	lif->registered = false;
2990*4882a593Smuzhiyun }
2991*4882a593Smuzhiyun 
ionic_lif_queue_identify(struct ionic_lif * lif)2992*4882a593Smuzhiyun static void ionic_lif_queue_identify(struct ionic_lif *lif)
2993*4882a593Smuzhiyun {
2994*4882a593Smuzhiyun 	union ionic_q_identity __iomem *q_ident;
2995*4882a593Smuzhiyun 	struct ionic *ionic = lif->ionic;
2996*4882a593Smuzhiyun 	struct ionic_dev *idev;
2997*4882a593Smuzhiyun 	int qtype;
2998*4882a593Smuzhiyun 	int err;
2999*4882a593Smuzhiyun 
3000*4882a593Smuzhiyun 	idev = &lif->ionic->idev;
3001*4882a593Smuzhiyun 	q_ident = (union ionic_q_identity __iomem *)&idev->dev_cmd_regs->data;
3002*4882a593Smuzhiyun 
3003*4882a593Smuzhiyun 	for (qtype = 0; qtype < ARRAY_SIZE(ionic_qtype_versions); qtype++) {
3004*4882a593Smuzhiyun 		struct ionic_qtype_info *qti = &lif->qtype_info[qtype];
3005*4882a593Smuzhiyun 
3006*4882a593Smuzhiyun 		/* filter out the ones we know about */
3007*4882a593Smuzhiyun 		switch (qtype) {
3008*4882a593Smuzhiyun 		case IONIC_QTYPE_ADMINQ:
3009*4882a593Smuzhiyun 		case IONIC_QTYPE_NOTIFYQ:
3010*4882a593Smuzhiyun 		case IONIC_QTYPE_RXQ:
3011*4882a593Smuzhiyun 		case IONIC_QTYPE_TXQ:
3012*4882a593Smuzhiyun 			break;
3013*4882a593Smuzhiyun 		default:
3014*4882a593Smuzhiyun 			continue;
3015*4882a593Smuzhiyun 		}
3016*4882a593Smuzhiyun 
3017*4882a593Smuzhiyun 		memset(qti, 0, sizeof(*qti));
3018*4882a593Smuzhiyun 
3019*4882a593Smuzhiyun 		mutex_lock(&ionic->dev_cmd_lock);
3020*4882a593Smuzhiyun 		ionic_dev_cmd_queue_identify(idev, lif->lif_type, qtype,
3021*4882a593Smuzhiyun 					     ionic_qtype_versions[qtype]);
3022*4882a593Smuzhiyun 		err = ionic_dev_cmd_wait(ionic, DEVCMD_TIMEOUT);
3023*4882a593Smuzhiyun 		if (!err) {
3024*4882a593Smuzhiyun 			qti->version   = readb(&q_ident->version);
3025*4882a593Smuzhiyun 			qti->supported = readb(&q_ident->supported);
3026*4882a593Smuzhiyun 			qti->features  = readq(&q_ident->features);
3027*4882a593Smuzhiyun 			qti->desc_sz   = readw(&q_ident->desc_sz);
3028*4882a593Smuzhiyun 			qti->comp_sz   = readw(&q_ident->comp_sz);
3029*4882a593Smuzhiyun 			qti->sg_desc_sz   = readw(&q_ident->sg_desc_sz);
3030*4882a593Smuzhiyun 			qti->max_sg_elems = readw(&q_ident->max_sg_elems);
3031*4882a593Smuzhiyun 			qti->sg_desc_stride = readw(&q_ident->sg_desc_stride);
3032*4882a593Smuzhiyun 		}
3033*4882a593Smuzhiyun 		mutex_unlock(&ionic->dev_cmd_lock);
3034*4882a593Smuzhiyun 
3035*4882a593Smuzhiyun 		if (err == -EINVAL) {
3036*4882a593Smuzhiyun 			dev_err(ionic->dev, "qtype %d not supported\n", qtype);
3037*4882a593Smuzhiyun 			continue;
3038*4882a593Smuzhiyun 		} else if (err == -EIO) {
3039*4882a593Smuzhiyun 			dev_err(ionic->dev, "q_ident failed, not supported on older FW\n");
3040*4882a593Smuzhiyun 			return;
3041*4882a593Smuzhiyun 		} else if (err) {
3042*4882a593Smuzhiyun 			dev_err(ionic->dev, "q_ident failed, qtype %d: %d\n",
3043*4882a593Smuzhiyun 				qtype, err);
3044*4882a593Smuzhiyun 			return;
3045*4882a593Smuzhiyun 		}
3046*4882a593Smuzhiyun 
3047*4882a593Smuzhiyun 		dev_dbg(ionic->dev, " qtype[%d].version = %d\n",
3048*4882a593Smuzhiyun 			qtype, qti->version);
3049*4882a593Smuzhiyun 		dev_dbg(ionic->dev, " qtype[%d].supported = 0x%02x\n",
3050*4882a593Smuzhiyun 			qtype, qti->supported);
3051*4882a593Smuzhiyun 		dev_dbg(ionic->dev, " qtype[%d].features = 0x%04llx\n",
3052*4882a593Smuzhiyun 			qtype, qti->features);
3053*4882a593Smuzhiyun 		dev_dbg(ionic->dev, " qtype[%d].desc_sz = %d\n",
3054*4882a593Smuzhiyun 			qtype, qti->desc_sz);
3055*4882a593Smuzhiyun 		dev_dbg(ionic->dev, " qtype[%d].comp_sz = %d\n",
3056*4882a593Smuzhiyun 			qtype, qti->comp_sz);
3057*4882a593Smuzhiyun 		dev_dbg(ionic->dev, " qtype[%d].sg_desc_sz = %d\n",
3058*4882a593Smuzhiyun 			qtype, qti->sg_desc_sz);
3059*4882a593Smuzhiyun 		dev_dbg(ionic->dev, " qtype[%d].max_sg_elems = %d\n",
3060*4882a593Smuzhiyun 			qtype, qti->max_sg_elems);
3061*4882a593Smuzhiyun 		dev_dbg(ionic->dev, " qtype[%d].sg_desc_stride = %d\n",
3062*4882a593Smuzhiyun 			qtype, qti->sg_desc_stride);
3063*4882a593Smuzhiyun 	}
3064*4882a593Smuzhiyun }
3065*4882a593Smuzhiyun 
ionic_lif_identify(struct ionic * ionic,u8 lif_type,union ionic_lif_identity * lid)3066*4882a593Smuzhiyun int ionic_lif_identify(struct ionic *ionic, u8 lif_type,
3067*4882a593Smuzhiyun 		       union ionic_lif_identity *lid)
3068*4882a593Smuzhiyun {
3069*4882a593Smuzhiyun 	struct ionic_dev *idev = &ionic->idev;
3070*4882a593Smuzhiyun 	size_t sz;
3071*4882a593Smuzhiyun 	int err;
3072*4882a593Smuzhiyun 
3073*4882a593Smuzhiyun 	sz = min(sizeof(*lid), sizeof(idev->dev_cmd_regs->data));
3074*4882a593Smuzhiyun 
3075*4882a593Smuzhiyun 	mutex_lock(&ionic->dev_cmd_lock);
3076*4882a593Smuzhiyun 	ionic_dev_cmd_lif_identify(idev, lif_type, IONIC_IDENTITY_VERSION_1);
3077*4882a593Smuzhiyun 	err = ionic_dev_cmd_wait(ionic, DEVCMD_TIMEOUT);
3078*4882a593Smuzhiyun 	memcpy_fromio(lid, &idev->dev_cmd_regs->data, sz);
3079*4882a593Smuzhiyun 	mutex_unlock(&ionic->dev_cmd_lock);
3080*4882a593Smuzhiyun 	if (err)
3081*4882a593Smuzhiyun 		return (err);
3082*4882a593Smuzhiyun 
3083*4882a593Smuzhiyun 	dev_dbg(ionic->dev, "capabilities 0x%llx\n",
3084*4882a593Smuzhiyun 		le64_to_cpu(lid->capabilities));
3085*4882a593Smuzhiyun 
3086*4882a593Smuzhiyun 	dev_dbg(ionic->dev, "eth.max_ucast_filters %d\n",
3087*4882a593Smuzhiyun 		le32_to_cpu(lid->eth.max_ucast_filters));
3088*4882a593Smuzhiyun 	dev_dbg(ionic->dev, "eth.max_mcast_filters %d\n",
3089*4882a593Smuzhiyun 		le32_to_cpu(lid->eth.max_mcast_filters));
3090*4882a593Smuzhiyun 	dev_dbg(ionic->dev, "eth.features 0x%llx\n",
3091*4882a593Smuzhiyun 		le64_to_cpu(lid->eth.config.features));
3092*4882a593Smuzhiyun 	dev_dbg(ionic->dev, "eth.queue_count[IONIC_QTYPE_ADMINQ] %d\n",
3093*4882a593Smuzhiyun 		le32_to_cpu(lid->eth.config.queue_count[IONIC_QTYPE_ADMINQ]));
3094*4882a593Smuzhiyun 	dev_dbg(ionic->dev, "eth.queue_count[IONIC_QTYPE_NOTIFYQ] %d\n",
3095*4882a593Smuzhiyun 		le32_to_cpu(lid->eth.config.queue_count[IONIC_QTYPE_NOTIFYQ]));
3096*4882a593Smuzhiyun 	dev_dbg(ionic->dev, "eth.queue_count[IONIC_QTYPE_RXQ] %d\n",
3097*4882a593Smuzhiyun 		le32_to_cpu(lid->eth.config.queue_count[IONIC_QTYPE_RXQ]));
3098*4882a593Smuzhiyun 	dev_dbg(ionic->dev, "eth.queue_count[IONIC_QTYPE_TXQ] %d\n",
3099*4882a593Smuzhiyun 		le32_to_cpu(lid->eth.config.queue_count[IONIC_QTYPE_TXQ]));
3100*4882a593Smuzhiyun 	dev_dbg(ionic->dev, "eth.config.name %s\n", lid->eth.config.name);
3101*4882a593Smuzhiyun 	dev_dbg(ionic->dev, "eth.config.mac %pM\n", lid->eth.config.mac);
3102*4882a593Smuzhiyun 	dev_dbg(ionic->dev, "eth.config.mtu %d\n",
3103*4882a593Smuzhiyun 		le32_to_cpu(lid->eth.config.mtu));
3104*4882a593Smuzhiyun 
3105*4882a593Smuzhiyun 	return 0;
3106*4882a593Smuzhiyun }
3107*4882a593Smuzhiyun 
ionic_lif_size(struct ionic * ionic)3108*4882a593Smuzhiyun int ionic_lif_size(struct ionic *ionic)
3109*4882a593Smuzhiyun {
3110*4882a593Smuzhiyun 	struct ionic_identity *ident = &ionic->ident;
3111*4882a593Smuzhiyun 	unsigned int nintrs, dev_nintrs;
3112*4882a593Smuzhiyun 	union ionic_lif_config *lc;
3113*4882a593Smuzhiyun 	unsigned int ntxqs_per_lif;
3114*4882a593Smuzhiyun 	unsigned int nrxqs_per_lif;
3115*4882a593Smuzhiyun 	unsigned int neqs_per_lif;
3116*4882a593Smuzhiyun 	unsigned int nnqs_per_lif;
3117*4882a593Smuzhiyun 	unsigned int nxqs, neqs;
3118*4882a593Smuzhiyun 	unsigned int min_intrs;
3119*4882a593Smuzhiyun 	int err;
3120*4882a593Smuzhiyun 
3121*4882a593Smuzhiyun 	lc = &ident->lif.eth.config;
3122*4882a593Smuzhiyun 	dev_nintrs = le32_to_cpu(ident->dev.nintrs);
3123*4882a593Smuzhiyun 	neqs_per_lif = le32_to_cpu(ident->lif.rdma.eq_qtype.qid_count);
3124*4882a593Smuzhiyun 	nnqs_per_lif = le32_to_cpu(lc->queue_count[IONIC_QTYPE_NOTIFYQ]);
3125*4882a593Smuzhiyun 	ntxqs_per_lif = le32_to_cpu(lc->queue_count[IONIC_QTYPE_TXQ]);
3126*4882a593Smuzhiyun 	nrxqs_per_lif = le32_to_cpu(lc->queue_count[IONIC_QTYPE_RXQ]);
3127*4882a593Smuzhiyun 
3128*4882a593Smuzhiyun 	nxqs = min(ntxqs_per_lif, nrxqs_per_lif);
3129*4882a593Smuzhiyun 	nxqs = min(nxqs, num_online_cpus());
3130*4882a593Smuzhiyun 	neqs = min(neqs_per_lif, num_online_cpus());
3131*4882a593Smuzhiyun 
3132*4882a593Smuzhiyun try_again:
3133*4882a593Smuzhiyun 	/* interrupt usage:
3134*4882a593Smuzhiyun 	 *    1 for master lif adminq/notifyq
3135*4882a593Smuzhiyun 	 *    1 for each CPU for master lif TxRx queue pairs
3136*4882a593Smuzhiyun 	 *    whatever's left is for RDMA queues
3137*4882a593Smuzhiyun 	 */
3138*4882a593Smuzhiyun 	nintrs = 1 + nxqs + neqs;
3139*4882a593Smuzhiyun 	min_intrs = 2;  /* adminq + 1 TxRx queue pair */
3140*4882a593Smuzhiyun 
3141*4882a593Smuzhiyun 	if (nintrs > dev_nintrs)
3142*4882a593Smuzhiyun 		goto try_fewer;
3143*4882a593Smuzhiyun 
3144*4882a593Smuzhiyun 	err = ionic_bus_alloc_irq_vectors(ionic, nintrs);
3145*4882a593Smuzhiyun 	if (err < 0 && err != -ENOSPC) {
3146*4882a593Smuzhiyun 		dev_err(ionic->dev, "Can't get intrs from OS: %d\n", err);
3147*4882a593Smuzhiyun 		return err;
3148*4882a593Smuzhiyun 	}
3149*4882a593Smuzhiyun 	if (err == -ENOSPC)
3150*4882a593Smuzhiyun 		goto try_fewer;
3151*4882a593Smuzhiyun 
3152*4882a593Smuzhiyun 	if (err != nintrs) {
3153*4882a593Smuzhiyun 		ionic_bus_free_irq_vectors(ionic);
3154*4882a593Smuzhiyun 		goto try_fewer;
3155*4882a593Smuzhiyun 	}
3156*4882a593Smuzhiyun 
3157*4882a593Smuzhiyun 	ionic->nnqs_per_lif = nnqs_per_lif;
3158*4882a593Smuzhiyun 	ionic->neqs_per_lif = neqs;
3159*4882a593Smuzhiyun 	ionic->ntxqs_per_lif = nxqs;
3160*4882a593Smuzhiyun 	ionic->nrxqs_per_lif = nxqs;
3161*4882a593Smuzhiyun 	ionic->nintrs = nintrs;
3162*4882a593Smuzhiyun 
3163*4882a593Smuzhiyun 	ionic_debugfs_add_sizes(ionic);
3164*4882a593Smuzhiyun 
3165*4882a593Smuzhiyun 	return 0;
3166*4882a593Smuzhiyun 
3167*4882a593Smuzhiyun try_fewer:
3168*4882a593Smuzhiyun 	if (nnqs_per_lif > 1) {
3169*4882a593Smuzhiyun 		nnqs_per_lif >>= 1;
3170*4882a593Smuzhiyun 		goto try_again;
3171*4882a593Smuzhiyun 	}
3172*4882a593Smuzhiyun 	if (neqs > 1) {
3173*4882a593Smuzhiyun 		neqs >>= 1;
3174*4882a593Smuzhiyun 		goto try_again;
3175*4882a593Smuzhiyun 	}
3176*4882a593Smuzhiyun 	if (nxqs > 1) {
3177*4882a593Smuzhiyun 		nxqs >>= 1;
3178*4882a593Smuzhiyun 		goto try_again;
3179*4882a593Smuzhiyun 	}
3180*4882a593Smuzhiyun 	dev_err(ionic->dev, "Can't get minimum %d intrs from OS\n", min_intrs);
3181*4882a593Smuzhiyun 	return -ENOSPC;
3182*4882a593Smuzhiyun }
3183