1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0 OR Linux-OpenIB) OR BSD-2-Clause */
2*4882a593Smuzhiyun /* Copyright (c) 2017-2020 Pensando Systems, Inc. All rights reserved. */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef _IONIC_IF_H_
5*4882a593Smuzhiyun #define _IONIC_IF_H_
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #define IONIC_DEV_INFO_SIGNATURE 0x44455649 /* 'DEVI' */
8*4882a593Smuzhiyun #define IONIC_DEV_INFO_VERSION 1
9*4882a593Smuzhiyun #define IONIC_IFNAMSIZ 16
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /**
12*4882a593Smuzhiyun * enum ionic_cmd_opcode - Device commands
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun enum ionic_cmd_opcode {
15*4882a593Smuzhiyun IONIC_CMD_NOP = 0,
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* Device commands */
18*4882a593Smuzhiyun IONIC_CMD_IDENTIFY = 1,
19*4882a593Smuzhiyun IONIC_CMD_INIT = 2,
20*4882a593Smuzhiyun IONIC_CMD_RESET = 3,
21*4882a593Smuzhiyun IONIC_CMD_GETATTR = 4,
22*4882a593Smuzhiyun IONIC_CMD_SETATTR = 5,
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Port commands */
25*4882a593Smuzhiyun IONIC_CMD_PORT_IDENTIFY = 10,
26*4882a593Smuzhiyun IONIC_CMD_PORT_INIT = 11,
27*4882a593Smuzhiyun IONIC_CMD_PORT_RESET = 12,
28*4882a593Smuzhiyun IONIC_CMD_PORT_GETATTR = 13,
29*4882a593Smuzhiyun IONIC_CMD_PORT_SETATTR = 14,
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* LIF commands */
32*4882a593Smuzhiyun IONIC_CMD_LIF_IDENTIFY = 20,
33*4882a593Smuzhiyun IONIC_CMD_LIF_INIT = 21,
34*4882a593Smuzhiyun IONIC_CMD_LIF_RESET = 22,
35*4882a593Smuzhiyun IONIC_CMD_LIF_GETATTR = 23,
36*4882a593Smuzhiyun IONIC_CMD_LIF_SETATTR = 24,
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun IONIC_CMD_RX_MODE_SET = 30,
39*4882a593Smuzhiyun IONIC_CMD_RX_FILTER_ADD = 31,
40*4882a593Smuzhiyun IONIC_CMD_RX_FILTER_DEL = 32,
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Queue commands */
43*4882a593Smuzhiyun IONIC_CMD_Q_IDENTIFY = 39,
44*4882a593Smuzhiyun IONIC_CMD_Q_INIT = 40,
45*4882a593Smuzhiyun IONIC_CMD_Q_CONTROL = 41,
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* RDMA commands */
48*4882a593Smuzhiyun IONIC_CMD_RDMA_RESET_LIF = 50,
49*4882a593Smuzhiyun IONIC_CMD_RDMA_CREATE_EQ = 51,
50*4882a593Smuzhiyun IONIC_CMD_RDMA_CREATE_CQ = 52,
51*4882a593Smuzhiyun IONIC_CMD_RDMA_CREATE_ADMINQ = 53,
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* SR/IOV commands */
54*4882a593Smuzhiyun IONIC_CMD_VF_GETATTR = 60,
55*4882a593Smuzhiyun IONIC_CMD_VF_SETATTR = 61,
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* QoS commands */
58*4882a593Smuzhiyun IONIC_CMD_QOS_CLASS_IDENTIFY = 240,
59*4882a593Smuzhiyun IONIC_CMD_QOS_CLASS_INIT = 241,
60*4882a593Smuzhiyun IONIC_CMD_QOS_CLASS_RESET = 242,
61*4882a593Smuzhiyun IONIC_CMD_QOS_CLASS_UPDATE = 243,
62*4882a593Smuzhiyun IONIC_CMD_QOS_CLEAR_STATS = 244,
63*4882a593Smuzhiyun IONIC_CMD_QOS_RESET = 245,
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Firmware commands */
66*4882a593Smuzhiyun IONIC_CMD_FW_DOWNLOAD = 252,
67*4882a593Smuzhiyun IONIC_CMD_FW_CONTROL = 253,
68*4882a593Smuzhiyun IONIC_CMD_FW_DOWNLOAD_V1 = 254,
69*4882a593Smuzhiyun IONIC_CMD_FW_CONTROL_V1 = 255,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /**
73*4882a593Smuzhiyun * enum ionic_status_code - Device command return codes
74*4882a593Smuzhiyun */
75*4882a593Smuzhiyun enum ionic_status_code {
76*4882a593Smuzhiyun IONIC_RC_SUCCESS = 0, /* Success */
77*4882a593Smuzhiyun IONIC_RC_EVERSION = 1, /* Incorrect version for request */
78*4882a593Smuzhiyun IONIC_RC_EOPCODE = 2, /* Invalid cmd opcode */
79*4882a593Smuzhiyun IONIC_RC_EIO = 3, /* I/O error */
80*4882a593Smuzhiyun IONIC_RC_EPERM = 4, /* Permission denied */
81*4882a593Smuzhiyun IONIC_RC_EQID = 5, /* Bad qid */
82*4882a593Smuzhiyun IONIC_RC_EQTYPE = 6, /* Bad qtype */
83*4882a593Smuzhiyun IONIC_RC_ENOENT = 7, /* No such element */
84*4882a593Smuzhiyun IONIC_RC_EINTR = 8, /* operation interrupted */
85*4882a593Smuzhiyun IONIC_RC_EAGAIN = 9, /* Try again */
86*4882a593Smuzhiyun IONIC_RC_ENOMEM = 10, /* Out of memory */
87*4882a593Smuzhiyun IONIC_RC_EFAULT = 11, /* Bad address */
88*4882a593Smuzhiyun IONIC_RC_EBUSY = 12, /* Device or resource busy */
89*4882a593Smuzhiyun IONIC_RC_EEXIST = 13, /* object already exists */
90*4882a593Smuzhiyun IONIC_RC_EINVAL = 14, /* Invalid argument */
91*4882a593Smuzhiyun IONIC_RC_ENOSPC = 15, /* No space left or alloc failure */
92*4882a593Smuzhiyun IONIC_RC_ERANGE = 16, /* Parameter out of range */
93*4882a593Smuzhiyun IONIC_RC_BAD_ADDR = 17, /* Descriptor contains a bad ptr */
94*4882a593Smuzhiyun IONIC_RC_DEV_CMD = 18, /* Device cmd attempted on AdminQ */
95*4882a593Smuzhiyun IONIC_RC_ENOSUPP = 19, /* Operation not supported */
96*4882a593Smuzhiyun IONIC_RC_ERROR = 29, /* Generic error */
97*4882a593Smuzhiyun IONIC_RC_ERDMA = 30, /* Generic RDMA error */
98*4882a593Smuzhiyun IONIC_RC_EVFID = 31, /* VF ID does not exist */
99*4882a593Smuzhiyun IONIC_RC_EBAD_FW = 32, /* FW file is invalid or corrupted */
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun enum ionic_notifyq_opcode {
103*4882a593Smuzhiyun IONIC_EVENT_LINK_CHANGE = 1,
104*4882a593Smuzhiyun IONIC_EVENT_RESET = 2,
105*4882a593Smuzhiyun IONIC_EVENT_HEARTBEAT = 3,
106*4882a593Smuzhiyun IONIC_EVENT_LOG = 4,
107*4882a593Smuzhiyun IONIC_EVENT_XCVR = 5,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /**
111*4882a593Smuzhiyun * struct ionic_admin_cmd - General admin command format
112*4882a593Smuzhiyun * @opcode: Opcode for the command
113*4882a593Smuzhiyun * @lif_index: LIF index
114*4882a593Smuzhiyun * @cmd_data: Opcode-specific command bytes
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun struct ionic_admin_cmd {
117*4882a593Smuzhiyun u8 opcode;
118*4882a593Smuzhiyun u8 rsvd;
119*4882a593Smuzhiyun __le16 lif_index;
120*4882a593Smuzhiyun u8 cmd_data[60];
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /**
124*4882a593Smuzhiyun * struct ionic_admin_comp - General admin command completion format
125*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
126*4882a593Smuzhiyun * @comp_index: Index in the descriptor ring for which this is the completion
127*4882a593Smuzhiyun * @cmd_data: Command-specific bytes
128*4882a593Smuzhiyun * @color: Color bit (Always 0 for commands issued to the
129*4882a593Smuzhiyun * Device Cmd Registers)
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun struct ionic_admin_comp {
132*4882a593Smuzhiyun u8 status;
133*4882a593Smuzhiyun u8 rsvd;
134*4882a593Smuzhiyun __le16 comp_index;
135*4882a593Smuzhiyun u8 cmd_data[11];
136*4882a593Smuzhiyun u8 color;
137*4882a593Smuzhiyun #define IONIC_COMP_COLOR_MASK 0x80
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
color_match(u8 color,u8 done_color)140*4882a593Smuzhiyun static inline u8 color_match(u8 color, u8 done_color)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun return (!!(color & IONIC_COMP_COLOR_MASK)) == done_color;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /**
146*4882a593Smuzhiyun * struct ionic_nop_cmd - NOP command
147*4882a593Smuzhiyun * @opcode: opcode
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun struct ionic_nop_cmd {
150*4882a593Smuzhiyun u8 opcode;
151*4882a593Smuzhiyun u8 rsvd[63];
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /**
155*4882a593Smuzhiyun * struct ionic_nop_comp - NOP command completion
156*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
157*4882a593Smuzhiyun */
158*4882a593Smuzhiyun struct ionic_nop_comp {
159*4882a593Smuzhiyun u8 status;
160*4882a593Smuzhiyun u8 rsvd[15];
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /**
164*4882a593Smuzhiyun * struct ionic_dev_init_cmd - Device init command
165*4882a593Smuzhiyun * @opcode: opcode
166*4882a593Smuzhiyun * @type: Device type
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun struct ionic_dev_init_cmd {
169*4882a593Smuzhiyun u8 opcode;
170*4882a593Smuzhiyun u8 type;
171*4882a593Smuzhiyun u8 rsvd[62];
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /**
175*4882a593Smuzhiyun * struct ionic_dev_init_comp - Device init command completion
176*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
177*4882a593Smuzhiyun */
178*4882a593Smuzhiyun struct ionic_dev_init_comp {
179*4882a593Smuzhiyun u8 status;
180*4882a593Smuzhiyun u8 rsvd[15];
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /**
184*4882a593Smuzhiyun * struct ionic_dev_reset_cmd - Device reset command
185*4882a593Smuzhiyun * @opcode: opcode
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun struct ionic_dev_reset_cmd {
188*4882a593Smuzhiyun u8 opcode;
189*4882a593Smuzhiyun u8 rsvd[63];
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /**
193*4882a593Smuzhiyun * struct ionic_dev_reset_comp - Reset command completion
194*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun struct ionic_dev_reset_comp {
197*4882a593Smuzhiyun u8 status;
198*4882a593Smuzhiyun u8 rsvd[15];
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #define IONIC_IDENTITY_VERSION_1 1
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /**
204*4882a593Smuzhiyun * struct ionic_dev_identify_cmd - Driver/device identify command
205*4882a593Smuzhiyun * @opcode: opcode
206*4882a593Smuzhiyun * @ver: Highest version of identify supported by driver
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun struct ionic_dev_identify_cmd {
209*4882a593Smuzhiyun u8 opcode;
210*4882a593Smuzhiyun u8 ver;
211*4882a593Smuzhiyun u8 rsvd[62];
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /**
215*4882a593Smuzhiyun * struct ionic_dev_identify_comp - Driver/device identify command completion
216*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
217*4882a593Smuzhiyun * @ver: Version of identify returned by device
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun struct ionic_dev_identify_comp {
220*4882a593Smuzhiyun u8 status;
221*4882a593Smuzhiyun u8 ver;
222*4882a593Smuzhiyun u8 rsvd[14];
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun enum ionic_os_type {
226*4882a593Smuzhiyun IONIC_OS_TYPE_LINUX = 1,
227*4882a593Smuzhiyun IONIC_OS_TYPE_WIN = 2,
228*4882a593Smuzhiyun IONIC_OS_TYPE_DPDK = 3,
229*4882a593Smuzhiyun IONIC_OS_TYPE_FREEBSD = 4,
230*4882a593Smuzhiyun IONIC_OS_TYPE_IPXE = 5,
231*4882a593Smuzhiyun IONIC_OS_TYPE_ESXI = 6,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /**
235*4882a593Smuzhiyun * union ionic_drv_identity - driver identity information
236*4882a593Smuzhiyun * @os_type: OS type (see enum ionic_os_type)
237*4882a593Smuzhiyun * @os_dist: OS distribution, numeric format
238*4882a593Smuzhiyun * @os_dist_str: OS distribution, string format
239*4882a593Smuzhiyun * @kernel_ver: Kernel version, numeric format
240*4882a593Smuzhiyun * @kernel_ver_str: Kernel version, string format
241*4882a593Smuzhiyun * @driver_ver_str: Driver version, string format
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun union ionic_drv_identity {
244*4882a593Smuzhiyun struct {
245*4882a593Smuzhiyun __le32 os_type;
246*4882a593Smuzhiyun __le32 os_dist;
247*4882a593Smuzhiyun char os_dist_str[128];
248*4882a593Smuzhiyun __le32 kernel_ver;
249*4882a593Smuzhiyun char kernel_ver_str[32];
250*4882a593Smuzhiyun char driver_ver_str[32];
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun __le32 words[478];
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /**
256*4882a593Smuzhiyun * union ionic_dev_identity - device identity information
257*4882a593Smuzhiyun * @version: Version of device identify
258*4882a593Smuzhiyun * @type: Identify type (0 for now)
259*4882a593Smuzhiyun * @nports: Number of ports provisioned
260*4882a593Smuzhiyun * @nlifs: Number of LIFs provisioned
261*4882a593Smuzhiyun * @nintrs: Number of interrupts provisioned
262*4882a593Smuzhiyun * @ndbpgs_per_lif: Number of doorbell pages per LIF
263*4882a593Smuzhiyun * @intr_coal_mult: Interrupt coalescing multiplication factor
264*4882a593Smuzhiyun * Scale user-supplied interrupt coalescing
265*4882a593Smuzhiyun * value in usecs to device units using:
266*4882a593Smuzhiyun * device units = usecs * mult / div
267*4882a593Smuzhiyun * @intr_coal_div: Interrupt coalescing division factor
268*4882a593Smuzhiyun * Scale user-supplied interrupt coalescing
269*4882a593Smuzhiyun * value in usecs to device units using:
270*4882a593Smuzhiyun * device units = usecs * mult / div
271*4882a593Smuzhiyun * @eq_count: Number of shared event queues
272*4882a593Smuzhiyun */
273*4882a593Smuzhiyun union ionic_dev_identity {
274*4882a593Smuzhiyun struct {
275*4882a593Smuzhiyun u8 version;
276*4882a593Smuzhiyun u8 type;
277*4882a593Smuzhiyun u8 rsvd[2];
278*4882a593Smuzhiyun u8 nports;
279*4882a593Smuzhiyun u8 rsvd2[3];
280*4882a593Smuzhiyun __le32 nlifs;
281*4882a593Smuzhiyun __le32 nintrs;
282*4882a593Smuzhiyun __le32 ndbpgs_per_lif;
283*4882a593Smuzhiyun __le32 intr_coal_mult;
284*4882a593Smuzhiyun __le32 intr_coal_div;
285*4882a593Smuzhiyun __le32 eq_count;
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun __le32 words[478];
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun enum ionic_lif_type {
291*4882a593Smuzhiyun IONIC_LIF_TYPE_CLASSIC = 0,
292*4882a593Smuzhiyun IONIC_LIF_TYPE_MACVLAN = 1,
293*4882a593Smuzhiyun IONIC_LIF_TYPE_NETQUEUE = 2,
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /**
297*4882a593Smuzhiyun * struct ionic_lif_identify_cmd - LIF identify command
298*4882a593Smuzhiyun * @opcode: opcode
299*4882a593Smuzhiyun * @type: LIF type (enum ionic_lif_type)
300*4882a593Smuzhiyun * @ver: Version of identify returned by device
301*4882a593Smuzhiyun */
302*4882a593Smuzhiyun struct ionic_lif_identify_cmd {
303*4882a593Smuzhiyun u8 opcode;
304*4882a593Smuzhiyun u8 type;
305*4882a593Smuzhiyun u8 ver;
306*4882a593Smuzhiyun u8 rsvd[61];
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /**
310*4882a593Smuzhiyun * struct ionic_lif_identify_comp - LIF identify command completion
311*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
312*4882a593Smuzhiyun * @ver: Version of identify returned by device
313*4882a593Smuzhiyun */
314*4882a593Smuzhiyun struct ionic_lif_identify_comp {
315*4882a593Smuzhiyun u8 status;
316*4882a593Smuzhiyun u8 ver;
317*4882a593Smuzhiyun u8 rsvd2[14];
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /**
321*4882a593Smuzhiyun * enum ionic_lif_capability - LIF capabilities
322*4882a593Smuzhiyun * @IONIC_LIF_CAP_ETH: LIF supports Ethernet
323*4882a593Smuzhiyun * @IONIC_LIF_CAP_RDMA: LIF support RDMA
324*4882a593Smuzhiyun */
325*4882a593Smuzhiyun enum ionic_lif_capability {
326*4882a593Smuzhiyun IONIC_LIF_CAP_ETH = BIT(0),
327*4882a593Smuzhiyun IONIC_LIF_CAP_RDMA = BIT(1),
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /**
331*4882a593Smuzhiyun * enum ionic_logical_qtype - Logical Queue Types
332*4882a593Smuzhiyun * @IONIC_QTYPE_ADMINQ: Administrative Queue
333*4882a593Smuzhiyun * @IONIC_QTYPE_NOTIFYQ: Notify Queue
334*4882a593Smuzhiyun * @IONIC_QTYPE_RXQ: Receive Queue
335*4882a593Smuzhiyun * @IONIC_QTYPE_TXQ: Transmit Queue
336*4882a593Smuzhiyun * @IONIC_QTYPE_EQ: Event Queue
337*4882a593Smuzhiyun * @IONIC_QTYPE_MAX: Max queue type supported
338*4882a593Smuzhiyun */
339*4882a593Smuzhiyun enum ionic_logical_qtype {
340*4882a593Smuzhiyun IONIC_QTYPE_ADMINQ = 0,
341*4882a593Smuzhiyun IONIC_QTYPE_NOTIFYQ = 1,
342*4882a593Smuzhiyun IONIC_QTYPE_RXQ = 2,
343*4882a593Smuzhiyun IONIC_QTYPE_TXQ = 3,
344*4882a593Smuzhiyun IONIC_QTYPE_EQ = 4,
345*4882a593Smuzhiyun IONIC_QTYPE_MAX = 16,
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /**
349*4882a593Smuzhiyun * struct ionic_lif_logical_qtype - Descriptor of logical to HW queue type
350*4882a593Smuzhiyun * @qtype: Hardware Queue Type
351*4882a593Smuzhiyun * @qid_count: Number of Queue IDs of the logical type
352*4882a593Smuzhiyun * @qid_base: Minimum Queue ID of the logical type
353*4882a593Smuzhiyun */
354*4882a593Smuzhiyun struct ionic_lif_logical_qtype {
355*4882a593Smuzhiyun u8 qtype;
356*4882a593Smuzhiyun u8 rsvd[3];
357*4882a593Smuzhiyun __le32 qid_count;
358*4882a593Smuzhiyun __le32 qid_base;
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /**
362*4882a593Smuzhiyun * enum ionic_lif_state - LIF state
363*4882a593Smuzhiyun * @IONIC_LIF_DISABLE: LIF disabled
364*4882a593Smuzhiyun * @IONIC_LIF_ENABLE: LIF enabled
365*4882a593Smuzhiyun * @IONIC_LIF_QUIESCE: LIF Quiesced
366*4882a593Smuzhiyun */
367*4882a593Smuzhiyun enum ionic_lif_state {
368*4882a593Smuzhiyun IONIC_LIF_QUIESCE = 0,
369*4882a593Smuzhiyun IONIC_LIF_ENABLE = 1,
370*4882a593Smuzhiyun IONIC_LIF_DISABLE = 2,
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /**
374*4882a593Smuzhiyun * union ionic_lif_config - LIF configuration
375*4882a593Smuzhiyun * @state: LIF state (enum ionic_lif_state)
376*4882a593Smuzhiyun * @name: LIF name
377*4882a593Smuzhiyun * @mtu: MTU
378*4882a593Smuzhiyun * @mac: Station MAC address
379*4882a593Smuzhiyun * @vlan: Default Vlan ID
380*4882a593Smuzhiyun * @features: Features (enum ionic_eth_hw_features)
381*4882a593Smuzhiyun * @queue_count: Queue counts per queue-type
382*4882a593Smuzhiyun */
383*4882a593Smuzhiyun union ionic_lif_config {
384*4882a593Smuzhiyun struct {
385*4882a593Smuzhiyun u8 state;
386*4882a593Smuzhiyun u8 rsvd[3];
387*4882a593Smuzhiyun char name[IONIC_IFNAMSIZ];
388*4882a593Smuzhiyun __le32 mtu;
389*4882a593Smuzhiyun u8 mac[6];
390*4882a593Smuzhiyun __le16 vlan;
391*4882a593Smuzhiyun __le64 features;
392*4882a593Smuzhiyun __le32 queue_count[IONIC_QTYPE_MAX];
393*4882a593Smuzhiyun } __packed;
394*4882a593Smuzhiyun __le32 words[64];
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /**
398*4882a593Smuzhiyun * struct ionic_lif_identity - LIF identity information (type-specific)
399*4882a593Smuzhiyun *
400*4882a593Smuzhiyun * @capabilities: LIF capabilities
401*4882a593Smuzhiyun *
402*4882a593Smuzhiyun * @eth: Ethernet identify structure
403*4882a593Smuzhiyun * @version: Ethernet identify structure version
404*4882a593Smuzhiyun * @max_ucast_filters: Number of perfect unicast addresses supported
405*4882a593Smuzhiyun * @max_mcast_filters: Number of perfect multicast addresses supported
406*4882a593Smuzhiyun * @min_frame_size: Minimum size of frames to be sent
407*4882a593Smuzhiyun * @max_frame_size: Maximim size of frames to be sent
408*4882a593Smuzhiyun * @config: LIF config struct with features, mtu, mac, q counts
409*4882a593Smuzhiyun *
410*4882a593Smuzhiyun * @rdma: RDMA identify structure
411*4882a593Smuzhiyun * @version: RDMA version of opcodes and queue descriptors
412*4882a593Smuzhiyun * @qp_opcodes: Number of RDMA queue pair opcodes supported
413*4882a593Smuzhiyun * @admin_opcodes: Number of RDMA admin opcodes supported
414*4882a593Smuzhiyun * @npts_per_lif: Page table size per LIF
415*4882a593Smuzhiyun * @nmrs_per_lif: Number of memory regions per LIF
416*4882a593Smuzhiyun * @nahs_per_lif: Number of address handles per LIF
417*4882a593Smuzhiyun * @max_stride: Max work request stride
418*4882a593Smuzhiyun * @cl_stride: Cache line stride
419*4882a593Smuzhiyun * @pte_stride: Page table entry stride
420*4882a593Smuzhiyun * @rrq_stride: Remote RQ work request stride
421*4882a593Smuzhiyun * @rsq_stride: Remote SQ work request stride
422*4882a593Smuzhiyun * @dcqcn_profiles: Number of DCQCN profiles
423*4882a593Smuzhiyun * @aq_qtype: RDMA Admin Qtype
424*4882a593Smuzhiyun * @sq_qtype: RDMA Send Qtype
425*4882a593Smuzhiyun * @rq_qtype: RDMA Receive Qtype
426*4882a593Smuzhiyun * @cq_qtype: RDMA Completion Qtype
427*4882a593Smuzhiyun * @eq_qtype: RDMA Event Qtype
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun union ionic_lif_identity {
430*4882a593Smuzhiyun struct {
431*4882a593Smuzhiyun __le64 capabilities;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun struct {
434*4882a593Smuzhiyun u8 version;
435*4882a593Smuzhiyun u8 rsvd[3];
436*4882a593Smuzhiyun __le32 max_ucast_filters;
437*4882a593Smuzhiyun __le32 max_mcast_filters;
438*4882a593Smuzhiyun __le16 rss_ind_tbl_sz;
439*4882a593Smuzhiyun __le32 min_frame_size;
440*4882a593Smuzhiyun __le32 max_frame_size;
441*4882a593Smuzhiyun u8 rsvd2[106];
442*4882a593Smuzhiyun union ionic_lif_config config;
443*4882a593Smuzhiyun } __packed eth;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun struct {
446*4882a593Smuzhiyun u8 version;
447*4882a593Smuzhiyun u8 qp_opcodes;
448*4882a593Smuzhiyun u8 admin_opcodes;
449*4882a593Smuzhiyun u8 rsvd;
450*4882a593Smuzhiyun __le32 npts_per_lif;
451*4882a593Smuzhiyun __le32 nmrs_per_lif;
452*4882a593Smuzhiyun __le32 nahs_per_lif;
453*4882a593Smuzhiyun u8 max_stride;
454*4882a593Smuzhiyun u8 cl_stride;
455*4882a593Smuzhiyun u8 pte_stride;
456*4882a593Smuzhiyun u8 rrq_stride;
457*4882a593Smuzhiyun u8 rsq_stride;
458*4882a593Smuzhiyun u8 dcqcn_profiles;
459*4882a593Smuzhiyun u8 rsvd_dimensions[10];
460*4882a593Smuzhiyun struct ionic_lif_logical_qtype aq_qtype;
461*4882a593Smuzhiyun struct ionic_lif_logical_qtype sq_qtype;
462*4882a593Smuzhiyun struct ionic_lif_logical_qtype rq_qtype;
463*4882a593Smuzhiyun struct ionic_lif_logical_qtype cq_qtype;
464*4882a593Smuzhiyun struct ionic_lif_logical_qtype eq_qtype;
465*4882a593Smuzhiyun } __packed rdma;
466*4882a593Smuzhiyun } __packed;
467*4882a593Smuzhiyun __le32 words[478];
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /**
471*4882a593Smuzhiyun * struct ionic_lif_init_cmd - LIF init command
472*4882a593Smuzhiyun * @opcode: Opcode
473*4882a593Smuzhiyun * @type: LIF type (enum ionic_lif_type)
474*4882a593Smuzhiyun * @index: LIF index
475*4882a593Smuzhiyun * @info_pa: Destination address for LIF info (struct ionic_lif_info)
476*4882a593Smuzhiyun */
477*4882a593Smuzhiyun struct ionic_lif_init_cmd {
478*4882a593Smuzhiyun u8 opcode;
479*4882a593Smuzhiyun u8 type;
480*4882a593Smuzhiyun __le16 index;
481*4882a593Smuzhiyun __le32 rsvd;
482*4882a593Smuzhiyun __le64 info_pa;
483*4882a593Smuzhiyun u8 rsvd2[48];
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /**
487*4882a593Smuzhiyun * struct ionic_lif_init_comp - LIF init command completion
488*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
489*4882a593Smuzhiyun * @hw_index: Hardware index of the initialized LIF
490*4882a593Smuzhiyun */
491*4882a593Smuzhiyun struct ionic_lif_init_comp {
492*4882a593Smuzhiyun u8 status;
493*4882a593Smuzhiyun u8 rsvd;
494*4882a593Smuzhiyun __le16 hw_index;
495*4882a593Smuzhiyun u8 rsvd2[12];
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /**
499*4882a593Smuzhiyun * struct ionic_q_identify_cmd - queue identify command
500*4882a593Smuzhiyun * @opcode: opcode
501*4882a593Smuzhiyun * @lif_type: LIF type (enum ionic_lif_type)
502*4882a593Smuzhiyun * @type: Logical queue type (enum ionic_logical_qtype)
503*4882a593Smuzhiyun * @ver: Highest queue type version that the driver supports
504*4882a593Smuzhiyun */
505*4882a593Smuzhiyun struct ionic_q_identify_cmd {
506*4882a593Smuzhiyun u8 opcode;
507*4882a593Smuzhiyun u8 rsvd;
508*4882a593Smuzhiyun __le16 lif_type;
509*4882a593Smuzhiyun u8 type;
510*4882a593Smuzhiyun u8 ver;
511*4882a593Smuzhiyun u8 rsvd2[58];
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /**
515*4882a593Smuzhiyun * struct ionic_q_identify_comp - queue identify command completion
516*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
517*4882a593Smuzhiyun * @comp_index: Index in the descriptor ring for which this is the completion
518*4882a593Smuzhiyun * @ver: Queue type version that can be used with FW
519*4882a593Smuzhiyun */
520*4882a593Smuzhiyun struct ionic_q_identify_comp {
521*4882a593Smuzhiyun u8 status;
522*4882a593Smuzhiyun u8 rsvd;
523*4882a593Smuzhiyun __le16 comp_index;
524*4882a593Smuzhiyun u8 ver;
525*4882a593Smuzhiyun u8 rsvd2[11];
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /**
529*4882a593Smuzhiyun * union ionic_q_identity - queue identity information
530*4882a593Smuzhiyun * @version: Queue type version that can be used with FW
531*4882a593Smuzhiyun * @supported: Bitfield of queue versions, first bit = ver 0
532*4882a593Smuzhiyun * @features: Queue features
533*4882a593Smuzhiyun * @desc_sz: Descriptor size
534*4882a593Smuzhiyun * @comp_sz: Completion descriptor size
535*4882a593Smuzhiyun * @sg_desc_sz: Scatter/Gather descriptor size
536*4882a593Smuzhiyun * @max_sg_elems: Maximum number of Scatter/Gather elements
537*4882a593Smuzhiyun * @sg_desc_stride: Number of Scatter/Gather elements per descriptor
538*4882a593Smuzhiyun */
539*4882a593Smuzhiyun union ionic_q_identity {
540*4882a593Smuzhiyun struct {
541*4882a593Smuzhiyun u8 version;
542*4882a593Smuzhiyun u8 supported;
543*4882a593Smuzhiyun u8 rsvd[6];
544*4882a593Smuzhiyun #define IONIC_QIDENT_F_CQ 0x01 /* queue has completion ring */
545*4882a593Smuzhiyun #define IONIC_QIDENT_F_SG 0x02 /* queue has scatter/gather ring */
546*4882a593Smuzhiyun #define IONIC_QIDENT_F_EQ 0x04 /* queue can use event queue */
547*4882a593Smuzhiyun #define IONIC_QIDENT_F_CMB 0x08 /* queue is in cmb bar */
548*4882a593Smuzhiyun __le64 features;
549*4882a593Smuzhiyun __le16 desc_sz;
550*4882a593Smuzhiyun __le16 comp_sz;
551*4882a593Smuzhiyun __le16 sg_desc_sz;
552*4882a593Smuzhiyun __le16 max_sg_elems;
553*4882a593Smuzhiyun __le16 sg_desc_stride;
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun __le32 words[478];
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /**
559*4882a593Smuzhiyun * struct ionic_q_init_cmd - Queue init command
560*4882a593Smuzhiyun * @opcode: opcode
561*4882a593Smuzhiyun * @type: Logical queue type
562*4882a593Smuzhiyun * @ver: Queue type version
563*4882a593Smuzhiyun * @lif_index: LIF index
564*4882a593Smuzhiyun * @index: (LIF, qtype) relative admin queue index
565*4882a593Smuzhiyun * @intr_index: Interrupt control register index, or Event queue index
566*4882a593Smuzhiyun * @pid: Process ID
567*4882a593Smuzhiyun * @flags:
568*4882a593Smuzhiyun * IRQ: Interrupt requested on completion
569*4882a593Smuzhiyun * ENA: Enable the queue. If ENA=0 the queue is initialized
570*4882a593Smuzhiyun * but remains disabled, to be later enabled with the
571*4882a593Smuzhiyun * Queue Enable command. If ENA=1, then queue is
572*4882a593Smuzhiyun * initialized and then enabled.
573*4882a593Smuzhiyun * SG: Enable Scatter-Gather on the queue.
574*4882a593Smuzhiyun * in number of descs. The actual ring size is
575*4882a593Smuzhiyun * (1 << ring_size). For example, to
576*4882a593Smuzhiyun * select a ring size of 64 descriptors write
577*4882a593Smuzhiyun * ring_size = 6. The minimum ring_size value is 2
578*4882a593Smuzhiyun * for a ring size of 4 descriptors. The maximum
579*4882a593Smuzhiyun * ring_size value is 16 for a ring size of 64k
580*4882a593Smuzhiyun * descriptors. Values of ring_size <2 and >16 are
581*4882a593Smuzhiyun * reserved.
582*4882a593Smuzhiyun * EQ: Enable the Event Queue
583*4882a593Smuzhiyun * @cos: Class of service for this queue
584*4882a593Smuzhiyun * @ring_size: Queue ring size, encoded as a log2(size)
585*4882a593Smuzhiyun * @ring_base: Queue ring base address
586*4882a593Smuzhiyun * @cq_ring_base: Completion queue ring base address
587*4882a593Smuzhiyun * @sg_ring_base: Scatter/Gather ring base address
588*4882a593Smuzhiyun */
589*4882a593Smuzhiyun struct ionic_q_init_cmd {
590*4882a593Smuzhiyun u8 opcode;
591*4882a593Smuzhiyun u8 rsvd;
592*4882a593Smuzhiyun __le16 lif_index;
593*4882a593Smuzhiyun u8 type;
594*4882a593Smuzhiyun u8 ver;
595*4882a593Smuzhiyun u8 rsvd1[2];
596*4882a593Smuzhiyun __le32 index;
597*4882a593Smuzhiyun __le16 pid;
598*4882a593Smuzhiyun __le16 intr_index;
599*4882a593Smuzhiyun __le16 flags;
600*4882a593Smuzhiyun #define IONIC_QINIT_F_IRQ 0x01 /* Request interrupt on completion */
601*4882a593Smuzhiyun #define IONIC_QINIT_F_ENA 0x02 /* Enable the queue */
602*4882a593Smuzhiyun #define IONIC_QINIT_F_SG 0x04 /* Enable scatter/gather on the queue */
603*4882a593Smuzhiyun #define IONIC_QINIT_F_EQ 0x08 /* Enable event queue */
604*4882a593Smuzhiyun #define IONIC_QINIT_F_CMB 0x10 /* Enable cmb-based queue */
605*4882a593Smuzhiyun #define IONIC_QINIT_F_DEBUG 0x80 /* Enable queue debugging */
606*4882a593Smuzhiyun u8 cos;
607*4882a593Smuzhiyun u8 ring_size;
608*4882a593Smuzhiyun __le64 ring_base;
609*4882a593Smuzhiyun __le64 cq_ring_base;
610*4882a593Smuzhiyun __le64 sg_ring_base;
611*4882a593Smuzhiyun u8 rsvd2[20];
612*4882a593Smuzhiyun } __packed;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /**
615*4882a593Smuzhiyun * struct ionic_q_init_comp - Queue init command completion
616*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
617*4882a593Smuzhiyun * @comp_index: Index in the descriptor ring for which this is the completion
618*4882a593Smuzhiyun * @hw_index: Hardware Queue ID
619*4882a593Smuzhiyun * @hw_type: Hardware Queue type
620*4882a593Smuzhiyun * @color: Color
621*4882a593Smuzhiyun */
622*4882a593Smuzhiyun struct ionic_q_init_comp {
623*4882a593Smuzhiyun u8 status;
624*4882a593Smuzhiyun u8 rsvd;
625*4882a593Smuzhiyun __le16 comp_index;
626*4882a593Smuzhiyun __le32 hw_index;
627*4882a593Smuzhiyun u8 hw_type;
628*4882a593Smuzhiyun u8 rsvd2[6];
629*4882a593Smuzhiyun u8 color;
630*4882a593Smuzhiyun };
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* the device's internal addressing uses up to 52 bits */
633*4882a593Smuzhiyun #define IONIC_ADDR_LEN 52
634*4882a593Smuzhiyun #define IONIC_ADDR_MASK (BIT_ULL(IONIC_ADDR_LEN) - 1)
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun enum ionic_txq_desc_opcode {
637*4882a593Smuzhiyun IONIC_TXQ_DESC_OPCODE_CSUM_NONE = 0,
638*4882a593Smuzhiyun IONIC_TXQ_DESC_OPCODE_CSUM_PARTIAL = 1,
639*4882a593Smuzhiyun IONIC_TXQ_DESC_OPCODE_CSUM_HW = 2,
640*4882a593Smuzhiyun IONIC_TXQ_DESC_OPCODE_TSO = 3,
641*4882a593Smuzhiyun };
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /**
644*4882a593Smuzhiyun * struct ionic_txq_desc - Ethernet Tx queue descriptor format
645*4882a593Smuzhiyun * @cmd: Tx operation, see IONIC_TXQ_DESC_OPCODE_*:
646*4882a593Smuzhiyun *
647*4882a593Smuzhiyun * IONIC_TXQ_DESC_OPCODE_CSUM_NONE:
648*4882a593Smuzhiyun * Non-offload send. No segmentation,
649*4882a593Smuzhiyun * fragmentation or checksum calc/insertion is
650*4882a593Smuzhiyun * performed by device; packet is prepared
651*4882a593Smuzhiyun * to send by software stack and requires
652*4882a593Smuzhiyun * no further manipulation from device.
653*4882a593Smuzhiyun *
654*4882a593Smuzhiyun * IONIC_TXQ_DESC_OPCODE_CSUM_PARTIAL:
655*4882a593Smuzhiyun * Offload 16-bit L4 checksum
656*4882a593Smuzhiyun * calculation/insertion. The device will
657*4882a593Smuzhiyun * calculate the L4 checksum value and
658*4882a593Smuzhiyun * insert the result in the packet's L4
659*4882a593Smuzhiyun * header checksum field. The L4 checksum
660*4882a593Smuzhiyun * is calculated starting at @csum_start bytes
661*4882a593Smuzhiyun * into the packet to the end of the packet.
662*4882a593Smuzhiyun * The checksum insertion position is given
663*4882a593Smuzhiyun * in @csum_offset, which is the offset from
664*4882a593Smuzhiyun * @csum_start to the checksum field in the L4
665*4882a593Smuzhiyun * header. This feature is only applicable to
666*4882a593Smuzhiyun * protocols such as TCP, UDP and ICMP where a
667*4882a593Smuzhiyun * standard (i.e. the 'IP-style' checksum)
668*4882a593Smuzhiyun * one's complement 16-bit checksum is used,
669*4882a593Smuzhiyun * using an IP pseudo-header to seed the
670*4882a593Smuzhiyun * calculation. Software will preload the L4
671*4882a593Smuzhiyun * checksum field with the IP pseudo-header
672*4882a593Smuzhiyun * checksum.
673*4882a593Smuzhiyun *
674*4882a593Smuzhiyun * For tunnel encapsulation, @csum_start and
675*4882a593Smuzhiyun * @csum_offset refer to the inner L4
676*4882a593Smuzhiyun * header. Supported tunnels encapsulations
677*4882a593Smuzhiyun * are: IPIP, GRE, and UDP. If the @encap
678*4882a593Smuzhiyun * is clear, no further processing by the
679*4882a593Smuzhiyun * device is required; software will
680*4882a593Smuzhiyun * calculate the outer header checksums. If
681*4882a593Smuzhiyun * the @encap is set, the device will
682*4882a593Smuzhiyun * offload the outer header checksums using
683*4882a593Smuzhiyun * LCO (local checksum offload) (see
684*4882a593Smuzhiyun * Documentation/networking/checksum-offloads.rst
685*4882a593Smuzhiyun * for more info).
686*4882a593Smuzhiyun *
687*4882a593Smuzhiyun * IONIC_TXQ_DESC_OPCODE_CSUM_HW:
688*4882a593Smuzhiyun * Offload 16-bit checksum computation to hardware.
689*4882a593Smuzhiyun * If @csum_l3 is set then the packet's L3 checksum is
690*4882a593Smuzhiyun * updated. Similarly, if @csum_l4 is set the the L4
691*4882a593Smuzhiyun * checksum is updated. If @encap is set then encap header
692*4882a593Smuzhiyun * checksums are also updated.
693*4882a593Smuzhiyun *
694*4882a593Smuzhiyun * IONIC_TXQ_DESC_OPCODE_TSO:
695*4882a593Smuzhiyun * Device preforms TCP segmentation offload
696*4882a593Smuzhiyun * (TSO). @hdr_len is the number of bytes
697*4882a593Smuzhiyun * to the end of TCP header (the offset to
698*4882a593Smuzhiyun * the TCP payload). @mss is the desired
699*4882a593Smuzhiyun * MSS, the TCP payload length for each
700*4882a593Smuzhiyun * segment. The device will calculate/
701*4882a593Smuzhiyun * insert IP (IPv4 only) and TCP checksums
702*4882a593Smuzhiyun * for each segment. In the first data
703*4882a593Smuzhiyun * buffer containing the header template,
704*4882a593Smuzhiyun * the driver will set IPv4 checksum to 0
705*4882a593Smuzhiyun * and preload TCP checksum with the IP
706*4882a593Smuzhiyun * pseudo header calculated with IP length = 0.
707*4882a593Smuzhiyun *
708*4882a593Smuzhiyun * Supported tunnel encapsulations are IPIP,
709*4882a593Smuzhiyun * layer-3 GRE, and UDP. @hdr_len includes
710*4882a593Smuzhiyun * both outer and inner headers. The driver
711*4882a593Smuzhiyun * will set IPv4 checksum to zero and
712*4882a593Smuzhiyun * preload TCP checksum with IP pseudo
713*4882a593Smuzhiyun * header on the inner header.
714*4882a593Smuzhiyun *
715*4882a593Smuzhiyun * TCP ECN offload is supported. The device
716*4882a593Smuzhiyun * will set CWR flag in the first segment if
717*4882a593Smuzhiyun * CWR is set in the template header, and
718*4882a593Smuzhiyun * clear CWR in remaining segments.
719*4882a593Smuzhiyun * @flags:
720*4882a593Smuzhiyun * vlan:
721*4882a593Smuzhiyun * Insert an L2 VLAN header using @vlan_tci
722*4882a593Smuzhiyun * encap:
723*4882a593Smuzhiyun * Calculate encap header checksum
724*4882a593Smuzhiyun * csum_l3:
725*4882a593Smuzhiyun * Compute L3 header checksum
726*4882a593Smuzhiyun * csum_l4:
727*4882a593Smuzhiyun * Compute L4 header checksum
728*4882a593Smuzhiyun * tso_sot:
729*4882a593Smuzhiyun * TSO start
730*4882a593Smuzhiyun * tso_eot:
731*4882a593Smuzhiyun * TSO end
732*4882a593Smuzhiyun * @num_sg_elems: Number of scatter-gather elements in SG
733*4882a593Smuzhiyun * descriptor
734*4882a593Smuzhiyun * @addr: First data buffer's DMA address
735*4882a593Smuzhiyun * (Subsequent data buffers are on txq_sg_desc)
736*4882a593Smuzhiyun * @len: First data buffer's length, in bytes
737*4882a593Smuzhiyun * @vlan_tci: VLAN tag to insert in the packet (if requested
738*4882a593Smuzhiyun * by @V-bit). Includes .1p and .1q tags
739*4882a593Smuzhiyun * @hdr_len: Length of packet headers, including
740*4882a593Smuzhiyun * encapsulating outer header, if applicable
741*4882a593Smuzhiyun * Valid for opcodes IONIC_TXQ_DESC_OPCODE_CALC_CSUM and
742*4882a593Smuzhiyun * IONIC_TXQ_DESC_OPCODE_TSO. Should be set to zero for
743*4882a593Smuzhiyun * all other modes. For
744*4882a593Smuzhiyun * IONIC_TXQ_DESC_OPCODE_CALC_CSUM, @hdr_len is length
745*4882a593Smuzhiyun * of headers up to inner-most L4 header. For
746*4882a593Smuzhiyun * IONIC_TXQ_DESC_OPCODE_TSO, @hdr_len is up to
747*4882a593Smuzhiyun * inner-most L4 payload, so inclusive of
748*4882a593Smuzhiyun * inner-most L4 header.
749*4882a593Smuzhiyun * @mss: Desired MSS value for TSO; only applicable for
750*4882a593Smuzhiyun * IONIC_TXQ_DESC_OPCODE_TSO
751*4882a593Smuzhiyun * @csum_start: Offset from packet to first byte checked in L4 checksum
752*4882a593Smuzhiyun * @csum_offset: Offset from csum_start to L4 checksum field
753*4882a593Smuzhiyun */
754*4882a593Smuzhiyun struct ionic_txq_desc {
755*4882a593Smuzhiyun __le64 cmd;
756*4882a593Smuzhiyun #define IONIC_TXQ_DESC_OPCODE_MASK 0xf
757*4882a593Smuzhiyun #define IONIC_TXQ_DESC_OPCODE_SHIFT 4
758*4882a593Smuzhiyun #define IONIC_TXQ_DESC_FLAGS_MASK 0xf
759*4882a593Smuzhiyun #define IONIC_TXQ_DESC_FLAGS_SHIFT 0
760*4882a593Smuzhiyun #define IONIC_TXQ_DESC_NSGE_MASK 0xf
761*4882a593Smuzhiyun #define IONIC_TXQ_DESC_NSGE_SHIFT 8
762*4882a593Smuzhiyun #define IONIC_TXQ_DESC_ADDR_MASK (BIT_ULL(IONIC_ADDR_LEN) - 1)
763*4882a593Smuzhiyun #define IONIC_TXQ_DESC_ADDR_SHIFT 12
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* common flags */
766*4882a593Smuzhiyun #define IONIC_TXQ_DESC_FLAG_VLAN 0x1
767*4882a593Smuzhiyun #define IONIC_TXQ_DESC_FLAG_ENCAP 0x2
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* flags for csum_hw opcode */
770*4882a593Smuzhiyun #define IONIC_TXQ_DESC_FLAG_CSUM_L3 0x4
771*4882a593Smuzhiyun #define IONIC_TXQ_DESC_FLAG_CSUM_L4 0x8
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /* flags for tso opcode */
774*4882a593Smuzhiyun #define IONIC_TXQ_DESC_FLAG_TSO_SOT 0x4
775*4882a593Smuzhiyun #define IONIC_TXQ_DESC_FLAG_TSO_EOT 0x8
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun __le16 len;
778*4882a593Smuzhiyun union {
779*4882a593Smuzhiyun __le16 vlan_tci;
780*4882a593Smuzhiyun __le16 hword0;
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun union {
783*4882a593Smuzhiyun __le16 csum_start;
784*4882a593Smuzhiyun __le16 hdr_len;
785*4882a593Smuzhiyun __le16 hword1;
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun union {
788*4882a593Smuzhiyun __le16 csum_offset;
789*4882a593Smuzhiyun __le16 mss;
790*4882a593Smuzhiyun __le16 hword2;
791*4882a593Smuzhiyun };
792*4882a593Smuzhiyun };
793*4882a593Smuzhiyun
encode_txq_desc_cmd(u8 opcode,u8 flags,u8 nsge,u64 addr)794*4882a593Smuzhiyun static inline u64 encode_txq_desc_cmd(u8 opcode, u8 flags,
795*4882a593Smuzhiyun u8 nsge, u64 addr)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun u64 cmd;
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun cmd = (opcode & IONIC_TXQ_DESC_OPCODE_MASK) << IONIC_TXQ_DESC_OPCODE_SHIFT;
800*4882a593Smuzhiyun cmd |= (flags & IONIC_TXQ_DESC_FLAGS_MASK) << IONIC_TXQ_DESC_FLAGS_SHIFT;
801*4882a593Smuzhiyun cmd |= (nsge & IONIC_TXQ_DESC_NSGE_MASK) << IONIC_TXQ_DESC_NSGE_SHIFT;
802*4882a593Smuzhiyun cmd |= (addr & IONIC_TXQ_DESC_ADDR_MASK) << IONIC_TXQ_DESC_ADDR_SHIFT;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun return cmd;
805*4882a593Smuzhiyun };
806*4882a593Smuzhiyun
decode_txq_desc_cmd(u64 cmd,u8 * opcode,u8 * flags,u8 * nsge,u64 * addr)807*4882a593Smuzhiyun static inline void decode_txq_desc_cmd(u64 cmd, u8 *opcode, u8 *flags,
808*4882a593Smuzhiyun u8 *nsge, u64 *addr)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun *opcode = (cmd >> IONIC_TXQ_DESC_OPCODE_SHIFT) & IONIC_TXQ_DESC_OPCODE_MASK;
811*4882a593Smuzhiyun *flags = (cmd >> IONIC_TXQ_DESC_FLAGS_SHIFT) & IONIC_TXQ_DESC_FLAGS_MASK;
812*4882a593Smuzhiyun *nsge = (cmd >> IONIC_TXQ_DESC_NSGE_SHIFT) & IONIC_TXQ_DESC_NSGE_MASK;
813*4882a593Smuzhiyun *addr = (cmd >> IONIC_TXQ_DESC_ADDR_SHIFT) & IONIC_TXQ_DESC_ADDR_MASK;
814*4882a593Smuzhiyun };
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /**
817*4882a593Smuzhiyun * struct ionic_txq_sg_elem - Transmit scatter-gather (SG) descriptor element
818*4882a593Smuzhiyun * @addr: DMA address of SG element data buffer
819*4882a593Smuzhiyun * @len: Length of SG element data buffer, in bytes
820*4882a593Smuzhiyun */
821*4882a593Smuzhiyun struct ionic_txq_sg_elem {
822*4882a593Smuzhiyun __le64 addr;
823*4882a593Smuzhiyun __le16 len;
824*4882a593Smuzhiyun __le16 rsvd[3];
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /**
828*4882a593Smuzhiyun * struct ionic_txq_sg_desc - Transmit scatter-gather (SG) list
829*4882a593Smuzhiyun * @elems: Scatter-gather elements
830*4882a593Smuzhiyun */
831*4882a593Smuzhiyun struct ionic_txq_sg_desc {
832*4882a593Smuzhiyun #define IONIC_TX_MAX_SG_ELEMS 8
833*4882a593Smuzhiyun #define IONIC_TX_SG_DESC_STRIDE 8
834*4882a593Smuzhiyun struct ionic_txq_sg_elem elems[IONIC_TX_MAX_SG_ELEMS];
835*4882a593Smuzhiyun };
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun struct ionic_txq_sg_desc_v1 {
838*4882a593Smuzhiyun #define IONIC_TX_MAX_SG_ELEMS_V1 15
839*4882a593Smuzhiyun #define IONIC_TX_SG_DESC_STRIDE_V1 16
840*4882a593Smuzhiyun struct ionic_txq_sg_elem elems[IONIC_TX_SG_DESC_STRIDE_V1];
841*4882a593Smuzhiyun };
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /**
844*4882a593Smuzhiyun * struct ionic_txq_comp - Ethernet transmit queue completion descriptor
845*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
846*4882a593Smuzhiyun * @comp_index: Index in the descriptor ring for which this is the completion
847*4882a593Smuzhiyun * @color: Color bit
848*4882a593Smuzhiyun */
849*4882a593Smuzhiyun struct ionic_txq_comp {
850*4882a593Smuzhiyun u8 status;
851*4882a593Smuzhiyun u8 rsvd;
852*4882a593Smuzhiyun __le16 comp_index;
853*4882a593Smuzhiyun u8 rsvd2[11];
854*4882a593Smuzhiyun u8 color;
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun enum ionic_rxq_desc_opcode {
858*4882a593Smuzhiyun IONIC_RXQ_DESC_OPCODE_SIMPLE = 0,
859*4882a593Smuzhiyun IONIC_RXQ_DESC_OPCODE_SG = 1,
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /**
863*4882a593Smuzhiyun * struct ionic_rxq_desc - Ethernet Rx queue descriptor format
864*4882a593Smuzhiyun * @opcode: Rx operation, see IONIC_RXQ_DESC_OPCODE_*:
865*4882a593Smuzhiyun *
866*4882a593Smuzhiyun * IONIC_RXQ_DESC_OPCODE_SIMPLE:
867*4882a593Smuzhiyun * Receive full packet into data buffer
868*4882a593Smuzhiyun * starting at @addr. Results of
869*4882a593Smuzhiyun * receive, including actual bytes received,
870*4882a593Smuzhiyun * are recorded in Rx completion descriptor.
871*4882a593Smuzhiyun *
872*4882a593Smuzhiyun * @len: Data buffer's length, in bytes
873*4882a593Smuzhiyun * @addr: Data buffer's DMA address
874*4882a593Smuzhiyun */
875*4882a593Smuzhiyun struct ionic_rxq_desc {
876*4882a593Smuzhiyun u8 opcode;
877*4882a593Smuzhiyun u8 rsvd[5];
878*4882a593Smuzhiyun __le16 len;
879*4882a593Smuzhiyun __le64 addr;
880*4882a593Smuzhiyun };
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun /**
883*4882a593Smuzhiyun * struct ionic_rxq_sg_elem - Receive scatter-gather (SG) descriptor element
884*4882a593Smuzhiyun * @addr: DMA address of SG element data buffer
885*4882a593Smuzhiyun * @len: Length of SG element data buffer, in bytes
886*4882a593Smuzhiyun */
887*4882a593Smuzhiyun struct ionic_rxq_sg_elem {
888*4882a593Smuzhiyun __le64 addr;
889*4882a593Smuzhiyun __le16 len;
890*4882a593Smuzhiyun __le16 rsvd[3];
891*4882a593Smuzhiyun };
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun /**
894*4882a593Smuzhiyun * struct ionic_rxq_sg_desc - Receive scatter-gather (SG) list
895*4882a593Smuzhiyun * @elems: Scatter-gather elements
896*4882a593Smuzhiyun */
897*4882a593Smuzhiyun struct ionic_rxq_sg_desc {
898*4882a593Smuzhiyun #define IONIC_RX_MAX_SG_ELEMS 8
899*4882a593Smuzhiyun #define IONIC_RX_SG_DESC_STRIDE 8
900*4882a593Smuzhiyun struct ionic_rxq_sg_elem elems[IONIC_RX_SG_DESC_STRIDE];
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun /**
904*4882a593Smuzhiyun * struct ionic_rxq_comp - Ethernet receive queue completion descriptor
905*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
906*4882a593Smuzhiyun * @num_sg_elems: Number of SG elements used by this descriptor
907*4882a593Smuzhiyun * @comp_index: Index in the descriptor ring for which this is the completion
908*4882a593Smuzhiyun * @rss_hash: 32-bit RSS hash
909*4882a593Smuzhiyun * @csum: 16-bit sum of the packet's L2 payload
910*4882a593Smuzhiyun * If the packet's L2 payload is odd length, an extra
911*4882a593Smuzhiyun * zero-value byte is included in the @csum calculation but
912*4882a593Smuzhiyun * not included in @len.
913*4882a593Smuzhiyun * @vlan_tci: VLAN tag stripped from the packet. Valid if @VLAN is
914*4882a593Smuzhiyun * set. Includes .1p and .1q tags.
915*4882a593Smuzhiyun * @len: Received packet length, in bytes. Excludes FCS.
916*4882a593Smuzhiyun * @csum_calc L2 payload checksum is computed or not
917*4882a593Smuzhiyun * @csum_flags: See IONIC_RXQ_COMP_CSUM_F_*:
918*4882a593Smuzhiyun *
919*4882a593Smuzhiyun * IONIC_RXQ_COMP_CSUM_F_TCP_OK:
920*4882a593Smuzhiyun * The TCP checksum calculated by the device
921*4882a593Smuzhiyun * matched the checksum in the receive packet's
922*4882a593Smuzhiyun * TCP header.
923*4882a593Smuzhiyun *
924*4882a593Smuzhiyun * IONIC_RXQ_COMP_CSUM_F_TCP_BAD:
925*4882a593Smuzhiyun * The TCP checksum calculated by the device did
926*4882a593Smuzhiyun * not match the checksum in the receive packet's
927*4882a593Smuzhiyun * TCP header.
928*4882a593Smuzhiyun *
929*4882a593Smuzhiyun * IONIC_RXQ_COMP_CSUM_F_UDP_OK:
930*4882a593Smuzhiyun * The UDP checksum calculated by the device
931*4882a593Smuzhiyun * matched the checksum in the receive packet's
932*4882a593Smuzhiyun * UDP header
933*4882a593Smuzhiyun *
934*4882a593Smuzhiyun * IONIC_RXQ_COMP_CSUM_F_UDP_BAD:
935*4882a593Smuzhiyun * The UDP checksum calculated by the device did
936*4882a593Smuzhiyun * not match the checksum in the receive packet's
937*4882a593Smuzhiyun * UDP header.
938*4882a593Smuzhiyun *
939*4882a593Smuzhiyun * IONIC_RXQ_COMP_CSUM_F_IP_OK:
940*4882a593Smuzhiyun * The IPv4 checksum calculated by the device
941*4882a593Smuzhiyun * matched the checksum in the receive packet's
942*4882a593Smuzhiyun * first IPv4 header. If the receive packet
943*4882a593Smuzhiyun * contains both a tunnel IPv4 header and a
944*4882a593Smuzhiyun * transport IPv4 header, the device validates the
945*4882a593Smuzhiyun * checksum for the both IPv4 headers.
946*4882a593Smuzhiyun *
947*4882a593Smuzhiyun * IONIC_RXQ_COMP_CSUM_F_IP_BAD:
948*4882a593Smuzhiyun * The IPv4 checksum calculated by the device did
949*4882a593Smuzhiyun * not match the checksum in the receive packet's
950*4882a593Smuzhiyun * first IPv4 header. If the receive packet
951*4882a593Smuzhiyun * contains both a tunnel IPv4 header and a
952*4882a593Smuzhiyun * transport IPv4 header, the device validates the
953*4882a593Smuzhiyun * checksum for both IP headers.
954*4882a593Smuzhiyun *
955*4882a593Smuzhiyun * IONIC_RXQ_COMP_CSUM_F_VLAN:
956*4882a593Smuzhiyun * The VLAN header was stripped and placed in @vlan_tci.
957*4882a593Smuzhiyun *
958*4882a593Smuzhiyun * IONIC_RXQ_COMP_CSUM_F_CALC:
959*4882a593Smuzhiyun * The checksum was calculated by the device.
960*4882a593Smuzhiyun *
961*4882a593Smuzhiyun * @pkt_type_color: Packet type and color bit; see IONIC_RXQ_COMP_PKT_TYPE_MASK
962*4882a593Smuzhiyun */
963*4882a593Smuzhiyun struct ionic_rxq_comp {
964*4882a593Smuzhiyun u8 status;
965*4882a593Smuzhiyun u8 num_sg_elems;
966*4882a593Smuzhiyun __le16 comp_index;
967*4882a593Smuzhiyun __le32 rss_hash;
968*4882a593Smuzhiyun __le16 csum;
969*4882a593Smuzhiyun __le16 vlan_tci;
970*4882a593Smuzhiyun __le16 len;
971*4882a593Smuzhiyun u8 csum_flags;
972*4882a593Smuzhiyun #define IONIC_RXQ_COMP_CSUM_F_TCP_OK 0x01
973*4882a593Smuzhiyun #define IONIC_RXQ_COMP_CSUM_F_TCP_BAD 0x02
974*4882a593Smuzhiyun #define IONIC_RXQ_COMP_CSUM_F_UDP_OK 0x04
975*4882a593Smuzhiyun #define IONIC_RXQ_COMP_CSUM_F_UDP_BAD 0x08
976*4882a593Smuzhiyun #define IONIC_RXQ_COMP_CSUM_F_IP_OK 0x10
977*4882a593Smuzhiyun #define IONIC_RXQ_COMP_CSUM_F_IP_BAD 0x20
978*4882a593Smuzhiyun #define IONIC_RXQ_COMP_CSUM_F_VLAN 0x40
979*4882a593Smuzhiyun #define IONIC_RXQ_COMP_CSUM_F_CALC 0x80
980*4882a593Smuzhiyun u8 pkt_type_color;
981*4882a593Smuzhiyun #define IONIC_RXQ_COMP_PKT_TYPE_MASK 0x7f
982*4882a593Smuzhiyun };
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun enum ionic_pkt_type {
985*4882a593Smuzhiyun IONIC_PKT_TYPE_NON_IP = 0x000,
986*4882a593Smuzhiyun IONIC_PKT_TYPE_IPV4 = 0x001,
987*4882a593Smuzhiyun IONIC_PKT_TYPE_IPV4_TCP = 0x003,
988*4882a593Smuzhiyun IONIC_PKT_TYPE_IPV4_UDP = 0x005,
989*4882a593Smuzhiyun IONIC_PKT_TYPE_IPV6 = 0x008,
990*4882a593Smuzhiyun IONIC_PKT_TYPE_IPV6_TCP = 0x018,
991*4882a593Smuzhiyun IONIC_PKT_TYPE_IPV6_UDP = 0x028,
992*4882a593Smuzhiyun /* below types are only used if encap offloads are enabled on lif */
993*4882a593Smuzhiyun IONIC_PKT_TYPE_ENCAP_NON_IP = 0x40,
994*4882a593Smuzhiyun IONIC_PKT_TYPE_ENCAP_IPV4 = 0x41,
995*4882a593Smuzhiyun IONIC_PKT_TYPE_ENCAP_IPV4_TCP = 0x43,
996*4882a593Smuzhiyun IONIC_PKT_TYPE_ENCAP_IPV4_UDP = 0x45,
997*4882a593Smuzhiyun IONIC_PKT_TYPE_ENCAP_IPV6 = 0x48,
998*4882a593Smuzhiyun IONIC_PKT_TYPE_ENCAP_IPV6_TCP = 0x58,
999*4882a593Smuzhiyun IONIC_PKT_TYPE_ENCAP_IPV6_UDP = 0x68,
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun enum ionic_eth_hw_features {
1003*4882a593Smuzhiyun IONIC_ETH_HW_VLAN_TX_TAG = BIT(0),
1004*4882a593Smuzhiyun IONIC_ETH_HW_VLAN_RX_STRIP = BIT(1),
1005*4882a593Smuzhiyun IONIC_ETH_HW_VLAN_RX_FILTER = BIT(2),
1006*4882a593Smuzhiyun IONIC_ETH_HW_RX_HASH = BIT(3),
1007*4882a593Smuzhiyun IONIC_ETH_HW_RX_CSUM = BIT(4),
1008*4882a593Smuzhiyun IONIC_ETH_HW_TX_SG = BIT(5),
1009*4882a593Smuzhiyun IONIC_ETH_HW_RX_SG = BIT(6),
1010*4882a593Smuzhiyun IONIC_ETH_HW_TX_CSUM = BIT(7),
1011*4882a593Smuzhiyun IONIC_ETH_HW_TSO = BIT(8),
1012*4882a593Smuzhiyun IONIC_ETH_HW_TSO_IPV6 = BIT(9),
1013*4882a593Smuzhiyun IONIC_ETH_HW_TSO_ECN = BIT(10),
1014*4882a593Smuzhiyun IONIC_ETH_HW_TSO_GRE = BIT(11),
1015*4882a593Smuzhiyun IONIC_ETH_HW_TSO_GRE_CSUM = BIT(12),
1016*4882a593Smuzhiyun IONIC_ETH_HW_TSO_IPXIP4 = BIT(13),
1017*4882a593Smuzhiyun IONIC_ETH_HW_TSO_IPXIP6 = BIT(14),
1018*4882a593Smuzhiyun IONIC_ETH_HW_TSO_UDP = BIT(15),
1019*4882a593Smuzhiyun IONIC_ETH_HW_TSO_UDP_CSUM = BIT(16),
1020*4882a593Smuzhiyun IONIC_ETH_HW_RX_CSUM_GENEVE = BIT(17),
1021*4882a593Smuzhiyun IONIC_ETH_HW_TX_CSUM_GENEVE = BIT(18),
1022*4882a593Smuzhiyun IONIC_ETH_HW_TSO_GENEVE = BIT(19)
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun /**
1026*4882a593Smuzhiyun * struct ionic_q_control_cmd - Queue control command
1027*4882a593Smuzhiyun * @opcode: opcode
1028*4882a593Smuzhiyun * @type: Queue type
1029*4882a593Smuzhiyun * @lif_index: LIF index
1030*4882a593Smuzhiyun * @index: Queue index
1031*4882a593Smuzhiyun * @oper: Operation (enum ionic_q_control_oper)
1032*4882a593Smuzhiyun */
1033*4882a593Smuzhiyun struct ionic_q_control_cmd {
1034*4882a593Smuzhiyun u8 opcode;
1035*4882a593Smuzhiyun u8 type;
1036*4882a593Smuzhiyun __le16 lif_index;
1037*4882a593Smuzhiyun __le32 index;
1038*4882a593Smuzhiyun u8 oper;
1039*4882a593Smuzhiyun u8 rsvd[55];
1040*4882a593Smuzhiyun };
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun typedef struct ionic_admin_comp ionic_q_control_comp;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun enum q_control_oper {
1045*4882a593Smuzhiyun IONIC_Q_DISABLE = 0,
1046*4882a593Smuzhiyun IONIC_Q_ENABLE = 1,
1047*4882a593Smuzhiyun IONIC_Q_HANG_RESET = 2,
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /**
1051*4882a593Smuzhiyun * enum ionic_phy_type - Physical connection type
1052*4882a593Smuzhiyun * @IONIC_PHY_TYPE_NONE: No PHY installed
1053*4882a593Smuzhiyun * @IONIC_PHY_TYPE_COPPER: Copper PHY
1054*4882a593Smuzhiyun * @IONIC_PHY_TYPE_FIBER: Fiber PHY
1055*4882a593Smuzhiyun */
1056*4882a593Smuzhiyun enum ionic_phy_type {
1057*4882a593Smuzhiyun IONIC_PHY_TYPE_NONE = 0,
1058*4882a593Smuzhiyun IONIC_PHY_TYPE_COPPER = 1,
1059*4882a593Smuzhiyun IONIC_PHY_TYPE_FIBER = 2,
1060*4882a593Smuzhiyun };
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun /**
1063*4882a593Smuzhiyun * enum ionic_xcvr_state - Transceiver status
1064*4882a593Smuzhiyun * @IONIC_XCVR_STATE_REMOVED: Transceiver removed
1065*4882a593Smuzhiyun * @IONIC_XCVR_STATE_INSERTED: Transceiver inserted
1066*4882a593Smuzhiyun * @IONIC_XCVR_STATE_PENDING: Transceiver pending
1067*4882a593Smuzhiyun * @IONIC_XCVR_STATE_SPROM_READ: Transceiver data read
1068*4882a593Smuzhiyun * @IONIC_XCVR_STATE_SPROM_READ_ERR: Transceiver data read error
1069*4882a593Smuzhiyun */
1070*4882a593Smuzhiyun enum ionic_xcvr_state {
1071*4882a593Smuzhiyun IONIC_XCVR_STATE_REMOVED = 0,
1072*4882a593Smuzhiyun IONIC_XCVR_STATE_INSERTED = 1,
1073*4882a593Smuzhiyun IONIC_XCVR_STATE_PENDING = 2,
1074*4882a593Smuzhiyun IONIC_XCVR_STATE_SPROM_READ = 3,
1075*4882a593Smuzhiyun IONIC_XCVR_STATE_SPROM_READ_ERR = 4,
1076*4882a593Smuzhiyun };
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun /**
1079*4882a593Smuzhiyun * enum ionic_xcvr_pid - Supported link modes
1080*4882a593Smuzhiyun */
1081*4882a593Smuzhiyun enum ionic_xcvr_pid {
1082*4882a593Smuzhiyun IONIC_XCVR_PID_UNKNOWN = 0,
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /* CU */
1085*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_100G_CR4 = 1,
1086*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_40GBASE_CR4 = 2,
1087*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_25GBASE_CR_S = 3,
1088*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_25GBASE_CR_L = 4,
1089*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_25GBASE_CR_N = 5,
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun /* Fiber */
1092*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_100G_AOC = 50,
1093*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_100G_ACC = 51,
1094*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_100G_SR4 = 52,
1095*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_100G_LR4 = 53,
1096*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_100G_ER4 = 54,
1097*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_40GBASE_ER4 = 55,
1098*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_40GBASE_SR4 = 56,
1099*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_40GBASE_LR4 = 57,
1100*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_40GBASE_AOC = 58,
1101*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_25GBASE_SR = 59,
1102*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_25GBASE_LR = 60,
1103*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_25GBASE_ER = 61,
1104*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_25GBASE_AOC = 62,
1105*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_10GBASE_SR = 63,
1106*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_10GBASE_LR = 64,
1107*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_10GBASE_LRM = 65,
1108*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_10GBASE_ER = 66,
1109*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_10GBASE_AOC = 67,
1110*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_10GBASE_CU = 68,
1111*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_100G_CWDM4 = 69,
1112*4882a593Smuzhiyun IONIC_XCVR_PID_QSFP_100G_PSM4 = 70,
1113*4882a593Smuzhiyun IONIC_XCVR_PID_SFP_25GBASE_ACC = 71,
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun /**
1117*4882a593Smuzhiyun * enum ionic_port_type - Port types
1118*4882a593Smuzhiyun * @IONIC_PORT_TYPE_NONE: Port type not configured
1119*4882a593Smuzhiyun * @IONIC_PORT_TYPE_ETH: Port carries ethernet traffic (inband)
1120*4882a593Smuzhiyun * @IONIC_PORT_TYPE_MGMT: Port carries mgmt traffic (out-of-band)
1121*4882a593Smuzhiyun */
1122*4882a593Smuzhiyun enum ionic_port_type {
1123*4882a593Smuzhiyun IONIC_PORT_TYPE_NONE = 0,
1124*4882a593Smuzhiyun IONIC_PORT_TYPE_ETH = 1,
1125*4882a593Smuzhiyun IONIC_PORT_TYPE_MGMT = 2,
1126*4882a593Smuzhiyun };
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun /**
1129*4882a593Smuzhiyun * enum ionic_port_admin_state - Port config state
1130*4882a593Smuzhiyun * @IONIC_PORT_ADMIN_STATE_NONE: Port admin state not configured
1131*4882a593Smuzhiyun * @IONIC_PORT_ADMIN_STATE_DOWN: Port admin disabled
1132*4882a593Smuzhiyun * @IONIC_PORT_ADMIN_STATE_UP: Port admin enabled
1133*4882a593Smuzhiyun */
1134*4882a593Smuzhiyun enum ionic_port_admin_state {
1135*4882a593Smuzhiyun IONIC_PORT_ADMIN_STATE_NONE = 0,
1136*4882a593Smuzhiyun IONIC_PORT_ADMIN_STATE_DOWN = 1,
1137*4882a593Smuzhiyun IONIC_PORT_ADMIN_STATE_UP = 2,
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun /**
1141*4882a593Smuzhiyun * enum ionic_port_oper_status - Port operational status
1142*4882a593Smuzhiyun * @IONIC_PORT_OPER_STATUS_NONE: Port disabled
1143*4882a593Smuzhiyun * @IONIC_PORT_OPER_STATUS_UP: Port link status up
1144*4882a593Smuzhiyun * @IONIC_PORT_OPER_STATUS_DOWN: Port link status down
1145*4882a593Smuzhiyun */
1146*4882a593Smuzhiyun enum ionic_port_oper_status {
1147*4882a593Smuzhiyun IONIC_PORT_OPER_STATUS_NONE = 0,
1148*4882a593Smuzhiyun IONIC_PORT_OPER_STATUS_UP = 1,
1149*4882a593Smuzhiyun IONIC_PORT_OPER_STATUS_DOWN = 2,
1150*4882a593Smuzhiyun };
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun /**
1153*4882a593Smuzhiyun * enum ionic_port_fec_type - Ethernet Forward error correction (FEC) modes
1154*4882a593Smuzhiyun * @IONIC_PORT_FEC_TYPE_NONE: FEC Disabled
1155*4882a593Smuzhiyun * @IONIC_PORT_FEC_TYPE_FC: FireCode FEC
1156*4882a593Smuzhiyun * @IONIC_PORT_FEC_TYPE_RS: ReedSolomon FEC
1157*4882a593Smuzhiyun */
1158*4882a593Smuzhiyun enum ionic_port_fec_type {
1159*4882a593Smuzhiyun IONIC_PORT_FEC_TYPE_NONE = 0,
1160*4882a593Smuzhiyun IONIC_PORT_FEC_TYPE_FC = 1,
1161*4882a593Smuzhiyun IONIC_PORT_FEC_TYPE_RS = 2,
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /**
1165*4882a593Smuzhiyun * enum ionic_port_pause_type - Ethernet pause (flow control) modes
1166*4882a593Smuzhiyun * @IONIC_PORT_PAUSE_TYPE_NONE: Disable Pause
1167*4882a593Smuzhiyun * @IONIC_PORT_PAUSE_TYPE_LINK: Link level pause
1168*4882a593Smuzhiyun * @IONIC_PORT_PAUSE_TYPE_PFC: Priority-Flow Control
1169*4882a593Smuzhiyun */
1170*4882a593Smuzhiyun enum ionic_port_pause_type {
1171*4882a593Smuzhiyun IONIC_PORT_PAUSE_TYPE_NONE = 0,
1172*4882a593Smuzhiyun IONIC_PORT_PAUSE_TYPE_LINK = 1,
1173*4882a593Smuzhiyun IONIC_PORT_PAUSE_TYPE_PFC = 2,
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun /**
1177*4882a593Smuzhiyun * enum ionic_port_loopback_mode - Loopback modes
1178*4882a593Smuzhiyun * @IONIC_PORT_LOOPBACK_MODE_NONE: Disable loopback
1179*4882a593Smuzhiyun * @IONIC_PORT_LOOPBACK_MODE_MAC: MAC loopback
1180*4882a593Smuzhiyun * @IONIC_PORT_LOOPBACK_MODE_PHY: PHY/SerDes loopback
1181*4882a593Smuzhiyun */
1182*4882a593Smuzhiyun enum ionic_port_loopback_mode {
1183*4882a593Smuzhiyun IONIC_PORT_LOOPBACK_MODE_NONE = 0,
1184*4882a593Smuzhiyun IONIC_PORT_LOOPBACK_MODE_MAC = 1,
1185*4882a593Smuzhiyun IONIC_PORT_LOOPBACK_MODE_PHY = 2,
1186*4882a593Smuzhiyun };
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun /**
1189*4882a593Smuzhiyun * struct ionic_xcvr_status - Transceiver Status information
1190*4882a593Smuzhiyun * @state: Transceiver status (enum ionic_xcvr_state)
1191*4882a593Smuzhiyun * @phy: Physical connection type (enum ionic_phy_type)
1192*4882a593Smuzhiyun * @pid: Transceiver link mode (enum ionic_xcvr_pid)
1193*4882a593Smuzhiyun * @sprom: Transceiver sprom contents
1194*4882a593Smuzhiyun */
1195*4882a593Smuzhiyun struct ionic_xcvr_status {
1196*4882a593Smuzhiyun u8 state;
1197*4882a593Smuzhiyun u8 phy;
1198*4882a593Smuzhiyun __le16 pid;
1199*4882a593Smuzhiyun u8 sprom[256];
1200*4882a593Smuzhiyun };
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun /**
1203*4882a593Smuzhiyun * union ionic_port_config - Port configuration
1204*4882a593Smuzhiyun * @speed: port speed (in Mbps)
1205*4882a593Smuzhiyun * @mtu: mtu
1206*4882a593Smuzhiyun * @state: port admin state (enum ionic_port_admin_state)
1207*4882a593Smuzhiyun * @an_enable: autoneg enable
1208*4882a593Smuzhiyun * @fec_type: fec type (enum ionic_port_fec_type)
1209*4882a593Smuzhiyun * @pause_type: pause type (enum ionic_port_pause_type)
1210*4882a593Smuzhiyun * @loopback_mode: loopback mode (enum ionic_port_loopback_mode)
1211*4882a593Smuzhiyun */
1212*4882a593Smuzhiyun union ionic_port_config {
1213*4882a593Smuzhiyun struct {
1214*4882a593Smuzhiyun #define IONIC_SPEED_100G 100000 /* 100G in Mbps */
1215*4882a593Smuzhiyun #define IONIC_SPEED_50G 50000 /* 50G in Mbps */
1216*4882a593Smuzhiyun #define IONIC_SPEED_40G 40000 /* 40G in Mbps */
1217*4882a593Smuzhiyun #define IONIC_SPEED_25G 25000 /* 25G in Mbps */
1218*4882a593Smuzhiyun #define IONIC_SPEED_10G 10000 /* 10G in Mbps */
1219*4882a593Smuzhiyun #define IONIC_SPEED_1G 1000 /* 1G in Mbps */
1220*4882a593Smuzhiyun __le32 speed;
1221*4882a593Smuzhiyun __le32 mtu;
1222*4882a593Smuzhiyun u8 state;
1223*4882a593Smuzhiyun u8 an_enable;
1224*4882a593Smuzhiyun u8 fec_type;
1225*4882a593Smuzhiyun #define IONIC_PAUSE_TYPE_MASK 0x0f
1226*4882a593Smuzhiyun #define IONIC_PAUSE_FLAGS_MASK 0xf0
1227*4882a593Smuzhiyun #define IONIC_PAUSE_F_TX 0x10
1228*4882a593Smuzhiyun #define IONIC_PAUSE_F_RX 0x20
1229*4882a593Smuzhiyun u8 pause_type;
1230*4882a593Smuzhiyun u8 loopback_mode;
1231*4882a593Smuzhiyun };
1232*4882a593Smuzhiyun __le32 words[64];
1233*4882a593Smuzhiyun };
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /**
1236*4882a593Smuzhiyun * struct ionic_port_status - Port Status information
1237*4882a593Smuzhiyun * @status: link status (enum ionic_port_oper_status)
1238*4882a593Smuzhiyun * @id: port id
1239*4882a593Smuzhiyun * @speed: link speed (in Mbps)
1240*4882a593Smuzhiyun * @link_down_count: number of times link went from from up to down
1241*4882a593Smuzhiyun * @fec_type: fec type (enum ionic_port_fec_type)
1242*4882a593Smuzhiyun * @xcvr: tranceiver status
1243*4882a593Smuzhiyun */
1244*4882a593Smuzhiyun struct ionic_port_status {
1245*4882a593Smuzhiyun __le32 id;
1246*4882a593Smuzhiyun __le32 speed;
1247*4882a593Smuzhiyun u8 status;
1248*4882a593Smuzhiyun __le16 link_down_count;
1249*4882a593Smuzhiyun u8 fec_type;
1250*4882a593Smuzhiyun u8 rsvd[48];
1251*4882a593Smuzhiyun struct ionic_xcvr_status xcvr;
1252*4882a593Smuzhiyun } __packed;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun /**
1255*4882a593Smuzhiyun * struct ionic_port_identify_cmd - Port identify command
1256*4882a593Smuzhiyun * @opcode: opcode
1257*4882a593Smuzhiyun * @index: port index
1258*4882a593Smuzhiyun * @ver: Highest version of identify supported by driver
1259*4882a593Smuzhiyun */
1260*4882a593Smuzhiyun struct ionic_port_identify_cmd {
1261*4882a593Smuzhiyun u8 opcode;
1262*4882a593Smuzhiyun u8 index;
1263*4882a593Smuzhiyun u8 ver;
1264*4882a593Smuzhiyun u8 rsvd[61];
1265*4882a593Smuzhiyun };
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun /**
1268*4882a593Smuzhiyun * struct ionic_port_identify_comp - Port identify command completion
1269*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
1270*4882a593Smuzhiyun * @ver: Version of identify returned by device
1271*4882a593Smuzhiyun */
1272*4882a593Smuzhiyun struct ionic_port_identify_comp {
1273*4882a593Smuzhiyun u8 status;
1274*4882a593Smuzhiyun u8 ver;
1275*4882a593Smuzhiyun u8 rsvd[14];
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /**
1279*4882a593Smuzhiyun * struct ionic_port_init_cmd - Port initialization command
1280*4882a593Smuzhiyun * @opcode: opcode
1281*4882a593Smuzhiyun * @index: port index
1282*4882a593Smuzhiyun * @info_pa: destination address for port info (struct ionic_port_info)
1283*4882a593Smuzhiyun */
1284*4882a593Smuzhiyun struct ionic_port_init_cmd {
1285*4882a593Smuzhiyun u8 opcode;
1286*4882a593Smuzhiyun u8 index;
1287*4882a593Smuzhiyun u8 rsvd[6];
1288*4882a593Smuzhiyun __le64 info_pa;
1289*4882a593Smuzhiyun u8 rsvd2[48];
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun /**
1293*4882a593Smuzhiyun * struct ionic_port_init_comp - Port initialization command completion
1294*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
1295*4882a593Smuzhiyun */
1296*4882a593Smuzhiyun struct ionic_port_init_comp {
1297*4882a593Smuzhiyun u8 status;
1298*4882a593Smuzhiyun u8 rsvd[15];
1299*4882a593Smuzhiyun };
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun /**
1302*4882a593Smuzhiyun * struct ionic_port_reset_cmd - Port reset command
1303*4882a593Smuzhiyun * @opcode: opcode
1304*4882a593Smuzhiyun * @index: port index
1305*4882a593Smuzhiyun */
1306*4882a593Smuzhiyun struct ionic_port_reset_cmd {
1307*4882a593Smuzhiyun u8 opcode;
1308*4882a593Smuzhiyun u8 index;
1309*4882a593Smuzhiyun u8 rsvd[62];
1310*4882a593Smuzhiyun };
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun /**
1313*4882a593Smuzhiyun * struct ionic_port_reset_comp - Port reset command completion
1314*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
1315*4882a593Smuzhiyun */
1316*4882a593Smuzhiyun struct ionic_port_reset_comp {
1317*4882a593Smuzhiyun u8 status;
1318*4882a593Smuzhiyun u8 rsvd[15];
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun /**
1322*4882a593Smuzhiyun * enum ionic_stats_ctl_cmd - List of commands for stats control
1323*4882a593Smuzhiyun * @IONIC_STATS_CTL_RESET: Reset statistics
1324*4882a593Smuzhiyun */
1325*4882a593Smuzhiyun enum ionic_stats_ctl_cmd {
1326*4882a593Smuzhiyun IONIC_STATS_CTL_RESET = 0,
1327*4882a593Smuzhiyun };
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun /**
1330*4882a593Smuzhiyun * enum ionic_port_attr - List of device attributes
1331*4882a593Smuzhiyun * @IONIC_PORT_ATTR_STATE: Port state attribute
1332*4882a593Smuzhiyun * @IONIC_PORT_ATTR_SPEED: Port speed attribute
1333*4882a593Smuzhiyun * @IONIC_PORT_ATTR_MTU: Port MTU attribute
1334*4882a593Smuzhiyun * @IONIC_PORT_ATTR_AUTONEG: Port autonegotation attribute
1335*4882a593Smuzhiyun * @IONIC_PORT_ATTR_FEC: Port FEC attribute
1336*4882a593Smuzhiyun * @IONIC_PORT_ATTR_PAUSE: Port pause attribute
1337*4882a593Smuzhiyun * @IONIC_PORT_ATTR_LOOPBACK: Port loopback attribute
1338*4882a593Smuzhiyun * @IONIC_PORT_ATTR_STATS_CTRL: Port statistics control attribute
1339*4882a593Smuzhiyun */
1340*4882a593Smuzhiyun enum ionic_port_attr {
1341*4882a593Smuzhiyun IONIC_PORT_ATTR_STATE = 0,
1342*4882a593Smuzhiyun IONIC_PORT_ATTR_SPEED = 1,
1343*4882a593Smuzhiyun IONIC_PORT_ATTR_MTU = 2,
1344*4882a593Smuzhiyun IONIC_PORT_ATTR_AUTONEG = 3,
1345*4882a593Smuzhiyun IONIC_PORT_ATTR_FEC = 4,
1346*4882a593Smuzhiyun IONIC_PORT_ATTR_PAUSE = 5,
1347*4882a593Smuzhiyun IONIC_PORT_ATTR_LOOPBACK = 6,
1348*4882a593Smuzhiyun IONIC_PORT_ATTR_STATS_CTRL = 7,
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun /**
1352*4882a593Smuzhiyun * struct ionic_port_setattr_cmd - Set port attributes on the NIC
1353*4882a593Smuzhiyun * @opcode: Opcode
1354*4882a593Smuzhiyun * @index: Port index
1355*4882a593Smuzhiyun * @attr: Attribute type (enum ionic_port_attr)
1356*4882a593Smuzhiyun * @state: Port state
1357*4882a593Smuzhiyun * @speed: Port speed
1358*4882a593Smuzhiyun * @mtu: Port MTU
1359*4882a593Smuzhiyun * @an_enable: Port autonegotiation setting
1360*4882a593Smuzhiyun * @fec_type: Port FEC type setting
1361*4882a593Smuzhiyun * @pause_type: Port pause type setting
1362*4882a593Smuzhiyun * @loopback_mode: Port loopback mode
1363*4882a593Smuzhiyun * @stats_ctl: Port stats setting
1364*4882a593Smuzhiyun */
1365*4882a593Smuzhiyun struct ionic_port_setattr_cmd {
1366*4882a593Smuzhiyun u8 opcode;
1367*4882a593Smuzhiyun u8 index;
1368*4882a593Smuzhiyun u8 attr;
1369*4882a593Smuzhiyun u8 rsvd;
1370*4882a593Smuzhiyun union {
1371*4882a593Smuzhiyun u8 state;
1372*4882a593Smuzhiyun __le32 speed;
1373*4882a593Smuzhiyun __le32 mtu;
1374*4882a593Smuzhiyun u8 an_enable;
1375*4882a593Smuzhiyun u8 fec_type;
1376*4882a593Smuzhiyun u8 pause_type;
1377*4882a593Smuzhiyun u8 loopback_mode;
1378*4882a593Smuzhiyun u8 stats_ctl;
1379*4882a593Smuzhiyun u8 rsvd2[60];
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun };
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun /**
1384*4882a593Smuzhiyun * struct ionic_port_setattr_comp - Port set attr command completion
1385*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
1386*4882a593Smuzhiyun * @color: Color bit
1387*4882a593Smuzhiyun */
1388*4882a593Smuzhiyun struct ionic_port_setattr_comp {
1389*4882a593Smuzhiyun u8 status;
1390*4882a593Smuzhiyun u8 rsvd[14];
1391*4882a593Smuzhiyun u8 color;
1392*4882a593Smuzhiyun };
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun /**
1395*4882a593Smuzhiyun * struct ionic_port_getattr_cmd - Get port attributes from the NIC
1396*4882a593Smuzhiyun * @opcode: Opcode
1397*4882a593Smuzhiyun * @index: port index
1398*4882a593Smuzhiyun * @attr: Attribute type (enum ionic_port_attr)
1399*4882a593Smuzhiyun */
1400*4882a593Smuzhiyun struct ionic_port_getattr_cmd {
1401*4882a593Smuzhiyun u8 opcode;
1402*4882a593Smuzhiyun u8 index;
1403*4882a593Smuzhiyun u8 attr;
1404*4882a593Smuzhiyun u8 rsvd[61];
1405*4882a593Smuzhiyun };
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun /**
1408*4882a593Smuzhiyun * struct ionic_port_getattr_comp - Port get attr command completion
1409*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
1410*4882a593Smuzhiyun * @state: Port state
1411*4882a593Smuzhiyun * @speed: Port speed
1412*4882a593Smuzhiyun * @mtu: Port MTU
1413*4882a593Smuzhiyun * @an_enable: Port autonegotiation setting
1414*4882a593Smuzhiyun * @fec_type: Port FEC type setting
1415*4882a593Smuzhiyun * @pause_type: Port pause type setting
1416*4882a593Smuzhiyun * @loopback_mode: Port loopback mode
1417*4882a593Smuzhiyun * @color: Color bit
1418*4882a593Smuzhiyun */
1419*4882a593Smuzhiyun struct ionic_port_getattr_comp {
1420*4882a593Smuzhiyun u8 status;
1421*4882a593Smuzhiyun u8 rsvd[3];
1422*4882a593Smuzhiyun union {
1423*4882a593Smuzhiyun u8 state;
1424*4882a593Smuzhiyun __le32 speed;
1425*4882a593Smuzhiyun __le32 mtu;
1426*4882a593Smuzhiyun u8 an_enable;
1427*4882a593Smuzhiyun u8 fec_type;
1428*4882a593Smuzhiyun u8 pause_type;
1429*4882a593Smuzhiyun u8 loopback_mode;
1430*4882a593Smuzhiyun u8 rsvd2[11];
1431*4882a593Smuzhiyun } __packed;
1432*4882a593Smuzhiyun u8 color;
1433*4882a593Smuzhiyun };
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun /**
1436*4882a593Smuzhiyun * struct ionic_lif_status - LIF status register
1437*4882a593Smuzhiyun * @eid: most recent NotifyQ event id
1438*4882a593Smuzhiyun * @port_num: port the LIF is connected to
1439*4882a593Smuzhiyun * @link_status: port status (enum ionic_port_oper_status)
1440*4882a593Smuzhiyun * @link_speed: speed of link in Mbps
1441*4882a593Smuzhiyun * @link_down_count: number of times link went from up to down
1442*4882a593Smuzhiyun */
1443*4882a593Smuzhiyun struct ionic_lif_status {
1444*4882a593Smuzhiyun __le64 eid;
1445*4882a593Smuzhiyun u8 port_num;
1446*4882a593Smuzhiyun u8 rsvd;
1447*4882a593Smuzhiyun __le16 link_status;
1448*4882a593Smuzhiyun __le32 link_speed; /* units of 1Mbps: eg 10000 = 10Gbps */
1449*4882a593Smuzhiyun __le16 link_down_count;
1450*4882a593Smuzhiyun u8 rsvd2[46];
1451*4882a593Smuzhiyun };
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun /**
1454*4882a593Smuzhiyun * struct ionic_lif_reset_cmd - LIF reset command
1455*4882a593Smuzhiyun * @opcode: opcode
1456*4882a593Smuzhiyun * @index: LIF index
1457*4882a593Smuzhiyun */
1458*4882a593Smuzhiyun struct ionic_lif_reset_cmd {
1459*4882a593Smuzhiyun u8 opcode;
1460*4882a593Smuzhiyun u8 rsvd;
1461*4882a593Smuzhiyun __le16 index;
1462*4882a593Smuzhiyun __le32 rsvd2[15];
1463*4882a593Smuzhiyun };
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun typedef struct ionic_admin_comp ionic_lif_reset_comp;
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun enum ionic_dev_state {
1468*4882a593Smuzhiyun IONIC_DEV_DISABLE = 0,
1469*4882a593Smuzhiyun IONIC_DEV_ENABLE = 1,
1470*4882a593Smuzhiyun IONIC_DEV_HANG_RESET = 2,
1471*4882a593Smuzhiyun };
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /**
1474*4882a593Smuzhiyun * enum ionic_dev_attr - List of device attributes
1475*4882a593Smuzhiyun * @IONIC_DEV_ATTR_STATE: Device state attribute
1476*4882a593Smuzhiyun * @IONIC_DEV_ATTR_NAME: Device name attribute
1477*4882a593Smuzhiyun * @IONIC_DEV_ATTR_FEATURES: Device feature attributes
1478*4882a593Smuzhiyun */
1479*4882a593Smuzhiyun enum ionic_dev_attr {
1480*4882a593Smuzhiyun IONIC_DEV_ATTR_STATE = 0,
1481*4882a593Smuzhiyun IONIC_DEV_ATTR_NAME = 1,
1482*4882a593Smuzhiyun IONIC_DEV_ATTR_FEATURES = 2,
1483*4882a593Smuzhiyun };
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun /**
1486*4882a593Smuzhiyun * struct ionic_dev_setattr_cmd - Set Device attributes on the NIC
1487*4882a593Smuzhiyun * @opcode: Opcode
1488*4882a593Smuzhiyun * @attr: Attribute type (enum ionic_dev_attr)
1489*4882a593Smuzhiyun * @state: Device state (enum ionic_dev_state)
1490*4882a593Smuzhiyun * @name: The bus info, e.g. PCI slot-device-function, 0 terminated
1491*4882a593Smuzhiyun * @features: Device features
1492*4882a593Smuzhiyun */
1493*4882a593Smuzhiyun struct ionic_dev_setattr_cmd {
1494*4882a593Smuzhiyun u8 opcode;
1495*4882a593Smuzhiyun u8 attr;
1496*4882a593Smuzhiyun __le16 rsvd;
1497*4882a593Smuzhiyun union {
1498*4882a593Smuzhiyun u8 state;
1499*4882a593Smuzhiyun char name[IONIC_IFNAMSIZ];
1500*4882a593Smuzhiyun __le64 features;
1501*4882a593Smuzhiyun u8 rsvd2[60];
1502*4882a593Smuzhiyun } __packed;
1503*4882a593Smuzhiyun };
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun /**
1506*4882a593Smuzhiyun * struct ionic_dev_setattr_comp - Device set attr command completion
1507*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
1508*4882a593Smuzhiyun * @features: Device features
1509*4882a593Smuzhiyun * @color: Color bit
1510*4882a593Smuzhiyun */
1511*4882a593Smuzhiyun struct ionic_dev_setattr_comp {
1512*4882a593Smuzhiyun u8 status;
1513*4882a593Smuzhiyun u8 rsvd[3];
1514*4882a593Smuzhiyun union {
1515*4882a593Smuzhiyun __le64 features;
1516*4882a593Smuzhiyun u8 rsvd2[11];
1517*4882a593Smuzhiyun } __packed;
1518*4882a593Smuzhiyun u8 color;
1519*4882a593Smuzhiyun };
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun /**
1522*4882a593Smuzhiyun * struct ionic_dev_getattr_cmd - Get Device attributes from the NIC
1523*4882a593Smuzhiyun * @opcode: opcode
1524*4882a593Smuzhiyun * @attr: Attribute type (enum ionic_dev_attr)
1525*4882a593Smuzhiyun */
1526*4882a593Smuzhiyun struct ionic_dev_getattr_cmd {
1527*4882a593Smuzhiyun u8 opcode;
1528*4882a593Smuzhiyun u8 attr;
1529*4882a593Smuzhiyun u8 rsvd[62];
1530*4882a593Smuzhiyun };
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun /**
1533*4882a593Smuzhiyun * struct ionic_dev_setattr_comp - Device set attr command completion
1534*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
1535*4882a593Smuzhiyun * @features: Device features
1536*4882a593Smuzhiyun * @color: Color bit
1537*4882a593Smuzhiyun */
1538*4882a593Smuzhiyun struct ionic_dev_getattr_comp {
1539*4882a593Smuzhiyun u8 status;
1540*4882a593Smuzhiyun u8 rsvd[3];
1541*4882a593Smuzhiyun union {
1542*4882a593Smuzhiyun __le64 features;
1543*4882a593Smuzhiyun u8 rsvd2[11];
1544*4882a593Smuzhiyun } __packed;
1545*4882a593Smuzhiyun u8 color;
1546*4882a593Smuzhiyun };
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun /**
1549*4882a593Smuzhiyun * RSS parameters
1550*4882a593Smuzhiyun */
1551*4882a593Smuzhiyun #define IONIC_RSS_HASH_KEY_SIZE 40
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun enum ionic_rss_hash_types {
1554*4882a593Smuzhiyun IONIC_RSS_TYPE_IPV4 = BIT(0),
1555*4882a593Smuzhiyun IONIC_RSS_TYPE_IPV4_TCP = BIT(1),
1556*4882a593Smuzhiyun IONIC_RSS_TYPE_IPV4_UDP = BIT(2),
1557*4882a593Smuzhiyun IONIC_RSS_TYPE_IPV6 = BIT(3),
1558*4882a593Smuzhiyun IONIC_RSS_TYPE_IPV6_TCP = BIT(4),
1559*4882a593Smuzhiyun IONIC_RSS_TYPE_IPV6_UDP = BIT(5),
1560*4882a593Smuzhiyun };
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun /**
1563*4882a593Smuzhiyun * enum ionic_lif_attr - List of LIF attributes
1564*4882a593Smuzhiyun * @IONIC_LIF_ATTR_STATE: LIF state attribute
1565*4882a593Smuzhiyun * @IONIC_LIF_ATTR_NAME: LIF name attribute
1566*4882a593Smuzhiyun * @IONIC_LIF_ATTR_MTU: LIF MTU attribute
1567*4882a593Smuzhiyun * @IONIC_LIF_ATTR_MAC: LIF MAC attribute
1568*4882a593Smuzhiyun * @IONIC_LIF_ATTR_FEATURES: LIF features attribute
1569*4882a593Smuzhiyun * @IONIC_LIF_ATTR_RSS: LIF RSS attribute
1570*4882a593Smuzhiyun * @IONIC_LIF_ATTR_STATS_CTRL: LIF statistics control attribute
1571*4882a593Smuzhiyun */
1572*4882a593Smuzhiyun enum ionic_lif_attr {
1573*4882a593Smuzhiyun IONIC_LIF_ATTR_STATE = 0,
1574*4882a593Smuzhiyun IONIC_LIF_ATTR_NAME = 1,
1575*4882a593Smuzhiyun IONIC_LIF_ATTR_MTU = 2,
1576*4882a593Smuzhiyun IONIC_LIF_ATTR_MAC = 3,
1577*4882a593Smuzhiyun IONIC_LIF_ATTR_FEATURES = 4,
1578*4882a593Smuzhiyun IONIC_LIF_ATTR_RSS = 5,
1579*4882a593Smuzhiyun IONIC_LIF_ATTR_STATS_CTRL = 6,
1580*4882a593Smuzhiyun };
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun /**
1583*4882a593Smuzhiyun * struct ionic_lif_setattr_cmd - Set LIF attributes on the NIC
1584*4882a593Smuzhiyun * @opcode: Opcode
1585*4882a593Smuzhiyun * @attr: Attribute type (enum ionic_lif_attr)
1586*4882a593Smuzhiyun * @index: LIF index
1587*4882a593Smuzhiyun * @state: LIF state (enum ionic_lif_state)
1588*4882a593Smuzhiyun * @name: The netdev name string, 0 terminated
1589*4882a593Smuzhiyun * @mtu: Mtu
1590*4882a593Smuzhiyun * @mac: Station mac
1591*4882a593Smuzhiyun * @features: Features (enum ionic_eth_hw_features)
1592*4882a593Smuzhiyun * @rss: RSS properties
1593*4882a593Smuzhiyun * @types: The hash types to enable (see rss_hash_types)
1594*4882a593Smuzhiyun * @key: The hash secret key
1595*4882a593Smuzhiyun * @addr: Address for the indirection table shared memory
1596*4882a593Smuzhiyun * @stats_ctl: stats control commands (enum ionic_stats_ctl_cmd)
1597*4882a593Smuzhiyun */
1598*4882a593Smuzhiyun struct ionic_lif_setattr_cmd {
1599*4882a593Smuzhiyun u8 opcode;
1600*4882a593Smuzhiyun u8 attr;
1601*4882a593Smuzhiyun __le16 index;
1602*4882a593Smuzhiyun union {
1603*4882a593Smuzhiyun u8 state;
1604*4882a593Smuzhiyun char name[IONIC_IFNAMSIZ];
1605*4882a593Smuzhiyun __le32 mtu;
1606*4882a593Smuzhiyun u8 mac[6];
1607*4882a593Smuzhiyun __le64 features;
1608*4882a593Smuzhiyun struct {
1609*4882a593Smuzhiyun __le16 types;
1610*4882a593Smuzhiyun u8 key[IONIC_RSS_HASH_KEY_SIZE];
1611*4882a593Smuzhiyun u8 rsvd[6];
1612*4882a593Smuzhiyun __le64 addr;
1613*4882a593Smuzhiyun } rss;
1614*4882a593Smuzhiyun u8 stats_ctl;
1615*4882a593Smuzhiyun u8 rsvd[60];
1616*4882a593Smuzhiyun } __packed;
1617*4882a593Smuzhiyun };
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun /**
1620*4882a593Smuzhiyun * struct ionic_lif_setattr_comp - LIF set attr command completion
1621*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
1622*4882a593Smuzhiyun * @comp_index: Index in the descriptor ring for which this is the completion
1623*4882a593Smuzhiyun * @features: features (enum ionic_eth_hw_features)
1624*4882a593Smuzhiyun * @color: Color bit
1625*4882a593Smuzhiyun */
1626*4882a593Smuzhiyun struct ionic_lif_setattr_comp {
1627*4882a593Smuzhiyun u8 status;
1628*4882a593Smuzhiyun u8 rsvd;
1629*4882a593Smuzhiyun __le16 comp_index;
1630*4882a593Smuzhiyun union {
1631*4882a593Smuzhiyun __le64 features;
1632*4882a593Smuzhiyun u8 rsvd2[11];
1633*4882a593Smuzhiyun } __packed;
1634*4882a593Smuzhiyun u8 color;
1635*4882a593Smuzhiyun };
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun /**
1638*4882a593Smuzhiyun * struct ionic_lif_getattr_cmd - Get LIF attributes from the NIC
1639*4882a593Smuzhiyun * @opcode: Opcode
1640*4882a593Smuzhiyun * @attr: Attribute type (enum ionic_lif_attr)
1641*4882a593Smuzhiyun * @index: LIF index
1642*4882a593Smuzhiyun */
1643*4882a593Smuzhiyun struct ionic_lif_getattr_cmd {
1644*4882a593Smuzhiyun u8 opcode;
1645*4882a593Smuzhiyun u8 attr;
1646*4882a593Smuzhiyun __le16 index;
1647*4882a593Smuzhiyun u8 rsvd[60];
1648*4882a593Smuzhiyun };
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun /**
1651*4882a593Smuzhiyun * struct ionic_lif_getattr_comp - LIF get attr command completion
1652*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
1653*4882a593Smuzhiyun * @comp_index: Index in the descriptor ring for which this is the completion
1654*4882a593Smuzhiyun * @state: LIF state (enum ionic_lif_state)
1655*4882a593Smuzhiyun * @name: The netdev name string, 0 terminated
1656*4882a593Smuzhiyun * @mtu: Mtu
1657*4882a593Smuzhiyun * @mac: Station mac
1658*4882a593Smuzhiyun * @features: Features (enum ionic_eth_hw_features)
1659*4882a593Smuzhiyun * @color: Color bit
1660*4882a593Smuzhiyun */
1661*4882a593Smuzhiyun struct ionic_lif_getattr_comp {
1662*4882a593Smuzhiyun u8 status;
1663*4882a593Smuzhiyun u8 rsvd;
1664*4882a593Smuzhiyun __le16 comp_index;
1665*4882a593Smuzhiyun union {
1666*4882a593Smuzhiyun u8 state;
1667*4882a593Smuzhiyun __le32 mtu;
1668*4882a593Smuzhiyun u8 mac[6];
1669*4882a593Smuzhiyun __le64 features;
1670*4882a593Smuzhiyun u8 rsvd2[11];
1671*4882a593Smuzhiyun } __packed;
1672*4882a593Smuzhiyun u8 color;
1673*4882a593Smuzhiyun };
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun enum ionic_rx_mode {
1676*4882a593Smuzhiyun IONIC_RX_MODE_F_UNICAST = BIT(0),
1677*4882a593Smuzhiyun IONIC_RX_MODE_F_MULTICAST = BIT(1),
1678*4882a593Smuzhiyun IONIC_RX_MODE_F_BROADCAST = BIT(2),
1679*4882a593Smuzhiyun IONIC_RX_MODE_F_PROMISC = BIT(3),
1680*4882a593Smuzhiyun IONIC_RX_MODE_F_ALLMULTI = BIT(4),
1681*4882a593Smuzhiyun IONIC_RX_MODE_F_RDMA_SNIFFER = BIT(5),
1682*4882a593Smuzhiyun };
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun /**
1685*4882a593Smuzhiyun * struct ionic_rx_mode_set_cmd - Set LIF's Rx mode command
1686*4882a593Smuzhiyun * @opcode: opcode
1687*4882a593Smuzhiyun * @lif_index: LIF index
1688*4882a593Smuzhiyun * @rx_mode: Rx mode flags:
1689*4882a593Smuzhiyun * IONIC_RX_MODE_F_UNICAST: Accept known unicast packets
1690*4882a593Smuzhiyun * IONIC_RX_MODE_F_MULTICAST: Accept known multicast packets
1691*4882a593Smuzhiyun * IONIC_RX_MODE_F_BROADCAST: Accept broadcast packets
1692*4882a593Smuzhiyun * IONIC_RX_MODE_F_PROMISC: Accept any packets
1693*4882a593Smuzhiyun * IONIC_RX_MODE_F_ALLMULTI: Accept any multicast packets
1694*4882a593Smuzhiyun * IONIC_RX_MODE_F_RDMA_SNIFFER: Sniff RDMA packets
1695*4882a593Smuzhiyun */
1696*4882a593Smuzhiyun struct ionic_rx_mode_set_cmd {
1697*4882a593Smuzhiyun u8 opcode;
1698*4882a593Smuzhiyun u8 rsvd;
1699*4882a593Smuzhiyun __le16 lif_index;
1700*4882a593Smuzhiyun __le16 rx_mode;
1701*4882a593Smuzhiyun __le16 rsvd2[29];
1702*4882a593Smuzhiyun };
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun typedef struct ionic_admin_comp ionic_rx_mode_set_comp;
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun enum ionic_rx_filter_match_type {
1707*4882a593Smuzhiyun IONIC_RX_FILTER_MATCH_VLAN = 0,
1708*4882a593Smuzhiyun IONIC_RX_FILTER_MATCH_MAC,
1709*4882a593Smuzhiyun IONIC_RX_FILTER_MATCH_MAC_VLAN,
1710*4882a593Smuzhiyun };
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun /**
1713*4882a593Smuzhiyun * struct ionic_rx_filter_add_cmd - Add LIF Rx filter command
1714*4882a593Smuzhiyun * @opcode: opcode
1715*4882a593Smuzhiyun * @qtype: Queue type
1716*4882a593Smuzhiyun * @lif_index: LIF index
1717*4882a593Smuzhiyun * @qid: Queue ID
1718*4882a593Smuzhiyun * @match: Rx filter match type (see IONIC_RX_FILTER_MATCH_xxx)
1719*4882a593Smuzhiyun * @vlan: VLAN filter
1720*4882a593Smuzhiyun * @vlan: VLAN ID
1721*4882a593Smuzhiyun * @mac: MAC filter
1722*4882a593Smuzhiyun * @addr: MAC address (network-byte order)
1723*4882a593Smuzhiyun * @mac_vlan: MACVLAN filter
1724*4882a593Smuzhiyun * @vlan: VLAN ID
1725*4882a593Smuzhiyun * @addr: MAC address (network-byte order)
1726*4882a593Smuzhiyun */
1727*4882a593Smuzhiyun struct ionic_rx_filter_add_cmd {
1728*4882a593Smuzhiyun u8 opcode;
1729*4882a593Smuzhiyun u8 qtype;
1730*4882a593Smuzhiyun __le16 lif_index;
1731*4882a593Smuzhiyun __le32 qid;
1732*4882a593Smuzhiyun __le16 match;
1733*4882a593Smuzhiyun union {
1734*4882a593Smuzhiyun struct {
1735*4882a593Smuzhiyun __le16 vlan;
1736*4882a593Smuzhiyun } vlan;
1737*4882a593Smuzhiyun struct {
1738*4882a593Smuzhiyun u8 addr[6];
1739*4882a593Smuzhiyun } mac;
1740*4882a593Smuzhiyun struct {
1741*4882a593Smuzhiyun __le16 vlan;
1742*4882a593Smuzhiyun u8 addr[6];
1743*4882a593Smuzhiyun } mac_vlan;
1744*4882a593Smuzhiyun u8 rsvd[54];
1745*4882a593Smuzhiyun };
1746*4882a593Smuzhiyun };
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun /**
1749*4882a593Smuzhiyun * struct ionic_rx_filter_add_comp - Add LIF Rx filter command completion
1750*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
1751*4882a593Smuzhiyun * @comp_index: Index in the descriptor ring for which this is the completion
1752*4882a593Smuzhiyun * @filter_id: Filter ID
1753*4882a593Smuzhiyun * @color: Color bit
1754*4882a593Smuzhiyun */
1755*4882a593Smuzhiyun struct ionic_rx_filter_add_comp {
1756*4882a593Smuzhiyun u8 status;
1757*4882a593Smuzhiyun u8 rsvd;
1758*4882a593Smuzhiyun __le16 comp_index;
1759*4882a593Smuzhiyun __le32 filter_id;
1760*4882a593Smuzhiyun u8 rsvd2[7];
1761*4882a593Smuzhiyun u8 color;
1762*4882a593Smuzhiyun };
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun /**
1765*4882a593Smuzhiyun * struct ionic_rx_filter_del_cmd - Delete LIF Rx filter command
1766*4882a593Smuzhiyun * @opcode: opcode
1767*4882a593Smuzhiyun * @lif_index: LIF index
1768*4882a593Smuzhiyun * @filter_id: Filter ID
1769*4882a593Smuzhiyun */
1770*4882a593Smuzhiyun struct ionic_rx_filter_del_cmd {
1771*4882a593Smuzhiyun u8 opcode;
1772*4882a593Smuzhiyun u8 rsvd;
1773*4882a593Smuzhiyun __le16 lif_index;
1774*4882a593Smuzhiyun __le32 filter_id;
1775*4882a593Smuzhiyun u8 rsvd2[56];
1776*4882a593Smuzhiyun };
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun typedef struct ionic_admin_comp ionic_rx_filter_del_comp;
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun enum ionic_vf_attr {
1781*4882a593Smuzhiyun IONIC_VF_ATTR_SPOOFCHK = 1,
1782*4882a593Smuzhiyun IONIC_VF_ATTR_TRUST = 2,
1783*4882a593Smuzhiyun IONIC_VF_ATTR_MAC = 3,
1784*4882a593Smuzhiyun IONIC_VF_ATTR_LINKSTATE = 4,
1785*4882a593Smuzhiyun IONIC_VF_ATTR_VLAN = 5,
1786*4882a593Smuzhiyun IONIC_VF_ATTR_RATE = 6,
1787*4882a593Smuzhiyun IONIC_VF_ATTR_STATSADDR = 7,
1788*4882a593Smuzhiyun };
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun /**
1791*4882a593Smuzhiyun * enum ionic_vf_link_status - Virtual Function link status
1792*4882a593Smuzhiyun * @IONIC_VF_LINK_STATUS_AUTO: Use link state of the uplink
1793*4882a593Smuzhiyun * @IONIC_VF_LINK_STATUS_UP: Link always up
1794*4882a593Smuzhiyun * @IONIC_VF_LINK_STATUS_DOWN: Link always down
1795*4882a593Smuzhiyun */
1796*4882a593Smuzhiyun enum ionic_vf_link_status {
1797*4882a593Smuzhiyun IONIC_VF_LINK_STATUS_AUTO = 0,
1798*4882a593Smuzhiyun IONIC_VF_LINK_STATUS_UP = 1,
1799*4882a593Smuzhiyun IONIC_VF_LINK_STATUS_DOWN = 2,
1800*4882a593Smuzhiyun };
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /**
1803*4882a593Smuzhiyun * struct ionic_vf_setattr_cmd - Set VF attributes on the NIC
1804*4882a593Smuzhiyun * @opcode: Opcode
1805*4882a593Smuzhiyun * @attr: Attribute type (enum ionic_vf_attr)
1806*4882a593Smuzhiyun * @vf_index: VF index
1807*4882a593Smuzhiyun * @macaddr: mac address
1808*4882a593Smuzhiyun * @vlanid: vlan ID
1809*4882a593Smuzhiyun * @maxrate: max Tx rate in Mbps
1810*4882a593Smuzhiyun * @spoofchk: enable address spoof checking
1811*4882a593Smuzhiyun * @trust: enable VF trust
1812*4882a593Smuzhiyun * @linkstate: set link up or down
1813*4882a593Smuzhiyun * @stats_pa: set DMA address for VF stats
1814*4882a593Smuzhiyun */
1815*4882a593Smuzhiyun struct ionic_vf_setattr_cmd {
1816*4882a593Smuzhiyun u8 opcode;
1817*4882a593Smuzhiyun u8 attr;
1818*4882a593Smuzhiyun __le16 vf_index;
1819*4882a593Smuzhiyun union {
1820*4882a593Smuzhiyun u8 macaddr[6];
1821*4882a593Smuzhiyun __le16 vlanid;
1822*4882a593Smuzhiyun __le32 maxrate;
1823*4882a593Smuzhiyun u8 spoofchk;
1824*4882a593Smuzhiyun u8 trust;
1825*4882a593Smuzhiyun u8 linkstate;
1826*4882a593Smuzhiyun __le64 stats_pa;
1827*4882a593Smuzhiyun u8 pad[60];
1828*4882a593Smuzhiyun } __packed;
1829*4882a593Smuzhiyun };
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun struct ionic_vf_setattr_comp {
1832*4882a593Smuzhiyun u8 status;
1833*4882a593Smuzhiyun u8 attr;
1834*4882a593Smuzhiyun __le16 vf_index;
1835*4882a593Smuzhiyun __le16 comp_index;
1836*4882a593Smuzhiyun u8 rsvd[9];
1837*4882a593Smuzhiyun u8 color;
1838*4882a593Smuzhiyun };
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun /**
1841*4882a593Smuzhiyun * struct ionic_vf_getattr_cmd - Get VF attributes from the NIC
1842*4882a593Smuzhiyun * @opcode: Opcode
1843*4882a593Smuzhiyun * @attr: Attribute type (enum ionic_vf_attr)
1844*4882a593Smuzhiyun * @vf_index: VF index
1845*4882a593Smuzhiyun */
1846*4882a593Smuzhiyun struct ionic_vf_getattr_cmd {
1847*4882a593Smuzhiyun u8 opcode;
1848*4882a593Smuzhiyun u8 attr;
1849*4882a593Smuzhiyun __le16 vf_index;
1850*4882a593Smuzhiyun u8 rsvd[60];
1851*4882a593Smuzhiyun };
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun struct ionic_vf_getattr_comp {
1854*4882a593Smuzhiyun u8 status;
1855*4882a593Smuzhiyun u8 attr;
1856*4882a593Smuzhiyun __le16 vf_index;
1857*4882a593Smuzhiyun union {
1858*4882a593Smuzhiyun u8 macaddr[6];
1859*4882a593Smuzhiyun __le16 vlanid;
1860*4882a593Smuzhiyun __le32 maxrate;
1861*4882a593Smuzhiyun u8 spoofchk;
1862*4882a593Smuzhiyun u8 trust;
1863*4882a593Smuzhiyun u8 linkstate;
1864*4882a593Smuzhiyun __le64 stats_pa;
1865*4882a593Smuzhiyun u8 pad[11];
1866*4882a593Smuzhiyun } __packed;
1867*4882a593Smuzhiyun u8 color;
1868*4882a593Smuzhiyun };
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun /**
1871*4882a593Smuzhiyun * struct ionic_qos_identify_cmd - QoS identify command
1872*4882a593Smuzhiyun * @opcode: opcode
1873*4882a593Smuzhiyun * @ver: Highest version of identify supported by driver
1874*4882a593Smuzhiyun *
1875*4882a593Smuzhiyun */
1876*4882a593Smuzhiyun struct ionic_qos_identify_cmd {
1877*4882a593Smuzhiyun u8 opcode;
1878*4882a593Smuzhiyun u8 ver;
1879*4882a593Smuzhiyun u8 rsvd[62];
1880*4882a593Smuzhiyun };
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun /**
1883*4882a593Smuzhiyun * struct ionic_qos_identify_comp - QoS identify command completion
1884*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
1885*4882a593Smuzhiyun * @ver: Version of identify returned by device
1886*4882a593Smuzhiyun */
1887*4882a593Smuzhiyun struct ionic_qos_identify_comp {
1888*4882a593Smuzhiyun u8 status;
1889*4882a593Smuzhiyun u8 ver;
1890*4882a593Smuzhiyun u8 rsvd[14];
1891*4882a593Smuzhiyun };
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun #define IONIC_QOS_TC_MAX 8
1894*4882a593Smuzhiyun #define IONIC_QOS_ALL_TC 0xFF
1895*4882a593Smuzhiyun /* Capri max supported, should be renamed. */
1896*4882a593Smuzhiyun #define IONIC_QOS_CLASS_MAX 7
1897*4882a593Smuzhiyun #define IONIC_QOS_PCP_MAX 8
1898*4882a593Smuzhiyun #define IONIC_QOS_CLASS_NAME_SZ 32
1899*4882a593Smuzhiyun #define IONIC_QOS_DSCP_MAX 64
1900*4882a593Smuzhiyun #define IONIC_QOS_ALL_PCP 0xFF
1901*4882a593Smuzhiyun #define IONIC_DSCP_BLOCK_SIZE 8
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun /**
1904*4882a593Smuzhiyun * enum ionic_qos_class
1905*4882a593Smuzhiyun */
1906*4882a593Smuzhiyun enum ionic_qos_class {
1907*4882a593Smuzhiyun IONIC_QOS_CLASS_DEFAULT = 0,
1908*4882a593Smuzhiyun IONIC_QOS_CLASS_USER_DEFINED_1 = 1,
1909*4882a593Smuzhiyun IONIC_QOS_CLASS_USER_DEFINED_2 = 2,
1910*4882a593Smuzhiyun IONIC_QOS_CLASS_USER_DEFINED_3 = 3,
1911*4882a593Smuzhiyun IONIC_QOS_CLASS_USER_DEFINED_4 = 4,
1912*4882a593Smuzhiyun IONIC_QOS_CLASS_USER_DEFINED_5 = 5,
1913*4882a593Smuzhiyun IONIC_QOS_CLASS_USER_DEFINED_6 = 6,
1914*4882a593Smuzhiyun };
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun /**
1917*4882a593Smuzhiyun * enum ionic_qos_class_type - Traffic classification criteria
1918*4882a593Smuzhiyun * @IONIC_QOS_CLASS_TYPE_NONE: No QoS
1919*4882a593Smuzhiyun * @IONIC_QOS_CLASS_TYPE_PCP: Dot1Q PCP
1920*4882a593Smuzhiyun * @IONIC_QOS_CLASS_TYPE_DSCP: IP DSCP
1921*4882a593Smuzhiyun */
1922*4882a593Smuzhiyun enum ionic_qos_class_type {
1923*4882a593Smuzhiyun IONIC_QOS_CLASS_TYPE_NONE = 0,
1924*4882a593Smuzhiyun IONIC_QOS_CLASS_TYPE_PCP = 1,
1925*4882a593Smuzhiyun IONIC_QOS_CLASS_TYPE_DSCP = 2,
1926*4882a593Smuzhiyun };
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun /**
1929*4882a593Smuzhiyun * enum ionic_qos_sched_type - QoS class scheduling type
1930*4882a593Smuzhiyun * @IONIC_QOS_SCHED_TYPE_STRICT: Strict priority
1931*4882a593Smuzhiyun * @IONIC_QOS_SCHED_TYPE_DWRR: Deficit weighted round-robin
1932*4882a593Smuzhiyun */
1933*4882a593Smuzhiyun enum ionic_qos_sched_type {
1934*4882a593Smuzhiyun IONIC_QOS_SCHED_TYPE_STRICT = 0,
1935*4882a593Smuzhiyun IONIC_QOS_SCHED_TYPE_DWRR = 1,
1936*4882a593Smuzhiyun };
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun /**
1939*4882a593Smuzhiyun * union ionic_qos_config - QoS configuration structure
1940*4882a593Smuzhiyun * @flags: Configuration flags
1941*4882a593Smuzhiyun * IONIC_QOS_CONFIG_F_ENABLE enable
1942*4882a593Smuzhiyun * IONIC_QOS_CONFIG_F_NO_DROP drop/nodrop
1943*4882a593Smuzhiyun * IONIC_QOS_CONFIG_F_RW_DOT1Q_PCP enable dot1q pcp rewrite
1944*4882a593Smuzhiyun * IONIC_QOS_CONFIG_F_RW_IP_DSCP enable ip dscp rewrite
1945*4882a593Smuzhiyun * IONIC_QOS_CONFIG_F_NON_DISRUPTIVE Non-disruptive TC update
1946*4882a593Smuzhiyun * @sched_type: QoS class scheduling type (enum ionic_qos_sched_type)
1947*4882a593Smuzhiyun * @class_type: QoS class type (enum ionic_qos_class_type)
1948*4882a593Smuzhiyun * @pause_type: QoS pause type (enum ionic_qos_pause_type)
1949*4882a593Smuzhiyun * @name: QoS class name
1950*4882a593Smuzhiyun * @mtu: MTU of the class
1951*4882a593Smuzhiyun * @pfc_cos: Priority-Flow Control class of service
1952*4882a593Smuzhiyun * @dwrr_weight: QoS class scheduling weight
1953*4882a593Smuzhiyun * @strict_rlmt: Rate limit for strict priority scheduling
1954*4882a593Smuzhiyun * @rw_dot1q_pcp: Rewrite dot1q pcp to this value (valid iff F_RW_DOT1Q_PCP)
1955*4882a593Smuzhiyun * @rw_ip_dscp: Rewrite ip dscp to this value (valid iff F_RW_IP_DSCP)
1956*4882a593Smuzhiyun * @dot1q_pcp: Dot1q pcp value
1957*4882a593Smuzhiyun * @ndscp: Number of valid dscp values in the ip_dscp field
1958*4882a593Smuzhiyun * @ip_dscp: IP dscp values
1959*4882a593Smuzhiyun */
1960*4882a593Smuzhiyun union ionic_qos_config {
1961*4882a593Smuzhiyun struct {
1962*4882a593Smuzhiyun #define IONIC_QOS_CONFIG_F_ENABLE BIT(0)
1963*4882a593Smuzhiyun #define IONIC_QOS_CONFIG_F_NO_DROP BIT(1)
1964*4882a593Smuzhiyun /* Used to rewrite PCP or DSCP value. */
1965*4882a593Smuzhiyun #define IONIC_QOS_CONFIG_F_RW_DOT1Q_PCP BIT(2)
1966*4882a593Smuzhiyun #define IONIC_QOS_CONFIG_F_RW_IP_DSCP BIT(3)
1967*4882a593Smuzhiyun /* Non-disruptive TC update */
1968*4882a593Smuzhiyun #define IONIC_QOS_CONFIG_F_NON_DISRUPTIVE BIT(4)
1969*4882a593Smuzhiyun u8 flags;
1970*4882a593Smuzhiyun u8 sched_type;
1971*4882a593Smuzhiyun u8 class_type;
1972*4882a593Smuzhiyun u8 pause_type;
1973*4882a593Smuzhiyun char name[IONIC_QOS_CLASS_NAME_SZ];
1974*4882a593Smuzhiyun __le32 mtu;
1975*4882a593Smuzhiyun /* flow control */
1976*4882a593Smuzhiyun u8 pfc_cos;
1977*4882a593Smuzhiyun /* scheduler */
1978*4882a593Smuzhiyun union {
1979*4882a593Smuzhiyun u8 dwrr_weight;
1980*4882a593Smuzhiyun __le64 strict_rlmt;
1981*4882a593Smuzhiyun };
1982*4882a593Smuzhiyun /* marking */
1983*4882a593Smuzhiyun /* Used to rewrite PCP or DSCP value. */
1984*4882a593Smuzhiyun union {
1985*4882a593Smuzhiyun u8 rw_dot1q_pcp;
1986*4882a593Smuzhiyun u8 rw_ip_dscp;
1987*4882a593Smuzhiyun };
1988*4882a593Smuzhiyun /* classification */
1989*4882a593Smuzhiyun union {
1990*4882a593Smuzhiyun u8 dot1q_pcp;
1991*4882a593Smuzhiyun struct {
1992*4882a593Smuzhiyun u8 ndscp;
1993*4882a593Smuzhiyun u8 ip_dscp[IONIC_QOS_DSCP_MAX];
1994*4882a593Smuzhiyun };
1995*4882a593Smuzhiyun };
1996*4882a593Smuzhiyun };
1997*4882a593Smuzhiyun __le32 words[64];
1998*4882a593Smuzhiyun };
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun /**
2001*4882a593Smuzhiyun * union ionic_qos_identity - QoS identity structure
2002*4882a593Smuzhiyun * @version: Version of the identify structure
2003*4882a593Smuzhiyun * @type: QoS system type
2004*4882a593Smuzhiyun * @nclasses: Number of usable QoS classes
2005*4882a593Smuzhiyun * @config: Current configuration of classes
2006*4882a593Smuzhiyun */
2007*4882a593Smuzhiyun union ionic_qos_identity {
2008*4882a593Smuzhiyun struct {
2009*4882a593Smuzhiyun u8 version;
2010*4882a593Smuzhiyun u8 type;
2011*4882a593Smuzhiyun u8 rsvd[62];
2012*4882a593Smuzhiyun union ionic_qos_config config[IONIC_QOS_CLASS_MAX];
2013*4882a593Smuzhiyun };
2014*4882a593Smuzhiyun __le32 words[478];
2015*4882a593Smuzhiyun };
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun /**
2018*4882a593Smuzhiyun * struct ionic_qos_init_cmd - QoS config init command
2019*4882a593Smuzhiyun * @opcode: Opcode
2020*4882a593Smuzhiyun * @group: QoS class id
2021*4882a593Smuzhiyun * @info_pa: destination address for qos info
2022*4882a593Smuzhiyun */
2023*4882a593Smuzhiyun struct ionic_qos_init_cmd {
2024*4882a593Smuzhiyun u8 opcode;
2025*4882a593Smuzhiyun u8 group;
2026*4882a593Smuzhiyun u8 rsvd[6];
2027*4882a593Smuzhiyun __le64 info_pa;
2028*4882a593Smuzhiyun u8 rsvd1[48];
2029*4882a593Smuzhiyun };
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun typedef struct ionic_admin_comp ionic_qos_init_comp;
2032*4882a593Smuzhiyun
2033*4882a593Smuzhiyun /**
2034*4882a593Smuzhiyun * struct ionic_qos_reset_cmd - QoS config reset command
2035*4882a593Smuzhiyun * @opcode: Opcode
2036*4882a593Smuzhiyun * @group: QoS class id
2037*4882a593Smuzhiyun */
2038*4882a593Smuzhiyun struct ionic_qos_reset_cmd {
2039*4882a593Smuzhiyun u8 opcode;
2040*4882a593Smuzhiyun u8 group;
2041*4882a593Smuzhiyun u8 rsvd[62];
2042*4882a593Smuzhiyun };
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun /**
2045*4882a593Smuzhiyun * struct ionic_qos_clear_port_stats_cmd - Qos config reset command
2046*4882a593Smuzhiyun * @opcode: Opcode
2047*4882a593Smuzhiyun */
2048*4882a593Smuzhiyun struct ionic_qos_clear_stats_cmd {
2049*4882a593Smuzhiyun u8 opcode;
2050*4882a593Smuzhiyun u8 group_bitmap;
2051*4882a593Smuzhiyun u8 rsvd[62];
2052*4882a593Smuzhiyun };
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun typedef struct ionic_admin_comp ionic_qos_reset_comp;
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun /**
2057*4882a593Smuzhiyun * struct ionic_fw_download_cmd - Firmware download command
2058*4882a593Smuzhiyun * @opcode: opcode
2059*4882a593Smuzhiyun * @addr: dma address of the firmware buffer
2060*4882a593Smuzhiyun * @offset: offset of the firmware buffer within the full image
2061*4882a593Smuzhiyun * @length: number of valid bytes in the firmware buffer
2062*4882a593Smuzhiyun */
2063*4882a593Smuzhiyun struct ionic_fw_download_cmd {
2064*4882a593Smuzhiyun u8 opcode;
2065*4882a593Smuzhiyun u8 rsvd[3];
2066*4882a593Smuzhiyun __le32 offset;
2067*4882a593Smuzhiyun __le64 addr;
2068*4882a593Smuzhiyun __le32 length;
2069*4882a593Smuzhiyun };
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun typedef struct ionic_admin_comp ionic_fw_download_comp;
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun /**
2074*4882a593Smuzhiyun * enum ionic_fw_control_oper - FW control operations
2075*4882a593Smuzhiyun * @IONIC_FW_RESET: Reset firmware
2076*4882a593Smuzhiyun * @IONIC_FW_INSTALL: Install firmware
2077*4882a593Smuzhiyun * @IONIC_FW_ACTIVATE: Activate firmware
2078*4882a593Smuzhiyun * @IONIC_FW_INSTALL_ASYNC: Install firmware asynchronously
2079*4882a593Smuzhiyun * @IONIC_FW_INSTALL_STATUS: Firmware installation status
2080*4882a593Smuzhiyun * @IONIC_FW_ACTIVATE_ASYNC: Activate firmware asynchronously
2081*4882a593Smuzhiyun * @IONIC_FW_ACTIVATE_STATUS: Firmware activate status
2082*4882a593Smuzhiyun */
2083*4882a593Smuzhiyun enum ionic_fw_control_oper {
2084*4882a593Smuzhiyun IONIC_FW_RESET = 0,
2085*4882a593Smuzhiyun IONIC_FW_INSTALL = 1,
2086*4882a593Smuzhiyun IONIC_FW_ACTIVATE = 2,
2087*4882a593Smuzhiyun IONIC_FW_INSTALL_ASYNC = 3,
2088*4882a593Smuzhiyun IONIC_FW_INSTALL_STATUS = 4,
2089*4882a593Smuzhiyun IONIC_FW_ACTIVATE_ASYNC = 5,
2090*4882a593Smuzhiyun IONIC_FW_ACTIVATE_STATUS = 6,
2091*4882a593Smuzhiyun IONIC_FW_UPDATE_CLEANUP = 7,
2092*4882a593Smuzhiyun };
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun /**
2095*4882a593Smuzhiyun * struct ionic_fw_control_cmd - Firmware control command
2096*4882a593Smuzhiyun * @opcode: opcode
2097*4882a593Smuzhiyun * @oper: firmware control operation (enum ionic_fw_control_oper)
2098*4882a593Smuzhiyun * @slot: slot to activate
2099*4882a593Smuzhiyun */
2100*4882a593Smuzhiyun struct ionic_fw_control_cmd {
2101*4882a593Smuzhiyun u8 opcode;
2102*4882a593Smuzhiyun u8 rsvd[3];
2103*4882a593Smuzhiyun u8 oper;
2104*4882a593Smuzhiyun u8 slot;
2105*4882a593Smuzhiyun u8 rsvd1[58];
2106*4882a593Smuzhiyun };
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun /**
2109*4882a593Smuzhiyun * struct ionic_fw_control_comp - Firmware control copletion
2110*4882a593Smuzhiyun * @status: Status of the command (enum ionic_status_code)
2111*4882a593Smuzhiyun * @comp_index: Index in the descriptor ring for which this is the completion
2112*4882a593Smuzhiyun * @slot: Slot where the firmware was installed
2113*4882a593Smuzhiyun * @color: Color bit
2114*4882a593Smuzhiyun */
2115*4882a593Smuzhiyun struct ionic_fw_control_comp {
2116*4882a593Smuzhiyun u8 status;
2117*4882a593Smuzhiyun u8 rsvd;
2118*4882a593Smuzhiyun __le16 comp_index;
2119*4882a593Smuzhiyun u8 slot;
2120*4882a593Smuzhiyun u8 rsvd1[10];
2121*4882a593Smuzhiyun u8 color;
2122*4882a593Smuzhiyun };
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun /******************************************************************
2125*4882a593Smuzhiyun ******************* RDMA Commands ********************************
2126*4882a593Smuzhiyun ******************************************************************/
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun /**
2129*4882a593Smuzhiyun * struct ionic_rdma_reset_cmd - Reset RDMA LIF cmd
2130*4882a593Smuzhiyun * @opcode: opcode
2131*4882a593Smuzhiyun * @lif_index: LIF index
2132*4882a593Smuzhiyun *
2133*4882a593Smuzhiyun * There is no RDMA specific dev command completion struct. Completion uses
2134*4882a593Smuzhiyun * the common struct ionic_admin_comp. Only the status is indicated.
2135*4882a593Smuzhiyun * Nonzero status means the LIF does not support RDMA.
2136*4882a593Smuzhiyun **/
2137*4882a593Smuzhiyun struct ionic_rdma_reset_cmd {
2138*4882a593Smuzhiyun u8 opcode;
2139*4882a593Smuzhiyun u8 rsvd;
2140*4882a593Smuzhiyun __le16 lif_index;
2141*4882a593Smuzhiyun u8 rsvd2[60];
2142*4882a593Smuzhiyun };
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun /**
2145*4882a593Smuzhiyun * struct ionic_rdma_queue_cmd - Create RDMA Queue command
2146*4882a593Smuzhiyun * @opcode: opcode, 52, 53
2147*4882a593Smuzhiyun * @lif_index: LIF index
2148*4882a593Smuzhiyun * @qid_ver: (qid | (RDMA version << 24))
2149*4882a593Smuzhiyun * @cid: intr, eq_id, or cq_id
2150*4882a593Smuzhiyun * @dbid: doorbell page id
2151*4882a593Smuzhiyun * @depth_log2: log base two of queue depth
2152*4882a593Smuzhiyun * @stride_log2: log base two of queue stride
2153*4882a593Smuzhiyun * @dma_addr: address of the queue memory
2154*4882a593Smuzhiyun *
2155*4882a593Smuzhiyun * The same command struct is used to create an RDMA event queue, completion
2156*4882a593Smuzhiyun * queue, or RDMA admin queue. The cid is an interrupt number for an event
2157*4882a593Smuzhiyun * queue, an event queue id for a completion queue, or a completion queue id
2158*4882a593Smuzhiyun * for an RDMA admin queue.
2159*4882a593Smuzhiyun *
2160*4882a593Smuzhiyun * The queue created via a dev command must be contiguous in dma space.
2161*4882a593Smuzhiyun *
2162*4882a593Smuzhiyun * The dev commands are intended only to be used during driver initialization,
2163*4882a593Smuzhiyun * to create queues supporting the RDMA admin queue. Other queues, and other
2164*4882a593Smuzhiyun * types of RDMA resources like memory regions, will be created and registered
2165*4882a593Smuzhiyun * via the RDMA admin queue, and will support a more complete interface
2166*4882a593Smuzhiyun * providing scatter gather lists for larger, scattered queue buffers and
2167*4882a593Smuzhiyun * memory registration.
2168*4882a593Smuzhiyun *
2169*4882a593Smuzhiyun * There is no RDMA specific dev command completion struct. Completion uses
2170*4882a593Smuzhiyun * the common struct ionic_admin_comp. Only the status is indicated.
2171*4882a593Smuzhiyun **/
2172*4882a593Smuzhiyun struct ionic_rdma_queue_cmd {
2173*4882a593Smuzhiyun u8 opcode;
2174*4882a593Smuzhiyun u8 rsvd;
2175*4882a593Smuzhiyun __le16 lif_index;
2176*4882a593Smuzhiyun __le32 qid_ver;
2177*4882a593Smuzhiyun __le32 cid;
2178*4882a593Smuzhiyun __le16 dbid;
2179*4882a593Smuzhiyun u8 depth_log2;
2180*4882a593Smuzhiyun u8 stride_log2;
2181*4882a593Smuzhiyun __le64 dma_addr;
2182*4882a593Smuzhiyun u8 rsvd2[40];
2183*4882a593Smuzhiyun };
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun /******************************************************************
2186*4882a593Smuzhiyun ******************* Notify Events ********************************
2187*4882a593Smuzhiyun ******************************************************************/
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun /**
2190*4882a593Smuzhiyun * struct ionic_notifyq_event - Generic event reporting structure
2191*4882a593Smuzhiyun * @eid: event number
2192*4882a593Smuzhiyun * @ecode: event code
2193*4882a593Smuzhiyun * @data: unspecified data about the event
2194*4882a593Smuzhiyun *
2195*4882a593Smuzhiyun * This is the generic event report struct from which the other
2196*4882a593Smuzhiyun * actual events will be formed.
2197*4882a593Smuzhiyun */
2198*4882a593Smuzhiyun struct ionic_notifyq_event {
2199*4882a593Smuzhiyun __le64 eid;
2200*4882a593Smuzhiyun __le16 ecode;
2201*4882a593Smuzhiyun u8 data[54];
2202*4882a593Smuzhiyun };
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun /**
2205*4882a593Smuzhiyun * struct ionic_link_change_event - Link change event notification
2206*4882a593Smuzhiyun * @eid: event number
2207*4882a593Smuzhiyun * @ecode: event code = IONIC_EVENT_LINK_CHANGE
2208*4882a593Smuzhiyun * @link_status: link up/down, with error bits (enum ionic_port_status)
2209*4882a593Smuzhiyun * @link_speed: speed of the network link
2210*4882a593Smuzhiyun *
2211*4882a593Smuzhiyun * Sent when the network link state changes between UP and DOWN
2212*4882a593Smuzhiyun */
2213*4882a593Smuzhiyun struct ionic_link_change_event {
2214*4882a593Smuzhiyun __le64 eid;
2215*4882a593Smuzhiyun __le16 ecode;
2216*4882a593Smuzhiyun __le16 link_status;
2217*4882a593Smuzhiyun __le32 link_speed; /* units of 1Mbps: e.g. 10000 = 10Gbps */
2218*4882a593Smuzhiyun u8 rsvd[48];
2219*4882a593Smuzhiyun };
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun /**
2222*4882a593Smuzhiyun * struct ionic_reset_event - Reset event notification
2223*4882a593Smuzhiyun * @eid: event number
2224*4882a593Smuzhiyun * @ecode: event code = IONIC_EVENT_RESET
2225*4882a593Smuzhiyun * @reset_code: reset type
2226*4882a593Smuzhiyun * @state: 0=pending, 1=complete, 2=error
2227*4882a593Smuzhiyun *
2228*4882a593Smuzhiyun * Sent when the NIC or some subsystem is going to be or
2229*4882a593Smuzhiyun * has been reset.
2230*4882a593Smuzhiyun */
2231*4882a593Smuzhiyun struct ionic_reset_event {
2232*4882a593Smuzhiyun __le64 eid;
2233*4882a593Smuzhiyun __le16 ecode;
2234*4882a593Smuzhiyun u8 reset_code;
2235*4882a593Smuzhiyun u8 state;
2236*4882a593Smuzhiyun u8 rsvd[52];
2237*4882a593Smuzhiyun };
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun /**
2240*4882a593Smuzhiyun * struct ionic_heartbeat_event - Sent periodically by NIC to indicate health
2241*4882a593Smuzhiyun * @eid: event number
2242*4882a593Smuzhiyun * @ecode: event code = IONIC_EVENT_HEARTBEAT
2243*4882a593Smuzhiyun */
2244*4882a593Smuzhiyun struct ionic_heartbeat_event {
2245*4882a593Smuzhiyun __le64 eid;
2246*4882a593Smuzhiyun __le16 ecode;
2247*4882a593Smuzhiyun u8 rsvd[54];
2248*4882a593Smuzhiyun };
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun /**
2251*4882a593Smuzhiyun * struct ionic_log_event - Sent to notify the driver of an internal error
2252*4882a593Smuzhiyun * @eid: event number
2253*4882a593Smuzhiyun * @ecode: event code = IONIC_EVENT_LOG
2254*4882a593Smuzhiyun * @data: log data
2255*4882a593Smuzhiyun */
2256*4882a593Smuzhiyun struct ionic_log_event {
2257*4882a593Smuzhiyun __le64 eid;
2258*4882a593Smuzhiyun __le16 ecode;
2259*4882a593Smuzhiyun u8 data[54];
2260*4882a593Smuzhiyun };
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun /**
2263*4882a593Smuzhiyun * struct ionic_xcvr_event - Transceiver change event
2264*4882a593Smuzhiyun * @eid: event number
2265*4882a593Smuzhiyun * @ecode: event code = IONIC_EVENT_XCVR
2266*4882a593Smuzhiyun */
2267*4882a593Smuzhiyun struct ionic_xcvr_event {
2268*4882a593Smuzhiyun __le64 eid;
2269*4882a593Smuzhiyun __le16 ecode;
2270*4882a593Smuzhiyun u8 rsvd[54];
2271*4882a593Smuzhiyun };
2272*4882a593Smuzhiyun
2273*4882a593Smuzhiyun /**
2274*4882a593Smuzhiyun * struct ionic_port_stats - Port statistics structure
2275*4882a593Smuzhiyun */
2276*4882a593Smuzhiyun struct ionic_port_stats {
2277*4882a593Smuzhiyun __le64 frames_rx_ok;
2278*4882a593Smuzhiyun __le64 frames_rx_all;
2279*4882a593Smuzhiyun __le64 frames_rx_bad_fcs;
2280*4882a593Smuzhiyun __le64 frames_rx_bad_all;
2281*4882a593Smuzhiyun __le64 octets_rx_ok;
2282*4882a593Smuzhiyun __le64 octets_rx_all;
2283*4882a593Smuzhiyun __le64 frames_rx_unicast;
2284*4882a593Smuzhiyun __le64 frames_rx_multicast;
2285*4882a593Smuzhiyun __le64 frames_rx_broadcast;
2286*4882a593Smuzhiyun __le64 frames_rx_pause;
2287*4882a593Smuzhiyun __le64 frames_rx_bad_length;
2288*4882a593Smuzhiyun __le64 frames_rx_undersized;
2289*4882a593Smuzhiyun __le64 frames_rx_oversized;
2290*4882a593Smuzhiyun __le64 frames_rx_fragments;
2291*4882a593Smuzhiyun __le64 frames_rx_jabber;
2292*4882a593Smuzhiyun __le64 frames_rx_pripause;
2293*4882a593Smuzhiyun __le64 frames_rx_stomped_crc;
2294*4882a593Smuzhiyun __le64 frames_rx_too_long;
2295*4882a593Smuzhiyun __le64 frames_rx_vlan_good;
2296*4882a593Smuzhiyun __le64 frames_rx_dropped;
2297*4882a593Smuzhiyun __le64 frames_rx_less_than_64b;
2298*4882a593Smuzhiyun __le64 frames_rx_64b;
2299*4882a593Smuzhiyun __le64 frames_rx_65b_127b;
2300*4882a593Smuzhiyun __le64 frames_rx_128b_255b;
2301*4882a593Smuzhiyun __le64 frames_rx_256b_511b;
2302*4882a593Smuzhiyun __le64 frames_rx_512b_1023b;
2303*4882a593Smuzhiyun __le64 frames_rx_1024b_1518b;
2304*4882a593Smuzhiyun __le64 frames_rx_1519b_2047b;
2305*4882a593Smuzhiyun __le64 frames_rx_2048b_4095b;
2306*4882a593Smuzhiyun __le64 frames_rx_4096b_8191b;
2307*4882a593Smuzhiyun __le64 frames_rx_8192b_9215b;
2308*4882a593Smuzhiyun __le64 frames_rx_other;
2309*4882a593Smuzhiyun __le64 frames_tx_ok;
2310*4882a593Smuzhiyun __le64 frames_tx_all;
2311*4882a593Smuzhiyun __le64 frames_tx_bad;
2312*4882a593Smuzhiyun __le64 octets_tx_ok;
2313*4882a593Smuzhiyun __le64 octets_tx_total;
2314*4882a593Smuzhiyun __le64 frames_tx_unicast;
2315*4882a593Smuzhiyun __le64 frames_tx_multicast;
2316*4882a593Smuzhiyun __le64 frames_tx_broadcast;
2317*4882a593Smuzhiyun __le64 frames_tx_pause;
2318*4882a593Smuzhiyun __le64 frames_tx_pripause;
2319*4882a593Smuzhiyun __le64 frames_tx_vlan;
2320*4882a593Smuzhiyun __le64 frames_tx_less_than_64b;
2321*4882a593Smuzhiyun __le64 frames_tx_64b;
2322*4882a593Smuzhiyun __le64 frames_tx_65b_127b;
2323*4882a593Smuzhiyun __le64 frames_tx_128b_255b;
2324*4882a593Smuzhiyun __le64 frames_tx_256b_511b;
2325*4882a593Smuzhiyun __le64 frames_tx_512b_1023b;
2326*4882a593Smuzhiyun __le64 frames_tx_1024b_1518b;
2327*4882a593Smuzhiyun __le64 frames_tx_1519b_2047b;
2328*4882a593Smuzhiyun __le64 frames_tx_2048b_4095b;
2329*4882a593Smuzhiyun __le64 frames_tx_4096b_8191b;
2330*4882a593Smuzhiyun __le64 frames_tx_8192b_9215b;
2331*4882a593Smuzhiyun __le64 frames_tx_other;
2332*4882a593Smuzhiyun __le64 frames_tx_pri_0;
2333*4882a593Smuzhiyun __le64 frames_tx_pri_1;
2334*4882a593Smuzhiyun __le64 frames_tx_pri_2;
2335*4882a593Smuzhiyun __le64 frames_tx_pri_3;
2336*4882a593Smuzhiyun __le64 frames_tx_pri_4;
2337*4882a593Smuzhiyun __le64 frames_tx_pri_5;
2338*4882a593Smuzhiyun __le64 frames_tx_pri_6;
2339*4882a593Smuzhiyun __le64 frames_tx_pri_7;
2340*4882a593Smuzhiyun __le64 frames_rx_pri_0;
2341*4882a593Smuzhiyun __le64 frames_rx_pri_1;
2342*4882a593Smuzhiyun __le64 frames_rx_pri_2;
2343*4882a593Smuzhiyun __le64 frames_rx_pri_3;
2344*4882a593Smuzhiyun __le64 frames_rx_pri_4;
2345*4882a593Smuzhiyun __le64 frames_rx_pri_5;
2346*4882a593Smuzhiyun __le64 frames_rx_pri_6;
2347*4882a593Smuzhiyun __le64 frames_rx_pri_7;
2348*4882a593Smuzhiyun __le64 tx_pripause_0_1us_count;
2349*4882a593Smuzhiyun __le64 tx_pripause_1_1us_count;
2350*4882a593Smuzhiyun __le64 tx_pripause_2_1us_count;
2351*4882a593Smuzhiyun __le64 tx_pripause_3_1us_count;
2352*4882a593Smuzhiyun __le64 tx_pripause_4_1us_count;
2353*4882a593Smuzhiyun __le64 tx_pripause_5_1us_count;
2354*4882a593Smuzhiyun __le64 tx_pripause_6_1us_count;
2355*4882a593Smuzhiyun __le64 tx_pripause_7_1us_count;
2356*4882a593Smuzhiyun __le64 rx_pripause_0_1us_count;
2357*4882a593Smuzhiyun __le64 rx_pripause_1_1us_count;
2358*4882a593Smuzhiyun __le64 rx_pripause_2_1us_count;
2359*4882a593Smuzhiyun __le64 rx_pripause_3_1us_count;
2360*4882a593Smuzhiyun __le64 rx_pripause_4_1us_count;
2361*4882a593Smuzhiyun __le64 rx_pripause_5_1us_count;
2362*4882a593Smuzhiyun __le64 rx_pripause_6_1us_count;
2363*4882a593Smuzhiyun __le64 rx_pripause_7_1us_count;
2364*4882a593Smuzhiyun __le64 rx_pause_1us_count;
2365*4882a593Smuzhiyun __le64 frames_tx_truncated;
2366*4882a593Smuzhiyun };
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun struct ionic_mgmt_port_stats {
2369*4882a593Smuzhiyun __le64 frames_rx_ok;
2370*4882a593Smuzhiyun __le64 frames_rx_all;
2371*4882a593Smuzhiyun __le64 frames_rx_bad_fcs;
2372*4882a593Smuzhiyun __le64 frames_rx_bad_all;
2373*4882a593Smuzhiyun __le64 octets_rx_ok;
2374*4882a593Smuzhiyun __le64 octets_rx_all;
2375*4882a593Smuzhiyun __le64 frames_rx_unicast;
2376*4882a593Smuzhiyun __le64 frames_rx_multicast;
2377*4882a593Smuzhiyun __le64 frames_rx_broadcast;
2378*4882a593Smuzhiyun __le64 frames_rx_pause;
2379*4882a593Smuzhiyun __le64 frames_rx_bad_length;
2380*4882a593Smuzhiyun __le64 frames_rx_undersized;
2381*4882a593Smuzhiyun __le64 frames_rx_oversized;
2382*4882a593Smuzhiyun __le64 frames_rx_fragments;
2383*4882a593Smuzhiyun __le64 frames_rx_jabber;
2384*4882a593Smuzhiyun __le64 frames_rx_64b;
2385*4882a593Smuzhiyun __le64 frames_rx_65b_127b;
2386*4882a593Smuzhiyun __le64 frames_rx_128b_255b;
2387*4882a593Smuzhiyun __le64 frames_rx_256b_511b;
2388*4882a593Smuzhiyun __le64 frames_rx_512b_1023b;
2389*4882a593Smuzhiyun __le64 frames_rx_1024b_1518b;
2390*4882a593Smuzhiyun __le64 frames_rx_gt_1518b;
2391*4882a593Smuzhiyun __le64 frames_rx_fifo_full;
2392*4882a593Smuzhiyun __le64 frames_tx_ok;
2393*4882a593Smuzhiyun __le64 frames_tx_all;
2394*4882a593Smuzhiyun __le64 frames_tx_bad;
2395*4882a593Smuzhiyun __le64 octets_tx_ok;
2396*4882a593Smuzhiyun __le64 octets_tx_total;
2397*4882a593Smuzhiyun __le64 frames_tx_unicast;
2398*4882a593Smuzhiyun __le64 frames_tx_multicast;
2399*4882a593Smuzhiyun __le64 frames_tx_broadcast;
2400*4882a593Smuzhiyun __le64 frames_tx_pause;
2401*4882a593Smuzhiyun };
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun enum ionic_pb_buffer_drop_stats {
2404*4882a593Smuzhiyun IONIC_BUFFER_INTRINSIC_DROP = 0,
2405*4882a593Smuzhiyun IONIC_BUFFER_DISCARDED,
2406*4882a593Smuzhiyun IONIC_BUFFER_ADMITTED,
2407*4882a593Smuzhiyun IONIC_BUFFER_OUT_OF_CELLS_DROP,
2408*4882a593Smuzhiyun IONIC_BUFFER_OUT_OF_CELLS_DROP_2,
2409*4882a593Smuzhiyun IONIC_BUFFER_OUT_OF_CREDIT_DROP,
2410*4882a593Smuzhiyun IONIC_BUFFER_TRUNCATION_DROP,
2411*4882a593Smuzhiyun IONIC_BUFFER_PORT_DISABLED_DROP,
2412*4882a593Smuzhiyun IONIC_BUFFER_COPY_TO_CPU_TAIL_DROP,
2413*4882a593Smuzhiyun IONIC_BUFFER_SPAN_TAIL_DROP,
2414*4882a593Smuzhiyun IONIC_BUFFER_MIN_SIZE_VIOLATION_DROP,
2415*4882a593Smuzhiyun IONIC_BUFFER_ENQUEUE_ERROR_DROP,
2416*4882a593Smuzhiyun IONIC_BUFFER_INVALID_PORT_DROP,
2417*4882a593Smuzhiyun IONIC_BUFFER_INVALID_OUTPUT_QUEUE_DROP,
2418*4882a593Smuzhiyun IONIC_BUFFER_DROP_MAX,
2419*4882a593Smuzhiyun };
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun enum ionic_oflow_drop_stats {
2422*4882a593Smuzhiyun IONIC_OFLOW_OCCUPANCY_DROP,
2423*4882a593Smuzhiyun IONIC_OFLOW_EMERGENCY_STOP_DROP,
2424*4882a593Smuzhiyun IONIC_OFLOW_WRITE_BUFFER_ACK_FILL_UP_DROP,
2425*4882a593Smuzhiyun IONIC_OFLOW_WRITE_BUFFER_ACK_FULL_DROP,
2426*4882a593Smuzhiyun IONIC_OFLOW_WRITE_BUFFER_FULL_DROP,
2427*4882a593Smuzhiyun IONIC_OFLOW_CONTROL_FIFO_FULL_DROP,
2428*4882a593Smuzhiyun IONIC_OFLOW_DROP_MAX,
2429*4882a593Smuzhiyun };
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun /**
2432*4882a593Smuzhiyun * struct port_pb_stats - packet buffers system stats
2433*4882a593Smuzhiyun * uses ionic_pb_buffer_drop_stats for drop_counts[]
2434*4882a593Smuzhiyun */
2435*4882a593Smuzhiyun struct ionic_port_pb_stats {
2436*4882a593Smuzhiyun __le64 sop_count_in;
2437*4882a593Smuzhiyun __le64 eop_count_in;
2438*4882a593Smuzhiyun __le64 sop_count_out;
2439*4882a593Smuzhiyun __le64 eop_count_out;
2440*4882a593Smuzhiyun __le64 drop_counts[IONIC_BUFFER_DROP_MAX];
2441*4882a593Smuzhiyun __le64 input_queue_buffer_occupancy[IONIC_QOS_TC_MAX];
2442*4882a593Smuzhiyun __le64 input_queue_port_monitor[IONIC_QOS_TC_MAX];
2443*4882a593Smuzhiyun __le64 output_queue_port_monitor[IONIC_QOS_TC_MAX];
2444*4882a593Smuzhiyun __le64 oflow_drop_counts[IONIC_OFLOW_DROP_MAX];
2445*4882a593Smuzhiyun __le64 input_queue_good_pkts_in[IONIC_QOS_TC_MAX];
2446*4882a593Smuzhiyun __le64 input_queue_good_pkts_out[IONIC_QOS_TC_MAX];
2447*4882a593Smuzhiyun __le64 input_queue_err_pkts_in[IONIC_QOS_TC_MAX];
2448*4882a593Smuzhiyun __le64 input_queue_fifo_depth[IONIC_QOS_TC_MAX];
2449*4882a593Smuzhiyun __le64 input_queue_max_fifo_depth[IONIC_QOS_TC_MAX];
2450*4882a593Smuzhiyun __le64 input_queue_peak_occupancy[IONIC_QOS_TC_MAX];
2451*4882a593Smuzhiyun __le64 output_queue_buffer_occupancy[IONIC_QOS_TC_MAX];
2452*4882a593Smuzhiyun };
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun /**
2455*4882a593Smuzhiyun * struct ionic_port_identity - port identity structure
2456*4882a593Smuzhiyun * @version: identity structure version
2457*4882a593Smuzhiyun * @type: type of port (enum ionic_port_type)
2458*4882a593Smuzhiyun * @num_lanes: number of lanes for the port
2459*4882a593Smuzhiyun * @autoneg: autoneg supported
2460*4882a593Smuzhiyun * @min_frame_size: minimum frame size supported
2461*4882a593Smuzhiyun * @max_frame_size: maximum frame size supported
2462*4882a593Smuzhiyun * @fec_type: supported fec types
2463*4882a593Smuzhiyun * @pause_type: supported pause types
2464*4882a593Smuzhiyun * @loopback_mode: supported loopback mode
2465*4882a593Smuzhiyun * @speeds: supported speeds
2466*4882a593Smuzhiyun * @config: current port configuration
2467*4882a593Smuzhiyun */
2468*4882a593Smuzhiyun union ionic_port_identity {
2469*4882a593Smuzhiyun struct {
2470*4882a593Smuzhiyun u8 version;
2471*4882a593Smuzhiyun u8 type;
2472*4882a593Smuzhiyun u8 num_lanes;
2473*4882a593Smuzhiyun u8 autoneg;
2474*4882a593Smuzhiyun __le32 min_frame_size;
2475*4882a593Smuzhiyun __le32 max_frame_size;
2476*4882a593Smuzhiyun u8 fec_type[4];
2477*4882a593Smuzhiyun u8 pause_type[2];
2478*4882a593Smuzhiyun u8 loopback_mode[2];
2479*4882a593Smuzhiyun __le32 speeds[16];
2480*4882a593Smuzhiyun u8 rsvd2[44];
2481*4882a593Smuzhiyun union ionic_port_config config;
2482*4882a593Smuzhiyun };
2483*4882a593Smuzhiyun __le32 words[478];
2484*4882a593Smuzhiyun };
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun /**
2487*4882a593Smuzhiyun * struct ionic_port_info - port info structure
2488*4882a593Smuzhiyun * @config: Port configuration data
2489*4882a593Smuzhiyun * @status: Port status data
2490*4882a593Smuzhiyun * @stats: Port statistics data
2491*4882a593Smuzhiyun * @mgmt_stats: Port management statistics data
2492*4882a593Smuzhiyun * @port_pb_drop_stats: uplink pb drop stats
2493*4882a593Smuzhiyun */
2494*4882a593Smuzhiyun struct ionic_port_info {
2495*4882a593Smuzhiyun union ionic_port_config config;
2496*4882a593Smuzhiyun struct ionic_port_status status;
2497*4882a593Smuzhiyun union {
2498*4882a593Smuzhiyun struct ionic_port_stats stats;
2499*4882a593Smuzhiyun struct ionic_mgmt_port_stats mgmt_stats;
2500*4882a593Smuzhiyun };
2501*4882a593Smuzhiyun /* room for pb_stats to start at 2k offset */
2502*4882a593Smuzhiyun u8 rsvd[760];
2503*4882a593Smuzhiyun struct ionic_port_pb_stats pb_stats;
2504*4882a593Smuzhiyun };
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun /**
2507*4882a593Smuzhiyun * struct ionic_lif_stats - LIF statistics structure
2508*4882a593Smuzhiyun */
2509*4882a593Smuzhiyun struct ionic_lif_stats {
2510*4882a593Smuzhiyun /* RX */
2511*4882a593Smuzhiyun __le64 rx_ucast_bytes;
2512*4882a593Smuzhiyun __le64 rx_ucast_packets;
2513*4882a593Smuzhiyun __le64 rx_mcast_bytes;
2514*4882a593Smuzhiyun __le64 rx_mcast_packets;
2515*4882a593Smuzhiyun __le64 rx_bcast_bytes;
2516*4882a593Smuzhiyun __le64 rx_bcast_packets;
2517*4882a593Smuzhiyun __le64 rsvd0;
2518*4882a593Smuzhiyun __le64 rsvd1;
2519*4882a593Smuzhiyun /* RX drops */
2520*4882a593Smuzhiyun __le64 rx_ucast_drop_bytes;
2521*4882a593Smuzhiyun __le64 rx_ucast_drop_packets;
2522*4882a593Smuzhiyun __le64 rx_mcast_drop_bytes;
2523*4882a593Smuzhiyun __le64 rx_mcast_drop_packets;
2524*4882a593Smuzhiyun __le64 rx_bcast_drop_bytes;
2525*4882a593Smuzhiyun __le64 rx_bcast_drop_packets;
2526*4882a593Smuzhiyun __le64 rx_dma_error;
2527*4882a593Smuzhiyun __le64 rsvd2;
2528*4882a593Smuzhiyun /* TX */
2529*4882a593Smuzhiyun __le64 tx_ucast_bytes;
2530*4882a593Smuzhiyun __le64 tx_ucast_packets;
2531*4882a593Smuzhiyun __le64 tx_mcast_bytes;
2532*4882a593Smuzhiyun __le64 tx_mcast_packets;
2533*4882a593Smuzhiyun __le64 tx_bcast_bytes;
2534*4882a593Smuzhiyun __le64 tx_bcast_packets;
2535*4882a593Smuzhiyun __le64 rsvd3;
2536*4882a593Smuzhiyun __le64 rsvd4;
2537*4882a593Smuzhiyun /* TX drops */
2538*4882a593Smuzhiyun __le64 tx_ucast_drop_bytes;
2539*4882a593Smuzhiyun __le64 tx_ucast_drop_packets;
2540*4882a593Smuzhiyun __le64 tx_mcast_drop_bytes;
2541*4882a593Smuzhiyun __le64 tx_mcast_drop_packets;
2542*4882a593Smuzhiyun __le64 tx_bcast_drop_bytes;
2543*4882a593Smuzhiyun __le64 tx_bcast_drop_packets;
2544*4882a593Smuzhiyun __le64 tx_dma_error;
2545*4882a593Smuzhiyun __le64 rsvd5;
2546*4882a593Smuzhiyun /* Rx Queue/Ring drops */
2547*4882a593Smuzhiyun __le64 rx_queue_disabled;
2548*4882a593Smuzhiyun __le64 rx_queue_empty;
2549*4882a593Smuzhiyun __le64 rx_queue_error;
2550*4882a593Smuzhiyun __le64 rx_desc_fetch_error;
2551*4882a593Smuzhiyun __le64 rx_desc_data_error;
2552*4882a593Smuzhiyun __le64 rsvd6;
2553*4882a593Smuzhiyun __le64 rsvd7;
2554*4882a593Smuzhiyun __le64 rsvd8;
2555*4882a593Smuzhiyun /* Tx Queue/Ring drops */
2556*4882a593Smuzhiyun __le64 tx_queue_disabled;
2557*4882a593Smuzhiyun __le64 tx_queue_error;
2558*4882a593Smuzhiyun __le64 tx_desc_fetch_error;
2559*4882a593Smuzhiyun __le64 tx_desc_data_error;
2560*4882a593Smuzhiyun __le64 tx_queue_empty;
2561*4882a593Smuzhiyun __le64 rsvd10;
2562*4882a593Smuzhiyun __le64 rsvd11;
2563*4882a593Smuzhiyun __le64 rsvd12;
2564*4882a593Smuzhiyun
2565*4882a593Smuzhiyun /* RDMA/ROCE TX */
2566*4882a593Smuzhiyun __le64 tx_rdma_ucast_bytes;
2567*4882a593Smuzhiyun __le64 tx_rdma_ucast_packets;
2568*4882a593Smuzhiyun __le64 tx_rdma_mcast_bytes;
2569*4882a593Smuzhiyun __le64 tx_rdma_mcast_packets;
2570*4882a593Smuzhiyun __le64 tx_rdma_cnp_packets;
2571*4882a593Smuzhiyun __le64 rsvd13;
2572*4882a593Smuzhiyun __le64 rsvd14;
2573*4882a593Smuzhiyun __le64 rsvd15;
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun /* RDMA/ROCE RX */
2576*4882a593Smuzhiyun __le64 rx_rdma_ucast_bytes;
2577*4882a593Smuzhiyun __le64 rx_rdma_ucast_packets;
2578*4882a593Smuzhiyun __le64 rx_rdma_mcast_bytes;
2579*4882a593Smuzhiyun __le64 rx_rdma_mcast_packets;
2580*4882a593Smuzhiyun __le64 rx_rdma_cnp_packets;
2581*4882a593Smuzhiyun __le64 rx_rdma_ecn_packets;
2582*4882a593Smuzhiyun __le64 rsvd16;
2583*4882a593Smuzhiyun __le64 rsvd17;
2584*4882a593Smuzhiyun
2585*4882a593Smuzhiyun __le64 rsvd18;
2586*4882a593Smuzhiyun __le64 rsvd19;
2587*4882a593Smuzhiyun __le64 rsvd20;
2588*4882a593Smuzhiyun __le64 rsvd21;
2589*4882a593Smuzhiyun __le64 rsvd22;
2590*4882a593Smuzhiyun __le64 rsvd23;
2591*4882a593Smuzhiyun __le64 rsvd24;
2592*4882a593Smuzhiyun __le64 rsvd25;
2593*4882a593Smuzhiyun
2594*4882a593Smuzhiyun __le64 rsvd26;
2595*4882a593Smuzhiyun __le64 rsvd27;
2596*4882a593Smuzhiyun __le64 rsvd28;
2597*4882a593Smuzhiyun __le64 rsvd29;
2598*4882a593Smuzhiyun __le64 rsvd30;
2599*4882a593Smuzhiyun __le64 rsvd31;
2600*4882a593Smuzhiyun __le64 rsvd32;
2601*4882a593Smuzhiyun __le64 rsvd33;
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun __le64 rsvd34;
2604*4882a593Smuzhiyun __le64 rsvd35;
2605*4882a593Smuzhiyun __le64 rsvd36;
2606*4882a593Smuzhiyun __le64 rsvd37;
2607*4882a593Smuzhiyun __le64 rsvd38;
2608*4882a593Smuzhiyun __le64 rsvd39;
2609*4882a593Smuzhiyun __le64 rsvd40;
2610*4882a593Smuzhiyun __le64 rsvd41;
2611*4882a593Smuzhiyun
2612*4882a593Smuzhiyun __le64 rsvd42;
2613*4882a593Smuzhiyun __le64 rsvd43;
2614*4882a593Smuzhiyun __le64 rsvd44;
2615*4882a593Smuzhiyun __le64 rsvd45;
2616*4882a593Smuzhiyun __le64 rsvd46;
2617*4882a593Smuzhiyun __le64 rsvd47;
2618*4882a593Smuzhiyun __le64 rsvd48;
2619*4882a593Smuzhiyun __le64 rsvd49;
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun /* RDMA/ROCE REQ Error/Debugs (768 - 895) */
2622*4882a593Smuzhiyun __le64 rdma_req_rx_pkt_seq_err;
2623*4882a593Smuzhiyun __le64 rdma_req_rx_rnr_retry_err;
2624*4882a593Smuzhiyun __le64 rdma_req_rx_remote_access_err;
2625*4882a593Smuzhiyun __le64 rdma_req_rx_remote_inv_req_err;
2626*4882a593Smuzhiyun __le64 rdma_req_rx_remote_oper_err;
2627*4882a593Smuzhiyun __le64 rdma_req_rx_implied_nak_seq_err;
2628*4882a593Smuzhiyun __le64 rdma_req_rx_cqe_err;
2629*4882a593Smuzhiyun __le64 rdma_req_rx_cqe_flush_err;
2630*4882a593Smuzhiyun
2631*4882a593Smuzhiyun __le64 rdma_req_rx_dup_responses;
2632*4882a593Smuzhiyun __le64 rdma_req_rx_invalid_packets;
2633*4882a593Smuzhiyun __le64 rdma_req_tx_local_access_err;
2634*4882a593Smuzhiyun __le64 rdma_req_tx_local_oper_err;
2635*4882a593Smuzhiyun __le64 rdma_req_tx_memory_mgmt_err;
2636*4882a593Smuzhiyun __le64 rsvd52;
2637*4882a593Smuzhiyun __le64 rsvd53;
2638*4882a593Smuzhiyun __le64 rsvd54;
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun /* RDMA/ROCE RESP Error/Debugs (896 - 1023) */
2641*4882a593Smuzhiyun __le64 rdma_resp_rx_dup_requests;
2642*4882a593Smuzhiyun __le64 rdma_resp_rx_out_of_buffer;
2643*4882a593Smuzhiyun __le64 rdma_resp_rx_out_of_seq_pkts;
2644*4882a593Smuzhiyun __le64 rdma_resp_rx_cqe_err;
2645*4882a593Smuzhiyun __le64 rdma_resp_rx_cqe_flush_err;
2646*4882a593Smuzhiyun __le64 rdma_resp_rx_local_len_err;
2647*4882a593Smuzhiyun __le64 rdma_resp_rx_inv_request_err;
2648*4882a593Smuzhiyun __le64 rdma_resp_rx_local_qp_oper_err;
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun __le64 rdma_resp_rx_out_of_atomic_resource;
2651*4882a593Smuzhiyun __le64 rdma_resp_tx_pkt_seq_err;
2652*4882a593Smuzhiyun __le64 rdma_resp_tx_remote_inv_req_err;
2653*4882a593Smuzhiyun __le64 rdma_resp_tx_remote_access_err;
2654*4882a593Smuzhiyun __le64 rdma_resp_tx_remote_oper_err;
2655*4882a593Smuzhiyun __le64 rdma_resp_tx_rnr_retry_err;
2656*4882a593Smuzhiyun __le64 rsvd57;
2657*4882a593Smuzhiyun __le64 rsvd58;
2658*4882a593Smuzhiyun };
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun /**
2661*4882a593Smuzhiyun * struct ionic_lif_info - LIF info structure
2662*4882a593Smuzhiyun * @config: LIF configuration structure
2663*4882a593Smuzhiyun * @status: LIF status structure
2664*4882a593Smuzhiyun * @stats: LIF statistics structure
2665*4882a593Smuzhiyun */
2666*4882a593Smuzhiyun struct ionic_lif_info {
2667*4882a593Smuzhiyun union ionic_lif_config config;
2668*4882a593Smuzhiyun struct ionic_lif_status status;
2669*4882a593Smuzhiyun struct ionic_lif_stats stats;
2670*4882a593Smuzhiyun };
2671*4882a593Smuzhiyun
2672*4882a593Smuzhiyun union ionic_dev_cmd {
2673*4882a593Smuzhiyun u32 words[16];
2674*4882a593Smuzhiyun struct ionic_admin_cmd cmd;
2675*4882a593Smuzhiyun struct ionic_nop_cmd nop;
2676*4882a593Smuzhiyun
2677*4882a593Smuzhiyun struct ionic_dev_identify_cmd identify;
2678*4882a593Smuzhiyun struct ionic_dev_init_cmd init;
2679*4882a593Smuzhiyun struct ionic_dev_reset_cmd reset;
2680*4882a593Smuzhiyun struct ionic_dev_getattr_cmd getattr;
2681*4882a593Smuzhiyun struct ionic_dev_setattr_cmd setattr;
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun struct ionic_port_identify_cmd port_identify;
2684*4882a593Smuzhiyun struct ionic_port_init_cmd port_init;
2685*4882a593Smuzhiyun struct ionic_port_reset_cmd port_reset;
2686*4882a593Smuzhiyun struct ionic_port_getattr_cmd port_getattr;
2687*4882a593Smuzhiyun struct ionic_port_setattr_cmd port_setattr;
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun struct ionic_vf_setattr_cmd vf_setattr;
2690*4882a593Smuzhiyun struct ionic_vf_getattr_cmd vf_getattr;
2691*4882a593Smuzhiyun
2692*4882a593Smuzhiyun struct ionic_lif_identify_cmd lif_identify;
2693*4882a593Smuzhiyun struct ionic_lif_init_cmd lif_init;
2694*4882a593Smuzhiyun struct ionic_lif_reset_cmd lif_reset;
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun struct ionic_qos_identify_cmd qos_identify;
2697*4882a593Smuzhiyun struct ionic_qos_init_cmd qos_init;
2698*4882a593Smuzhiyun struct ionic_qos_reset_cmd qos_reset;
2699*4882a593Smuzhiyun struct ionic_qos_clear_stats_cmd qos_clear_stats;
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun struct ionic_q_identify_cmd q_identify;
2702*4882a593Smuzhiyun struct ionic_q_init_cmd q_init;
2703*4882a593Smuzhiyun struct ionic_q_control_cmd q_control;
2704*4882a593Smuzhiyun
2705*4882a593Smuzhiyun struct ionic_fw_download_cmd fw_download;
2706*4882a593Smuzhiyun struct ionic_fw_control_cmd fw_control;
2707*4882a593Smuzhiyun };
2708*4882a593Smuzhiyun
2709*4882a593Smuzhiyun union ionic_dev_cmd_comp {
2710*4882a593Smuzhiyun u32 words[4];
2711*4882a593Smuzhiyun u8 status;
2712*4882a593Smuzhiyun struct ionic_admin_comp comp;
2713*4882a593Smuzhiyun struct ionic_nop_comp nop;
2714*4882a593Smuzhiyun
2715*4882a593Smuzhiyun struct ionic_dev_identify_comp identify;
2716*4882a593Smuzhiyun struct ionic_dev_init_comp init;
2717*4882a593Smuzhiyun struct ionic_dev_reset_comp reset;
2718*4882a593Smuzhiyun struct ionic_dev_getattr_comp getattr;
2719*4882a593Smuzhiyun struct ionic_dev_setattr_comp setattr;
2720*4882a593Smuzhiyun
2721*4882a593Smuzhiyun struct ionic_port_identify_comp port_identify;
2722*4882a593Smuzhiyun struct ionic_port_init_comp port_init;
2723*4882a593Smuzhiyun struct ionic_port_reset_comp port_reset;
2724*4882a593Smuzhiyun struct ionic_port_getattr_comp port_getattr;
2725*4882a593Smuzhiyun struct ionic_port_setattr_comp port_setattr;
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun struct ionic_vf_setattr_comp vf_setattr;
2728*4882a593Smuzhiyun struct ionic_vf_getattr_comp vf_getattr;
2729*4882a593Smuzhiyun
2730*4882a593Smuzhiyun struct ionic_lif_identify_comp lif_identify;
2731*4882a593Smuzhiyun struct ionic_lif_init_comp lif_init;
2732*4882a593Smuzhiyun ionic_lif_reset_comp lif_reset;
2733*4882a593Smuzhiyun
2734*4882a593Smuzhiyun struct ionic_qos_identify_comp qos_identify;
2735*4882a593Smuzhiyun ionic_qos_init_comp qos_init;
2736*4882a593Smuzhiyun ionic_qos_reset_comp qos_reset;
2737*4882a593Smuzhiyun
2738*4882a593Smuzhiyun struct ionic_q_identify_comp q_identify;
2739*4882a593Smuzhiyun struct ionic_q_init_comp q_init;
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun ionic_fw_download_comp fw_download;
2742*4882a593Smuzhiyun struct ionic_fw_control_comp fw_control;
2743*4882a593Smuzhiyun };
2744*4882a593Smuzhiyun
2745*4882a593Smuzhiyun /**
2746*4882a593Smuzhiyun * union ionic_dev_info_regs - Device info register format (read-only)
2747*4882a593Smuzhiyun * @signature: Signature value of 0x44455649 ('DEVI')
2748*4882a593Smuzhiyun * @version: Current version of info
2749*4882a593Smuzhiyun * @asic_type: Asic type
2750*4882a593Smuzhiyun * @asic_rev: Asic revision
2751*4882a593Smuzhiyun * @fw_status: Firmware status
2752*4882a593Smuzhiyun * @fw_heartbeat: Firmware heartbeat counter
2753*4882a593Smuzhiyun * @serial_num: Serial number
2754*4882a593Smuzhiyun * @fw_version: Firmware version
2755*4882a593Smuzhiyun */
2756*4882a593Smuzhiyun union ionic_dev_info_regs {
2757*4882a593Smuzhiyun #define IONIC_DEVINFO_FWVERS_BUFLEN 32
2758*4882a593Smuzhiyun #define IONIC_DEVINFO_SERIAL_BUFLEN 32
2759*4882a593Smuzhiyun struct {
2760*4882a593Smuzhiyun u32 signature;
2761*4882a593Smuzhiyun u8 version;
2762*4882a593Smuzhiyun u8 asic_type;
2763*4882a593Smuzhiyun u8 asic_rev;
2764*4882a593Smuzhiyun #define IONIC_FW_STS_F_RUNNING 0x1
2765*4882a593Smuzhiyun u8 fw_status;
2766*4882a593Smuzhiyun u32 fw_heartbeat;
2767*4882a593Smuzhiyun char fw_version[IONIC_DEVINFO_FWVERS_BUFLEN];
2768*4882a593Smuzhiyun char serial_num[IONIC_DEVINFO_SERIAL_BUFLEN];
2769*4882a593Smuzhiyun };
2770*4882a593Smuzhiyun u32 words[512];
2771*4882a593Smuzhiyun };
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun /**
2774*4882a593Smuzhiyun * union ionic_dev_cmd_regs - Device command register format (read-write)
2775*4882a593Smuzhiyun * @doorbell: Device Cmd Doorbell, write-only
2776*4882a593Smuzhiyun * Write a 1 to signal device to process cmd,
2777*4882a593Smuzhiyun * poll done for completion.
2778*4882a593Smuzhiyun * @done: Done indicator, bit 0 == 1 when command is complete
2779*4882a593Smuzhiyun * @cmd: Opcode-specific command bytes
2780*4882a593Smuzhiyun * @comp: Opcode-specific response bytes
2781*4882a593Smuzhiyun * @data: Opcode-specific side-data
2782*4882a593Smuzhiyun */
2783*4882a593Smuzhiyun union ionic_dev_cmd_regs {
2784*4882a593Smuzhiyun struct {
2785*4882a593Smuzhiyun u32 doorbell;
2786*4882a593Smuzhiyun u32 done;
2787*4882a593Smuzhiyun union ionic_dev_cmd cmd;
2788*4882a593Smuzhiyun union ionic_dev_cmd_comp comp;
2789*4882a593Smuzhiyun u8 rsvd[48];
2790*4882a593Smuzhiyun u32 data[478];
2791*4882a593Smuzhiyun } __packed;
2792*4882a593Smuzhiyun u32 words[512];
2793*4882a593Smuzhiyun };
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun /**
2796*4882a593Smuzhiyun * union ionic_dev_regs - Device register format for bar 0 page 0
2797*4882a593Smuzhiyun * @info: Device info registers
2798*4882a593Smuzhiyun * @devcmd: Device command registers
2799*4882a593Smuzhiyun */
2800*4882a593Smuzhiyun union ionic_dev_regs {
2801*4882a593Smuzhiyun struct {
2802*4882a593Smuzhiyun union ionic_dev_info_regs info;
2803*4882a593Smuzhiyun union ionic_dev_cmd_regs devcmd;
2804*4882a593Smuzhiyun } __packed;
2805*4882a593Smuzhiyun __le32 words[1024];
2806*4882a593Smuzhiyun };
2807*4882a593Smuzhiyun
2808*4882a593Smuzhiyun union ionic_adminq_cmd {
2809*4882a593Smuzhiyun struct ionic_admin_cmd cmd;
2810*4882a593Smuzhiyun struct ionic_nop_cmd nop;
2811*4882a593Smuzhiyun struct ionic_q_identify_cmd q_identify;
2812*4882a593Smuzhiyun struct ionic_q_init_cmd q_init;
2813*4882a593Smuzhiyun struct ionic_q_control_cmd q_control;
2814*4882a593Smuzhiyun struct ionic_lif_setattr_cmd lif_setattr;
2815*4882a593Smuzhiyun struct ionic_lif_getattr_cmd lif_getattr;
2816*4882a593Smuzhiyun struct ionic_rx_mode_set_cmd rx_mode_set;
2817*4882a593Smuzhiyun struct ionic_rx_filter_add_cmd rx_filter_add;
2818*4882a593Smuzhiyun struct ionic_rx_filter_del_cmd rx_filter_del;
2819*4882a593Smuzhiyun struct ionic_rdma_reset_cmd rdma_reset;
2820*4882a593Smuzhiyun struct ionic_rdma_queue_cmd rdma_queue;
2821*4882a593Smuzhiyun struct ionic_fw_download_cmd fw_download;
2822*4882a593Smuzhiyun struct ionic_fw_control_cmd fw_control;
2823*4882a593Smuzhiyun };
2824*4882a593Smuzhiyun
2825*4882a593Smuzhiyun union ionic_adminq_comp {
2826*4882a593Smuzhiyun struct ionic_admin_comp comp;
2827*4882a593Smuzhiyun struct ionic_nop_comp nop;
2828*4882a593Smuzhiyun struct ionic_q_identify_comp q_identify;
2829*4882a593Smuzhiyun struct ionic_q_init_comp q_init;
2830*4882a593Smuzhiyun struct ionic_lif_setattr_comp lif_setattr;
2831*4882a593Smuzhiyun struct ionic_lif_getattr_comp lif_getattr;
2832*4882a593Smuzhiyun struct ionic_rx_filter_add_comp rx_filter_add;
2833*4882a593Smuzhiyun struct ionic_fw_control_comp fw_control;
2834*4882a593Smuzhiyun };
2835*4882a593Smuzhiyun
2836*4882a593Smuzhiyun #define IONIC_BARS_MAX 6
2837*4882a593Smuzhiyun #define IONIC_PCI_BAR_DBELL 1
2838*4882a593Smuzhiyun
2839*4882a593Smuzhiyun /* BAR0 */
2840*4882a593Smuzhiyun #define IONIC_BAR0_SIZE 0x8000
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun #define IONIC_BAR0_DEV_INFO_REGS_OFFSET 0x0000
2843*4882a593Smuzhiyun #define IONIC_BAR0_DEV_CMD_REGS_OFFSET 0x0800
2844*4882a593Smuzhiyun #define IONIC_BAR0_DEV_CMD_DATA_REGS_OFFSET 0x0c00
2845*4882a593Smuzhiyun #define IONIC_BAR0_INTR_STATUS_OFFSET 0x1000
2846*4882a593Smuzhiyun #define IONIC_BAR0_INTR_CTRL_OFFSET 0x2000
2847*4882a593Smuzhiyun #define IONIC_DEV_CMD_DONE 0x00000001
2848*4882a593Smuzhiyun
2849*4882a593Smuzhiyun #define IONIC_ASIC_TYPE_CAPRI 0
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun /**
2852*4882a593Smuzhiyun * struct ionic_doorbell - Doorbell register layout
2853*4882a593Smuzhiyun * @p_index: Producer index
2854*4882a593Smuzhiyun * @ring: Selects the specific ring of the queue to update
2855*4882a593Smuzhiyun * Type-specific meaning:
2856*4882a593Smuzhiyun * ring=0: Default producer/consumer queue
2857*4882a593Smuzhiyun * ring=1: (CQ, EQ) Re-Arm queue. RDMA CQs
2858*4882a593Smuzhiyun * send events to EQs when armed. EQs send
2859*4882a593Smuzhiyun * interrupts when armed.
2860*4882a593Smuzhiyun * @qid_lo: Queue destination for the producer index and flags (low bits)
2861*4882a593Smuzhiyun * @qid_hi: Queue destination for the producer index and flags (high bits)
2862*4882a593Smuzhiyun */
2863*4882a593Smuzhiyun struct ionic_doorbell {
2864*4882a593Smuzhiyun __le16 p_index;
2865*4882a593Smuzhiyun u8 ring;
2866*4882a593Smuzhiyun u8 qid_lo;
2867*4882a593Smuzhiyun __le16 qid_hi;
2868*4882a593Smuzhiyun u16 rsvd2;
2869*4882a593Smuzhiyun };
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun struct ionic_intr_status {
2872*4882a593Smuzhiyun u32 status[2];
2873*4882a593Smuzhiyun };
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun struct ionic_notifyq_cmd {
2876*4882a593Smuzhiyun __le32 data; /* Not used but needed for qcq structure */
2877*4882a593Smuzhiyun };
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun union ionic_notifyq_comp {
2880*4882a593Smuzhiyun struct ionic_notifyq_event event;
2881*4882a593Smuzhiyun struct ionic_link_change_event link_change;
2882*4882a593Smuzhiyun struct ionic_reset_event reset;
2883*4882a593Smuzhiyun struct ionic_heartbeat_event heartbeat;
2884*4882a593Smuzhiyun struct ionic_log_event log;
2885*4882a593Smuzhiyun };
2886*4882a593Smuzhiyun
2887*4882a593Smuzhiyun /* Deprecate */
2888*4882a593Smuzhiyun struct ionic_identity {
2889*4882a593Smuzhiyun union ionic_drv_identity drv;
2890*4882a593Smuzhiyun union ionic_dev_identity dev;
2891*4882a593Smuzhiyun union ionic_lif_identity lif;
2892*4882a593Smuzhiyun union ionic_port_identity port;
2893*4882a593Smuzhiyun union ionic_qos_identity qos;
2894*4882a593Smuzhiyun union ionic_q_identity txq;
2895*4882a593Smuzhiyun };
2896*4882a593Smuzhiyun
2897*4882a593Smuzhiyun #endif /* _IONIC_IF_H_ */
2898