xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/pensando/ionic/ionic_dev.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2017 - 2019 Pensando Systems, Inc */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/types.h>
6*4882a593Smuzhiyun #include <linux/errno.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/etherdevice.h>
10*4882a593Smuzhiyun #include "ionic.h"
11*4882a593Smuzhiyun #include "ionic_dev.h"
12*4882a593Smuzhiyun #include "ionic_lif.h"
13*4882a593Smuzhiyun 
ionic_watchdog_cb(struct timer_list * t)14*4882a593Smuzhiyun static void ionic_watchdog_cb(struct timer_list *t)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun 	struct ionic *ionic = from_timer(ionic, t, watchdog_timer);
17*4882a593Smuzhiyun 	int hb;
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 	mod_timer(&ionic->watchdog_timer,
20*4882a593Smuzhiyun 		  round_jiffies(jiffies + ionic->watchdog_period));
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun 	if (!ionic->lif)
23*4882a593Smuzhiyun 		return;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	hb = ionic_heartbeat_check(ionic);
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	if (hb >= 0)
28*4882a593Smuzhiyun 		ionic_link_status_check_request(ionic->lif, false);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun 
ionic_init_devinfo(struct ionic * ionic)31*4882a593Smuzhiyun void ionic_init_devinfo(struct ionic *ionic)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	struct ionic_dev *idev = &ionic->idev;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	idev->dev_info.asic_type = ioread8(&idev->dev_info_regs->asic_type);
36*4882a593Smuzhiyun 	idev->dev_info.asic_rev = ioread8(&idev->dev_info_regs->asic_rev);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	memcpy_fromio(idev->dev_info.fw_version,
39*4882a593Smuzhiyun 		      idev->dev_info_regs->fw_version,
40*4882a593Smuzhiyun 		      IONIC_DEVINFO_FWVERS_BUFLEN);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	memcpy_fromio(idev->dev_info.serial_num,
43*4882a593Smuzhiyun 		      idev->dev_info_regs->serial_num,
44*4882a593Smuzhiyun 		      IONIC_DEVINFO_SERIAL_BUFLEN);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	idev->dev_info.fw_version[IONIC_DEVINFO_FWVERS_BUFLEN] = 0;
47*4882a593Smuzhiyun 	idev->dev_info.serial_num[IONIC_DEVINFO_SERIAL_BUFLEN] = 0;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	dev_dbg(ionic->dev, "fw_version %s\n", idev->dev_info.fw_version);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
ionic_dev_setup(struct ionic * ionic)52*4882a593Smuzhiyun int ionic_dev_setup(struct ionic *ionic)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	struct ionic_dev_bar *bar = ionic->bars;
55*4882a593Smuzhiyun 	unsigned int num_bars = ionic->num_bars;
56*4882a593Smuzhiyun 	struct ionic_dev *idev = &ionic->idev;
57*4882a593Smuzhiyun 	struct device *dev = ionic->dev;
58*4882a593Smuzhiyun 	u32 sig;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* BAR0: dev_cmd and interrupts */
61*4882a593Smuzhiyun 	if (num_bars < 1) {
62*4882a593Smuzhiyun 		dev_err(dev, "No bars found, aborting\n");
63*4882a593Smuzhiyun 		return -EFAULT;
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	if (bar->len < IONIC_BAR0_SIZE) {
67*4882a593Smuzhiyun 		dev_err(dev, "Resource bar size %lu too small, aborting\n",
68*4882a593Smuzhiyun 			bar->len);
69*4882a593Smuzhiyun 		return -EFAULT;
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	idev->dev_info_regs = bar->vaddr + IONIC_BAR0_DEV_INFO_REGS_OFFSET;
73*4882a593Smuzhiyun 	idev->dev_cmd_regs = bar->vaddr + IONIC_BAR0_DEV_CMD_REGS_OFFSET;
74*4882a593Smuzhiyun 	idev->intr_status = bar->vaddr + IONIC_BAR0_INTR_STATUS_OFFSET;
75*4882a593Smuzhiyun 	idev->intr_ctrl = bar->vaddr + IONIC_BAR0_INTR_CTRL_OFFSET;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	sig = ioread32(&idev->dev_info_regs->signature);
78*4882a593Smuzhiyun 	if (sig != IONIC_DEV_INFO_SIGNATURE) {
79*4882a593Smuzhiyun 		dev_err(dev, "Incompatible firmware signature %x", sig);
80*4882a593Smuzhiyun 		return -EFAULT;
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	ionic_init_devinfo(ionic);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/* BAR1: doorbells */
86*4882a593Smuzhiyun 	bar++;
87*4882a593Smuzhiyun 	if (num_bars < 2) {
88*4882a593Smuzhiyun 		dev_err(dev, "Doorbell bar missing, aborting\n");
89*4882a593Smuzhiyun 		return -EFAULT;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	idev->last_fw_status = 0xff;
93*4882a593Smuzhiyun 	timer_setup(&ionic->watchdog_timer, ionic_watchdog_cb, 0);
94*4882a593Smuzhiyun 	ionic->watchdog_period = IONIC_WATCHDOG_SECS * HZ;
95*4882a593Smuzhiyun 	mod_timer(&ionic->watchdog_timer,
96*4882a593Smuzhiyun 		  round_jiffies(jiffies + ionic->watchdog_period));
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	idev->db_pages = bar->vaddr;
99*4882a593Smuzhiyun 	idev->phy_db_pages = bar->bus_addr;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Devcmd Interface */
ionic_heartbeat_check(struct ionic * ionic)105*4882a593Smuzhiyun int ionic_heartbeat_check(struct ionic *ionic)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct ionic_dev *idev = &ionic->idev;
108*4882a593Smuzhiyun 	unsigned long hb_time;
109*4882a593Smuzhiyun 	u8 fw_status;
110*4882a593Smuzhiyun 	u32 hb;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* wait a little more than one second before testing again */
113*4882a593Smuzhiyun 	hb_time = jiffies;
114*4882a593Smuzhiyun 	if (time_before(hb_time, (idev->last_hb_time + ionic->watchdog_period)))
115*4882a593Smuzhiyun 		return 0;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* firmware is useful only if the running bit is set and
118*4882a593Smuzhiyun 	 * fw_status != 0xff (bad PCI read)
119*4882a593Smuzhiyun 	 */
120*4882a593Smuzhiyun 	fw_status = ioread8(&idev->dev_info_regs->fw_status);
121*4882a593Smuzhiyun 	if (fw_status != 0xff)
122*4882a593Smuzhiyun 		fw_status &= IONIC_FW_STS_F_RUNNING;  /* use only the run bit */
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* is this a transition? */
125*4882a593Smuzhiyun 	if (fw_status != idev->last_fw_status &&
126*4882a593Smuzhiyun 	    idev->last_fw_status != 0xff) {
127*4882a593Smuzhiyun 		struct ionic_lif *lif = ionic->lif;
128*4882a593Smuzhiyun 		bool trigger = false;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		if (!fw_status || fw_status == 0xff) {
131*4882a593Smuzhiyun 			dev_info(ionic->dev, "FW stopped %u\n", fw_status);
132*4882a593Smuzhiyun 			if (lif && !test_bit(IONIC_LIF_F_FW_RESET, lif->state))
133*4882a593Smuzhiyun 				trigger = true;
134*4882a593Smuzhiyun 		} else {
135*4882a593Smuzhiyun 			dev_info(ionic->dev, "FW running %u\n", fw_status);
136*4882a593Smuzhiyun 			if (lif && test_bit(IONIC_LIF_F_FW_RESET, lif->state))
137*4882a593Smuzhiyun 				trigger = true;
138*4882a593Smuzhiyun 		}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		if (trigger) {
141*4882a593Smuzhiyun 			struct ionic_deferred_work *work;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 			work = kzalloc(sizeof(*work), GFP_ATOMIC);
144*4882a593Smuzhiyun 			if (!work) {
145*4882a593Smuzhiyun 				dev_err(ionic->dev, "%s OOM\n", __func__);
146*4882a593Smuzhiyun 			} else {
147*4882a593Smuzhiyun 				work->type = IONIC_DW_TYPE_LIF_RESET;
148*4882a593Smuzhiyun 				if (fw_status & IONIC_FW_STS_F_RUNNING &&
149*4882a593Smuzhiyun 				    fw_status != 0xff)
150*4882a593Smuzhiyun 					work->fw_status = 1;
151*4882a593Smuzhiyun 				ionic_lif_deferred_enqueue(&lif->deferred, work);
152*4882a593Smuzhiyun 			}
153*4882a593Smuzhiyun 		}
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 	idev->last_fw_status = fw_status;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (!fw_status || fw_status == 0xff)
158*4882a593Smuzhiyun 		return -ENXIO;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* early FW has no heartbeat, else FW will return non-zero */
161*4882a593Smuzhiyun 	hb = ioread32(&idev->dev_info_regs->fw_heartbeat);
162*4882a593Smuzhiyun 	if (!hb)
163*4882a593Smuzhiyun 		return 0;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* are we stalled? */
166*4882a593Smuzhiyun 	if (hb == idev->last_hb) {
167*4882a593Smuzhiyun 		/* only complain once for each stall seen */
168*4882a593Smuzhiyun 		if (idev->last_hb_time != 1) {
169*4882a593Smuzhiyun 			dev_info(ionic->dev, "FW heartbeat stalled at %d\n",
170*4882a593Smuzhiyun 				 idev->last_hb);
171*4882a593Smuzhiyun 			idev->last_hb_time = 1;
172*4882a593Smuzhiyun 		}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 		return -ENXIO;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (idev->last_hb_time == 1)
178*4882a593Smuzhiyun 		dev_info(ionic->dev, "FW heartbeat restored at %d\n", hb);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	idev->last_hb = hb;
181*4882a593Smuzhiyun 	idev->last_hb_time = hb_time;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
ionic_dev_cmd_status(struct ionic_dev * idev)186*4882a593Smuzhiyun u8 ionic_dev_cmd_status(struct ionic_dev *idev)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	return ioread8(&idev->dev_cmd_regs->comp.comp.status);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
ionic_dev_cmd_done(struct ionic_dev * idev)191*4882a593Smuzhiyun bool ionic_dev_cmd_done(struct ionic_dev *idev)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	return ioread32(&idev->dev_cmd_regs->done) & IONIC_DEV_CMD_DONE;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
ionic_dev_cmd_comp(struct ionic_dev * idev,union ionic_dev_cmd_comp * comp)196*4882a593Smuzhiyun void ionic_dev_cmd_comp(struct ionic_dev *idev, union ionic_dev_cmd_comp *comp)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	memcpy_fromio(comp, &idev->dev_cmd_regs->comp, sizeof(*comp));
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
ionic_dev_cmd_go(struct ionic_dev * idev,union ionic_dev_cmd * cmd)201*4882a593Smuzhiyun void ionic_dev_cmd_go(struct ionic_dev *idev, union ionic_dev_cmd *cmd)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	memcpy_toio(&idev->dev_cmd_regs->cmd, cmd, sizeof(*cmd));
204*4882a593Smuzhiyun 	iowrite32(0, &idev->dev_cmd_regs->done);
205*4882a593Smuzhiyun 	iowrite32(1, &idev->dev_cmd_regs->doorbell);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /* Device commands */
ionic_dev_cmd_identify(struct ionic_dev * idev,u8 ver)209*4882a593Smuzhiyun void ionic_dev_cmd_identify(struct ionic_dev *idev, u8 ver)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
212*4882a593Smuzhiyun 		.identify.opcode = IONIC_CMD_IDENTIFY,
213*4882a593Smuzhiyun 		.identify.ver = ver,
214*4882a593Smuzhiyun 	};
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
ionic_dev_cmd_init(struct ionic_dev * idev)219*4882a593Smuzhiyun void ionic_dev_cmd_init(struct ionic_dev *idev)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
222*4882a593Smuzhiyun 		.init.opcode = IONIC_CMD_INIT,
223*4882a593Smuzhiyun 		.init.type = 0,
224*4882a593Smuzhiyun 	};
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
ionic_dev_cmd_reset(struct ionic_dev * idev)229*4882a593Smuzhiyun void ionic_dev_cmd_reset(struct ionic_dev *idev)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
232*4882a593Smuzhiyun 		.reset.opcode = IONIC_CMD_RESET,
233*4882a593Smuzhiyun 	};
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /* Port commands */
ionic_dev_cmd_port_identify(struct ionic_dev * idev)239*4882a593Smuzhiyun void ionic_dev_cmd_port_identify(struct ionic_dev *idev)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
242*4882a593Smuzhiyun 		.port_init.opcode = IONIC_CMD_PORT_IDENTIFY,
243*4882a593Smuzhiyun 		.port_init.index = 0,
244*4882a593Smuzhiyun 	};
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
ionic_dev_cmd_port_init(struct ionic_dev * idev)249*4882a593Smuzhiyun void ionic_dev_cmd_port_init(struct ionic_dev *idev)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
252*4882a593Smuzhiyun 		.port_init.opcode = IONIC_CMD_PORT_INIT,
253*4882a593Smuzhiyun 		.port_init.index = 0,
254*4882a593Smuzhiyun 		.port_init.info_pa = cpu_to_le64(idev->port_info_pa),
255*4882a593Smuzhiyun 	};
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
ionic_dev_cmd_port_reset(struct ionic_dev * idev)260*4882a593Smuzhiyun void ionic_dev_cmd_port_reset(struct ionic_dev *idev)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
263*4882a593Smuzhiyun 		.port_reset.opcode = IONIC_CMD_PORT_RESET,
264*4882a593Smuzhiyun 		.port_reset.index = 0,
265*4882a593Smuzhiyun 	};
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
ionic_dev_cmd_port_state(struct ionic_dev * idev,u8 state)270*4882a593Smuzhiyun void ionic_dev_cmd_port_state(struct ionic_dev *idev, u8 state)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
273*4882a593Smuzhiyun 		.port_setattr.opcode = IONIC_CMD_PORT_SETATTR,
274*4882a593Smuzhiyun 		.port_setattr.index = 0,
275*4882a593Smuzhiyun 		.port_setattr.attr = IONIC_PORT_ATTR_STATE,
276*4882a593Smuzhiyun 		.port_setattr.state = state,
277*4882a593Smuzhiyun 	};
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
ionic_dev_cmd_port_speed(struct ionic_dev * idev,u32 speed)282*4882a593Smuzhiyun void ionic_dev_cmd_port_speed(struct ionic_dev *idev, u32 speed)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
285*4882a593Smuzhiyun 		.port_setattr.opcode = IONIC_CMD_PORT_SETATTR,
286*4882a593Smuzhiyun 		.port_setattr.index = 0,
287*4882a593Smuzhiyun 		.port_setattr.attr = IONIC_PORT_ATTR_SPEED,
288*4882a593Smuzhiyun 		.port_setattr.speed = cpu_to_le32(speed),
289*4882a593Smuzhiyun 	};
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
ionic_dev_cmd_port_autoneg(struct ionic_dev * idev,u8 an_enable)294*4882a593Smuzhiyun void ionic_dev_cmd_port_autoneg(struct ionic_dev *idev, u8 an_enable)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
297*4882a593Smuzhiyun 		.port_setattr.opcode = IONIC_CMD_PORT_SETATTR,
298*4882a593Smuzhiyun 		.port_setattr.index = 0,
299*4882a593Smuzhiyun 		.port_setattr.attr = IONIC_PORT_ATTR_AUTONEG,
300*4882a593Smuzhiyun 		.port_setattr.an_enable = an_enable,
301*4882a593Smuzhiyun 	};
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
ionic_dev_cmd_port_fec(struct ionic_dev * idev,u8 fec_type)306*4882a593Smuzhiyun void ionic_dev_cmd_port_fec(struct ionic_dev *idev, u8 fec_type)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
309*4882a593Smuzhiyun 		.port_setattr.opcode = IONIC_CMD_PORT_SETATTR,
310*4882a593Smuzhiyun 		.port_setattr.index = 0,
311*4882a593Smuzhiyun 		.port_setattr.attr = IONIC_PORT_ATTR_FEC,
312*4882a593Smuzhiyun 		.port_setattr.fec_type = fec_type,
313*4882a593Smuzhiyun 	};
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
ionic_dev_cmd_port_pause(struct ionic_dev * idev,u8 pause_type)318*4882a593Smuzhiyun void ionic_dev_cmd_port_pause(struct ionic_dev *idev, u8 pause_type)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
321*4882a593Smuzhiyun 		.port_setattr.opcode = IONIC_CMD_PORT_SETATTR,
322*4882a593Smuzhiyun 		.port_setattr.index = 0,
323*4882a593Smuzhiyun 		.port_setattr.attr = IONIC_PORT_ATTR_PAUSE,
324*4882a593Smuzhiyun 		.port_setattr.pause_type = pause_type,
325*4882a593Smuzhiyun 	};
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /* VF commands */
ionic_set_vf_config(struct ionic * ionic,int vf,u8 attr,u8 * data)331*4882a593Smuzhiyun int ionic_set_vf_config(struct ionic *ionic, int vf, u8 attr, u8 *data)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
334*4882a593Smuzhiyun 		.vf_setattr.opcode = IONIC_CMD_VF_SETATTR,
335*4882a593Smuzhiyun 		.vf_setattr.attr = attr,
336*4882a593Smuzhiyun 		.vf_setattr.vf_index = cpu_to_le16(vf),
337*4882a593Smuzhiyun 	};
338*4882a593Smuzhiyun 	int err;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	switch (attr) {
341*4882a593Smuzhiyun 	case IONIC_VF_ATTR_SPOOFCHK:
342*4882a593Smuzhiyun 		cmd.vf_setattr.spoofchk = *data;
343*4882a593Smuzhiyun 		dev_dbg(ionic->dev, "%s: vf %d spoof %d\n",
344*4882a593Smuzhiyun 			__func__, vf, *data);
345*4882a593Smuzhiyun 		break;
346*4882a593Smuzhiyun 	case IONIC_VF_ATTR_TRUST:
347*4882a593Smuzhiyun 		cmd.vf_setattr.trust = *data;
348*4882a593Smuzhiyun 		dev_dbg(ionic->dev, "%s: vf %d trust %d\n",
349*4882a593Smuzhiyun 			__func__, vf, *data);
350*4882a593Smuzhiyun 		break;
351*4882a593Smuzhiyun 	case IONIC_VF_ATTR_LINKSTATE:
352*4882a593Smuzhiyun 		cmd.vf_setattr.linkstate = *data;
353*4882a593Smuzhiyun 		dev_dbg(ionic->dev, "%s: vf %d linkstate %d\n",
354*4882a593Smuzhiyun 			__func__, vf, *data);
355*4882a593Smuzhiyun 		break;
356*4882a593Smuzhiyun 	case IONIC_VF_ATTR_MAC:
357*4882a593Smuzhiyun 		ether_addr_copy(cmd.vf_setattr.macaddr, data);
358*4882a593Smuzhiyun 		dev_dbg(ionic->dev, "%s: vf %d macaddr %pM\n",
359*4882a593Smuzhiyun 			__func__, vf, data);
360*4882a593Smuzhiyun 		break;
361*4882a593Smuzhiyun 	case IONIC_VF_ATTR_VLAN:
362*4882a593Smuzhiyun 		cmd.vf_setattr.vlanid = cpu_to_le16(*(u16 *)data);
363*4882a593Smuzhiyun 		dev_dbg(ionic->dev, "%s: vf %d vlan %d\n",
364*4882a593Smuzhiyun 			__func__, vf, *(u16 *)data);
365*4882a593Smuzhiyun 		break;
366*4882a593Smuzhiyun 	case IONIC_VF_ATTR_RATE:
367*4882a593Smuzhiyun 		cmd.vf_setattr.maxrate = cpu_to_le32(*(u32 *)data);
368*4882a593Smuzhiyun 		dev_dbg(ionic->dev, "%s: vf %d maxrate %d\n",
369*4882a593Smuzhiyun 			__func__, vf, *(u32 *)data);
370*4882a593Smuzhiyun 		break;
371*4882a593Smuzhiyun 	case IONIC_VF_ATTR_STATSADDR:
372*4882a593Smuzhiyun 		cmd.vf_setattr.stats_pa = cpu_to_le64(*(u64 *)data);
373*4882a593Smuzhiyun 		dev_dbg(ionic->dev, "%s: vf %d stats_pa 0x%08llx\n",
374*4882a593Smuzhiyun 			__func__, vf, *(u64 *)data);
375*4882a593Smuzhiyun 		break;
376*4882a593Smuzhiyun 	default:
377*4882a593Smuzhiyun 		return -EINVAL;
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	mutex_lock(&ionic->dev_cmd_lock);
381*4882a593Smuzhiyun 	ionic_dev_cmd_go(&ionic->idev, &cmd);
382*4882a593Smuzhiyun 	err = ionic_dev_cmd_wait(ionic, DEVCMD_TIMEOUT);
383*4882a593Smuzhiyun 	mutex_unlock(&ionic->dev_cmd_lock);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	return err;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun /* LIF commands */
ionic_dev_cmd_queue_identify(struct ionic_dev * idev,u16 lif_type,u8 qtype,u8 qver)389*4882a593Smuzhiyun void ionic_dev_cmd_queue_identify(struct ionic_dev *idev,
390*4882a593Smuzhiyun 				  u16 lif_type, u8 qtype, u8 qver)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
393*4882a593Smuzhiyun 		.q_identify.opcode = IONIC_CMD_Q_IDENTIFY,
394*4882a593Smuzhiyun 		.q_identify.lif_type = cpu_to_le16(lif_type),
395*4882a593Smuzhiyun 		.q_identify.type = qtype,
396*4882a593Smuzhiyun 		.q_identify.ver = qver,
397*4882a593Smuzhiyun 	};
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
ionic_dev_cmd_lif_identify(struct ionic_dev * idev,u8 type,u8 ver)402*4882a593Smuzhiyun void ionic_dev_cmd_lif_identify(struct ionic_dev *idev, u8 type, u8 ver)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
405*4882a593Smuzhiyun 		.lif_identify.opcode = IONIC_CMD_LIF_IDENTIFY,
406*4882a593Smuzhiyun 		.lif_identify.type = type,
407*4882a593Smuzhiyun 		.lif_identify.ver = ver,
408*4882a593Smuzhiyun 	};
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun 
ionic_dev_cmd_lif_init(struct ionic_dev * idev,u16 lif_index,dma_addr_t info_pa)413*4882a593Smuzhiyun void ionic_dev_cmd_lif_init(struct ionic_dev *idev, u16 lif_index,
414*4882a593Smuzhiyun 			    dma_addr_t info_pa)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
417*4882a593Smuzhiyun 		.lif_init.opcode = IONIC_CMD_LIF_INIT,
418*4882a593Smuzhiyun 		.lif_init.index = cpu_to_le16(lif_index),
419*4882a593Smuzhiyun 		.lif_init.info_pa = cpu_to_le64(info_pa),
420*4882a593Smuzhiyun 	};
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
ionic_dev_cmd_lif_reset(struct ionic_dev * idev,u16 lif_index)425*4882a593Smuzhiyun void ionic_dev_cmd_lif_reset(struct ionic_dev *idev, u16 lif_index)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
428*4882a593Smuzhiyun 		.lif_init.opcode = IONIC_CMD_LIF_RESET,
429*4882a593Smuzhiyun 		.lif_init.index = cpu_to_le16(lif_index),
430*4882a593Smuzhiyun 	};
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
ionic_dev_cmd_adminq_init(struct ionic_dev * idev,struct ionic_qcq * qcq,u16 lif_index,u16 intr_index)435*4882a593Smuzhiyun void ionic_dev_cmd_adminq_init(struct ionic_dev *idev, struct ionic_qcq *qcq,
436*4882a593Smuzhiyun 			       u16 lif_index, u16 intr_index)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	struct ionic_queue *q = &qcq->q;
439*4882a593Smuzhiyun 	struct ionic_cq *cq = &qcq->cq;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	union ionic_dev_cmd cmd = {
442*4882a593Smuzhiyun 		.q_init.opcode = IONIC_CMD_Q_INIT,
443*4882a593Smuzhiyun 		.q_init.lif_index = cpu_to_le16(lif_index),
444*4882a593Smuzhiyun 		.q_init.type = q->type,
445*4882a593Smuzhiyun 		.q_init.ver = qcq->q.lif->qtype_info[q->type].version,
446*4882a593Smuzhiyun 		.q_init.index = cpu_to_le32(q->index),
447*4882a593Smuzhiyun 		.q_init.flags = cpu_to_le16(IONIC_QINIT_F_IRQ |
448*4882a593Smuzhiyun 					    IONIC_QINIT_F_ENA),
449*4882a593Smuzhiyun 		.q_init.pid = cpu_to_le16(q->pid),
450*4882a593Smuzhiyun 		.q_init.intr_index = cpu_to_le16(intr_index),
451*4882a593Smuzhiyun 		.q_init.ring_size = ilog2(q->num_descs),
452*4882a593Smuzhiyun 		.q_init.ring_base = cpu_to_le64(q->base_pa),
453*4882a593Smuzhiyun 		.q_init.cq_ring_base = cpu_to_le64(cq->base_pa),
454*4882a593Smuzhiyun 	};
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	ionic_dev_cmd_go(idev, &cmd);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
ionic_db_page_num(struct ionic_lif * lif,int pid)459*4882a593Smuzhiyun int ionic_db_page_num(struct ionic_lif *lif, int pid)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	return (lif->hw_index * lif->dbid_count) + pid;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
ionic_cq_init(struct ionic_lif * lif,struct ionic_cq * cq,struct ionic_intr_info * intr,unsigned int num_descs,size_t desc_size)464*4882a593Smuzhiyun int ionic_cq_init(struct ionic_lif *lif, struct ionic_cq *cq,
465*4882a593Smuzhiyun 		  struct ionic_intr_info *intr,
466*4882a593Smuzhiyun 		  unsigned int num_descs, size_t desc_size)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	unsigned int ring_size;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	if (desc_size == 0 || !is_power_of_2(num_descs))
471*4882a593Smuzhiyun 		return -EINVAL;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	ring_size = ilog2(num_descs);
474*4882a593Smuzhiyun 	if (ring_size < 2 || ring_size > 16)
475*4882a593Smuzhiyun 		return -EINVAL;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	cq->lif = lif;
478*4882a593Smuzhiyun 	cq->bound_intr = intr;
479*4882a593Smuzhiyun 	cq->num_descs = num_descs;
480*4882a593Smuzhiyun 	cq->desc_size = desc_size;
481*4882a593Smuzhiyun 	cq->tail_idx = 0;
482*4882a593Smuzhiyun 	cq->done_color = 1;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	return 0;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
ionic_cq_map(struct ionic_cq * cq,void * base,dma_addr_t base_pa)487*4882a593Smuzhiyun void ionic_cq_map(struct ionic_cq *cq, void *base, dma_addr_t base_pa)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	struct ionic_cq_info *cur;
490*4882a593Smuzhiyun 	unsigned int i;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	cq->base = base;
493*4882a593Smuzhiyun 	cq->base_pa = base_pa;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	for (i = 0, cur = cq->info; i < cq->num_descs; i++, cur++)
496*4882a593Smuzhiyun 		cur->cq_desc = base + (i * cq->desc_size);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
ionic_cq_bind(struct ionic_cq * cq,struct ionic_queue * q)499*4882a593Smuzhiyun void ionic_cq_bind(struct ionic_cq *cq, struct ionic_queue *q)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	cq->bound_q = q;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
ionic_cq_service(struct ionic_cq * cq,unsigned int work_to_do,ionic_cq_cb cb,ionic_cq_done_cb done_cb,void * done_arg)504*4882a593Smuzhiyun unsigned int ionic_cq_service(struct ionic_cq *cq, unsigned int work_to_do,
505*4882a593Smuzhiyun 			      ionic_cq_cb cb, ionic_cq_done_cb done_cb,
506*4882a593Smuzhiyun 			      void *done_arg)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	struct ionic_cq_info *cq_info;
509*4882a593Smuzhiyun 	unsigned int work_done = 0;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (work_to_do == 0)
512*4882a593Smuzhiyun 		return 0;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	cq_info = &cq->info[cq->tail_idx];
515*4882a593Smuzhiyun 	while (cb(cq, cq_info)) {
516*4882a593Smuzhiyun 		if (cq->tail_idx == cq->num_descs - 1)
517*4882a593Smuzhiyun 			cq->done_color = !cq->done_color;
518*4882a593Smuzhiyun 		cq->tail_idx = (cq->tail_idx + 1) & (cq->num_descs - 1);
519*4882a593Smuzhiyun 		cq_info = &cq->info[cq->tail_idx];
520*4882a593Smuzhiyun 		DEBUG_STATS_CQE_CNT(cq);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		if (++work_done >= work_to_do)
523*4882a593Smuzhiyun 			break;
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	if (work_done && done_cb)
527*4882a593Smuzhiyun 		done_cb(done_arg);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	return work_done;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
ionic_q_init(struct ionic_lif * lif,struct ionic_dev * idev,struct ionic_queue * q,unsigned int index,const char * name,unsigned int num_descs,size_t desc_size,size_t sg_desc_size,unsigned int pid)532*4882a593Smuzhiyun int ionic_q_init(struct ionic_lif *lif, struct ionic_dev *idev,
533*4882a593Smuzhiyun 		 struct ionic_queue *q, unsigned int index, const char *name,
534*4882a593Smuzhiyun 		 unsigned int num_descs, size_t desc_size,
535*4882a593Smuzhiyun 		 size_t sg_desc_size, unsigned int pid)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	unsigned int ring_size;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	if (desc_size == 0 || !is_power_of_2(num_descs))
540*4882a593Smuzhiyun 		return -EINVAL;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	ring_size = ilog2(num_descs);
543*4882a593Smuzhiyun 	if (ring_size < 2 || ring_size > 16)
544*4882a593Smuzhiyun 		return -EINVAL;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	q->lif = lif;
547*4882a593Smuzhiyun 	q->idev = idev;
548*4882a593Smuzhiyun 	q->index = index;
549*4882a593Smuzhiyun 	q->num_descs = num_descs;
550*4882a593Smuzhiyun 	q->desc_size = desc_size;
551*4882a593Smuzhiyun 	q->sg_desc_size = sg_desc_size;
552*4882a593Smuzhiyun 	q->tail_idx = 0;
553*4882a593Smuzhiyun 	q->head_idx = 0;
554*4882a593Smuzhiyun 	q->pid = pid;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	snprintf(q->name, sizeof(q->name), "L%d-%s%u", lif->index, name, index);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
ionic_q_map(struct ionic_queue * q,void * base,dma_addr_t base_pa)561*4882a593Smuzhiyun void ionic_q_map(struct ionic_queue *q, void *base, dma_addr_t base_pa)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	struct ionic_desc_info *cur;
564*4882a593Smuzhiyun 	unsigned int i;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	q->base = base;
567*4882a593Smuzhiyun 	q->base_pa = base_pa;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	for (i = 0, cur = q->info; i < q->num_descs; i++, cur++)
570*4882a593Smuzhiyun 		cur->desc = base + (i * q->desc_size);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
ionic_q_sg_map(struct ionic_queue * q,void * base,dma_addr_t base_pa)573*4882a593Smuzhiyun void ionic_q_sg_map(struct ionic_queue *q, void *base, dma_addr_t base_pa)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct ionic_desc_info *cur;
576*4882a593Smuzhiyun 	unsigned int i;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	q->sg_base = base;
579*4882a593Smuzhiyun 	q->sg_base_pa = base_pa;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	for (i = 0, cur = q->info; i < q->num_descs; i++, cur++)
582*4882a593Smuzhiyun 		cur->sg_desc = base + (i * q->sg_desc_size);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
ionic_q_post(struct ionic_queue * q,bool ring_doorbell,ionic_desc_cb cb,void * cb_arg)585*4882a593Smuzhiyun void ionic_q_post(struct ionic_queue *q, bool ring_doorbell, ionic_desc_cb cb,
586*4882a593Smuzhiyun 		  void *cb_arg)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	struct device *dev = q->lif->ionic->dev;
589*4882a593Smuzhiyun 	struct ionic_desc_info *desc_info;
590*4882a593Smuzhiyun 	struct ionic_lif *lif = q->lif;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	desc_info = &q->info[q->head_idx];
593*4882a593Smuzhiyun 	desc_info->cb = cb;
594*4882a593Smuzhiyun 	desc_info->cb_arg = cb_arg;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	q->head_idx = (q->head_idx + 1) & (q->num_descs - 1);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	dev_dbg(dev, "lif=%d qname=%s qid=%d qtype=%d p_index=%d ringdb=%d\n",
599*4882a593Smuzhiyun 		q->lif->index, q->name, q->hw_type, q->hw_index,
600*4882a593Smuzhiyun 		q->head_idx, ring_doorbell);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	if (ring_doorbell)
603*4882a593Smuzhiyun 		ionic_dbell_ring(lif->kern_dbpage, q->hw_type,
604*4882a593Smuzhiyun 				 q->dbval | q->head_idx);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
ionic_q_is_posted(struct ionic_queue * q,unsigned int pos)607*4882a593Smuzhiyun static bool ionic_q_is_posted(struct ionic_queue *q, unsigned int pos)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	unsigned int mask, tail, head;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	mask = q->num_descs - 1;
612*4882a593Smuzhiyun 	tail = q->tail_idx;
613*4882a593Smuzhiyun 	head = q->head_idx;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	return ((pos - tail) & mask) < ((head - tail) & mask);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun 
ionic_q_service(struct ionic_queue * q,struct ionic_cq_info * cq_info,unsigned int stop_index)618*4882a593Smuzhiyun void ionic_q_service(struct ionic_queue *q, struct ionic_cq_info *cq_info,
619*4882a593Smuzhiyun 		     unsigned int stop_index)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	struct ionic_desc_info *desc_info;
622*4882a593Smuzhiyun 	ionic_desc_cb cb;
623*4882a593Smuzhiyun 	void *cb_arg;
624*4882a593Smuzhiyun 	u16 index;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/* check for empty queue */
627*4882a593Smuzhiyun 	if (q->tail_idx == q->head_idx)
628*4882a593Smuzhiyun 		return;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	/* stop index must be for a descriptor that is not yet completed */
631*4882a593Smuzhiyun 	if (unlikely(!ionic_q_is_posted(q, stop_index)))
632*4882a593Smuzhiyun 		dev_err(q->lif->ionic->dev,
633*4882a593Smuzhiyun 			"ionic stop is not posted %s stop %u tail %u head %u\n",
634*4882a593Smuzhiyun 			q->name, stop_index, q->tail_idx, q->head_idx);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	do {
637*4882a593Smuzhiyun 		desc_info = &q->info[q->tail_idx];
638*4882a593Smuzhiyun 		index = q->tail_idx;
639*4882a593Smuzhiyun 		q->tail_idx = (q->tail_idx + 1) & (q->num_descs - 1);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 		cb = desc_info->cb;
642*4882a593Smuzhiyun 		cb_arg = desc_info->cb_arg;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 		desc_info->cb = NULL;
645*4882a593Smuzhiyun 		desc_info->cb_arg = NULL;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 		if (cb)
648*4882a593Smuzhiyun 			cb(q, desc_info, cq_info, cb_arg);
649*4882a593Smuzhiyun 	} while (index != stop_index);
650*4882a593Smuzhiyun }
651