1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (C) 2006 PA Semi, Inc 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Driver for the PA6T-1682M onchip 1G/10G Ethernet MACs, soft state and 6*4882a593Smuzhiyun * hardware register layouts. 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #ifndef PASEMI_MAC_H 10*4882a593Smuzhiyun #define PASEMI_MAC_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <linux/ethtool.h> 13*4882a593Smuzhiyun #include <linux/netdevice.h> 14*4882a593Smuzhiyun #include <linux/spinlock.h> 15*4882a593Smuzhiyun #include <linux/phy.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* Must be a power of two */ 18*4882a593Smuzhiyun #define RX_RING_SIZE 2048 19*4882a593Smuzhiyun #define TX_RING_SIZE 4096 20*4882a593Smuzhiyun #define CS_RING_SIZE (TX_RING_SIZE*2) 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define MAX_CS 2 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun struct pasemi_mac_txring { 26*4882a593Smuzhiyun struct pasemi_dmachan chan; /* Must be first */ 27*4882a593Smuzhiyun spinlock_t lock; 28*4882a593Smuzhiyun unsigned int size; 29*4882a593Smuzhiyun unsigned int next_to_fill; 30*4882a593Smuzhiyun unsigned int next_to_clean; 31*4882a593Smuzhiyun struct pasemi_mac_buffer *ring_info; 32*4882a593Smuzhiyun struct pasemi_mac *mac; /* Needed in intr handler */ 33*4882a593Smuzhiyun struct timer_list clean_timer; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun struct pasemi_mac_rxring { 37*4882a593Smuzhiyun struct pasemi_dmachan chan; /* Must be first */ 38*4882a593Smuzhiyun spinlock_t lock; 39*4882a593Smuzhiyun u64 *buffers; /* RX interface buffer ring */ 40*4882a593Smuzhiyun dma_addr_t buf_dma; 41*4882a593Smuzhiyun unsigned int size; 42*4882a593Smuzhiyun unsigned int next_to_fill; 43*4882a593Smuzhiyun unsigned int next_to_clean; 44*4882a593Smuzhiyun struct pasemi_mac_buffer *ring_info; 45*4882a593Smuzhiyun struct pasemi_mac *mac; /* Needed in intr handler */ 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun struct pasemi_mac_csring { 49*4882a593Smuzhiyun struct pasemi_dmachan chan; 50*4882a593Smuzhiyun unsigned int size; 51*4882a593Smuzhiyun unsigned int next_to_fill; 52*4882a593Smuzhiyun int events[2]; 53*4882a593Smuzhiyun int last_event; 54*4882a593Smuzhiyun int fun; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun struct pasemi_mac { 58*4882a593Smuzhiyun struct net_device *netdev; 59*4882a593Smuzhiyun struct pci_dev *pdev; 60*4882a593Smuzhiyun struct pci_dev *dma_pdev; 61*4882a593Smuzhiyun struct pci_dev *iob_pdev; 62*4882a593Smuzhiyun struct napi_struct napi; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun int bufsz; /* RX ring buffer size */ 65*4882a593Smuzhiyun int last_cs; 66*4882a593Smuzhiyun int num_cs; 67*4882a593Smuzhiyun u32 dma_if; 68*4882a593Smuzhiyun u8 type; 69*4882a593Smuzhiyun #define MAC_TYPE_GMAC 1 70*4882a593Smuzhiyun #define MAC_TYPE_XAUI 2 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun u8 mac_addr[ETH_ALEN]; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun struct timer_list rxtimer; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun struct pasemi_mac_txring *tx; 77*4882a593Smuzhiyun struct pasemi_mac_rxring *rx; 78*4882a593Smuzhiyun struct pasemi_mac_csring *cs[MAX_CS]; 79*4882a593Smuzhiyun char tx_irq_name[10]; /* "eth%d tx" */ 80*4882a593Smuzhiyun char rx_irq_name[10]; /* "eth%d rx" */ 81*4882a593Smuzhiyun int link; 82*4882a593Smuzhiyun int speed; 83*4882a593Smuzhiyun int duplex; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun unsigned int msg_enable; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* Software status descriptor (ring_info) */ 89*4882a593Smuzhiyun struct pasemi_mac_buffer { 90*4882a593Smuzhiyun struct sk_buff *skb; 91*4882a593Smuzhiyun dma_addr_t dma; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define TX_DESC(tx, num) ((tx)->chan.ring_virt[(num) & (TX_RING_SIZE-1)]) 95*4882a593Smuzhiyun #define TX_DESC_INFO(tx, num) ((tx)->ring_info[(num) & (TX_RING_SIZE-1)]) 96*4882a593Smuzhiyun #define RX_DESC(rx, num) ((rx)->chan.ring_virt[(num) & (RX_RING_SIZE-1)]) 97*4882a593Smuzhiyun #define RX_DESC_INFO(rx, num) ((rx)->ring_info[(num) & (RX_RING_SIZE-1)]) 98*4882a593Smuzhiyun #define RX_BUFF(rx, num) ((rx)->buffers[(num) & (RX_RING_SIZE-1)]) 99*4882a593Smuzhiyun #define CS_DESC(cs, num) ((cs)->chan.ring_virt[(num) & (CS_RING_SIZE-1)]) 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define RING_USED(ring) (((ring)->next_to_fill - (ring)->next_to_clean) \ 102*4882a593Smuzhiyun & ((ring)->size - 1)) 103*4882a593Smuzhiyun #define RING_AVAIL(ring) ((ring->size) - RING_USED(ring)) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun /* PCI register offsets and formats */ 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* MAC CFG register offsets */ 109*4882a593Smuzhiyun enum { 110*4882a593Smuzhiyun PAS_MAC_CFG_PCFG = 0x80, 111*4882a593Smuzhiyun PAS_MAC_CFG_MACCFG = 0x84, 112*4882a593Smuzhiyun PAS_MAC_CFG_ADR0 = 0x8c, 113*4882a593Smuzhiyun PAS_MAC_CFG_ADR1 = 0x90, 114*4882a593Smuzhiyun PAS_MAC_CFG_TXP = 0x98, 115*4882a593Smuzhiyun PAS_MAC_CFG_RMON = 0x100, 116*4882a593Smuzhiyun PAS_MAC_IPC_CHNL = 0x208, 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* MAC CFG register fields */ 120*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_PE 0x80000000 121*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_CE 0x40000000 122*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_BU 0x20000000 123*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_TT 0x10000000 124*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_TSR_M 0x0c000000 125*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_TSR_10M 0x00000000 126*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_TSR_100M 0x04000000 127*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_TSR_1G 0x08000000 128*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_TSR_10G 0x0c000000 129*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_T24 0x02000000 130*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_PR 0x01000000 131*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_CRO_M 0x00ff0000 132*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_CRO_S 16 133*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_IPO_M 0x0000ff00 134*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_IPO_S 8 135*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_S1 0x00000080 136*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_IO_M 0x00000060 137*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_IO_MAC 0x00000000 138*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_IO_OFF 0x00000020 139*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_IO_IND_ETH 0x00000040 140*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_IO_IND_IP 0x00000060 141*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_LP 0x00000010 142*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_TS 0x00000008 143*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_HD 0x00000004 144*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_SPD_M 0x00000003 145*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_SPD_10M 0x00000000 146*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_SPD_100M 0x00000001 147*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_SPD_1G 0x00000002 148*4882a593Smuzhiyun #define PAS_MAC_CFG_PCFG_SPD_10G 0x00000003 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define PAS_MAC_CFG_MACCFG_TXT_M 0x70000000 151*4882a593Smuzhiyun #define PAS_MAC_CFG_MACCFG_TXT_S 28 152*4882a593Smuzhiyun #define PAS_MAC_CFG_MACCFG_PRES_M 0x0f000000 153*4882a593Smuzhiyun #define PAS_MAC_CFG_MACCFG_PRES_S 24 154*4882a593Smuzhiyun #define PAS_MAC_CFG_MACCFG_MAXF_M 0x00ffff00 155*4882a593Smuzhiyun #define PAS_MAC_CFG_MACCFG_MAXF_S 8 156*4882a593Smuzhiyun #define PAS_MAC_CFG_MACCFG_MAXF(x) (((x) << PAS_MAC_CFG_MACCFG_MAXF_S) & \ 157*4882a593Smuzhiyun PAS_MAC_CFG_MACCFG_MAXF_M) 158*4882a593Smuzhiyun #define PAS_MAC_CFG_MACCFG_MINF_M 0x000000ff 159*4882a593Smuzhiyun #define PAS_MAC_CFG_MACCFG_MINF_S 0 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_FCF 0x01000000 162*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_FCE 0x00800000 163*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_FC 0x00400000 164*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_FPC_M 0x00300000 165*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_FPC_S 20 166*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_FPC(x) (((x) << PAS_MAC_CFG_TXP_FPC_S) & \ 167*4882a593Smuzhiyun PAS_MAC_CFG_TXP_FPC_M) 168*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_RT 0x00080000 169*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_BL 0x00040000 170*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_SL_M 0x00030000 171*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_SL_S 16 172*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_SL(x) (((x) << PAS_MAC_CFG_TXP_SL_S) & \ 173*4882a593Smuzhiyun PAS_MAC_CFG_TXP_SL_M) 174*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_COB_M 0x0000f000 175*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_COB_S 12 176*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_COB(x) (((x) << PAS_MAC_CFG_TXP_COB_S) & \ 177*4882a593Smuzhiyun PAS_MAC_CFG_TXP_COB_M) 178*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_TIFT_M 0x00000f00 179*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_TIFT_S 8 180*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_TIFT(x) (((x) << PAS_MAC_CFG_TXP_TIFT_S) & \ 181*4882a593Smuzhiyun PAS_MAC_CFG_TXP_TIFT_M) 182*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_TIFG_M 0x000000ff 183*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_TIFG_S 0 184*4882a593Smuzhiyun #define PAS_MAC_CFG_TXP_TIFG(x) (((x) << PAS_MAC_CFG_TXP_TIFG_S) & \ 185*4882a593Smuzhiyun PAS_MAC_CFG_TXP_TIFG_M) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define PAS_MAC_RMON(r) (0x100+(r)*4) 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define PAS_MAC_IPC_CHNL_DCHNO_M 0x003f0000 190*4882a593Smuzhiyun #define PAS_MAC_IPC_CHNL_DCHNO_S 16 191*4882a593Smuzhiyun #define PAS_MAC_IPC_CHNL_DCHNO(x) (((x) << PAS_MAC_IPC_CHNL_DCHNO_S) & \ 192*4882a593Smuzhiyun PAS_MAC_IPC_CHNL_DCHNO_M) 193*4882a593Smuzhiyun #define PAS_MAC_IPC_CHNL_BCH_M 0x0000003f 194*4882a593Smuzhiyun #define PAS_MAC_IPC_CHNL_BCH_S 0 195*4882a593Smuzhiyun #define PAS_MAC_IPC_CHNL_BCH(x) (((x) << PAS_MAC_IPC_CHNL_BCH_S) & \ 196*4882a593Smuzhiyun PAS_MAC_IPC_CHNL_BCH_M) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun #endif /* PASEMI_MAC_H */ 200