xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/pasemi/pasemi_mac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2006-2007 PA Semi, Inc
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/dmaengine.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/netdevice.h>
15*4882a593Smuzhiyun #include <linux/of_mdio.h>
16*4882a593Smuzhiyun #include <linux/etherdevice.h>
17*4882a593Smuzhiyun #include <asm/dma-mapping.h>
18*4882a593Smuzhiyun #include <linux/in.h>
19*4882a593Smuzhiyun #include <linux/skbuff.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/ip.h>
22*4882a593Smuzhiyun #include <net/checksum.h>
23*4882a593Smuzhiyun #include <linux/prefetch.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <asm/irq.h>
26*4882a593Smuzhiyun #include <asm/firmware.h>
27*4882a593Smuzhiyun #include <asm/pasemi_dma.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "pasemi_mac.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* We have our own align, since ppc64 in general has it at 0 because
32*4882a593Smuzhiyun  * of design flaws in some of the server bridge chips. However, for
33*4882a593Smuzhiyun  * PWRficient doing the unaligned copies is more expensive than doing
34*4882a593Smuzhiyun  * unaligned DMA, so make sure the data is aligned instead.
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun #define LOCAL_SKB_ALIGN	2
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* TODO list
39*4882a593Smuzhiyun  *
40*4882a593Smuzhiyun  * - Multicast support
41*4882a593Smuzhiyun  * - Large MTU support
42*4882a593Smuzhiyun  * - Multiqueue RX/TX
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define PE_MIN_MTU	(ETH_ZLEN + ETH_HLEN)
46*4882a593Smuzhiyun #define PE_MAX_MTU	9000
47*4882a593Smuzhiyun #define PE_DEF_MTU	ETH_DATA_LEN
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define DEFAULT_MSG_ENABLE	  \
50*4882a593Smuzhiyun 	(NETIF_MSG_DRV		| \
51*4882a593Smuzhiyun 	 NETIF_MSG_PROBE	| \
52*4882a593Smuzhiyun 	 NETIF_MSG_LINK		| \
53*4882a593Smuzhiyun 	 NETIF_MSG_TIMER	| \
54*4882a593Smuzhiyun 	 NETIF_MSG_IFDOWN	| \
55*4882a593Smuzhiyun 	 NETIF_MSG_IFUP		| \
56*4882a593Smuzhiyun 	 NETIF_MSG_RX_ERR	| \
57*4882a593Smuzhiyun 	 NETIF_MSG_TX_ERR)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun MODULE_LICENSE("GPL");
60*4882a593Smuzhiyun MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
61*4882a593Smuzhiyun MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static int debug = -1;	/* -1 == use DEFAULT_MSG_ENABLE as value */
64*4882a593Smuzhiyun module_param(debug, int, 0);
65*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "PA Semi MAC bitmapped debugging message enable value");
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun extern const struct ethtool_ops pasemi_mac_ethtool_ops;
68*4882a593Smuzhiyun 
translation_enabled(void)69*4882a593Smuzhiyun static int translation_enabled(void)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun #if defined(CONFIG_PPC_PASEMI_IOMMU_DMA_FORCE)
72*4882a593Smuzhiyun 	return 1;
73*4882a593Smuzhiyun #else
74*4882a593Smuzhiyun 	return firmware_has_feature(FW_FEATURE_LPAR);
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
write_iob_reg(unsigned int reg,unsigned int val)78*4882a593Smuzhiyun static void write_iob_reg(unsigned int reg, unsigned int val)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	pasemi_write_iob_reg(reg, val);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
read_mac_reg(const struct pasemi_mac * mac,unsigned int reg)83*4882a593Smuzhiyun static unsigned int read_mac_reg(const struct pasemi_mac *mac, unsigned int reg)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	return pasemi_read_mac_reg(mac->dma_if, reg);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
write_mac_reg(const struct pasemi_mac * mac,unsigned int reg,unsigned int val)88*4882a593Smuzhiyun static void write_mac_reg(const struct pasemi_mac *mac, unsigned int reg,
89*4882a593Smuzhiyun 			  unsigned int val)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	pasemi_write_mac_reg(mac->dma_if, reg, val);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
read_dma_reg(unsigned int reg)94*4882a593Smuzhiyun static unsigned int read_dma_reg(unsigned int reg)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	return pasemi_read_dma_reg(reg);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
write_dma_reg(unsigned int reg,unsigned int val)99*4882a593Smuzhiyun static void write_dma_reg(unsigned int reg, unsigned int val)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	pasemi_write_dma_reg(reg, val);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
rx_ring(const struct pasemi_mac * mac)104*4882a593Smuzhiyun static struct pasemi_mac_rxring *rx_ring(const struct pasemi_mac *mac)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	return mac->rx;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
tx_ring(const struct pasemi_mac * mac)109*4882a593Smuzhiyun static struct pasemi_mac_txring *tx_ring(const struct pasemi_mac *mac)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	return mac->tx;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
prefetch_skb(const struct sk_buff * skb)114*4882a593Smuzhiyun static inline void prefetch_skb(const struct sk_buff *skb)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	const void *d = skb;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	prefetch(d);
119*4882a593Smuzhiyun 	prefetch(d+64);
120*4882a593Smuzhiyun 	prefetch(d+128);
121*4882a593Smuzhiyun 	prefetch(d+192);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
mac_to_intf(struct pasemi_mac * mac)124*4882a593Smuzhiyun static int mac_to_intf(struct pasemi_mac *mac)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct pci_dev *pdev = mac->pdev;
127*4882a593Smuzhiyun 	u32 tmp;
128*4882a593Smuzhiyun 	int nintf, off, i, j;
129*4882a593Smuzhiyun 	int devfn = pdev->devfn;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	tmp = read_dma_reg(PAS_DMA_CAP_IFI);
132*4882a593Smuzhiyun 	nintf = (tmp & PAS_DMA_CAP_IFI_NIN_M) >> PAS_DMA_CAP_IFI_NIN_S;
133*4882a593Smuzhiyun 	off = (tmp & PAS_DMA_CAP_IFI_IOFF_M) >> PAS_DMA_CAP_IFI_IOFF_S;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* IOFF contains the offset to the registers containing the
136*4882a593Smuzhiyun 	 * DMA interface-to-MAC-pci-id mappings, and NIN contains number
137*4882a593Smuzhiyun 	 * of total interfaces. Each register contains 4 devfns.
138*4882a593Smuzhiyun 	 * Just do a linear search until we find the devfn of the MAC
139*4882a593Smuzhiyun 	 * we're trying to look up.
140*4882a593Smuzhiyun 	 */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	for (i = 0; i < (nintf+3)/4; i++) {
143*4882a593Smuzhiyun 		tmp = read_dma_reg(off+4*i);
144*4882a593Smuzhiyun 		for (j = 0; j < 4; j++) {
145*4882a593Smuzhiyun 			if (((tmp >> (8*j)) & 0xff) == devfn)
146*4882a593Smuzhiyun 				return i*4 + j;
147*4882a593Smuzhiyun 		}
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 	return -1;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
pasemi_mac_intf_disable(struct pasemi_mac * mac)152*4882a593Smuzhiyun static void pasemi_mac_intf_disable(struct pasemi_mac *mac)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	unsigned int flags;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
157*4882a593Smuzhiyun 	flags &= ~PAS_MAC_CFG_PCFG_PE;
158*4882a593Smuzhiyun 	write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
pasemi_mac_intf_enable(struct pasemi_mac * mac)161*4882a593Smuzhiyun static void pasemi_mac_intf_enable(struct pasemi_mac *mac)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	unsigned int flags;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
166*4882a593Smuzhiyun 	flags |= PAS_MAC_CFG_PCFG_PE;
167*4882a593Smuzhiyun 	write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
pasemi_get_mac_addr(struct pasemi_mac * mac)170*4882a593Smuzhiyun static int pasemi_get_mac_addr(struct pasemi_mac *mac)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct pci_dev *pdev = mac->pdev;
173*4882a593Smuzhiyun 	struct device_node *dn = pci_device_to_OF_node(pdev);
174*4882a593Smuzhiyun 	int len;
175*4882a593Smuzhiyun 	const u8 *maddr;
176*4882a593Smuzhiyun 	u8 addr[ETH_ALEN];
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (!dn) {
179*4882a593Smuzhiyun 		dev_dbg(&pdev->dev,
180*4882a593Smuzhiyun 			  "No device node for mac, not configuring\n");
181*4882a593Smuzhiyun 		return -ENOENT;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	maddr = of_get_property(dn, "local-mac-address", &len);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (maddr && len == ETH_ALEN) {
187*4882a593Smuzhiyun 		memcpy(mac->mac_addr, maddr, ETH_ALEN);
188*4882a593Smuzhiyun 		return 0;
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* Some old versions of firmware mistakenly uses mac-address
192*4882a593Smuzhiyun 	 * (and as a string) instead of a byte array in local-mac-address.
193*4882a593Smuzhiyun 	 */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (maddr == NULL)
196*4882a593Smuzhiyun 		maddr = of_get_property(dn, "mac-address", NULL);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if (maddr == NULL) {
199*4882a593Smuzhiyun 		dev_warn(&pdev->dev,
200*4882a593Smuzhiyun 			 "no mac address in device tree, not configuring\n");
201*4882a593Smuzhiyun 		return -ENOENT;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (!mac_pton(maddr, addr)) {
205*4882a593Smuzhiyun 		dev_warn(&pdev->dev,
206*4882a593Smuzhiyun 			 "can't parse mac address, not configuring\n");
207*4882a593Smuzhiyun 		return -EINVAL;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	memcpy(mac->mac_addr, addr, ETH_ALEN);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
pasemi_mac_set_mac_addr(struct net_device * dev,void * p)215*4882a593Smuzhiyun static int pasemi_mac_set_mac_addr(struct net_device *dev, void *p)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct pasemi_mac *mac = netdev_priv(dev);
218*4882a593Smuzhiyun 	struct sockaddr *addr = p;
219*4882a593Smuzhiyun 	unsigned int adr0, adr1;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (!is_valid_ether_addr(addr->sa_data))
222*4882a593Smuzhiyun 		return -EADDRNOTAVAIL;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	adr0 = dev->dev_addr[2] << 24 |
227*4882a593Smuzhiyun 	       dev->dev_addr[3] << 16 |
228*4882a593Smuzhiyun 	       dev->dev_addr[4] << 8 |
229*4882a593Smuzhiyun 	       dev->dev_addr[5];
230*4882a593Smuzhiyun 	adr1 = read_mac_reg(mac, PAS_MAC_CFG_ADR1);
231*4882a593Smuzhiyun 	adr1 &= ~0xffff;
232*4882a593Smuzhiyun 	adr1 |= dev->dev_addr[0] << 8 | dev->dev_addr[1];
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	pasemi_mac_intf_disable(mac);
235*4882a593Smuzhiyun 	write_mac_reg(mac, PAS_MAC_CFG_ADR0, adr0);
236*4882a593Smuzhiyun 	write_mac_reg(mac, PAS_MAC_CFG_ADR1, adr1);
237*4882a593Smuzhiyun 	pasemi_mac_intf_enable(mac);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
pasemi_mac_unmap_tx_skb(struct pasemi_mac * mac,const int nfrags,struct sk_buff * skb,const dma_addr_t * dmas)242*4882a593Smuzhiyun static int pasemi_mac_unmap_tx_skb(struct pasemi_mac *mac,
243*4882a593Smuzhiyun 				    const int nfrags,
244*4882a593Smuzhiyun 				    struct sk_buff *skb,
245*4882a593Smuzhiyun 				    const dma_addr_t *dmas)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	int f;
248*4882a593Smuzhiyun 	struct pci_dev *pdev = mac->dma_pdev;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	pci_unmap_single(pdev, dmas[0], skb_headlen(skb), PCI_DMA_TODEVICE);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	for (f = 0; f < nfrags; f++) {
253*4882a593Smuzhiyun 		const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 		pci_unmap_page(pdev, dmas[f+1], skb_frag_size(frag), PCI_DMA_TODEVICE);
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 	dev_kfree_skb_irq(skb);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* Freed descriptor slot + main SKB ptr + nfrags additional ptrs,
260*4882a593Smuzhiyun 	 * aligned up to a power of 2
261*4882a593Smuzhiyun 	 */
262*4882a593Smuzhiyun 	return (nfrags + 3) & ~1;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
pasemi_mac_setup_csring(struct pasemi_mac * mac)265*4882a593Smuzhiyun static struct pasemi_mac_csring *pasemi_mac_setup_csring(struct pasemi_mac *mac)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	struct pasemi_mac_csring *ring;
268*4882a593Smuzhiyun 	u32 val;
269*4882a593Smuzhiyun 	unsigned int cfg;
270*4882a593Smuzhiyun 	int chno;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_csring),
273*4882a593Smuzhiyun 				       offsetof(struct pasemi_mac_csring, chan));
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (!ring) {
276*4882a593Smuzhiyun 		dev_err(&mac->pdev->dev, "Can't allocate checksum channel\n");
277*4882a593Smuzhiyun 		goto out_chan;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	chno = ring->chan.chno;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	ring->size = CS_RING_SIZE;
283*4882a593Smuzhiyun 	ring->next_to_fill = 0;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* Allocate descriptors */
286*4882a593Smuzhiyun 	if (pasemi_dma_alloc_ring(&ring->chan, CS_RING_SIZE))
287*4882a593Smuzhiyun 		goto out_ring_desc;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
290*4882a593Smuzhiyun 		      PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
291*4882a593Smuzhiyun 	val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
292*4882a593Smuzhiyun 	val |= PAS_DMA_TXCHAN_BASEU_SIZ(CS_RING_SIZE >> 3);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	ring->events[0] = pasemi_dma_alloc_flag();
297*4882a593Smuzhiyun 	ring->events[1] = pasemi_dma_alloc_flag();
298*4882a593Smuzhiyun 	if (ring->events[0] < 0 || ring->events[1] < 0)
299*4882a593Smuzhiyun 		goto out_flags;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	pasemi_dma_clear_flag(ring->events[0]);
302*4882a593Smuzhiyun 	pasemi_dma_clear_flag(ring->events[1]);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	ring->fun = pasemi_dma_alloc_fun();
305*4882a593Smuzhiyun 	if (ring->fun < 0)
306*4882a593Smuzhiyun 		goto out_fun;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	cfg = PAS_DMA_TXCHAN_CFG_TY_FUNC | PAS_DMA_TXCHAN_CFG_UP |
309*4882a593Smuzhiyun 	      PAS_DMA_TXCHAN_CFG_TATTR(ring->fun) |
310*4882a593Smuzhiyun 	      PAS_DMA_TXCHAN_CFG_LPSQ | PAS_DMA_TXCHAN_CFG_LPDQ;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (translation_enabled())
313*4882a593Smuzhiyun 		cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	/* enable channel */
318*4882a593Smuzhiyun 	pasemi_dma_start_chan(&ring->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
319*4882a593Smuzhiyun 					   PAS_DMA_TXCHAN_TCMDSTA_DB |
320*4882a593Smuzhiyun 					   PAS_DMA_TXCHAN_TCMDSTA_DE |
321*4882a593Smuzhiyun 					   PAS_DMA_TXCHAN_TCMDSTA_DA);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	return ring;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun out_fun:
326*4882a593Smuzhiyun out_flags:
327*4882a593Smuzhiyun 	if (ring->events[0] >= 0)
328*4882a593Smuzhiyun 		pasemi_dma_free_flag(ring->events[0]);
329*4882a593Smuzhiyun 	if (ring->events[1] >= 0)
330*4882a593Smuzhiyun 		pasemi_dma_free_flag(ring->events[1]);
331*4882a593Smuzhiyun 	pasemi_dma_free_ring(&ring->chan);
332*4882a593Smuzhiyun out_ring_desc:
333*4882a593Smuzhiyun 	pasemi_dma_free_chan(&ring->chan);
334*4882a593Smuzhiyun out_chan:
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	return NULL;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
pasemi_mac_setup_csrings(struct pasemi_mac * mac)339*4882a593Smuzhiyun static void pasemi_mac_setup_csrings(struct pasemi_mac *mac)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	int i;
342*4882a593Smuzhiyun 	mac->cs[0] = pasemi_mac_setup_csring(mac);
343*4882a593Smuzhiyun 	if (mac->type == MAC_TYPE_XAUI)
344*4882a593Smuzhiyun 		mac->cs[1] = pasemi_mac_setup_csring(mac);
345*4882a593Smuzhiyun 	else
346*4882a593Smuzhiyun 		mac->cs[1] = 0;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	for (i = 0; i < MAX_CS; i++)
349*4882a593Smuzhiyun 		if (mac->cs[i])
350*4882a593Smuzhiyun 			mac->num_cs++;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
pasemi_mac_free_csring(struct pasemi_mac_csring * csring)353*4882a593Smuzhiyun static void pasemi_mac_free_csring(struct pasemi_mac_csring *csring)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	pasemi_dma_stop_chan(&csring->chan);
356*4882a593Smuzhiyun 	pasemi_dma_free_flag(csring->events[0]);
357*4882a593Smuzhiyun 	pasemi_dma_free_flag(csring->events[1]);
358*4882a593Smuzhiyun 	pasemi_dma_free_ring(&csring->chan);
359*4882a593Smuzhiyun 	pasemi_dma_free_chan(&csring->chan);
360*4882a593Smuzhiyun 	pasemi_dma_free_fun(csring->fun);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
pasemi_mac_setup_rx_resources(const struct net_device * dev)363*4882a593Smuzhiyun static int pasemi_mac_setup_rx_resources(const struct net_device *dev)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct pasemi_mac_rxring *ring;
366*4882a593Smuzhiyun 	struct pasemi_mac *mac = netdev_priv(dev);
367*4882a593Smuzhiyun 	int chno;
368*4882a593Smuzhiyun 	unsigned int cfg;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	ring = pasemi_dma_alloc_chan(RXCHAN, sizeof(struct pasemi_mac_rxring),
371*4882a593Smuzhiyun 				     offsetof(struct pasemi_mac_rxring, chan));
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (!ring) {
374*4882a593Smuzhiyun 		dev_err(&mac->pdev->dev, "Can't allocate RX channel\n");
375*4882a593Smuzhiyun 		goto out_chan;
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 	chno = ring->chan.chno;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	spin_lock_init(&ring->lock);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	ring->size = RX_RING_SIZE;
382*4882a593Smuzhiyun 	ring->ring_info = kcalloc(RX_RING_SIZE,
383*4882a593Smuzhiyun 				  sizeof(struct pasemi_mac_buffer),
384*4882a593Smuzhiyun 				  GFP_KERNEL);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if (!ring->ring_info)
387*4882a593Smuzhiyun 		goto out_ring_info;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* Allocate descriptors */
390*4882a593Smuzhiyun 	if (pasemi_dma_alloc_ring(&ring->chan, RX_RING_SIZE))
391*4882a593Smuzhiyun 		goto out_ring_desc;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	ring->buffers = dma_alloc_coherent(&mac->dma_pdev->dev,
394*4882a593Smuzhiyun 					   RX_RING_SIZE * sizeof(u64),
395*4882a593Smuzhiyun 					   &ring->buf_dma, GFP_KERNEL);
396*4882a593Smuzhiyun 	if (!ring->buffers)
397*4882a593Smuzhiyun 		goto out_ring_desc;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXCHAN_BASEL(chno),
400*4882a593Smuzhiyun 		      PAS_DMA_RXCHAN_BASEL_BRBL(ring->chan.ring_dma));
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXCHAN_BASEU(chno),
403*4882a593Smuzhiyun 		      PAS_DMA_RXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32) |
404*4882a593Smuzhiyun 		      PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 3));
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	cfg = PAS_DMA_RXCHAN_CFG_HBU(2);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (translation_enabled())
409*4882a593Smuzhiyun 		cfg |= PAS_DMA_RXCHAN_CFG_CTR;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXCHAN_CFG(chno), cfg);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXINT_BASEL(mac->dma_if),
414*4882a593Smuzhiyun 		      PAS_DMA_RXINT_BASEL_BRBL(ring->buf_dma));
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXINT_BASEU(mac->dma_if),
417*4882a593Smuzhiyun 		      PAS_DMA_RXINT_BASEU_BRBH(ring->buf_dma >> 32) |
418*4882a593Smuzhiyun 		      PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	cfg = PAS_DMA_RXINT_CFG_DHL(2) | PAS_DMA_RXINT_CFG_L2 |
421*4882a593Smuzhiyun 	      PAS_DMA_RXINT_CFG_LW | PAS_DMA_RXINT_CFG_RBP |
422*4882a593Smuzhiyun 	      PAS_DMA_RXINT_CFG_HEN;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	if (translation_enabled())
425*4882a593Smuzhiyun 		cfg |= PAS_DMA_RXINT_CFG_ITRR | PAS_DMA_RXINT_CFG_ITR;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXINT_CFG(mac->dma_if), cfg);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	ring->next_to_fill = 0;
430*4882a593Smuzhiyun 	ring->next_to_clean = 0;
431*4882a593Smuzhiyun 	ring->mac = mac;
432*4882a593Smuzhiyun 	mac->rx = ring;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return 0;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun out_ring_desc:
437*4882a593Smuzhiyun 	kfree(ring->ring_info);
438*4882a593Smuzhiyun out_ring_info:
439*4882a593Smuzhiyun 	pasemi_dma_free_chan(&ring->chan);
440*4882a593Smuzhiyun out_chan:
441*4882a593Smuzhiyun 	return -ENOMEM;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun static struct pasemi_mac_txring *
pasemi_mac_setup_tx_resources(const struct net_device * dev)445*4882a593Smuzhiyun pasemi_mac_setup_tx_resources(const struct net_device *dev)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	struct pasemi_mac *mac = netdev_priv(dev);
448*4882a593Smuzhiyun 	u32 val;
449*4882a593Smuzhiyun 	struct pasemi_mac_txring *ring;
450*4882a593Smuzhiyun 	unsigned int cfg;
451*4882a593Smuzhiyun 	int chno;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_txring),
454*4882a593Smuzhiyun 				     offsetof(struct pasemi_mac_txring, chan));
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (!ring) {
457*4882a593Smuzhiyun 		dev_err(&mac->pdev->dev, "Can't allocate TX channel\n");
458*4882a593Smuzhiyun 		goto out_chan;
459*4882a593Smuzhiyun 	}
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	chno = ring->chan.chno;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	spin_lock_init(&ring->lock);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	ring->size = TX_RING_SIZE;
466*4882a593Smuzhiyun 	ring->ring_info = kcalloc(TX_RING_SIZE,
467*4882a593Smuzhiyun 				  sizeof(struct pasemi_mac_buffer),
468*4882a593Smuzhiyun 				  GFP_KERNEL);
469*4882a593Smuzhiyun 	if (!ring->ring_info)
470*4882a593Smuzhiyun 		goto out_ring_info;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* Allocate descriptors */
473*4882a593Smuzhiyun 	if (pasemi_dma_alloc_ring(&ring->chan, TX_RING_SIZE))
474*4882a593Smuzhiyun 		goto out_ring_desc;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
477*4882a593Smuzhiyun 		      PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
478*4882a593Smuzhiyun 	val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
479*4882a593Smuzhiyun 	val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 3);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	cfg = PAS_DMA_TXCHAN_CFG_TY_IFACE |
484*4882a593Smuzhiyun 	      PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
485*4882a593Smuzhiyun 	      PAS_DMA_TXCHAN_CFG_UP |
486*4882a593Smuzhiyun 	      PAS_DMA_TXCHAN_CFG_WT(4);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	if (translation_enabled())
489*4882a593Smuzhiyun 		cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	ring->next_to_fill = 0;
494*4882a593Smuzhiyun 	ring->next_to_clean = 0;
495*4882a593Smuzhiyun 	ring->mac = mac;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	return ring;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun out_ring_desc:
500*4882a593Smuzhiyun 	kfree(ring->ring_info);
501*4882a593Smuzhiyun out_ring_info:
502*4882a593Smuzhiyun 	pasemi_dma_free_chan(&ring->chan);
503*4882a593Smuzhiyun out_chan:
504*4882a593Smuzhiyun 	return NULL;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
pasemi_mac_free_tx_resources(struct pasemi_mac * mac)507*4882a593Smuzhiyun static void pasemi_mac_free_tx_resources(struct pasemi_mac *mac)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	struct pasemi_mac_txring *txring = tx_ring(mac);
510*4882a593Smuzhiyun 	unsigned int i, j;
511*4882a593Smuzhiyun 	struct pasemi_mac_buffer *info;
512*4882a593Smuzhiyun 	dma_addr_t dmas[MAX_SKB_FRAGS+1];
513*4882a593Smuzhiyun 	int freed, nfrags;
514*4882a593Smuzhiyun 	int start, limit;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	start = txring->next_to_clean;
517*4882a593Smuzhiyun 	limit = txring->next_to_fill;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* Compensate for when fill has wrapped and clean has not */
520*4882a593Smuzhiyun 	if (start > limit)
521*4882a593Smuzhiyun 		limit += TX_RING_SIZE;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	for (i = start; i < limit; i += freed) {
524*4882a593Smuzhiyun 		info = &txring->ring_info[(i+1) & (TX_RING_SIZE-1)];
525*4882a593Smuzhiyun 		if (info->dma && info->skb) {
526*4882a593Smuzhiyun 			nfrags = skb_shinfo(info->skb)->nr_frags;
527*4882a593Smuzhiyun 			for (j = 0; j <= nfrags; j++)
528*4882a593Smuzhiyun 				dmas[j] = txring->ring_info[(i+1+j) &
529*4882a593Smuzhiyun 						(TX_RING_SIZE-1)].dma;
530*4882a593Smuzhiyun 			freed = pasemi_mac_unmap_tx_skb(mac, nfrags,
531*4882a593Smuzhiyun 							info->skb, dmas);
532*4882a593Smuzhiyun 		} else {
533*4882a593Smuzhiyun 			freed = 2;
534*4882a593Smuzhiyun 		}
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	kfree(txring->ring_info);
538*4882a593Smuzhiyun 	pasemi_dma_free_chan(&txring->chan);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
pasemi_mac_free_rx_buffers(struct pasemi_mac * mac)542*4882a593Smuzhiyun static void pasemi_mac_free_rx_buffers(struct pasemi_mac *mac)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	struct pasemi_mac_rxring *rx = rx_ring(mac);
545*4882a593Smuzhiyun 	unsigned int i;
546*4882a593Smuzhiyun 	struct pasemi_mac_buffer *info;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	for (i = 0; i < RX_RING_SIZE; i++) {
549*4882a593Smuzhiyun 		info = &RX_DESC_INFO(rx, i);
550*4882a593Smuzhiyun 		if (info->skb && info->dma) {
551*4882a593Smuzhiyun 			pci_unmap_single(mac->dma_pdev,
552*4882a593Smuzhiyun 					 info->dma,
553*4882a593Smuzhiyun 					 info->skb->len,
554*4882a593Smuzhiyun 					 PCI_DMA_FROMDEVICE);
555*4882a593Smuzhiyun 			dev_kfree_skb_any(info->skb);
556*4882a593Smuzhiyun 		}
557*4882a593Smuzhiyun 		info->dma = 0;
558*4882a593Smuzhiyun 		info->skb = NULL;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	for (i = 0; i < RX_RING_SIZE; i++)
562*4882a593Smuzhiyun 		RX_BUFF(rx, i) = 0;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
pasemi_mac_free_rx_resources(struct pasemi_mac * mac)565*4882a593Smuzhiyun static void pasemi_mac_free_rx_resources(struct pasemi_mac *mac)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	pasemi_mac_free_rx_buffers(mac);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
570*4882a593Smuzhiyun 			  rx_ring(mac)->buffers, rx_ring(mac)->buf_dma);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	kfree(rx_ring(mac)->ring_info);
573*4882a593Smuzhiyun 	pasemi_dma_free_chan(&rx_ring(mac)->chan);
574*4882a593Smuzhiyun 	mac->rx = NULL;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
pasemi_mac_replenish_rx_ring(struct net_device * dev,const int limit)577*4882a593Smuzhiyun static void pasemi_mac_replenish_rx_ring(struct net_device *dev,
578*4882a593Smuzhiyun 					 const int limit)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	const struct pasemi_mac *mac = netdev_priv(dev);
581*4882a593Smuzhiyun 	struct pasemi_mac_rxring *rx = rx_ring(mac);
582*4882a593Smuzhiyun 	int fill, count;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	if (limit <= 0)
585*4882a593Smuzhiyun 		return;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	fill = rx_ring(mac)->next_to_fill;
588*4882a593Smuzhiyun 	for (count = 0; count < limit; count++) {
589*4882a593Smuzhiyun 		struct pasemi_mac_buffer *info = &RX_DESC_INFO(rx, fill);
590*4882a593Smuzhiyun 		u64 *buff = &RX_BUFF(rx, fill);
591*4882a593Smuzhiyun 		struct sk_buff *skb;
592*4882a593Smuzhiyun 		dma_addr_t dma;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 		/* Entry in use? */
595*4882a593Smuzhiyun 		WARN_ON(*buff);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		skb = netdev_alloc_skb(dev, mac->bufsz);
598*4882a593Smuzhiyun 		skb_reserve(skb, LOCAL_SKB_ALIGN);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 		if (unlikely(!skb))
601*4882a593Smuzhiyun 			break;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 		dma = pci_map_single(mac->dma_pdev, skb->data,
604*4882a593Smuzhiyun 				     mac->bufsz - LOCAL_SKB_ALIGN,
605*4882a593Smuzhiyun 				     PCI_DMA_FROMDEVICE);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 		if (unlikely(pci_dma_mapping_error(mac->dma_pdev, dma))) {
608*4882a593Smuzhiyun 			dev_kfree_skb_irq(info->skb);
609*4882a593Smuzhiyun 			break;
610*4882a593Smuzhiyun 		}
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		info->skb = skb;
613*4882a593Smuzhiyun 		info->dma = dma;
614*4882a593Smuzhiyun 		*buff = XCT_RXB_LEN(mac->bufsz) | XCT_RXB_ADDR(dma);
615*4882a593Smuzhiyun 		fill++;
616*4882a593Smuzhiyun 	}
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	wmb();
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXINT_INCR(mac->dma_if), count);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	rx_ring(mac)->next_to_fill = (rx_ring(mac)->next_to_fill + count) &
623*4882a593Smuzhiyun 				(RX_RING_SIZE - 1);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
pasemi_mac_restart_rx_intr(const struct pasemi_mac * mac)626*4882a593Smuzhiyun static void pasemi_mac_restart_rx_intr(const struct pasemi_mac *mac)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	struct pasemi_mac_rxring *rx = rx_ring(mac);
629*4882a593Smuzhiyun 	unsigned int reg, pcnt;
630*4882a593Smuzhiyun 	/* Re-enable packet count interrupts: finally
631*4882a593Smuzhiyun 	 * ack the packet count interrupt we got in rx_intr.
632*4882a593Smuzhiyun 	 */
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	pcnt = *rx->chan.status & PAS_STATUS_PCNT_M;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	reg = PAS_IOB_DMA_RXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_RXCH_RESET_PINTC;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	if (*rx->chan.status & PAS_STATUS_TIMER)
639*4882a593Smuzhiyun 		reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	write_iob_reg(PAS_IOB_DMA_RXCH_RESET(mac->rx->chan.chno), reg);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
pasemi_mac_restart_tx_intr(const struct pasemi_mac * mac)644*4882a593Smuzhiyun static void pasemi_mac_restart_tx_intr(const struct pasemi_mac *mac)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	unsigned int reg, pcnt;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	/* Re-enable packet count interrupts */
649*4882a593Smuzhiyun 	pcnt = *tx_ring(mac)->chan.status & PAS_STATUS_PCNT_M;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	reg = PAS_IOB_DMA_TXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_TXCH_RESET_PINTC;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	write_iob_reg(PAS_IOB_DMA_TXCH_RESET(tx_ring(mac)->chan.chno), reg);
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 
pasemi_mac_rx_error(const struct pasemi_mac * mac,const u64 macrx)657*4882a593Smuzhiyun static inline void pasemi_mac_rx_error(const struct pasemi_mac *mac,
658*4882a593Smuzhiyun 				       const u64 macrx)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	unsigned int rcmdsta, ccmdsta;
661*4882a593Smuzhiyun 	struct pasemi_dmachan *chan = &rx_ring(mac)->chan;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	if (!netif_msg_rx_err(mac))
664*4882a593Smuzhiyun 		return;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
667*4882a593Smuzhiyun 	ccmdsta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(chan->chno));
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	printk(KERN_ERR "pasemi_mac: rx error. macrx %016llx, rx status %llx\n",
670*4882a593Smuzhiyun 		macrx, *chan->status);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	printk(KERN_ERR "pasemi_mac: rcmdsta %08x ccmdsta %08x\n",
673*4882a593Smuzhiyun 		rcmdsta, ccmdsta);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
pasemi_mac_tx_error(const struct pasemi_mac * mac,const u64 mactx)676*4882a593Smuzhiyun static inline void pasemi_mac_tx_error(const struct pasemi_mac *mac,
677*4882a593Smuzhiyun 				       const u64 mactx)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	unsigned int cmdsta;
680*4882a593Smuzhiyun 	struct pasemi_dmachan *chan = &tx_ring(mac)->chan;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	if (!netif_msg_tx_err(mac))
683*4882a593Smuzhiyun 		return;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	cmdsta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(chan->chno));
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	printk(KERN_ERR "pasemi_mac: tx error. mactx 0x%016llx, "\
688*4882a593Smuzhiyun 		"tx status 0x%016llx\n", mactx, *chan->status);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	printk(KERN_ERR "pasemi_mac: tcmdsta 0x%08x\n", cmdsta);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
pasemi_mac_clean_rx(struct pasemi_mac_rxring * rx,const int limit)693*4882a593Smuzhiyun static int pasemi_mac_clean_rx(struct pasemi_mac_rxring *rx,
694*4882a593Smuzhiyun 			       const int limit)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	const struct pasemi_dmachan *chan = &rx->chan;
697*4882a593Smuzhiyun 	struct pasemi_mac *mac = rx->mac;
698*4882a593Smuzhiyun 	struct pci_dev *pdev = mac->dma_pdev;
699*4882a593Smuzhiyun 	unsigned int n;
700*4882a593Smuzhiyun 	int count, buf_index, tot_bytes, packets;
701*4882a593Smuzhiyun 	struct pasemi_mac_buffer *info;
702*4882a593Smuzhiyun 	struct sk_buff *skb;
703*4882a593Smuzhiyun 	unsigned int len;
704*4882a593Smuzhiyun 	u64 macrx, eval;
705*4882a593Smuzhiyun 	dma_addr_t dma;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	tot_bytes = 0;
708*4882a593Smuzhiyun 	packets = 0;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	spin_lock(&rx->lock);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	n = rx->next_to_clean;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	prefetch(&RX_DESC(rx, n));
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	for (count = 0; count < limit; count++) {
717*4882a593Smuzhiyun 		macrx = RX_DESC(rx, n);
718*4882a593Smuzhiyun 		prefetch(&RX_DESC(rx, n+4));
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 		if ((macrx & XCT_MACRX_E) ||
721*4882a593Smuzhiyun 		    (*chan->status & PAS_STATUS_ERROR))
722*4882a593Smuzhiyun 			pasemi_mac_rx_error(mac, macrx);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 		if (!(macrx & XCT_MACRX_O))
725*4882a593Smuzhiyun 			break;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 		info = NULL;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 		BUG_ON(!(macrx & XCT_MACRX_RR_8BRES));
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 		eval = (RX_DESC(rx, n+1) & XCT_RXRES_8B_EVAL_M) >>
732*4882a593Smuzhiyun 			XCT_RXRES_8B_EVAL_S;
733*4882a593Smuzhiyun 		buf_index = eval-1;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 		dma = (RX_DESC(rx, n+2) & XCT_PTR_ADDR_M);
736*4882a593Smuzhiyun 		info = &RX_DESC_INFO(rx, buf_index);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 		skb = info->skb;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 		prefetch_skb(skb);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 		len = (macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 		pci_unmap_single(pdev, dma, mac->bufsz - LOCAL_SKB_ALIGN,
745*4882a593Smuzhiyun 				 PCI_DMA_FROMDEVICE);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 		if (macrx & XCT_MACRX_CRC) {
748*4882a593Smuzhiyun 			/* CRC error flagged */
749*4882a593Smuzhiyun 			mac->netdev->stats.rx_errors++;
750*4882a593Smuzhiyun 			mac->netdev->stats.rx_crc_errors++;
751*4882a593Smuzhiyun 			/* No need to free skb, it'll be reused */
752*4882a593Smuzhiyun 			goto next;
753*4882a593Smuzhiyun 		}
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 		info->skb = NULL;
756*4882a593Smuzhiyun 		info->dma = 0;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 		if (likely((macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK)) {
759*4882a593Smuzhiyun 			skb->ip_summed = CHECKSUM_UNNECESSARY;
760*4882a593Smuzhiyun 			skb->csum = (macrx & XCT_MACRX_CSUM_M) >>
761*4882a593Smuzhiyun 					   XCT_MACRX_CSUM_S;
762*4882a593Smuzhiyun 		} else {
763*4882a593Smuzhiyun 			skb_checksum_none_assert(skb);
764*4882a593Smuzhiyun 		}
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 		packets++;
767*4882a593Smuzhiyun 		tot_bytes += len;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 		/* Don't include CRC */
770*4882a593Smuzhiyun 		skb_put(skb, len-4);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 		skb->protocol = eth_type_trans(skb, mac->netdev);
773*4882a593Smuzhiyun 		napi_gro_receive(&mac->napi, skb);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun next:
776*4882a593Smuzhiyun 		RX_DESC(rx, n) = 0;
777*4882a593Smuzhiyun 		RX_DESC(rx, n+1) = 0;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 		/* Need to zero it out since hardware doesn't, since the
780*4882a593Smuzhiyun 		 * replenish loop uses it to tell when it's done.
781*4882a593Smuzhiyun 		 */
782*4882a593Smuzhiyun 		RX_BUFF(rx, buf_index) = 0;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 		n += 4;
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (n > RX_RING_SIZE) {
788*4882a593Smuzhiyun 		/* Errata 5971 workaround: L2 target of headers */
789*4882a593Smuzhiyun 		write_iob_reg(PAS_IOB_COM_PKTHDRCNT, 0);
790*4882a593Smuzhiyun 		n &= (RX_RING_SIZE-1);
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	rx_ring(mac)->next_to_clean = n;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	/* Increase is in number of 16-byte entries, and since each descriptor
796*4882a593Smuzhiyun 	 * with an 8BRES takes up 3x8 bytes (padded to 4x8), increase with
797*4882a593Smuzhiyun 	 * count*2.
798*4882a593Smuzhiyun 	 */
799*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXCHAN_INCR(mac->rx->chan.chno), count << 1);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	pasemi_mac_replenish_rx_ring(mac->netdev, count);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	mac->netdev->stats.rx_bytes += tot_bytes;
804*4882a593Smuzhiyun 	mac->netdev->stats.rx_packets += packets;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	spin_unlock(&rx_ring(mac)->lock);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	return count;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun /* Can't make this too large or we blow the kernel stack limits */
812*4882a593Smuzhiyun #define TX_CLEAN_BATCHSIZE (128/MAX_SKB_FRAGS)
813*4882a593Smuzhiyun 
pasemi_mac_clean_tx(struct pasemi_mac_txring * txring)814*4882a593Smuzhiyun static int pasemi_mac_clean_tx(struct pasemi_mac_txring *txring)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun 	struct pasemi_dmachan *chan = &txring->chan;
817*4882a593Smuzhiyun 	struct pasemi_mac *mac = txring->mac;
818*4882a593Smuzhiyun 	int i, j;
819*4882a593Smuzhiyun 	unsigned int start, descr_count, buf_count, batch_limit;
820*4882a593Smuzhiyun 	unsigned int ring_limit;
821*4882a593Smuzhiyun 	unsigned int total_count;
822*4882a593Smuzhiyun 	unsigned long flags;
823*4882a593Smuzhiyun 	struct sk_buff *skbs[TX_CLEAN_BATCHSIZE];
824*4882a593Smuzhiyun 	dma_addr_t dmas[TX_CLEAN_BATCHSIZE][MAX_SKB_FRAGS+1];
825*4882a593Smuzhiyun 	int nf[TX_CLEAN_BATCHSIZE];
826*4882a593Smuzhiyun 	int nr_frags;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	total_count = 0;
829*4882a593Smuzhiyun 	batch_limit = TX_CLEAN_BATCHSIZE;
830*4882a593Smuzhiyun restart:
831*4882a593Smuzhiyun 	spin_lock_irqsave(&txring->lock, flags);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	start = txring->next_to_clean;
834*4882a593Smuzhiyun 	ring_limit = txring->next_to_fill;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	prefetch(&TX_DESC_INFO(txring, start+1).skb);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	/* Compensate for when fill has wrapped but clean has not */
839*4882a593Smuzhiyun 	if (start > ring_limit)
840*4882a593Smuzhiyun 		ring_limit += TX_RING_SIZE;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	buf_count = 0;
843*4882a593Smuzhiyun 	descr_count = 0;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	for (i = start;
846*4882a593Smuzhiyun 	     descr_count < batch_limit && i < ring_limit;
847*4882a593Smuzhiyun 	     i += buf_count) {
848*4882a593Smuzhiyun 		u64 mactx = TX_DESC(txring, i);
849*4882a593Smuzhiyun 		struct sk_buff *skb;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 		if ((mactx  & XCT_MACTX_E) ||
852*4882a593Smuzhiyun 		    (*chan->status & PAS_STATUS_ERROR))
853*4882a593Smuzhiyun 			pasemi_mac_tx_error(mac, mactx);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 		/* Skip over control descriptors */
856*4882a593Smuzhiyun 		if (!(mactx & XCT_MACTX_LLEN_M)) {
857*4882a593Smuzhiyun 			TX_DESC(txring, i) = 0;
858*4882a593Smuzhiyun 			TX_DESC(txring, i+1) = 0;
859*4882a593Smuzhiyun 			buf_count = 2;
860*4882a593Smuzhiyun 			continue;
861*4882a593Smuzhiyun 		}
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 		skb = TX_DESC_INFO(txring, i+1).skb;
864*4882a593Smuzhiyun 		nr_frags = TX_DESC_INFO(txring, i).dma;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 		if (unlikely(mactx & XCT_MACTX_O))
867*4882a593Smuzhiyun 			/* Not yet transmitted */
868*4882a593Smuzhiyun 			break;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 		buf_count = 2 + nr_frags;
871*4882a593Smuzhiyun 		/* Since we always fill with an even number of entries, make
872*4882a593Smuzhiyun 		 * sure we skip any unused one at the end as well.
873*4882a593Smuzhiyun 		 */
874*4882a593Smuzhiyun 		if (buf_count & 1)
875*4882a593Smuzhiyun 			buf_count++;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 		for (j = 0; j <= nr_frags; j++)
878*4882a593Smuzhiyun 			dmas[descr_count][j] = TX_DESC_INFO(txring, i+1+j).dma;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 		skbs[descr_count] = skb;
881*4882a593Smuzhiyun 		nf[descr_count] = nr_frags;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 		TX_DESC(txring, i) = 0;
884*4882a593Smuzhiyun 		TX_DESC(txring, i+1) = 0;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 		descr_count++;
887*4882a593Smuzhiyun 	}
888*4882a593Smuzhiyun 	txring->next_to_clean = i & (TX_RING_SIZE-1);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	spin_unlock_irqrestore(&txring->lock, flags);
891*4882a593Smuzhiyun 	netif_wake_queue(mac->netdev);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	for (i = 0; i < descr_count; i++)
894*4882a593Smuzhiyun 		pasemi_mac_unmap_tx_skb(mac, nf[i], skbs[i], dmas[i]);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	total_count += descr_count;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	/* If the batch was full, try to clean more */
899*4882a593Smuzhiyun 	if (descr_count == batch_limit)
900*4882a593Smuzhiyun 		goto restart;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	return total_count;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 
pasemi_mac_rx_intr(int irq,void * data)906*4882a593Smuzhiyun static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
907*4882a593Smuzhiyun {
908*4882a593Smuzhiyun 	const struct pasemi_mac_rxring *rxring = data;
909*4882a593Smuzhiyun 	struct pasemi_mac *mac = rxring->mac;
910*4882a593Smuzhiyun 	const struct pasemi_dmachan *chan = &rxring->chan;
911*4882a593Smuzhiyun 	unsigned int reg;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	if (!(*chan->status & PAS_STATUS_CAUSE_M))
914*4882a593Smuzhiyun 		return IRQ_NONE;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* Don't reset packet count so it won't fire again but clear
917*4882a593Smuzhiyun 	 * all others.
918*4882a593Smuzhiyun 	 */
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	reg = 0;
921*4882a593Smuzhiyun 	if (*chan->status & PAS_STATUS_SOFT)
922*4882a593Smuzhiyun 		reg |= PAS_IOB_DMA_RXCH_RESET_SINTC;
923*4882a593Smuzhiyun 	if (*chan->status & PAS_STATUS_ERROR)
924*4882a593Smuzhiyun 		reg |= PAS_IOB_DMA_RXCH_RESET_DINTC;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	napi_schedule(&mac->napi);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	write_iob_reg(PAS_IOB_DMA_RXCH_RESET(chan->chno), reg);
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	return IRQ_HANDLED;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun #define TX_CLEAN_INTERVAL HZ
934*4882a593Smuzhiyun 
pasemi_mac_tx_timer(struct timer_list * t)935*4882a593Smuzhiyun static void pasemi_mac_tx_timer(struct timer_list *t)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	struct pasemi_mac_txring *txring = from_timer(txring, t, clean_timer);
938*4882a593Smuzhiyun 	struct pasemi_mac *mac = txring->mac;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	pasemi_mac_clean_tx(txring);
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	mod_timer(&txring->clean_timer, jiffies + TX_CLEAN_INTERVAL);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	pasemi_mac_restart_tx_intr(mac);
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
pasemi_mac_tx_intr(int irq,void * data)947*4882a593Smuzhiyun static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	struct pasemi_mac_txring *txring = data;
950*4882a593Smuzhiyun 	const struct pasemi_dmachan *chan = &txring->chan;
951*4882a593Smuzhiyun 	struct pasemi_mac *mac = txring->mac;
952*4882a593Smuzhiyun 	unsigned int reg;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	if (!(*chan->status & PAS_STATUS_CAUSE_M))
955*4882a593Smuzhiyun 		return IRQ_NONE;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	reg = 0;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	if (*chan->status & PAS_STATUS_SOFT)
960*4882a593Smuzhiyun 		reg |= PAS_IOB_DMA_TXCH_RESET_SINTC;
961*4882a593Smuzhiyun 	if (*chan->status & PAS_STATUS_ERROR)
962*4882a593Smuzhiyun 		reg |= PAS_IOB_DMA_TXCH_RESET_DINTC;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	mod_timer(&txring->clean_timer, jiffies + (TX_CLEAN_INTERVAL)*2);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	napi_schedule(&mac->napi);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	if (reg)
969*4882a593Smuzhiyun 		write_iob_reg(PAS_IOB_DMA_TXCH_RESET(chan->chno), reg);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	return IRQ_HANDLED;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun 
pasemi_adjust_link(struct net_device * dev)974*4882a593Smuzhiyun static void pasemi_adjust_link(struct net_device *dev)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun 	struct pasemi_mac *mac = netdev_priv(dev);
977*4882a593Smuzhiyun 	int msg;
978*4882a593Smuzhiyun 	unsigned int flags;
979*4882a593Smuzhiyun 	unsigned int new_flags;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	if (!dev->phydev->link) {
982*4882a593Smuzhiyun 		/* If no link, MAC speed settings don't matter. Just report
983*4882a593Smuzhiyun 		 * link down and return.
984*4882a593Smuzhiyun 		 */
985*4882a593Smuzhiyun 		if (mac->link && netif_msg_link(mac))
986*4882a593Smuzhiyun 			printk(KERN_INFO "%s: Link is down.\n", dev->name);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 		netif_carrier_off(dev);
989*4882a593Smuzhiyun 		pasemi_mac_intf_disable(mac);
990*4882a593Smuzhiyun 		mac->link = 0;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 		return;
993*4882a593Smuzhiyun 	} else {
994*4882a593Smuzhiyun 		pasemi_mac_intf_enable(mac);
995*4882a593Smuzhiyun 		netif_carrier_on(dev);
996*4882a593Smuzhiyun 	}
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
999*4882a593Smuzhiyun 	new_flags = flags & ~(PAS_MAC_CFG_PCFG_HD | PAS_MAC_CFG_PCFG_SPD_M |
1000*4882a593Smuzhiyun 			      PAS_MAC_CFG_PCFG_TSR_M);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	if (!dev->phydev->duplex)
1003*4882a593Smuzhiyun 		new_flags |= PAS_MAC_CFG_PCFG_HD;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	switch (dev->phydev->speed) {
1006*4882a593Smuzhiyun 	case 1000:
1007*4882a593Smuzhiyun 		new_flags |= PAS_MAC_CFG_PCFG_SPD_1G |
1008*4882a593Smuzhiyun 			     PAS_MAC_CFG_PCFG_TSR_1G;
1009*4882a593Smuzhiyun 		break;
1010*4882a593Smuzhiyun 	case 100:
1011*4882a593Smuzhiyun 		new_flags |= PAS_MAC_CFG_PCFG_SPD_100M |
1012*4882a593Smuzhiyun 			     PAS_MAC_CFG_PCFG_TSR_100M;
1013*4882a593Smuzhiyun 		break;
1014*4882a593Smuzhiyun 	case 10:
1015*4882a593Smuzhiyun 		new_flags |= PAS_MAC_CFG_PCFG_SPD_10M |
1016*4882a593Smuzhiyun 			     PAS_MAC_CFG_PCFG_TSR_10M;
1017*4882a593Smuzhiyun 		break;
1018*4882a593Smuzhiyun 	default:
1019*4882a593Smuzhiyun 		printk("Unsupported speed %d\n", dev->phydev->speed);
1020*4882a593Smuzhiyun 	}
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	/* Print on link or speed/duplex change */
1023*4882a593Smuzhiyun 	msg = mac->link != dev->phydev->link || flags != new_flags;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	mac->duplex = dev->phydev->duplex;
1026*4882a593Smuzhiyun 	mac->speed = dev->phydev->speed;
1027*4882a593Smuzhiyun 	mac->link = dev->phydev->link;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	if (new_flags != flags)
1030*4882a593Smuzhiyun 		write_mac_reg(mac, PAS_MAC_CFG_PCFG, new_flags);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	if (msg && netif_msg_link(mac))
1033*4882a593Smuzhiyun 		printk(KERN_INFO "%s: Link is up at %d Mbps, %s duplex.\n",
1034*4882a593Smuzhiyun 		       dev->name, mac->speed, mac->duplex ? "full" : "half");
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun 
pasemi_mac_phy_init(struct net_device * dev)1037*4882a593Smuzhiyun static int pasemi_mac_phy_init(struct net_device *dev)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun 	struct pasemi_mac *mac = netdev_priv(dev);
1040*4882a593Smuzhiyun 	struct device_node *dn, *phy_dn;
1041*4882a593Smuzhiyun 	struct phy_device *phydev;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	dn = pci_device_to_OF_node(mac->pdev);
1044*4882a593Smuzhiyun 	phy_dn = of_parse_phandle(dn, "phy-handle", 0);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	mac->link = 0;
1047*4882a593Smuzhiyun 	mac->speed = 0;
1048*4882a593Smuzhiyun 	mac->duplex = -1;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	phydev = of_phy_connect(dev, phy_dn, &pasemi_adjust_link, 0,
1051*4882a593Smuzhiyun 				PHY_INTERFACE_MODE_SGMII);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	of_node_put(phy_dn);
1054*4882a593Smuzhiyun 	if (!phydev) {
1055*4882a593Smuzhiyun 		printk(KERN_ERR "%s: Could not attach to phy\n", dev->name);
1056*4882a593Smuzhiyun 		return -ENODEV;
1057*4882a593Smuzhiyun 	}
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	return 0;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 
pasemi_mac_open(struct net_device * dev)1063*4882a593Smuzhiyun static int pasemi_mac_open(struct net_device *dev)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun 	struct pasemi_mac *mac = netdev_priv(dev);
1066*4882a593Smuzhiyun 	unsigned int flags;
1067*4882a593Smuzhiyun 	int i, ret;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
1070*4882a593Smuzhiyun 		PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
1071*4882a593Smuzhiyun 		PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	write_mac_reg(mac, PAS_MAC_CFG_TXP, flags);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	ret = pasemi_mac_setup_rx_resources(dev);
1076*4882a593Smuzhiyun 	if (ret)
1077*4882a593Smuzhiyun 		goto out_rx_resources;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	mac->tx = pasemi_mac_setup_tx_resources(dev);
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	if (!mac->tx) {
1082*4882a593Smuzhiyun 		ret = -ENOMEM;
1083*4882a593Smuzhiyun 		goto out_tx_ring;
1084*4882a593Smuzhiyun 	}
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	/* We might already have allocated rings in case mtu was changed
1087*4882a593Smuzhiyun 	 * before interface was brought up.
1088*4882a593Smuzhiyun 	 */
1089*4882a593Smuzhiyun 	if (dev->mtu > 1500 && !mac->num_cs) {
1090*4882a593Smuzhiyun 		pasemi_mac_setup_csrings(mac);
1091*4882a593Smuzhiyun 		if (!mac->num_cs) {
1092*4882a593Smuzhiyun 			ret = -ENOMEM;
1093*4882a593Smuzhiyun 			goto out_tx_ring;
1094*4882a593Smuzhiyun 		}
1095*4882a593Smuzhiyun 	}
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	/* Zero out rmon counters */
1098*4882a593Smuzhiyun 	for (i = 0; i < 32; i++)
1099*4882a593Smuzhiyun 		write_mac_reg(mac, PAS_MAC_RMON(i), 0);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	/* 0x3ff with 33MHz clock is about 31us */
1102*4882a593Smuzhiyun 	write_iob_reg(PAS_IOB_DMA_COM_TIMEOUTCFG,
1103*4882a593Smuzhiyun 		      PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0x3ff));
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	write_iob_reg(PAS_IOB_DMA_RXCH_CFG(mac->rx->chan.chno),
1106*4882a593Smuzhiyun 		      PAS_IOB_DMA_RXCH_CFG_CNTTH(256));
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	write_iob_reg(PAS_IOB_DMA_TXCH_CFG(mac->tx->chan.chno),
1109*4882a593Smuzhiyun 		      PAS_IOB_DMA_TXCH_CFG_CNTTH(32));
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	write_mac_reg(mac, PAS_MAC_IPC_CHNL,
1112*4882a593Smuzhiyun 		      PAS_MAC_IPC_CHNL_DCHNO(mac->rx->chan.chno) |
1113*4882a593Smuzhiyun 		      PAS_MAC_IPC_CHNL_BCH(mac->rx->chan.chno));
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	/* enable rx if */
1116*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
1117*4882a593Smuzhiyun 		      PAS_DMA_RXINT_RCMDSTA_EN |
1118*4882a593Smuzhiyun 		      PAS_DMA_RXINT_RCMDSTA_DROPS_M |
1119*4882a593Smuzhiyun 		      PAS_DMA_RXINT_RCMDSTA_BP |
1120*4882a593Smuzhiyun 		      PAS_DMA_RXINT_RCMDSTA_OO |
1121*4882a593Smuzhiyun 		      PAS_DMA_RXINT_RCMDSTA_BT);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	/* enable rx channel */
1124*4882a593Smuzhiyun 	pasemi_dma_start_chan(&rx_ring(mac)->chan, PAS_DMA_RXCHAN_CCMDSTA_DU |
1125*4882a593Smuzhiyun 						   PAS_DMA_RXCHAN_CCMDSTA_OD |
1126*4882a593Smuzhiyun 						   PAS_DMA_RXCHAN_CCMDSTA_FD |
1127*4882a593Smuzhiyun 						   PAS_DMA_RXCHAN_CCMDSTA_DT);
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	/* enable tx channel */
1130*4882a593Smuzhiyun 	pasemi_dma_start_chan(&tx_ring(mac)->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
1131*4882a593Smuzhiyun 						   PAS_DMA_TXCHAN_TCMDSTA_DB |
1132*4882a593Smuzhiyun 						   PAS_DMA_TXCHAN_TCMDSTA_DE |
1133*4882a593Smuzhiyun 						   PAS_DMA_TXCHAN_TCMDSTA_DA);
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXCHAN_INCR(rx_ring(mac)->chan.chno),
1138*4882a593Smuzhiyun 		      RX_RING_SIZE>>1);
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	/* Clear out any residual packet count state from firmware */
1141*4882a593Smuzhiyun 	pasemi_mac_restart_rx_intr(mac);
1142*4882a593Smuzhiyun 	pasemi_mac_restart_tx_intr(mac);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	if (mac->type == MAC_TYPE_GMAC)
1147*4882a593Smuzhiyun 		flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
1148*4882a593Smuzhiyun 	else
1149*4882a593Smuzhiyun 		flags |= PAS_MAC_CFG_PCFG_TSR_10G | PAS_MAC_CFG_PCFG_SPD_10G;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	/* Enable interface in MAC */
1152*4882a593Smuzhiyun 	write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	ret = pasemi_mac_phy_init(dev);
1155*4882a593Smuzhiyun 	if (ret) {
1156*4882a593Smuzhiyun 		/* Since we won't get link notification, just enable RX */
1157*4882a593Smuzhiyun 		pasemi_mac_intf_enable(mac);
1158*4882a593Smuzhiyun 		if (mac->type == MAC_TYPE_GMAC) {
1159*4882a593Smuzhiyun 			/* Warn for missing PHY on SGMII (1Gig) ports */
1160*4882a593Smuzhiyun 			dev_warn(&mac->pdev->dev,
1161*4882a593Smuzhiyun 				 "PHY init failed: %d.\n", ret);
1162*4882a593Smuzhiyun 			dev_warn(&mac->pdev->dev,
1163*4882a593Smuzhiyun 				 "Defaulting to 1Gbit full duplex\n");
1164*4882a593Smuzhiyun 		}
1165*4882a593Smuzhiyun 	}
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	netif_start_queue(dev);
1168*4882a593Smuzhiyun 	napi_enable(&mac->napi);
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	snprintf(mac->tx_irq_name, sizeof(mac->tx_irq_name), "%s tx",
1171*4882a593Smuzhiyun 		 dev->name);
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	ret = request_irq(mac->tx->chan.irq, pasemi_mac_tx_intr, 0,
1174*4882a593Smuzhiyun 			  mac->tx_irq_name, mac->tx);
1175*4882a593Smuzhiyun 	if (ret) {
1176*4882a593Smuzhiyun 		dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
1177*4882a593Smuzhiyun 			mac->tx->chan.irq, ret);
1178*4882a593Smuzhiyun 		goto out_tx_int;
1179*4882a593Smuzhiyun 	}
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	snprintf(mac->rx_irq_name, sizeof(mac->rx_irq_name), "%s rx",
1182*4882a593Smuzhiyun 		 dev->name);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	ret = request_irq(mac->rx->chan.irq, pasemi_mac_rx_intr, 0,
1185*4882a593Smuzhiyun 			  mac->rx_irq_name, mac->rx);
1186*4882a593Smuzhiyun 	if (ret) {
1187*4882a593Smuzhiyun 		dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
1188*4882a593Smuzhiyun 			mac->rx->chan.irq, ret);
1189*4882a593Smuzhiyun 		goto out_rx_int;
1190*4882a593Smuzhiyun 	}
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	if (dev->phydev)
1193*4882a593Smuzhiyun 		phy_start(dev->phydev);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	timer_setup(&mac->tx->clean_timer, pasemi_mac_tx_timer, 0);
1196*4882a593Smuzhiyun 	mod_timer(&mac->tx->clean_timer, jiffies + HZ);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	return 0;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun out_rx_int:
1201*4882a593Smuzhiyun 	free_irq(mac->tx->chan.irq, mac->tx);
1202*4882a593Smuzhiyun out_tx_int:
1203*4882a593Smuzhiyun 	napi_disable(&mac->napi);
1204*4882a593Smuzhiyun 	netif_stop_queue(dev);
1205*4882a593Smuzhiyun out_tx_ring:
1206*4882a593Smuzhiyun 	if (mac->tx)
1207*4882a593Smuzhiyun 		pasemi_mac_free_tx_resources(mac);
1208*4882a593Smuzhiyun 	pasemi_mac_free_rx_resources(mac);
1209*4882a593Smuzhiyun out_rx_resources:
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	return ret;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun #define MAX_RETRIES 5000
1215*4882a593Smuzhiyun 
pasemi_mac_pause_txchan(struct pasemi_mac * mac)1216*4882a593Smuzhiyun static void pasemi_mac_pause_txchan(struct pasemi_mac *mac)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun 	unsigned int sta, retries;
1219*4882a593Smuzhiyun 	int txch = tx_ring(mac)->chan.chno;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch),
1222*4882a593Smuzhiyun 		      PAS_DMA_TXCHAN_TCMDSTA_ST);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	for (retries = 0; retries < MAX_RETRIES; retries++) {
1225*4882a593Smuzhiyun 		sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
1226*4882a593Smuzhiyun 		if (!(sta & PAS_DMA_TXCHAN_TCMDSTA_ACT))
1227*4882a593Smuzhiyun 			break;
1228*4882a593Smuzhiyun 		cond_resched();
1229*4882a593Smuzhiyun 	}
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	if (sta & PAS_DMA_TXCHAN_TCMDSTA_ACT)
1232*4882a593Smuzhiyun 		dev_err(&mac->dma_pdev->dev,
1233*4882a593Smuzhiyun 			"Failed to stop tx channel, tcmdsta %08x\n", sta);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch), 0);
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
pasemi_mac_pause_rxchan(struct pasemi_mac * mac)1238*4882a593Smuzhiyun static void pasemi_mac_pause_rxchan(struct pasemi_mac *mac)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun 	unsigned int sta, retries;
1241*4882a593Smuzhiyun 	int rxch = rx_ring(mac)->chan.chno;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch),
1244*4882a593Smuzhiyun 		      PAS_DMA_RXCHAN_CCMDSTA_ST);
1245*4882a593Smuzhiyun 	for (retries = 0; retries < MAX_RETRIES; retries++) {
1246*4882a593Smuzhiyun 		sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
1247*4882a593Smuzhiyun 		if (!(sta & PAS_DMA_RXCHAN_CCMDSTA_ACT))
1248*4882a593Smuzhiyun 			break;
1249*4882a593Smuzhiyun 		cond_resched();
1250*4882a593Smuzhiyun 	}
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	if (sta & PAS_DMA_RXCHAN_CCMDSTA_ACT)
1253*4882a593Smuzhiyun 		dev_err(&mac->dma_pdev->dev,
1254*4882a593Smuzhiyun 			"Failed to stop rx channel, ccmdsta 08%x\n", sta);
1255*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch), 0);
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun 
pasemi_mac_pause_rxint(struct pasemi_mac * mac)1258*4882a593Smuzhiyun static void pasemi_mac_pause_rxint(struct pasemi_mac *mac)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun 	unsigned int sta, retries;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
1263*4882a593Smuzhiyun 		      PAS_DMA_RXINT_RCMDSTA_ST);
1264*4882a593Smuzhiyun 	for (retries = 0; retries < MAX_RETRIES; retries++) {
1265*4882a593Smuzhiyun 		sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
1266*4882a593Smuzhiyun 		if (!(sta & PAS_DMA_RXINT_RCMDSTA_ACT))
1267*4882a593Smuzhiyun 			break;
1268*4882a593Smuzhiyun 		cond_resched();
1269*4882a593Smuzhiyun 	}
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	if (sta & PAS_DMA_RXINT_RCMDSTA_ACT)
1272*4882a593Smuzhiyun 		dev_err(&mac->dma_pdev->dev,
1273*4882a593Smuzhiyun 			"Failed to stop rx interface, rcmdsta %08x\n", sta);
1274*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun 
pasemi_mac_close(struct net_device * dev)1277*4882a593Smuzhiyun static int pasemi_mac_close(struct net_device *dev)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun 	struct pasemi_mac *mac = netdev_priv(dev);
1280*4882a593Smuzhiyun 	unsigned int sta;
1281*4882a593Smuzhiyun 	int rxch, txch, i;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	rxch = rx_ring(mac)->chan.chno;
1284*4882a593Smuzhiyun 	txch = tx_ring(mac)->chan.chno;
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	if (dev->phydev) {
1287*4882a593Smuzhiyun 		phy_stop(dev->phydev);
1288*4882a593Smuzhiyun 		phy_disconnect(dev->phydev);
1289*4882a593Smuzhiyun 	}
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	del_timer_sync(&mac->tx->clean_timer);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	netif_stop_queue(dev);
1294*4882a593Smuzhiyun 	napi_disable(&mac->napi);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
1297*4882a593Smuzhiyun 	if (sta & (PAS_DMA_RXINT_RCMDSTA_BP |
1298*4882a593Smuzhiyun 		      PAS_DMA_RXINT_RCMDSTA_OO |
1299*4882a593Smuzhiyun 		      PAS_DMA_RXINT_RCMDSTA_BT))
1300*4882a593Smuzhiyun 		printk(KERN_DEBUG "pasemi_mac: rcmdsta error: 0x%08x\n", sta);
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
1303*4882a593Smuzhiyun 	if (sta & (PAS_DMA_RXCHAN_CCMDSTA_DU |
1304*4882a593Smuzhiyun 		     PAS_DMA_RXCHAN_CCMDSTA_OD |
1305*4882a593Smuzhiyun 		     PAS_DMA_RXCHAN_CCMDSTA_FD |
1306*4882a593Smuzhiyun 		     PAS_DMA_RXCHAN_CCMDSTA_DT))
1307*4882a593Smuzhiyun 		printk(KERN_DEBUG "pasemi_mac: ccmdsta error: 0x%08x\n", sta);
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
1310*4882a593Smuzhiyun 	if (sta & (PAS_DMA_TXCHAN_TCMDSTA_SZ | PAS_DMA_TXCHAN_TCMDSTA_DB |
1311*4882a593Smuzhiyun 		      PAS_DMA_TXCHAN_TCMDSTA_DE | PAS_DMA_TXCHAN_TCMDSTA_DA))
1312*4882a593Smuzhiyun 		printk(KERN_DEBUG "pasemi_mac: tcmdsta error: 0x%08x\n", sta);
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	/* Clean out any pending buffers */
1315*4882a593Smuzhiyun 	pasemi_mac_clean_tx(tx_ring(mac));
1316*4882a593Smuzhiyun 	pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	pasemi_mac_pause_txchan(mac);
1319*4882a593Smuzhiyun 	pasemi_mac_pause_rxint(mac);
1320*4882a593Smuzhiyun 	pasemi_mac_pause_rxchan(mac);
1321*4882a593Smuzhiyun 	pasemi_mac_intf_disable(mac);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	free_irq(mac->tx->chan.irq, mac->tx);
1324*4882a593Smuzhiyun 	free_irq(mac->rx->chan.irq, mac->rx);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	for (i = 0; i < mac->num_cs; i++) {
1327*4882a593Smuzhiyun 		pasemi_mac_free_csring(mac->cs[i]);
1328*4882a593Smuzhiyun 		mac->cs[i] = NULL;
1329*4882a593Smuzhiyun 	}
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	mac->num_cs = 0;
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	/* Free resources */
1334*4882a593Smuzhiyun 	pasemi_mac_free_rx_resources(mac);
1335*4882a593Smuzhiyun 	pasemi_mac_free_tx_resources(mac);
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	return 0;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun 
pasemi_mac_queue_csdesc(const struct sk_buff * skb,const dma_addr_t * map,const unsigned int * map_size,struct pasemi_mac_txring * txring,struct pasemi_mac_csring * csring)1340*4882a593Smuzhiyun static void pasemi_mac_queue_csdesc(const struct sk_buff *skb,
1341*4882a593Smuzhiyun 				    const dma_addr_t *map,
1342*4882a593Smuzhiyun 				    const unsigned int *map_size,
1343*4882a593Smuzhiyun 				    struct pasemi_mac_txring *txring,
1344*4882a593Smuzhiyun 				    struct pasemi_mac_csring *csring)
1345*4882a593Smuzhiyun {
1346*4882a593Smuzhiyun 	u64 fund;
1347*4882a593Smuzhiyun 	dma_addr_t cs_dest;
1348*4882a593Smuzhiyun 	const int nh_off = skb_network_offset(skb);
1349*4882a593Smuzhiyun 	const int nh_len = skb_network_header_len(skb);
1350*4882a593Smuzhiyun 	const int nfrags = skb_shinfo(skb)->nr_frags;
1351*4882a593Smuzhiyun 	int cs_size, i, fill, hdr, evt;
1352*4882a593Smuzhiyun 	dma_addr_t csdma;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	fund = XCT_FUN_ST | XCT_FUN_RR_8BRES |
1355*4882a593Smuzhiyun 	       XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
1356*4882a593Smuzhiyun 	       XCT_FUN_CRM_SIG | XCT_FUN_LLEN(skb->len - nh_off) |
1357*4882a593Smuzhiyun 	       XCT_FUN_SHL(nh_len >> 2) | XCT_FUN_SE;
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	switch (ip_hdr(skb)->protocol) {
1360*4882a593Smuzhiyun 	case IPPROTO_TCP:
1361*4882a593Smuzhiyun 		fund |= XCT_FUN_SIG_TCP4;
1362*4882a593Smuzhiyun 		/* TCP checksum is 16 bytes into the header */
1363*4882a593Smuzhiyun 		cs_dest = map[0] + skb_transport_offset(skb) + 16;
1364*4882a593Smuzhiyun 		break;
1365*4882a593Smuzhiyun 	case IPPROTO_UDP:
1366*4882a593Smuzhiyun 		fund |= XCT_FUN_SIG_UDP4;
1367*4882a593Smuzhiyun 		/* UDP checksum is 6 bytes into the header */
1368*4882a593Smuzhiyun 		cs_dest = map[0] + skb_transport_offset(skb) + 6;
1369*4882a593Smuzhiyun 		break;
1370*4882a593Smuzhiyun 	default:
1371*4882a593Smuzhiyun 		BUG();
1372*4882a593Smuzhiyun 	}
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	/* Do the checksum offloaded */
1375*4882a593Smuzhiyun 	fill = csring->next_to_fill;
1376*4882a593Smuzhiyun 	hdr = fill;
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	CS_DESC(csring, fill++) = fund;
1379*4882a593Smuzhiyun 	/* Room for 8BRES. Checksum result is really 2 bytes into it */
1380*4882a593Smuzhiyun 	csdma = csring->chan.ring_dma + (fill & (CS_RING_SIZE-1)) * 8 + 2;
1381*4882a593Smuzhiyun 	CS_DESC(csring, fill++) = 0;
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	CS_DESC(csring, fill) = XCT_PTR_LEN(map_size[0]-nh_off) | XCT_PTR_ADDR(map[0]+nh_off);
1384*4882a593Smuzhiyun 	for (i = 1; i <= nfrags; i++)
1385*4882a593Smuzhiyun 		CS_DESC(csring, fill+i) = XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	fill += i;
1388*4882a593Smuzhiyun 	if (fill & 1)
1389*4882a593Smuzhiyun 		fill++;
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	/* Copy the result into the TCP packet */
1392*4882a593Smuzhiyun 	CS_DESC(csring, fill++) = XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
1393*4882a593Smuzhiyun 				  XCT_FUN_LLEN(2) | XCT_FUN_SE;
1394*4882a593Smuzhiyun 	CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(cs_dest) | XCT_PTR_T;
1395*4882a593Smuzhiyun 	CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(csdma);
1396*4882a593Smuzhiyun 	fill++;
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	evt = !csring->last_event;
1399*4882a593Smuzhiyun 	csring->last_event = evt;
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun 	/* Event handshaking with MAC TX */
1402*4882a593Smuzhiyun 	CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1403*4882a593Smuzhiyun 				  CTRL_CMD_ETYPE_SET | CTRL_CMD_REG(csring->events[evt]);
1404*4882a593Smuzhiyun 	CS_DESC(csring, fill++) = 0;
1405*4882a593Smuzhiyun 	CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1406*4882a593Smuzhiyun 				  CTRL_CMD_ETYPE_WCLR | CTRL_CMD_REG(csring->events[!evt]);
1407*4882a593Smuzhiyun 	CS_DESC(csring, fill++) = 0;
1408*4882a593Smuzhiyun 	csring->next_to_fill = fill & (CS_RING_SIZE-1);
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	cs_size = fill - hdr;
1411*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_TXCHAN_INCR(csring->chan.chno), (cs_size) >> 1);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	/* TX-side event handshaking */
1414*4882a593Smuzhiyun 	fill = txring->next_to_fill;
1415*4882a593Smuzhiyun 	TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1416*4882a593Smuzhiyun 				  CTRL_CMD_ETYPE_WSET | CTRL_CMD_REG(csring->events[evt]);
1417*4882a593Smuzhiyun 	TX_DESC(txring, fill++) = 0;
1418*4882a593Smuzhiyun 	TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
1419*4882a593Smuzhiyun 				  CTRL_CMD_ETYPE_CLR | CTRL_CMD_REG(csring->events[!evt]);
1420*4882a593Smuzhiyun 	TX_DESC(txring, fill++) = 0;
1421*4882a593Smuzhiyun 	txring->next_to_fill = fill;
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), 2);
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun 
pasemi_mac_start_tx(struct sk_buff * skb,struct net_device * dev)1426*4882a593Smuzhiyun static int pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun 	struct pasemi_mac * const mac = netdev_priv(dev);
1429*4882a593Smuzhiyun 	struct pasemi_mac_txring * const txring = tx_ring(mac);
1430*4882a593Smuzhiyun 	struct pasemi_mac_csring *csring;
1431*4882a593Smuzhiyun 	u64 dflags = 0;
1432*4882a593Smuzhiyun 	u64 mactx;
1433*4882a593Smuzhiyun 	dma_addr_t map[MAX_SKB_FRAGS+1];
1434*4882a593Smuzhiyun 	unsigned int map_size[MAX_SKB_FRAGS+1];
1435*4882a593Smuzhiyun 	unsigned long flags;
1436*4882a593Smuzhiyun 	int i, nfrags;
1437*4882a593Smuzhiyun 	int fill;
1438*4882a593Smuzhiyun 	const int nh_off = skb_network_offset(skb);
1439*4882a593Smuzhiyun 	const int nh_len = skb_network_header_len(skb);
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	prefetch(&txring->ring_info);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_CRC_PAD;
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 	nfrags = skb_shinfo(skb)->nr_frags;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	map[0] = pci_map_single(mac->dma_pdev, skb->data, skb_headlen(skb),
1448*4882a593Smuzhiyun 				PCI_DMA_TODEVICE);
1449*4882a593Smuzhiyun 	map_size[0] = skb_headlen(skb);
1450*4882a593Smuzhiyun 	if (pci_dma_mapping_error(mac->dma_pdev, map[0]))
1451*4882a593Smuzhiyun 		goto out_err_nolock;
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	for (i = 0; i < nfrags; i++) {
1454*4882a593Smuzhiyun 		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 		map[i + 1] = skb_frag_dma_map(&mac->dma_pdev->dev, frag, 0,
1457*4882a593Smuzhiyun 					      skb_frag_size(frag), DMA_TO_DEVICE);
1458*4882a593Smuzhiyun 		map_size[i+1] = skb_frag_size(frag);
1459*4882a593Smuzhiyun 		if (dma_mapping_error(&mac->dma_pdev->dev, map[i + 1])) {
1460*4882a593Smuzhiyun 			nfrags = i;
1461*4882a593Smuzhiyun 			goto out_err_nolock;
1462*4882a593Smuzhiyun 		}
1463*4882a593Smuzhiyun 	}
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	if (skb->ip_summed == CHECKSUM_PARTIAL && skb->len <= 1540) {
1466*4882a593Smuzhiyun 		switch (ip_hdr(skb)->protocol) {
1467*4882a593Smuzhiyun 		case IPPROTO_TCP:
1468*4882a593Smuzhiyun 			dflags |= XCT_MACTX_CSUM_TCP;
1469*4882a593Smuzhiyun 			dflags |= XCT_MACTX_IPH(nh_len >> 2);
1470*4882a593Smuzhiyun 			dflags |= XCT_MACTX_IPO(nh_off);
1471*4882a593Smuzhiyun 			break;
1472*4882a593Smuzhiyun 		case IPPROTO_UDP:
1473*4882a593Smuzhiyun 			dflags |= XCT_MACTX_CSUM_UDP;
1474*4882a593Smuzhiyun 			dflags |= XCT_MACTX_IPH(nh_len >> 2);
1475*4882a593Smuzhiyun 			dflags |= XCT_MACTX_IPO(nh_off);
1476*4882a593Smuzhiyun 			break;
1477*4882a593Smuzhiyun 		default:
1478*4882a593Smuzhiyun 			WARN_ON(1);
1479*4882a593Smuzhiyun 		}
1480*4882a593Smuzhiyun 	}
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	mactx = dflags | XCT_MACTX_LLEN(skb->len);
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	spin_lock_irqsave(&txring->lock, flags);
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	/* Avoid stepping on the same cache line that the DMA controller
1487*4882a593Smuzhiyun 	 * is currently about to send, so leave at least 8 words available.
1488*4882a593Smuzhiyun 	 * Total free space needed is mactx + fragments + 8
1489*4882a593Smuzhiyun 	 */
1490*4882a593Smuzhiyun 	if (RING_AVAIL(txring) < nfrags + 14) {
1491*4882a593Smuzhiyun 		/* no room -- stop the queue and wait for tx intr */
1492*4882a593Smuzhiyun 		netif_stop_queue(dev);
1493*4882a593Smuzhiyun 		goto out_err;
1494*4882a593Smuzhiyun 	}
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	/* Queue up checksum + event descriptors, if needed */
1497*4882a593Smuzhiyun 	if (mac->num_cs && skb->ip_summed == CHECKSUM_PARTIAL && skb->len > 1540) {
1498*4882a593Smuzhiyun 		csring = mac->cs[mac->last_cs];
1499*4882a593Smuzhiyun 		mac->last_cs = (mac->last_cs + 1) % mac->num_cs;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 		pasemi_mac_queue_csdesc(skb, map, map_size, txring, csring);
1502*4882a593Smuzhiyun 	}
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	fill = txring->next_to_fill;
1505*4882a593Smuzhiyun 	TX_DESC(txring, fill) = mactx;
1506*4882a593Smuzhiyun 	TX_DESC_INFO(txring, fill).dma = nfrags;
1507*4882a593Smuzhiyun 	fill++;
1508*4882a593Smuzhiyun 	TX_DESC_INFO(txring, fill).skb = skb;
1509*4882a593Smuzhiyun 	for (i = 0; i <= nfrags; i++) {
1510*4882a593Smuzhiyun 		TX_DESC(txring, fill+i) =
1511*4882a593Smuzhiyun 			XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
1512*4882a593Smuzhiyun 		TX_DESC_INFO(txring, fill+i).dma = map[i];
1513*4882a593Smuzhiyun 	}
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	/* We have to add an even number of 8-byte entries to the ring
1516*4882a593Smuzhiyun 	 * even if the last one is unused. That means always an odd number
1517*4882a593Smuzhiyun 	 * of pointers + one mactx descriptor.
1518*4882a593Smuzhiyun 	 */
1519*4882a593Smuzhiyun 	if (nfrags & 1)
1520*4882a593Smuzhiyun 		nfrags++;
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	txring->next_to_fill = (fill + nfrags + 1) & (TX_RING_SIZE-1);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	dev->stats.tx_packets++;
1525*4882a593Smuzhiyun 	dev->stats.tx_bytes += skb->len;
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	spin_unlock_irqrestore(&txring->lock, flags);
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), (nfrags+2) >> 1);
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	return NETDEV_TX_OK;
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun out_err:
1534*4882a593Smuzhiyun 	spin_unlock_irqrestore(&txring->lock, flags);
1535*4882a593Smuzhiyun out_err_nolock:
1536*4882a593Smuzhiyun 	while (nfrags--)
1537*4882a593Smuzhiyun 		pci_unmap_single(mac->dma_pdev, map[nfrags], map_size[nfrags],
1538*4882a593Smuzhiyun 				 PCI_DMA_TODEVICE);
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	return NETDEV_TX_BUSY;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun 
pasemi_mac_set_rx_mode(struct net_device * dev)1543*4882a593Smuzhiyun static void pasemi_mac_set_rx_mode(struct net_device *dev)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun 	const struct pasemi_mac *mac = netdev_priv(dev);
1546*4882a593Smuzhiyun 	unsigned int flags;
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	/* Set promiscuous */
1551*4882a593Smuzhiyun 	if (dev->flags & IFF_PROMISC)
1552*4882a593Smuzhiyun 		flags |= PAS_MAC_CFG_PCFG_PR;
1553*4882a593Smuzhiyun 	else
1554*4882a593Smuzhiyun 		flags &= ~PAS_MAC_CFG_PCFG_PR;
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 
pasemi_mac_poll(struct napi_struct * napi,int budget)1560*4882a593Smuzhiyun static int pasemi_mac_poll(struct napi_struct *napi, int budget)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun 	struct pasemi_mac *mac = container_of(napi, struct pasemi_mac, napi);
1563*4882a593Smuzhiyun 	int pkts;
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	pasemi_mac_clean_tx(tx_ring(mac));
1566*4882a593Smuzhiyun 	pkts = pasemi_mac_clean_rx(rx_ring(mac), budget);
1567*4882a593Smuzhiyun 	if (pkts < budget) {
1568*4882a593Smuzhiyun 		/* all done, no more packets present */
1569*4882a593Smuzhiyun 		napi_complete_done(napi, pkts);
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 		pasemi_mac_restart_rx_intr(mac);
1572*4882a593Smuzhiyun 		pasemi_mac_restart_tx_intr(mac);
1573*4882a593Smuzhiyun 	}
1574*4882a593Smuzhiyun 	return pkts;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
1578*4882a593Smuzhiyun /*
1579*4882a593Smuzhiyun  * Polling 'interrupt' - used by things like netconsole to send skbs
1580*4882a593Smuzhiyun  * without having to re-enable interrupts. It's not called while
1581*4882a593Smuzhiyun  * the interrupt routine is executing.
1582*4882a593Smuzhiyun  */
pasemi_mac_netpoll(struct net_device * dev)1583*4882a593Smuzhiyun static void pasemi_mac_netpoll(struct net_device *dev)
1584*4882a593Smuzhiyun {
1585*4882a593Smuzhiyun 	const struct pasemi_mac *mac = netdev_priv(dev);
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	disable_irq(mac->tx->chan.irq);
1588*4882a593Smuzhiyun 	pasemi_mac_tx_intr(mac->tx->chan.irq, mac->tx);
1589*4882a593Smuzhiyun 	enable_irq(mac->tx->chan.irq);
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	disable_irq(mac->rx->chan.irq);
1592*4882a593Smuzhiyun 	pasemi_mac_rx_intr(mac->rx->chan.irq, mac->rx);
1593*4882a593Smuzhiyun 	enable_irq(mac->rx->chan.irq);
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun #endif
1596*4882a593Smuzhiyun 
pasemi_mac_change_mtu(struct net_device * dev,int new_mtu)1597*4882a593Smuzhiyun static int pasemi_mac_change_mtu(struct net_device *dev, int new_mtu)
1598*4882a593Smuzhiyun {
1599*4882a593Smuzhiyun 	struct pasemi_mac *mac = netdev_priv(dev);
1600*4882a593Smuzhiyun 	unsigned int reg;
1601*4882a593Smuzhiyun 	unsigned int rcmdsta = 0;
1602*4882a593Smuzhiyun 	int running;
1603*4882a593Smuzhiyun 	int ret = 0;
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun 	running = netif_running(dev);
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	if (running) {
1608*4882a593Smuzhiyun 		/* Need to stop the interface, clean out all already
1609*4882a593Smuzhiyun 		 * received buffers, free all unused buffers on the RX
1610*4882a593Smuzhiyun 		 * interface ring, then finally re-fill the rx ring with
1611*4882a593Smuzhiyun 		 * the new-size buffers and restart.
1612*4882a593Smuzhiyun 		 */
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 		napi_disable(&mac->napi);
1615*4882a593Smuzhiyun 		netif_tx_disable(dev);
1616*4882a593Smuzhiyun 		pasemi_mac_intf_disable(mac);
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 		rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
1619*4882a593Smuzhiyun 		pasemi_mac_pause_rxint(mac);
1620*4882a593Smuzhiyun 		pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
1621*4882a593Smuzhiyun 		pasemi_mac_free_rx_buffers(mac);
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	}
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	/* Setup checksum channels if large MTU and none already allocated */
1626*4882a593Smuzhiyun 	if (new_mtu > PE_DEF_MTU && !mac->num_cs) {
1627*4882a593Smuzhiyun 		pasemi_mac_setup_csrings(mac);
1628*4882a593Smuzhiyun 		if (!mac->num_cs) {
1629*4882a593Smuzhiyun 			ret = -ENOMEM;
1630*4882a593Smuzhiyun 			goto out;
1631*4882a593Smuzhiyun 		}
1632*4882a593Smuzhiyun 	}
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	/* Change maxf, i.e. what size frames are accepted.
1635*4882a593Smuzhiyun 	 * Need room for ethernet header and CRC word
1636*4882a593Smuzhiyun 	 */
1637*4882a593Smuzhiyun 	reg = read_mac_reg(mac, PAS_MAC_CFG_MACCFG);
1638*4882a593Smuzhiyun 	reg &= ~PAS_MAC_CFG_MACCFG_MAXF_M;
1639*4882a593Smuzhiyun 	reg |= PAS_MAC_CFG_MACCFG_MAXF(new_mtu + ETH_HLEN + 4);
1640*4882a593Smuzhiyun 	write_mac_reg(mac, PAS_MAC_CFG_MACCFG, reg);
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	dev->mtu = new_mtu;
1643*4882a593Smuzhiyun 	/* MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
1644*4882a593Smuzhiyun 	mac->bufsz = new_mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun out:
1647*4882a593Smuzhiyun 	if (running) {
1648*4882a593Smuzhiyun 		write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
1649*4882a593Smuzhiyun 			      rcmdsta | PAS_DMA_RXINT_RCMDSTA_EN);
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 		rx_ring(mac)->next_to_fill = 0;
1652*4882a593Smuzhiyun 		pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE-1);
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 		napi_enable(&mac->napi);
1655*4882a593Smuzhiyun 		netif_start_queue(dev);
1656*4882a593Smuzhiyun 		pasemi_mac_intf_enable(mac);
1657*4882a593Smuzhiyun 	}
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	return ret;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun static const struct net_device_ops pasemi_netdev_ops = {
1663*4882a593Smuzhiyun 	.ndo_open		= pasemi_mac_open,
1664*4882a593Smuzhiyun 	.ndo_stop		= pasemi_mac_close,
1665*4882a593Smuzhiyun 	.ndo_start_xmit		= pasemi_mac_start_tx,
1666*4882a593Smuzhiyun 	.ndo_set_rx_mode	= pasemi_mac_set_rx_mode,
1667*4882a593Smuzhiyun 	.ndo_set_mac_address	= pasemi_mac_set_mac_addr,
1668*4882a593Smuzhiyun 	.ndo_change_mtu		= pasemi_mac_change_mtu,
1669*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
1670*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
1671*4882a593Smuzhiyun 	.ndo_poll_controller	= pasemi_mac_netpoll,
1672*4882a593Smuzhiyun #endif
1673*4882a593Smuzhiyun };
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun static int
pasemi_mac_probe(struct pci_dev * pdev,const struct pci_device_id * ent)1676*4882a593Smuzhiyun pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1677*4882a593Smuzhiyun {
1678*4882a593Smuzhiyun 	struct net_device *dev;
1679*4882a593Smuzhiyun 	struct pasemi_mac *mac;
1680*4882a593Smuzhiyun 	int err, ret;
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	err = pci_enable_device(pdev);
1683*4882a593Smuzhiyun 	if (err)
1684*4882a593Smuzhiyun 		return err;
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	dev = alloc_etherdev(sizeof(struct pasemi_mac));
1687*4882a593Smuzhiyun 	if (dev == NULL) {
1688*4882a593Smuzhiyun 		err = -ENOMEM;
1689*4882a593Smuzhiyun 		goto out_disable_device;
1690*4882a593Smuzhiyun 	}
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	pci_set_drvdata(pdev, dev);
1693*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &pdev->dev);
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	mac = netdev_priv(dev);
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	mac->pdev = pdev;
1698*4882a593Smuzhiyun 	mac->netdev = dev;
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	netif_napi_add(dev, &mac->napi, pasemi_mac_poll, 64);
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	dev->features = NETIF_F_IP_CSUM | NETIF_F_LLTX | NETIF_F_SG |
1703*4882a593Smuzhiyun 			NETIF_F_HIGHDMA | NETIF_F_GSO;
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
1706*4882a593Smuzhiyun 	if (!mac->dma_pdev) {
1707*4882a593Smuzhiyun 		dev_err(&mac->pdev->dev, "Can't find DMA Controller\n");
1708*4882a593Smuzhiyun 		err = -ENODEV;
1709*4882a593Smuzhiyun 		goto out;
1710*4882a593Smuzhiyun 	}
1711*4882a593Smuzhiyun 	dma_set_mask(&mac->dma_pdev->dev, DMA_BIT_MASK(64));
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
1714*4882a593Smuzhiyun 	if (!mac->iob_pdev) {
1715*4882a593Smuzhiyun 		dev_err(&mac->pdev->dev, "Can't find I/O Bridge\n");
1716*4882a593Smuzhiyun 		err = -ENODEV;
1717*4882a593Smuzhiyun 		goto out;
1718*4882a593Smuzhiyun 	}
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	/* get mac addr from device tree */
1721*4882a593Smuzhiyun 	if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
1722*4882a593Smuzhiyun 		err = -ENODEV;
1723*4882a593Smuzhiyun 		goto out;
1724*4882a593Smuzhiyun 	}
1725*4882a593Smuzhiyun 	memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	ret = mac_to_intf(mac);
1728*4882a593Smuzhiyun 	if (ret < 0) {
1729*4882a593Smuzhiyun 		dev_err(&mac->pdev->dev, "Can't map DMA interface\n");
1730*4882a593Smuzhiyun 		err = -ENODEV;
1731*4882a593Smuzhiyun 		goto out;
1732*4882a593Smuzhiyun 	}
1733*4882a593Smuzhiyun 	mac->dma_if = ret;
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	switch (pdev->device) {
1736*4882a593Smuzhiyun 	case 0xa005:
1737*4882a593Smuzhiyun 		mac->type = MAC_TYPE_GMAC;
1738*4882a593Smuzhiyun 		break;
1739*4882a593Smuzhiyun 	case 0xa006:
1740*4882a593Smuzhiyun 		mac->type = MAC_TYPE_XAUI;
1741*4882a593Smuzhiyun 		break;
1742*4882a593Smuzhiyun 	default:
1743*4882a593Smuzhiyun 		err = -ENODEV;
1744*4882a593Smuzhiyun 		goto out;
1745*4882a593Smuzhiyun 	}
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 	dev->netdev_ops = &pasemi_netdev_ops;
1748*4882a593Smuzhiyun 	dev->mtu = PE_DEF_MTU;
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	/* MTU range: 64 - 9000 */
1751*4882a593Smuzhiyun 	dev->min_mtu = PE_MIN_MTU;
1752*4882a593Smuzhiyun 	dev->max_mtu = PE_MAX_MTU;
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	/* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
1755*4882a593Smuzhiyun 	mac->bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	dev->ethtool_ops = &pasemi_mac_ethtool_ops;
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	if (err)
1760*4882a593Smuzhiyun 		goto out;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	mac->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	/* Enable most messages by default */
1765*4882a593Smuzhiyun 	mac->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	err = register_netdev(dev);
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	if (err) {
1770*4882a593Smuzhiyun 		dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
1771*4882a593Smuzhiyun 			err);
1772*4882a593Smuzhiyun 		goto out;
1773*4882a593Smuzhiyun 	} else if (netif_msg_probe(mac)) {
1774*4882a593Smuzhiyun 		printk(KERN_INFO "%s: PA Semi %s: intf %d, hw addr %pM\n",
1775*4882a593Smuzhiyun 		       dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
1776*4882a593Smuzhiyun 		       mac->dma_if, dev->dev_addr);
1777*4882a593Smuzhiyun 	}
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	return err;
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun out:
1782*4882a593Smuzhiyun 	pci_dev_put(mac->iob_pdev);
1783*4882a593Smuzhiyun 	pci_dev_put(mac->dma_pdev);
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	free_netdev(dev);
1786*4882a593Smuzhiyun out_disable_device:
1787*4882a593Smuzhiyun 	pci_disable_device(pdev);
1788*4882a593Smuzhiyun 	return err;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun 
pasemi_mac_remove(struct pci_dev * pdev)1792*4882a593Smuzhiyun static void pasemi_mac_remove(struct pci_dev *pdev)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun 	struct net_device *netdev = pci_get_drvdata(pdev);
1795*4882a593Smuzhiyun 	struct pasemi_mac *mac;
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	if (!netdev)
1798*4882a593Smuzhiyun 		return;
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	mac = netdev_priv(netdev);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	unregister_netdev(netdev);
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	pci_disable_device(pdev);
1805*4882a593Smuzhiyun 	pci_dev_put(mac->dma_pdev);
1806*4882a593Smuzhiyun 	pci_dev_put(mac->iob_pdev);
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	pasemi_dma_free_chan(&mac->tx->chan);
1809*4882a593Smuzhiyun 	pasemi_dma_free_chan(&mac->rx->chan);
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	free_netdev(netdev);
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun static const struct pci_device_id pasemi_mac_pci_tbl[] = {
1815*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
1816*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
1817*4882a593Smuzhiyun 	{ },
1818*4882a593Smuzhiyun };
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun static struct pci_driver pasemi_mac_driver = {
1823*4882a593Smuzhiyun 	.name		= "pasemi_mac",
1824*4882a593Smuzhiyun 	.id_table	= pasemi_mac_pci_tbl,
1825*4882a593Smuzhiyun 	.probe		= pasemi_mac_probe,
1826*4882a593Smuzhiyun 	.remove		= pasemi_mac_remove,
1827*4882a593Smuzhiyun };
1828*4882a593Smuzhiyun 
pasemi_mac_cleanup_module(void)1829*4882a593Smuzhiyun static void __exit pasemi_mac_cleanup_module(void)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun 	pci_unregister_driver(&pasemi_mac_driver);
1832*4882a593Smuzhiyun }
1833*4882a593Smuzhiyun 
pasemi_mac_init_module(void)1834*4882a593Smuzhiyun static int pasemi_mac_init_module(void)
1835*4882a593Smuzhiyun {
1836*4882a593Smuzhiyun 	int err;
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	err = pasemi_dma_init();
1839*4882a593Smuzhiyun 	if (err)
1840*4882a593Smuzhiyun 		return err;
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 	return pci_register_driver(&pasemi_mac_driver);
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun module_init(pasemi_mac_init_module);
1846*4882a593Smuzhiyun module_exit(pasemi_mac_cleanup_module);
1847