xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/packetengines/yellowfin.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* yellowfin.c: A Packet Engines G-NIC ethernet driver for linux. */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun 	Written 1997-2001 by Donald Becker.
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun 	This software may be used and distributed according to the terms of
6*4882a593Smuzhiyun 	the GNU General Public License (GPL), incorporated herein by reference.
7*4882a593Smuzhiyun 	Drivers based on or derived from this code fall under the GPL and must
8*4882a593Smuzhiyun 	retain the authorship, copyright and license notice.  This file is not
9*4882a593Smuzhiyun 	a complete program and may only be used when the entire operating
10*4882a593Smuzhiyun 	system is licensed under the GPL.
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun 	This driver is for the Packet Engines G-NIC PCI Gigabit Ethernet adapter.
13*4882a593Smuzhiyun 	It also supports the Symbios Logic version of the same chip core.
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun 	The author may be reached as becker@scyld.com, or C/O
16*4882a593Smuzhiyun 	Scyld Computing Corporation
17*4882a593Smuzhiyun 	410 Severn Ave., Suite 210
18*4882a593Smuzhiyun 	Annapolis MD 21403
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	Support and updates available at
21*4882a593Smuzhiyun 	http://www.scyld.com/network/yellowfin.html
22*4882a593Smuzhiyun 	[link no longer provides useful info -jgarzik]
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define DRV_NAME	"yellowfin"
29*4882a593Smuzhiyun #define DRV_VERSION	"2.1"
30*4882a593Smuzhiyun #define DRV_RELDATE	"Sep 11, 2006"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* The user-configurable values.
33*4882a593Smuzhiyun    These may be modified when a driver module is loaded.*/
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static int debug = 1;			/* 1 normal messages, 0 quiet .. 7 verbose. */
36*4882a593Smuzhiyun /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
37*4882a593Smuzhiyun static int max_interrupt_work = 20;
38*4882a593Smuzhiyun static int mtu;
39*4882a593Smuzhiyun #ifdef YF_PROTOTYPE			/* Support for prototype hardware errata. */
40*4882a593Smuzhiyun /* System-wide count of bogus-rx frames. */
41*4882a593Smuzhiyun static int bogus_rx;
42*4882a593Smuzhiyun static int dma_ctrl = 0x004A0263; 			/* Constrained by errata */
43*4882a593Smuzhiyun static int fifo_cfg = 0x0020;				/* Bypass external Tx FIFO. */
44*4882a593Smuzhiyun #elif defined(YF_NEW)					/* A future perfect board :->.  */
45*4882a593Smuzhiyun static int dma_ctrl = 0x00CAC277;			/* Override when loading module! */
46*4882a593Smuzhiyun static int fifo_cfg = 0x0028;
47*4882a593Smuzhiyun #else
48*4882a593Smuzhiyun static const int dma_ctrl = 0x004A0263; 			/* Constrained by errata */
49*4882a593Smuzhiyun static const int fifo_cfg = 0x0020;				/* Bypass external Tx FIFO. */
50*4882a593Smuzhiyun #endif
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* Set the copy breakpoint for the copy-only-tiny-frames scheme.
53*4882a593Smuzhiyun    Setting to > 1514 effectively disables this feature. */
54*4882a593Smuzhiyun static int rx_copybreak;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* Used to pass the media type, etc.
57*4882a593Smuzhiyun    No media types are currently defined.  These exist for driver
58*4882a593Smuzhiyun    interoperability.
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun #define MAX_UNITS 8				/* More are supported, limit only on options */
61*4882a593Smuzhiyun static int options[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
62*4882a593Smuzhiyun static int full_duplex[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* Do ugly workaround for GX server chipset errata. */
65*4882a593Smuzhiyun static int gx_fix;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Operational parameters that are set at compile time. */
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* Keep the ring sizes a power of two for efficiency.
70*4882a593Smuzhiyun    Making the Tx ring too long decreases the effectiveness of channel
71*4882a593Smuzhiyun    bonding and packet priority.
72*4882a593Smuzhiyun    There are no ill effects from too-large receive rings. */
73*4882a593Smuzhiyun #define TX_RING_SIZE	16
74*4882a593Smuzhiyun #define TX_QUEUE_SIZE	12		/* Must be > 4 && <= TX_RING_SIZE */
75*4882a593Smuzhiyun #define RX_RING_SIZE	64
76*4882a593Smuzhiyun #define STATUS_TOTAL_SIZE	TX_RING_SIZE*sizeof(struct tx_status_words)
77*4882a593Smuzhiyun #define TX_TOTAL_SIZE		2*TX_RING_SIZE*sizeof(struct yellowfin_desc)
78*4882a593Smuzhiyun #define RX_TOTAL_SIZE		RX_RING_SIZE*sizeof(struct yellowfin_desc)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* Operational parameters that usually are not changed. */
81*4882a593Smuzhiyun /* Time in jiffies before concluding the transmitter is hung. */
82*4882a593Smuzhiyun #define TX_TIMEOUT  (2*HZ)
83*4882a593Smuzhiyun #define PKT_BUF_SZ		1536			/* Size of each temporary Rx buffer.*/
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define yellowfin_debug debug
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #include <linux/module.h>
88*4882a593Smuzhiyun #include <linux/kernel.h>
89*4882a593Smuzhiyun #include <linux/string.h>
90*4882a593Smuzhiyun #include <linux/timer.h>
91*4882a593Smuzhiyun #include <linux/errno.h>
92*4882a593Smuzhiyun #include <linux/ioport.h>
93*4882a593Smuzhiyun #include <linux/interrupt.h>
94*4882a593Smuzhiyun #include <linux/pci.h>
95*4882a593Smuzhiyun #include <linux/init.h>
96*4882a593Smuzhiyun #include <linux/mii.h>
97*4882a593Smuzhiyun #include <linux/netdevice.h>
98*4882a593Smuzhiyun #include <linux/etherdevice.h>
99*4882a593Smuzhiyun #include <linux/skbuff.h>
100*4882a593Smuzhiyun #include <linux/ethtool.h>
101*4882a593Smuzhiyun #include <linux/crc32.h>
102*4882a593Smuzhiyun #include <linux/bitops.h>
103*4882a593Smuzhiyun #include <linux/uaccess.h>
104*4882a593Smuzhiyun #include <asm/processor.h>		/* Processor type for cache alignment. */
105*4882a593Smuzhiyun #include <asm/unaligned.h>
106*4882a593Smuzhiyun #include <asm/io.h>
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* These identify the driver base version and may not be removed. */
109*4882a593Smuzhiyun static const char version[] =
110*4882a593Smuzhiyun   KERN_INFO DRV_NAME ".c:v1.05  1/09/2001  Written by Donald Becker <becker@scyld.com>\n"
111*4882a593Smuzhiyun   "  (unofficial 2.4.x port, " DRV_VERSION ", " DRV_RELDATE ")\n";
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun MODULE_AUTHOR("Donald Becker <becker@scyld.com>");
114*4882a593Smuzhiyun MODULE_DESCRIPTION("Packet Engines Yellowfin G-NIC Gigabit Ethernet driver");
115*4882a593Smuzhiyun MODULE_LICENSE("GPL");
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun module_param(max_interrupt_work, int, 0);
118*4882a593Smuzhiyun module_param(mtu, int, 0);
119*4882a593Smuzhiyun module_param(debug, int, 0);
120*4882a593Smuzhiyun module_param(rx_copybreak, int, 0);
121*4882a593Smuzhiyun module_param_array(options, int, NULL, 0);
122*4882a593Smuzhiyun module_param_array(full_duplex, int, NULL, 0);
123*4882a593Smuzhiyun module_param(gx_fix, int, 0);
124*4882a593Smuzhiyun MODULE_PARM_DESC(max_interrupt_work, "G-NIC maximum events handled per interrupt");
125*4882a593Smuzhiyun MODULE_PARM_DESC(mtu, "G-NIC MTU (all boards)");
126*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "G-NIC debug level (0-7)");
127*4882a593Smuzhiyun MODULE_PARM_DESC(rx_copybreak, "G-NIC copy breakpoint for copy-only-tiny-frames");
128*4882a593Smuzhiyun MODULE_PARM_DESC(options, "G-NIC: Bits 0-3: media type, bit 17: full duplex");
129*4882a593Smuzhiyun MODULE_PARM_DESC(full_duplex, "G-NIC full duplex setting(s) (1)");
130*4882a593Smuzhiyun MODULE_PARM_DESC(gx_fix, "G-NIC: enable GX server chipset bug workaround (0-1)");
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun 				Theory of Operation
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun I. Board Compatibility
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun This device driver is designed for the Packet Engines "Yellowfin" Gigabit
138*4882a593Smuzhiyun Ethernet adapter.  The G-NIC 64-bit PCI card is supported, as well as the
139*4882a593Smuzhiyun Symbios 53C885E dual function chip.
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun II. Board-specific settings
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun PCI bus devices are configured by the system at boot time, so no jumpers
144*4882a593Smuzhiyun need to be set on the board.  The system BIOS preferably should assign the
145*4882a593Smuzhiyun PCI INTA signal to an otherwise unused system IRQ line.
146*4882a593Smuzhiyun Note: Kernel versions earlier than 1.3.73 do not support shared PCI
147*4882a593Smuzhiyun interrupt lines.
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun III. Driver operation
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun IIIa. Ring buffers
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun The Yellowfin uses the Descriptor Based DMA Architecture specified by Apple.
154*4882a593Smuzhiyun This is a descriptor list scheme similar to that used by the EEPro100 and
155*4882a593Smuzhiyun Tulip.  This driver uses two statically allocated fixed-size descriptor lists
156*4882a593Smuzhiyun formed into rings by a branch from the final descriptor to the beginning of
157*4882a593Smuzhiyun the list.  The ring sizes are set at compile time by RX/TX_RING_SIZE.
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun The driver allocates full frame size skbuffs for the Rx ring buffers at
160*4882a593Smuzhiyun open() time and passes the skb->data field to the Yellowfin as receive data
161*4882a593Smuzhiyun buffers.  When an incoming frame is less than RX_COPYBREAK bytes long,
162*4882a593Smuzhiyun a fresh skbuff is allocated and the frame is copied to the new skbuff.
163*4882a593Smuzhiyun When the incoming frame is larger, the skbuff is passed directly up the
164*4882a593Smuzhiyun protocol stack and replaced by a newly allocated skbuff.
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun The RX_COPYBREAK value is chosen to trade-off the memory wasted by
167*4882a593Smuzhiyun using a full-sized skbuff for small frames vs. the copying costs of larger
168*4882a593Smuzhiyun frames.  For small frames the copying cost is negligible (esp. considering
169*4882a593Smuzhiyun that we are pre-loading the cache with immediately useful header
170*4882a593Smuzhiyun information).  For large frames the copying cost is non-trivial, and the
171*4882a593Smuzhiyun larger copy might flush the cache of useful data.
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun IIIC. Synchronization
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun The driver runs as two independent, single-threaded flows of control.  One
176*4882a593Smuzhiyun is the send-packet routine, which enforces single-threaded use by the
177*4882a593Smuzhiyun dev->tbusy flag.  The other thread is the interrupt handler, which is single
178*4882a593Smuzhiyun threaded by the hardware and other software.
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun The send packet thread has partial control over the Tx ring and 'dev->tbusy'
181*4882a593Smuzhiyun flag.  It sets the tbusy flag whenever it's queuing a Tx packet. If the next
182*4882a593Smuzhiyun queue slot is empty, it clears the tbusy flag when finished otherwise it sets
183*4882a593Smuzhiyun the 'yp->tx_full' flag.
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun The interrupt handler has exclusive control over the Rx ring and records stats
186*4882a593Smuzhiyun from the Tx ring.  After reaping the stats, it marks the Tx queue entry as
187*4882a593Smuzhiyun empty by incrementing the dirty_tx mark. Iff the 'yp->tx_full' flag is set, it
188*4882a593Smuzhiyun clears both the tx_full and tbusy flags.
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun IV. Notes
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun Thanks to Kim Stearns of Packet Engines for providing a pair of G-NIC boards.
193*4882a593Smuzhiyun Thanks to Bruce Faust of Digitalscape for providing both their SYM53C885 board
194*4882a593Smuzhiyun and an AlphaStation to verifty the Alpha port!
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun IVb. References
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun Yellowfin Engineering Design Specification, 4/23/97 Preliminary/Confidential
199*4882a593Smuzhiyun Symbios SYM53C885 PCI-SCSI/Fast Ethernet Multifunction Controller Preliminary
200*4882a593Smuzhiyun    Data Manual v3.0
201*4882a593Smuzhiyun http://cesdis.gsfc.nasa.gov/linux/misc/NWay.html
202*4882a593Smuzhiyun http://cesdis.gsfc.nasa.gov/linux/misc/100mbps.html
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun IVc. Errata
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun See Packet Engines confidential appendix (prototype chips only).
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun enum capability_flags {
212*4882a593Smuzhiyun 	HasMII=1, FullTxStatus=2, IsGigabit=4, HasMulticastBug=8, FullRxStatus=16,
213*4882a593Smuzhiyun 	HasMACAddrBug=32, /* Only on early revs.  */
214*4882a593Smuzhiyun 	DontUseEeprom=64, /* Don't read the MAC from the EEPROm. */
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* The PCI I/O space extent. */
218*4882a593Smuzhiyun enum {
219*4882a593Smuzhiyun 	YELLOWFIN_SIZE	= 0x100,
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun struct pci_id_info {
223*4882a593Smuzhiyun         const char *name;
224*4882a593Smuzhiyun         struct match_info {
225*4882a593Smuzhiyun                 int     pci, pci_mask, subsystem, subsystem_mask;
226*4882a593Smuzhiyun                 int revision, revision_mask;                            /* Only 8 bits. */
227*4882a593Smuzhiyun         } id;
228*4882a593Smuzhiyun         int drv_flags;                          /* Driver use, intended as capability flags. */
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun static const struct pci_id_info pci_id_tbl[] = {
232*4882a593Smuzhiyun 	{"Yellowfin G-NIC Gigabit Ethernet", { 0x07021000, 0xffffffff},
233*4882a593Smuzhiyun 	 FullTxStatus | IsGigabit | HasMulticastBug | HasMACAddrBug | DontUseEeprom},
234*4882a593Smuzhiyun 	{"Symbios SYM83C885", { 0x07011000, 0xffffffff},
235*4882a593Smuzhiyun 	  HasMII | DontUseEeprom },
236*4882a593Smuzhiyun 	{ }
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static const struct pci_device_id yellowfin_pci_tbl[] = {
240*4882a593Smuzhiyun 	{ 0x1000, 0x0702, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
241*4882a593Smuzhiyun 	{ 0x1000, 0x0701, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
242*4882a593Smuzhiyun 	{ }
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun MODULE_DEVICE_TABLE (pci, yellowfin_pci_tbl);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun /* Offsets to the Yellowfin registers.  Various sizes and alignments. */
248*4882a593Smuzhiyun enum yellowfin_offsets {
249*4882a593Smuzhiyun 	TxCtrl=0x00, TxStatus=0x04, TxPtr=0x0C,
250*4882a593Smuzhiyun 	TxIntrSel=0x10, TxBranchSel=0x14, TxWaitSel=0x18,
251*4882a593Smuzhiyun 	RxCtrl=0x40, RxStatus=0x44, RxPtr=0x4C,
252*4882a593Smuzhiyun 	RxIntrSel=0x50, RxBranchSel=0x54, RxWaitSel=0x58,
253*4882a593Smuzhiyun 	EventStatus=0x80, IntrEnb=0x82, IntrClear=0x84, IntrStatus=0x86,
254*4882a593Smuzhiyun 	ChipRev=0x8C, DMACtrl=0x90, TxThreshold=0x94,
255*4882a593Smuzhiyun 	Cnfg=0xA0, FrameGap0=0xA2, FrameGap1=0xA4,
256*4882a593Smuzhiyun 	MII_Cmd=0xA6, MII_Addr=0xA8, MII_Wr_Data=0xAA, MII_Rd_Data=0xAC,
257*4882a593Smuzhiyun 	MII_Status=0xAE,
258*4882a593Smuzhiyun 	RxDepth=0xB8, FlowCtrl=0xBC,
259*4882a593Smuzhiyun 	AddrMode=0xD0, StnAddr=0xD2, HashTbl=0xD8, FIFOcfg=0xF8,
260*4882a593Smuzhiyun 	EEStatus=0xF0, EECtrl=0xF1, EEAddr=0xF2, EERead=0xF3, EEWrite=0xF4,
261*4882a593Smuzhiyun 	EEFeature=0xF5,
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun /* The Yellowfin Rx and Tx buffer descriptors.
265*4882a593Smuzhiyun    Elements are written as 32 bit for endian portability. */
266*4882a593Smuzhiyun struct yellowfin_desc {
267*4882a593Smuzhiyun 	__le32 dbdma_cmd;
268*4882a593Smuzhiyun 	__le32 addr;
269*4882a593Smuzhiyun 	__le32 branch_addr;
270*4882a593Smuzhiyun 	__le32 result_status;
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun struct tx_status_words {
274*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
275*4882a593Smuzhiyun 	u16 tx_errs;
276*4882a593Smuzhiyun 	u16 tx_cnt;
277*4882a593Smuzhiyun 	u16 paused;
278*4882a593Smuzhiyun 	u16 total_tx_cnt;
279*4882a593Smuzhiyun #else  /* Little endian chips. */
280*4882a593Smuzhiyun 	u16 tx_cnt;
281*4882a593Smuzhiyun 	u16 tx_errs;
282*4882a593Smuzhiyun 	u16 total_tx_cnt;
283*4882a593Smuzhiyun 	u16 paused;
284*4882a593Smuzhiyun #endif /* __BIG_ENDIAN */
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /* Bits in yellowfin_desc.cmd */
288*4882a593Smuzhiyun enum desc_cmd_bits {
289*4882a593Smuzhiyun 	CMD_TX_PKT=0x10000000, CMD_RX_BUF=0x20000000, CMD_TXSTATUS=0x30000000,
290*4882a593Smuzhiyun 	CMD_NOP=0x60000000, CMD_STOP=0x70000000,
291*4882a593Smuzhiyun 	BRANCH_ALWAYS=0x0C0000, INTR_ALWAYS=0x300000, WAIT_ALWAYS=0x030000,
292*4882a593Smuzhiyun 	BRANCH_IFTRUE=0x040000,
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* Bits in yellowfin_desc.status */
296*4882a593Smuzhiyun enum desc_status_bits { RX_EOP=0x0040, };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /* Bits in the interrupt status/mask registers. */
299*4882a593Smuzhiyun enum intr_status_bits {
300*4882a593Smuzhiyun 	IntrRxDone=0x01, IntrRxInvalid=0x02, IntrRxPCIFault=0x04,IntrRxPCIErr=0x08,
301*4882a593Smuzhiyun 	IntrTxDone=0x10, IntrTxInvalid=0x20, IntrTxPCIFault=0x40,IntrTxPCIErr=0x80,
302*4882a593Smuzhiyun 	IntrEarlyRx=0x100, IntrWakeup=0x200, };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #define PRIV_ALIGN	31 	/* Required alignment mask */
305*4882a593Smuzhiyun #define MII_CNT		4
306*4882a593Smuzhiyun struct yellowfin_private {
307*4882a593Smuzhiyun 	/* Descriptor rings first for alignment.
308*4882a593Smuzhiyun 	   Tx requires a second descriptor for status. */
309*4882a593Smuzhiyun 	struct yellowfin_desc *rx_ring;
310*4882a593Smuzhiyun 	struct yellowfin_desc *tx_ring;
311*4882a593Smuzhiyun 	struct sk_buff* rx_skbuff[RX_RING_SIZE];
312*4882a593Smuzhiyun 	struct sk_buff* tx_skbuff[TX_RING_SIZE];
313*4882a593Smuzhiyun 	dma_addr_t rx_ring_dma;
314*4882a593Smuzhiyun 	dma_addr_t tx_ring_dma;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	struct tx_status_words *tx_status;
317*4882a593Smuzhiyun 	dma_addr_t tx_status_dma;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	struct timer_list timer;	/* Media selection timer. */
320*4882a593Smuzhiyun 	/* Frequently used and paired value: keep adjacent for cache effect. */
321*4882a593Smuzhiyun 	int chip_id, drv_flags;
322*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
323*4882a593Smuzhiyun 	unsigned int cur_rx, dirty_rx;		/* Producer/consumer ring indices */
324*4882a593Smuzhiyun 	unsigned int rx_buf_sz;				/* Based on MTU+slack. */
325*4882a593Smuzhiyun 	struct tx_status_words *tx_tail_desc;
326*4882a593Smuzhiyun 	unsigned int cur_tx, dirty_tx;
327*4882a593Smuzhiyun 	int tx_threshold;
328*4882a593Smuzhiyun 	unsigned int tx_full:1;				/* The Tx queue is full. */
329*4882a593Smuzhiyun 	unsigned int full_duplex:1;			/* Full-duplex operation requested. */
330*4882a593Smuzhiyun 	unsigned int duplex_lock:1;
331*4882a593Smuzhiyun 	unsigned int medialock:1;			/* Do not sense media. */
332*4882a593Smuzhiyun 	unsigned int default_port:4;		/* Last dev->if_port value. */
333*4882a593Smuzhiyun 	/* MII transceiver section. */
334*4882a593Smuzhiyun 	int mii_cnt;						/* MII device addresses. */
335*4882a593Smuzhiyun 	u16 advertising;					/* NWay media advertisement */
336*4882a593Smuzhiyun 	unsigned char phys[MII_CNT];		/* MII device addresses, only first one used */
337*4882a593Smuzhiyun 	spinlock_t lock;
338*4882a593Smuzhiyun 	void __iomem *base;
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static int read_eeprom(void __iomem *ioaddr, int location);
342*4882a593Smuzhiyun static int mdio_read(void __iomem *ioaddr, int phy_id, int location);
343*4882a593Smuzhiyun static void mdio_write(void __iomem *ioaddr, int phy_id, int location, int value);
344*4882a593Smuzhiyun static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
345*4882a593Smuzhiyun static int yellowfin_open(struct net_device *dev);
346*4882a593Smuzhiyun static void yellowfin_timer(struct timer_list *t);
347*4882a593Smuzhiyun static void yellowfin_tx_timeout(struct net_device *dev, unsigned int txqueue);
348*4882a593Smuzhiyun static int yellowfin_init_ring(struct net_device *dev);
349*4882a593Smuzhiyun static netdev_tx_t yellowfin_start_xmit(struct sk_buff *skb,
350*4882a593Smuzhiyun 					struct net_device *dev);
351*4882a593Smuzhiyun static irqreturn_t yellowfin_interrupt(int irq, void *dev_instance);
352*4882a593Smuzhiyun static int yellowfin_rx(struct net_device *dev);
353*4882a593Smuzhiyun static void yellowfin_error(struct net_device *dev, int intr_status);
354*4882a593Smuzhiyun static int yellowfin_close(struct net_device *dev);
355*4882a593Smuzhiyun static void set_rx_mode(struct net_device *dev);
356*4882a593Smuzhiyun static const struct ethtool_ops ethtool_ops;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static const struct net_device_ops netdev_ops = {
359*4882a593Smuzhiyun 	.ndo_open 		= yellowfin_open,
360*4882a593Smuzhiyun 	.ndo_stop 		= yellowfin_close,
361*4882a593Smuzhiyun 	.ndo_start_xmit 	= yellowfin_start_xmit,
362*4882a593Smuzhiyun 	.ndo_set_rx_mode	= set_rx_mode,
363*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
364*4882a593Smuzhiyun 	.ndo_set_mac_address 	= eth_mac_addr,
365*4882a593Smuzhiyun 	.ndo_do_ioctl 		= netdev_ioctl,
366*4882a593Smuzhiyun 	.ndo_tx_timeout 	= yellowfin_tx_timeout,
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
yellowfin_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)369*4882a593Smuzhiyun static int yellowfin_init_one(struct pci_dev *pdev,
370*4882a593Smuzhiyun 			      const struct pci_device_id *ent)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	struct net_device *dev;
373*4882a593Smuzhiyun 	struct yellowfin_private *np;
374*4882a593Smuzhiyun 	int irq;
375*4882a593Smuzhiyun 	int chip_idx = ent->driver_data;
376*4882a593Smuzhiyun 	static int find_cnt;
377*4882a593Smuzhiyun 	void __iomem *ioaddr;
378*4882a593Smuzhiyun 	int i, option = find_cnt < MAX_UNITS ? options[find_cnt] : 0;
379*4882a593Smuzhiyun 	int drv_flags = pci_id_tbl[chip_idx].drv_flags;
380*4882a593Smuzhiyun         void *ring_space;
381*4882a593Smuzhiyun         dma_addr_t ring_dma;
382*4882a593Smuzhiyun #ifdef USE_IO_OPS
383*4882a593Smuzhiyun 	int bar = 0;
384*4882a593Smuzhiyun #else
385*4882a593Smuzhiyun 	int bar = 1;
386*4882a593Smuzhiyun #endif
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun /* when built into the kernel, we only print version if device is found */
389*4882a593Smuzhiyun #ifndef MODULE
390*4882a593Smuzhiyun 	static int printed_version;
391*4882a593Smuzhiyun 	if (!printed_version++)
392*4882a593Smuzhiyun 		printk(version);
393*4882a593Smuzhiyun #endif
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	i = pci_enable_device(pdev);
396*4882a593Smuzhiyun 	if (i) return i;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	dev = alloc_etherdev(sizeof(*np));
399*4882a593Smuzhiyun 	if (!dev)
400*4882a593Smuzhiyun 		return -ENOMEM;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &pdev->dev);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	np = netdev_priv(dev);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (pci_request_regions(pdev, DRV_NAME))
407*4882a593Smuzhiyun 		goto err_out_free_netdev;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	pci_set_master (pdev);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	ioaddr = pci_iomap(pdev, bar, YELLOWFIN_SIZE);
412*4882a593Smuzhiyun 	if (!ioaddr)
413*4882a593Smuzhiyun 		goto err_out_free_res;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	irq = pdev->irq;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	if (drv_flags & DontUseEeprom)
418*4882a593Smuzhiyun 		for (i = 0; i < 6; i++)
419*4882a593Smuzhiyun 			dev->dev_addr[i] = ioread8(ioaddr + StnAddr + i);
420*4882a593Smuzhiyun 	else {
421*4882a593Smuzhiyun 		int ee_offset = (read_eeprom(ioaddr, 6) == 0xff ? 0x100 : 0);
422*4882a593Smuzhiyun 		for (i = 0; i < 6; i++)
423*4882a593Smuzhiyun 			dev->dev_addr[i] = read_eeprom(ioaddr, ee_offset + i);
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* Reset the chip. */
427*4882a593Smuzhiyun 	iowrite32(0x80000000, ioaddr + DMACtrl);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	pci_set_drvdata(pdev, dev);
430*4882a593Smuzhiyun 	spin_lock_init(&np->lock);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	np->pci_dev = pdev;
433*4882a593Smuzhiyun 	np->chip_id = chip_idx;
434*4882a593Smuzhiyun 	np->drv_flags = drv_flags;
435*4882a593Smuzhiyun 	np->base = ioaddr;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	ring_space = dma_alloc_coherent(&pdev->dev, TX_TOTAL_SIZE, &ring_dma,
438*4882a593Smuzhiyun 					GFP_KERNEL);
439*4882a593Smuzhiyun 	if (!ring_space)
440*4882a593Smuzhiyun 		goto err_out_cleardev;
441*4882a593Smuzhiyun 	np->tx_ring = ring_space;
442*4882a593Smuzhiyun 	np->tx_ring_dma = ring_dma;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	ring_space = dma_alloc_coherent(&pdev->dev, RX_TOTAL_SIZE, &ring_dma,
445*4882a593Smuzhiyun 					GFP_KERNEL);
446*4882a593Smuzhiyun 	if (!ring_space)
447*4882a593Smuzhiyun 		goto err_out_unmap_tx;
448*4882a593Smuzhiyun 	np->rx_ring = ring_space;
449*4882a593Smuzhiyun 	np->rx_ring_dma = ring_dma;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	ring_space = dma_alloc_coherent(&pdev->dev, STATUS_TOTAL_SIZE,
452*4882a593Smuzhiyun 					&ring_dma, GFP_KERNEL);
453*4882a593Smuzhiyun 	if (!ring_space)
454*4882a593Smuzhiyun 		goto err_out_unmap_rx;
455*4882a593Smuzhiyun 	np->tx_status = ring_space;
456*4882a593Smuzhiyun 	np->tx_status_dma = ring_dma;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (dev->mem_start)
459*4882a593Smuzhiyun 		option = dev->mem_start;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	/* The lower four bits are the media type. */
462*4882a593Smuzhiyun 	if (option > 0) {
463*4882a593Smuzhiyun 		if (option & 0x200)
464*4882a593Smuzhiyun 			np->full_duplex = 1;
465*4882a593Smuzhiyun 		np->default_port = option & 15;
466*4882a593Smuzhiyun 		if (np->default_port)
467*4882a593Smuzhiyun 			np->medialock = 1;
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 	if (find_cnt < MAX_UNITS  &&  full_duplex[find_cnt] > 0)
470*4882a593Smuzhiyun 		np->full_duplex = 1;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	if (np->full_duplex)
473*4882a593Smuzhiyun 		np->duplex_lock = 1;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* The Yellowfin-specific entries in the device structure. */
476*4882a593Smuzhiyun 	dev->netdev_ops = &netdev_ops;
477*4882a593Smuzhiyun 	dev->ethtool_ops = &ethtool_ops;
478*4882a593Smuzhiyun 	dev->watchdog_timeo = TX_TIMEOUT;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	if (mtu)
481*4882a593Smuzhiyun 		dev->mtu = mtu;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	i = register_netdev(dev);
484*4882a593Smuzhiyun 	if (i)
485*4882a593Smuzhiyun 		goto err_out_unmap_status;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	netdev_info(dev, "%s type %8x at %p, %pM, IRQ %d\n",
488*4882a593Smuzhiyun 		    pci_id_tbl[chip_idx].name,
489*4882a593Smuzhiyun 		    ioread32(ioaddr + ChipRev), ioaddr,
490*4882a593Smuzhiyun 		    dev->dev_addr, irq);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (np->drv_flags & HasMII) {
493*4882a593Smuzhiyun 		int phy, phy_idx = 0;
494*4882a593Smuzhiyun 		for (phy = 0; phy < 32 && phy_idx < MII_CNT; phy++) {
495*4882a593Smuzhiyun 			int mii_status = mdio_read(ioaddr, phy, 1);
496*4882a593Smuzhiyun 			if (mii_status != 0xffff  &&  mii_status != 0x0000) {
497*4882a593Smuzhiyun 				np->phys[phy_idx++] = phy;
498*4882a593Smuzhiyun 				np->advertising = mdio_read(ioaddr, phy, 4);
499*4882a593Smuzhiyun 				netdev_info(dev, "MII PHY found at address %d, status 0x%04x advertising %04x\n",
500*4882a593Smuzhiyun 					    phy, mii_status, np->advertising);
501*4882a593Smuzhiyun 			}
502*4882a593Smuzhiyun 		}
503*4882a593Smuzhiyun 		np->mii_cnt = phy_idx;
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	find_cnt++;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	return 0;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun err_out_unmap_status:
511*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, STATUS_TOTAL_SIZE, np->tx_status,
512*4882a593Smuzhiyun 			  np->tx_status_dma);
513*4882a593Smuzhiyun err_out_unmap_rx:
514*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, RX_TOTAL_SIZE, np->rx_ring,
515*4882a593Smuzhiyun 			  np->rx_ring_dma);
516*4882a593Smuzhiyun err_out_unmap_tx:
517*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, TX_TOTAL_SIZE, np->tx_ring,
518*4882a593Smuzhiyun 			  np->tx_ring_dma);
519*4882a593Smuzhiyun err_out_cleardev:
520*4882a593Smuzhiyun 	pci_iounmap(pdev, ioaddr);
521*4882a593Smuzhiyun err_out_free_res:
522*4882a593Smuzhiyun 	pci_release_regions(pdev);
523*4882a593Smuzhiyun err_out_free_netdev:
524*4882a593Smuzhiyun 	free_netdev (dev);
525*4882a593Smuzhiyun 	return -ENODEV;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
read_eeprom(void __iomem * ioaddr,int location)528*4882a593Smuzhiyun static int read_eeprom(void __iomem *ioaddr, int location)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	int bogus_cnt = 10000;		/* Typical 33Mhz: 1050 ticks */
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	iowrite8(location, ioaddr + EEAddr);
533*4882a593Smuzhiyun 	iowrite8(0x30 | ((location >> 8) & 7), ioaddr + EECtrl);
534*4882a593Smuzhiyun 	while ((ioread8(ioaddr + EEStatus) & 0x80)  &&  --bogus_cnt > 0)
535*4882a593Smuzhiyun 		;
536*4882a593Smuzhiyun 	return ioread8(ioaddr + EERead);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun /* MII Managemen Data I/O accesses.
540*4882a593Smuzhiyun    These routines assume the MDIO controller is idle, and do not exit until
541*4882a593Smuzhiyun    the command is finished. */
542*4882a593Smuzhiyun 
mdio_read(void __iomem * ioaddr,int phy_id,int location)543*4882a593Smuzhiyun static int mdio_read(void __iomem *ioaddr, int phy_id, int location)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	int i;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	iowrite16((phy_id<<8) + location, ioaddr + MII_Addr);
548*4882a593Smuzhiyun 	iowrite16(1, ioaddr + MII_Cmd);
549*4882a593Smuzhiyun 	for (i = 10000; i >= 0; i--)
550*4882a593Smuzhiyun 		if ((ioread16(ioaddr + MII_Status) & 1) == 0)
551*4882a593Smuzhiyun 			break;
552*4882a593Smuzhiyun 	return ioread16(ioaddr + MII_Rd_Data);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
mdio_write(void __iomem * ioaddr,int phy_id,int location,int value)555*4882a593Smuzhiyun static void mdio_write(void __iomem *ioaddr, int phy_id, int location, int value)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	int i;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	iowrite16((phy_id<<8) + location, ioaddr + MII_Addr);
560*4882a593Smuzhiyun 	iowrite16(value, ioaddr + MII_Wr_Data);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/* Wait for the command to finish. */
563*4882a593Smuzhiyun 	for (i = 10000; i >= 0; i--)
564*4882a593Smuzhiyun 		if ((ioread16(ioaddr + MII_Status) & 1) == 0)
565*4882a593Smuzhiyun 			break;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 
yellowfin_open(struct net_device * dev)569*4882a593Smuzhiyun static int yellowfin_open(struct net_device *dev)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	struct yellowfin_private *yp = netdev_priv(dev);
572*4882a593Smuzhiyun 	const int irq = yp->pci_dev->irq;
573*4882a593Smuzhiyun 	void __iomem *ioaddr = yp->base;
574*4882a593Smuzhiyun 	int i, rc;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* Reset the chip. */
577*4882a593Smuzhiyun 	iowrite32(0x80000000, ioaddr + DMACtrl);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	rc = request_irq(irq, yellowfin_interrupt, IRQF_SHARED, dev->name, dev);
580*4882a593Smuzhiyun 	if (rc)
581*4882a593Smuzhiyun 		return rc;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	rc = yellowfin_init_ring(dev);
584*4882a593Smuzhiyun 	if (rc < 0)
585*4882a593Smuzhiyun 		goto err_free_irq;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	iowrite32(yp->rx_ring_dma, ioaddr + RxPtr);
588*4882a593Smuzhiyun 	iowrite32(yp->tx_ring_dma, ioaddr + TxPtr);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	for (i = 0; i < 6; i++)
591*4882a593Smuzhiyun 		iowrite8(dev->dev_addr[i], ioaddr + StnAddr + i);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* Set up various condition 'select' registers.
594*4882a593Smuzhiyun 	   There are no options here. */
595*4882a593Smuzhiyun 	iowrite32(0x00800080, ioaddr + TxIntrSel); 	/* Interrupt on Tx abort */
596*4882a593Smuzhiyun 	iowrite32(0x00800080, ioaddr + TxBranchSel);	/* Branch on Tx abort */
597*4882a593Smuzhiyun 	iowrite32(0x00400040, ioaddr + TxWaitSel); 	/* Wait on Tx status */
598*4882a593Smuzhiyun 	iowrite32(0x00400040, ioaddr + RxIntrSel);	/* Interrupt on Rx done */
599*4882a593Smuzhiyun 	iowrite32(0x00400040, ioaddr + RxBranchSel);	/* Branch on Rx error */
600*4882a593Smuzhiyun 	iowrite32(0x00400040, ioaddr + RxWaitSel);	/* Wait on Rx done */
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	/* Initialize other registers: with so many this eventually this will
603*4882a593Smuzhiyun 	   converted to an offset/value list. */
604*4882a593Smuzhiyun 	iowrite32(dma_ctrl, ioaddr + DMACtrl);
605*4882a593Smuzhiyun 	iowrite16(fifo_cfg, ioaddr + FIFOcfg);
606*4882a593Smuzhiyun 	/* Enable automatic generation of flow control frames, period 0xffff. */
607*4882a593Smuzhiyun 	iowrite32(0x0030FFFF, ioaddr + FlowCtrl);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	yp->tx_threshold = 32;
610*4882a593Smuzhiyun 	iowrite32(yp->tx_threshold, ioaddr + TxThreshold);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	if (dev->if_port == 0)
613*4882a593Smuzhiyun 		dev->if_port = yp->default_port;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	netif_start_queue(dev);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	/* Setting the Rx mode will start the Rx process. */
618*4882a593Smuzhiyun 	if (yp->drv_flags & IsGigabit) {
619*4882a593Smuzhiyun 		/* We are always in full-duplex mode with gigabit! */
620*4882a593Smuzhiyun 		yp->full_duplex = 1;
621*4882a593Smuzhiyun 		iowrite16(0x01CF, ioaddr + Cnfg);
622*4882a593Smuzhiyun 	} else {
623*4882a593Smuzhiyun 		iowrite16(0x0018, ioaddr + FrameGap0); /* 0060/4060 for non-MII 10baseT */
624*4882a593Smuzhiyun 		iowrite16(0x1018, ioaddr + FrameGap1);
625*4882a593Smuzhiyun 		iowrite16(0x101C | (yp->full_duplex ? 2 : 0), ioaddr + Cnfg);
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun 	set_rx_mode(dev);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/* Enable interrupts by setting the interrupt mask. */
630*4882a593Smuzhiyun 	iowrite16(0x81ff, ioaddr + IntrEnb);			/* See enum intr_status_bits */
631*4882a593Smuzhiyun 	iowrite16(0x0000, ioaddr + EventStatus);		/* Clear non-interrupting events */
632*4882a593Smuzhiyun 	iowrite32(0x80008000, ioaddr + RxCtrl);		/* Start Rx and Tx channels. */
633*4882a593Smuzhiyun 	iowrite32(0x80008000, ioaddr + TxCtrl);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	if (yellowfin_debug > 2) {
636*4882a593Smuzhiyun 		netdev_printk(KERN_DEBUG, dev, "Done %s()\n", __func__);
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	/* Set the timer to check for link beat. */
640*4882a593Smuzhiyun 	timer_setup(&yp->timer, yellowfin_timer, 0);
641*4882a593Smuzhiyun 	yp->timer.expires = jiffies + 3*HZ;
642*4882a593Smuzhiyun 	add_timer(&yp->timer);
643*4882a593Smuzhiyun out:
644*4882a593Smuzhiyun 	return rc;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun err_free_irq:
647*4882a593Smuzhiyun 	free_irq(irq, dev);
648*4882a593Smuzhiyun 	goto out;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
yellowfin_timer(struct timer_list * t)651*4882a593Smuzhiyun static void yellowfin_timer(struct timer_list *t)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	struct yellowfin_private *yp = from_timer(yp, t, timer);
654*4882a593Smuzhiyun 	struct net_device *dev = pci_get_drvdata(yp->pci_dev);
655*4882a593Smuzhiyun 	void __iomem *ioaddr = yp->base;
656*4882a593Smuzhiyun 	int next_tick = 60*HZ;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	if (yellowfin_debug > 3) {
659*4882a593Smuzhiyun 		netdev_printk(KERN_DEBUG, dev, "Yellowfin timer tick, status %08x\n",
660*4882a593Smuzhiyun 			      ioread16(ioaddr + IntrStatus));
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	if (yp->mii_cnt) {
664*4882a593Smuzhiyun 		int bmsr = mdio_read(ioaddr, yp->phys[0], MII_BMSR);
665*4882a593Smuzhiyun 		int lpa = mdio_read(ioaddr, yp->phys[0], MII_LPA);
666*4882a593Smuzhiyun 		int negotiated = lpa & yp->advertising;
667*4882a593Smuzhiyun 		if (yellowfin_debug > 1)
668*4882a593Smuzhiyun 			netdev_printk(KERN_DEBUG, dev, "MII #%d status register is %04x, link partner capability %04x\n",
669*4882a593Smuzhiyun 				      yp->phys[0], bmsr, lpa);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 		yp->full_duplex = mii_duplex(yp->duplex_lock, negotiated);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 		iowrite16(0x101C | (yp->full_duplex ? 2 : 0), ioaddr + Cnfg);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 		if (bmsr & BMSR_LSTATUS)
676*4882a593Smuzhiyun 			next_tick = 60*HZ;
677*4882a593Smuzhiyun 		else
678*4882a593Smuzhiyun 			next_tick = 3*HZ;
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	yp->timer.expires = jiffies + next_tick;
682*4882a593Smuzhiyun 	add_timer(&yp->timer);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
yellowfin_tx_timeout(struct net_device * dev,unsigned int txqueue)685*4882a593Smuzhiyun static void yellowfin_tx_timeout(struct net_device *dev, unsigned int txqueue)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	struct yellowfin_private *yp = netdev_priv(dev);
688*4882a593Smuzhiyun 	void __iomem *ioaddr = yp->base;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	netdev_warn(dev, "Yellowfin transmit timed out at %d/%d Tx status %04x, Rx status %04x, resetting...\n",
691*4882a593Smuzhiyun 		    yp->cur_tx, yp->dirty_tx,
692*4882a593Smuzhiyun 		    ioread32(ioaddr + TxStatus),
693*4882a593Smuzhiyun 		    ioread32(ioaddr + RxStatus));
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	/* Note: these should be KERN_DEBUG. */
696*4882a593Smuzhiyun 	if (yellowfin_debug) {
697*4882a593Smuzhiyun 		int i;
698*4882a593Smuzhiyun 		pr_warn("  Rx ring %p: ", yp->rx_ring);
699*4882a593Smuzhiyun 		for (i = 0; i < RX_RING_SIZE; i++)
700*4882a593Smuzhiyun 			pr_cont(" %08x", yp->rx_ring[i].result_status);
701*4882a593Smuzhiyun 		pr_cont("\n");
702*4882a593Smuzhiyun 		pr_warn("  Tx ring %p: ", yp->tx_ring);
703*4882a593Smuzhiyun 		for (i = 0; i < TX_RING_SIZE; i++)
704*4882a593Smuzhiyun 			pr_cont(" %04x /%08x",
705*4882a593Smuzhiyun 			       yp->tx_status[i].tx_errs,
706*4882a593Smuzhiyun 			       yp->tx_ring[i].result_status);
707*4882a593Smuzhiyun 		pr_cont("\n");
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	/* If the hardware is found to hang regularly, we will update the code
711*4882a593Smuzhiyun 	   to reinitialize the chip here. */
712*4882a593Smuzhiyun 	dev->if_port = 0;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	/* Wake the potentially-idle transmit channel. */
715*4882a593Smuzhiyun 	iowrite32(0x10001000, yp->base + TxCtrl);
716*4882a593Smuzhiyun 	if (yp->cur_tx - yp->dirty_tx < TX_QUEUE_SIZE)
717*4882a593Smuzhiyun 		netif_wake_queue (dev);		/* Typical path */
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	netif_trans_update(dev); /* prevent tx timeout */
720*4882a593Smuzhiyun 	dev->stats.tx_errors++;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun /* Initialize the Rx and Tx rings, along with various 'dev' bits. */
yellowfin_init_ring(struct net_device * dev)724*4882a593Smuzhiyun static int yellowfin_init_ring(struct net_device *dev)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	struct yellowfin_private *yp = netdev_priv(dev);
727*4882a593Smuzhiyun 	int i, j;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	yp->tx_full = 0;
730*4882a593Smuzhiyun 	yp->cur_rx = yp->cur_tx = 0;
731*4882a593Smuzhiyun 	yp->dirty_tx = 0;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	yp->rx_buf_sz = (dev->mtu <= 1500 ? PKT_BUF_SZ : dev->mtu + 32);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	for (i = 0; i < RX_RING_SIZE; i++) {
736*4882a593Smuzhiyun 		yp->rx_ring[i].dbdma_cmd =
737*4882a593Smuzhiyun 			cpu_to_le32(CMD_RX_BUF | INTR_ALWAYS | yp->rx_buf_sz);
738*4882a593Smuzhiyun 		yp->rx_ring[i].branch_addr = cpu_to_le32(yp->rx_ring_dma +
739*4882a593Smuzhiyun 			((i+1)%RX_RING_SIZE)*sizeof(struct yellowfin_desc));
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	for (i = 0; i < RX_RING_SIZE; i++) {
743*4882a593Smuzhiyun 		struct sk_buff *skb = netdev_alloc_skb(dev, yp->rx_buf_sz + 2);
744*4882a593Smuzhiyun 		yp->rx_skbuff[i] = skb;
745*4882a593Smuzhiyun 		if (skb == NULL)
746*4882a593Smuzhiyun 			break;
747*4882a593Smuzhiyun 		skb_reserve(skb, 2);	/* 16 byte align the IP header. */
748*4882a593Smuzhiyun 		yp->rx_ring[i].addr = cpu_to_le32(dma_map_single(&yp->pci_dev->dev,
749*4882a593Smuzhiyun 								 skb->data,
750*4882a593Smuzhiyun 								 yp->rx_buf_sz,
751*4882a593Smuzhiyun 								 DMA_FROM_DEVICE));
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 	if (i != RX_RING_SIZE) {
754*4882a593Smuzhiyun 		for (j = 0; j < i; j++)
755*4882a593Smuzhiyun 			dev_kfree_skb(yp->rx_skbuff[j]);
756*4882a593Smuzhiyun 		return -ENOMEM;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 	yp->rx_ring[i-1].dbdma_cmd = cpu_to_le32(CMD_STOP);
759*4882a593Smuzhiyun 	yp->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun #define NO_TXSTATS
762*4882a593Smuzhiyun #ifdef NO_TXSTATS
763*4882a593Smuzhiyun 	/* In this mode the Tx ring needs only a single descriptor. */
764*4882a593Smuzhiyun 	for (i = 0; i < TX_RING_SIZE; i++) {
765*4882a593Smuzhiyun 		yp->tx_skbuff[i] = NULL;
766*4882a593Smuzhiyun 		yp->tx_ring[i].dbdma_cmd = cpu_to_le32(CMD_STOP);
767*4882a593Smuzhiyun 		yp->tx_ring[i].branch_addr = cpu_to_le32(yp->tx_ring_dma +
768*4882a593Smuzhiyun 			((i+1)%TX_RING_SIZE)*sizeof(struct yellowfin_desc));
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 	/* Wrap ring */
771*4882a593Smuzhiyun 	yp->tx_ring[--i].dbdma_cmd = cpu_to_le32(CMD_STOP | BRANCH_ALWAYS);
772*4882a593Smuzhiyun #else
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	/* Tx ring needs a pair of descriptors, the second for the status. */
775*4882a593Smuzhiyun 	for (i = 0; i < TX_RING_SIZE; i++) {
776*4882a593Smuzhiyun 		j = 2*i;
777*4882a593Smuzhiyun 		yp->tx_skbuff[i] = 0;
778*4882a593Smuzhiyun 		/* Branch on Tx error. */
779*4882a593Smuzhiyun 		yp->tx_ring[j].dbdma_cmd = cpu_to_le32(CMD_STOP);
780*4882a593Smuzhiyun 		yp->tx_ring[j].branch_addr = cpu_to_le32(yp->tx_ring_dma +
781*4882a593Smuzhiyun 			(j+1)*sizeof(struct yellowfin_desc));
782*4882a593Smuzhiyun 		j++;
783*4882a593Smuzhiyun 		if (yp->flags & FullTxStatus) {
784*4882a593Smuzhiyun 			yp->tx_ring[j].dbdma_cmd =
785*4882a593Smuzhiyun 				cpu_to_le32(CMD_TXSTATUS | sizeof(*yp->tx_status));
786*4882a593Smuzhiyun 			yp->tx_ring[j].request_cnt = sizeof(*yp->tx_status);
787*4882a593Smuzhiyun 			yp->tx_ring[j].addr = cpu_to_le32(yp->tx_status_dma +
788*4882a593Smuzhiyun 				i*sizeof(struct tx_status_words));
789*4882a593Smuzhiyun 		} else {
790*4882a593Smuzhiyun 			/* Symbios chips write only tx_errs word. */
791*4882a593Smuzhiyun 			yp->tx_ring[j].dbdma_cmd =
792*4882a593Smuzhiyun 				cpu_to_le32(CMD_TXSTATUS | INTR_ALWAYS | 2);
793*4882a593Smuzhiyun 			yp->tx_ring[j].request_cnt = 2;
794*4882a593Smuzhiyun 			/* Om pade ummmmm... */
795*4882a593Smuzhiyun 			yp->tx_ring[j].addr = cpu_to_le32(yp->tx_status_dma +
796*4882a593Smuzhiyun 				i*sizeof(struct tx_status_words) +
797*4882a593Smuzhiyun 				&(yp->tx_status[0].tx_errs) -
798*4882a593Smuzhiyun 				&(yp->tx_status[0]));
799*4882a593Smuzhiyun 		}
800*4882a593Smuzhiyun 		yp->tx_ring[j].branch_addr = cpu_to_le32(yp->tx_ring_dma +
801*4882a593Smuzhiyun 			((j+1)%(2*TX_RING_SIZE))*sizeof(struct yellowfin_desc));
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 	/* Wrap ring */
804*4882a593Smuzhiyun 	yp->tx_ring[++j].dbdma_cmd |= cpu_to_le32(BRANCH_ALWAYS | INTR_ALWAYS);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun #endif
807*4882a593Smuzhiyun 	yp->tx_tail_desc = &yp->tx_status[0];
808*4882a593Smuzhiyun 	return 0;
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun 
yellowfin_start_xmit(struct sk_buff * skb,struct net_device * dev)811*4882a593Smuzhiyun static netdev_tx_t yellowfin_start_xmit(struct sk_buff *skb,
812*4882a593Smuzhiyun 					struct net_device *dev)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	struct yellowfin_private *yp = netdev_priv(dev);
815*4882a593Smuzhiyun 	unsigned entry;
816*4882a593Smuzhiyun 	int len = skb->len;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	netif_stop_queue (dev);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	/* Note: Ordering is important here, set the field with the
821*4882a593Smuzhiyun 	   "ownership" bit last, and only then increment cur_tx. */
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	/* Calculate the next Tx descriptor entry. */
824*4882a593Smuzhiyun 	entry = yp->cur_tx % TX_RING_SIZE;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	if (gx_fix) {	/* Note: only works for paddable protocols e.g.  IP. */
827*4882a593Smuzhiyun 		int cacheline_end = ((unsigned long)skb->data + skb->len) % 32;
828*4882a593Smuzhiyun 		/* Fix GX chipset errata. */
829*4882a593Smuzhiyun 		if (cacheline_end > 24  || cacheline_end == 0) {
830*4882a593Smuzhiyun 			len = skb->len + 32 - cacheline_end + 1;
831*4882a593Smuzhiyun 			if (skb_padto(skb, len)) {
832*4882a593Smuzhiyun 				yp->tx_skbuff[entry] = NULL;
833*4882a593Smuzhiyun 				netif_wake_queue(dev);
834*4882a593Smuzhiyun 				return NETDEV_TX_OK;
835*4882a593Smuzhiyun 			}
836*4882a593Smuzhiyun 		}
837*4882a593Smuzhiyun 	}
838*4882a593Smuzhiyun 	yp->tx_skbuff[entry] = skb;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun #ifdef NO_TXSTATS
841*4882a593Smuzhiyun 	yp->tx_ring[entry].addr = cpu_to_le32(dma_map_single(&yp->pci_dev->dev,
842*4882a593Smuzhiyun 							     skb->data,
843*4882a593Smuzhiyun 							     len, DMA_TO_DEVICE));
844*4882a593Smuzhiyun 	yp->tx_ring[entry].result_status = 0;
845*4882a593Smuzhiyun 	if (entry >= TX_RING_SIZE-1) {
846*4882a593Smuzhiyun 		/* New stop command. */
847*4882a593Smuzhiyun 		yp->tx_ring[0].dbdma_cmd = cpu_to_le32(CMD_STOP);
848*4882a593Smuzhiyun 		yp->tx_ring[TX_RING_SIZE-1].dbdma_cmd =
849*4882a593Smuzhiyun 			cpu_to_le32(CMD_TX_PKT|BRANCH_ALWAYS | len);
850*4882a593Smuzhiyun 	} else {
851*4882a593Smuzhiyun 		yp->tx_ring[entry+1].dbdma_cmd = cpu_to_le32(CMD_STOP);
852*4882a593Smuzhiyun 		yp->tx_ring[entry].dbdma_cmd =
853*4882a593Smuzhiyun 			cpu_to_le32(CMD_TX_PKT | BRANCH_IFTRUE | len);
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 	yp->cur_tx++;
856*4882a593Smuzhiyun #else
857*4882a593Smuzhiyun 	yp->tx_ring[entry<<1].request_cnt = len;
858*4882a593Smuzhiyun 	yp->tx_ring[entry<<1].addr = cpu_to_le32(dma_map_single(&yp->pci_dev->dev,
859*4882a593Smuzhiyun 								skb->data,
860*4882a593Smuzhiyun 								len, DMA_TO_DEVICE));
861*4882a593Smuzhiyun 	/* The input_last (status-write) command is constant, but we must
862*4882a593Smuzhiyun 	   rewrite the subsequent 'stop' command. */
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	yp->cur_tx++;
865*4882a593Smuzhiyun 	{
866*4882a593Smuzhiyun 		unsigned next_entry = yp->cur_tx % TX_RING_SIZE;
867*4882a593Smuzhiyun 		yp->tx_ring[next_entry<<1].dbdma_cmd = cpu_to_le32(CMD_STOP);
868*4882a593Smuzhiyun 	}
869*4882a593Smuzhiyun 	/* Final step -- overwrite the old 'stop' command. */
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	yp->tx_ring[entry<<1].dbdma_cmd =
872*4882a593Smuzhiyun 		cpu_to_le32( ((entry % 6) == 0 ? CMD_TX_PKT|INTR_ALWAYS|BRANCH_IFTRUE :
873*4882a593Smuzhiyun 					  CMD_TX_PKT | BRANCH_IFTRUE) | len);
874*4882a593Smuzhiyun #endif
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	/* Non-x86 Todo: explicitly flush cache lines here. */
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	/* Wake the potentially-idle transmit channel. */
879*4882a593Smuzhiyun 	iowrite32(0x10001000, yp->base + TxCtrl);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	if (yp->cur_tx - yp->dirty_tx < TX_QUEUE_SIZE)
882*4882a593Smuzhiyun 		netif_start_queue (dev);		/* Typical path */
883*4882a593Smuzhiyun 	else
884*4882a593Smuzhiyun 		yp->tx_full = 1;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	if (yellowfin_debug > 4) {
887*4882a593Smuzhiyun 		netdev_printk(KERN_DEBUG, dev, "Yellowfin transmit frame #%d queued in slot %d\n",
888*4882a593Smuzhiyun 			      yp->cur_tx, entry);
889*4882a593Smuzhiyun 	}
890*4882a593Smuzhiyun 	return NETDEV_TX_OK;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun /* The interrupt handler does all of the Rx thread work and cleans up
894*4882a593Smuzhiyun    after the Tx thread. */
yellowfin_interrupt(int irq,void * dev_instance)895*4882a593Smuzhiyun static irqreturn_t yellowfin_interrupt(int irq, void *dev_instance)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	struct net_device *dev = dev_instance;
898*4882a593Smuzhiyun 	struct yellowfin_private *yp;
899*4882a593Smuzhiyun 	void __iomem *ioaddr;
900*4882a593Smuzhiyun 	int boguscnt = max_interrupt_work;
901*4882a593Smuzhiyun 	unsigned int handled = 0;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	yp = netdev_priv(dev);
904*4882a593Smuzhiyun 	ioaddr = yp->base;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	spin_lock (&yp->lock);
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	do {
909*4882a593Smuzhiyun 		u16 intr_status = ioread16(ioaddr + IntrClear);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 		if (yellowfin_debug > 4)
912*4882a593Smuzhiyun 			netdev_printk(KERN_DEBUG, dev, "Yellowfin interrupt, status %04x\n",
913*4882a593Smuzhiyun 				      intr_status);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 		if (intr_status == 0)
916*4882a593Smuzhiyun 			break;
917*4882a593Smuzhiyun 		handled = 1;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 		if (intr_status & (IntrRxDone | IntrEarlyRx)) {
920*4882a593Smuzhiyun 			yellowfin_rx(dev);
921*4882a593Smuzhiyun 			iowrite32(0x10001000, ioaddr + RxCtrl);		/* Wake Rx engine. */
922*4882a593Smuzhiyun 		}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun #ifdef NO_TXSTATS
925*4882a593Smuzhiyun 		for (; yp->cur_tx - yp->dirty_tx > 0; yp->dirty_tx++) {
926*4882a593Smuzhiyun 			int entry = yp->dirty_tx % TX_RING_SIZE;
927*4882a593Smuzhiyun 			struct sk_buff *skb;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 			if (yp->tx_ring[entry].result_status == 0)
930*4882a593Smuzhiyun 				break;
931*4882a593Smuzhiyun 			skb = yp->tx_skbuff[entry];
932*4882a593Smuzhiyun 			dev->stats.tx_packets++;
933*4882a593Smuzhiyun 			dev->stats.tx_bytes += skb->len;
934*4882a593Smuzhiyun 			/* Free the original skb. */
935*4882a593Smuzhiyun 			dma_unmap_single(&yp->pci_dev->dev,
936*4882a593Smuzhiyun 					 le32_to_cpu(yp->tx_ring[entry].addr),
937*4882a593Smuzhiyun 					 skb->len, DMA_TO_DEVICE);
938*4882a593Smuzhiyun 			dev_consume_skb_irq(skb);
939*4882a593Smuzhiyun 			yp->tx_skbuff[entry] = NULL;
940*4882a593Smuzhiyun 		}
941*4882a593Smuzhiyun 		if (yp->tx_full &&
942*4882a593Smuzhiyun 		    yp->cur_tx - yp->dirty_tx < TX_QUEUE_SIZE - 4) {
943*4882a593Smuzhiyun 			/* The ring is no longer full, clear tbusy. */
944*4882a593Smuzhiyun 			yp->tx_full = 0;
945*4882a593Smuzhiyun 			netif_wake_queue(dev);
946*4882a593Smuzhiyun 		}
947*4882a593Smuzhiyun #else
948*4882a593Smuzhiyun 		if ((intr_status & IntrTxDone) || (yp->tx_tail_desc->tx_errs)) {
949*4882a593Smuzhiyun 			unsigned dirty_tx = yp->dirty_tx;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 			for (dirty_tx = yp->dirty_tx; yp->cur_tx - dirty_tx > 0;
952*4882a593Smuzhiyun 				 dirty_tx++) {
953*4882a593Smuzhiyun 				/* Todo: optimize this. */
954*4882a593Smuzhiyun 				int entry = dirty_tx % TX_RING_SIZE;
955*4882a593Smuzhiyun 				u16 tx_errs = yp->tx_status[entry].tx_errs;
956*4882a593Smuzhiyun 				struct sk_buff *skb;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun #ifndef final_version
959*4882a593Smuzhiyun 				if (yellowfin_debug > 5)
960*4882a593Smuzhiyun 					netdev_printk(KERN_DEBUG, dev, "Tx queue %d check, Tx status %04x %04x %04x %04x\n",
961*4882a593Smuzhiyun 						      entry,
962*4882a593Smuzhiyun 						      yp->tx_status[entry].tx_cnt,
963*4882a593Smuzhiyun 						      yp->tx_status[entry].tx_errs,
964*4882a593Smuzhiyun 						      yp->tx_status[entry].total_tx_cnt,
965*4882a593Smuzhiyun 						      yp->tx_status[entry].paused);
966*4882a593Smuzhiyun #endif
967*4882a593Smuzhiyun 				if (tx_errs == 0)
968*4882a593Smuzhiyun 					break;	/* It still hasn't been Txed */
969*4882a593Smuzhiyun 				skb = yp->tx_skbuff[entry];
970*4882a593Smuzhiyun 				if (tx_errs & 0xF810) {
971*4882a593Smuzhiyun 					/* There was an major error, log it. */
972*4882a593Smuzhiyun #ifndef final_version
973*4882a593Smuzhiyun 					if (yellowfin_debug > 1)
974*4882a593Smuzhiyun 						netdev_printk(KERN_DEBUG, dev, "Transmit error, Tx status %04x\n",
975*4882a593Smuzhiyun 							      tx_errs);
976*4882a593Smuzhiyun #endif
977*4882a593Smuzhiyun 					dev->stats.tx_errors++;
978*4882a593Smuzhiyun 					if (tx_errs & 0xF800) dev->stats.tx_aborted_errors++;
979*4882a593Smuzhiyun 					if (tx_errs & 0x0800) dev->stats.tx_carrier_errors++;
980*4882a593Smuzhiyun 					if (tx_errs & 0x2000) dev->stats.tx_window_errors++;
981*4882a593Smuzhiyun 					if (tx_errs & 0x8000) dev->stats.tx_fifo_errors++;
982*4882a593Smuzhiyun 				} else {
983*4882a593Smuzhiyun #ifndef final_version
984*4882a593Smuzhiyun 					if (yellowfin_debug > 4)
985*4882a593Smuzhiyun 						netdev_printk(KERN_DEBUG, dev, "Normal transmit, Tx status %04x\n",
986*4882a593Smuzhiyun 							      tx_errs);
987*4882a593Smuzhiyun #endif
988*4882a593Smuzhiyun 					dev->stats.tx_bytes += skb->len;
989*4882a593Smuzhiyun 					dev->stats.collisions += tx_errs & 15;
990*4882a593Smuzhiyun 					dev->stats.tx_packets++;
991*4882a593Smuzhiyun 				}
992*4882a593Smuzhiyun 				/* Free the original skb. */
993*4882a593Smuzhiyun 				dma_unmap_single(&yp->pci_dev->dev,
994*4882a593Smuzhiyun 						 yp->tx_ring[entry << 1].addr,
995*4882a593Smuzhiyun 						 skb->len, DMA_TO_DEVICE);
996*4882a593Smuzhiyun 				dev_consume_skb_irq(skb);
997*4882a593Smuzhiyun 				yp->tx_skbuff[entry] = 0;
998*4882a593Smuzhiyun 				/* Mark status as empty. */
999*4882a593Smuzhiyun 				yp->tx_status[entry].tx_errs = 0;
1000*4882a593Smuzhiyun 			}
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun #ifndef final_version
1003*4882a593Smuzhiyun 			if (yp->cur_tx - dirty_tx > TX_RING_SIZE) {
1004*4882a593Smuzhiyun 				netdev_err(dev, "Out-of-sync dirty pointer, %d vs. %d, full=%d\n",
1005*4882a593Smuzhiyun 					   dirty_tx, yp->cur_tx, yp->tx_full);
1006*4882a593Smuzhiyun 				dirty_tx += TX_RING_SIZE;
1007*4882a593Smuzhiyun 			}
1008*4882a593Smuzhiyun #endif
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 			if (yp->tx_full &&
1011*4882a593Smuzhiyun 			    yp->cur_tx - dirty_tx < TX_QUEUE_SIZE - 2) {
1012*4882a593Smuzhiyun 				/* The ring is no longer full, clear tbusy. */
1013*4882a593Smuzhiyun 				yp->tx_full = 0;
1014*4882a593Smuzhiyun 				netif_wake_queue(dev);
1015*4882a593Smuzhiyun 			}
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 			yp->dirty_tx = dirty_tx;
1018*4882a593Smuzhiyun 			yp->tx_tail_desc = &yp->tx_status[dirty_tx % TX_RING_SIZE];
1019*4882a593Smuzhiyun 		}
1020*4882a593Smuzhiyun #endif
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 		/* Log errors and other uncommon events. */
1023*4882a593Smuzhiyun 		if (intr_status & 0x2ee)	/* Abnormal error summary. */
1024*4882a593Smuzhiyun 			yellowfin_error(dev, intr_status);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 		if (--boguscnt < 0) {
1027*4882a593Smuzhiyun 			netdev_warn(dev, "Too much work at interrupt, status=%#04x\n",
1028*4882a593Smuzhiyun 				    intr_status);
1029*4882a593Smuzhiyun 			break;
1030*4882a593Smuzhiyun 		}
1031*4882a593Smuzhiyun 	} while (1);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	if (yellowfin_debug > 3)
1034*4882a593Smuzhiyun 		netdev_printk(KERN_DEBUG, dev, "exiting interrupt, status=%#04x\n",
1035*4882a593Smuzhiyun 			      ioread16(ioaddr + IntrStatus));
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	spin_unlock (&yp->lock);
1038*4882a593Smuzhiyun 	return IRQ_RETVAL(handled);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun /* This routine is logically part of the interrupt handler, but separated
1042*4882a593Smuzhiyun    for clarity and better register allocation. */
yellowfin_rx(struct net_device * dev)1043*4882a593Smuzhiyun static int yellowfin_rx(struct net_device *dev)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	struct yellowfin_private *yp = netdev_priv(dev);
1046*4882a593Smuzhiyun 	int entry = yp->cur_rx % RX_RING_SIZE;
1047*4882a593Smuzhiyun 	int boguscnt = yp->dirty_rx + RX_RING_SIZE - yp->cur_rx;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	if (yellowfin_debug > 4) {
1050*4882a593Smuzhiyun 		printk(KERN_DEBUG " In yellowfin_rx(), entry %d status %08x\n",
1051*4882a593Smuzhiyun 			   entry, yp->rx_ring[entry].result_status);
1052*4882a593Smuzhiyun 		printk(KERN_DEBUG "   #%d desc. %08x %08x %08x\n",
1053*4882a593Smuzhiyun 			   entry, yp->rx_ring[entry].dbdma_cmd, yp->rx_ring[entry].addr,
1054*4882a593Smuzhiyun 			   yp->rx_ring[entry].result_status);
1055*4882a593Smuzhiyun 	}
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	/* If EOP is set on the next entry, it's a new packet. Send it up. */
1058*4882a593Smuzhiyun 	while (1) {
1059*4882a593Smuzhiyun 		struct yellowfin_desc *desc = &yp->rx_ring[entry];
1060*4882a593Smuzhiyun 		struct sk_buff *rx_skb = yp->rx_skbuff[entry];
1061*4882a593Smuzhiyun 		s16 frame_status;
1062*4882a593Smuzhiyun 		u16 desc_status;
1063*4882a593Smuzhiyun 		int data_size, __maybe_unused yf_size;
1064*4882a593Smuzhiyun 		u8 *buf_addr;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 		if(!desc->result_status)
1067*4882a593Smuzhiyun 			break;
1068*4882a593Smuzhiyun 		dma_sync_single_for_cpu(&yp->pci_dev->dev,
1069*4882a593Smuzhiyun 					le32_to_cpu(desc->addr),
1070*4882a593Smuzhiyun 					yp->rx_buf_sz, DMA_FROM_DEVICE);
1071*4882a593Smuzhiyun 		desc_status = le32_to_cpu(desc->result_status) >> 16;
1072*4882a593Smuzhiyun 		buf_addr = rx_skb->data;
1073*4882a593Smuzhiyun 		data_size = (le32_to_cpu(desc->dbdma_cmd) -
1074*4882a593Smuzhiyun 			le32_to_cpu(desc->result_status)) & 0xffff;
1075*4882a593Smuzhiyun 		frame_status = get_unaligned_le16(&(buf_addr[data_size - 2]));
1076*4882a593Smuzhiyun 		if (yellowfin_debug > 4)
1077*4882a593Smuzhiyun 			printk(KERN_DEBUG "  %s() status was %04x\n",
1078*4882a593Smuzhiyun 			       __func__, frame_status);
1079*4882a593Smuzhiyun 		if (--boguscnt < 0)
1080*4882a593Smuzhiyun 			break;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 		yf_size = sizeof(struct yellowfin_desc);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 		if ( ! (desc_status & RX_EOP)) {
1085*4882a593Smuzhiyun 			if (data_size != 0)
1086*4882a593Smuzhiyun 				netdev_warn(dev, "Oversized Ethernet frame spanned multiple buffers, status %04x, data_size %d!\n",
1087*4882a593Smuzhiyun 					    desc_status, data_size);
1088*4882a593Smuzhiyun 			dev->stats.rx_length_errors++;
1089*4882a593Smuzhiyun 		} else if ((yp->drv_flags & IsGigabit)  &&  (frame_status & 0x0038)) {
1090*4882a593Smuzhiyun 			/* There was a error. */
1091*4882a593Smuzhiyun 			if (yellowfin_debug > 3)
1092*4882a593Smuzhiyun 				printk(KERN_DEBUG "  %s() Rx error was %04x\n",
1093*4882a593Smuzhiyun 				       __func__, frame_status);
1094*4882a593Smuzhiyun 			dev->stats.rx_errors++;
1095*4882a593Smuzhiyun 			if (frame_status & 0x0060) dev->stats.rx_length_errors++;
1096*4882a593Smuzhiyun 			if (frame_status & 0x0008) dev->stats.rx_frame_errors++;
1097*4882a593Smuzhiyun 			if (frame_status & 0x0010) dev->stats.rx_crc_errors++;
1098*4882a593Smuzhiyun 			if (frame_status < 0) dev->stats.rx_dropped++;
1099*4882a593Smuzhiyun 		} else if ( !(yp->drv_flags & IsGigabit)  &&
1100*4882a593Smuzhiyun 				   ((buf_addr[data_size-1] & 0x85) || buf_addr[data_size-2] & 0xC0)) {
1101*4882a593Smuzhiyun 			u8 status1 = buf_addr[data_size-2];
1102*4882a593Smuzhiyun 			u8 status2 = buf_addr[data_size-1];
1103*4882a593Smuzhiyun 			dev->stats.rx_errors++;
1104*4882a593Smuzhiyun 			if (status1 & 0xC0) dev->stats.rx_length_errors++;
1105*4882a593Smuzhiyun 			if (status2 & 0x03) dev->stats.rx_frame_errors++;
1106*4882a593Smuzhiyun 			if (status2 & 0x04) dev->stats.rx_crc_errors++;
1107*4882a593Smuzhiyun 			if (status2 & 0x80) dev->stats.rx_dropped++;
1108*4882a593Smuzhiyun #ifdef YF_PROTOTYPE		/* Support for prototype hardware errata. */
1109*4882a593Smuzhiyun 		} else if ((yp->flags & HasMACAddrBug)  &&
1110*4882a593Smuzhiyun 			!ether_addr_equal(le32_to_cpu(yp->rx_ring_dma +
1111*4882a593Smuzhiyun 						      entry * yf_size),
1112*4882a593Smuzhiyun 					  dev->dev_addr) &&
1113*4882a593Smuzhiyun 			!ether_addr_equal(le32_to_cpu(yp->rx_ring_dma +
1114*4882a593Smuzhiyun 						      entry * yf_size),
1115*4882a593Smuzhiyun 					  "\377\377\377\377\377\377")) {
1116*4882a593Smuzhiyun 			if (bogus_rx++ == 0)
1117*4882a593Smuzhiyun 				netdev_warn(dev, "Bad frame to %pM\n",
1118*4882a593Smuzhiyun 					    buf_addr);
1119*4882a593Smuzhiyun #endif
1120*4882a593Smuzhiyun 		} else {
1121*4882a593Smuzhiyun 			struct sk_buff *skb;
1122*4882a593Smuzhiyun 			int pkt_len = data_size -
1123*4882a593Smuzhiyun 				(yp->chip_id ? 7 : 8 + buf_addr[data_size - 8]);
1124*4882a593Smuzhiyun 			/* To verify: Yellowfin Length should omit the CRC! */
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun #ifndef final_version
1127*4882a593Smuzhiyun 			if (yellowfin_debug > 4)
1128*4882a593Smuzhiyun 				printk(KERN_DEBUG "  %s() normal Rx pkt length %d of %d, bogus_cnt %d\n",
1129*4882a593Smuzhiyun 				       __func__, pkt_len, data_size, boguscnt);
1130*4882a593Smuzhiyun #endif
1131*4882a593Smuzhiyun 			/* Check if the packet is long enough to just pass up the skbuff
1132*4882a593Smuzhiyun 			   without copying to a properly sized skbuff. */
1133*4882a593Smuzhiyun 			if (pkt_len > rx_copybreak) {
1134*4882a593Smuzhiyun 				skb_put(skb = rx_skb, pkt_len);
1135*4882a593Smuzhiyun 				dma_unmap_single(&yp->pci_dev->dev,
1136*4882a593Smuzhiyun 						 le32_to_cpu(yp->rx_ring[entry].addr),
1137*4882a593Smuzhiyun 						 yp->rx_buf_sz,
1138*4882a593Smuzhiyun 						 DMA_FROM_DEVICE);
1139*4882a593Smuzhiyun 				yp->rx_skbuff[entry] = NULL;
1140*4882a593Smuzhiyun 			} else {
1141*4882a593Smuzhiyun 				skb = netdev_alloc_skb(dev, pkt_len + 2);
1142*4882a593Smuzhiyun 				if (skb == NULL)
1143*4882a593Smuzhiyun 					break;
1144*4882a593Smuzhiyun 				skb_reserve(skb, 2);	/* 16 byte align the IP header */
1145*4882a593Smuzhiyun 				skb_copy_to_linear_data(skb, rx_skb->data, pkt_len);
1146*4882a593Smuzhiyun 				skb_put(skb, pkt_len);
1147*4882a593Smuzhiyun 				dma_sync_single_for_device(&yp->pci_dev->dev,
1148*4882a593Smuzhiyun 							   le32_to_cpu(desc->addr),
1149*4882a593Smuzhiyun 							   yp->rx_buf_sz,
1150*4882a593Smuzhiyun 							   DMA_FROM_DEVICE);
1151*4882a593Smuzhiyun 			}
1152*4882a593Smuzhiyun 			skb->protocol = eth_type_trans(skb, dev);
1153*4882a593Smuzhiyun 			netif_rx(skb);
1154*4882a593Smuzhiyun 			dev->stats.rx_packets++;
1155*4882a593Smuzhiyun 			dev->stats.rx_bytes += pkt_len;
1156*4882a593Smuzhiyun 		}
1157*4882a593Smuzhiyun 		entry = (++yp->cur_rx) % RX_RING_SIZE;
1158*4882a593Smuzhiyun 	}
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	/* Refill the Rx ring buffers. */
1161*4882a593Smuzhiyun 	for (; yp->cur_rx - yp->dirty_rx > 0; yp->dirty_rx++) {
1162*4882a593Smuzhiyun 		entry = yp->dirty_rx % RX_RING_SIZE;
1163*4882a593Smuzhiyun 		if (yp->rx_skbuff[entry] == NULL) {
1164*4882a593Smuzhiyun 			struct sk_buff *skb = netdev_alloc_skb(dev, yp->rx_buf_sz + 2);
1165*4882a593Smuzhiyun 			if (skb == NULL)
1166*4882a593Smuzhiyun 				break;				/* Better luck next round. */
1167*4882a593Smuzhiyun 			yp->rx_skbuff[entry] = skb;
1168*4882a593Smuzhiyun 			skb_reserve(skb, 2);	/* Align IP on 16 byte boundaries */
1169*4882a593Smuzhiyun 			yp->rx_ring[entry].addr = cpu_to_le32(dma_map_single(&yp->pci_dev->dev,
1170*4882a593Smuzhiyun 									     skb->data,
1171*4882a593Smuzhiyun 									     yp->rx_buf_sz,
1172*4882a593Smuzhiyun 									     DMA_FROM_DEVICE));
1173*4882a593Smuzhiyun 		}
1174*4882a593Smuzhiyun 		yp->rx_ring[entry].dbdma_cmd = cpu_to_le32(CMD_STOP);
1175*4882a593Smuzhiyun 		yp->rx_ring[entry].result_status = 0;	/* Clear complete bit. */
1176*4882a593Smuzhiyun 		if (entry != 0)
1177*4882a593Smuzhiyun 			yp->rx_ring[entry - 1].dbdma_cmd =
1178*4882a593Smuzhiyun 				cpu_to_le32(CMD_RX_BUF | INTR_ALWAYS | yp->rx_buf_sz);
1179*4882a593Smuzhiyun 		else
1180*4882a593Smuzhiyun 			yp->rx_ring[RX_RING_SIZE - 1].dbdma_cmd =
1181*4882a593Smuzhiyun 				cpu_to_le32(CMD_RX_BUF | INTR_ALWAYS | BRANCH_ALWAYS
1182*4882a593Smuzhiyun 							| yp->rx_buf_sz);
1183*4882a593Smuzhiyun 	}
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	return 0;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun 
yellowfin_error(struct net_device * dev,int intr_status)1188*4882a593Smuzhiyun static void yellowfin_error(struct net_device *dev, int intr_status)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun 	netdev_err(dev, "Something Wicked happened! %04x\n", intr_status);
1191*4882a593Smuzhiyun 	/* Hmmmmm, it's not clear what to do here. */
1192*4882a593Smuzhiyun 	if (intr_status & (IntrTxPCIErr | IntrTxPCIFault))
1193*4882a593Smuzhiyun 		dev->stats.tx_errors++;
1194*4882a593Smuzhiyun 	if (intr_status & (IntrRxPCIErr | IntrRxPCIFault))
1195*4882a593Smuzhiyun 		dev->stats.rx_errors++;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun 
yellowfin_close(struct net_device * dev)1198*4882a593Smuzhiyun static int yellowfin_close(struct net_device *dev)
1199*4882a593Smuzhiyun {
1200*4882a593Smuzhiyun 	struct yellowfin_private *yp = netdev_priv(dev);
1201*4882a593Smuzhiyun 	void __iomem *ioaddr = yp->base;
1202*4882a593Smuzhiyun 	int i;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	netif_stop_queue (dev);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	if (yellowfin_debug > 1) {
1207*4882a593Smuzhiyun 		netdev_printk(KERN_DEBUG, dev, "Shutting down ethercard, status was Tx %04x Rx %04x Int %02x\n",
1208*4882a593Smuzhiyun 			      ioread16(ioaddr + TxStatus),
1209*4882a593Smuzhiyun 			      ioread16(ioaddr + RxStatus),
1210*4882a593Smuzhiyun 			      ioread16(ioaddr + IntrStatus));
1211*4882a593Smuzhiyun 		netdev_printk(KERN_DEBUG, dev, "Queue pointers were Tx %d / %d,  Rx %d / %d\n",
1212*4882a593Smuzhiyun 			      yp->cur_tx, yp->dirty_tx,
1213*4882a593Smuzhiyun 			      yp->cur_rx, yp->dirty_rx);
1214*4882a593Smuzhiyun 	}
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	/* Disable interrupts by clearing the interrupt mask. */
1217*4882a593Smuzhiyun 	iowrite16(0x0000, ioaddr + IntrEnb);
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	/* Stop the chip's Tx and Rx processes. */
1220*4882a593Smuzhiyun 	iowrite32(0x80000000, ioaddr + RxCtrl);
1221*4882a593Smuzhiyun 	iowrite32(0x80000000, ioaddr + TxCtrl);
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	del_timer(&yp->timer);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun #if defined(__i386__)
1226*4882a593Smuzhiyun 	if (yellowfin_debug > 2) {
1227*4882a593Smuzhiyun 		printk(KERN_DEBUG "  Tx ring at %08llx:\n",
1228*4882a593Smuzhiyun 				(unsigned long long)yp->tx_ring_dma);
1229*4882a593Smuzhiyun 		for (i = 0; i < TX_RING_SIZE*2; i++)
1230*4882a593Smuzhiyun 			printk(KERN_DEBUG " %c #%d desc. %08x %08x %08x %08x\n",
1231*4882a593Smuzhiyun 				   ioread32(ioaddr + TxPtr) == (long)&yp->tx_ring[i] ? '>' : ' ',
1232*4882a593Smuzhiyun 				   i, yp->tx_ring[i].dbdma_cmd, yp->tx_ring[i].addr,
1233*4882a593Smuzhiyun 				   yp->tx_ring[i].branch_addr, yp->tx_ring[i].result_status);
1234*4882a593Smuzhiyun 		printk(KERN_DEBUG "  Tx status %p:\n", yp->tx_status);
1235*4882a593Smuzhiyun 		for (i = 0; i < TX_RING_SIZE; i++)
1236*4882a593Smuzhiyun 			printk(KERN_DEBUG "   #%d status %04x %04x %04x %04x\n",
1237*4882a593Smuzhiyun 				   i, yp->tx_status[i].tx_cnt, yp->tx_status[i].tx_errs,
1238*4882a593Smuzhiyun 				   yp->tx_status[i].total_tx_cnt, yp->tx_status[i].paused);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 		printk(KERN_DEBUG "  Rx ring %08llx:\n",
1241*4882a593Smuzhiyun 				(unsigned long long)yp->rx_ring_dma);
1242*4882a593Smuzhiyun 		for (i = 0; i < RX_RING_SIZE; i++) {
1243*4882a593Smuzhiyun 			printk(KERN_DEBUG " %c #%d desc. %08x %08x %08x\n",
1244*4882a593Smuzhiyun 				   ioread32(ioaddr + RxPtr) == (long)&yp->rx_ring[i] ? '>' : ' ',
1245*4882a593Smuzhiyun 				   i, yp->rx_ring[i].dbdma_cmd, yp->rx_ring[i].addr,
1246*4882a593Smuzhiyun 				   yp->rx_ring[i].result_status);
1247*4882a593Smuzhiyun 			if (yellowfin_debug > 6) {
1248*4882a593Smuzhiyun 				if (get_unaligned((u8*)yp->rx_ring[i].addr) != 0x69) {
1249*4882a593Smuzhiyun 					int j;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 					printk(KERN_DEBUG);
1252*4882a593Smuzhiyun 					for (j = 0; j < 0x50; j++)
1253*4882a593Smuzhiyun 						pr_cont(" %04x",
1254*4882a593Smuzhiyun 							get_unaligned(((u16*)yp->rx_ring[i].addr) + j));
1255*4882a593Smuzhiyun 					pr_cont("\n");
1256*4882a593Smuzhiyun 				}
1257*4882a593Smuzhiyun 			}
1258*4882a593Smuzhiyun 		}
1259*4882a593Smuzhiyun 	}
1260*4882a593Smuzhiyun #endif /* __i386__ debugging only */
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	free_irq(yp->pci_dev->irq, dev);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	/* Free all the skbuffs in the Rx queue. */
1265*4882a593Smuzhiyun 	for (i = 0; i < RX_RING_SIZE; i++) {
1266*4882a593Smuzhiyun 		yp->rx_ring[i].dbdma_cmd = cpu_to_le32(CMD_STOP);
1267*4882a593Smuzhiyun 		yp->rx_ring[i].addr = cpu_to_le32(0xBADF00D0); /* An invalid address. */
1268*4882a593Smuzhiyun 		if (yp->rx_skbuff[i]) {
1269*4882a593Smuzhiyun 			dev_kfree_skb(yp->rx_skbuff[i]);
1270*4882a593Smuzhiyun 		}
1271*4882a593Smuzhiyun 		yp->rx_skbuff[i] = NULL;
1272*4882a593Smuzhiyun 	}
1273*4882a593Smuzhiyun 	for (i = 0; i < TX_RING_SIZE; i++) {
1274*4882a593Smuzhiyun 		dev_kfree_skb(yp->tx_skbuff[i]);
1275*4882a593Smuzhiyun 		yp->tx_skbuff[i] = NULL;
1276*4882a593Smuzhiyun 	}
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun #ifdef YF_PROTOTYPE			/* Support for prototype hardware errata. */
1279*4882a593Smuzhiyun 	if (yellowfin_debug > 0) {
1280*4882a593Smuzhiyun 		netdev_printk(KERN_DEBUG, dev, "Received %d frames that we should not have\n",
1281*4882a593Smuzhiyun 			      bogus_rx);
1282*4882a593Smuzhiyun 	}
1283*4882a593Smuzhiyun #endif
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun 	return 0;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun /* Set or clear the multicast filter for this adaptor. */
1289*4882a593Smuzhiyun 
set_rx_mode(struct net_device * dev)1290*4882a593Smuzhiyun static void set_rx_mode(struct net_device *dev)
1291*4882a593Smuzhiyun {
1292*4882a593Smuzhiyun 	struct yellowfin_private *yp = netdev_priv(dev);
1293*4882a593Smuzhiyun 	void __iomem *ioaddr = yp->base;
1294*4882a593Smuzhiyun 	u16 cfg_value = ioread16(ioaddr + Cnfg);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	/* Stop the Rx process to change any value. */
1297*4882a593Smuzhiyun 	iowrite16(cfg_value & ~0x1000, ioaddr + Cnfg);
1298*4882a593Smuzhiyun 	if (dev->flags & IFF_PROMISC) {			/* Set promiscuous. */
1299*4882a593Smuzhiyun 		iowrite16(0x000F, ioaddr + AddrMode);
1300*4882a593Smuzhiyun 	} else if ((netdev_mc_count(dev) > 64) ||
1301*4882a593Smuzhiyun 		   (dev->flags & IFF_ALLMULTI)) {
1302*4882a593Smuzhiyun 		/* Too many to filter well, or accept all multicasts. */
1303*4882a593Smuzhiyun 		iowrite16(0x000B, ioaddr + AddrMode);
1304*4882a593Smuzhiyun 	} else if (!netdev_mc_empty(dev)) { /* Must use the multicast hash table. */
1305*4882a593Smuzhiyun 		struct netdev_hw_addr *ha;
1306*4882a593Smuzhiyun 		u16 hash_table[4];
1307*4882a593Smuzhiyun 		int i;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 		memset(hash_table, 0, sizeof(hash_table));
1310*4882a593Smuzhiyun 		netdev_for_each_mc_addr(ha, dev) {
1311*4882a593Smuzhiyun 			unsigned int bit;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 			/* Due to a bug in the early chip versions, multiple filter
1314*4882a593Smuzhiyun 			   slots must be set for each address. */
1315*4882a593Smuzhiyun 			if (yp->drv_flags & HasMulticastBug) {
1316*4882a593Smuzhiyun 				bit = (ether_crc_le(3, ha->addr) >> 3) & 0x3f;
1317*4882a593Smuzhiyun 				hash_table[bit >> 4] |= (1 << bit);
1318*4882a593Smuzhiyun 				bit = (ether_crc_le(4, ha->addr) >> 3) & 0x3f;
1319*4882a593Smuzhiyun 				hash_table[bit >> 4] |= (1 << bit);
1320*4882a593Smuzhiyun 				bit = (ether_crc_le(5, ha->addr) >> 3) & 0x3f;
1321*4882a593Smuzhiyun 				hash_table[bit >> 4] |= (1 << bit);
1322*4882a593Smuzhiyun 			}
1323*4882a593Smuzhiyun 			bit = (ether_crc_le(6, ha->addr) >> 3) & 0x3f;
1324*4882a593Smuzhiyun 			hash_table[bit >> 4] |= (1 << bit);
1325*4882a593Smuzhiyun 		}
1326*4882a593Smuzhiyun 		/* Copy the hash table to the chip. */
1327*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
1328*4882a593Smuzhiyun 			iowrite16(hash_table[i], ioaddr + HashTbl + i*2);
1329*4882a593Smuzhiyun 		iowrite16(0x0003, ioaddr + AddrMode);
1330*4882a593Smuzhiyun 	} else {					/* Normal, unicast/broadcast-only mode. */
1331*4882a593Smuzhiyun 		iowrite16(0x0001, ioaddr + AddrMode);
1332*4882a593Smuzhiyun 	}
1333*4882a593Smuzhiyun 	/* Restart the Rx process. */
1334*4882a593Smuzhiyun 	iowrite16(cfg_value | 0x1000, ioaddr + Cnfg);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun 
yellowfin_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)1337*4882a593Smuzhiyun static void yellowfin_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun 	struct yellowfin_private *np = netdev_priv(dev);
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1342*4882a593Smuzhiyun 	strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1343*4882a593Smuzhiyun 	strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun static const struct ethtool_ops ethtool_ops = {
1347*4882a593Smuzhiyun 	.get_drvinfo = yellowfin_get_drvinfo
1348*4882a593Smuzhiyun };
1349*4882a593Smuzhiyun 
netdev_ioctl(struct net_device * dev,struct ifreq * rq,int cmd)1350*4882a593Smuzhiyun static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun 	struct yellowfin_private *np = netdev_priv(dev);
1353*4882a593Smuzhiyun 	void __iomem *ioaddr = np->base;
1354*4882a593Smuzhiyun 	struct mii_ioctl_data *data = if_mii(rq);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	switch(cmd) {
1357*4882a593Smuzhiyun 	case SIOCGMIIPHY:		/* Get address of MII PHY in use. */
1358*4882a593Smuzhiyun 		data->phy_id = np->phys[0] & 0x1f;
1359*4882a593Smuzhiyun 		fallthrough;
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	case SIOCGMIIREG:		/* Read MII PHY register. */
1362*4882a593Smuzhiyun 		data->val_out = mdio_read(ioaddr, data->phy_id & 0x1f, data->reg_num & 0x1f);
1363*4882a593Smuzhiyun 		return 0;
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	case SIOCSMIIREG:		/* Write MII PHY register. */
1366*4882a593Smuzhiyun 		if (data->phy_id == np->phys[0]) {
1367*4882a593Smuzhiyun 			u16 value = data->val_in;
1368*4882a593Smuzhiyun 			switch (data->reg_num) {
1369*4882a593Smuzhiyun 			case 0:
1370*4882a593Smuzhiyun 				/* Check for autonegotiation on or reset. */
1371*4882a593Smuzhiyun 				np->medialock = (value & 0x9000) ? 0 : 1;
1372*4882a593Smuzhiyun 				if (np->medialock)
1373*4882a593Smuzhiyun 					np->full_duplex = (value & 0x0100) ? 1 : 0;
1374*4882a593Smuzhiyun 				break;
1375*4882a593Smuzhiyun 			case 4: np->advertising = value; break;
1376*4882a593Smuzhiyun 			}
1377*4882a593Smuzhiyun 			/* Perhaps check_duplex(dev), depending on chip semantics. */
1378*4882a593Smuzhiyun 		}
1379*4882a593Smuzhiyun 		mdio_write(ioaddr, data->phy_id & 0x1f, data->reg_num & 0x1f, data->val_in);
1380*4882a593Smuzhiyun 		return 0;
1381*4882a593Smuzhiyun 	default:
1382*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1383*4882a593Smuzhiyun 	}
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 
yellowfin_remove_one(struct pci_dev * pdev)1387*4882a593Smuzhiyun static void yellowfin_remove_one(struct pci_dev *pdev)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun 	struct net_device *dev = pci_get_drvdata(pdev);
1390*4882a593Smuzhiyun 	struct yellowfin_private *np;
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	BUG_ON(!dev);
1393*4882a593Smuzhiyun 	np = netdev_priv(dev);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, STATUS_TOTAL_SIZE, np->tx_status,
1396*4882a593Smuzhiyun 			  np->tx_status_dma);
1397*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, RX_TOTAL_SIZE, np->rx_ring,
1398*4882a593Smuzhiyun 			  np->rx_ring_dma);
1399*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, TX_TOTAL_SIZE, np->tx_ring,
1400*4882a593Smuzhiyun 			  np->tx_ring_dma);
1401*4882a593Smuzhiyun 	unregister_netdev (dev);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	pci_iounmap(pdev, np->base);
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	pci_release_regions (pdev);
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	free_netdev (dev);
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun static struct pci_driver yellowfin_driver = {
1412*4882a593Smuzhiyun 	.name		= DRV_NAME,
1413*4882a593Smuzhiyun 	.id_table	= yellowfin_pci_tbl,
1414*4882a593Smuzhiyun 	.probe		= yellowfin_init_one,
1415*4882a593Smuzhiyun 	.remove		= yellowfin_remove_one,
1416*4882a593Smuzhiyun };
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 
yellowfin_init(void)1419*4882a593Smuzhiyun static int __init yellowfin_init (void)
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun /* when a module, this is printed whether or not devices are found in probe */
1422*4882a593Smuzhiyun #ifdef MODULE
1423*4882a593Smuzhiyun 	printk(version);
1424*4882a593Smuzhiyun #endif
1425*4882a593Smuzhiyun 	return pci_register_driver(&yellowfin_driver);
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 
yellowfin_cleanup(void)1429*4882a593Smuzhiyun static void __exit yellowfin_cleanup (void)
1430*4882a593Smuzhiyun {
1431*4882a593Smuzhiyun 	pci_unregister_driver (&yellowfin_driver);
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun module_init(yellowfin_init);
1436*4882a593Smuzhiyun module_exit(yellowfin_cleanup);
1437