1*4882a593Smuzhiyun /* hamachi.c: A Packet Engines GNIC-II Gigabit Ethernet driver for Linux. */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun Written 1998-2000 by Donald Becker.
4*4882a593Smuzhiyun Updates 2000 by Keith Underwood.
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun This software may be used and distributed according to the terms of
7*4882a593Smuzhiyun the GNU General Public License (GPL), incorporated herein by reference.
8*4882a593Smuzhiyun Drivers based on or derived from this code fall under the GPL and must
9*4882a593Smuzhiyun retain the authorship, copyright and license notice. This file is not
10*4882a593Smuzhiyun a complete program and may only be used when the entire operating
11*4882a593Smuzhiyun system is licensed under the GPL.
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun The author may be reached as becker@scyld.com, or C/O
14*4882a593Smuzhiyun Scyld Computing Corporation
15*4882a593Smuzhiyun 410 Severn Ave., Suite 210
16*4882a593Smuzhiyun Annapolis MD 21403
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun This driver is for the Packet Engines GNIC-II PCI Gigabit Ethernet
19*4882a593Smuzhiyun adapter.
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun Support and updates available at
22*4882a593Smuzhiyun http://www.scyld.com/network/hamachi.html
23*4882a593Smuzhiyun [link no longer provides useful info -jgarzik]
24*4882a593Smuzhiyun or
25*4882a593Smuzhiyun http://www.parl.clemson.edu/~keithu/hamachi.html
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define DRV_NAME "hamachi"
30*4882a593Smuzhiyun #define DRV_VERSION "2.1"
31*4882a593Smuzhiyun #define DRV_RELDATE "Sept 11, 2006"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* A few user-configurable values. */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static int debug = 1; /* 1 normal messages, 0 quiet .. 7 verbose. */
37*4882a593Smuzhiyun #define final_version
38*4882a593Smuzhiyun #define hamachi_debug debug
39*4882a593Smuzhiyun /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
40*4882a593Smuzhiyun static int max_interrupt_work = 40;
41*4882a593Smuzhiyun static int mtu;
42*4882a593Smuzhiyun /* Default values selected by testing on a dual processor PIII-450 */
43*4882a593Smuzhiyun /* These six interrupt control parameters may be set directly when loading the
44*4882a593Smuzhiyun * module, or through the rx_params and tx_params variables
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun static int max_rx_latency = 0x11;
47*4882a593Smuzhiyun static int max_rx_gap = 0x05;
48*4882a593Smuzhiyun static int min_rx_pkt = 0x18;
49*4882a593Smuzhiyun static int max_tx_latency = 0x00;
50*4882a593Smuzhiyun static int max_tx_gap = 0x00;
51*4882a593Smuzhiyun static int min_tx_pkt = 0x30;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* Set the copy breakpoint for the copy-only-tiny-frames scheme.
54*4882a593Smuzhiyun -Setting to > 1518 causes all frames to be copied
55*4882a593Smuzhiyun -Setting to 0 disables copies
56*4882a593Smuzhiyun */
57*4882a593Smuzhiyun static int rx_copybreak;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* An override for the hardware detection of bus width.
60*4882a593Smuzhiyun Set to 1 to force 32 bit PCI bus detection. Set to 4 to force 64 bit.
61*4882a593Smuzhiyun Add 2 to disable parity detection.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun static int force32;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* Used to pass the media type, etc.
67*4882a593Smuzhiyun These exist for driver interoperability.
68*4882a593Smuzhiyun No media types are currently defined.
69*4882a593Smuzhiyun - The lower 4 bits are reserved for the media type.
70*4882a593Smuzhiyun - The next three bits may be set to one of the following:
71*4882a593Smuzhiyun 0x00000000 : Autodetect PCI bus
72*4882a593Smuzhiyun 0x00000010 : Force 32 bit PCI bus
73*4882a593Smuzhiyun 0x00000020 : Disable parity detection
74*4882a593Smuzhiyun 0x00000040 : Force 64 bit PCI bus
75*4882a593Smuzhiyun Default is autodetect
76*4882a593Smuzhiyun - The next bit can be used to force half-duplex. This is a bad
77*4882a593Smuzhiyun idea since no known implementations implement half-duplex, and,
78*4882a593Smuzhiyun in general, half-duplex for gigabit ethernet is a bad idea.
79*4882a593Smuzhiyun 0x00000080 : Force half-duplex
80*4882a593Smuzhiyun Default is full-duplex.
81*4882a593Smuzhiyun - In the original driver, the ninth bit could be used to force
82*4882a593Smuzhiyun full-duplex. Maintain that for compatibility
83*4882a593Smuzhiyun 0x00000200 : Force full-duplex
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun #define MAX_UNITS 8 /* More are supported, limit only on options */
86*4882a593Smuzhiyun static int options[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
87*4882a593Smuzhiyun static int full_duplex[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
88*4882a593Smuzhiyun /* The Hamachi chipset supports 3 parameters each for Rx and Tx
89*4882a593Smuzhiyun * interruput management. Parameters will be loaded as specified into
90*4882a593Smuzhiyun * the TxIntControl and RxIntControl registers.
91*4882a593Smuzhiyun *
92*4882a593Smuzhiyun * The registers are arranged as follows:
93*4882a593Smuzhiyun * 23 - 16 15 - 8 7 - 0
94*4882a593Smuzhiyun * _________________________________
95*4882a593Smuzhiyun * | min_pkt | max_gap | max_latency |
96*4882a593Smuzhiyun * ---------------------------------
97*4882a593Smuzhiyun * min_pkt : The minimum number of packets processed between
98*4882a593Smuzhiyun * interrupts.
99*4882a593Smuzhiyun * max_gap : The maximum inter-packet gap in units of 8.192 us
100*4882a593Smuzhiyun * max_latency : The absolute time between interrupts in units of 8.192 us
101*4882a593Smuzhiyun *
102*4882a593Smuzhiyun */
103*4882a593Smuzhiyun static int rx_params[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
104*4882a593Smuzhiyun static int tx_params[MAX_UNITS] = {-1, -1, -1, -1, -1, -1, -1, -1};
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Operational parameters that are set at compile time. */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Keep the ring sizes a power of two for compile efficiency.
109*4882a593Smuzhiyun The compiler will convert <unsigned>'%'<2^N> into a bit mask.
110*4882a593Smuzhiyun Making the Tx ring too large decreases the effectiveness of channel
111*4882a593Smuzhiyun bonding and packet priority.
112*4882a593Smuzhiyun There are no ill effects from too-large receive rings, except for
113*4882a593Smuzhiyun excessive memory usage */
114*4882a593Smuzhiyun /* Empirically it appears that the Tx ring needs to be a little bigger
115*4882a593Smuzhiyun for these Gbit adapters or you get into an overrun condition really
116*4882a593Smuzhiyun easily. Also, things appear to work a bit better in back-to-back
117*4882a593Smuzhiyun configurations if the Rx ring is 8 times the size of the Tx ring
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun #define TX_RING_SIZE 64
120*4882a593Smuzhiyun #define RX_RING_SIZE 512
121*4882a593Smuzhiyun #define TX_TOTAL_SIZE TX_RING_SIZE*sizeof(struct hamachi_desc)
122*4882a593Smuzhiyun #define RX_TOTAL_SIZE RX_RING_SIZE*sizeof(struct hamachi_desc)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun * Enable netdev_ioctl. Added interrupt coalescing parameter adjustment.
126*4882a593Smuzhiyun * 2/19/99 Pete Wyckoff <wyckoff@ca.sandia.gov>
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* play with 64-bit addrlen; seems to be a teensy bit slower --pw */
130*4882a593Smuzhiyun /* #define ADDRLEN 64 */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * RX_CHECKSUM turns on card-generated receive checksum generation for
134*4882a593Smuzhiyun * TCP and UDP packets. Otherwise the upper layers do the calculation.
135*4882a593Smuzhiyun * 3/10/1999 Pete Wyckoff <wyckoff@ca.sandia.gov>
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun #define RX_CHECKSUM
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Operational parameters that usually are not changed. */
140*4882a593Smuzhiyun /* Time in jiffies before concluding the transmitter is hung. */
141*4882a593Smuzhiyun #define TX_TIMEOUT (5*HZ)
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #include <linux/capability.h>
144*4882a593Smuzhiyun #include <linux/module.h>
145*4882a593Smuzhiyun #include <linux/kernel.h>
146*4882a593Smuzhiyun #include <linux/string.h>
147*4882a593Smuzhiyun #include <linux/timer.h>
148*4882a593Smuzhiyun #include <linux/time.h>
149*4882a593Smuzhiyun #include <linux/errno.h>
150*4882a593Smuzhiyun #include <linux/ioport.h>
151*4882a593Smuzhiyun #include <linux/interrupt.h>
152*4882a593Smuzhiyun #include <linux/pci.h>
153*4882a593Smuzhiyun #include <linux/init.h>
154*4882a593Smuzhiyun #include <linux/ethtool.h>
155*4882a593Smuzhiyun #include <linux/mii.h>
156*4882a593Smuzhiyun #include <linux/netdevice.h>
157*4882a593Smuzhiyun #include <linux/etherdevice.h>
158*4882a593Smuzhiyun #include <linux/skbuff.h>
159*4882a593Smuzhiyun #include <linux/ip.h>
160*4882a593Smuzhiyun #include <linux/delay.h>
161*4882a593Smuzhiyun #include <linux/bitops.h>
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #include <linux/uaccess.h>
164*4882a593Smuzhiyun #include <asm/processor.h> /* Processor type for cache alignment. */
165*4882a593Smuzhiyun #include <asm/io.h>
166*4882a593Smuzhiyun #include <asm/unaligned.h>
167*4882a593Smuzhiyun #include <asm/cache.h>
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static const char version[] =
170*4882a593Smuzhiyun KERN_INFO DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " Written by Donald Becker\n"
171*4882a593Smuzhiyun " Some modifications by Eric kasten <kasten@nscl.msu.edu>\n"
172*4882a593Smuzhiyun " Further modifications by Keith Underwood <keithu@parl.clemson.edu>\n";
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* IP_MF appears to be only defined in <netinet/ip.h>, however,
176*4882a593Smuzhiyun we need it for hardware checksumming support. FYI... some of
177*4882a593Smuzhiyun the definitions in <netinet/ip.h> conflict/duplicate those in
178*4882a593Smuzhiyun other linux headers causing many compiler warnings.
179*4882a593Smuzhiyun */
180*4882a593Smuzhiyun #ifndef IP_MF
181*4882a593Smuzhiyun #define IP_MF 0x2000 /* IP more frags from <netinet/ip.h> */
182*4882a593Smuzhiyun #endif
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Define IP_OFFSET to be IPOPT_OFFSET */
185*4882a593Smuzhiyun #ifndef IP_OFFSET
186*4882a593Smuzhiyun #ifdef IPOPT_OFFSET
187*4882a593Smuzhiyun #define IP_OFFSET IPOPT_OFFSET
188*4882a593Smuzhiyun #else
189*4882a593Smuzhiyun #define IP_OFFSET 2
190*4882a593Smuzhiyun #endif
191*4882a593Smuzhiyun #endif
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #define RUN_AT(x) (jiffies + (x))
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun #ifndef ADDRLEN
196*4882a593Smuzhiyun #define ADDRLEN 32
197*4882a593Smuzhiyun #endif
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Condensed bus+endian portability operations. */
200*4882a593Smuzhiyun #if ADDRLEN == 64
201*4882a593Smuzhiyun #define cpu_to_leXX(addr) cpu_to_le64(addr)
202*4882a593Smuzhiyun #define leXX_to_cpu(addr) le64_to_cpu(addr)
203*4882a593Smuzhiyun #else
204*4882a593Smuzhiyun #define cpu_to_leXX(addr) cpu_to_le32(addr)
205*4882a593Smuzhiyun #define leXX_to_cpu(addr) le32_to_cpu(addr)
206*4882a593Smuzhiyun #endif
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun Theory of Operation
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun I. Board Compatibility
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun This device driver is designed for the Packet Engines "Hamachi"
215*4882a593Smuzhiyun Gigabit Ethernet chip. The only PCA currently supported is the GNIC-II 64-bit
216*4882a593Smuzhiyun 66Mhz PCI card.
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun II. Board-specific settings
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun No jumpers exist on the board. The chip supports software correction of
221*4882a593Smuzhiyun various motherboard wiring errors, however this driver does not support
222*4882a593Smuzhiyun that feature.
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun III. Driver operation
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun IIIa. Ring buffers
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun The Hamachi uses a typical descriptor based bus-master architecture.
229*4882a593Smuzhiyun The descriptor list is similar to that used by the Digital Tulip.
230*4882a593Smuzhiyun This driver uses two statically allocated fixed-size descriptor lists
231*4882a593Smuzhiyun formed into rings by a branch from the final descriptor to the beginning of
232*4882a593Smuzhiyun the list. The ring sizes are set at compile time by RX/TX_RING_SIZE.
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun This driver uses a zero-copy receive and transmit scheme similar my other
235*4882a593Smuzhiyun network drivers.
236*4882a593Smuzhiyun The driver allocates full frame size skbuffs for the Rx ring buffers at
237*4882a593Smuzhiyun open() time and passes the skb->data field to the Hamachi as receive data
238*4882a593Smuzhiyun buffers. When an incoming frame is less than RX_COPYBREAK bytes long,
239*4882a593Smuzhiyun a fresh skbuff is allocated and the frame is copied to the new skbuff.
240*4882a593Smuzhiyun When the incoming frame is larger, the skbuff is passed directly up the
241*4882a593Smuzhiyun protocol stack and replaced by a newly allocated skbuff.
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun The RX_COPYBREAK value is chosen to trade-off the memory wasted by
244*4882a593Smuzhiyun using a full-sized skbuff for small frames vs. the copying costs of larger
245*4882a593Smuzhiyun frames. Gigabit cards are typically used on generously configured machines
246*4882a593Smuzhiyun and the underfilled buffers have negligible impact compared to the benefit of
247*4882a593Smuzhiyun a single allocation size, so the default value of zero results in never
248*4882a593Smuzhiyun copying packets.
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun IIIb/c. Transmit/Receive Structure
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun The Rx and Tx descriptor structure are straight-forward, with no historical
253*4882a593Smuzhiyun baggage that must be explained. Unlike the awkward DBDMA structure, there
254*4882a593Smuzhiyun are no unused fields or option bits that had only one allowable setting.
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun Two details should be noted about the descriptors: The chip supports both 32
257*4882a593Smuzhiyun bit and 64 bit address structures, and the length field is overwritten on
258*4882a593Smuzhiyun the receive descriptors. The descriptor length is set in the control word
259*4882a593Smuzhiyun for each channel. The development driver uses 32 bit addresses only, however
260*4882a593Smuzhiyun 64 bit addresses may be enabled for 64 bit architectures e.g. the Alpha.
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun IIId. Synchronization
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun This driver is very similar to my other network drivers.
265*4882a593Smuzhiyun The driver runs as two independent, single-threaded flows of control. One
266*4882a593Smuzhiyun is the send-packet routine, which enforces single-threaded use by the
267*4882a593Smuzhiyun dev->tbusy flag. The other thread is the interrupt handler, which is single
268*4882a593Smuzhiyun threaded by the hardware and other software.
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun The send packet thread has partial control over the Tx ring and 'dev->tbusy'
271*4882a593Smuzhiyun flag. It sets the tbusy flag whenever it's queuing a Tx packet. If the next
272*4882a593Smuzhiyun queue slot is empty, it clears the tbusy flag when finished otherwise it sets
273*4882a593Smuzhiyun the 'hmp->tx_full' flag.
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun The interrupt handler has exclusive control over the Rx ring and records stats
276*4882a593Smuzhiyun from the Tx ring. After reaping the stats, it marks the Tx queue entry as
277*4882a593Smuzhiyun empty by incrementing the dirty_tx mark. Iff the 'hmp->tx_full' flag is set, it
278*4882a593Smuzhiyun clears both the tx_full and tbusy flags.
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun IV. Notes
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun Thanks to Kim Stearns of Packet Engines for providing a pair of GNIC-II boards.
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun IVb. References
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun Hamachi Engineering Design Specification, 5/15/97
287*4882a593Smuzhiyun (Note: This version was marked "Confidential".)
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun IVc. Errata
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun None noted.
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun V. Recent Changes
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun 01/15/1999 EPK Enlargement of the TX and RX ring sizes. This appears
296*4882a593Smuzhiyun to help avoid some stall conditions -- this needs further research.
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun 01/15/1999 EPK Creation of the hamachi_tx function. This function cleans
299*4882a593Smuzhiyun the Tx ring and is called from hamachi_start_xmit (this used to be
300*4882a593Smuzhiyun called from hamachi_interrupt but it tends to delay execution of the
301*4882a593Smuzhiyun interrupt handler and thus reduce bandwidth by reducing the latency
302*4882a593Smuzhiyun between hamachi_rx()'s). Notably, some modification has been made so
303*4882a593Smuzhiyun that the cleaning loop checks only to make sure that the DescOwn bit
304*4882a593Smuzhiyun isn't set in the status flag since the card is not required
305*4882a593Smuzhiyun to set the entire flag to zero after processing.
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun 01/15/1999 EPK In the hamachi_start_tx function, the Tx ring full flag is
308*4882a593Smuzhiyun checked before attempting to add a buffer to the ring. If the ring is full
309*4882a593Smuzhiyun an attempt is made to free any dirty buffers and thus find space for
310*4882a593Smuzhiyun the new buffer or the function returns non-zero which should case the
311*4882a593Smuzhiyun scheduler to reschedule the buffer later.
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun 01/15/1999 EPK Some adjustments were made to the chip initialization.
314*4882a593Smuzhiyun End-to-end flow control should now be fully active and the interrupt
315*4882a593Smuzhiyun algorithm vars have been changed. These could probably use further tuning.
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun 01/15/1999 EPK Added the max_{rx,tx}_latency options. These are used to
318*4882a593Smuzhiyun set the rx and tx latencies for the Hamachi interrupts. If you're having
319*4882a593Smuzhiyun problems with network stalls, try setting these to higher values.
320*4882a593Smuzhiyun Valid values are 0x00 through 0xff.
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun 01/15/1999 EPK In general, the overall bandwidth has increased and
323*4882a593Smuzhiyun latencies are better (sometimes by a factor of 2). Stalls are rare at
324*4882a593Smuzhiyun this point, however there still appears to be a bug somewhere between the
325*4882a593Smuzhiyun hardware and driver. TCP checksum errors under load also appear to be
326*4882a593Smuzhiyun eliminated at this point.
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun 01/18/1999 EPK Ensured that the DescEndRing bit was being set on both the
329*4882a593Smuzhiyun Rx and Tx rings. This appears to have been affecting whether a particular
330*4882a593Smuzhiyun peer-to-peer connection would hang under high load. I believe the Rx
331*4882a593Smuzhiyun rings was typically getting set correctly, but the Tx ring wasn't getting
332*4882a593Smuzhiyun the DescEndRing bit set during initialization. ??? Does this mean the
333*4882a593Smuzhiyun hamachi card is using the DescEndRing in processing even if a particular
334*4882a593Smuzhiyun slot isn't in use -- hypothetically, the card might be searching the
335*4882a593Smuzhiyun entire Tx ring for slots with the DescOwn bit set and then processing
336*4882a593Smuzhiyun them. If the DescEndRing bit isn't set, then it might just wander off
337*4882a593Smuzhiyun through memory until it hits a chunk of data with that bit set
338*4882a593Smuzhiyun and then looping back.
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun 02/09/1999 EPK Added Michel Mueller's TxDMA Interrupt and Tx-timeout
341*4882a593Smuzhiyun problem (TxCmd and RxCmd need only to be set when idle or stopped.
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun 02/09/1999 EPK Added code to check/reset dev->tbusy in hamachi_interrupt.
344*4882a593Smuzhiyun (Michel Mueller pointed out the ``permanently busy'' potential
345*4882a593Smuzhiyun problem here).
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun 02/22/1999 EPK Added Pete Wyckoff's ioctl to control the Tx/Rx latencies.
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun 02/23/1999 EPK Verified that the interrupt status field bits for Tx were
350*4882a593Smuzhiyun incorrectly defined and corrected (as per Michel Mueller).
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun 02/23/1999 EPK Corrected the Tx full check to check that at least 4 slots
353*4882a593Smuzhiyun were available before resetting the tbusy and tx_full flags
354*4882a593Smuzhiyun (as per Michel Mueller).
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun 03/11/1999 EPK Added Pete Wyckoff's hardware checksumming support.
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun 12/31/1999 KDU Cleaned up assorted things and added Don's code to force
359*4882a593Smuzhiyun 32 bit.
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun 02/20/2000 KDU Some of the control was just plain odd. Cleaned up the
362*4882a593Smuzhiyun hamachi_start_xmit() and hamachi_interrupt() code. There is still some
363*4882a593Smuzhiyun re-structuring I would like to do.
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun 03/01/2000 KDU Experimenting with a WIDE range of interrupt mitigation
366*4882a593Smuzhiyun parameters on a dual P3-450 setup yielded the new default interrupt
367*4882a593Smuzhiyun mitigation parameters. Tx should interrupt VERY infrequently due to
368*4882a593Smuzhiyun Eric's scheme. Rx should be more often...
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun 03/13/2000 KDU Added a patch to make the Rx Checksum code interact
371*4882a593Smuzhiyun nicely with non-linux machines.
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun 03/13/2000 KDU Experimented with some of the configuration values:
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun -It seems that enabling PCI performance commands for descriptors
376*4882a593Smuzhiyun (changing RxDMACtrl and TxDMACtrl lower nibble from 5 to D) has minimal
377*4882a593Smuzhiyun performance impact for any of my tests. (ttcp, netpipe, netperf) I will
378*4882a593Smuzhiyun leave them that way until I hear further feedback.
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun -Increasing the PCI_LATENCY_TIMER to 130
381*4882a593Smuzhiyun (2 + (burst size of 128 * (0 wait states + 1))) seems to slightly
382*4882a593Smuzhiyun degrade performance. Leaving default at 64 pending further information.
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun 03/14/2000 KDU Further tuning:
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun -adjusted boguscnt in hamachi_rx() to depend on interrupt
387*4882a593Smuzhiyun mitigation parameters chosen.
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun -Selected a set of interrupt parameters based on some extensive testing.
390*4882a593Smuzhiyun These may change with more testing.
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun TO DO:
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun -Consider borrowing from the acenic driver code to check PCI_COMMAND for
395*4882a593Smuzhiyun PCI_COMMAND_INVALIDATE. Set maximum burst size to cache line size in
396*4882a593Smuzhiyun that case.
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun -fix the reset procedure. It doesn't quite work.
399*4882a593Smuzhiyun */
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* A few values that may be tweaked. */
402*4882a593Smuzhiyun /* Size of each temporary Rx buffer, calculated as:
403*4882a593Smuzhiyun * 1518 bytes (ethernet packet) + 2 bytes (to get 8 byte alignment for
404*4882a593Smuzhiyun * the card) + 8 bytes of status info + 8 bytes for the Rx Checksum
405*4882a593Smuzhiyun */
406*4882a593Smuzhiyun #define PKT_BUF_SZ 1536
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* For now, this is going to be set to the maximum size of an ethernet
409*4882a593Smuzhiyun * packet. Eventually, we may want to make it a variable that is
410*4882a593Smuzhiyun * related to the MTU
411*4882a593Smuzhiyun */
412*4882a593Smuzhiyun #define MAX_FRAME_SIZE 1518
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* The rest of these values should never change. */
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun static void hamachi_timer(struct timer_list *t);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun enum capability_flags {CanHaveMII=1, };
419*4882a593Smuzhiyun static const struct chip_info {
420*4882a593Smuzhiyun u16 vendor_id, device_id, device_id_mask, pad;
421*4882a593Smuzhiyun const char *name;
422*4882a593Smuzhiyun void (*media_timer)(struct timer_list *t);
423*4882a593Smuzhiyun int flags;
424*4882a593Smuzhiyun } chip_tbl[] = {
425*4882a593Smuzhiyun {0x1318, 0x0911, 0xffff, 0, "Hamachi GNIC-II", hamachi_timer, 0},
426*4882a593Smuzhiyun {0,},
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Offsets to the Hamachi registers. Various sizes. */
430*4882a593Smuzhiyun enum hamachi_offsets {
431*4882a593Smuzhiyun TxDMACtrl=0x00, TxCmd=0x04, TxStatus=0x06, TxPtr=0x08, TxCurPtr=0x10,
432*4882a593Smuzhiyun RxDMACtrl=0x20, RxCmd=0x24, RxStatus=0x26, RxPtr=0x28, RxCurPtr=0x30,
433*4882a593Smuzhiyun PCIClkMeas=0x060, MiscStatus=0x066, ChipRev=0x68, ChipReset=0x06B,
434*4882a593Smuzhiyun LEDCtrl=0x06C, VirtualJumpers=0x06D, GPIO=0x6E,
435*4882a593Smuzhiyun TxChecksum=0x074, RxChecksum=0x076,
436*4882a593Smuzhiyun TxIntrCtrl=0x078, RxIntrCtrl=0x07C,
437*4882a593Smuzhiyun InterruptEnable=0x080, InterruptClear=0x084, IntrStatus=0x088,
438*4882a593Smuzhiyun EventStatus=0x08C,
439*4882a593Smuzhiyun MACCnfg=0x0A0, FrameGap0=0x0A2, FrameGap1=0x0A4,
440*4882a593Smuzhiyun /* See enum MII_offsets below. */
441*4882a593Smuzhiyun MACCnfg2=0x0B0, RxDepth=0x0B8, FlowCtrl=0x0BC, MaxFrameSize=0x0CE,
442*4882a593Smuzhiyun AddrMode=0x0D0, StationAddr=0x0D2,
443*4882a593Smuzhiyun /* Gigabit AutoNegotiation. */
444*4882a593Smuzhiyun ANCtrl=0x0E0, ANStatus=0x0E2, ANXchngCtrl=0x0E4, ANAdvertise=0x0E8,
445*4882a593Smuzhiyun ANLinkPartnerAbility=0x0EA,
446*4882a593Smuzhiyun EECmdStatus=0x0F0, EEData=0x0F1, EEAddr=0x0F2,
447*4882a593Smuzhiyun FIFOcfg=0x0F8,
448*4882a593Smuzhiyun };
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* Offsets to the MII-mode registers. */
451*4882a593Smuzhiyun enum MII_offsets {
452*4882a593Smuzhiyun MII_Cmd=0xA6, MII_Addr=0xA8, MII_Wr_Data=0xAA, MII_Rd_Data=0xAC,
453*4882a593Smuzhiyun MII_Status=0xAE,
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Bits in the interrupt status/mask registers. */
457*4882a593Smuzhiyun enum intr_status_bits {
458*4882a593Smuzhiyun IntrRxDone=0x01, IntrRxPCIFault=0x02, IntrRxPCIErr=0x04,
459*4882a593Smuzhiyun IntrTxDone=0x100, IntrTxPCIFault=0x200, IntrTxPCIErr=0x400,
460*4882a593Smuzhiyun LinkChange=0x10000, NegotiationChange=0x20000, StatsMax=0x40000, };
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* The Hamachi Rx and Tx buffer descriptors. */
463*4882a593Smuzhiyun struct hamachi_desc {
464*4882a593Smuzhiyun __le32 status_n_length;
465*4882a593Smuzhiyun #if ADDRLEN == 64
466*4882a593Smuzhiyun u32 pad;
467*4882a593Smuzhiyun __le64 addr;
468*4882a593Smuzhiyun #else
469*4882a593Smuzhiyun __le32 addr;
470*4882a593Smuzhiyun #endif
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* Bits in hamachi_desc.status_n_length */
474*4882a593Smuzhiyun enum desc_status_bits {
475*4882a593Smuzhiyun DescOwn=0x80000000, DescEndPacket=0x40000000, DescEndRing=0x20000000,
476*4882a593Smuzhiyun DescIntr=0x10000000,
477*4882a593Smuzhiyun };
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun #define PRIV_ALIGN 15 /* Required alignment mask */
480*4882a593Smuzhiyun #define MII_CNT 4
481*4882a593Smuzhiyun struct hamachi_private {
482*4882a593Smuzhiyun /* Descriptor rings first for alignment. Tx requires a second descriptor
483*4882a593Smuzhiyun for status. */
484*4882a593Smuzhiyun struct hamachi_desc *rx_ring;
485*4882a593Smuzhiyun struct hamachi_desc *tx_ring;
486*4882a593Smuzhiyun struct sk_buff* rx_skbuff[RX_RING_SIZE];
487*4882a593Smuzhiyun struct sk_buff* tx_skbuff[TX_RING_SIZE];
488*4882a593Smuzhiyun dma_addr_t tx_ring_dma;
489*4882a593Smuzhiyun dma_addr_t rx_ring_dma;
490*4882a593Smuzhiyun struct timer_list timer; /* Media selection timer. */
491*4882a593Smuzhiyun /* Frequently used and paired value: keep adjacent for cache effect. */
492*4882a593Smuzhiyun spinlock_t lock;
493*4882a593Smuzhiyun int chip_id;
494*4882a593Smuzhiyun unsigned int cur_rx, dirty_rx; /* Producer/consumer ring indices */
495*4882a593Smuzhiyun unsigned int cur_tx, dirty_tx;
496*4882a593Smuzhiyun unsigned int rx_buf_sz; /* Based on MTU+slack. */
497*4882a593Smuzhiyun unsigned int tx_full:1; /* The Tx queue is full. */
498*4882a593Smuzhiyun unsigned int duplex_lock:1;
499*4882a593Smuzhiyun unsigned int default_port:4; /* Last dev->if_port value. */
500*4882a593Smuzhiyun /* MII transceiver section. */
501*4882a593Smuzhiyun int mii_cnt; /* MII device addresses. */
502*4882a593Smuzhiyun struct mii_if_info mii_if; /* MII lib hooks/info */
503*4882a593Smuzhiyun unsigned char phys[MII_CNT]; /* MII device addresses, only first one used. */
504*4882a593Smuzhiyun u32 rx_int_var, tx_int_var; /* interrupt control variables */
505*4882a593Smuzhiyun u32 option; /* Hold on to a copy of the options */
506*4882a593Smuzhiyun struct pci_dev *pci_dev;
507*4882a593Smuzhiyun void __iomem *base;
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun MODULE_AUTHOR("Donald Becker <becker@scyld.com>, Eric Kasten <kasten@nscl.msu.edu>, Keith Underwood <keithu@parl.clemson.edu>");
511*4882a593Smuzhiyun MODULE_DESCRIPTION("Packet Engines 'Hamachi' GNIC-II Gigabit Ethernet driver");
512*4882a593Smuzhiyun MODULE_LICENSE("GPL");
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun module_param(max_interrupt_work, int, 0);
515*4882a593Smuzhiyun module_param(mtu, int, 0);
516*4882a593Smuzhiyun module_param(debug, int, 0);
517*4882a593Smuzhiyun module_param(min_rx_pkt, int, 0);
518*4882a593Smuzhiyun module_param(max_rx_gap, int, 0);
519*4882a593Smuzhiyun module_param(max_rx_latency, int, 0);
520*4882a593Smuzhiyun module_param(min_tx_pkt, int, 0);
521*4882a593Smuzhiyun module_param(max_tx_gap, int, 0);
522*4882a593Smuzhiyun module_param(max_tx_latency, int, 0);
523*4882a593Smuzhiyun module_param(rx_copybreak, int, 0);
524*4882a593Smuzhiyun module_param_array(rx_params, int, NULL, 0);
525*4882a593Smuzhiyun module_param_array(tx_params, int, NULL, 0);
526*4882a593Smuzhiyun module_param_array(options, int, NULL, 0);
527*4882a593Smuzhiyun module_param_array(full_duplex, int, NULL, 0);
528*4882a593Smuzhiyun module_param(force32, int, 0);
529*4882a593Smuzhiyun MODULE_PARM_DESC(max_interrupt_work, "GNIC-II maximum events handled per interrupt");
530*4882a593Smuzhiyun MODULE_PARM_DESC(mtu, "GNIC-II MTU (all boards)");
531*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "GNIC-II debug level (0-7)");
532*4882a593Smuzhiyun MODULE_PARM_DESC(min_rx_pkt, "GNIC-II minimum Rx packets processed between interrupts");
533*4882a593Smuzhiyun MODULE_PARM_DESC(max_rx_gap, "GNIC-II maximum Rx inter-packet gap in 8.192 microsecond units");
534*4882a593Smuzhiyun MODULE_PARM_DESC(max_rx_latency, "GNIC-II time between Rx interrupts in 8.192 microsecond units");
535*4882a593Smuzhiyun MODULE_PARM_DESC(min_tx_pkt, "GNIC-II minimum Tx packets processed between interrupts");
536*4882a593Smuzhiyun MODULE_PARM_DESC(max_tx_gap, "GNIC-II maximum Tx inter-packet gap in 8.192 microsecond units");
537*4882a593Smuzhiyun MODULE_PARM_DESC(max_tx_latency, "GNIC-II time between Tx interrupts in 8.192 microsecond units");
538*4882a593Smuzhiyun MODULE_PARM_DESC(rx_copybreak, "GNIC-II copy breakpoint for copy-only-tiny-frames");
539*4882a593Smuzhiyun MODULE_PARM_DESC(rx_params, "GNIC-II min_rx_pkt+max_rx_gap+max_rx_latency");
540*4882a593Smuzhiyun MODULE_PARM_DESC(tx_params, "GNIC-II min_tx_pkt+max_tx_gap+max_tx_latency");
541*4882a593Smuzhiyun MODULE_PARM_DESC(options, "GNIC-II Bits 0-3: media type, bits 4-6: as force32, bit 7: half duplex, bit 9 full duplex");
542*4882a593Smuzhiyun MODULE_PARM_DESC(full_duplex, "GNIC-II full duplex setting(s) (1)");
543*4882a593Smuzhiyun MODULE_PARM_DESC(force32, "GNIC-II: Bit 0: 32 bit PCI, bit 1: disable parity, bit 2: 64 bit PCI (all boards)");
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun static int read_eeprom(void __iomem *ioaddr, int location);
546*4882a593Smuzhiyun static int mdio_read(struct net_device *dev, int phy_id, int location);
547*4882a593Smuzhiyun static void mdio_write(struct net_device *dev, int phy_id, int location, int value);
548*4882a593Smuzhiyun static int hamachi_open(struct net_device *dev);
549*4882a593Smuzhiyun static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
550*4882a593Smuzhiyun static void hamachi_timer(struct timer_list *t);
551*4882a593Smuzhiyun static void hamachi_tx_timeout(struct net_device *dev, unsigned int txqueue);
552*4882a593Smuzhiyun static void hamachi_init_ring(struct net_device *dev);
553*4882a593Smuzhiyun static netdev_tx_t hamachi_start_xmit(struct sk_buff *skb,
554*4882a593Smuzhiyun struct net_device *dev);
555*4882a593Smuzhiyun static irqreturn_t hamachi_interrupt(int irq, void *dev_instance);
556*4882a593Smuzhiyun static int hamachi_rx(struct net_device *dev);
557*4882a593Smuzhiyun static inline int hamachi_tx(struct net_device *dev);
558*4882a593Smuzhiyun static void hamachi_error(struct net_device *dev, int intr_status);
559*4882a593Smuzhiyun static int hamachi_close(struct net_device *dev);
560*4882a593Smuzhiyun static struct net_device_stats *hamachi_get_stats(struct net_device *dev);
561*4882a593Smuzhiyun static void set_rx_mode(struct net_device *dev);
562*4882a593Smuzhiyun static const struct ethtool_ops ethtool_ops;
563*4882a593Smuzhiyun static const struct ethtool_ops ethtool_ops_no_mii;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun static const struct net_device_ops hamachi_netdev_ops = {
566*4882a593Smuzhiyun .ndo_open = hamachi_open,
567*4882a593Smuzhiyun .ndo_stop = hamachi_close,
568*4882a593Smuzhiyun .ndo_start_xmit = hamachi_start_xmit,
569*4882a593Smuzhiyun .ndo_get_stats = hamachi_get_stats,
570*4882a593Smuzhiyun .ndo_set_rx_mode = set_rx_mode,
571*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
572*4882a593Smuzhiyun .ndo_set_mac_address = eth_mac_addr,
573*4882a593Smuzhiyun .ndo_tx_timeout = hamachi_tx_timeout,
574*4882a593Smuzhiyun .ndo_do_ioctl = netdev_ioctl,
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun
hamachi_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)578*4882a593Smuzhiyun static int hamachi_init_one(struct pci_dev *pdev,
579*4882a593Smuzhiyun const struct pci_device_id *ent)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct hamachi_private *hmp;
582*4882a593Smuzhiyun int option, i, rx_int_var, tx_int_var, boguscnt;
583*4882a593Smuzhiyun int chip_id = ent->driver_data;
584*4882a593Smuzhiyun int irq;
585*4882a593Smuzhiyun void __iomem *ioaddr;
586*4882a593Smuzhiyun unsigned long base;
587*4882a593Smuzhiyun static int card_idx;
588*4882a593Smuzhiyun struct net_device *dev;
589*4882a593Smuzhiyun void *ring_space;
590*4882a593Smuzhiyun dma_addr_t ring_dma;
591*4882a593Smuzhiyun int ret = -ENOMEM;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* when built into the kernel, we only print version if device is found */
594*4882a593Smuzhiyun #ifndef MODULE
595*4882a593Smuzhiyun static int printed_version;
596*4882a593Smuzhiyun if (!printed_version++)
597*4882a593Smuzhiyun printk(version);
598*4882a593Smuzhiyun #endif
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (pci_enable_device(pdev)) {
601*4882a593Smuzhiyun ret = -EIO;
602*4882a593Smuzhiyun goto err_out;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun base = pci_resource_start(pdev, 0);
606*4882a593Smuzhiyun #ifdef __alpha__ /* Really "64 bit addrs" */
607*4882a593Smuzhiyun base |= (pci_resource_start(pdev, 1) << 32);
608*4882a593Smuzhiyun #endif
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun pci_set_master(pdev);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun i = pci_request_regions(pdev, DRV_NAME);
613*4882a593Smuzhiyun if (i)
614*4882a593Smuzhiyun return i;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun irq = pdev->irq;
617*4882a593Smuzhiyun ioaddr = ioremap(base, 0x400);
618*4882a593Smuzhiyun if (!ioaddr)
619*4882a593Smuzhiyun goto err_out_release;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun dev = alloc_etherdev(sizeof(struct hamachi_private));
622*4882a593Smuzhiyun if (!dev)
623*4882a593Smuzhiyun goto err_out_iounmap;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pdev->dev);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun for (i = 0; i < 6; i++)
628*4882a593Smuzhiyun dev->dev_addr[i] = 1 ? read_eeprom(ioaddr, 4 + i)
629*4882a593Smuzhiyun : readb(ioaddr + StationAddr + i);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun #if ! defined(final_version)
632*4882a593Smuzhiyun if (hamachi_debug > 4)
633*4882a593Smuzhiyun for (i = 0; i < 0x10; i++)
634*4882a593Smuzhiyun printk("%2.2x%s",
635*4882a593Smuzhiyun read_eeprom(ioaddr, i), i % 16 != 15 ? " " : "\n");
636*4882a593Smuzhiyun #endif
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun hmp = netdev_priv(dev);
639*4882a593Smuzhiyun spin_lock_init(&hmp->lock);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun hmp->mii_if.dev = dev;
642*4882a593Smuzhiyun hmp->mii_if.mdio_read = mdio_read;
643*4882a593Smuzhiyun hmp->mii_if.mdio_write = mdio_write;
644*4882a593Smuzhiyun hmp->mii_if.phy_id_mask = 0x1f;
645*4882a593Smuzhiyun hmp->mii_if.reg_num_mask = 0x1f;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun ring_space = dma_alloc_coherent(&pdev->dev, TX_TOTAL_SIZE, &ring_dma,
648*4882a593Smuzhiyun GFP_KERNEL);
649*4882a593Smuzhiyun if (!ring_space)
650*4882a593Smuzhiyun goto err_out_cleardev;
651*4882a593Smuzhiyun hmp->tx_ring = ring_space;
652*4882a593Smuzhiyun hmp->tx_ring_dma = ring_dma;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun ring_space = dma_alloc_coherent(&pdev->dev, RX_TOTAL_SIZE, &ring_dma,
655*4882a593Smuzhiyun GFP_KERNEL);
656*4882a593Smuzhiyun if (!ring_space)
657*4882a593Smuzhiyun goto err_out_unmap_tx;
658*4882a593Smuzhiyun hmp->rx_ring = ring_space;
659*4882a593Smuzhiyun hmp->rx_ring_dma = ring_dma;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun /* Check for options being passed in */
662*4882a593Smuzhiyun option = card_idx < MAX_UNITS ? options[card_idx] : 0;
663*4882a593Smuzhiyun if (dev->mem_start)
664*4882a593Smuzhiyun option = dev->mem_start;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /* If the bus size is misidentified, do the following. */
667*4882a593Smuzhiyun force32 = force32 ? force32 :
668*4882a593Smuzhiyun ((option >= 0) ? ((option & 0x00000070) >> 4) : 0 );
669*4882a593Smuzhiyun if (force32)
670*4882a593Smuzhiyun writeb(force32, ioaddr + VirtualJumpers);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun /* Hmmm, do we really need to reset the chip???. */
673*4882a593Smuzhiyun writeb(0x01, ioaddr + ChipReset);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /* After a reset, the clock speed measurement of the PCI bus will not
676*4882a593Smuzhiyun * be valid for a moment. Wait for a little while until it is. If
677*4882a593Smuzhiyun * it takes more than 10ms, forget it.
678*4882a593Smuzhiyun */
679*4882a593Smuzhiyun udelay(10);
680*4882a593Smuzhiyun i = readb(ioaddr + PCIClkMeas);
681*4882a593Smuzhiyun for (boguscnt = 0; (!(i & 0x080)) && boguscnt < 1000; boguscnt++){
682*4882a593Smuzhiyun udelay(10);
683*4882a593Smuzhiyun i = readb(ioaddr + PCIClkMeas);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun hmp->base = ioaddr;
687*4882a593Smuzhiyun pci_set_drvdata(pdev, dev);
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun hmp->chip_id = chip_id;
690*4882a593Smuzhiyun hmp->pci_dev = pdev;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* The lower four bits are the media type. */
693*4882a593Smuzhiyun if (option > 0) {
694*4882a593Smuzhiyun hmp->option = option;
695*4882a593Smuzhiyun if (option & 0x200)
696*4882a593Smuzhiyun hmp->mii_if.full_duplex = 1;
697*4882a593Smuzhiyun else if (option & 0x080)
698*4882a593Smuzhiyun hmp->mii_if.full_duplex = 0;
699*4882a593Smuzhiyun hmp->default_port = option & 15;
700*4882a593Smuzhiyun if (hmp->default_port)
701*4882a593Smuzhiyun hmp->mii_if.force_media = 1;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun if (card_idx < MAX_UNITS && full_duplex[card_idx] > 0)
704*4882a593Smuzhiyun hmp->mii_if.full_duplex = 1;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* lock the duplex mode if someone specified a value */
707*4882a593Smuzhiyun if (hmp->mii_if.full_duplex || (option & 0x080))
708*4882a593Smuzhiyun hmp->duplex_lock = 1;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /* Set interrupt tuning parameters */
711*4882a593Smuzhiyun max_rx_latency = max_rx_latency & 0x00ff;
712*4882a593Smuzhiyun max_rx_gap = max_rx_gap & 0x00ff;
713*4882a593Smuzhiyun min_rx_pkt = min_rx_pkt & 0x00ff;
714*4882a593Smuzhiyun max_tx_latency = max_tx_latency & 0x00ff;
715*4882a593Smuzhiyun max_tx_gap = max_tx_gap & 0x00ff;
716*4882a593Smuzhiyun min_tx_pkt = min_tx_pkt & 0x00ff;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun rx_int_var = card_idx < MAX_UNITS ? rx_params[card_idx] : -1;
719*4882a593Smuzhiyun tx_int_var = card_idx < MAX_UNITS ? tx_params[card_idx] : -1;
720*4882a593Smuzhiyun hmp->rx_int_var = rx_int_var >= 0 ? rx_int_var :
721*4882a593Smuzhiyun (min_rx_pkt << 16 | max_rx_gap << 8 | max_rx_latency);
722*4882a593Smuzhiyun hmp->tx_int_var = tx_int_var >= 0 ? tx_int_var :
723*4882a593Smuzhiyun (min_tx_pkt << 16 | max_tx_gap << 8 | max_tx_latency);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* The Hamachi-specific entries in the device structure. */
727*4882a593Smuzhiyun dev->netdev_ops = &hamachi_netdev_ops;
728*4882a593Smuzhiyun dev->ethtool_ops = (chip_tbl[hmp->chip_id].flags & CanHaveMII) ?
729*4882a593Smuzhiyun ðtool_ops : ðtool_ops_no_mii;
730*4882a593Smuzhiyun dev->watchdog_timeo = TX_TIMEOUT;
731*4882a593Smuzhiyun if (mtu)
732*4882a593Smuzhiyun dev->mtu = mtu;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun i = register_netdev(dev);
735*4882a593Smuzhiyun if (i) {
736*4882a593Smuzhiyun ret = i;
737*4882a593Smuzhiyun goto err_out_unmap_rx;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun printk(KERN_INFO "%s: %s type %x at %p, %pM, IRQ %d.\n",
741*4882a593Smuzhiyun dev->name, chip_tbl[chip_id].name, readl(ioaddr + ChipRev),
742*4882a593Smuzhiyun ioaddr, dev->dev_addr, irq);
743*4882a593Smuzhiyun i = readb(ioaddr + PCIClkMeas);
744*4882a593Smuzhiyun printk(KERN_INFO "%s: %d-bit %d Mhz PCI bus (%d), Virtual Jumpers "
745*4882a593Smuzhiyun "%2.2x, LPA %4.4x.\n",
746*4882a593Smuzhiyun dev->name, readw(ioaddr + MiscStatus) & 1 ? 64 : 32,
747*4882a593Smuzhiyun i ? 2000/(i&0x7f) : 0, i&0x7f, (int)readb(ioaddr + VirtualJumpers),
748*4882a593Smuzhiyun readw(ioaddr + ANLinkPartnerAbility));
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun if (chip_tbl[hmp->chip_id].flags & CanHaveMII) {
751*4882a593Smuzhiyun int phy, phy_idx = 0;
752*4882a593Smuzhiyun for (phy = 0; phy < 32 && phy_idx < MII_CNT; phy++) {
753*4882a593Smuzhiyun int mii_status = mdio_read(dev, phy, MII_BMSR);
754*4882a593Smuzhiyun if (mii_status != 0xffff &&
755*4882a593Smuzhiyun mii_status != 0x0000) {
756*4882a593Smuzhiyun hmp->phys[phy_idx++] = phy;
757*4882a593Smuzhiyun hmp->mii_if.advertising = mdio_read(dev, phy, MII_ADVERTISE);
758*4882a593Smuzhiyun printk(KERN_INFO "%s: MII PHY found at address %d, status "
759*4882a593Smuzhiyun "0x%4.4x advertising %4.4x.\n",
760*4882a593Smuzhiyun dev->name, phy, mii_status, hmp->mii_if.advertising);
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun hmp->mii_cnt = phy_idx;
764*4882a593Smuzhiyun if (hmp->mii_cnt > 0)
765*4882a593Smuzhiyun hmp->mii_if.phy_id = hmp->phys[0];
766*4882a593Smuzhiyun else
767*4882a593Smuzhiyun memset(&hmp->mii_if, 0, sizeof(hmp->mii_if));
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun /* Configure gigabit autonegotiation. */
770*4882a593Smuzhiyun writew(0x0400, ioaddr + ANXchngCtrl); /* Enable legacy links. */
771*4882a593Smuzhiyun writew(0x08e0, ioaddr + ANAdvertise); /* Set our advertise word. */
772*4882a593Smuzhiyun writew(0x1000, ioaddr + ANCtrl); /* Enable negotiation */
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun card_idx++;
775*4882a593Smuzhiyun return 0;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun err_out_unmap_rx:
778*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, RX_TOTAL_SIZE, hmp->rx_ring,
779*4882a593Smuzhiyun hmp->rx_ring_dma);
780*4882a593Smuzhiyun err_out_unmap_tx:
781*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, TX_TOTAL_SIZE, hmp->tx_ring,
782*4882a593Smuzhiyun hmp->tx_ring_dma);
783*4882a593Smuzhiyun err_out_cleardev:
784*4882a593Smuzhiyun free_netdev (dev);
785*4882a593Smuzhiyun err_out_iounmap:
786*4882a593Smuzhiyun iounmap(ioaddr);
787*4882a593Smuzhiyun err_out_release:
788*4882a593Smuzhiyun pci_release_regions(pdev);
789*4882a593Smuzhiyun err_out:
790*4882a593Smuzhiyun return ret;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
read_eeprom(void __iomem * ioaddr,int location)793*4882a593Smuzhiyun static int read_eeprom(void __iomem *ioaddr, int location)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun int bogus_cnt = 1000;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* We should check busy first - per docs -KDU */
798*4882a593Smuzhiyun while ((readb(ioaddr + EECmdStatus) & 0x40) && --bogus_cnt > 0);
799*4882a593Smuzhiyun writew(location, ioaddr + EEAddr);
800*4882a593Smuzhiyun writeb(0x02, ioaddr + EECmdStatus);
801*4882a593Smuzhiyun bogus_cnt = 1000;
802*4882a593Smuzhiyun while ((readb(ioaddr + EECmdStatus) & 0x40) && --bogus_cnt > 0);
803*4882a593Smuzhiyun if (hamachi_debug > 5)
804*4882a593Smuzhiyun printk(" EEPROM status is %2.2x after %d ticks.\n",
805*4882a593Smuzhiyun (int)readb(ioaddr + EECmdStatus), 1000- bogus_cnt);
806*4882a593Smuzhiyun return readb(ioaddr + EEData);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun /* MII Managemen Data I/O accesses.
810*4882a593Smuzhiyun These routines assume the MDIO controller is idle, and do not exit until
811*4882a593Smuzhiyun the command is finished. */
812*4882a593Smuzhiyun
mdio_read(struct net_device * dev,int phy_id,int location)813*4882a593Smuzhiyun static int mdio_read(struct net_device *dev, int phy_id, int location)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
816*4882a593Smuzhiyun void __iomem *ioaddr = hmp->base;
817*4882a593Smuzhiyun int i;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /* We should check busy first - per docs -KDU */
820*4882a593Smuzhiyun for (i = 10000; i >= 0; i--)
821*4882a593Smuzhiyun if ((readw(ioaddr + MII_Status) & 1) == 0)
822*4882a593Smuzhiyun break;
823*4882a593Smuzhiyun writew((phy_id<<8) + location, ioaddr + MII_Addr);
824*4882a593Smuzhiyun writew(0x0001, ioaddr + MII_Cmd);
825*4882a593Smuzhiyun for (i = 10000; i >= 0; i--)
826*4882a593Smuzhiyun if ((readw(ioaddr + MII_Status) & 1) == 0)
827*4882a593Smuzhiyun break;
828*4882a593Smuzhiyun return readw(ioaddr + MII_Rd_Data);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
mdio_write(struct net_device * dev,int phy_id,int location,int value)831*4882a593Smuzhiyun static void mdio_write(struct net_device *dev, int phy_id, int location, int value)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
834*4882a593Smuzhiyun void __iomem *ioaddr = hmp->base;
835*4882a593Smuzhiyun int i;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* We should check busy first - per docs -KDU */
838*4882a593Smuzhiyun for (i = 10000; i >= 0; i--)
839*4882a593Smuzhiyun if ((readw(ioaddr + MII_Status) & 1) == 0)
840*4882a593Smuzhiyun break;
841*4882a593Smuzhiyun writew((phy_id<<8) + location, ioaddr + MII_Addr);
842*4882a593Smuzhiyun writew(value, ioaddr + MII_Wr_Data);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* Wait for the command to finish. */
845*4882a593Smuzhiyun for (i = 10000; i >= 0; i--)
846*4882a593Smuzhiyun if ((readw(ioaddr + MII_Status) & 1) == 0)
847*4882a593Smuzhiyun break;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun
hamachi_open(struct net_device * dev)851*4882a593Smuzhiyun static int hamachi_open(struct net_device *dev)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
854*4882a593Smuzhiyun void __iomem *ioaddr = hmp->base;
855*4882a593Smuzhiyun int i;
856*4882a593Smuzhiyun u32 rx_int_var, tx_int_var;
857*4882a593Smuzhiyun u16 fifo_info;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun i = request_irq(hmp->pci_dev->irq, hamachi_interrupt, IRQF_SHARED,
860*4882a593Smuzhiyun dev->name, dev);
861*4882a593Smuzhiyun if (i)
862*4882a593Smuzhiyun return i;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun hamachi_init_ring(dev);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun #if ADDRLEN == 64
867*4882a593Smuzhiyun /* writellll anyone ? */
868*4882a593Smuzhiyun writel(hmp->rx_ring_dma, ioaddr + RxPtr);
869*4882a593Smuzhiyun writel(hmp->rx_ring_dma >> 32, ioaddr + RxPtr + 4);
870*4882a593Smuzhiyun writel(hmp->tx_ring_dma, ioaddr + TxPtr);
871*4882a593Smuzhiyun writel(hmp->tx_ring_dma >> 32, ioaddr + TxPtr + 4);
872*4882a593Smuzhiyun #else
873*4882a593Smuzhiyun writel(hmp->rx_ring_dma, ioaddr + RxPtr);
874*4882a593Smuzhiyun writel(hmp->tx_ring_dma, ioaddr + TxPtr);
875*4882a593Smuzhiyun #endif
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* TODO: It would make sense to organize this as words since the card
878*4882a593Smuzhiyun * documentation does. -KDU
879*4882a593Smuzhiyun */
880*4882a593Smuzhiyun for (i = 0; i < 6; i++)
881*4882a593Smuzhiyun writeb(dev->dev_addr[i], ioaddr + StationAddr + i);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun /* Initialize other registers: with so many this eventually this will
884*4882a593Smuzhiyun converted to an offset/value list. */
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /* Configure the FIFO */
887*4882a593Smuzhiyun fifo_info = (readw(ioaddr + GPIO) & 0x00C0) >> 6;
888*4882a593Smuzhiyun switch (fifo_info){
889*4882a593Smuzhiyun case 0 :
890*4882a593Smuzhiyun /* No FIFO */
891*4882a593Smuzhiyun writew(0x0000, ioaddr + FIFOcfg);
892*4882a593Smuzhiyun break;
893*4882a593Smuzhiyun case 1 :
894*4882a593Smuzhiyun /* Configure the FIFO for 512K external, 16K used for Tx. */
895*4882a593Smuzhiyun writew(0x0028, ioaddr + FIFOcfg);
896*4882a593Smuzhiyun break;
897*4882a593Smuzhiyun case 2 :
898*4882a593Smuzhiyun /* Configure the FIFO for 1024 external, 32K used for Tx. */
899*4882a593Smuzhiyun writew(0x004C, ioaddr + FIFOcfg);
900*4882a593Smuzhiyun break;
901*4882a593Smuzhiyun case 3 :
902*4882a593Smuzhiyun /* Configure the FIFO for 2048 external, 32K used for Tx. */
903*4882a593Smuzhiyun writew(0x006C, ioaddr + FIFOcfg);
904*4882a593Smuzhiyun break;
905*4882a593Smuzhiyun default :
906*4882a593Smuzhiyun printk(KERN_WARNING "%s: Unsupported external memory config!\n",
907*4882a593Smuzhiyun dev->name);
908*4882a593Smuzhiyun /* Default to no FIFO */
909*4882a593Smuzhiyun writew(0x0000, ioaddr + FIFOcfg);
910*4882a593Smuzhiyun break;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun if (dev->if_port == 0)
914*4882a593Smuzhiyun dev->if_port = hmp->default_port;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun /* Setting the Rx mode will start the Rx process. */
918*4882a593Smuzhiyun /* If someone didn't choose a duplex, default to full-duplex */
919*4882a593Smuzhiyun if (hmp->duplex_lock != 1)
920*4882a593Smuzhiyun hmp->mii_if.full_duplex = 1;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* always 1, takes no more time to do it */
923*4882a593Smuzhiyun writew(0x0001, ioaddr + RxChecksum);
924*4882a593Smuzhiyun writew(0x0000, ioaddr + TxChecksum);
925*4882a593Smuzhiyun writew(0x8000, ioaddr + MACCnfg); /* Soft reset the MAC */
926*4882a593Smuzhiyun writew(0x215F, ioaddr + MACCnfg);
927*4882a593Smuzhiyun writew(0x000C, ioaddr + FrameGap0);
928*4882a593Smuzhiyun /* WHAT?!?!? Why isn't this documented somewhere? -KDU */
929*4882a593Smuzhiyun writew(0x1018, ioaddr + FrameGap1);
930*4882a593Smuzhiyun /* Why do we enable receives/transmits here? -KDU */
931*4882a593Smuzhiyun writew(0x0780, ioaddr + MACCnfg2); /* Upper 16 bits control LEDs. */
932*4882a593Smuzhiyun /* Enable automatic generation of flow control frames, period 0xffff. */
933*4882a593Smuzhiyun writel(0x0030FFFF, ioaddr + FlowCtrl);
934*4882a593Smuzhiyun writew(MAX_FRAME_SIZE, ioaddr + MaxFrameSize); /* dev->mtu+14 ??? */
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* Enable legacy links. */
937*4882a593Smuzhiyun writew(0x0400, ioaddr + ANXchngCtrl); /* Enable legacy links. */
938*4882a593Smuzhiyun /* Initial Link LED to blinking red. */
939*4882a593Smuzhiyun writeb(0x03, ioaddr + LEDCtrl);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /* Configure interrupt mitigation. This has a great effect on
942*4882a593Smuzhiyun performance, so systems tuning should start here!. */
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun rx_int_var = hmp->rx_int_var;
945*4882a593Smuzhiyun tx_int_var = hmp->tx_int_var;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun if (hamachi_debug > 1) {
948*4882a593Smuzhiyun printk("max_tx_latency: %d, max_tx_gap: %d, min_tx_pkt: %d\n",
949*4882a593Smuzhiyun tx_int_var & 0x00ff, (tx_int_var & 0x00ff00) >> 8,
950*4882a593Smuzhiyun (tx_int_var & 0x00ff0000) >> 16);
951*4882a593Smuzhiyun printk("max_rx_latency: %d, max_rx_gap: %d, min_rx_pkt: %d\n",
952*4882a593Smuzhiyun rx_int_var & 0x00ff, (rx_int_var & 0x00ff00) >> 8,
953*4882a593Smuzhiyun (rx_int_var & 0x00ff0000) >> 16);
954*4882a593Smuzhiyun printk("rx_int_var: %x, tx_int_var: %x\n", rx_int_var, tx_int_var);
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun writel(tx_int_var, ioaddr + TxIntrCtrl);
958*4882a593Smuzhiyun writel(rx_int_var, ioaddr + RxIntrCtrl);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun set_rx_mode(dev);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun netif_start_queue(dev);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun /* Enable interrupts by setting the interrupt mask. */
965*4882a593Smuzhiyun writel(0x80878787, ioaddr + InterruptEnable);
966*4882a593Smuzhiyun writew(0x0000, ioaddr + EventStatus); /* Clear non-interrupting events */
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /* Configure and start the DMA channels. */
969*4882a593Smuzhiyun /* Burst sizes are in the low three bits: size = 4<<(val&7) */
970*4882a593Smuzhiyun #if ADDRLEN == 64
971*4882a593Smuzhiyun writew(0x005D, ioaddr + RxDMACtrl); /* 128 dword bursts */
972*4882a593Smuzhiyun writew(0x005D, ioaddr + TxDMACtrl);
973*4882a593Smuzhiyun #else
974*4882a593Smuzhiyun writew(0x001D, ioaddr + RxDMACtrl);
975*4882a593Smuzhiyun writew(0x001D, ioaddr + TxDMACtrl);
976*4882a593Smuzhiyun #endif
977*4882a593Smuzhiyun writew(0x0001, ioaddr + RxCmd);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun if (hamachi_debug > 2) {
980*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Done hamachi_open(), status: Rx %x Tx %x.\n",
981*4882a593Smuzhiyun dev->name, readw(ioaddr + RxStatus), readw(ioaddr + TxStatus));
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun /* Set the timer to check for link beat. */
984*4882a593Smuzhiyun timer_setup(&hmp->timer, hamachi_timer, 0);
985*4882a593Smuzhiyun hmp->timer.expires = RUN_AT((24*HZ)/10); /* 2.4 sec. */
986*4882a593Smuzhiyun add_timer(&hmp->timer);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun return 0;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
hamachi_tx(struct net_device * dev)991*4882a593Smuzhiyun static inline int hamachi_tx(struct net_device *dev)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /* Update the dirty pointer until we find an entry that is
996*4882a593Smuzhiyun still owned by the card */
997*4882a593Smuzhiyun for (; hmp->cur_tx - hmp->dirty_tx > 0; hmp->dirty_tx++) {
998*4882a593Smuzhiyun int entry = hmp->dirty_tx % TX_RING_SIZE;
999*4882a593Smuzhiyun struct sk_buff *skb;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (hmp->tx_ring[entry].status_n_length & cpu_to_le32(DescOwn))
1002*4882a593Smuzhiyun break;
1003*4882a593Smuzhiyun /* Free the original skb. */
1004*4882a593Smuzhiyun skb = hmp->tx_skbuff[entry];
1005*4882a593Smuzhiyun if (skb) {
1006*4882a593Smuzhiyun dma_unmap_single(&hmp->pci_dev->dev,
1007*4882a593Smuzhiyun leXX_to_cpu(hmp->tx_ring[entry].addr),
1008*4882a593Smuzhiyun skb->len, DMA_TO_DEVICE);
1009*4882a593Smuzhiyun dev_kfree_skb(skb);
1010*4882a593Smuzhiyun hmp->tx_skbuff[entry] = NULL;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun hmp->tx_ring[entry].status_n_length = 0;
1013*4882a593Smuzhiyun if (entry >= TX_RING_SIZE-1)
1014*4882a593Smuzhiyun hmp->tx_ring[TX_RING_SIZE-1].status_n_length |=
1015*4882a593Smuzhiyun cpu_to_le32(DescEndRing);
1016*4882a593Smuzhiyun dev->stats.tx_packets++;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun return 0;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
hamachi_timer(struct timer_list * t)1022*4882a593Smuzhiyun static void hamachi_timer(struct timer_list *t)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun struct hamachi_private *hmp = from_timer(hmp, t, timer);
1025*4882a593Smuzhiyun struct net_device *dev = hmp->mii_if.dev;
1026*4882a593Smuzhiyun void __iomem *ioaddr = hmp->base;
1027*4882a593Smuzhiyun int next_tick = 10*HZ;
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun if (hamachi_debug > 2) {
1030*4882a593Smuzhiyun printk(KERN_INFO "%s: Hamachi Autonegotiation status %4.4x, LPA "
1031*4882a593Smuzhiyun "%4.4x.\n", dev->name, readw(ioaddr + ANStatus),
1032*4882a593Smuzhiyun readw(ioaddr + ANLinkPartnerAbility));
1033*4882a593Smuzhiyun printk(KERN_INFO "%s: Autonegotiation regs %4.4x %4.4x %4.4x "
1034*4882a593Smuzhiyun "%4.4x %4.4x %4.4x.\n", dev->name,
1035*4882a593Smuzhiyun readw(ioaddr + 0x0e0),
1036*4882a593Smuzhiyun readw(ioaddr + 0x0e2),
1037*4882a593Smuzhiyun readw(ioaddr + 0x0e4),
1038*4882a593Smuzhiyun readw(ioaddr + 0x0e6),
1039*4882a593Smuzhiyun readw(ioaddr + 0x0e8),
1040*4882a593Smuzhiyun readw(ioaddr + 0x0eA));
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun /* We could do something here... nah. */
1043*4882a593Smuzhiyun hmp->timer.expires = RUN_AT(next_tick);
1044*4882a593Smuzhiyun add_timer(&hmp->timer);
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
hamachi_tx_timeout(struct net_device * dev,unsigned int txqueue)1047*4882a593Smuzhiyun static void hamachi_tx_timeout(struct net_device *dev, unsigned int txqueue)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun int i;
1050*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
1051*4882a593Smuzhiyun void __iomem *ioaddr = hmp->base;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun printk(KERN_WARNING "%s: Hamachi transmit timed out, status %8.8x,"
1054*4882a593Smuzhiyun " resetting...\n", dev->name, (int)readw(ioaddr + TxStatus));
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun printk(KERN_DEBUG " Rx ring %p: ", hmp->rx_ring);
1058*4882a593Smuzhiyun for (i = 0; i < RX_RING_SIZE; i++)
1059*4882a593Smuzhiyun printk(KERN_CONT " %8.8x",
1060*4882a593Smuzhiyun le32_to_cpu(hmp->rx_ring[i].status_n_length));
1061*4882a593Smuzhiyun printk(KERN_CONT "\n");
1062*4882a593Smuzhiyun printk(KERN_DEBUG" Tx ring %p: ", hmp->tx_ring);
1063*4882a593Smuzhiyun for (i = 0; i < TX_RING_SIZE; i++)
1064*4882a593Smuzhiyun printk(KERN_CONT " %4.4x",
1065*4882a593Smuzhiyun le32_to_cpu(hmp->tx_ring[i].status_n_length));
1066*4882a593Smuzhiyun printk(KERN_CONT "\n");
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun /* Reinit the hardware and make sure the Rx and Tx processes
1070*4882a593Smuzhiyun are up and running.
1071*4882a593Smuzhiyun */
1072*4882a593Smuzhiyun dev->if_port = 0;
1073*4882a593Smuzhiyun /* The right way to do Reset. -KDU
1074*4882a593Smuzhiyun * -Clear OWN bit in all Rx/Tx descriptors
1075*4882a593Smuzhiyun * -Wait 50 uS for channels to go idle
1076*4882a593Smuzhiyun * -Turn off MAC receiver
1077*4882a593Smuzhiyun * -Issue Reset
1078*4882a593Smuzhiyun */
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun for (i = 0; i < RX_RING_SIZE; i++)
1081*4882a593Smuzhiyun hmp->rx_ring[i].status_n_length &= cpu_to_le32(~DescOwn);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun /* Presume that all packets in the Tx queue are gone if we have to
1084*4882a593Smuzhiyun * re-init the hardware.
1085*4882a593Smuzhiyun */
1086*4882a593Smuzhiyun for (i = 0; i < TX_RING_SIZE; i++){
1087*4882a593Smuzhiyun struct sk_buff *skb;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun if (i >= TX_RING_SIZE - 1)
1090*4882a593Smuzhiyun hmp->tx_ring[i].status_n_length =
1091*4882a593Smuzhiyun cpu_to_le32(DescEndRing) |
1092*4882a593Smuzhiyun (hmp->tx_ring[i].status_n_length &
1093*4882a593Smuzhiyun cpu_to_le32(0x0000ffff));
1094*4882a593Smuzhiyun else
1095*4882a593Smuzhiyun hmp->tx_ring[i].status_n_length &= cpu_to_le32(0x0000ffff);
1096*4882a593Smuzhiyun skb = hmp->tx_skbuff[i];
1097*4882a593Smuzhiyun if (skb){
1098*4882a593Smuzhiyun dma_unmap_single(&hmp->pci_dev->dev,
1099*4882a593Smuzhiyun leXX_to_cpu(hmp->tx_ring[i].addr),
1100*4882a593Smuzhiyun skb->len, DMA_TO_DEVICE);
1101*4882a593Smuzhiyun dev_kfree_skb(skb);
1102*4882a593Smuzhiyun hmp->tx_skbuff[i] = NULL;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun udelay(60); /* Sleep 60 us just for safety sake */
1107*4882a593Smuzhiyun writew(0x0002, ioaddr + RxCmd); /* STOP Rx */
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun writeb(0x01, ioaddr + ChipReset); /* Reinit the hardware */
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun hmp->tx_full = 0;
1112*4882a593Smuzhiyun hmp->cur_rx = hmp->cur_tx = 0;
1113*4882a593Smuzhiyun hmp->dirty_rx = hmp->dirty_tx = 0;
1114*4882a593Smuzhiyun /* Rx packets are also presumed lost; however, we need to make sure a
1115*4882a593Smuzhiyun * ring of buffers is in tact. -KDU
1116*4882a593Smuzhiyun */
1117*4882a593Smuzhiyun for (i = 0; i < RX_RING_SIZE; i++){
1118*4882a593Smuzhiyun struct sk_buff *skb = hmp->rx_skbuff[i];
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun if (skb){
1121*4882a593Smuzhiyun dma_unmap_single(&hmp->pci_dev->dev,
1122*4882a593Smuzhiyun leXX_to_cpu(hmp->rx_ring[i].addr),
1123*4882a593Smuzhiyun hmp->rx_buf_sz, DMA_FROM_DEVICE);
1124*4882a593Smuzhiyun dev_kfree_skb(skb);
1125*4882a593Smuzhiyun hmp->rx_skbuff[i] = NULL;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun /* Fill in the Rx buffers. Handle allocation failure gracefully. */
1129*4882a593Smuzhiyun for (i = 0; i < RX_RING_SIZE; i++) {
1130*4882a593Smuzhiyun struct sk_buff *skb;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun skb = netdev_alloc_skb_ip_align(dev, hmp->rx_buf_sz);
1133*4882a593Smuzhiyun hmp->rx_skbuff[i] = skb;
1134*4882a593Smuzhiyun if (skb == NULL)
1135*4882a593Smuzhiyun break;
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun hmp->rx_ring[i].addr = cpu_to_leXX(dma_map_single(&hmp->pci_dev->dev,
1138*4882a593Smuzhiyun skb->data,
1139*4882a593Smuzhiyun hmp->rx_buf_sz,
1140*4882a593Smuzhiyun DMA_FROM_DEVICE));
1141*4882a593Smuzhiyun hmp->rx_ring[i].status_n_length = cpu_to_le32(DescOwn |
1142*4882a593Smuzhiyun DescEndPacket | DescIntr | (hmp->rx_buf_sz - 2));
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun hmp->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
1145*4882a593Smuzhiyun /* Mark the last entry as wrapping the ring. */
1146*4882a593Smuzhiyun hmp->rx_ring[RX_RING_SIZE-1].status_n_length |= cpu_to_le32(DescEndRing);
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* Trigger an immediate transmit demand. */
1149*4882a593Smuzhiyun netif_trans_update(dev); /* prevent tx timeout */
1150*4882a593Smuzhiyun dev->stats.tx_errors++;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun /* Restart the chip's Tx/Rx processes . */
1153*4882a593Smuzhiyun writew(0x0002, ioaddr + TxCmd); /* STOP Tx */
1154*4882a593Smuzhiyun writew(0x0001, ioaddr + TxCmd); /* START Tx */
1155*4882a593Smuzhiyun writew(0x0001, ioaddr + RxCmd); /* START Rx */
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun netif_wake_queue(dev);
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* Initialize the Rx and Tx rings, along with various 'dev' bits. */
hamachi_init_ring(struct net_device * dev)1162*4882a593Smuzhiyun static void hamachi_init_ring(struct net_device *dev)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
1165*4882a593Smuzhiyun int i;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun hmp->tx_full = 0;
1168*4882a593Smuzhiyun hmp->cur_rx = hmp->cur_tx = 0;
1169*4882a593Smuzhiyun hmp->dirty_rx = hmp->dirty_tx = 0;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
1172*4882a593Smuzhiyun * card needs room to do 8 byte alignment, +2 so we can reserve
1173*4882a593Smuzhiyun * the first 2 bytes, and +16 gets room for the status word from the
1174*4882a593Smuzhiyun * card. -KDU
1175*4882a593Smuzhiyun */
1176*4882a593Smuzhiyun hmp->rx_buf_sz = (dev->mtu <= 1492 ? PKT_BUF_SZ :
1177*4882a593Smuzhiyun (((dev->mtu+26+7) & ~7) + 16));
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun /* Initialize all Rx descriptors. */
1180*4882a593Smuzhiyun for (i = 0; i < RX_RING_SIZE; i++) {
1181*4882a593Smuzhiyun hmp->rx_ring[i].status_n_length = 0;
1182*4882a593Smuzhiyun hmp->rx_skbuff[i] = NULL;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun /* Fill in the Rx buffers. Handle allocation failure gracefully. */
1185*4882a593Smuzhiyun for (i = 0; i < RX_RING_SIZE; i++) {
1186*4882a593Smuzhiyun struct sk_buff *skb = netdev_alloc_skb(dev, hmp->rx_buf_sz + 2);
1187*4882a593Smuzhiyun hmp->rx_skbuff[i] = skb;
1188*4882a593Smuzhiyun if (skb == NULL)
1189*4882a593Smuzhiyun break;
1190*4882a593Smuzhiyun skb_reserve(skb, 2); /* 16 byte align the IP header. */
1191*4882a593Smuzhiyun hmp->rx_ring[i].addr = cpu_to_leXX(dma_map_single(&hmp->pci_dev->dev,
1192*4882a593Smuzhiyun skb->data,
1193*4882a593Smuzhiyun hmp->rx_buf_sz,
1194*4882a593Smuzhiyun DMA_FROM_DEVICE));
1195*4882a593Smuzhiyun /* -2 because it doesn't REALLY have that first 2 bytes -KDU */
1196*4882a593Smuzhiyun hmp->rx_ring[i].status_n_length = cpu_to_le32(DescOwn |
1197*4882a593Smuzhiyun DescEndPacket | DescIntr | (hmp->rx_buf_sz -2));
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun hmp->dirty_rx = (unsigned int)(i - RX_RING_SIZE);
1200*4882a593Smuzhiyun hmp->rx_ring[RX_RING_SIZE-1].status_n_length |= cpu_to_le32(DescEndRing);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun for (i = 0; i < TX_RING_SIZE; i++) {
1203*4882a593Smuzhiyun hmp->tx_skbuff[i] = NULL;
1204*4882a593Smuzhiyun hmp->tx_ring[i].status_n_length = 0;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun /* Mark the last entry of the ring */
1207*4882a593Smuzhiyun hmp->tx_ring[TX_RING_SIZE-1].status_n_length |= cpu_to_le32(DescEndRing);
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun
hamachi_start_xmit(struct sk_buff * skb,struct net_device * dev)1211*4882a593Smuzhiyun static netdev_tx_t hamachi_start_xmit(struct sk_buff *skb,
1212*4882a593Smuzhiyun struct net_device *dev)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
1215*4882a593Smuzhiyun unsigned entry;
1216*4882a593Smuzhiyun u16 status;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /* Ok, now make sure that the queue has space before trying to
1219*4882a593Smuzhiyun add another skbuff. if we return non-zero the scheduler
1220*4882a593Smuzhiyun should interpret this as a queue full and requeue the buffer
1221*4882a593Smuzhiyun for later.
1222*4882a593Smuzhiyun */
1223*4882a593Smuzhiyun if (hmp->tx_full) {
1224*4882a593Smuzhiyun /* We should NEVER reach this point -KDU */
1225*4882a593Smuzhiyun printk(KERN_WARNING "%s: Hamachi transmit queue full at slot %d.\n",dev->name, hmp->cur_tx);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun /* Wake the potentially-idle transmit channel. */
1228*4882a593Smuzhiyun /* If we don't need to read status, DON'T -KDU */
1229*4882a593Smuzhiyun status=readw(hmp->base + TxStatus);
1230*4882a593Smuzhiyun if( !(status & 0x0001) || (status & 0x0002))
1231*4882a593Smuzhiyun writew(0x0001, hmp->base + TxCmd);
1232*4882a593Smuzhiyun return NETDEV_TX_BUSY;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /* Caution: the write order is important here, set the field
1236*4882a593Smuzhiyun with the "ownership" bits last. */
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun /* Calculate the next Tx descriptor entry. */
1239*4882a593Smuzhiyun entry = hmp->cur_tx % TX_RING_SIZE;
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun hmp->tx_skbuff[entry] = skb;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun hmp->tx_ring[entry].addr = cpu_to_leXX(dma_map_single(&hmp->pci_dev->dev,
1244*4882a593Smuzhiyun skb->data,
1245*4882a593Smuzhiyun skb->len,
1246*4882a593Smuzhiyun DMA_TO_DEVICE));
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun /* Hmmmm, could probably put a DescIntr on these, but the way
1249*4882a593Smuzhiyun the driver is currently coded makes Tx interrupts unnecessary
1250*4882a593Smuzhiyun since the clearing of the Tx ring is handled by the start_xmit
1251*4882a593Smuzhiyun routine. This organization helps mitigate the interrupts a
1252*4882a593Smuzhiyun bit and probably renders the max_tx_latency param useless.
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun Update: Putting a DescIntr bit on all of the descriptors and
1255*4882a593Smuzhiyun mitigating interrupt frequency with the tx_min_pkt parameter. -KDU
1256*4882a593Smuzhiyun */
1257*4882a593Smuzhiyun if (entry >= TX_RING_SIZE-1) /* Wrap ring */
1258*4882a593Smuzhiyun hmp->tx_ring[entry].status_n_length = cpu_to_le32(DescOwn |
1259*4882a593Smuzhiyun DescEndPacket | DescEndRing | DescIntr | skb->len);
1260*4882a593Smuzhiyun else
1261*4882a593Smuzhiyun hmp->tx_ring[entry].status_n_length = cpu_to_le32(DescOwn |
1262*4882a593Smuzhiyun DescEndPacket | DescIntr | skb->len);
1263*4882a593Smuzhiyun hmp->cur_tx++;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun /* Non-x86 Todo: explicitly flush cache lines here. */
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun /* Wake the potentially-idle transmit channel. */
1268*4882a593Smuzhiyun /* If we don't need to read status, DON'T -KDU */
1269*4882a593Smuzhiyun status=readw(hmp->base + TxStatus);
1270*4882a593Smuzhiyun if( !(status & 0x0001) || (status & 0x0002))
1271*4882a593Smuzhiyun writew(0x0001, hmp->base + TxCmd);
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun /* Immediately before returning, let's clear as many entries as we can. */
1274*4882a593Smuzhiyun hamachi_tx(dev);
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* We should kick the bottom half here, since we are not accepting
1277*4882a593Smuzhiyun * interrupts with every packet. i.e. realize that Gigabit ethernet
1278*4882a593Smuzhiyun * can transmit faster than ordinary machines can load packets;
1279*4882a593Smuzhiyun * hence, any packet that got put off because we were in the transmit
1280*4882a593Smuzhiyun * routine should IMMEDIATELY get a chance to be re-queued. -KDU
1281*4882a593Smuzhiyun */
1282*4882a593Smuzhiyun if ((hmp->cur_tx - hmp->dirty_tx) < (TX_RING_SIZE - 4))
1283*4882a593Smuzhiyun netif_wake_queue(dev); /* Typical path */
1284*4882a593Smuzhiyun else {
1285*4882a593Smuzhiyun hmp->tx_full = 1;
1286*4882a593Smuzhiyun netif_stop_queue(dev);
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun if (hamachi_debug > 4) {
1290*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Hamachi transmit frame #%d queued in slot %d.\n",
1291*4882a593Smuzhiyun dev->name, hmp->cur_tx, entry);
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun return NETDEV_TX_OK;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun /* The interrupt handler does all of the Rx thread work and cleans up
1297*4882a593Smuzhiyun after the Tx thread. */
hamachi_interrupt(int irq,void * dev_instance)1298*4882a593Smuzhiyun static irqreturn_t hamachi_interrupt(int irq, void *dev_instance)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun struct net_device *dev = dev_instance;
1301*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
1302*4882a593Smuzhiyun void __iomem *ioaddr = hmp->base;
1303*4882a593Smuzhiyun long boguscnt = max_interrupt_work;
1304*4882a593Smuzhiyun int handled = 0;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun #ifndef final_version /* Can never occur. */
1307*4882a593Smuzhiyun if (dev == NULL) {
1308*4882a593Smuzhiyun printk (KERN_ERR "hamachi_interrupt(): irq %d for unknown device.\n", irq);
1309*4882a593Smuzhiyun return IRQ_NONE;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun #endif
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun spin_lock(&hmp->lock);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun do {
1316*4882a593Smuzhiyun u32 intr_status = readl(ioaddr + InterruptClear);
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun if (hamachi_debug > 4)
1319*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Hamachi interrupt, status %4.4x.\n",
1320*4882a593Smuzhiyun dev->name, intr_status);
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun if (intr_status == 0)
1323*4882a593Smuzhiyun break;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun handled = 1;
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun if (intr_status & IntrRxDone)
1328*4882a593Smuzhiyun hamachi_rx(dev);
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun if (intr_status & IntrTxDone){
1331*4882a593Smuzhiyun /* This code should RARELY need to execute. After all, this is
1332*4882a593Smuzhiyun * a gigabit link, it should consume packets as fast as we put
1333*4882a593Smuzhiyun * them in AND we clear the Tx ring in hamachi_start_xmit().
1334*4882a593Smuzhiyun */
1335*4882a593Smuzhiyun if (hmp->tx_full){
1336*4882a593Smuzhiyun for (; hmp->cur_tx - hmp->dirty_tx > 0; hmp->dirty_tx++){
1337*4882a593Smuzhiyun int entry = hmp->dirty_tx % TX_RING_SIZE;
1338*4882a593Smuzhiyun struct sk_buff *skb;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun if (hmp->tx_ring[entry].status_n_length & cpu_to_le32(DescOwn))
1341*4882a593Smuzhiyun break;
1342*4882a593Smuzhiyun skb = hmp->tx_skbuff[entry];
1343*4882a593Smuzhiyun /* Free the original skb. */
1344*4882a593Smuzhiyun if (skb){
1345*4882a593Smuzhiyun dma_unmap_single(&hmp->pci_dev->dev,
1346*4882a593Smuzhiyun leXX_to_cpu(hmp->tx_ring[entry].addr),
1347*4882a593Smuzhiyun skb->len,
1348*4882a593Smuzhiyun DMA_TO_DEVICE);
1349*4882a593Smuzhiyun dev_consume_skb_irq(skb);
1350*4882a593Smuzhiyun hmp->tx_skbuff[entry] = NULL;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun hmp->tx_ring[entry].status_n_length = 0;
1353*4882a593Smuzhiyun if (entry >= TX_RING_SIZE-1)
1354*4882a593Smuzhiyun hmp->tx_ring[TX_RING_SIZE-1].status_n_length |=
1355*4882a593Smuzhiyun cpu_to_le32(DescEndRing);
1356*4882a593Smuzhiyun dev->stats.tx_packets++;
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun if (hmp->cur_tx - hmp->dirty_tx < TX_RING_SIZE - 4){
1359*4882a593Smuzhiyun /* The ring is no longer full */
1360*4882a593Smuzhiyun hmp->tx_full = 0;
1361*4882a593Smuzhiyun netif_wake_queue(dev);
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun } else {
1364*4882a593Smuzhiyun netif_wake_queue(dev);
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun /* Abnormal error summary/uncommon events handlers. */
1370*4882a593Smuzhiyun if (intr_status &
1371*4882a593Smuzhiyun (IntrTxPCIFault | IntrTxPCIErr | IntrRxPCIFault | IntrRxPCIErr |
1372*4882a593Smuzhiyun LinkChange | NegotiationChange | StatsMax))
1373*4882a593Smuzhiyun hamachi_error(dev, intr_status);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun if (--boguscnt < 0) {
1376*4882a593Smuzhiyun printk(KERN_WARNING "%s: Too much work at interrupt, status=0x%4.4x.\n",
1377*4882a593Smuzhiyun dev->name, intr_status);
1378*4882a593Smuzhiyun break;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun } while (1);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun if (hamachi_debug > 3)
1383*4882a593Smuzhiyun printk(KERN_DEBUG "%s: exiting interrupt, status=%#4.4x.\n",
1384*4882a593Smuzhiyun dev->name, readl(ioaddr + IntrStatus));
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun #ifndef final_version
1387*4882a593Smuzhiyun /* Code that should never be run! Perhaps remove after testing.. */
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun static int stopit = 10;
1390*4882a593Smuzhiyun if (dev->start == 0 && --stopit < 0) {
1391*4882a593Smuzhiyun printk(KERN_ERR "%s: Emergency stop, looping startup interrupt.\n",
1392*4882a593Smuzhiyun dev->name);
1393*4882a593Smuzhiyun free_irq(irq, dev);
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun #endif
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun spin_unlock(&hmp->lock);
1399*4882a593Smuzhiyun return IRQ_RETVAL(handled);
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun /* This routine is logically part of the interrupt handler, but separated
1403*4882a593Smuzhiyun for clarity and better register allocation. */
hamachi_rx(struct net_device * dev)1404*4882a593Smuzhiyun static int hamachi_rx(struct net_device *dev)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
1407*4882a593Smuzhiyun int entry = hmp->cur_rx % RX_RING_SIZE;
1408*4882a593Smuzhiyun int boguscnt = (hmp->dirty_rx + RX_RING_SIZE) - hmp->cur_rx;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun if (hamachi_debug > 4) {
1411*4882a593Smuzhiyun printk(KERN_DEBUG " In hamachi_rx(), entry %d status %4.4x.\n",
1412*4882a593Smuzhiyun entry, hmp->rx_ring[entry].status_n_length);
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun /* If EOP is set on the next entry, it's a new packet. Send it up. */
1416*4882a593Smuzhiyun while (1) {
1417*4882a593Smuzhiyun struct hamachi_desc *desc = &(hmp->rx_ring[entry]);
1418*4882a593Smuzhiyun u32 desc_status = le32_to_cpu(desc->status_n_length);
1419*4882a593Smuzhiyun u16 data_size = desc_status; /* Implicit truncate */
1420*4882a593Smuzhiyun u8 *buf_addr;
1421*4882a593Smuzhiyun s32 frame_status;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (desc_status & DescOwn)
1424*4882a593Smuzhiyun break;
1425*4882a593Smuzhiyun dma_sync_single_for_cpu(&hmp->pci_dev->dev,
1426*4882a593Smuzhiyun leXX_to_cpu(desc->addr),
1427*4882a593Smuzhiyun hmp->rx_buf_sz, DMA_FROM_DEVICE);
1428*4882a593Smuzhiyun buf_addr = (u8 *) hmp->rx_skbuff[entry]->data;
1429*4882a593Smuzhiyun frame_status = get_unaligned_le32(&(buf_addr[data_size - 12]));
1430*4882a593Smuzhiyun if (hamachi_debug > 4)
1431*4882a593Smuzhiyun printk(KERN_DEBUG " hamachi_rx() status was %8.8x.\n",
1432*4882a593Smuzhiyun frame_status);
1433*4882a593Smuzhiyun if (--boguscnt < 0)
1434*4882a593Smuzhiyun break;
1435*4882a593Smuzhiyun if ( ! (desc_status & DescEndPacket)) {
1436*4882a593Smuzhiyun printk(KERN_WARNING "%s: Oversized Ethernet frame spanned "
1437*4882a593Smuzhiyun "multiple buffers, entry %#x length %d status %4.4x!\n",
1438*4882a593Smuzhiyun dev->name, hmp->cur_rx, data_size, desc_status);
1439*4882a593Smuzhiyun printk(KERN_WARNING "%s: Oversized Ethernet frame %p vs %p.\n",
1440*4882a593Smuzhiyun dev->name, desc, &hmp->rx_ring[hmp->cur_rx % RX_RING_SIZE]);
1441*4882a593Smuzhiyun printk(KERN_WARNING "%s: Oversized Ethernet frame -- next status %x/%x last status %x.\n",
1442*4882a593Smuzhiyun dev->name,
1443*4882a593Smuzhiyun le32_to_cpu(hmp->rx_ring[(hmp->cur_rx+1) % RX_RING_SIZE].status_n_length) & 0xffff0000,
1444*4882a593Smuzhiyun le32_to_cpu(hmp->rx_ring[(hmp->cur_rx+1) % RX_RING_SIZE].status_n_length) & 0x0000ffff,
1445*4882a593Smuzhiyun le32_to_cpu(hmp->rx_ring[(hmp->cur_rx-1) % RX_RING_SIZE].status_n_length));
1446*4882a593Smuzhiyun dev->stats.rx_length_errors++;
1447*4882a593Smuzhiyun } /* else Omit for prototype errata??? */
1448*4882a593Smuzhiyun if (frame_status & 0x00380000) {
1449*4882a593Smuzhiyun /* There was an error. */
1450*4882a593Smuzhiyun if (hamachi_debug > 2)
1451*4882a593Smuzhiyun printk(KERN_DEBUG " hamachi_rx() Rx error was %8.8x.\n",
1452*4882a593Smuzhiyun frame_status);
1453*4882a593Smuzhiyun dev->stats.rx_errors++;
1454*4882a593Smuzhiyun if (frame_status & 0x00600000)
1455*4882a593Smuzhiyun dev->stats.rx_length_errors++;
1456*4882a593Smuzhiyun if (frame_status & 0x00080000)
1457*4882a593Smuzhiyun dev->stats.rx_frame_errors++;
1458*4882a593Smuzhiyun if (frame_status & 0x00100000)
1459*4882a593Smuzhiyun dev->stats.rx_crc_errors++;
1460*4882a593Smuzhiyun if (frame_status < 0)
1461*4882a593Smuzhiyun dev->stats.rx_dropped++;
1462*4882a593Smuzhiyun } else {
1463*4882a593Smuzhiyun struct sk_buff *skb;
1464*4882a593Smuzhiyun /* Omit CRC */
1465*4882a593Smuzhiyun u16 pkt_len = (frame_status & 0x07ff) - 4;
1466*4882a593Smuzhiyun #ifdef RX_CHECKSUM
1467*4882a593Smuzhiyun u32 pfck = *(u32 *) &buf_addr[data_size - 8];
1468*4882a593Smuzhiyun #endif
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun #ifndef final_version
1472*4882a593Smuzhiyun if (hamachi_debug > 4)
1473*4882a593Smuzhiyun printk(KERN_DEBUG " hamachi_rx() normal Rx pkt length %d"
1474*4882a593Smuzhiyun " of %d, bogus_cnt %d.\n",
1475*4882a593Smuzhiyun pkt_len, data_size, boguscnt);
1476*4882a593Smuzhiyun if (hamachi_debug > 5)
1477*4882a593Smuzhiyun printk(KERN_DEBUG"%s: rx status %8.8x %8.8x %8.8x %8.8x %8.8x.\n",
1478*4882a593Smuzhiyun dev->name,
1479*4882a593Smuzhiyun *(s32*)&(buf_addr[data_size - 20]),
1480*4882a593Smuzhiyun *(s32*)&(buf_addr[data_size - 16]),
1481*4882a593Smuzhiyun *(s32*)&(buf_addr[data_size - 12]),
1482*4882a593Smuzhiyun *(s32*)&(buf_addr[data_size - 8]),
1483*4882a593Smuzhiyun *(s32*)&(buf_addr[data_size - 4]));
1484*4882a593Smuzhiyun #endif
1485*4882a593Smuzhiyun /* Check if the packet is long enough to accept without copying
1486*4882a593Smuzhiyun to a minimally-sized skbuff. */
1487*4882a593Smuzhiyun if (pkt_len < rx_copybreak &&
1488*4882a593Smuzhiyun (skb = netdev_alloc_skb(dev, pkt_len + 2)) != NULL) {
1489*4882a593Smuzhiyun #ifdef RX_CHECKSUM
1490*4882a593Smuzhiyun printk(KERN_ERR "%s: rx_copybreak non-zero "
1491*4882a593Smuzhiyun "not good with RX_CHECKSUM\n", dev->name);
1492*4882a593Smuzhiyun #endif
1493*4882a593Smuzhiyun skb_reserve(skb, 2); /* 16 byte align the IP header */
1494*4882a593Smuzhiyun dma_sync_single_for_cpu(&hmp->pci_dev->dev,
1495*4882a593Smuzhiyun leXX_to_cpu(hmp->rx_ring[entry].addr),
1496*4882a593Smuzhiyun hmp->rx_buf_sz,
1497*4882a593Smuzhiyun DMA_FROM_DEVICE);
1498*4882a593Smuzhiyun /* Call copy + cksum if available. */
1499*4882a593Smuzhiyun #if 1 || USE_IP_COPYSUM
1500*4882a593Smuzhiyun skb_copy_to_linear_data(skb,
1501*4882a593Smuzhiyun hmp->rx_skbuff[entry]->data, pkt_len);
1502*4882a593Smuzhiyun skb_put(skb, pkt_len);
1503*4882a593Smuzhiyun #else
1504*4882a593Smuzhiyun skb_put_data(skb, hmp->rx_ring_dma
1505*4882a593Smuzhiyun + entry*sizeof(*desc), pkt_len);
1506*4882a593Smuzhiyun #endif
1507*4882a593Smuzhiyun dma_sync_single_for_device(&hmp->pci_dev->dev,
1508*4882a593Smuzhiyun leXX_to_cpu(hmp->rx_ring[entry].addr),
1509*4882a593Smuzhiyun hmp->rx_buf_sz,
1510*4882a593Smuzhiyun DMA_FROM_DEVICE);
1511*4882a593Smuzhiyun } else {
1512*4882a593Smuzhiyun dma_unmap_single(&hmp->pci_dev->dev,
1513*4882a593Smuzhiyun leXX_to_cpu(hmp->rx_ring[entry].addr),
1514*4882a593Smuzhiyun hmp->rx_buf_sz,
1515*4882a593Smuzhiyun DMA_FROM_DEVICE);
1516*4882a593Smuzhiyun skb_put(skb = hmp->rx_skbuff[entry], pkt_len);
1517*4882a593Smuzhiyun hmp->rx_skbuff[entry] = NULL;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun #ifdef RX_CHECKSUM
1523*4882a593Smuzhiyun /* TCP or UDP on ipv4, DIX encoding */
1524*4882a593Smuzhiyun if (pfck>>24 == 0x91 || pfck>>24 == 0x51) {
1525*4882a593Smuzhiyun struct iphdr *ih = (struct iphdr *) skb->data;
1526*4882a593Smuzhiyun /* Check that IP packet is at least 46 bytes, otherwise,
1527*4882a593Smuzhiyun * there may be pad bytes included in the hardware checksum.
1528*4882a593Smuzhiyun * This wouldn't happen if everyone padded with 0.
1529*4882a593Smuzhiyun */
1530*4882a593Smuzhiyun if (ntohs(ih->tot_len) >= 46){
1531*4882a593Smuzhiyun /* don't worry about frags */
1532*4882a593Smuzhiyun if (!(ih->frag_off & cpu_to_be16(IP_MF|IP_OFFSET))) {
1533*4882a593Smuzhiyun u32 inv = *(u32 *) &buf_addr[data_size - 16];
1534*4882a593Smuzhiyun u32 *p = (u32 *) &buf_addr[data_size - 20];
1535*4882a593Smuzhiyun register u32 crc, p_r, p_r1;
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun if (inv & 4) {
1538*4882a593Smuzhiyun inv &= ~4;
1539*4882a593Smuzhiyun --p;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun p_r = *p;
1542*4882a593Smuzhiyun p_r1 = *(p-1);
1543*4882a593Smuzhiyun switch (inv) {
1544*4882a593Smuzhiyun case 0:
1545*4882a593Smuzhiyun crc = (p_r & 0xffff) + (p_r >> 16);
1546*4882a593Smuzhiyun break;
1547*4882a593Smuzhiyun case 1:
1548*4882a593Smuzhiyun crc = (p_r >> 16) + (p_r & 0xffff)
1549*4882a593Smuzhiyun + (p_r1 >> 16 & 0xff00);
1550*4882a593Smuzhiyun break;
1551*4882a593Smuzhiyun case 2:
1552*4882a593Smuzhiyun crc = p_r + (p_r1 >> 16);
1553*4882a593Smuzhiyun break;
1554*4882a593Smuzhiyun case 3:
1555*4882a593Smuzhiyun crc = p_r + (p_r1 & 0xff00) + (p_r1 >> 16);
1556*4882a593Smuzhiyun break;
1557*4882a593Smuzhiyun default: /*NOTREACHED*/ crc = 0;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun if (crc & 0xffff0000) {
1560*4882a593Smuzhiyun crc &= 0xffff;
1561*4882a593Smuzhiyun ++crc;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun /* tcp/udp will add in pseudo */
1564*4882a593Smuzhiyun skb->csum = ntohs(pfck & 0xffff);
1565*4882a593Smuzhiyun if (skb->csum > crc)
1566*4882a593Smuzhiyun skb->csum -= crc;
1567*4882a593Smuzhiyun else
1568*4882a593Smuzhiyun skb->csum += (~crc & 0xffff);
1569*4882a593Smuzhiyun /*
1570*4882a593Smuzhiyun * could do the pseudo myself and return
1571*4882a593Smuzhiyun * CHECKSUM_UNNECESSARY
1572*4882a593Smuzhiyun */
1573*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_COMPLETE;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun #endif /* RX_CHECKSUM */
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun netif_rx(skb);
1580*4882a593Smuzhiyun dev->stats.rx_packets++;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun entry = (++hmp->cur_rx) % RX_RING_SIZE;
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun /* Refill the Rx ring buffers. */
1586*4882a593Smuzhiyun for (; hmp->cur_rx - hmp->dirty_rx > 0; hmp->dirty_rx++) {
1587*4882a593Smuzhiyun struct hamachi_desc *desc;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun entry = hmp->dirty_rx % RX_RING_SIZE;
1590*4882a593Smuzhiyun desc = &(hmp->rx_ring[entry]);
1591*4882a593Smuzhiyun if (hmp->rx_skbuff[entry] == NULL) {
1592*4882a593Smuzhiyun struct sk_buff *skb = netdev_alloc_skb(dev, hmp->rx_buf_sz + 2);
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun hmp->rx_skbuff[entry] = skb;
1595*4882a593Smuzhiyun if (skb == NULL)
1596*4882a593Smuzhiyun break; /* Better luck next round. */
1597*4882a593Smuzhiyun skb_reserve(skb, 2); /* Align IP on 16 byte boundaries */
1598*4882a593Smuzhiyun desc->addr = cpu_to_leXX(dma_map_single(&hmp->pci_dev->dev,
1599*4882a593Smuzhiyun skb->data,
1600*4882a593Smuzhiyun hmp->rx_buf_sz,
1601*4882a593Smuzhiyun DMA_FROM_DEVICE));
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun desc->status_n_length = cpu_to_le32(hmp->rx_buf_sz);
1604*4882a593Smuzhiyun if (entry >= RX_RING_SIZE-1)
1605*4882a593Smuzhiyun desc->status_n_length |= cpu_to_le32(DescOwn |
1606*4882a593Smuzhiyun DescEndPacket | DescEndRing | DescIntr);
1607*4882a593Smuzhiyun else
1608*4882a593Smuzhiyun desc->status_n_length |= cpu_to_le32(DescOwn |
1609*4882a593Smuzhiyun DescEndPacket | DescIntr);
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun /* Restart Rx engine if stopped. */
1613*4882a593Smuzhiyun /* If we don't need to check status, don't. -KDU */
1614*4882a593Smuzhiyun if (readw(hmp->base + RxStatus) & 0x0002)
1615*4882a593Smuzhiyun writew(0x0001, hmp->base + RxCmd);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun return 0;
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun /* This is more properly named "uncommon interrupt events", as it covers more
1621*4882a593Smuzhiyun than just errors. */
hamachi_error(struct net_device * dev,int intr_status)1622*4882a593Smuzhiyun static void hamachi_error(struct net_device *dev, int intr_status)
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
1625*4882a593Smuzhiyun void __iomem *ioaddr = hmp->base;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun if (intr_status & (LinkChange|NegotiationChange)) {
1628*4882a593Smuzhiyun if (hamachi_debug > 1)
1629*4882a593Smuzhiyun printk(KERN_INFO "%s: Link changed: AutoNegotiation Ctrl"
1630*4882a593Smuzhiyun " %4.4x, Status %4.4x %4.4x Intr status %4.4x.\n",
1631*4882a593Smuzhiyun dev->name, readw(ioaddr + 0x0E0), readw(ioaddr + 0x0E2),
1632*4882a593Smuzhiyun readw(ioaddr + ANLinkPartnerAbility),
1633*4882a593Smuzhiyun readl(ioaddr + IntrStatus));
1634*4882a593Smuzhiyun if (readw(ioaddr + ANStatus) & 0x20)
1635*4882a593Smuzhiyun writeb(0x01, ioaddr + LEDCtrl);
1636*4882a593Smuzhiyun else
1637*4882a593Smuzhiyun writeb(0x03, ioaddr + LEDCtrl);
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun if (intr_status & StatsMax) {
1640*4882a593Smuzhiyun hamachi_get_stats(dev);
1641*4882a593Smuzhiyun /* Read the overflow bits to clear. */
1642*4882a593Smuzhiyun readl(ioaddr + 0x370);
1643*4882a593Smuzhiyun readl(ioaddr + 0x3F0);
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun if ((intr_status & ~(LinkChange|StatsMax|NegotiationChange|IntrRxDone|IntrTxDone)) &&
1646*4882a593Smuzhiyun hamachi_debug)
1647*4882a593Smuzhiyun printk(KERN_ERR "%s: Something Wicked happened! %4.4x.\n",
1648*4882a593Smuzhiyun dev->name, intr_status);
1649*4882a593Smuzhiyun /* Hmmmmm, it's not clear how to recover from PCI faults. */
1650*4882a593Smuzhiyun if (intr_status & (IntrTxPCIErr | IntrTxPCIFault))
1651*4882a593Smuzhiyun dev->stats.tx_fifo_errors++;
1652*4882a593Smuzhiyun if (intr_status & (IntrRxPCIErr | IntrRxPCIFault))
1653*4882a593Smuzhiyun dev->stats.rx_fifo_errors++;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun
hamachi_close(struct net_device * dev)1656*4882a593Smuzhiyun static int hamachi_close(struct net_device *dev)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
1659*4882a593Smuzhiyun void __iomem *ioaddr = hmp->base;
1660*4882a593Smuzhiyun struct sk_buff *skb;
1661*4882a593Smuzhiyun int i;
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun netif_stop_queue(dev);
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun if (hamachi_debug > 1) {
1666*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Shutting down ethercard, status was Tx %4.4x Rx %4.4x Int %2.2x.\n",
1667*4882a593Smuzhiyun dev->name, readw(ioaddr + TxStatus),
1668*4882a593Smuzhiyun readw(ioaddr + RxStatus), readl(ioaddr + IntrStatus));
1669*4882a593Smuzhiyun printk(KERN_DEBUG "%s: Queue pointers were Tx %d / %d, Rx %d / %d.\n",
1670*4882a593Smuzhiyun dev->name, hmp->cur_tx, hmp->dirty_tx, hmp->cur_rx, hmp->dirty_rx);
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun /* Disable interrupts by clearing the interrupt mask. */
1674*4882a593Smuzhiyun writel(0x0000, ioaddr + InterruptEnable);
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun /* Stop the chip's Tx and Rx processes. */
1677*4882a593Smuzhiyun writel(2, ioaddr + RxCmd);
1678*4882a593Smuzhiyun writew(2, ioaddr + TxCmd);
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun #ifdef __i386__
1681*4882a593Smuzhiyun if (hamachi_debug > 2) {
1682*4882a593Smuzhiyun printk(KERN_DEBUG " Tx ring at %8.8x:\n",
1683*4882a593Smuzhiyun (int)hmp->tx_ring_dma);
1684*4882a593Smuzhiyun for (i = 0; i < TX_RING_SIZE; i++)
1685*4882a593Smuzhiyun printk(KERN_DEBUG " %c #%d desc. %8.8x %8.8x.\n",
1686*4882a593Smuzhiyun readl(ioaddr + TxCurPtr) == (long)&hmp->tx_ring[i] ? '>' : ' ',
1687*4882a593Smuzhiyun i, hmp->tx_ring[i].status_n_length, hmp->tx_ring[i].addr);
1688*4882a593Smuzhiyun printk(KERN_DEBUG " Rx ring %8.8x:\n",
1689*4882a593Smuzhiyun (int)hmp->rx_ring_dma);
1690*4882a593Smuzhiyun for (i = 0; i < RX_RING_SIZE; i++) {
1691*4882a593Smuzhiyun printk(KERN_DEBUG " %c #%d desc. %4.4x %8.8x\n",
1692*4882a593Smuzhiyun readl(ioaddr + RxCurPtr) == (long)&hmp->rx_ring[i] ? '>' : ' ',
1693*4882a593Smuzhiyun i, hmp->rx_ring[i].status_n_length, hmp->rx_ring[i].addr);
1694*4882a593Smuzhiyun if (hamachi_debug > 6) {
1695*4882a593Smuzhiyun if (*(u8*)hmp->rx_skbuff[i]->data != 0x69) {
1696*4882a593Smuzhiyun u16 *addr = (u16 *)
1697*4882a593Smuzhiyun hmp->rx_skbuff[i]->data;
1698*4882a593Smuzhiyun int j;
1699*4882a593Smuzhiyun printk(KERN_DEBUG "Addr: ");
1700*4882a593Smuzhiyun for (j = 0; j < 0x50; j++)
1701*4882a593Smuzhiyun printk(" %4.4x", addr[j]);
1702*4882a593Smuzhiyun printk("\n");
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun #endif /* __i386__ debugging only */
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun free_irq(hmp->pci_dev->irq, dev);
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun del_timer_sync(&hmp->timer);
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun /* Free all the skbuffs in the Rx queue. */
1714*4882a593Smuzhiyun for (i = 0; i < RX_RING_SIZE; i++) {
1715*4882a593Smuzhiyun skb = hmp->rx_skbuff[i];
1716*4882a593Smuzhiyun hmp->rx_ring[i].status_n_length = 0;
1717*4882a593Smuzhiyun if (skb) {
1718*4882a593Smuzhiyun dma_unmap_single(&hmp->pci_dev->dev,
1719*4882a593Smuzhiyun leXX_to_cpu(hmp->rx_ring[i].addr),
1720*4882a593Smuzhiyun hmp->rx_buf_sz, DMA_FROM_DEVICE);
1721*4882a593Smuzhiyun dev_kfree_skb(skb);
1722*4882a593Smuzhiyun hmp->rx_skbuff[i] = NULL;
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun hmp->rx_ring[i].addr = cpu_to_leXX(0xBADF00D0); /* An invalid address. */
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun for (i = 0; i < TX_RING_SIZE; i++) {
1727*4882a593Smuzhiyun skb = hmp->tx_skbuff[i];
1728*4882a593Smuzhiyun if (skb) {
1729*4882a593Smuzhiyun dma_unmap_single(&hmp->pci_dev->dev,
1730*4882a593Smuzhiyun leXX_to_cpu(hmp->tx_ring[i].addr),
1731*4882a593Smuzhiyun skb->len, DMA_TO_DEVICE);
1732*4882a593Smuzhiyun dev_kfree_skb(skb);
1733*4882a593Smuzhiyun hmp->tx_skbuff[i] = NULL;
1734*4882a593Smuzhiyun }
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun writeb(0x00, ioaddr + LEDCtrl);
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun return 0;
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun
hamachi_get_stats(struct net_device * dev)1742*4882a593Smuzhiyun static struct net_device_stats *hamachi_get_stats(struct net_device *dev)
1743*4882a593Smuzhiyun {
1744*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
1745*4882a593Smuzhiyun void __iomem *ioaddr = hmp->base;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun /* We should lock this segment of code for SMP eventually, although
1748*4882a593Smuzhiyun the vulnerability window is very small and statistics are
1749*4882a593Smuzhiyun non-critical. */
1750*4882a593Smuzhiyun /* Ok, what goes here? This appears to be stuck at 21 packets
1751*4882a593Smuzhiyun according to ifconfig. It does get incremented in hamachi_tx(),
1752*4882a593Smuzhiyun so I think I'll comment it out here and see if better things
1753*4882a593Smuzhiyun happen.
1754*4882a593Smuzhiyun */
1755*4882a593Smuzhiyun /* dev->stats.tx_packets = readl(ioaddr + 0x000); */
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun /* Total Uni+Brd+Multi */
1758*4882a593Smuzhiyun dev->stats.rx_bytes = readl(ioaddr + 0x330);
1759*4882a593Smuzhiyun /* Total Uni+Brd+Multi */
1760*4882a593Smuzhiyun dev->stats.tx_bytes = readl(ioaddr + 0x3B0);
1761*4882a593Smuzhiyun /* Multicast Rx */
1762*4882a593Smuzhiyun dev->stats.multicast = readl(ioaddr + 0x320);
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun /* Over+Undersized */
1765*4882a593Smuzhiyun dev->stats.rx_length_errors = readl(ioaddr + 0x368);
1766*4882a593Smuzhiyun /* Jabber */
1767*4882a593Smuzhiyun dev->stats.rx_over_errors = readl(ioaddr + 0x35C);
1768*4882a593Smuzhiyun /* Jabber */
1769*4882a593Smuzhiyun dev->stats.rx_crc_errors = readl(ioaddr + 0x360);
1770*4882a593Smuzhiyun /* Symbol Errs */
1771*4882a593Smuzhiyun dev->stats.rx_frame_errors = readl(ioaddr + 0x364);
1772*4882a593Smuzhiyun /* Dropped */
1773*4882a593Smuzhiyun dev->stats.rx_missed_errors = readl(ioaddr + 0x36C);
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun return &dev->stats;
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun
set_rx_mode(struct net_device * dev)1778*4882a593Smuzhiyun static void set_rx_mode(struct net_device *dev)
1779*4882a593Smuzhiyun {
1780*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
1781*4882a593Smuzhiyun void __iomem *ioaddr = hmp->base;
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
1784*4882a593Smuzhiyun writew(0x000F, ioaddr + AddrMode);
1785*4882a593Smuzhiyun } else if ((netdev_mc_count(dev) > 63) || (dev->flags & IFF_ALLMULTI)) {
1786*4882a593Smuzhiyun /* Too many to match, or accept all multicasts. */
1787*4882a593Smuzhiyun writew(0x000B, ioaddr + AddrMode);
1788*4882a593Smuzhiyun } else if (!netdev_mc_empty(dev)) { /* Must use the CAM filter. */
1789*4882a593Smuzhiyun struct netdev_hw_addr *ha;
1790*4882a593Smuzhiyun int i = 0;
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
1793*4882a593Smuzhiyun writel(*(u32 *)(ha->addr), ioaddr + 0x100 + i*8);
1794*4882a593Smuzhiyun writel(0x20000 | (*(u16 *)&ha->addr[4]),
1795*4882a593Smuzhiyun ioaddr + 0x104 + i*8);
1796*4882a593Smuzhiyun i++;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun /* Clear remaining entries. */
1799*4882a593Smuzhiyun for (; i < 64; i++)
1800*4882a593Smuzhiyun writel(0, ioaddr + 0x104 + i*8);
1801*4882a593Smuzhiyun writew(0x0003, ioaddr + AddrMode);
1802*4882a593Smuzhiyun } else { /* Normal, unicast/broadcast-only mode. */
1803*4882a593Smuzhiyun writew(0x0001, ioaddr + AddrMode);
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun
check_if_running(struct net_device * dev)1807*4882a593Smuzhiyun static int check_if_running(struct net_device *dev)
1808*4882a593Smuzhiyun {
1809*4882a593Smuzhiyun if (!netif_running(dev))
1810*4882a593Smuzhiyun return -EINVAL;
1811*4882a593Smuzhiyun return 0;
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun
hamachi_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)1814*4882a593Smuzhiyun static void hamachi_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1815*4882a593Smuzhiyun {
1816*4882a593Smuzhiyun struct hamachi_private *np = netdev_priv(dev);
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1819*4882a593Smuzhiyun strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1820*4882a593Smuzhiyun strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
hamachi_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)1823*4882a593Smuzhiyun static int hamachi_get_link_ksettings(struct net_device *dev,
1824*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun struct hamachi_private *np = netdev_priv(dev);
1827*4882a593Smuzhiyun spin_lock_irq(&np->lock);
1828*4882a593Smuzhiyun mii_ethtool_get_link_ksettings(&np->mii_if, cmd);
1829*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
1830*4882a593Smuzhiyun return 0;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun
hamachi_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)1833*4882a593Smuzhiyun static int hamachi_set_link_ksettings(struct net_device *dev,
1834*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
1835*4882a593Smuzhiyun {
1836*4882a593Smuzhiyun struct hamachi_private *np = netdev_priv(dev);
1837*4882a593Smuzhiyun int res;
1838*4882a593Smuzhiyun spin_lock_irq(&np->lock);
1839*4882a593Smuzhiyun res = mii_ethtool_set_link_ksettings(&np->mii_if, cmd);
1840*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
1841*4882a593Smuzhiyun return res;
1842*4882a593Smuzhiyun }
1843*4882a593Smuzhiyun
hamachi_nway_reset(struct net_device * dev)1844*4882a593Smuzhiyun static int hamachi_nway_reset(struct net_device *dev)
1845*4882a593Smuzhiyun {
1846*4882a593Smuzhiyun struct hamachi_private *np = netdev_priv(dev);
1847*4882a593Smuzhiyun return mii_nway_restart(&np->mii_if);
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun
hamachi_get_link(struct net_device * dev)1850*4882a593Smuzhiyun static u32 hamachi_get_link(struct net_device *dev)
1851*4882a593Smuzhiyun {
1852*4882a593Smuzhiyun struct hamachi_private *np = netdev_priv(dev);
1853*4882a593Smuzhiyun return mii_link_ok(&np->mii_if);
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun static const struct ethtool_ops ethtool_ops = {
1857*4882a593Smuzhiyun .begin = check_if_running,
1858*4882a593Smuzhiyun .get_drvinfo = hamachi_get_drvinfo,
1859*4882a593Smuzhiyun .nway_reset = hamachi_nway_reset,
1860*4882a593Smuzhiyun .get_link = hamachi_get_link,
1861*4882a593Smuzhiyun .get_link_ksettings = hamachi_get_link_ksettings,
1862*4882a593Smuzhiyun .set_link_ksettings = hamachi_set_link_ksettings,
1863*4882a593Smuzhiyun };
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun static const struct ethtool_ops ethtool_ops_no_mii = {
1866*4882a593Smuzhiyun .begin = check_if_running,
1867*4882a593Smuzhiyun .get_drvinfo = hamachi_get_drvinfo,
1868*4882a593Smuzhiyun };
1869*4882a593Smuzhiyun
netdev_ioctl(struct net_device * dev,struct ifreq * rq,int cmd)1870*4882a593Smuzhiyun static int netdev_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1871*4882a593Smuzhiyun {
1872*4882a593Smuzhiyun struct hamachi_private *np = netdev_priv(dev);
1873*4882a593Smuzhiyun struct mii_ioctl_data *data = if_mii(rq);
1874*4882a593Smuzhiyun int rc;
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun if (!netif_running(dev))
1877*4882a593Smuzhiyun return -EINVAL;
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun if (cmd == (SIOCDEVPRIVATE+3)) { /* set rx,tx intr params */
1880*4882a593Smuzhiyun u32 *d = (u32 *)&rq->ifr_ifru;
1881*4882a593Smuzhiyun /* Should add this check here or an ordinary user can do nasty
1882*4882a593Smuzhiyun * things. -KDU
1883*4882a593Smuzhiyun *
1884*4882a593Smuzhiyun * TODO: Shut down the Rx and Tx engines while doing this.
1885*4882a593Smuzhiyun */
1886*4882a593Smuzhiyun if (!capable(CAP_NET_ADMIN))
1887*4882a593Smuzhiyun return -EPERM;
1888*4882a593Smuzhiyun writel(d[0], np->base + TxIntrCtrl);
1889*4882a593Smuzhiyun writel(d[1], np->base + RxIntrCtrl);
1890*4882a593Smuzhiyun printk(KERN_NOTICE "%s: tx %08x, rx %08x intr\n", dev->name,
1891*4882a593Smuzhiyun (u32) readl(np->base + TxIntrCtrl),
1892*4882a593Smuzhiyun (u32) readl(np->base + RxIntrCtrl));
1893*4882a593Smuzhiyun rc = 0;
1894*4882a593Smuzhiyun }
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun else {
1897*4882a593Smuzhiyun spin_lock_irq(&np->lock);
1898*4882a593Smuzhiyun rc = generic_mii_ioctl(&np->mii_if, data, cmd, NULL);
1899*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun return rc;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun
hamachi_remove_one(struct pci_dev * pdev)1906*4882a593Smuzhiyun static void hamachi_remove_one(struct pci_dev *pdev)
1907*4882a593Smuzhiyun {
1908*4882a593Smuzhiyun struct net_device *dev = pci_get_drvdata(pdev);
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun if (dev) {
1911*4882a593Smuzhiyun struct hamachi_private *hmp = netdev_priv(dev);
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, RX_TOTAL_SIZE, hmp->rx_ring,
1914*4882a593Smuzhiyun hmp->rx_ring_dma);
1915*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, TX_TOTAL_SIZE, hmp->tx_ring,
1916*4882a593Smuzhiyun hmp->tx_ring_dma);
1917*4882a593Smuzhiyun unregister_netdev(dev);
1918*4882a593Smuzhiyun iounmap(hmp->base);
1919*4882a593Smuzhiyun free_netdev(dev);
1920*4882a593Smuzhiyun pci_release_regions(pdev);
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun static const struct pci_device_id hamachi_pci_tbl[] = {
1925*4882a593Smuzhiyun { 0x1318, 0x0911, PCI_ANY_ID, PCI_ANY_ID, },
1926*4882a593Smuzhiyun { 0, }
1927*4882a593Smuzhiyun };
1928*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, hamachi_pci_tbl);
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun static struct pci_driver hamachi_driver = {
1931*4882a593Smuzhiyun .name = DRV_NAME,
1932*4882a593Smuzhiyun .id_table = hamachi_pci_tbl,
1933*4882a593Smuzhiyun .probe = hamachi_init_one,
1934*4882a593Smuzhiyun .remove = hamachi_remove_one,
1935*4882a593Smuzhiyun };
1936*4882a593Smuzhiyun
hamachi_init(void)1937*4882a593Smuzhiyun static int __init hamachi_init (void)
1938*4882a593Smuzhiyun {
1939*4882a593Smuzhiyun /* when a module, this is printed whether or not devices are found in probe */
1940*4882a593Smuzhiyun #ifdef MODULE
1941*4882a593Smuzhiyun printk(version);
1942*4882a593Smuzhiyun #endif
1943*4882a593Smuzhiyun return pci_register_driver(&hamachi_driver);
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun
hamachi_exit(void)1946*4882a593Smuzhiyun static void __exit hamachi_exit (void)
1947*4882a593Smuzhiyun {
1948*4882a593Smuzhiyun pci_unregister_driver(&hamachi_driver);
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun module_init(hamachi_init);
1953*4882a593Smuzhiyun module_exit(hamachi_exit);
1954