xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/nxp/lpc_eth.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/net/ethernet/nxp/lpc_eth.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Kevin Wells <kevin.wells@nxp.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2010 NXP Semiconductors
8*4882a593Smuzhiyun  * Copyright (C) 2012 Roland Stigge <stigge@antcom.de>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/crc32.h>
15*4882a593Smuzhiyun #include <linux/etherdevice.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_mdio.h>
19*4882a593Smuzhiyun #include <linux/of_net.h>
20*4882a593Smuzhiyun #include <linux/phy.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/soc/nxp/lpc32xx-misc.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define MODNAME "lpc-eth"
26*4882a593Smuzhiyun #define DRV_VERSION "1.00"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define ENET_MAXF_SIZE 1536
29*4882a593Smuzhiyun #define ENET_RX_DESC 48
30*4882a593Smuzhiyun #define ENET_TX_DESC 16
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define NAPI_WEIGHT 16
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * Ethernet MAC controller Register offsets
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun #define LPC_ENET_MAC1(x)			(x + 0x000)
38*4882a593Smuzhiyun #define LPC_ENET_MAC2(x)			(x + 0x004)
39*4882a593Smuzhiyun #define LPC_ENET_IPGT(x)			(x + 0x008)
40*4882a593Smuzhiyun #define LPC_ENET_IPGR(x)			(x + 0x00C)
41*4882a593Smuzhiyun #define LPC_ENET_CLRT(x)			(x + 0x010)
42*4882a593Smuzhiyun #define LPC_ENET_MAXF(x)			(x + 0x014)
43*4882a593Smuzhiyun #define LPC_ENET_SUPP(x)			(x + 0x018)
44*4882a593Smuzhiyun #define LPC_ENET_TEST(x)			(x + 0x01C)
45*4882a593Smuzhiyun #define LPC_ENET_MCFG(x)			(x + 0x020)
46*4882a593Smuzhiyun #define LPC_ENET_MCMD(x)			(x + 0x024)
47*4882a593Smuzhiyun #define LPC_ENET_MADR(x)			(x + 0x028)
48*4882a593Smuzhiyun #define LPC_ENET_MWTD(x)			(x + 0x02C)
49*4882a593Smuzhiyun #define LPC_ENET_MRDD(x)			(x + 0x030)
50*4882a593Smuzhiyun #define LPC_ENET_MIND(x)			(x + 0x034)
51*4882a593Smuzhiyun #define LPC_ENET_SA0(x)				(x + 0x040)
52*4882a593Smuzhiyun #define LPC_ENET_SA1(x)				(x + 0x044)
53*4882a593Smuzhiyun #define LPC_ENET_SA2(x)				(x + 0x048)
54*4882a593Smuzhiyun #define LPC_ENET_COMMAND(x)			(x + 0x100)
55*4882a593Smuzhiyun #define LPC_ENET_STATUS(x)			(x + 0x104)
56*4882a593Smuzhiyun #define LPC_ENET_RXDESCRIPTOR(x)		(x + 0x108)
57*4882a593Smuzhiyun #define LPC_ENET_RXSTATUS(x)			(x + 0x10C)
58*4882a593Smuzhiyun #define LPC_ENET_RXDESCRIPTORNUMBER(x)		(x + 0x110)
59*4882a593Smuzhiyun #define LPC_ENET_RXPRODUCEINDEX(x)		(x + 0x114)
60*4882a593Smuzhiyun #define LPC_ENET_RXCONSUMEINDEX(x)		(x + 0x118)
61*4882a593Smuzhiyun #define LPC_ENET_TXDESCRIPTOR(x)		(x + 0x11C)
62*4882a593Smuzhiyun #define LPC_ENET_TXSTATUS(x)			(x + 0x120)
63*4882a593Smuzhiyun #define LPC_ENET_TXDESCRIPTORNUMBER(x)		(x + 0x124)
64*4882a593Smuzhiyun #define LPC_ENET_TXPRODUCEINDEX(x)		(x + 0x128)
65*4882a593Smuzhiyun #define LPC_ENET_TXCONSUMEINDEX(x)		(x + 0x12C)
66*4882a593Smuzhiyun #define LPC_ENET_TSV0(x)			(x + 0x158)
67*4882a593Smuzhiyun #define LPC_ENET_TSV1(x)			(x + 0x15C)
68*4882a593Smuzhiyun #define LPC_ENET_RSV(x)				(x + 0x160)
69*4882a593Smuzhiyun #define LPC_ENET_FLOWCONTROLCOUNTER(x)		(x + 0x170)
70*4882a593Smuzhiyun #define LPC_ENET_FLOWCONTROLSTATUS(x)		(x + 0x174)
71*4882a593Smuzhiyun #define LPC_ENET_RXFILTER_CTRL(x)		(x + 0x200)
72*4882a593Smuzhiyun #define LPC_ENET_RXFILTERWOLSTATUS(x)		(x + 0x204)
73*4882a593Smuzhiyun #define LPC_ENET_RXFILTERWOLCLEAR(x)		(x + 0x208)
74*4882a593Smuzhiyun #define LPC_ENET_HASHFILTERL(x)			(x + 0x210)
75*4882a593Smuzhiyun #define LPC_ENET_HASHFILTERH(x)			(x + 0x214)
76*4882a593Smuzhiyun #define LPC_ENET_INTSTATUS(x)			(x + 0xFE0)
77*4882a593Smuzhiyun #define LPC_ENET_INTENABLE(x)			(x + 0xFE4)
78*4882a593Smuzhiyun #define LPC_ENET_INTCLEAR(x)			(x + 0xFE8)
79*4882a593Smuzhiyun #define LPC_ENET_INTSET(x)			(x + 0xFEC)
80*4882a593Smuzhiyun #define LPC_ENET_POWERDOWN(x)			(x + 0xFF4)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun  * mac1 register definitions
84*4882a593Smuzhiyun  */
85*4882a593Smuzhiyun #define LPC_MAC1_RECV_ENABLE			(1 << 0)
86*4882a593Smuzhiyun #define LPC_MAC1_PASS_ALL_RX_FRAMES		(1 << 1)
87*4882a593Smuzhiyun #define LPC_MAC1_RX_FLOW_CONTROL		(1 << 2)
88*4882a593Smuzhiyun #define LPC_MAC1_TX_FLOW_CONTROL		(1 << 3)
89*4882a593Smuzhiyun #define LPC_MAC1_LOOPBACK			(1 << 4)
90*4882a593Smuzhiyun #define LPC_MAC1_RESET_TX			(1 << 8)
91*4882a593Smuzhiyun #define LPC_MAC1_RESET_MCS_TX			(1 << 9)
92*4882a593Smuzhiyun #define LPC_MAC1_RESET_RX			(1 << 10)
93*4882a593Smuzhiyun #define LPC_MAC1_RESET_MCS_RX			(1 << 11)
94*4882a593Smuzhiyun #define LPC_MAC1_SIMULATION_RESET		(1 << 14)
95*4882a593Smuzhiyun #define LPC_MAC1_SOFT_RESET			(1 << 15)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun  * mac2 register definitions
99*4882a593Smuzhiyun  */
100*4882a593Smuzhiyun #define LPC_MAC2_FULL_DUPLEX			(1 << 0)
101*4882a593Smuzhiyun #define LPC_MAC2_FRAME_LENGTH_CHECKING		(1 << 1)
102*4882a593Smuzhiyun #define LPC_MAC2_HUGH_LENGTH_CHECKING		(1 << 2)
103*4882a593Smuzhiyun #define LPC_MAC2_DELAYED_CRC			(1 << 3)
104*4882a593Smuzhiyun #define LPC_MAC2_CRC_ENABLE			(1 << 4)
105*4882a593Smuzhiyun #define LPC_MAC2_PAD_CRC_ENABLE			(1 << 5)
106*4882a593Smuzhiyun #define LPC_MAC2_VLAN_PAD_ENABLE		(1 << 6)
107*4882a593Smuzhiyun #define LPC_MAC2_AUTO_DETECT_PAD_ENABLE		(1 << 7)
108*4882a593Smuzhiyun #define LPC_MAC2_PURE_PREAMBLE_ENFORCEMENT	(1 << 8)
109*4882a593Smuzhiyun #define LPC_MAC2_LONG_PREAMBLE_ENFORCEMENT	(1 << 9)
110*4882a593Smuzhiyun #define LPC_MAC2_NO_BACKOFF			(1 << 12)
111*4882a593Smuzhiyun #define LPC_MAC2_BACK_PRESSURE			(1 << 13)
112*4882a593Smuzhiyun #define LPC_MAC2_EXCESS_DEFER			(1 << 14)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /*
115*4882a593Smuzhiyun  * ipgt register definitions
116*4882a593Smuzhiyun  */
117*4882a593Smuzhiyun #define LPC_IPGT_LOAD(n)			((n) & 0x7F)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun  * ipgr register definitions
121*4882a593Smuzhiyun  */
122*4882a593Smuzhiyun #define LPC_IPGR_LOAD_PART2(n)			((n) & 0x7F)
123*4882a593Smuzhiyun #define LPC_IPGR_LOAD_PART1(n)			(((n) & 0x7F) << 8)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun  * clrt register definitions
127*4882a593Smuzhiyun  */
128*4882a593Smuzhiyun #define LPC_CLRT_LOAD_RETRY_MAX(n)		((n) & 0xF)
129*4882a593Smuzhiyun #define LPC_CLRT_LOAD_COLLISION_WINDOW(n)	(((n) & 0x3F) << 8)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun  * maxf register definitions
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun #define LPC_MAXF_LOAD_MAX_FRAME_LEN(n)		((n) & 0xFFFF)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun  * supp register definitions
138*4882a593Smuzhiyun  */
139*4882a593Smuzhiyun #define LPC_SUPP_SPEED				(1 << 8)
140*4882a593Smuzhiyun #define LPC_SUPP_RESET_RMII			(1 << 11)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun  * test register definitions
144*4882a593Smuzhiyun  */
145*4882a593Smuzhiyun #define LPC_TEST_SHORTCUT_PAUSE_QUANTA		(1 << 0)
146*4882a593Smuzhiyun #define LPC_TEST_PAUSE				(1 << 1)
147*4882a593Smuzhiyun #define LPC_TEST_BACKPRESSURE			(1 << 2)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun  * mcfg register definitions
151*4882a593Smuzhiyun  */
152*4882a593Smuzhiyun #define LPC_MCFG_SCAN_INCREMENT			(1 << 0)
153*4882a593Smuzhiyun #define LPC_MCFG_SUPPRESS_PREAMBLE		(1 << 1)
154*4882a593Smuzhiyun #define LPC_MCFG_CLOCK_SELECT(n)		(((n) & 0x7) << 2)
155*4882a593Smuzhiyun #define LPC_MCFG_CLOCK_HOST_DIV_4		0
156*4882a593Smuzhiyun #define LPC_MCFG_CLOCK_HOST_DIV_6		2
157*4882a593Smuzhiyun #define LPC_MCFG_CLOCK_HOST_DIV_8		3
158*4882a593Smuzhiyun #define LPC_MCFG_CLOCK_HOST_DIV_10		4
159*4882a593Smuzhiyun #define LPC_MCFG_CLOCK_HOST_DIV_14		5
160*4882a593Smuzhiyun #define LPC_MCFG_CLOCK_HOST_DIV_20		6
161*4882a593Smuzhiyun #define LPC_MCFG_CLOCK_HOST_DIV_28		7
162*4882a593Smuzhiyun #define LPC_MCFG_RESET_MII_MGMT			(1 << 15)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /*
165*4882a593Smuzhiyun  * mcmd register definitions
166*4882a593Smuzhiyun  */
167*4882a593Smuzhiyun #define LPC_MCMD_READ				(1 << 0)
168*4882a593Smuzhiyun #define LPC_MCMD_SCAN				(1 << 1)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /*
171*4882a593Smuzhiyun  * madr register definitions
172*4882a593Smuzhiyun  */
173*4882a593Smuzhiyun #define LPC_MADR_REGISTER_ADDRESS(n)		((n) & 0x1F)
174*4882a593Smuzhiyun #define LPC_MADR_PHY_0ADDRESS(n)		(((n) & 0x1F) << 8)
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun  * mwtd register definitions
178*4882a593Smuzhiyun  */
179*4882a593Smuzhiyun #define LPC_MWDT_WRITE(n)			((n) & 0xFFFF)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun  * mrdd register definitions
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun #define LPC_MRDD_READ_MASK			0xFFFF
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun  * mind register definitions
188*4882a593Smuzhiyun  */
189*4882a593Smuzhiyun #define LPC_MIND_BUSY				(1 << 0)
190*4882a593Smuzhiyun #define LPC_MIND_SCANNING			(1 << 1)
191*4882a593Smuzhiyun #define LPC_MIND_NOT_VALID			(1 << 2)
192*4882a593Smuzhiyun #define LPC_MIND_MII_LINK_FAIL			(1 << 3)
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /*
195*4882a593Smuzhiyun  * command register definitions
196*4882a593Smuzhiyun  */
197*4882a593Smuzhiyun #define LPC_COMMAND_RXENABLE			(1 << 0)
198*4882a593Smuzhiyun #define LPC_COMMAND_TXENABLE			(1 << 1)
199*4882a593Smuzhiyun #define LPC_COMMAND_REG_RESET			(1 << 3)
200*4882a593Smuzhiyun #define LPC_COMMAND_TXRESET			(1 << 4)
201*4882a593Smuzhiyun #define LPC_COMMAND_RXRESET			(1 << 5)
202*4882a593Smuzhiyun #define LPC_COMMAND_PASSRUNTFRAME		(1 << 6)
203*4882a593Smuzhiyun #define LPC_COMMAND_PASSRXFILTER		(1 << 7)
204*4882a593Smuzhiyun #define LPC_COMMAND_TXFLOWCONTROL		(1 << 8)
205*4882a593Smuzhiyun #define LPC_COMMAND_RMII			(1 << 9)
206*4882a593Smuzhiyun #define LPC_COMMAND_FULLDUPLEX			(1 << 10)
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun  * status register definitions
210*4882a593Smuzhiyun  */
211*4882a593Smuzhiyun #define LPC_STATUS_RXACTIVE			(1 << 0)
212*4882a593Smuzhiyun #define LPC_STATUS_TXACTIVE			(1 << 1)
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun  * tsv0 register definitions
216*4882a593Smuzhiyun  */
217*4882a593Smuzhiyun #define LPC_TSV0_CRC_ERROR			(1 << 0)
218*4882a593Smuzhiyun #define LPC_TSV0_LENGTH_CHECK_ERROR		(1 << 1)
219*4882a593Smuzhiyun #define LPC_TSV0_LENGTH_OUT_OF_RANGE		(1 << 2)
220*4882a593Smuzhiyun #define LPC_TSV0_DONE				(1 << 3)
221*4882a593Smuzhiyun #define LPC_TSV0_MULTICAST			(1 << 4)
222*4882a593Smuzhiyun #define LPC_TSV0_BROADCAST			(1 << 5)
223*4882a593Smuzhiyun #define LPC_TSV0_PACKET_DEFER			(1 << 6)
224*4882a593Smuzhiyun #define LPC_TSV0_ESCESSIVE_DEFER		(1 << 7)
225*4882a593Smuzhiyun #define LPC_TSV0_ESCESSIVE_COLLISION		(1 << 8)
226*4882a593Smuzhiyun #define LPC_TSV0_LATE_COLLISION			(1 << 9)
227*4882a593Smuzhiyun #define LPC_TSV0_GIANT				(1 << 10)
228*4882a593Smuzhiyun #define LPC_TSV0_UNDERRUN			(1 << 11)
229*4882a593Smuzhiyun #define LPC_TSV0_TOTAL_BYTES(n)			(((n) >> 12) & 0xFFFF)
230*4882a593Smuzhiyun #define LPC_TSV0_CONTROL_FRAME			(1 << 28)
231*4882a593Smuzhiyun #define LPC_TSV0_PAUSE				(1 << 29)
232*4882a593Smuzhiyun #define LPC_TSV0_BACKPRESSURE			(1 << 30)
233*4882a593Smuzhiyun #define LPC_TSV0_VLAN				(1 << 31)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun  * tsv1 register definitions
237*4882a593Smuzhiyun  */
238*4882a593Smuzhiyun #define LPC_TSV1_TRANSMIT_BYTE_COUNT(n)		((n) & 0xFFFF)
239*4882a593Smuzhiyun #define LPC_TSV1_COLLISION_COUNT(n)		(((n) >> 16) & 0xF)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun  * rsv register definitions
243*4882a593Smuzhiyun  */
244*4882a593Smuzhiyun #define LPC_RSV_RECEIVED_BYTE_COUNT(n)		((n) & 0xFFFF)
245*4882a593Smuzhiyun #define LPC_RSV_RXDV_EVENT_IGNORED		(1 << 16)
246*4882a593Smuzhiyun #define LPC_RSV_RXDV_EVENT_PREVIOUSLY_SEEN	(1 << 17)
247*4882a593Smuzhiyun #define LPC_RSV_CARRIER_EVNT_PREVIOUS_SEEN	(1 << 18)
248*4882a593Smuzhiyun #define LPC_RSV_RECEIVE_CODE_VIOLATION		(1 << 19)
249*4882a593Smuzhiyun #define LPC_RSV_CRC_ERROR			(1 << 20)
250*4882a593Smuzhiyun #define LPC_RSV_LENGTH_CHECK_ERROR		(1 << 21)
251*4882a593Smuzhiyun #define LPC_RSV_LENGTH_OUT_OF_RANGE		(1 << 22)
252*4882a593Smuzhiyun #define LPC_RSV_RECEIVE_OK			(1 << 23)
253*4882a593Smuzhiyun #define LPC_RSV_MULTICAST			(1 << 24)
254*4882a593Smuzhiyun #define LPC_RSV_BROADCAST			(1 << 25)
255*4882a593Smuzhiyun #define LPC_RSV_DRIBBLE_NIBBLE			(1 << 26)
256*4882a593Smuzhiyun #define LPC_RSV_CONTROL_FRAME			(1 << 27)
257*4882a593Smuzhiyun #define LPC_RSV_PAUSE				(1 << 28)
258*4882a593Smuzhiyun #define LPC_RSV_UNSUPPORTED_OPCODE		(1 << 29)
259*4882a593Smuzhiyun #define LPC_RSV_VLAN				(1 << 30)
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun  * flowcontrolcounter register definitions
263*4882a593Smuzhiyun  */
264*4882a593Smuzhiyun #define LPC_FCCR_MIRRORCOUNTER(n)		((n) & 0xFFFF)
265*4882a593Smuzhiyun #define LPC_FCCR_PAUSETIMER(n)			(((n) >> 16) & 0xFFFF)
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun /*
268*4882a593Smuzhiyun  * flowcontrolstatus register definitions
269*4882a593Smuzhiyun  */
270*4882a593Smuzhiyun #define LPC_FCCR_MIRRORCOUNTERCURRENT(n)	((n) & 0xFFFF)
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /*
273*4882a593Smuzhiyun  * rxfilterctrl, rxfilterwolstatus, and rxfilterwolclear shared
274*4882a593Smuzhiyun  * register definitions
275*4882a593Smuzhiyun  */
276*4882a593Smuzhiyun #define LPC_RXFLTRW_ACCEPTUNICAST		(1 << 0)
277*4882a593Smuzhiyun #define LPC_RXFLTRW_ACCEPTUBROADCAST		(1 << 1)
278*4882a593Smuzhiyun #define LPC_RXFLTRW_ACCEPTUMULTICAST		(1 << 2)
279*4882a593Smuzhiyun #define LPC_RXFLTRW_ACCEPTUNICASTHASH		(1 << 3)
280*4882a593Smuzhiyun #define LPC_RXFLTRW_ACCEPTUMULTICASTHASH	(1 << 4)
281*4882a593Smuzhiyun #define LPC_RXFLTRW_ACCEPTPERFECT		(1 << 5)
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun  * rxfilterctrl register definitions
285*4882a593Smuzhiyun  */
286*4882a593Smuzhiyun #define LPC_RXFLTRWSTS_MAGICPACKETENWOL		(1 << 12)
287*4882a593Smuzhiyun #define LPC_RXFLTRWSTS_RXFILTERENWOL		(1 << 13)
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /*
290*4882a593Smuzhiyun  * rxfilterwolstatus/rxfilterwolclear register definitions
291*4882a593Smuzhiyun  */
292*4882a593Smuzhiyun #define LPC_RXFLTRWSTS_RXFILTERWOL		(1 << 7)
293*4882a593Smuzhiyun #define LPC_RXFLTRWSTS_MAGICPACKETWOL		(1 << 8)
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun  * intstatus, intenable, intclear, and Intset shared register
297*4882a593Smuzhiyun  * definitions
298*4882a593Smuzhiyun  */
299*4882a593Smuzhiyun #define LPC_MACINT_RXOVERRUNINTEN		(1 << 0)
300*4882a593Smuzhiyun #define LPC_MACINT_RXERRORONINT			(1 << 1)
301*4882a593Smuzhiyun #define LPC_MACINT_RXFINISHEDINTEN		(1 << 2)
302*4882a593Smuzhiyun #define LPC_MACINT_RXDONEINTEN			(1 << 3)
303*4882a593Smuzhiyun #define LPC_MACINT_TXUNDERRUNINTEN		(1 << 4)
304*4882a593Smuzhiyun #define LPC_MACINT_TXERRORINTEN			(1 << 5)
305*4882a593Smuzhiyun #define LPC_MACINT_TXFINISHEDINTEN		(1 << 6)
306*4882a593Smuzhiyun #define LPC_MACINT_TXDONEINTEN			(1 << 7)
307*4882a593Smuzhiyun #define LPC_MACINT_SOFTINTEN			(1 << 12)
308*4882a593Smuzhiyun #define LPC_MACINT_WAKEUPINTEN			(1 << 13)
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun  * powerdown register definitions
312*4882a593Smuzhiyun  */
313*4882a593Smuzhiyun #define LPC_POWERDOWN_MACAHB			(1 << 31)
314*4882a593Smuzhiyun 
lpc_phy_interface_mode(struct device * dev)315*4882a593Smuzhiyun static phy_interface_t lpc_phy_interface_mode(struct device *dev)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	if (dev && dev->of_node) {
318*4882a593Smuzhiyun 		const char *mode = of_get_property(dev->of_node,
319*4882a593Smuzhiyun 						   "phy-mode", NULL);
320*4882a593Smuzhiyun 		if (mode && !strcmp(mode, "mii"))
321*4882a593Smuzhiyun 			return PHY_INTERFACE_MODE_MII;
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 	return PHY_INTERFACE_MODE_RMII;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
use_iram_for_net(struct device * dev)326*4882a593Smuzhiyun static bool use_iram_for_net(struct device *dev)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	if (dev && dev->of_node)
329*4882a593Smuzhiyun 		return of_property_read_bool(dev->of_node, "use-iram");
330*4882a593Smuzhiyun 	return false;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /* Receive Status information word */
334*4882a593Smuzhiyun #define RXSTATUS_SIZE			0x000007FF
335*4882a593Smuzhiyun #define RXSTATUS_CONTROL		(1 << 18)
336*4882a593Smuzhiyun #define RXSTATUS_VLAN			(1 << 19)
337*4882a593Smuzhiyun #define RXSTATUS_FILTER			(1 << 20)
338*4882a593Smuzhiyun #define RXSTATUS_MULTICAST		(1 << 21)
339*4882a593Smuzhiyun #define RXSTATUS_BROADCAST		(1 << 22)
340*4882a593Smuzhiyun #define RXSTATUS_CRC			(1 << 23)
341*4882a593Smuzhiyun #define RXSTATUS_SYMBOL			(1 << 24)
342*4882a593Smuzhiyun #define RXSTATUS_LENGTH			(1 << 25)
343*4882a593Smuzhiyun #define RXSTATUS_RANGE			(1 << 26)
344*4882a593Smuzhiyun #define RXSTATUS_ALIGN			(1 << 27)
345*4882a593Smuzhiyun #define RXSTATUS_OVERRUN		(1 << 28)
346*4882a593Smuzhiyun #define RXSTATUS_NODESC			(1 << 29)
347*4882a593Smuzhiyun #define RXSTATUS_LAST			(1 << 30)
348*4882a593Smuzhiyun #define RXSTATUS_ERROR			(1 << 31)
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun #define RXSTATUS_STATUS_ERROR \
351*4882a593Smuzhiyun 	(RXSTATUS_NODESC | RXSTATUS_OVERRUN | RXSTATUS_ALIGN | \
352*4882a593Smuzhiyun 	 RXSTATUS_RANGE | RXSTATUS_LENGTH | RXSTATUS_SYMBOL | RXSTATUS_CRC)
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun /* Receive Descriptor control word */
355*4882a593Smuzhiyun #define RXDESC_CONTROL_SIZE		0x000007FF
356*4882a593Smuzhiyun #define RXDESC_CONTROL_INT		(1 << 31)
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun /* Transmit Status information word */
359*4882a593Smuzhiyun #define TXSTATUS_COLLISIONS_GET(x)	(((x) >> 21) & 0xF)
360*4882a593Smuzhiyun #define TXSTATUS_DEFER			(1 << 25)
361*4882a593Smuzhiyun #define TXSTATUS_EXCESSDEFER		(1 << 26)
362*4882a593Smuzhiyun #define TXSTATUS_EXCESSCOLL		(1 << 27)
363*4882a593Smuzhiyun #define TXSTATUS_LATECOLL		(1 << 28)
364*4882a593Smuzhiyun #define TXSTATUS_UNDERRUN		(1 << 29)
365*4882a593Smuzhiyun #define TXSTATUS_NODESC			(1 << 30)
366*4882a593Smuzhiyun #define TXSTATUS_ERROR			(1 << 31)
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /* Transmit Descriptor control word */
369*4882a593Smuzhiyun #define TXDESC_CONTROL_SIZE		0x000007FF
370*4882a593Smuzhiyun #define TXDESC_CONTROL_OVERRIDE		(1 << 26)
371*4882a593Smuzhiyun #define TXDESC_CONTROL_HUGE		(1 << 27)
372*4882a593Smuzhiyun #define TXDESC_CONTROL_PAD		(1 << 28)
373*4882a593Smuzhiyun #define TXDESC_CONTROL_CRC		(1 << 29)
374*4882a593Smuzhiyun #define TXDESC_CONTROL_LAST		(1 << 30)
375*4882a593Smuzhiyun #define TXDESC_CONTROL_INT		(1 << 31)
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun /*
378*4882a593Smuzhiyun  * Structure of a TX/RX descriptors and RX status
379*4882a593Smuzhiyun  */
380*4882a593Smuzhiyun struct txrx_desc_t {
381*4882a593Smuzhiyun 	__le32 packet;
382*4882a593Smuzhiyun 	__le32 control;
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun struct rx_status_t {
385*4882a593Smuzhiyun 	__le32 statusinfo;
386*4882a593Smuzhiyun 	__le32 statushashcrc;
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun  * Device driver data structure
391*4882a593Smuzhiyun  */
392*4882a593Smuzhiyun struct netdata_local {
393*4882a593Smuzhiyun 	struct platform_device	*pdev;
394*4882a593Smuzhiyun 	struct net_device	*ndev;
395*4882a593Smuzhiyun 	struct device_node	*phy_node;
396*4882a593Smuzhiyun 	spinlock_t		lock;
397*4882a593Smuzhiyun 	void __iomem		*net_base;
398*4882a593Smuzhiyun 	u32			msg_enable;
399*4882a593Smuzhiyun 	unsigned int		skblen[ENET_TX_DESC];
400*4882a593Smuzhiyun 	unsigned int		last_tx_idx;
401*4882a593Smuzhiyun 	unsigned int		num_used_tx_buffs;
402*4882a593Smuzhiyun 	struct mii_bus		*mii_bus;
403*4882a593Smuzhiyun 	struct clk		*clk;
404*4882a593Smuzhiyun 	dma_addr_t		dma_buff_base_p;
405*4882a593Smuzhiyun 	void			*dma_buff_base_v;
406*4882a593Smuzhiyun 	size_t			dma_buff_size;
407*4882a593Smuzhiyun 	struct txrx_desc_t	*tx_desc_v;
408*4882a593Smuzhiyun 	u32			*tx_stat_v;
409*4882a593Smuzhiyun 	void			*tx_buff_v;
410*4882a593Smuzhiyun 	struct txrx_desc_t	*rx_desc_v;
411*4882a593Smuzhiyun 	struct rx_status_t	*rx_stat_v;
412*4882a593Smuzhiyun 	void			*rx_buff_v;
413*4882a593Smuzhiyun 	int			link;
414*4882a593Smuzhiyun 	int			speed;
415*4882a593Smuzhiyun 	int			duplex;
416*4882a593Smuzhiyun 	struct napi_struct	napi;
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun /*
420*4882a593Smuzhiyun  * MAC support functions
421*4882a593Smuzhiyun  */
__lpc_set_mac(struct netdata_local * pldat,u8 * mac)422*4882a593Smuzhiyun static void __lpc_set_mac(struct netdata_local *pldat, u8 *mac)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	u32 tmp;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* Set station address */
427*4882a593Smuzhiyun 	tmp = mac[0] | ((u32)mac[1] << 8);
428*4882a593Smuzhiyun 	writel(tmp, LPC_ENET_SA2(pldat->net_base));
429*4882a593Smuzhiyun 	tmp = mac[2] | ((u32)mac[3] << 8);
430*4882a593Smuzhiyun 	writel(tmp, LPC_ENET_SA1(pldat->net_base));
431*4882a593Smuzhiyun 	tmp = mac[4] | ((u32)mac[5] << 8);
432*4882a593Smuzhiyun 	writel(tmp, LPC_ENET_SA0(pldat->net_base));
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	netdev_dbg(pldat->ndev, "Ethernet MAC address %pM\n", mac);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
__lpc_get_mac(struct netdata_local * pldat,u8 * mac)437*4882a593Smuzhiyun static void __lpc_get_mac(struct netdata_local *pldat, u8 *mac)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	u32 tmp;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/* Get station address */
442*4882a593Smuzhiyun 	tmp = readl(LPC_ENET_SA2(pldat->net_base));
443*4882a593Smuzhiyun 	mac[0] = tmp & 0xFF;
444*4882a593Smuzhiyun 	mac[1] = tmp >> 8;
445*4882a593Smuzhiyun 	tmp = readl(LPC_ENET_SA1(pldat->net_base));
446*4882a593Smuzhiyun 	mac[2] = tmp & 0xFF;
447*4882a593Smuzhiyun 	mac[3] = tmp >> 8;
448*4882a593Smuzhiyun 	tmp = readl(LPC_ENET_SA0(pldat->net_base));
449*4882a593Smuzhiyun 	mac[4] = tmp & 0xFF;
450*4882a593Smuzhiyun 	mac[5] = tmp >> 8;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
__lpc_params_setup(struct netdata_local * pldat)453*4882a593Smuzhiyun static void __lpc_params_setup(struct netdata_local *pldat)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	u32 tmp;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	if (pldat->duplex == DUPLEX_FULL) {
458*4882a593Smuzhiyun 		tmp = readl(LPC_ENET_MAC2(pldat->net_base));
459*4882a593Smuzhiyun 		tmp |= LPC_MAC2_FULL_DUPLEX;
460*4882a593Smuzhiyun 		writel(tmp, LPC_ENET_MAC2(pldat->net_base));
461*4882a593Smuzhiyun 		tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
462*4882a593Smuzhiyun 		tmp |= LPC_COMMAND_FULLDUPLEX;
463*4882a593Smuzhiyun 		writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
464*4882a593Smuzhiyun 		writel(LPC_IPGT_LOAD(0x15), LPC_ENET_IPGT(pldat->net_base));
465*4882a593Smuzhiyun 	} else {
466*4882a593Smuzhiyun 		tmp = readl(LPC_ENET_MAC2(pldat->net_base));
467*4882a593Smuzhiyun 		tmp &= ~LPC_MAC2_FULL_DUPLEX;
468*4882a593Smuzhiyun 		writel(tmp, LPC_ENET_MAC2(pldat->net_base));
469*4882a593Smuzhiyun 		tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
470*4882a593Smuzhiyun 		tmp &= ~LPC_COMMAND_FULLDUPLEX;
471*4882a593Smuzhiyun 		writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
472*4882a593Smuzhiyun 		writel(LPC_IPGT_LOAD(0x12), LPC_ENET_IPGT(pldat->net_base));
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (pldat->speed == SPEED_100)
476*4882a593Smuzhiyun 		writel(LPC_SUPP_SPEED, LPC_ENET_SUPP(pldat->net_base));
477*4882a593Smuzhiyun 	else
478*4882a593Smuzhiyun 		writel(0, LPC_ENET_SUPP(pldat->net_base));
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
__lpc_eth_reset(struct netdata_local * pldat)481*4882a593Smuzhiyun static void __lpc_eth_reset(struct netdata_local *pldat)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	/* Reset all MAC logic */
484*4882a593Smuzhiyun 	writel((LPC_MAC1_RESET_TX | LPC_MAC1_RESET_MCS_TX | LPC_MAC1_RESET_RX |
485*4882a593Smuzhiyun 		LPC_MAC1_RESET_MCS_RX | LPC_MAC1_SIMULATION_RESET |
486*4882a593Smuzhiyun 		LPC_MAC1_SOFT_RESET), LPC_ENET_MAC1(pldat->net_base));
487*4882a593Smuzhiyun 	writel((LPC_COMMAND_REG_RESET | LPC_COMMAND_TXRESET |
488*4882a593Smuzhiyun 		LPC_COMMAND_RXRESET), LPC_ENET_COMMAND(pldat->net_base));
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
__lpc_mii_mngt_reset(struct netdata_local * pldat)491*4882a593Smuzhiyun static int __lpc_mii_mngt_reset(struct netdata_local *pldat)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	/* Reset MII management hardware */
494*4882a593Smuzhiyun 	writel(LPC_MCFG_RESET_MII_MGMT, LPC_ENET_MCFG(pldat->net_base));
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* Setup MII clock to slowest rate with a /28 divider */
497*4882a593Smuzhiyun 	writel(LPC_MCFG_CLOCK_SELECT(LPC_MCFG_CLOCK_HOST_DIV_28),
498*4882a593Smuzhiyun 	       LPC_ENET_MCFG(pldat->net_base));
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	return 0;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
__va_to_pa(void * addr,struct netdata_local * pldat)503*4882a593Smuzhiyun static inline phys_addr_t __va_to_pa(void *addr, struct netdata_local *pldat)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	phys_addr_t phaddr;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	phaddr = addr - pldat->dma_buff_base_v;
508*4882a593Smuzhiyun 	phaddr += pldat->dma_buff_base_p;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	return phaddr;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
lpc_eth_enable_int(void __iomem * regbase)513*4882a593Smuzhiyun static void lpc_eth_enable_int(void __iomem *regbase)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	writel((LPC_MACINT_RXDONEINTEN | LPC_MACINT_TXDONEINTEN),
516*4882a593Smuzhiyun 	       LPC_ENET_INTENABLE(regbase));
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun 
lpc_eth_disable_int(void __iomem * regbase)519*4882a593Smuzhiyun static void lpc_eth_disable_int(void __iomem *regbase)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	writel(0, LPC_ENET_INTENABLE(regbase));
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun /* Setup TX/RX descriptors */
__lpc_txrx_desc_setup(struct netdata_local * pldat)525*4882a593Smuzhiyun static void __lpc_txrx_desc_setup(struct netdata_local *pldat)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	u32 *ptxstat;
528*4882a593Smuzhiyun 	void *tbuff;
529*4882a593Smuzhiyun 	int i;
530*4882a593Smuzhiyun 	struct txrx_desc_t *ptxrxdesc;
531*4882a593Smuzhiyun 	struct rx_status_t *prxstat;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	tbuff = PTR_ALIGN(pldat->dma_buff_base_v, 16);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	/* Setup TX descriptors, status, and buffers */
536*4882a593Smuzhiyun 	pldat->tx_desc_v = tbuff;
537*4882a593Smuzhiyun 	tbuff += sizeof(struct txrx_desc_t) * ENET_TX_DESC;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	pldat->tx_stat_v = tbuff;
540*4882a593Smuzhiyun 	tbuff += sizeof(u32) * ENET_TX_DESC;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	tbuff = PTR_ALIGN(tbuff, 16);
543*4882a593Smuzhiyun 	pldat->tx_buff_v = tbuff;
544*4882a593Smuzhiyun 	tbuff += ENET_MAXF_SIZE * ENET_TX_DESC;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/* Setup RX descriptors, status, and buffers */
547*4882a593Smuzhiyun 	pldat->rx_desc_v = tbuff;
548*4882a593Smuzhiyun 	tbuff += sizeof(struct txrx_desc_t) * ENET_RX_DESC;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	tbuff = PTR_ALIGN(tbuff, 16);
551*4882a593Smuzhiyun 	pldat->rx_stat_v = tbuff;
552*4882a593Smuzhiyun 	tbuff += sizeof(struct rx_status_t) * ENET_RX_DESC;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	tbuff = PTR_ALIGN(tbuff, 16);
555*4882a593Smuzhiyun 	pldat->rx_buff_v = tbuff;
556*4882a593Smuzhiyun 	tbuff += ENET_MAXF_SIZE * ENET_RX_DESC;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* Map the TX descriptors to the TX buffers in hardware */
559*4882a593Smuzhiyun 	for (i = 0; i < ENET_TX_DESC; i++) {
560*4882a593Smuzhiyun 		ptxstat = &pldat->tx_stat_v[i];
561*4882a593Smuzhiyun 		ptxrxdesc = &pldat->tx_desc_v[i];
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 		ptxrxdesc->packet = __va_to_pa(
564*4882a593Smuzhiyun 				pldat->tx_buff_v + i * ENET_MAXF_SIZE, pldat);
565*4882a593Smuzhiyun 		ptxrxdesc->control = 0;
566*4882a593Smuzhiyun 		*ptxstat = 0;
567*4882a593Smuzhiyun 	}
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	/* Map the RX descriptors to the RX buffers in hardware */
570*4882a593Smuzhiyun 	for (i = 0; i < ENET_RX_DESC; i++) {
571*4882a593Smuzhiyun 		prxstat = &pldat->rx_stat_v[i];
572*4882a593Smuzhiyun 		ptxrxdesc = &pldat->rx_desc_v[i];
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 		ptxrxdesc->packet = __va_to_pa(
575*4882a593Smuzhiyun 				pldat->rx_buff_v + i * ENET_MAXF_SIZE, pldat);
576*4882a593Smuzhiyun 		ptxrxdesc->control = RXDESC_CONTROL_INT | (ENET_MAXF_SIZE - 1);
577*4882a593Smuzhiyun 		prxstat->statusinfo = 0;
578*4882a593Smuzhiyun 		prxstat->statushashcrc = 0;
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/* Setup base addresses in hardware to point to buffers and
582*4882a593Smuzhiyun 	 * descriptors
583*4882a593Smuzhiyun 	 */
584*4882a593Smuzhiyun 	writel((ENET_TX_DESC - 1),
585*4882a593Smuzhiyun 	       LPC_ENET_TXDESCRIPTORNUMBER(pldat->net_base));
586*4882a593Smuzhiyun 	writel(__va_to_pa(pldat->tx_desc_v, pldat),
587*4882a593Smuzhiyun 	       LPC_ENET_TXDESCRIPTOR(pldat->net_base));
588*4882a593Smuzhiyun 	writel(__va_to_pa(pldat->tx_stat_v, pldat),
589*4882a593Smuzhiyun 	       LPC_ENET_TXSTATUS(pldat->net_base));
590*4882a593Smuzhiyun 	writel((ENET_RX_DESC - 1),
591*4882a593Smuzhiyun 	       LPC_ENET_RXDESCRIPTORNUMBER(pldat->net_base));
592*4882a593Smuzhiyun 	writel(__va_to_pa(pldat->rx_desc_v, pldat),
593*4882a593Smuzhiyun 	       LPC_ENET_RXDESCRIPTOR(pldat->net_base));
594*4882a593Smuzhiyun 	writel(__va_to_pa(pldat->rx_stat_v, pldat),
595*4882a593Smuzhiyun 	       LPC_ENET_RXSTATUS(pldat->net_base));
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
__lpc_eth_init(struct netdata_local * pldat)598*4882a593Smuzhiyun static void __lpc_eth_init(struct netdata_local *pldat)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	u32 tmp;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	/* Disable controller and reset */
603*4882a593Smuzhiyun 	tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
604*4882a593Smuzhiyun 	tmp &= ~LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
605*4882a593Smuzhiyun 	writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
606*4882a593Smuzhiyun 	tmp = readl(LPC_ENET_MAC1(pldat->net_base));
607*4882a593Smuzhiyun 	tmp &= ~LPC_MAC1_RECV_ENABLE;
608*4882a593Smuzhiyun 	writel(tmp, LPC_ENET_MAC1(pldat->net_base));
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* Initial MAC setup */
611*4882a593Smuzhiyun 	writel(LPC_MAC1_PASS_ALL_RX_FRAMES, LPC_ENET_MAC1(pldat->net_base));
612*4882a593Smuzhiyun 	writel((LPC_MAC2_PAD_CRC_ENABLE | LPC_MAC2_CRC_ENABLE),
613*4882a593Smuzhiyun 	       LPC_ENET_MAC2(pldat->net_base));
614*4882a593Smuzhiyun 	writel(ENET_MAXF_SIZE, LPC_ENET_MAXF(pldat->net_base));
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* Collision window, gap */
617*4882a593Smuzhiyun 	writel((LPC_CLRT_LOAD_RETRY_MAX(0xF) |
618*4882a593Smuzhiyun 		LPC_CLRT_LOAD_COLLISION_WINDOW(0x37)),
619*4882a593Smuzhiyun 	       LPC_ENET_CLRT(pldat->net_base));
620*4882a593Smuzhiyun 	writel(LPC_IPGR_LOAD_PART2(0x12), LPC_ENET_IPGR(pldat->net_base));
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
623*4882a593Smuzhiyun 		writel(LPC_COMMAND_PASSRUNTFRAME,
624*4882a593Smuzhiyun 		       LPC_ENET_COMMAND(pldat->net_base));
625*4882a593Smuzhiyun 	else {
626*4882a593Smuzhiyun 		writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
627*4882a593Smuzhiyun 		       LPC_ENET_COMMAND(pldat->net_base));
628*4882a593Smuzhiyun 		writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	__lpc_params_setup(pldat);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/* Setup TX and RX descriptors */
634*4882a593Smuzhiyun 	__lpc_txrx_desc_setup(pldat);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* Setup packet filtering */
637*4882a593Smuzhiyun 	writel((LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT),
638*4882a593Smuzhiyun 	       LPC_ENET_RXFILTER_CTRL(pldat->net_base));
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* Get the next TX buffer output index */
641*4882a593Smuzhiyun 	pldat->num_used_tx_buffs = 0;
642*4882a593Smuzhiyun 	pldat->last_tx_idx =
643*4882a593Smuzhiyun 		readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	/* Clear and enable interrupts */
646*4882a593Smuzhiyun 	writel(0xFFFF, LPC_ENET_INTCLEAR(pldat->net_base));
647*4882a593Smuzhiyun 	smp_wmb();
648*4882a593Smuzhiyun 	lpc_eth_enable_int(pldat->net_base);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	/* Enable controller */
651*4882a593Smuzhiyun 	tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
652*4882a593Smuzhiyun 	tmp |= LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
653*4882a593Smuzhiyun 	writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
654*4882a593Smuzhiyun 	tmp = readl(LPC_ENET_MAC1(pldat->net_base));
655*4882a593Smuzhiyun 	tmp |= LPC_MAC1_RECV_ENABLE;
656*4882a593Smuzhiyun 	writel(tmp, LPC_ENET_MAC1(pldat->net_base));
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
__lpc_eth_shutdown(struct netdata_local * pldat)659*4882a593Smuzhiyun static void __lpc_eth_shutdown(struct netdata_local *pldat)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	/* Reset ethernet and power down PHY */
662*4882a593Smuzhiyun 	__lpc_eth_reset(pldat);
663*4882a593Smuzhiyun 	writel(0, LPC_ENET_MAC1(pldat->net_base));
664*4882a593Smuzhiyun 	writel(0, LPC_ENET_MAC2(pldat->net_base));
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun /*
668*4882a593Smuzhiyun  * MAC<--->PHY support functions
669*4882a593Smuzhiyun  */
lpc_mdio_read(struct mii_bus * bus,int phy_id,int phyreg)670*4882a593Smuzhiyun static int lpc_mdio_read(struct mii_bus *bus, int phy_id, int phyreg)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	struct netdata_local *pldat = bus->priv;
673*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(100);
674*4882a593Smuzhiyun 	int lps;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
677*4882a593Smuzhiyun 	writel(LPC_MCMD_READ, LPC_ENET_MCMD(pldat->net_base));
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	/* Wait for unbusy status */
680*4882a593Smuzhiyun 	while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
681*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
682*4882a593Smuzhiyun 			return -EIO;
683*4882a593Smuzhiyun 		cpu_relax();
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	lps = readl(LPC_ENET_MRDD(pldat->net_base));
687*4882a593Smuzhiyun 	writel(0, LPC_ENET_MCMD(pldat->net_base));
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	return lps;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun 
lpc_mdio_write(struct mii_bus * bus,int phy_id,int phyreg,u16 phydata)692*4882a593Smuzhiyun static int lpc_mdio_write(struct mii_bus *bus, int phy_id, int phyreg,
693*4882a593Smuzhiyun 			u16 phydata)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	struct netdata_local *pldat = bus->priv;
696*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(100);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
699*4882a593Smuzhiyun 	writel(phydata, LPC_ENET_MWTD(pldat->net_base));
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	/* Wait for completion */
702*4882a593Smuzhiyun 	while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
703*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
704*4882a593Smuzhiyun 			return -EIO;
705*4882a593Smuzhiyun 		cpu_relax();
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	return 0;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
lpc_mdio_reset(struct mii_bus * bus)711*4882a593Smuzhiyun static int lpc_mdio_reset(struct mii_bus *bus)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	return __lpc_mii_mngt_reset((struct netdata_local *)bus->priv);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
lpc_handle_link_change(struct net_device * ndev)716*4882a593Smuzhiyun static void lpc_handle_link_change(struct net_device *ndev)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
719*4882a593Smuzhiyun 	struct phy_device *phydev = ndev->phydev;
720*4882a593Smuzhiyun 	unsigned long flags;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	bool status_change = false;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	spin_lock_irqsave(&pldat->lock, flags);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	if (phydev->link) {
727*4882a593Smuzhiyun 		if ((pldat->speed != phydev->speed) ||
728*4882a593Smuzhiyun 		    (pldat->duplex != phydev->duplex)) {
729*4882a593Smuzhiyun 			pldat->speed = phydev->speed;
730*4882a593Smuzhiyun 			pldat->duplex = phydev->duplex;
731*4882a593Smuzhiyun 			status_change = true;
732*4882a593Smuzhiyun 		}
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	if (phydev->link != pldat->link) {
736*4882a593Smuzhiyun 		if (!phydev->link) {
737*4882a593Smuzhiyun 			pldat->speed = 0;
738*4882a593Smuzhiyun 			pldat->duplex = -1;
739*4882a593Smuzhiyun 		}
740*4882a593Smuzhiyun 		pldat->link = phydev->link;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 		status_change = true;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pldat->lock, flags);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	if (status_change)
748*4882a593Smuzhiyun 		__lpc_params_setup(pldat);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
lpc_mii_probe(struct net_device * ndev)751*4882a593Smuzhiyun static int lpc_mii_probe(struct net_device *ndev)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
754*4882a593Smuzhiyun 	struct phy_device *phydev;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	/* Attach to the PHY */
757*4882a593Smuzhiyun 	if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
758*4882a593Smuzhiyun 		netdev_info(ndev, "using MII interface\n");
759*4882a593Smuzhiyun 	else
760*4882a593Smuzhiyun 		netdev_info(ndev, "using RMII interface\n");
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	if (pldat->phy_node)
763*4882a593Smuzhiyun 		phydev =  of_phy_find_device(pldat->phy_node);
764*4882a593Smuzhiyun 	else
765*4882a593Smuzhiyun 		phydev = phy_find_first(pldat->mii_bus);
766*4882a593Smuzhiyun 	if (!phydev) {
767*4882a593Smuzhiyun 		netdev_err(ndev, "no PHY found\n");
768*4882a593Smuzhiyun 		return -ENODEV;
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	phydev = phy_connect(ndev, phydev_name(phydev),
772*4882a593Smuzhiyun 			     &lpc_handle_link_change,
773*4882a593Smuzhiyun 			     lpc_phy_interface_mode(&pldat->pdev->dev));
774*4882a593Smuzhiyun 	if (IS_ERR(phydev)) {
775*4882a593Smuzhiyun 		netdev_err(ndev, "Could not attach to PHY\n");
776*4882a593Smuzhiyun 		return PTR_ERR(phydev);
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	phy_set_max_speed(phydev, SPEED_100);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	pldat->link = 0;
782*4882a593Smuzhiyun 	pldat->speed = 0;
783*4882a593Smuzhiyun 	pldat->duplex = -1;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	phy_attached_info(phydev);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	return 0;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
lpc_mii_init(struct netdata_local * pldat)790*4882a593Smuzhiyun static int lpc_mii_init(struct netdata_local *pldat)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	struct device_node *node;
793*4882a593Smuzhiyun 	int err = -ENXIO;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	pldat->mii_bus = mdiobus_alloc();
796*4882a593Smuzhiyun 	if (!pldat->mii_bus) {
797*4882a593Smuzhiyun 		err = -ENOMEM;
798*4882a593Smuzhiyun 		goto err_out;
799*4882a593Smuzhiyun 	}
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	/* Setup MII mode */
802*4882a593Smuzhiyun 	if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
803*4882a593Smuzhiyun 		writel(LPC_COMMAND_PASSRUNTFRAME,
804*4882a593Smuzhiyun 		       LPC_ENET_COMMAND(pldat->net_base));
805*4882a593Smuzhiyun 	else {
806*4882a593Smuzhiyun 		writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
807*4882a593Smuzhiyun 		       LPC_ENET_COMMAND(pldat->net_base));
808*4882a593Smuzhiyun 		writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	pldat->mii_bus->name = "lpc_mii_bus";
812*4882a593Smuzhiyun 	pldat->mii_bus->read = &lpc_mdio_read;
813*4882a593Smuzhiyun 	pldat->mii_bus->write = &lpc_mdio_write;
814*4882a593Smuzhiyun 	pldat->mii_bus->reset = &lpc_mdio_reset;
815*4882a593Smuzhiyun 	snprintf(pldat->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
816*4882a593Smuzhiyun 		 pldat->pdev->name, pldat->pdev->id);
817*4882a593Smuzhiyun 	pldat->mii_bus->priv = pldat;
818*4882a593Smuzhiyun 	pldat->mii_bus->parent = &pldat->pdev->dev;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	node = of_get_child_by_name(pldat->pdev->dev.of_node, "mdio");
821*4882a593Smuzhiyun 	err = of_mdiobus_register(pldat->mii_bus, node);
822*4882a593Smuzhiyun 	of_node_put(node);
823*4882a593Smuzhiyun 	if (err)
824*4882a593Smuzhiyun 		goto err_out_unregister_bus;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	err = lpc_mii_probe(pldat->ndev);
827*4882a593Smuzhiyun 	if (err)
828*4882a593Smuzhiyun 		goto err_out_unregister_bus;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	return 0;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun err_out_unregister_bus:
833*4882a593Smuzhiyun 	mdiobus_unregister(pldat->mii_bus);
834*4882a593Smuzhiyun 	mdiobus_free(pldat->mii_bus);
835*4882a593Smuzhiyun err_out:
836*4882a593Smuzhiyun 	return err;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
__lpc_handle_xmit(struct net_device * ndev)839*4882a593Smuzhiyun static void __lpc_handle_xmit(struct net_device *ndev)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
842*4882a593Smuzhiyun 	u32 txcidx, *ptxstat, txstat;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
845*4882a593Smuzhiyun 	while (pldat->last_tx_idx != txcidx) {
846*4882a593Smuzhiyun 		unsigned int skblen = pldat->skblen[pldat->last_tx_idx];
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 		/* A buffer is available, get buffer status */
849*4882a593Smuzhiyun 		ptxstat = &pldat->tx_stat_v[pldat->last_tx_idx];
850*4882a593Smuzhiyun 		txstat = *ptxstat;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 		/* Next buffer and decrement used buffer counter */
853*4882a593Smuzhiyun 		pldat->num_used_tx_buffs--;
854*4882a593Smuzhiyun 		pldat->last_tx_idx++;
855*4882a593Smuzhiyun 		if (pldat->last_tx_idx >= ENET_TX_DESC)
856*4882a593Smuzhiyun 			pldat->last_tx_idx = 0;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 		/* Update collision counter */
859*4882a593Smuzhiyun 		ndev->stats.collisions += TXSTATUS_COLLISIONS_GET(txstat);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 		/* Any errors occurred? */
862*4882a593Smuzhiyun 		if (txstat & TXSTATUS_ERROR) {
863*4882a593Smuzhiyun 			if (txstat & TXSTATUS_UNDERRUN) {
864*4882a593Smuzhiyun 				/* FIFO underrun */
865*4882a593Smuzhiyun 				ndev->stats.tx_fifo_errors++;
866*4882a593Smuzhiyun 			}
867*4882a593Smuzhiyun 			if (txstat & TXSTATUS_LATECOLL) {
868*4882a593Smuzhiyun 				/* Late collision */
869*4882a593Smuzhiyun 				ndev->stats.tx_aborted_errors++;
870*4882a593Smuzhiyun 			}
871*4882a593Smuzhiyun 			if (txstat & TXSTATUS_EXCESSCOLL) {
872*4882a593Smuzhiyun 				/* Excessive collision */
873*4882a593Smuzhiyun 				ndev->stats.tx_aborted_errors++;
874*4882a593Smuzhiyun 			}
875*4882a593Smuzhiyun 			if (txstat & TXSTATUS_EXCESSDEFER) {
876*4882a593Smuzhiyun 				/* Defer limit */
877*4882a593Smuzhiyun 				ndev->stats.tx_aborted_errors++;
878*4882a593Smuzhiyun 			}
879*4882a593Smuzhiyun 			ndev->stats.tx_errors++;
880*4882a593Smuzhiyun 		} else {
881*4882a593Smuzhiyun 			/* Update stats */
882*4882a593Smuzhiyun 			ndev->stats.tx_packets++;
883*4882a593Smuzhiyun 			ndev->stats.tx_bytes += skblen;
884*4882a593Smuzhiyun 		}
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 		txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
887*4882a593Smuzhiyun 	}
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	if (pldat->num_used_tx_buffs <= ENET_TX_DESC/2) {
890*4882a593Smuzhiyun 		if (netif_queue_stopped(ndev))
891*4882a593Smuzhiyun 			netif_wake_queue(ndev);
892*4882a593Smuzhiyun 	}
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun 
__lpc_handle_recv(struct net_device * ndev,int budget)895*4882a593Smuzhiyun static int __lpc_handle_recv(struct net_device *ndev, int budget)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
898*4882a593Smuzhiyun 	struct sk_buff *skb;
899*4882a593Smuzhiyun 	u32 rxconsidx, len, ethst;
900*4882a593Smuzhiyun 	struct rx_status_t *prxstat;
901*4882a593Smuzhiyun 	int rx_done = 0;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	/* Get the current RX buffer indexes */
904*4882a593Smuzhiyun 	rxconsidx = readl(LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
905*4882a593Smuzhiyun 	while (rx_done < budget && rxconsidx !=
906*4882a593Smuzhiyun 			readl(LPC_ENET_RXPRODUCEINDEX(pldat->net_base))) {
907*4882a593Smuzhiyun 		/* Get pointer to receive status */
908*4882a593Smuzhiyun 		prxstat = &pldat->rx_stat_v[rxconsidx];
909*4882a593Smuzhiyun 		len = (prxstat->statusinfo & RXSTATUS_SIZE) + 1;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 		/* Status error? */
912*4882a593Smuzhiyun 		ethst = prxstat->statusinfo;
913*4882a593Smuzhiyun 		if ((ethst & (RXSTATUS_ERROR | RXSTATUS_STATUS_ERROR)) ==
914*4882a593Smuzhiyun 		    (RXSTATUS_ERROR | RXSTATUS_RANGE))
915*4882a593Smuzhiyun 			ethst &= ~RXSTATUS_ERROR;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 		if (ethst & RXSTATUS_ERROR) {
918*4882a593Smuzhiyun 			int si = prxstat->statusinfo;
919*4882a593Smuzhiyun 			/* Check statuses */
920*4882a593Smuzhiyun 			if (si & RXSTATUS_OVERRUN) {
921*4882a593Smuzhiyun 				/* Overrun error */
922*4882a593Smuzhiyun 				ndev->stats.rx_fifo_errors++;
923*4882a593Smuzhiyun 			} else if (si & RXSTATUS_CRC) {
924*4882a593Smuzhiyun 				/* CRC error */
925*4882a593Smuzhiyun 				ndev->stats.rx_crc_errors++;
926*4882a593Smuzhiyun 			} else if (si & RXSTATUS_LENGTH) {
927*4882a593Smuzhiyun 				/* Length error */
928*4882a593Smuzhiyun 				ndev->stats.rx_length_errors++;
929*4882a593Smuzhiyun 			} else if (si & RXSTATUS_ERROR) {
930*4882a593Smuzhiyun 				/* Other error */
931*4882a593Smuzhiyun 				ndev->stats.rx_length_errors++;
932*4882a593Smuzhiyun 			}
933*4882a593Smuzhiyun 			ndev->stats.rx_errors++;
934*4882a593Smuzhiyun 		} else {
935*4882a593Smuzhiyun 			/* Packet is good */
936*4882a593Smuzhiyun 			skb = dev_alloc_skb(len);
937*4882a593Smuzhiyun 			if (!skb) {
938*4882a593Smuzhiyun 				ndev->stats.rx_dropped++;
939*4882a593Smuzhiyun 			} else {
940*4882a593Smuzhiyun 				/* Copy packet from buffer */
941*4882a593Smuzhiyun 				skb_put_data(skb,
942*4882a593Smuzhiyun 					     pldat->rx_buff_v + rxconsidx * ENET_MAXF_SIZE,
943*4882a593Smuzhiyun 					     len);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 				/* Pass to upper layer */
946*4882a593Smuzhiyun 				skb->protocol = eth_type_trans(skb, ndev);
947*4882a593Smuzhiyun 				netif_receive_skb(skb);
948*4882a593Smuzhiyun 				ndev->stats.rx_packets++;
949*4882a593Smuzhiyun 				ndev->stats.rx_bytes += len;
950*4882a593Smuzhiyun 			}
951*4882a593Smuzhiyun 		}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 		/* Increment consume index */
954*4882a593Smuzhiyun 		rxconsidx = rxconsidx + 1;
955*4882a593Smuzhiyun 		if (rxconsidx >= ENET_RX_DESC)
956*4882a593Smuzhiyun 			rxconsidx = 0;
957*4882a593Smuzhiyun 		writel(rxconsidx,
958*4882a593Smuzhiyun 		       LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
959*4882a593Smuzhiyun 		rx_done++;
960*4882a593Smuzhiyun 	}
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	return rx_done;
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun 
lpc_eth_poll(struct napi_struct * napi,int budget)965*4882a593Smuzhiyun static int lpc_eth_poll(struct napi_struct *napi, int budget)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	struct netdata_local *pldat = container_of(napi,
968*4882a593Smuzhiyun 			struct netdata_local, napi);
969*4882a593Smuzhiyun 	struct net_device *ndev = pldat->ndev;
970*4882a593Smuzhiyun 	int rx_done = 0;
971*4882a593Smuzhiyun 	struct netdev_queue *txq = netdev_get_tx_queue(ndev, 0);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	__netif_tx_lock(txq, smp_processor_id());
974*4882a593Smuzhiyun 	__lpc_handle_xmit(ndev);
975*4882a593Smuzhiyun 	__netif_tx_unlock(txq);
976*4882a593Smuzhiyun 	rx_done = __lpc_handle_recv(ndev, budget);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	if (rx_done < budget) {
979*4882a593Smuzhiyun 		napi_complete_done(napi, rx_done);
980*4882a593Smuzhiyun 		lpc_eth_enable_int(pldat->net_base);
981*4882a593Smuzhiyun 	}
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	return rx_done;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun 
__lpc_eth_interrupt(int irq,void * dev_id)986*4882a593Smuzhiyun static irqreturn_t __lpc_eth_interrupt(int irq, void *dev_id)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	struct net_device *ndev = dev_id;
989*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
990*4882a593Smuzhiyun 	u32 tmp;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	spin_lock(&pldat->lock);
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	tmp = readl(LPC_ENET_INTSTATUS(pldat->net_base));
995*4882a593Smuzhiyun 	/* Clear interrupts */
996*4882a593Smuzhiyun 	writel(tmp, LPC_ENET_INTCLEAR(pldat->net_base));
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	lpc_eth_disable_int(pldat->net_base);
999*4882a593Smuzhiyun 	if (likely(napi_schedule_prep(&pldat->napi)))
1000*4882a593Smuzhiyun 		__napi_schedule(&pldat->napi);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	spin_unlock(&pldat->lock);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	return IRQ_HANDLED;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
lpc_eth_close(struct net_device * ndev)1007*4882a593Smuzhiyun static int lpc_eth_close(struct net_device *ndev)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	unsigned long flags;
1010*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	if (netif_msg_ifdown(pldat))
1013*4882a593Smuzhiyun 		dev_dbg(&pldat->pdev->dev, "shutting down %s\n", ndev->name);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	napi_disable(&pldat->napi);
1016*4882a593Smuzhiyun 	netif_stop_queue(ndev);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	spin_lock_irqsave(&pldat->lock, flags);
1019*4882a593Smuzhiyun 	__lpc_eth_reset(pldat);
1020*4882a593Smuzhiyun 	netif_carrier_off(ndev);
1021*4882a593Smuzhiyun 	writel(0, LPC_ENET_MAC1(pldat->net_base));
1022*4882a593Smuzhiyun 	writel(0, LPC_ENET_MAC2(pldat->net_base));
1023*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pldat->lock, flags);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	if (ndev->phydev)
1026*4882a593Smuzhiyun 		phy_stop(ndev->phydev);
1027*4882a593Smuzhiyun 	clk_disable_unprepare(pldat->clk);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	return 0;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun 
lpc_eth_hard_start_xmit(struct sk_buff * skb,struct net_device * ndev)1032*4882a593Smuzhiyun static netdev_tx_t lpc_eth_hard_start_xmit(struct sk_buff *skb,
1033*4882a593Smuzhiyun 					   struct net_device *ndev)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
1036*4882a593Smuzhiyun 	u32 len, txidx;
1037*4882a593Smuzhiyun 	u32 *ptxstat;
1038*4882a593Smuzhiyun 	struct txrx_desc_t *ptxrxdesc;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	len = skb->len;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	spin_lock_irq(&pldat->lock);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1)) {
1045*4882a593Smuzhiyun 		/* This function should never be called when there are no
1046*4882a593Smuzhiyun 		   buffers */
1047*4882a593Smuzhiyun 		netif_stop_queue(ndev);
1048*4882a593Smuzhiyun 		spin_unlock_irq(&pldat->lock);
1049*4882a593Smuzhiyun 		WARN(1, "BUG! TX request when no free TX buffers!\n");
1050*4882a593Smuzhiyun 		return NETDEV_TX_BUSY;
1051*4882a593Smuzhiyun 	}
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	/* Get the next TX descriptor index */
1054*4882a593Smuzhiyun 	txidx = readl(LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	/* Setup control for the transfer */
1057*4882a593Smuzhiyun 	ptxstat = &pldat->tx_stat_v[txidx];
1058*4882a593Smuzhiyun 	*ptxstat = 0;
1059*4882a593Smuzhiyun 	ptxrxdesc = &pldat->tx_desc_v[txidx];
1060*4882a593Smuzhiyun 	ptxrxdesc->control =
1061*4882a593Smuzhiyun 		(len - 1) | TXDESC_CONTROL_LAST | TXDESC_CONTROL_INT;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	/* Copy data to the DMA buffer */
1064*4882a593Smuzhiyun 	memcpy(pldat->tx_buff_v + txidx * ENET_MAXF_SIZE, skb->data, len);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	/* Save the buffer and increment the buffer counter */
1067*4882a593Smuzhiyun 	pldat->skblen[txidx] = len;
1068*4882a593Smuzhiyun 	pldat->num_used_tx_buffs++;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	/* Start transmit */
1071*4882a593Smuzhiyun 	txidx++;
1072*4882a593Smuzhiyun 	if (txidx >= ENET_TX_DESC)
1073*4882a593Smuzhiyun 		txidx = 0;
1074*4882a593Smuzhiyun 	writel(txidx, LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	/* Stop queue if no more TX buffers */
1077*4882a593Smuzhiyun 	if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1))
1078*4882a593Smuzhiyun 		netif_stop_queue(ndev);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	spin_unlock_irq(&pldat->lock);
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	dev_kfree_skb(skb);
1083*4882a593Smuzhiyun 	return NETDEV_TX_OK;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
lpc_set_mac_address(struct net_device * ndev,void * p)1086*4882a593Smuzhiyun static int lpc_set_mac_address(struct net_device *ndev, void *p)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun 	struct sockaddr *addr = p;
1089*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
1090*4882a593Smuzhiyun 	unsigned long flags;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	if (!is_valid_ether_addr(addr->sa_data))
1093*4882a593Smuzhiyun 		return -EADDRNOTAVAIL;
1094*4882a593Smuzhiyun 	memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	spin_lock_irqsave(&pldat->lock, flags);
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	/* Set station address */
1099*4882a593Smuzhiyun 	__lpc_set_mac(pldat, ndev->dev_addr);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pldat->lock, flags);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	return 0;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun 
lpc_eth_set_multicast_list(struct net_device * ndev)1106*4882a593Smuzhiyun static void lpc_eth_set_multicast_list(struct net_device *ndev)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
1109*4882a593Smuzhiyun 	struct netdev_hw_addr_list *mcptr = &ndev->mc;
1110*4882a593Smuzhiyun 	struct netdev_hw_addr *ha;
1111*4882a593Smuzhiyun 	u32 tmp32, hash_val, hashlo, hashhi;
1112*4882a593Smuzhiyun 	unsigned long flags;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	spin_lock_irqsave(&pldat->lock, flags);
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	/* Set station address */
1117*4882a593Smuzhiyun 	__lpc_set_mac(pldat, ndev->dev_addr);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	tmp32 =  LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT;
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	if (ndev->flags & IFF_PROMISC)
1122*4882a593Smuzhiyun 		tmp32 |= LPC_RXFLTRW_ACCEPTUNICAST |
1123*4882a593Smuzhiyun 			LPC_RXFLTRW_ACCEPTUMULTICAST;
1124*4882a593Smuzhiyun 	if (ndev->flags & IFF_ALLMULTI)
1125*4882a593Smuzhiyun 		tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICAST;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	if (netdev_hw_addr_list_count(mcptr))
1128*4882a593Smuzhiyun 		tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICASTHASH;
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	writel(tmp32, LPC_ENET_RXFILTER_CTRL(pldat->net_base));
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	/* Set initial hash table */
1134*4882a593Smuzhiyun 	hashlo = 0x0;
1135*4882a593Smuzhiyun 	hashhi = 0x0;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	/* 64 bits : multicast address in hash table */
1138*4882a593Smuzhiyun 	netdev_hw_addr_list_for_each(ha, mcptr) {
1139*4882a593Smuzhiyun 		hash_val = (ether_crc(6, ha->addr) >> 23) & 0x3F;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 		if (hash_val >= 32)
1142*4882a593Smuzhiyun 			hashhi |= 1 << (hash_val - 32);
1143*4882a593Smuzhiyun 		else
1144*4882a593Smuzhiyun 			hashlo |= 1 << hash_val;
1145*4882a593Smuzhiyun 	}
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	writel(hashlo, LPC_ENET_HASHFILTERL(pldat->net_base));
1148*4882a593Smuzhiyun 	writel(hashhi, LPC_ENET_HASHFILTERH(pldat->net_base));
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pldat->lock, flags);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun 
lpc_eth_open(struct net_device * ndev)1153*4882a593Smuzhiyun static int lpc_eth_open(struct net_device *ndev)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
1156*4882a593Smuzhiyun 	int ret;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	if (netif_msg_ifup(pldat))
1159*4882a593Smuzhiyun 		dev_dbg(&pldat->pdev->dev, "enabling %s\n", ndev->name);
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	ret = clk_prepare_enable(pldat->clk);
1162*4882a593Smuzhiyun 	if (ret)
1163*4882a593Smuzhiyun 		return ret;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	/* Suspended PHY makes LPC ethernet core block, so resume now */
1166*4882a593Smuzhiyun 	phy_resume(ndev->phydev);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/* Reset and initialize */
1169*4882a593Smuzhiyun 	__lpc_eth_reset(pldat);
1170*4882a593Smuzhiyun 	__lpc_eth_init(pldat);
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	/* schedule a link state check */
1173*4882a593Smuzhiyun 	phy_start(ndev->phydev);
1174*4882a593Smuzhiyun 	netif_start_queue(ndev);
1175*4882a593Smuzhiyun 	napi_enable(&pldat->napi);
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	return 0;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun /*
1181*4882a593Smuzhiyun  * Ethtool ops
1182*4882a593Smuzhiyun  */
lpc_eth_ethtool_getdrvinfo(struct net_device * ndev,struct ethtool_drvinfo * info)1183*4882a593Smuzhiyun static void lpc_eth_ethtool_getdrvinfo(struct net_device *ndev,
1184*4882a593Smuzhiyun 	struct ethtool_drvinfo *info)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	strlcpy(info->driver, MODNAME, sizeof(info->driver));
1187*4882a593Smuzhiyun 	strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1188*4882a593Smuzhiyun 	strlcpy(info->bus_info, dev_name(ndev->dev.parent),
1189*4882a593Smuzhiyun 		sizeof(info->bus_info));
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
lpc_eth_ethtool_getmsglevel(struct net_device * ndev)1192*4882a593Smuzhiyun static u32 lpc_eth_ethtool_getmsglevel(struct net_device *ndev)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	return pldat->msg_enable;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun 
lpc_eth_ethtool_setmsglevel(struct net_device * ndev,u32 level)1199*4882a593Smuzhiyun static void lpc_eth_ethtool_setmsglevel(struct net_device *ndev, u32 level)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	pldat->msg_enable = level;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun static const struct ethtool_ops lpc_eth_ethtool_ops = {
1207*4882a593Smuzhiyun 	.get_drvinfo	= lpc_eth_ethtool_getdrvinfo,
1208*4882a593Smuzhiyun 	.get_msglevel	= lpc_eth_ethtool_getmsglevel,
1209*4882a593Smuzhiyun 	.set_msglevel	= lpc_eth_ethtool_setmsglevel,
1210*4882a593Smuzhiyun 	.get_link	= ethtool_op_get_link,
1211*4882a593Smuzhiyun 	.get_link_ksettings = phy_ethtool_get_link_ksettings,
1212*4882a593Smuzhiyun 	.set_link_ksettings = phy_ethtool_set_link_ksettings,
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun static const struct net_device_ops lpc_netdev_ops = {
1216*4882a593Smuzhiyun 	.ndo_open		= lpc_eth_open,
1217*4882a593Smuzhiyun 	.ndo_stop		= lpc_eth_close,
1218*4882a593Smuzhiyun 	.ndo_start_xmit		= lpc_eth_hard_start_xmit,
1219*4882a593Smuzhiyun 	.ndo_set_rx_mode	= lpc_eth_set_multicast_list,
1220*4882a593Smuzhiyun 	.ndo_do_ioctl		= phy_do_ioctl_running,
1221*4882a593Smuzhiyun 	.ndo_set_mac_address	= lpc_set_mac_address,
1222*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
1223*4882a593Smuzhiyun };
1224*4882a593Smuzhiyun 
lpc_eth_drv_probe(struct platform_device * pdev)1225*4882a593Smuzhiyun static int lpc_eth_drv_probe(struct platform_device *pdev)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1228*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1229*4882a593Smuzhiyun 	struct netdata_local *pldat;
1230*4882a593Smuzhiyun 	struct net_device *ndev;
1231*4882a593Smuzhiyun 	dma_addr_t dma_handle;
1232*4882a593Smuzhiyun 	struct resource *res;
1233*4882a593Smuzhiyun 	int irq, ret;
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	/* Setup network interface for RMII or MII mode */
1236*4882a593Smuzhiyun 	lpc32xx_set_phy_interface_mode(lpc_phy_interface_mode(dev));
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	/* Get platform resources */
1239*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1240*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1241*4882a593Smuzhiyun 	if (!res || irq < 0) {
1242*4882a593Smuzhiyun 		dev_err(dev, "error getting resources.\n");
1243*4882a593Smuzhiyun 		ret = -ENXIO;
1244*4882a593Smuzhiyun 		goto err_exit;
1245*4882a593Smuzhiyun 	}
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	/* Allocate net driver data structure */
1248*4882a593Smuzhiyun 	ndev = alloc_etherdev(sizeof(struct netdata_local));
1249*4882a593Smuzhiyun 	if (!ndev) {
1250*4882a593Smuzhiyun 		dev_err(dev, "could not allocate device.\n");
1251*4882a593Smuzhiyun 		ret = -ENOMEM;
1252*4882a593Smuzhiyun 		goto err_exit;
1253*4882a593Smuzhiyun 	}
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	SET_NETDEV_DEV(ndev, dev);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	pldat = netdev_priv(ndev);
1258*4882a593Smuzhiyun 	pldat->pdev = pdev;
1259*4882a593Smuzhiyun 	pldat->ndev = ndev;
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	spin_lock_init(&pldat->lock);
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	/* Save resources */
1264*4882a593Smuzhiyun 	ndev->irq = irq;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	/* Get clock for the device */
1267*4882a593Smuzhiyun 	pldat->clk = clk_get(dev, NULL);
1268*4882a593Smuzhiyun 	if (IS_ERR(pldat->clk)) {
1269*4882a593Smuzhiyun 		dev_err(dev, "error getting clock.\n");
1270*4882a593Smuzhiyun 		ret = PTR_ERR(pldat->clk);
1271*4882a593Smuzhiyun 		goto err_out_free_dev;
1272*4882a593Smuzhiyun 	}
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	/* Enable network clock */
1275*4882a593Smuzhiyun 	ret = clk_prepare_enable(pldat->clk);
1276*4882a593Smuzhiyun 	if (ret)
1277*4882a593Smuzhiyun 		goto err_out_clk_put;
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	/* Map IO space */
1280*4882a593Smuzhiyun 	pldat->net_base = ioremap(res->start, resource_size(res));
1281*4882a593Smuzhiyun 	if (!pldat->net_base) {
1282*4882a593Smuzhiyun 		dev_err(dev, "failed to map registers\n");
1283*4882a593Smuzhiyun 		ret = -ENOMEM;
1284*4882a593Smuzhiyun 		goto err_out_disable_clocks;
1285*4882a593Smuzhiyun 	}
1286*4882a593Smuzhiyun 	ret = request_irq(ndev->irq, __lpc_eth_interrupt, 0,
1287*4882a593Smuzhiyun 			  ndev->name, ndev);
1288*4882a593Smuzhiyun 	if (ret) {
1289*4882a593Smuzhiyun 		dev_err(dev, "error requesting interrupt.\n");
1290*4882a593Smuzhiyun 		goto err_out_iounmap;
1291*4882a593Smuzhiyun 	}
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	/* Setup driver functions */
1294*4882a593Smuzhiyun 	ndev->netdev_ops = &lpc_netdev_ops;
1295*4882a593Smuzhiyun 	ndev->ethtool_ops = &lpc_eth_ethtool_ops;
1296*4882a593Smuzhiyun 	ndev->watchdog_timeo = msecs_to_jiffies(2500);
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	/* Get size of DMA buffers/descriptors region */
1299*4882a593Smuzhiyun 	pldat->dma_buff_size = (ENET_TX_DESC + ENET_RX_DESC) * (ENET_MAXF_SIZE +
1300*4882a593Smuzhiyun 		sizeof(struct txrx_desc_t) + sizeof(struct rx_status_t));
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	if (use_iram_for_net(dev)) {
1303*4882a593Smuzhiyun 		if (pldat->dma_buff_size >
1304*4882a593Smuzhiyun 		    lpc32xx_return_iram(&pldat->dma_buff_base_v, &dma_handle)) {
1305*4882a593Smuzhiyun 			pldat->dma_buff_base_v = NULL;
1306*4882a593Smuzhiyun 			pldat->dma_buff_size = 0;
1307*4882a593Smuzhiyun 			netdev_err(ndev,
1308*4882a593Smuzhiyun 				"IRAM not big enough for net buffers, using SDRAM instead.\n");
1309*4882a593Smuzhiyun 		}
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	if (pldat->dma_buff_base_v == NULL) {
1313*4882a593Smuzhiyun 		ret = dma_coerce_mask_and_coherent(dev, DMA_BIT_MASK(32));
1314*4882a593Smuzhiyun 		if (ret)
1315*4882a593Smuzhiyun 			goto err_out_free_irq;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 		pldat->dma_buff_size = PAGE_ALIGN(pldat->dma_buff_size);
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 		/* Allocate a chunk of memory for the DMA ethernet buffers
1320*4882a593Smuzhiyun 		   and descriptors */
1321*4882a593Smuzhiyun 		pldat->dma_buff_base_v =
1322*4882a593Smuzhiyun 			dma_alloc_coherent(dev,
1323*4882a593Smuzhiyun 					   pldat->dma_buff_size, &dma_handle,
1324*4882a593Smuzhiyun 					   GFP_KERNEL);
1325*4882a593Smuzhiyun 		if (pldat->dma_buff_base_v == NULL) {
1326*4882a593Smuzhiyun 			ret = -ENOMEM;
1327*4882a593Smuzhiyun 			goto err_out_free_irq;
1328*4882a593Smuzhiyun 		}
1329*4882a593Smuzhiyun 	}
1330*4882a593Smuzhiyun 	pldat->dma_buff_base_p = dma_handle;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	netdev_dbg(ndev, "IO address space     :%pR\n", res);
1333*4882a593Smuzhiyun 	netdev_dbg(ndev, "IO address size      :%zd\n",
1334*4882a593Smuzhiyun 			(size_t)resource_size(res));
1335*4882a593Smuzhiyun 	netdev_dbg(ndev, "IO address (mapped)  :0x%p\n",
1336*4882a593Smuzhiyun 			pldat->net_base);
1337*4882a593Smuzhiyun 	netdev_dbg(ndev, "IRQ number           :%d\n", ndev->irq);
1338*4882a593Smuzhiyun 	netdev_dbg(ndev, "DMA buffer size      :%zd\n", pldat->dma_buff_size);
1339*4882a593Smuzhiyun 	netdev_dbg(ndev, "DMA buffer P address :%pad\n",
1340*4882a593Smuzhiyun 			&pldat->dma_buff_base_p);
1341*4882a593Smuzhiyun 	netdev_dbg(ndev, "DMA buffer V address :0x%p\n",
1342*4882a593Smuzhiyun 			pldat->dma_buff_base_v);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	pldat->phy_node = of_parse_phandle(np, "phy-handle", 0);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	/* Get MAC address from current HW setting (POR state is all zeros) */
1347*4882a593Smuzhiyun 	__lpc_get_mac(pldat, ndev->dev_addr);
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	if (!is_valid_ether_addr(ndev->dev_addr)) {
1350*4882a593Smuzhiyun 		const char *macaddr = of_get_mac_address(np);
1351*4882a593Smuzhiyun 		if (!IS_ERR(macaddr))
1352*4882a593Smuzhiyun 			ether_addr_copy(ndev->dev_addr, macaddr);
1353*4882a593Smuzhiyun 	}
1354*4882a593Smuzhiyun 	if (!is_valid_ether_addr(ndev->dev_addr))
1355*4882a593Smuzhiyun 		eth_hw_addr_random(ndev);
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	/* then shut everything down to save power */
1358*4882a593Smuzhiyun 	__lpc_eth_shutdown(pldat);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	/* Set default parameters */
1361*4882a593Smuzhiyun 	pldat->msg_enable = NETIF_MSG_LINK;
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	/* Force an MII interface reset and clock setup */
1364*4882a593Smuzhiyun 	__lpc_mii_mngt_reset(pldat);
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	/* Force default PHY interface setup in chip, this will probably be
1367*4882a593Smuzhiyun 	   changed by the PHY driver */
1368*4882a593Smuzhiyun 	pldat->link = 0;
1369*4882a593Smuzhiyun 	pldat->speed = 100;
1370*4882a593Smuzhiyun 	pldat->duplex = DUPLEX_FULL;
1371*4882a593Smuzhiyun 	__lpc_params_setup(pldat);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	netif_napi_add(ndev, &pldat->napi, lpc_eth_poll, NAPI_WEIGHT);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	ret = register_netdev(ndev);
1376*4882a593Smuzhiyun 	if (ret) {
1377*4882a593Smuzhiyun 		dev_err(dev, "Cannot register net device, aborting.\n");
1378*4882a593Smuzhiyun 		goto err_out_dma_unmap;
1379*4882a593Smuzhiyun 	}
1380*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ndev);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	ret = lpc_mii_init(pldat);
1383*4882a593Smuzhiyun 	if (ret)
1384*4882a593Smuzhiyun 		goto err_out_unregister_netdev;
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	netdev_info(ndev, "LPC mac at 0x%08lx irq %d\n",
1387*4882a593Smuzhiyun 	       (unsigned long)res->start, ndev->irq);
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	device_init_wakeup(dev, 1);
1390*4882a593Smuzhiyun 	device_set_wakeup_enable(dev, 0);
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	return 0;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun err_out_unregister_netdev:
1395*4882a593Smuzhiyun 	unregister_netdev(ndev);
1396*4882a593Smuzhiyun err_out_dma_unmap:
1397*4882a593Smuzhiyun 	if (!use_iram_for_net(dev) ||
1398*4882a593Smuzhiyun 	    pldat->dma_buff_size > lpc32xx_return_iram(NULL, NULL))
1399*4882a593Smuzhiyun 		dma_free_coherent(dev, pldat->dma_buff_size,
1400*4882a593Smuzhiyun 				  pldat->dma_buff_base_v,
1401*4882a593Smuzhiyun 				  pldat->dma_buff_base_p);
1402*4882a593Smuzhiyun err_out_free_irq:
1403*4882a593Smuzhiyun 	free_irq(ndev->irq, ndev);
1404*4882a593Smuzhiyun err_out_iounmap:
1405*4882a593Smuzhiyun 	iounmap(pldat->net_base);
1406*4882a593Smuzhiyun err_out_disable_clocks:
1407*4882a593Smuzhiyun 	clk_disable_unprepare(pldat->clk);
1408*4882a593Smuzhiyun err_out_clk_put:
1409*4882a593Smuzhiyun 	clk_put(pldat->clk);
1410*4882a593Smuzhiyun err_out_free_dev:
1411*4882a593Smuzhiyun 	free_netdev(ndev);
1412*4882a593Smuzhiyun err_exit:
1413*4882a593Smuzhiyun 	pr_err("%s: not found (%d).\n", MODNAME, ret);
1414*4882a593Smuzhiyun 	return ret;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun 
lpc_eth_drv_remove(struct platform_device * pdev)1417*4882a593Smuzhiyun static int lpc_eth_drv_remove(struct platform_device *pdev)
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun 	struct net_device *ndev = platform_get_drvdata(pdev);
1420*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	unregister_netdev(ndev);
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	if (!use_iram_for_net(&pldat->pdev->dev) ||
1425*4882a593Smuzhiyun 	    pldat->dma_buff_size > lpc32xx_return_iram(NULL, NULL))
1426*4882a593Smuzhiyun 		dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
1427*4882a593Smuzhiyun 				  pldat->dma_buff_base_v,
1428*4882a593Smuzhiyun 				  pldat->dma_buff_base_p);
1429*4882a593Smuzhiyun 	free_irq(ndev->irq, ndev);
1430*4882a593Smuzhiyun 	iounmap(pldat->net_base);
1431*4882a593Smuzhiyun 	mdiobus_unregister(pldat->mii_bus);
1432*4882a593Smuzhiyun 	mdiobus_free(pldat->mii_bus);
1433*4882a593Smuzhiyun 	clk_disable_unprepare(pldat->clk);
1434*4882a593Smuzhiyun 	clk_put(pldat->clk);
1435*4882a593Smuzhiyun 	free_netdev(ndev);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	return 0;
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun #ifdef CONFIG_PM
lpc_eth_drv_suspend(struct platform_device * pdev,pm_message_t state)1441*4882a593Smuzhiyun static int lpc_eth_drv_suspend(struct platform_device *pdev,
1442*4882a593Smuzhiyun 	pm_message_t state)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun 	struct net_device *ndev = platform_get_drvdata(pdev);
1445*4882a593Smuzhiyun 	struct netdata_local *pldat = netdev_priv(ndev);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	if (device_may_wakeup(&pdev->dev))
1448*4882a593Smuzhiyun 		enable_irq_wake(ndev->irq);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	if (ndev) {
1451*4882a593Smuzhiyun 		if (netif_running(ndev)) {
1452*4882a593Smuzhiyun 			netif_device_detach(ndev);
1453*4882a593Smuzhiyun 			__lpc_eth_shutdown(pldat);
1454*4882a593Smuzhiyun 			clk_disable_unprepare(pldat->clk);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 			/*
1457*4882a593Smuzhiyun 			 * Reset again now clock is disable to be sure
1458*4882a593Smuzhiyun 			 * EMC_MDC is down
1459*4882a593Smuzhiyun 			 */
1460*4882a593Smuzhiyun 			__lpc_eth_reset(pldat);
1461*4882a593Smuzhiyun 		}
1462*4882a593Smuzhiyun 	}
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	return 0;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun 
lpc_eth_drv_resume(struct platform_device * pdev)1467*4882a593Smuzhiyun static int lpc_eth_drv_resume(struct platform_device *pdev)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun 	struct net_device *ndev = platform_get_drvdata(pdev);
1470*4882a593Smuzhiyun 	struct netdata_local *pldat;
1471*4882a593Smuzhiyun 	int ret;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	if (device_may_wakeup(&pdev->dev))
1474*4882a593Smuzhiyun 		disable_irq_wake(ndev->irq);
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	if (ndev) {
1477*4882a593Smuzhiyun 		if (netif_running(ndev)) {
1478*4882a593Smuzhiyun 			pldat = netdev_priv(ndev);
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 			/* Enable interface clock */
1481*4882a593Smuzhiyun 			ret = clk_enable(pldat->clk);
1482*4882a593Smuzhiyun 			if (ret)
1483*4882a593Smuzhiyun 				return ret;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 			/* Reset and initialize */
1486*4882a593Smuzhiyun 			__lpc_eth_reset(pldat);
1487*4882a593Smuzhiyun 			__lpc_eth_init(pldat);
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 			netif_device_attach(ndev);
1490*4882a593Smuzhiyun 		}
1491*4882a593Smuzhiyun 	}
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	return 0;
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun #endif
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun static const struct of_device_id lpc_eth_match[] = {
1498*4882a593Smuzhiyun 	{ .compatible = "nxp,lpc-eth" },
1499*4882a593Smuzhiyun 	{ }
1500*4882a593Smuzhiyun };
1501*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, lpc_eth_match);
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun static struct platform_driver lpc_eth_driver = {
1504*4882a593Smuzhiyun 	.probe		= lpc_eth_drv_probe,
1505*4882a593Smuzhiyun 	.remove		= lpc_eth_drv_remove,
1506*4882a593Smuzhiyun #ifdef CONFIG_PM
1507*4882a593Smuzhiyun 	.suspend	= lpc_eth_drv_suspend,
1508*4882a593Smuzhiyun 	.resume		= lpc_eth_drv_resume,
1509*4882a593Smuzhiyun #endif
1510*4882a593Smuzhiyun 	.driver		= {
1511*4882a593Smuzhiyun 		.name	= MODNAME,
1512*4882a593Smuzhiyun 		.of_match_table = lpc_eth_match,
1513*4882a593Smuzhiyun 	},
1514*4882a593Smuzhiyun };
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun module_platform_driver(lpc_eth_driver);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
1519*4882a593Smuzhiyun MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
1520*4882a593Smuzhiyun MODULE_DESCRIPTION("LPC Ethernet Driver");
1521*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1522