1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Note: This driver is a cleanroom reimplementation based on reverse
6*4882a593Smuzhiyun * engineered documentation written by Carl-Daniel Hailfinger
7*4882a593Smuzhiyun * and Andrew de Quincey.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
10*4882a593Smuzhiyun * trademarks of NVIDIA Corporation in the United States and other
11*4882a593Smuzhiyun * countries.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Copyright (C) 2003,4,5 Manfred Spraul
14*4882a593Smuzhiyun * Copyright (C) 2004 Andrew de Quincey (wol support)
15*4882a593Smuzhiyun * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
16*4882a593Smuzhiyun * IRQ rate fixes, bigendian fixes, cleanups, verification)
17*4882a593Smuzhiyun * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * Known bugs:
20*4882a593Smuzhiyun * We suspect that on some hardware no TX done interrupts are generated.
21*4882a593Smuzhiyun * This means recovery from netif_stop_queue only happens if the hw timer
22*4882a593Smuzhiyun * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
23*4882a593Smuzhiyun * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
24*4882a593Smuzhiyun * If your hardware reliably generates tx done interrupts, then you can remove
25*4882a593Smuzhiyun * DEV_NEED_TIMERIRQ from the driver_data flags.
26*4882a593Smuzhiyun * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
27*4882a593Smuzhiyun * superfluous timer interrupts from the nic.
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define FORCEDETH_VERSION "0.64"
33*4882a593Smuzhiyun #define DRV_NAME "forcedeth"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <linux/module.h>
36*4882a593Smuzhiyun #include <linux/types.h>
37*4882a593Smuzhiyun #include <linux/pci.h>
38*4882a593Smuzhiyun #include <linux/interrupt.h>
39*4882a593Smuzhiyun #include <linux/netdevice.h>
40*4882a593Smuzhiyun #include <linux/etherdevice.h>
41*4882a593Smuzhiyun #include <linux/delay.h>
42*4882a593Smuzhiyun #include <linux/sched.h>
43*4882a593Smuzhiyun #include <linux/spinlock.h>
44*4882a593Smuzhiyun #include <linux/ethtool.h>
45*4882a593Smuzhiyun #include <linux/timer.h>
46*4882a593Smuzhiyun #include <linux/skbuff.h>
47*4882a593Smuzhiyun #include <linux/mii.h>
48*4882a593Smuzhiyun #include <linux/random.h>
49*4882a593Smuzhiyun #include <linux/if_vlan.h>
50*4882a593Smuzhiyun #include <linux/dma-mapping.h>
51*4882a593Smuzhiyun #include <linux/slab.h>
52*4882a593Smuzhiyun #include <linux/uaccess.h>
53*4882a593Smuzhiyun #include <linux/prefetch.h>
54*4882a593Smuzhiyun #include <linux/u64_stats_sync.h>
55*4882a593Smuzhiyun #include <linux/io.h>
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #include <asm/irq.h>
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define TX_WORK_PER_LOOP 64
60*4882a593Smuzhiyun #define RX_WORK_PER_LOOP 64
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun * Hardware access:
64*4882a593Smuzhiyun */
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
67*4882a593Smuzhiyun #define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
68*4882a593Smuzhiyun #define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
69*4882a593Smuzhiyun #define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
70*4882a593Smuzhiyun #define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
71*4882a593Smuzhiyun #define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
72*4882a593Smuzhiyun #define DEV_HAS_MSI 0x0000040 /* device supports MSI */
73*4882a593Smuzhiyun #define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
74*4882a593Smuzhiyun #define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
75*4882a593Smuzhiyun #define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
76*4882a593Smuzhiyun #define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
77*4882a593Smuzhiyun #define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
78*4882a593Smuzhiyun #define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
79*4882a593Smuzhiyun #define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
80*4882a593Smuzhiyun #define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
81*4882a593Smuzhiyun #define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
82*4882a593Smuzhiyun #define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
83*4882a593Smuzhiyun #define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
84*4882a593Smuzhiyun #define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
85*4882a593Smuzhiyun #define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
86*4882a593Smuzhiyun #define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
87*4882a593Smuzhiyun #define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
88*4882a593Smuzhiyun #define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
89*4882a593Smuzhiyun #define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
90*4882a593Smuzhiyun #define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
91*4882a593Smuzhiyun #define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
92*4882a593Smuzhiyun #define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun enum {
95*4882a593Smuzhiyun NvRegIrqStatus = 0x000,
96*4882a593Smuzhiyun #define NVREG_IRQSTAT_MIIEVENT 0x040
97*4882a593Smuzhiyun #define NVREG_IRQSTAT_MASK 0x83ff
98*4882a593Smuzhiyun NvRegIrqMask = 0x004,
99*4882a593Smuzhiyun #define NVREG_IRQ_RX_ERROR 0x0001
100*4882a593Smuzhiyun #define NVREG_IRQ_RX 0x0002
101*4882a593Smuzhiyun #define NVREG_IRQ_RX_NOBUF 0x0004
102*4882a593Smuzhiyun #define NVREG_IRQ_TX_ERR 0x0008
103*4882a593Smuzhiyun #define NVREG_IRQ_TX_OK 0x0010
104*4882a593Smuzhiyun #define NVREG_IRQ_TIMER 0x0020
105*4882a593Smuzhiyun #define NVREG_IRQ_LINK 0x0040
106*4882a593Smuzhiyun #define NVREG_IRQ_RX_FORCED 0x0080
107*4882a593Smuzhiyun #define NVREG_IRQ_TX_FORCED 0x0100
108*4882a593Smuzhiyun #define NVREG_IRQ_RECOVER_ERROR 0x8200
109*4882a593Smuzhiyun #define NVREG_IRQMASK_THROUGHPUT 0x00df
110*4882a593Smuzhiyun #define NVREG_IRQMASK_CPU 0x0060
111*4882a593Smuzhiyun #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
112*4882a593Smuzhiyun #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
113*4882a593Smuzhiyun #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun NvRegUnknownSetupReg6 = 0x008,
116*4882a593Smuzhiyun #define NVREG_UNKSETUP6_VAL 3
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
120*4882a593Smuzhiyun * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
121*4882a593Smuzhiyun */
122*4882a593Smuzhiyun NvRegPollingInterval = 0x00c,
123*4882a593Smuzhiyun #define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
124*4882a593Smuzhiyun #define NVREG_POLL_DEFAULT_CPU 13
125*4882a593Smuzhiyun NvRegMSIMap0 = 0x020,
126*4882a593Smuzhiyun NvRegMSIMap1 = 0x024,
127*4882a593Smuzhiyun NvRegMSIIrqMask = 0x030,
128*4882a593Smuzhiyun #define NVREG_MSI_VECTOR_0_ENABLED 0x01
129*4882a593Smuzhiyun NvRegMisc1 = 0x080,
130*4882a593Smuzhiyun #define NVREG_MISC1_PAUSE_TX 0x01
131*4882a593Smuzhiyun #define NVREG_MISC1_HD 0x02
132*4882a593Smuzhiyun #define NVREG_MISC1_FORCE 0x3b0f3c
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun NvRegMacReset = 0x34,
135*4882a593Smuzhiyun #define NVREG_MAC_RESET_ASSERT 0x0F3
136*4882a593Smuzhiyun NvRegTransmitterControl = 0x084,
137*4882a593Smuzhiyun #define NVREG_XMITCTL_START 0x01
138*4882a593Smuzhiyun #define NVREG_XMITCTL_MGMT_ST 0x40000000
139*4882a593Smuzhiyun #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
140*4882a593Smuzhiyun #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
141*4882a593Smuzhiyun #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
142*4882a593Smuzhiyun #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
143*4882a593Smuzhiyun #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
144*4882a593Smuzhiyun #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
145*4882a593Smuzhiyun #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
146*4882a593Smuzhiyun #define NVREG_XMITCTL_HOST_LOADED 0x00004000
147*4882a593Smuzhiyun #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
148*4882a593Smuzhiyun #define NVREG_XMITCTL_DATA_START 0x00100000
149*4882a593Smuzhiyun #define NVREG_XMITCTL_DATA_READY 0x00010000
150*4882a593Smuzhiyun #define NVREG_XMITCTL_DATA_ERROR 0x00020000
151*4882a593Smuzhiyun NvRegTransmitterStatus = 0x088,
152*4882a593Smuzhiyun #define NVREG_XMITSTAT_BUSY 0x01
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun NvRegPacketFilterFlags = 0x8c,
155*4882a593Smuzhiyun #define NVREG_PFF_PAUSE_RX 0x08
156*4882a593Smuzhiyun #define NVREG_PFF_ALWAYS 0x7F0000
157*4882a593Smuzhiyun #define NVREG_PFF_PROMISC 0x80
158*4882a593Smuzhiyun #define NVREG_PFF_MYADDR 0x20
159*4882a593Smuzhiyun #define NVREG_PFF_LOOPBACK 0x10
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun NvRegOffloadConfig = 0x90,
162*4882a593Smuzhiyun #define NVREG_OFFLOAD_HOMEPHY 0x601
163*4882a593Smuzhiyun #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
164*4882a593Smuzhiyun NvRegReceiverControl = 0x094,
165*4882a593Smuzhiyun #define NVREG_RCVCTL_START 0x01
166*4882a593Smuzhiyun #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
167*4882a593Smuzhiyun NvRegReceiverStatus = 0x98,
168*4882a593Smuzhiyun #define NVREG_RCVSTAT_BUSY 0x01
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun NvRegSlotTime = 0x9c,
171*4882a593Smuzhiyun #define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
172*4882a593Smuzhiyun #define NVREG_SLOTTIME_10_100_FULL 0x00007f00
173*4882a593Smuzhiyun #define NVREG_SLOTTIME_1000_FULL 0x0003ff00
174*4882a593Smuzhiyun #define NVREG_SLOTTIME_HALF 0x0000ff00
175*4882a593Smuzhiyun #define NVREG_SLOTTIME_DEFAULT 0x00007f00
176*4882a593Smuzhiyun #define NVREG_SLOTTIME_MASK 0x000000ff
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun NvRegTxDeferral = 0xA0,
179*4882a593Smuzhiyun #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
180*4882a593Smuzhiyun #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
181*4882a593Smuzhiyun #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
182*4882a593Smuzhiyun #define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
183*4882a593Smuzhiyun #define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
184*4882a593Smuzhiyun #define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
185*4882a593Smuzhiyun NvRegRxDeferral = 0xA4,
186*4882a593Smuzhiyun #define NVREG_RX_DEFERRAL_DEFAULT 0x16
187*4882a593Smuzhiyun NvRegMacAddrA = 0xA8,
188*4882a593Smuzhiyun NvRegMacAddrB = 0xAC,
189*4882a593Smuzhiyun NvRegMulticastAddrA = 0xB0,
190*4882a593Smuzhiyun #define NVREG_MCASTADDRA_FORCE 0x01
191*4882a593Smuzhiyun NvRegMulticastAddrB = 0xB4,
192*4882a593Smuzhiyun NvRegMulticastMaskA = 0xB8,
193*4882a593Smuzhiyun #define NVREG_MCASTMASKA_NONE 0xffffffff
194*4882a593Smuzhiyun NvRegMulticastMaskB = 0xBC,
195*4882a593Smuzhiyun #define NVREG_MCASTMASKB_NONE 0xffff
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun NvRegPhyInterface = 0xC0,
198*4882a593Smuzhiyun #define PHY_RGMII 0x10000000
199*4882a593Smuzhiyun NvRegBackOffControl = 0xC4,
200*4882a593Smuzhiyun #define NVREG_BKOFFCTRL_DEFAULT 0x70000000
201*4882a593Smuzhiyun #define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
202*4882a593Smuzhiyun #define NVREG_BKOFFCTRL_SELECT 24
203*4882a593Smuzhiyun #define NVREG_BKOFFCTRL_GEAR 12
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun NvRegTxRingPhysAddr = 0x100,
206*4882a593Smuzhiyun NvRegRxRingPhysAddr = 0x104,
207*4882a593Smuzhiyun NvRegRingSizes = 0x108,
208*4882a593Smuzhiyun #define NVREG_RINGSZ_TXSHIFT 0
209*4882a593Smuzhiyun #define NVREG_RINGSZ_RXSHIFT 16
210*4882a593Smuzhiyun NvRegTransmitPoll = 0x10c,
211*4882a593Smuzhiyun #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
212*4882a593Smuzhiyun NvRegLinkSpeed = 0x110,
213*4882a593Smuzhiyun #define NVREG_LINKSPEED_FORCE 0x10000
214*4882a593Smuzhiyun #define NVREG_LINKSPEED_10 1000
215*4882a593Smuzhiyun #define NVREG_LINKSPEED_100 100
216*4882a593Smuzhiyun #define NVREG_LINKSPEED_1000 50
217*4882a593Smuzhiyun #define NVREG_LINKSPEED_MASK (0xFFF)
218*4882a593Smuzhiyun NvRegUnknownSetupReg5 = 0x130,
219*4882a593Smuzhiyun #define NVREG_UNKSETUP5_BIT31 (1<<31)
220*4882a593Smuzhiyun NvRegTxWatermark = 0x13c,
221*4882a593Smuzhiyun #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
222*4882a593Smuzhiyun #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
223*4882a593Smuzhiyun #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
224*4882a593Smuzhiyun NvRegTxRxControl = 0x144,
225*4882a593Smuzhiyun #define NVREG_TXRXCTL_KICK 0x0001
226*4882a593Smuzhiyun #define NVREG_TXRXCTL_BIT1 0x0002
227*4882a593Smuzhiyun #define NVREG_TXRXCTL_BIT2 0x0004
228*4882a593Smuzhiyun #define NVREG_TXRXCTL_IDLE 0x0008
229*4882a593Smuzhiyun #define NVREG_TXRXCTL_RESET 0x0010
230*4882a593Smuzhiyun #define NVREG_TXRXCTL_RXCHECK 0x0400
231*4882a593Smuzhiyun #define NVREG_TXRXCTL_DESC_1 0
232*4882a593Smuzhiyun #define NVREG_TXRXCTL_DESC_2 0x002100
233*4882a593Smuzhiyun #define NVREG_TXRXCTL_DESC_3 0xc02200
234*4882a593Smuzhiyun #define NVREG_TXRXCTL_VLANSTRIP 0x00040
235*4882a593Smuzhiyun #define NVREG_TXRXCTL_VLANINS 0x00080
236*4882a593Smuzhiyun NvRegTxRingPhysAddrHigh = 0x148,
237*4882a593Smuzhiyun NvRegRxRingPhysAddrHigh = 0x14C,
238*4882a593Smuzhiyun NvRegTxPauseFrame = 0x170,
239*4882a593Smuzhiyun #define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
240*4882a593Smuzhiyun #define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
241*4882a593Smuzhiyun #define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
242*4882a593Smuzhiyun #define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
243*4882a593Smuzhiyun NvRegTxPauseFrameLimit = 0x174,
244*4882a593Smuzhiyun #define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
245*4882a593Smuzhiyun NvRegMIIStatus = 0x180,
246*4882a593Smuzhiyun #define NVREG_MIISTAT_ERROR 0x0001
247*4882a593Smuzhiyun #define NVREG_MIISTAT_LINKCHANGE 0x0008
248*4882a593Smuzhiyun #define NVREG_MIISTAT_MASK_RW 0x0007
249*4882a593Smuzhiyun #define NVREG_MIISTAT_MASK_ALL 0x000f
250*4882a593Smuzhiyun NvRegMIIMask = 0x184,
251*4882a593Smuzhiyun #define NVREG_MII_LINKCHANGE 0x0008
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun NvRegAdapterControl = 0x188,
254*4882a593Smuzhiyun #define NVREG_ADAPTCTL_START 0x02
255*4882a593Smuzhiyun #define NVREG_ADAPTCTL_LINKUP 0x04
256*4882a593Smuzhiyun #define NVREG_ADAPTCTL_PHYVALID 0x40000
257*4882a593Smuzhiyun #define NVREG_ADAPTCTL_RUNNING 0x100000
258*4882a593Smuzhiyun #define NVREG_ADAPTCTL_PHYSHIFT 24
259*4882a593Smuzhiyun NvRegMIISpeed = 0x18c,
260*4882a593Smuzhiyun #define NVREG_MIISPEED_BIT8 (1<<8)
261*4882a593Smuzhiyun #define NVREG_MIIDELAY 5
262*4882a593Smuzhiyun NvRegMIIControl = 0x190,
263*4882a593Smuzhiyun #define NVREG_MIICTL_INUSE 0x08000
264*4882a593Smuzhiyun #define NVREG_MIICTL_WRITE 0x00400
265*4882a593Smuzhiyun #define NVREG_MIICTL_ADDRSHIFT 5
266*4882a593Smuzhiyun NvRegMIIData = 0x194,
267*4882a593Smuzhiyun NvRegTxUnicast = 0x1a0,
268*4882a593Smuzhiyun NvRegTxMulticast = 0x1a4,
269*4882a593Smuzhiyun NvRegTxBroadcast = 0x1a8,
270*4882a593Smuzhiyun NvRegWakeUpFlags = 0x200,
271*4882a593Smuzhiyun #define NVREG_WAKEUPFLAGS_VAL 0x7770
272*4882a593Smuzhiyun #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
273*4882a593Smuzhiyun #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
274*4882a593Smuzhiyun #define NVREG_WAKEUPFLAGS_D3SHIFT 12
275*4882a593Smuzhiyun #define NVREG_WAKEUPFLAGS_D2SHIFT 8
276*4882a593Smuzhiyun #define NVREG_WAKEUPFLAGS_D1SHIFT 4
277*4882a593Smuzhiyun #define NVREG_WAKEUPFLAGS_D0SHIFT 0
278*4882a593Smuzhiyun #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
279*4882a593Smuzhiyun #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
280*4882a593Smuzhiyun #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
281*4882a593Smuzhiyun #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun NvRegMgmtUnitGetVersion = 0x204,
284*4882a593Smuzhiyun #define NVREG_MGMTUNITGETVERSION 0x01
285*4882a593Smuzhiyun NvRegMgmtUnitVersion = 0x208,
286*4882a593Smuzhiyun #define NVREG_MGMTUNITVERSION 0x08
287*4882a593Smuzhiyun NvRegPowerCap = 0x268,
288*4882a593Smuzhiyun #define NVREG_POWERCAP_D3SUPP (1<<30)
289*4882a593Smuzhiyun #define NVREG_POWERCAP_D2SUPP (1<<26)
290*4882a593Smuzhiyun #define NVREG_POWERCAP_D1SUPP (1<<25)
291*4882a593Smuzhiyun NvRegPowerState = 0x26c,
292*4882a593Smuzhiyun #define NVREG_POWERSTATE_POWEREDUP 0x8000
293*4882a593Smuzhiyun #define NVREG_POWERSTATE_VALID 0x0100
294*4882a593Smuzhiyun #define NVREG_POWERSTATE_MASK 0x0003
295*4882a593Smuzhiyun #define NVREG_POWERSTATE_D0 0x0000
296*4882a593Smuzhiyun #define NVREG_POWERSTATE_D1 0x0001
297*4882a593Smuzhiyun #define NVREG_POWERSTATE_D2 0x0002
298*4882a593Smuzhiyun #define NVREG_POWERSTATE_D3 0x0003
299*4882a593Smuzhiyun NvRegMgmtUnitControl = 0x278,
300*4882a593Smuzhiyun #define NVREG_MGMTUNITCONTROL_INUSE 0x20000
301*4882a593Smuzhiyun NvRegTxCnt = 0x280,
302*4882a593Smuzhiyun NvRegTxZeroReXmt = 0x284,
303*4882a593Smuzhiyun NvRegTxOneReXmt = 0x288,
304*4882a593Smuzhiyun NvRegTxManyReXmt = 0x28c,
305*4882a593Smuzhiyun NvRegTxLateCol = 0x290,
306*4882a593Smuzhiyun NvRegTxUnderflow = 0x294,
307*4882a593Smuzhiyun NvRegTxLossCarrier = 0x298,
308*4882a593Smuzhiyun NvRegTxExcessDef = 0x29c,
309*4882a593Smuzhiyun NvRegTxRetryErr = 0x2a0,
310*4882a593Smuzhiyun NvRegRxFrameErr = 0x2a4,
311*4882a593Smuzhiyun NvRegRxExtraByte = 0x2a8,
312*4882a593Smuzhiyun NvRegRxLateCol = 0x2ac,
313*4882a593Smuzhiyun NvRegRxRunt = 0x2b0,
314*4882a593Smuzhiyun NvRegRxFrameTooLong = 0x2b4,
315*4882a593Smuzhiyun NvRegRxOverflow = 0x2b8,
316*4882a593Smuzhiyun NvRegRxFCSErr = 0x2bc,
317*4882a593Smuzhiyun NvRegRxFrameAlignErr = 0x2c0,
318*4882a593Smuzhiyun NvRegRxLenErr = 0x2c4,
319*4882a593Smuzhiyun NvRegRxUnicast = 0x2c8,
320*4882a593Smuzhiyun NvRegRxMulticast = 0x2cc,
321*4882a593Smuzhiyun NvRegRxBroadcast = 0x2d0,
322*4882a593Smuzhiyun NvRegTxDef = 0x2d4,
323*4882a593Smuzhiyun NvRegTxFrame = 0x2d8,
324*4882a593Smuzhiyun NvRegRxCnt = 0x2dc,
325*4882a593Smuzhiyun NvRegTxPause = 0x2e0,
326*4882a593Smuzhiyun NvRegRxPause = 0x2e4,
327*4882a593Smuzhiyun NvRegRxDropFrame = 0x2e8,
328*4882a593Smuzhiyun NvRegVlanControl = 0x300,
329*4882a593Smuzhiyun #define NVREG_VLANCONTROL_ENABLE 0x2000
330*4882a593Smuzhiyun NvRegMSIXMap0 = 0x3e0,
331*4882a593Smuzhiyun NvRegMSIXMap1 = 0x3e4,
332*4882a593Smuzhiyun NvRegMSIXIrqStatus = 0x3f0,
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun NvRegPowerState2 = 0x600,
335*4882a593Smuzhiyun #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
336*4882a593Smuzhiyun #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
337*4882a593Smuzhiyun #define NVREG_POWERSTATE2_PHY_RESET 0x0004
338*4882a593Smuzhiyun #define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Big endian: should work, but is untested */
342*4882a593Smuzhiyun struct ring_desc {
343*4882a593Smuzhiyun __le32 buf;
344*4882a593Smuzhiyun __le32 flaglen;
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun struct ring_desc_ex {
348*4882a593Smuzhiyun __le32 bufhigh;
349*4882a593Smuzhiyun __le32 buflow;
350*4882a593Smuzhiyun __le32 txvlan;
351*4882a593Smuzhiyun __le32 flaglen;
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun union ring_type {
355*4882a593Smuzhiyun struct ring_desc *orig;
356*4882a593Smuzhiyun struct ring_desc_ex *ex;
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun #define FLAG_MASK_V1 0xffff0000
360*4882a593Smuzhiyun #define FLAG_MASK_V2 0xffffc000
361*4882a593Smuzhiyun #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
362*4882a593Smuzhiyun #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun #define NV_TX_LASTPACKET (1<<16)
365*4882a593Smuzhiyun #define NV_TX_RETRYERROR (1<<19)
366*4882a593Smuzhiyun #define NV_TX_RETRYCOUNT_MASK (0xF<<20)
367*4882a593Smuzhiyun #define NV_TX_FORCED_INTERRUPT (1<<24)
368*4882a593Smuzhiyun #define NV_TX_DEFERRED (1<<26)
369*4882a593Smuzhiyun #define NV_TX_CARRIERLOST (1<<27)
370*4882a593Smuzhiyun #define NV_TX_LATECOLLISION (1<<28)
371*4882a593Smuzhiyun #define NV_TX_UNDERFLOW (1<<29)
372*4882a593Smuzhiyun #define NV_TX_ERROR (1<<30)
373*4882a593Smuzhiyun #define NV_TX_VALID (1<<31)
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun #define NV_TX2_LASTPACKET (1<<29)
376*4882a593Smuzhiyun #define NV_TX2_RETRYERROR (1<<18)
377*4882a593Smuzhiyun #define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
378*4882a593Smuzhiyun #define NV_TX2_FORCED_INTERRUPT (1<<30)
379*4882a593Smuzhiyun #define NV_TX2_DEFERRED (1<<25)
380*4882a593Smuzhiyun #define NV_TX2_CARRIERLOST (1<<26)
381*4882a593Smuzhiyun #define NV_TX2_LATECOLLISION (1<<27)
382*4882a593Smuzhiyun #define NV_TX2_UNDERFLOW (1<<28)
383*4882a593Smuzhiyun /* error and valid are the same for both */
384*4882a593Smuzhiyun #define NV_TX2_ERROR (1<<30)
385*4882a593Smuzhiyun #define NV_TX2_VALID (1<<31)
386*4882a593Smuzhiyun #define NV_TX2_TSO (1<<28)
387*4882a593Smuzhiyun #define NV_TX2_TSO_SHIFT 14
388*4882a593Smuzhiyun #define NV_TX2_TSO_MAX_SHIFT 14
389*4882a593Smuzhiyun #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
390*4882a593Smuzhiyun #define NV_TX2_CHECKSUM_L3 (1<<27)
391*4882a593Smuzhiyun #define NV_TX2_CHECKSUM_L4 (1<<26)
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun #define NV_RX_DESCRIPTORVALID (1<<16)
396*4882a593Smuzhiyun #define NV_RX_MISSEDFRAME (1<<17)
397*4882a593Smuzhiyun #define NV_RX_SUBTRACT1 (1<<18)
398*4882a593Smuzhiyun #define NV_RX_ERROR1 (1<<23)
399*4882a593Smuzhiyun #define NV_RX_ERROR2 (1<<24)
400*4882a593Smuzhiyun #define NV_RX_ERROR3 (1<<25)
401*4882a593Smuzhiyun #define NV_RX_ERROR4 (1<<26)
402*4882a593Smuzhiyun #define NV_RX_CRCERR (1<<27)
403*4882a593Smuzhiyun #define NV_RX_OVERFLOW (1<<28)
404*4882a593Smuzhiyun #define NV_RX_FRAMINGERR (1<<29)
405*4882a593Smuzhiyun #define NV_RX_ERROR (1<<30)
406*4882a593Smuzhiyun #define NV_RX_AVAIL (1<<31)
407*4882a593Smuzhiyun #define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun #define NV_RX2_CHECKSUMMASK (0x1C000000)
410*4882a593Smuzhiyun #define NV_RX2_CHECKSUM_IP (0x10000000)
411*4882a593Smuzhiyun #define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
412*4882a593Smuzhiyun #define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
413*4882a593Smuzhiyun #define NV_RX2_DESCRIPTORVALID (1<<29)
414*4882a593Smuzhiyun #define NV_RX2_SUBTRACT1 (1<<25)
415*4882a593Smuzhiyun #define NV_RX2_ERROR1 (1<<18)
416*4882a593Smuzhiyun #define NV_RX2_ERROR2 (1<<19)
417*4882a593Smuzhiyun #define NV_RX2_ERROR3 (1<<20)
418*4882a593Smuzhiyun #define NV_RX2_ERROR4 (1<<21)
419*4882a593Smuzhiyun #define NV_RX2_CRCERR (1<<22)
420*4882a593Smuzhiyun #define NV_RX2_OVERFLOW (1<<23)
421*4882a593Smuzhiyun #define NV_RX2_FRAMINGERR (1<<24)
422*4882a593Smuzhiyun /* error and avail are the same for both */
423*4882a593Smuzhiyun #define NV_RX2_ERROR (1<<30)
424*4882a593Smuzhiyun #define NV_RX2_AVAIL (1<<31)
425*4882a593Smuzhiyun #define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
428*4882a593Smuzhiyun #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* Miscellaneous hardware related defines: */
431*4882a593Smuzhiyun #define NV_PCI_REGSZ_VER1 0x270
432*4882a593Smuzhiyun #define NV_PCI_REGSZ_VER2 0x2d4
433*4882a593Smuzhiyun #define NV_PCI_REGSZ_VER3 0x604
434*4882a593Smuzhiyun #define NV_PCI_REGSZ_MAX 0x604
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /* various timeout delays: all in usec */
437*4882a593Smuzhiyun #define NV_TXRX_RESET_DELAY 4
438*4882a593Smuzhiyun #define NV_TXSTOP_DELAY1 10
439*4882a593Smuzhiyun #define NV_TXSTOP_DELAY1MAX 500000
440*4882a593Smuzhiyun #define NV_TXSTOP_DELAY2 100
441*4882a593Smuzhiyun #define NV_RXSTOP_DELAY1 10
442*4882a593Smuzhiyun #define NV_RXSTOP_DELAY1MAX 500000
443*4882a593Smuzhiyun #define NV_RXSTOP_DELAY2 100
444*4882a593Smuzhiyun #define NV_SETUP5_DELAY 5
445*4882a593Smuzhiyun #define NV_SETUP5_DELAYMAX 50000
446*4882a593Smuzhiyun #define NV_POWERUP_DELAY 5
447*4882a593Smuzhiyun #define NV_POWERUP_DELAYMAX 5000
448*4882a593Smuzhiyun #define NV_MIIBUSY_DELAY 50
449*4882a593Smuzhiyun #define NV_MIIPHY_DELAY 10
450*4882a593Smuzhiyun #define NV_MIIPHY_DELAYMAX 10000
451*4882a593Smuzhiyun #define NV_MAC_RESET_DELAY 64
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun #define NV_WAKEUPPATTERNS 5
454*4882a593Smuzhiyun #define NV_WAKEUPMASKENTRIES 4
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* General driver defaults */
457*4882a593Smuzhiyun #define NV_WATCHDOG_TIMEO (5*HZ)
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun #define RX_RING_DEFAULT 512
460*4882a593Smuzhiyun #define TX_RING_DEFAULT 256
461*4882a593Smuzhiyun #define RX_RING_MIN 128
462*4882a593Smuzhiyun #define TX_RING_MIN 64
463*4882a593Smuzhiyun #define RING_MAX_DESC_VER_1 1024
464*4882a593Smuzhiyun #define RING_MAX_DESC_VER_2_3 16384
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* rx/tx mac addr + type + vlan + align + slack*/
467*4882a593Smuzhiyun #define NV_RX_HEADERS (64)
468*4882a593Smuzhiyun /* even more slack. */
469*4882a593Smuzhiyun #define NV_RX_ALLOC_PAD (64)
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* maximum mtu size */
472*4882a593Smuzhiyun #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
473*4882a593Smuzhiyun #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun #define OOM_REFILL (1+HZ/20)
476*4882a593Smuzhiyun #define POLL_WAIT (1+HZ/100)
477*4882a593Smuzhiyun #define LINK_TIMEOUT (3*HZ)
478*4882a593Smuzhiyun #define STATS_INTERVAL (10*HZ)
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /*
481*4882a593Smuzhiyun * desc_ver values:
482*4882a593Smuzhiyun * The nic supports three different descriptor types:
483*4882a593Smuzhiyun * - DESC_VER_1: Original
484*4882a593Smuzhiyun * - DESC_VER_2: support for jumbo frames.
485*4882a593Smuzhiyun * - DESC_VER_3: 64-bit format.
486*4882a593Smuzhiyun */
487*4882a593Smuzhiyun #define DESC_VER_1 1
488*4882a593Smuzhiyun #define DESC_VER_2 2
489*4882a593Smuzhiyun #define DESC_VER_3 3
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* PHY defines */
492*4882a593Smuzhiyun #define PHY_OUI_MARVELL 0x5043
493*4882a593Smuzhiyun #define PHY_OUI_CICADA 0x03f1
494*4882a593Smuzhiyun #define PHY_OUI_VITESSE 0x01c1
495*4882a593Smuzhiyun #define PHY_OUI_REALTEK 0x0732
496*4882a593Smuzhiyun #define PHY_OUI_REALTEK2 0x0020
497*4882a593Smuzhiyun #define PHYID1_OUI_MASK 0x03ff
498*4882a593Smuzhiyun #define PHYID1_OUI_SHFT 6
499*4882a593Smuzhiyun #define PHYID2_OUI_MASK 0xfc00
500*4882a593Smuzhiyun #define PHYID2_OUI_SHFT 10
501*4882a593Smuzhiyun #define PHYID2_MODEL_MASK 0x03f0
502*4882a593Smuzhiyun #define PHY_MODEL_REALTEK_8211 0x0110
503*4882a593Smuzhiyun #define PHY_REV_MASK 0x0001
504*4882a593Smuzhiyun #define PHY_REV_REALTEK_8211B 0x0000
505*4882a593Smuzhiyun #define PHY_REV_REALTEK_8211C 0x0001
506*4882a593Smuzhiyun #define PHY_MODEL_REALTEK_8201 0x0200
507*4882a593Smuzhiyun #define PHY_MODEL_MARVELL_E3016 0x0220
508*4882a593Smuzhiyun #define PHY_MARVELL_E3016_INITMASK 0x0300
509*4882a593Smuzhiyun #define PHY_CICADA_INIT1 0x0f000
510*4882a593Smuzhiyun #define PHY_CICADA_INIT2 0x0e00
511*4882a593Smuzhiyun #define PHY_CICADA_INIT3 0x01000
512*4882a593Smuzhiyun #define PHY_CICADA_INIT4 0x0200
513*4882a593Smuzhiyun #define PHY_CICADA_INIT5 0x0004
514*4882a593Smuzhiyun #define PHY_CICADA_INIT6 0x02000
515*4882a593Smuzhiyun #define PHY_VITESSE_INIT_REG1 0x1f
516*4882a593Smuzhiyun #define PHY_VITESSE_INIT_REG2 0x10
517*4882a593Smuzhiyun #define PHY_VITESSE_INIT_REG3 0x11
518*4882a593Smuzhiyun #define PHY_VITESSE_INIT_REG4 0x12
519*4882a593Smuzhiyun #define PHY_VITESSE_INIT_MSK1 0xc
520*4882a593Smuzhiyun #define PHY_VITESSE_INIT_MSK2 0x0180
521*4882a593Smuzhiyun #define PHY_VITESSE_INIT1 0x52b5
522*4882a593Smuzhiyun #define PHY_VITESSE_INIT2 0xaf8a
523*4882a593Smuzhiyun #define PHY_VITESSE_INIT3 0x8
524*4882a593Smuzhiyun #define PHY_VITESSE_INIT4 0x8f8a
525*4882a593Smuzhiyun #define PHY_VITESSE_INIT5 0xaf86
526*4882a593Smuzhiyun #define PHY_VITESSE_INIT6 0x8f86
527*4882a593Smuzhiyun #define PHY_VITESSE_INIT7 0xaf82
528*4882a593Smuzhiyun #define PHY_VITESSE_INIT8 0x0100
529*4882a593Smuzhiyun #define PHY_VITESSE_INIT9 0x8f82
530*4882a593Smuzhiyun #define PHY_VITESSE_INIT10 0x0
531*4882a593Smuzhiyun #define PHY_REALTEK_INIT_REG1 0x1f
532*4882a593Smuzhiyun #define PHY_REALTEK_INIT_REG2 0x19
533*4882a593Smuzhiyun #define PHY_REALTEK_INIT_REG3 0x13
534*4882a593Smuzhiyun #define PHY_REALTEK_INIT_REG4 0x14
535*4882a593Smuzhiyun #define PHY_REALTEK_INIT_REG5 0x18
536*4882a593Smuzhiyun #define PHY_REALTEK_INIT_REG6 0x11
537*4882a593Smuzhiyun #define PHY_REALTEK_INIT_REG7 0x01
538*4882a593Smuzhiyun #define PHY_REALTEK_INIT1 0x0000
539*4882a593Smuzhiyun #define PHY_REALTEK_INIT2 0x8e00
540*4882a593Smuzhiyun #define PHY_REALTEK_INIT3 0x0001
541*4882a593Smuzhiyun #define PHY_REALTEK_INIT4 0xad17
542*4882a593Smuzhiyun #define PHY_REALTEK_INIT5 0xfb54
543*4882a593Smuzhiyun #define PHY_REALTEK_INIT6 0xf5c7
544*4882a593Smuzhiyun #define PHY_REALTEK_INIT7 0x1000
545*4882a593Smuzhiyun #define PHY_REALTEK_INIT8 0x0003
546*4882a593Smuzhiyun #define PHY_REALTEK_INIT9 0x0008
547*4882a593Smuzhiyun #define PHY_REALTEK_INIT10 0x0005
548*4882a593Smuzhiyun #define PHY_REALTEK_INIT11 0x0200
549*4882a593Smuzhiyun #define PHY_REALTEK_INIT_MSK1 0x0003
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun #define PHY_GIGABIT 0x0100
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun #define PHY_TIMEOUT 0x1
554*4882a593Smuzhiyun #define PHY_ERROR 0x2
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun #define PHY_100 0x1
557*4882a593Smuzhiyun #define PHY_1000 0x2
558*4882a593Smuzhiyun #define PHY_HALF 0x100
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
561*4882a593Smuzhiyun #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
562*4882a593Smuzhiyun #define NV_PAUSEFRAME_RX_ENABLE 0x0004
563*4882a593Smuzhiyun #define NV_PAUSEFRAME_TX_ENABLE 0x0008
564*4882a593Smuzhiyun #define NV_PAUSEFRAME_RX_REQ 0x0010
565*4882a593Smuzhiyun #define NV_PAUSEFRAME_TX_REQ 0x0020
566*4882a593Smuzhiyun #define NV_PAUSEFRAME_AUTONEG 0x0040
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /* MSI/MSI-X defines */
569*4882a593Smuzhiyun #define NV_MSI_X_MAX_VECTORS 8
570*4882a593Smuzhiyun #define NV_MSI_X_VECTORS_MASK 0x000f
571*4882a593Smuzhiyun #define NV_MSI_CAPABLE 0x0010
572*4882a593Smuzhiyun #define NV_MSI_X_CAPABLE 0x0020
573*4882a593Smuzhiyun #define NV_MSI_ENABLED 0x0040
574*4882a593Smuzhiyun #define NV_MSI_X_ENABLED 0x0080
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun #define NV_MSI_X_VECTOR_ALL 0x0
577*4882a593Smuzhiyun #define NV_MSI_X_VECTOR_RX 0x0
578*4882a593Smuzhiyun #define NV_MSI_X_VECTOR_TX 0x1
579*4882a593Smuzhiyun #define NV_MSI_X_VECTOR_OTHER 0x2
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun #define NV_MSI_PRIV_OFFSET 0x68
582*4882a593Smuzhiyun #define NV_MSI_PRIV_VALUE 0xffffffff
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun #define NV_RESTART_TX 0x1
585*4882a593Smuzhiyun #define NV_RESTART_RX 0x2
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun #define NV_TX_LIMIT_COUNT 16
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun #define NV_DYNAMIC_THRESHOLD 4
590*4882a593Smuzhiyun #define NV_DYNAMIC_MAX_QUIET_COUNT 2048
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* statistics */
593*4882a593Smuzhiyun struct nv_ethtool_str {
594*4882a593Smuzhiyun char name[ETH_GSTRING_LEN];
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun static const struct nv_ethtool_str nv_estats_str[] = {
598*4882a593Smuzhiyun { "tx_bytes" }, /* includes Ethernet FCS CRC */
599*4882a593Smuzhiyun { "tx_zero_rexmt" },
600*4882a593Smuzhiyun { "tx_one_rexmt" },
601*4882a593Smuzhiyun { "tx_many_rexmt" },
602*4882a593Smuzhiyun { "tx_late_collision" },
603*4882a593Smuzhiyun { "tx_fifo_errors" },
604*4882a593Smuzhiyun { "tx_carrier_errors" },
605*4882a593Smuzhiyun { "tx_excess_deferral" },
606*4882a593Smuzhiyun { "tx_retry_error" },
607*4882a593Smuzhiyun { "rx_frame_error" },
608*4882a593Smuzhiyun { "rx_extra_byte" },
609*4882a593Smuzhiyun { "rx_late_collision" },
610*4882a593Smuzhiyun { "rx_runt" },
611*4882a593Smuzhiyun { "rx_frame_too_long" },
612*4882a593Smuzhiyun { "rx_over_errors" },
613*4882a593Smuzhiyun { "rx_crc_errors" },
614*4882a593Smuzhiyun { "rx_frame_align_error" },
615*4882a593Smuzhiyun { "rx_length_error" },
616*4882a593Smuzhiyun { "rx_unicast" },
617*4882a593Smuzhiyun { "rx_multicast" },
618*4882a593Smuzhiyun { "rx_broadcast" },
619*4882a593Smuzhiyun { "rx_packets" },
620*4882a593Smuzhiyun { "rx_errors_total" },
621*4882a593Smuzhiyun { "tx_errors_total" },
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* version 2 stats */
624*4882a593Smuzhiyun { "tx_deferral" },
625*4882a593Smuzhiyun { "tx_packets" },
626*4882a593Smuzhiyun { "rx_bytes" }, /* includes Ethernet FCS CRC */
627*4882a593Smuzhiyun { "tx_pause" },
628*4882a593Smuzhiyun { "rx_pause" },
629*4882a593Smuzhiyun { "rx_drop_frame" },
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /* version 3 stats */
632*4882a593Smuzhiyun { "tx_unicast" },
633*4882a593Smuzhiyun { "tx_multicast" },
634*4882a593Smuzhiyun { "tx_broadcast" }
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun struct nv_ethtool_stats {
638*4882a593Smuzhiyun u64 tx_bytes; /* should be ifconfig->tx_bytes + 4*tx_packets */
639*4882a593Smuzhiyun u64 tx_zero_rexmt;
640*4882a593Smuzhiyun u64 tx_one_rexmt;
641*4882a593Smuzhiyun u64 tx_many_rexmt;
642*4882a593Smuzhiyun u64 tx_late_collision;
643*4882a593Smuzhiyun u64 tx_fifo_errors;
644*4882a593Smuzhiyun u64 tx_carrier_errors;
645*4882a593Smuzhiyun u64 tx_excess_deferral;
646*4882a593Smuzhiyun u64 tx_retry_error;
647*4882a593Smuzhiyun u64 rx_frame_error;
648*4882a593Smuzhiyun u64 rx_extra_byte;
649*4882a593Smuzhiyun u64 rx_late_collision;
650*4882a593Smuzhiyun u64 rx_runt;
651*4882a593Smuzhiyun u64 rx_frame_too_long;
652*4882a593Smuzhiyun u64 rx_over_errors;
653*4882a593Smuzhiyun u64 rx_crc_errors;
654*4882a593Smuzhiyun u64 rx_frame_align_error;
655*4882a593Smuzhiyun u64 rx_length_error;
656*4882a593Smuzhiyun u64 rx_unicast;
657*4882a593Smuzhiyun u64 rx_multicast;
658*4882a593Smuzhiyun u64 rx_broadcast;
659*4882a593Smuzhiyun u64 rx_packets; /* should be ifconfig->rx_packets */
660*4882a593Smuzhiyun u64 rx_errors_total;
661*4882a593Smuzhiyun u64 tx_errors_total;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* version 2 stats */
664*4882a593Smuzhiyun u64 tx_deferral;
665*4882a593Smuzhiyun u64 tx_packets; /* should be ifconfig->tx_packets */
666*4882a593Smuzhiyun u64 rx_bytes; /* should be ifconfig->rx_bytes + 4*rx_packets */
667*4882a593Smuzhiyun u64 tx_pause;
668*4882a593Smuzhiyun u64 rx_pause;
669*4882a593Smuzhiyun u64 rx_drop_frame;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* version 3 stats */
672*4882a593Smuzhiyun u64 tx_unicast;
673*4882a593Smuzhiyun u64 tx_multicast;
674*4882a593Smuzhiyun u64 tx_broadcast;
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun #define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
678*4882a593Smuzhiyun #define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
679*4882a593Smuzhiyun #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* diagnostics */
682*4882a593Smuzhiyun #define NV_TEST_COUNT_BASE 3
683*4882a593Smuzhiyun #define NV_TEST_COUNT_EXTENDED 4
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun static const struct nv_ethtool_str nv_etests_str[] = {
686*4882a593Smuzhiyun { "link (online/offline)" },
687*4882a593Smuzhiyun { "register (offline) " },
688*4882a593Smuzhiyun { "interrupt (offline) " },
689*4882a593Smuzhiyun { "loopback (offline) " }
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun struct register_test {
693*4882a593Smuzhiyun __u32 reg;
694*4882a593Smuzhiyun __u32 mask;
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun static const struct register_test nv_registers_test[] = {
698*4882a593Smuzhiyun { NvRegUnknownSetupReg6, 0x01 },
699*4882a593Smuzhiyun { NvRegMisc1, 0x03c },
700*4882a593Smuzhiyun { NvRegOffloadConfig, 0x03ff },
701*4882a593Smuzhiyun { NvRegMulticastAddrA, 0xffffffff },
702*4882a593Smuzhiyun { NvRegTxWatermark, 0x0ff },
703*4882a593Smuzhiyun { NvRegWakeUpFlags, 0x07777 },
704*4882a593Smuzhiyun { 0, 0 }
705*4882a593Smuzhiyun };
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun struct nv_skb_map {
708*4882a593Smuzhiyun struct sk_buff *skb;
709*4882a593Smuzhiyun dma_addr_t dma;
710*4882a593Smuzhiyun unsigned int dma_len:31;
711*4882a593Smuzhiyun unsigned int dma_single:1;
712*4882a593Smuzhiyun struct ring_desc_ex *first_tx_desc;
713*4882a593Smuzhiyun struct nv_skb_map *next_tx_ctx;
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun struct nv_txrx_stats {
717*4882a593Smuzhiyun u64 stat_rx_packets;
718*4882a593Smuzhiyun u64 stat_rx_bytes; /* not always available in HW */
719*4882a593Smuzhiyun u64 stat_rx_missed_errors;
720*4882a593Smuzhiyun u64 stat_rx_dropped;
721*4882a593Smuzhiyun u64 stat_tx_packets; /* not always available in HW */
722*4882a593Smuzhiyun u64 stat_tx_bytes;
723*4882a593Smuzhiyun u64 stat_tx_dropped;
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun #define nv_txrx_stats_inc(member) \
727*4882a593Smuzhiyun __this_cpu_inc(np->txrx_stats->member)
728*4882a593Smuzhiyun #define nv_txrx_stats_add(member, count) \
729*4882a593Smuzhiyun __this_cpu_add(np->txrx_stats->member, (count))
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /*
732*4882a593Smuzhiyun * SMP locking:
733*4882a593Smuzhiyun * All hardware access under netdev_priv(dev)->lock, except the performance
734*4882a593Smuzhiyun * critical parts:
735*4882a593Smuzhiyun * - rx is (pseudo-) lockless: it relies on the single-threading provided
736*4882a593Smuzhiyun * by the arch code for interrupts.
737*4882a593Smuzhiyun * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
738*4882a593Smuzhiyun * needs netdev_priv(dev)->lock :-(
739*4882a593Smuzhiyun * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
740*4882a593Smuzhiyun *
741*4882a593Smuzhiyun * Hardware stats updates are protected by hwstats_lock:
742*4882a593Smuzhiyun * - updated by nv_do_stats_poll (timer). This is meant to avoid
743*4882a593Smuzhiyun * integer wraparound in the NIC stats registers, at low frequency
744*4882a593Smuzhiyun * (0.1 Hz)
745*4882a593Smuzhiyun * - updated by nv_get_ethtool_stats + nv_get_stats64
746*4882a593Smuzhiyun *
747*4882a593Smuzhiyun * Software stats are accessed only through 64b synchronization points
748*4882a593Smuzhiyun * and are not subject to other synchronization techniques (single
749*4882a593Smuzhiyun * update thread on the TX or RX paths).
750*4882a593Smuzhiyun */
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* in dev: base, irq */
753*4882a593Smuzhiyun struct fe_priv {
754*4882a593Smuzhiyun spinlock_t lock;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun struct net_device *dev;
757*4882a593Smuzhiyun struct napi_struct napi;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* hardware stats are updated in syscall and timer */
760*4882a593Smuzhiyun spinlock_t hwstats_lock;
761*4882a593Smuzhiyun struct nv_ethtool_stats estats;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun int in_shutdown;
764*4882a593Smuzhiyun u32 linkspeed;
765*4882a593Smuzhiyun int duplex;
766*4882a593Smuzhiyun int autoneg;
767*4882a593Smuzhiyun int fixed_mode;
768*4882a593Smuzhiyun int phyaddr;
769*4882a593Smuzhiyun int wolenabled;
770*4882a593Smuzhiyun unsigned int phy_oui;
771*4882a593Smuzhiyun unsigned int phy_model;
772*4882a593Smuzhiyun unsigned int phy_rev;
773*4882a593Smuzhiyun u16 gigabit;
774*4882a593Smuzhiyun int intr_test;
775*4882a593Smuzhiyun int recover_error;
776*4882a593Smuzhiyun int quiet_count;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* General data: RO fields */
779*4882a593Smuzhiyun dma_addr_t ring_addr;
780*4882a593Smuzhiyun struct pci_dev *pci_dev;
781*4882a593Smuzhiyun u32 orig_mac[2];
782*4882a593Smuzhiyun u32 events;
783*4882a593Smuzhiyun u32 irqmask;
784*4882a593Smuzhiyun u32 desc_ver;
785*4882a593Smuzhiyun u32 txrxctl_bits;
786*4882a593Smuzhiyun u32 vlanctl_bits;
787*4882a593Smuzhiyun u32 driver_data;
788*4882a593Smuzhiyun u32 device_id;
789*4882a593Smuzhiyun u32 register_size;
790*4882a593Smuzhiyun u32 mac_in_use;
791*4882a593Smuzhiyun int mgmt_version;
792*4882a593Smuzhiyun int mgmt_sema;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun void __iomem *base;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /* rx specific fields.
797*4882a593Smuzhiyun * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
798*4882a593Smuzhiyun */
799*4882a593Smuzhiyun union ring_type get_rx, put_rx, last_rx;
800*4882a593Smuzhiyun struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
801*4882a593Smuzhiyun struct nv_skb_map *last_rx_ctx;
802*4882a593Smuzhiyun struct nv_skb_map *rx_skb;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun union ring_type rx_ring;
805*4882a593Smuzhiyun unsigned int rx_buf_sz;
806*4882a593Smuzhiyun unsigned int pkt_limit;
807*4882a593Smuzhiyun struct timer_list oom_kick;
808*4882a593Smuzhiyun struct timer_list nic_poll;
809*4882a593Smuzhiyun struct timer_list stats_poll;
810*4882a593Smuzhiyun u32 nic_poll_irq;
811*4882a593Smuzhiyun int rx_ring_size;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* RX software stats */
814*4882a593Smuzhiyun struct u64_stats_sync swstats_rx_syncp;
815*4882a593Smuzhiyun struct nv_txrx_stats __percpu *txrx_stats;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun /* media detection workaround.
818*4882a593Smuzhiyun * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
819*4882a593Smuzhiyun */
820*4882a593Smuzhiyun int need_linktimer;
821*4882a593Smuzhiyun unsigned long link_timeout;
822*4882a593Smuzhiyun /*
823*4882a593Smuzhiyun * tx specific fields.
824*4882a593Smuzhiyun */
825*4882a593Smuzhiyun union ring_type get_tx, put_tx, last_tx;
826*4882a593Smuzhiyun struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
827*4882a593Smuzhiyun struct nv_skb_map *last_tx_ctx;
828*4882a593Smuzhiyun struct nv_skb_map *tx_skb;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun union ring_type tx_ring;
831*4882a593Smuzhiyun u32 tx_flags;
832*4882a593Smuzhiyun int tx_ring_size;
833*4882a593Smuzhiyun int tx_limit;
834*4882a593Smuzhiyun u32 tx_pkts_in_progress;
835*4882a593Smuzhiyun struct nv_skb_map *tx_change_owner;
836*4882a593Smuzhiyun struct nv_skb_map *tx_end_flip;
837*4882a593Smuzhiyun int tx_stop;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* TX software stats */
840*4882a593Smuzhiyun struct u64_stats_sync swstats_tx_syncp;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /* msi/msi-x fields */
843*4882a593Smuzhiyun u32 msi_flags;
844*4882a593Smuzhiyun struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /* flow control */
847*4882a593Smuzhiyun u32 pause_flags;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /* power saved state */
850*4882a593Smuzhiyun u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /* for different msi-x irq type */
853*4882a593Smuzhiyun char name_rx[IFNAMSIZ + 3]; /* -rx */
854*4882a593Smuzhiyun char name_tx[IFNAMSIZ + 3]; /* -tx */
855*4882a593Smuzhiyun char name_other[IFNAMSIZ + 6]; /* -other */
856*4882a593Smuzhiyun };
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun /*
859*4882a593Smuzhiyun * Maximum number of loops until we assume that a bit in the irq mask
860*4882a593Smuzhiyun * is stuck. Overridable with module param.
861*4882a593Smuzhiyun */
862*4882a593Smuzhiyun static int max_interrupt_work = 4;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun /*
865*4882a593Smuzhiyun * Optimization can be either throuput mode or cpu mode
866*4882a593Smuzhiyun *
867*4882a593Smuzhiyun * Throughput Mode: Every tx and rx packet will generate an interrupt.
868*4882a593Smuzhiyun * CPU Mode: Interrupts are controlled by a timer.
869*4882a593Smuzhiyun */
870*4882a593Smuzhiyun enum {
871*4882a593Smuzhiyun NV_OPTIMIZATION_MODE_THROUGHPUT,
872*4882a593Smuzhiyun NV_OPTIMIZATION_MODE_CPU,
873*4882a593Smuzhiyun NV_OPTIMIZATION_MODE_DYNAMIC
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /*
878*4882a593Smuzhiyun * Poll interval for timer irq
879*4882a593Smuzhiyun *
880*4882a593Smuzhiyun * This interval determines how frequent an interrupt is generated.
881*4882a593Smuzhiyun * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
882*4882a593Smuzhiyun * Min = 0, and Max = 65535
883*4882a593Smuzhiyun */
884*4882a593Smuzhiyun static int poll_interval = -1;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /*
887*4882a593Smuzhiyun * MSI interrupts
888*4882a593Smuzhiyun */
889*4882a593Smuzhiyun enum {
890*4882a593Smuzhiyun NV_MSI_INT_DISABLED,
891*4882a593Smuzhiyun NV_MSI_INT_ENABLED
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun static int msi = NV_MSI_INT_ENABLED;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun /*
896*4882a593Smuzhiyun * MSIX interrupts
897*4882a593Smuzhiyun */
898*4882a593Smuzhiyun enum {
899*4882a593Smuzhiyun NV_MSIX_INT_DISABLED,
900*4882a593Smuzhiyun NV_MSIX_INT_ENABLED
901*4882a593Smuzhiyun };
902*4882a593Smuzhiyun static int msix = NV_MSIX_INT_ENABLED;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /*
905*4882a593Smuzhiyun * DMA 64bit
906*4882a593Smuzhiyun */
907*4882a593Smuzhiyun enum {
908*4882a593Smuzhiyun NV_DMA_64BIT_DISABLED,
909*4882a593Smuzhiyun NV_DMA_64BIT_ENABLED
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun static int dma_64bit = NV_DMA_64BIT_ENABLED;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /*
914*4882a593Smuzhiyun * Debug output control for tx_timeout
915*4882a593Smuzhiyun */
916*4882a593Smuzhiyun static bool debug_tx_timeout = false;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun /*
919*4882a593Smuzhiyun * Crossover Detection
920*4882a593Smuzhiyun * Realtek 8201 phy + some OEM boards do not work properly.
921*4882a593Smuzhiyun */
922*4882a593Smuzhiyun enum {
923*4882a593Smuzhiyun NV_CROSSOVER_DETECTION_DISABLED,
924*4882a593Smuzhiyun NV_CROSSOVER_DETECTION_ENABLED
925*4882a593Smuzhiyun };
926*4882a593Smuzhiyun static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /*
929*4882a593Smuzhiyun * Power down phy when interface is down (persists through reboot;
930*4882a593Smuzhiyun * older Linux and other OSes may not power it up again)
931*4882a593Smuzhiyun */
932*4882a593Smuzhiyun static int phy_power_down;
933*4882a593Smuzhiyun
get_nvpriv(struct net_device * dev)934*4882a593Smuzhiyun static inline struct fe_priv *get_nvpriv(struct net_device *dev)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun return netdev_priv(dev);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
get_hwbase(struct net_device * dev)939*4882a593Smuzhiyun static inline u8 __iomem *get_hwbase(struct net_device *dev)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun return ((struct fe_priv *)netdev_priv(dev))->base;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
pci_push(u8 __iomem * base)944*4882a593Smuzhiyun static inline void pci_push(u8 __iomem *base)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun /* force out pending posted writes */
947*4882a593Smuzhiyun readl(base);
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
nv_descr_getlength(struct ring_desc * prd,u32 v)950*4882a593Smuzhiyun static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun return le32_to_cpu(prd->flaglen)
953*4882a593Smuzhiyun & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
nv_descr_getlength_ex(struct ring_desc_ex * prd,u32 v)956*4882a593Smuzhiyun static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
nv_optimized(struct fe_priv * np)961*4882a593Smuzhiyun static bool nv_optimized(struct fe_priv *np)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
964*4882a593Smuzhiyun return false;
965*4882a593Smuzhiyun return true;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
reg_delay(struct net_device * dev,int offset,u32 mask,u32 target,int delay,int delaymax)968*4882a593Smuzhiyun static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
969*4882a593Smuzhiyun int delay, int delaymax)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun pci_push(base);
974*4882a593Smuzhiyun do {
975*4882a593Smuzhiyun udelay(delay);
976*4882a593Smuzhiyun delaymax -= delay;
977*4882a593Smuzhiyun if (delaymax < 0)
978*4882a593Smuzhiyun return 1;
979*4882a593Smuzhiyun } while ((readl(base + offset) & mask) != target);
980*4882a593Smuzhiyun return 0;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun #define NV_SETUP_RX_RING 0x01
984*4882a593Smuzhiyun #define NV_SETUP_TX_RING 0x02
985*4882a593Smuzhiyun
dma_low(dma_addr_t addr)986*4882a593Smuzhiyun static inline u32 dma_low(dma_addr_t addr)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun return addr;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
dma_high(dma_addr_t addr)991*4882a593Smuzhiyun static inline u32 dma_high(dma_addr_t addr)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
setup_hw_rings(struct net_device * dev,int rxtx_flags)996*4882a593Smuzhiyun static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
999*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (!nv_optimized(np)) {
1002*4882a593Smuzhiyun if (rxtx_flags & NV_SETUP_RX_RING)
1003*4882a593Smuzhiyun writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
1004*4882a593Smuzhiyun if (rxtx_flags & NV_SETUP_TX_RING)
1005*4882a593Smuzhiyun writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
1006*4882a593Smuzhiyun } else {
1007*4882a593Smuzhiyun if (rxtx_flags & NV_SETUP_RX_RING) {
1008*4882a593Smuzhiyun writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
1009*4882a593Smuzhiyun writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun if (rxtx_flags & NV_SETUP_TX_RING) {
1012*4882a593Smuzhiyun writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
1013*4882a593Smuzhiyun writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
free_rings(struct net_device * dev)1018*4882a593Smuzhiyun static void free_rings(struct net_device *dev)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun if (!nv_optimized(np)) {
1023*4882a593Smuzhiyun if (np->rx_ring.orig)
1024*4882a593Smuzhiyun dma_free_coherent(&np->pci_dev->dev,
1025*4882a593Smuzhiyun sizeof(struct ring_desc) *
1026*4882a593Smuzhiyun (np->rx_ring_size +
1027*4882a593Smuzhiyun np->tx_ring_size),
1028*4882a593Smuzhiyun np->rx_ring.orig, np->ring_addr);
1029*4882a593Smuzhiyun } else {
1030*4882a593Smuzhiyun if (np->rx_ring.ex)
1031*4882a593Smuzhiyun dma_free_coherent(&np->pci_dev->dev,
1032*4882a593Smuzhiyun sizeof(struct ring_desc_ex) *
1033*4882a593Smuzhiyun (np->rx_ring_size +
1034*4882a593Smuzhiyun np->tx_ring_size),
1035*4882a593Smuzhiyun np->rx_ring.ex, np->ring_addr);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun kfree(np->rx_skb);
1038*4882a593Smuzhiyun kfree(np->tx_skb);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
using_multi_irqs(struct net_device * dev)1041*4882a593Smuzhiyun static int using_multi_irqs(struct net_device *dev)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1046*4882a593Smuzhiyun ((np->msi_flags & NV_MSI_X_ENABLED) &&
1047*4882a593Smuzhiyun ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1048*4882a593Smuzhiyun return 0;
1049*4882a593Smuzhiyun else
1050*4882a593Smuzhiyun return 1;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
nv_txrx_gate(struct net_device * dev,bool gate)1053*4882a593Smuzhiyun static void nv_txrx_gate(struct net_device *dev, bool gate)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
1056*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1057*4882a593Smuzhiyun u32 powerstate;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun if (!np->mac_in_use &&
1060*4882a593Smuzhiyun (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1061*4882a593Smuzhiyun powerstate = readl(base + NvRegPowerState2);
1062*4882a593Smuzhiyun if (gate)
1063*4882a593Smuzhiyun powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1064*4882a593Smuzhiyun else
1065*4882a593Smuzhiyun powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1066*4882a593Smuzhiyun writel(powerstate, base + NvRegPowerState2);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
nv_enable_irq(struct net_device * dev)1070*4882a593Smuzhiyun static void nv_enable_irq(struct net_device *dev)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun if (!using_multi_irqs(dev)) {
1075*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_X_ENABLED)
1076*4882a593Smuzhiyun enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1077*4882a593Smuzhiyun else
1078*4882a593Smuzhiyun enable_irq(np->pci_dev->irq);
1079*4882a593Smuzhiyun } else {
1080*4882a593Smuzhiyun enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1081*4882a593Smuzhiyun enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1082*4882a593Smuzhiyun enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
nv_disable_irq(struct net_device * dev)1086*4882a593Smuzhiyun static void nv_disable_irq(struct net_device *dev)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun if (!using_multi_irqs(dev)) {
1091*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_X_ENABLED)
1092*4882a593Smuzhiyun disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1093*4882a593Smuzhiyun else
1094*4882a593Smuzhiyun disable_irq(np->pci_dev->irq);
1095*4882a593Smuzhiyun } else {
1096*4882a593Smuzhiyun disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1097*4882a593Smuzhiyun disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1098*4882a593Smuzhiyun disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /* In MSIX mode, a write to irqmask behaves as XOR */
nv_enable_hw_interrupts(struct net_device * dev,u32 mask)1103*4882a593Smuzhiyun static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun writel(mask, base + NvRegIrqMask);
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
nv_disable_hw_interrupts(struct net_device * dev,u32 mask)1110*4882a593Smuzhiyun static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
1113*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_X_ENABLED) {
1116*4882a593Smuzhiyun writel(mask, base + NvRegIrqMask);
1117*4882a593Smuzhiyun } else {
1118*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_ENABLED)
1119*4882a593Smuzhiyun writel(0, base + NvRegMSIIrqMask);
1120*4882a593Smuzhiyun writel(0, base + NvRegIrqMask);
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
nv_napi_enable(struct net_device * dev)1124*4882a593Smuzhiyun static void nv_napi_enable(struct net_device *dev)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun napi_enable(&np->napi);
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
nv_napi_disable(struct net_device * dev)1131*4882a593Smuzhiyun static void nv_napi_disable(struct net_device *dev)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun napi_disable(&np->napi);
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun #define MII_READ (-1)
1139*4882a593Smuzhiyun /* mii_rw: read/write a register on the PHY.
1140*4882a593Smuzhiyun *
1141*4882a593Smuzhiyun * Caller must guarantee serialization
1142*4882a593Smuzhiyun */
mii_rw(struct net_device * dev,int addr,int miireg,int value)1143*4882a593Smuzhiyun static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1146*4882a593Smuzhiyun u32 reg;
1147*4882a593Smuzhiyun int retval;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun reg = readl(base + NvRegMIIControl);
1152*4882a593Smuzhiyun if (reg & NVREG_MIICTL_INUSE) {
1153*4882a593Smuzhiyun writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1154*4882a593Smuzhiyun udelay(NV_MIIBUSY_DELAY);
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1158*4882a593Smuzhiyun if (value != MII_READ) {
1159*4882a593Smuzhiyun writel(value, base + NvRegMIIData);
1160*4882a593Smuzhiyun reg |= NVREG_MIICTL_WRITE;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun writel(reg, base + NvRegMIIControl);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
1165*4882a593Smuzhiyun NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
1166*4882a593Smuzhiyun retval = -1;
1167*4882a593Smuzhiyun } else if (value != MII_READ) {
1168*4882a593Smuzhiyun /* it was a write operation - fewer failures are detectable */
1169*4882a593Smuzhiyun retval = 0;
1170*4882a593Smuzhiyun } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
1171*4882a593Smuzhiyun retval = -1;
1172*4882a593Smuzhiyun } else {
1173*4882a593Smuzhiyun retval = readl(base + NvRegMIIData);
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun return retval;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
phy_reset(struct net_device * dev,u32 bmcr_setup)1179*4882a593Smuzhiyun static int phy_reset(struct net_device *dev, u32 bmcr_setup)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1182*4882a593Smuzhiyun u32 miicontrol;
1183*4882a593Smuzhiyun unsigned int tries = 0;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun miicontrol = BMCR_RESET | bmcr_setup;
1186*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
1187*4882a593Smuzhiyun return -1;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /* wait for 500ms */
1190*4882a593Smuzhiyun msleep(500);
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun /* must wait till reset is deasserted */
1193*4882a593Smuzhiyun while (miicontrol & BMCR_RESET) {
1194*4882a593Smuzhiyun usleep_range(10000, 20000);
1195*4882a593Smuzhiyun miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1196*4882a593Smuzhiyun /* FIXME: 100 tries seem excessive */
1197*4882a593Smuzhiyun if (tries++ > 100)
1198*4882a593Smuzhiyun return -1;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun return 0;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
init_realtek_8211b(struct net_device * dev,struct fe_priv * np)1203*4882a593Smuzhiyun static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun static const struct {
1206*4882a593Smuzhiyun int reg;
1207*4882a593Smuzhiyun int init;
1208*4882a593Smuzhiyun } ri[] = {
1209*4882a593Smuzhiyun { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1210*4882a593Smuzhiyun { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
1211*4882a593Smuzhiyun { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
1212*4882a593Smuzhiyun { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
1213*4882a593Smuzhiyun { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
1214*4882a593Smuzhiyun { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
1215*4882a593Smuzhiyun { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1216*4882a593Smuzhiyun };
1217*4882a593Smuzhiyun int i;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(ri); i++) {
1220*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
1221*4882a593Smuzhiyun return PHY_ERROR;
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun return 0;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
init_realtek_8211c(struct net_device * dev,struct fe_priv * np)1227*4882a593Smuzhiyun static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun u32 reg;
1230*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1231*4882a593Smuzhiyun u32 powerstate = readl(base + NvRegPowerState2);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* need to perform hw phy reset */
1234*4882a593Smuzhiyun powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1235*4882a593Smuzhiyun writel(powerstate, base + NvRegPowerState2);
1236*4882a593Smuzhiyun msleep(25);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1239*4882a593Smuzhiyun writel(powerstate, base + NvRegPowerState2);
1240*4882a593Smuzhiyun msleep(25);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1243*4882a593Smuzhiyun reg |= PHY_REALTEK_INIT9;
1244*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
1245*4882a593Smuzhiyun return PHY_ERROR;
1246*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1247*4882a593Smuzhiyun PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
1248*4882a593Smuzhiyun return PHY_ERROR;
1249*4882a593Smuzhiyun reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1250*4882a593Smuzhiyun if (!(reg & PHY_REALTEK_INIT11)) {
1251*4882a593Smuzhiyun reg |= PHY_REALTEK_INIT11;
1252*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
1253*4882a593Smuzhiyun return PHY_ERROR;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1256*4882a593Smuzhiyun PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1257*4882a593Smuzhiyun return PHY_ERROR;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun return 0;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
init_realtek_8201(struct net_device * dev,struct fe_priv * np)1262*4882a593Smuzhiyun static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun u32 phy_reserved;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
1267*4882a593Smuzhiyun phy_reserved = mii_rw(dev, np->phyaddr,
1268*4882a593Smuzhiyun PHY_REALTEK_INIT_REG6, MII_READ);
1269*4882a593Smuzhiyun phy_reserved |= PHY_REALTEK_INIT7;
1270*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1271*4882a593Smuzhiyun PHY_REALTEK_INIT_REG6, phy_reserved))
1272*4882a593Smuzhiyun return PHY_ERROR;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun return 0;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
init_realtek_8201_cross(struct net_device * dev,struct fe_priv * np)1278*4882a593Smuzhiyun static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
1279*4882a593Smuzhiyun {
1280*4882a593Smuzhiyun u32 phy_reserved;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1283*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1284*4882a593Smuzhiyun PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
1285*4882a593Smuzhiyun return PHY_ERROR;
1286*4882a593Smuzhiyun phy_reserved = mii_rw(dev, np->phyaddr,
1287*4882a593Smuzhiyun PHY_REALTEK_INIT_REG2, MII_READ);
1288*4882a593Smuzhiyun phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1289*4882a593Smuzhiyun phy_reserved |= PHY_REALTEK_INIT3;
1290*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1291*4882a593Smuzhiyun PHY_REALTEK_INIT_REG2, phy_reserved))
1292*4882a593Smuzhiyun return PHY_ERROR;
1293*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1294*4882a593Smuzhiyun PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1295*4882a593Smuzhiyun return PHY_ERROR;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun return 0;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
init_cicada(struct net_device * dev,struct fe_priv * np,u32 phyinterface)1301*4882a593Smuzhiyun static int init_cicada(struct net_device *dev, struct fe_priv *np,
1302*4882a593Smuzhiyun u32 phyinterface)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun u32 phy_reserved;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun if (phyinterface & PHY_RGMII) {
1307*4882a593Smuzhiyun phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1308*4882a593Smuzhiyun phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1309*4882a593Smuzhiyun phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
1310*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
1311*4882a593Smuzhiyun return PHY_ERROR;
1312*4882a593Smuzhiyun phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1313*4882a593Smuzhiyun phy_reserved |= PHY_CICADA_INIT5;
1314*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
1315*4882a593Smuzhiyun return PHY_ERROR;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1318*4882a593Smuzhiyun phy_reserved |= PHY_CICADA_INIT6;
1319*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
1320*4882a593Smuzhiyun return PHY_ERROR;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun return 0;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
init_vitesse(struct net_device * dev,struct fe_priv * np)1325*4882a593Smuzhiyun static int init_vitesse(struct net_device *dev, struct fe_priv *np)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun u32 phy_reserved;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1330*4882a593Smuzhiyun PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
1331*4882a593Smuzhiyun return PHY_ERROR;
1332*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1333*4882a593Smuzhiyun PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
1334*4882a593Smuzhiyun return PHY_ERROR;
1335*4882a593Smuzhiyun phy_reserved = mii_rw(dev, np->phyaddr,
1336*4882a593Smuzhiyun PHY_VITESSE_INIT_REG4, MII_READ);
1337*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1338*4882a593Smuzhiyun return PHY_ERROR;
1339*4882a593Smuzhiyun phy_reserved = mii_rw(dev, np->phyaddr,
1340*4882a593Smuzhiyun PHY_VITESSE_INIT_REG3, MII_READ);
1341*4882a593Smuzhiyun phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1342*4882a593Smuzhiyun phy_reserved |= PHY_VITESSE_INIT3;
1343*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1344*4882a593Smuzhiyun return PHY_ERROR;
1345*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1346*4882a593Smuzhiyun PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
1347*4882a593Smuzhiyun return PHY_ERROR;
1348*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1349*4882a593Smuzhiyun PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
1350*4882a593Smuzhiyun return PHY_ERROR;
1351*4882a593Smuzhiyun phy_reserved = mii_rw(dev, np->phyaddr,
1352*4882a593Smuzhiyun PHY_VITESSE_INIT_REG4, MII_READ);
1353*4882a593Smuzhiyun phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1354*4882a593Smuzhiyun phy_reserved |= PHY_VITESSE_INIT3;
1355*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1356*4882a593Smuzhiyun return PHY_ERROR;
1357*4882a593Smuzhiyun phy_reserved = mii_rw(dev, np->phyaddr,
1358*4882a593Smuzhiyun PHY_VITESSE_INIT_REG3, MII_READ);
1359*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1360*4882a593Smuzhiyun return PHY_ERROR;
1361*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1362*4882a593Smuzhiyun PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
1363*4882a593Smuzhiyun return PHY_ERROR;
1364*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1365*4882a593Smuzhiyun PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
1366*4882a593Smuzhiyun return PHY_ERROR;
1367*4882a593Smuzhiyun phy_reserved = mii_rw(dev, np->phyaddr,
1368*4882a593Smuzhiyun PHY_VITESSE_INIT_REG4, MII_READ);
1369*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1370*4882a593Smuzhiyun return PHY_ERROR;
1371*4882a593Smuzhiyun phy_reserved = mii_rw(dev, np->phyaddr,
1372*4882a593Smuzhiyun PHY_VITESSE_INIT_REG3, MII_READ);
1373*4882a593Smuzhiyun phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1374*4882a593Smuzhiyun phy_reserved |= PHY_VITESSE_INIT8;
1375*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1376*4882a593Smuzhiyun return PHY_ERROR;
1377*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1378*4882a593Smuzhiyun PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
1379*4882a593Smuzhiyun return PHY_ERROR;
1380*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr,
1381*4882a593Smuzhiyun PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
1382*4882a593Smuzhiyun return PHY_ERROR;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun return 0;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
phy_init(struct net_device * dev)1387*4882a593Smuzhiyun static int phy_init(struct net_device *dev)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
1390*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1391*4882a593Smuzhiyun u32 phyinterface;
1392*4882a593Smuzhiyun u32 mii_status, mii_control, mii_control_1000, reg;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun /* phy errata for E3016 phy */
1395*4882a593Smuzhiyun if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1396*4882a593Smuzhiyun reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1397*4882a593Smuzhiyun reg &= ~PHY_MARVELL_E3016_INITMASK;
1398*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
1399*4882a593Smuzhiyun netdev_info(dev, "%s: phy write to errata reg failed\n",
1400*4882a593Smuzhiyun pci_name(np->pci_dev));
1401*4882a593Smuzhiyun return PHY_ERROR;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun if (np->phy_oui == PHY_OUI_REALTEK) {
1405*4882a593Smuzhiyun if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1406*4882a593Smuzhiyun np->phy_rev == PHY_REV_REALTEK_8211B) {
1407*4882a593Smuzhiyun if (init_realtek_8211b(dev, np)) {
1408*4882a593Smuzhiyun netdev_info(dev, "%s: phy init failed\n",
1409*4882a593Smuzhiyun pci_name(np->pci_dev));
1410*4882a593Smuzhiyun return PHY_ERROR;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1413*4882a593Smuzhiyun np->phy_rev == PHY_REV_REALTEK_8211C) {
1414*4882a593Smuzhiyun if (init_realtek_8211c(dev, np)) {
1415*4882a593Smuzhiyun netdev_info(dev, "%s: phy init failed\n",
1416*4882a593Smuzhiyun pci_name(np->pci_dev));
1417*4882a593Smuzhiyun return PHY_ERROR;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1420*4882a593Smuzhiyun if (init_realtek_8201(dev, np)) {
1421*4882a593Smuzhiyun netdev_info(dev, "%s: phy init failed\n",
1422*4882a593Smuzhiyun pci_name(np->pci_dev));
1423*4882a593Smuzhiyun return PHY_ERROR;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun /* set advertise register */
1429*4882a593Smuzhiyun reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
1430*4882a593Smuzhiyun reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1431*4882a593Smuzhiyun ADVERTISE_100HALF | ADVERTISE_100FULL |
1432*4882a593Smuzhiyun ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
1433*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
1434*4882a593Smuzhiyun netdev_info(dev, "%s: phy write to advertise failed\n",
1435*4882a593Smuzhiyun pci_name(np->pci_dev));
1436*4882a593Smuzhiyun return PHY_ERROR;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun /* get phy interface type */
1440*4882a593Smuzhiyun phyinterface = readl(base + NvRegPhyInterface);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /* see if gigabit phy */
1443*4882a593Smuzhiyun mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1444*4882a593Smuzhiyun if (mii_status & PHY_GIGABIT) {
1445*4882a593Smuzhiyun np->gigabit = PHY_GIGABIT;
1446*4882a593Smuzhiyun mii_control_1000 = mii_rw(dev, np->phyaddr,
1447*4882a593Smuzhiyun MII_CTRL1000, MII_READ);
1448*4882a593Smuzhiyun mii_control_1000 &= ~ADVERTISE_1000HALF;
1449*4882a593Smuzhiyun if (phyinterface & PHY_RGMII)
1450*4882a593Smuzhiyun mii_control_1000 |= ADVERTISE_1000FULL;
1451*4882a593Smuzhiyun else
1452*4882a593Smuzhiyun mii_control_1000 &= ~ADVERTISE_1000FULL;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
1455*4882a593Smuzhiyun netdev_info(dev, "%s: phy init failed\n",
1456*4882a593Smuzhiyun pci_name(np->pci_dev));
1457*4882a593Smuzhiyun return PHY_ERROR;
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun } else
1460*4882a593Smuzhiyun np->gigabit = 0;
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1463*4882a593Smuzhiyun mii_control |= BMCR_ANENABLE;
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun if (np->phy_oui == PHY_OUI_REALTEK &&
1466*4882a593Smuzhiyun np->phy_model == PHY_MODEL_REALTEK_8211 &&
1467*4882a593Smuzhiyun np->phy_rev == PHY_REV_REALTEK_8211C) {
1468*4882a593Smuzhiyun /* start autoneg since we already performed hw reset above */
1469*4882a593Smuzhiyun mii_control |= BMCR_ANRESTART;
1470*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1471*4882a593Smuzhiyun netdev_info(dev, "%s: phy init failed\n",
1472*4882a593Smuzhiyun pci_name(np->pci_dev));
1473*4882a593Smuzhiyun return PHY_ERROR;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun } else {
1476*4882a593Smuzhiyun /* reset the phy
1477*4882a593Smuzhiyun * (certain phys need bmcr to be setup with reset)
1478*4882a593Smuzhiyun */
1479*4882a593Smuzhiyun if (phy_reset(dev, mii_control)) {
1480*4882a593Smuzhiyun netdev_info(dev, "%s: phy reset failed\n",
1481*4882a593Smuzhiyun pci_name(np->pci_dev));
1482*4882a593Smuzhiyun return PHY_ERROR;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun /* phy vendor specific configuration */
1487*4882a593Smuzhiyun if (np->phy_oui == PHY_OUI_CICADA) {
1488*4882a593Smuzhiyun if (init_cicada(dev, np, phyinterface)) {
1489*4882a593Smuzhiyun netdev_info(dev, "%s: phy init failed\n",
1490*4882a593Smuzhiyun pci_name(np->pci_dev));
1491*4882a593Smuzhiyun return PHY_ERROR;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun } else if (np->phy_oui == PHY_OUI_VITESSE) {
1494*4882a593Smuzhiyun if (init_vitesse(dev, np)) {
1495*4882a593Smuzhiyun netdev_info(dev, "%s: phy init failed\n",
1496*4882a593Smuzhiyun pci_name(np->pci_dev));
1497*4882a593Smuzhiyun return PHY_ERROR;
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun } else if (np->phy_oui == PHY_OUI_REALTEK) {
1500*4882a593Smuzhiyun if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1501*4882a593Smuzhiyun np->phy_rev == PHY_REV_REALTEK_8211B) {
1502*4882a593Smuzhiyun /* reset could have cleared these out, set them back */
1503*4882a593Smuzhiyun if (init_realtek_8211b(dev, np)) {
1504*4882a593Smuzhiyun netdev_info(dev, "%s: phy init failed\n",
1505*4882a593Smuzhiyun pci_name(np->pci_dev));
1506*4882a593Smuzhiyun return PHY_ERROR;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1509*4882a593Smuzhiyun if (init_realtek_8201(dev, np) ||
1510*4882a593Smuzhiyun init_realtek_8201_cross(dev, np)) {
1511*4882a593Smuzhiyun netdev_info(dev, "%s: phy init failed\n",
1512*4882a593Smuzhiyun pci_name(np->pci_dev));
1513*4882a593Smuzhiyun return PHY_ERROR;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun /* some phys clear out pause advertisement on reset, set it back */
1519*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun /* restart auto negotiation, power down phy */
1522*4882a593Smuzhiyun mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1523*4882a593Smuzhiyun mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
1524*4882a593Smuzhiyun if (phy_power_down)
1525*4882a593Smuzhiyun mii_control |= BMCR_PDOWN;
1526*4882a593Smuzhiyun if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
1527*4882a593Smuzhiyun return PHY_ERROR;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun return 0;
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun
nv_start_rx(struct net_device * dev)1532*4882a593Smuzhiyun static void nv_start_rx(struct net_device *dev)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1535*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1536*4882a593Smuzhiyun u32 rx_ctrl = readl(base + NvRegReceiverControl);
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun /* Already running? Stop it. */
1539*4882a593Smuzhiyun if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1540*4882a593Smuzhiyun rx_ctrl &= ~NVREG_RCVCTL_START;
1541*4882a593Smuzhiyun writel(rx_ctrl, base + NvRegReceiverControl);
1542*4882a593Smuzhiyun pci_push(base);
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun writel(np->linkspeed, base + NvRegLinkSpeed);
1545*4882a593Smuzhiyun pci_push(base);
1546*4882a593Smuzhiyun rx_ctrl |= NVREG_RCVCTL_START;
1547*4882a593Smuzhiyun if (np->mac_in_use)
1548*4882a593Smuzhiyun rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1549*4882a593Smuzhiyun writel(rx_ctrl, base + NvRegReceiverControl);
1550*4882a593Smuzhiyun pci_push(base);
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun
nv_stop_rx(struct net_device * dev)1553*4882a593Smuzhiyun static void nv_stop_rx(struct net_device *dev)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1556*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1557*4882a593Smuzhiyun u32 rx_ctrl = readl(base + NvRegReceiverControl);
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun if (!np->mac_in_use)
1560*4882a593Smuzhiyun rx_ctrl &= ~NVREG_RCVCTL_START;
1561*4882a593Smuzhiyun else
1562*4882a593Smuzhiyun rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1563*4882a593Smuzhiyun writel(rx_ctrl, base + NvRegReceiverControl);
1564*4882a593Smuzhiyun if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1565*4882a593Smuzhiyun NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
1566*4882a593Smuzhiyun netdev_info(dev, "%s: ReceiverStatus remained busy\n",
1567*4882a593Smuzhiyun __func__);
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun udelay(NV_RXSTOP_DELAY2);
1570*4882a593Smuzhiyun if (!np->mac_in_use)
1571*4882a593Smuzhiyun writel(0, base + NvRegLinkSpeed);
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun
nv_start_tx(struct net_device * dev)1574*4882a593Smuzhiyun static void nv_start_tx(struct net_device *dev)
1575*4882a593Smuzhiyun {
1576*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1577*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1578*4882a593Smuzhiyun u32 tx_ctrl = readl(base + NvRegTransmitterControl);
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun tx_ctrl |= NVREG_XMITCTL_START;
1581*4882a593Smuzhiyun if (np->mac_in_use)
1582*4882a593Smuzhiyun tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1583*4882a593Smuzhiyun writel(tx_ctrl, base + NvRegTransmitterControl);
1584*4882a593Smuzhiyun pci_push(base);
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun
nv_stop_tx(struct net_device * dev)1587*4882a593Smuzhiyun static void nv_stop_tx(struct net_device *dev)
1588*4882a593Smuzhiyun {
1589*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1590*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1591*4882a593Smuzhiyun u32 tx_ctrl = readl(base + NvRegTransmitterControl);
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun if (!np->mac_in_use)
1594*4882a593Smuzhiyun tx_ctrl &= ~NVREG_XMITCTL_START;
1595*4882a593Smuzhiyun else
1596*4882a593Smuzhiyun tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1597*4882a593Smuzhiyun writel(tx_ctrl, base + NvRegTransmitterControl);
1598*4882a593Smuzhiyun if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1599*4882a593Smuzhiyun NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
1600*4882a593Smuzhiyun netdev_info(dev, "%s: TransmitterStatus remained busy\n",
1601*4882a593Smuzhiyun __func__);
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun udelay(NV_TXSTOP_DELAY2);
1604*4882a593Smuzhiyun if (!np->mac_in_use)
1605*4882a593Smuzhiyun writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1606*4882a593Smuzhiyun base + NvRegTransmitPoll);
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun
nv_start_rxtx(struct net_device * dev)1609*4882a593Smuzhiyun static void nv_start_rxtx(struct net_device *dev)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun nv_start_rx(dev);
1612*4882a593Smuzhiyun nv_start_tx(dev);
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun
nv_stop_rxtx(struct net_device * dev)1615*4882a593Smuzhiyun static void nv_stop_rxtx(struct net_device *dev)
1616*4882a593Smuzhiyun {
1617*4882a593Smuzhiyun nv_stop_rx(dev);
1618*4882a593Smuzhiyun nv_stop_tx(dev);
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
nv_txrx_reset(struct net_device * dev)1621*4882a593Smuzhiyun static void nv_txrx_reset(struct net_device *dev)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1624*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1627*4882a593Smuzhiyun pci_push(base);
1628*4882a593Smuzhiyun udelay(NV_TXRX_RESET_DELAY);
1629*4882a593Smuzhiyun writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1630*4882a593Smuzhiyun pci_push(base);
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun
nv_mac_reset(struct net_device * dev)1633*4882a593Smuzhiyun static void nv_mac_reset(struct net_device *dev)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1636*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1637*4882a593Smuzhiyun u32 temp1, temp2, temp3;
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1640*4882a593Smuzhiyun pci_push(base);
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun /* save registers since they will be cleared on reset */
1643*4882a593Smuzhiyun temp1 = readl(base + NvRegMacAddrA);
1644*4882a593Smuzhiyun temp2 = readl(base + NvRegMacAddrB);
1645*4882a593Smuzhiyun temp3 = readl(base + NvRegTransmitPoll);
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1648*4882a593Smuzhiyun pci_push(base);
1649*4882a593Smuzhiyun udelay(NV_MAC_RESET_DELAY);
1650*4882a593Smuzhiyun writel(0, base + NvRegMacReset);
1651*4882a593Smuzhiyun pci_push(base);
1652*4882a593Smuzhiyun udelay(NV_MAC_RESET_DELAY);
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun /* restore saved registers */
1655*4882a593Smuzhiyun writel(temp1, base + NvRegMacAddrA);
1656*4882a593Smuzhiyun writel(temp2, base + NvRegMacAddrB);
1657*4882a593Smuzhiyun writel(temp3, base + NvRegTransmitPoll);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1660*4882a593Smuzhiyun pci_push(base);
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun /* Caller must appropriately lock netdev_priv(dev)->hwstats_lock */
nv_update_stats(struct net_device * dev)1664*4882a593Smuzhiyun static void nv_update_stats(struct net_device *dev)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1667*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun /* If it happens that this is run in top-half context, then
1670*4882a593Smuzhiyun * replace the spin_lock of hwstats_lock with
1671*4882a593Smuzhiyun * spin_lock_irqsave() in calling functions. */
1672*4882a593Smuzhiyun WARN_ONCE(in_irq(), "forcedeth: estats spin_lock(_bh) from top-half");
1673*4882a593Smuzhiyun assert_spin_locked(&np->hwstats_lock);
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun /* query hardware */
1676*4882a593Smuzhiyun np->estats.tx_bytes += readl(base + NvRegTxCnt);
1677*4882a593Smuzhiyun np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1678*4882a593Smuzhiyun np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1679*4882a593Smuzhiyun np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1680*4882a593Smuzhiyun np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1681*4882a593Smuzhiyun np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1682*4882a593Smuzhiyun np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1683*4882a593Smuzhiyun np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1684*4882a593Smuzhiyun np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1685*4882a593Smuzhiyun np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1686*4882a593Smuzhiyun np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1687*4882a593Smuzhiyun np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1688*4882a593Smuzhiyun np->estats.rx_runt += readl(base + NvRegRxRunt);
1689*4882a593Smuzhiyun np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1690*4882a593Smuzhiyun np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1691*4882a593Smuzhiyun np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1692*4882a593Smuzhiyun np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1693*4882a593Smuzhiyun np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1694*4882a593Smuzhiyun np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1695*4882a593Smuzhiyun np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1696*4882a593Smuzhiyun np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1697*4882a593Smuzhiyun np->estats.rx_packets =
1698*4882a593Smuzhiyun np->estats.rx_unicast +
1699*4882a593Smuzhiyun np->estats.rx_multicast +
1700*4882a593Smuzhiyun np->estats.rx_broadcast;
1701*4882a593Smuzhiyun np->estats.rx_errors_total =
1702*4882a593Smuzhiyun np->estats.rx_crc_errors +
1703*4882a593Smuzhiyun np->estats.rx_over_errors +
1704*4882a593Smuzhiyun np->estats.rx_frame_error +
1705*4882a593Smuzhiyun (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1706*4882a593Smuzhiyun np->estats.rx_late_collision +
1707*4882a593Smuzhiyun np->estats.rx_runt +
1708*4882a593Smuzhiyun np->estats.rx_frame_too_long;
1709*4882a593Smuzhiyun np->estats.tx_errors_total =
1710*4882a593Smuzhiyun np->estats.tx_late_collision +
1711*4882a593Smuzhiyun np->estats.tx_fifo_errors +
1712*4882a593Smuzhiyun np->estats.tx_carrier_errors +
1713*4882a593Smuzhiyun np->estats.tx_excess_deferral +
1714*4882a593Smuzhiyun np->estats.tx_retry_error;
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1717*4882a593Smuzhiyun np->estats.tx_deferral += readl(base + NvRegTxDef);
1718*4882a593Smuzhiyun np->estats.tx_packets += readl(base + NvRegTxFrame);
1719*4882a593Smuzhiyun np->estats.rx_bytes += readl(base + NvRegRxCnt);
1720*4882a593Smuzhiyun np->estats.tx_pause += readl(base + NvRegTxPause);
1721*4882a593Smuzhiyun np->estats.rx_pause += readl(base + NvRegRxPause);
1722*4882a593Smuzhiyun np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1723*4882a593Smuzhiyun np->estats.rx_errors_total += np->estats.rx_drop_frame;
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1727*4882a593Smuzhiyun np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1728*4882a593Smuzhiyun np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1729*4882a593Smuzhiyun np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
nv_get_stats(int cpu,struct fe_priv * np,struct rtnl_link_stats64 * storage)1733*4882a593Smuzhiyun static void nv_get_stats(int cpu, struct fe_priv *np,
1734*4882a593Smuzhiyun struct rtnl_link_stats64 *storage)
1735*4882a593Smuzhiyun {
1736*4882a593Smuzhiyun struct nv_txrx_stats *src = per_cpu_ptr(np->txrx_stats, cpu);
1737*4882a593Smuzhiyun unsigned int syncp_start;
1738*4882a593Smuzhiyun u64 rx_packets, rx_bytes, rx_dropped, rx_missed_errors;
1739*4882a593Smuzhiyun u64 tx_packets, tx_bytes, tx_dropped;
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun do {
1742*4882a593Smuzhiyun syncp_start = u64_stats_fetch_begin_irq(&np->swstats_rx_syncp);
1743*4882a593Smuzhiyun rx_packets = src->stat_rx_packets;
1744*4882a593Smuzhiyun rx_bytes = src->stat_rx_bytes;
1745*4882a593Smuzhiyun rx_dropped = src->stat_rx_dropped;
1746*4882a593Smuzhiyun rx_missed_errors = src->stat_rx_missed_errors;
1747*4882a593Smuzhiyun } while (u64_stats_fetch_retry_irq(&np->swstats_rx_syncp, syncp_start));
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun storage->rx_packets += rx_packets;
1750*4882a593Smuzhiyun storage->rx_bytes += rx_bytes;
1751*4882a593Smuzhiyun storage->rx_dropped += rx_dropped;
1752*4882a593Smuzhiyun storage->rx_missed_errors += rx_missed_errors;
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun do {
1755*4882a593Smuzhiyun syncp_start = u64_stats_fetch_begin_irq(&np->swstats_tx_syncp);
1756*4882a593Smuzhiyun tx_packets = src->stat_tx_packets;
1757*4882a593Smuzhiyun tx_bytes = src->stat_tx_bytes;
1758*4882a593Smuzhiyun tx_dropped = src->stat_tx_dropped;
1759*4882a593Smuzhiyun } while (u64_stats_fetch_retry_irq(&np->swstats_tx_syncp, syncp_start));
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun storage->tx_packets += tx_packets;
1762*4882a593Smuzhiyun storage->tx_bytes += tx_bytes;
1763*4882a593Smuzhiyun storage->tx_dropped += tx_dropped;
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun /*
1767*4882a593Smuzhiyun * nv_get_stats64: dev->ndo_get_stats64 function
1768*4882a593Smuzhiyun * Get latest stats value from the nic.
1769*4882a593Smuzhiyun * Called with read_lock(&dev_base_lock) held for read -
1770*4882a593Smuzhiyun * only synchronized against unregister_netdevice.
1771*4882a593Smuzhiyun */
1772*4882a593Smuzhiyun static void
nv_get_stats64(struct net_device * dev,struct rtnl_link_stats64 * storage)1773*4882a593Smuzhiyun nv_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *storage)
1774*4882a593Smuzhiyun __acquires(&netdev_priv(dev)->hwstats_lock)
1775*4882a593Smuzhiyun __releases(&netdev_priv(dev)->hwstats_lock)
1776*4882a593Smuzhiyun {
1777*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1778*4882a593Smuzhiyun int cpu;
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun /*
1781*4882a593Smuzhiyun * Note: because HW stats are not always available and for
1782*4882a593Smuzhiyun * consistency reasons, the following ifconfig stats are
1783*4882a593Smuzhiyun * managed by software: rx_bytes, tx_bytes, rx_packets and
1784*4882a593Smuzhiyun * tx_packets. The related hardware stats reported by ethtool
1785*4882a593Smuzhiyun * should be equivalent to these ifconfig stats, with 4
1786*4882a593Smuzhiyun * additional bytes per packet (Ethernet FCS CRC), except for
1787*4882a593Smuzhiyun * tx_packets when TSO kicks in.
1788*4882a593Smuzhiyun */
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun /* software stats */
1791*4882a593Smuzhiyun for_each_online_cpu(cpu)
1792*4882a593Smuzhiyun nv_get_stats(cpu, np, storage);
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun /* If the nic supports hw counters then retrieve latest values */
1795*4882a593Smuzhiyun if (np->driver_data & DEV_HAS_STATISTICS_V123) {
1796*4882a593Smuzhiyun spin_lock_bh(&np->hwstats_lock);
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun nv_update_stats(dev);
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun /* generic stats */
1801*4882a593Smuzhiyun storage->rx_errors = np->estats.rx_errors_total;
1802*4882a593Smuzhiyun storage->tx_errors = np->estats.tx_errors_total;
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun /* meaningful only when NIC supports stats v3 */
1805*4882a593Smuzhiyun storage->multicast = np->estats.rx_multicast;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun /* detailed rx_errors */
1808*4882a593Smuzhiyun storage->rx_length_errors = np->estats.rx_length_error;
1809*4882a593Smuzhiyun storage->rx_over_errors = np->estats.rx_over_errors;
1810*4882a593Smuzhiyun storage->rx_crc_errors = np->estats.rx_crc_errors;
1811*4882a593Smuzhiyun storage->rx_frame_errors = np->estats.rx_frame_align_error;
1812*4882a593Smuzhiyun storage->rx_fifo_errors = np->estats.rx_drop_frame;
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun /* detailed tx_errors */
1815*4882a593Smuzhiyun storage->tx_carrier_errors = np->estats.tx_carrier_errors;
1816*4882a593Smuzhiyun storage->tx_fifo_errors = np->estats.tx_fifo_errors;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun spin_unlock_bh(&np->hwstats_lock);
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun /*
1823*4882a593Smuzhiyun * nv_alloc_rx: fill rx ring entries.
1824*4882a593Smuzhiyun * Return 1 if the allocations for the skbs failed and the
1825*4882a593Smuzhiyun * rx engine is without Available descriptors
1826*4882a593Smuzhiyun */
nv_alloc_rx(struct net_device * dev)1827*4882a593Smuzhiyun static int nv_alloc_rx(struct net_device *dev)
1828*4882a593Smuzhiyun {
1829*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1830*4882a593Smuzhiyun struct ring_desc *less_rx;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun less_rx = np->get_rx.orig;
1833*4882a593Smuzhiyun if (less_rx-- == np->rx_ring.orig)
1834*4882a593Smuzhiyun less_rx = np->last_rx.orig;
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun while (np->put_rx.orig != less_rx) {
1837*4882a593Smuzhiyun struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
1838*4882a593Smuzhiyun if (likely(skb)) {
1839*4882a593Smuzhiyun np->put_rx_ctx->skb = skb;
1840*4882a593Smuzhiyun np->put_rx_ctx->dma = dma_map_single(&np->pci_dev->dev,
1841*4882a593Smuzhiyun skb->data,
1842*4882a593Smuzhiyun skb_tailroom(skb),
1843*4882a593Smuzhiyun DMA_FROM_DEVICE);
1844*4882a593Smuzhiyun if (unlikely(dma_mapping_error(&np->pci_dev->dev,
1845*4882a593Smuzhiyun np->put_rx_ctx->dma))) {
1846*4882a593Smuzhiyun kfree_skb(skb);
1847*4882a593Smuzhiyun goto packet_dropped;
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun np->put_rx_ctx->dma_len = skb_tailroom(skb);
1850*4882a593Smuzhiyun np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1851*4882a593Smuzhiyun wmb();
1852*4882a593Smuzhiyun np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
1853*4882a593Smuzhiyun if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
1854*4882a593Smuzhiyun np->put_rx.orig = np->rx_ring.orig;
1855*4882a593Smuzhiyun if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
1856*4882a593Smuzhiyun np->put_rx_ctx = np->rx_skb;
1857*4882a593Smuzhiyun } else {
1858*4882a593Smuzhiyun packet_dropped:
1859*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_rx_syncp);
1860*4882a593Smuzhiyun nv_txrx_stats_inc(stat_rx_dropped);
1861*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_rx_syncp);
1862*4882a593Smuzhiyun return 1;
1863*4882a593Smuzhiyun }
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun return 0;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun
nv_alloc_rx_optimized(struct net_device * dev)1868*4882a593Smuzhiyun static int nv_alloc_rx_optimized(struct net_device *dev)
1869*4882a593Smuzhiyun {
1870*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1871*4882a593Smuzhiyun struct ring_desc_ex *less_rx;
1872*4882a593Smuzhiyun
1873*4882a593Smuzhiyun less_rx = np->get_rx.ex;
1874*4882a593Smuzhiyun if (less_rx-- == np->rx_ring.ex)
1875*4882a593Smuzhiyun less_rx = np->last_rx.ex;
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun while (np->put_rx.ex != less_rx) {
1878*4882a593Smuzhiyun struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
1879*4882a593Smuzhiyun if (likely(skb)) {
1880*4882a593Smuzhiyun np->put_rx_ctx->skb = skb;
1881*4882a593Smuzhiyun np->put_rx_ctx->dma = dma_map_single(&np->pci_dev->dev,
1882*4882a593Smuzhiyun skb->data,
1883*4882a593Smuzhiyun skb_tailroom(skb),
1884*4882a593Smuzhiyun DMA_FROM_DEVICE);
1885*4882a593Smuzhiyun if (unlikely(dma_mapping_error(&np->pci_dev->dev,
1886*4882a593Smuzhiyun np->put_rx_ctx->dma))) {
1887*4882a593Smuzhiyun kfree_skb(skb);
1888*4882a593Smuzhiyun goto packet_dropped;
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun np->put_rx_ctx->dma_len = skb_tailroom(skb);
1891*4882a593Smuzhiyun np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1892*4882a593Smuzhiyun np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
1893*4882a593Smuzhiyun wmb();
1894*4882a593Smuzhiyun np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
1895*4882a593Smuzhiyun if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
1896*4882a593Smuzhiyun np->put_rx.ex = np->rx_ring.ex;
1897*4882a593Smuzhiyun if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
1898*4882a593Smuzhiyun np->put_rx_ctx = np->rx_skb;
1899*4882a593Smuzhiyun } else {
1900*4882a593Smuzhiyun packet_dropped:
1901*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_rx_syncp);
1902*4882a593Smuzhiyun nv_txrx_stats_inc(stat_rx_dropped);
1903*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_rx_syncp);
1904*4882a593Smuzhiyun return 1;
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun return 0;
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun /* If rx bufs are exhausted called after 50ms to attempt to refresh */
nv_do_rx_refill(struct timer_list * t)1911*4882a593Smuzhiyun static void nv_do_rx_refill(struct timer_list *t)
1912*4882a593Smuzhiyun {
1913*4882a593Smuzhiyun struct fe_priv *np = from_timer(np, t, oom_kick);
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun /* Just reschedule NAPI rx processing */
1916*4882a593Smuzhiyun napi_schedule(&np->napi);
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun
nv_init_rx(struct net_device * dev)1919*4882a593Smuzhiyun static void nv_init_rx(struct net_device *dev)
1920*4882a593Smuzhiyun {
1921*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1922*4882a593Smuzhiyun int i;
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun np->get_rx = np->rx_ring;
1925*4882a593Smuzhiyun np->put_rx = np->rx_ring;
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun if (!nv_optimized(np))
1928*4882a593Smuzhiyun np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1929*4882a593Smuzhiyun else
1930*4882a593Smuzhiyun np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1931*4882a593Smuzhiyun np->get_rx_ctx = np->rx_skb;
1932*4882a593Smuzhiyun np->put_rx_ctx = np->rx_skb;
1933*4882a593Smuzhiyun np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun for (i = 0; i < np->rx_ring_size; i++) {
1936*4882a593Smuzhiyun if (!nv_optimized(np)) {
1937*4882a593Smuzhiyun np->rx_ring.orig[i].flaglen = 0;
1938*4882a593Smuzhiyun np->rx_ring.orig[i].buf = 0;
1939*4882a593Smuzhiyun } else {
1940*4882a593Smuzhiyun np->rx_ring.ex[i].flaglen = 0;
1941*4882a593Smuzhiyun np->rx_ring.ex[i].txvlan = 0;
1942*4882a593Smuzhiyun np->rx_ring.ex[i].bufhigh = 0;
1943*4882a593Smuzhiyun np->rx_ring.ex[i].buflow = 0;
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun np->rx_skb[i].skb = NULL;
1946*4882a593Smuzhiyun np->rx_skb[i].dma = 0;
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun
nv_init_tx(struct net_device * dev)1950*4882a593Smuzhiyun static void nv_init_tx(struct net_device *dev)
1951*4882a593Smuzhiyun {
1952*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1953*4882a593Smuzhiyun int i;
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun np->get_tx = np->tx_ring;
1956*4882a593Smuzhiyun np->put_tx = np->tx_ring;
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun if (!nv_optimized(np))
1959*4882a593Smuzhiyun np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1960*4882a593Smuzhiyun else
1961*4882a593Smuzhiyun np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1962*4882a593Smuzhiyun np->get_tx_ctx = np->tx_skb;
1963*4882a593Smuzhiyun np->put_tx_ctx = np->tx_skb;
1964*4882a593Smuzhiyun np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
1965*4882a593Smuzhiyun netdev_reset_queue(np->dev);
1966*4882a593Smuzhiyun np->tx_pkts_in_progress = 0;
1967*4882a593Smuzhiyun np->tx_change_owner = NULL;
1968*4882a593Smuzhiyun np->tx_end_flip = NULL;
1969*4882a593Smuzhiyun np->tx_stop = 0;
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun for (i = 0; i < np->tx_ring_size; i++) {
1972*4882a593Smuzhiyun if (!nv_optimized(np)) {
1973*4882a593Smuzhiyun np->tx_ring.orig[i].flaglen = 0;
1974*4882a593Smuzhiyun np->tx_ring.orig[i].buf = 0;
1975*4882a593Smuzhiyun } else {
1976*4882a593Smuzhiyun np->tx_ring.ex[i].flaglen = 0;
1977*4882a593Smuzhiyun np->tx_ring.ex[i].txvlan = 0;
1978*4882a593Smuzhiyun np->tx_ring.ex[i].bufhigh = 0;
1979*4882a593Smuzhiyun np->tx_ring.ex[i].buflow = 0;
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun np->tx_skb[i].skb = NULL;
1982*4882a593Smuzhiyun np->tx_skb[i].dma = 0;
1983*4882a593Smuzhiyun np->tx_skb[i].dma_len = 0;
1984*4882a593Smuzhiyun np->tx_skb[i].dma_single = 0;
1985*4882a593Smuzhiyun np->tx_skb[i].first_tx_desc = NULL;
1986*4882a593Smuzhiyun np->tx_skb[i].next_tx_ctx = NULL;
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun
nv_init_ring(struct net_device * dev)1990*4882a593Smuzhiyun static int nv_init_ring(struct net_device *dev)
1991*4882a593Smuzhiyun {
1992*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun nv_init_tx(dev);
1995*4882a593Smuzhiyun nv_init_rx(dev);
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun if (!nv_optimized(np))
1998*4882a593Smuzhiyun return nv_alloc_rx(dev);
1999*4882a593Smuzhiyun else
2000*4882a593Smuzhiyun return nv_alloc_rx_optimized(dev);
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun
nv_unmap_txskb(struct fe_priv * np,struct nv_skb_map * tx_skb)2003*4882a593Smuzhiyun static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
2004*4882a593Smuzhiyun {
2005*4882a593Smuzhiyun if (tx_skb->dma) {
2006*4882a593Smuzhiyun if (tx_skb->dma_single)
2007*4882a593Smuzhiyun dma_unmap_single(&np->pci_dev->dev, tx_skb->dma,
2008*4882a593Smuzhiyun tx_skb->dma_len,
2009*4882a593Smuzhiyun DMA_TO_DEVICE);
2010*4882a593Smuzhiyun else
2011*4882a593Smuzhiyun dma_unmap_page(&np->pci_dev->dev, tx_skb->dma,
2012*4882a593Smuzhiyun tx_skb->dma_len,
2013*4882a593Smuzhiyun DMA_TO_DEVICE);
2014*4882a593Smuzhiyun tx_skb->dma = 0;
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun
nv_release_txskb(struct fe_priv * np,struct nv_skb_map * tx_skb)2018*4882a593Smuzhiyun static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
2019*4882a593Smuzhiyun {
2020*4882a593Smuzhiyun nv_unmap_txskb(np, tx_skb);
2021*4882a593Smuzhiyun if (tx_skb->skb) {
2022*4882a593Smuzhiyun dev_kfree_skb_any(tx_skb->skb);
2023*4882a593Smuzhiyun tx_skb->skb = NULL;
2024*4882a593Smuzhiyun return 1;
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun return 0;
2027*4882a593Smuzhiyun }
2028*4882a593Smuzhiyun
nv_drain_tx(struct net_device * dev)2029*4882a593Smuzhiyun static void nv_drain_tx(struct net_device *dev)
2030*4882a593Smuzhiyun {
2031*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
2032*4882a593Smuzhiyun unsigned int i;
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun for (i = 0; i < np->tx_ring_size; i++) {
2035*4882a593Smuzhiyun if (!nv_optimized(np)) {
2036*4882a593Smuzhiyun np->tx_ring.orig[i].flaglen = 0;
2037*4882a593Smuzhiyun np->tx_ring.orig[i].buf = 0;
2038*4882a593Smuzhiyun } else {
2039*4882a593Smuzhiyun np->tx_ring.ex[i].flaglen = 0;
2040*4882a593Smuzhiyun np->tx_ring.ex[i].txvlan = 0;
2041*4882a593Smuzhiyun np->tx_ring.ex[i].bufhigh = 0;
2042*4882a593Smuzhiyun np->tx_ring.ex[i].buflow = 0;
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun if (nv_release_txskb(np, &np->tx_skb[i])) {
2045*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_tx_syncp);
2046*4882a593Smuzhiyun nv_txrx_stats_inc(stat_tx_dropped);
2047*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_tx_syncp);
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun np->tx_skb[i].dma = 0;
2050*4882a593Smuzhiyun np->tx_skb[i].dma_len = 0;
2051*4882a593Smuzhiyun np->tx_skb[i].dma_single = 0;
2052*4882a593Smuzhiyun np->tx_skb[i].first_tx_desc = NULL;
2053*4882a593Smuzhiyun np->tx_skb[i].next_tx_ctx = NULL;
2054*4882a593Smuzhiyun }
2055*4882a593Smuzhiyun np->tx_pkts_in_progress = 0;
2056*4882a593Smuzhiyun np->tx_change_owner = NULL;
2057*4882a593Smuzhiyun np->tx_end_flip = NULL;
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun
nv_drain_rx(struct net_device * dev)2060*4882a593Smuzhiyun static void nv_drain_rx(struct net_device *dev)
2061*4882a593Smuzhiyun {
2062*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
2063*4882a593Smuzhiyun int i;
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun for (i = 0; i < np->rx_ring_size; i++) {
2066*4882a593Smuzhiyun if (!nv_optimized(np)) {
2067*4882a593Smuzhiyun np->rx_ring.orig[i].flaglen = 0;
2068*4882a593Smuzhiyun np->rx_ring.orig[i].buf = 0;
2069*4882a593Smuzhiyun } else {
2070*4882a593Smuzhiyun np->rx_ring.ex[i].flaglen = 0;
2071*4882a593Smuzhiyun np->rx_ring.ex[i].txvlan = 0;
2072*4882a593Smuzhiyun np->rx_ring.ex[i].bufhigh = 0;
2073*4882a593Smuzhiyun np->rx_ring.ex[i].buflow = 0;
2074*4882a593Smuzhiyun }
2075*4882a593Smuzhiyun wmb();
2076*4882a593Smuzhiyun if (np->rx_skb[i].skb) {
2077*4882a593Smuzhiyun dma_unmap_single(&np->pci_dev->dev, np->rx_skb[i].dma,
2078*4882a593Smuzhiyun (skb_end_pointer(np->rx_skb[i].skb) -
2079*4882a593Smuzhiyun np->rx_skb[i].skb->data),
2080*4882a593Smuzhiyun DMA_FROM_DEVICE);
2081*4882a593Smuzhiyun dev_kfree_skb(np->rx_skb[i].skb);
2082*4882a593Smuzhiyun np->rx_skb[i].skb = NULL;
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun }
2086*4882a593Smuzhiyun
nv_drain_rxtx(struct net_device * dev)2087*4882a593Smuzhiyun static void nv_drain_rxtx(struct net_device *dev)
2088*4882a593Smuzhiyun {
2089*4882a593Smuzhiyun nv_drain_tx(dev);
2090*4882a593Smuzhiyun nv_drain_rx(dev);
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun
nv_get_empty_tx_slots(struct fe_priv * np)2093*4882a593Smuzhiyun static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
2094*4882a593Smuzhiyun {
2095*4882a593Smuzhiyun return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun
nv_legacybackoff_reseed(struct net_device * dev)2098*4882a593Smuzhiyun static void nv_legacybackoff_reseed(struct net_device *dev)
2099*4882a593Smuzhiyun {
2100*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
2101*4882a593Smuzhiyun u32 reg;
2102*4882a593Smuzhiyun u32 low;
2103*4882a593Smuzhiyun int tx_status = 0;
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
2106*4882a593Smuzhiyun get_random_bytes(&low, sizeof(low));
2107*4882a593Smuzhiyun reg |= low & NVREG_SLOTTIME_MASK;
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun /* Need to stop tx before change takes effect.
2110*4882a593Smuzhiyun * Caller has already gained np->lock.
2111*4882a593Smuzhiyun */
2112*4882a593Smuzhiyun tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
2113*4882a593Smuzhiyun if (tx_status)
2114*4882a593Smuzhiyun nv_stop_tx(dev);
2115*4882a593Smuzhiyun nv_stop_rx(dev);
2116*4882a593Smuzhiyun writel(reg, base + NvRegSlotTime);
2117*4882a593Smuzhiyun if (tx_status)
2118*4882a593Smuzhiyun nv_start_tx(dev);
2119*4882a593Smuzhiyun nv_start_rx(dev);
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun /* Gear Backoff Seeds */
2123*4882a593Smuzhiyun #define BACKOFF_SEEDSET_ROWS 8
2124*4882a593Smuzhiyun #define BACKOFF_SEEDSET_LFSRS 15
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun /* Known Good seed sets */
2127*4882a593Smuzhiyun static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2128*4882a593Smuzhiyun {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2129*4882a593Smuzhiyun {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2130*4882a593Smuzhiyun {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2131*4882a593Smuzhiyun {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2132*4882a593Smuzhiyun {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2133*4882a593Smuzhiyun {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2134*4882a593Smuzhiyun {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2135*4882a593Smuzhiyun {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2138*4882a593Smuzhiyun {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2139*4882a593Smuzhiyun {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2140*4882a593Smuzhiyun {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2141*4882a593Smuzhiyun {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2142*4882a593Smuzhiyun {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2143*4882a593Smuzhiyun {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2144*4882a593Smuzhiyun {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2145*4882a593Smuzhiyun {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
2146*4882a593Smuzhiyun
nv_gear_backoff_reseed(struct net_device * dev)2147*4882a593Smuzhiyun static void nv_gear_backoff_reseed(struct net_device *dev)
2148*4882a593Smuzhiyun {
2149*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
2150*4882a593Smuzhiyun u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2151*4882a593Smuzhiyun u32 temp, seedset, combinedSeed;
2152*4882a593Smuzhiyun int i;
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun /* Setup seed for free running LFSR */
2155*4882a593Smuzhiyun /* We are going to read the time stamp counter 3 times
2156*4882a593Smuzhiyun and swizzle bits around to increase randomness */
2157*4882a593Smuzhiyun get_random_bytes(&miniseed1, sizeof(miniseed1));
2158*4882a593Smuzhiyun miniseed1 &= 0x0fff;
2159*4882a593Smuzhiyun if (miniseed1 == 0)
2160*4882a593Smuzhiyun miniseed1 = 0xabc;
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun get_random_bytes(&miniseed2, sizeof(miniseed2));
2163*4882a593Smuzhiyun miniseed2 &= 0x0fff;
2164*4882a593Smuzhiyun if (miniseed2 == 0)
2165*4882a593Smuzhiyun miniseed2 = 0xabc;
2166*4882a593Smuzhiyun miniseed2_reversed =
2167*4882a593Smuzhiyun ((miniseed2 & 0xF00) >> 8) |
2168*4882a593Smuzhiyun (miniseed2 & 0x0F0) |
2169*4882a593Smuzhiyun ((miniseed2 & 0x00F) << 8);
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun get_random_bytes(&miniseed3, sizeof(miniseed3));
2172*4882a593Smuzhiyun miniseed3 &= 0x0fff;
2173*4882a593Smuzhiyun if (miniseed3 == 0)
2174*4882a593Smuzhiyun miniseed3 = 0xabc;
2175*4882a593Smuzhiyun miniseed3_reversed =
2176*4882a593Smuzhiyun ((miniseed3 & 0xF00) >> 8) |
2177*4882a593Smuzhiyun (miniseed3 & 0x0F0) |
2178*4882a593Smuzhiyun ((miniseed3 & 0x00F) << 8);
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2181*4882a593Smuzhiyun (miniseed2 ^ miniseed3_reversed);
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun /* Seeds can not be zero */
2184*4882a593Smuzhiyun if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2185*4882a593Smuzhiyun combinedSeed |= 0x08;
2186*4882a593Smuzhiyun if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2187*4882a593Smuzhiyun combinedSeed |= 0x8000;
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun /* No need to disable tx here */
2190*4882a593Smuzhiyun temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2191*4882a593Smuzhiyun temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2192*4882a593Smuzhiyun temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
2193*4882a593Smuzhiyun writel(temp, base + NvRegBackOffControl);
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun /* Setup seeds for all gear LFSRs. */
2196*4882a593Smuzhiyun get_random_bytes(&seedset, sizeof(seedset));
2197*4882a593Smuzhiyun seedset = seedset % BACKOFF_SEEDSET_ROWS;
2198*4882a593Smuzhiyun for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
2199*4882a593Smuzhiyun temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2200*4882a593Smuzhiyun temp |= main_seedset[seedset][i-1] & 0x3ff;
2201*4882a593Smuzhiyun temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2202*4882a593Smuzhiyun writel(temp, base + NvRegBackOffControl);
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun /*
2207*4882a593Smuzhiyun * nv_start_xmit: dev->hard_start_xmit function
2208*4882a593Smuzhiyun * Called with netif_tx_lock held.
2209*4882a593Smuzhiyun */
nv_start_xmit(struct sk_buff * skb,struct net_device * dev)2210*4882a593Smuzhiyun static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
2211*4882a593Smuzhiyun {
2212*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
2213*4882a593Smuzhiyun u32 tx_flags = 0;
2214*4882a593Smuzhiyun u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2215*4882a593Smuzhiyun unsigned int fragments = skb_shinfo(skb)->nr_frags;
2216*4882a593Smuzhiyun unsigned int i;
2217*4882a593Smuzhiyun u32 offset = 0;
2218*4882a593Smuzhiyun u32 bcnt;
2219*4882a593Smuzhiyun u32 size = skb_headlen(skb);
2220*4882a593Smuzhiyun u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2221*4882a593Smuzhiyun u32 empty_slots;
2222*4882a593Smuzhiyun struct ring_desc *put_tx;
2223*4882a593Smuzhiyun struct ring_desc *start_tx;
2224*4882a593Smuzhiyun struct ring_desc *prev_tx;
2225*4882a593Smuzhiyun struct nv_skb_map *prev_tx_ctx;
2226*4882a593Smuzhiyun struct nv_skb_map *tmp_tx_ctx = NULL, *start_tx_ctx = NULL;
2227*4882a593Smuzhiyun unsigned long flags;
2228*4882a593Smuzhiyun netdev_tx_t ret = NETDEV_TX_OK;
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun /* add fragments to entries count */
2231*4882a593Smuzhiyun for (i = 0; i < fragments; i++) {
2232*4882a593Smuzhiyun u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
2235*4882a593Smuzhiyun ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
2239*4882a593Smuzhiyun empty_slots = nv_get_empty_tx_slots(np);
2240*4882a593Smuzhiyun if (unlikely(empty_slots <= entries)) {
2241*4882a593Smuzhiyun netif_stop_queue(dev);
2242*4882a593Smuzhiyun np->tx_stop = 1;
2243*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun /* When normal packets and/or xmit_more packets fill up
2246*4882a593Smuzhiyun * tx_desc, it is necessary to trigger NIC tx reg.
2247*4882a593Smuzhiyun */
2248*4882a593Smuzhiyun ret = NETDEV_TX_BUSY;
2249*4882a593Smuzhiyun goto txkick;
2250*4882a593Smuzhiyun }
2251*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun start_tx = put_tx = np->put_tx.orig;
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun /* setup the header buffer */
2256*4882a593Smuzhiyun do {
2257*4882a593Smuzhiyun bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2258*4882a593Smuzhiyun np->put_tx_ctx->dma = dma_map_single(&np->pci_dev->dev,
2259*4882a593Smuzhiyun skb->data + offset, bcnt,
2260*4882a593Smuzhiyun DMA_TO_DEVICE);
2261*4882a593Smuzhiyun if (unlikely(dma_mapping_error(&np->pci_dev->dev,
2262*4882a593Smuzhiyun np->put_tx_ctx->dma))) {
2263*4882a593Smuzhiyun /* on DMA mapping error - drop the packet */
2264*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2265*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_tx_syncp);
2266*4882a593Smuzhiyun nv_txrx_stats_inc(stat_tx_dropped);
2267*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_tx_syncp);
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun ret = NETDEV_TX_OK;
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun goto dma_error;
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun np->put_tx_ctx->dma_len = bcnt;
2274*4882a593Smuzhiyun np->put_tx_ctx->dma_single = 1;
2275*4882a593Smuzhiyun put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2276*4882a593Smuzhiyun put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun tx_flags = np->tx_flags;
2279*4882a593Smuzhiyun offset += bcnt;
2280*4882a593Smuzhiyun size -= bcnt;
2281*4882a593Smuzhiyun if (unlikely(put_tx++ == np->last_tx.orig))
2282*4882a593Smuzhiyun put_tx = np->tx_ring.orig;
2283*4882a593Smuzhiyun if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
2284*4882a593Smuzhiyun np->put_tx_ctx = np->tx_skb;
2285*4882a593Smuzhiyun } while (size);
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun /* setup the fragments */
2288*4882a593Smuzhiyun for (i = 0; i < fragments; i++) {
2289*4882a593Smuzhiyun const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2290*4882a593Smuzhiyun u32 frag_size = skb_frag_size(frag);
2291*4882a593Smuzhiyun offset = 0;
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun do {
2294*4882a593Smuzhiyun if (!start_tx_ctx)
2295*4882a593Smuzhiyun start_tx_ctx = tmp_tx_ctx = np->put_tx_ctx;
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
2298*4882a593Smuzhiyun np->put_tx_ctx->dma = skb_frag_dma_map(
2299*4882a593Smuzhiyun &np->pci_dev->dev,
2300*4882a593Smuzhiyun frag, offset,
2301*4882a593Smuzhiyun bcnt,
2302*4882a593Smuzhiyun DMA_TO_DEVICE);
2303*4882a593Smuzhiyun if (unlikely(dma_mapping_error(&np->pci_dev->dev,
2304*4882a593Smuzhiyun np->put_tx_ctx->dma))) {
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun /* Unwind the mapped fragments */
2307*4882a593Smuzhiyun do {
2308*4882a593Smuzhiyun nv_unmap_txskb(np, start_tx_ctx);
2309*4882a593Smuzhiyun if (unlikely(tmp_tx_ctx++ == np->last_tx_ctx))
2310*4882a593Smuzhiyun tmp_tx_ctx = np->tx_skb;
2311*4882a593Smuzhiyun } while (tmp_tx_ctx != np->put_tx_ctx);
2312*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2313*4882a593Smuzhiyun np->put_tx_ctx = start_tx_ctx;
2314*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_tx_syncp);
2315*4882a593Smuzhiyun nv_txrx_stats_inc(stat_tx_dropped);
2316*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_tx_syncp);
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun ret = NETDEV_TX_OK;
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun goto dma_error;
2321*4882a593Smuzhiyun }
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun np->put_tx_ctx->dma_len = bcnt;
2324*4882a593Smuzhiyun np->put_tx_ctx->dma_single = 0;
2325*4882a593Smuzhiyun put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2326*4882a593Smuzhiyun put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun offset += bcnt;
2329*4882a593Smuzhiyun frag_size -= bcnt;
2330*4882a593Smuzhiyun if (unlikely(put_tx++ == np->last_tx.orig))
2331*4882a593Smuzhiyun put_tx = np->tx_ring.orig;
2332*4882a593Smuzhiyun if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
2333*4882a593Smuzhiyun np->put_tx_ctx = np->tx_skb;
2334*4882a593Smuzhiyun } while (frag_size);
2335*4882a593Smuzhiyun }
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun if (unlikely(put_tx == np->tx_ring.orig))
2338*4882a593Smuzhiyun prev_tx = np->last_tx.orig;
2339*4882a593Smuzhiyun else
2340*4882a593Smuzhiyun prev_tx = put_tx - 1;
2341*4882a593Smuzhiyun
2342*4882a593Smuzhiyun if (unlikely(np->put_tx_ctx == np->tx_skb))
2343*4882a593Smuzhiyun prev_tx_ctx = np->last_tx_ctx;
2344*4882a593Smuzhiyun else
2345*4882a593Smuzhiyun prev_tx_ctx = np->put_tx_ctx - 1;
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun /* set last fragment flag */
2348*4882a593Smuzhiyun prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
2349*4882a593Smuzhiyun
2350*4882a593Smuzhiyun /* save skb in this slot's context area */
2351*4882a593Smuzhiyun prev_tx_ctx->skb = skb;
2352*4882a593Smuzhiyun
2353*4882a593Smuzhiyun if (skb_is_gso(skb))
2354*4882a593Smuzhiyun tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2355*4882a593Smuzhiyun else
2356*4882a593Smuzhiyun tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2357*4882a593Smuzhiyun NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun /* set tx flags */
2362*4882a593Smuzhiyun start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun netdev_sent_queue(np->dev, skb->len);
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun skb_tx_timestamp(skb);
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun np->put_tx.orig = put_tx;
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun txkick:
2373*4882a593Smuzhiyun if (netif_queue_stopped(dev) || !netdev_xmit_more()) {
2374*4882a593Smuzhiyun u32 txrxctl_kick;
2375*4882a593Smuzhiyun dma_error:
2376*4882a593Smuzhiyun txrxctl_kick = NVREG_TXRXCTL_KICK | np->txrxctl_bits;
2377*4882a593Smuzhiyun writel(txrxctl_kick, get_hwbase(dev) + NvRegTxRxControl);
2378*4882a593Smuzhiyun }
2379*4882a593Smuzhiyun
2380*4882a593Smuzhiyun return ret;
2381*4882a593Smuzhiyun }
2382*4882a593Smuzhiyun
nv_start_xmit_optimized(struct sk_buff * skb,struct net_device * dev)2383*4882a593Smuzhiyun static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2384*4882a593Smuzhiyun struct net_device *dev)
2385*4882a593Smuzhiyun {
2386*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
2387*4882a593Smuzhiyun u32 tx_flags = 0;
2388*4882a593Smuzhiyun u32 tx_flags_extra;
2389*4882a593Smuzhiyun unsigned int fragments = skb_shinfo(skb)->nr_frags;
2390*4882a593Smuzhiyun unsigned int i;
2391*4882a593Smuzhiyun u32 offset = 0;
2392*4882a593Smuzhiyun u32 bcnt;
2393*4882a593Smuzhiyun u32 size = skb_headlen(skb);
2394*4882a593Smuzhiyun u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2395*4882a593Smuzhiyun u32 empty_slots;
2396*4882a593Smuzhiyun struct ring_desc_ex *put_tx;
2397*4882a593Smuzhiyun struct ring_desc_ex *start_tx;
2398*4882a593Smuzhiyun struct ring_desc_ex *prev_tx;
2399*4882a593Smuzhiyun struct nv_skb_map *prev_tx_ctx;
2400*4882a593Smuzhiyun struct nv_skb_map *start_tx_ctx = NULL;
2401*4882a593Smuzhiyun struct nv_skb_map *tmp_tx_ctx = NULL;
2402*4882a593Smuzhiyun unsigned long flags;
2403*4882a593Smuzhiyun netdev_tx_t ret = NETDEV_TX_OK;
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun /* add fragments to entries count */
2406*4882a593Smuzhiyun for (i = 0; i < fragments; i++) {
2407*4882a593Smuzhiyun u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
2410*4882a593Smuzhiyun ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2411*4882a593Smuzhiyun }
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
2414*4882a593Smuzhiyun empty_slots = nv_get_empty_tx_slots(np);
2415*4882a593Smuzhiyun if (unlikely(empty_slots <= entries)) {
2416*4882a593Smuzhiyun netif_stop_queue(dev);
2417*4882a593Smuzhiyun np->tx_stop = 1;
2418*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun /* When normal packets and/or xmit_more packets fill up
2421*4882a593Smuzhiyun * tx_desc, it is necessary to trigger NIC tx reg.
2422*4882a593Smuzhiyun */
2423*4882a593Smuzhiyun ret = NETDEV_TX_BUSY;
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun goto txkick;
2426*4882a593Smuzhiyun }
2427*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
2428*4882a593Smuzhiyun
2429*4882a593Smuzhiyun start_tx = put_tx = np->put_tx.ex;
2430*4882a593Smuzhiyun start_tx_ctx = np->put_tx_ctx;
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun /* setup the header buffer */
2433*4882a593Smuzhiyun do {
2434*4882a593Smuzhiyun bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2435*4882a593Smuzhiyun np->put_tx_ctx->dma = dma_map_single(&np->pci_dev->dev,
2436*4882a593Smuzhiyun skb->data + offset, bcnt,
2437*4882a593Smuzhiyun DMA_TO_DEVICE);
2438*4882a593Smuzhiyun if (unlikely(dma_mapping_error(&np->pci_dev->dev,
2439*4882a593Smuzhiyun np->put_tx_ctx->dma))) {
2440*4882a593Smuzhiyun /* on DMA mapping error - drop the packet */
2441*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2442*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_tx_syncp);
2443*4882a593Smuzhiyun nv_txrx_stats_inc(stat_tx_dropped);
2444*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_tx_syncp);
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun ret = NETDEV_TX_OK;
2447*4882a593Smuzhiyun
2448*4882a593Smuzhiyun goto dma_error;
2449*4882a593Smuzhiyun }
2450*4882a593Smuzhiyun np->put_tx_ctx->dma_len = bcnt;
2451*4882a593Smuzhiyun np->put_tx_ctx->dma_single = 1;
2452*4882a593Smuzhiyun put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2453*4882a593Smuzhiyun put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
2454*4882a593Smuzhiyun put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun tx_flags = NV_TX2_VALID;
2457*4882a593Smuzhiyun offset += bcnt;
2458*4882a593Smuzhiyun size -= bcnt;
2459*4882a593Smuzhiyun if (unlikely(put_tx++ == np->last_tx.ex))
2460*4882a593Smuzhiyun put_tx = np->tx_ring.ex;
2461*4882a593Smuzhiyun if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
2462*4882a593Smuzhiyun np->put_tx_ctx = np->tx_skb;
2463*4882a593Smuzhiyun } while (size);
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun /* setup the fragments */
2466*4882a593Smuzhiyun for (i = 0; i < fragments; i++) {
2467*4882a593Smuzhiyun skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2468*4882a593Smuzhiyun u32 frag_size = skb_frag_size(frag);
2469*4882a593Smuzhiyun offset = 0;
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun do {
2472*4882a593Smuzhiyun bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
2473*4882a593Smuzhiyun if (!start_tx_ctx)
2474*4882a593Smuzhiyun start_tx_ctx = tmp_tx_ctx = np->put_tx_ctx;
2475*4882a593Smuzhiyun np->put_tx_ctx->dma = skb_frag_dma_map(
2476*4882a593Smuzhiyun &np->pci_dev->dev,
2477*4882a593Smuzhiyun frag, offset,
2478*4882a593Smuzhiyun bcnt,
2479*4882a593Smuzhiyun DMA_TO_DEVICE);
2480*4882a593Smuzhiyun
2481*4882a593Smuzhiyun if (unlikely(dma_mapping_error(&np->pci_dev->dev,
2482*4882a593Smuzhiyun np->put_tx_ctx->dma))) {
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun /* Unwind the mapped fragments */
2485*4882a593Smuzhiyun do {
2486*4882a593Smuzhiyun nv_unmap_txskb(np, start_tx_ctx);
2487*4882a593Smuzhiyun if (unlikely(tmp_tx_ctx++ == np->last_tx_ctx))
2488*4882a593Smuzhiyun tmp_tx_ctx = np->tx_skb;
2489*4882a593Smuzhiyun } while (tmp_tx_ctx != np->put_tx_ctx);
2490*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2491*4882a593Smuzhiyun np->put_tx_ctx = start_tx_ctx;
2492*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_tx_syncp);
2493*4882a593Smuzhiyun nv_txrx_stats_inc(stat_tx_dropped);
2494*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_tx_syncp);
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun ret = NETDEV_TX_OK;
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun goto dma_error;
2499*4882a593Smuzhiyun }
2500*4882a593Smuzhiyun np->put_tx_ctx->dma_len = bcnt;
2501*4882a593Smuzhiyun np->put_tx_ctx->dma_single = 0;
2502*4882a593Smuzhiyun put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2503*4882a593Smuzhiyun put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
2504*4882a593Smuzhiyun put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun offset += bcnt;
2507*4882a593Smuzhiyun frag_size -= bcnt;
2508*4882a593Smuzhiyun if (unlikely(put_tx++ == np->last_tx.ex))
2509*4882a593Smuzhiyun put_tx = np->tx_ring.ex;
2510*4882a593Smuzhiyun if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
2511*4882a593Smuzhiyun np->put_tx_ctx = np->tx_skb;
2512*4882a593Smuzhiyun } while (frag_size);
2513*4882a593Smuzhiyun }
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun if (unlikely(put_tx == np->tx_ring.ex))
2516*4882a593Smuzhiyun prev_tx = np->last_tx.ex;
2517*4882a593Smuzhiyun else
2518*4882a593Smuzhiyun prev_tx = put_tx - 1;
2519*4882a593Smuzhiyun
2520*4882a593Smuzhiyun if (unlikely(np->put_tx_ctx == np->tx_skb))
2521*4882a593Smuzhiyun prev_tx_ctx = np->last_tx_ctx;
2522*4882a593Smuzhiyun else
2523*4882a593Smuzhiyun prev_tx_ctx = np->put_tx_ctx - 1;
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun /* set last fragment flag */
2526*4882a593Smuzhiyun prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
2527*4882a593Smuzhiyun
2528*4882a593Smuzhiyun /* save skb in this slot's context area */
2529*4882a593Smuzhiyun prev_tx_ctx->skb = skb;
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun if (skb_is_gso(skb))
2532*4882a593Smuzhiyun tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2533*4882a593Smuzhiyun else
2534*4882a593Smuzhiyun tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2535*4882a593Smuzhiyun NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2536*4882a593Smuzhiyun
2537*4882a593Smuzhiyun /* vlan tag */
2538*4882a593Smuzhiyun if (skb_vlan_tag_present(skb))
2539*4882a593Smuzhiyun start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
2540*4882a593Smuzhiyun skb_vlan_tag_get(skb));
2541*4882a593Smuzhiyun else
2542*4882a593Smuzhiyun start_tx->txvlan = 0;
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
2545*4882a593Smuzhiyun
2546*4882a593Smuzhiyun if (np->tx_limit) {
2547*4882a593Smuzhiyun /* Limit the number of outstanding tx. Setup all fragments, but
2548*4882a593Smuzhiyun * do not set the VALID bit on the first descriptor. Save a pointer
2549*4882a593Smuzhiyun * to that descriptor and also for next skb_map element.
2550*4882a593Smuzhiyun */
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2553*4882a593Smuzhiyun if (!np->tx_change_owner)
2554*4882a593Smuzhiyun np->tx_change_owner = start_tx_ctx;
2555*4882a593Smuzhiyun
2556*4882a593Smuzhiyun /* remove VALID bit */
2557*4882a593Smuzhiyun tx_flags &= ~NV_TX2_VALID;
2558*4882a593Smuzhiyun start_tx_ctx->first_tx_desc = start_tx;
2559*4882a593Smuzhiyun start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2560*4882a593Smuzhiyun np->tx_end_flip = np->put_tx_ctx;
2561*4882a593Smuzhiyun } else {
2562*4882a593Smuzhiyun np->tx_pkts_in_progress++;
2563*4882a593Smuzhiyun }
2564*4882a593Smuzhiyun }
2565*4882a593Smuzhiyun
2566*4882a593Smuzhiyun /* set tx flags */
2567*4882a593Smuzhiyun start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun netdev_sent_queue(np->dev, skb->len);
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun skb_tx_timestamp(skb);
2572*4882a593Smuzhiyun
2573*4882a593Smuzhiyun np->put_tx.ex = put_tx;
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
2576*4882a593Smuzhiyun
2577*4882a593Smuzhiyun txkick:
2578*4882a593Smuzhiyun if (netif_queue_stopped(dev) || !netdev_xmit_more()) {
2579*4882a593Smuzhiyun u32 txrxctl_kick;
2580*4882a593Smuzhiyun dma_error:
2581*4882a593Smuzhiyun txrxctl_kick = NVREG_TXRXCTL_KICK | np->txrxctl_bits;
2582*4882a593Smuzhiyun writel(txrxctl_kick, get_hwbase(dev) + NvRegTxRxControl);
2583*4882a593Smuzhiyun }
2584*4882a593Smuzhiyun
2585*4882a593Smuzhiyun return ret;
2586*4882a593Smuzhiyun }
2587*4882a593Smuzhiyun
nv_tx_flip_ownership(struct net_device * dev)2588*4882a593Smuzhiyun static inline void nv_tx_flip_ownership(struct net_device *dev)
2589*4882a593Smuzhiyun {
2590*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun np->tx_pkts_in_progress--;
2593*4882a593Smuzhiyun if (np->tx_change_owner) {
2594*4882a593Smuzhiyun np->tx_change_owner->first_tx_desc->flaglen |=
2595*4882a593Smuzhiyun cpu_to_le32(NV_TX2_VALID);
2596*4882a593Smuzhiyun np->tx_pkts_in_progress++;
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2599*4882a593Smuzhiyun if (np->tx_change_owner == np->tx_end_flip)
2600*4882a593Smuzhiyun np->tx_change_owner = NULL;
2601*4882a593Smuzhiyun
2602*4882a593Smuzhiyun writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2603*4882a593Smuzhiyun }
2604*4882a593Smuzhiyun }
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun /*
2607*4882a593Smuzhiyun * nv_tx_done: check for completed packets, release the skbs.
2608*4882a593Smuzhiyun *
2609*4882a593Smuzhiyun * Caller must own np->lock.
2610*4882a593Smuzhiyun */
nv_tx_done(struct net_device * dev,int limit)2611*4882a593Smuzhiyun static int nv_tx_done(struct net_device *dev, int limit)
2612*4882a593Smuzhiyun {
2613*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
2614*4882a593Smuzhiyun u32 flags;
2615*4882a593Smuzhiyun int tx_work = 0;
2616*4882a593Smuzhiyun struct ring_desc *orig_get_tx = np->get_tx.orig;
2617*4882a593Smuzhiyun unsigned int bytes_compl = 0;
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun while ((np->get_tx.orig != np->put_tx.orig) &&
2620*4882a593Smuzhiyun !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2621*4882a593Smuzhiyun (tx_work < limit)) {
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun nv_unmap_txskb(np, np->get_tx_ctx);
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun if (np->desc_ver == DESC_VER_1) {
2626*4882a593Smuzhiyun if (flags & NV_TX_LASTPACKET) {
2627*4882a593Smuzhiyun if (unlikely(flags & NV_TX_ERROR)) {
2628*4882a593Smuzhiyun if ((flags & NV_TX_RETRYERROR)
2629*4882a593Smuzhiyun && !(flags & NV_TX_RETRYCOUNT_MASK))
2630*4882a593Smuzhiyun nv_legacybackoff_reseed(dev);
2631*4882a593Smuzhiyun } else {
2632*4882a593Smuzhiyun unsigned int len;
2633*4882a593Smuzhiyun
2634*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_tx_syncp);
2635*4882a593Smuzhiyun nv_txrx_stats_inc(stat_tx_packets);
2636*4882a593Smuzhiyun len = np->get_tx_ctx->skb->len;
2637*4882a593Smuzhiyun nv_txrx_stats_add(stat_tx_bytes, len);
2638*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_tx_syncp);
2639*4882a593Smuzhiyun }
2640*4882a593Smuzhiyun bytes_compl += np->get_tx_ctx->skb->len;
2641*4882a593Smuzhiyun dev_kfree_skb_any(np->get_tx_ctx->skb);
2642*4882a593Smuzhiyun np->get_tx_ctx->skb = NULL;
2643*4882a593Smuzhiyun tx_work++;
2644*4882a593Smuzhiyun }
2645*4882a593Smuzhiyun } else {
2646*4882a593Smuzhiyun if (flags & NV_TX2_LASTPACKET) {
2647*4882a593Smuzhiyun if (unlikely(flags & NV_TX2_ERROR)) {
2648*4882a593Smuzhiyun if ((flags & NV_TX2_RETRYERROR)
2649*4882a593Smuzhiyun && !(flags & NV_TX2_RETRYCOUNT_MASK))
2650*4882a593Smuzhiyun nv_legacybackoff_reseed(dev);
2651*4882a593Smuzhiyun } else {
2652*4882a593Smuzhiyun unsigned int len;
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_tx_syncp);
2655*4882a593Smuzhiyun nv_txrx_stats_inc(stat_tx_packets);
2656*4882a593Smuzhiyun len = np->get_tx_ctx->skb->len;
2657*4882a593Smuzhiyun nv_txrx_stats_add(stat_tx_bytes, len);
2658*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_tx_syncp);
2659*4882a593Smuzhiyun }
2660*4882a593Smuzhiyun bytes_compl += np->get_tx_ctx->skb->len;
2661*4882a593Smuzhiyun dev_kfree_skb_any(np->get_tx_ctx->skb);
2662*4882a593Smuzhiyun np->get_tx_ctx->skb = NULL;
2663*4882a593Smuzhiyun tx_work++;
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun }
2666*4882a593Smuzhiyun if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
2667*4882a593Smuzhiyun np->get_tx.orig = np->tx_ring.orig;
2668*4882a593Smuzhiyun if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
2669*4882a593Smuzhiyun np->get_tx_ctx = np->tx_skb;
2670*4882a593Smuzhiyun }
2671*4882a593Smuzhiyun
2672*4882a593Smuzhiyun netdev_completed_queue(np->dev, tx_work, bytes_compl);
2673*4882a593Smuzhiyun
2674*4882a593Smuzhiyun if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
2675*4882a593Smuzhiyun np->tx_stop = 0;
2676*4882a593Smuzhiyun netif_wake_queue(dev);
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun return tx_work;
2679*4882a593Smuzhiyun }
2680*4882a593Smuzhiyun
nv_tx_done_optimized(struct net_device * dev,int limit)2681*4882a593Smuzhiyun static int nv_tx_done_optimized(struct net_device *dev, int limit)
2682*4882a593Smuzhiyun {
2683*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
2684*4882a593Smuzhiyun u32 flags;
2685*4882a593Smuzhiyun int tx_work = 0;
2686*4882a593Smuzhiyun struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
2687*4882a593Smuzhiyun unsigned long bytes_cleaned = 0;
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun while ((np->get_tx.ex != np->put_tx.ex) &&
2690*4882a593Smuzhiyun !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
2691*4882a593Smuzhiyun (tx_work < limit)) {
2692*4882a593Smuzhiyun
2693*4882a593Smuzhiyun nv_unmap_txskb(np, np->get_tx_ctx);
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun if (flags & NV_TX2_LASTPACKET) {
2696*4882a593Smuzhiyun if (unlikely(flags & NV_TX2_ERROR)) {
2697*4882a593Smuzhiyun if ((flags & NV_TX2_RETRYERROR)
2698*4882a593Smuzhiyun && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2699*4882a593Smuzhiyun if (np->driver_data & DEV_HAS_GEAR_MODE)
2700*4882a593Smuzhiyun nv_gear_backoff_reseed(dev);
2701*4882a593Smuzhiyun else
2702*4882a593Smuzhiyun nv_legacybackoff_reseed(dev);
2703*4882a593Smuzhiyun }
2704*4882a593Smuzhiyun } else {
2705*4882a593Smuzhiyun unsigned int len;
2706*4882a593Smuzhiyun
2707*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_tx_syncp);
2708*4882a593Smuzhiyun nv_txrx_stats_inc(stat_tx_packets);
2709*4882a593Smuzhiyun len = np->get_tx_ctx->skb->len;
2710*4882a593Smuzhiyun nv_txrx_stats_add(stat_tx_bytes, len);
2711*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_tx_syncp);
2712*4882a593Smuzhiyun }
2713*4882a593Smuzhiyun
2714*4882a593Smuzhiyun bytes_cleaned += np->get_tx_ctx->skb->len;
2715*4882a593Smuzhiyun dev_kfree_skb_any(np->get_tx_ctx->skb);
2716*4882a593Smuzhiyun np->get_tx_ctx->skb = NULL;
2717*4882a593Smuzhiyun tx_work++;
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun if (np->tx_limit)
2720*4882a593Smuzhiyun nv_tx_flip_ownership(dev);
2721*4882a593Smuzhiyun }
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
2724*4882a593Smuzhiyun np->get_tx.ex = np->tx_ring.ex;
2725*4882a593Smuzhiyun if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
2726*4882a593Smuzhiyun np->get_tx_ctx = np->tx_skb;
2727*4882a593Smuzhiyun }
2728*4882a593Smuzhiyun
2729*4882a593Smuzhiyun netdev_completed_queue(np->dev, tx_work, bytes_cleaned);
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
2732*4882a593Smuzhiyun np->tx_stop = 0;
2733*4882a593Smuzhiyun netif_wake_queue(dev);
2734*4882a593Smuzhiyun }
2735*4882a593Smuzhiyun return tx_work;
2736*4882a593Smuzhiyun }
2737*4882a593Smuzhiyun
2738*4882a593Smuzhiyun /*
2739*4882a593Smuzhiyun * nv_tx_timeout: dev->tx_timeout function
2740*4882a593Smuzhiyun * Called with netif_tx_lock held.
2741*4882a593Smuzhiyun */
nv_tx_timeout(struct net_device * dev,unsigned int txqueue)2742*4882a593Smuzhiyun static void nv_tx_timeout(struct net_device *dev, unsigned int txqueue)
2743*4882a593Smuzhiyun {
2744*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
2745*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
2746*4882a593Smuzhiyun u32 status;
2747*4882a593Smuzhiyun union ring_type put_tx;
2748*4882a593Smuzhiyun int saved_tx_limit;
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_X_ENABLED)
2751*4882a593Smuzhiyun status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2752*4882a593Smuzhiyun else
2753*4882a593Smuzhiyun status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun netdev_warn(dev, "Got tx_timeout. irq status: %08x\n", status);
2756*4882a593Smuzhiyun
2757*4882a593Smuzhiyun if (unlikely(debug_tx_timeout)) {
2758*4882a593Smuzhiyun int i;
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
2761*4882a593Smuzhiyun netdev_info(dev, "Dumping tx registers\n");
2762*4882a593Smuzhiyun for (i = 0; i <= np->register_size; i += 32) {
2763*4882a593Smuzhiyun netdev_info(dev,
2764*4882a593Smuzhiyun "%3x: %08x %08x %08x %08x "
2765*4882a593Smuzhiyun "%08x %08x %08x %08x\n",
2766*4882a593Smuzhiyun i,
2767*4882a593Smuzhiyun readl(base + i + 0), readl(base + i + 4),
2768*4882a593Smuzhiyun readl(base + i + 8), readl(base + i + 12),
2769*4882a593Smuzhiyun readl(base + i + 16), readl(base + i + 20),
2770*4882a593Smuzhiyun readl(base + i + 24), readl(base + i + 28));
2771*4882a593Smuzhiyun }
2772*4882a593Smuzhiyun netdev_info(dev, "Dumping tx ring\n");
2773*4882a593Smuzhiyun for (i = 0; i < np->tx_ring_size; i += 4) {
2774*4882a593Smuzhiyun if (!nv_optimized(np)) {
2775*4882a593Smuzhiyun netdev_info(dev,
2776*4882a593Smuzhiyun "%03x: %08x %08x // %08x %08x "
2777*4882a593Smuzhiyun "// %08x %08x // %08x %08x\n",
2778*4882a593Smuzhiyun i,
2779*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.orig[i].buf),
2780*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.orig[i].flaglen),
2781*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.orig[i+1].buf),
2782*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2783*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.orig[i+2].buf),
2784*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2785*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.orig[i+3].buf),
2786*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
2787*4882a593Smuzhiyun } else {
2788*4882a593Smuzhiyun netdev_info(dev,
2789*4882a593Smuzhiyun "%03x: %08x %08x %08x "
2790*4882a593Smuzhiyun "// %08x %08x %08x "
2791*4882a593Smuzhiyun "// %08x %08x %08x "
2792*4882a593Smuzhiyun "// %08x %08x %08x\n",
2793*4882a593Smuzhiyun i,
2794*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2795*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.ex[i].buflow),
2796*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.ex[i].flaglen),
2797*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2798*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2799*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2800*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2801*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2802*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2803*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2804*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2805*4882a593Smuzhiyun le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
2806*4882a593Smuzhiyun }
2807*4882a593Smuzhiyun }
2808*4882a593Smuzhiyun }
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun spin_lock_irq(&np->lock);
2811*4882a593Smuzhiyun
2812*4882a593Smuzhiyun /* 1) stop tx engine */
2813*4882a593Smuzhiyun nv_stop_tx(dev);
2814*4882a593Smuzhiyun
2815*4882a593Smuzhiyun /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2816*4882a593Smuzhiyun saved_tx_limit = np->tx_limit;
2817*4882a593Smuzhiyun np->tx_limit = 0; /* prevent giving HW any limited pkts */
2818*4882a593Smuzhiyun np->tx_stop = 0; /* prevent waking tx queue */
2819*4882a593Smuzhiyun if (!nv_optimized(np))
2820*4882a593Smuzhiyun nv_tx_done(dev, np->tx_ring_size);
2821*4882a593Smuzhiyun else
2822*4882a593Smuzhiyun nv_tx_done_optimized(dev, np->tx_ring_size);
2823*4882a593Smuzhiyun
2824*4882a593Smuzhiyun /* save current HW position */
2825*4882a593Smuzhiyun if (np->tx_change_owner)
2826*4882a593Smuzhiyun put_tx.ex = np->tx_change_owner->first_tx_desc;
2827*4882a593Smuzhiyun else
2828*4882a593Smuzhiyun put_tx = np->put_tx;
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun /* 3) clear all tx state */
2831*4882a593Smuzhiyun nv_drain_tx(dev);
2832*4882a593Smuzhiyun nv_init_tx(dev);
2833*4882a593Smuzhiyun
2834*4882a593Smuzhiyun /* 4) restore state to current HW position */
2835*4882a593Smuzhiyun np->get_tx = np->put_tx = put_tx;
2836*4882a593Smuzhiyun np->tx_limit = saved_tx_limit;
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun /* 5) restart tx engine */
2839*4882a593Smuzhiyun nv_start_tx(dev);
2840*4882a593Smuzhiyun netif_wake_queue(dev);
2841*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
2842*4882a593Smuzhiyun }
2843*4882a593Smuzhiyun
2844*4882a593Smuzhiyun /*
2845*4882a593Smuzhiyun * Called when the nic notices a mismatch between the actual data len on the
2846*4882a593Smuzhiyun * wire and the len indicated in the 802 header
2847*4882a593Smuzhiyun */
nv_getlen(struct net_device * dev,void * packet,int datalen)2848*4882a593Smuzhiyun static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2849*4882a593Smuzhiyun {
2850*4882a593Smuzhiyun int hdrlen; /* length of the 802 header */
2851*4882a593Smuzhiyun int protolen; /* length as stored in the proto field */
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun /* 1) calculate len according to header */
2854*4882a593Smuzhiyun if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2855*4882a593Smuzhiyun protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
2856*4882a593Smuzhiyun hdrlen = VLAN_HLEN;
2857*4882a593Smuzhiyun } else {
2858*4882a593Smuzhiyun protolen = ntohs(((struct ethhdr *)packet)->h_proto);
2859*4882a593Smuzhiyun hdrlen = ETH_HLEN;
2860*4882a593Smuzhiyun }
2861*4882a593Smuzhiyun if (protolen > ETH_DATA_LEN)
2862*4882a593Smuzhiyun return datalen; /* Value in proto field not a len, no checks possible */
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun protolen += hdrlen;
2865*4882a593Smuzhiyun /* consistency checks: */
2866*4882a593Smuzhiyun if (datalen > ETH_ZLEN) {
2867*4882a593Smuzhiyun if (datalen >= protolen) {
2868*4882a593Smuzhiyun /* more data on wire than in 802 header, trim of
2869*4882a593Smuzhiyun * additional data.
2870*4882a593Smuzhiyun */
2871*4882a593Smuzhiyun return protolen;
2872*4882a593Smuzhiyun } else {
2873*4882a593Smuzhiyun /* less data on wire than mentioned in header.
2874*4882a593Smuzhiyun * Discard the packet.
2875*4882a593Smuzhiyun */
2876*4882a593Smuzhiyun return -1;
2877*4882a593Smuzhiyun }
2878*4882a593Smuzhiyun } else {
2879*4882a593Smuzhiyun /* short packet. Accept only if 802 values are also short */
2880*4882a593Smuzhiyun if (protolen > ETH_ZLEN) {
2881*4882a593Smuzhiyun return -1;
2882*4882a593Smuzhiyun }
2883*4882a593Smuzhiyun return datalen;
2884*4882a593Smuzhiyun }
2885*4882a593Smuzhiyun }
2886*4882a593Smuzhiyun
rx_missing_handler(u32 flags,struct fe_priv * np)2887*4882a593Smuzhiyun static void rx_missing_handler(u32 flags, struct fe_priv *np)
2888*4882a593Smuzhiyun {
2889*4882a593Smuzhiyun if (flags & NV_RX_MISSEDFRAME) {
2890*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_rx_syncp);
2891*4882a593Smuzhiyun nv_txrx_stats_inc(stat_rx_missed_errors);
2892*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_rx_syncp);
2893*4882a593Smuzhiyun }
2894*4882a593Smuzhiyun }
2895*4882a593Smuzhiyun
nv_rx_process(struct net_device * dev,int limit)2896*4882a593Smuzhiyun static int nv_rx_process(struct net_device *dev, int limit)
2897*4882a593Smuzhiyun {
2898*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
2899*4882a593Smuzhiyun u32 flags;
2900*4882a593Smuzhiyun int rx_work = 0;
2901*4882a593Smuzhiyun struct sk_buff *skb;
2902*4882a593Smuzhiyun int len;
2903*4882a593Smuzhiyun
2904*4882a593Smuzhiyun while ((np->get_rx.orig != np->put_rx.orig) &&
2905*4882a593Smuzhiyun !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
2906*4882a593Smuzhiyun (rx_work < limit)) {
2907*4882a593Smuzhiyun
2908*4882a593Smuzhiyun /*
2909*4882a593Smuzhiyun * the packet is for us - immediately tear down the pci mapping.
2910*4882a593Smuzhiyun * TODO: check if a prefetch of the first cacheline improves
2911*4882a593Smuzhiyun * the performance.
2912*4882a593Smuzhiyun */
2913*4882a593Smuzhiyun dma_unmap_single(&np->pci_dev->dev, np->get_rx_ctx->dma,
2914*4882a593Smuzhiyun np->get_rx_ctx->dma_len,
2915*4882a593Smuzhiyun DMA_FROM_DEVICE);
2916*4882a593Smuzhiyun skb = np->get_rx_ctx->skb;
2917*4882a593Smuzhiyun np->get_rx_ctx->skb = NULL;
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun /* look at what we actually got: */
2920*4882a593Smuzhiyun if (np->desc_ver == DESC_VER_1) {
2921*4882a593Smuzhiyun if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2922*4882a593Smuzhiyun len = flags & LEN_MASK_V1;
2923*4882a593Smuzhiyun if (unlikely(flags & NV_RX_ERROR)) {
2924*4882a593Smuzhiyun if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
2925*4882a593Smuzhiyun len = nv_getlen(dev, skb->data, len);
2926*4882a593Smuzhiyun if (len < 0) {
2927*4882a593Smuzhiyun dev_kfree_skb(skb);
2928*4882a593Smuzhiyun goto next_pkt;
2929*4882a593Smuzhiyun }
2930*4882a593Smuzhiyun }
2931*4882a593Smuzhiyun /* framing errors are soft errors */
2932*4882a593Smuzhiyun else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
2933*4882a593Smuzhiyun if (flags & NV_RX_SUBTRACT1)
2934*4882a593Smuzhiyun len--;
2935*4882a593Smuzhiyun }
2936*4882a593Smuzhiyun /* the rest are hard errors */
2937*4882a593Smuzhiyun else {
2938*4882a593Smuzhiyun rx_missing_handler(flags, np);
2939*4882a593Smuzhiyun dev_kfree_skb(skb);
2940*4882a593Smuzhiyun goto next_pkt;
2941*4882a593Smuzhiyun }
2942*4882a593Smuzhiyun }
2943*4882a593Smuzhiyun } else {
2944*4882a593Smuzhiyun dev_kfree_skb(skb);
2945*4882a593Smuzhiyun goto next_pkt;
2946*4882a593Smuzhiyun }
2947*4882a593Smuzhiyun } else {
2948*4882a593Smuzhiyun if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2949*4882a593Smuzhiyun len = flags & LEN_MASK_V2;
2950*4882a593Smuzhiyun if (unlikely(flags & NV_RX2_ERROR)) {
2951*4882a593Smuzhiyun if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
2952*4882a593Smuzhiyun len = nv_getlen(dev, skb->data, len);
2953*4882a593Smuzhiyun if (len < 0) {
2954*4882a593Smuzhiyun dev_kfree_skb(skb);
2955*4882a593Smuzhiyun goto next_pkt;
2956*4882a593Smuzhiyun }
2957*4882a593Smuzhiyun }
2958*4882a593Smuzhiyun /* framing errors are soft errors */
2959*4882a593Smuzhiyun else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
2960*4882a593Smuzhiyun if (flags & NV_RX2_SUBTRACT1)
2961*4882a593Smuzhiyun len--;
2962*4882a593Smuzhiyun }
2963*4882a593Smuzhiyun /* the rest are hard errors */
2964*4882a593Smuzhiyun else {
2965*4882a593Smuzhiyun dev_kfree_skb(skb);
2966*4882a593Smuzhiyun goto next_pkt;
2967*4882a593Smuzhiyun }
2968*4882a593Smuzhiyun }
2969*4882a593Smuzhiyun if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2970*4882a593Smuzhiyun ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
2971*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_UNNECESSARY;
2972*4882a593Smuzhiyun } else {
2973*4882a593Smuzhiyun dev_kfree_skb(skb);
2974*4882a593Smuzhiyun goto next_pkt;
2975*4882a593Smuzhiyun }
2976*4882a593Smuzhiyun }
2977*4882a593Smuzhiyun /* got a valid packet - forward it to the network core */
2978*4882a593Smuzhiyun skb_put(skb, len);
2979*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
2980*4882a593Smuzhiyun napi_gro_receive(&np->napi, skb);
2981*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_rx_syncp);
2982*4882a593Smuzhiyun nv_txrx_stats_inc(stat_rx_packets);
2983*4882a593Smuzhiyun nv_txrx_stats_add(stat_rx_bytes, len);
2984*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_rx_syncp);
2985*4882a593Smuzhiyun next_pkt:
2986*4882a593Smuzhiyun if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
2987*4882a593Smuzhiyun np->get_rx.orig = np->rx_ring.orig;
2988*4882a593Smuzhiyun if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
2989*4882a593Smuzhiyun np->get_rx_ctx = np->rx_skb;
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun rx_work++;
2992*4882a593Smuzhiyun }
2993*4882a593Smuzhiyun
2994*4882a593Smuzhiyun return rx_work;
2995*4882a593Smuzhiyun }
2996*4882a593Smuzhiyun
nv_rx_process_optimized(struct net_device * dev,int limit)2997*4882a593Smuzhiyun static int nv_rx_process_optimized(struct net_device *dev, int limit)
2998*4882a593Smuzhiyun {
2999*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3000*4882a593Smuzhiyun u32 flags;
3001*4882a593Smuzhiyun u32 vlanflags = 0;
3002*4882a593Smuzhiyun int rx_work = 0;
3003*4882a593Smuzhiyun struct sk_buff *skb;
3004*4882a593Smuzhiyun int len;
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun while ((np->get_rx.ex != np->put_rx.ex) &&
3007*4882a593Smuzhiyun !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
3008*4882a593Smuzhiyun (rx_work < limit)) {
3009*4882a593Smuzhiyun
3010*4882a593Smuzhiyun /*
3011*4882a593Smuzhiyun * the packet is for us - immediately tear down the pci mapping.
3012*4882a593Smuzhiyun * TODO: check if a prefetch of the first cacheline improves
3013*4882a593Smuzhiyun * the performance.
3014*4882a593Smuzhiyun */
3015*4882a593Smuzhiyun dma_unmap_single(&np->pci_dev->dev, np->get_rx_ctx->dma,
3016*4882a593Smuzhiyun np->get_rx_ctx->dma_len,
3017*4882a593Smuzhiyun DMA_FROM_DEVICE);
3018*4882a593Smuzhiyun skb = np->get_rx_ctx->skb;
3019*4882a593Smuzhiyun np->get_rx_ctx->skb = NULL;
3020*4882a593Smuzhiyun
3021*4882a593Smuzhiyun /* look at what we actually got: */
3022*4882a593Smuzhiyun if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
3023*4882a593Smuzhiyun len = flags & LEN_MASK_V2;
3024*4882a593Smuzhiyun if (unlikely(flags & NV_RX2_ERROR)) {
3025*4882a593Smuzhiyun if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
3026*4882a593Smuzhiyun len = nv_getlen(dev, skb->data, len);
3027*4882a593Smuzhiyun if (len < 0) {
3028*4882a593Smuzhiyun dev_kfree_skb(skb);
3029*4882a593Smuzhiyun goto next_pkt;
3030*4882a593Smuzhiyun }
3031*4882a593Smuzhiyun }
3032*4882a593Smuzhiyun /* framing errors are soft errors */
3033*4882a593Smuzhiyun else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
3034*4882a593Smuzhiyun if (flags & NV_RX2_SUBTRACT1)
3035*4882a593Smuzhiyun len--;
3036*4882a593Smuzhiyun }
3037*4882a593Smuzhiyun /* the rest are hard errors */
3038*4882a593Smuzhiyun else {
3039*4882a593Smuzhiyun dev_kfree_skb(skb);
3040*4882a593Smuzhiyun goto next_pkt;
3041*4882a593Smuzhiyun }
3042*4882a593Smuzhiyun }
3043*4882a593Smuzhiyun
3044*4882a593Smuzhiyun if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
3045*4882a593Smuzhiyun ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
3046*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_UNNECESSARY;
3047*4882a593Smuzhiyun
3048*4882a593Smuzhiyun /* got a valid packet - forward it to the network core */
3049*4882a593Smuzhiyun skb_put(skb, len);
3050*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
3051*4882a593Smuzhiyun prefetch(skb->data);
3052*4882a593Smuzhiyun
3053*4882a593Smuzhiyun vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
3054*4882a593Smuzhiyun
3055*4882a593Smuzhiyun /*
3056*4882a593Smuzhiyun * There's need to check for NETIF_F_HW_VLAN_CTAG_RX
3057*4882a593Smuzhiyun * here. Even if vlan rx accel is disabled,
3058*4882a593Smuzhiyun * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
3059*4882a593Smuzhiyun */
3060*4882a593Smuzhiyun if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
3061*4882a593Smuzhiyun vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
3062*4882a593Smuzhiyun u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
3063*4882a593Smuzhiyun
3064*4882a593Smuzhiyun __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
3065*4882a593Smuzhiyun }
3066*4882a593Smuzhiyun napi_gro_receive(&np->napi, skb);
3067*4882a593Smuzhiyun u64_stats_update_begin(&np->swstats_rx_syncp);
3068*4882a593Smuzhiyun nv_txrx_stats_inc(stat_rx_packets);
3069*4882a593Smuzhiyun nv_txrx_stats_add(stat_rx_bytes, len);
3070*4882a593Smuzhiyun u64_stats_update_end(&np->swstats_rx_syncp);
3071*4882a593Smuzhiyun } else {
3072*4882a593Smuzhiyun dev_kfree_skb(skb);
3073*4882a593Smuzhiyun }
3074*4882a593Smuzhiyun next_pkt:
3075*4882a593Smuzhiyun if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
3076*4882a593Smuzhiyun np->get_rx.ex = np->rx_ring.ex;
3077*4882a593Smuzhiyun if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
3078*4882a593Smuzhiyun np->get_rx_ctx = np->rx_skb;
3079*4882a593Smuzhiyun
3080*4882a593Smuzhiyun rx_work++;
3081*4882a593Smuzhiyun }
3082*4882a593Smuzhiyun
3083*4882a593Smuzhiyun return rx_work;
3084*4882a593Smuzhiyun }
3085*4882a593Smuzhiyun
set_bufsize(struct net_device * dev)3086*4882a593Smuzhiyun static void set_bufsize(struct net_device *dev)
3087*4882a593Smuzhiyun {
3088*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3089*4882a593Smuzhiyun
3090*4882a593Smuzhiyun if (dev->mtu <= ETH_DATA_LEN)
3091*4882a593Smuzhiyun np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
3092*4882a593Smuzhiyun else
3093*4882a593Smuzhiyun np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
3094*4882a593Smuzhiyun }
3095*4882a593Smuzhiyun
3096*4882a593Smuzhiyun /*
3097*4882a593Smuzhiyun * nv_change_mtu: dev->change_mtu function
3098*4882a593Smuzhiyun * Called with dev_base_lock held for read.
3099*4882a593Smuzhiyun */
nv_change_mtu(struct net_device * dev,int new_mtu)3100*4882a593Smuzhiyun static int nv_change_mtu(struct net_device *dev, int new_mtu)
3101*4882a593Smuzhiyun {
3102*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3103*4882a593Smuzhiyun int old_mtu;
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun old_mtu = dev->mtu;
3106*4882a593Smuzhiyun dev->mtu = new_mtu;
3107*4882a593Smuzhiyun
3108*4882a593Smuzhiyun /* return early if the buffer sizes will not change */
3109*4882a593Smuzhiyun if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
3110*4882a593Smuzhiyun return 0;
3111*4882a593Smuzhiyun
3112*4882a593Smuzhiyun /* synchronized against open : rtnl_lock() held by caller */
3113*4882a593Smuzhiyun if (netif_running(dev)) {
3114*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3115*4882a593Smuzhiyun /*
3116*4882a593Smuzhiyun * It seems that the nic preloads valid ring entries into an
3117*4882a593Smuzhiyun * internal buffer. The procedure for flushing everything is
3118*4882a593Smuzhiyun * guessed, there is probably a simpler approach.
3119*4882a593Smuzhiyun * Changing the MTU is a rare event, it shouldn't matter.
3120*4882a593Smuzhiyun */
3121*4882a593Smuzhiyun nv_disable_irq(dev);
3122*4882a593Smuzhiyun nv_napi_disable(dev);
3123*4882a593Smuzhiyun netif_tx_lock_bh(dev);
3124*4882a593Smuzhiyun netif_addr_lock(dev);
3125*4882a593Smuzhiyun spin_lock(&np->lock);
3126*4882a593Smuzhiyun /* stop engines */
3127*4882a593Smuzhiyun nv_stop_rxtx(dev);
3128*4882a593Smuzhiyun nv_txrx_reset(dev);
3129*4882a593Smuzhiyun /* drain rx queue */
3130*4882a593Smuzhiyun nv_drain_rxtx(dev);
3131*4882a593Smuzhiyun /* reinit driver view of the rx queue */
3132*4882a593Smuzhiyun set_bufsize(dev);
3133*4882a593Smuzhiyun if (nv_init_ring(dev)) {
3134*4882a593Smuzhiyun if (!np->in_shutdown)
3135*4882a593Smuzhiyun mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3136*4882a593Smuzhiyun }
3137*4882a593Smuzhiyun /* reinit nic view of the rx queue */
3138*4882a593Smuzhiyun writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3139*4882a593Smuzhiyun setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
3140*4882a593Smuzhiyun writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
3141*4882a593Smuzhiyun base + NvRegRingSizes);
3142*4882a593Smuzhiyun pci_push(base);
3143*4882a593Smuzhiyun writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3144*4882a593Smuzhiyun pci_push(base);
3145*4882a593Smuzhiyun
3146*4882a593Smuzhiyun /* restart rx engine */
3147*4882a593Smuzhiyun nv_start_rxtx(dev);
3148*4882a593Smuzhiyun spin_unlock(&np->lock);
3149*4882a593Smuzhiyun netif_addr_unlock(dev);
3150*4882a593Smuzhiyun netif_tx_unlock_bh(dev);
3151*4882a593Smuzhiyun nv_napi_enable(dev);
3152*4882a593Smuzhiyun nv_enable_irq(dev);
3153*4882a593Smuzhiyun }
3154*4882a593Smuzhiyun return 0;
3155*4882a593Smuzhiyun }
3156*4882a593Smuzhiyun
nv_copy_mac_to_hw(struct net_device * dev)3157*4882a593Smuzhiyun static void nv_copy_mac_to_hw(struct net_device *dev)
3158*4882a593Smuzhiyun {
3159*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3160*4882a593Smuzhiyun u32 mac[2];
3161*4882a593Smuzhiyun
3162*4882a593Smuzhiyun mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
3163*4882a593Smuzhiyun (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
3164*4882a593Smuzhiyun mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
3165*4882a593Smuzhiyun
3166*4882a593Smuzhiyun writel(mac[0], base + NvRegMacAddrA);
3167*4882a593Smuzhiyun writel(mac[1], base + NvRegMacAddrB);
3168*4882a593Smuzhiyun }
3169*4882a593Smuzhiyun
3170*4882a593Smuzhiyun /*
3171*4882a593Smuzhiyun * nv_set_mac_address: dev->set_mac_address function
3172*4882a593Smuzhiyun * Called with rtnl_lock() held.
3173*4882a593Smuzhiyun */
nv_set_mac_address(struct net_device * dev,void * addr)3174*4882a593Smuzhiyun static int nv_set_mac_address(struct net_device *dev, void *addr)
3175*4882a593Smuzhiyun {
3176*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3177*4882a593Smuzhiyun struct sockaddr *macaddr = (struct sockaddr *)addr;
3178*4882a593Smuzhiyun
3179*4882a593Smuzhiyun if (!is_valid_ether_addr(macaddr->sa_data))
3180*4882a593Smuzhiyun return -EADDRNOTAVAIL;
3181*4882a593Smuzhiyun
3182*4882a593Smuzhiyun /* synchronized against open : rtnl_lock() held by caller */
3183*4882a593Smuzhiyun memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
3184*4882a593Smuzhiyun
3185*4882a593Smuzhiyun if (netif_running(dev)) {
3186*4882a593Smuzhiyun netif_tx_lock_bh(dev);
3187*4882a593Smuzhiyun netif_addr_lock(dev);
3188*4882a593Smuzhiyun spin_lock_irq(&np->lock);
3189*4882a593Smuzhiyun
3190*4882a593Smuzhiyun /* stop rx engine */
3191*4882a593Smuzhiyun nv_stop_rx(dev);
3192*4882a593Smuzhiyun
3193*4882a593Smuzhiyun /* set mac address */
3194*4882a593Smuzhiyun nv_copy_mac_to_hw(dev);
3195*4882a593Smuzhiyun
3196*4882a593Smuzhiyun /* restart rx engine */
3197*4882a593Smuzhiyun nv_start_rx(dev);
3198*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
3199*4882a593Smuzhiyun netif_addr_unlock(dev);
3200*4882a593Smuzhiyun netif_tx_unlock_bh(dev);
3201*4882a593Smuzhiyun } else {
3202*4882a593Smuzhiyun nv_copy_mac_to_hw(dev);
3203*4882a593Smuzhiyun }
3204*4882a593Smuzhiyun return 0;
3205*4882a593Smuzhiyun }
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun /*
3208*4882a593Smuzhiyun * nv_set_multicast: dev->set_multicast function
3209*4882a593Smuzhiyun * Called with netif_tx_lock held.
3210*4882a593Smuzhiyun */
nv_set_multicast(struct net_device * dev)3211*4882a593Smuzhiyun static void nv_set_multicast(struct net_device *dev)
3212*4882a593Smuzhiyun {
3213*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3214*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3215*4882a593Smuzhiyun u32 addr[2];
3216*4882a593Smuzhiyun u32 mask[2];
3217*4882a593Smuzhiyun u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
3218*4882a593Smuzhiyun
3219*4882a593Smuzhiyun memset(addr, 0, sizeof(addr));
3220*4882a593Smuzhiyun memset(mask, 0, sizeof(mask));
3221*4882a593Smuzhiyun
3222*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) {
3223*4882a593Smuzhiyun pff |= NVREG_PFF_PROMISC;
3224*4882a593Smuzhiyun } else {
3225*4882a593Smuzhiyun pff |= NVREG_PFF_MYADDR;
3226*4882a593Smuzhiyun
3227*4882a593Smuzhiyun if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
3228*4882a593Smuzhiyun u32 alwaysOff[2];
3229*4882a593Smuzhiyun u32 alwaysOn[2];
3230*4882a593Smuzhiyun
3231*4882a593Smuzhiyun alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
3232*4882a593Smuzhiyun if (dev->flags & IFF_ALLMULTI) {
3233*4882a593Smuzhiyun alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
3234*4882a593Smuzhiyun } else {
3235*4882a593Smuzhiyun struct netdev_hw_addr *ha;
3236*4882a593Smuzhiyun
3237*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
3238*4882a593Smuzhiyun unsigned char *hw_addr = ha->addr;
3239*4882a593Smuzhiyun u32 a, b;
3240*4882a593Smuzhiyun
3241*4882a593Smuzhiyun a = le32_to_cpu(*(__le32 *) hw_addr);
3242*4882a593Smuzhiyun b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
3243*4882a593Smuzhiyun alwaysOn[0] &= a;
3244*4882a593Smuzhiyun alwaysOff[0] &= ~a;
3245*4882a593Smuzhiyun alwaysOn[1] &= b;
3246*4882a593Smuzhiyun alwaysOff[1] &= ~b;
3247*4882a593Smuzhiyun }
3248*4882a593Smuzhiyun }
3249*4882a593Smuzhiyun addr[0] = alwaysOn[0];
3250*4882a593Smuzhiyun addr[1] = alwaysOn[1];
3251*4882a593Smuzhiyun mask[0] = alwaysOn[0] | alwaysOff[0];
3252*4882a593Smuzhiyun mask[1] = alwaysOn[1] | alwaysOff[1];
3253*4882a593Smuzhiyun } else {
3254*4882a593Smuzhiyun mask[0] = NVREG_MCASTMASKA_NONE;
3255*4882a593Smuzhiyun mask[1] = NVREG_MCASTMASKB_NONE;
3256*4882a593Smuzhiyun }
3257*4882a593Smuzhiyun }
3258*4882a593Smuzhiyun addr[0] |= NVREG_MCASTADDRA_FORCE;
3259*4882a593Smuzhiyun pff |= NVREG_PFF_ALWAYS;
3260*4882a593Smuzhiyun spin_lock_irq(&np->lock);
3261*4882a593Smuzhiyun nv_stop_rx(dev);
3262*4882a593Smuzhiyun writel(addr[0], base + NvRegMulticastAddrA);
3263*4882a593Smuzhiyun writel(addr[1], base + NvRegMulticastAddrB);
3264*4882a593Smuzhiyun writel(mask[0], base + NvRegMulticastMaskA);
3265*4882a593Smuzhiyun writel(mask[1], base + NvRegMulticastMaskB);
3266*4882a593Smuzhiyun writel(pff, base + NvRegPacketFilterFlags);
3267*4882a593Smuzhiyun nv_start_rx(dev);
3268*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
3269*4882a593Smuzhiyun }
3270*4882a593Smuzhiyun
nv_update_pause(struct net_device * dev,u32 pause_flags)3271*4882a593Smuzhiyun static void nv_update_pause(struct net_device *dev, u32 pause_flags)
3272*4882a593Smuzhiyun {
3273*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3274*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3275*4882a593Smuzhiyun
3276*4882a593Smuzhiyun np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3277*4882a593Smuzhiyun
3278*4882a593Smuzhiyun if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3279*4882a593Smuzhiyun u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3280*4882a593Smuzhiyun if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3281*4882a593Smuzhiyun writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3282*4882a593Smuzhiyun np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3283*4882a593Smuzhiyun } else {
3284*4882a593Smuzhiyun writel(pff, base + NvRegPacketFilterFlags);
3285*4882a593Smuzhiyun }
3286*4882a593Smuzhiyun }
3287*4882a593Smuzhiyun if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3288*4882a593Smuzhiyun u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3289*4882a593Smuzhiyun if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
3290*4882a593Smuzhiyun u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3291*4882a593Smuzhiyun if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3292*4882a593Smuzhiyun pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
3293*4882a593Smuzhiyun if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
3294*4882a593Smuzhiyun pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
3295*4882a593Smuzhiyun /* limit the number of tx pause frames to a default of 8 */
3296*4882a593Smuzhiyun writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3297*4882a593Smuzhiyun }
3298*4882a593Smuzhiyun writel(pause_enable, base + NvRegTxPauseFrame);
3299*4882a593Smuzhiyun writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3300*4882a593Smuzhiyun np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3301*4882a593Smuzhiyun } else {
3302*4882a593Smuzhiyun writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3303*4882a593Smuzhiyun writel(regmisc, base + NvRegMisc1);
3304*4882a593Smuzhiyun }
3305*4882a593Smuzhiyun }
3306*4882a593Smuzhiyun }
3307*4882a593Smuzhiyun
nv_force_linkspeed(struct net_device * dev,int speed,int duplex)3308*4882a593Smuzhiyun static void nv_force_linkspeed(struct net_device *dev, int speed, int duplex)
3309*4882a593Smuzhiyun {
3310*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3311*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3312*4882a593Smuzhiyun u32 phyreg, txreg;
3313*4882a593Smuzhiyun int mii_status;
3314*4882a593Smuzhiyun
3315*4882a593Smuzhiyun np->linkspeed = NVREG_LINKSPEED_FORCE|speed;
3316*4882a593Smuzhiyun np->duplex = duplex;
3317*4882a593Smuzhiyun
3318*4882a593Smuzhiyun /* see if gigabit phy */
3319*4882a593Smuzhiyun mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3320*4882a593Smuzhiyun if (mii_status & PHY_GIGABIT) {
3321*4882a593Smuzhiyun np->gigabit = PHY_GIGABIT;
3322*4882a593Smuzhiyun phyreg = readl(base + NvRegSlotTime);
3323*4882a593Smuzhiyun phyreg &= ~(0x3FF00);
3324*4882a593Smuzhiyun if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
3325*4882a593Smuzhiyun phyreg |= NVREG_SLOTTIME_10_100_FULL;
3326*4882a593Smuzhiyun else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
3327*4882a593Smuzhiyun phyreg |= NVREG_SLOTTIME_10_100_FULL;
3328*4882a593Smuzhiyun else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
3329*4882a593Smuzhiyun phyreg |= NVREG_SLOTTIME_1000_FULL;
3330*4882a593Smuzhiyun writel(phyreg, base + NvRegSlotTime);
3331*4882a593Smuzhiyun }
3332*4882a593Smuzhiyun
3333*4882a593Smuzhiyun phyreg = readl(base + NvRegPhyInterface);
3334*4882a593Smuzhiyun phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3335*4882a593Smuzhiyun if (np->duplex == 0)
3336*4882a593Smuzhiyun phyreg |= PHY_HALF;
3337*4882a593Smuzhiyun if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3338*4882a593Smuzhiyun phyreg |= PHY_100;
3339*4882a593Smuzhiyun else if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3340*4882a593Smuzhiyun NVREG_LINKSPEED_1000)
3341*4882a593Smuzhiyun phyreg |= PHY_1000;
3342*4882a593Smuzhiyun writel(phyreg, base + NvRegPhyInterface);
3343*4882a593Smuzhiyun
3344*4882a593Smuzhiyun if (phyreg & PHY_RGMII) {
3345*4882a593Smuzhiyun if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3346*4882a593Smuzhiyun NVREG_LINKSPEED_1000)
3347*4882a593Smuzhiyun txreg = NVREG_TX_DEFERRAL_RGMII_1000;
3348*4882a593Smuzhiyun else
3349*4882a593Smuzhiyun txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3350*4882a593Smuzhiyun } else {
3351*4882a593Smuzhiyun txreg = NVREG_TX_DEFERRAL_DEFAULT;
3352*4882a593Smuzhiyun }
3353*4882a593Smuzhiyun writel(txreg, base + NvRegTxDeferral);
3354*4882a593Smuzhiyun
3355*4882a593Smuzhiyun if (np->desc_ver == DESC_VER_1) {
3356*4882a593Smuzhiyun txreg = NVREG_TX_WM_DESC1_DEFAULT;
3357*4882a593Smuzhiyun } else {
3358*4882a593Smuzhiyun if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3359*4882a593Smuzhiyun NVREG_LINKSPEED_1000)
3360*4882a593Smuzhiyun txreg = NVREG_TX_WM_DESC2_3_1000;
3361*4882a593Smuzhiyun else
3362*4882a593Smuzhiyun txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3363*4882a593Smuzhiyun }
3364*4882a593Smuzhiyun writel(txreg, base + NvRegTxWatermark);
3365*4882a593Smuzhiyun
3366*4882a593Smuzhiyun writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
3367*4882a593Smuzhiyun base + NvRegMisc1);
3368*4882a593Smuzhiyun pci_push(base);
3369*4882a593Smuzhiyun writel(np->linkspeed, base + NvRegLinkSpeed);
3370*4882a593Smuzhiyun pci_push(base);
3371*4882a593Smuzhiyun }
3372*4882a593Smuzhiyun
3373*4882a593Smuzhiyun /**
3374*4882a593Smuzhiyun * nv_update_linkspeed - Setup the MAC according to the link partner
3375*4882a593Smuzhiyun * @dev: Network device to be configured
3376*4882a593Smuzhiyun *
3377*4882a593Smuzhiyun * The function queries the PHY and checks if there is a link partner.
3378*4882a593Smuzhiyun * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3379*4882a593Smuzhiyun * set to 10 MBit HD.
3380*4882a593Smuzhiyun *
3381*4882a593Smuzhiyun * The function returns 0 if there is no link partner and 1 if there is
3382*4882a593Smuzhiyun * a good link partner.
3383*4882a593Smuzhiyun */
nv_update_linkspeed(struct net_device * dev)3384*4882a593Smuzhiyun static int nv_update_linkspeed(struct net_device *dev)
3385*4882a593Smuzhiyun {
3386*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3387*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3388*4882a593Smuzhiyun int adv = 0;
3389*4882a593Smuzhiyun int lpa = 0;
3390*4882a593Smuzhiyun int adv_lpa, adv_pause, lpa_pause;
3391*4882a593Smuzhiyun int newls = np->linkspeed;
3392*4882a593Smuzhiyun int newdup = np->duplex;
3393*4882a593Smuzhiyun int mii_status;
3394*4882a593Smuzhiyun u32 bmcr;
3395*4882a593Smuzhiyun int retval = 0;
3396*4882a593Smuzhiyun u32 control_1000, status_1000, phyreg, pause_flags, txreg;
3397*4882a593Smuzhiyun u32 txrxFlags = 0;
3398*4882a593Smuzhiyun u32 phy_exp;
3399*4882a593Smuzhiyun
3400*4882a593Smuzhiyun /* If device loopback is enabled, set carrier on and enable max link
3401*4882a593Smuzhiyun * speed.
3402*4882a593Smuzhiyun */
3403*4882a593Smuzhiyun bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
3404*4882a593Smuzhiyun if (bmcr & BMCR_LOOPBACK) {
3405*4882a593Smuzhiyun if (netif_running(dev)) {
3406*4882a593Smuzhiyun nv_force_linkspeed(dev, NVREG_LINKSPEED_1000, 1);
3407*4882a593Smuzhiyun if (!netif_carrier_ok(dev))
3408*4882a593Smuzhiyun netif_carrier_on(dev);
3409*4882a593Smuzhiyun }
3410*4882a593Smuzhiyun return 1;
3411*4882a593Smuzhiyun }
3412*4882a593Smuzhiyun
3413*4882a593Smuzhiyun /* BMSR_LSTATUS is latched, read it twice:
3414*4882a593Smuzhiyun * we want the current value.
3415*4882a593Smuzhiyun */
3416*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3417*4882a593Smuzhiyun mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3418*4882a593Smuzhiyun
3419*4882a593Smuzhiyun if (!(mii_status & BMSR_LSTATUS)) {
3420*4882a593Smuzhiyun newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3421*4882a593Smuzhiyun newdup = 0;
3422*4882a593Smuzhiyun retval = 0;
3423*4882a593Smuzhiyun goto set_speed;
3424*4882a593Smuzhiyun }
3425*4882a593Smuzhiyun
3426*4882a593Smuzhiyun if (np->autoneg == 0) {
3427*4882a593Smuzhiyun if (np->fixed_mode & LPA_100FULL) {
3428*4882a593Smuzhiyun newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3429*4882a593Smuzhiyun newdup = 1;
3430*4882a593Smuzhiyun } else if (np->fixed_mode & LPA_100HALF) {
3431*4882a593Smuzhiyun newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3432*4882a593Smuzhiyun newdup = 0;
3433*4882a593Smuzhiyun } else if (np->fixed_mode & LPA_10FULL) {
3434*4882a593Smuzhiyun newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3435*4882a593Smuzhiyun newdup = 1;
3436*4882a593Smuzhiyun } else {
3437*4882a593Smuzhiyun newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3438*4882a593Smuzhiyun newdup = 0;
3439*4882a593Smuzhiyun }
3440*4882a593Smuzhiyun retval = 1;
3441*4882a593Smuzhiyun goto set_speed;
3442*4882a593Smuzhiyun }
3443*4882a593Smuzhiyun /* check auto negotiation is complete */
3444*4882a593Smuzhiyun if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3445*4882a593Smuzhiyun /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3446*4882a593Smuzhiyun newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3447*4882a593Smuzhiyun newdup = 0;
3448*4882a593Smuzhiyun retval = 0;
3449*4882a593Smuzhiyun goto set_speed;
3450*4882a593Smuzhiyun }
3451*4882a593Smuzhiyun
3452*4882a593Smuzhiyun adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3453*4882a593Smuzhiyun lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
3454*4882a593Smuzhiyun
3455*4882a593Smuzhiyun retval = 1;
3456*4882a593Smuzhiyun if (np->gigabit == PHY_GIGABIT) {
3457*4882a593Smuzhiyun control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3458*4882a593Smuzhiyun status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
3459*4882a593Smuzhiyun
3460*4882a593Smuzhiyun if ((control_1000 & ADVERTISE_1000FULL) &&
3461*4882a593Smuzhiyun (status_1000 & LPA_1000FULL)) {
3462*4882a593Smuzhiyun newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3463*4882a593Smuzhiyun newdup = 1;
3464*4882a593Smuzhiyun goto set_speed;
3465*4882a593Smuzhiyun }
3466*4882a593Smuzhiyun }
3467*4882a593Smuzhiyun
3468*4882a593Smuzhiyun /* FIXME: handle parallel detection properly */
3469*4882a593Smuzhiyun adv_lpa = lpa & adv;
3470*4882a593Smuzhiyun if (adv_lpa & LPA_100FULL) {
3471*4882a593Smuzhiyun newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3472*4882a593Smuzhiyun newdup = 1;
3473*4882a593Smuzhiyun } else if (adv_lpa & LPA_100HALF) {
3474*4882a593Smuzhiyun newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3475*4882a593Smuzhiyun newdup = 0;
3476*4882a593Smuzhiyun } else if (adv_lpa & LPA_10FULL) {
3477*4882a593Smuzhiyun newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3478*4882a593Smuzhiyun newdup = 1;
3479*4882a593Smuzhiyun } else if (adv_lpa & LPA_10HALF) {
3480*4882a593Smuzhiyun newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3481*4882a593Smuzhiyun newdup = 0;
3482*4882a593Smuzhiyun } else {
3483*4882a593Smuzhiyun newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3484*4882a593Smuzhiyun newdup = 0;
3485*4882a593Smuzhiyun }
3486*4882a593Smuzhiyun
3487*4882a593Smuzhiyun set_speed:
3488*4882a593Smuzhiyun if (np->duplex == newdup && np->linkspeed == newls)
3489*4882a593Smuzhiyun return retval;
3490*4882a593Smuzhiyun
3491*4882a593Smuzhiyun np->duplex = newdup;
3492*4882a593Smuzhiyun np->linkspeed = newls;
3493*4882a593Smuzhiyun
3494*4882a593Smuzhiyun /* The transmitter and receiver must be restarted for safe update */
3495*4882a593Smuzhiyun if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3496*4882a593Smuzhiyun txrxFlags |= NV_RESTART_TX;
3497*4882a593Smuzhiyun nv_stop_tx(dev);
3498*4882a593Smuzhiyun }
3499*4882a593Smuzhiyun if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3500*4882a593Smuzhiyun txrxFlags |= NV_RESTART_RX;
3501*4882a593Smuzhiyun nv_stop_rx(dev);
3502*4882a593Smuzhiyun }
3503*4882a593Smuzhiyun
3504*4882a593Smuzhiyun if (np->gigabit == PHY_GIGABIT) {
3505*4882a593Smuzhiyun phyreg = readl(base + NvRegSlotTime);
3506*4882a593Smuzhiyun phyreg &= ~(0x3FF00);
3507*4882a593Smuzhiyun if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3508*4882a593Smuzhiyun ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3509*4882a593Smuzhiyun phyreg |= NVREG_SLOTTIME_10_100_FULL;
3510*4882a593Smuzhiyun else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
3511*4882a593Smuzhiyun phyreg |= NVREG_SLOTTIME_1000_FULL;
3512*4882a593Smuzhiyun writel(phyreg, base + NvRegSlotTime);
3513*4882a593Smuzhiyun }
3514*4882a593Smuzhiyun
3515*4882a593Smuzhiyun phyreg = readl(base + NvRegPhyInterface);
3516*4882a593Smuzhiyun phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3517*4882a593Smuzhiyun if (np->duplex == 0)
3518*4882a593Smuzhiyun phyreg |= PHY_HALF;
3519*4882a593Smuzhiyun if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3520*4882a593Smuzhiyun phyreg |= PHY_100;
3521*4882a593Smuzhiyun else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3522*4882a593Smuzhiyun phyreg |= PHY_1000;
3523*4882a593Smuzhiyun writel(phyreg, base + NvRegPhyInterface);
3524*4882a593Smuzhiyun
3525*4882a593Smuzhiyun phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
3526*4882a593Smuzhiyun if (phyreg & PHY_RGMII) {
3527*4882a593Smuzhiyun if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
3528*4882a593Smuzhiyun txreg = NVREG_TX_DEFERRAL_RGMII_1000;
3529*4882a593Smuzhiyun } else {
3530*4882a593Smuzhiyun if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3531*4882a593Smuzhiyun if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3532*4882a593Smuzhiyun txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3533*4882a593Smuzhiyun else
3534*4882a593Smuzhiyun txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3535*4882a593Smuzhiyun } else {
3536*4882a593Smuzhiyun txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3537*4882a593Smuzhiyun }
3538*4882a593Smuzhiyun }
3539*4882a593Smuzhiyun } else {
3540*4882a593Smuzhiyun if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3541*4882a593Smuzhiyun txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3542*4882a593Smuzhiyun else
3543*4882a593Smuzhiyun txreg = NVREG_TX_DEFERRAL_DEFAULT;
3544*4882a593Smuzhiyun }
3545*4882a593Smuzhiyun writel(txreg, base + NvRegTxDeferral);
3546*4882a593Smuzhiyun
3547*4882a593Smuzhiyun if (np->desc_ver == DESC_VER_1) {
3548*4882a593Smuzhiyun txreg = NVREG_TX_WM_DESC1_DEFAULT;
3549*4882a593Smuzhiyun } else {
3550*4882a593Smuzhiyun if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3551*4882a593Smuzhiyun txreg = NVREG_TX_WM_DESC2_3_1000;
3552*4882a593Smuzhiyun else
3553*4882a593Smuzhiyun txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3554*4882a593Smuzhiyun }
3555*4882a593Smuzhiyun writel(txreg, base + NvRegTxWatermark);
3556*4882a593Smuzhiyun
3557*4882a593Smuzhiyun writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
3558*4882a593Smuzhiyun base + NvRegMisc1);
3559*4882a593Smuzhiyun pci_push(base);
3560*4882a593Smuzhiyun writel(np->linkspeed, base + NvRegLinkSpeed);
3561*4882a593Smuzhiyun pci_push(base);
3562*4882a593Smuzhiyun
3563*4882a593Smuzhiyun pause_flags = 0;
3564*4882a593Smuzhiyun /* setup pause frame */
3565*4882a593Smuzhiyun if (netif_running(dev) && (np->duplex != 0)) {
3566*4882a593Smuzhiyun if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
3567*4882a593Smuzhiyun adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3568*4882a593Smuzhiyun lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
3569*4882a593Smuzhiyun
3570*4882a593Smuzhiyun switch (adv_pause) {
3571*4882a593Smuzhiyun case ADVERTISE_PAUSE_CAP:
3572*4882a593Smuzhiyun if (lpa_pause & LPA_PAUSE_CAP) {
3573*4882a593Smuzhiyun pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3574*4882a593Smuzhiyun if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3575*4882a593Smuzhiyun pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3576*4882a593Smuzhiyun }
3577*4882a593Smuzhiyun break;
3578*4882a593Smuzhiyun case ADVERTISE_PAUSE_ASYM:
3579*4882a593Smuzhiyun if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
3580*4882a593Smuzhiyun pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3581*4882a593Smuzhiyun break;
3582*4882a593Smuzhiyun case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3583*4882a593Smuzhiyun if (lpa_pause & LPA_PAUSE_CAP) {
3584*4882a593Smuzhiyun pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3585*4882a593Smuzhiyun if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3586*4882a593Smuzhiyun pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3587*4882a593Smuzhiyun }
3588*4882a593Smuzhiyun if (lpa_pause == LPA_PAUSE_ASYM)
3589*4882a593Smuzhiyun pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3590*4882a593Smuzhiyun break;
3591*4882a593Smuzhiyun }
3592*4882a593Smuzhiyun } else {
3593*4882a593Smuzhiyun pause_flags = np->pause_flags;
3594*4882a593Smuzhiyun }
3595*4882a593Smuzhiyun }
3596*4882a593Smuzhiyun nv_update_pause(dev, pause_flags);
3597*4882a593Smuzhiyun
3598*4882a593Smuzhiyun if (txrxFlags & NV_RESTART_TX)
3599*4882a593Smuzhiyun nv_start_tx(dev);
3600*4882a593Smuzhiyun if (txrxFlags & NV_RESTART_RX)
3601*4882a593Smuzhiyun nv_start_rx(dev);
3602*4882a593Smuzhiyun
3603*4882a593Smuzhiyun return retval;
3604*4882a593Smuzhiyun }
3605*4882a593Smuzhiyun
nv_linkchange(struct net_device * dev)3606*4882a593Smuzhiyun static void nv_linkchange(struct net_device *dev)
3607*4882a593Smuzhiyun {
3608*4882a593Smuzhiyun if (nv_update_linkspeed(dev)) {
3609*4882a593Smuzhiyun if (!netif_carrier_ok(dev)) {
3610*4882a593Smuzhiyun netif_carrier_on(dev);
3611*4882a593Smuzhiyun netdev_info(dev, "link up\n");
3612*4882a593Smuzhiyun nv_txrx_gate(dev, false);
3613*4882a593Smuzhiyun nv_start_rx(dev);
3614*4882a593Smuzhiyun }
3615*4882a593Smuzhiyun } else {
3616*4882a593Smuzhiyun if (netif_carrier_ok(dev)) {
3617*4882a593Smuzhiyun netif_carrier_off(dev);
3618*4882a593Smuzhiyun netdev_info(dev, "link down\n");
3619*4882a593Smuzhiyun nv_txrx_gate(dev, true);
3620*4882a593Smuzhiyun nv_stop_rx(dev);
3621*4882a593Smuzhiyun }
3622*4882a593Smuzhiyun }
3623*4882a593Smuzhiyun }
3624*4882a593Smuzhiyun
nv_link_irq(struct net_device * dev)3625*4882a593Smuzhiyun static void nv_link_irq(struct net_device *dev)
3626*4882a593Smuzhiyun {
3627*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3628*4882a593Smuzhiyun u32 miistat;
3629*4882a593Smuzhiyun
3630*4882a593Smuzhiyun miistat = readl(base + NvRegMIIStatus);
3631*4882a593Smuzhiyun writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
3632*4882a593Smuzhiyun
3633*4882a593Smuzhiyun if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3634*4882a593Smuzhiyun nv_linkchange(dev);
3635*4882a593Smuzhiyun }
3636*4882a593Smuzhiyun
nv_msi_workaround(struct fe_priv * np)3637*4882a593Smuzhiyun static void nv_msi_workaround(struct fe_priv *np)
3638*4882a593Smuzhiyun {
3639*4882a593Smuzhiyun
3640*4882a593Smuzhiyun /* Need to toggle the msi irq mask within the ethernet device,
3641*4882a593Smuzhiyun * otherwise, future interrupts will not be detected.
3642*4882a593Smuzhiyun */
3643*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_ENABLED) {
3644*4882a593Smuzhiyun u8 __iomem *base = np->base;
3645*4882a593Smuzhiyun
3646*4882a593Smuzhiyun writel(0, base + NvRegMSIIrqMask);
3647*4882a593Smuzhiyun writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3648*4882a593Smuzhiyun }
3649*4882a593Smuzhiyun }
3650*4882a593Smuzhiyun
nv_change_interrupt_mode(struct net_device * dev,int total_work)3651*4882a593Smuzhiyun static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3652*4882a593Smuzhiyun {
3653*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3654*4882a593Smuzhiyun
3655*4882a593Smuzhiyun if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3656*4882a593Smuzhiyun if (total_work > NV_DYNAMIC_THRESHOLD) {
3657*4882a593Smuzhiyun /* transition to poll based interrupts */
3658*4882a593Smuzhiyun np->quiet_count = 0;
3659*4882a593Smuzhiyun if (np->irqmask != NVREG_IRQMASK_CPU) {
3660*4882a593Smuzhiyun np->irqmask = NVREG_IRQMASK_CPU;
3661*4882a593Smuzhiyun return 1;
3662*4882a593Smuzhiyun }
3663*4882a593Smuzhiyun } else {
3664*4882a593Smuzhiyun if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3665*4882a593Smuzhiyun np->quiet_count++;
3666*4882a593Smuzhiyun } else {
3667*4882a593Smuzhiyun /* reached a period of low activity, switch
3668*4882a593Smuzhiyun to per tx/rx packet interrupts */
3669*4882a593Smuzhiyun if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3670*4882a593Smuzhiyun np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3671*4882a593Smuzhiyun return 1;
3672*4882a593Smuzhiyun }
3673*4882a593Smuzhiyun }
3674*4882a593Smuzhiyun }
3675*4882a593Smuzhiyun }
3676*4882a593Smuzhiyun return 0;
3677*4882a593Smuzhiyun }
3678*4882a593Smuzhiyun
nv_nic_irq(int foo,void * data)3679*4882a593Smuzhiyun static irqreturn_t nv_nic_irq(int foo, void *data)
3680*4882a593Smuzhiyun {
3681*4882a593Smuzhiyun struct net_device *dev = (struct net_device *) data;
3682*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3683*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3684*4882a593Smuzhiyun
3685*4882a593Smuzhiyun if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3686*4882a593Smuzhiyun np->events = readl(base + NvRegIrqStatus);
3687*4882a593Smuzhiyun writel(np->events, base + NvRegIrqStatus);
3688*4882a593Smuzhiyun } else {
3689*4882a593Smuzhiyun np->events = readl(base + NvRegMSIXIrqStatus);
3690*4882a593Smuzhiyun writel(np->events, base + NvRegMSIXIrqStatus);
3691*4882a593Smuzhiyun }
3692*4882a593Smuzhiyun if (!(np->events & np->irqmask))
3693*4882a593Smuzhiyun return IRQ_NONE;
3694*4882a593Smuzhiyun
3695*4882a593Smuzhiyun nv_msi_workaround(np);
3696*4882a593Smuzhiyun
3697*4882a593Smuzhiyun if (napi_schedule_prep(&np->napi)) {
3698*4882a593Smuzhiyun /*
3699*4882a593Smuzhiyun * Disable further irq's (msix not enabled with napi)
3700*4882a593Smuzhiyun */
3701*4882a593Smuzhiyun writel(0, base + NvRegIrqMask);
3702*4882a593Smuzhiyun __napi_schedule(&np->napi);
3703*4882a593Smuzhiyun }
3704*4882a593Smuzhiyun
3705*4882a593Smuzhiyun return IRQ_HANDLED;
3706*4882a593Smuzhiyun }
3707*4882a593Smuzhiyun
3708*4882a593Smuzhiyun /* All _optimized functions are used to help increase performance
3709*4882a593Smuzhiyun * (reduce CPU and increase throughput). They use descripter version 3,
3710*4882a593Smuzhiyun * compiler directives, and reduce memory accesses.
3711*4882a593Smuzhiyun */
nv_nic_irq_optimized(int foo,void * data)3712*4882a593Smuzhiyun static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3713*4882a593Smuzhiyun {
3714*4882a593Smuzhiyun struct net_device *dev = (struct net_device *) data;
3715*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3716*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3717*4882a593Smuzhiyun
3718*4882a593Smuzhiyun if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3719*4882a593Smuzhiyun np->events = readl(base + NvRegIrqStatus);
3720*4882a593Smuzhiyun writel(np->events, base + NvRegIrqStatus);
3721*4882a593Smuzhiyun } else {
3722*4882a593Smuzhiyun np->events = readl(base + NvRegMSIXIrqStatus);
3723*4882a593Smuzhiyun writel(np->events, base + NvRegMSIXIrqStatus);
3724*4882a593Smuzhiyun }
3725*4882a593Smuzhiyun if (!(np->events & np->irqmask))
3726*4882a593Smuzhiyun return IRQ_NONE;
3727*4882a593Smuzhiyun
3728*4882a593Smuzhiyun nv_msi_workaround(np);
3729*4882a593Smuzhiyun
3730*4882a593Smuzhiyun if (napi_schedule_prep(&np->napi)) {
3731*4882a593Smuzhiyun /*
3732*4882a593Smuzhiyun * Disable further irq's (msix not enabled with napi)
3733*4882a593Smuzhiyun */
3734*4882a593Smuzhiyun writel(0, base + NvRegIrqMask);
3735*4882a593Smuzhiyun __napi_schedule(&np->napi);
3736*4882a593Smuzhiyun }
3737*4882a593Smuzhiyun
3738*4882a593Smuzhiyun return IRQ_HANDLED;
3739*4882a593Smuzhiyun }
3740*4882a593Smuzhiyun
nv_nic_irq_tx(int foo,void * data)3741*4882a593Smuzhiyun static irqreturn_t nv_nic_irq_tx(int foo, void *data)
3742*4882a593Smuzhiyun {
3743*4882a593Smuzhiyun struct net_device *dev = (struct net_device *) data;
3744*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3745*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3746*4882a593Smuzhiyun u32 events;
3747*4882a593Smuzhiyun int i;
3748*4882a593Smuzhiyun unsigned long flags;
3749*4882a593Smuzhiyun
3750*4882a593Smuzhiyun for (i = 0;; i++) {
3751*4882a593Smuzhiyun events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3752*4882a593Smuzhiyun writel(events, base + NvRegMSIXIrqStatus);
3753*4882a593Smuzhiyun netdev_dbg(dev, "tx irq events: %08x\n", events);
3754*4882a593Smuzhiyun if (!(events & np->irqmask))
3755*4882a593Smuzhiyun break;
3756*4882a593Smuzhiyun
3757*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3758*4882a593Smuzhiyun nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3759*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3760*4882a593Smuzhiyun
3761*4882a593Smuzhiyun if (unlikely(i > max_interrupt_work)) {
3762*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3763*4882a593Smuzhiyun /* disable interrupts on the nic */
3764*4882a593Smuzhiyun writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3765*4882a593Smuzhiyun pci_push(base);
3766*4882a593Smuzhiyun
3767*4882a593Smuzhiyun if (!np->in_shutdown) {
3768*4882a593Smuzhiyun np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3769*4882a593Smuzhiyun mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3770*4882a593Smuzhiyun }
3771*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3772*4882a593Smuzhiyun netdev_dbg(dev, "%s: too many iterations (%d)\n",
3773*4882a593Smuzhiyun __func__, i);
3774*4882a593Smuzhiyun break;
3775*4882a593Smuzhiyun }
3776*4882a593Smuzhiyun
3777*4882a593Smuzhiyun }
3778*4882a593Smuzhiyun
3779*4882a593Smuzhiyun return IRQ_RETVAL(i);
3780*4882a593Smuzhiyun }
3781*4882a593Smuzhiyun
nv_napi_poll(struct napi_struct * napi,int budget)3782*4882a593Smuzhiyun static int nv_napi_poll(struct napi_struct *napi, int budget)
3783*4882a593Smuzhiyun {
3784*4882a593Smuzhiyun struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3785*4882a593Smuzhiyun struct net_device *dev = np->dev;
3786*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3787*4882a593Smuzhiyun unsigned long flags;
3788*4882a593Smuzhiyun int retcode;
3789*4882a593Smuzhiyun int rx_count, tx_work = 0, rx_work = 0;
3790*4882a593Smuzhiyun
3791*4882a593Smuzhiyun do {
3792*4882a593Smuzhiyun if (!nv_optimized(np)) {
3793*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3794*4882a593Smuzhiyun tx_work += nv_tx_done(dev, np->tx_ring_size);
3795*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3796*4882a593Smuzhiyun
3797*4882a593Smuzhiyun rx_count = nv_rx_process(dev, budget - rx_work);
3798*4882a593Smuzhiyun retcode = nv_alloc_rx(dev);
3799*4882a593Smuzhiyun } else {
3800*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3801*4882a593Smuzhiyun tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3802*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3803*4882a593Smuzhiyun
3804*4882a593Smuzhiyun rx_count = nv_rx_process_optimized(dev,
3805*4882a593Smuzhiyun budget - rx_work);
3806*4882a593Smuzhiyun retcode = nv_alloc_rx_optimized(dev);
3807*4882a593Smuzhiyun }
3808*4882a593Smuzhiyun } while (retcode == 0 &&
3809*4882a593Smuzhiyun rx_count > 0 && (rx_work += rx_count) < budget);
3810*4882a593Smuzhiyun
3811*4882a593Smuzhiyun if (retcode) {
3812*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3813*4882a593Smuzhiyun if (!np->in_shutdown)
3814*4882a593Smuzhiyun mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3815*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3816*4882a593Smuzhiyun }
3817*4882a593Smuzhiyun
3818*4882a593Smuzhiyun nv_change_interrupt_mode(dev, tx_work + rx_work);
3819*4882a593Smuzhiyun
3820*4882a593Smuzhiyun if (unlikely(np->events & NVREG_IRQ_LINK)) {
3821*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3822*4882a593Smuzhiyun nv_link_irq(dev);
3823*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3824*4882a593Smuzhiyun }
3825*4882a593Smuzhiyun if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3826*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3827*4882a593Smuzhiyun nv_linkchange(dev);
3828*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3829*4882a593Smuzhiyun np->link_timeout = jiffies + LINK_TIMEOUT;
3830*4882a593Smuzhiyun }
3831*4882a593Smuzhiyun if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3832*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3833*4882a593Smuzhiyun if (!np->in_shutdown) {
3834*4882a593Smuzhiyun np->nic_poll_irq = np->irqmask;
3835*4882a593Smuzhiyun np->recover_error = 1;
3836*4882a593Smuzhiyun mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3837*4882a593Smuzhiyun }
3838*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3839*4882a593Smuzhiyun napi_complete(napi);
3840*4882a593Smuzhiyun return rx_work;
3841*4882a593Smuzhiyun }
3842*4882a593Smuzhiyun
3843*4882a593Smuzhiyun if (rx_work < budget) {
3844*4882a593Smuzhiyun /* re-enable interrupts
3845*4882a593Smuzhiyun (msix not enabled in napi) */
3846*4882a593Smuzhiyun napi_complete_done(napi, rx_work);
3847*4882a593Smuzhiyun
3848*4882a593Smuzhiyun writel(np->irqmask, base + NvRegIrqMask);
3849*4882a593Smuzhiyun }
3850*4882a593Smuzhiyun return rx_work;
3851*4882a593Smuzhiyun }
3852*4882a593Smuzhiyun
nv_nic_irq_rx(int foo,void * data)3853*4882a593Smuzhiyun static irqreturn_t nv_nic_irq_rx(int foo, void *data)
3854*4882a593Smuzhiyun {
3855*4882a593Smuzhiyun struct net_device *dev = (struct net_device *) data;
3856*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3857*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3858*4882a593Smuzhiyun u32 events;
3859*4882a593Smuzhiyun int i;
3860*4882a593Smuzhiyun unsigned long flags;
3861*4882a593Smuzhiyun
3862*4882a593Smuzhiyun for (i = 0;; i++) {
3863*4882a593Smuzhiyun events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3864*4882a593Smuzhiyun writel(events, base + NvRegMSIXIrqStatus);
3865*4882a593Smuzhiyun netdev_dbg(dev, "rx irq events: %08x\n", events);
3866*4882a593Smuzhiyun if (!(events & np->irqmask))
3867*4882a593Smuzhiyun break;
3868*4882a593Smuzhiyun
3869*4882a593Smuzhiyun if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
3870*4882a593Smuzhiyun if (unlikely(nv_alloc_rx_optimized(dev))) {
3871*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3872*4882a593Smuzhiyun if (!np->in_shutdown)
3873*4882a593Smuzhiyun mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3874*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3875*4882a593Smuzhiyun }
3876*4882a593Smuzhiyun }
3877*4882a593Smuzhiyun
3878*4882a593Smuzhiyun if (unlikely(i > max_interrupt_work)) {
3879*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3880*4882a593Smuzhiyun /* disable interrupts on the nic */
3881*4882a593Smuzhiyun writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3882*4882a593Smuzhiyun pci_push(base);
3883*4882a593Smuzhiyun
3884*4882a593Smuzhiyun if (!np->in_shutdown) {
3885*4882a593Smuzhiyun np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3886*4882a593Smuzhiyun mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3887*4882a593Smuzhiyun }
3888*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3889*4882a593Smuzhiyun netdev_dbg(dev, "%s: too many iterations (%d)\n",
3890*4882a593Smuzhiyun __func__, i);
3891*4882a593Smuzhiyun break;
3892*4882a593Smuzhiyun }
3893*4882a593Smuzhiyun }
3894*4882a593Smuzhiyun
3895*4882a593Smuzhiyun return IRQ_RETVAL(i);
3896*4882a593Smuzhiyun }
3897*4882a593Smuzhiyun
nv_nic_irq_other(int foo,void * data)3898*4882a593Smuzhiyun static irqreturn_t nv_nic_irq_other(int foo, void *data)
3899*4882a593Smuzhiyun {
3900*4882a593Smuzhiyun struct net_device *dev = (struct net_device *) data;
3901*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3902*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3903*4882a593Smuzhiyun u32 events;
3904*4882a593Smuzhiyun int i;
3905*4882a593Smuzhiyun unsigned long flags;
3906*4882a593Smuzhiyun
3907*4882a593Smuzhiyun for (i = 0;; i++) {
3908*4882a593Smuzhiyun events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3909*4882a593Smuzhiyun writel(events, base + NvRegMSIXIrqStatus);
3910*4882a593Smuzhiyun netdev_dbg(dev, "irq events: %08x\n", events);
3911*4882a593Smuzhiyun if (!(events & np->irqmask))
3912*4882a593Smuzhiyun break;
3913*4882a593Smuzhiyun
3914*4882a593Smuzhiyun /* check tx in case we reached max loop limit in tx isr */
3915*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3916*4882a593Smuzhiyun nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3917*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3918*4882a593Smuzhiyun
3919*4882a593Smuzhiyun if (events & NVREG_IRQ_LINK) {
3920*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3921*4882a593Smuzhiyun nv_link_irq(dev);
3922*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3923*4882a593Smuzhiyun }
3924*4882a593Smuzhiyun if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
3925*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3926*4882a593Smuzhiyun nv_linkchange(dev);
3927*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3928*4882a593Smuzhiyun np->link_timeout = jiffies + LINK_TIMEOUT;
3929*4882a593Smuzhiyun }
3930*4882a593Smuzhiyun if (events & NVREG_IRQ_RECOVER_ERROR) {
3931*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3932*4882a593Smuzhiyun /* disable interrupts on the nic */
3933*4882a593Smuzhiyun writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3934*4882a593Smuzhiyun pci_push(base);
3935*4882a593Smuzhiyun
3936*4882a593Smuzhiyun if (!np->in_shutdown) {
3937*4882a593Smuzhiyun np->nic_poll_irq |= NVREG_IRQ_OTHER;
3938*4882a593Smuzhiyun np->recover_error = 1;
3939*4882a593Smuzhiyun mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3940*4882a593Smuzhiyun }
3941*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3942*4882a593Smuzhiyun break;
3943*4882a593Smuzhiyun }
3944*4882a593Smuzhiyun if (unlikely(i > max_interrupt_work)) {
3945*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
3946*4882a593Smuzhiyun /* disable interrupts on the nic */
3947*4882a593Smuzhiyun writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3948*4882a593Smuzhiyun pci_push(base);
3949*4882a593Smuzhiyun
3950*4882a593Smuzhiyun if (!np->in_shutdown) {
3951*4882a593Smuzhiyun np->nic_poll_irq |= NVREG_IRQ_OTHER;
3952*4882a593Smuzhiyun mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3953*4882a593Smuzhiyun }
3954*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
3955*4882a593Smuzhiyun netdev_dbg(dev, "%s: too many iterations (%d)\n",
3956*4882a593Smuzhiyun __func__, i);
3957*4882a593Smuzhiyun break;
3958*4882a593Smuzhiyun }
3959*4882a593Smuzhiyun
3960*4882a593Smuzhiyun }
3961*4882a593Smuzhiyun
3962*4882a593Smuzhiyun return IRQ_RETVAL(i);
3963*4882a593Smuzhiyun }
3964*4882a593Smuzhiyun
nv_nic_irq_test(int foo,void * data)3965*4882a593Smuzhiyun static irqreturn_t nv_nic_irq_test(int foo, void *data)
3966*4882a593Smuzhiyun {
3967*4882a593Smuzhiyun struct net_device *dev = (struct net_device *) data;
3968*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
3969*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3970*4882a593Smuzhiyun u32 events;
3971*4882a593Smuzhiyun
3972*4882a593Smuzhiyun if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3973*4882a593Smuzhiyun events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3974*4882a593Smuzhiyun writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3975*4882a593Smuzhiyun } else {
3976*4882a593Smuzhiyun events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3977*4882a593Smuzhiyun writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3978*4882a593Smuzhiyun }
3979*4882a593Smuzhiyun pci_push(base);
3980*4882a593Smuzhiyun if (!(events & NVREG_IRQ_TIMER))
3981*4882a593Smuzhiyun return IRQ_RETVAL(0);
3982*4882a593Smuzhiyun
3983*4882a593Smuzhiyun nv_msi_workaround(np);
3984*4882a593Smuzhiyun
3985*4882a593Smuzhiyun spin_lock(&np->lock);
3986*4882a593Smuzhiyun np->intr_test = 1;
3987*4882a593Smuzhiyun spin_unlock(&np->lock);
3988*4882a593Smuzhiyun
3989*4882a593Smuzhiyun return IRQ_RETVAL(1);
3990*4882a593Smuzhiyun }
3991*4882a593Smuzhiyun
set_msix_vector_map(struct net_device * dev,u32 vector,u32 irqmask)3992*4882a593Smuzhiyun static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3993*4882a593Smuzhiyun {
3994*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
3995*4882a593Smuzhiyun int i;
3996*4882a593Smuzhiyun u32 msixmap = 0;
3997*4882a593Smuzhiyun
3998*4882a593Smuzhiyun /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3999*4882a593Smuzhiyun * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
4000*4882a593Smuzhiyun * the remaining 8 interrupts.
4001*4882a593Smuzhiyun */
4002*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
4003*4882a593Smuzhiyun if ((irqmask >> i) & 0x1)
4004*4882a593Smuzhiyun msixmap |= vector << (i << 2);
4005*4882a593Smuzhiyun }
4006*4882a593Smuzhiyun writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
4007*4882a593Smuzhiyun
4008*4882a593Smuzhiyun msixmap = 0;
4009*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
4010*4882a593Smuzhiyun if ((irqmask >> (i + 8)) & 0x1)
4011*4882a593Smuzhiyun msixmap |= vector << (i << 2);
4012*4882a593Smuzhiyun }
4013*4882a593Smuzhiyun writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
4014*4882a593Smuzhiyun }
4015*4882a593Smuzhiyun
nv_request_irq(struct net_device * dev,int intr_test)4016*4882a593Smuzhiyun static int nv_request_irq(struct net_device *dev, int intr_test)
4017*4882a593Smuzhiyun {
4018*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
4019*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
4020*4882a593Smuzhiyun int ret;
4021*4882a593Smuzhiyun int i;
4022*4882a593Smuzhiyun irqreturn_t (*handler)(int foo, void *data);
4023*4882a593Smuzhiyun
4024*4882a593Smuzhiyun if (intr_test) {
4025*4882a593Smuzhiyun handler = nv_nic_irq_test;
4026*4882a593Smuzhiyun } else {
4027*4882a593Smuzhiyun if (nv_optimized(np))
4028*4882a593Smuzhiyun handler = nv_nic_irq_optimized;
4029*4882a593Smuzhiyun else
4030*4882a593Smuzhiyun handler = nv_nic_irq;
4031*4882a593Smuzhiyun }
4032*4882a593Smuzhiyun
4033*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_X_CAPABLE) {
4034*4882a593Smuzhiyun for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
4035*4882a593Smuzhiyun np->msi_x_entry[i].entry = i;
4036*4882a593Smuzhiyun ret = pci_enable_msix_range(np->pci_dev,
4037*4882a593Smuzhiyun np->msi_x_entry,
4038*4882a593Smuzhiyun np->msi_flags & NV_MSI_X_VECTORS_MASK,
4039*4882a593Smuzhiyun np->msi_flags & NV_MSI_X_VECTORS_MASK);
4040*4882a593Smuzhiyun if (ret > 0) {
4041*4882a593Smuzhiyun np->msi_flags |= NV_MSI_X_ENABLED;
4042*4882a593Smuzhiyun if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
4043*4882a593Smuzhiyun /* Request irq for rx handling */
4044*4882a593Smuzhiyun sprintf(np->name_rx, "%s-rx", dev->name);
4045*4882a593Smuzhiyun ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
4046*4882a593Smuzhiyun nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev);
4047*4882a593Smuzhiyun if (ret) {
4048*4882a593Smuzhiyun netdev_info(dev,
4049*4882a593Smuzhiyun "request_irq failed for rx %d\n",
4050*4882a593Smuzhiyun ret);
4051*4882a593Smuzhiyun pci_disable_msix(np->pci_dev);
4052*4882a593Smuzhiyun np->msi_flags &= ~NV_MSI_X_ENABLED;
4053*4882a593Smuzhiyun goto out_err;
4054*4882a593Smuzhiyun }
4055*4882a593Smuzhiyun /* Request irq for tx handling */
4056*4882a593Smuzhiyun sprintf(np->name_tx, "%s-tx", dev->name);
4057*4882a593Smuzhiyun ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
4058*4882a593Smuzhiyun nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev);
4059*4882a593Smuzhiyun if (ret) {
4060*4882a593Smuzhiyun netdev_info(dev,
4061*4882a593Smuzhiyun "request_irq failed for tx %d\n",
4062*4882a593Smuzhiyun ret);
4063*4882a593Smuzhiyun pci_disable_msix(np->pci_dev);
4064*4882a593Smuzhiyun np->msi_flags &= ~NV_MSI_X_ENABLED;
4065*4882a593Smuzhiyun goto out_free_rx;
4066*4882a593Smuzhiyun }
4067*4882a593Smuzhiyun /* Request irq for link and timer handling */
4068*4882a593Smuzhiyun sprintf(np->name_other, "%s-other", dev->name);
4069*4882a593Smuzhiyun ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
4070*4882a593Smuzhiyun nv_nic_irq_other, IRQF_SHARED, np->name_other, dev);
4071*4882a593Smuzhiyun if (ret) {
4072*4882a593Smuzhiyun netdev_info(dev,
4073*4882a593Smuzhiyun "request_irq failed for link %d\n",
4074*4882a593Smuzhiyun ret);
4075*4882a593Smuzhiyun pci_disable_msix(np->pci_dev);
4076*4882a593Smuzhiyun np->msi_flags &= ~NV_MSI_X_ENABLED;
4077*4882a593Smuzhiyun goto out_free_tx;
4078*4882a593Smuzhiyun }
4079*4882a593Smuzhiyun /* map interrupts to their respective vector */
4080*4882a593Smuzhiyun writel(0, base + NvRegMSIXMap0);
4081*4882a593Smuzhiyun writel(0, base + NvRegMSIXMap1);
4082*4882a593Smuzhiyun set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
4083*4882a593Smuzhiyun set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
4084*4882a593Smuzhiyun set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
4085*4882a593Smuzhiyun } else {
4086*4882a593Smuzhiyun /* Request irq for all interrupts */
4087*4882a593Smuzhiyun ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector,
4088*4882a593Smuzhiyun handler, IRQF_SHARED, dev->name, dev);
4089*4882a593Smuzhiyun if (ret) {
4090*4882a593Smuzhiyun netdev_info(dev,
4091*4882a593Smuzhiyun "request_irq failed %d\n",
4092*4882a593Smuzhiyun ret);
4093*4882a593Smuzhiyun pci_disable_msix(np->pci_dev);
4094*4882a593Smuzhiyun np->msi_flags &= ~NV_MSI_X_ENABLED;
4095*4882a593Smuzhiyun goto out_err;
4096*4882a593Smuzhiyun }
4097*4882a593Smuzhiyun
4098*4882a593Smuzhiyun /* map interrupts to vector 0 */
4099*4882a593Smuzhiyun writel(0, base + NvRegMSIXMap0);
4100*4882a593Smuzhiyun writel(0, base + NvRegMSIXMap1);
4101*4882a593Smuzhiyun }
4102*4882a593Smuzhiyun netdev_info(dev, "MSI-X enabled\n");
4103*4882a593Smuzhiyun return 0;
4104*4882a593Smuzhiyun }
4105*4882a593Smuzhiyun }
4106*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_CAPABLE) {
4107*4882a593Smuzhiyun ret = pci_enable_msi(np->pci_dev);
4108*4882a593Smuzhiyun if (ret == 0) {
4109*4882a593Smuzhiyun np->msi_flags |= NV_MSI_ENABLED;
4110*4882a593Smuzhiyun ret = request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev);
4111*4882a593Smuzhiyun if (ret) {
4112*4882a593Smuzhiyun netdev_info(dev, "request_irq failed %d\n",
4113*4882a593Smuzhiyun ret);
4114*4882a593Smuzhiyun pci_disable_msi(np->pci_dev);
4115*4882a593Smuzhiyun np->msi_flags &= ~NV_MSI_ENABLED;
4116*4882a593Smuzhiyun goto out_err;
4117*4882a593Smuzhiyun }
4118*4882a593Smuzhiyun
4119*4882a593Smuzhiyun /* map interrupts to vector 0 */
4120*4882a593Smuzhiyun writel(0, base + NvRegMSIMap0);
4121*4882a593Smuzhiyun writel(0, base + NvRegMSIMap1);
4122*4882a593Smuzhiyun /* enable msi vector 0 */
4123*4882a593Smuzhiyun writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
4124*4882a593Smuzhiyun netdev_info(dev, "MSI enabled\n");
4125*4882a593Smuzhiyun return 0;
4126*4882a593Smuzhiyun }
4127*4882a593Smuzhiyun }
4128*4882a593Smuzhiyun
4129*4882a593Smuzhiyun if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
4130*4882a593Smuzhiyun goto out_err;
4131*4882a593Smuzhiyun
4132*4882a593Smuzhiyun return 0;
4133*4882a593Smuzhiyun out_free_tx:
4134*4882a593Smuzhiyun free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
4135*4882a593Smuzhiyun out_free_rx:
4136*4882a593Smuzhiyun free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
4137*4882a593Smuzhiyun out_err:
4138*4882a593Smuzhiyun return 1;
4139*4882a593Smuzhiyun }
4140*4882a593Smuzhiyun
nv_free_irq(struct net_device * dev)4141*4882a593Smuzhiyun static void nv_free_irq(struct net_device *dev)
4142*4882a593Smuzhiyun {
4143*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
4144*4882a593Smuzhiyun int i;
4145*4882a593Smuzhiyun
4146*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_X_ENABLED) {
4147*4882a593Smuzhiyun for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
4148*4882a593Smuzhiyun free_irq(np->msi_x_entry[i].vector, dev);
4149*4882a593Smuzhiyun pci_disable_msix(np->pci_dev);
4150*4882a593Smuzhiyun np->msi_flags &= ~NV_MSI_X_ENABLED;
4151*4882a593Smuzhiyun } else {
4152*4882a593Smuzhiyun free_irq(np->pci_dev->irq, dev);
4153*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_ENABLED) {
4154*4882a593Smuzhiyun pci_disable_msi(np->pci_dev);
4155*4882a593Smuzhiyun np->msi_flags &= ~NV_MSI_ENABLED;
4156*4882a593Smuzhiyun }
4157*4882a593Smuzhiyun }
4158*4882a593Smuzhiyun }
4159*4882a593Smuzhiyun
nv_do_nic_poll(struct timer_list * t)4160*4882a593Smuzhiyun static void nv_do_nic_poll(struct timer_list *t)
4161*4882a593Smuzhiyun {
4162*4882a593Smuzhiyun struct fe_priv *np = from_timer(np, t, nic_poll);
4163*4882a593Smuzhiyun struct net_device *dev = np->dev;
4164*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
4165*4882a593Smuzhiyun u32 mask = 0;
4166*4882a593Smuzhiyun unsigned long flags;
4167*4882a593Smuzhiyun unsigned int irq = 0;
4168*4882a593Smuzhiyun
4169*4882a593Smuzhiyun /*
4170*4882a593Smuzhiyun * First disable irq(s) and then
4171*4882a593Smuzhiyun * reenable interrupts on the nic, we have to do this before calling
4172*4882a593Smuzhiyun * nv_nic_irq because that may decide to do otherwise
4173*4882a593Smuzhiyun */
4174*4882a593Smuzhiyun
4175*4882a593Smuzhiyun if (!using_multi_irqs(dev)) {
4176*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_X_ENABLED)
4177*4882a593Smuzhiyun irq = np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector;
4178*4882a593Smuzhiyun else
4179*4882a593Smuzhiyun irq = np->pci_dev->irq;
4180*4882a593Smuzhiyun mask = np->irqmask;
4181*4882a593Smuzhiyun } else {
4182*4882a593Smuzhiyun if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
4183*4882a593Smuzhiyun irq = np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector;
4184*4882a593Smuzhiyun mask |= NVREG_IRQ_RX_ALL;
4185*4882a593Smuzhiyun }
4186*4882a593Smuzhiyun if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
4187*4882a593Smuzhiyun irq = np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector;
4188*4882a593Smuzhiyun mask |= NVREG_IRQ_TX_ALL;
4189*4882a593Smuzhiyun }
4190*4882a593Smuzhiyun if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
4191*4882a593Smuzhiyun irq = np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector;
4192*4882a593Smuzhiyun mask |= NVREG_IRQ_OTHER;
4193*4882a593Smuzhiyun }
4194*4882a593Smuzhiyun }
4195*4882a593Smuzhiyun
4196*4882a593Smuzhiyun disable_irq_nosync_lockdep_irqsave(irq, &flags);
4197*4882a593Smuzhiyun synchronize_irq(irq);
4198*4882a593Smuzhiyun
4199*4882a593Smuzhiyun if (np->recover_error) {
4200*4882a593Smuzhiyun np->recover_error = 0;
4201*4882a593Smuzhiyun netdev_info(dev, "MAC in recoverable error state\n");
4202*4882a593Smuzhiyun if (netif_running(dev)) {
4203*4882a593Smuzhiyun netif_tx_lock_bh(dev);
4204*4882a593Smuzhiyun netif_addr_lock(dev);
4205*4882a593Smuzhiyun spin_lock(&np->lock);
4206*4882a593Smuzhiyun /* stop engines */
4207*4882a593Smuzhiyun nv_stop_rxtx(dev);
4208*4882a593Smuzhiyun if (np->driver_data & DEV_HAS_POWER_CNTRL)
4209*4882a593Smuzhiyun nv_mac_reset(dev);
4210*4882a593Smuzhiyun nv_txrx_reset(dev);
4211*4882a593Smuzhiyun /* drain rx queue */
4212*4882a593Smuzhiyun nv_drain_rxtx(dev);
4213*4882a593Smuzhiyun /* reinit driver view of the rx queue */
4214*4882a593Smuzhiyun set_bufsize(dev);
4215*4882a593Smuzhiyun if (nv_init_ring(dev)) {
4216*4882a593Smuzhiyun if (!np->in_shutdown)
4217*4882a593Smuzhiyun mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4218*4882a593Smuzhiyun }
4219*4882a593Smuzhiyun /* reinit nic view of the rx queue */
4220*4882a593Smuzhiyun writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4221*4882a593Smuzhiyun setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4222*4882a593Smuzhiyun writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4223*4882a593Smuzhiyun base + NvRegRingSizes);
4224*4882a593Smuzhiyun pci_push(base);
4225*4882a593Smuzhiyun writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4226*4882a593Smuzhiyun pci_push(base);
4227*4882a593Smuzhiyun /* clear interrupts */
4228*4882a593Smuzhiyun if (!(np->msi_flags & NV_MSI_X_ENABLED))
4229*4882a593Smuzhiyun writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4230*4882a593Smuzhiyun else
4231*4882a593Smuzhiyun writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4232*4882a593Smuzhiyun
4233*4882a593Smuzhiyun /* restart rx engine */
4234*4882a593Smuzhiyun nv_start_rxtx(dev);
4235*4882a593Smuzhiyun spin_unlock(&np->lock);
4236*4882a593Smuzhiyun netif_addr_unlock(dev);
4237*4882a593Smuzhiyun netif_tx_unlock_bh(dev);
4238*4882a593Smuzhiyun }
4239*4882a593Smuzhiyun }
4240*4882a593Smuzhiyun
4241*4882a593Smuzhiyun writel(mask, base + NvRegIrqMask);
4242*4882a593Smuzhiyun pci_push(base);
4243*4882a593Smuzhiyun
4244*4882a593Smuzhiyun if (!using_multi_irqs(dev)) {
4245*4882a593Smuzhiyun np->nic_poll_irq = 0;
4246*4882a593Smuzhiyun if (nv_optimized(np))
4247*4882a593Smuzhiyun nv_nic_irq_optimized(0, dev);
4248*4882a593Smuzhiyun else
4249*4882a593Smuzhiyun nv_nic_irq(0, dev);
4250*4882a593Smuzhiyun } else {
4251*4882a593Smuzhiyun if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
4252*4882a593Smuzhiyun np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
4253*4882a593Smuzhiyun nv_nic_irq_rx(0, dev);
4254*4882a593Smuzhiyun }
4255*4882a593Smuzhiyun if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
4256*4882a593Smuzhiyun np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
4257*4882a593Smuzhiyun nv_nic_irq_tx(0, dev);
4258*4882a593Smuzhiyun }
4259*4882a593Smuzhiyun if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
4260*4882a593Smuzhiyun np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
4261*4882a593Smuzhiyun nv_nic_irq_other(0, dev);
4262*4882a593Smuzhiyun }
4263*4882a593Smuzhiyun }
4264*4882a593Smuzhiyun
4265*4882a593Smuzhiyun enable_irq_lockdep_irqrestore(irq, &flags);
4266*4882a593Smuzhiyun }
4267*4882a593Smuzhiyun
4268*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
nv_poll_controller(struct net_device * dev)4269*4882a593Smuzhiyun static void nv_poll_controller(struct net_device *dev)
4270*4882a593Smuzhiyun {
4271*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4272*4882a593Smuzhiyun
4273*4882a593Smuzhiyun nv_do_nic_poll(&np->nic_poll);
4274*4882a593Smuzhiyun }
4275*4882a593Smuzhiyun #endif
4276*4882a593Smuzhiyun
nv_do_stats_poll(struct timer_list * t)4277*4882a593Smuzhiyun static void nv_do_stats_poll(struct timer_list *t)
4278*4882a593Smuzhiyun __acquires(&netdev_priv(dev)->hwstats_lock)
4279*4882a593Smuzhiyun __releases(&netdev_priv(dev)->hwstats_lock)
4280*4882a593Smuzhiyun {
4281*4882a593Smuzhiyun struct fe_priv *np = from_timer(np, t, stats_poll);
4282*4882a593Smuzhiyun struct net_device *dev = np->dev;
4283*4882a593Smuzhiyun
4284*4882a593Smuzhiyun /* If lock is currently taken, the stats are being refreshed
4285*4882a593Smuzhiyun * and hence fresh enough */
4286*4882a593Smuzhiyun if (spin_trylock(&np->hwstats_lock)) {
4287*4882a593Smuzhiyun nv_update_stats(dev);
4288*4882a593Smuzhiyun spin_unlock(&np->hwstats_lock);
4289*4882a593Smuzhiyun }
4290*4882a593Smuzhiyun
4291*4882a593Smuzhiyun if (!np->in_shutdown)
4292*4882a593Smuzhiyun mod_timer(&np->stats_poll,
4293*4882a593Smuzhiyun round_jiffies(jiffies + STATS_INTERVAL));
4294*4882a593Smuzhiyun }
4295*4882a593Smuzhiyun
nv_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)4296*4882a593Smuzhiyun static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4297*4882a593Smuzhiyun {
4298*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4299*4882a593Smuzhiyun strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
4300*4882a593Smuzhiyun strlcpy(info->version, FORCEDETH_VERSION, sizeof(info->version));
4301*4882a593Smuzhiyun strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
4302*4882a593Smuzhiyun }
4303*4882a593Smuzhiyun
nv_get_wol(struct net_device * dev,struct ethtool_wolinfo * wolinfo)4304*4882a593Smuzhiyun static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4305*4882a593Smuzhiyun {
4306*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4307*4882a593Smuzhiyun wolinfo->supported = WAKE_MAGIC;
4308*4882a593Smuzhiyun
4309*4882a593Smuzhiyun spin_lock_irq(&np->lock);
4310*4882a593Smuzhiyun if (np->wolenabled)
4311*4882a593Smuzhiyun wolinfo->wolopts = WAKE_MAGIC;
4312*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
4313*4882a593Smuzhiyun }
4314*4882a593Smuzhiyun
nv_set_wol(struct net_device * dev,struct ethtool_wolinfo * wolinfo)4315*4882a593Smuzhiyun static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4316*4882a593Smuzhiyun {
4317*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4318*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
4319*4882a593Smuzhiyun u32 flags = 0;
4320*4882a593Smuzhiyun
4321*4882a593Smuzhiyun if (wolinfo->wolopts == 0) {
4322*4882a593Smuzhiyun np->wolenabled = 0;
4323*4882a593Smuzhiyun } else if (wolinfo->wolopts & WAKE_MAGIC) {
4324*4882a593Smuzhiyun np->wolenabled = 1;
4325*4882a593Smuzhiyun flags = NVREG_WAKEUPFLAGS_ENABLE;
4326*4882a593Smuzhiyun }
4327*4882a593Smuzhiyun if (netif_running(dev)) {
4328*4882a593Smuzhiyun spin_lock_irq(&np->lock);
4329*4882a593Smuzhiyun writel(flags, base + NvRegWakeUpFlags);
4330*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
4331*4882a593Smuzhiyun }
4332*4882a593Smuzhiyun device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
4333*4882a593Smuzhiyun return 0;
4334*4882a593Smuzhiyun }
4335*4882a593Smuzhiyun
nv_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)4336*4882a593Smuzhiyun static int nv_get_link_ksettings(struct net_device *dev,
4337*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
4338*4882a593Smuzhiyun {
4339*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4340*4882a593Smuzhiyun u32 speed, supported, advertising;
4341*4882a593Smuzhiyun int adv;
4342*4882a593Smuzhiyun
4343*4882a593Smuzhiyun spin_lock_irq(&np->lock);
4344*4882a593Smuzhiyun cmd->base.port = PORT_MII;
4345*4882a593Smuzhiyun if (!netif_running(dev)) {
4346*4882a593Smuzhiyun /* We do not track link speed / duplex setting if the
4347*4882a593Smuzhiyun * interface is disabled. Force a link check */
4348*4882a593Smuzhiyun if (nv_update_linkspeed(dev)) {
4349*4882a593Smuzhiyun netif_carrier_on(dev);
4350*4882a593Smuzhiyun } else {
4351*4882a593Smuzhiyun netif_carrier_off(dev);
4352*4882a593Smuzhiyun }
4353*4882a593Smuzhiyun }
4354*4882a593Smuzhiyun
4355*4882a593Smuzhiyun if (netif_carrier_ok(dev)) {
4356*4882a593Smuzhiyun switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
4357*4882a593Smuzhiyun case NVREG_LINKSPEED_10:
4358*4882a593Smuzhiyun speed = SPEED_10;
4359*4882a593Smuzhiyun break;
4360*4882a593Smuzhiyun case NVREG_LINKSPEED_100:
4361*4882a593Smuzhiyun speed = SPEED_100;
4362*4882a593Smuzhiyun break;
4363*4882a593Smuzhiyun case NVREG_LINKSPEED_1000:
4364*4882a593Smuzhiyun speed = SPEED_1000;
4365*4882a593Smuzhiyun break;
4366*4882a593Smuzhiyun default:
4367*4882a593Smuzhiyun speed = -1;
4368*4882a593Smuzhiyun break;
4369*4882a593Smuzhiyun }
4370*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_HALF;
4371*4882a593Smuzhiyun if (np->duplex)
4372*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_FULL;
4373*4882a593Smuzhiyun } else {
4374*4882a593Smuzhiyun speed = SPEED_UNKNOWN;
4375*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_UNKNOWN;
4376*4882a593Smuzhiyun }
4377*4882a593Smuzhiyun cmd->base.speed = speed;
4378*4882a593Smuzhiyun cmd->base.autoneg = np->autoneg;
4379*4882a593Smuzhiyun
4380*4882a593Smuzhiyun advertising = ADVERTISED_MII;
4381*4882a593Smuzhiyun if (np->autoneg) {
4382*4882a593Smuzhiyun advertising |= ADVERTISED_Autoneg;
4383*4882a593Smuzhiyun adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4384*4882a593Smuzhiyun if (adv & ADVERTISE_10HALF)
4385*4882a593Smuzhiyun advertising |= ADVERTISED_10baseT_Half;
4386*4882a593Smuzhiyun if (adv & ADVERTISE_10FULL)
4387*4882a593Smuzhiyun advertising |= ADVERTISED_10baseT_Full;
4388*4882a593Smuzhiyun if (adv & ADVERTISE_100HALF)
4389*4882a593Smuzhiyun advertising |= ADVERTISED_100baseT_Half;
4390*4882a593Smuzhiyun if (adv & ADVERTISE_100FULL)
4391*4882a593Smuzhiyun advertising |= ADVERTISED_100baseT_Full;
4392*4882a593Smuzhiyun if (np->gigabit == PHY_GIGABIT) {
4393*4882a593Smuzhiyun adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4394*4882a593Smuzhiyun if (adv & ADVERTISE_1000FULL)
4395*4882a593Smuzhiyun advertising |= ADVERTISED_1000baseT_Full;
4396*4882a593Smuzhiyun }
4397*4882a593Smuzhiyun }
4398*4882a593Smuzhiyun supported = (SUPPORTED_Autoneg |
4399*4882a593Smuzhiyun SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4400*4882a593Smuzhiyun SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4401*4882a593Smuzhiyun SUPPORTED_MII);
4402*4882a593Smuzhiyun if (np->gigabit == PHY_GIGABIT)
4403*4882a593Smuzhiyun supported |= SUPPORTED_1000baseT_Full;
4404*4882a593Smuzhiyun
4405*4882a593Smuzhiyun cmd->base.phy_address = np->phyaddr;
4406*4882a593Smuzhiyun
4407*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
4408*4882a593Smuzhiyun supported);
4409*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
4410*4882a593Smuzhiyun advertising);
4411*4882a593Smuzhiyun
4412*4882a593Smuzhiyun /* ignore maxtxpkt, maxrxpkt for now */
4413*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
4414*4882a593Smuzhiyun return 0;
4415*4882a593Smuzhiyun }
4416*4882a593Smuzhiyun
nv_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)4417*4882a593Smuzhiyun static int nv_set_link_ksettings(struct net_device *dev,
4418*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
4419*4882a593Smuzhiyun {
4420*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4421*4882a593Smuzhiyun u32 speed = cmd->base.speed;
4422*4882a593Smuzhiyun u32 advertising;
4423*4882a593Smuzhiyun
4424*4882a593Smuzhiyun ethtool_convert_link_mode_to_legacy_u32(&advertising,
4425*4882a593Smuzhiyun cmd->link_modes.advertising);
4426*4882a593Smuzhiyun
4427*4882a593Smuzhiyun if (cmd->base.port != PORT_MII)
4428*4882a593Smuzhiyun return -EINVAL;
4429*4882a593Smuzhiyun if (cmd->base.phy_address != np->phyaddr) {
4430*4882a593Smuzhiyun /* TODO: support switching between multiple phys. Should be
4431*4882a593Smuzhiyun * trivial, but not enabled due to lack of test hardware. */
4432*4882a593Smuzhiyun return -EINVAL;
4433*4882a593Smuzhiyun }
4434*4882a593Smuzhiyun if (cmd->base.autoneg == AUTONEG_ENABLE) {
4435*4882a593Smuzhiyun u32 mask;
4436*4882a593Smuzhiyun
4437*4882a593Smuzhiyun mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4438*4882a593Smuzhiyun ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4439*4882a593Smuzhiyun if (np->gigabit == PHY_GIGABIT)
4440*4882a593Smuzhiyun mask |= ADVERTISED_1000baseT_Full;
4441*4882a593Smuzhiyun
4442*4882a593Smuzhiyun if ((advertising & mask) == 0)
4443*4882a593Smuzhiyun return -EINVAL;
4444*4882a593Smuzhiyun
4445*4882a593Smuzhiyun } else if (cmd->base.autoneg == AUTONEG_DISABLE) {
4446*4882a593Smuzhiyun /* Note: autonegotiation disable, speed 1000 intentionally
4447*4882a593Smuzhiyun * forbidden - no one should need that. */
4448*4882a593Smuzhiyun
4449*4882a593Smuzhiyun if (speed != SPEED_10 && speed != SPEED_100)
4450*4882a593Smuzhiyun return -EINVAL;
4451*4882a593Smuzhiyun if (cmd->base.duplex != DUPLEX_HALF &&
4452*4882a593Smuzhiyun cmd->base.duplex != DUPLEX_FULL)
4453*4882a593Smuzhiyun return -EINVAL;
4454*4882a593Smuzhiyun } else {
4455*4882a593Smuzhiyun return -EINVAL;
4456*4882a593Smuzhiyun }
4457*4882a593Smuzhiyun
4458*4882a593Smuzhiyun netif_carrier_off(dev);
4459*4882a593Smuzhiyun if (netif_running(dev)) {
4460*4882a593Smuzhiyun unsigned long flags;
4461*4882a593Smuzhiyun
4462*4882a593Smuzhiyun nv_disable_irq(dev);
4463*4882a593Smuzhiyun netif_tx_lock_bh(dev);
4464*4882a593Smuzhiyun netif_addr_lock(dev);
4465*4882a593Smuzhiyun /* with plain spinlock lockdep complains */
4466*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
4467*4882a593Smuzhiyun /* stop engines */
4468*4882a593Smuzhiyun /* FIXME:
4469*4882a593Smuzhiyun * this can take some time, and interrupts are disabled
4470*4882a593Smuzhiyun * due to spin_lock_irqsave, but let's hope no daemon
4471*4882a593Smuzhiyun * is going to change the settings very often...
4472*4882a593Smuzhiyun * Worst case:
4473*4882a593Smuzhiyun * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4474*4882a593Smuzhiyun * + some minor delays, which is up to a second approximately
4475*4882a593Smuzhiyun */
4476*4882a593Smuzhiyun nv_stop_rxtx(dev);
4477*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
4478*4882a593Smuzhiyun netif_addr_unlock(dev);
4479*4882a593Smuzhiyun netif_tx_unlock_bh(dev);
4480*4882a593Smuzhiyun }
4481*4882a593Smuzhiyun
4482*4882a593Smuzhiyun if (cmd->base.autoneg == AUTONEG_ENABLE) {
4483*4882a593Smuzhiyun int adv, bmcr;
4484*4882a593Smuzhiyun
4485*4882a593Smuzhiyun np->autoneg = 1;
4486*4882a593Smuzhiyun
4487*4882a593Smuzhiyun /* advertise only what has been requested */
4488*4882a593Smuzhiyun adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4489*4882a593Smuzhiyun adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4490*4882a593Smuzhiyun if (advertising & ADVERTISED_10baseT_Half)
4491*4882a593Smuzhiyun adv |= ADVERTISE_10HALF;
4492*4882a593Smuzhiyun if (advertising & ADVERTISED_10baseT_Full)
4493*4882a593Smuzhiyun adv |= ADVERTISE_10FULL;
4494*4882a593Smuzhiyun if (advertising & ADVERTISED_100baseT_Half)
4495*4882a593Smuzhiyun adv |= ADVERTISE_100HALF;
4496*4882a593Smuzhiyun if (advertising & ADVERTISED_100baseT_Full)
4497*4882a593Smuzhiyun adv |= ADVERTISE_100FULL;
4498*4882a593Smuzhiyun if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
4499*4882a593Smuzhiyun adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4500*4882a593Smuzhiyun if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4501*4882a593Smuzhiyun adv |= ADVERTISE_PAUSE_ASYM;
4502*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4503*4882a593Smuzhiyun
4504*4882a593Smuzhiyun if (np->gigabit == PHY_GIGABIT) {
4505*4882a593Smuzhiyun adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4506*4882a593Smuzhiyun adv &= ~ADVERTISE_1000FULL;
4507*4882a593Smuzhiyun if (advertising & ADVERTISED_1000baseT_Full)
4508*4882a593Smuzhiyun adv |= ADVERTISE_1000FULL;
4509*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
4510*4882a593Smuzhiyun }
4511*4882a593Smuzhiyun
4512*4882a593Smuzhiyun if (netif_running(dev))
4513*4882a593Smuzhiyun netdev_info(dev, "link down\n");
4514*4882a593Smuzhiyun bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4515*4882a593Smuzhiyun if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4516*4882a593Smuzhiyun bmcr |= BMCR_ANENABLE;
4517*4882a593Smuzhiyun /* reset the phy in order for settings to stick,
4518*4882a593Smuzhiyun * and cause autoneg to start */
4519*4882a593Smuzhiyun if (phy_reset(dev, bmcr)) {
4520*4882a593Smuzhiyun netdev_info(dev, "phy reset failed\n");
4521*4882a593Smuzhiyun return -EINVAL;
4522*4882a593Smuzhiyun }
4523*4882a593Smuzhiyun } else {
4524*4882a593Smuzhiyun bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4525*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4526*4882a593Smuzhiyun }
4527*4882a593Smuzhiyun } else {
4528*4882a593Smuzhiyun int adv, bmcr;
4529*4882a593Smuzhiyun
4530*4882a593Smuzhiyun np->autoneg = 0;
4531*4882a593Smuzhiyun
4532*4882a593Smuzhiyun adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4533*4882a593Smuzhiyun adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4534*4882a593Smuzhiyun if (speed == SPEED_10 && cmd->base.duplex == DUPLEX_HALF)
4535*4882a593Smuzhiyun adv |= ADVERTISE_10HALF;
4536*4882a593Smuzhiyun if (speed == SPEED_10 && cmd->base.duplex == DUPLEX_FULL)
4537*4882a593Smuzhiyun adv |= ADVERTISE_10FULL;
4538*4882a593Smuzhiyun if (speed == SPEED_100 && cmd->base.duplex == DUPLEX_HALF)
4539*4882a593Smuzhiyun adv |= ADVERTISE_100HALF;
4540*4882a593Smuzhiyun if (speed == SPEED_100 && cmd->base.duplex == DUPLEX_FULL)
4541*4882a593Smuzhiyun adv |= ADVERTISE_100FULL;
4542*4882a593Smuzhiyun np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4543*4882a593Smuzhiyun if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
4544*4882a593Smuzhiyun adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4545*4882a593Smuzhiyun np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4546*4882a593Smuzhiyun }
4547*4882a593Smuzhiyun if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4548*4882a593Smuzhiyun adv |= ADVERTISE_PAUSE_ASYM;
4549*4882a593Smuzhiyun np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4550*4882a593Smuzhiyun }
4551*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4552*4882a593Smuzhiyun np->fixed_mode = adv;
4553*4882a593Smuzhiyun
4554*4882a593Smuzhiyun if (np->gigabit == PHY_GIGABIT) {
4555*4882a593Smuzhiyun adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4556*4882a593Smuzhiyun adv &= ~ADVERTISE_1000FULL;
4557*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
4558*4882a593Smuzhiyun }
4559*4882a593Smuzhiyun
4560*4882a593Smuzhiyun bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4561*4882a593Smuzhiyun bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4562*4882a593Smuzhiyun if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
4563*4882a593Smuzhiyun bmcr |= BMCR_FULLDPLX;
4564*4882a593Smuzhiyun if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
4565*4882a593Smuzhiyun bmcr |= BMCR_SPEED100;
4566*4882a593Smuzhiyun if (np->phy_oui == PHY_OUI_MARVELL) {
4567*4882a593Smuzhiyun /* reset the phy in order for forced mode settings to stick */
4568*4882a593Smuzhiyun if (phy_reset(dev, bmcr)) {
4569*4882a593Smuzhiyun netdev_info(dev, "phy reset failed\n");
4570*4882a593Smuzhiyun return -EINVAL;
4571*4882a593Smuzhiyun }
4572*4882a593Smuzhiyun } else {
4573*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4574*4882a593Smuzhiyun if (netif_running(dev)) {
4575*4882a593Smuzhiyun /* Wait a bit and then reconfigure the nic. */
4576*4882a593Smuzhiyun udelay(10);
4577*4882a593Smuzhiyun nv_linkchange(dev);
4578*4882a593Smuzhiyun }
4579*4882a593Smuzhiyun }
4580*4882a593Smuzhiyun }
4581*4882a593Smuzhiyun
4582*4882a593Smuzhiyun if (netif_running(dev)) {
4583*4882a593Smuzhiyun nv_start_rxtx(dev);
4584*4882a593Smuzhiyun nv_enable_irq(dev);
4585*4882a593Smuzhiyun }
4586*4882a593Smuzhiyun
4587*4882a593Smuzhiyun return 0;
4588*4882a593Smuzhiyun }
4589*4882a593Smuzhiyun
4590*4882a593Smuzhiyun #define FORCEDETH_REGS_VER 1
4591*4882a593Smuzhiyun
nv_get_regs_len(struct net_device * dev)4592*4882a593Smuzhiyun static int nv_get_regs_len(struct net_device *dev)
4593*4882a593Smuzhiyun {
4594*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4595*4882a593Smuzhiyun return np->register_size;
4596*4882a593Smuzhiyun }
4597*4882a593Smuzhiyun
nv_get_regs(struct net_device * dev,struct ethtool_regs * regs,void * buf)4598*4882a593Smuzhiyun static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4599*4882a593Smuzhiyun {
4600*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4601*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
4602*4882a593Smuzhiyun u32 *rbuf = buf;
4603*4882a593Smuzhiyun int i;
4604*4882a593Smuzhiyun
4605*4882a593Smuzhiyun regs->version = FORCEDETH_REGS_VER;
4606*4882a593Smuzhiyun spin_lock_irq(&np->lock);
4607*4882a593Smuzhiyun for (i = 0; i < np->register_size/sizeof(u32); i++)
4608*4882a593Smuzhiyun rbuf[i] = readl(base + i*sizeof(u32));
4609*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
4610*4882a593Smuzhiyun }
4611*4882a593Smuzhiyun
nv_nway_reset(struct net_device * dev)4612*4882a593Smuzhiyun static int nv_nway_reset(struct net_device *dev)
4613*4882a593Smuzhiyun {
4614*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4615*4882a593Smuzhiyun int ret;
4616*4882a593Smuzhiyun
4617*4882a593Smuzhiyun if (np->autoneg) {
4618*4882a593Smuzhiyun int bmcr;
4619*4882a593Smuzhiyun
4620*4882a593Smuzhiyun netif_carrier_off(dev);
4621*4882a593Smuzhiyun if (netif_running(dev)) {
4622*4882a593Smuzhiyun nv_disable_irq(dev);
4623*4882a593Smuzhiyun netif_tx_lock_bh(dev);
4624*4882a593Smuzhiyun netif_addr_lock(dev);
4625*4882a593Smuzhiyun spin_lock(&np->lock);
4626*4882a593Smuzhiyun /* stop engines */
4627*4882a593Smuzhiyun nv_stop_rxtx(dev);
4628*4882a593Smuzhiyun spin_unlock(&np->lock);
4629*4882a593Smuzhiyun netif_addr_unlock(dev);
4630*4882a593Smuzhiyun netif_tx_unlock_bh(dev);
4631*4882a593Smuzhiyun netdev_info(dev, "link down\n");
4632*4882a593Smuzhiyun }
4633*4882a593Smuzhiyun
4634*4882a593Smuzhiyun bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4635*4882a593Smuzhiyun if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4636*4882a593Smuzhiyun bmcr |= BMCR_ANENABLE;
4637*4882a593Smuzhiyun /* reset the phy in order for settings to stick*/
4638*4882a593Smuzhiyun if (phy_reset(dev, bmcr)) {
4639*4882a593Smuzhiyun netdev_info(dev, "phy reset failed\n");
4640*4882a593Smuzhiyun return -EINVAL;
4641*4882a593Smuzhiyun }
4642*4882a593Smuzhiyun } else {
4643*4882a593Smuzhiyun bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4644*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4645*4882a593Smuzhiyun }
4646*4882a593Smuzhiyun
4647*4882a593Smuzhiyun if (netif_running(dev)) {
4648*4882a593Smuzhiyun nv_start_rxtx(dev);
4649*4882a593Smuzhiyun nv_enable_irq(dev);
4650*4882a593Smuzhiyun }
4651*4882a593Smuzhiyun ret = 0;
4652*4882a593Smuzhiyun } else {
4653*4882a593Smuzhiyun ret = -EINVAL;
4654*4882a593Smuzhiyun }
4655*4882a593Smuzhiyun
4656*4882a593Smuzhiyun return ret;
4657*4882a593Smuzhiyun }
4658*4882a593Smuzhiyun
nv_get_ringparam(struct net_device * dev,struct ethtool_ringparam * ring)4659*4882a593Smuzhiyun static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4660*4882a593Smuzhiyun {
4661*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4662*4882a593Smuzhiyun
4663*4882a593Smuzhiyun ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4664*4882a593Smuzhiyun ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4665*4882a593Smuzhiyun
4666*4882a593Smuzhiyun ring->rx_pending = np->rx_ring_size;
4667*4882a593Smuzhiyun ring->tx_pending = np->tx_ring_size;
4668*4882a593Smuzhiyun }
4669*4882a593Smuzhiyun
nv_set_ringparam(struct net_device * dev,struct ethtool_ringparam * ring)4670*4882a593Smuzhiyun static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4671*4882a593Smuzhiyun {
4672*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4673*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
4674*4882a593Smuzhiyun u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
4675*4882a593Smuzhiyun dma_addr_t ring_addr;
4676*4882a593Smuzhiyun
4677*4882a593Smuzhiyun if (ring->rx_pending < RX_RING_MIN ||
4678*4882a593Smuzhiyun ring->tx_pending < TX_RING_MIN ||
4679*4882a593Smuzhiyun ring->rx_mini_pending != 0 ||
4680*4882a593Smuzhiyun ring->rx_jumbo_pending != 0 ||
4681*4882a593Smuzhiyun (np->desc_ver == DESC_VER_1 &&
4682*4882a593Smuzhiyun (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4683*4882a593Smuzhiyun ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4684*4882a593Smuzhiyun (np->desc_ver != DESC_VER_1 &&
4685*4882a593Smuzhiyun (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4686*4882a593Smuzhiyun ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4687*4882a593Smuzhiyun return -EINVAL;
4688*4882a593Smuzhiyun }
4689*4882a593Smuzhiyun
4690*4882a593Smuzhiyun /* allocate new rings */
4691*4882a593Smuzhiyun if (!nv_optimized(np)) {
4692*4882a593Smuzhiyun rxtx_ring = dma_alloc_coherent(&np->pci_dev->dev,
4693*4882a593Smuzhiyun sizeof(struct ring_desc) *
4694*4882a593Smuzhiyun (ring->rx_pending +
4695*4882a593Smuzhiyun ring->tx_pending),
4696*4882a593Smuzhiyun &ring_addr, GFP_ATOMIC);
4697*4882a593Smuzhiyun } else {
4698*4882a593Smuzhiyun rxtx_ring = dma_alloc_coherent(&np->pci_dev->dev,
4699*4882a593Smuzhiyun sizeof(struct ring_desc_ex) *
4700*4882a593Smuzhiyun (ring->rx_pending +
4701*4882a593Smuzhiyun ring->tx_pending),
4702*4882a593Smuzhiyun &ring_addr, GFP_ATOMIC);
4703*4882a593Smuzhiyun }
4704*4882a593Smuzhiyun rx_skbuff = kmalloc_array(ring->rx_pending, sizeof(struct nv_skb_map),
4705*4882a593Smuzhiyun GFP_KERNEL);
4706*4882a593Smuzhiyun tx_skbuff = kmalloc_array(ring->tx_pending, sizeof(struct nv_skb_map),
4707*4882a593Smuzhiyun GFP_KERNEL);
4708*4882a593Smuzhiyun if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
4709*4882a593Smuzhiyun /* fall back to old rings */
4710*4882a593Smuzhiyun if (!nv_optimized(np)) {
4711*4882a593Smuzhiyun if (rxtx_ring)
4712*4882a593Smuzhiyun dma_free_coherent(&np->pci_dev->dev,
4713*4882a593Smuzhiyun sizeof(struct ring_desc) *
4714*4882a593Smuzhiyun (ring->rx_pending +
4715*4882a593Smuzhiyun ring->tx_pending),
4716*4882a593Smuzhiyun rxtx_ring, ring_addr);
4717*4882a593Smuzhiyun } else {
4718*4882a593Smuzhiyun if (rxtx_ring)
4719*4882a593Smuzhiyun dma_free_coherent(&np->pci_dev->dev,
4720*4882a593Smuzhiyun sizeof(struct ring_desc_ex) *
4721*4882a593Smuzhiyun (ring->rx_pending +
4722*4882a593Smuzhiyun ring->tx_pending),
4723*4882a593Smuzhiyun rxtx_ring, ring_addr);
4724*4882a593Smuzhiyun }
4725*4882a593Smuzhiyun
4726*4882a593Smuzhiyun kfree(rx_skbuff);
4727*4882a593Smuzhiyun kfree(tx_skbuff);
4728*4882a593Smuzhiyun goto exit;
4729*4882a593Smuzhiyun }
4730*4882a593Smuzhiyun
4731*4882a593Smuzhiyun if (netif_running(dev)) {
4732*4882a593Smuzhiyun nv_disable_irq(dev);
4733*4882a593Smuzhiyun nv_napi_disable(dev);
4734*4882a593Smuzhiyun netif_tx_lock_bh(dev);
4735*4882a593Smuzhiyun netif_addr_lock(dev);
4736*4882a593Smuzhiyun spin_lock(&np->lock);
4737*4882a593Smuzhiyun /* stop engines */
4738*4882a593Smuzhiyun nv_stop_rxtx(dev);
4739*4882a593Smuzhiyun nv_txrx_reset(dev);
4740*4882a593Smuzhiyun /* drain queues */
4741*4882a593Smuzhiyun nv_drain_rxtx(dev);
4742*4882a593Smuzhiyun /* delete queues */
4743*4882a593Smuzhiyun free_rings(dev);
4744*4882a593Smuzhiyun }
4745*4882a593Smuzhiyun
4746*4882a593Smuzhiyun /* set new values */
4747*4882a593Smuzhiyun np->rx_ring_size = ring->rx_pending;
4748*4882a593Smuzhiyun np->tx_ring_size = ring->tx_pending;
4749*4882a593Smuzhiyun
4750*4882a593Smuzhiyun if (!nv_optimized(np)) {
4751*4882a593Smuzhiyun np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
4752*4882a593Smuzhiyun np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4753*4882a593Smuzhiyun } else {
4754*4882a593Smuzhiyun np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
4755*4882a593Smuzhiyun np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4756*4882a593Smuzhiyun }
4757*4882a593Smuzhiyun np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4758*4882a593Smuzhiyun np->tx_skb = (struct nv_skb_map *)tx_skbuff;
4759*4882a593Smuzhiyun np->ring_addr = ring_addr;
4760*4882a593Smuzhiyun
4761*4882a593Smuzhiyun memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4762*4882a593Smuzhiyun memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
4763*4882a593Smuzhiyun
4764*4882a593Smuzhiyun if (netif_running(dev)) {
4765*4882a593Smuzhiyun /* reinit driver view of the queues */
4766*4882a593Smuzhiyun set_bufsize(dev);
4767*4882a593Smuzhiyun if (nv_init_ring(dev)) {
4768*4882a593Smuzhiyun if (!np->in_shutdown)
4769*4882a593Smuzhiyun mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4770*4882a593Smuzhiyun }
4771*4882a593Smuzhiyun
4772*4882a593Smuzhiyun /* reinit nic view of the queues */
4773*4882a593Smuzhiyun writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4774*4882a593Smuzhiyun setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4775*4882a593Smuzhiyun writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4776*4882a593Smuzhiyun base + NvRegRingSizes);
4777*4882a593Smuzhiyun pci_push(base);
4778*4882a593Smuzhiyun writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4779*4882a593Smuzhiyun pci_push(base);
4780*4882a593Smuzhiyun
4781*4882a593Smuzhiyun /* restart engines */
4782*4882a593Smuzhiyun nv_start_rxtx(dev);
4783*4882a593Smuzhiyun spin_unlock(&np->lock);
4784*4882a593Smuzhiyun netif_addr_unlock(dev);
4785*4882a593Smuzhiyun netif_tx_unlock_bh(dev);
4786*4882a593Smuzhiyun nv_napi_enable(dev);
4787*4882a593Smuzhiyun nv_enable_irq(dev);
4788*4882a593Smuzhiyun }
4789*4882a593Smuzhiyun return 0;
4790*4882a593Smuzhiyun exit:
4791*4882a593Smuzhiyun return -ENOMEM;
4792*4882a593Smuzhiyun }
4793*4882a593Smuzhiyun
nv_get_pauseparam(struct net_device * dev,struct ethtool_pauseparam * pause)4794*4882a593Smuzhiyun static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4795*4882a593Smuzhiyun {
4796*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4797*4882a593Smuzhiyun
4798*4882a593Smuzhiyun pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4799*4882a593Smuzhiyun pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4800*4882a593Smuzhiyun pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4801*4882a593Smuzhiyun }
4802*4882a593Smuzhiyun
nv_set_pauseparam(struct net_device * dev,struct ethtool_pauseparam * pause)4803*4882a593Smuzhiyun static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4804*4882a593Smuzhiyun {
4805*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4806*4882a593Smuzhiyun int adv, bmcr;
4807*4882a593Smuzhiyun
4808*4882a593Smuzhiyun if ((!np->autoneg && np->duplex == 0) ||
4809*4882a593Smuzhiyun (np->autoneg && !pause->autoneg && np->duplex == 0)) {
4810*4882a593Smuzhiyun netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
4811*4882a593Smuzhiyun return -EINVAL;
4812*4882a593Smuzhiyun }
4813*4882a593Smuzhiyun if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
4814*4882a593Smuzhiyun netdev_info(dev, "hardware does not support tx pause frames\n");
4815*4882a593Smuzhiyun return -EINVAL;
4816*4882a593Smuzhiyun }
4817*4882a593Smuzhiyun
4818*4882a593Smuzhiyun netif_carrier_off(dev);
4819*4882a593Smuzhiyun if (netif_running(dev)) {
4820*4882a593Smuzhiyun nv_disable_irq(dev);
4821*4882a593Smuzhiyun netif_tx_lock_bh(dev);
4822*4882a593Smuzhiyun netif_addr_lock(dev);
4823*4882a593Smuzhiyun spin_lock(&np->lock);
4824*4882a593Smuzhiyun /* stop engines */
4825*4882a593Smuzhiyun nv_stop_rxtx(dev);
4826*4882a593Smuzhiyun spin_unlock(&np->lock);
4827*4882a593Smuzhiyun netif_addr_unlock(dev);
4828*4882a593Smuzhiyun netif_tx_unlock_bh(dev);
4829*4882a593Smuzhiyun }
4830*4882a593Smuzhiyun
4831*4882a593Smuzhiyun np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4832*4882a593Smuzhiyun if (pause->rx_pause)
4833*4882a593Smuzhiyun np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4834*4882a593Smuzhiyun if (pause->tx_pause)
4835*4882a593Smuzhiyun np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4836*4882a593Smuzhiyun
4837*4882a593Smuzhiyun if (np->autoneg && pause->autoneg) {
4838*4882a593Smuzhiyun np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4839*4882a593Smuzhiyun
4840*4882a593Smuzhiyun adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4841*4882a593Smuzhiyun adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4842*4882a593Smuzhiyun if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
4843*4882a593Smuzhiyun adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4844*4882a593Smuzhiyun if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4845*4882a593Smuzhiyun adv |= ADVERTISE_PAUSE_ASYM;
4846*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4847*4882a593Smuzhiyun
4848*4882a593Smuzhiyun if (netif_running(dev))
4849*4882a593Smuzhiyun netdev_info(dev, "link down\n");
4850*4882a593Smuzhiyun bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4851*4882a593Smuzhiyun bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4852*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4853*4882a593Smuzhiyun } else {
4854*4882a593Smuzhiyun np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4855*4882a593Smuzhiyun if (pause->rx_pause)
4856*4882a593Smuzhiyun np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4857*4882a593Smuzhiyun if (pause->tx_pause)
4858*4882a593Smuzhiyun np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4859*4882a593Smuzhiyun
4860*4882a593Smuzhiyun if (!netif_running(dev))
4861*4882a593Smuzhiyun nv_update_linkspeed(dev);
4862*4882a593Smuzhiyun else
4863*4882a593Smuzhiyun nv_update_pause(dev, np->pause_flags);
4864*4882a593Smuzhiyun }
4865*4882a593Smuzhiyun
4866*4882a593Smuzhiyun if (netif_running(dev)) {
4867*4882a593Smuzhiyun nv_start_rxtx(dev);
4868*4882a593Smuzhiyun nv_enable_irq(dev);
4869*4882a593Smuzhiyun }
4870*4882a593Smuzhiyun return 0;
4871*4882a593Smuzhiyun }
4872*4882a593Smuzhiyun
nv_set_loopback(struct net_device * dev,netdev_features_t features)4873*4882a593Smuzhiyun static int nv_set_loopback(struct net_device *dev, netdev_features_t features)
4874*4882a593Smuzhiyun {
4875*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4876*4882a593Smuzhiyun unsigned long flags;
4877*4882a593Smuzhiyun u32 miicontrol;
4878*4882a593Smuzhiyun int err, retval = 0;
4879*4882a593Smuzhiyun
4880*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
4881*4882a593Smuzhiyun miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4882*4882a593Smuzhiyun if (features & NETIF_F_LOOPBACK) {
4883*4882a593Smuzhiyun if (miicontrol & BMCR_LOOPBACK) {
4884*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
4885*4882a593Smuzhiyun netdev_info(dev, "Loopback already enabled\n");
4886*4882a593Smuzhiyun return 0;
4887*4882a593Smuzhiyun }
4888*4882a593Smuzhiyun nv_disable_irq(dev);
4889*4882a593Smuzhiyun /* Turn on loopback mode */
4890*4882a593Smuzhiyun miicontrol |= BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
4891*4882a593Smuzhiyun err = mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol);
4892*4882a593Smuzhiyun if (err) {
4893*4882a593Smuzhiyun retval = PHY_ERROR;
4894*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
4895*4882a593Smuzhiyun phy_init(dev);
4896*4882a593Smuzhiyun } else {
4897*4882a593Smuzhiyun if (netif_running(dev)) {
4898*4882a593Smuzhiyun /* Force 1000 Mbps full-duplex */
4899*4882a593Smuzhiyun nv_force_linkspeed(dev, NVREG_LINKSPEED_1000,
4900*4882a593Smuzhiyun 1);
4901*4882a593Smuzhiyun /* Force link up */
4902*4882a593Smuzhiyun netif_carrier_on(dev);
4903*4882a593Smuzhiyun }
4904*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
4905*4882a593Smuzhiyun netdev_info(dev,
4906*4882a593Smuzhiyun "Internal PHY loopback mode enabled.\n");
4907*4882a593Smuzhiyun }
4908*4882a593Smuzhiyun } else {
4909*4882a593Smuzhiyun if (!(miicontrol & BMCR_LOOPBACK)) {
4910*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
4911*4882a593Smuzhiyun netdev_info(dev, "Loopback already disabled\n");
4912*4882a593Smuzhiyun return 0;
4913*4882a593Smuzhiyun }
4914*4882a593Smuzhiyun nv_disable_irq(dev);
4915*4882a593Smuzhiyun /* Turn off loopback */
4916*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
4917*4882a593Smuzhiyun netdev_info(dev, "Internal PHY loopback mode disabled.\n");
4918*4882a593Smuzhiyun phy_init(dev);
4919*4882a593Smuzhiyun }
4920*4882a593Smuzhiyun msleep(500);
4921*4882a593Smuzhiyun spin_lock_irqsave(&np->lock, flags);
4922*4882a593Smuzhiyun nv_enable_irq(dev);
4923*4882a593Smuzhiyun spin_unlock_irqrestore(&np->lock, flags);
4924*4882a593Smuzhiyun
4925*4882a593Smuzhiyun return retval;
4926*4882a593Smuzhiyun }
4927*4882a593Smuzhiyun
nv_fix_features(struct net_device * dev,netdev_features_t features)4928*4882a593Smuzhiyun static netdev_features_t nv_fix_features(struct net_device *dev,
4929*4882a593Smuzhiyun netdev_features_t features)
4930*4882a593Smuzhiyun {
4931*4882a593Smuzhiyun /* vlan is dependent on rx checksum offload */
4932*4882a593Smuzhiyun if (features & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
4933*4882a593Smuzhiyun features |= NETIF_F_RXCSUM;
4934*4882a593Smuzhiyun
4935*4882a593Smuzhiyun return features;
4936*4882a593Smuzhiyun }
4937*4882a593Smuzhiyun
nv_vlan_mode(struct net_device * dev,netdev_features_t features)4938*4882a593Smuzhiyun static void nv_vlan_mode(struct net_device *dev, netdev_features_t features)
4939*4882a593Smuzhiyun {
4940*4882a593Smuzhiyun struct fe_priv *np = get_nvpriv(dev);
4941*4882a593Smuzhiyun
4942*4882a593Smuzhiyun spin_lock_irq(&np->lock);
4943*4882a593Smuzhiyun
4944*4882a593Smuzhiyun if (features & NETIF_F_HW_VLAN_CTAG_RX)
4945*4882a593Smuzhiyun np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
4946*4882a593Smuzhiyun else
4947*4882a593Smuzhiyun np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4948*4882a593Smuzhiyun
4949*4882a593Smuzhiyun if (features & NETIF_F_HW_VLAN_CTAG_TX)
4950*4882a593Smuzhiyun np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
4951*4882a593Smuzhiyun else
4952*4882a593Smuzhiyun np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4953*4882a593Smuzhiyun
4954*4882a593Smuzhiyun writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4955*4882a593Smuzhiyun
4956*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
4957*4882a593Smuzhiyun }
4958*4882a593Smuzhiyun
nv_set_features(struct net_device * dev,netdev_features_t features)4959*4882a593Smuzhiyun static int nv_set_features(struct net_device *dev, netdev_features_t features)
4960*4882a593Smuzhiyun {
4961*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4962*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
4963*4882a593Smuzhiyun netdev_features_t changed = dev->features ^ features;
4964*4882a593Smuzhiyun int retval;
4965*4882a593Smuzhiyun
4966*4882a593Smuzhiyun if ((changed & NETIF_F_LOOPBACK) && netif_running(dev)) {
4967*4882a593Smuzhiyun retval = nv_set_loopback(dev, features);
4968*4882a593Smuzhiyun if (retval != 0)
4969*4882a593Smuzhiyun return retval;
4970*4882a593Smuzhiyun }
4971*4882a593Smuzhiyun
4972*4882a593Smuzhiyun if (changed & NETIF_F_RXCSUM) {
4973*4882a593Smuzhiyun spin_lock_irq(&np->lock);
4974*4882a593Smuzhiyun
4975*4882a593Smuzhiyun if (features & NETIF_F_RXCSUM)
4976*4882a593Smuzhiyun np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
4977*4882a593Smuzhiyun else
4978*4882a593Smuzhiyun np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
4979*4882a593Smuzhiyun
4980*4882a593Smuzhiyun if (netif_running(dev))
4981*4882a593Smuzhiyun writel(np->txrxctl_bits, base + NvRegTxRxControl);
4982*4882a593Smuzhiyun
4983*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
4984*4882a593Smuzhiyun }
4985*4882a593Smuzhiyun
4986*4882a593Smuzhiyun if (changed & (NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX))
4987*4882a593Smuzhiyun nv_vlan_mode(dev, features);
4988*4882a593Smuzhiyun
4989*4882a593Smuzhiyun return 0;
4990*4882a593Smuzhiyun }
4991*4882a593Smuzhiyun
nv_get_sset_count(struct net_device * dev,int sset)4992*4882a593Smuzhiyun static int nv_get_sset_count(struct net_device *dev, int sset)
4993*4882a593Smuzhiyun {
4994*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
4995*4882a593Smuzhiyun
4996*4882a593Smuzhiyun switch (sset) {
4997*4882a593Smuzhiyun case ETH_SS_TEST:
4998*4882a593Smuzhiyun if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4999*4882a593Smuzhiyun return NV_TEST_COUNT_EXTENDED;
5000*4882a593Smuzhiyun else
5001*4882a593Smuzhiyun return NV_TEST_COUNT_BASE;
5002*4882a593Smuzhiyun case ETH_SS_STATS:
5003*4882a593Smuzhiyun if (np->driver_data & DEV_HAS_STATISTICS_V3)
5004*4882a593Smuzhiyun return NV_DEV_STATISTICS_V3_COUNT;
5005*4882a593Smuzhiyun else if (np->driver_data & DEV_HAS_STATISTICS_V2)
5006*4882a593Smuzhiyun return NV_DEV_STATISTICS_V2_COUNT;
5007*4882a593Smuzhiyun else if (np->driver_data & DEV_HAS_STATISTICS_V1)
5008*4882a593Smuzhiyun return NV_DEV_STATISTICS_V1_COUNT;
5009*4882a593Smuzhiyun else
5010*4882a593Smuzhiyun return 0;
5011*4882a593Smuzhiyun default:
5012*4882a593Smuzhiyun return -EOPNOTSUPP;
5013*4882a593Smuzhiyun }
5014*4882a593Smuzhiyun }
5015*4882a593Smuzhiyun
nv_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * estats,u64 * buffer)5016*4882a593Smuzhiyun static void nv_get_ethtool_stats(struct net_device *dev,
5017*4882a593Smuzhiyun struct ethtool_stats *estats, u64 *buffer)
5018*4882a593Smuzhiyun __acquires(&netdev_priv(dev)->hwstats_lock)
5019*4882a593Smuzhiyun __releases(&netdev_priv(dev)->hwstats_lock)
5020*4882a593Smuzhiyun {
5021*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
5022*4882a593Smuzhiyun
5023*4882a593Smuzhiyun spin_lock_bh(&np->hwstats_lock);
5024*4882a593Smuzhiyun nv_update_stats(dev);
5025*4882a593Smuzhiyun memcpy(buffer, &np->estats,
5026*4882a593Smuzhiyun nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
5027*4882a593Smuzhiyun spin_unlock_bh(&np->hwstats_lock);
5028*4882a593Smuzhiyun }
5029*4882a593Smuzhiyun
nv_link_test(struct net_device * dev)5030*4882a593Smuzhiyun static int nv_link_test(struct net_device *dev)
5031*4882a593Smuzhiyun {
5032*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
5033*4882a593Smuzhiyun int mii_status;
5034*4882a593Smuzhiyun
5035*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
5036*4882a593Smuzhiyun mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
5037*4882a593Smuzhiyun
5038*4882a593Smuzhiyun /* check phy link status */
5039*4882a593Smuzhiyun if (!(mii_status & BMSR_LSTATUS))
5040*4882a593Smuzhiyun return 0;
5041*4882a593Smuzhiyun else
5042*4882a593Smuzhiyun return 1;
5043*4882a593Smuzhiyun }
5044*4882a593Smuzhiyun
nv_register_test(struct net_device * dev)5045*4882a593Smuzhiyun static int nv_register_test(struct net_device *dev)
5046*4882a593Smuzhiyun {
5047*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
5048*4882a593Smuzhiyun int i = 0;
5049*4882a593Smuzhiyun u32 orig_read, new_read;
5050*4882a593Smuzhiyun
5051*4882a593Smuzhiyun do {
5052*4882a593Smuzhiyun orig_read = readl(base + nv_registers_test[i].reg);
5053*4882a593Smuzhiyun
5054*4882a593Smuzhiyun /* xor with mask to toggle bits */
5055*4882a593Smuzhiyun orig_read ^= nv_registers_test[i].mask;
5056*4882a593Smuzhiyun
5057*4882a593Smuzhiyun writel(orig_read, base + nv_registers_test[i].reg);
5058*4882a593Smuzhiyun
5059*4882a593Smuzhiyun new_read = readl(base + nv_registers_test[i].reg);
5060*4882a593Smuzhiyun
5061*4882a593Smuzhiyun if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
5062*4882a593Smuzhiyun return 0;
5063*4882a593Smuzhiyun
5064*4882a593Smuzhiyun /* restore original value */
5065*4882a593Smuzhiyun orig_read ^= nv_registers_test[i].mask;
5066*4882a593Smuzhiyun writel(orig_read, base + nv_registers_test[i].reg);
5067*4882a593Smuzhiyun
5068*4882a593Smuzhiyun } while (nv_registers_test[++i].reg != 0);
5069*4882a593Smuzhiyun
5070*4882a593Smuzhiyun return 1;
5071*4882a593Smuzhiyun }
5072*4882a593Smuzhiyun
nv_interrupt_test(struct net_device * dev)5073*4882a593Smuzhiyun static int nv_interrupt_test(struct net_device *dev)
5074*4882a593Smuzhiyun {
5075*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
5076*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
5077*4882a593Smuzhiyun int ret = 1;
5078*4882a593Smuzhiyun int testcnt;
5079*4882a593Smuzhiyun u32 save_msi_flags, save_poll_interval = 0;
5080*4882a593Smuzhiyun
5081*4882a593Smuzhiyun if (netif_running(dev)) {
5082*4882a593Smuzhiyun /* free current irq */
5083*4882a593Smuzhiyun nv_free_irq(dev);
5084*4882a593Smuzhiyun save_poll_interval = readl(base+NvRegPollingInterval);
5085*4882a593Smuzhiyun }
5086*4882a593Smuzhiyun
5087*4882a593Smuzhiyun /* flag to test interrupt handler */
5088*4882a593Smuzhiyun np->intr_test = 0;
5089*4882a593Smuzhiyun
5090*4882a593Smuzhiyun /* setup test irq */
5091*4882a593Smuzhiyun save_msi_flags = np->msi_flags;
5092*4882a593Smuzhiyun np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
5093*4882a593Smuzhiyun np->msi_flags |= 0x001; /* setup 1 vector */
5094*4882a593Smuzhiyun if (nv_request_irq(dev, 1))
5095*4882a593Smuzhiyun return 0;
5096*4882a593Smuzhiyun
5097*4882a593Smuzhiyun /* setup timer interrupt */
5098*4882a593Smuzhiyun writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
5099*4882a593Smuzhiyun writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5100*4882a593Smuzhiyun
5101*4882a593Smuzhiyun nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
5102*4882a593Smuzhiyun
5103*4882a593Smuzhiyun /* wait for at least one interrupt */
5104*4882a593Smuzhiyun msleep(100);
5105*4882a593Smuzhiyun
5106*4882a593Smuzhiyun spin_lock_irq(&np->lock);
5107*4882a593Smuzhiyun
5108*4882a593Smuzhiyun /* flag should be set within ISR */
5109*4882a593Smuzhiyun testcnt = np->intr_test;
5110*4882a593Smuzhiyun if (!testcnt)
5111*4882a593Smuzhiyun ret = 2;
5112*4882a593Smuzhiyun
5113*4882a593Smuzhiyun nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
5114*4882a593Smuzhiyun if (!(np->msi_flags & NV_MSI_X_ENABLED))
5115*4882a593Smuzhiyun writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5116*4882a593Smuzhiyun else
5117*4882a593Smuzhiyun writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
5118*4882a593Smuzhiyun
5119*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
5120*4882a593Smuzhiyun
5121*4882a593Smuzhiyun nv_free_irq(dev);
5122*4882a593Smuzhiyun
5123*4882a593Smuzhiyun np->msi_flags = save_msi_flags;
5124*4882a593Smuzhiyun
5125*4882a593Smuzhiyun if (netif_running(dev)) {
5126*4882a593Smuzhiyun writel(save_poll_interval, base + NvRegPollingInterval);
5127*4882a593Smuzhiyun writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5128*4882a593Smuzhiyun /* restore original irq */
5129*4882a593Smuzhiyun if (nv_request_irq(dev, 0))
5130*4882a593Smuzhiyun return 0;
5131*4882a593Smuzhiyun }
5132*4882a593Smuzhiyun
5133*4882a593Smuzhiyun return ret;
5134*4882a593Smuzhiyun }
5135*4882a593Smuzhiyun
nv_loopback_test(struct net_device * dev)5136*4882a593Smuzhiyun static int nv_loopback_test(struct net_device *dev)
5137*4882a593Smuzhiyun {
5138*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
5139*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
5140*4882a593Smuzhiyun struct sk_buff *tx_skb, *rx_skb;
5141*4882a593Smuzhiyun dma_addr_t test_dma_addr;
5142*4882a593Smuzhiyun u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
5143*4882a593Smuzhiyun u32 flags;
5144*4882a593Smuzhiyun int len, i, pkt_len;
5145*4882a593Smuzhiyun u8 *pkt_data;
5146*4882a593Smuzhiyun u32 filter_flags = 0;
5147*4882a593Smuzhiyun u32 misc1_flags = 0;
5148*4882a593Smuzhiyun int ret = 1;
5149*4882a593Smuzhiyun
5150*4882a593Smuzhiyun if (netif_running(dev)) {
5151*4882a593Smuzhiyun nv_disable_irq(dev);
5152*4882a593Smuzhiyun filter_flags = readl(base + NvRegPacketFilterFlags);
5153*4882a593Smuzhiyun misc1_flags = readl(base + NvRegMisc1);
5154*4882a593Smuzhiyun } else {
5155*4882a593Smuzhiyun nv_txrx_reset(dev);
5156*4882a593Smuzhiyun }
5157*4882a593Smuzhiyun
5158*4882a593Smuzhiyun /* reinit driver view of the rx queue */
5159*4882a593Smuzhiyun set_bufsize(dev);
5160*4882a593Smuzhiyun nv_init_ring(dev);
5161*4882a593Smuzhiyun
5162*4882a593Smuzhiyun /* setup hardware for loopback */
5163*4882a593Smuzhiyun writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
5164*4882a593Smuzhiyun writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
5165*4882a593Smuzhiyun
5166*4882a593Smuzhiyun /* reinit nic view of the rx queue */
5167*4882a593Smuzhiyun writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5168*4882a593Smuzhiyun setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
5169*4882a593Smuzhiyun writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
5170*4882a593Smuzhiyun base + NvRegRingSizes);
5171*4882a593Smuzhiyun pci_push(base);
5172*4882a593Smuzhiyun
5173*4882a593Smuzhiyun /* restart rx engine */
5174*4882a593Smuzhiyun nv_start_rxtx(dev);
5175*4882a593Smuzhiyun
5176*4882a593Smuzhiyun /* setup packet for tx */
5177*4882a593Smuzhiyun pkt_len = ETH_DATA_LEN;
5178*4882a593Smuzhiyun tx_skb = netdev_alloc_skb(dev, pkt_len);
5179*4882a593Smuzhiyun if (!tx_skb) {
5180*4882a593Smuzhiyun ret = 0;
5181*4882a593Smuzhiyun goto out;
5182*4882a593Smuzhiyun }
5183*4882a593Smuzhiyun test_dma_addr = dma_map_single(&np->pci_dev->dev, tx_skb->data,
5184*4882a593Smuzhiyun skb_tailroom(tx_skb),
5185*4882a593Smuzhiyun DMA_FROM_DEVICE);
5186*4882a593Smuzhiyun if (unlikely(dma_mapping_error(&np->pci_dev->dev,
5187*4882a593Smuzhiyun test_dma_addr))) {
5188*4882a593Smuzhiyun dev_kfree_skb_any(tx_skb);
5189*4882a593Smuzhiyun goto out;
5190*4882a593Smuzhiyun }
5191*4882a593Smuzhiyun pkt_data = skb_put(tx_skb, pkt_len);
5192*4882a593Smuzhiyun for (i = 0; i < pkt_len; i++)
5193*4882a593Smuzhiyun pkt_data[i] = (u8)(i & 0xff);
5194*4882a593Smuzhiyun
5195*4882a593Smuzhiyun if (!nv_optimized(np)) {
5196*4882a593Smuzhiyun np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
5197*4882a593Smuzhiyun np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
5198*4882a593Smuzhiyun } else {
5199*4882a593Smuzhiyun np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
5200*4882a593Smuzhiyun np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
5201*4882a593Smuzhiyun np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
5202*4882a593Smuzhiyun }
5203*4882a593Smuzhiyun writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5204*4882a593Smuzhiyun pci_push(get_hwbase(dev));
5205*4882a593Smuzhiyun
5206*4882a593Smuzhiyun msleep(500);
5207*4882a593Smuzhiyun
5208*4882a593Smuzhiyun /* check for rx of the packet */
5209*4882a593Smuzhiyun if (!nv_optimized(np)) {
5210*4882a593Smuzhiyun flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
5211*4882a593Smuzhiyun len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
5212*4882a593Smuzhiyun
5213*4882a593Smuzhiyun } else {
5214*4882a593Smuzhiyun flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
5215*4882a593Smuzhiyun len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
5216*4882a593Smuzhiyun }
5217*4882a593Smuzhiyun
5218*4882a593Smuzhiyun if (flags & NV_RX_AVAIL) {
5219*4882a593Smuzhiyun ret = 0;
5220*4882a593Smuzhiyun } else if (np->desc_ver == DESC_VER_1) {
5221*4882a593Smuzhiyun if (flags & NV_RX_ERROR)
5222*4882a593Smuzhiyun ret = 0;
5223*4882a593Smuzhiyun } else {
5224*4882a593Smuzhiyun if (flags & NV_RX2_ERROR)
5225*4882a593Smuzhiyun ret = 0;
5226*4882a593Smuzhiyun }
5227*4882a593Smuzhiyun
5228*4882a593Smuzhiyun if (ret) {
5229*4882a593Smuzhiyun if (len != pkt_len) {
5230*4882a593Smuzhiyun ret = 0;
5231*4882a593Smuzhiyun } else {
5232*4882a593Smuzhiyun rx_skb = np->rx_skb[0].skb;
5233*4882a593Smuzhiyun for (i = 0; i < pkt_len; i++) {
5234*4882a593Smuzhiyun if (rx_skb->data[i] != (u8)(i & 0xff)) {
5235*4882a593Smuzhiyun ret = 0;
5236*4882a593Smuzhiyun break;
5237*4882a593Smuzhiyun }
5238*4882a593Smuzhiyun }
5239*4882a593Smuzhiyun }
5240*4882a593Smuzhiyun }
5241*4882a593Smuzhiyun
5242*4882a593Smuzhiyun dma_unmap_single(&np->pci_dev->dev, test_dma_addr,
5243*4882a593Smuzhiyun (skb_end_pointer(tx_skb) - tx_skb->data),
5244*4882a593Smuzhiyun DMA_TO_DEVICE);
5245*4882a593Smuzhiyun dev_kfree_skb_any(tx_skb);
5246*4882a593Smuzhiyun out:
5247*4882a593Smuzhiyun /* stop engines */
5248*4882a593Smuzhiyun nv_stop_rxtx(dev);
5249*4882a593Smuzhiyun nv_txrx_reset(dev);
5250*4882a593Smuzhiyun /* drain rx queue */
5251*4882a593Smuzhiyun nv_drain_rxtx(dev);
5252*4882a593Smuzhiyun
5253*4882a593Smuzhiyun if (netif_running(dev)) {
5254*4882a593Smuzhiyun writel(misc1_flags, base + NvRegMisc1);
5255*4882a593Smuzhiyun writel(filter_flags, base + NvRegPacketFilterFlags);
5256*4882a593Smuzhiyun nv_enable_irq(dev);
5257*4882a593Smuzhiyun }
5258*4882a593Smuzhiyun
5259*4882a593Smuzhiyun return ret;
5260*4882a593Smuzhiyun }
5261*4882a593Smuzhiyun
nv_self_test(struct net_device * dev,struct ethtool_test * test,u64 * buffer)5262*4882a593Smuzhiyun static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
5263*4882a593Smuzhiyun {
5264*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
5265*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
5266*4882a593Smuzhiyun int result, count;
5267*4882a593Smuzhiyun
5268*4882a593Smuzhiyun count = nv_get_sset_count(dev, ETH_SS_TEST);
5269*4882a593Smuzhiyun memset(buffer, 0, count * sizeof(u64));
5270*4882a593Smuzhiyun
5271*4882a593Smuzhiyun if (!nv_link_test(dev)) {
5272*4882a593Smuzhiyun test->flags |= ETH_TEST_FL_FAILED;
5273*4882a593Smuzhiyun buffer[0] = 1;
5274*4882a593Smuzhiyun }
5275*4882a593Smuzhiyun
5276*4882a593Smuzhiyun if (test->flags & ETH_TEST_FL_OFFLINE) {
5277*4882a593Smuzhiyun if (netif_running(dev)) {
5278*4882a593Smuzhiyun netif_stop_queue(dev);
5279*4882a593Smuzhiyun nv_napi_disable(dev);
5280*4882a593Smuzhiyun netif_tx_lock_bh(dev);
5281*4882a593Smuzhiyun netif_addr_lock(dev);
5282*4882a593Smuzhiyun spin_lock_irq(&np->lock);
5283*4882a593Smuzhiyun nv_disable_hw_interrupts(dev, np->irqmask);
5284*4882a593Smuzhiyun if (!(np->msi_flags & NV_MSI_X_ENABLED))
5285*4882a593Smuzhiyun writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5286*4882a593Smuzhiyun else
5287*4882a593Smuzhiyun writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
5288*4882a593Smuzhiyun /* stop engines */
5289*4882a593Smuzhiyun nv_stop_rxtx(dev);
5290*4882a593Smuzhiyun nv_txrx_reset(dev);
5291*4882a593Smuzhiyun /* drain rx queue */
5292*4882a593Smuzhiyun nv_drain_rxtx(dev);
5293*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
5294*4882a593Smuzhiyun netif_addr_unlock(dev);
5295*4882a593Smuzhiyun netif_tx_unlock_bh(dev);
5296*4882a593Smuzhiyun }
5297*4882a593Smuzhiyun
5298*4882a593Smuzhiyun if (!nv_register_test(dev)) {
5299*4882a593Smuzhiyun test->flags |= ETH_TEST_FL_FAILED;
5300*4882a593Smuzhiyun buffer[1] = 1;
5301*4882a593Smuzhiyun }
5302*4882a593Smuzhiyun
5303*4882a593Smuzhiyun result = nv_interrupt_test(dev);
5304*4882a593Smuzhiyun if (result != 1) {
5305*4882a593Smuzhiyun test->flags |= ETH_TEST_FL_FAILED;
5306*4882a593Smuzhiyun buffer[2] = 1;
5307*4882a593Smuzhiyun }
5308*4882a593Smuzhiyun if (result == 0) {
5309*4882a593Smuzhiyun /* bail out */
5310*4882a593Smuzhiyun return;
5311*4882a593Smuzhiyun }
5312*4882a593Smuzhiyun
5313*4882a593Smuzhiyun if (count > NV_TEST_COUNT_BASE && !nv_loopback_test(dev)) {
5314*4882a593Smuzhiyun test->flags |= ETH_TEST_FL_FAILED;
5315*4882a593Smuzhiyun buffer[3] = 1;
5316*4882a593Smuzhiyun }
5317*4882a593Smuzhiyun
5318*4882a593Smuzhiyun if (netif_running(dev)) {
5319*4882a593Smuzhiyun /* reinit driver view of the rx queue */
5320*4882a593Smuzhiyun set_bufsize(dev);
5321*4882a593Smuzhiyun if (nv_init_ring(dev)) {
5322*4882a593Smuzhiyun if (!np->in_shutdown)
5323*4882a593Smuzhiyun mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
5324*4882a593Smuzhiyun }
5325*4882a593Smuzhiyun /* reinit nic view of the rx queue */
5326*4882a593Smuzhiyun writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5327*4882a593Smuzhiyun setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
5328*4882a593Smuzhiyun writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
5329*4882a593Smuzhiyun base + NvRegRingSizes);
5330*4882a593Smuzhiyun pci_push(base);
5331*4882a593Smuzhiyun writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5332*4882a593Smuzhiyun pci_push(base);
5333*4882a593Smuzhiyun /* restart rx engine */
5334*4882a593Smuzhiyun nv_start_rxtx(dev);
5335*4882a593Smuzhiyun netif_start_queue(dev);
5336*4882a593Smuzhiyun nv_napi_enable(dev);
5337*4882a593Smuzhiyun nv_enable_hw_interrupts(dev, np->irqmask);
5338*4882a593Smuzhiyun }
5339*4882a593Smuzhiyun }
5340*4882a593Smuzhiyun }
5341*4882a593Smuzhiyun
nv_get_strings(struct net_device * dev,u32 stringset,u8 * buffer)5342*4882a593Smuzhiyun static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
5343*4882a593Smuzhiyun {
5344*4882a593Smuzhiyun switch (stringset) {
5345*4882a593Smuzhiyun case ETH_SS_STATS:
5346*4882a593Smuzhiyun memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
5347*4882a593Smuzhiyun break;
5348*4882a593Smuzhiyun case ETH_SS_TEST:
5349*4882a593Smuzhiyun memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
5350*4882a593Smuzhiyun break;
5351*4882a593Smuzhiyun }
5352*4882a593Smuzhiyun }
5353*4882a593Smuzhiyun
5354*4882a593Smuzhiyun static const struct ethtool_ops ops = {
5355*4882a593Smuzhiyun .get_drvinfo = nv_get_drvinfo,
5356*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
5357*4882a593Smuzhiyun .get_wol = nv_get_wol,
5358*4882a593Smuzhiyun .set_wol = nv_set_wol,
5359*4882a593Smuzhiyun .get_regs_len = nv_get_regs_len,
5360*4882a593Smuzhiyun .get_regs = nv_get_regs,
5361*4882a593Smuzhiyun .nway_reset = nv_nway_reset,
5362*4882a593Smuzhiyun .get_ringparam = nv_get_ringparam,
5363*4882a593Smuzhiyun .set_ringparam = nv_set_ringparam,
5364*4882a593Smuzhiyun .get_pauseparam = nv_get_pauseparam,
5365*4882a593Smuzhiyun .set_pauseparam = nv_set_pauseparam,
5366*4882a593Smuzhiyun .get_strings = nv_get_strings,
5367*4882a593Smuzhiyun .get_ethtool_stats = nv_get_ethtool_stats,
5368*4882a593Smuzhiyun .get_sset_count = nv_get_sset_count,
5369*4882a593Smuzhiyun .self_test = nv_self_test,
5370*4882a593Smuzhiyun .get_ts_info = ethtool_op_get_ts_info,
5371*4882a593Smuzhiyun .get_link_ksettings = nv_get_link_ksettings,
5372*4882a593Smuzhiyun .set_link_ksettings = nv_set_link_ksettings,
5373*4882a593Smuzhiyun };
5374*4882a593Smuzhiyun
5375*4882a593Smuzhiyun /* The mgmt unit and driver use a semaphore to access the phy during init */
nv_mgmt_acquire_sema(struct net_device * dev)5376*4882a593Smuzhiyun static int nv_mgmt_acquire_sema(struct net_device *dev)
5377*4882a593Smuzhiyun {
5378*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
5379*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
5380*4882a593Smuzhiyun int i;
5381*4882a593Smuzhiyun u32 tx_ctrl, mgmt_sema;
5382*4882a593Smuzhiyun
5383*4882a593Smuzhiyun for (i = 0; i < 10; i++) {
5384*4882a593Smuzhiyun mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5385*4882a593Smuzhiyun if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5386*4882a593Smuzhiyun break;
5387*4882a593Smuzhiyun msleep(500);
5388*4882a593Smuzhiyun }
5389*4882a593Smuzhiyun
5390*4882a593Smuzhiyun if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5391*4882a593Smuzhiyun return 0;
5392*4882a593Smuzhiyun
5393*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
5394*4882a593Smuzhiyun tx_ctrl = readl(base + NvRegTransmitterControl);
5395*4882a593Smuzhiyun tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5396*4882a593Smuzhiyun writel(tx_ctrl, base + NvRegTransmitterControl);
5397*4882a593Smuzhiyun
5398*4882a593Smuzhiyun /* verify that semaphore was acquired */
5399*4882a593Smuzhiyun tx_ctrl = readl(base + NvRegTransmitterControl);
5400*4882a593Smuzhiyun if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
5401*4882a593Smuzhiyun ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5402*4882a593Smuzhiyun np->mgmt_sema = 1;
5403*4882a593Smuzhiyun return 1;
5404*4882a593Smuzhiyun } else
5405*4882a593Smuzhiyun udelay(50);
5406*4882a593Smuzhiyun }
5407*4882a593Smuzhiyun
5408*4882a593Smuzhiyun return 0;
5409*4882a593Smuzhiyun }
5410*4882a593Smuzhiyun
nv_mgmt_release_sema(struct net_device * dev)5411*4882a593Smuzhiyun static void nv_mgmt_release_sema(struct net_device *dev)
5412*4882a593Smuzhiyun {
5413*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
5414*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
5415*4882a593Smuzhiyun u32 tx_ctrl;
5416*4882a593Smuzhiyun
5417*4882a593Smuzhiyun if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5418*4882a593Smuzhiyun if (np->mgmt_sema) {
5419*4882a593Smuzhiyun tx_ctrl = readl(base + NvRegTransmitterControl);
5420*4882a593Smuzhiyun tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5421*4882a593Smuzhiyun writel(tx_ctrl, base + NvRegTransmitterControl);
5422*4882a593Smuzhiyun }
5423*4882a593Smuzhiyun }
5424*4882a593Smuzhiyun }
5425*4882a593Smuzhiyun
5426*4882a593Smuzhiyun
nv_mgmt_get_version(struct net_device * dev)5427*4882a593Smuzhiyun static int nv_mgmt_get_version(struct net_device *dev)
5428*4882a593Smuzhiyun {
5429*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
5430*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
5431*4882a593Smuzhiyun u32 data_ready = readl(base + NvRegTransmitterControl);
5432*4882a593Smuzhiyun u32 data_ready2 = 0;
5433*4882a593Smuzhiyun unsigned long start;
5434*4882a593Smuzhiyun int ready = 0;
5435*4882a593Smuzhiyun
5436*4882a593Smuzhiyun writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5437*4882a593Smuzhiyun writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5438*4882a593Smuzhiyun start = jiffies;
5439*4882a593Smuzhiyun while (time_before(jiffies, start + 5*HZ)) {
5440*4882a593Smuzhiyun data_ready2 = readl(base + NvRegTransmitterControl);
5441*4882a593Smuzhiyun if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5442*4882a593Smuzhiyun ready = 1;
5443*4882a593Smuzhiyun break;
5444*4882a593Smuzhiyun }
5445*4882a593Smuzhiyun schedule_timeout_uninterruptible(1);
5446*4882a593Smuzhiyun }
5447*4882a593Smuzhiyun
5448*4882a593Smuzhiyun if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5449*4882a593Smuzhiyun return 0;
5450*4882a593Smuzhiyun
5451*4882a593Smuzhiyun np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5452*4882a593Smuzhiyun
5453*4882a593Smuzhiyun return 1;
5454*4882a593Smuzhiyun }
5455*4882a593Smuzhiyun
nv_open(struct net_device * dev)5456*4882a593Smuzhiyun static int nv_open(struct net_device *dev)
5457*4882a593Smuzhiyun {
5458*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
5459*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
5460*4882a593Smuzhiyun int ret = 1;
5461*4882a593Smuzhiyun int oom, i;
5462*4882a593Smuzhiyun u32 low;
5463*4882a593Smuzhiyun
5464*4882a593Smuzhiyun /* power up phy */
5465*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_BMCR,
5466*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5467*4882a593Smuzhiyun
5468*4882a593Smuzhiyun nv_txrx_gate(dev, false);
5469*4882a593Smuzhiyun /* erase previous misconfiguration */
5470*4882a593Smuzhiyun if (np->driver_data & DEV_HAS_POWER_CNTRL)
5471*4882a593Smuzhiyun nv_mac_reset(dev);
5472*4882a593Smuzhiyun writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5473*4882a593Smuzhiyun writel(0, base + NvRegMulticastAddrB);
5474*4882a593Smuzhiyun writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5475*4882a593Smuzhiyun writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
5476*4882a593Smuzhiyun writel(0, base + NvRegPacketFilterFlags);
5477*4882a593Smuzhiyun
5478*4882a593Smuzhiyun writel(0, base + NvRegTransmitterControl);
5479*4882a593Smuzhiyun writel(0, base + NvRegReceiverControl);
5480*4882a593Smuzhiyun
5481*4882a593Smuzhiyun writel(0, base + NvRegAdapterControl);
5482*4882a593Smuzhiyun
5483*4882a593Smuzhiyun if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5484*4882a593Smuzhiyun writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5485*4882a593Smuzhiyun
5486*4882a593Smuzhiyun /* initialize descriptor rings */
5487*4882a593Smuzhiyun set_bufsize(dev);
5488*4882a593Smuzhiyun oom = nv_init_ring(dev);
5489*4882a593Smuzhiyun
5490*4882a593Smuzhiyun writel(0, base + NvRegLinkSpeed);
5491*4882a593Smuzhiyun writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
5492*4882a593Smuzhiyun nv_txrx_reset(dev);
5493*4882a593Smuzhiyun writel(0, base + NvRegUnknownSetupReg6);
5494*4882a593Smuzhiyun
5495*4882a593Smuzhiyun np->in_shutdown = 0;
5496*4882a593Smuzhiyun
5497*4882a593Smuzhiyun /* give hw rings */
5498*4882a593Smuzhiyun setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
5499*4882a593Smuzhiyun writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
5500*4882a593Smuzhiyun base + NvRegRingSizes);
5501*4882a593Smuzhiyun
5502*4882a593Smuzhiyun writel(np->linkspeed, base + NvRegLinkSpeed);
5503*4882a593Smuzhiyun if (np->desc_ver == DESC_VER_1)
5504*4882a593Smuzhiyun writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5505*4882a593Smuzhiyun else
5506*4882a593Smuzhiyun writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
5507*4882a593Smuzhiyun writel(np->txrxctl_bits, base + NvRegTxRxControl);
5508*4882a593Smuzhiyun writel(np->vlanctl_bits, base + NvRegVlanControl);
5509*4882a593Smuzhiyun pci_push(base);
5510*4882a593Smuzhiyun writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
5511*4882a593Smuzhiyun if (reg_delay(dev, NvRegUnknownSetupReg5,
5512*4882a593Smuzhiyun NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5513*4882a593Smuzhiyun NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
5514*4882a593Smuzhiyun netdev_info(dev,
5515*4882a593Smuzhiyun "%s: SetupReg5, Bit 31 remained off\n", __func__);
5516*4882a593Smuzhiyun
5517*4882a593Smuzhiyun writel(0, base + NvRegMIIMask);
5518*4882a593Smuzhiyun writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5519*4882a593Smuzhiyun writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
5520*4882a593Smuzhiyun
5521*4882a593Smuzhiyun writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5522*4882a593Smuzhiyun writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5523*4882a593Smuzhiyun writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
5524*4882a593Smuzhiyun writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5525*4882a593Smuzhiyun
5526*4882a593Smuzhiyun writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
5527*4882a593Smuzhiyun
5528*4882a593Smuzhiyun get_random_bytes(&low, sizeof(low));
5529*4882a593Smuzhiyun low &= NVREG_SLOTTIME_MASK;
5530*4882a593Smuzhiyun if (np->desc_ver == DESC_VER_1) {
5531*4882a593Smuzhiyun writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5532*4882a593Smuzhiyun } else {
5533*4882a593Smuzhiyun if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5534*4882a593Smuzhiyun /* setup legacy backoff */
5535*4882a593Smuzhiyun writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5536*4882a593Smuzhiyun } else {
5537*4882a593Smuzhiyun writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5538*4882a593Smuzhiyun nv_gear_backoff_reseed(dev);
5539*4882a593Smuzhiyun }
5540*4882a593Smuzhiyun }
5541*4882a593Smuzhiyun writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5542*4882a593Smuzhiyun writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
5543*4882a593Smuzhiyun if (poll_interval == -1) {
5544*4882a593Smuzhiyun if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5545*4882a593Smuzhiyun writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5546*4882a593Smuzhiyun else
5547*4882a593Smuzhiyun writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
5548*4882a593Smuzhiyun } else
5549*4882a593Smuzhiyun writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
5550*4882a593Smuzhiyun writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5551*4882a593Smuzhiyun writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5552*4882a593Smuzhiyun base + NvRegAdapterControl);
5553*4882a593Smuzhiyun writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
5554*4882a593Smuzhiyun writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
5555*4882a593Smuzhiyun if (np->wolenabled)
5556*4882a593Smuzhiyun writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
5557*4882a593Smuzhiyun
5558*4882a593Smuzhiyun i = readl(base + NvRegPowerState);
5559*4882a593Smuzhiyun if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
5560*4882a593Smuzhiyun writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5561*4882a593Smuzhiyun
5562*4882a593Smuzhiyun pci_push(base);
5563*4882a593Smuzhiyun udelay(10);
5564*4882a593Smuzhiyun writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5565*4882a593Smuzhiyun
5566*4882a593Smuzhiyun nv_disable_hw_interrupts(dev, np->irqmask);
5567*4882a593Smuzhiyun pci_push(base);
5568*4882a593Smuzhiyun writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
5569*4882a593Smuzhiyun writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5570*4882a593Smuzhiyun pci_push(base);
5571*4882a593Smuzhiyun
5572*4882a593Smuzhiyun if (nv_request_irq(dev, 0))
5573*4882a593Smuzhiyun goto out_drain;
5574*4882a593Smuzhiyun
5575*4882a593Smuzhiyun /* ask for interrupts */
5576*4882a593Smuzhiyun nv_enable_hw_interrupts(dev, np->irqmask);
5577*4882a593Smuzhiyun
5578*4882a593Smuzhiyun spin_lock_irq(&np->lock);
5579*4882a593Smuzhiyun writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5580*4882a593Smuzhiyun writel(0, base + NvRegMulticastAddrB);
5581*4882a593Smuzhiyun writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5582*4882a593Smuzhiyun writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
5583*4882a593Smuzhiyun writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5584*4882a593Smuzhiyun /* One manual link speed update: Interrupts are enabled, future link
5585*4882a593Smuzhiyun * speed changes cause interrupts and are handled by nv_link_irq().
5586*4882a593Smuzhiyun */
5587*4882a593Smuzhiyun readl(base + NvRegMIIStatus);
5588*4882a593Smuzhiyun writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
5589*4882a593Smuzhiyun
5590*4882a593Smuzhiyun /* set linkspeed to invalid value, thus force nv_update_linkspeed
5591*4882a593Smuzhiyun * to init hw */
5592*4882a593Smuzhiyun np->linkspeed = 0;
5593*4882a593Smuzhiyun ret = nv_update_linkspeed(dev);
5594*4882a593Smuzhiyun nv_start_rxtx(dev);
5595*4882a593Smuzhiyun netif_start_queue(dev);
5596*4882a593Smuzhiyun nv_napi_enable(dev);
5597*4882a593Smuzhiyun
5598*4882a593Smuzhiyun if (ret) {
5599*4882a593Smuzhiyun netif_carrier_on(dev);
5600*4882a593Smuzhiyun } else {
5601*4882a593Smuzhiyun netdev_info(dev, "no link during initialization\n");
5602*4882a593Smuzhiyun netif_carrier_off(dev);
5603*4882a593Smuzhiyun }
5604*4882a593Smuzhiyun if (oom)
5605*4882a593Smuzhiyun mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
5606*4882a593Smuzhiyun
5607*4882a593Smuzhiyun /* start statistics timer */
5608*4882a593Smuzhiyun if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
5609*4882a593Smuzhiyun mod_timer(&np->stats_poll,
5610*4882a593Smuzhiyun round_jiffies(jiffies + STATS_INTERVAL));
5611*4882a593Smuzhiyun
5612*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
5613*4882a593Smuzhiyun
5614*4882a593Smuzhiyun /* If the loopback feature was set while the device was down, make sure
5615*4882a593Smuzhiyun * that it's set correctly now.
5616*4882a593Smuzhiyun */
5617*4882a593Smuzhiyun if (dev->features & NETIF_F_LOOPBACK)
5618*4882a593Smuzhiyun nv_set_loopback(dev, dev->features);
5619*4882a593Smuzhiyun
5620*4882a593Smuzhiyun return 0;
5621*4882a593Smuzhiyun out_drain:
5622*4882a593Smuzhiyun nv_drain_rxtx(dev);
5623*4882a593Smuzhiyun return ret;
5624*4882a593Smuzhiyun }
5625*4882a593Smuzhiyun
nv_close(struct net_device * dev)5626*4882a593Smuzhiyun static int nv_close(struct net_device *dev)
5627*4882a593Smuzhiyun {
5628*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
5629*4882a593Smuzhiyun u8 __iomem *base;
5630*4882a593Smuzhiyun
5631*4882a593Smuzhiyun spin_lock_irq(&np->lock);
5632*4882a593Smuzhiyun np->in_shutdown = 1;
5633*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
5634*4882a593Smuzhiyun nv_napi_disable(dev);
5635*4882a593Smuzhiyun synchronize_irq(np->pci_dev->irq);
5636*4882a593Smuzhiyun
5637*4882a593Smuzhiyun del_timer_sync(&np->oom_kick);
5638*4882a593Smuzhiyun del_timer_sync(&np->nic_poll);
5639*4882a593Smuzhiyun del_timer_sync(&np->stats_poll);
5640*4882a593Smuzhiyun
5641*4882a593Smuzhiyun netif_stop_queue(dev);
5642*4882a593Smuzhiyun spin_lock_irq(&np->lock);
5643*4882a593Smuzhiyun nv_update_pause(dev, 0); /* otherwise stop_tx bricks NIC */
5644*4882a593Smuzhiyun nv_stop_rxtx(dev);
5645*4882a593Smuzhiyun nv_txrx_reset(dev);
5646*4882a593Smuzhiyun
5647*4882a593Smuzhiyun /* disable interrupts on the nic or we will lock up */
5648*4882a593Smuzhiyun base = get_hwbase(dev);
5649*4882a593Smuzhiyun nv_disable_hw_interrupts(dev, np->irqmask);
5650*4882a593Smuzhiyun pci_push(base);
5651*4882a593Smuzhiyun
5652*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
5653*4882a593Smuzhiyun
5654*4882a593Smuzhiyun nv_free_irq(dev);
5655*4882a593Smuzhiyun
5656*4882a593Smuzhiyun nv_drain_rxtx(dev);
5657*4882a593Smuzhiyun
5658*4882a593Smuzhiyun if (np->wolenabled || !phy_power_down) {
5659*4882a593Smuzhiyun nv_txrx_gate(dev, false);
5660*4882a593Smuzhiyun writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5661*4882a593Smuzhiyun nv_start_rx(dev);
5662*4882a593Smuzhiyun } else {
5663*4882a593Smuzhiyun /* power down phy */
5664*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_BMCR,
5665*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
5666*4882a593Smuzhiyun nv_txrx_gate(dev, true);
5667*4882a593Smuzhiyun }
5668*4882a593Smuzhiyun
5669*4882a593Smuzhiyun /* FIXME: power down nic */
5670*4882a593Smuzhiyun
5671*4882a593Smuzhiyun return 0;
5672*4882a593Smuzhiyun }
5673*4882a593Smuzhiyun
5674*4882a593Smuzhiyun static const struct net_device_ops nv_netdev_ops = {
5675*4882a593Smuzhiyun .ndo_open = nv_open,
5676*4882a593Smuzhiyun .ndo_stop = nv_close,
5677*4882a593Smuzhiyun .ndo_get_stats64 = nv_get_stats64,
5678*4882a593Smuzhiyun .ndo_start_xmit = nv_start_xmit,
5679*4882a593Smuzhiyun .ndo_tx_timeout = nv_tx_timeout,
5680*4882a593Smuzhiyun .ndo_change_mtu = nv_change_mtu,
5681*4882a593Smuzhiyun .ndo_fix_features = nv_fix_features,
5682*4882a593Smuzhiyun .ndo_set_features = nv_set_features,
5683*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
5684*4882a593Smuzhiyun .ndo_set_mac_address = nv_set_mac_address,
5685*4882a593Smuzhiyun .ndo_set_rx_mode = nv_set_multicast,
5686*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
5687*4882a593Smuzhiyun .ndo_poll_controller = nv_poll_controller,
5688*4882a593Smuzhiyun #endif
5689*4882a593Smuzhiyun };
5690*4882a593Smuzhiyun
5691*4882a593Smuzhiyun static const struct net_device_ops nv_netdev_ops_optimized = {
5692*4882a593Smuzhiyun .ndo_open = nv_open,
5693*4882a593Smuzhiyun .ndo_stop = nv_close,
5694*4882a593Smuzhiyun .ndo_get_stats64 = nv_get_stats64,
5695*4882a593Smuzhiyun .ndo_start_xmit = nv_start_xmit_optimized,
5696*4882a593Smuzhiyun .ndo_tx_timeout = nv_tx_timeout,
5697*4882a593Smuzhiyun .ndo_change_mtu = nv_change_mtu,
5698*4882a593Smuzhiyun .ndo_fix_features = nv_fix_features,
5699*4882a593Smuzhiyun .ndo_set_features = nv_set_features,
5700*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
5701*4882a593Smuzhiyun .ndo_set_mac_address = nv_set_mac_address,
5702*4882a593Smuzhiyun .ndo_set_rx_mode = nv_set_multicast,
5703*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
5704*4882a593Smuzhiyun .ndo_poll_controller = nv_poll_controller,
5705*4882a593Smuzhiyun #endif
5706*4882a593Smuzhiyun };
5707*4882a593Smuzhiyun
nv_probe(struct pci_dev * pci_dev,const struct pci_device_id * id)5708*4882a593Smuzhiyun static int nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5709*4882a593Smuzhiyun {
5710*4882a593Smuzhiyun struct net_device *dev;
5711*4882a593Smuzhiyun struct fe_priv *np;
5712*4882a593Smuzhiyun unsigned long addr;
5713*4882a593Smuzhiyun u8 __iomem *base;
5714*4882a593Smuzhiyun int err, i;
5715*4882a593Smuzhiyun u32 powerstate, txreg;
5716*4882a593Smuzhiyun u32 phystate_orig = 0, phystate;
5717*4882a593Smuzhiyun int phyinitialized = 0;
5718*4882a593Smuzhiyun static int printed_version;
5719*4882a593Smuzhiyun
5720*4882a593Smuzhiyun if (!printed_version++)
5721*4882a593Smuzhiyun pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5722*4882a593Smuzhiyun FORCEDETH_VERSION);
5723*4882a593Smuzhiyun
5724*4882a593Smuzhiyun dev = alloc_etherdev(sizeof(struct fe_priv));
5725*4882a593Smuzhiyun err = -ENOMEM;
5726*4882a593Smuzhiyun if (!dev)
5727*4882a593Smuzhiyun goto out;
5728*4882a593Smuzhiyun
5729*4882a593Smuzhiyun np = netdev_priv(dev);
5730*4882a593Smuzhiyun np->dev = dev;
5731*4882a593Smuzhiyun np->pci_dev = pci_dev;
5732*4882a593Smuzhiyun spin_lock_init(&np->lock);
5733*4882a593Smuzhiyun spin_lock_init(&np->hwstats_lock);
5734*4882a593Smuzhiyun SET_NETDEV_DEV(dev, &pci_dev->dev);
5735*4882a593Smuzhiyun u64_stats_init(&np->swstats_rx_syncp);
5736*4882a593Smuzhiyun u64_stats_init(&np->swstats_tx_syncp);
5737*4882a593Smuzhiyun np->txrx_stats = alloc_percpu(struct nv_txrx_stats);
5738*4882a593Smuzhiyun if (!np->txrx_stats) {
5739*4882a593Smuzhiyun pr_err("np->txrx_stats, alloc memory error.\n");
5740*4882a593Smuzhiyun err = -ENOMEM;
5741*4882a593Smuzhiyun goto out_alloc_percpu;
5742*4882a593Smuzhiyun }
5743*4882a593Smuzhiyun
5744*4882a593Smuzhiyun timer_setup(&np->oom_kick, nv_do_rx_refill, 0);
5745*4882a593Smuzhiyun timer_setup(&np->nic_poll, nv_do_nic_poll, 0);
5746*4882a593Smuzhiyun timer_setup(&np->stats_poll, nv_do_stats_poll, TIMER_DEFERRABLE);
5747*4882a593Smuzhiyun
5748*4882a593Smuzhiyun err = pci_enable_device(pci_dev);
5749*4882a593Smuzhiyun if (err)
5750*4882a593Smuzhiyun goto out_free;
5751*4882a593Smuzhiyun
5752*4882a593Smuzhiyun pci_set_master(pci_dev);
5753*4882a593Smuzhiyun
5754*4882a593Smuzhiyun err = pci_request_regions(pci_dev, DRV_NAME);
5755*4882a593Smuzhiyun if (err < 0)
5756*4882a593Smuzhiyun goto out_disable;
5757*4882a593Smuzhiyun
5758*4882a593Smuzhiyun if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
5759*4882a593Smuzhiyun np->register_size = NV_PCI_REGSZ_VER3;
5760*4882a593Smuzhiyun else if (id->driver_data & DEV_HAS_STATISTICS_V1)
5761*4882a593Smuzhiyun np->register_size = NV_PCI_REGSZ_VER2;
5762*4882a593Smuzhiyun else
5763*4882a593Smuzhiyun np->register_size = NV_PCI_REGSZ_VER1;
5764*4882a593Smuzhiyun
5765*4882a593Smuzhiyun err = -EINVAL;
5766*4882a593Smuzhiyun addr = 0;
5767*4882a593Smuzhiyun for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
5768*4882a593Smuzhiyun if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
5769*4882a593Smuzhiyun pci_resource_len(pci_dev, i) >= np->register_size) {
5770*4882a593Smuzhiyun addr = pci_resource_start(pci_dev, i);
5771*4882a593Smuzhiyun break;
5772*4882a593Smuzhiyun }
5773*4882a593Smuzhiyun }
5774*4882a593Smuzhiyun if (i == DEVICE_COUNT_RESOURCE) {
5775*4882a593Smuzhiyun dev_info(&pci_dev->dev, "Couldn't find register window\n");
5776*4882a593Smuzhiyun goto out_relreg;
5777*4882a593Smuzhiyun }
5778*4882a593Smuzhiyun
5779*4882a593Smuzhiyun /* copy of driver data */
5780*4882a593Smuzhiyun np->driver_data = id->driver_data;
5781*4882a593Smuzhiyun /* copy of device id */
5782*4882a593Smuzhiyun np->device_id = id->device;
5783*4882a593Smuzhiyun
5784*4882a593Smuzhiyun /* handle different descriptor versions */
5785*4882a593Smuzhiyun if (id->driver_data & DEV_HAS_HIGH_DMA) {
5786*4882a593Smuzhiyun /* packet format 3: supports 40-bit addressing */
5787*4882a593Smuzhiyun np->desc_ver = DESC_VER_3;
5788*4882a593Smuzhiyun np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
5789*4882a593Smuzhiyun if (dma_64bit) {
5790*4882a593Smuzhiyun if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
5791*4882a593Smuzhiyun dev_info(&pci_dev->dev,
5792*4882a593Smuzhiyun "64-bit DMA failed, using 32-bit addressing\n");
5793*4882a593Smuzhiyun else
5794*4882a593Smuzhiyun dev->features |= NETIF_F_HIGHDMA;
5795*4882a593Smuzhiyun if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
5796*4882a593Smuzhiyun dev_info(&pci_dev->dev,
5797*4882a593Smuzhiyun "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
5798*4882a593Smuzhiyun }
5799*4882a593Smuzhiyun }
5800*4882a593Smuzhiyun } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5801*4882a593Smuzhiyun /* packet format 2: supports jumbo frames */
5802*4882a593Smuzhiyun np->desc_ver = DESC_VER_2;
5803*4882a593Smuzhiyun np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
5804*4882a593Smuzhiyun } else {
5805*4882a593Smuzhiyun /* original packet format */
5806*4882a593Smuzhiyun np->desc_ver = DESC_VER_1;
5807*4882a593Smuzhiyun np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
5808*4882a593Smuzhiyun }
5809*4882a593Smuzhiyun
5810*4882a593Smuzhiyun np->pkt_limit = NV_PKTLIMIT_1;
5811*4882a593Smuzhiyun if (id->driver_data & DEV_HAS_LARGEDESC)
5812*4882a593Smuzhiyun np->pkt_limit = NV_PKTLIMIT_2;
5813*4882a593Smuzhiyun
5814*4882a593Smuzhiyun if (id->driver_data & DEV_HAS_CHECKSUM) {
5815*4882a593Smuzhiyun np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
5816*4882a593Smuzhiyun dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
5817*4882a593Smuzhiyun NETIF_F_TSO | NETIF_F_RXCSUM;
5818*4882a593Smuzhiyun }
5819*4882a593Smuzhiyun
5820*4882a593Smuzhiyun np->vlanctl_bits = 0;
5821*4882a593Smuzhiyun if (id->driver_data & DEV_HAS_VLAN) {
5822*4882a593Smuzhiyun np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
5823*4882a593Smuzhiyun dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX |
5824*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_TX;
5825*4882a593Smuzhiyun }
5826*4882a593Smuzhiyun
5827*4882a593Smuzhiyun dev->features |= dev->hw_features;
5828*4882a593Smuzhiyun
5829*4882a593Smuzhiyun /* Add loopback capability to the device. */
5830*4882a593Smuzhiyun dev->hw_features |= NETIF_F_LOOPBACK;
5831*4882a593Smuzhiyun
5832*4882a593Smuzhiyun /* MTU range: 64 - 1500 or 9100 */
5833*4882a593Smuzhiyun dev->min_mtu = ETH_ZLEN + ETH_FCS_LEN;
5834*4882a593Smuzhiyun dev->max_mtu = np->pkt_limit;
5835*4882a593Smuzhiyun
5836*4882a593Smuzhiyun np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
5837*4882a593Smuzhiyun if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5838*4882a593Smuzhiyun (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5839*4882a593Smuzhiyun (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
5840*4882a593Smuzhiyun np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
5841*4882a593Smuzhiyun }
5842*4882a593Smuzhiyun
5843*4882a593Smuzhiyun err = -ENOMEM;
5844*4882a593Smuzhiyun np->base = ioremap(addr, np->register_size);
5845*4882a593Smuzhiyun if (!np->base)
5846*4882a593Smuzhiyun goto out_relreg;
5847*4882a593Smuzhiyun
5848*4882a593Smuzhiyun np->rx_ring_size = RX_RING_DEFAULT;
5849*4882a593Smuzhiyun np->tx_ring_size = TX_RING_DEFAULT;
5850*4882a593Smuzhiyun
5851*4882a593Smuzhiyun if (!nv_optimized(np)) {
5852*4882a593Smuzhiyun np->rx_ring.orig = dma_alloc_coherent(&pci_dev->dev,
5853*4882a593Smuzhiyun sizeof(struct ring_desc) *
5854*4882a593Smuzhiyun (np->rx_ring_size +
5855*4882a593Smuzhiyun np->tx_ring_size),
5856*4882a593Smuzhiyun &np->ring_addr,
5857*4882a593Smuzhiyun GFP_KERNEL);
5858*4882a593Smuzhiyun if (!np->rx_ring.orig)
5859*4882a593Smuzhiyun goto out_unmap;
5860*4882a593Smuzhiyun np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
5861*4882a593Smuzhiyun } else {
5862*4882a593Smuzhiyun np->rx_ring.ex = dma_alloc_coherent(&pci_dev->dev,
5863*4882a593Smuzhiyun sizeof(struct ring_desc_ex) *
5864*4882a593Smuzhiyun (np->rx_ring_size +
5865*4882a593Smuzhiyun np->tx_ring_size),
5866*4882a593Smuzhiyun &np->ring_addr, GFP_KERNEL);
5867*4882a593Smuzhiyun if (!np->rx_ring.ex)
5868*4882a593Smuzhiyun goto out_unmap;
5869*4882a593Smuzhiyun np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
5870*4882a593Smuzhiyun }
5871*4882a593Smuzhiyun np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5872*4882a593Smuzhiyun np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5873*4882a593Smuzhiyun if (!np->rx_skb || !np->tx_skb)
5874*4882a593Smuzhiyun goto out_freering;
5875*4882a593Smuzhiyun
5876*4882a593Smuzhiyun if (!nv_optimized(np))
5877*4882a593Smuzhiyun dev->netdev_ops = &nv_netdev_ops;
5878*4882a593Smuzhiyun else
5879*4882a593Smuzhiyun dev->netdev_ops = &nv_netdev_ops_optimized;
5880*4882a593Smuzhiyun
5881*4882a593Smuzhiyun netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
5882*4882a593Smuzhiyun dev->ethtool_ops = &ops;
5883*4882a593Smuzhiyun dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5884*4882a593Smuzhiyun
5885*4882a593Smuzhiyun pci_set_drvdata(pci_dev, dev);
5886*4882a593Smuzhiyun
5887*4882a593Smuzhiyun /* read the mac address */
5888*4882a593Smuzhiyun base = get_hwbase(dev);
5889*4882a593Smuzhiyun np->orig_mac[0] = readl(base + NvRegMacAddrA);
5890*4882a593Smuzhiyun np->orig_mac[1] = readl(base + NvRegMacAddrB);
5891*4882a593Smuzhiyun
5892*4882a593Smuzhiyun /* check the workaround bit for correct mac address order */
5893*4882a593Smuzhiyun txreg = readl(base + NvRegTransmitPoll);
5894*4882a593Smuzhiyun if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
5895*4882a593Smuzhiyun /* mac address is already in correct order */
5896*4882a593Smuzhiyun dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5897*4882a593Smuzhiyun dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5898*4882a593Smuzhiyun dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5899*4882a593Smuzhiyun dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5900*4882a593Smuzhiyun dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5901*4882a593Smuzhiyun dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5902*4882a593Smuzhiyun } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5903*4882a593Smuzhiyun /* mac address is already in correct order */
5904*4882a593Smuzhiyun dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5905*4882a593Smuzhiyun dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5906*4882a593Smuzhiyun dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5907*4882a593Smuzhiyun dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5908*4882a593Smuzhiyun dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5909*4882a593Smuzhiyun dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5910*4882a593Smuzhiyun /*
5911*4882a593Smuzhiyun * Set orig mac address back to the reversed version.
5912*4882a593Smuzhiyun * This flag will be cleared during low power transition.
5913*4882a593Smuzhiyun * Therefore, we should always put back the reversed address.
5914*4882a593Smuzhiyun */
5915*4882a593Smuzhiyun np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5916*4882a593Smuzhiyun (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5917*4882a593Smuzhiyun np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
5918*4882a593Smuzhiyun } else {
5919*4882a593Smuzhiyun /* need to reverse mac address to correct order */
5920*4882a593Smuzhiyun dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5921*4882a593Smuzhiyun dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5922*4882a593Smuzhiyun dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5923*4882a593Smuzhiyun dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5924*4882a593Smuzhiyun dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5925*4882a593Smuzhiyun dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
5926*4882a593Smuzhiyun writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
5927*4882a593Smuzhiyun dev_dbg(&pci_dev->dev,
5928*4882a593Smuzhiyun "%s: set workaround bit for reversed mac addr\n",
5929*4882a593Smuzhiyun __func__);
5930*4882a593Smuzhiyun }
5931*4882a593Smuzhiyun
5932*4882a593Smuzhiyun if (!is_valid_ether_addr(dev->dev_addr)) {
5933*4882a593Smuzhiyun /*
5934*4882a593Smuzhiyun * Bad mac address. At least one bios sets the mac address
5935*4882a593Smuzhiyun * to 01:23:45:67:89:ab
5936*4882a593Smuzhiyun */
5937*4882a593Smuzhiyun dev_err(&pci_dev->dev,
5938*4882a593Smuzhiyun "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
5939*4882a593Smuzhiyun dev->dev_addr);
5940*4882a593Smuzhiyun eth_hw_addr_random(dev);
5941*4882a593Smuzhiyun dev_err(&pci_dev->dev,
5942*4882a593Smuzhiyun "Using random MAC address: %pM\n", dev->dev_addr);
5943*4882a593Smuzhiyun }
5944*4882a593Smuzhiyun
5945*4882a593Smuzhiyun /* set mac address */
5946*4882a593Smuzhiyun nv_copy_mac_to_hw(dev);
5947*4882a593Smuzhiyun
5948*4882a593Smuzhiyun /* disable WOL */
5949*4882a593Smuzhiyun writel(0, base + NvRegWakeUpFlags);
5950*4882a593Smuzhiyun np->wolenabled = 0;
5951*4882a593Smuzhiyun device_set_wakeup_enable(&pci_dev->dev, false);
5952*4882a593Smuzhiyun
5953*4882a593Smuzhiyun if (id->driver_data & DEV_HAS_POWER_CNTRL) {
5954*4882a593Smuzhiyun
5955*4882a593Smuzhiyun /* take phy and nic out of low power mode */
5956*4882a593Smuzhiyun powerstate = readl(base + NvRegPowerState2);
5957*4882a593Smuzhiyun powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
5958*4882a593Smuzhiyun if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
5959*4882a593Smuzhiyun pci_dev->revision >= 0xA3)
5960*4882a593Smuzhiyun powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5961*4882a593Smuzhiyun writel(powerstate, base + NvRegPowerState2);
5962*4882a593Smuzhiyun }
5963*4882a593Smuzhiyun
5964*4882a593Smuzhiyun if (np->desc_ver == DESC_VER_1)
5965*4882a593Smuzhiyun np->tx_flags = NV_TX_VALID;
5966*4882a593Smuzhiyun else
5967*4882a593Smuzhiyun np->tx_flags = NV_TX2_VALID;
5968*4882a593Smuzhiyun
5969*4882a593Smuzhiyun np->msi_flags = 0;
5970*4882a593Smuzhiyun if ((id->driver_data & DEV_HAS_MSI) && msi)
5971*4882a593Smuzhiyun np->msi_flags |= NV_MSI_CAPABLE;
5972*4882a593Smuzhiyun
5973*4882a593Smuzhiyun if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5974*4882a593Smuzhiyun /* msix has had reported issues when modifying irqmask
5975*4882a593Smuzhiyun as in the case of napi, therefore, disable for now
5976*4882a593Smuzhiyun */
5977*4882a593Smuzhiyun #if 0
5978*4882a593Smuzhiyun np->msi_flags |= NV_MSI_X_CAPABLE;
5979*4882a593Smuzhiyun #endif
5980*4882a593Smuzhiyun }
5981*4882a593Smuzhiyun
5982*4882a593Smuzhiyun if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
5983*4882a593Smuzhiyun np->irqmask = NVREG_IRQMASK_CPU;
5984*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5985*4882a593Smuzhiyun np->msi_flags |= 0x0001;
5986*4882a593Smuzhiyun } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5987*4882a593Smuzhiyun !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5988*4882a593Smuzhiyun /* start off in throughput mode */
5989*4882a593Smuzhiyun np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5990*4882a593Smuzhiyun /* remove support for msix mode */
5991*4882a593Smuzhiyun np->msi_flags &= ~NV_MSI_X_CAPABLE;
5992*4882a593Smuzhiyun } else {
5993*4882a593Smuzhiyun optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5994*4882a593Smuzhiyun np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5995*4882a593Smuzhiyun if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5996*4882a593Smuzhiyun np->msi_flags |= 0x0003;
5997*4882a593Smuzhiyun }
5998*4882a593Smuzhiyun
5999*4882a593Smuzhiyun if (id->driver_data & DEV_NEED_TIMERIRQ)
6000*4882a593Smuzhiyun np->irqmask |= NVREG_IRQ_TIMER;
6001*4882a593Smuzhiyun if (id->driver_data & DEV_NEED_LINKTIMER) {
6002*4882a593Smuzhiyun np->need_linktimer = 1;
6003*4882a593Smuzhiyun np->link_timeout = jiffies + LINK_TIMEOUT;
6004*4882a593Smuzhiyun } else {
6005*4882a593Smuzhiyun np->need_linktimer = 0;
6006*4882a593Smuzhiyun }
6007*4882a593Smuzhiyun
6008*4882a593Smuzhiyun /* Limit the number of tx's outstanding for hw bug */
6009*4882a593Smuzhiyun if (id->driver_data & DEV_NEED_TX_LIMIT) {
6010*4882a593Smuzhiyun np->tx_limit = 1;
6011*4882a593Smuzhiyun if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
6012*4882a593Smuzhiyun pci_dev->revision >= 0xA2)
6013*4882a593Smuzhiyun np->tx_limit = 0;
6014*4882a593Smuzhiyun }
6015*4882a593Smuzhiyun
6016*4882a593Smuzhiyun /* clear phy state and temporarily halt phy interrupts */
6017*4882a593Smuzhiyun writel(0, base + NvRegMIIMask);
6018*4882a593Smuzhiyun phystate = readl(base + NvRegAdapterControl);
6019*4882a593Smuzhiyun if (phystate & NVREG_ADAPTCTL_RUNNING) {
6020*4882a593Smuzhiyun phystate_orig = 1;
6021*4882a593Smuzhiyun phystate &= ~NVREG_ADAPTCTL_RUNNING;
6022*4882a593Smuzhiyun writel(phystate, base + NvRegAdapterControl);
6023*4882a593Smuzhiyun }
6024*4882a593Smuzhiyun writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
6025*4882a593Smuzhiyun
6026*4882a593Smuzhiyun if (id->driver_data & DEV_HAS_MGMT_UNIT) {
6027*4882a593Smuzhiyun /* management unit running on the mac? */
6028*4882a593Smuzhiyun if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
6029*4882a593Smuzhiyun (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
6030*4882a593Smuzhiyun nv_mgmt_acquire_sema(dev) &&
6031*4882a593Smuzhiyun nv_mgmt_get_version(dev)) {
6032*4882a593Smuzhiyun np->mac_in_use = 1;
6033*4882a593Smuzhiyun if (np->mgmt_version > 0)
6034*4882a593Smuzhiyun np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
6035*4882a593Smuzhiyun /* management unit setup the phy already? */
6036*4882a593Smuzhiyun if (np->mac_in_use &&
6037*4882a593Smuzhiyun ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
6038*4882a593Smuzhiyun NVREG_XMITCTL_SYNC_PHY_INIT)) {
6039*4882a593Smuzhiyun /* phy is inited by mgmt unit */
6040*4882a593Smuzhiyun phyinitialized = 1;
6041*4882a593Smuzhiyun } else {
6042*4882a593Smuzhiyun /* we need to init the phy */
6043*4882a593Smuzhiyun }
6044*4882a593Smuzhiyun }
6045*4882a593Smuzhiyun }
6046*4882a593Smuzhiyun
6047*4882a593Smuzhiyun /* find a suitable phy */
6048*4882a593Smuzhiyun for (i = 1; i <= 32; i++) {
6049*4882a593Smuzhiyun int id1, id2;
6050*4882a593Smuzhiyun int phyaddr = i & 0x1F;
6051*4882a593Smuzhiyun
6052*4882a593Smuzhiyun spin_lock_irq(&np->lock);
6053*4882a593Smuzhiyun id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
6054*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
6055*4882a593Smuzhiyun if (id1 < 0 || id1 == 0xffff)
6056*4882a593Smuzhiyun continue;
6057*4882a593Smuzhiyun spin_lock_irq(&np->lock);
6058*4882a593Smuzhiyun id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
6059*4882a593Smuzhiyun spin_unlock_irq(&np->lock);
6060*4882a593Smuzhiyun if (id2 < 0 || id2 == 0xffff)
6061*4882a593Smuzhiyun continue;
6062*4882a593Smuzhiyun
6063*4882a593Smuzhiyun np->phy_model = id2 & PHYID2_MODEL_MASK;
6064*4882a593Smuzhiyun id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
6065*4882a593Smuzhiyun id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
6066*4882a593Smuzhiyun np->phyaddr = phyaddr;
6067*4882a593Smuzhiyun np->phy_oui = id1 | id2;
6068*4882a593Smuzhiyun
6069*4882a593Smuzhiyun /* Realtek hardcoded phy id1 to all zero's on certain phys */
6070*4882a593Smuzhiyun if (np->phy_oui == PHY_OUI_REALTEK2)
6071*4882a593Smuzhiyun np->phy_oui = PHY_OUI_REALTEK;
6072*4882a593Smuzhiyun /* Setup phy revision for Realtek */
6073*4882a593Smuzhiyun if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
6074*4882a593Smuzhiyun np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
6075*4882a593Smuzhiyun
6076*4882a593Smuzhiyun break;
6077*4882a593Smuzhiyun }
6078*4882a593Smuzhiyun if (i == 33) {
6079*4882a593Smuzhiyun dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
6080*4882a593Smuzhiyun goto out_error;
6081*4882a593Smuzhiyun }
6082*4882a593Smuzhiyun
6083*4882a593Smuzhiyun if (!phyinitialized) {
6084*4882a593Smuzhiyun /* reset it */
6085*4882a593Smuzhiyun phy_init(dev);
6086*4882a593Smuzhiyun } else {
6087*4882a593Smuzhiyun /* see if it is a gigabit phy */
6088*4882a593Smuzhiyun u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
6089*4882a593Smuzhiyun if (mii_status & PHY_GIGABIT)
6090*4882a593Smuzhiyun np->gigabit = PHY_GIGABIT;
6091*4882a593Smuzhiyun }
6092*4882a593Smuzhiyun
6093*4882a593Smuzhiyun /* set default link speed settings */
6094*4882a593Smuzhiyun np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
6095*4882a593Smuzhiyun np->duplex = 0;
6096*4882a593Smuzhiyun np->autoneg = 1;
6097*4882a593Smuzhiyun
6098*4882a593Smuzhiyun err = register_netdev(dev);
6099*4882a593Smuzhiyun if (err) {
6100*4882a593Smuzhiyun dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
6101*4882a593Smuzhiyun goto out_error;
6102*4882a593Smuzhiyun }
6103*4882a593Smuzhiyun
6104*4882a593Smuzhiyun netif_carrier_off(dev);
6105*4882a593Smuzhiyun
6106*4882a593Smuzhiyun /* Some NICs freeze when TX pause is enabled while NIC is
6107*4882a593Smuzhiyun * down, and this stays across warm reboots. The sequence
6108*4882a593Smuzhiyun * below should be enough to recover from that state.
6109*4882a593Smuzhiyun */
6110*4882a593Smuzhiyun nv_update_pause(dev, 0);
6111*4882a593Smuzhiyun nv_start_tx(dev);
6112*4882a593Smuzhiyun nv_stop_tx(dev);
6113*4882a593Smuzhiyun
6114*4882a593Smuzhiyun if (id->driver_data & DEV_HAS_VLAN)
6115*4882a593Smuzhiyun nv_vlan_mode(dev, dev->features);
6116*4882a593Smuzhiyun
6117*4882a593Smuzhiyun dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
6118*4882a593Smuzhiyun dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
6119*4882a593Smuzhiyun
6120*4882a593Smuzhiyun dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
6121*4882a593Smuzhiyun dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
6122*4882a593Smuzhiyun dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
6123*4882a593Smuzhiyun "csum " : "",
6124*4882a593Smuzhiyun dev->features & (NETIF_F_HW_VLAN_CTAG_RX |
6125*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_TX) ?
6126*4882a593Smuzhiyun "vlan " : "",
6127*4882a593Smuzhiyun dev->features & (NETIF_F_LOOPBACK) ?
6128*4882a593Smuzhiyun "loopback " : "",
6129*4882a593Smuzhiyun id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
6130*4882a593Smuzhiyun id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
6131*4882a593Smuzhiyun id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
6132*4882a593Smuzhiyun np->gigabit == PHY_GIGABIT ? "gbit " : "",
6133*4882a593Smuzhiyun np->need_linktimer ? "lnktim " : "",
6134*4882a593Smuzhiyun np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
6135*4882a593Smuzhiyun np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
6136*4882a593Smuzhiyun np->desc_ver);
6137*4882a593Smuzhiyun
6138*4882a593Smuzhiyun return 0;
6139*4882a593Smuzhiyun
6140*4882a593Smuzhiyun out_error:
6141*4882a593Smuzhiyun if (phystate_orig)
6142*4882a593Smuzhiyun writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
6143*4882a593Smuzhiyun out_freering:
6144*4882a593Smuzhiyun free_rings(dev);
6145*4882a593Smuzhiyun out_unmap:
6146*4882a593Smuzhiyun iounmap(get_hwbase(dev));
6147*4882a593Smuzhiyun out_relreg:
6148*4882a593Smuzhiyun pci_release_regions(pci_dev);
6149*4882a593Smuzhiyun out_disable:
6150*4882a593Smuzhiyun pci_disable_device(pci_dev);
6151*4882a593Smuzhiyun out_free:
6152*4882a593Smuzhiyun free_percpu(np->txrx_stats);
6153*4882a593Smuzhiyun out_alloc_percpu:
6154*4882a593Smuzhiyun free_netdev(dev);
6155*4882a593Smuzhiyun out:
6156*4882a593Smuzhiyun return err;
6157*4882a593Smuzhiyun }
6158*4882a593Smuzhiyun
nv_restore_phy(struct net_device * dev)6159*4882a593Smuzhiyun static void nv_restore_phy(struct net_device *dev)
6160*4882a593Smuzhiyun {
6161*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
6162*4882a593Smuzhiyun u16 phy_reserved, mii_control;
6163*4882a593Smuzhiyun
6164*4882a593Smuzhiyun if (np->phy_oui == PHY_OUI_REALTEK &&
6165*4882a593Smuzhiyun np->phy_model == PHY_MODEL_REALTEK_8201 &&
6166*4882a593Smuzhiyun phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
6167*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
6168*4882a593Smuzhiyun phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
6169*4882a593Smuzhiyun phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
6170*4882a593Smuzhiyun phy_reserved |= PHY_REALTEK_INIT8;
6171*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
6172*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
6173*4882a593Smuzhiyun
6174*4882a593Smuzhiyun /* restart auto negotiation */
6175*4882a593Smuzhiyun mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
6176*4882a593Smuzhiyun mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
6177*4882a593Smuzhiyun mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
6178*4882a593Smuzhiyun }
6179*4882a593Smuzhiyun }
6180*4882a593Smuzhiyun
nv_restore_mac_addr(struct pci_dev * pci_dev)6181*4882a593Smuzhiyun static void nv_restore_mac_addr(struct pci_dev *pci_dev)
6182*4882a593Smuzhiyun {
6183*4882a593Smuzhiyun struct net_device *dev = pci_get_drvdata(pci_dev);
6184*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
6185*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
6186*4882a593Smuzhiyun
6187*4882a593Smuzhiyun /* special op: write back the misordered MAC address - otherwise
6188*4882a593Smuzhiyun * the next nv_probe would see a wrong address.
6189*4882a593Smuzhiyun */
6190*4882a593Smuzhiyun writel(np->orig_mac[0], base + NvRegMacAddrA);
6191*4882a593Smuzhiyun writel(np->orig_mac[1], base + NvRegMacAddrB);
6192*4882a593Smuzhiyun writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
6193*4882a593Smuzhiyun base + NvRegTransmitPoll);
6194*4882a593Smuzhiyun }
6195*4882a593Smuzhiyun
nv_remove(struct pci_dev * pci_dev)6196*4882a593Smuzhiyun static void nv_remove(struct pci_dev *pci_dev)
6197*4882a593Smuzhiyun {
6198*4882a593Smuzhiyun struct net_device *dev = pci_get_drvdata(pci_dev);
6199*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
6200*4882a593Smuzhiyun
6201*4882a593Smuzhiyun free_percpu(np->txrx_stats);
6202*4882a593Smuzhiyun
6203*4882a593Smuzhiyun unregister_netdev(dev);
6204*4882a593Smuzhiyun
6205*4882a593Smuzhiyun nv_restore_mac_addr(pci_dev);
6206*4882a593Smuzhiyun
6207*4882a593Smuzhiyun /* restore any phy related changes */
6208*4882a593Smuzhiyun nv_restore_phy(dev);
6209*4882a593Smuzhiyun
6210*4882a593Smuzhiyun nv_mgmt_release_sema(dev);
6211*4882a593Smuzhiyun
6212*4882a593Smuzhiyun /* free all structures */
6213*4882a593Smuzhiyun free_rings(dev);
6214*4882a593Smuzhiyun iounmap(get_hwbase(dev));
6215*4882a593Smuzhiyun pci_release_regions(pci_dev);
6216*4882a593Smuzhiyun pci_disable_device(pci_dev);
6217*4882a593Smuzhiyun free_netdev(dev);
6218*4882a593Smuzhiyun }
6219*4882a593Smuzhiyun
6220*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
nv_suspend(struct device * device)6221*4882a593Smuzhiyun static int nv_suspend(struct device *device)
6222*4882a593Smuzhiyun {
6223*4882a593Smuzhiyun struct net_device *dev = dev_get_drvdata(device);
6224*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
6225*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
6226*4882a593Smuzhiyun int i;
6227*4882a593Smuzhiyun
6228*4882a593Smuzhiyun if (netif_running(dev)) {
6229*4882a593Smuzhiyun /* Gross. */
6230*4882a593Smuzhiyun nv_close(dev);
6231*4882a593Smuzhiyun }
6232*4882a593Smuzhiyun netif_device_detach(dev);
6233*4882a593Smuzhiyun
6234*4882a593Smuzhiyun /* save non-pci configuration space */
6235*4882a593Smuzhiyun for (i = 0; i <= np->register_size/sizeof(u32); i++)
6236*4882a593Smuzhiyun np->saved_config_space[i] = readl(base + i*sizeof(u32));
6237*4882a593Smuzhiyun
6238*4882a593Smuzhiyun return 0;
6239*4882a593Smuzhiyun }
6240*4882a593Smuzhiyun
nv_resume(struct device * device)6241*4882a593Smuzhiyun static int nv_resume(struct device *device)
6242*4882a593Smuzhiyun {
6243*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(device);
6244*4882a593Smuzhiyun struct net_device *dev = pci_get_drvdata(pdev);
6245*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
6246*4882a593Smuzhiyun u8 __iomem *base = get_hwbase(dev);
6247*4882a593Smuzhiyun int i, rc = 0;
6248*4882a593Smuzhiyun
6249*4882a593Smuzhiyun /* restore non-pci configuration space */
6250*4882a593Smuzhiyun for (i = 0; i <= np->register_size/sizeof(u32); i++)
6251*4882a593Smuzhiyun writel(np->saved_config_space[i], base+i*sizeof(u32));
6252*4882a593Smuzhiyun
6253*4882a593Smuzhiyun if (np->driver_data & DEV_NEED_MSI_FIX)
6254*4882a593Smuzhiyun pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
6255*4882a593Smuzhiyun
6256*4882a593Smuzhiyun /* restore phy state, including autoneg */
6257*4882a593Smuzhiyun phy_init(dev);
6258*4882a593Smuzhiyun
6259*4882a593Smuzhiyun netif_device_attach(dev);
6260*4882a593Smuzhiyun if (netif_running(dev)) {
6261*4882a593Smuzhiyun rc = nv_open(dev);
6262*4882a593Smuzhiyun nv_set_multicast(dev);
6263*4882a593Smuzhiyun }
6264*4882a593Smuzhiyun return rc;
6265*4882a593Smuzhiyun }
6266*4882a593Smuzhiyun
6267*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
6268*4882a593Smuzhiyun #define NV_PM_OPS (&nv_pm_ops)
6269*4882a593Smuzhiyun
6270*4882a593Smuzhiyun #else
6271*4882a593Smuzhiyun #define NV_PM_OPS NULL
6272*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
6273*4882a593Smuzhiyun
6274*4882a593Smuzhiyun #ifdef CONFIG_PM
nv_shutdown(struct pci_dev * pdev)6275*4882a593Smuzhiyun static void nv_shutdown(struct pci_dev *pdev)
6276*4882a593Smuzhiyun {
6277*4882a593Smuzhiyun struct net_device *dev = pci_get_drvdata(pdev);
6278*4882a593Smuzhiyun struct fe_priv *np = netdev_priv(dev);
6279*4882a593Smuzhiyun
6280*4882a593Smuzhiyun if (netif_running(dev))
6281*4882a593Smuzhiyun nv_close(dev);
6282*4882a593Smuzhiyun
6283*4882a593Smuzhiyun /*
6284*4882a593Smuzhiyun * Restore the MAC so a kernel started by kexec won't get confused.
6285*4882a593Smuzhiyun * If we really go for poweroff, we must not restore the MAC,
6286*4882a593Smuzhiyun * otherwise the MAC for WOL will be reversed at least on some boards.
6287*4882a593Smuzhiyun */
6288*4882a593Smuzhiyun if (system_state != SYSTEM_POWER_OFF)
6289*4882a593Smuzhiyun nv_restore_mac_addr(pdev);
6290*4882a593Smuzhiyun
6291*4882a593Smuzhiyun pci_disable_device(pdev);
6292*4882a593Smuzhiyun /*
6293*4882a593Smuzhiyun * Apparently it is not possible to reinitialise from D3 hot,
6294*4882a593Smuzhiyun * only put the device into D3 if we really go for poweroff.
6295*4882a593Smuzhiyun */
6296*4882a593Smuzhiyun if (system_state == SYSTEM_POWER_OFF) {
6297*4882a593Smuzhiyun pci_wake_from_d3(pdev, np->wolenabled);
6298*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D3hot);
6299*4882a593Smuzhiyun }
6300*4882a593Smuzhiyun }
6301*4882a593Smuzhiyun #else
6302*4882a593Smuzhiyun #define nv_shutdown NULL
6303*4882a593Smuzhiyun #endif /* CONFIG_PM */
6304*4882a593Smuzhiyun
6305*4882a593Smuzhiyun static const struct pci_device_id pci_tbl[] = {
6306*4882a593Smuzhiyun { /* nForce Ethernet Controller */
6307*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x01C3),
6308*4882a593Smuzhiyun .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
6309*4882a593Smuzhiyun },
6310*4882a593Smuzhiyun { /* nForce2 Ethernet Controller */
6311*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0066),
6312*4882a593Smuzhiyun .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
6313*4882a593Smuzhiyun },
6314*4882a593Smuzhiyun { /* nForce3 Ethernet Controller */
6315*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x00D6),
6316*4882a593Smuzhiyun .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
6317*4882a593Smuzhiyun },
6318*4882a593Smuzhiyun { /* nForce3 Ethernet Controller */
6319*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0086),
6320*4882a593Smuzhiyun .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
6321*4882a593Smuzhiyun },
6322*4882a593Smuzhiyun { /* nForce3 Ethernet Controller */
6323*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x008C),
6324*4882a593Smuzhiyun .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
6325*4882a593Smuzhiyun },
6326*4882a593Smuzhiyun { /* nForce3 Ethernet Controller */
6327*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x00E6),
6328*4882a593Smuzhiyun .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
6329*4882a593Smuzhiyun },
6330*4882a593Smuzhiyun { /* nForce3 Ethernet Controller */
6331*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x00DF),
6332*4882a593Smuzhiyun .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
6333*4882a593Smuzhiyun },
6334*4882a593Smuzhiyun { /* CK804 Ethernet Controller */
6335*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0056),
6336*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
6337*4882a593Smuzhiyun },
6338*4882a593Smuzhiyun { /* CK804 Ethernet Controller */
6339*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0057),
6340*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
6341*4882a593Smuzhiyun },
6342*4882a593Smuzhiyun { /* MCP04 Ethernet Controller */
6343*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0037),
6344*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
6345*4882a593Smuzhiyun },
6346*4882a593Smuzhiyun { /* MCP04 Ethernet Controller */
6347*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0038),
6348*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
6349*4882a593Smuzhiyun },
6350*4882a593Smuzhiyun { /* MCP51 Ethernet Controller */
6351*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0268),
6352*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
6353*4882a593Smuzhiyun },
6354*4882a593Smuzhiyun { /* MCP51 Ethernet Controller */
6355*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0269),
6356*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
6357*4882a593Smuzhiyun },
6358*4882a593Smuzhiyun { /* MCP55 Ethernet Controller */
6359*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0372),
6360*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
6361*4882a593Smuzhiyun },
6362*4882a593Smuzhiyun { /* MCP55 Ethernet Controller */
6363*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0373),
6364*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
6365*4882a593Smuzhiyun },
6366*4882a593Smuzhiyun { /* MCP61 Ethernet Controller */
6367*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x03E5),
6368*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
6369*4882a593Smuzhiyun },
6370*4882a593Smuzhiyun { /* MCP61 Ethernet Controller */
6371*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x03E6),
6372*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
6373*4882a593Smuzhiyun },
6374*4882a593Smuzhiyun { /* MCP61 Ethernet Controller */
6375*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x03EE),
6376*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
6377*4882a593Smuzhiyun },
6378*4882a593Smuzhiyun { /* MCP61 Ethernet Controller */
6379*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x03EF),
6380*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
6381*4882a593Smuzhiyun },
6382*4882a593Smuzhiyun { /* MCP65 Ethernet Controller */
6383*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0450),
6384*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
6385*4882a593Smuzhiyun },
6386*4882a593Smuzhiyun { /* MCP65 Ethernet Controller */
6387*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0451),
6388*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
6389*4882a593Smuzhiyun },
6390*4882a593Smuzhiyun { /* MCP65 Ethernet Controller */
6391*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0452),
6392*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
6393*4882a593Smuzhiyun },
6394*4882a593Smuzhiyun { /* MCP65 Ethernet Controller */
6395*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0453),
6396*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
6397*4882a593Smuzhiyun },
6398*4882a593Smuzhiyun { /* MCP67 Ethernet Controller */
6399*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x054C),
6400*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
6401*4882a593Smuzhiyun },
6402*4882a593Smuzhiyun { /* MCP67 Ethernet Controller */
6403*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x054D),
6404*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
6405*4882a593Smuzhiyun },
6406*4882a593Smuzhiyun { /* MCP67 Ethernet Controller */
6407*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x054E),
6408*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
6409*4882a593Smuzhiyun },
6410*4882a593Smuzhiyun { /* MCP67 Ethernet Controller */
6411*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x054F),
6412*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
6413*4882a593Smuzhiyun },
6414*4882a593Smuzhiyun { /* MCP73 Ethernet Controller */
6415*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x07DC),
6416*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
6417*4882a593Smuzhiyun },
6418*4882a593Smuzhiyun { /* MCP73 Ethernet Controller */
6419*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x07DD),
6420*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
6421*4882a593Smuzhiyun },
6422*4882a593Smuzhiyun { /* MCP73 Ethernet Controller */
6423*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x07DE),
6424*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
6425*4882a593Smuzhiyun },
6426*4882a593Smuzhiyun { /* MCP73 Ethernet Controller */
6427*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x07DF),
6428*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
6429*4882a593Smuzhiyun },
6430*4882a593Smuzhiyun { /* MCP77 Ethernet Controller */
6431*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0760),
6432*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
6433*4882a593Smuzhiyun },
6434*4882a593Smuzhiyun { /* MCP77 Ethernet Controller */
6435*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0761),
6436*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
6437*4882a593Smuzhiyun },
6438*4882a593Smuzhiyun { /* MCP77 Ethernet Controller */
6439*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0762),
6440*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
6441*4882a593Smuzhiyun },
6442*4882a593Smuzhiyun { /* MCP77 Ethernet Controller */
6443*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0763),
6444*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
6445*4882a593Smuzhiyun },
6446*4882a593Smuzhiyun { /* MCP79 Ethernet Controller */
6447*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0AB0),
6448*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
6449*4882a593Smuzhiyun },
6450*4882a593Smuzhiyun { /* MCP79 Ethernet Controller */
6451*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0AB1),
6452*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
6453*4882a593Smuzhiyun },
6454*4882a593Smuzhiyun { /* MCP79 Ethernet Controller */
6455*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0AB2),
6456*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
6457*4882a593Smuzhiyun },
6458*4882a593Smuzhiyun { /* MCP79 Ethernet Controller */
6459*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0AB3),
6460*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
6461*4882a593Smuzhiyun },
6462*4882a593Smuzhiyun { /* MCP89 Ethernet Controller */
6463*4882a593Smuzhiyun PCI_DEVICE(0x10DE, 0x0D7D),
6464*4882a593Smuzhiyun .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
6465*4882a593Smuzhiyun },
6466*4882a593Smuzhiyun {0,},
6467*4882a593Smuzhiyun };
6468*4882a593Smuzhiyun
6469*4882a593Smuzhiyun static struct pci_driver forcedeth_pci_driver = {
6470*4882a593Smuzhiyun .name = DRV_NAME,
6471*4882a593Smuzhiyun .id_table = pci_tbl,
6472*4882a593Smuzhiyun .probe = nv_probe,
6473*4882a593Smuzhiyun .remove = nv_remove,
6474*4882a593Smuzhiyun .shutdown = nv_shutdown,
6475*4882a593Smuzhiyun .driver.pm = NV_PM_OPS,
6476*4882a593Smuzhiyun };
6477*4882a593Smuzhiyun
6478*4882a593Smuzhiyun module_param(max_interrupt_work, int, 0);
6479*4882a593Smuzhiyun MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
6480*4882a593Smuzhiyun module_param(optimization_mode, int, 0);
6481*4882a593Smuzhiyun MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
6482*4882a593Smuzhiyun module_param(poll_interval, int, 0);
6483*4882a593Smuzhiyun MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
6484*4882a593Smuzhiyun module_param(msi, int, 0);
6485*4882a593Smuzhiyun MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6486*4882a593Smuzhiyun module_param(msix, int, 0);
6487*4882a593Smuzhiyun MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6488*4882a593Smuzhiyun module_param(dma_64bit, int, 0);
6489*4882a593Smuzhiyun MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
6490*4882a593Smuzhiyun module_param(phy_cross, int, 0);
6491*4882a593Smuzhiyun MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
6492*4882a593Smuzhiyun module_param(phy_power_down, int, 0);
6493*4882a593Smuzhiyun MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
6494*4882a593Smuzhiyun module_param(debug_tx_timeout, bool, 0);
6495*4882a593Smuzhiyun MODULE_PARM_DESC(debug_tx_timeout,
6496*4882a593Smuzhiyun "Dump tx related registers and ring when tx_timeout happens");
6497*4882a593Smuzhiyun
6498*4882a593Smuzhiyun module_pci_driver(forcedeth_pci_driver);
6499*4882a593Smuzhiyun MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6500*4882a593Smuzhiyun MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6501*4882a593Smuzhiyun MODULE_LICENSE("GPL");
6502*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pci_tbl);
6503