xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/ni/nixge.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c) 2016-2017, National Instruments Corp.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Author: Moritz Fischer <mdf@kernel.org>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/etherdevice.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/netdevice.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/of_mdio.h>
12*4882a593Smuzhiyun #include <linux/of_net.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/of_irq.h>
15*4882a593Smuzhiyun #include <linux/skbuff.h>
16*4882a593Smuzhiyun #include <linux/phy.h>
17*4882a593Smuzhiyun #include <linux/mii.h>
18*4882a593Smuzhiyun #include <linux/nvmem-consumer.h>
19*4882a593Smuzhiyun #include <linux/ethtool.h>
20*4882a593Smuzhiyun #include <linux/iopoll.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define TX_BD_NUM		64
23*4882a593Smuzhiyun #define RX_BD_NUM		128
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Axi DMA Register definitions */
26*4882a593Smuzhiyun #define XAXIDMA_TX_CR_OFFSET	0x00 /* Channel control */
27*4882a593Smuzhiyun #define XAXIDMA_TX_SR_OFFSET	0x04 /* Status */
28*4882a593Smuzhiyun #define XAXIDMA_TX_CDESC_OFFSET	0x08 /* Current descriptor pointer */
29*4882a593Smuzhiyun #define XAXIDMA_TX_TDESC_OFFSET	0x10 /* Tail descriptor pointer */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define XAXIDMA_RX_CR_OFFSET	0x30 /* Channel control */
32*4882a593Smuzhiyun #define XAXIDMA_RX_SR_OFFSET	0x34 /* Status */
33*4882a593Smuzhiyun #define XAXIDMA_RX_CDESC_OFFSET	0x38 /* Current descriptor pointer */
34*4882a593Smuzhiyun #define XAXIDMA_RX_TDESC_OFFSET	0x40 /* Tail descriptor pointer */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define XAXIDMA_CR_RUNSTOP_MASK	0x1 /* Start/stop DMA channel */
37*4882a593Smuzhiyun #define XAXIDMA_CR_RESET_MASK	0x4 /* Reset DMA engine */
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define XAXIDMA_BD_CTRL_LENGTH_MASK	0x007FFFFF /* Requested len */
40*4882a593Smuzhiyun #define XAXIDMA_BD_CTRL_TXSOF_MASK	0x08000000 /* First tx packet */
41*4882a593Smuzhiyun #define XAXIDMA_BD_CTRL_TXEOF_MASK	0x04000000 /* Last tx packet */
42*4882a593Smuzhiyun #define XAXIDMA_BD_CTRL_ALL_MASK	0x0C000000 /* All control bits */
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define XAXIDMA_DELAY_MASK		0xFF000000 /* Delay timeout counter */
45*4882a593Smuzhiyun #define XAXIDMA_COALESCE_MASK		0x00FF0000 /* Coalesce counter */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define XAXIDMA_DELAY_SHIFT		24
48*4882a593Smuzhiyun #define XAXIDMA_COALESCE_SHIFT		16
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define XAXIDMA_IRQ_IOC_MASK		0x00001000 /* Completion intr */
51*4882a593Smuzhiyun #define XAXIDMA_IRQ_DELAY_MASK		0x00002000 /* Delay interrupt */
52*4882a593Smuzhiyun #define XAXIDMA_IRQ_ERROR_MASK		0x00004000 /* Error interrupt */
53*4882a593Smuzhiyun #define XAXIDMA_IRQ_ALL_MASK		0x00007000 /* All interrupts */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* Default TX/RX Threshold and waitbound values for SGDMA mode */
56*4882a593Smuzhiyun #define XAXIDMA_DFT_TX_THRESHOLD	24
57*4882a593Smuzhiyun #define XAXIDMA_DFT_TX_WAITBOUND	254
58*4882a593Smuzhiyun #define XAXIDMA_DFT_RX_THRESHOLD	24
59*4882a593Smuzhiyun #define XAXIDMA_DFT_RX_WAITBOUND	254
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define XAXIDMA_BD_STS_ACTUAL_LEN_MASK	0x007FFFFF /* Actual len */
62*4882a593Smuzhiyun #define XAXIDMA_BD_STS_COMPLETE_MASK	0x80000000 /* Completed */
63*4882a593Smuzhiyun #define XAXIDMA_BD_STS_DEC_ERR_MASK	0x40000000 /* Decode error */
64*4882a593Smuzhiyun #define XAXIDMA_BD_STS_SLV_ERR_MASK	0x20000000 /* Slave error */
65*4882a593Smuzhiyun #define XAXIDMA_BD_STS_INT_ERR_MASK	0x10000000 /* Internal err */
66*4882a593Smuzhiyun #define XAXIDMA_BD_STS_ALL_ERR_MASK	0x70000000 /* All errors */
67*4882a593Smuzhiyun #define XAXIDMA_BD_STS_RXSOF_MASK	0x08000000 /* First rx pkt */
68*4882a593Smuzhiyun #define XAXIDMA_BD_STS_RXEOF_MASK	0x04000000 /* Last rx pkt */
69*4882a593Smuzhiyun #define XAXIDMA_BD_STS_ALL_MASK		0xFC000000 /* All status bits */
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define NIXGE_REG_CTRL_OFFSET	0x4000
72*4882a593Smuzhiyun #define NIXGE_REG_INFO		0x00
73*4882a593Smuzhiyun #define NIXGE_REG_MAC_CTL	0x04
74*4882a593Smuzhiyun #define NIXGE_REG_PHY_CTL	0x08
75*4882a593Smuzhiyun #define NIXGE_REG_LED_CTL	0x0c
76*4882a593Smuzhiyun #define NIXGE_REG_MDIO_DATA	0x10
77*4882a593Smuzhiyun #define NIXGE_REG_MDIO_ADDR	0x14
78*4882a593Smuzhiyun #define NIXGE_REG_MDIO_OP	0x18
79*4882a593Smuzhiyun #define NIXGE_REG_MDIO_CTRL	0x1c
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define NIXGE_ID_LED_CTL_EN	BIT(0)
82*4882a593Smuzhiyun #define NIXGE_ID_LED_CTL_VAL	BIT(1)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define NIXGE_MDIO_CLAUSE45	BIT(12)
85*4882a593Smuzhiyun #define NIXGE_MDIO_CLAUSE22	0
86*4882a593Smuzhiyun #define NIXGE_MDIO_OP(n)     (((n) & 0x3) << 10)
87*4882a593Smuzhiyun #define NIXGE_MDIO_OP_ADDRESS	0
88*4882a593Smuzhiyun #define NIXGE_MDIO_C45_WRITE	BIT(0)
89*4882a593Smuzhiyun #define NIXGE_MDIO_C45_READ	(BIT(1) | BIT(0))
90*4882a593Smuzhiyun #define NIXGE_MDIO_C22_WRITE	BIT(0)
91*4882a593Smuzhiyun #define NIXGE_MDIO_C22_READ	BIT(1)
92*4882a593Smuzhiyun #define NIXGE_MDIO_ADDR(n)   (((n) & 0x1f) << 5)
93*4882a593Smuzhiyun #define NIXGE_MDIO_MMD(n)    (((n) & 0x1f) << 0)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define NIXGE_REG_MAC_LSB	0x1000
96*4882a593Smuzhiyun #define NIXGE_REG_MAC_MSB	0x1004
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* Packet size info */
99*4882a593Smuzhiyun #define NIXGE_HDR_SIZE		14 /* Size of Ethernet header */
100*4882a593Smuzhiyun #define NIXGE_TRL_SIZE		4 /* Size of Ethernet trailer (FCS) */
101*4882a593Smuzhiyun #define NIXGE_MTU		1500 /* Max MTU of an Ethernet frame */
102*4882a593Smuzhiyun #define NIXGE_JUMBO_MTU		9000 /* Max MTU of a jumbo Eth. frame */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define NIXGE_MAX_FRAME_SIZE	 (NIXGE_MTU + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE)
105*4882a593Smuzhiyun #define NIXGE_MAX_JUMBO_FRAME_SIZE \
106*4882a593Smuzhiyun 	(NIXGE_JUMBO_MTU + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun enum nixge_version {
109*4882a593Smuzhiyun 	NIXGE_V2,
110*4882a593Smuzhiyun 	NIXGE_V3,
111*4882a593Smuzhiyun 	NIXGE_VERSION_COUNT
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun struct nixge_hw_dma_bd {
115*4882a593Smuzhiyun 	u32 next_lo;
116*4882a593Smuzhiyun 	u32 next_hi;
117*4882a593Smuzhiyun 	u32 phys_lo;
118*4882a593Smuzhiyun 	u32 phys_hi;
119*4882a593Smuzhiyun 	u32 reserved3;
120*4882a593Smuzhiyun 	u32 reserved4;
121*4882a593Smuzhiyun 	u32 cntrl;
122*4882a593Smuzhiyun 	u32 status;
123*4882a593Smuzhiyun 	u32 app0;
124*4882a593Smuzhiyun 	u32 app1;
125*4882a593Smuzhiyun 	u32 app2;
126*4882a593Smuzhiyun 	u32 app3;
127*4882a593Smuzhiyun 	u32 app4;
128*4882a593Smuzhiyun 	u32 sw_id_offset_lo;
129*4882a593Smuzhiyun 	u32 sw_id_offset_hi;
130*4882a593Smuzhiyun 	u32 reserved6;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #ifdef CONFIG_PHYS_ADDR_T_64BIT
134*4882a593Smuzhiyun #define nixge_hw_dma_bd_set_addr(bd, field, addr) \
135*4882a593Smuzhiyun 	do { \
136*4882a593Smuzhiyun 		(bd)->field##_lo = lower_32_bits((addr)); \
137*4882a593Smuzhiyun 		(bd)->field##_hi = upper_32_bits((addr)); \
138*4882a593Smuzhiyun 	} while (0)
139*4882a593Smuzhiyun #else
140*4882a593Smuzhiyun #define nixge_hw_dma_bd_set_addr(bd, field, addr) \
141*4882a593Smuzhiyun 	((bd)->field##_lo = lower_32_bits((addr)))
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define nixge_hw_dma_bd_set_phys(bd, addr) \
145*4882a593Smuzhiyun 	nixge_hw_dma_bd_set_addr((bd), phys, (addr))
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define nixge_hw_dma_bd_set_next(bd, addr) \
148*4882a593Smuzhiyun 	nixge_hw_dma_bd_set_addr((bd), next, (addr))
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define nixge_hw_dma_bd_set_offset(bd, addr) \
151*4882a593Smuzhiyun 	nixge_hw_dma_bd_set_addr((bd), sw_id_offset, (addr))
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #ifdef CONFIG_PHYS_ADDR_T_64BIT
154*4882a593Smuzhiyun #define nixge_hw_dma_bd_get_addr(bd, field) \
155*4882a593Smuzhiyun 	(dma_addr_t)((((u64)(bd)->field##_hi) << 32) | ((bd)->field##_lo))
156*4882a593Smuzhiyun #else
157*4882a593Smuzhiyun #define nixge_hw_dma_bd_get_addr(bd, field) \
158*4882a593Smuzhiyun 	(dma_addr_t)((bd)->field##_lo)
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun struct nixge_tx_skb {
162*4882a593Smuzhiyun 	struct sk_buff *skb;
163*4882a593Smuzhiyun 	dma_addr_t mapping;
164*4882a593Smuzhiyun 	size_t size;
165*4882a593Smuzhiyun 	bool mapped_as_page;
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun struct nixge_priv {
169*4882a593Smuzhiyun 	struct net_device *ndev;
170*4882a593Smuzhiyun 	struct napi_struct napi;
171*4882a593Smuzhiyun 	struct device *dev;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* Connection to PHY device */
174*4882a593Smuzhiyun 	struct device_node *phy_node;
175*4882a593Smuzhiyun 	phy_interface_t		phy_mode;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	int link;
178*4882a593Smuzhiyun 	unsigned int speed;
179*4882a593Smuzhiyun 	unsigned int duplex;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* MDIO bus data */
182*4882a593Smuzhiyun 	struct mii_bus *mii_bus;	/* MII bus reference */
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* IO registers, dma functions and IRQs */
185*4882a593Smuzhiyun 	void __iomem *ctrl_regs;
186*4882a593Smuzhiyun 	void __iomem *dma_regs;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	struct tasklet_struct dma_err_tasklet;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	int tx_irq;
191*4882a593Smuzhiyun 	int rx_irq;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* Buffer descriptors */
194*4882a593Smuzhiyun 	struct nixge_hw_dma_bd *tx_bd_v;
195*4882a593Smuzhiyun 	struct nixge_tx_skb *tx_skb;
196*4882a593Smuzhiyun 	dma_addr_t tx_bd_p;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	struct nixge_hw_dma_bd *rx_bd_v;
199*4882a593Smuzhiyun 	dma_addr_t rx_bd_p;
200*4882a593Smuzhiyun 	u32 tx_bd_ci;
201*4882a593Smuzhiyun 	u32 tx_bd_tail;
202*4882a593Smuzhiyun 	u32 rx_bd_ci;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	u32 coalesce_count_rx;
205*4882a593Smuzhiyun 	u32 coalesce_count_tx;
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
nixge_dma_write_reg(struct nixge_priv * priv,off_t offset,u32 val)208*4882a593Smuzhiyun static void nixge_dma_write_reg(struct nixge_priv *priv, off_t offset, u32 val)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	writel(val, priv->dma_regs + offset);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
nixge_dma_write_desc_reg(struct nixge_priv * priv,off_t offset,dma_addr_t addr)213*4882a593Smuzhiyun static void nixge_dma_write_desc_reg(struct nixge_priv *priv, off_t offset,
214*4882a593Smuzhiyun 				     dma_addr_t addr)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	writel(lower_32_bits(addr), priv->dma_regs + offset);
217*4882a593Smuzhiyun #ifdef CONFIG_PHYS_ADDR_T_64BIT
218*4882a593Smuzhiyun 	writel(upper_32_bits(addr), priv->dma_regs + offset + 4);
219*4882a593Smuzhiyun #endif
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
nixge_dma_read_reg(const struct nixge_priv * priv,off_t offset)222*4882a593Smuzhiyun static u32 nixge_dma_read_reg(const struct nixge_priv *priv, off_t offset)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	return readl(priv->dma_regs + offset);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
nixge_ctrl_write_reg(struct nixge_priv * priv,off_t offset,u32 val)227*4882a593Smuzhiyun static void nixge_ctrl_write_reg(struct nixge_priv *priv, off_t offset, u32 val)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	writel(val, priv->ctrl_regs + offset);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
nixge_ctrl_read_reg(struct nixge_priv * priv,off_t offset)232*4882a593Smuzhiyun static u32 nixge_ctrl_read_reg(struct nixge_priv *priv, off_t offset)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	return readl(priv->ctrl_regs + offset);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun #define nixge_ctrl_poll_timeout(priv, addr, val, cond, sleep_us, timeout_us) \
238*4882a593Smuzhiyun 	readl_poll_timeout((priv)->ctrl_regs + (addr), (val), (cond), \
239*4882a593Smuzhiyun 			   (sleep_us), (timeout_us))
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define nixge_dma_poll_timeout(priv, addr, val, cond, sleep_us, timeout_us) \
242*4882a593Smuzhiyun 	readl_poll_timeout((priv)->dma_regs + (addr), (val), (cond), \
243*4882a593Smuzhiyun 			   (sleep_us), (timeout_us))
244*4882a593Smuzhiyun 
nixge_hw_dma_bd_release(struct net_device * ndev)245*4882a593Smuzhiyun static void nixge_hw_dma_bd_release(struct net_device *ndev)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
248*4882a593Smuzhiyun 	dma_addr_t phys_addr;
249*4882a593Smuzhiyun 	struct sk_buff *skb;
250*4882a593Smuzhiyun 	int i;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (priv->rx_bd_v) {
253*4882a593Smuzhiyun 		for (i = 0; i < RX_BD_NUM; i++) {
254*4882a593Smuzhiyun 			phys_addr = nixge_hw_dma_bd_get_addr(&priv->rx_bd_v[i],
255*4882a593Smuzhiyun 							     phys);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 			dma_unmap_single(ndev->dev.parent, phys_addr,
258*4882a593Smuzhiyun 					 NIXGE_MAX_JUMBO_FRAME_SIZE,
259*4882a593Smuzhiyun 					 DMA_FROM_DEVICE);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 			skb = (struct sk_buff *)(uintptr_t)
262*4882a593Smuzhiyun 				nixge_hw_dma_bd_get_addr(&priv->rx_bd_v[i],
263*4882a593Smuzhiyun 							 sw_id_offset);
264*4882a593Smuzhiyun 			dev_kfree_skb(skb);
265*4882a593Smuzhiyun 		}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 		dma_free_coherent(ndev->dev.parent,
268*4882a593Smuzhiyun 				  sizeof(*priv->rx_bd_v) * RX_BD_NUM,
269*4882a593Smuzhiyun 				  priv->rx_bd_v,
270*4882a593Smuzhiyun 				  priv->rx_bd_p);
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (priv->tx_skb)
274*4882a593Smuzhiyun 		devm_kfree(ndev->dev.parent, priv->tx_skb);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (priv->tx_bd_v)
277*4882a593Smuzhiyun 		dma_free_coherent(ndev->dev.parent,
278*4882a593Smuzhiyun 				  sizeof(*priv->tx_bd_v) * TX_BD_NUM,
279*4882a593Smuzhiyun 				  priv->tx_bd_v,
280*4882a593Smuzhiyun 				  priv->tx_bd_p);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
nixge_hw_dma_bd_init(struct net_device * ndev)283*4882a593Smuzhiyun static int nixge_hw_dma_bd_init(struct net_device *ndev)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
286*4882a593Smuzhiyun 	struct sk_buff *skb;
287*4882a593Smuzhiyun 	dma_addr_t phys;
288*4882a593Smuzhiyun 	u32 cr;
289*4882a593Smuzhiyun 	int i;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* Reset the indexes which are used for accessing the BDs */
292*4882a593Smuzhiyun 	priv->tx_bd_ci = 0;
293*4882a593Smuzhiyun 	priv->tx_bd_tail = 0;
294*4882a593Smuzhiyun 	priv->rx_bd_ci = 0;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* Allocate the Tx and Rx buffer descriptors. */
297*4882a593Smuzhiyun 	priv->tx_bd_v = dma_alloc_coherent(ndev->dev.parent,
298*4882a593Smuzhiyun 					   sizeof(*priv->tx_bd_v) * TX_BD_NUM,
299*4882a593Smuzhiyun 					   &priv->tx_bd_p, GFP_KERNEL);
300*4882a593Smuzhiyun 	if (!priv->tx_bd_v)
301*4882a593Smuzhiyun 		goto out;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	priv->tx_skb = devm_kcalloc(ndev->dev.parent,
304*4882a593Smuzhiyun 				    TX_BD_NUM, sizeof(*priv->tx_skb),
305*4882a593Smuzhiyun 				    GFP_KERNEL);
306*4882a593Smuzhiyun 	if (!priv->tx_skb)
307*4882a593Smuzhiyun 		goto out;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	priv->rx_bd_v = dma_alloc_coherent(ndev->dev.parent,
310*4882a593Smuzhiyun 					   sizeof(*priv->rx_bd_v) * RX_BD_NUM,
311*4882a593Smuzhiyun 					   &priv->rx_bd_p, GFP_KERNEL);
312*4882a593Smuzhiyun 	if (!priv->rx_bd_v)
313*4882a593Smuzhiyun 		goto out;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	for (i = 0; i < TX_BD_NUM; i++) {
316*4882a593Smuzhiyun 		nixge_hw_dma_bd_set_next(&priv->tx_bd_v[i],
317*4882a593Smuzhiyun 					 priv->tx_bd_p +
318*4882a593Smuzhiyun 					 sizeof(*priv->tx_bd_v) *
319*4882a593Smuzhiyun 					 ((i + 1) % TX_BD_NUM));
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	for (i = 0; i < RX_BD_NUM; i++) {
323*4882a593Smuzhiyun 		nixge_hw_dma_bd_set_next(&priv->rx_bd_v[i],
324*4882a593Smuzhiyun 					 priv->rx_bd_p
325*4882a593Smuzhiyun 					 + sizeof(*priv->rx_bd_v) *
326*4882a593Smuzhiyun 					 ((i + 1) % RX_BD_NUM));
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 		skb = netdev_alloc_skb_ip_align(ndev,
329*4882a593Smuzhiyun 						NIXGE_MAX_JUMBO_FRAME_SIZE);
330*4882a593Smuzhiyun 		if (!skb)
331*4882a593Smuzhiyun 			goto out;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		nixge_hw_dma_bd_set_offset(&priv->rx_bd_v[i], (uintptr_t)skb);
334*4882a593Smuzhiyun 		phys = dma_map_single(ndev->dev.parent, skb->data,
335*4882a593Smuzhiyun 				      NIXGE_MAX_JUMBO_FRAME_SIZE,
336*4882a593Smuzhiyun 				      DMA_FROM_DEVICE);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 		nixge_hw_dma_bd_set_phys(&priv->rx_bd_v[i], phys);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		priv->rx_bd_v[i].cntrl = NIXGE_MAX_JUMBO_FRAME_SIZE;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/* Start updating the Rx channel control register */
344*4882a593Smuzhiyun 	cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
345*4882a593Smuzhiyun 	/* Update the interrupt coalesce count */
346*4882a593Smuzhiyun 	cr = ((cr & ~XAXIDMA_COALESCE_MASK) |
347*4882a593Smuzhiyun 	      ((priv->coalesce_count_rx) << XAXIDMA_COALESCE_SHIFT));
348*4882a593Smuzhiyun 	/* Update the delay timer count */
349*4882a593Smuzhiyun 	cr = ((cr & ~XAXIDMA_DELAY_MASK) |
350*4882a593Smuzhiyun 	      (XAXIDMA_DFT_RX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
351*4882a593Smuzhiyun 	/* Enable coalesce, delay timer and error interrupts */
352*4882a593Smuzhiyun 	cr |= XAXIDMA_IRQ_ALL_MASK;
353*4882a593Smuzhiyun 	/* Write to the Rx channel control register */
354*4882a593Smuzhiyun 	nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* Start updating the Tx channel control register */
357*4882a593Smuzhiyun 	cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
358*4882a593Smuzhiyun 	/* Update the interrupt coalesce count */
359*4882a593Smuzhiyun 	cr = (((cr & ~XAXIDMA_COALESCE_MASK)) |
360*4882a593Smuzhiyun 	      ((priv->coalesce_count_tx) << XAXIDMA_COALESCE_SHIFT));
361*4882a593Smuzhiyun 	/* Update the delay timer count */
362*4882a593Smuzhiyun 	cr = (((cr & ~XAXIDMA_DELAY_MASK)) |
363*4882a593Smuzhiyun 	      (XAXIDMA_DFT_TX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
364*4882a593Smuzhiyun 	/* Enable coalesce, delay timer and error interrupts */
365*4882a593Smuzhiyun 	cr |= XAXIDMA_IRQ_ALL_MASK;
366*4882a593Smuzhiyun 	/* Write to the Tx channel control register */
367*4882a593Smuzhiyun 	nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* Populate the tail pointer and bring the Rx Axi DMA engine out of
370*4882a593Smuzhiyun 	 * halted state. This will make the Rx side ready for reception.
371*4882a593Smuzhiyun 	 */
372*4882a593Smuzhiyun 	nixge_dma_write_desc_reg(priv, XAXIDMA_RX_CDESC_OFFSET, priv->rx_bd_p);
373*4882a593Smuzhiyun 	cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
374*4882a593Smuzhiyun 	nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET,
375*4882a593Smuzhiyun 			    cr | XAXIDMA_CR_RUNSTOP_MASK);
376*4882a593Smuzhiyun 	nixge_dma_write_desc_reg(priv, XAXIDMA_RX_TDESC_OFFSET, priv->rx_bd_p +
377*4882a593Smuzhiyun 			    (sizeof(*priv->rx_bd_v) * (RX_BD_NUM - 1)));
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	/* Write to the RS (Run-stop) bit in the Tx channel control register.
380*4882a593Smuzhiyun 	 * Tx channel is now ready to run. But only after we write to the
381*4882a593Smuzhiyun 	 * tail pointer register that the Tx channel will start transmitting.
382*4882a593Smuzhiyun 	 */
383*4882a593Smuzhiyun 	nixge_dma_write_desc_reg(priv, XAXIDMA_TX_CDESC_OFFSET, priv->tx_bd_p);
384*4882a593Smuzhiyun 	cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
385*4882a593Smuzhiyun 	nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET,
386*4882a593Smuzhiyun 			    cr | XAXIDMA_CR_RUNSTOP_MASK);
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	return 0;
389*4882a593Smuzhiyun out:
390*4882a593Smuzhiyun 	nixge_hw_dma_bd_release(ndev);
391*4882a593Smuzhiyun 	return -ENOMEM;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
__nixge_device_reset(struct nixge_priv * priv,off_t offset)394*4882a593Smuzhiyun static void __nixge_device_reset(struct nixge_priv *priv, off_t offset)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	u32 status;
397*4882a593Smuzhiyun 	int err;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	/* Reset Axi DMA. This would reset NIXGE Ethernet core as well.
400*4882a593Smuzhiyun 	 * The reset process of Axi DMA takes a while to complete as all
401*4882a593Smuzhiyun 	 * pending commands/transfers will be flushed or completed during
402*4882a593Smuzhiyun 	 * this reset process.
403*4882a593Smuzhiyun 	 */
404*4882a593Smuzhiyun 	nixge_dma_write_reg(priv, offset, XAXIDMA_CR_RESET_MASK);
405*4882a593Smuzhiyun 	err = nixge_dma_poll_timeout(priv, offset, status,
406*4882a593Smuzhiyun 				     !(status & XAXIDMA_CR_RESET_MASK), 10,
407*4882a593Smuzhiyun 				     1000);
408*4882a593Smuzhiyun 	if (err)
409*4882a593Smuzhiyun 		netdev_err(priv->ndev, "%s: DMA reset timeout!\n", __func__);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
nixge_device_reset(struct net_device * ndev)412*4882a593Smuzhiyun static void nixge_device_reset(struct net_device *ndev)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	__nixge_device_reset(priv, XAXIDMA_TX_CR_OFFSET);
417*4882a593Smuzhiyun 	__nixge_device_reset(priv, XAXIDMA_RX_CR_OFFSET);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (nixge_hw_dma_bd_init(ndev))
420*4882a593Smuzhiyun 		netdev_err(ndev, "%s: descriptor allocation failed\n",
421*4882a593Smuzhiyun 			   __func__);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	netif_trans_update(ndev);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
nixge_handle_link_change(struct net_device * ndev)426*4882a593Smuzhiyun static void nixge_handle_link_change(struct net_device *ndev)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
429*4882a593Smuzhiyun 	struct phy_device *phydev = ndev->phydev;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (phydev->link != priv->link || phydev->speed != priv->speed ||
432*4882a593Smuzhiyun 	    phydev->duplex != priv->duplex) {
433*4882a593Smuzhiyun 		priv->link = phydev->link;
434*4882a593Smuzhiyun 		priv->speed = phydev->speed;
435*4882a593Smuzhiyun 		priv->duplex = phydev->duplex;
436*4882a593Smuzhiyun 		phy_print_status(phydev);
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
nixge_tx_skb_unmap(struct nixge_priv * priv,struct nixge_tx_skb * tx_skb)440*4882a593Smuzhiyun static void nixge_tx_skb_unmap(struct nixge_priv *priv,
441*4882a593Smuzhiyun 			       struct nixge_tx_skb *tx_skb)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	if (tx_skb->mapping) {
444*4882a593Smuzhiyun 		if (tx_skb->mapped_as_page)
445*4882a593Smuzhiyun 			dma_unmap_page(priv->ndev->dev.parent, tx_skb->mapping,
446*4882a593Smuzhiyun 				       tx_skb->size, DMA_TO_DEVICE);
447*4882a593Smuzhiyun 		else
448*4882a593Smuzhiyun 			dma_unmap_single(priv->ndev->dev.parent,
449*4882a593Smuzhiyun 					 tx_skb->mapping,
450*4882a593Smuzhiyun 					 tx_skb->size, DMA_TO_DEVICE);
451*4882a593Smuzhiyun 		tx_skb->mapping = 0;
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	if (tx_skb->skb) {
455*4882a593Smuzhiyun 		dev_kfree_skb_any(tx_skb->skb);
456*4882a593Smuzhiyun 		tx_skb->skb = NULL;
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
nixge_start_xmit_done(struct net_device * ndev)460*4882a593Smuzhiyun static void nixge_start_xmit_done(struct net_device *ndev)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
463*4882a593Smuzhiyun 	struct nixge_hw_dma_bd *cur_p;
464*4882a593Smuzhiyun 	struct nixge_tx_skb *tx_skb;
465*4882a593Smuzhiyun 	unsigned int status = 0;
466*4882a593Smuzhiyun 	u32 packets = 0;
467*4882a593Smuzhiyun 	u32 size = 0;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	cur_p = &priv->tx_bd_v[priv->tx_bd_ci];
470*4882a593Smuzhiyun 	tx_skb = &priv->tx_skb[priv->tx_bd_ci];
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	status = cur_p->status;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	while (status & XAXIDMA_BD_STS_COMPLETE_MASK) {
475*4882a593Smuzhiyun 		nixge_tx_skb_unmap(priv, tx_skb);
476*4882a593Smuzhiyun 		cur_p->status = 0;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 		size += status & XAXIDMA_BD_STS_ACTUAL_LEN_MASK;
479*4882a593Smuzhiyun 		packets++;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 		++priv->tx_bd_ci;
482*4882a593Smuzhiyun 		priv->tx_bd_ci %= TX_BD_NUM;
483*4882a593Smuzhiyun 		cur_p = &priv->tx_bd_v[priv->tx_bd_ci];
484*4882a593Smuzhiyun 		tx_skb = &priv->tx_skb[priv->tx_bd_ci];
485*4882a593Smuzhiyun 		status = cur_p->status;
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	ndev->stats.tx_packets += packets;
489*4882a593Smuzhiyun 	ndev->stats.tx_bytes += size;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (packets)
492*4882a593Smuzhiyun 		netif_wake_queue(ndev);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
nixge_check_tx_bd_space(struct nixge_priv * priv,int num_frag)495*4882a593Smuzhiyun static int nixge_check_tx_bd_space(struct nixge_priv *priv,
496*4882a593Smuzhiyun 				   int num_frag)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	struct nixge_hw_dma_bd *cur_p;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	cur_p = &priv->tx_bd_v[(priv->tx_bd_tail + num_frag) % TX_BD_NUM];
501*4882a593Smuzhiyun 	if (cur_p->status & XAXIDMA_BD_STS_ALL_MASK)
502*4882a593Smuzhiyun 		return NETDEV_TX_BUSY;
503*4882a593Smuzhiyun 	return 0;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
nixge_start_xmit(struct sk_buff * skb,struct net_device * ndev)506*4882a593Smuzhiyun static netdev_tx_t nixge_start_xmit(struct sk_buff *skb,
507*4882a593Smuzhiyun 				    struct net_device *ndev)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
510*4882a593Smuzhiyun 	struct nixge_hw_dma_bd *cur_p;
511*4882a593Smuzhiyun 	struct nixge_tx_skb *tx_skb;
512*4882a593Smuzhiyun 	dma_addr_t tail_p, cur_phys;
513*4882a593Smuzhiyun 	skb_frag_t *frag;
514*4882a593Smuzhiyun 	u32 num_frag;
515*4882a593Smuzhiyun 	u32 ii;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	num_frag = skb_shinfo(skb)->nr_frags;
518*4882a593Smuzhiyun 	cur_p = &priv->tx_bd_v[priv->tx_bd_tail];
519*4882a593Smuzhiyun 	tx_skb = &priv->tx_skb[priv->tx_bd_tail];
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (nixge_check_tx_bd_space(priv, num_frag)) {
522*4882a593Smuzhiyun 		if (!netif_queue_stopped(ndev))
523*4882a593Smuzhiyun 			netif_stop_queue(ndev);
524*4882a593Smuzhiyun 		return NETDEV_TX_OK;
525*4882a593Smuzhiyun 	}
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	cur_phys = dma_map_single(ndev->dev.parent, skb->data,
528*4882a593Smuzhiyun 				  skb_headlen(skb), DMA_TO_DEVICE);
529*4882a593Smuzhiyun 	if (dma_mapping_error(ndev->dev.parent, cur_phys))
530*4882a593Smuzhiyun 		goto drop;
531*4882a593Smuzhiyun 	nixge_hw_dma_bd_set_phys(cur_p, cur_phys);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	cur_p->cntrl = skb_headlen(skb) | XAXIDMA_BD_CTRL_TXSOF_MASK;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	tx_skb->skb = NULL;
536*4882a593Smuzhiyun 	tx_skb->mapping = cur_phys;
537*4882a593Smuzhiyun 	tx_skb->size = skb_headlen(skb);
538*4882a593Smuzhiyun 	tx_skb->mapped_as_page = false;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	for (ii = 0; ii < num_frag; ii++) {
541*4882a593Smuzhiyun 		++priv->tx_bd_tail;
542*4882a593Smuzhiyun 		priv->tx_bd_tail %= TX_BD_NUM;
543*4882a593Smuzhiyun 		cur_p = &priv->tx_bd_v[priv->tx_bd_tail];
544*4882a593Smuzhiyun 		tx_skb = &priv->tx_skb[priv->tx_bd_tail];
545*4882a593Smuzhiyun 		frag = &skb_shinfo(skb)->frags[ii];
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 		cur_phys = skb_frag_dma_map(ndev->dev.parent, frag, 0,
548*4882a593Smuzhiyun 					    skb_frag_size(frag),
549*4882a593Smuzhiyun 					    DMA_TO_DEVICE);
550*4882a593Smuzhiyun 		if (dma_mapping_error(ndev->dev.parent, cur_phys))
551*4882a593Smuzhiyun 			goto frag_err;
552*4882a593Smuzhiyun 		nixge_hw_dma_bd_set_phys(cur_p, cur_phys);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 		cur_p->cntrl = skb_frag_size(frag);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		tx_skb->skb = NULL;
557*4882a593Smuzhiyun 		tx_skb->mapping = cur_phys;
558*4882a593Smuzhiyun 		tx_skb->size = skb_frag_size(frag);
559*4882a593Smuzhiyun 		tx_skb->mapped_as_page = true;
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/* last buffer of the frame */
563*4882a593Smuzhiyun 	tx_skb->skb = skb;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	cur_p->cntrl |= XAXIDMA_BD_CTRL_TXEOF_MASK;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	tail_p = priv->tx_bd_p + sizeof(*priv->tx_bd_v) * priv->tx_bd_tail;
568*4882a593Smuzhiyun 	/* Start the transfer */
569*4882a593Smuzhiyun 	nixge_dma_write_desc_reg(priv, XAXIDMA_TX_TDESC_OFFSET, tail_p);
570*4882a593Smuzhiyun 	++priv->tx_bd_tail;
571*4882a593Smuzhiyun 	priv->tx_bd_tail %= TX_BD_NUM;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	return NETDEV_TX_OK;
574*4882a593Smuzhiyun frag_err:
575*4882a593Smuzhiyun 	for (; ii > 0; ii--) {
576*4882a593Smuzhiyun 		if (priv->tx_bd_tail)
577*4882a593Smuzhiyun 			priv->tx_bd_tail--;
578*4882a593Smuzhiyun 		else
579*4882a593Smuzhiyun 			priv->tx_bd_tail = TX_BD_NUM - 1;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 		tx_skb = &priv->tx_skb[priv->tx_bd_tail];
582*4882a593Smuzhiyun 		nixge_tx_skb_unmap(priv, tx_skb);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 		cur_p = &priv->tx_bd_v[priv->tx_bd_tail];
585*4882a593Smuzhiyun 		cur_p->status = 0;
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 	dma_unmap_single(priv->ndev->dev.parent,
588*4882a593Smuzhiyun 			 tx_skb->mapping,
589*4882a593Smuzhiyun 			 tx_skb->size, DMA_TO_DEVICE);
590*4882a593Smuzhiyun drop:
591*4882a593Smuzhiyun 	ndev->stats.tx_dropped++;
592*4882a593Smuzhiyun 	return NETDEV_TX_OK;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
nixge_recv(struct net_device * ndev,int budget)595*4882a593Smuzhiyun static int nixge_recv(struct net_device *ndev, int budget)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
598*4882a593Smuzhiyun 	struct sk_buff *skb, *new_skb;
599*4882a593Smuzhiyun 	struct nixge_hw_dma_bd *cur_p;
600*4882a593Smuzhiyun 	dma_addr_t tail_p = 0, cur_phys = 0;
601*4882a593Smuzhiyun 	u32 packets = 0;
602*4882a593Smuzhiyun 	u32 length = 0;
603*4882a593Smuzhiyun 	u32 size = 0;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	cur_p = &priv->rx_bd_v[priv->rx_bd_ci];
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	while ((cur_p->status & XAXIDMA_BD_STS_COMPLETE_MASK &&
608*4882a593Smuzhiyun 		budget > packets)) {
609*4882a593Smuzhiyun 		tail_p = priv->rx_bd_p + sizeof(*priv->rx_bd_v) *
610*4882a593Smuzhiyun 			 priv->rx_bd_ci;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		skb = (struct sk_buff *)(uintptr_t)
613*4882a593Smuzhiyun 			nixge_hw_dma_bd_get_addr(cur_p, sw_id_offset);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		length = cur_p->status & XAXIDMA_BD_STS_ACTUAL_LEN_MASK;
616*4882a593Smuzhiyun 		if (length > NIXGE_MAX_JUMBO_FRAME_SIZE)
617*4882a593Smuzhiyun 			length = NIXGE_MAX_JUMBO_FRAME_SIZE;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		dma_unmap_single(ndev->dev.parent,
620*4882a593Smuzhiyun 				 nixge_hw_dma_bd_get_addr(cur_p, phys),
621*4882a593Smuzhiyun 				 NIXGE_MAX_JUMBO_FRAME_SIZE,
622*4882a593Smuzhiyun 				 DMA_FROM_DEVICE);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 		skb_put(skb, length);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 		skb->protocol = eth_type_trans(skb, ndev);
627*4882a593Smuzhiyun 		skb_checksum_none_assert(skb);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 		/* For now mark them as CHECKSUM_NONE since
630*4882a593Smuzhiyun 		 * we don't have offload capabilities
631*4882a593Smuzhiyun 		 */
632*4882a593Smuzhiyun 		skb->ip_summed = CHECKSUM_NONE;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 		napi_gro_receive(&priv->napi, skb);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 		size += length;
637*4882a593Smuzhiyun 		packets++;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 		new_skb = netdev_alloc_skb_ip_align(ndev,
640*4882a593Smuzhiyun 						    NIXGE_MAX_JUMBO_FRAME_SIZE);
641*4882a593Smuzhiyun 		if (!new_skb)
642*4882a593Smuzhiyun 			return packets;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 		cur_phys = dma_map_single(ndev->dev.parent, new_skb->data,
645*4882a593Smuzhiyun 					  NIXGE_MAX_JUMBO_FRAME_SIZE,
646*4882a593Smuzhiyun 					  DMA_FROM_DEVICE);
647*4882a593Smuzhiyun 		if (dma_mapping_error(ndev->dev.parent, cur_phys)) {
648*4882a593Smuzhiyun 			/* FIXME: bail out and clean up */
649*4882a593Smuzhiyun 			netdev_err(ndev, "Failed to map ...\n");
650*4882a593Smuzhiyun 		}
651*4882a593Smuzhiyun 		nixge_hw_dma_bd_set_phys(cur_p, cur_phys);
652*4882a593Smuzhiyun 		cur_p->cntrl = NIXGE_MAX_JUMBO_FRAME_SIZE;
653*4882a593Smuzhiyun 		cur_p->status = 0;
654*4882a593Smuzhiyun 		nixge_hw_dma_bd_set_offset(cur_p, (uintptr_t)new_skb);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 		++priv->rx_bd_ci;
657*4882a593Smuzhiyun 		priv->rx_bd_ci %= RX_BD_NUM;
658*4882a593Smuzhiyun 		cur_p = &priv->rx_bd_v[priv->rx_bd_ci];
659*4882a593Smuzhiyun 	}
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	ndev->stats.rx_packets += packets;
662*4882a593Smuzhiyun 	ndev->stats.rx_bytes += size;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	if (tail_p)
665*4882a593Smuzhiyun 		nixge_dma_write_desc_reg(priv, XAXIDMA_RX_TDESC_OFFSET, tail_p);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	return packets;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
nixge_poll(struct napi_struct * napi,int budget)670*4882a593Smuzhiyun static int nixge_poll(struct napi_struct *napi, int budget)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun 	struct nixge_priv *priv = container_of(napi, struct nixge_priv, napi);
673*4882a593Smuzhiyun 	int work_done;
674*4882a593Smuzhiyun 	u32 status, cr;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	work_done = 0;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	work_done = nixge_recv(priv->ndev, budget);
679*4882a593Smuzhiyun 	if (work_done < budget) {
680*4882a593Smuzhiyun 		napi_complete_done(napi, work_done);
681*4882a593Smuzhiyun 		status = nixge_dma_read_reg(priv, XAXIDMA_RX_SR_OFFSET);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 		if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) {
684*4882a593Smuzhiyun 			/* If there's more, reschedule, but clear */
685*4882a593Smuzhiyun 			nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status);
686*4882a593Smuzhiyun 			napi_reschedule(napi);
687*4882a593Smuzhiyun 		} else {
688*4882a593Smuzhiyun 			/* if not, turn on RX IRQs again ... */
689*4882a593Smuzhiyun 			cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
690*4882a593Smuzhiyun 			cr |= (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK);
691*4882a593Smuzhiyun 			nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
692*4882a593Smuzhiyun 		}
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	return work_done;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
nixge_tx_irq(int irq,void * _ndev)698*4882a593Smuzhiyun static irqreturn_t nixge_tx_irq(int irq, void *_ndev)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(_ndev);
701*4882a593Smuzhiyun 	struct net_device *ndev = _ndev;
702*4882a593Smuzhiyun 	unsigned int status;
703*4882a593Smuzhiyun 	dma_addr_t phys;
704*4882a593Smuzhiyun 	u32 cr;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	status = nixge_dma_read_reg(priv, XAXIDMA_TX_SR_OFFSET);
707*4882a593Smuzhiyun 	if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) {
708*4882a593Smuzhiyun 		nixge_dma_write_reg(priv, XAXIDMA_TX_SR_OFFSET, status);
709*4882a593Smuzhiyun 		nixge_start_xmit_done(priv->ndev);
710*4882a593Smuzhiyun 		goto out;
711*4882a593Smuzhiyun 	}
712*4882a593Smuzhiyun 	if (!(status & XAXIDMA_IRQ_ALL_MASK)) {
713*4882a593Smuzhiyun 		netdev_err(ndev, "No interrupts asserted in Tx path\n");
714*4882a593Smuzhiyun 		return IRQ_NONE;
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 	if (status & XAXIDMA_IRQ_ERROR_MASK) {
717*4882a593Smuzhiyun 		phys = nixge_hw_dma_bd_get_addr(&priv->tx_bd_v[priv->tx_bd_ci],
718*4882a593Smuzhiyun 						phys);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 		netdev_err(ndev, "DMA Tx error 0x%x\n", status);
721*4882a593Smuzhiyun 		netdev_err(ndev, "Current BD is at: 0x%llx\n", (u64)phys);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 		cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
724*4882a593Smuzhiyun 		/* Disable coalesce, delay timer and error interrupts */
725*4882a593Smuzhiyun 		cr &= (~XAXIDMA_IRQ_ALL_MASK);
726*4882a593Smuzhiyun 		/* Write to the Tx channel control register */
727*4882a593Smuzhiyun 		nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 		cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
730*4882a593Smuzhiyun 		/* Disable coalesce, delay timer and error interrupts */
731*4882a593Smuzhiyun 		cr &= (~XAXIDMA_IRQ_ALL_MASK);
732*4882a593Smuzhiyun 		/* Write to the Rx channel control register */
733*4882a593Smuzhiyun 		nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 		tasklet_schedule(&priv->dma_err_tasklet);
736*4882a593Smuzhiyun 		nixge_dma_write_reg(priv, XAXIDMA_TX_SR_OFFSET, status);
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun out:
739*4882a593Smuzhiyun 	return IRQ_HANDLED;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun 
nixge_rx_irq(int irq,void * _ndev)742*4882a593Smuzhiyun static irqreturn_t nixge_rx_irq(int irq, void *_ndev)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(_ndev);
745*4882a593Smuzhiyun 	struct net_device *ndev = _ndev;
746*4882a593Smuzhiyun 	unsigned int status;
747*4882a593Smuzhiyun 	dma_addr_t phys;
748*4882a593Smuzhiyun 	u32 cr;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	status = nixge_dma_read_reg(priv, XAXIDMA_RX_SR_OFFSET);
751*4882a593Smuzhiyun 	if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) {
752*4882a593Smuzhiyun 		/* Turn of IRQs because NAPI */
753*4882a593Smuzhiyun 		nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status);
754*4882a593Smuzhiyun 		cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
755*4882a593Smuzhiyun 		cr &= ~(XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK);
756*4882a593Smuzhiyun 		nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 		if (napi_schedule_prep(&priv->napi))
759*4882a593Smuzhiyun 			__napi_schedule(&priv->napi);
760*4882a593Smuzhiyun 		goto out;
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 	if (!(status & XAXIDMA_IRQ_ALL_MASK)) {
763*4882a593Smuzhiyun 		netdev_err(ndev, "No interrupts asserted in Rx path\n");
764*4882a593Smuzhiyun 		return IRQ_NONE;
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 	if (status & XAXIDMA_IRQ_ERROR_MASK) {
767*4882a593Smuzhiyun 		phys = nixge_hw_dma_bd_get_addr(&priv->rx_bd_v[priv->rx_bd_ci],
768*4882a593Smuzhiyun 						phys);
769*4882a593Smuzhiyun 		netdev_err(ndev, "DMA Rx error 0x%x\n", status);
770*4882a593Smuzhiyun 		netdev_err(ndev, "Current BD is at: 0x%llx\n", (u64)phys);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 		cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
773*4882a593Smuzhiyun 		/* Disable coalesce, delay timer and error interrupts */
774*4882a593Smuzhiyun 		cr &= (~XAXIDMA_IRQ_ALL_MASK);
775*4882a593Smuzhiyun 		/* Finally write to the Tx channel control register */
776*4882a593Smuzhiyun 		nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 		cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
779*4882a593Smuzhiyun 		/* Disable coalesce, delay timer and error interrupts */
780*4882a593Smuzhiyun 		cr &= (~XAXIDMA_IRQ_ALL_MASK);
781*4882a593Smuzhiyun 		/* write to the Rx channel control register */
782*4882a593Smuzhiyun 		nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 		tasklet_schedule(&priv->dma_err_tasklet);
785*4882a593Smuzhiyun 		nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status);
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun out:
788*4882a593Smuzhiyun 	return IRQ_HANDLED;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
nixge_dma_err_handler(struct tasklet_struct * t)791*4882a593Smuzhiyun static void nixge_dma_err_handler(struct tasklet_struct *t)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	struct nixge_priv *lp = from_tasklet(lp, t, dma_err_tasklet);
794*4882a593Smuzhiyun 	struct nixge_hw_dma_bd *cur_p;
795*4882a593Smuzhiyun 	struct nixge_tx_skb *tx_skb;
796*4882a593Smuzhiyun 	u32 cr, i;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	__nixge_device_reset(lp, XAXIDMA_TX_CR_OFFSET);
799*4882a593Smuzhiyun 	__nixge_device_reset(lp, XAXIDMA_RX_CR_OFFSET);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	for (i = 0; i < TX_BD_NUM; i++) {
802*4882a593Smuzhiyun 		cur_p = &lp->tx_bd_v[i];
803*4882a593Smuzhiyun 		tx_skb = &lp->tx_skb[i];
804*4882a593Smuzhiyun 		nixge_tx_skb_unmap(lp, tx_skb);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 		nixge_hw_dma_bd_set_phys(cur_p, 0);
807*4882a593Smuzhiyun 		cur_p->cntrl = 0;
808*4882a593Smuzhiyun 		cur_p->status = 0;
809*4882a593Smuzhiyun 		nixge_hw_dma_bd_set_offset(cur_p, 0);
810*4882a593Smuzhiyun 	}
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	for (i = 0; i < RX_BD_NUM; i++) {
813*4882a593Smuzhiyun 		cur_p = &lp->rx_bd_v[i];
814*4882a593Smuzhiyun 		cur_p->status = 0;
815*4882a593Smuzhiyun 	}
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	lp->tx_bd_ci = 0;
818*4882a593Smuzhiyun 	lp->tx_bd_tail = 0;
819*4882a593Smuzhiyun 	lp->rx_bd_ci = 0;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	/* Start updating the Rx channel control register */
822*4882a593Smuzhiyun 	cr = nixge_dma_read_reg(lp, XAXIDMA_RX_CR_OFFSET);
823*4882a593Smuzhiyun 	/* Update the interrupt coalesce count */
824*4882a593Smuzhiyun 	cr = ((cr & ~XAXIDMA_COALESCE_MASK) |
825*4882a593Smuzhiyun 	      (XAXIDMA_DFT_RX_THRESHOLD << XAXIDMA_COALESCE_SHIFT));
826*4882a593Smuzhiyun 	/* Update the delay timer count */
827*4882a593Smuzhiyun 	cr = ((cr & ~XAXIDMA_DELAY_MASK) |
828*4882a593Smuzhiyun 	      (XAXIDMA_DFT_RX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
829*4882a593Smuzhiyun 	/* Enable coalesce, delay timer and error interrupts */
830*4882a593Smuzhiyun 	cr |= XAXIDMA_IRQ_ALL_MASK;
831*4882a593Smuzhiyun 	/* Finally write to the Rx channel control register */
832*4882a593Smuzhiyun 	nixge_dma_write_reg(lp, XAXIDMA_RX_CR_OFFSET, cr);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	/* Start updating the Tx channel control register */
835*4882a593Smuzhiyun 	cr = nixge_dma_read_reg(lp, XAXIDMA_TX_CR_OFFSET);
836*4882a593Smuzhiyun 	/* Update the interrupt coalesce count */
837*4882a593Smuzhiyun 	cr = (((cr & ~XAXIDMA_COALESCE_MASK)) |
838*4882a593Smuzhiyun 	      (XAXIDMA_DFT_TX_THRESHOLD << XAXIDMA_COALESCE_SHIFT));
839*4882a593Smuzhiyun 	/* Update the delay timer count */
840*4882a593Smuzhiyun 	cr = (((cr & ~XAXIDMA_DELAY_MASK)) |
841*4882a593Smuzhiyun 	      (XAXIDMA_DFT_TX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
842*4882a593Smuzhiyun 	/* Enable coalesce, delay timer and error interrupts */
843*4882a593Smuzhiyun 	cr |= XAXIDMA_IRQ_ALL_MASK;
844*4882a593Smuzhiyun 	/* Finally write to the Tx channel control register */
845*4882a593Smuzhiyun 	nixge_dma_write_reg(lp, XAXIDMA_TX_CR_OFFSET, cr);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	/* Populate the tail pointer and bring the Rx Axi DMA engine out of
848*4882a593Smuzhiyun 	 * halted state. This will make the Rx side ready for reception.
849*4882a593Smuzhiyun 	 */
850*4882a593Smuzhiyun 	nixge_dma_write_desc_reg(lp, XAXIDMA_RX_CDESC_OFFSET, lp->rx_bd_p);
851*4882a593Smuzhiyun 	cr = nixge_dma_read_reg(lp, XAXIDMA_RX_CR_OFFSET);
852*4882a593Smuzhiyun 	nixge_dma_write_reg(lp, XAXIDMA_RX_CR_OFFSET,
853*4882a593Smuzhiyun 			    cr | XAXIDMA_CR_RUNSTOP_MASK);
854*4882a593Smuzhiyun 	nixge_dma_write_desc_reg(lp, XAXIDMA_RX_TDESC_OFFSET, lp->rx_bd_p +
855*4882a593Smuzhiyun 			    (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1)));
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* Write to the RS (Run-stop) bit in the Tx channel control register.
858*4882a593Smuzhiyun 	 * Tx channel is now ready to run. But only after we write to the
859*4882a593Smuzhiyun 	 * tail pointer register that the Tx channel will start transmitting
860*4882a593Smuzhiyun 	 */
861*4882a593Smuzhiyun 	nixge_dma_write_desc_reg(lp, XAXIDMA_TX_CDESC_OFFSET, lp->tx_bd_p);
862*4882a593Smuzhiyun 	cr = nixge_dma_read_reg(lp, XAXIDMA_TX_CR_OFFSET);
863*4882a593Smuzhiyun 	nixge_dma_write_reg(lp, XAXIDMA_TX_CR_OFFSET,
864*4882a593Smuzhiyun 			    cr | XAXIDMA_CR_RUNSTOP_MASK);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
nixge_open(struct net_device * ndev)867*4882a593Smuzhiyun static int nixge_open(struct net_device *ndev)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
870*4882a593Smuzhiyun 	struct phy_device *phy;
871*4882a593Smuzhiyun 	int ret;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	nixge_device_reset(ndev);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	phy = of_phy_connect(ndev, priv->phy_node,
876*4882a593Smuzhiyun 			     &nixge_handle_link_change, 0, priv->phy_mode);
877*4882a593Smuzhiyun 	if (!phy)
878*4882a593Smuzhiyun 		return -ENODEV;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	phy_start(phy);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	/* Enable tasklets for Axi DMA error handling */
883*4882a593Smuzhiyun 	tasklet_setup(&priv->dma_err_tasklet, nixge_dma_err_handler);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	napi_enable(&priv->napi);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	/* Enable interrupts for Axi DMA Tx */
888*4882a593Smuzhiyun 	ret = request_irq(priv->tx_irq, nixge_tx_irq, 0, ndev->name, ndev);
889*4882a593Smuzhiyun 	if (ret)
890*4882a593Smuzhiyun 		goto err_tx_irq;
891*4882a593Smuzhiyun 	/* Enable interrupts for Axi DMA Rx */
892*4882a593Smuzhiyun 	ret = request_irq(priv->rx_irq, nixge_rx_irq, 0, ndev->name, ndev);
893*4882a593Smuzhiyun 	if (ret)
894*4882a593Smuzhiyun 		goto err_rx_irq;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	netif_start_queue(ndev);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	return 0;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun err_rx_irq:
901*4882a593Smuzhiyun 	free_irq(priv->tx_irq, ndev);
902*4882a593Smuzhiyun err_tx_irq:
903*4882a593Smuzhiyun 	napi_disable(&priv->napi);
904*4882a593Smuzhiyun 	phy_stop(phy);
905*4882a593Smuzhiyun 	phy_disconnect(phy);
906*4882a593Smuzhiyun 	tasklet_kill(&priv->dma_err_tasklet);
907*4882a593Smuzhiyun 	netdev_err(ndev, "request_irq() failed\n");
908*4882a593Smuzhiyun 	return ret;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
nixge_stop(struct net_device * ndev)911*4882a593Smuzhiyun static int nixge_stop(struct net_device *ndev)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
914*4882a593Smuzhiyun 	u32 cr;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	netif_stop_queue(ndev);
917*4882a593Smuzhiyun 	napi_disable(&priv->napi);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	if (ndev->phydev) {
920*4882a593Smuzhiyun 		phy_stop(ndev->phydev);
921*4882a593Smuzhiyun 		phy_disconnect(ndev->phydev);
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
925*4882a593Smuzhiyun 	nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET,
926*4882a593Smuzhiyun 			    cr & (~XAXIDMA_CR_RUNSTOP_MASK));
927*4882a593Smuzhiyun 	cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
928*4882a593Smuzhiyun 	nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET,
929*4882a593Smuzhiyun 			    cr & (~XAXIDMA_CR_RUNSTOP_MASK));
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	tasklet_kill(&priv->dma_err_tasklet);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	free_irq(priv->tx_irq, ndev);
934*4882a593Smuzhiyun 	free_irq(priv->rx_irq, ndev);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	nixge_hw_dma_bd_release(ndev);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	return 0;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
nixge_change_mtu(struct net_device * ndev,int new_mtu)941*4882a593Smuzhiyun static int nixge_change_mtu(struct net_device *ndev, int new_mtu)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun 	if (netif_running(ndev))
944*4882a593Smuzhiyun 		return -EBUSY;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	if ((new_mtu + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE) >
947*4882a593Smuzhiyun 	     NIXGE_MAX_JUMBO_FRAME_SIZE)
948*4882a593Smuzhiyun 		return -EINVAL;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	ndev->mtu = new_mtu;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	return 0;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun 
__nixge_hw_set_mac_address(struct net_device * ndev)955*4882a593Smuzhiyun static s32 __nixge_hw_set_mac_address(struct net_device *ndev)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	nixge_ctrl_write_reg(priv, NIXGE_REG_MAC_LSB,
960*4882a593Smuzhiyun 			     (ndev->dev_addr[2]) << 24 |
961*4882a593Smuzhiyun 			     (ndev->dev_addr[3] << 16) |
962*4882a593Smuzhiyun 			     (ndev->dev_addr[4] << 8) |
963*4882a593Smuzhiyun 			     (ndev->dev_addr[5] << 0));
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	nixge_ctrl_write_reg(priv, NIXGE_REG_MAC_MSB,
966*4882a593Smuzhiyun 			     (ndev->dev_addr[1] | (ndev->dev_addr[0] << 8)));
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	return 0;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
nixge_net_set_mac_address(struct net_device * ndev,void * p)971*4882a593Smuzhiyun static int nixge_net_set_mac_address(struct net_device *ndev, void *p)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun 	int err;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	err = eth_mac_addr(ndev, p);
976*4882a593Smuzhiyun 	if (!err)
977*4882a593Smuzhiyun 		__nixge_hw_set_mac_address(ndev);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	return err;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun static const struct net_device_ops nixge_netdev_ops = {
983*4882a593Smuzhiyun 	.ndo_open = nixge_open,
984*4882a593Smuzhiyun 	.ndo_stop = nixge_stop,
985*4882a593Smuzhiyun 	.ndo_start_xmit = nixge_start_xmit,
986*4882a593Smuzhiyun 	.ndo_change_mtu	= nixge_change_mtu,
987*4882a593Smuzhiyun 	.ndo_set_mac_address = nixge_net_set_mac_address,
988*4882a593Smuzhiyun 	.ndo_validate_addr = eth_validate_addr,
989*4882a593Smuzhiyun };
990*4882a593Smuzhiyun 
nixge_ethtools_get_drvinfo(struct net_device * ndev,struct ethtool_drvinfo * ed)991*4882a593Smuzhiyun static void nixge_ethtools_get_drvinfo(struct net_device *ndev,
992*4882a593Smuzhiyun 				       struct ethtool_drvinfo *ed)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	strlcpy(ed->driver, "nixge", sizeof(ed->driver));
995*4882a593Smuzhiyun 	strlcpy(ed->bus_info, "platform", sizeof(ed->bus_info));
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
nixge_ethtools_get_coalesce(struct net_device * ndev,struct ethtool_coalesce * ecoalesce)998*4882a593Smuzhiyun static int nixge_ethtools_get_coalesce(struct net_device *ndev,
999*4882a593Smuzhiyun 				       struct ethtool_coalesce *ecoalesce)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
1002*4882a593Smuzhiyun 	u32 regval = 0;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	regval = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
1005*4882a593Smuzhiyun 	ecoalesce->rx_max_coalesced_frames = (regval & XAXIDMA_COALESCE_MASK)
1006*4882a593Smuzhiyun 					     >> XAXIDMA_COALESCE_SHIFT;
1007*4882a593Smuzhiyun 	regval = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
1008*4882a593Smuzhiyun 	ecoalesce->tx_max_coalesced_frames = (regval & XAXIDMA_COALESCE_MASK)
1009*4882a593Smuzhiyun 					     >> XAXIDMA_COALESCE_SHIFT;
1010*4882a593Smuzhiyun 	return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun 
nixge_ethtools_set_coalesce(struct net_device * ndev,struct ethtool_coalesce * ecoalesce)1013*4882a593Smuzhiyun static int nixge_ethtools_set_coalesce(struct net_device *ndev,
1014*4882a593Smuzhiyun 				       struct ethtool_coalesce *ecoalesce)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	if (netif_running(ndev)) {
1019*4882a593Smuzhiyun 		netdev_err(ndev,
1020*4882a593Smuzhiyun 			   "Please stop netif before applying configuration\n");
1021*4882a593Smuzhiyun 		return -EBUSY;
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	if (ecoalesce->rx_max_coalesced_frames)
1025*4882a593Smuzhiyun 		priv->coalesce_count_rx = ecoalesce->rx_max_coalesced_frames;
1026*4882a593Smuzhiyun 	if (ecoalesce->tx_max_coalesced_frames)
1027*4882a593Smuzhiyun 		priv->coalesce_count_tx = ecoalesce->tx_max_coalesced_frames;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	return 0;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun 
nixge_ethtools_set_phys_id(struct net_device * ndev,enum ethtool_phys_id_state state)1032*4882a593Smuzhiyun static int nixge_ethtools_set_phys_id(struct net_device *ndev,
1033*4882a593Smuzhiyun 				      enum ethtool_phys_id_state state)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
1036*4882a593Smuzhiyun 	u32 ctrl;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	ctrl = nixge_ctrl_read_reg(priv, NIXGE_REG_LED_CTL);
1039*4882a593Smuzhiyun 	switch (state) {
1040*4882a593Smuzhiyun 	case ETHTOOL_ID_ACTIVE:
1041*4882a593Smuzhiyun 		ctrl |= NIXGE_ID_LED_CTL_EN;
1042*4882a593Smuzhiyun 		/* Enable identification LED override*/
1043*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl);
1044*4882a593Smuzhiyun 		return 2;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	case ETHTOOL_ID_ON:
1047*4882a593Smuzhiyun 		ctrl |= NIXGE_ID_LED_CTL_VAL;
1048*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl);
1049*4882a593Smuzhiyun 		break;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	case ETHTOOL_ID_OFF:
1052*4882a593Smuzhiyun 		ctrl &= ~NIXGE_ID_LED_CTL_VAL;
1053*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl);
1054*4882a593Smuzhiyun 		break;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	case ETHTOOL_ID_INACTIVE:
1057*4882a593Smuzhiyun 		/* Restore LED settings */
1058*4882a593Smuzhiyun 		ctrl &= ~NIXGE_ID_LED_CTL_EN;
1059*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl);
1060*4882a593Smuzhiyun 		break;
1061*4882a593Smuzhiyun 	}
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	return 0;
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun static const struct ethtool_ops nixge_ethtool_ops = {
1067*4882a593Smuzhiyun 	.supported_coalesce_params = ETHTOOL_COALESCE_MAX_FRAMES,
1068*4882a593Smuzhiyun 	.get_drvinfo    = nixge_ethtools_get_drvinfo,
1069*4882a593Smuzhiyun 	.get_coalesce   = nixge_ethtools_get_coalesce,
1070*4882a593Smuzhiyun 	.set_coalesce   = nixge_ethtools_set_coalesce,
1071*4882a593Smuzhiyun 	.set_phys_id    = nixge_ethtools_set_phys_id,
1072*4882a593Smuzhiyun 	.get_link_ksettings     = phy_ethtool_get_link_ksettings,
1073*4882a593Smuzhiyun 	.set_link_ksettings     = phy_ethtool_set_link_ksettings,
1074*4882a593Smuzhiyun 	.get_link		= ethtool_op_get_link,
1075*4882a593Smuzhiyun };
1076*4882a593Smuzhiyun 
nixge_mdio_read(struct mii_bus * bus,int phy_id,int reg)1077*4882a593Smuzhiyun static int nixge_mdio_read(struct mii_bus *bus, int phy_id, int reg)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun 	struct nixge_priv *priv = bus->priv;
1080*4882a593Smuzhiyun 	u32 status, tmp;
1081*4882a593Smuzhiyun 	int err;
1082*4882a593Smuzhiyun 	u16 device;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	if (reg & MII_ADDR_C45) {
1085*4882a593Smuzhiyun 		device = (reg >> 16) & 0x1f;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_ADDR, reg & 0xffff);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 		tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_OP_ADDRESS)
1090*4882a593Smuzhiyun 			| NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
1093*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1);
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 		err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
1096*4882a593Smuzhiyun 					      !status, 10, 1000);
1097*4882a593Smuzhiyun 		if (err) {
1098*4882a593Smuzhiyun 			dev_err(priv->dev, "timeout setting address");
1099*4882a593Smuzhiyun 			return err;
1100*4882a593Smuzhiyun 		}
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 		tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_C45_READ) |
1103*4882a593Smuzhiyun 			NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
1104*4882a593Smuzhiyun 	} else {
1105*4882a593Smuzhiyun 		device = reg & 0x1f;
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 		tmp = NIXGE_MDIO_CLAUSE22 | NIXGE_MDIO_OP(NIXGE_MDIO_C22_READ) |
1108*4882a593Smuzhiyun 			NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
1109*4882a593Smuzhiyun 	}
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
1112*4882a593Smuzhiyun 	nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
1115*4882a593Smuzhiyun 				      !status, 10, 1000);
1116*4882a593Smuzhiyun 	if (err) {
1117*4882a593Smuzhiyun 		dev_err(priv->dev, "timeout setting read command");
1118*4882a593Smuzhiyun 		return err;
1119*4882a593Smuzhiyun 	}
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	status = nixge_ctrl_read_reg(priv, NIXGE_REG_MDIO_DATA);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	return status;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
nixge_mdio_write(struct mii_bus * bus,int phy_id,int reg,u16 val)1126*4882a593Smuzhiyun static int nixge_mdio_write(struct mii_bus *bus, int phy_id, int reg, u16 val)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun 	struct nixge_priv *priv = bus->priv;
1129*4882a593Smuzhiyun 	u32 status, tmp;
1130*4882a593Smuzhiyun 	u16 device;
1131*4882a593Smuzhiyun 	int err;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	if (reg & MII_ADDR_C45) {
1134*4882a593Smuzhiyun 		device = (reg >> 16) & 0x1f;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_ADDR, reg & 0xffff);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 		tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_OP_ADDRESS)
1139*4882a593Smuzhiyun 			| NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
1142*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 		err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
1145*4882a593Smuzhiyun 					      !status, 10, 1000);
1146*4882a593Smuzhiyun 		if (err) {
1147*4882a593Smuzhiyun 			dev_err(priv->dev, "timeout setting address");
1148*4882a593Smuzhiyun 			return err;
1149*4882a593Smuzhiyun 		}
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 		tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_C45_WRITE)
1152*4882a593Smuzhiyun 			| NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_DATA, val);
1155*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
1156*4882a593Smuzhiyun 		err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
1157*4882a593Smuzhiyun 					      !status, 10, 1000);
1158*4882a593Smuzhiyun 		if (err)
1159*4882a593Smuzhiyun 			dev_err(priv->dev, "timeout setting write command");
1160*4882a593Smuzhiyun 	} else {
1161*4882a593Smuzhiyun 		device = reg & 0x1f;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 		tmp = NIXGE_MDIO_CLAUSE22 |
1164*4882a593Smuzhiyun 			NIXGE_MDIO_OP(NIXGE_MDIO_C22_WRITE) |
1165*4882a593Smuzhiyun 			NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_DATA, val);
1168*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
1169*4882a593Smuzhiyun 		nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 		err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
1172*4882a593Smuzhiyun 					      !status, 10, 1000);
1173*4882a593Smuzhiyun 		if (err)
1174*4882a593Smuzhiyun 			dev_err(priv->dev, "timeout setting write command");
1175*4882a593Smuzhiyun 	}
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	return err;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun 
nixge_mdio_setup(struct nixge_priv * priv,struct device_node * np)1180*4882a593Smuzhiyun static int nixge_mdio_setup(struct nixge_priv *priv, struct device_node *np)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun 	struct mii_bus *bus;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	bus = devm_mdiobus_alloc(priv->dev);
1185*4882a593Smuzhiyun 	if (!bus)
1186*4882a593Smuzhiyun 		return -ENOMEM;
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	snprintf(bus->id, MII_BUS_ID_SIZE, "%s-mii", dev_name(priv->dev));
1189*4882a593Smuzhiyun 	bus->priv = priv;
1190*4882a593Smuzhiyun 	bus->name = "nixge_mii_bus";
1191*4882a593Smuzhiyun 	bus->read = nixge_mdio_read;
1192*4882a593Smuzhiyun 	bus->write = nixge_mdio_write;
1193*4882a593Smuzhiyun 	bus->parent = priv->dev;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	priv->mii_bus = bus;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	return of_mdiobus_register(bus, np);
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun 
nixge_get_nvmem_address(struct device * dev)1200*4882a593Smuzhiyun static void *nixge_get_nvmem_address(struct device *dev)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun 	struct nvmem_cell *cell;
1203*4882a593Smuzhiyun 	size_t cell_size;
1204*4882a593Smuzhiyun 	char *mac;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	cell = nvmem_cell_get(dev, "address");
1207*4882a593Smuzhiyun 	if (IS_ERR(cell))
1208*4882a593Smuzhiyun 		return NULL;
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	mac = nvmem_cell_read(cell, &cell_size);
1211*4882a593Smuzhiyun 	nvmem_cell_put(cell);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	return mac;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun /* Match table for of_platform binding */
1217*4882a593Smuzhiyun static const struct of_device_id nixge_dt_ids[] = {
1218*4882a593Smuzhiyun 	{ .compatible = "ni,xge-enet-2.00", .data = (void *)NIXGE_V2 },
1219*4882a593Smuzhiyun 	{ .compatible = "ni,xge-enet-3.00", .data = (void *)NIXGE_V3 },
1220*4882a593Smuzhiyun 	{},
1221*4882a593Smuzhiyun };
1222*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, nixge_dt_ids);
1223*4882a593Smuzhiyun 
nixge_of_get_resources(struct platform_device * pdev)1224*4882a593Smuzhiyun static int nixge_of_get_resources(struct platform_device *pdev)
1225*4882a593Smuzhiyun {
1226*4882a593Smuzhiyun 	const struct of_device_id *of_id;
1227*4882a593Smuzhiyun 	enum nixge_version version;
1228*4882a593Smuzhiyun 	struct resource *ctrlres;
1229*4882a593Smuzhiyun 	struct resource *dmares;
1230*4882a593Smuzhiyun 	struct net_device *ndev;
1231*4882a593Smuzhiyun 	struct nixge_priv *priv;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	ndev = platform_get_drvdata(pdev);
1234*4882a593Smuzhiyun 	priv = netdev_priv(ndev);
1235*4882a593Smuzhiyun 	of_id = of_match_node(nixge_dt_ids, pdev->dev.of_node);
1236*4882a593Smuzhiyun 	if (!of_id)
1237*4882a593Smuzhiyun 		return -ENODEV;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	version = (enum nixge_version)of_id->data;
1240*4882a593Smuzhiyun 	if (version <= NIXGE_V2)
1241*4882a593Smuzhiyun 		dmares = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1242*4882a593Smuzhiyun 	else
1243*4882a593Smuzhiyun 		dmares = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1244*4882a593Smuzhiyun 						      "dma");
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	priv->dma_regs = devm_ioremap_resource(&pdev->dev, dmares);
1247*4882a593Smuzhiyun 	if (IS_ERR(priv->dma_regs)) {
1248*4882a593Smuzhiyun 		netdev_err(ndev, "failed to map dma regs\n");
1249*4882a593Smuzhiyun 		return PTR_ERR(priv->dma_regs);
1250*4882a593Smuzhiyun 	}
1251*4882a593Smuzhiyun 	if (version <= NIXGE_V2) {
1252*4882a593Smuzhiyun 		priv->ctrl_regs = priv->dma_regs + NIXGE_REG_CTRL_OFFSET;
1253*4882a593Smuzhiyun 	} else {
1254*4882a593Smuzhiyun 		ctrlres = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1255*4882a593Smuzhiyun 						       "ctrl");
1256*4882a593Smuzhiyun 		priv->ctrl_regs = devm_ioremap_resource(&pdev->dev, ctrlres);
1257*4882a593Smuzhiyun 	}
1258*4882a593Smuzhiyun 	if (IS_ERR(priv->ctrl_regs)) {
1259*4882a593Smuzhiyun 		netdev_err(ndev, "failed to map ctrl regs\n");
1260*4882a593Smuzhiyun 		return PTR_ERR(priv->ctrl_regs);
1261*4882a593Smuzhiyun 	}
1262*4882a593Smuzhiyun 	return 0;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun 
nixge_probe(struct platform_device * pdev)1265*4882a593Smuzhiyun static int nixge_probe(struct platform_device *pdev)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun 	struct device_node *mn, *phy_node;
1268*4882a593Smuzhiyun 	struct nixge_priv *priv;
1269*4882a593Smuzhiyun 	struct net_device *ndev;
1270*4882a593Smuzhiyun 	const u8 *mac_addr;
1271*4882a593Smuzhiyun 	int err;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	ndev = alloc_etherdev(sizeof(*priv));
1274*4882a593Smuzhiyun 	if (!ndev)
1275*4882a593Smuzhiyun 		return -ENOMEM;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ndev);
1278*4882a593Smuzhiyun 	SET_NETDEV_DEV(ndev, &pdev->dev);
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	ndev->features = NETIF_F_SG;
1281*4882a593Smuzhiyun 	ndev->netdev_ops = &nixge_netdev_ops;
1282*4882a593Smuzhiyun 	ndev->ethtool_ops = &nixge_ethtool_ops;
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	/* MTU range: 64 - 9000 */
1285*4882a593Smuzhiyun 	ndev->min_mtu = 64;
1286*4882a593Smuzhiyun 	ndev->max_mtu = NIXGE_JUMBO_MTU;
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	mac_addr = nixge_get_nvmem_address(&pdev->dev);
1289*4882a593Smuzhiyun 	if (mac_addr && is_valid_ether_addr(mac_addr)) {
1290*4882a593Smuzhiyun 		ether_addr_copy(ndev->dev_addr, mac_addr);
1291*4882a593Smuzhiyun 		kfree(mac_addr);
1292*4882a593Smuzhiyun 	} else {
1293*4882a593Smuzhiyun 		eth_hw_addr_random(ndev);
1294*4882a593Smuzhiyun 	}
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	priv = netdev_priv(ndev);
1297*4882a593Smuzhiyun 	priv->ndev = ndev;
1298*4882a593Smuzhiyun 	priv->dev = &pdev->dev;
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	netif_napi_add(ndev, &priv->napi, nixge_poll, NAPI_POLL_WEIGHT);
1301*4882a593Smuzhiyun 	err = nixge_of_get_resources(pdev);
1302*4882a593Smuzhiyun 	if (err)
1303*4882a593Smuzhiyun 		goto free_netdev;
1304*4882a593Smuzhiyun 	__nixge_hw_set_mac_address(ndev);
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	priv->tx_irq = platform_get_irq_byname(pdev, "tx");
1307*4882a593Smuzhiyun 	if (priv->tx_irq < 0) {
1308*4882a593Smuzhiyun 		netdev_err(ndev, "could not find 'tx' irq");
1309*4882a593Smuzhiyun 		err = priv->tx_irq;
1310*4882a593Smuzhiyun 		goto free_netdev;
1311*4882a593Smuzhiyun 	}
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	priv->rx_irq = platform_get_irq_byname(pdev, "rx");
1314*4882a593Smuzhiyun 	if (priv->rx_irq < 0) {
1315*4882a593Smuzhiyun 		netdev_err(ndev, "could not find 'rx' irq");
1316*4882a593Smuzhiyun 		err = priv->rx_irq;
1317*4882a593Smuzhiyun 		goto free_netdev;
1318*4882a593Smuzhiyun 	}
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	priv->coalesce_count_rx = XAXIDMA_DFT_RX_THRESHOLD;
1321*4882a593Smuzhiyun 	priv->coalesce_count_tx = XAXIDMA_DFT_TX_THRESHOLD;
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	mn = of_get_child_by_name(pdev->dev.of_node, "mdio");
1324*4882a593Smuzhiyun 	if (mn) {
1325*4882a593Smuzhiyun 		err = nixge_mdio_setup(priv, mn);
1326*4882a593Smuzhiyun 		of_node_put(mn);
1327*4882a593Smuzhiyun 		if (err) {
1328*4882a593Smuzhiyun 			netdev_err(ndev, "error registering mdio bus");
1329*4882a593Smuzhiyun 			goto free_netdev;
1330*4882a593Smuzhiyun 		}
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	err = of_get_phy_mode(pdev->dev.of_node, &priv->phy_mode);
1334*4882a593Smuzhiyun 	if (err) {
1335*4882a593Smuzhiyun 		netdev_err(ndev, "not find \"phy-mode\" property\n");
1336*4882a593Smuzhiyun 		goto unregister_mdio;
1337*4882a593Smuzhiyun 	}
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	phy_node = of_parse_phandle(pdev->dev.of_node, "phy-handle", 0);
1340*4882a593Smuzhiyun 	if (!phy_node && of_phy_is_fixed_link(pdev->dev.of_node)) {
1341*4882a593Smuzhiyun 		err = of_phy_register_fixed_link(pdev->dev.of_node);
1342*4882a593Smuzhiyun 		if (err < 0) {
1343*4882a593Smuzhiyun 			netdev_err(ndev, "broken fixed-link specification\n");
1344*4882a593Smuzhiyun 			goto unregister_mdio;
1345*4882a593Smuzhiyun 		}
1346*4882a593Smuzhiyun 		phy_node = of_node_get(pdev->dev.of_node);
1347*4882a593Smuzhiyun 	}
1348*4882a593Smuzhiyun 	priv->phy_node = phy_node;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	err = register_netdev(priv->ndev);
1351*4882a593Smuzhiyun 	if (err) {
1352*4882a593Smuzhiyun 		netdev_err(ndev, "register_netdev() error (%i)\n", err);
1353*4882a593Smuzhiyun 		goto free_phy;
1354*4882a593Smuzhiyun 	}
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	return 0;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun free_phy:
1359*4882a593Smuzhiyun 	if (of_phy_is_fixed_link(pdev->dev.of_node))
1360*4882a593Smuzhiyun 		of_phy_deregister_fixed_link(pdev->dev.of_node);
1361*4882a593Smuzhiyun 	of_node_put(phy_node);
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun unregister_mdio:
1364*4882a593Smuzhiyun 	if (priv->mii_bus)
1365*4882a593Smuzhiyun 		mdiobus_unregister(priv->mii_bus);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun free_netdev:
1368*4882a593Smuzhiyun 	free_netdev(ndev);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	return err;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun 
nixge_remove(struct platform_device * pdev)1373*4882a593Smuzhiyun static int nixge_remove(struct platform_device *pdev)
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun 	struct net_device *ndev = platform_get_drvdata(pdev);
1376*4882a593Smuzhiyun 	struct nixge_priv *priv = netdev_priv(ndev);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	unregister_netdev(ndev);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	if (of_phy_is_fixed_link(pdev->dev.of_node))
1381*4882a593Smuzhiyun 		of_phy_deregister_fixed_link(pdev->dev.of_node);
1382*4882a593Smuzhiyun 	of_node_put(priv->phy_node);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	if (priv->mii_bus)
1385*4882a593Smuzhiyun 		mdiobus_unregister(priv->mii_bus);
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	free_netdev(ndev);
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	return 0;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun static struct platform_driver nixge_driver = {
1393*4882a593Smuzhiyun 	.probe		= nixge_probe,
1394*4882a593Smuzhiyun 	.remove		= nixge_remove,
1395*4882a593Smuzhiyun 	.driver		= {
1396*4882a593Smuzhiyun 		.name		= "nixge",
1397*4882a593Smuzhiyun 		.of_match_table	= of_match_ptr(nixge_dt_ids),
1398*4882a593Smuzhiyun 	},
1399*4882a593Smuzhiyun };
1400*4882a593Smuzhiyun module_platform_driver(nixge_driver);
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1403*4882a593Smuzhiyun MODULE_DESCRIPTION("National Instruments XGE Management MAC");
1404*4882a593Smuzhiyun MODULE_AUTHOR("Moritz Fischer <mdf@kernel.org>");
1405