xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/netronome/nfp/nfp_net.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*4882a593Smuzhiyun /* Copyright (C) 2015-2018 Netronome Systems, Inc. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun  * nfp_net.h
6*4882a593Smuzhiyun  * Declarations for Netronome network device driver.
7*4882a593Smuzhiyun  * Authors: Jakub Kicinski <jakub.kicinski@netronome.com>
8*4882a593Smuzhiyun  *          Jason McMullan <jason.mcmullan@netronome.com>
9*4882a593Smuzhiyun  *          Rolf Neugebauer <rolf.neugebauer@netronome.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #ifndef _NFP_NET_H_
13*4882a593Smuzhiyun #define _NFP_NET_H_
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/atomic.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/list.h>
18*4882a593Smuzhiyun #include <linux/netdevice.h>
19*4882a593Smuzhiyun #include <linux/pci.h>
20*4882a593Smuzhiyun #include <linux/io-64-nonatomic-hi-lo.h>
21*4882a593Smuzhiyun #include <linux/semaphore.h>
22*4882a593Smuzhiyun #include <linux/workqueue.h>
23*4882a593Smuzhiyun #include <net/xdp.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "nfp_net_ctrl.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define nn_pr(nn, lvl, fmt, args...)					\
28*4882a593Smuzhiyun 	({								\
29*4882a593Smuzhiyun 		struct nfp_net *__nn = (nn);				\
30*4882a593Smuzhiyun 									\
31*4882a593Smuzhiyun 		if (__nn->dp.netdev)					\
32*4882a593Smuzhiyun 			netdev_printk(lvl, __nn->dp.netdev, fmt, ## args); \
33*4882a593Smuzhiyun 		else							\
34*4882a593Smuzhiyun 			dev_printk(lvl, __nn->dp.dev, "ctrl: " fmt, ## args); \
35*4882a593Smuzhiyun 	})
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define nn_err(nn, fmt, args...)	nn_pr(nn, KERN_ERR, fmt, ## args)
38*4882a593Smuzhiyun #define nn_warn(nn, fmt, args...)	nn_pr(nn, KERN_WARNING, fmt, ## args)
39*4882a593Smuzhiyun #define nn_info(nn, fmt, args...)	nn_pr(nn, KERN_INFO, fmt, ## args)
40*4882a593Smuzhiyun #define nn_dbg(nn, fmt, args...)	nn_pr(nn, KERN_DEBUG, fmt, ## args)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define nn_dp_warn(dp, fmt, args...)					\
43*4882a593Smuzhiyun 	({								\
44*4882a593Smuzhiyun 		struct nfp_net_dp *__dp = (dp);				\
45*4882a593Smuzhiyun 									\
46*4882a593Smuzhiyun 		if (unlikely(net_ratelimit())) {			\
47*4882a593Smuzhiyun 			if (__dp->netdev)				\
48*4882a593Smuzhiyun 				netdev_warn(__dp->netdev, fmt, ## args); \
49*4882a593Smuzhiyun 			else						\
50*4882a593Smuzhiyun 				dev_warn(__dp->dev, fmt, ## args);	\
51*4882a593Smuzhiyun 		}							\
52*4882a593Smuzhiyun 	})
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Max time to wait for NFP to respond on updates (in seconds) */
55*4882a593Smuzhiyun #define NFP_NET_POLL_TIMEOUT	5
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* Interval for reading offloaded filter stats */
58*4882a593Smuzhiyun #define NFP_NET_STAT_POLL_IVL	msecs_to_jiffies(100)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Bar allocation */
61*4882a593Smuzhiyun #define NFP_NET_CTRL_BAR	0
62*4882a593Smuzhiyun #define NFP_NET_Q0_BAR		2
63*4882a593Smuzhiyun #define NFP_NET_Q1_BAR		4	/* OBSOLETE */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* Max bits in DMA address */
66*4882a593Smuzhiyun #define NFP_NET_MAX_DMA_BITS	40
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Default size for MTU and freelist buffer sizes */
69*4882a593Smuzhiyun #define NFP_NET_DEFAULT_MTU		1500U
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* Maximum number of bytes prepended to a packet */
72*4882a593Smuzhiyun #define NFP_NET_MAX_PREPEND		64
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Interrupt definitions */
75*4882a593Smuzhiyun #define NFP_NET_NON_Q_VECTORS		2
76*4882a593Smuzhiyun #define NFP_NET_IRQ_LSC_IDX		0
77*4882a593Smuzhiyun #define NFP_NET_IRQ_EXN_IDX		1
78*4882a593Smuzhiyun #define NFP_NET_MIN_VNIC_IRQS		(NFP_NET_NON_Q_VECTORS + 1)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* Queue/Ring definitions */
81*4882a593Smuzhiyun #define NFP_NET_MAX_TX_RINGS	64	/* Max. # of Tx rings per device */
82*4882a593Smuzhiyun #define NFP_NET_MAX_RX_RINGS	64	/* Max. # of Rx rings per device */
83*4882a593Smuzhiyun #define NFP_NET_MAX_R_VECS	(NFP_NET_MAX_TX_RINGS > NFP_NET_MAX_RX_RINGS ? \
84*4882a593Smuzhiyun 				 NFP_NET_MAX_TX_RINGS : NFP_NET_MAX_RX_RINGS)
85*4882a593Smuzhiyun #define NFP_NET_MAX_IRQS	(NFP_NET_NON_Q_VECTORS + NFP_NET_MAX_R_VECS)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define NFP_NET_MIN_TX_DESCS	256	/* Min. # of Tx descs per ring */
88*4882a593Smuzhiyun #define NFP_NET_MIN_RX_DESCS	256	/* Min. # of Rx descs per ring */
89*4882a593Smuzhiyun #define NFP_NET_MAX_TX_DESCS	(256 * 1024) /* Max. # of Tx descs per ring */
90*4882a593Smuzhiyun #define NFP_NET_MAX_RX_DESCS	(256 * 1024) /* Max. # of Rx descs per ring */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define NFP_NET_TX_DESCS_DEFAULT 4096	/* Default # of Tx descs per ring */
93*4882a593Smuzhiyun #define NFP_NET_RX_DESCS_DEFAULT 4096	/* Default # of Rx descs per ring */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define NFP_NET_FL_BATCH	16	/* Add freelist in this Batch size */
96*4882a593Smuzhiyun #define NFP_NET_XDP_MAX_COMPLETE 2048	/* XDP bufs to reclaim in NAPI poll */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* Offload definitions */
99*4882a593Smuzhiyun #define NFP_NET_N_VXLAN_PORTS	(NFP_NET_CFG_VXLAN_SZ / sizeof(__be16))
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define NFP_NET_RX_BUF_HEADROOM	(NET_SKB_PAD + NET_IP_ALIGN)
102*4882a593Smuzhiyun #define NFP_NET_RX_BUF_NON_DATA	(NFP_NET_RX_BUF_HEADROOM +		\
103*4882a593Smuzhiyun 				 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* Forward declarations */
106*4882a593Smuzhiyun struct nfp_cpp;
107*4882a593Smuzhiyun struct nfp_eth_table_port;
108*4882a593Smuzhiyun struct nfp_net;
109*4882a593Smuzhiyun struct nfp_net_r_vector;
110*4882a593Smuzhiyun struct nfp_port;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* Convenience macro for wrapping descriptor index on ring size */
113*4882a593Smuzhiyun #define D_IDX(ring, idx)	((idx) & ((ring)->cnt - 1))
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* Convenience macro for writing dma address into RX/TX descriptors */
116*4882a593Smuzhiyun #define nfp_desc_set_dma_addr(desc, dma_addr)				\
117*4882a593Smuzhiyun 	do {								\
118*4882a593Smuzhiyun 		__typeof(desc) __d = (desc);				\
119*4882a593Smuzhiyun 		dma_addr_t __addr = (dma_addr);				\
120*4882a593Smuzhiyun 									\
121*4882a593Smuzhiyun 		__d->dma_addr_lo = cpu_to_le32(lower_32_bits(__addr));	\
122*4882a593Smuzhiyun 		__d->dma_addr_hi = upper_32_bits(__addr) & 0xff;	\
123*4882a593Smuzhiyun 	} while (0)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* TX descriptor format */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define PCIE_DESC_TX_EOP		BIT(7)
128*4882a593Smuzhiyun #define PCIE_DESC_TX_OFFSET_MASK	GENMASK(6, 0)
129*4882a593Smuzhiyun #define PCIE_DESC_TX_MSS_MASK		GENMASK(13, 0)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* Flags in the host TX descriptor */
132*4882a593Smuzhiyun #define PCIE_DESC_TX_CSUM		BIT(7)
133*4882a593Smuzhiyun #define PCIE_DESC_TX_IP4_CSUM		BIT(6)
134*4882a593Smuzhiyun #define PCIE_DESC_TX_TCP_CSUM		BIT(5)
135*4882a593Smuzhiyun #define PCIE_DESC_TX_UDP_CSUM		BIT(4)
136*4882a593Smuzhiyun #define PCIE_DESC_TX_VLAN		BIT(3)
137*4882a593Smuzhiyun #define PCIE_DESC_TX_LSO		BIT(2)
138*4882a593Smuzhiyun #define PCIE_DESC_TX_ENCAP		BIT(1)
139*4882a593Smuzhiyun #define PCIE_DESC_TX_O_IP4_CSUM	BIT(0)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun struct nfp_net_tx_desc {
142*4882a593Smuzhiyun 	union {
143*4882a593Smuzhiyun 		struct {
144*4882a593Smuzhiyun 			u8 dma_addr_hi; /* High bits of host buf address */
145*4882a593Smuzhiyun 			__le16 dma_len;	/* Length to DMA for this desc */
146*4882a593Smuzhiyun 			u8 offset_eop;	/* Offset in buf where pkt starts +
147*4882a593Smuzhiyun 					 * highest bit is eop flag.
148*4882a593Smuzhiyun 					 */
149*4882a593Smuzhiyun 			__le32 dma_addr_lo; /* Low 32bit of host buf addr */
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 			__le16 mss;	/* MSS to be used for LSO */
152*4882a593Smuzhiyun 			u8 lso_hdrlen;	/* LSO, TCP payload offset */
153*4882a593Smuzhiyun 			u8 flags;	/* TX Flags, see @PCIE_DESC_TX_* */
154*4882a593Smuzhiyun 			union {
155*4882a593Smuzhiyun 				struct {
156*4882a593Smuzhiyun 					u8 l3_offset; /* L3 header offset */
157*4882a593Smuzhiyun 					u8 l4_offset; /* L4 header offset */
158*4882a593Smuzhiyun 				};
159*4882a593Smuzhiyun 				__le16 vlan; /* VLAN tag to add if indicated */
160*4882a593Smuzhiyun 			};
161*4882a593Smuzhiyun 			__le16 data_len; /* Length of frame + meta data */
162*4882a593Smuzhiyun 		} __packed;
163*4882a593Smuzhiyun 		__le32 vals[4];
164*4882a593Smuzhiyun 		__le64 vals8[2];
165*4882a593Smuzhiyun 	};
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /**
169*4882a593Smuzhiyun  * struct nfp_net_tx_buf - software TX buffer descriptor
170*4882a593Smuzhiyun  * @skb:	normal ring, sk_buff associated with this buffer
171*4882a593Smuzhiyun  * @frag:	XDP ring, page frag associated with this buffer
172*4882a593Smuzhiyun  * @dma_addr:	DMA mapping address of the buffer
173*4882a593Smuzhiyun  * @fidx:	Fragment index (-1 for the head and [0..nr_frags-1] for frags)
174*4882a593Smuzhiyun  * @pkt_cnt:	Number of packets to be produced out of the skb associated
175*4882a593Smuzhiyun  *		with this buffer (valid only on the head's buffer).
176*4882a593Smuzhiyun  *		Will be 1 for all non-TSO packets.
177*4882a593Smuzhiyun  * @real_len:	Number of bytes which to be produced out of the skb (valid only
178*4882a593Smuzhiyun  *		on the head's buffer). Equal to skb->len for non-TSO packets.
179*4882a593Smuzhiyun  */
180*4882a593Smuzhiyun struct nfp_net_tx_buf {
181*4882a593Smuzhiyun 	union {
182*4882a593Smuzhiyun 		struct sk_buff *skb;
183*4882a593Smuzhiyun 		void *frag;
184*4882a593Smuzhiyun 	};
185*4882a593Smuzhiyun 	dma_addr_t dma_addr;
186*4882a593Smuzhiyun 	short int fidx;
187*4882a593Smuzhiyun 	u16 pkt_cnt;
188*4882a593Smuzhiyun 	u32 real_len;
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /**
192*4882a593Smuzhiyun  * struct nfp_net_tx_ring - TX ring structure
193*4882a593Smuzhiyun  * @r_vec:      Back pointer to ring vector structure
194*4882a593Smuzhiyun  * @idx:        Ring index from Linux's perspective
195*4882a593Smuzhiyun  * @qcidx:      Queue Controller Peripheral (QCP) queue index for the TX queue
196*4882a593Smuzhiyun  * @qcp_q:      Pointer to base of the QCP TX queue
197*4882a593Smuzhiyun  * @cnt:        Size of the queue in number of descriptors
198*4882a593Smuzhiyun  * @wr_p:       TX ring write pointer (free running)
199*4882a593Smuzhiyun  * @rd_p:       TX ring read pointer (free running)
200*4882a593Smuzhiyun  * @qcp_rd_p:   Local copy of QCP TX queue read pointer
201*4882a593Smuzhiyun  * @wr_ptr_add:	Accumulated number of buffers to add to QCP write pointer
202*4882a593Smuzhiyun  *		(used for .xmit_more delayed kick)
203*4882a593Smuzhiyun  * @txbufs:     Array of transmitted TX buffers, to free on transmit
204*4882a593Smuzhiyun  * @txds:       Virtual address of TX ring in host memory
205*4882a593Smuzhiyun  * @dma:        DMA address of the TX ring
206*4882a593Smuzhiyun  * @size:       Size, in bytes, of the TX ring (needed to free)
207*4882a593Smuzhiyun  * @is_xdp:	Is this a XDP TX ring?
208*4882a593Smuzhiyun  */
209*4882a593Smuzhiyun struct nfp_net_tx_ring {
210*4882a593Smuzhiyun 	struct nfp_net_r_vector *r_vec;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	u32 idx;
213*4882a593Smuzhiyun 	int qcidx;
214*4882a593Smuzhiyun 	u8 __iomem *qcp_q;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	u32 cnt;
217*4882a593Smuzhiyun 	u32 wr_p;
218*4882a593Smuzhiyun 	u32 rd_p;
219*4882a593Smuzhiyun 	u32 qcp_rd_p;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	u32 wr_ptr_add;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	struct nfp_net_tx_buf *txbufs;
224*4882a593Smuzhiyun 	struct nfp_net_tx_desc *txds;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	dma_addr_t dma;
227*4882a593Smuzhiyun 	size_t size;
228*4882a593Smuzhiyun 	bool is_xdp;
229*4882a593Smuzhiyun } ____cacheline_aligned;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* RX and freelist descriptor format */
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define PCIE_DESC_RX_DD			BIT(7)
234*4882a593Smuzhiyun #define PCIE_DESC_RX_META_LEN_MASK	GENMASK(6, 0)
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* Flags in the RX descriptor */
237*4882a593Smuzhiyun #define PCIE_DESC_RX_RSS		cpu_to_le16(BIT(15))
238*4882a593Smuzhiyun #define PCIE_DESC_RX_I_IP4_CSUM		cpu_to_le16(BIT(14))
239*4882a593Smuzhiyun #define PCIE_DESC_RX_I_IP4_CSUM_OK	cpu_to_le16(BIT(13))
240*4882a593Smuzhiyun #define PCIE_DESC_RX_I_TCP_CSUM		cpu_to_le16(BIT(12))
241*4882a593Smuzhiyun #define PCIE_DESC_RX_I_TCP_CSUM_OK	cpu_to_le16(BIT(11))
242*4882a593Smuzhiyun #define PCIE_DESC_RX_I_UDP_CSUM		cpu_to_le16(BIT(10))
243*4882a593Smuzhiyun #define PCIE_DESC_RX_I_UDP_CSUM_OK	cpu_to_le16(BIT(9))
244*4882a593Smuzhiyun #define PCIE_DESC_RX_DECRYPTED		cpu_to_le16(BIT(8))
245*4882a593Smuzhiyun #define PCIE_DESC_RX_EOP		cpu_to_le16(BIT(7))
246*4882a593Smuzhiyun #define PCIE_DESC_RX_IP4_CSUM		cpu_to_le16(BIT(6))
247*4882a593Smuzhiyun #define PCIE_DESC_RX_IP4_CSUM_OK	cpu_to_le16(BIT(5))
248*4882a593Smuzhiyun #define PCIE_DESC_RX_TCP_CSUM		cpu_to_le16(BIT(4))
249*4882a593Smuzhiyun #define PCIE_DESC_RX_TCP_CSUM_OK	cpu_to_le16(BIT(3))
250*4882a593Smuzhiyun #define PCIE_DESC_RX_UDP_CSUM		cpu_to_le16(BIT(2))
251*4882a593Smuzhiyun #define PCIE_DESC_RX_UDP_CSUM_OK	cpu_to_le16(BIT(1))
252*4882a593Smuzhiyun #define PCIE_DESC_RX_VLAN		cpu_to_le16(BIT(0))
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define PCIE_DESC_RX_CSUM_ALL		(PCIE_DESC_RX_IP4_CSUM |	\
255*4882a593Smuzhiyun 					 PCIE_DESC_RX_TCP_CSUM |	\
256*4882a593Smuzhiyun 					 PCIE_DESC_RX_UDP_CSUM |	\
257*4882a593Smuzhiyun 					 PCIE_DESC_RX_I_IP4_CSUM |	\
258*4882a593Smuzhiyun 					 PCIE_DESC_RX_I_TCP_CSUM |	\
259*4882a593Smuzhiyun 					 PCIE_DESC_RX_I_UDP_CSUM)
260*4882a593Smuzhiyun #define PCIE_DESC_RX_CSUM_OK_SHIFT	1
261*4882a593Smuzhiyun #define __PCIE_DESC_RX_CSUM_ALL		le16_to_cpu(PCIE_DESC_RX_CSUM_ALL)
262*4882a593Smuzhiyun #define __PCIE_DESC_RX_CSUM_ALL_OK	(__PCIE_DESC_RX_CSUM_ALL >>	\
263*4882a593Smuzhiyun 					 PCIE_DESC_RX_CSUM_OK_SHIFT)
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun struct nfp_net_rx_desc {
266*4882a593Smuzhiyun 	union {
267*4882a593Smuzhiyun 		struct {
268*4882a593Smuzhiyun 			u8 dma_addr_hi;	/* High bits of the buf address */
269*4882a593Smuzhiyun 			__le16 reserved; /* Must be zero */
270*4882a593Smuzhiyun 			u8 meta_len_dd; /* Must be zero */
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 			__le32 dma_addr_lo; /* Low bits of the buffer address */
273*4882a593Smuzhiyun 		} __packed fld;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 		struct {
276*4882a593Smuzhiyun 			__le16 data_len; /* Length of the frame + meta data */
277*4882a593Smuzhiyun 			u8 reserved;
278*4882a593Smuzhiyun 			u8 meta_len_dd;	/* Length of meta data prepended +
279*4882a593Smuzhiyun 					 * descriptor done flag.
280*4882a593Smuzhiyun 					 */
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 			__le16 flags;	/* RX flags. See @PCIE_DESC_RX_* */
283*4882a593Smuzhiyun 			__le16 vlan;	/* VLAN if stripped */
284*4882a593Smuzhiyun 		} __packed rxd;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 		__le32 vals[2];
287*4882a593Smuzhiyun 	};
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define NFP_NET_META_FIELD_MASK GENMASK(NFP_NET_META_FIELD_SIZE - 1, 0)
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun struct nfp_meta_parsed {
293*4882a593Smuzhiyun 	u8 hash_type;
294*4882a593Smuzhiyun 	u8 csum_type;
295*4882a593Smuzhiyun 	u32 hash;
296*4882a593Smuzhiyun 	u32 mark;
297*4882a593Smuzhiyun 	u32 portid;
298*4882a593Smuzhiyun 	__wsum csum;
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun struct nfp_net_rx_hash {
302*4882a593Smuzhiyun 	__be32 hash_type;
303*4882a593Smuzhiyun 	__be32 hash;
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /**
307*4882a593Smuzhiyun  * struct nfp_net_rx_buf - software RX buffer descriptor
308*4882a593Smuzhiyun  * @frag:	page fragment buffer
309*4882a593Smuzhiyun  * @dma_addr:	DMA mapping address of the buffer
310*4882a593Smuzhiyun  */
311*4882a593Smuzhiyun struct nfp_net_rx_buf {
312*4882a593Smuzhiyun 	void *frag;
313*4882a593Smuzhiyun 	dma_addr_t dma_addr;
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /**
317*4882a593Smuzhiyun  * struct nfp_net_rx_ring - RX ring structure
318*4882a593Smuzhiyun  * @r_vec:      Back pointer to ring vector structure
319*4882a593Smuzhiyun  * @cnt:        Size of the queue in number of descriptors
320*4882a593Smuzhiyun  * @wr_p:       FL/RX ring write pointer (free running)
321*4882a593Smuzhiyun  * @rd_p:       FL/RX ring read pointer (free running)
322*4882a593Smuzhiyun  * @idx:        Ring index from Linux's perspective
323*4882a593Smuzhiyun  * @fl_qcidx:   Queue Controller Peripheral (QCP) queue index for the freelist
324*4882a593Smuzhiyun  * @qcp_fl:     Pointer to base of the QCP freelist queue
325*4882a593Smuzhiyun  * @rxbufs:     Array of transmitted FL/RX buffers
326*4882a593Smuzhiyun  * @rxds:       Virtual address of FL/RX ring in host memory
327*4882a593Smuzhiyun  * @xdp_rxq:    RX-ring info avail for XDP
328*4882a593Smuzhiyun  * @dma:        DMA address of the FL/RX ring
329*4882a593Smuzhiyun  * @size:       Size, in bytes, of the FL/RX ring (needed to free)
330*4882a593Smuzhiyun  */
331*4882a593Smuzhiyun struct nfp_net_rx_ring {
332*4882a593Smuzhiyun 	struct nfp_net_r_vector *r_vec;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	u32 cnt;
335*4882a593Smuzhiyun 	u32 wr_p;
336*4882a593Smuzhiyun 	u32 rd_p;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	u32 idx;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	int fl_qcidx;
341*4882a593Smuzhiyun 	u8 __iomem *qcp_fl;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	struct nfp_net_rx_buf *rxbufs;
344*4882a593Smuzhiyun 	struct nfp_net_rx_desc *rxds;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	struct xdp_rxq_info xdp_rxq;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	dma_addr_t dma;
349*4882a593Smuzhiyun 	size_t size;
350*4882a593Smuzhiyun } ____cacheline_aligned;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun /**
353*4882a593Smuzhiyun  * struct nfp_net_r_vector - Per ring interrupt vector configuration
354*4882a593Smuzhiyun  * @nfp_net:        Backpointer to nfp_net structure
355*4882a593Smuzhiyun  * @napi:           NAPI structure for this ring vec
356*4882a593Smuzhiyun  * @tasklet:        ctrl vNIC, tasklet for servicing the r_vec
357*4882a593Smuzhiyun  * @queue:          ctrl vNIC, send queue
358*4882a593Smuzhiyun  * @lock:           ctrl vNIC, r_vec lock protects @queue
359*4882a593Smuzhiyun  * @tx_ring:        Pointer to TX ring
360*4882a593Smuzhiyun  * @rx_ring:        Pointer to RX ring
361*4882a593Smuzhiyun  * @xdp_ring:	    Pointer to an extra TX ring for XDP
362*4882a593Smuzhiyun  * @irq_entry:      MSI-X table entry (use for talking to the device)
363*4882a593Smuzhiyun  * @rx_sync:	    Seqlock for atomic updates of RX stats
364*4882a593Smuzhiyun  * @rx_pkts:        Number of received packets
365*4882a593Smuzhiyun  * @rx_bytes:	    Number of received bytes
366*4882a593Smuzhiyun  * @rx_drops:	    Number of packets dropped on RX due to lack of resources
367*4882a593Smuzhiyun  * @hw_csum_rx_ok:  Counter of packets where the HW checksum was OK
368*4882a593Smuzhiyun  * @hw_csum_rx_inner_ok: Counter of packets where the inner HW checksum was OK
369*4882a593Smuzhiyun  * @hw_csum_rx_complete: Counter of packets with CHECKSUM_COMPLETE reported
370*4882a593Smuzhiyun  * @hw_csum_rx_error:	 Counter of packets with bad checksums
371*4882a593Smuzhiyun  * @hw_tls_rx:	    Number of packets with TLS decrypted by hardware
372*4882a593Smuzhiyun  * @tx_sync:	    Seqlock for atomic updates of TX stats
373*4882a593Smuzhiyun  * @tx_pkts:	    Number of Transmitted packets
374*4882a593Smuzhiyun  * @tx_bytes:	    Number of Transmitted bytes
375*4882a593Smuzhiyun  * @hw_csum_tx:	    Counter of packets with TX checksum offload requested
376*4882a593Smuzhiyun  * @hw_csum_tx_inner:	 Counter of inner TX checksum offload requests
377*4882a593Smuzhiyun  * @tx_gather:	    Counter of packets with Gather DMA
378*4882a593Smuzhiyun  * @tx_lso:	    Counter of LSO packets sent
379*4882a593Smuzhiyun  * @hw_tls_tx:	    Counter of TLS packets sent with crypto offloaded to HW
380*4882a593Smuzhiyun  * @tls_tx_fallback:	Counter of TLS packets sent which had to be encrypted
381*4882a593Smuzhiyun  *			by the fallback path because packets came out of order
382*4882a593Smuzhiyun  * @tls_tx_no_fallback:	Counter of TLS packets not sent because the fallback
383*4882a593Smuzhiyun  *			path could not encrypt them
384*4882a593Smuzhiyun  * @tx_errors:	    How many TX errors were encountered
385*4882a593Smuzhiyun  * @tx_busy:        How often was TX busy (no space)?
386*4882a593Smuzhiyun  * @rx_replace_buf_alloc_fail:	Counter of RX buffer allocation failures
387*4882a593Smuzhiyun  * @irq_vector:     Interrupt vector number (use for talking to the OS)
388*4882a593Smuzhiyun  * @handler:        Interrupt handler for this ring vector
389*4882a593Smuzhiyun  * @name:           Name of the interrupt vector
390*4882a593Smuzhiyun  * @affinity_mask:  SMP affinity mask for this vector
391*4882a593Smuzhiyun  *
392*4882a593Smuzhiyun  * This structure ties RX and TX rings to interrupt vectors and a NAPI
393*4882a593Smuzhiyun  * context. This currently only supports one RX and TX ring per
394*4882a593Smuzhiyun  * interrupt vector but might be extended in the future to allow
395*4882a593Smuzhiyun  * association of multiple rings per vector.
396*4882a593Smuzhiyun  */
397*4882a593Smuzhiyun struct nfp_net_r_vector {
398*4882a593Smuzhiyun 	struct nfp_net *nfp_net;
399*4882a593Smuzhiyun 	union {
400*4882a593Smuzhiyun 		struct napi_struct napi;
401*4882a593Smuzhiyun 		struct {
402*4882a593Smuzhiyun 			struct tasklet_struct tasklet;
403*4882a593Smuzhiyun 			struct sk_buff_head queue;
404*4882a593Smuzhiyun 			spinlock_t lock;
405*4882a593Smuzhiyun 		};
406*4882a593Smuzhiyun 	};
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	struct nfp_net_tx_ring *tx_ring;
409*4882a593Smuzhiyun 	struct nfp_net_rx_ring *rx_ring;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	u16 irq_entry;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	struct u64_stats_sync rx_sync;
414*4882a593Smuzhiyun 	u64 rx_pkts;
415*4882a593Smuzhiyun 	u64 rx_bytes;
416*4882a593Smuzhiyun 	u64 rx_drops;
417*4882a593Smuzhiyun 	u64 hw_csum_rx_ok;
418*4882a593Smuzhiyun 	u64 hw_csum_rx_inner_ok;
419*4882a593Smuzhiyun 	u64 hw_csum_rx_complete;
420*4882a593Smuzhiyun 	u64 hw_tls_rx;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	u64 hw_csum_rx_error;
423*4882a593Smuzhiyun 	u64 rx_replace_buf_alloc_fail;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	struct nfp_net_tx_ring *xdp_ring;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	struct u64_stats_sync tx_sync;
428*4882a593Smuzhiyun 	u64 tx_pkts;
429*4882a593Smuzhiyun 	u64 tx_bytes;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	u64 ____cacheline_aligned_in_smp hw_csum_tx;
432*4882a593Smuzhiyun 	u64 hw_csum_tx_inner;
433*4882a593Smuzhiyun 	u64 tx_gather;
434*4882a593Smuzhiyun 	u64 tx_lso;
435*4882a593Smuzhiyun 	u64 hw_tls_tx;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	u64 tls_tx_fallback;
438*4882a593Smuzhiyun 	u64 tls_tx_no_fallback;
439*4882a593Smuzhiyun 	u64 tx_errors;
440*4882a593Smuzhiyun 	u64 tx_busy;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	/* Cold data follows */
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	u32 irq_vector;
445*4882a593Smuzhiyun 	irq_handler_t handler;
446*4882a593Smuzhiyun 	char name[IFNAMSIZ + 8];
447*4882a593Smuzhiyun 	cpumask_t affinity_mask;
448*4882a593Smuzhiyun } ____cacheline_aligned;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /* Firmware version as it is written in the 32bit value in the BAR */
451*4882a593Smuzhiyun struct nfp_net_fw_version {
452*4882a593Smuzhiyun 	u8 minor;
453*4882a593Smuzhiyun 	u8 major;
454*4882a593Smuzhiyun 	u8 class;
455*4882a593Smuzhiyun 	u8 resv;
456*4882a593Smuzhiyun } __packed;
457*4882a593Smuzhiyun 
nfp_net_fw_ver_eq(struct nfp_net_fw_version * fw_ver,u8 resv,u8 class,u8 major,u8 minor)458*4882a593Smuzhiyun static inline bool nfp_net_fw_ver_eq(struct nfp_net_fw_version *fw_ver,
459*4882a593Smuzhiyun 				     u8 resv, u8 class, u8 major, u8 minor)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	return fw_ver->resv == resv &&
462*4882a593Smuzhiyun 	       fw_ver->class == class &&
463*4882a593Smuzhiyun 	       fw_ver->major == major &&
464*4882a593Smuzhiyun 	       fw_ver->minor == minor;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun struct nfp_stat_pair {
468*4882a593Smuzhiyun 	u64 pkts;
469*4882a593Smuzhiyun 	u64 bytes;
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /**
473*4882a593Smuzhiyun  * struct nfp_net_dp - NFP network device datapath data structure
474*4882a593Smuzhiyun  * @dev:		Backpointer to struct device
475*4882a593Smuzhiyun  * @netdev:		Backpointer to net_device structure
476*4882a593Smuzhiyun  * @is_vf:		Is the driver attached to a VF?
477*4882a593Smuzhiyun  * @chained_metadata_format:  Firemware will use new metadata format
478*4882a593Smuzhiyun  * @ktls_tx:		Is kTLS TX enabled?
479*4882a593Smuzhiyun  * @rx_dma_dir:		Mapping direction for RX buffers
480*4882a593Smuzhiyun  * @rx_dma_off:		Offset at which DMA packets (for XDP headroom)
481*4882a593Smuzhiyun  * @rx_offset:		Offset in the RX buffers where packet data starts
482*4882a593Smuzhiyun  * @ctrl:		Local copy of the control register/word.
483*4882a593Smuzhiyun  * @fl_bufsz:		Currently configured size of the freelist buffers
484*4882a593Smuzhiyun  * @xdp_prog:		Installed XDP program
485*4882a593Smuzhiyun  * @tx_rings:		Array of pre-allocated TX ring structures
486*4882a593Smuzhiyun  * @rx_rings:		Array of pre-allocated RX ring structures
487*4882a593Smuzhiyun  * @ctrl_bar:		Pointer to mapped control BAR
488*4882a593Smuzhiyun  *
489*4882a593Smuzhiyun  * @txd_cnt:		Size of the TX ring in number of descriptors
490*4882a593Smuzhiyun  * @rxd_cnt:		Size of the RX ring in number of descriptors
491*4882a593Smuzhiyun  * @num_r_vecs:		Number of used ring vectors
492*4882a593Smuzhiyun  * @num_tx_rings:	Currently configured number of TX rings
493*4882a593Smuzhiyun  * @num_stack_tx_rings:	Number of TX rings used by the stack (not XDP)
494*4882a593Smuzhiyun  * @num_rx_rings:	Currently configured number of RX rings
495*4882a593Smuzhiyun  * @mtu:		Device MTU
496*4882a593Smuzhiyun  */
497*4882a593Smuzhiyun struct nfp_net_dp {
498*4882a593Smuzhiyun 	struct device *dev;
499*4882a593Smuzhiyun 	struct net_device *netdev;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	u8 is_vf:1;
502*4882a593Smuzhiyun 	u8 chained_metadata_format:1;
503*4882a593Smuzhiyun 	u8 ktls_tx:1;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	u8 rx_dma_dir;
506*4882a593Smuzhiyun 	u8 rx_offset;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	u32 rx_dma_off;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	u32 ctrl;
511*4882a593Smuzhiyun 	u32 fl_bufsz;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	struct bpf_prog *xdp_prog;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	struct nfp_net_tx_ring *tx_rings;
516*4882a593Smuzhiyun 	struct nfp_net_rx_ring *rx_rings;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	u8 __iomem *ctrl_bar;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	/* Cold data follows */
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	unsigned int txd_cnt;
523*4882a593Smuzhiyun 	unsigned int rxd_cnt;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	unsigned int num_r_vecs;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	unsigned int num_tx_rings;
528*4882a593Smuzhiyun 	unsigned int num_stack_tx_rings;
529*4882a593Smuzhiyun 	unsigned int num_rx_rings;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	unsigned int mtu;
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /**
535*4882a593Smuzhiyun  * struct nfp_net - NFP network device structure
536*4882a593Smuzhiyun  * @dp:			Datapath structure
537*4882a593Smuzhiyun  * @id:			vNIC id within the PF (0 for VFs)
538*4882a593Smuzhiyun  * @fw_ver:		Firmware version
539*4882a593Smuzhiyun  * @cap:                Capabilities advertised by the Firmware
540*4882a593Smuzhiyun  * @max_mtu:            Maximum support MTU advertised by the Firmware
541*4882a593Smuzhiyun  * @rss_hfunc:		RSS selected hash function
542*4882a593Smuzhiyun  * @rss_cfg:            RSS configuration
543*4882a593Smuzhiyun  * @rss_key:            RSS secret key
544*4882a593Smuzhiyun  * @rss_itbl:           RSS indirection table
545*4882a593Smuzhiyun  * @xdp:		Information about the driver XDP program
546*4882a593Smuzhiyun  * @xdp_hw:		Information about the HW XDP program
547*4882a593Smuzhiyun  * @max_r_vecs:		Number of allocated interrupt vectors for RX/TX
548*4882a593Smuzhiyun  * @max_tx_rings:       Maximum number of TX rings supported by the Firmware
549*4882a593Smuzhiyun  * @max_rx_rings:       Maximum number of RX rings supported by the Firmware
550*4882a593Smuzhiyun  * @stride_rx:		Queue controller RX queue spacing
551*4882a593Smuzhiyun  * @stride_tx:		Queue controller TX queue spacing
552*4882a593Smuzhiyun  * @r_vecs:             Pre-allocated array of ring vectors
553*4882a593Smuzhiyun  * @irq_entries:        Pre-allocated array of MSI-X entries
554*4882a593Smuzhiyun  * @lsc_handler:        Handler for Link State Change interrupt
555*4882a593Smuzhiyun  * @lsc_name:           Name for Link State Change interrupt
556*4882a593Smuzhiyun  * @exn_handler:        Handler for Exception interrupt
557*4882a593Smuzhiyun  * @exn_name:           Name for Exception interrupt
558*4882a593Smuzhiyun  * @shared_handler:     Handler for shared interrupts
559*4882a593Smuzhiyun  * @shared_name:        Name for shared interrupt
560*4882a593Smuzhiyun  * @reconfig_lock:	Protects @reconfig_posted, @reconfig_timer_active,
561*4882a593Smuzhiyun  *			@reconfig_sync_present and HW reconfiguration request
562*4882a593Smuzhiyun  *			regs/machinery from async requests (sync must take
563*4882a593Smuzhiyun  *			@bar_lock)
564*4882a593Smuzhiyun  * @reconfig_posted:	Pending reconfig bits coming from async sources
565*4882a593Smuzhiyun  * @reconfig_timer_active:  Timer for reading reconfiguration results is pending
566*4882a593Smuzhiyun  * @reconfig_sync_present:  Some thread is performing synchronous reconfig
567*4882a593Smuzhiyun  * @reconfig_timer:	Timer for async reading of reconfig results
568*4882a593Smuzhiyun  * @reconfig_in_progress_update:	Update FW is processing now (debug only)
569*4882a593Smuzhiyun  * @bar_lock:		vNIC config BAR access lock, protects: update,
570*4882a593Smuzhiyun  *			mailbox area, crypto TLV
571*4882a593Smuzhiyun  * @link_up:            Is the link up?
572*4882a593Smuzhiyun  * @link_status_lock:	Protects @link_* and ensures atomicity with BAR reading
573*4882a593Smuzhiyun  * @rx_coalesce_usecs:      RX interrupt moderation usecs delay parameter
574*4882a593Smuzhiyun  * @rx_coalesce_max_frames: RX interrupt moderation frame count parameter
575*4882a593Smuzhiyun  * @tx_coalesce_usecs:      TX interrupt moderation usecs delay parameter
576*4882a593Smuzhiyun  * @tx_coalesce_max_frames: TX interrupt moderation frame count parameter
577*4882a593Smuzhiyun  * @qcp_cfg:            Pointer to QCP queue used for configuration notification
578*4882a593Smuzhiyun  * @tx_bar:             Pointer to mapped TX queues
579*4882a593Smuzhiyun  * @rx_bar:             Pointer to mapped FL/RX queues
580*4882a593Smuzhiyun  * @tlv_caps:		Parsed TLV capabilities
581*4882a593Smuzhiyun  * @ktls_tx_conn_cnt:	Number of offloaded kTLS TX connections
582*4882a593Smuzhiyun  * @ktls_rx_conn_cnt:	Number of offloaded kTLS RX connections
583*4882a593Smuzhiyun  * @ktls_conn_id_gen:	Trivial generator for kTLS connection ids (for TX)
584*4882a593Smuzhiyun  * @ktls_no_space:	Counter of firmware rejecting kTLS connection due to
585*4882a593Smuzhiyun  *			lack of space
586*4882a593Smuzhiyun  * @ktls_rx_resync_req:	Counter of TLS RX resync requested
587*4882a593Smuzhiyun  * @ktls_rx_resync_ign:	Counter of TLS RX resync requests ignored
588*4882a593Smuzhiyun  * @ktls_rx_resync_sent:    Counter of TLS RX resync completed
589*4882a593Smuzhiyun  * @mbox_cmsg:		Common Control Message via vNIC mailbox state
590*4882a593Smuzhiyun  * @mbox_cmsg.queue:	CCM mbox queue of pending messages
591*4882a593Smuzhiyun  * @mbox_cmsg.wq:	CCM mbox wait queue of waiting processes
592*4882a593Smuzhiyun  * @mbox_cmsg.workq:	CCM mbox work queue for @wait_work and @runq_work
593*4882a593Smuzhiyun  * @mbox_cmsg.wait_work:    CCM mbox posted msg reconfig wait work
594*4882a593Smuzhiyun  * @mbox_cmsg.runq_work:    CCM mbox posted msg queue runner work
595*4882a593Smuzhiyun  * @mbox_cmsg.tag:	CCM mbox message tag allocator
596*4882a593Smuzhiyun  * @debugfs_dir:	Device directory in debugfs
597*4882a593Smuzhiyun  * @vnic_list:		Entry on device vNIC list
598*4882a593Smuzhiyun  * @pdev:		Backpointer to PCI device
599*4882a593Smuzhiyun  * @app:		APP handle if available
600*4882a593Smuzhiyun  * @vnic_no_name:	For non-port PF vNIC make ndo_get_phys_port_name return
601*4882a593Smuzhiyun  *			-EOPNOTSUPP to keep backwards compatibility (set by app)
602*4882a593Smuzhiyun  * @port:		Pointer to nfp_port structure if vNIC is a port
603*4882a593Smuzhiyun  * @app_priv:		APP private data for this vNIC
604*4882a593Smuzhiyun  */
605*4882a593Smuzhiyun struct nfp_net {
606*4882a593Smuzhiyun 	struct nfp_net_dp dp;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	struct nfp_net_fw_version fw_ver;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	u32 id;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	u32 cap;
613*4882a593Smuzhiyun 	u32 max_mtu;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	u8 rss_hfunc;
616*4882a593Smuzhiyun 	u32 rss_cfg;
617*4882a593Smuzhiyun 	u8 rss_key[NFP_NET_CFG_RSS_KEY_SZ];
618*4882a593Smuzhiyun 	u8 rss_itbl[NFP_NET_CFG_RSS_ITBL_SZ];
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	struct xdp_attachment_info xdp;
621*4882a593Smuzhiyun 	struct xdp_attachment_info xdp_hw;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	unsigned int max_tx_rings;
624*4882a593Smuzhiyun 	unsigned int max_rx_rings;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	int stride_tx;
627*4882a593Smuzhiyun 	int stride_rx;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	unsigned int max_r_vecs;
630*4882a593Smuzhiyun 	struct nfp_net_r_vector r_vecs[NFP_NET_MAX_R_VECS];
631*4882a593Smuzhiyun 	struct msix_entry irq_entries[NFP_NET_MAX_IRQS];
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	irq_handler_t lsc_handler;
634*4882a593Smuzhiyun 	char lsc_name[IFNAMSIZ + 8];
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	irq_handler_t exn_handler;
637*4882a593Smuzhiyun 	char exn_name[IFNAMSIZ + 8];
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	irq_handler_t shared_handler;
640*4882a593Smuzhiyun 	char shared_name[IFNAMSIZ + 8];
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	bool link_up;
643*4882a593Smuzhiyun 	spinlock_t link_status_lock;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	spinlock_t reconfig_lock;
646*4882a593Smuzhiyun 	u32 reconfig_posted;
647*4882a593Smuzhiyun 	bool reconfig_timer_active;
648*4882a593Smuzhiyun 	bool reconfig_sync_present;
649*4882a593Smuzhiyun 	struct timer_list reconfig_timer;
650*4882a593Smuzhiyun 	u32 reconfig_in_progress_update;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	struct semaphore bar_lock;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	u32 rx_coalesce_usecs;
655*4882a593Smuzhiyun 	u32 rx_coalesce_max_frames;
656*4882a593Smuzhiyun 	u32 tx_coalesce_usecs;
657*4882a593Smuzhiyun 	u32 tx_coalesce_max_frames;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	u8 __iomem *qcp_cfg;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	u8 __iomem *tx_bar;
662*4882a593Smuzhiyun 	u8 __iomem *rx_bar;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	struct nfp_net_tlv_caps tlv_caps;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	unsigned int ktls_tx_conn_cnt;
667*4882a593Smuzhiyun 	unsigned int ktls_rx_conn_cnt;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	atomic64_t ktls_conn_id_gen;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	atomic_t ktls_no_space;
672*4882a593Smuzhiyun 	atomic_t ktls_rx_resync_req;
673*4882a593Smuzhiyun 	atomic_t ktls_rx_resync_ign;
674*4882a593Smuzhiyun 	atomic_t ktls_rx_resync_sent;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	struct {
677*4882a593Smuzhiyun 		struct sk_buff_head queue;
678*4882a593Smuzhiyun 		wait_queue_head_t wq;
679*4882a593Smuzhiyun 		struct workqueue_struct *workq;
680*4882a593Smuzhiyun 		struct work_struct wait_work;
681*4882a593Smuzhiyun 		struct work_struct runq_work;
682*4882a593Smuzhiyun 		u16 tag;
683*4882a593Smuzhiyun 	} mbox_cmsg;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	struct dentry *debugfs_dir;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	struct list_head vnic_list;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	struct pci_dev *pdev;
690*4882a593Smuzhiyun 	struct nfp_app *app;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	bool vnic_no_name;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	struct nfp_port *port;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	void *app_priv;
697*4882a593Smuzhiyun };
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun /* Functions to read/write from/to a BAR
700*4882a593Smuzhiyun  * Performs any endian conversion necessary.
701*4882a593Smuzhiyun  */
nn_readb(struct nfp_net * nn,int off)702*4882a593Smuzhiyun static inline u16 nn_readb(struct nfp_net *nn, int off)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	return readb(nn->dp.ctrl_bar + off);
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun 
nn_writeb(struct nfp_net * nn,int off,u8 val)707*4882a593Smuzhiyun static inline void nn_writeb(struct nfp_net *nn, int off, u8 val)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	writeb(val, nn->dp.ctrl_bar + off);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
nn_readw(struct nfp_net * nn,int off)712*4882a593Smuzhiyun static inline u16 nn_readw(struct nfp_net *nn, int off)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	return readw(nn->dp.ctrl_bar + off);
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
nn_writew(struct nfp_net * nn,int off,u16 val)717*4882a593Smuzhiyun static inline void nn_writew(struct nfp_net *nn, int off, u16 val)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	writew(val, nn->dp.ctrl_bar + off);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
nn_readl(struct nfp_net * nn,int off)722*4882a593Smuzhiyun static inline u32 nn_readl(struct nfp_net *nn, int off)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	return readl(nn->dp.ctrl_bar + off);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
nn_writel(struct nfp_net * nn,int off,u32 val)727*4882a593Smuzhiyun static inline void nn_writel(struct nfp_net *nn, int off, u32 val)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun 	writel(val, nn->dp.ctrl_bar + off);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun 
nn_readq(struct nfp_net * nn,int off)732*4882a593Smuzhiyun static inline u64 nn_readq(struct nfp_net *nn, int off)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	return readq(nn->dp.ctrl_bar + off);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
nn_writeq(struct nfp_net * nn,int off,u64 val)737*4882a593Smuzhiyun static inline void nn_writeq(struct nfp_net *nn, int off, u64 val)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	writeq(val, nn->dp.ctrl_bar + off);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun /* Flush posted PCI writes by reading something without side effects */
nn_pci_flush(struct nfp_net * nn)743*4882a593Smuzhiyun static inline void nn_pci_flush(struct nfp_net *nn)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	nn_readl(nn, NFP_NET_CFG_VERSION);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun /* Queue Controller Peripheral access functions and definitions.
749*4882a593Smuzhiyun  *
750*4882a593Smuzhiyun  * Some of the BARs of the NFP are mapped to portions of the Queue
751*4882a593Smuzhiyun  * Controller Peripheral (QCP) address space on the NFP.  A QCP queue
752*4882a593Smuzhiyun  * has a read and a write pointer (as well as a size and flags,
753*4882a593Smuzhiyun  * indicating overflow etc).  The QCP offers a number of different
754*4882a593Smuzhiyun  * operation on queue pointers, but here we only offer function to
755*4882a593Smuzhiyun  * either add to a pointer or to read the pointer value.
756*4882a593Smuzhiyun  */
757*4882a593Smuzhiyun #define NFP_QCP_QUEUE_ADDR_SZ			0x800
758*4882a593Smuzhiyun #define NFP_QCP_QUEUE_AREA_SZ			0x80000
759*4882a593Smuzhiyun #define NFP_QCP_QUEUE_OFF(_x)			((_x) * NFP_QCP_QUEUE_ADDR_SZ)
760*4882a593Smuzhiyun #define NFP_QCP_QUEUE_ADD_RPTR			0x0000
761*4882a593Smuzhiyun #define NFP_QCP_QUEUE_ADD_WPTR			0x0004
762*4882a593Smuzhiyun #define NFP_QCP_QUEUE_STS_LO			0x0008
763*4882a593Smuzhiyun #define NFP_QCP_QUEUE_STS_LO_READPTR_mask	0x3ffff
764*4882a593Smuzhiyun #define NFP_QCP_QUEUE_STS_HI			0x000c
765*4882a593Smuzhiyun #define NFP_QCP_QUEUE_STS_HI_WRITEPTR_mask	0x3ffff
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun /* The offset of a QCP queues in the PCIe Target */
768*4882a593Smuzhiyun #define NFP_PCIE_QUEUE(_q) (0x80000 + (NFP_QCP_QUEUE_ADDR_SZ * ((_q) & 0xff)))
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun /* nfp_qcp_ptr - Read or Write Pointer of a queue */
771*4882a593Smuzhiyun enum nfp_qcp_ptr {
772*4882a593Smuzhiyun 	NFP_QCP_READ_PTR = 0,
773*4882a593Smuzhiyun 	NFP_QCP_WRITE_PTR
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun /* There appear to be an *undocumented* upper limit on the value which
777*4882a593Smuzhiyun  * one can add to a queue and that value is either 0x3f or 0x7f.  We
778*4882a593Smuzhiyun  * go with 0x3f as a conservative measure.
779*4882a593Smuzhiyun  */
780*4882a593Smuzhiyun #define NFP_QCP_MAX_ADD				0x3f
781*4882a593Smuzhiyun 
_nfp_qcp_ptr_add(u8 __iomem * q,enum nfp_qcp_ptr ptr,u32 val)782*4882a593Smuzhiyun static inline void _nfp_qcp_ptr_add(u8 __iomem *q,
783*4882a593Smuzhiyun 				    enum nfp_qcp_ptr ptr, u32 val)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	u32 off;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (ptr == NFP_QCP_READ_PTR)
788*4882a593Smuzhiyun 		off = NFP_QCP_QUEUE_ADD_RPTR;
789*4882a593Smuzhiyun 	else
790*4882a593Smuzhiyun 		off = NFP_QCP_QUEUE_ADD_WPTR;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	while (val > NFP_QCP_MAX_ADD) {
793*4882a593Smuzhiyun 		writel(NFP_QCP_MAX_ADD, q + off);
794*4882a593Smuzhiyun 		val -= NFP_QCP_MAX_ADD;
795*4882a593Smuzhiyun 	}
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	writel(val, q + off);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun /**
801*4882a593Smuzhiyun  * nfp_qcp_rd_ptr_add() - Add the value to the read pointer of a queue
802*4882a593Smuzhiyun  *
803*4882a593Smuzhiyun  * @q:   Base address for queue structure
804*4882a593Smuzhiyun  * @val: Value to add to the queue pointer
805*4882a593Smuzhiyun  *
806*4882a593Smuzhiyun  * If @val is greater than @NFP_QCP_MAX_ADD multiple writes are performed.
807*4882a593Smuzhiyun  */
nfp_qcp_rd_ptr_add(u8 __iomem * q,u32 val)808*4882a593Smuzhiyun static inline void nfp_qcp_rd_ptr_add(u8 __iomem *q, u32 val)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	_nfp_qcp_ptr_add(q, NFP_QCP_READ_PTR, val);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun /**
814*4882a593Smuzhiyun  * nfp_qcp_wr_ptr_add() - Add the value to the write pointer of a queue
815*4882a593Smuzhiyun  *
816*4882a593Smuzhiyun  * @q:   Base address for queue structure
817*4882a593Smuzhiyun  * @val: Value to add to the queue pointer
818*4882a593Smuzhiyun  *
819*4882a593Smuzhiyun  * If @val is greater than @NFP_QCP_MAX_ADD multiple writes are performed.
820*4882a593Smuzhiyun  */
nfp_qcp_wr_ptr_add(u8 __iomem * q,u32 val)821*4882a593Smuzhiyun static inline void nfp_qcp_wr_ptr_add(u8 __iomem *q, u32 val)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	_nfp_qcp_ptr_add(q, NFP_QCP_WRITE_PTR, val);
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
_nfp_qcp_read(u8 __iomem * q,enum nfp_qcp_ptr ptr)826*4882a593Smuzhiyun static inline u32 _nfp_qcp_read(u8 __iomem *q, enum nfp_qcp_ptr ptr)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun 	u32 off;
829*4882a593Smuzhiyun 	u32 val;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	if (ptr == NFP_QCP_READ_PTR)
832*4882a593Smuzhiyun 		off = NFP_QCP_QUEUE_STS_LO;
833*4882a593Smuzhiyun 	else
834*4882a593Smuzhiyun 		off = NFP_QCP_QUEUE_STS_HI;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	val = readl(q + off);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	if (ptr == NFP_QCP_READ_PTR)
839*4882a593Smuzhiyun 		return val & NFP_QCP_QUEUE_STS_LO_READPTR_mask;
840*4882a593Smuzhiyun 	else
841*4882a593Smuzhiyun 		return val & NFP_QCP_QUEUE_STS_HI_WRITEPTR_mask;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun /**
845*4882a593Smuzhiyun  * nfp_qcp_rd_ptr_read() - Read the current read pointer value for a queue
846*4882a593Smuzhiyun  * @q:  Base address for queue structure
847*4882a593Smuzhiyun  *
848*4882a593Smuzhiyun  * Return: Value read.
849*4882a593Smuzhiyun  */
nfp_qcp_rd_ptr_read(u8 __iomem * q)850*4882a593Smuzhiyun static inline u32 nfp_qcp_rd_ptr_read(u8 __iomem *q)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	return _nfp_qcp_read(q, NFP_QCP_READ_PTR);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun /**
856*4882a593Smuzhiyun  * nfp_qcp_wr_ptr_read() - Read the current write pointer value for a queue
857*4882a593Smuzhiyun  * @q:  Base address for queue structure
858*4882a593Smuzhiyun  *
859*4882a593Smuzhiyun  * Return: Value read.
860*4882a593Smuzhiyun  */
nfp_qcp_wr_ptr_read(u8 __iomem * q)861*4882a593Smuzhiyun static inline u32 nfp_qcp_wr_ptr_read(u8 __iomem *q)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	return _nfp_qcp_read(q, NFP_QCP_WRITE_PTR);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun 
nfp_net_is_data_vnic(struct nfp_net * nn)866*4882a593Smuzhiyun static inline bool nfp_net_is_data_vnic(struct nfp_net *nn)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	WARN_ON_ONCE(!nn->dp.netdev && nn->port);
869*4882a593Smuzhiyun 	return !!nn->dp.netdev;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
nfp_net_running(struct nfp_net * nn)872*4882a593Smuzhiyun static inline bool nfp_net_running(struct nfp_net *nn)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	return nn->dp.ctrl & NFP_NET_CFG_CTRL_ENABLE;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun 
nfp_net_name(struct nfp_net * nn)877*4882a593Smuzhiyun static inline const char *nfp_net_name(struct nfp_net *nn)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun 	return nn->dp.netdev ? nn->dp.netdev->name : "ctrl";
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
nfp_ctrl_lock(struct nfp_net * nn)882*4882a593Smuzhiyun static inline void nfp_ctrl_lock(struct nfp_net *nn)
883*4882a593Smuzhiyun 	__acquires(&nn->r_vecs[0].lock)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	spin_lock_bh(&nn->r_vecs[0].lock);
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun 
nfp_ctrl_unlock(struct nfp_net * nn)888*4882a593Smuzhiyun static inline void nfp_ctrl_unlock(struct nfp_net *nn)
889*4882a593Smuzhiyun 	__releases(&nn->r_vecs[0].lock)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun 	spin_unlock_bh(&nn->r_vecs[0].lock);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
nn_ctrl_bar_lock(struct nfp_net * nn)894*4882a593Smuzhiyun static inline void nn_ctrl_bar_lock(struct nfp_net *nn)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun 	down(&nn->bar_lock);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun 
nn_ctrl_bar_trylock(struct nfp_net * nn)899*4882a593Smuzhiyun static inline bool nn_ctrl_bar_trylock(struct nfp_net *nn)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun 	return !down_trylock(&nn->bar_lock);
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
nn_ctrl_bar_unlock(struct nfp_net * nn)904*4882a593Smuzhiyun static inline void nn_ctrl_bar_unlock(struct nfp_net *nn)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	up(&nn->bar_lock);
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun /* Globals */
910*4882a593Smuzhiyun extern const char nfp_driver_version[];
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun extern const struct net_device_ops nfp_net_netdev_ops;
913*4882a593Smuzhiyun 
nfp_netdev_is_nfp_net(struct net_device * netdev)914*4882a593Smuzhiyun static inline bool nfp_netdev_is_nfp_net(struct net_device *netdev)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	return netdev->netdev_ops == &nfp_net_netdev_ops;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun /* Prototypes */
920*4882a593Smuzhiyun void nfp_net_get_fw_version(struct nfp_net_fw_version *fw_ver,
921*4882a593Smuzhiyun 			    void __iomem *ctrl_bar);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun struct nfp_net *
924*4882a593Smuzhiyun nfp_net_alloc(struct pci_dev *pdev, void __iomem *ctrl_bar, bool needs_netdev,
925*4882a593Smuzhiyun 	      unsigned int max_tx_rings, unsigned int max_rx_rings);
926*4882a593Smuzhiyun void nfp_net_free(struct nfp_net *nn);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun int nfp_net_init(struct nfp_net *nn);
929*4882a593Smuzhiyun void nfp_net_clean(struct nfp_net *nn);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun int nfp_ctrl_open(struct nfp_net *nn);
932*4882a593Smuzhiyun void nfp_ctrl_close(struct nfp_net *nn);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun void nfp_net_set_ethtool_ops(struct net_device *netdev);
935*4882a593Smuzhiyun void nfp_net_info(struct nfp_net *nn);
936*4882a593Smuzhiyun int __nfp_net_reconfig(struct nfp_net *nn, u32 update);
937*4882a593Smuzhiyun int nfp_net_reconfig(struct nfp_net *nn, u32 update);
938*4882a593Smuzhiyun unsigned int nfp_net_rss_key_sz(struct nfp_net *nn);
939*4882a593Smuzhiyun void nfp_net_rss_write_itbl(struct nfp_net *nn);
940*4882a593Smuzhiyun void nfp_net_rss_write_key(struct nfp_net *nn);
941*4882a593Smuzhiyun void nfp_net_coalesce_write_cfg(struct nfp_net *nn);
942*4882a593Smuzhiyun int nfp_net_mbox_lock(struct nfp_net *nn, unsigned int data_size);
943*4882a593Smuzhiyun int nfp_net_mbox_reconfig(struct nfp_net *nn, u32 mbox_cmd);
944*4882a593Smuzhiyun int nfp_net_mbox_reconfig_and_unlock(struct nfp_net *nn, u32 mbox_cmd);
945*4882a593Smuzhiyun void nfp_net_mbox_reconfig_post(struct nfp_net *nn, u32 update);
946*4882a593Smuzhiyun int nfp_net_mbox_reconfig_wait_posted(struct nfp_net *nn);
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun unsigned int
949*4882a593Smuzhiyun nfp_net_irqs_alloc(struct pci_dev *pdev, struct msix_entry *irq_entries,
950*4882a593Smuzhiyun 		   unsigned int min_irqs, unsigned int want_irqs);
951*4882a593Smuzhiyun void nfp_net_irqs_disable(struct pci_dev *pdev);
952*4882a593Smuzhiyun void
953*4882a593Smuzhiyun nfp_net_irqs_assign(struct nfp_net *nn, struct msix_entry *irq_entries,
954*4882a593Smuzhiyun 		    unsigned int n);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun struct nfp_net_dp *nfp_net_clone_dp(struct nfp_net *nn);
957*4882a593Smuzhiyun int nfp_net_ring_reconfig(struct nfp_net *nn, struct nfp_net_dp *new,
958*4882a593Smuzhiyun 			  struct netlink_ext_ack *extack);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun #ifdef CONFIG_NFP_DEBUG
961*4882a593Smuzhiyun void nfp_net_debugfs_create(void);
962*4882a593Smuzhiyun void nfp_net_debugfs_destroy(void);
963*4882a593Smuzhiyun struct dentry *nfp_net_debugfs_device_add(struct pci_dev *pdev);
964*4882a593Smuzhiyun void nfp_net_debugfs_vnic_add(struct nfp_net *nn, struct dentry *ddir);
965*4882a593Smuzhiyun void nfp_net_debugfs_dir_clean(struct dentry **dir);
966*4882a593Smuzhiyun #else
nfp_net_debugfs_create(void)967*4882a593Smuzhiyun static inline void nfp_net_debugfs_create(void)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun 
nfp_net_debugfs_destroy(void)971*4882a593Smuzhiyun static inline void nfp_net_debugfs_destroy(void)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun 
nfp_net_debugfs_device_add(struct pci_dev * pdev)975*4882a593Smuzhiyun static inline struct dentry *nfp_net_debugfs_device_add(struct pci_dev *pdev)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	return NULL;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun static inline void
nfp_net_debugfs_vnic_add(struct nfp_net * nn,struct dentry * ddir)981*4882a593Smuzhiyun nfp_net_debugfs_vnic_add(struct nfp_net *nn, struct dentry *ddir)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
nfp_net_debugfs_dir_clean(struct dentry ** dir)985*4882a593Smuzhiyun static inline void nfp_net_debugfs_dir_clean(struct dentry **dir)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun #endif /* CONFIG_NFP_DEBUG */
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun #endif /* _NFP_NET_H_ */
991