1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2*4882a593Smuzhiyun /* Copyright (C) 2016-2018 Netronome Systems, Inc. */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #define pr_fmt(fmt) "NFP net bpf: " fmt
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/bug.h>
7*4882a593Smuzhiyun #include <linux/bpf.h>
8*4882a593Smuzhiyun #include <linux/filter.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/pkt_cls.h>
11*4882a593Smuzhiyun #include <linux/reciprocal_div.h>
12*4882a593Smuzhiyun #include <linux/unistd.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "main.h"
15*4882a593Smuzhiyun #include "../nfp_asm.h"
16*4882a593Smuzhiyun #include "../nfp_net_ctrl.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* --- NFP prog --- */
19*4882a593Smuzhiyun /* Foreach "multiple" entries macros provide pos and next<n> pointers.
20*4882a593Smuzhiyun * It's safe to modify the next pointers (but not pos).
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun #define nfp_for_each_insn_walk2(nfp_prog, pos, next) \
23*4882a593Smuzhiyun for (pos = list_first_entry(&(nfp_prog)->insns, typeof(*pos), l), \
24*4882a593Smuzhiyun next = list_next_entry(pos, l); \
25*4882a593Smuzhiyun &(nfp_prog)->insns != &pos->l && \
26*4882a593Smuzhiyun &(nfp_prog)->insns != &next->l; \
27*4882a593Smuzhiyun pos = nfp_meta_next(pos), \
28*4882a593Smuzhiyun next = nfp_meta_next(pos))
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define nfp_for_each_insn_walk3(nfp_prog, pos, next, next2) \
31*4882a593Smuzhiyun for (pos = list_first_entry(&(nfp_prog)->insns, typeof(*pos), l), \
32*4882a593Smuzhiyun next = list_next_entry(pos, l), \
33*4882a593Smuzhiyun next2 = list_next_entry(next, l); \
34*4882a593Smuzhiyun &(nfp_prog)->insns != &pos->l && \
35*4882a593Smuzhiyun &(nfp_prog)->insns != &next->l && \
36*4882a593Smuzhiyun &(nfp_prog)->insns != &next2->l; \
37*4882a593Smuzhiyun pos = nfp_meta_next(pos), \
38*4882a593Smuzhiyun next = nfp_meta_next(pos), \
39*4882a593Smuzhiyun next2 = nfp_meta_next(next))
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static bool
nfp_meta_has_prev(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)42*4882a593Smuzhiyun nfp_meta_has_prev(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun return meta->l.prev != &nfp_prog->insns;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
nfp_prog_push(struct nfp_prog * nfp_prog,u64 insn)47*4882a593Smuzhiyun static void nfp_prog_push(struct nfp_prog *nfp_prog, u64 insn)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun if (nfp_prog->__prog_alloc_len / sizeof(u64) == nfp_prog->prog_len) {
50*4882a593Smuzhiyun pr_warn("instruction limit reached (%u NFP instructions)\n",
51*4882a593Smuzhiyun nfp_prog->prog_len);
52*4882a593Smuzhiyun nfp_prog->error = -ENOSPC;
53*4882a593Smuzhiyun return;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun nfp_prog->prog[nfp_prog->prog_len] = insn;
57*4882a593Smuzhiyun nfp_prog->prog_len++;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
nfp_prog_current_offset(struct nfp_prog * nfp_prog)60*4882a593Smuzhiyun static unsigned int nfp_prog_current_offset(struct nfp_prog *nfp_prog)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun return nfp_prog->prog_len;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static bool
nfp_prog_confirm_current_offset(struct nfp_prog * nfp_prog,unsigned int off)66*4882a593Smuzhiyun nfp_prog_confirm_current_offset(struct nfp_prog *nfp_prog, unsigned int off)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun /* If there is a recorded error we may have dropped instructions;
69*4882a593Smuzhiyun * that doesn't have to be due to translator bug, and the translation
70*4882a593Smuzhiyun * will fail anyway, so just return OK.
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun if (nfp_prog->error)
73*4882a593Smuzhiyun return true;
74*4882a593Smuzhiyun return !WARN_ON_ONCE(nfp_prog_current_offset(nfp_prog) != off);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* --- Emitters --- */
78*4882a593Smuzhiyun static void
__emit_cmd(struct nfp_prog * nfp_prog,enum cmd_tgt_map op,u8 mode,u8 xfer,u8 areg,u8 breg,u8 size,enum cmd_ctx_swap ctx,bool indir)79*4882a593Smuzhiyun __emit_cmd(struct nfp_prog *nfp_prog, enum cmd_tgt_map op,
80*4882a593Smuzhiyun u8 mode, u8 xfer, u8 areg, u8 breg, u8 size, enum cmd_ctx_swap ctx,
81*4882a593Smuzhiyun bool indir)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun u64 insn;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun insn = FIELD_PREP(OP_CMD_A_SRC, areg) |
86*4882a593Smuzhiyun FIELD_PREP(OP_CMD_CTX, ctx) |
87*4882a593Smuzhiyun FIELD_PREP(OP_CMD_B_SRC, breg) |
88*4882a593Smuzhiyun FIELD_PREP(OP_CMD_TOKEN, cmd_tgt_act[op].token) |
89*4882a593Smuzhiyun FIELD_PREP(OP_CMD_XFER, xfer) |
90*4882a593Smuzhiyun FIELD_PREP(OP_CMD_CNT, size) |
91*4882a593Smuzhiyun FIELD_PREP(OP_CMD_SIG, ctx != CMD_CTX_NO_SWAP) |
92*4882a593Smuzhiyun FIELD_PREP(OP_CMD_TGT_CMD, cmd_tgt_act[op].tgt_cmd) |
93*4882a593Smuzhiyun FIELD_PREP(OP_CMD_INDIR, indir) |
94*4882a593Smuzhiyun FIELD_PREP(OP_CMD_MODE, mode);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun nfp_prog_push(nfp_prog, insn);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static void
emit_cmd_any(struct nfp_prog * nfp_prog,enum cmd_tgt_map op,u8 mode,u8 xfer,swreg lreg,swreg rreg,u8 size,enum cmd_ctx_swap ctx,bool indir)100*4882a593Smuzhiyun emit_cmd_any(struct nfp_prog *nfp_prog, enum cmd_tgt_map op, u8 mode, u8 xfer,
101*4882a593Smuzhiyun swreg lreg, swreg rreg, u8 size, enum cmd_ctx_swap ctx, bool indir)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct nfp_insn_re_regs reg;
104*4882a593Smuzhiyun int err;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun err = swreg_to_restricted(reg_none(), lreg, rreg, ®, false);
107*4882a593Smuzhiyun if (err) {
108*4882a593Smuzhiyun nfp_prog->error = err;
109*4882a593Smuzhiyun return;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun if (reg.swap) {
112*4882a593Smuzhiyun pr_err("cmd can't swap arguments\n");
113*4882a593Smuzhiyun nfp_prog->error = -EFAULT;
114*4882a593Smuzhiyun return;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun if (reg.dst_lmextn || reg.src_lmextn) {
117*4882a593Smuzhiyun pr_err("cmd can't use LMextn\n");
118*4882a593Smuzhiyun nfp_prog->error = -EFAULT;
119*4882a593Smuzhiyun return;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun __emit_cmd(nfp_prog, op, mode, xfer, reg.areg, reg.breg, size, ctx,
123*4882a593Smuzhiyun indir);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static void
emit_cmd(struct nfp_prog * nfp_prog,enum cmd_tgt_map op,u8 mode,u8 xfer,swreg lreg,swreg rreg,u8 size,enum cmd_ctx_swap ctx)127*4882a593Smuzhiyun emit_cmd(struct nfp_prog *nfp_prog, enum cmd_tgt_map op, u8 mode, u8 xfer,
128*4882a593Smuzhiyun swreg lreg, swreg rreg, u8 size, enum cmd_ctx_swap ctx)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun emit_cmd_any(nfp_prog, op, mode, xfer, lreg, rreg, size, ctx, false);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static void
emit_cmd_indir(struct nfp_prog * nfp_prog,enum cmd_tgt_map op,u8 mode,u8 xfer,swreg lreg,swreg rreg,u8 size,enum cmd_ctx_swap ctx)134*4882a593Smuzhiyun emit_cmd_indir(struct nfp_prog *nfp_prog, enum cmd_tgt_map op, u8 mode, u8 xfer,
135*4882a593Smuzhiyun swreg lreg, swreg rreg, u8 size, enum cmd_ctx_swap ctx)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun emit_cmd_any(nfp_prog, op, mode, xfer, lreg, rreg, size, ctx, true);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static void
__emit_br(struct nfp_prog * nfp_prog,enum br_mask mask,enum br_ev_pip ev_pip,enum br_ctx_signal_state css,u16 addr,u8 defer)141*4882a593Smuzhiyun __emit_br(struct nfp_prog *nfp_prog, enum br_mask mask, enum br_ev_pip ev_pip,
142*4882a593Smuzhiyun enum br_ctx_signal_state css, u16 addr, u8 defer)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun u16 addr_lo, addr_hi;
145*4882a593Smuzhiyun u64 insn;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun addr_lo = addr & (OP_BR_ADDR_LO >> __bf_shf(OP_BR_ADDR_LO));
148*4882a593Smuzhiyun addr_hi = addr != addr_lo;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun insn = OP_BR_BASE |
151*4882a593Smuzhiyun FIELD_PREP(OP_BR_MASK, mask) |
152*4882a593Smuzhiyun FIELD_PREP(OP_BR_EV_PIP, ev_pip) |
153*4882a593Smuzhiyun FIELD_PREP(OP_BR_CSS, css) |
154*4882a593Smuzhiyun FIELD_PREP(OP_BR_DEFBR, defer) |
155*4882a593Smuzhiyun FIELD_PREP(OP_BR_ADDR_LO, addr_lo) |
156*4882a593Smuzhiyun FIELD_PREP(OP_BR_ADDR_HI, addr_hi);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun nfp_prog_push(nfp_prog, insn);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static void
emit_br_relo(struct nfp_prog * nfp_prog,enum br_mask mask,u16 addr,u8 defer,enum nfp_relo_type relo)162*4882a593Smuzhiyun emit_br_relo(struct nfp_prog *nfp_prog, enum br_mask mask, u16 addr, u8 defer,
163*4882a593Smuzhiyun enum nfp_relo_type relo)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun if (mask == BR_UNC && defer > 2) {
166*4882a593Smuzhiyun pr_err("BUG: branch defer out of bounds %d\n", defer);
167*4882a593Smuzhiyun nfp_prog->error = -EFAULT;
168*4882a593Smuzhiyun return;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun __emit_br(nfp_prog, mask,
172*4882a593Smuzhiyun mask != BR_UNC ? BR_EV_PIP_COND : BR_EV_PIP_UNCOND,
173*4882a593Smuzhiyun BR_CSS_NONE, addr, defer);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun nfp_prog->prog[nfp_prog->prog_len - 1] |=
176*4882a593Smuzhiyun FIELD_PREP(OP_RELO_TYPE, relo);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static void
emit_br(struct nfp_prog * nfp_prog,enum br_mask mask,u16 addr,u8 defer)180*4882a593Smuzhiyun emit_br(struct nfp_prog *nfp_prog, enum br_mask mask, u16 addr, u8 defer)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun emit_br_relo(nfp_prog, mask, addr, defer, RELO_BR_REL);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static void
__emit_br_bit(struct nfp_prog * nfp_prog,u16 areg,u16 breg,u16 addr,u8 defer,bool set,bool src_lmextn)186*4882a593Smuzhiyun __emit_br_bit(struct nfp_prog *nfp_prog, u16 areg, u16 breg, u16 addr, u8 defer,
187*4882a593Smuzhiyun bool set, bool src_lmextn)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun u16 addr_lo, addr_hi;
190*4882a593Smuzhiyun u64 insn;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun addr_lo = addr & (OP_BR_BIT_ADDR_LO >> __bf_shf(OP_BR_BIT_ADDR_LO));
193*4882a593Smuzhiyun addr_hi = addr != addr_lo;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun insn = OP_BR_BIT_BASE |
196*4882a593Smuzhiyun FIELD_PREP(OP_BR_BIT_A_SRC, areg) |
197*4882a593Smuzhiyun FIELD_PREP(OP_BR_BIT_B_SRC, breg) |
198*4882a593Smuzhiyun FIELD_PREP(OP_BR_BIT_BV, set) |
199*4882a593Smuzhiyun FIELD_PREP(OP_BR_BIT_DEFBR, defer) |
200*4882a593Smuzhiyun FIELD_PREP(OP_BR_BIT_ADDR_LO, addr_lo) |
201*4882a593Smuzhiyun FIELD_PREP(OP_BR_BIT_ADDR_HI, addr_hi) |
202*4882a593Smuzhiyun FIELD_PREP(OP_BR_BIT_SRC_LMEXTN, src_lmextn);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun nfp_prog_push(nfp_prog, insn);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun static void
emit_br_bit_relo(struct nfp_prog * nfp_prog,swreg src,u8 bit,u16 addr,u8 defer,bool set,enum nfp_relo_type relo)208*4882a593Smuzhiyun emit_br_bit_relo(struct nfp_prog *nfp_prog, swreg src, u8 bit, u16 addr,
209*4882a593Smuzhiyun u8 defer, bool set, enum nfp_relo_type relo)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun struct nfp_insn_re_regs reg;
212*4882a593Smuzhiyun int err;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* NOTE: The bit to test is specified as an rotation amount, such that
215*4882a593Smuzhiyun * the bit to test will be placed on the MSB of the result when
216*4882a593Smuzhiyun * doing a rotate right. For bit X, we need right rotate X + 1.
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun bit += 1;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun err = swreg_to_restricted(reg_none(), src, reg_imm(bit), ®, false);
221*4882a593Smuzhiyun if (err) {
222*4882a593Smuzhiyun nfp_prog->error = err;
223*4882a593Smuzhiyun return;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun __emit_br_bit(nfp_prog, reg.areg, reg.breg, addr, defer, set,
227*4882a593Smuzhiyun reg.src_lmextn);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun nfp_prog->prog[nfp_prog->prog_len - 1] |=
230*4882a593Smuzhiyun FIELD_PREP(OP_RELO_TYPE, relo);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static void
emit_br_bset(struct nfp_prog * nfp_prog,swreg src,u8 bit,u16 addr,u8 defer)234*4882a593Smuzhiyun emit_br_bset(struct nfp_prog *nfp_prog, swreg src, u8 bit, u16 addr, u8 defer)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun emit_br_bit_relo(nfp_prog, src, bit, addr, defer, true, RELO_BR_REL);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static void
__emit_br_alu(struct nfp_prog * nfp_prog,u16 areg,u16 breg,u16 imm_hi,u8 defer,bool dst_lmextn,bool src_lmextn)240*4882a593Smuzhiyun __emit_br_alu(struct nfp_prog *nfp_prog, u16 areg, u16 breg, u16 imm_hi,
241*4882a593Smuzhiyun u8 defer, bool dst_lmextn, bool src_lmextn)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun u64 insn;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun insn = OP_BR_ALU_BASE |
246*4882a593Smuzhiyun FIELD_PREP(OP_BR_ALU_A_SRC, areg) |
247*4882a593Smuzhiyun FIELD_PREP(OP_BR_ALU_B_SRC, breg) |
248*4882a593Smuzhiyun FIELD_PREP(OP_BR_ALU_DEFBR, defer) |
249*4882a593Smuzhiyun FIELD_PREP(OP_BR_ALU_IMM_HI, imm_hi) |
250*4882a593Smuzhiyun FIELD_PREP(OP_BR_ALU_SRC_LMEXTN, src_lmextn) |
251*4882a593Smuzhiyun FIELD_PREP(OP_BR_ALU_DST_LMEXTN, dst_lmextn);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun nfp_prog_push(nfp_prog, insn);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
emit_rtn(struct nfp_prog * nfp_prog,swreg base,u8 defer)256*4882a593Smuzhiyun static void emit_rtn(struct nfp_prog *nfp_prog, swreg base, u8 defer)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun struct nfp_insn_ur_regs reg;
259*4882a593Smuzhiyun int err;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun err = swreg_to_unrestricted(reg_none(), base, reg_imm(0), ®);
262*4882a593Smuzhiyun if (err) {
263*4882a593Smuzhiyun nfp_prog->error = err;
264*4882a593Smuzhiyun return;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun __emit_br_alu(nfp_prog, reg.areg, reg.breg, 0, defer, reg.dst_lmextn,
268*4882a593Smuzhiyun reg.src_lmextn);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun static void
__emit_immed(struct nfp_prog * nfp_prog,u16 areg,u16 breg,u16 imm_hi,enum immed_width width,bool invert,enum immed_shift shift,bool wr_both,bool dst_lmextn,bool src_lmextn)272*4882a593Smuzhiyun __emit_immed(struct nfp_prog *nfp_prog, u16 areg, u16 breg, u16 imm_hi,
273*4882a593Smuzhiyun enum immed_width width, bool invert,
274*4882a593Smuzhiyun enum immed_shift shift, bool wr_both,
275*4882a593Smuzhiyun bool dst_lmextn, bool src_lmextn)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun u64 insn;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun insn = OP_IMMED_BASE |
280*4882a593Smuzhiyun FIELD_PREP(OP_IMMED_A_SRC, areg) |
281*4882a593Smuzhiyun FIELD_PREP(OP_IMMED_B_SRC, breg) |
282*4882a593Smuzhiyun FIELD_PREP(OP_IMMED_IMM, imm_hi) |
283*4882a593Smuzhiyun FIELD_PREP(OP_IMMED_WIDTH, width) |
284*4882a593Smuzhiyun FIELD_PREP(OP_IMMED_INV, invert) |
285*4882a593Smuzhiyun FIELD_PREP(OP_IMMED_SHIFT, shift) |
286*4882a593Smuzhiyun FIELD_PREP(OP_IMMED_WR_AB, wr_both) |
287*4882a593Smuzhiyun FIELD_PREP(OP_IMMED_SRC_LMEXTN, src_lmextn) |
288*4882a593Smuzhiyun FIELD_PREP(OP_IMMED_DST_LMEXTN, dst_lmextn);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun nfp_prog_push(nfp_prog, insn);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static void
emit_immed(struct nfp_prog * nfp_prog,swreg dst,u16 imm,enum immed_width width,bool invert,enum immed_shift shift)294*4882a593Smuzhiyun emit_immed(struct nfp_prog *nfp_prog, swreg dst, u16 imm,
295*4882a593Smuzhiyun enum immed_width width, bool invert, enum immed_shift shift)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct nfp_insn_ur_regs reg;
298*4882a593Smuzhiyun int err;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (swreg_type(dst) == NN_REG_IMM) {
301*4882a593Smuzhiyun nfp_prog->error = -EFAULT;
302*4882a593Smuzhiyun return;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun err = swreg_to_unrestricted(dst, dst, reg_imm(imm & 0xff), ®);
306*4882a593Smuzhiyun if (err) {
307*4882a593Smuzhiyun nfp_prog->error = err;
308*4882a593Smuzhiyun return;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* Use reg.dst when destination is No-Dest. */
312*4882a593Smuzhiyun __emit_immed(nfp_prog,
313*4882a593Smuzhiyun swreg_type(dst) == NN_REG_NONE ? reg.dst : reg.areg,
314*4882a593Smuzhiyun reg.breg, imm >> 8, width, invert, shift,
315*4882a593Smuzhiyun reg.wr_both, reg.dst_lmextn, reg.src_lmextn);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun static void
__emit_shf(struct nfp_prog * nfp_prog,u16 dst,enum alu_dst_ab dst_ab,enum shf_sc sc,u8 shift,u16 areg,enum shf_op op,u16 breg,bool i8,bool sw,bool wr_both,bool dst_lmextn,bool src_lmextn)319*4882a593Smuzhiyun __emit_shf(struct nfp_prog *nfp_prog, u16 dst, enum alu_dst_ab dst_ab,
320*4882a593Smuzhiyun enum shf_sc sc, u8 shift,
321*4882a593Smuzhiyun u16 areg, enum shf_op op, u16 breg, bool i8, bool sw, bool wr_both,
322*4882a593Smuzhiyun bool dst_lmextn, bool src_lmextn)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun u64 insn;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (!FIELD_FIT(OP_SHF_SHIFT, shift)) {
327*4882a593Smuzhiyun nfp_prog->error = -EFAULT;
328*4882a593Smuzhiyun return;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /* NFP shift instruction has something special. If shift direction is
332*4882a593Smuzhiyun * left then shift amount of 1 to 31 is specified as 32 minus the amount
333*4882a593Smuzhiyun * to shift.
334*4882a593Smuzhiyun *
335*4882a593Smuzhiyun * But no need to do this for indirect shift which has shift amount be
336*4882a593Smuzhiyun * 0. Even after we do this subtraction, shift amount 0 will be turned
337*4882a593Smuzhiyun * into 32 which will eventually be encoded the same as 0 because only
338*4882a593Smuzhiyun * low 5 bits are encoded, but shift amount be 32 will fail the
339*4882a593Smuzhiyun * FIELD_PREP check done later on shift mask (0x1f), due to 32 is out of
340*4882a593Smuzhiyun * mask range.
341*4882a593Smuzhiyun */
342*4882a593Smuzhiyun if (sc == SHF_SC_L_SHF && shift)
343*4882a593Smuzhiyun shift = 32 - shift;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun insn = OP_SHF_BASE |
346*4882a593Smuzhiyun FIELD_PREP(OP_SHF_A_SRC, areg) |
347*4882a593Smuzhiyun FIELD_PREP(OP_SHF_SC, sc) |
348*4882a593Smuzhiyun FIELD_PREP(OP_SHF_B_SRC, breg) |
349*4882a593Smuzhiyun FIELD_PREP(OP_SHF_I8, i8) |
350*4882a593Smuzhiyun FIELD_PREP(OP_SHF_SW, sw) |
351*4882a593Smuzhiyun FIELD_PREP(OP_SHF_DST, dst) |
352*4882a593Smuzhiyun FIELD_PREP(OP_SHF_SHIFT, shift) |
353*4882a593Smuzhiyun FIELD_PREP(OP_SHF_OP, op) |
354*4882a593Smuzhiyun FIELD_PREP(OP_SHF_DST_AB, dst_ab) |
355*4882a593Smuzhiyun FIELD_PREP(OP_SHF_WR_AB, wr_both) |
356*4882a593Smuzhiyun FIELD_PREP(OP_SHF_SRC_LMEXTN, src_lmextn) |
357*4882a593Smuzhiyun FIELD_PREP(OP_SHF_DST_LMEXTN, dst_lmextn);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun nfp_prog_push(nfp_prog, insn);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static void
emit_shf(struct nfp_prog * nfp_prog,swreg dst,swreg lreg,enum shf_op op,swreg rreg,enum shf_sc sc,u8 shift)363*4882a593Smuzhiyun emit_shf(struct nfp_prog *nfp_prog, swreg dst,
364*4882a593Smuzhiyun swreg lreg, enum shf_op op, swreg rreg, enum shf_sc sc, u8 shift)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun struct nfp_insn_re_regs reg;
367*4882a593Smuzhiyun int err;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun err = swreg_to_restricted(dst, lreg, rreg, ®, true);
370*4882a593Smuzhiyun if (err) {
371*4882a593Smuzhiyun nfp_prog->error = err;
372*4882a593Smuzhiyun return;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun __emit_shf(nfp_prog, reg.dst, reg.dst_ab, sc, shift,
376*4882a593Smuzhiyun reg.areg, op, reg.breg, reg.i8, reg.swap, reg.wr_both,
377*4882a593Smuzhiyun reg.dst_lmextn, reg.src_lmextn);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun static void
emit_shf_indir(struct nfp_prog * nfp_prog,swreg dst,swreg lreg,enum shf_op op,swreg rreg,enum shf_sc sc)381*4882a593Smuzhiyun emit_shf_indir(struct nfp_prog *nfp_prog, swreg dst,
382*4882a593Smuzhiyun swreg lreg, enum shf_op op, swreg rreg, enum shf_sc sc)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun if (sc == SHF_SC_R_ROT) {
385*4882a593Smuzhiyun pr_err("indirect shift is not allowed on rotation\n");
386*4882a593Smuzhiyun nfp_prog->error = -EFAULT;
387*4882a593Smuzhiyun return;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun emit_shf(nfp_prog, dst, lreg, op, rreg, sc, 0);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun static void
__emit_alu(struct nfp_prog * nfp_prog,u16 dst,enum alu_dst_ab dst_ab,u16 areg,enum alu_op op,u16 breg,bool swap,bool wr_both,bool dst_lmextn,bool src_lmextn)394*4882a593Smuzhiyun __emit_alu(struct nfp_prog *nfp_prog, u16 dst, enum alu_dst_ab dst_ab,
395*4882a593Smuzhiyun u16 areg, enum alu_op op, u16 breg, bool swap, bool wr_both,
396*4882a593Smuzhiyun bool dst_lmextn, bool src_lmextn)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun u64 insn;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun insn = OP_ALU_BASE |
401*4882a593Smuzhiyun FIELD_PREP(OP_ALU_A_SRC, areg) |
402*4882a593Smuzhiyun FIELD_PREP(OP_ALU_B_SRC, breg) |
403*4882a593Smuzhiyun FIELD_PREP(OP_ALU_DST, dst) |
404*4882a593Smuzhiyun FIELD_PREP(OP_ALU_SW, swap) |
405*4882a593Smuzhiyun FIELD_PREP(OP_ALU_OP, op) |
406*4882a593Smuzhiyun FIELD_PREP(OP_ALU_DST_AB, dst_ab) |
407*4882a593Smuzhiyun FIELD_PREP(OP_ALU_WR_AB, wr_both) |
408*4882a593Smuzhiyun FIELD_PREP(OP_ALU_SRC_LMEXTN, src_lmextn) |
409*4882a593Smuzhiyun FIELD_PREP(OP_ALU_DST_LMEXTN, dst_lmextn);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun nfp_prog_push(nfp_prog, insn);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun static void
emit_alu(struct nfp_prog * nfp_prog,swreg dst,swreg lreg,enum alu_op op,swreg rreg)415*4882a593Smuzhiyun emit_alu(struct nfp_prog *nfp_prog, swreg dst,
416*4882a593Smuzhiyun swreg lreg, enum alu_op op, swreg rreg)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct nfp_insn_ur_regs reg;
419*4882a593Smuzhiyun int err;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun err = swreg_to_unrestricted(dst, lreg, rreg, ®);
422*4882a593Smuzhiyun if (err) {
423*4882a593Smuzhiyun nfp_prog->error = err;
424*4882a593Smuzhiyun return;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun __emit_alu(nfp_prog, reg.dst, reg.dst_ab,
428*4882a593Smuzhiyun reg.areg, op, reg.breg, reg.swap, reg.wr_both,
429*4882a593Smuzhiyun reg.dst_lmextn, reg.src_lmextn);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static void
__emit_mul(struct nfp_prog * nfp_prog,enum alu_dst_ab dst_ab,u16 areg,enum mul_type type,enum mul_step step,u16 breg,bool swap,bool wr_both,bool dst_lmextn,bool src_lmextn)433*4882a593Smuzhiyun __emit_mul(struct nfp_prog *nfp_prog, enum alu_dst_ab dst_ab, u16 areg,
434*4882a593Smuzhiyun enum mul_type type, enum mul_step step, u16 breg, bool swap,
435*4882a593Smuzhiyun bool wr_both, bool dst_lmextn, bool src_lmextn)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun u64 insn;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun insn = OP_MUL_BASE |
440*4882a593Smuzhiyun FIELD_PREP(OP_MUL_A_SRC, areg) |
441*4882a593Smuzhiyun FIELD_PREP(OP_MUL_B_SRC, breg) |
442*4882a593Smuzhiyun FIELD_PREP(OP_MUL_STEP, step) |
443*4882a593Smuzhiyun FIELD_PREP(OP_MUL_DST_AB, dst_ab) |
444*4882a593Smuzhiyun FIELD_PREP(OP_MUL_SW, swap) |
445*4882a593Smuzhiyun FIELD_PREP(OP_MUL_TYPE, type) |
446*4882a593Smuzhiyun FIELD_PREP(OP_MUL_WR_AB, wr_both) |
447*4882a593Smuzhiyun FIELD_PREP(OP_MUL_SRC_LMEXTN, src_lmextn) |
448*4882a593Smuzhiyun FIELD_PREP(OP_MUL_DST_LMEXTN, dst_lmextn);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun nfp_prog_push(nfp_prog, insn);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun static void
emit_mul(struct nfp_prog * nfp_prog,swreg lreg,enum mul_type type,enum mul_step step,swreg rreg)454*4882a593Smuzhiyun emit_mul(struct nfp_prog *nfp_prog, swreg lreg, enum mul_type type,
455*4882a593Smuzhiyun enum mul_step step, swreg rreg)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun struct nfp_insn_ur_regs reg;
458*4882a593Smuzhiyun u16 areg;
459*4882a593Smuzhiyun int err;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (type == MUL_TYPE_START && step != MUL_STEP_NONE) {
462*4882a593Smuzhiyun nfp_prog->error = -EINVAL;
463*4882a593Smuzhiyun return;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (step == MUL_LAST || step == MUL_LAST_2) {
467*4882a593Smuzhiyun /* When type is step and step Number is LAST or LAST2, left
468*4882a593Smuzhiyun * source is used as destination.
469*4882a593Smuzhiyun */
470*4882a593Smuzhiyun err = swreg_to_unrestricted(lreg, reg_none(), rreg, ®);
471*4882a593Smuzhiyun areg = reg.dst;
472*4882a593Smuzhiyun } else {
473*4882a593Smuzhiyun err = swreg_to_unrestricted(reg_none(), lreg, rreg, ®);
474*4882a593Smuzhiyun areg = reg.areg;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (err) {
478*4882a593Smuzhiyun nfp_prog->error = err;
479*4882a593Smuzhiyun return;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun __emit_mul(nfp_prog, reg.dst_ab, areg, type, step, reg.breg, reg.swap,
483*4882a593Smuzhiyun reg.wr_both, reg.dst_lmextn, reg.src_lmextn);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun static void
__emit_ld_field(struct nfp_prog * nfp_prog,enum shf_sc sc,u8 areg,u8 bmask,u8 breg,u8 shift,bool imm8,bool zero,bool swap,bool wr_both,bool dst_lmextn,bool src_lmextn)487*4882a593Smuzhiyun __emit_ld_field(struct nfp_prog *nfp_prog, enum shf_sc sc,
488*4882a593Smuzhiyun u8 areg, u8 bmask, u8 breg, u8 shift, bool imm8,
489*4882a593Smuzhiyun bool zero, bool swap, bool wr_both,
490*4882a593Smuzhiyun bool dst_lmextn, bool src_lmextn)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun u64 insn;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun insn = OP_LDF_BASE |
495*4882a593Smuzhiyun FIELD_PREP(OP_LDF_A_SRC, areg) |
496*4882a593Smuzhiyun FIELD_PREP(OP_LDF_SC, sc) |
497*4882a593Smuzhiyun FIELD_PREP(OP_LDF_B_SRC, breg) |
498*4882a593Smuzhiyun FIELD_PREP(OP_LDF_I8, imm8) |
499*4882a593Smuzhiyun FIELD_PREP(OP_LDF_SW, swap) |
500*4882a593Smuzhiyun FIELD_PREP(OP_LDF_ZF, zero) |
501*4882a593Smuzhiyun FIELD_PREP(OP_LDF_BMASK, bmask) |
502*4882a593Smuzhiyun FIELD_PREP(OP_LDF_SHF, shift) |
503*4882a593Smuzhiyun FIELD_PREP(OP_LDF_WR_AB, wr_both) |
504*4882a593Smuzhiyun FIELD_PREP(OP_LDF_SRC_LMEXTN, src_lmextn) |
505*4882a593Smuzhiyun FIELD_PREP(OP_LDF_DST_LMEXTN, dst_lmextn);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun nfp_prog_push(nfp_prog, insn);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun static void
emit_ld_field_any(struct nfp_prog * nfp_prog,swreg dst,u8 bmask,swreg src,enum shf_sc sc,u8 shift,bool zero)511*4882a593Smuzhiyun emit_ld_field_any(struct nfp_prog *nfp_prog, swreg dst, u8 bmask, swreg src,
512*4882a593Smuzhiyun enum shf_sc sc, u8 shift, bool zero)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun struct nfp_insn_re_regs reg;
515*4882a593Smuzhiyun int err;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* Note: ld_field is special as it uses one of the src regs as dst */
518*4882a593Smuzhiyun err = swreg_to_restricted(dst, dst, src, ®, true);
519*4882a593Smuzhiyun if (err) {
520*4882a593Smuzhiyun nfp_prog->error = err;
521*4882a593Smuzhiyun return;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun __emit_ld_field(nfp_prog, sc, reg.areg, bmask, reg.breg, shift,
525*4882a593Smuzhiyun reg.i8, zero, reg.swap, reg.wr_both,
526*4882a593Smuzhiyun reg.dst_lmextn, reg.src_lmextn);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun static void
emit_ld_field(struct nfp_prog * nfp_prog,swreg dst,u8 bmask,swreg src,enum shf_sc sc,u8 shift)530*4882a593Smuzhiyun emit_ld_field(struct nfp_prog *nfp_prog, swreg dst, u8 bmask, swreg src,
531*4882a593Smuzhiyun enum shf_sc sc, u8 shift)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun emit_ld_field_any(nfp_prog, dst, bmask, src, sc, shift, false);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun static void
__emit_lcsr(struct nfp_prog * nfp_prog,u16 areg,u16 breg,bool wr,u16 addr,bool dst_lmextn,bool src_lmextn)537*4882a593Smuzhiyun __emit_lcsr(struct nfp_prog *nfp_prog, u16 areg, u16 breg, bool wr, u16 addr,
538*4882a593Smuzhiyun bool dst_lmextn, bool src_lmextn)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun u64 insn;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun insn = OP_LCSR_BASE |
543*4882a593Smuzhiyun FIELD_PREP(OP_LCSR_A_SRC, areg) |
544*4882a593Smuzhiyun FIELD_PREP(OP_LCSR_B_SRC, breg) |
545*4882a593Smuzhiyun FIELD_PREP(OP_LCSR_WRITE, wr) |
546*4882a593Smuzhiyun FIELD_PREP(OP_LCSR_ADDR, addr / 4) |
547*4882a593Smuzhiyun FIELD_PREP(OP_LCSR_SRC_LMEXTN, src_lmextn) |
548*4882a593Smuzhiyun FIELD_PREP(OP_LCSR_DST_LMEXTN, dst_lmextn);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun nfp_prog_push(nfp_prog, insn);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
emit_csr_wr(struct nfp_prog * nfp_prog,swreg src,u16 addr)553*4882a593Smuzhiyun static void emit_csr_wr(struct nfp_prog *nfp_prog, swreg src, u16 addr)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun struct nfp_insn_ur_regs reg;
556*4882a593Smuzhiyun int err;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* This instruction takes immeds instead of reg_none() for the ignored
559*4882a593Smuzhiyun * operand, but we can't encode 2 immeds in one instr with our normal
560*4882a593Smuzhiyun * swreg infra so if param is an immed, we encode as reg_none() and
561*4882a593Smuzhiyun * copy the immed to both operands.
562*4882a593Smuzhiyun */
563*4882a593Smuzhiyun if (swreg_type(src) == NN_REG_IMM) {
564*4882a593Smuzhiyun err = swreg_to_unrestricted(reg_none(), src, reg_none(), ®);
565*4882a593Smuzhiyun reg.breg = reg.areg;
566*4882a593Smuzhiyun } else {
567*4882a593Smuzhiyun err = swreg_to_unrestricted(reg_none(), src, reg_imm(0), ®);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun if (err) {
570*4882a593Smuzhiyun nfp_prog->error = err;
571*4882a593Smuzhiyun return;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun __emit_lcsr(nfp_prog, reg.areg, reg.breg, true, addr,
575*4882a593Smuzhiyun false, reg.src_lmextn);
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /* CSR value is read in following immed[gpr, 0] */
__emit_csr_rd(struct nfp_prog * nfp_prog,u16 addr)579*4882a593Smuzhiyun static void __emit_csr_rd(struct nfp_prog *nfp_prog, u16 addr)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun __emit_lcsr(nfp_prog, 0, 0, false, addr, false, false);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
emit_nop(struct nfp_prog * nfp_prog)584*4882a593Smuzhiyun static void emit_nop(struct nfp_prog *nfp_prog)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun __emit_immed(nfp_prog, UR_REG_IMM, UR_REG_IMM, 0, 0, 0, 0, 0, 0, 0);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* --- Wrappers --- */
pack_immed(u32 imm,u16 * val,enum immed_shift * shift)590*4882a593Smuzhiyun static bool pack_immed(u32 imm, u16 *val, enum immed_shift *shift)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun if (!(imm & 0xffff0000)) {
593*4882a593Smuzhiyun *val = imm;
594*4882a593Smuzhiyun *shift = IMMED_SHIFT_0B;
595*4882a593Smuzhiyun } else if (!(imm & 0xff0000ff)) {
596*4882a593Smuzhiyun *val = imm >> 8;
597*4882a593Smuzhiyun *shift = IMMED_SHIFT_1B;
598*4882a593Smuzhiyun } else if (!(imm & 0x0000ffff)) {
599*4882a593Smuzhiyun *val = imm >> 16;
600*4882a593Smuzhiyun *shift = IMMED_SHIFT_2B;
601*4882a593Smuzhiyun } else {
602*4882a593Smuzhiyun return false;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun return true;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
wrp_immed(struct nfp_prog * nfp_prog,swreg dst,u32 imm)608*4882a593Smuzhiyun static void wrp_immed(struct nfp_prog *nfp_prog, swreg dst, u32 imm)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun enum immed_shift shift;
611*4882a593Smuzhiyun u16 val;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun if (pack_immed(imm, &val, &shift)) {
614*4882a593Smuzhiyun emit_immed(nfp_prog, dst, val, IMMED_WIDTH_ALL, false, shift);
615*4882a593Smuzhiyun } else if (pack_immed(~imm, &val, &shift)) {
616*4882a593Smuzhiyun emit_immed(nfp_prog, dst, val, IMMED_WIDTH_ALL, true, shift);
617*4882a593Smuzhiyun } else {
618*4882a593Smuzhiyun emit_immed(nfp_prog, dst, imm & 0xffff, IMMED_WIDTH_ALL,
619*4882a593Smuzhiyun false, IMMED_SHIFT_0B);
620*4882a593Smuzhiyun emit_immed(nfp_prog, dst, imm >> 16, IMMED_WIDTH_WORD,
621*4882a593Smuzhiyun false, IMMED_SHIFT_2B);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun static void
wrp_zext(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,u8 dst)626*4882a593Smuzhiyun wrp_zext(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta, u8 dst)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun if (meta->flags & FLAG_INSN_DO_ZEXT)
629*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(dst + 1), 0);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun static void
wrp_immed_relo(struct nfp_prog * nfp_prog,swreg dst,u32 imm,enum nfp_relo_type relo)633*4882a593Smuzhiyun wrp_immed_relo(struct nfp_prog *nfp_prog, swreg dst, u32 imm,
634*4882a593Smuzhiyun enum nfp_relo_type relo)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun if (imm > 0xffff) {
637*4882a593Smuzhiyun pr_err("relocation of a large immediate!\n");
638*4882a593Smuzhiyun nfp_prog->error = -EFAULT;
639*4882a593Smuzhiyun return;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun emit_immed(nfp_prog, dst, imm, IMMED_WIDTH_ALL, false, IMMED_SHIFT_0B);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun nfp_prog->prog[nfp_prog->prog_len - 1] |=
644*4882a593Smuzhiyun FIELD_PREP(OP_RELO_TYPE, relo);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* ur_load_imm_any() - encode immediate or use tmp register (unrestricted)
648*4882a593Smuzhiyun * If the @imm is small enough encode it directly in operand and return
649*4882a593Smuzhiyun * otherwise load @imm to a spare register and return its encoding.
650*4882a593Smuzhiyun */
ur_load_imm_any(struct nfp_prog * nfp_prog,u32 imm,swreg tmp_reg)651*4882a593Smuzhiyun static swreg ur_load_imm_any(struct nfp_prog *nfp_prog, u32 imm, swreg tmp_reg)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun if (FIELD_FIT(UR_REG_IMM_MAX, imm))
654*4882a593Smuzhiyun return reg_imm(imm);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun wrp_immed(nfp_prog, tmp_reg, imm);
657*4882a593Smuzhiyun return tmp_reg;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* re_load_imm_any() - encode immediate or use tmp register (restricted)
661*4882a593Smuzhiyun * If the @imm is small enough encode it directly in operand and return
662*4882a593Smuzhiyun * otherwise load @imm to a spare register and return its encoding.
663*4882a593Smuzhiyun */
re_load_imm_any(struct nfp_prog * nfp_prog,u32 imm,swreg tmp_reg)664*4882a593Smuzhiyun static swreg re_load_imm_any(struct nfp_prog *nfp_prog, u32 imm, swreg tmp_reg)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun if (FIELD_FIT(RE_REG_IMM_MAX, imm))
667*4882a593Smuzhiyun return reg_imm(imm);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun wrp_immed(nfp_prog, tmp_reg, imm);
670*4882a593Smuzhiyun return tmp_reg;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
wrp_nops(struct nfp_prog * nfp_prog,unsigned int count)673*4882a593Smuzhiyun static void wrp_nops(struct nfp_prog *nfp_prog, unsigned int count)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun while (count--)
676*4882a593Smuzhiyun emit_nop(nfp_prog);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
wrp_mov(struct nfp_prog * nfp_prog,swreg dst,swreg src)679*4882a593Smuzhiyun static void wrp_mov(struct nfp_prog *nfp_prog, swreg dst, swreg src)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun emit_alu(nfp_prog, dst, reg_none(), ALU_OP_NONE, src);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
wrp_reg_mov(struct nfp_prog * nfp_prog,u16 dst,u16 src)684*4882a593Smuzhiyun static void wrp_reg_mov(struct nfp_prog *nfp_prog, u16 dst, u16 src)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_both(dst), reg_b(src));
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /* wrp_reg_subpart() - load @field_len bytes from @offset of @src, write the
690*4882a593Smuzhiyun * result to @dst from low end.
691*4882a593Smuzhiyun */
692*4882a593Smuzhiyun static void
wrp_reg_subpart(struct nfp_prog * nfp_prog,swreg dst,swreg src,u8 field_len,u8 offset)693*4882a593Smuzhiyun wrp_reg_subpart(struct nfp_prog *nfp_prog, swreg dst, swreg src, u8 field_len,
694*4882a593Smuzhiyun u8 offset)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun enum shf_sc sc = offset ? SHF_SC_R_SHF : SHF_SC_NONE;
697*4882a593Smuzhiyun u8 mask = (1 << field_len) - 1;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun emit_ld_field_any(nfp_prog, dst, mask, src, sc, offset * 8, true);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /* wrp_reg_or_subpart() - load @field_len bytes from low end of @src, or the
703*4882a593Smuzhiyun * result to @dst from offset, there is no change on the other bits of @dst.
704*4882a593Smuzhiyun */
705*4882a593Smuzhiyun static void
wrp_reg_or_subpart(struct nfp_prog * nfp_prog,swreg dst,swreg src,u8 field_len,u8 offset)706*4882a593Smuzhiyun wrp_reg_or_subpart(struct nfp_prog *nfp_prog, swreg dst, swreg src,
707*4882a593Smuzhiyun u8 field_len, u8 offset)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun enum shf_sc sc = offset ? SHF_SC_L_SHF : SHF_SC_NONE;
710*4882a593Smuzhiyun u8 mask = ((1 << field_len) - 1) << offset;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun emit_ld_field(nfp_prog, dst, mask, src, sc, 32 - offset * 8);
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun static void
addr40_offset(struct nfp_prog * nfp_prog,u8 src_gpr,swreg offset,swreg * rega,swreg * regb)716*4882a593Smuzhiyun addr40_offset(struct nfp_prog *nfp_prog, u8 src_gpr, swreg offset,
717*4882a593Smuzhiyun swreg *rega, swreg *regb)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun if (offset == reg_imm(0)) {
720*4882a593Smuzhiyun *rega = reg_a(src_gpr);
721*4882a593Smuzhiyun *regb = reg_b(src_gpr + 1);
722*4882a593Smuzhiyun return;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun emit_alu(nfp_prog, imm_a(nfp_prog), reg_a(src_gpr), ALU_OP_ADD, offset);
726*4882a593Smuzhiyun emit_alu(nfp_prog, imm_b(nfp_prog), reg_b(src_gpr + 1), ALU_OP_ADD_C,
727*4882a593Smuzhiyun reg_imm(0));
728*4882a593Smuzhiyun *rega = imm_a(nfp_prog);
729*4882a593Smuzhiyun *regb = imm_b(nfp_prog);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /* NFP has Command Push Pull bus which supports bluk memory operations. */
nfp_cpp_memcpy(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)733*4882a593Smuzhiyun static int nfp_cpp_memcpy(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun bool descending_seq = meta->ldst_gather_len < 0;
736*4882a593Smuzhiyun s16 len = abs(meta->ldst_gather_len);
737*4882a593Smuzhiyun swreg src_base, off;
738*4882a593Smuzhiyun bool src_40bit_addr;
739*4882a593Smuzhiyun unsigned int i;
740*4882a593Smuzhiyun u8 xfer_num;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun off = re_load_imm_any(nfp_prog, meta->insn.off, imm_b(nfp_prog));
743*4882a593Smuzhiyun src_40bit_addr = meta->ptr.type == PTR_TO_MAP_VALUE;
744*4882a593Smuzhiyun src_base = reg_a(meta->insn.src_reg * 2);
745*4882a593Smuzhiyun xfer_num = round_up(len, 4) / 4;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun if (src_40bit_addr)
748*4882a593Smuzhiyun addr40_offset(nfp_prog, meta->insn.src_reg * 2, off, &src_base,
749*4882a593Smuzhiyun &off);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* Setup PREV_ALU fields to override memory read length. */
752*4882a593Smuzhiyun if (len > 32)
753*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_none(),
754*4882a593Smuzhiyun CMD_OVE_LEN | FIELD_PREP(CMD_OV_LEN, xfer_num - 1));
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* Memory read from source addr into transfer-in registers. */
757*4882a593Smuzhiyun emit_cmd_any(nfp_prog, CMD_TGT_READ32_SWAP,
758*4882a593Smuzhiyun src_40bit_addr ? CMD_MODE_40b_BA : CMD_MODE_32b, 0,
759*4882a593Smuzhiyun src_base, off, xfer_num - 1, CMD_CTX_SWAP, len > 32);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* Move from transfer-in to transfer-out. */
762*4882a593Smuzhiyun for (i = 0; i < xfer_num; i++)
763*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_xfer(i), reg_xfer(i));
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun off = re_load_imm_any(nfp_prog, meta->paired_st->off, imm_b(nfp_prog));
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun if (len <= 8) {
768*4882a593Smuzhiyun /* Use single direct_ref write8. */
769*4882a593Smuzhiyun emit_cmd(nfp_prog, CMD_TGT_WRITE8_SWAP, CMD_MODE_32b, 0,
770*4882a593Smuzhiyun reg_a(meta->paired_st->dst_reg * 2), off, len - 1,
771*4882a593Smuzhiyun CMD_CTX_SWAP);
772*4882a593Smuzhiyun } else if (len <= 32 && IS_ALIGNED(len, 4)) {
773*4882a593Smuzhiyun /* Use single direct_ref write32. */
774*4882a593Smuzhiyun emit_cmd(nfp_prog, CMD_TGT_WRITE32_SWAP, CMD_MODE_32b, 0,
775*4882a593Smuzhiyun reg_a(meta->paired_st->dst_reg * 2), off, xfer_num - 1,
776*4882a593Smuzhiyun CMD_CTX_SWAP);
777*4882a593Smuzhiyun } else if (len <= 32) {
778*4882a593Smuzhiyun /* Use single indirect_ref write8. */
779*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_none(),
780*4882a593Smuzhiyun CMD_OVE_LEN | FIELD_PREP(CMD_OV_LEN, len - 1));
781*4882a593Smuzhiyun emit_cmd_indir(nfp_prog, CMD_TGT_WRITE8_SWAP, CMD_MODE_32b, 0,
782*4882a593Smuzhiyun reg_a(meta->paired_st->dst_reg * 2), off,
783*4882a593Smuzhiyun len - 1, CMD_CTX_SWAP);
784*4882a593Smuzhiyun } else if (IS_ALIGNED(len, 4)) {
785*4882a593Smuzhiyun /* Use single indirect_ref write32. */
786*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_none(),
787*4882a593Smuzhiyun CMD_OVE_LEN | FIELD_PREP(CMD_OV_LEN, xfer_num - 1));
788*4882a593Smuzhiyun emit_cmd_indir(nfp_prog, CMD_TGT_WRITE32_SWAP, CMD_MODE_32b, 0,
789*4882a593Smuzhiyun reg_a(meta->paired_st->dst_reg * 2), off,
790*4882a593Smuzhiyun xfer_num - 1, CMD_CTX_SWAP);
791*4882a593Smuzhiyun } else if (len <= 40) {
792*4882a593Smuzhiyun /* Use one direct_ref write32 to write the first 32-bytes, then
793*4882a593Smuzhiyun * another direct_ref write8 to write the remaining bytes.
794*4882a593Smuzhiyun */
795*4882a593Smuzhiyun emit_cmd(nfp_prog, CMD_TGT_WRITE32_SWAP, CMD_MODE_32b, 0,
796*4882a593Smuzhiyun reg_a(meta->paired_st->dst_reg * 2), off, 7,
797*4882a593Smuzhiyun CMD_CTX_SWAP);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun off = re_load_imm_any(nfp_prog, meta->paired_st->off + 32,
800*4882a593Smuzhiyun imm_b(nfp_prog));
801*4882a593Smuzhiyun emit_cmd(nfp_prog, CMD_TGT_WRITE8_SWAP, CMD_MODE_32b, 8,
802*4882a593Smuzhiyun reg_a(meta->paired_st->dst_reg * 2), off, len - 33,
803*4882a593Smuzhiyun CMD_CTX_SWAP);
804*4882a593Smuzhiyun } else {
805*4882a593Smuzhiyun /* Use one indirect_ref write32 to write 4-bytes aligned length,
806*4882a593Smuzhiyun * then another direct_ref write8 to write the remaining bytes.
807*4882a593Smuzhiyun */
808*4882a593Smuzhiyun u8 new_off;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_none(),
811*4882a593Smuzhiyun CMD_OVE_LEN | FIELD_PREP(CMD_OV_LEN, xfer_num - 2));
812*4882a593Smuzhiyun emit_cmd_indir(nfp_prog, CMD_TGT_WRITE32_SWAP, CMD_MODE_32b, 0,
813*4882a593Smuzhiyun reg_a(meta->paired_st->dst_reg * 2), off,
814*4882a593Smuzhiyun xfer_num - 2, CMD_CTX_SWAP);
815*4882a593Smuzhiyun new_off = meta->paired_st->off + (xfer_num - 1) * 4;
816*4882a593Smuzhiyun off = re_load_imm_any(nfp_prog, new_off, imm_b(nfp_prog));
817*4882a593Smuzhiyun emit_cmd(nfp_prog, CMD_TGT_WRITE8_SWAP, CMD_MODE_32b,
818*4882a593Smuzhiyun xfer_num - 1, reg_a(meta->paired_st->dst_reg * 2), off,
819*4882a593Smuzhiyun (len & 0x3) - 1, CMD_CTX_SWAP);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /* TODO: The following extra load is to make sure data flow be identical
823*4882a593Smuzhiyun * before and after we do memory copy optimization.
824*4882a593Smuzhiyun *
825*4882a593Smuzhiyun * The load destination register is not guaranteed to be dead, so we
826*4882a593Smuzhiyun * need to make sure it is loaded with the value the same as before
827*4882a593Smuzhiyun * this transformation.
828*4882a593Smuzhiyun *
829*4882a593Smuzhiyun * These extra loads could be removed once we have accurate register
830*4882a593Smuzhiyun * usage information.
831*4882a593Smuzhiyun */
832*4882a593Smuzhiyun if (descending_seq)
833*4882a593Smuzhiyun xfer_num = 0;
834*4882a593Smuzhiyun else if (BPF_SIZE(meta->insn.code) != BPF_DW)
835*4882a593Smuzhiyun xfer_num = xfer_num - 1;
836*4882a593Smuzhiyun else
837*4882a593Smuzhiyun xfer_num = xfer_num - 2;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun switch (BPF_SIZE(meta->insn.code)) {
840*4882a593Smuzhiyun case BPF_B:
841*4882a593Smuzhiyun wrp_reg_subpart(nfp_prog, reg_both(meta->insn.dst_reg * 2),
842*4882a593Smuzhiyun reg_xfer(xfer_num), 1,
843*4882a593Smuzhiyun IS_ALIGNED(len, 4) ? 3 : (len & 3) - 1);
844*4882a593Smuzhiyun break;
845*4882a593Smuzhiyun case BPF_H:
846*4882a593Smuzhiyun wrp_reg_subpart(nfp_prog, reg_both(meta->insn.dst_reg * 2),
847*4882a593Smuzhiyun reg_xfer(xfer_num), 2, (len & 3) ^ 2);
848*4882a593Smuzhiyun break;
849*4882a593Smuzhiyun case BPF_W:
850*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_both(meta->insn.dst_reg * 2),
851*4882a593Smuzhiyun reg_xfer(0));
852*4882a593Smuzhiyun break;
853*4882a593Smuzhiyun case BPF_DW:
854*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_both(meta->insn.dst_reg * 2),
855*4882a593Smuzhiyun reg_xfer(xfer_num));
856*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_both(meta->insn.dst_reg * 2 + 1),
857*4882a593Smuzhiyun reg_xfer(xfer_num + 1));
858*4882a593Smuzhiyun break;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun if (BPF_SIZE(meta->insn.code) != BPF_DW)
862*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(meta->insn.dst_reg * 2 + 1), 0);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun return 0;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun static int
data_ld(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,swreg offset,u8 dst_gpr,int size)868*4882a593Smuzhiyun data_ld(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta, swreg offset,
869*4882a593Smuzhiyun u8 dst_gpr, int size)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun unsigned int i;
872*4882a593Smuzhiyun u16 shift, sz;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* We load the value from the address indicated in @offset and then
875*4882a593Smuzhiyun * shift out the data we don't need. Note: this is big endian!
876*4882a593Smuzhiyun */
877*4882a593Smuzhiyun sz = max(size, 4);
878*4882a593Smuzhiyun shift = size < 4 ? 4 - size : 0;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun emit_cmd(nfp_prog, CMD_TGT_READ8, CMD_MODE_32b, 0,
881*4882a593Smuzhiyun pptr_reg(nfp_prog), offset, sz - 1, CMD_CTX_SWAP);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun i = 0;
884*4882a593Smuzhiyun if (shift)
885*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst_gpr), reg_none(), SHF_OP_NONE,
886*4882a593Smuzhiyun reg_xfer(0), SHF_SC_R_SHF, shift * 8);
887*4882a593Smuzhiyun else
888*4882a593Smuzhiyun for (; i * 4 < size; i++)
889*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_both(dst_gpr + i), reg_xfer(i));
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun if (i < 2)
892*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst_gpr);
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun return 0;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun static int
data_ld_host_order(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,u8 dst_gpr,swreg lreg,swreg rreg,int size,enum cmd_mode mode)898*4882a593Smuzhiyun data_ld_host_order(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
899*4882a593Smuzhiyun u8 dst_gpr, swreg lreg, swreg rreg, int size,
900*4882a593Smuzhiyun enum cmd_mode mode)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun unsigned int i;
903*4882a593Smuzhiyun u8 mask, sz;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun /* We load the value from the address indicated in rreg + lreg and then
906*4882a593Smuzhiyun * mask out the data we don't need. Note: this is little endian!
907*4882a593Smuzhiyun */
908*4882a593Smuzhiyun sz = max(size, 4);
909*4882a593Smuzhiyun mask = size < 4 ? GENMASK(size - 1, 0) : 0;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun emit_cmd(nfp_prog, CMD_TGT_READ32_SWAP, mode, 0,
912*4882a593Smuzhiyun lreg, rreg, sz / 4 - 1, CMD_CTX_SWAP);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun i = 0;
915*4882a593Smuzhiyun if (mask)
916*4882a593Smuzhiyun emit_ld_field_any(nfp_prog, reg_both(dst_gpr), mask,
917*4882a593Smuzhiyun reg_xfer(0), SHF_SC_NONE, 0, true);
918*4882a593Smuzhiyun else
919*4882a593Smuzhiyun for (; i * 4 < size; i++)
920*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_both(dst_gpr + i), reg_xfer(i));
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (i < 2)
923*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst_gpr);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun return 0;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun static int
data_ld_host_order_addr32(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,u8 src_gpr,swreg offset,u8 dst_gpr,u8 size)929*4882a593Smuzhiyun data_ld_host_order_addr32(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
930*4882a593Smuzhiyun u8 src_gpr, swreg offset, u8 dst_gpr, u8 size)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun return data_ld_host_order(nfp_prog, meta, dst_gpr, reg_a(src_gpr),
933*4882a593Smuzhiyun offset, size, CMD_MODE_32b);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun static int
data_ld_host_order_addr40(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,u8 src_gpr,swreg offset,u8 dst_gpr,u8 size)937*4882a593Smuzhiyun data_ld_host_order_addr40(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
938*4882a593Smuzhiyun u8 src_gpr, swreg offset, u8 dst_gpr, u8 size)
939*4882a593Smuzhiyun {
940*4882a593Smuzhiyun swreg rega, regb;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun addr40_offset(nfp_prog, src_gpr, offset, ®a, ®b);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun return data_ld_host_order(nfp_prog, meta, dst_gpr, rega, regb,
945*4882a593Smuzhiyun size, CMD_MODE_40b_BA);
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun static int
construct_data_ind_ld(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,u16 offset,u16 src,u8 size)949*4882a593Smuzhiyun construct_data_ind_ld(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
950*4882a593Smuzhiyun u16 offset, u16 src, u8 size)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun swreg tmp_reg;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* Calculate the true offset (src_reg + imm) */
955*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, offset, imm_b(nfp_prog));
956*4882a593Smuzhiyun emit_alu(nfp_prog, imm_both(nfp_prog), reg_a(src), ALU_OP_ADD, tmp_reg);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun /* Check packet length (size guaranteed to fit b/c it's u8) */
959*4882a593Smuzhiyun emit_alu(nfp_prog, imm_a(nfp_prog),
960*4882a593Smuzhiyun imm_a(nfp_prog), ALU_OP_ADD, reg_imm(size));
961*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
962*4882a593Smuzhiyun plen_reg(nfp_prog), ALU_OP_SUB, imm_a(nfp_prog));
963*4882a593Smuzhiyun emit_br_relo(nfp_prog, BR_BLO, BR_OFF_RELO, 0, RELO_BR_GO_ABORT);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* Load data */
966*4882a593Smuzhiyun return data_ld(nfp_prog, meta, imm_b(nfp_prog), 0, size);
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun static int
construct_data_ld(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,u16 offset,u8 size)970*4882a593Smuzhiyun construct_data_ld(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
971*4882a593Smuzhiyun u16 offset, u8 size)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun swreg tmp_reg;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* Check packet length */
976*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, offset + size, imm_a(nfp_prog));
977*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), plen_reg(nfp_prog), ALU_OP_SUB, tmp_reg);
978*4882a593Smuzhiyun emit_br_relo(nfp_prog, BR_BLO, BR_OFF_RELO, 0, RELO_BR_GO_ABORT);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun /* Load data */
981*4882a593Smuzhiyun tmp_reg = re_load_imm_any(nfp_prog, offset, imm_b(nfp_prog));
982*4882a593Smuzhiyun return data_ld(nfp_prog, meta, tmp_reg, 0, size);
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun static int
data_stx_host_order(struct nfp_prog * nfp_prog,u8 dst_gpr,swreg offset,u8 src_gpr,u8 size)986*4882a593Smuzhiyun data_stx_host_order(struct nfp_prog *nfp_prog, u8 dst_gpr, swreg offset,
987*4882a593Smuzhiyun u8 src_gpr, u8 size)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun unsigned int i;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun for (i = 0; i * 4 < size; i++)
992*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_xfer(i), reg_a(src_gpr + i));
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun emit_cmd(nfp_prog, CMD_TGT_WRITE8_SWAP, CMD_MODE_32b, 0,
995*4882a593Smuzhiyun reg_a(dst_gpr), offset, size - 1, CMD_CTX_SWAP);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun return 0;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun static int
data_st_host_order(struct nfp_prog * nfp_prog,u8 dst_gpr,swreg offset,u64 imm,u8 size)1001*4882a593Smuzhiyun data_st_host_order(struct nfp_prog *nfp_prog, u8 dst_gpr, swreg offset,
1002*4882a593Smuzhiyun u64 imm, u8 size)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_xfer(0), imm);
1005*4882a593Smuzhiyun if (size == 8)
1006*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_xfer(1), imm >> 32);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun emit_cmd(nfp_prog, CMD_TGT_WRITE8_SWAP, CMD_MODE_32b, 0,
1009*4882a593Smuzhiyun reg_a(dst_gpr), offset, size - 1, CMD_CTX_SWAP);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun return 0;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun typedef int
1015*4882a593Smuzhiyun (*lmem_step)(struct nfp_prog *nfp_prog, u8 gpr, u8 gpr_byte, s32 off,
1016*4882a593Smuzhiyun unsigned int size, bool first, bool new_gpr, bool last, bool lm3,
1017*4882a593Smuzhiyun bool needs_inc);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun static int
wrp_lmem_load(struct nfp_prog * nfp_prog,u8 dst,u8 dst_byte,s32 off,unsigned int size,bool first,bool new_gpr,bool last,bool lm3,bool needs_inc)1020*4882a593Smuzhiyun wrp_lmem_load(struct nfp_prog *nfp_prog, u8 dst, u8 dst_byte, s32 off,
1021*4882a593Smuzhiyun unsigned int size, bool first, bool new_gpr, bool last, bool lm3,
1022*4882a593Smuzhiyun bool needs_inc)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun bool should_inc = needs_inc && new_gpr && !last;
1025*4882a593Smuzhiyun u32 idx, src_byte;
1026*4882a593Smuzhiyun enum shf_sc sc;
1027*4882a593Smuzhiyun swreg reg;
1028*4882a593Smuzhiyun int shf;
1029*4882a593Smuzhiyun u8 mask;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun if (WARN_ON_ONCE(dst_byte + size > 4 || off % 4 + size > 4))
1032*4882a593Smuzhiyun return -EOPNOTSUPP;
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun idx = off / 4;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /* Move the entire word */
1037*4882a593Smuzhiyun if (size == 4) {
1038*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_both(dst),
1039*4882a593Smuzhiyun should_inc ? reg_lm_inc(3) : reg_lm(lm3 ? 3 : 0, idx));
1040*4882a593Smuzhiyun return 0;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun if (WARN_ON_ONCE(lm3 && idx > RE_REG_LM_IDX_MAX))
1044*4882a593Smuzhiyun return -EOPNOTSUPP;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun src_byte = off % 4;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun mask = (1 << size) - 1;
1049*4882a593Smuzhiyun mask <<= dst_byte;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun if (WARN_ON_ONCE(mask > 0xf))
1052*4882a593Smuzhiyun return -EOPNOTSUPP;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun shf = abs(src_byte - dst_byte) * 8;
1055*4882a593Smuzhiyun if (src_byte == dst_byte) {
1056*4882a593Smuzhiyun sc = SHF_SC_NONE;
1057*4882a593Smuzhiyun } else if (src_byte < dst_byte) {
1058*4882a593Smuzhiyun shf = 32 - shf;
1059*4882a593Smuzhiyun sc = SHF_SC_L_SHF;
1060*4882a593Smuzhiyun } else {
1061*4882a593Smuzhiyun sc = SHF_SC_R_SHF;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun /* ld_field can address fewer indexes, if offset too large do RMW.
1065*4882a593Smuzhiyun * Because we RMV twice we waste 2 cycles on unaligned 8 byte writes.
1066*4882a593Smuzhiyun */
1067*4882a593Smuzhiyun if (idx <= RE_REG_LM_IDX_MAX) {
1068*4882a593Smuzhiyun reg = reg_lm(lm3 ? 3 : 0, idx);
1069*4882a593Smuzhiyun } else {
1070*4882a593Smuzhiyun reg = imm_a(nfp_prog);
1071*4882a593Smuzhiyun /* If it's not the first part of the load and we start a new GPR
1072*4882a593Smuzhiyun * that means we are loading a second part of the LMEM word into
1073*4882a593Smuzhiyun * a new GPR. IOW we've already looked that LMEM word and
1074*4882a593Smuzhiyun * therefore it has been loaded into imm_a().
1075*4882a593Smuzhiyun */
1076*4882a593Smuzhiyun if (first || !new_gpr)
1077*4882a593Smuzhiyun wrp_mov(nfp_prog, reg, reg_lm(0, idx));
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun emit_ld_field_any(nfp_prog, reg_both(dst), mask, reg, sc, shf, new_gpr);
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun if (should_inc)
1083*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_none(), reg_lm_inc(3));
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun return 0;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun static int
wrp_lmem_store(struct nfp_prog * nfp_prog,u8 src,u8 src_byte,s32 off,unsigned int size,bool first,bool new_gpr,bool last,bool lm3,bool needs_inc)1089*4882a593Smuzhiyun wrp_lmem_store(struct nfp_prog *nfp_prog, u8 src, u8 src_byte, s32 off,
1090*4882a593Smuzhiyun unsigned int size, bool first, bool new_gpr, bool last, bool lm3,
1091*4882a593Smuzhiyun bool needs_inc)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun bool should_inc = needs_inc && new_gpr && !last;
1094*4882a593Smuzhiyun u32 idx, dst_byte;
1095*4882a593Smuzhiyun enum shf_sc sc;
1096*4882a593Smuzhiyun swreg reg;
1097*4882a593Smuzhiyun int shf;
1098*4882a593Smuzhiyun u8 mask;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun if (WARN_ON_ONCE(src_byte + size > 4 || off % 4 + size > 4))
1101*4882a593Smuzhiyun return -EOPNOTSUPP;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun idx = off / 4;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun /* Move the entire word */
1106*4882a593Smuzhiyun if (size == 4) {
1107*4882a593Smuzhiyun wrp_mov(nfp_prog,
1108*4882a593Smuzhiyun should_inc ? reg_lm_inc(3) : reg_lm(lm3 ? 3 : 0, idx),
1109*4882a593Smuzhiyun reg_b(src));
1110*4882a593Smuzhiyun return 0;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun if (WARN_ON_ONCE(lm3 && idx > RE_REG_LM_IDX_MAX))
1114*4882a593Smuzhiyun return -EOPNOTSUPP;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun dst_byte = off % 4;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun mask = (1 << size) - 1;
1119*4882a593Smuzhiyun mask <<= dst_byte;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun if (WARN_ON_ONCE(mask > 0xf))
1122*4882a593Smuzhiyun return -EOPNOTSUPP;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun shf = abs(src_byte - dst_byte) * 8;
1125*4882a593Smuzhiyun if (src_byte == dst_byte) {
1126*4882a593Smuzhiyun sc = SHF_SC_NONE;
1127*4882a593Smuzhiyun } else if (src_byte < dst_byte) {
1128*4882a593Smuzhiyun shf = 32 - shf;
1129*4882a593Smuzhiyun sc = SHF_SC_L_SHF;
1130*4882a593Smuzhiyun } else {
1131*4882a593Smuzhiyun sc = SHF_SC_R_SHF;
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun /* ld_field can address fewer indexes, if offset too large do RMW.
1135*4882a593Smuzhiyun * Because we RMV twice we waste 2 cycles on unaligned 8 byte writes.
1136*4882a593Smuzhiyun */
1137*4882a593Smuzhiyun if (idx <= RE_REG_LM_IDX_MAX) {
1138*4882a593Smuzhiyun reg = reg_lm(lm3 ? 3 : 0, idx);
1139*4882a593Smuzhiyun } else {
1140*4882a593Smuzhiyun reg = imm_a(nfp_prog);
1141*4882a593Smuzhiyun /* Only first and last LMEM locations are going to need RMW,
1142*4882a593Smuzhiyun * the middle location will be overwritten fully.
1143*4882a593Smuzhiyun */
1144*4882a593Smuzhiyun if (first || last)
1145*4882a593Smuzhiyun wrp_mov(nfp_prog, reg, reg_lm(0, idx));
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun emit_ld_field(nfp_prog, reg, mask, reg_b(src), sc, shf);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun if (new_gpr || last) {
1151*4882a593Smuzhiyun if (idx > RE_REG_LM_IDX_MAX)
1152*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_lm(0, idx), reg);
1153*4882a593Smuzhiyun if (should_inc)
1154*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_none(), reg_lm_inc(3));
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun return 0;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun static int
mem_op_stack(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size,unsigned int ptr_off,u8 gpr,u8 ptr_gpr,bool clr_gpr,lmem_step step)1161*4882a593Smuzhiyun mem_op_stack(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
1162*4882a593Smuzhiyun unsigned int size, unsigned int ptr_off, u8 gpr, u8 ptr_gpr,
1163*4882a593Smuzhiyun bool clr_gpr, lmem_step step)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun s32 off = nfp_prog->stack_frame_depth + meta->insn.off + ptr_off;
1166*4882a593Smuzhiyun bool first = true, narrow_ld, last;
1167*4882a593Smuzhiyun bool needs_inc = false;
1168*4882a593Smuzhiyun swreg stack_off_reg;
1169*4882a593Smuzhiyun u8 prev_gpr = 255;
1170*4882a593Smuzhiyun u32 gpr_byte = 0;
1171*4882a593Smuzhiyun bool lm3 = true;
1172*4882a593Smuzhiyun int ret;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun if (meta->ptr_not_const ||
1175*4882a593Smuzhiyun meta->flags & FLAG_INSN_PTR_CALLER_STACK_FRAME) {
1176*4882a593Smuzhiyun /* Use of the last encountered ptr_off is OK, they all have
1177*4882a593Smuzhiyun * the same alignment. Depend on low bits of value being
1178*4882a593Smuzhiyun * discarded when written to LMaddr register.
1179*4882a593Smuzhiyun */
1180*4882a593Smuzhiyun stack_off_reg = ur_load_imm_any(nfp_prog, meta->insn.off,
1181*4882a593Smuzhiyun stack_imm(nfp_prog));
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun emit_alu(nfp_prog, imm_b(nfp_prog),
1184*4882a593Smuzhiyun reg_a(ptr_gpr), ALU_OP_ADD, stack_off_reg);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun needs_inc = true;
1187*4882a593Smuzhiyun } else if (off + size <= 64) {
1188*4882a593Smuzhiyun /* We can reach bottom 64B with LMaddr0 */
1189*4882a593Smuzhiyun lm3 = false;
1190*4882a593Smuzhiyun } else if (round_down(off, 32) == round_down(off + size - 1, 32)) {
1191*4882a593Smuzhiyun /* We have to set up a new pointer. If we know the offset
1192*4882a593Smuzhiyun * and the entire access falls into a single 32 byte aligned
1193*4882a593Smuzhiyun * window we won't have to increment the LM pointer.
1194*4882a593Smuzhiyun * The 32 byte alignment is imporant because offset is ORed in
1195*4882a593Smuzhiyun * not added when doing *l$indexN[off].
1196*4882a593Smuzhiyun */
1197*4882a593Smuzhiyun stack_off_reg = ur_load_imm_any(nfp_prog, round_down(off, 32),
1198*4882a593Smuzhiyun stack_imm(nfp_prog));
1199*4882a593Smuzhiyun emit_alu(nfp_prog, imm_b(nfp_prog),
1200*4882a593Smuzhiyun stack_reg(nfp_prog), ALU_OP_ADD, stack_off_reg);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun off %= 32;
1203*4882a593Smuzhiyun } else {
1204*4882a593Smuzhiyun stack_off_reg = ur_load_imm_any(nfp_prog, round_down(off, 4),
1205*4882a593Smuzhiyun stack_imm(nfp_prog));
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun emit_alu(nfp_prog, imm_b(nfp_prog),
1208*4882a593Smuzhiyun stack_reg(nfp_prog), ALU_OP_ADD, stack_off_reg);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun needs_inc = true;
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun narrow_ld = clr_gpr && size < 8;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun if (lm3) {
1216*4882a593Smuzhiyun unsigned int nop_cnt;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun emit_csr_wr(nfp_prog, imm_b(nfp_prog), NFP_CSR_ACT_LM_ADDR3);
1219*4882a593Smuzhiyun /* For size < 4 one slot will be filled by zeroing of upper,
1220*4882a593Smuzhiyun * but be careful, that zeroing could be eliminated by zext
1221*4882a593Smuzhiyun * optimization.
1222*4882a593Smuzhiyun */
1223*4882a593Smuzhiyun nop_cnt = narrow_ld && meta->flags & FLAG_INSN_DO_ZEXT ? 2 : 3;
1224*4882a593Smuzhiyun wrp_nops(nfp_prog, nop_cnt);
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun if (narrow_ld)
1228*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, gpr);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun while (size) {
1231*4882a593Smuzhiyun u32 slice_end;
1232*4882a593Smuzhiyun u8 slice_size;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun slice_size = min(size, 4 - gpr_byte);
1235*4882a593Smuzhiyun slice_end = min(off + slice_size, round_up(off + 1, 4));
1236*4882a593Smuzhiyun slice_size = slice_end - off;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun last = slice_size == size;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun if (needs_inc)
1241*4882a593Smuzhiyun off %= 4;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun ret = step(nfp_prog, gpr, gpr_byte, off, slice_size,
1244*4882a593Smuzhiyun first, gpr != prev_gpr, last, lm3, needs_inc);
1245*4882a593Smuzhiyun if (ret)
1246*4882a593Smuzhiyun return ret;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun prev_gpr = gpr;
1249*4882a593Smuzhiyun first = false;
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun gpr_byte += slice_size;
1252*4882a593Smuzhiyun if (gpr_byte >= 4) {
1253*4882a593Smuzhiyun gpr_byte -= 4;
1254*4882a593Smuzhiyun gpr++;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun size -= slice_size;
1258*4882a593Smuzhiyun off += slice_size;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun return 0;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun static void
wrp_alu_imm(struct nfp_prog * nfp_prog,u8 dst,enum alu_op alu_op,u32 imm)1265*4882a593Smuzhiyun wrp_alu_imm(struct nfp_prog *nfp_prog, u8 dst, enum alu_op alu_op, u32 imm)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun swreg tmp_reg;
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun if (alu_op == ALU_OP_AND) {
1270*4882a593Smuzhiyun if (!imm)
1271*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(dst), 0);
1272*4882a593Smuzhiyun if (!imm || !~imm)
1273*4882a593Smuzhiyun return;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun if (alu_op == ALU_OP_OR) {
1276*4882a593Smuzhiyun if (!~imm)
1277*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(dst), ~0U);
1278*4882a593Smuzhiyun if (!imm || !~imm)
1279*4882a593Smuzhiyun return;
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun if (alu_op == ALU_OP_XOR) {
1282*4882a593Smuzhiyun if (!~imm)
1283*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(dst), reg_none(),
1284*4882a593Smuzhiyun ALU_OP_NOT, reg_b(dst));
1285*4882a593Smuzhiyun if (!imm || !~imm)
1286*4882a593Smuzhiyun return;
1287*4882a593Smuzhiyun }
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, imm, imm_b(nfp_prog));
1290*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(dst), reg_a(dst), alu_op, tmp_reg);
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun static int
wrp_alu64_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,enum alu_op alu_op,bool skip)1294*4882a593Smuzhiyun wrp_alu64_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
1295*4882a593Smuzhiyun enum alu_op alu_op, bool skip)
1296*4882a593Smuzhiyun {
1297*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1298*4882a593Smuzhiyun u64 imm = insn->imm; /* sign extend */
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun if (skip) {
1301*4882a593Smuzhiyun meta->flags |= FLAG_INSN_SKIP_NOOP;
1302*4882a593Smuzhiyun return 0;
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun wrp_alu_imm(nfp_prog, insn->dst_reg * 2, alu_op, imm & ~0U);
1306*4882a593Smuzhiyun wrp_alu_imm(nfp_prog, insn->dst_reg * 2 + 1, alu_op, imm >> 32);
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun return 0;
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun static int
wrp_alu64_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,enum alu_op alu_op)1312*4882a593Smuzhiyun wrp_alu64_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
1313*4882a593Smuzhiyun enum alu_op alu_op)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun u8 dst = meta->insn.dst_reg * 2, src = meta->insn.src_reg * 2;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(dst), reg_a(dst), alu_op, reg_b(src));
1318*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(dst + 1),
1319*4882a593Smuzhiyun reg_a(dst + 1), alu_op, reg_b(src + 1));
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun return 0;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun static int
wrp_alu32_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,enum alu_op alu_op)1325*4882a593Smuzhiyun wrp_alu32_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
1326*4882a593Smuzhiyun enum alu_op alu_op)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1329*4882a593Smuzhiyun u8 dst = insn->dst_reg * 2;
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun wrp_alu_imm(nfp_prog, dst, alu_op, insn->imm);
1332*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun return 0;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun static int
wrp_alu32_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,enum alu_op alu_op)1338*4882a593Smuzhiyun wrp_alu32_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
1339*4882a593Smuzhiyun enum alu_op alu_op)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun u8 dst = meta->insn.dst_reg * 2, src = meta->insn.src_reg * 2;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(dst), reg_a(dst), alu_op, reg_b(src));
1344*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun return 0;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun static void
wrp_test_reg_one(struct nfp_prog * nfp_prog,u8 dst,enum alu_op alu_op,u8 src,enum br_mask br_mask,u16 off)1350*4882a593Smuzhiyun wrp_test_reg_one(struct nfp_prog *nfp_prog, u8 dst, enum alu_op alu_op, u8 src,
1351*4882a593Smuzhiyun enum br_mask br_mask, u16 off)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(dst), alu_op, reg_b(src));
1354*4882a593Smuzhiyun emit_br(nfp_prog, br_mask, off, 0);
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun static int
wrp_test_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,enum alu_op alu_op,enum br_mask br_mask)1358*4882a593Smuzhiyun wrp_test_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
1359*4882a593Smuzhiyun enum alu_op alu_op, enum br_mask br_mask)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun wrp_test_reg_one(nfp_prog, insn->dst_reg * 2, alu_op,
1364*4882a593Smuzhiyun insn->src_reg * 2, br_mask, insn->off);
1365*4882a593Smuzhiyun if (is_mbpf_jmp64(meta))
1366*4882a593Smuzhiyun wrp_test_reg_one(nfp_prog, insn->dst_reg * 2 + 1, alu_op,
1367*4882a593Smuzhiyun insn->src_reg * 2 + 1, br_mask, insn->off);
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun return 0;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun static const struct jmp_code_map {
1373*4882a593Smuzhiyun enum br_mask br_mask;
1374*4882a593Smuzhiyun bool swap;
1375*4882a593Smuzhiyun } jmp_code_map[] = {
1376*4882a593Smuzhiyun [BPF_JGT >> 4] = { BR_BLO, true },
1377*4882a593Smuzhiyun [BPF_JGE >> 4] = { BR_BHS, false },
1378*4882a593Smuzhiyun [BPF_JLT >> 4] = { BR_BLO, false },
1379*4882a593Smuzhiyun [BPF_JLE >> 4] = { BR_BHS, true },
1380*4882a593Smuzhiyun [BPF_JSGT >> 4] = { BR_BLT, true },
1381*4882a593Smuzhiyun [BPF_JSGE >> 4] = { BR_BGE, false },
1382*4882a593Smuzhiyun [BPF_JSLT >> 4] = { BR_BLT, false },
1383*4882a593Smuzhiyun [BPF_JSLE >> 4] = { BR_BGE, true },
1384*4882a593Smuzhiyun };
1385*4882a593Smuzhiyun
nfp_jmp_code_get(struct nfp_insn_meta * meta)1386*4882a593Smuzhiyun static const struct jmp_code_map *nfp_jmp_code_get(struct nfp_insn_meta *meta)
1387*4882a593Smuzhiyun {
1388*4882a593Smuzhiyun unsigned int op;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun op = BPF_OP(meta->insn.code) >> 4;
1391*4882a593Smuzhiyun /* br_mask of 0 is BR_BEQ which we don't use in jump code table */
1392*4882a593Smuzhiyun if (WARN_ONCE(op >= ARRAY_SIZE(jmp_code_map) ||
1393*4882a593Smuzhiyun !jmp_code_map[op].br_mask,
1394*4882a593Smuzhiyun "no code found for jump instruction"))
1395*4882a593Smuzhiyun return NULL;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun return &jmp_code_map[op];
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun
cmp_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1400*4882a593Smuzhiyun static int cmp_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1403*4882a593Smuzhiyun u64 imm = insn->imm; /* sign extend */
1404*4882a593Smuzhiyun const struct jmp_code_map *code;
1405*4882a593Smuzhiyun enum alu_op alu_op, carry_op;
1406*4882a593Smuzhiyun u8 reg = insn->dst_reg * 2;
1407*4882a593Smuzhiyun swreg tmp_reg;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun code = nfp_jmp_code_get(meta);
1410*4882a593Smuzhiyun if (!code)
1411*4882a593Smuzhiyun return -EINVAL;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun alu_op = meta->jump_neg_op ? ALU_OP_ADD : ALU_OP_SUB;
1414*4882a593Smuzhiyun carry_op = meta->jump_neg_op ? ALU_OP_ADD_C : ALU_OP_SUB_C;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, imm & ~0U, imm_b(nfp_prog));
1417*4882a593Smuzhiyun if (!code->swap)
1418*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(reg), alu_op, tmp_reg);
1419*4882a593Smuzhiyun else
1420*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), tmp_reg, alu_op, reg_a(reg));
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun if (is_mbpf_jmp64(meta)) {
1423*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, imm >> 32, imm_b(nfp_prog));
1424*4882a593Smuzhiyun if (!code->swap)
1425*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
1426*4882a593Smuzhiyun reg_a(reg + 1), carry_op, tmp_reg);
1427*4882a593Smuzhiyun else
1428*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
1429*4882a593Smuzhiyun tmp_reg, carry_op, reg_a(reg + 1));
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun emit_br(nfp_prog, code->br_mask, insn->off, 0);
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun return 0;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
cmp_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1437*4882a593Smuzhiyun static int cmp_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1440*4882a593Smuzhiyun const struct jmp_code_map *code;
1441*4882a593Smuzhiyun u8 areg, breg;
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun code = nfp_jmp_code_get(meta);
1444*4882a593Smuzhiyun if (!code)
1445*4882a593Smuzhiyun return -EINVAL;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun areg = insn->dst_reg * 2;
1448*4882a593Smuzhiyun breg = insn->src_reg * 2;
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun if (code->swap) {
1451*4882a593Smuzhiyun areg ^= breg;
1452*4882a593Smuzhiyun breg ^= areg;
1453*4882a593Smuzhiyun areg ^= breg;
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(areg), ALU_OP_SUB, reg_b(breg));
1457*4882a593Smuzhiyun if (is_mbpf_jmp64(meta))
1458*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
1459*4882a593Smuzhiyun reg_a(areg + 1), ALU_OP_SUB_C, reg_b(breg + 1));
1460*4882a593Smuzhiyun emit_br(nfp_prog, code->br_mask, insn->off, 0);
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun return 0;
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
wrp_end32(struct nfp_prog * nfp_prog,swreg reg_in,u8 gpr_out)1465*4882a593Smuzhiyun static void wrp_end32(struct nfp_prog *nfp_prog, swreg reg_in, u8 gpr_out)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun emit_ld_field(nfp_prog, reg_both(gpr_out), 0xf, reg_in,
1468*4882a593Smuzhiyun SHF_SC_R_ROT, 8);
1469*4882a593Smuzhiyun emit_ld_field(nfp_prog, reg_both(gpr_out), 0x5, reg_a(gpr_out),
1470*4882a593Smuzhiyun SHF_SC_R_ROT, 16);
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun static void
wrp_mul_u32(struct nfp_prog * nfp_prog,swreg dst_hi,swreg dst_lo,swreg lreg,swreg rreg,bool gen_high_half)1474*4882a593Smuzhiyun wrp_mul_u32(struct nfp_prog *nfp_prog, swreg dst_hi, swreg dst_lo, swreg lreg,
1475*4882a593Smuzhiyun swreg rreg, bool gen_high_half)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun emit_mul(nfp_prog, lreg, MUL_TYPE_START, MUL_STEP_NONE, rreg);
1478*4882a593Smuzhiyun emit_mul(nfp_prog, lreg, MUL_TYPE_STEP_32x32, MUL_STEP_1, rreg);
1479*4882a593Smuzhiyun emit_mul(nfp_prog, lreg, MUL_TYPE_STEP_32x32, MUL_STEP_2, rreg);
1480*4882a593Smuzhiyun emit_mul(nfp_prog, lreg, MUL_TYPE_STEP_32x32, MUL_STEP_3, rreg);
1481*4882a593Smuzhiyun emit_mul(nfp_prog, lreg, MUL_TYPE_STEP_32x32, MUL_STEP_4, rreg);
1482*4882a593Smuzhiyun emit_mul(nfp_prog, dst_lo, MUL_TYPE_STEP_32x32, MUL_LAST, reg_none());
1483*4882a593Smuzhiyun if (gen_high_half)
1484*4882a593Smuzhiyun emit_mul(nfp_prog, dst_hi, MUL_TYPE_STEP_32x32, MUL_LAST_2,
1485*4882a593Smuzhiyun reg_none());
1486*4882a593Smuzhiyun else
1487*4882a593Smuzhiyun wrp_immed(nfp_prog, dst_hi, 0);
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun static void
wrp_mul_u16(struct nfp_prog * nfp_prog,swreg dst_hi,swreg dst_lo,swreg lreg,swreg rreg)1491*4882a593Smuzhiyun wrp_mul_u16(struct nfp_prog *nfp_prog, swreg dst_hi, swreg dst_lo, swreg lreg,
1492*4882a593Smuzhiyun swreg rreg)
1493*4882a593Smuzhiyun {
1494*4882a593Smuzhiyun emit_mul(nfp_prog, lreg, MUL_TYPE_START, MUL_STEP_NONE, rreg);
1495*4882a593Smuzhiyun emit_mul(nfp_prog, lreg, MUL_TYPE_STEP_16x16, MUL_STEP_1, rreg);
1496*4882a593Smuzhiyun emit_mul(nfp_prog, lreg, MUL_TYPE_STEP_16x16, MUL_STEP_2, rreg);
1497*4882a593Smuzhiyun emit_mul(nfp_prog, dst_lo, MUL_TYPE_STEP_16x16, MUL_LAST, reg_none());
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun static int
wrp_mul(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,bool gen_high_half,bool ropnd_from_reg)1501*4882a593Smuzhiyun wrp_mul(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
1502*4882a593Smuzhiyun bool gen_high_half, bool ropnd_from_reg)
1503*4882a593Smuzhiyun {
1504*4882a593Smuzhiyun swreg multiplier, multiplicand, dst_hi, dst_lo;
1505*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1506*4882a593Smuzhiyun u32 lopnd_max, ropnd_max;
1507*4882a593Smuzhiyun u8 dst_reg;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun dst_reg = insn->dst_reg;
1510*4882a593Smuzhiyun multiplicand = reg_a(dst_reg * 2);
1511*4882a593Smuzhiyun dst_hi = reg_both(dst_reg * 2 + 1);
1512*4882a593Smuzhiyun dst_lo = reg_both(dst_reg * 2);
1513*4882a593Smuzhiyun lopnd_max = meta->umax_dst;
1514*4882a593Smuzhiyun if (ropnd_from_reg) {
1515*4882a593Smuzhiyun multiplier = reg_b(insn->src_reg * 2);
1516*4882a593Smuzhiyun ropnd_max = meta->umax_src;
1517*4882a593Smuzhiyun } else {
1518*4882a593Smuzhiyun u32 imm = insn->imm;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun multiplier = ur_load_imm_any(nfp_prog, imm, imm_b(nfp_prog));
1521*4882a593Smuzhiyun ropnd_max = imm;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun if (lopnd_max > U16_MAX || ropnd_max > U16_MAX)
1524*4882a593Smuzhiyun wrp_mul_u32(nfp_prog, dst_hi, dst_lo, multiplicand, multiplier,
1525*4882a593Smuzhiyun gen_high_half);
1526*4882a593Smuzhiyun else
1527*4882a593Smuzhiyun wrp_mul_u16(nfp_prog, dst_hi, dst_lo, multiplicand, multiplier);
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun return 0;
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun
wrp_div_imm(struct nfp_prog * nfp_prog,u8 dst,u64 imm)1532*4882a593Smuzhiyun static int wrp_div_imm(struct nfp_prog *nfp_prog, u8 dst, u64 imm)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun swreg dst_both = reg_both(dst), dst_a = reg_a(dst), dst_b = reg_a(dst);
1535*4882a593Smuzhiyun struct reciprocal_value_adv rvalue;
1536*4882a593Smuzhiyun u8 pre_shift, exp;
1537*4882a593Smuzhiyun swreg magic;
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun if (imm > U32_MAX) {
1540*4882a593Smuzhiyun wrp_immed(nfp_prog, dst_both, 0);
1541*4882a593Smuzhiyun return 0;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /* NOTE: because we are using "reciprocal_value_adv" which doesn't
1545*4882a593Smuzhiyun * support "divisor > (1u << 31)", we need to JIT separate NFP sequence
1546*4882a593Smuzhiyun * to handle such case which actually equals to the result of unsigned
1547*4882a593Smuzhiyun * comparison "dst >= imm" which could be calculated using the following
1548*4882a593Smuzhiyun * NFP sequence:
1549*4882a593Smuzhiyun *
1550*4882a593Smuzhiyun * alu[--, dst, -, imm]
1551*4882a593Smuzhiyun * immed[imm, 0]
1552*4882a593Smuzhiyun * alu[dst, imm, +carry, 0]
1553*4882a593Smuzhiyun *
1554*4882a593Smuzhiyun */
1555*4882a593Smuzhiyun if (imm > 1U << 31) {
1556*4882a593Smuzhiyun swreg tmp_b = ur_load_imm_any(nfp_prog, imm, imm_b(nfp_prog));
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), dst_a, ALU_OP_SUB, tmp_b);
1559*4882a593Smuzhiyun wrp_immed(nfp_prog, imm_a(nfp_prog), 0);
1560*4882a593Smuzhiyun emit_alu(nfp_prog, dst_both, imm_a(nfp_prog), ALU_OP_ADD_C,
1561*4882a593Smuzhiyun reg_imm(0));
1562*4882a593Smuzhiyun return 0;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun rvalue = reciprocal_value_adv(imm, 32);
1566*4882a593Smuzhiyun exp = rvalue.exp;
1567*4882a593Smuzhiyun if (rvalue.is_wide_m && !(imm & 1)) {
1568*4882a593Smuzhiyun pre_shift = fls(imm & -imm) - 1;
1569*4882a593Smuzhiyun rvalue = reciprocal_value_adv(imm >> pre_shift, 32 - pre_shift);
1570*4882a593Smuzhiyun } else {
1571*4882a593Smuzhiyun pre_shift = 0;
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun magic = ur_load_imm_any(nfp_prog, rvalue.m, imm_b(nfp_prog));
1574*4882a593Smuzhiyun if (imm == 1U << exp) {
1575*4882a593Smuzhiyun emit_shf(nfp_prog, dst_both, reg_none(), SHF_OP_NONE, dst_b,
1576*4882a593Smuzhiyun SHF_SC_R_SHF, exp);
1577*4882a593Smuzhiyun } else if (rvalue.is_wide_m) {
1578*4882a593Smuzhiyun wrp_mul_u32(nfp_prog, imm_both(nfp_prog), reg_none(), dst_a,
1579*4882a593Smuzhiyun magic, true);
1580*4882a593Smuzhiyun emit_alu(nfp_prog, dst_both, dst_a, ALU_OP_SUB,
1581*4882a593Smuzhiyun imm_b(nfp_prog));
1582*4882a593Smuzhiyun emit_shf(nfp_prog, dst_both, reg_none(), SHF_OP_NONE, dst_b,
1583*4882a593Smuzhiyun SHF_SC_R_SHF, 1);
1584*4882a593Smuzhiyun emit_alu(nfp_prog, dst_both, dst_a, ALU_OP_ADD,
1585*4882a593Smuzhiyun imm_b(nfp_prog));
1586*4882a593Smuzhiyun emit_shf(nfp_prog, dst_both, reg_none(), SHF_OP_NONE, dst_b,
1587*4882a593Smuzhiyun SHF_SC_R_SHF, rvalue.sh - 1);
1588*4882a593Smuzhiyun } else {
1589*4882a593Smuzhiyun if (pre_shift)
1590*4882a593Smuzhiyun emit_shf(nfp_prog, dst_both, reg_none(), SHF_OP_NONE,
1591*4882a593Smuzhiyun dst_b, SHF_SC_R_SHF, pre_shift);
1592*4882a593Smuzhiyun wrp_mul_u32(nfp_prog, dst_both, reg_none(), dst_a, magic, true);
1593*4882a593Smuzhiyun emit_shf(nfp_prog, dst_both, reg_none(), SHF_OP_NONE,
1594*4882a593Smuzhiyun dst_b, SHF_SC_R_SHF, rvalue.sh);
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun return 0;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun
adjust_head(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1600*4882a593Smuzhiyun static int adjust_head(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun swreg tmp = imm_a(nfp_prog), tmp_len = imm_b(nfp_prog);
1603*4882a593Smuzhiyun struct nfp_bpf_cap_adjust_head *adjust_head;
1604*4882a593Smuzhiyun u32 ret_einval, end;
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun adjust_head = &nfp_prog->bpf->adjust_head;
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun /* Optimized version - 5 vs 14 cycles */
1609*4882a593Smuzhiyun if (nfp_prog->adjust_head_location != UINT_MAX) {
1610*4882a593Smuzhiyun if (WARN_ON_ONCE(nfp_prog->adjust_head_location != meta->n))
1611*4882a593Smuzhiyun return -EINVAL;
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun emit_alu(nfp_prog, pptr_reg(nfp_prog),
1614*4882a593Smuzhiyun reg_a(2 * 2), ALU_OP_ADD, pptr_reg(nfp_prog));
1615*4882a593Smuzhiyun emit_alu(nfp_prog, plen_reg(nfp_prog),
1616*4882a593Smuzhiyun plen_reg(nfp_prog), ALU_OP_SUB, reg_a(2 * 2));
1617*4882a593Smuzhiyun emit_alu(nfp_prog, pv_len(nfp_prog),
1618*4882a593Smuzhiyun pv_len(nfp_prog), ALU_OP_SUB, reg_a(2 * 2));
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(0), 0);
1621*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(1), 0);
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun /* TODO: when adjust head is guaranteed to succeed we can
1624*4882a593Smuzhiyun * also eliminate the following if (r0 == 0) branch.
1625*4882a593Smuzhiyun */
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun return 0;
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun ret_einval = nfp_prog_current_offset(nfp_prog) + 14;
1631*4882a593Smuzhiyun end = ret_einval + 2;
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun /* We need to use a temp because offset is just a part of the pkt ptr */
1634*4882a593Smuzhiyun emit_alu(nfp_prog, tmp,
1635*4882a593Smuzhiyun reg_a(2 * 2), ALU_OP_ADD_2B, pptr_reg(nfp_prog));
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun /* Validate result will fit within FW datapath constraints */
1638*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
1639*4882a593Smuzhiyun tmp, ALU_OP_SUB, reg_imm(adjust_head->off_min));
1640*4882a593Smuzhiyun emit_br(nfp_prog, BR_BLO, ret_einval, 0);
1641*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
1642*4882a593Smuzhiyun reg_imm(adjust_head->off_max), ALU_OP_SUB, tmp);
1643*4882a593Smuzhiyun emit_br(nfp_prog, BR_BLO, ret_einval, 0);
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun /* Validate the length is at least ETH_HLEN */
1646*4882a593Smuzhiyun emit_alu(nfp_prog, tmp_len,
1647*4882a593Smuzhiyun plen_reg(nfp_prog), ALU_OP_SUB, reg_a(2 * 2));
1648*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
1649*4882a593Smuzhiyun tmp_len, ALU_OP_SUB, reg_imm(ETH_HLEN));
1650*4882a593Smuzhiyun emit_br(nfp_prog, BR_BMI, ret_einval, 0);
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun /* Load the ret code */
1653*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(0), 0);
1654*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(1), 0);
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun /* Modify the packet metadata */
1657*4882a593Smuzhiyun emit_ld_field(nfp_prog, pptr_reg(nfp_prog), 0x3, tmp, SHF_SC_NONE, 0);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun /* Skip over the -EINVAL ret code (defer 2) */
1660*4882a593Smuzhiyun emit_br(nfp_prog, BR_UNC, end, 2);
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun emit_alu(nfp_prog, plen_reg(nfp_prog),
1663*4882a593Smuzhiyun plen_reg(nfp_prog), ALU_OP_SUB, reg_a(2 * 2));
1664*4882a593Smuzhiyun emit_alu(nfp_prog, pv_len(nfp_prog),
1665*4882a593Smuzhiyun pv_len(nfp_prog), ALU_OP_SUB, reg_a(2 * 2));
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun /* return -EINVAL target */
1668*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, ret_einval))
1669*4882a593Smuzhiyun return -EINVAL;
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(0), -22);
1672*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(1), ~0);
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, end))
1675*4882a593Smuzhiyun return -EINVAL;
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun return 0;
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun
adjust_tail(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1680*4882a593Smuzhiyun static int adjust_tail(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1681*4882a593Smuzhiyun {
1682*4882a593Smuzhiyun u32 ret_einval, end;
1683*4882a593Smuzhiyun swreg plen, delta;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun BUILD_BUG_ON(plen_reg(nfp_prog) != reg_b(STATIC_REG_PKT_LEN));
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun plen = imm_a(nfp_prog);
1688*4882a593Smuzhiyun delta = reg_a(2 * 2);
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun ret_einval = nfp_prog_current_offset(nfp_prog) + 9;
1691*4882a593Smuzhiyun end = nfp_prog_current_offset(nfp_prog) + 11;
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /* Calculate resulting length */
1694*4882a593Smuzhiyun emit_alu(nfp_prog, plen, plen_reg(nfp_prog), ALU_OP_ADD, delta);
1695*4882a593Smuzhiyun /* delta == 0 is not allowed by the kernel, add must overflow to make
1696*4882a593Smuzhiyun * length smaller.
1697*4882a593Smuzhiyun */
1698*4882a593Smuzhiyun emit_br(nfp_prog, BR_BCC, ret_einval, 0);
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun /* if (new_len < 14) then -EINVAL */
1701*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), plen, ALU_OP_SUB, reg_imm(ETH_HLEN));
1702*4882a593Smuzhiyun emit_br(nfp_prog, BR_BMI, ret_einval, 0);
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun emit_alu(nfp_prog, plen_reg(nfp_prog),
1705*4882a593Smuzhiyun plen_reg(nfp_prog), ALU_OP_ADD, delta);
1706*4882a593Smuzhiyun emit_alu(nfp_prog, pv_len(nfp_prog),
1707*4882a593Smuzhiyun pv_len(nfp_prog), ALU_OP_ADD, delta);
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun emit_br(nfp_prog, BR_UNC, end, 2);
1710*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(0), 0);
1711*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(1), 0);
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, ret_einval))
1714*4882a593Smuzhiyun return -EINVAL;
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(0), -22);
1717*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(1), ~0);
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, end))
1720*4882a593Smuzhiyun return -EINVAL;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun return 0;
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun static int
map_call_stack_common(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1726*4882a593Smuzhiyun map_call_stack_common(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1727*4882a593Smuzhiyun {
1728*4882a593Smuzhiyun bool load_lm_ptr;
1729*4882a593Smuzhiyun u32 ret_tgt;
1730*4882a593Smuzhiyun s64 lm_off;
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun /* We only have to reload LM0 if the key is not at start of stack */
1733*4882a593Smuzhiyun lm_off = nfp_prog->stack_frame_depth;
1734*4882a593Smuzhiyun lm_off += meta->arg2.reg.var_off.value + meta->arg2.reg.off;
1735*4882a593Smuzhiyun load_lm_ptr = meta->arg2.var_off || lm_off;
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun /* Set LM0 to start of key */
1738*4882a593Smuzhiyun if (load_lm_ptr)
1739*4882a593Smuzhiyun emit_csr_wr(nfp_prog, reg_b(2 * 2), NFP_CSR_ACT_LM_ADDR0);
1740*4882a593Smuzhiyun if (meta->func_id == BPF_FUNC_map_update_elem)
1741*4882a593Smuzhiyun emit_csr_wr(nfp_prog, reg_b(3 * 2), NFP_CSR_ACT_LM_ADDR2);
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun emit_br_relo(nfp_prog, BR_UNC, BR_OFF_RELO + meta->func_id,
1744*4882a593Smuzhiyun 2, RELO_BR_HELPER);
1745*4882a593Smuzhiyun ret_tgt = nfp_prog_current_offset(nfp_prog) + 2;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun /* Load map ID into A0 */
1748*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_a(0), reg_a(2));
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun /* Load the return address into B0 */
1751*4882a593Smuzhiyun wrp_immed_relo(nfp_prog, reg_b(0), ret_tgt, RELO_IMMED_REL);
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, ret_tgt))
1754*4882a593Smuzhiyun return -EINVAL;
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun /* Reset the LM0 pointer */
1757*4882a593Smuzhiyun if (!load_lm_ptr)
1758*4882a593Smuzhiyun return 0;
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun emit_csr_wr(nfp_prog, stack_reg(nfp_prog), NFP_CSR_ACT_LM_ADDR0);
1761*4882a593Smuzhiyun wrp_nops(nfp_prog, 3);
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun return 0;
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun static int
nfp_get_prandom_u32(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1767*4882a593Smuzhiyun nfp_get_prandom_u32(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1768*4882a593Smuzhiyun {
1769*4882a593Smuzhiyun __emit_csr_rd(nfp_prog, NFP_CSR_PSEUDO_RND_NUM);
1770*4882a593Smuzhiyun /* CSR value is read in following immed[gpr, 0] */
1771*4882a593Smuzhiyun emit_immed(nfp_prog, reg_both(0), 0,
1772*4882a593Smuzhiyun IMMED_WIDTH_ALL, false, IMMED_SHIFT_0B);
1773*4882a593Smuzhiyun emit_immed(nfp_prog, reg_both(1), 0,
1774*4882a593Smuzhiyun IMMED_WIDTH_ALL, false, IMMED_SHIFT_0B);
1775*4882a593Smuzhiyun return 0;
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun static int
nfp_perf_event_output(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1779*4882a593Smuzhiyun nfp_perf_event_output(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1780*4882a593Smuzhiyun {
1781*4882a593Smuzhiyun swreg ptr_type;
1782*4882a593Smuzhiyun u32 ret_tgt;
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun ptr_type = ur_load_imm_any(nfp_prog, meta->arg1.type, imm_a(nfp_prog));
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun ret_tgt = nfp_prog_current_offset(nfp_prog) + 3;
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun emit_br_relo(nfp_prog, BR_UNC, BR_OFF_RELO + meta->func_id,
1789*4882a593Smuzhiyun 2, RELO_BR_HELPER);
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun /* Load ptr type into A1 */
1792*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_a(1), ptr_type);
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun /* Load the return address into B0 */
1795*4882a593Smuzhiyun wrp_immed_relo(nfp_prog, reg_b(0), ret_tgt, RELO_IMMED_REL);
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, ret_tgt))
1798*4882a593Smuzhiyun return -EINVAL;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun return 0;
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun static int
nfp_queue_select(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1804*4882a593Smuzhiyun nfp_queue_select(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1805*4882a593Smuzhiyun {
1806*4882a593Smuzhiyun u32 jmp_tgt;
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun jmp_tgt = nfp_prog_current_offset(nfp_prog) + 5;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun /* Make sure the queue id fits into FW field */
1811*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(meta->insn.src_reg * 2),
1812*4882a593Smuzhiyun ALU_OP_AND_NOT_B, reg_imm(0xff));
1813*4882a593Smuzhiyun emit_br(nfp_prog, BR_BEQ, jmp_tgt, 2);
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun /* Set the 'queue selected' bit and the queue value */
1816*4882a593Smuzhiyun emit_shf(nfp_prog, pv_qsel_set(nfp_prog),
1817*4882a593Smuzhiyun pv_qsel_set(nfp_prog), SHF_OP_OR, reg_imm(1),
1818*4882a593Smuzhiyun SHF_SC_L_SHF, PKT_VEL_QSEL_SET_BIT);
1819*4882a593Smuzhiyun emit_ld_field(nfp_prog,
1820*4882a593Smuzhiyun pv_qsel_val(nfp_prog), 0x1, reg_b(meta->insn.src_reg * 2),
1821*4882a593Smuzhiyun SHF_SC_NONE, 0);
1822*4882a593Smuzhiyun /* Delay slots end here, we will jump over next instruction if queue
1823*4882a593Smuzhiyun * value fits into the field.
1824*4882a593Smuzhiyun */
1825*4882a593Smuzhiyun emit_ld_field(nfp_prog,
1826*4882a593Smuzhiyun pv_qsel_val(nfp_prog), 0x1, reg_imm(NFP_NET_RXR_MAX),
1827*4882a593Smuzhiyun SHF_SC_NONE, 0);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, jmp_tgt))
1830*4882a593Smuzhiyun return -EINVAL;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun return 0;
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun /* --- Callbacks --- */
mov_reg64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1836*4882a593Smuzhiyun static int mov_reg64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1837*4882a593Smuzhiyun {
1838*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1839*4882a593Smuzhiyun u8 dst = insn->dst_reg * 2;
1840*4882a593Smuzhiyun u8 src = insn->src_reg * 2;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun if (insn->src_reg == BPF_REG_10) {
1843*4882a593Smuzhiyun swreg stack_depth_reg;
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun stack_depth_reg = ur_load_imm_any(nfp_prog,
1846*4882a593Smuzhiyun nfp_prog->stack_frame_depth,
1847*4882a593Smuzhiyun stack_imm(nfp_prog));
1848*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(dst), stack_reg(nfp_prog),
1849*4882a593Smuzhiyun ALU_OP_ADD, stack_depth_reg);
1850*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(dst + 1), 0);
1851*4882a593Smuzhiyun } else {
1852*4882a593Smuzhiyun wrp_reg_mov(nfp_prog, dst, src);
1853*4882a593Smuzhiyun wrp_reg_mov(nfp_prog, dst + 1, src + 1);
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun return 0;
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun
mov_imm64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1859*4882a593Smuzhiyun static int mov_imm64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1860*4882a593Smuzhiyun {
1861*4882a593Smuzhiyun u64 imm = meta->insn.imm; /* sign extend */
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(meta->insn.dst_reg * 2), imm & ~0U);
1864*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(meta->insn.dst_reg * 2 + 1), imm >> 32);
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun return 0;
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
xor_reg64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1869*4882a593Smuzhiyun static int xor_reg64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun return wrp_alu64_reg(nfp_prog, meta, ALU_OP_XOR);
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun
xor_imm64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1874*4882a593Smuzhiyun static int xor_imm64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun return wrp_alu64_imm(nfp_prog, meta, ALU_OP_XOR, !meta->insn.imm);
1877*4882a593Smuzhiyun }
1878*4882a593Smuzhiyun
and_reg64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1879*4882a593Smuzhiyun static int and_reg64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun return wrp_alu64_reg(nfp_prog, meta, ALU_OP_AND);
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
and_imm64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1884*4882a593Smuzhiyun static int and_imm64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1885*4882a593Smuzhiyun {
1886*4882a593Smuzhiyun return wrp_alu64_imm(nfp_prog, meta, ALU_OP_AND, !~meta->insn.imm);
1887*4882a593Smuzhiyun }
1888*4882a593Smuzhiyun
or_reg64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1889*4882a593Smuzhiyun static int or_reg64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1890*4882a593Smuzhiyun {
1891*4882a593Smuzhiyun return wrp_alu64_reg(nfp_prog, meta, ALU_OP_OR);
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun
or_imm64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1894*4882a593Smuzhiyun static int or_imm64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun return wrp_alu64_imm(nfp_prog, meta, ALU_OP_OR, !meta->insn.imm);
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun
add_reg64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1899*4882a593Smuzhiyun static int add_reg64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1900*4882a593Smuzhiyun {
1901*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(insn->dst_reg * 2),
1904*4882a593Smuzhiyun reg_a(insn->dst_reg * 2), ALU_OP_ADD,
1905*4882a593Smuzhiyun reg_b(insn->src_reg * 2));
1906*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(insn->dst_reg * 2 + 1),
1907*4882a593Smuzhiyun reg_a(insn->dst_reg * 2 + 1), ALU_OP_ADD_C,
1908*4882a593Smuzhiyun reg_b(insn->src_reg * 2 + 1));
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun return 0;
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun
add_imm64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1913*4882a593Smuzhiyun static int add_imm64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1914*4882a593Smuzhiyun {
1915*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1916*4882a593Smuzhiyun u64 imm = insn->imm; /* sign extend */
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun wrp_alu_imm(nfp_prog, insn->dst_reg * 2, ALU_OP_ADD, imm & ~0U);
1919*4882a593Smuzhiyun wrp_alu_imm(nfp_prog, insn->dst_reg * 2 + 1, ALU_OP_ADD_C, imm >> 32);
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun return 0;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
sub_reg64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1924*4882a593Smuzhiyun static int sub_reg64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1925*4882a593Smuzhiyun {
1926*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(insn->dst_reg * 2),
1929*4882a593Smuzhiyun reg_a(insn->dst_reg * 2), ALU_OP_SUB,
1930*4882a593Smuzhiyun reg_b(insn->src_reg * 2));
1931*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(insn->dst_reg * 2 + 1),
1932*4882a593Smuzhiyun reg_a(insn->dst_reg * 2 + 1), ALU_OP_SUB_C,
1933*4882a593Smuzhiyun reg_b(insn->src_reg * 2 + 1));
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun return 0;
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
sub_imm64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1938*4882a593Smuzhiyun static int sub_imm64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1939*4882a593Smuzhiyun {
1940*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1941*4882a593Smuzhiyun u64 imm = insn->imm; /* sign extend */
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun wrp_alu_imm(nfp_prog, insn->dst_reg * 2, ALU_OP_SUB, imm & ~0U);
1944*4882a593Smuzhiyun wrp_alu_imm(nfp_prog, insn->dst_reg * 2 + 1, ALU_OP_SUB_C, imm >> 32);
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun return 0;
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun
mul_reg64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1949*4882a593Smuzhiyun static int mul_reg64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1950*4882a593Smuzhiyun {
1951*4882a593Smuzhiyun return wrp_mul(nfp_prog, meta, true, true);
1952*4882a593Smuzhiyun }
1953*4882a593Smuzhiyun
mul_imm64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1954*4882a593Smuzhiyun static int mul_imm64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1955*4882a593Smuzhiyun {
1956*4882a593Smuzhiyun return wrp_mul(nfp_prog, meta, true, false);
1957*4882a593Smuzhiyun }
1958*4882a593Smuzhiyun
div_imm64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1959*4882a593Smuzhiyun static int div_imm64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1960*4882a593Smuzhiyun {
1961*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun return wrp_div_imm(nfp_prog, insn->dst_reg * 2, insn->imm);
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun
div_reg64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1966*4882a593Smuzhiyun static int div_reg64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun /* NOTE: verifier hook has rejected cases for which verifier doesn't
1969*4882a593Smuzhiyun * know whether the source operand is constant or not.
1970*4882a593Smuzhiyun */
1971*4882a593Smuzhiyun return wrp_div_imm(nfp_prog, meta->insn.dst_reg * 2, meta->umin_src);
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun
neg_reg64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)1974*4882a593Smuzhiyun static int neg_reg64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
1975*4882a593Smuzhiyun {
1976*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(insn->dst_reg * 2), reg_imm(0),
1979*4882a593Smuzhiyun ALU_OP_SUB, reg_b(insn->dst_reg * 2));
1980*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(insn->dst_reg * 2 + 1), reg_imm(0),
1981*4882a593Smuzhiyun ALU_OP_SUB_C, reg_b(insn->dst_reg * 2 + 1));
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun return 0;
1984*4882a593Smuzhiyun }
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun /* Pseudo code:
1987*4882a593Smuzhiyun * if shift_amt >= 32
1988*4882a593Smuzhiyun * dst_high = dst_low << shift_amt[4:0]
1989*4882a593Smuzhiyun * dst_low = 0;
1990*4882a593Smuzhiyun * else
1991*4882a593Smuzhiyun * dst_high = (dst_high, dst_low) >> (32 - shift_amt)
1992*4882a593Smuzhiyun * dst_low = dst_low << shift_amt
1993*4882a593Smuzhiyun *
1994*4882a593Smuzhiyun * The indirect shift will use the same logic at runtime.
1995*4882a593Smuzhiyun */
__shl_imm64(struct nfp_prog * nfp_prog,u8 dst,u8 shift_amt)1996*4882a593Smuzhiyun static int __shl_imm64(struct nfp_prog *nfp_prog, u8 dst, u8 shift_amt)
1997*4882a593Smuzhiyun {
1998*4882a593Smuzhiyun if (!shift_amt)
1999*4882a593Smuzhiyun return 0;
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun if (shift_amt < 32) {
2002*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst + 1), reg_a(dst + 1),
2003*4882a593Smuzhiyun SHF_OP_NONE, reg_b(dst), SHF_SC_R_DSHF,
2004*4882a593Smuzhiyun 32 - shift_amt);
2005*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst), reg_none(), SHF_OP_NONE,
2006*4882a593Smuzhiyun reg_b(dst), SHF_SC_L_SHF, shift_amt);
2007*4882a593Smuzhiyun } else if (shift_amt == 32) {
2008*4882a593Smuzhiyun wrp_reg_mov(nfp_prog, dst + 1, dst);
2009*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(dst), 0);
2010*4882a593Smuzhiyun } else if (shift_amt > 32) {
2011*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst + 1), reg_none(), SHF_OP_NONE,
2012*4882a593Smuzhiyun reg_b(dst), SHF_SC_L_SHF, shift_amt - 32);
2013*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(dst), 0);
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun return 0;
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun
shl_imm64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2019*4882a593Smuzhiyun static int shl_imm64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2020*4882a593Smuzhiyun {
2021*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2022*4882a593Smuzhiyun u8 dst = insn->dst_reg * 2;
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun return __shl_imm64(nfp_prog, dst, insn->imm);
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun
shl_reg64_lt32_high(struct nfp_prog * nfp_prog,u8 dst,u8 src)2027*4882a593Smuzhiyun static void shl_reg64_lt32_high(struct nfp_prog *nfp_prog, u8 dst, u8 src)
2028*4882a593Smuzhiyun {
2029*4882a593Smuzhiyun emit_alu(nfp_prog, imm_both(nfp_prog), reg_imm(32), ALU_OP_SUB,
2030*4882a593Smuzhiyun reg_b(src));
2031*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), imm_a(nfp_prog), ALU_OP_OR, reg_imm(0));
2032*4882a593Smuzhiyun emit_shf_indir(nfp_prog, reg_both(dst + 1), reg_a(dst + 1), SHF_OP_NONE,
2033*4882a593Smuzhiyun reg_b(dst), SHF_SC_R_DSHF);
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun /* NOTE: for indirect left shift, HIGH part should be calculated first. */
shl_reg64_lt32_low(struct nfp_prog * nfp_prog,u8 dst,u8 src)2037*4882a593Smuzhiyun static void shl_reg64_lt32_low(struct nfp_prog *nfp_prog, u8 dst, u8 src)
2038*4882a593Smuzhiyun {
2039*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(src), ALU_OP_OR, reg_imm(0));
2040*4882a593Smuzhiyun emit_shf_indir(nfp_prog, reg_both(dst), reg_none(), SHF_OP_NONE,
2041*4882a593Smuzhiyun reg_b(dst), SHF_SC_L_SHF);
2042*4882a593Smuzhiyun }
2043*4882a593Smuzhiyun
shl_reg64_lt32(struct nfp_prog * nfp_prog,u8 dst,u8 src)2044*4882a593Smuzhiyun static void shl_reg64_lt32(struct nfp_prog *nfp_prog, u8 dst, u8 src)
2045*4882a593Smuzhiyun {
2046*4882a593Smuzhiyun shl_reg64_lt32_high(nfp_prog, dst, src);
2047*4882a593Smuzhiyun shl_reg64_lt32_low(nfp_prog, dst, src);
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun
shl_reg64_ge32(struct nfp_prog * nfp_prog,u8 dst,u8 src)2050*4882a593Smuzhiyun static void shl_reg64_ge32(struct nfp_prog *nfp_prog, u8 dst, u8 src)
2051*4882a593Smuzhiyun {
2052*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(src), ALU_OP_OR, reg_imm(0));
2053*4882a593Smuzhiyun emit_shf_indir(nfp_prog, reg_both(dst + 1), reg_none(), SHF_OP_NONE,
2054*4882a593Smuzhiyun reg_b(dst), SHF_SC_L_SHF);
2055*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(dst), 0);
2056*4882a593Smuzhiyun }
2057*4882a593Smuzhiyun
shl_reg64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2058*4882a593Smuzhiyun static int shl_reg64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2059*4882a593Smuzhiyun {
2060*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2061*4882a593Smuzhiyun u64 umin, umax;
2062*4882a593Smuzhiyun u8 dst, src;
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun dst = insn->dst_reg * 2;
2065*4882a593Smuzhiyun umin = meta->umin_src;
2066*4882a593Smuzhiyun umax = meta->umax_src;
2067*4882a593Smuzhiyun if (umin == umax)
2068*4882a593Smuzhiyun return __shl_imm64(nfp_prog, dst, umin);
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun src = insn->src_reg * 2;
2071*4882a593Smuzhiyun if (umax < 32) {
2072*4882a593Smuzhiyun shl_reg64_lt32(nfp_prog, dst, src);
2073*4882a593Smuzhiyun } else if (umin >= 32) {
2074*4882a593Smuzhiyun shl_reg64_ge32(nfp_prog, dst, src);
2075*4882a593Smuzhiyun } else {
2076*4882a593Smuzhiyun /* Generate different instruction sequences depending on runtime
2077*4882a593Smuzhiyun * value of shift amount.
2078*4882a593Smuzhiyun */
2079*4882a593Smuzhiyun u16 label_ge32, label_end;
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun label_ge32 = nfp_prog_current_offset(nfp_prog) + 7;
2082*4882a593Smuzhiyun emit_br_bset(nfp_prog, reg_a(src), 5, label_ge32, 0);
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun shl_reg64_lt32_high(nfp_prog, dst, src);
2085*4882a593Smuzhiyun label_end = nfp_prog_current_offset(nfp_prog) + 6;
2086*4882a593Smuzhiyun emit_br(nfp_prog, BR_UNC, label_end, 2);
2087*4882a593Smuzhiyun /* shl_reg64_lt32_low packed in delay slot. */
2088*4882a593Smuzhiyun shl_reg64_lt32_low(nfp_prog, dst, src);
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, label_ge32))
2091*4882a593Smuzhiyun return -EINVAL;
2092*4882a593Smuzhiyun shl_reg64_ge32(nfp_prog, dst, src);
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, label_end))
2095*4882a593Smuzhiyun return -EINVAL;
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun return 0;
2099*4882a593Smuzhiyun }
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun /* Pseudo code:
2102*4882a593Smuzhiyun * if shift_amt >= 32
2103*4882a593Smuzhiyun * dst_high = 0;
2104*4882a593Smuzhiyun * dst_low = dst_high >> shift_amt[4:0]
2105*4882a593Smuzhiyun * else
2106*4882a593Smuzhiyun * dst_high = dst_high >> shift_amt
2107*4882a593Smuzhiyun * dst_low = (dst_high, dst_low) >> shift_amt
2108*4882a593Smuzhiyun *
2109*4882a593Smuzhiyun * The indirect shift will use the same logic at runtime.
2110*4882a593Smuzhiyun */
__shr_imm64(struct nfp_prog * nfp_prog,u8 dst,u8 shift_amt)2111*4882a593Smuzhiyun static int __shr_imm64(struct nfp_prog *nfp_prog, u8 dst, u8 shift_amt)
2112*4882a593Smuzhiyun {
2113*4882a593Smuzhiyun if (!shift_amt)
2114*4882a593Smuzhiyun return 0;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun if (shift_amt < 32) {
2117*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst), reg_a(dst + 1), SHF_OP_NONE,
2118*4882a593Smuzhiyun reg_b(dst), SHF_SC_R_DSHF, shift_amt);
2119*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst + 1), reg_none(), SHF_OP_NONE,
2120*4882a593Smuzhiyun reg_b(dst + 1), SHF_SC_R_SHF, shift_amt);
2121*4882a593Smuzhiyun } else if (shift_amt == 32) {
2122*4882a593Smuzhiyun wrp_reg_mov(nfp_prog, dst, dst + 1);
2123*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(dst + 1), 0);
2124*4882a593Smuzhiyun } else if (shift_amt > 32) {
2125*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst), reg_none(), SHF_OP_NONE,
2126*4882a593Smuzhiyun reg_b(dst + 1), SHF_SC_R_SHF, shift_amt - 32);
2127*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(dst + 1), 0);
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun return 0;
2131*4882a593Smuzhiyun }
2132*4882a593Smuzhiyun
shr_imm64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2133*4882a593Smuzhiyun static int shr_imm64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2134*4882a593Smuzhiyun {
2135*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2136*4882a593Smuzhiyun u8 dst = insn->dst_reg * 2;
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun return __shr_imm64(nfp_prog, dst, insn->imm);
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun /* NOTE: for indirect right shift, LOW part should be calculated first. */
shr_reg64_lt32_high(struct nfp_prog * nfp_prog,u8 dst,u8 src)2142*4882a593Smuzhiyun static void shr_reg64_lt32_high(struct nfp_prog *nfp_prog, u8 dst, u8 src)
2143*4882a593Smuzhiyun {
2144*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(src), ALU_OP_OR, reg_imm(0));
2145*4882a593Smuzhiyun emit_shf_indir(nfp_prog, reg_both(dst + 1), reg_none(), SHF_OP_NONE,
2146*4882a593Smuzhiyun reg_b(dst + 1), SHF_SC_R_SHF);
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun
shr_reg64_lt32_low(struct nfp_prog * nfp_prog,u8 dst,u8 src)2149*4882a593Smuzhiyun static void shr_reg64_lt32_low(struct nfp_prog *nfp_prog, u8 dst, u8 src)
2150*4882a593Smuzhiyun {
2151*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(src), ALU_OP_OR, reg_imm(0));
2152*4882a593Smuzhiyun emit_shf_indir(nfp_prog, reg_both(dst), reg_a(dst + 1), SHF_OP_NONE,
2153*4882a593Smuzhiyun reg_b(dst), SHF_SC_R_DSHF);
2154*4882a593Smuzhiyun }
2155*4882a593Smuzhiyun
shr_reg64_lt32(struct nfp_prog * nfp_prog,u8 dst,u8 src)2156*4882a593Smuzhiyun static void shr_reg64_lt32(struct nfp_prog *nfp_prog, u8 dst, u8 src)
2157*4882a593Smuzhiyun {
2158*4882a593Smuzhiyun shr_reg64_lt32_low(nfp_prog, dst, src);
2159*4882a593Smuzhiyun shr_reg64_lt32_high(nfp_prog, dst, src);
2160*4882a593Smuzhiyun }
2161*4882a593Smuzhiyun
shr_reg64_ge32(struct nfp_prog * nfp_prog,u8 dst,u8 src)2162*4882a593Smuzhiyun static void shr_reg64_ge32(struct nfp_prog *nfp_prog, u8 dst, u8 src)
2163*4882a593Smuzhiyun {
2164*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(src), ALU_OP_OR, reg_imm(0));
2165*4882a593Smuzhiyun emit_shf_indir(nfp_prog, reg_both(dst), reg_none(), SHF_OP_NONE,
2166*4882a593Smuzhiyun reg_b(dst + 1), SHF_SC_R_SHF);
2167*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(dst + 1), 0);
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun
shr_reg64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2170*4882a593Smuzhiyun static int shr_reg64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2171*4882a593Smuzhiyun {
2172*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2173*4882a593Smuzhiyun u64 umin, umax;
2174*4882a593Smuzhiyun u8 dst, src;
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun dst = insn->dst_reg * 2;
2177*4882a593Smuzhiyun umin = meta->umin_src;
2178*4882a593Smuzhiyun umax = meta->umax_src;
2179*4882a593Smuzhiyun if (umin == umax)
2180*4882a593Smuzhiyun return __shr_imm64(nfp_prog, dst, umin);
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun src = insn->src_reg * 2;
2183*4882a593Smuzhiyun if (umax < 32) {
2184*4882a593Smuzhiyun shr_reg64_lt32(nfp_prog, dst, src);
2185*4882a593Smuzhiyun } else if (umin >= 32) {
2186*4882a593Smuzhiyun shr_reg64_ge32(nfp_prog, dst, src);
2187*4882a593Smuzhiyun } else {
2188*4882a593Smuzhiyun /* Generate different instruction sequences depending on runtime
2189*4882a593Smuzhiyun * value of shift amount.
2190*4882a593Smuzhiyun */
2191*4882a593Smuzhiyun u16 label_ge32, label_end;
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun label_ge32 = nfp_prog_current_offset(nfp_prog) + 6;
2194*4882a593Smuzhiyun emit_br_bset(nfp_prog, reg_a(src), 5, label_ge32, 0);
2195*4882a593Smuzhiyun shr_reg64_lt32_low(nfp_prog, dst, src);
2196*4882a593Smuzhiyun label_end = nfp_prog_current_offset(nfp_prog) + 6;
2197*4882a593Smuzhiyun emit_br(nfp_prog, BR_UNC, label_end, 2);
2198*4882a593Smuzhiyun /* shr_reg64_lt32_high packed in delay slot. */
2199*4882a593Smuzhiyun shr_reg64_lt32_high(nfp_prog, dst, src);
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, label_ge32))
2202*4882a593Smuzhiyun return -EINVAL;
2203*4882a593Smuzhiyun shr_reg64_ge32(nfp_prog, dst, src);
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, label_end))
2206*4882a593Smuzhiyun return -EINVAL;
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun return 0;
2210*4882a593Smuzhiyun }
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun /* Code logic is the same as __shr_imm64 except ashr requires signedness bit
2213*4882a593Smuzhiyun * told through PREV_ALU result.
2214*4882a593Smuzhiyun */
__ashr_imm64(struct nfp_prog * nfp_prog,u8 dst,u8 shift_amt)2215*4882a593Smuzhiyun static int __ashr_imm64(struct nfp_prog *nfp_prog, u8 dst, u8 shift_amt)
2216*4882a593Smuzhiyun {
2217*4882a593Smuzhiyun if (!shift_amt)
2218*4882a593Smuzhiyun return 0;
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun if (shift_amt < 32) {
2221*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst), reg_a(dst + 1), SHF_OP_NONE,
2222*4882a593Smuzhiyun reg_b(dst), SHF_SC_R_DSHF, shift_amt);
2223*4882a593Smuzhiyun /* Set signedness bit. */
2224*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(dst + 1), ALU_OP_OR,
2225*4882a593Smuzhiyun reg_imm(0));
2226*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst + 1), reg_none(), SHF_OP_ASHR,
2227*4882a593Smuzhiyun reg_b(dst + 1), SHF_SC_R_SHF, shift_amt);
2228*4882a593Smuzhiyun } else if (shift_amt == 32) {
2229*4882a593Smuzhiyun /* NOTE: this also helps setting signedness bit. */
2230*4882a593Smuzhiyun wrp_reg_mov(nfp_prog, dst, dst + 1);
2231*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst + 1), reg_none(), SHF_OP_ASHR,
2232*4882a593Smuzhiyun reg_b(dst + 1), SHF_SC_R_SHF, 31);
2233*4882a593Smuzhiyun } else if (shift_amt > 32) {
2234*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(dst + 1), ALU_OP_OR,
2235*4882a593Smuzhiyun reg_imm(0));
2236*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst), reg_none(), SHF_OP_ASHR,
2237*4882a593Smuzhiyun reg_b(dst + 1), SHF_SC_R_SHF, shift_amt - 32);
2238*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst + 1), reg_none(), SHF_OP_ASHR,
2239*4882a593Smuzhiyun reg_b(dst + 1), SHF_SC_R_SHF, 31);
2240*4882a593Smuzhiyun }
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun return 0;
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun
ashr_imm64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2245*4882a593Smuzhiyun static int ashr_imm64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2246*4882a593Smuzhiyun {
2247*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2248*4882a593Smuzhiyun u8 dst = insn->dst_reg * 2;
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun return __ashr_imm64(nfp_prog, dst, insn->imm);
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun
ashr_reg64_lt32_high(struct nfp_prog * nfp_prog,u8 dst,u8 src)2253*4882a593Smuzhiyun static void ashr_reg64_lt32_high(struct nfp_prog *nfp_prog, u8 dst, u8 src)
2254*4882a593Smuzhiyun {
2255*4882a593Smuzhiyun /* NOTE: the first insn will set both indirect shift amount (source A)
2256*4882a593Smuzhiyun * and signedness bit (MSB of result).
2257*4882a593Smuzhiyun */
2258*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(src), ALU_OP_OR, reg_b(dst + 1));
2259*4882a593Smuzhiyun emit_shf_indir(nfp_prog, reg_both(dst + 1), reg_none(), SHF_OP_ASHR,
2260*4882a593Smuzhiyun reg_b(dst + 1), SHF_SC_R_SHF);
2261*4882a593Smuzhiyun }
2262*4882a593Smuzhiyun
ashr_reg64_lt32_low(struct nfp_prog * nfp_prog,u8 dst,u8 src)2263*4882a593Smuzhiyun static void ashr_reg64_lt32_low(struct nfp_prog *nfp_prog, u8 dst, u8 src)
2264*4882a593Smuzhiyun {
2265*4882a593Smuzhiyun /* NOTE: it is the same as logic shift because we don't need to shift in
2266*4882a593Smuzhiyun * signedness bit when the shift amount is less than 32.
2267*4882a593Smuzhiyun */
2268*4882a593Smuzhiyun return shr_reg64_lt32_low(nfp_prog, dst, src);
2269*4882a593Smuzhiyun }
2270*4882a593Smuzhiyun
ashr_reg64_lt32(struct nfp_prog * nfp_prog,u8 dst,u8 src)2271*4882a593Smuzhiyun static void ashr_reg64_lt32(struct nfp_prog *nfp_prog, u8 dst, u8 src)
2272*4882a593Smuzhiyun {
2273*4882a593Smuzhiyun ashr_reg64_lt32_low(nfp_prog, dst, src);
2274*4882a593Smuzhiyun ashr_reg64_lt32_high(nfp_prog, dst, src);
2275*4882a593Smuzhiyun }
2276*4882a593Smuzhiyun
ashr_reg64_ge32(struct nfp_prog * nfp_prog,u8 dst,u8 src)2277*4882a593Smuzhiyun static void ashr_reg64_ge32(struct nfp_prog *nfp_prog, u8 dst, u8 src)
2278*4882a593Smuzhiyun {
2279*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(src), ALU_OP_OR, reg_b(dst + 1));
2280*4882a593Smuzhiyun emit_shf_indir(nfp_prog, reg_both(dst), reg_none(), SHF_OP_ASHR,
2281*4882a593Smuzhiyun reg_b(dst + 1), SHF_SC_R_SHF);
2282*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst + 1), reg_none(), SHF_OP_ASHR,
2283*4882a593Smuzhiyun reg_b(dst + 1), SHF_SC_R_SHF, 31);
2284*4882a593Smuzhiyun }
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun /* Like ashr_imm64, but need to use indirect shift. */
ashr_reg64(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2287*4882a593Smuzhiyun static int ashr_reg64(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2288*4882a593Smuzhiyun {
2289*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2290*4882a593Smuzhiyun u64 umin, umax;
2291*4882a593Smuzhiyun u8 dst, src;
2292*4882a593Smuzhiyun
2293*4882a593Smuzhiyun dst = insn->dst_reg * 2;
2294*4882a593Smuzhiyun umin = meta->umin_src;
2295*4882a593Smuzhiyun umax = meta->umax_src;
2296*4882a593Smuzhiyun if (umin == umax)
2297*4882a593Smuzhiyun return __ashr_imm64(nfp_prog, dst, umin);
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun src = insn->src_reg * 2;
2300*4882a593Smuzhiyun if (umax < 32) {
2301*4882a593Smuzhiyun ashr_reg64_lt32(nfp_prog, dst, src);
2302*4882a593Smuzhiyun } else if (umin >= 32) {
2303*4882a593Smuzhiyun ashr_reg64_ge32(nfp_prog, dst, src);
2304*4882a593Smuzhiyun } else {
2305*4882a593Smuzhiyun u16 label_ge32, label_end;
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun label_ge32 = nfp_prog_current_offset(nfp_prog) + 6;
2308*4882a593Smuzhiyun emit_br_bset(nfp_prog, reg_a(src), 5, label_ge32, 0);
2309*4882a593Smuzhiyun ashr_reg64_lt32_low(nfp_prog, dst, src);
2310*4882a593Smuzhiyun label_end = nfp_prog_current_offset(nfp_prog) + 6;
2311*4882a593Smuzhiyun emit_br(nfp_prog, BR_UNC, label_end, 2);
2312*4882a593Smuzhiyun /* ashr_reg64_lt32_high packed in delay slot. */
2313*4882a593Smuzhiyun ashr_reg64_lt32_high(nfp_prog, dst, src);
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, label_ge32))
2316*4882a593Smuzhiyun return -EINVAL;
2317*4882a593Smuzhiyun ashr_reg64_ge32(nfp_prog, dst, src);
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, label_end))
2320*4882a593Smuzhiyun return -EINVAL;
2321*4882a593Smuzhiyun }
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun return 0;
2324*4882a593Smuzhiyun }
2325*4882a593Smuzhiyun
mov_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2326*4882a593Smuzhiyun static int mov_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2327*4882a593Smuzhiyun {
2328*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun wrp_reg_mov(nfp_prog, insn->dst_reg * 2, insn->src_reg * 2);
2331*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(insn->dst_reg * 2 + 1), 0);
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun return 0;
2334*4882a593Smuzhiyun }
2335*4882a593Smuzhiyun
mov_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2336*4882a593Smuzhiyun static int mov_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2337*4882a593Smuzhiyun {
2338*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(insn->dst_reg * 2), insn->imm);
2341*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(insn->dst_reg * 2 + 1), 0);
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun return 0;
2344*4882a593Smuzhiyun }
2345*4882a593Smuzhiyun
xor_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2346*4882a593Smuzhiyun static int xor_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2347*4882a593Smuzhiyun {
2348*4882a593Smuzhiyun return wrp_alu32_reg(nfp_prog, meta, ALU_OP_XOR);
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun
xor_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2351*4882a593Smuzhiyun static int xor_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2352*4882a593Smuzhiyun {
2353*4882a593Smuzhiyun return wrp_alu32_imm(nfp_prog, meta, ALU_OP_XOR);
2354*4882a593Smuzhiyun }
2355*4882a593Smuzhiyun
and_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2356*4882a593Smuzhiyun static int and_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2357*4882a593Smuzhiyun {
2358*4882a593Smuzhiyun return wrp_alu32_reg(nfp_prog, meta, ALU_OP_AND);
2359*4882a593Smuzhiyun }
2360*4882a593Smuzhiyun
and_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2361*4882a593Smuzhiyun static int and_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2362*4882a593Smuzhiyun {
2363*4882a593Smuzhiyun return wrp_alu32_imm(nfp_prog, meta, ALU_OP_AND);
2364*4882a593Smuzhiyun }
2365*4882a593Smuzhiyun
or_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2366*4882a593Smuzhiyun static int or_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2367*4882a593Smuzhiyun {
2368*4882a593Smuzhiyun return wrp_alu32_reg(nfp_prog, meta, ALU_OP_OR);
2369*4882a593Smuzhiyun }
2370*4882a593Smuzhiyun
or_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2371*4882a593Smuzhiyun static int or_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2372*4882a593Smuzhiyun {
2373*4882a593Smuzhiyun return wrp_alu32_imm(nfp_prog, meta, ALU_OP_OR);
2374*4882a593Smuzhiyun }
2375*4882a593Smuzhiyun
add_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2376*4882a593Smuzhiyun static int add_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2377*4882a593Smuzhiyun {
2378*4882a593Smuzhiyun return wrp_alu32_reg(nfp_prog, meta, ALU_OP_ADD);
2379*4882a593Smuzhiyun }
2380*4882a593Smuzhiyun
add_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2381*4882a593Smuzhiyun static int add_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2382*4882a593Smuzhiyun {
2383*4882a593Smuzhiyun return wrp_alu32_imm(nfp_prog, meta, ALU_OP_ADD);
2384*4882a593Smuzhiyun }
2385*4882a593Smuzhiyun
sub_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2386*4882a593Smuzhiyun static int sub_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2387*4882a593Smuzhiyun {
2388*4882a593Smuzhiyun return wrp_alu32_reg(nfp_prog, meta, ALU_OP_SUB);
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun
sub_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2391*4882a593Smuzhiyun static int sub_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2392*4882a593Smuzhiyun {
2393*4882a593Smuzhiyun return wrp_alu32_imm(nfp_prog, meta, ALU_OP_SUB);
2394*4882a593Smuzhiyun }
2395*4882a593Smuzhiyun
mul_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2396*4882a593Smuzhiyun static int mul_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2397*4882a593Smuzhiyun {
2398*4882a593Smuzhiyun return wrp_mul(nfp_prog, meta, false, true);
2399*4882a593Smuzhiyun }
2400*4882a593Smuzhiyun
mul_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2401*4882a593Smuzhiyun static int mul_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2402*4882a593Smuzhiyun {
2403*4882a593Smuzhiyun return wrp_mul(nfp_prog, meta, false, false);
2404*4882a593Smuzhiyun }
2405*4882a593Smuzhiyun
div_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2406*4882a593Smuzhiyun static int div_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2407*4882a593Smuzhiyun {
2408*4882a593Smuzhiyun return div_reg64(nfp_prog, meta);
2409*4882a593Smuzhiyun }
2410*4882a593Smuzhiyun
div_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2411*4882a593Smuzhiyun static int div_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2412*4882a593Smuzhiyun {
2413*4882a593Smuzhiyun return div_imm64(nfp_prog, meta);
2414*4882a593Smuzhiyun }
2415*4882a593Smuzhiyun
neg_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2416*4882a593Smuzhiyun static int neg_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2417*4882a593Smuzhiyun {
2418*4882a593Smuzhiyun u8 dst = meta->insn.dst_reg * 2;
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun emit_alu(nfp_prog, reg_both(dst), reg_imm(0), ALU_OP_SUB, reg_b(dst));
2421*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst);
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun return 0;
2424*4882a593Smuzhiyun }
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun static int
__ashr_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,u8 dst,u8 shift_amt)2427*4882a593Smuzhiyun __ashr_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta, u8 dst,
2428*4882a593Smuzhiyun u8 shift_amt)
2429*4882a593Smuzhiyun {
2430*4882a593Smuzhiyun if (shift_amt) {
2431*4882a593Smuzhiyun /* Set signedness bit (MSB of result). */
2432*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(dst), ALU_OP_OR,
2433*4882a593Smuzhiyun reg_imm(0));
2434*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst), reg_none(), SHF_OP_ASHR,
2435*4882a593Smuzhiyun reg_b(dst), SHF_SC_R_SHF, shift_amt);
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst);
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun return 0;
2440*4882a593Smuzhiyun }
2441*4882a593Smuzhiyun
ashr_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2442*4882a593Smuzhiyun static int ashr_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2443*4882a593Smuzhiyun {
2444*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2445*4882a593Smuzhiyun u64 umin, umax;
2446*4882a593Smuzhiyun u8 dst, src;
2447*4882a593Smuzhiyun
2448*4882a593Smuzhiyun dst = insn->dst_reg * 2;
2449*4882a593Smuzhiyun umin = meta->umin_src;
2450*4882a593Smuzhiyun umax = meta->umax_src;
2451*4882a593Smuzhiyun if (umin == umax)
2452*4882a593Smuzhiyun return __ashr_imm(nfp_prog, meta, dst, umin);
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun src = insn->src_reg * 2;
2455*4882a593Smuzhiyun /* NOTE: the first insn will set both indirect shift amount (source A)
2456*4882a593Smuzhiyun * and signedness bit (MSB of result).
2457*4882a593Smuzhiyun */
2458*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(src), ALU_OP_OR, reg_b(dst));
2459*4882a593Smuzhiyun emit_shf_indir(nfp_prog, reg_both(dst), reg_none(), SHF_OP_ASHR,
2460*4882a593Smuzhiyun reg_b(dst), SHF_SC_R_SHF);
2461*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst);
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun return 0;
2464*4882a593Smuzhiyun }
2465*4882a593Smuzhiyun
ashr_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2466*4882a593Smuzhiyun static int ashr_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2467*4882a593Smuzhiyun {
2468*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2469*4882a593Smuzhiyun u8 dst = insn->dst_reg * 2;
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun return __ashr_imm(nfp_prog, meta, dst, insn->imm);
2472*4882a593Smuzhiyun }
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun static int
__shr_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,u8 dst,u8 shift_amt)2475*4882a593Smuzhiyun __shr_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta, u8 dst,
2476*4882a593Smuzhiyun u8 shift_amt)
2477*4882a593Smuzhiyun {
2478*4882a593Smuzhiyun if (shift_amt)
2479*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst), reg_none(), SHF_OP_NONE,
2480*4882a593Smuzhiyun reg_b(dst), SHF_SC_R_SHF, shift_amt);
2481*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst);
2482*4882a593Smuzhiyun return 0;
2483*4882a593Smuzhiyun }
2484*4882a593Smuzhiyun
shr_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2485*4882a593Smuzhiyun static int shr_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2486*4882a593Smuzhiyun {
2487*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2488*4882a593Smuzhiyun u8 dst = insn->dst_reg * 2;
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun return __shr_imm(nfp_prog, meta, dst, insn->imm);
2491*4882a593Smuzhiyun }
2492*4882a593Smuzhiyun
shr_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2493*4882a593Smuzhiyun static int shr_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2494*4882a593Smuzhiyun {
2495*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2496*4882a593Smuzhiyun u64 umin, umax;
2497*4882a593Smuzhiyun u8 dst, src;
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun dst = insn->dst_reg * 2;
2500*4882a593Smuzhiyun umin = meta->umin_src;
2501*4882a593Smuzhiyun umax = meta->umax_src;
2502*4882a593Smuzhiyun if (umin == umax)
2503*4882a593Smuzhiyun return __shr_imm(nfp_prog, meta, dst, umin);
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun src = insn->src_reg * 2;
2506*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(src), ALU_OP_OR, reg_imm(0));
2507*4882a593Smuzhiyun emit_shf_indir(nfp_prog, reg_both(dst), reg_none(), SHF_OP_NONE,
2508*4882a593Smuzhiyun reg_b(dst), SHF_SC_R_SHF);
2509*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst);
2510*4882a593Smuzhiyun return 0;
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun static int
__shl_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,u8 dst,u8 shift_amt)2514*4882a593Smuzhiyun __shl_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta, u8 dst,
2515*4882a593Smuzhiyun u8 shift_amt)
2516*4882a593Smuzhiyun {
2517*4882a593Smuzhiyun if (shift_amt)
2518*4882a593Smuzhiyun emit_shf(nfp_prog, reg_both(dst), reg_none(), SHF_OP_NONE,
2519*4882a593Smuzhiyun reg_b(dst), SHF_SC_L_SHF, shift_amt);
2520*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst);
2521*4882a593Smuzhiyun return 0;
2522*4882a593Smuzhiyun }
2523*4882a593Smuzhiyun
shl_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2524*4882a593Smuzhiyun static int shl_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2525*4882a593Smuzhiyun {
2526*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2527*4882a593Smuzhiyun u8 dst = insn->dst_reg * 2;
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun return __shl_imm(nfp_prog, meta, dst, insn->imm);
2530*4882a593Smuzhiyun }
2531*4882a593Smuzhiyun
shl_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2532*4882a593Smuzhiyun static int shl_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2533*4882a593Smuzhiyun {
2534*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2535*4882a593Smuzhiyun u64 umin, umax;
2536*4882a593Smuzhiyun u8 dst, src;
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun dst = insn->dst_reg * 2;
2539*4882a593Smuzhiyun umin = meta->umin_src;
2540*4882a593Smuzhiyun umax = meta->umax_src;
2541*4882a593Smuzhiyun if (umin == umax)
2542*4882a593Smuzhiyun return __shl_imm(nfp_prog, meta, dst, umin);
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun src = insn->src_reg * 2;
2545*4882a593Smuzhiyun shl_reg64_lt32_low(nfp_prog, dst, src);
2546*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst);
2547*4882a593Smuzhiyun return 0;
2548*4882a593Smuzhiyun }
2549*4882a593Smuzhiyun
end_reg32(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2550*4882a593Smuzhiyun static int end_reg32(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2551*4882a593Smuzhiyun {
2552*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
2553*4882a593Smuzhiyun u8 gpr = insn->dst_reg * 2;
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun switch (insn->imm) {
2556*4882a593Smuzhiyun case 16:
2557*4882a593Smuzhiyun emit_ld_field(nfp_prog, reg_both(gpr), 0x9, reg_b(gpr),
2558*4882a593Smuzhiyun SHF_SC_R_ROT, 8);
2559*4882a593Smuzhiyun emit_ld_field(nfp_prog, reg_both(gpr), 0xe, reg_a(gpr),
2560*4882a593Smuzhiyun SHF_SC_R_SHF, 16);
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(gpr + 1), 0);
2563*4882a593Smuzhiyun break;
2564*4882a593Smuzhiyun case 32:
2565*4882a593Smuzhiyun wrp_end32(nfp_prog, reg_a(gpr), gpr);
2566*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(gpr + 1), 0);
2567*4882a593Smuzhiyun break;
2568*4882a593Smuzhiyun case 64:
2569*4882a593Smuzhiyun wrp_mov(nfp_prog, imm_a(nfp_prog), reg_b(gpr + 1));
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun wrp_end32(nfp_prog, reg_a(gpr), gpr + 1);
2572*4882a593Smuzhiyun wrp_end32(nfp_prog, imm_a(nfp_prog), gpr);
2573*4882a593Smuzhiyun break;
2574*4882a593Smuzhiyun }
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun return 0;
2577*4882a593Smuzhiyun }
2578*4882a593Smuzhiyun
imm_ld8_part2(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2579*4882a593Smuzhiyun static int imm_ld8_part2(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2580*4882a593Smuzhiyun {
2581*4882a593Smuzhiyun struct nfp_insn_meta *prev = nfp_meta_prev(meta);
2582*4882a593Smuzhiyun u32 imm_lo, imm_hi;
2583*4882a593Smuzhiyun u8 dst;
2584*4882a593Smuzhiyun
2585*4882a593Smuzhiyun dst = prev->insn.dst_reg * 2;
2586*4882a593Smuzhiyun imm_lo = prev->insn.imm;
2587*4882a593Smuzhiyun imm_hi = meta->insn.imm;
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(dst), imm_lo);
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun /* mov is always 1 insn, load imm may be two, so try to use mov */
2592*4882a593Smuzhiyun if (imm_hi == imm_lo)
2593*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_both(dst + 1), reg_a(dst));
2594*4882a593Smuzhiyun else
2595*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(dst + 1), imm_hi);
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun return 0;
2598*4882a593Smuzhiyun }
2599*4882a593Smuzhiyun
imm_ld8(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2600*4882a593Smuzhiyun static int imm_ld8(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2601*4882a593Smuzhiyun {
2602*4882a593Smuzhiyun meta->double_cb = imm_ld8_part2;
2603*4882a593Smuzhiyun return 0;
2604*4882a593Smuzhiyun }
2605*4882a593Smuzhiyun
data_ld1(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2606*4882a593Smuzhiyun static int data_ld1(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2607*4882a593Smuzhiyun {
2608*4882a593Smuzhiyun return construct_data_ld(nfp_prog, meta, meta->insn.imm, 1);
2609*4882a593Smuzhiyun }
2610*4882a593Smuzhiyun
data_ld2(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2611*4882a593Smuzhiyun static int data_ld2(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2612*4882a593Smuzhiyun {
2613*4882a593Smuzhiyun return construct_data_ld(nfp_prog, meta, meta->insn.imm, 2);
2614*4882a593Smuzhiyun }
2615*4882a593Smuzhiyun
data_ld4(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2616*4882a593Smuzhiyun static int data_ld4(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2617*4882a593Smuzhiyun {
2618*4882a593Smuzhiyun return construct_data_ld(nfp_prog, meta, meta->insn.imm, 4);
2619*4882a593Smuzhiyun }
2620*4882a593Smuzhiyun
data_ind_ld1(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2621*4882a593Smuzhiyun static int data_ind_ld1(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2622*4882a593Smuzhiyun {
2623*4882a593Smuzhiyun return construct_data_ind_ld(nfp_prog, meta, meta->insn.imm,
2624*4882a593Smuzhiyun meta->insn.src_reg * 2, 1);
2625*4882a593Smuzhiyun }
2626*4882a593Smuzhiyun
data_ind_ld2(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2627*4882a593Smuzhiyun static int data_ind_ld2(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2628*4882a593Smuzhiyun {
2629*4882a593Smuzhiyun return construct_data_ind_ld(nfp_prog, meta, meta->insn.imm,
2630*4882a593Smuzhiyun meta->insn.src_reg * 2, 2);
2631*4882a593Smuzhiyun }
2632*4882a593Smuzhiyun
data_ind_ld4(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2633*4882a593Smuzhiyun static int data_ind_ld4(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2634*4882a593Smuzhiyun {
2635*4882a593Smuzhiyun return construct_data_ind_ld(nfp_prog, meta, meta->insn.imm,
2636*4882a593Smuzhiyun meta->insn.src_reg * 2, 4);
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun static int
mem_ldx_stack(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size,unsigned int ptr_off)2640*4882a593Smuzhiyun mem_ldx_stack(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
2641*4882a593Smuzhiyun unsigned int size, unsigned int ptr_off)
2642*4882a593Smuzhiyun {
2643*4882a593Smuzhiyun return mem_op_stack(nfp_prog, meta, size, ptr_off,
2644*4882a593Smuzhiyun meta->insn.dst_reg * 2, meta->insn.src_reg * 2,
2645*4882a593Smuzhiyun true, wrp_lmem_load);
2646*4882a593Smuzhiyun }
2647*4882a593Smuzhiyun
mem_ldx_skb(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,u8 size)2648*4882a593Smuzhiyun static int mem_ldx_skb(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
2649*4882a593Smuzhiyun u8 size)
2650*4882a593Smuzhiyun {
2651*4882a593Smuzhiyun swreg dst = reg_both(meta->insn.dst_reg * 2);
2652*4882a593Smuzhiyun
2653*4882a593Smuzhiyun switch (meta->insn.off) {
2654*4882a593Smuzhiyun case offsetof(struct __sk_buff, len):
2655*4882a593Smuzhiyun if (size != sizeof_field(struct __sk_buff, len))
2656*4882a593Smuzhiyun return -EOPNOTSUPP;
2657*4882a593Smuzhiyun wrp_mov(nfp_prog, dst, plen_reg(nfp_prog));
2658*4882a593Smuzhiyun break;
2659*4882a593Smuzhiyun case offsetof(struct __sk_buff, data):
2660*4882a593Smuzhiyun if (size != sizeof_field(struct __sk_buff, data))
2661*4882a593Smuzhiyun return -EOPNOTSUPP;
2662*4882a593Smuzhiyun wrp_mov(nfp_prog, dst, pptr_reg(nfp_prog));
2663*4882a593Smuzhiyun break;
2664*4882a593Smuzhiyun case offsetof(struct __sk_buff, data_end):
2665*4882a593Smuzhiyun if (size != sizeof_field(struct __sk_buff, data_end))
2666*4882a593Smuzhiyun return -EOPNOTSUPP;
2667*4882a593Smuzhiyun emit_alu(nfp_prog, dst,
2668*4882a593Smuzhiyun plen_reg(nfp_prog), ALU_OP_ADD, pptr_reg(nfp_prog));
2669*4882a593Smuzhiyun break;
2670*4882a593Smuzhiyun default:
2671*4882a593Smuzhiyun return -EOPNOTSUPP;
2672*4882a593Smuzhiyun }
2673*4882a593Smuzhiyun
2674*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(meta->insn.dst_reg * 2 + 1), 0);
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun return 0;
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun
mem_ldx_xdp(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,u8 size)2679*4882a593Smuzhiyun static int mem_ldx_xdp(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
2680*4882a593Smuzhiyun u8 size)
2681*4882a593Smuzhiyun {
2682*4882a593Smuzhiyun swreg dst = reg_both(meta->insn.dst_reg * 2);
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun switch (meta->insn.off) {
2685*4882a593Smuzhiyun case offsetof(struct xdp_md, data):
2686*4882a593Smuzhiyun if (size != sizeof_field(struct xdp_md, data))
2687*4882a593Smuzhiyun return -EOPNOTSUPP;
2688*4882a593Smuzhiyun wrp_mov(nfp_prog, dst, pptr_reg(nfp_prog));
2689*4882a593Smuzhiyun break;
2690*4882a593Smuzhiyun case offsetof(struct xdp_md, data_end):
2691*4882a593Smuzhiyun if (size != sizeof_field(struct xdp_md, data_end))
2692*4882a593Smuzhiyun return -EOPNOTSUPP;
2693*4882a593Smuzhiyun emit_alu(nfp_prog, dst,
2694*4882a593Smuzhiyun plen_reg(nfp_prog), ALU_OP_ADD, pptr_reg(nfp_prog));
2695*4882a593Smuzhiyun break;
2696*4882a593Smuzhiyun default:
2697*4882a593Smuzhiyun return -EOPNOTSUPP;
2698*4882a593Smuzhiyun }
2699*4882a593Smuzhiyun
2700*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_both(meta->insn.dst_reg * 2 + 1), 0);
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun return 0;
2703*4882a593Smuzhiyun }
2704*4882a593Smuzhiyun
2705*4882a593Smuzhiyun static int
mem_ldx_data(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size)2706*4882a593Smuzhiyun mem_ldx_data(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
2707*4882a593Smuzhiyun unsigned int size)
2708*4882a593Smuzhiyun {
2709*4882a593Smuzhiyun swreg tmp_reg;
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun tmp_reg = re_load_imm_any(nfp_prog, meta->insn.off, imm_b(nfp_prog));
2712*4882a593Smuzhiyun
2713*4882a593Smuzhiyun return data_ld_host_order_addr32(nfp_prog, meta, meta->insn.src_reg * 2,
2714*4882a593Smuzhiyun tmp_reg, meta->insn.dst_reg * 2, size);
2715*4882a593Smuzhiyun }
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun static int
mem_ldx_emem(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size)2718*4882a593Smuzhiyun mem_ldx_emem(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
2719*4882a593Smuzhiyun unsigned int size)
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun swreg tmp_reg;
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun tmp_reg = re_load_imm_any(nfp_prog, meta->insn.off, imm_b(nfp_prog));
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun return data_ld_host_order_addr40(nfp_prog, meta, meta->insn.src_reg * 2,
2726*4882a593Smuzhiyun tmp_reg, meta->insn.dst_reg * 2, size);
2727*4882a593Smuzhiyun }
2728*4882a593Smuzhiyun
2729*4882a593Smuzhiyun static void
mem_ldx_data_init_pktcache(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2730*4882a593Smuzhiyun mem_ldx_data_init_pktcache(struct nfp_prog *nfp_prog,
2731*4882a593Smuzhiyun struct nfp_insn_meta *meta)
2732*4882a593Smuzhiyun {
2733*4882a593Smuzhiyun s16 range_start = meta->pkt_cache.range_start;
2734*4882a593Smuzhiyun s16 range_end = meta->pkt_cache.range_end;
2735*4882a593Smuzhiyun swreg src_base, off;
2736*4882a593Smuzhiyun u8 xfer_num, len;
2737*4882a593Smuzhiyun bool indir;
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun off = re_load_imm_any(nfp_prog, range_start, imm_b(nfp_prog));
2740*4882a593Smuzhiyun src_base = reg_a(meta->insn.src_reg * 2);
2741*4882a593Smuzhiyun len = range_end - range_start;
2742*4882a593Smuzhiyun xfer_num = round_up(len, REG_WIDTH) / REG_WIDTH;
2743*4882a593Smuzhiyun
2744*4882a593Smuzhiyun indir = len > 8 * REG_WIDTH;
2745*4882a593Smuzhiyun /* Setup PREV_ALU for indirect mode. */
2746*4882a593Smuzhiyun if (indir)
2747*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_none(),
2748*4882a593Smuzhiyun CMD_OVE_LEN | FIELD_PREP(CMD_OV_LEN, xfer_num - 1));
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun /* Cache memory into transfer-in registers. */
2751*4882a593Smuzhiyun emit_cmd_any(nfp_prog, CMD_TGT_READ32_SWAP, CMD_MODE_32b, 0, src_base,
2752*4882a593Smuzhiyun off, xfer_num - 1, CMD_CTX_SWAP, indir);
2753*4882a593Smuzhiyun }
2754*4882a593Smuzhiyun
2755*4882a593Smuzhiyun static int
mem_ldx_data_from_pktcache_unaligned(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size)2756*4882a593Smuzhiyun mem_ldx_data_from_pktcache_unaligned(struct nfp_prog *nfp_prog,
2757*4882a593Smuzhiyun struct nfp_insn_meta *meta,
2758*4882a593Smuzhiyun unsigned int size)
2759*4882a593Smuzhiyun {
2760*4882a593Smuzhiyun s16 range_start = meta->pkt_cache.range_start;
2761*4882a593Smuzhiyun s16 insn_off = meta->insn.off - range_start;
2762*4882a593Smuzhiyun swreg dst_lo, dst_hi, src_lo, src_mid;
2763*4882a593Smuzhiyun u8 dst_gpr = meta->insn.dst_reg * 2;
2764*4882a593Smuzhiyun u8 len_lo = size, len_mid = 0;
2765*4882a593Smuzhiyun u8 idx = insn_off / REG_WIDTH;
2766*4882a593Smuzhiyun u8 off = insn_off % REG_WIDTH;
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun dst_hi = reg_both(dst_gpr + 1);
2769*4882a593Smuzhiyun dst_lo = reg_both(dst_gpr);
2770*4882a593Smuzhiyun src_lo = reg_xfer(idx);
2771*4882a593Smuzhiyun
2772*4882a593Smuzhiyun /* The read length could involve as many as three registers. */
2773*4882a593Smuzhiyun if (size > REG_WIDTH - off) {
2774*4882a593Smuzhiyun /* Calculate the part in the second register. */
2775*4882a593Smuzhiyun len_lo = REG_WIDTH - off;
2776*4882a593Smuzhiyun len_mid = size - len_lo;
2777*4882a593Smuzhiyun
2778*4882a593Smuzhiyun /* Calculate the part in the third register. */
2779*4882a593Smuzhiyun if (size > 2 * REG_WIDTH - off)
2780*4882a593Smuzhiyun len_mid = REG_WIDTH;
2781*4882a593Smuzhiyun }
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun wrp_reg_subpart(nfp_prog, dst_lo, src_lo, len_lo, off);
2784*4882a593Smuzhiyun
2785*4882a593Smuzhiyun if (!len_mid) {
2786*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst_gpr);
2787*4882a593Smuzhiyun return 0;
2788*4882a593Smuzhiyun }
2789*4882a593Smuzhiyun
2790*4882a593Smuzhiyun src_mid = reg_xfer(idx + 1);
2791*4882a593Smuzhiyun
2792*4882a593Smuzhiyun if (size <= REG_WIDTH) {
2793*4882a593Smuzhiyun wrp_reg_or_subpart(nfp_prog, dst_lo, src_mid, len_mid, len_lo);
2794*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst_gpr);
2795*4882a593Smuzhiyun } else {
2796*4882a593Smuzhiyun swreg src_hi = reg_xfer(idx + 2);
2797*4882a593Smuzhiyun
2798*4882a593Smuzhiyun wrp_reg_or_subpart(nfp_prog, dst_lo, src_mid,
2799*4882a593Smuzhiyun REG_WIDTH - len_lo, len_lo);
2800*4882a593Smuzhiyun wrp_reg_subpart(nfp_prog, dst_hi, src_mid, len_lo,
2801*4882a593Smuzhiyun REG_WIDTH - len_lo);
2802*4882a593Smuzhiyun wrp_reg_or_subpart(nfp_prog, dst_hi, src_hi, REG_WIDTH - len_lo,
2803*4882a593Smuzhiyun len_lo);
2804*4882a593Smuzhiyun }
2805*4882a593Smuzhiyun
2806*4882a593Smuzhiyun return 0;
2807*4882a593Smuzhiyun }
2808*4882a593Smuzhiyun
2809*4882a593Smuzhiyun static int
mem_ldx_data_from_pktcache_aligned(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size)2810*4882a593Smuzhiyun mem_ldx_data_from_pktcache_aligned(struct nfp_prog *nfp_prog,
2811*4882a593Smuzhiyun struct nfp_insn_meta *meta,
2812*4882a593Smuzhiyun unsigned int size)
2813*4882a593Smuzhiyun {
2814*4882a593Smuzhiyun swreg dst_lo, dst_hi, src_lo;
2815*4882a593Smuzhiyun u8 dst_gpr, idx;
2816*4882a593Smuzhiyun
2817*4882a593Smuzhiyun idx = (meta->insn.off - meta->pkt_cache.range_start) / REG_WIDTH;
2818*4882a593Smuzhiyun dst_gpr = meta->insn.dst_reg * 2;
2819*4882a593Smuzhiyun dst_hi = reg_both(dst_gpr + 1);
2820*4882a593Smuzhiyun dst_lo = reg_both(dst_gpr);
2821*4882a593Smuzhiyun src_lo = reg_xfer(idx);
2822*4882a593Smuzhiyun
2823*4882a593Smuzhiyun if (size < REG_WIDTH) {
2824*4882a593Smuzhiyun wrp_reg_subpart(nfp_prog, dst_lo, src_lo, size, 0);
2825*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst_gpr);
2826*4882a593Smuzhiyun } else if (size == REG_WIDTH) {
2827*4882a593Smuzhiyun wrp_mov(nfp_prog, dst_lo, src_lo);
2828*4882a593Smuzhiyun wrp_zext(nfp_prog, meta, dst_gpr);
2829*4882a593Smuzhiyun } else {
2830*4882a593Smuzhiyun swreg src_hi = reg_xfer(idx + 1);
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun wrp_mov(nfp_prog, dst_lo, src_lo);
2833*4882a593Smuzhiyun wrp_mov(nfp_prog, dst_hi, src_hi);
2834*4882a593Smuzhiyun }
2835*4882a593Smuzhiyun
2836*4882a593Smuzhiyun return 0;
2837*4882a593Smuzhiyun }
2838*4882a593Smuzhiyun
2839*4882a593Smuzhiyun static int
mem_ldx_data_from_pktcache(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size)2840*4882a593Smuzhiyun mem_ldx_data_from_pktcache(struct nfp_prog *nfp_prog,
2841*4882a593Smuzhiyun struct nfp_insn_meta *meta, unsigned int size)
2842*4882a593Smuzhiyun {
2843*4882a593Smuzhiyun u8 off = meta->insn.off - meta->pkt_cache.range_start;
2844*4882a593Smuzhiyun
2845*4882a593Smuzhiyun if (IS_ALIGNED(off, REG_WIDTH))
2846*4882a593Smuzhiyun return mem_ldx_data_from_pktcache_aligned(nfp_prog, meta, size);
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun return mem_ldx_data_from_pktcache_unaligned(nfp_prog, meta, size);
2849*4882a593Smuzhiyun }
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun static int
mem_ldx(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size)2852*4882a593Smuzhiyun mem_ldx(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
2853*4882a593Smuzhiyun unsigned int size)
2854*4882a593Smuzhiyun {
2855*4882a593Smuzhiyun if (meta->ldst_gather_len)
2856*4882a593Smuzhiyun return nfp_cpp_memcpy(nfp_prog, meta);
2857*4882a593Smuzhiyun
2858*4882a593Smuzhiyun if (meta->ptr.type == PTR_TO_CTX) {
2859*4882a593Smuzhiyun if (nfp_prog->type == BPF_PROG_TYPE_XDP)
2860*4882a593Smuzhiyun return mem_ldx_xdp(nfp_prog, meta, size);
2861*4882a593Smuzhiyun else
2862*4882a593Smuzhiyun return mem_ldx_skb(nfp_prog, meta, size);
2863*4882a593Smuzhiyun }
2864*4882a593Smuzhiyun
2865*4882a593Smuzhiyun if (meta->ptr.type == PTR_TO_PACKET) {
2866*4882a593Smuzhiyun if (meta->pkt_cache.range_end) {
2867*4882a593Smuzhiyun if (meta->pkt_cache.do_init)
2868*4882a593Smuzhiyun mem_ldx_data_init_pktcache(nfp_prog, meta);
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun return mem_ldx_data_from_pktcache(nfp_prog, meta, size);
2871*4882a593Smuzhiyun } else {
2872*4882a593Smuzhiyun return mem_ldx_data(nfp_prog, meta, size);
2873*4882a593Smuzhiyun }
2874*4882a593Smuzhiyun }
2875*4882a593Smuzhiyun
2876*4882a593Smuzhiyun if (meta->ptr.type == PTR_TO_STACK)
2877*4882a593Smuzhiyun return mem_ldx_stack(nfp_prog, meta, size,
2878*4882a593Smuzhiyun meta->ptr.off + meta->ptr.var_off.value);
2879*4882a593Smuzhiyun
2880*4882a593Smuzhiyun if (meta->ptr.type == PTR_TO_MAP_VALUE)
2881*4882a593Smuzhiyun return mem_ldx_emem(nfp_prog, meta, size);
2882*4882a593Smuzhiyun
2883*4882a593Smuzhiyun return -EOPNOTSUPP;
2884*4882a593Smuzhiyun }
2885*4882a593Smuzhiyun
mem_ldx1(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2886*4882a593Smuzhiyun static int mem_ldx1(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2887*4882a593Smuzhiyun {
2888*4882a593Smuzhiyun return mem_ldx(nfp_prog, meta, 1);
2889*4882a593Smuzhiyun }
2890*4882a593Smuzhiyun
mem_ldx2(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2891*4882a593Smuzhiyun static int mem_ldx2(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2892*4882a593Smuzhiyun {
2893*4882a593Smuzhiyun return mem_ldx(nfp_prog, meta, 2);
2894*4882a593Smuzhiyun }
2895*4882a593Smuzhiyun
mem_ldx4(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2896*4882a593Smuzhiyun static int mem_ldx4(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2897*4882a593Smuzhiyun {
2898*4882a593Smuzhiyun return mem_ldx(nfp_prog, meta, 4);
2899*4882a593Smuzhiyun }
2900*4882a593Smuzhiyun
mem_ldx8(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2901*4882a593Smuzhiyun static int mem_ldx8(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2902*4882a593Smuzhiyun {
2903*4882a593Smuzhiyun return mem_ldx(nfp_prog, meta, 8);
2904*4882a593Smuzhiyun }
2905*4882a593Smuzhiyun
2906*4882a593Smuzhiyun static int
mem_st_data(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size)2907*4882a593Smuzhiyun mem_st_data(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
2908*4882a593Smuzhiyun unsigned int size)
2909*4882a593Smuzhiyun {
2910*4882a593Smuzhiyun u64 imm = meta->insn.imm; /* sign extend */
2911*4882a593Smuzhiyun swreg off_reg;
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun off_reg = re_load_imm_any(nfp_prog, meta->insn.off, imm_b(nfp_prog));
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun return data_st_host_order(nfp_prog, meta->insn.dst_reg * 2, off_reg,
2916*4882a593Smuzhiyun imm, size);
2917*4882a593Smuzhiyun }
2918*4882a593Smuzhiyun
mem_st(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size)2919*4882a593Smuzhiyun static int mem_st(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
2920*4882a593Smuzhiyun unsigned int size)
2921*4882a593Smuzhiyun {
2922*4882a593Smuzhiyun if (meta->ptr.type == PTR_TO_PACKET)
2923*4882a593Smuzhiyun return mem_st_data(nfp_prog, meta, size);
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun return -EOPNOTSUPP;
2926*4882a593Smuzhiyun }
2927*4882a593Smuzhiyun
mem_st1(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2928*4882a593Smuzhiyun static int mem_st1(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2929*4882a593Smuzhiyun {
2930*4882a593Smuzhiyun return mem_st(nfp_prog, meta, 1);
2931*4882a593Smuzhiyun }
2932*4882a593Smuzhiyun
mem_st2(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2933*4882a593Smuzhiyun static int mem_st2(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2934*4882a593Smuzhiyun {
2935*4882a593Smuzhiyun return mem_st(nfp_prog, meta, 2);
2936*4882a593Smuzhiyun }
2937*4882a593Smuzhiyun
mem_st4(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2938*4882a593Smuzhiyun static int mem_st4(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2939*4882a593Smuzhiyun {
2940*4882a593Smuzhiyun return mem_st(nfp_prog, meta, 4);
2941*4882a593Smuzhiyun }
2942*4882a593Smuzhiyun
mem_st8(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2943*4882a593Smuzhiyun static int mem_st8(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2944*4882a593Smuzhiyun {
2945*4882a593Smuzhiyun return mem_st(nfp_prog, meta, 8);
2946*4882a593Smuzhiyun }
2947*4882a593Smuzhiyun
2948*4882a593Smuzhiyun static int
mem_stx_data(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size)2949*4882a593Smuzhiyun mem_stx_data(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
2950*4882a593Smuzhiyun unsigned int size)
2951*4882a593Smuzhiyun {
2952*4882a593Smuzhiyun swreg off_reg;
2953*4882a593Smuzhiyun
2954*4882a593Smuzhiyun off_reg = re_load_imm_any(nfp_prog, meta->insn.off, imm_b(nfp_prog));
2955*4882a593Smuzhiyun
2956*4882a593Smuzhiyun return data_stx_host_order(nfp_prog, meta->insn.dst_reg * 2, off_reg,
2957*4882a593Smuzhiyun meta->insn.src_reg * 2, size);
2958*4882a593Smuzhiyun }
2959*4882a593Smuzhiyun
2960*4882a593Smuzhiyun static int
mem_stx_stack(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size,unsigned int ptr_off)2961*4882a593Smuzhiyun mem_stx_stack(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
2962*4882a593Smuzhiyun unsigned int size, unsigned int ptr_off)
2963*4882a593Smuzhiyun {
2964*4882a593Smuzhiyun return mem_op_stack(nfp_prog, meta, size, ptr_off,
2965*4882a593Smuzhiyun meta->insn.src_reg * 2, meta->insn.dst_reg * 2,
2966*4882a593Smuzhiyun false, wrp_lmem_store);
2967*4882a593Smuzhiyun }
2968*4882a593Smuzhiyun
mem_stx_xdp(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2969*4882a593Smuzhiyun static int mem_stx_xdp(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2970*4882a593Smuzhiyun {
2971*4882a593Smuzhiyun switch (meta->insn.off) {
2972*4882a593Smuzhiyun case offsetof(struct xdp_md, rx_queue_index):
2973*4882a593Smuzhiyun return nfp_queue_select(nfp_prog, meta);
2974*4882a593Smuzhiyun }
2975*4882a593Smuzhiyun
2976*4882a593Smuzhiyun WARN_ON_ONCE(1); /* verifier should have rejected bad accesses */
2977*4882a593Smuzhiyun return -EOPNOTSUPP;
2978*4882a593Smuzhiyun }
2979*4882a593Smuzhiyun
2980*4882a593Smuzhiyun static int
mem_stx(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,unsigned int size)2981*4882a593Smuzhiyun mem_stx(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
2982*4882a593Smuzhiyun unsigned int size)
2983*4882a593Smuzhiyun {
2984*4882a593Smuzhiyun if (meta->ptr.type == PTR_TO_PACKET)
2985*4882a593Smuzhiyun return mem_stx_data(nfp_prog, meta, size);
2986*4882a593Smuzhiyun
2987*4882a593Smuzhiyun if (meta->ptr.type == PTR_TO_STACK)
2988*4882a593Smuzhiyun return mem_stx_stack(nfp_prog, meta, size,
2989*4882a593Smuzhiyun meta->ptr.off + meta->ptr.var_off.value);
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun return -EOPNOTSUPP;
2992*4882a593Smuzhiyun }
2993*4882a593Smuzhiyun
mem_stx1(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2994*4882a593Smuzhiyun static int mem_stx1(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
2995*4882a593Smuzhiyun {
2996*4882a593Smuzhiyun return mem_stx(nfp_prog, meta, 1);
2997*4882a593Smuzhiyun }
2998*4882a593Smuzhiyun
mem_stx2(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)2999*4882a593Smuzhiyun static int mem_stx2(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3000*4882a593Smuzhiyun {
3001*4882a593Smuzhiyun return mem_stx(nfp_prog, meta, 2);
3002*4882a593Smuzhiyun }
3003*4882a593Smuzhiyun
mem_stx4(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3004*4882a593Smuzhiyun static int mem_stx4(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3005*4882a593Smuzhiyun {
3006*4882a593Smuzhiyun if (meta->ptr.type == PTR_TO_CTX)
3007*4882a593Smuzhiyun if (nfp_prog->type == BPF_PROG_TYPE_XDP)
3008*4882a593Smuzhiyun return mem_stx_xdp(nfp_prog, meta);
3009*4882a593Smuzhiyun return mem_stx(nfp_prog, meta, 4);
3010*4882a593Smuzhiyun }
3011*4882a593Smuzhiyun
mem_stx8(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3012*4882a593Smuzhiyun static int mem_stx8(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3013*4882a593Smuzhiyun {
3014*4882a593Smuzhiyun return mem_stx(nfp_prog, meta, 8);
3015*4882a593Smuzhiyun }
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun static int
mem_xadd(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,bool is64)3018*4882a593Smuzhiyun mem_xadd(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta, bool is64)
3019*4882a593Smuzhiyun {
3020*4882a593Smuzhiyun u8 dst_gpr = meta->insn.dst_reg * 2;
3021*4882a593Smuzhiyun u8 src_gpr = meta->insn.src_reg * 2;
3022*4882a593Smuzhiyun unsigned int full_add, out;
3023*4882a593Smuzhiyun swreg addra, addrb, off;
3024*4882a593Smuzhiyun
3025*4882a593Smuzhiyun off = ur_load_imm_any(nfp_prog, meta->insn.off, imm_b(nfp_prog));
3026*4882a593Smuzhiyun
3027*4882a593Smuzhiyun /* We can fit 16 bits into command immediate, if we know the immediate
3028*4882a593Smuzhiyun * is guaranteed to either always or never fit into 16 bit we only
3029*4882a593Smuzhiyun * generate code to handle that particular case, otherwise generate
3030*4882a593Smuzhiyun * code for both.
3031*4882a593Smuzhiyun */
3032*4882a593Smuzhiyun out = nfp_prog_current_offset(nfp_prog);
3033*4882a593Smuzhiyun full_add = nfp_prog_current_offset(nfp_prog);
3034*4882a593Smuzhiyun
3035*4882a593Smuzhiyun if (meta->insn.off) {
3036*4882a593Smuzhiyun out += 2;
3037*4882a593Smuzhiyun full_add += 2;
3038*4882a593Smuzhiyun }
3039*4882a593Smuzhiyun if (meta->xadd_maybe_16bit) {
3040*4882a593Smuzhiyun out += 3;
3041*4882a593Smuzhiyun full_add += 3;
3042*4882a593Smuzhiyun }
3043*4882a593Smuzhiyun if (meta->xadd_over_16bit)
3044*4882a593Smuzhiyun out += 2 + is64;
3045*4882a593Smuzhiyun if (meta->xadd_maybe_16bit && meta->xadd_over_16bit) {
3046*4882a593Smuzhiyun out += 5;
3047*4882a593Smuzhiyun full_add += 5;
3048*4882a593Smuzhiyun }
3049*4882a593Smuzhiyun
3050*4882a593Smuzhiyun /* Generate the branch for choosing add_imm vs add */
3051*4882a593Smuzhiyun if (meta->xadd_maybe_16bit && meta->xadd_over_16bit) {
3052*4882a593Smuzhiyun swreg max_imm = imm_a(nfp_prog);
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun wrp_immed(nfp_prog, max_imm, 0xffff);
3055*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
3056*4882a593Smuzhiyun max_imm, ALU_OP_SUB, reg_b(src_gpr));
3057*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
3058*4882a593Smuzhiyun reg_imm(0), ALU_OP_SUB_C, reg_b(src_gpr + 1));
3059*4882a593Smuzhiyun emit_br(nfp_prog, BR_BLO, full_add, meta->insn.off ? 2 : 0);
3060*4882a593Smuzhiyun /* defer for add */
3061*4882a593Smuzhiyun }
3062*4882a593Smuzhiyun
3063*4882a593Smuzhiyun /* If insn has an offset add to the address */
3064*4882a593Smuzhiyun if (!meta->insn.off) {
3065*4882a593Smuzhiyun addra = reg_a(dst_gpr);
3066*4882a593Smuzhiyun addrb = reg_b(dst_gpr + 1);
3067*4882a593Smuzhiyun } else {
3068*4882a593Smuzhiyun emit_alu(nfp_prog, imma_a(nfp_prog),
3069*4882a593Smuzhiyun reg_a(dst_gpr), ALU_OP_ADD, off);
3070*4882a593Smuzhiyun emit_alu(nfp_prog, imma_b(nfp_prog),
3071*4882a593Smuzhiyun reg_a(dst_gpr + 1), ALU_OP_ADD_C, reg_imm(0));
3072*4882a593Smuzhiyun addra = imma_a(nfp_prog);
3073*4882a593Smuzhiyun addrb = imma_b(nfp_prog);
3074*4882a593Smuzhiyun }
3075*4882a593Smuzhiyun
3076*4882a593Smuzhiyun /* Generate the add_imm if 16 bits are possible */
3077*4882a593Smuzhiyun if (meta->xadd_maybe_16bit) {
3078*4882a593Smuzhiyun swreg prev_alu = imm_a(nfp_prog);
3079*4882a593Smuzhiyun
3080*4882a593Smuzhiyun wrp_immed(nfp_prog, prev_alu,
3081*4882a593Smuzhiyun FIELD_PREP(CMD_OVE_DATA, 2) |
3082*4882a593Smuzhiyun CMD_OVE_LEN |
3083*4882a593Smuzhiyun FIELD_PREP(CMD_OV_LEN, 0x8 | is64 << 2));
3084*4882a593Smuzhiyun wrp_reg_or_subpart(nfp_prog, prev_alu, reg_b(src_gpr), 2, 2);
3085*4882a593Smuzhiyun emit_cmd_indir(nfp_prog, CMD_TGT_ADD_IMM, CMD_MODE_40b_BA, 0,
3086*4882a593Smuzhiyun addra, addrb, 0, CMD_CTX_NO_SWAP);
3087*4882a593Smuzhiyun
3088*4882a593Smuzhiyun if (meta->xadd_over_16bit)
3089*4882a593Smuzhiyun emit_br(nfp_prog, BR_UNC, out, 0);
3090*4882a593Smuzhiyun }
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, full_add))
3093*4882a593Smuzhiyun return -EINVAL;
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun /* Generate the add if 16 bits are not guaranteed */
3096*4882a593Smuzhiyun if (meta->xadd_over_16bit) {
3097*4882a593Smuzhiyun emit_cmd(nfp_prog, CMD_TGT_ADD, CMD_MODE_40b_BA, 0,
3098*4882a593Smuzhiyun addra, addrb, is64 << 2,
3099*4882a593Smuzhiyun is64 ? CMD_CTX_SWAP_DEFER2 : CMD_CTX_SWAP_DEFER1);
3100*4882a593Smuzhiyun
3101*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_xfer(0), reg_a(src_gpr));
3102*4882a593Smuzhiyun if (is64)
3103*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_xfer(1), reg_a(src_gpr + 1));
3104*4882a593Smuzhiyun }
3105*4882a593Smuzhiyun
3106*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, out))
3107*4882a593Smuzhiyun return -EINVAL;
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun return 0;
3110*4882a593Smuzhiyun }
3111*4882a593Smuzhiyun
mem_xadd4(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3112*4882a593Smuzhiyun static int mem_xadd4(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3113*4882a593Smuzhiyun {
3114*4882a593Smuzhiyun return mem_xadd(nfp_prog, meta, false);
3115*4882a593Smuzhiyun }
3116*4882a593Smuzhiyun
mem_xadd8(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3117*4882a593Smuzhiyun static int mem_xadd8(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3118*4882a593Smuzhiyun {
3119*4882a593Smuzhiyun return mem_xadd(nfp_prog, meta, true);
3120*4882a593Smuzhiyun }
3121*4882a593Smuzhiyun
jump(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3122*4882a593Smuzhiyun static int jump(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3123*4882a593Smuzhiyun {
3124*4882a593Smuzhiyun emit_br(nfp_prog, BR_UNC, meta->insn.off, 0);
3125*4882a593Smuzhiyun
3126*4882a593Smuzhiyun return 0;
3127*4882a593Smuzhiyun }
3128*4882a593Smuzhiyun
jeq_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3129*4882a593Smuzhiyun static int jeq_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3130*4882a593Smuzhiyun {
3131*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
3132*4882a593Smuzhiyun u64 imm = insn->imm; /* sign extend */
3133*4882a593Smuzhiyun swreg or1, or2, tmp_reg;
3134*4882a593Smuzhiyun
3135*4882a593Smuzhiyun or1 = reg_a(insn->dst_reg * 2);
3136*4882a593Smuzhiyun or2 = reg_b(insn->dst_reg * 2 + 1);
3137*4882a593Smuzhiyun
3138*4882a593Smuzhiyun if (imm & ~0U) {
3139*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, imm & ~0U, imm_b(nfp_prog));
3140*4882a593Smuzhiyun emit_alu(nfp_prog, imm_a(nfp_prog),
3141*4882a593Smuzhiyun reg_a(insn->dst_reg * 2), ALU_OP_XOR, tmp_reg);
3142*4882a593Smuzhiyun or1 = imm_a(nfp_prog);
3143*4882a593Smuzhiyun }
3144*4882a593Smuzhiyun
3145*4882a593Smuzhiyun if (imm >> 32) {
3146*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, imm >> 32, imm_b(nfp_prog));
3147*4882a593Smuzhiyun emit_alu(nfp_prog, imm_b(nfp_prog),
3148*4882a593Smuzhiyun reg_a(insn->dst_reg * 2 + 1), ALU_OP_XOR, tmp_reg);
3149*4882a593Smuzhiyun or2 = imm_b(nfp_prog);
3150*4882a593Smuzhiyun }
3151*4882a593Smuzhiyun
3152*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), or1, ALU_OP_OR, or2);
3153*4882a593Smuzhiyun emit_br(nfp_prog, BR_BEQ, insn->off, 0);
3154*4882a593Smuzhiyun
3155*4882a593Smuzhiyun return 0;
3156*4882a593Smuzhiyun }
3157*4882a593Smuzhiyun
jeq32_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3158*4882a593Smuzhiyun static int jeq32_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3159*4882a593Smuzhiyun {
3160*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
3161*4882a593Smuzhiyun swreg tmp_reg;
3162*4882a593Smuzhiyun
3163*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, insn->imm, imm_b(nfp_prog));
3164*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
3165*4882a593Smuzhiyun reg_a(insn->dst_reg * 2), ALU_OP_XOR, tmp_reg);
3166*4882a593Smuzhiyun emit_br(nfp_prog, BR_BEQ, insn->off, 0);
3167*4882a593Smuzhiyun
3168*4882a593Smuzhiyun return 0;
3169*4882a593Smuzhiyun }
3170*4882a593Smuzhiyun
jset_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3171*4882a593Smuzhiyun static int jset_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3172*4882a593Smuzhiyun {
3173*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
3174*4882a593Smuzhiyun u64 imm = insn->imm; /* sign extend */
3175*4882a593Smuzhiyun u8 dst_gpr = insn->dst_reg * 2;
3176*4882a593Smuzhiyun swreg tmp_reg;
3177*4882a593Smuzhiyun
3178*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, imm & ~0U, imm_b(nfp_prog));
3179*4882a593Smuzhiyun emit_alu(nfp_prog, imm_b(nfp_prog),
3180*4882a593Smuzhiyun reg_a(dst_gpr), ALU_OP_AND, tmp_reg);
3181*4882a593Smuzhiyun /* Upper word of the mask can only be 0 or ~0 from sign extension,
3182*4882a593Smuzhiyun * so either ignore it or OR the whole thing in.
3183*4882a593Smuzhiyun */
3184*4882a593Smuzhiyun if (is_mbpf_jmp64(meta) && imm >> 32) {
3185*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
3186*4882a593Smuzhiyun reg_a(dst_gpr + 1), ALU_OP_OR, imm_b(nfp_prog));
3187*4882a593Smuzhiyun }
3188*4882a593Smuzhiyun emit_br(nfp_prog, BR_BNE, insn->off, 0);
3189*4882a593Smuzhiyun
3190*4882a593Smuzhiyun return 0;
3191*4882a593Smuzhiyun }
3192*4882a593Smuzhiyun
jne_imm(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3193*4882a593Smuzhiyun static int jne_imm(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3194*4882a593Smuzhiyun {
3195*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
3196*4882a593Smuzhiyun u64 imm = insn->imm; /* sign extend */
3197*4882a593Smuzhiyun bool is_jmp32 = is_mbpf_jmp32(meta);
3198*4882a593Smuzhiyun swreg tmp_reg;
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun if (!imm) {
3201*4882a593Smuzhiyun if (is_jmp32)
3202*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_none(), ALU_OP_NONE,
3203*4882a593Smuzhiyun reg_b(insn->dst_reg * 2));
3204*4882a593Smuzhiyun else
3205*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(insn->dst_reg * 2),
3206*4882a593Smuzhiyun ALU_OP_OR, reg_b(insn->dst_reg * 2 + 1));
3207*4882a593Smuzhiyun emit_br(nfp_prog, BR_BNE, insn->off, 0);
3208*4882a593Smuzhiyun return 0;
3209*4882a593Smuzhiyun }
3210*4882a593Smuzhiyun
3211*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, imm & ~0U, imm_b(nfp_prog));
3212*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
3213*4882a593Smuzhiyun reg_a(insn->dst_reg * 2), ALU_OP_XOR, tmp_reg);
3214*4882a593Smuzhiyun emit_br(nfp_prog, BR_BNE, insn->off, 0);
3215*4882a593Smuzhiyun
3216*4882a593Smuzhiyun if (is_jmp32)
3217*4882a593Smuzhiyun return 0;
3218*4882a593Smuzhiyun
3219*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, imm >> 32, imm_b(nfp_prog));
3220*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(),
3221*4882a593Smuzhiyun reg_a(insn->dst_reg * 2 + 1), ALU_OP_XOR, tmp_reg);
3222*4882a593Smuzhiyun emit_br(nfp_prog, BR_BNE, insn->off, 0);
3223*4882a593Smuzhiyun
3224*4882a593Smuzhiyun return 0;
3225*4882a593Smuzhiyun }
3226*4882a593Smuzhiyun
jeq_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3227*4882a593Smuzhiyun static int jeq_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3228*4882a593Smuzhiyun {
3229*4882a593Smuzhiyun const struct bpf_insn *insn = &meta->insn;
3230*4882a593Smuzhiyun
3231*4882a593Smuzhiyun emit_alu(nfp_prog, imm_a(nfp_prog), reg_a(insn->dst_reg * 2),
3232*4882a593Smuzhiyun ALU_OP_XOR, reg_b(insn->src_reg * 2));
3233*4882a593Smuzhiyun if (is_mbpf_jmp64(meta)) {
3234*4882a593Smuzhiyun emit_alu(nfp_prog, imm_b(nfp_prog),
3235*4882a593Smuzhiyun reg_a(insn->dst_reg * 2 + 1), ALU_OP_XOR,
3236*4882a593Smuzhiyun reg_b(insn->src_reg * 2 + 1));
3237*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), imm_a(nfp_prog), ALU_OP_OR,
3238*4882a593Smuzhiyun imm_b(nfp_prog));
3239*4882a593Smuzhiyun }
3240*4882a593Smuzhiyun emit_br(nfp_prog, BR_BEQ, insn->off, 0);
3241*4882a593Smuzhiyun
3242*4882a593Smuzhiyun return 0;
3243*4882a593Smuzhiyun }
3244*4882a593Smuzhiyun
jset_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3245*4882a593Smuzhiyun static int jset_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3246*4882a593Smuzhiyun {
3247*4882a593Smuzhiyun return wrp_test_reg(nfp_prog, meta, ALU_OP_AND, BR_BNE);
3248*4882a593Smuzhiyun }
3249*4882a593Smuzhiyun
jne_reg(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3250*4882a593Smuzhiyun static int jne_reg(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3251*4882a593Smuzhiyun {
3252*4882a593Smuzhiyun return wrp_test_reg(nfp_prog, meta, ALU_OP_XOR, BR_BNE);
3253*4882a593Smuzhiyun }
3254*4882a593Smuzhiyun
3255*4882a593Smuzhiyun static int
bpf_to_bpf_call(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3256*4882a593Smuzhiyun bpf_to_bpf_call(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3257*4882a593Smuzhiyun {
3258*4882a593Smuzhiyun u32 ret_tgt, stack_depth, offset_br;
3259*4882a593Smuzhiyun swreg tmp_reg;
3260*4882a593Smuzhiyun
3261*4882a593Smuzhiyun stack_depth = round_up(nfp_prog->stack_frame_depth, STACK_FRAME_ALIGN);
3262*4882a593Smuzhiyun /* Space for saving the return address is accounted for by the callee,
3263*4882a593Smuzhiyun * so stack_depth can be zero for the main function.
3264*4882a593Smuzhiyun */
3265*4882a593Smuzhiyun if (stack_depth) {
3266*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, stack_depth,
3267*4882a593Smuzhiyun stack_imm(nfp_prog));
3268*4882a593Smuzhiyun emit_alu(nfp_prog, stack_reg(nfp_prog),
3269*4882a593Smuzhiyun stack_reg(nfp_prog), ALU_OP_ADD, tmp_reg);
3270*4882a593Smuzhiyun emit_csr_wr(nfp_prog, stack_reg(nfp_prog),
3271*4882a593Smuzhiyun NFP_CSR_ACT_LM_ADDR0);
3272*4882a593Smuzhiyun }
3273*4882a593Smuzhiyun
3274*4882a593Smuzhiyun /* Two cases for jumping to the callee:
3275*4882a593Smuzhiyun *
3276*4882a593Smuzhiyun * - If callee uses and needs to save R6~R9 then:
3277*4882a593Smuzhiyun * 1. Put the start offset of the callee into imm_b(). This will
3278*4882a593Smuzhiyun * require a fixup step, as we do not necessarily know this
3279*4882a593Smuzhiyun * address yet.
3280*4882a593Smuzhiyun * 2. Put the return address from the callee to the caller into
3281*4882a593Smuzhiyun * register ret_reg().
3282*4882a593Smuzhiyun * 3. (After defer slots are consumed) Jump to the subroutine that
3283*4882a593Smuzhiyun * pushes the registers to the stack.
3284*4882a593Smuzhiyun * The subroutine acts as a trampoline, and returns to the address in
3285*4882a593Smuzhiyun * imm_b(), i.e. jumps to the callee.
3286*4882a593Smuzhiyun *
3287*4882a593Smuzhiyun * - If callee does not need to save R6~R9 then just load return
3288*4882a593Smuzhiyun * address to the caller in ret_reg(), and jump to the callee
3289*4882a593Smuzhiyun * directly.
3290*4882a593Smuzhiyun *
3291*4882a593Smuzhiyun * Using ret_reg() to pass the return address to the callee is set here
3292*4882a593Smuzhiyun * as a convention. The callee can then push this address onto its
3293*4882a593Smuzhiyun * stack frame in its prologue. The advantages of passing the return
3294*4882a593Smuzhiyun * address through ret_reg(), instead of pushing it to the stack right
3295*4882a593Smuzhiyun * here, are the following:
3296*4882a593Smuzhiyun * - It looks cleaner.
3297*4882a593Smuzhiyun * - If the called function is called multiple time, we get a lower
3298*4882a593Smuzhiyun * program size.
3299*4882a593Smuzhiyun * - We save two no-op instructions that should be added just before
3300*4882a593Smuzhiyun * the emit_br() when stack depth is not null otherwise.
3301*4882a593Smuzhiyun * - If we ever find a register to hold the return address during whole
3302*4882a593Smuzhiyun * execution of the callee, we will not have to push the return
3303*4882a593Smuzhiyun * address to the stack for leaf functions.
3304*4882a593Smuzhiyun */
3305*4882a593Smuzhiyun if (!meta->jmp_dst) {
3306*4882a593Smuzhiyun pr_err("BUG: BPF-to-BPF call has no destination recorded\n");
3307*4882a593Smuzhiyun return -ELOOP;
3308*4882a593Smuzhiyun }
3309*4882a593Smuzhiyun if (nfp_prog->subprog[meta->jmp_dst->subprog_idx].needs_reg_push) {
3310*4882a593Smuzhiyun ret_tgt = nfp_prog_current_offset(nfp_prog) + 3;
3311*4882a593Smuzhiyun emit_br_relo(nfp_prog, BR_UNC, BR_OFF_RELO, 2,
3312*4882a593Smuzhiyun RELO_BR_GO_CALL_PUSH_REGS);
3313*4882a593Smuzhiyun offset_br = nfp_prog_current_offset(nfp_prog);
3314*4882a593Smuzhiyun wrp_immed_relo(nfp_prog, imm_b(nfp_prog), 0, RELO_IMMED_REL);
3315*4882a593Smuzhiyun } else {
3316*4882a593Smuzhiyun ret_tgt = nfp_prog_current_offset(nfp_prog) + 2;
3317*4882a593Smuzhiyun emit_br(nfp_prog, BR_UNC, meta->insn.imm, 1);
3318*4882a593Smuzhiyun offset_br = nfp_prog_current_offset(nfp_prog);
3319*4882a593Smuzhiyun }
3320*4882a593Smuzhiyun wrp_immed_relo(nfp_prog, ret_reg(nfp_prog), ret_tgt, RELO_IMMED_REL);
3321*4882a593Smuzhiyun
3322*4882a593Smuzhiyun if (!nfp_prog_confirm_current_offset(nfp_prog, ret_tgt))
3323*4882a593Smuzhiyun return -EINVAL;
3324*4882a593Smuzhiyun
3325*4882a593Smuzhiyun if (stack_depth) {
3326*4882a593Smuzhiyun tmp_reg = ur_load_imm_any(nfp_prog, stack_depth,
3327*4882a593Smuzhiyun stack_imm(nfp_prog));
3328*4882a593Smuzhiyun emit_alu(nfp_prog, stack_reg(nfp_prog),
3329*4882a593Smuzhiyun stack_reg(nfp_prog), ALU_OP_SUB, tmp_reg);
3330*4882a593Smuzhiyun emit_csr_wr(nfp_prog, stack_reg(nfp_prog),
3331*4882a593Smuzhiyun NFP_CSR_ACT_LM_ADDR0);
3332*4882a593Smuzhiyun wrp_nops(nfp_prog, 3);
3333*4882a593Smuzhiyun }
3334*4882a593Smuzhiyun
3335*4882a593Smuzhiyun meta->num_insns_after_br = nfp_prog_current_offset(nfp_prog);
3336*4882a593Smuzhiyun meta->num_insns_after_br -= offset_br;
3337*4882a593Smuzhiyun
3338*4882a593Smuzhiyun return 0;
3339*4882a593Smuzhiyun }
3340*4882a593Smuzhiyun
helper_call(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3341*4882a593Smuzhiyun static int helper_call(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3342*4882a593Smuzhiyun {
3343*4882a593Smuzhiyun switch (meta->insn.imm) {
3344*4882a593Smuzhiyun case BPF_FUNC_xdp_adjust_head:
3345*4882a593Smuzhiyun return adjust_head(nfp_prog, meta);
3346*4882a593Smuzhiyun case BPF_FUNC_xdp_adjust_tail:
3347*4882a593Smuzhiyun return adjust_tail(nfp_prog, meta);
3348*4882a593Smuzhiyun case BPF_FUNC_map_lookup_elem:
3349*4882a593Smuzhiyun case BPF_FUNC_map_update_elem:
3350*4882a593Smuzhiyun case BPF_FUNC_map_delete_elem:
3351*4882a593Smuzhiyun return map_call_stack_common(nfp_prog, meta);
3352*4882a593Smuzhiyun case BPF_FUNC_get_prandom_u32:
3353*4882a593Smuzhiyun return nfp_get_prandom_u32(nfp_prog, meta);
3354*4882a593Smuzhiyun case BPF_FUNC_perf_event_output:
3355*4882a593Smuzhiyun return nfp_perf_event_output(nfp_prog, meta);
3356*4882a593Smuzhiyun default:
3357*4882a593Smuzhiyun WARN_ONCE(1, "verifier allowed unsupported function\n");
3358*4882a593Smuzhiyun return -EOPNOTSUPP;
3359*4882a593Smuzhiyun }
3360*4882a593Smuzhiyun }
3361*4882a593Smuzhiyun
call(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3362*4882a593Smuzhiyun static int call(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3363*4882a593Smuzhiyun {
3364*4882a593Smuzhiyun if (is_mbpf_pseudo_call(meta))
3365*4882a593Smuzhiyun return bpf_to_bpf_call(nfp_prog, meta);
3366*4882a593Smuzhiyun else
3367*4882a593Smuzhiyun return helper_call(nfp_prog, meta);
3368*4882a593Smuzhiyun }
3369*4882a593Smuzhiyun
nfp_is_main_function(struct nfp_insn_meta * meta)3370*4882a593Smuzhiyun static bool nfp_is_main_function(struct nfp_insn_meta *meta)
3371*4882a593Smuzhiyun {
3372*4882a593Smuzhiyun return meta->subprog_idx == 0;
3373*4882a593Smuzhiyun }
3374*4882a593Smuzhiyun
goto_out(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3375*4882a593Smuzhiyun static int goto_out(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3376*4882a593Smuzhiyun {
3377*4882a593Smuzhiyun emit_br_relo(nfp_prog, BR_UNC, BR_OFF_RELO, 0, RELO_BR_GO_OUT);
3378*4882a593Smuzhiyun
3379*4882a593Smuzhiyun return 0;
3380*4882a593Smuzhiyun }
3381*4882a593Smuzhiyun
3382*4882a593Smuzhiyun static int
nfp_subprog_epilogue(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3383*4882a593Smuzhiyun nfp_subprog_epilogue(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3384*4882a593Smuzhiyun {
3385*4882a593Smuzhiyun if (nfp_prog->subprog[meta->subprog_idx].needs_reg_push) {
3386*4882a593Smuzhiyun /* Pop R6~R9 to the stack via related subroutine.
3387*4882a593Smuzhiyun * We loaded the return address to the caller into ret_reg().
3388*4882a593Smuzhiyun * This means that the subroutine does not come back here, we
3389*4882a593Smuzhiyun * make it jump back to the subprogram caller directly!
3390*4882a593Smuzhiyun */
3391*4882a593Smuzhiyun emit_br_relo(nfp_prog, BR_UNC, BR_OFF_RELO, 1,
3392*4882a593Smuzhiyun RELO_BR_GO_CALL_POP_REGS);
3393*4882a593Smuzhiyun /* Pop return address from the stack. */
3394*4882a593Smuzhiyun wrp_mov(nfp_prog, ret_reg(nfp_prog), reg_lm(0, 0));
3395*4882a593Smuzhiyun } else {
3396*4882a593Smuzhiyun /* Pop return address from the stack. */
3397*4882a593Smuzhiyun wrp_mov(nfp_prog, ret_reg(nfp_prog), reg_lm(0, 0));
3398*4882a593Smuzhiyun /* Jump back to caller if no callee-saved registers were used
3399*4882a593Smuzhiyun * by the subprogram.
3400*4882a593Smuzhiyun */
3401*4882a593Smuzhiyun emit_rtn(nfp_prog, ret_reg(nfp_prog), 0);
3402*4882a593Smuzhiyun }
3403*4882a593Smuzhiyun
3404*4882a593Smuzhiyun return 0;
3405*4882a593Smuzhiyun }
3406*4882a593Smuzhiyun
jmp_exit(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3407*4882a593Smuzhiyun static int jmp_exit(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3408*4882a593Smuzhiyun {
3409*4882a593Smuzhiyun if (nfp_is_main_function(meta))
3410*4882a593Smuzhiyun return goto_out(nfp_prog, meta);
3411*4882a593Smuzhiyun else
3412*4882a593Smuzhiyun return nfp_subprog_epilogue(nfp_prog, meta);
3413*4882a593Smuzhiyun }
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun static const instr_cb_t instr_cb[256] = {
3416*4882a593Smuzhiyun [BPF_ALU64 | BPF_MOV | BPF_X] = mov_reg64,
3417*4882a593Smuzhiyun [BPF_ALU64 | BPF_MOV | BPF_K] = mov_imm64,
3418*4882a593Smuzhiyun [BPF_ALU64 | BPF_XOR | BPF_X] = xor_reg64,
3419*4882a593Smuzhiyun [BPF_ALU64 | BPF_XOR | BPF_K] = xor_imm64,
3420*4882a593Smuzhiyun [BPF_ALU64 | BPF_AND | BPF_X] = and_reg64,
3421*4882a593Smuzhiyun [BPF_ALU64 | BPF_AND | BPF_K] = and_imm64,
3422*4882a593Smuzhiyun [BPF_ALU64 | BPF_OR | BPF_X] = or_reg64,
3423*4882a593Smuzhiyun [BPF_ALU64 | BPF_OR | BPF_K] = or_imm64,
3424*4882a593Smuzhiyun [BPF_ALU64 | BPF_ADD | BPF_X] = add_reg64,
3425*4882a593Smuzhiyun [BPF_ALU64 | BPF_ADD | BPF_K] = add_imm64,
3426*4882a593Smuzhiyun [BPF_ALU64 | BPF_SUB | BPF_X] = sub_reg64,
3427*4882a593Smuzhiyun [BPF_ALU64 | BPF_SUB | BPF_K] = sub_imm64,
3428*4882a593Smuzhiyun [BPF_ALU64 | BPF_MUL | BPF_X] = mul_reg64,
3429*4882a593Smuzhiyun [BPF_ALU64 | BPF_MUL | BPF_K] = mul_imm64,
3430*4882a593Smuzhiyun [BPF_ALU64 | BPF_DIV | BPF_X] = div_reg64,
3431*4882a593Smuzhiyun [BPF_ALU64 | BPF_DIV | BPF_K] = div_imm64,
3432*4882a593Smuzhiyun [BPF_ALU64 | BPF_NEG] = neg_reg64,
3433*4882a593Smuzhiyun [BPF_ALU64 | BPF_LSH | BPF_X] = shl_reg64,
3434*4882a593Smuzhiyun [BPF_ALU64 | BPF_LSH | BPF_K] = shl_imm64,
3435*4882a593Smuzhiyun [BPF_ALU64 | BPF_RSH | BPF_X] = shr_reg64,
3436*4882a593Smuzhiyun [BPF_ALU64 | BPF_RSH | BPF_K] = shr_imm64,
3437*4882a593Smuzhiyun [BPF_ALU64 | BPF_ARSH | BPF_X] = ashr_reg64,
3438*4882a593Smuzhiyun [BPF_ALU64 | BPF_ARSH | BPF_K] = ashr_imm64,
3439*4882a593Smuzhiyun [BPF_ALU | BPF_MOV | BPF_X] = mov_reg,
3440*4882a593Smuzhiyun [BPF_ALU | BPF_MOV | BPF_K] = mov_imm,
3441*4882a593Smuzhiyun [BPF_ALU | BPF_XOR | BPF_X] = xor_reg,
3442*4882a593Smuzhiyun [BPF_ALU | BPF_XOR | BPF_K] = xor_imm,
3443*4882a593Smuzhiyun [BPF_ALU | BPF_AND | BPF_X] = and_reg,
3444*4882a593Smuzhiyun [BPF_ALU | BPF_AND | BPF_K] = and_imm,
3445*4882a593Smuzhiyun [BPF_ALU | BPF_OR | BPF_X] = or_reg,
3446*4882a593Smuzhiyun [BPF_ALU | BPF_OR | BPF_K] = or_imm,
3447*4882a593Smuzhiyun [BPF_ALU | BPF_ADD | BPF_X] = add_reg,
3448*4882a593Smuzhiyun [BPF_ALU | BPF_ADD | BPF_K] = add_imm,
3449*4882a593Smuzhiyun [BPF_ALU | BPF_SUB | BPF_X] = sub_reg,
3450*4882a593Smuzhiyun [BPF_ALU | BPF_SUB | BPF_K] = sub_imm,
3451*4882a593Smuzhiyun [BPF_ALU | BPF_MUL | BPF_X] = mul_reg,
3452*4882a593Smuzhiyun [BPF_ALU | BPF_MUL | BPF_K] = mul_imm,
3453*4882a593Smuzhiyun [BPF_ALU | BPF_DIV | BPF_X] = div_reg,
3454*4882a593Smuzhiyun [BPF_ALU | BPF_DIV | BPF_K] = div_imm,
3455*4882a593Smuzhiyun [BPF_ALU | BPF_NEG] = neg_reg,
3456*4882a593Smuzhiyun [BPF_ALU | BPF_LSH | BPF_X] = shl_reg,
3457*4882a593Smuzhiyun [BPF_ALU | BPF_LSH | BPF_K] = shl_imm,
3458*4882a593Smuzhiyun [BPF_ALU | BPF_RSH | BPF_X] = shr_reg,
3459*4882a593Smuzhiyun [BPF_ALU | BPF_RSH | BPF_K] = shr_imm,
3460*4882a593Smuzhiyun [BPF_ALU | BPF_ARSH | BPF_X] = ashr_reg,
3461*4882a593Smuzhiyun [BPF_ALU | BPF_ARSH | BPF_K] = ashr_imm,
3462*4882a593Smuzhiyun [BPF_ALU | BPF_END | BPF_X] = end_reg32,
3463*4882a593Smuzhiyun [BPF_LD | BPF_IMM | BPF_DW] = imm_ld8,
3464*4882a593Smuzhiyun [BPF_LD | BPF_ABS | BPF_B] = data_ld1,
3465*4882a593Smuzhiyun [BPF_LD | BPF_ABS | BPF_H] = data_ld2,
3466*4882a593Smuzhiyun [BPF_LD | BPF_ABS | BPF_W] = data_ld4,
3467*4882a593Smuzhiyun [BPF_LD | BPF_IND | BPF_B] = data_ind_ld1,
3468*4882a593Smuzhiyun [BPF_LD | BPF_IND | BPF_H] = data_ind_ld2,
3469*4882a593Smuzhiyun [BPF_LD | BPF_IND | BPF_W] = data_ind_ld4,
3470*4882a593Smuzhiyun [BPF_LDX | BPF_MEM | BPF_B] = mem_ldx1,
3471*4882a593Smuzhiyun [BPF_LDX | BPF_MEM | BPF_H] = mem_ldx2,
3472*4882a593Smuzhiyun [BPF_LDX | BPF_MEM | BPF_W] = mem_ldx4,
3473*4882a593Smuzhiyun [BPF_LDX | BPF_MEM | BPF_DW] = mem_ldx8,
3474*4882a593Smuzhiyun [BPF_STX | BPF_MEM | BPF_B] = mem_stx1,
3475*4882a593Smuzhiyun [BPF_STX | BPF_MEM | BPF_H] = mem_stx2,
3476*4882a593Smuzhiyun [BPF_STX | BPF_MEM | BPF_W] = mem_stx4,
3477*4882a593Smuzhiyun [BPF_STX | BPF_MEM | BPF_DW] = mem_stx8,
3478*4882a593Smuzhiyun [BPF_STX | BPF_XADD | BPF_W] = mem_xadd4,
3479*4882a593Smuzhiyun [BPF_STX | BPF_XADD | BPF_DW] = mem_xadd8,
3480*4882a593Smuzhiyun [BPF_ST | BPF_MEM | BPF_B] = mem_st1,
3481*4882a593Smuzhiyun [BPF_ST | BPF_MEM | BPF_H] = mem_st2,
3482*4882a593Smuzhiyun [BPF_ST | BPF_MEM | BPF_W] = mem_st4,
3483*4882a593Smuzhiyun [BPF_ST | BPF_MEM | BPF_DW] = mem_st8,
3484*4882a593Smuzhiyun [BPF_JMP | BPF_JA | BPF_K] = jump,
3485*4882a593Smuzhiyun [BPF_JMP | BPF_JEQ | BPF_K] = jeq_imm,
3486*4882a593Smuzhiyun [BPF_JMP | BPF_JGT | BPF_K] = cmp_imm,
3487*4882a593Smuzhiyun [BPF_JMP | BPF_JGE | BPF_K] = cmp_imm,
3488*4882a593Smuzhiyun [BPF_JMP | BPF_JLT | BPF_K] = cmp_imm,
3489*4882a593Smuzhiyun [BPF_JMP | BPF_JLE | BPF_K] = cmp_imm,
3490*4882a593Smuzhiyun [BPF_JMP | BPF_JSGT | BPF_K] = cmp_imm,
3491*4882a593Smuzhiyun [BPF_JMP | BPF_JSGE | BPF_K] = cmp_imm,
3492*4882a593Smuzhiyun [BPF_JMP | BPF_JSLT | BPF_K] = cmp_imm,
3493*4882a593Smuzhiyun [BPF_JMP | BPF_JSLE | BPF_K] = cmp_imm,
3494*4882a593Smuzhiyun [BPF_JMP | BPF_JSET | BPF_K] = jset_imm,
3495*4882a593Smuzhiyun [BPF_JMP | BPF_JNE | BPF_K] = jne_imm,
3496*4882a593Smuzhiyun [BPF_JMP | BPF_JEQ | BPF_X] = jeq_reg,
3497*4882a593Smuzhiyun [BPF_JMP | BPF_JGT | BPF_X] = cmp_reg,
3498*4882a593Smuzhiyun [BPF_JMP | BPF_JGE | BPF_X] = cmp_reg,
3499*4882a593Smuzhiyun [BPF_JMP | BPF_JLT | BPF_X] = cmp_reg,
3500*4882a593Smuzhiyun [BPF_JMP | BPF_JLE | BPF_X] = cmp_reg,
3501*4882a593Smuzhiyun [BPF_JMP | BPF_JSGT | BPF_X] = cmp_reg,
3502*4882a593Smuzhiyun [BPF_JMP | BPF_JSGE | BPF_X] = cmp_reg,
3503*4882a593Smuzhiyun [BPF_JMP | BPF_JSLT | BPF_X] = cmp_reg,
3504*4882a593Smuzhiyun [BPF_JMP | BPF_JSLE | BPF_X] = cmp_reg,
3505*4882a593Smuzhiyun [BPF_JMP | BPF_JSET | BPF_X] = jset_reg,
3506*4882a593Smuzhiyun [BPF_JMP | BPF_JNE | BPF_X] = jne_reg,
3507*4882a593Smuzhiyun [BPF_JMP32 | BPF_JEQ | BPF_K] = jeq32_imm,
3508*4882a593Smuzhiyun [BPF_JMP32 | BPF_JGT | BPF_K] = cmp_imm,
3509*4882a593Smuzhiyun [BPF_JMP32 | BPF_JGE | BPF_K] = cmp_imm,
3510*4882a593Smuzhiyun [BPF_JMP32 | BPF_JLT | BPF_K] = cmp_imm,
3511*4882a593Smuzhiyun [BPF_JMP32 | BPF_JLE | BPF_K] = cmp_imm,
3512*4882a593Smuzhiyun [BPF_JMP32 | BPF_JSGT | BPF_K] =cmp_imm,
3513*4882a593Smuzhiyun [BPF_JMP32 | BPF_JSGE | BPF_K] =cmp_imm,
3514*4882a593Smuzhiyun [BPF_JMP32 | BPF_JSLT | BPF_K] =cmp_imm,
3515*4882a593Smuzhiyun [BPF_JMP32 | BPF_JSLE | BPF_K] =cmp_imm,
3516*4882a593Smuzhiyun [BPF_JMP32 | BPF_JSET | BPF_K] =jset_imm,
3517*4882a593Smuzhiyun [BPF_JMP32 | BPF_JNE | BPF_K] = jne_imm,
3518*4882a593Smuzhiyun [BPF_JMP32 | BPF_JEQ | BPF_X] = jeq_reg,
3519*4882a593Smuzhiyun [BPF_JMP32 | BPF_JGT | BPF_X] = cmp_reg,
3520*4882a593Smuzhiyun [BPF_JMP32 | BPF_JGE | BPF_X] = cmp_reg,
3521*4882a593Smuzhiyun [BPF_JMP32 | BPF_JLT | BPF_X] = cmp_reg,
3522*4882a593Smuzhiyun [BPF_JMP32 | BPF_JLE | BPF_X] = cmp_reg,
3523*4882a593Smuzhiyun [BPF_JMP32 | BPF_JSGT | BPF_X] =cmp_reg,
3524*4882a593Smuzhiyun [BPF_JMP32 | BPF_JSGE | BPF_X] =cmp_reg,
3525*4882a593Smuzhiyun [BPF_JMP32 | BPF_JSLT | BPF_X] =cmp_reg,
3526*4882a593Smuzhiyun [BPF_JMP32 | BPF_JSLE | BPF_X] =cmp_reg,
3527*4882a593Smuzhiyun [BPF_JMP32 | BPF_JSET | BPF_X] =jset_reg,
3528*4882a593Smuzhiyun [BPF_JMP32 | BPF_JNE | BPF_X] = jne_reg,
3529*4882a593Smuzhiyun [BPF_JMP | BPF_CALL] = call,
3530*4882a593Smuzhiyun [BPF_JMP | BPF_EXIT] = jmp_exit,
3531*4882a593Smuzhiyun };
3532*4882a593Smuzhiyun
3533*4882a593Smuzhiyun /* --- Assembler logic --- */
3534*4882a593Smuzhiyun static int
nfp_fixup_immed_relo(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta,struct nfp_insn_meta * jmp_dst,u32 br_idx)3535*4882a593Smuzhiyun nfp_fixup_immed_relo(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta,
3536*4882a593Smuzhiyun struct nfp_insn_meta *jmp_dst, u32 br_idx)
3537*4882a593Smuzhiyun {
3538*4882a593Smuzhiyun if (immed_get_value(nfp_prog->prog[br_idx + 1])) {
3539*4882a593Smuzhiyun pr_err("BUG: failed to fix up callee register saving\n");
3540*4882a593Smuzhiyun return -EINVAL;
3541*4882a593Smuzhiyun }
3542*4882a593Smuzhiyun
3543*4882a593Smuzhiyun immed_set_value(&nfp_prog->prog[br_idx + 1], jmp_dst->off);
3544*4882a593Smuzhiyun
3545*4882a593Smuzhiyun return 0;
3546*4882a593Smuzhiyun }
3547*4882a593Smuzhiyun
nfp_fixup_branches(struct nfp_prog * nfp_prog)3548*4882a593Smuzhiyun static int nfp_fixup_branches(struct nfp_prog *nfp_prog)
3549*4882a593Smuzhiyun {
3550*4882a593Smuzhiyun struct nfp_insn_meta *meta, *jmp_dst;
3551*4882a593Smuzhiyun u32 idx, br_idx;
3552*4882a593Smuzhiyun int err;
3553*4882a593Smuzhiyun
3554*4882a593Smuzhiyun list_for_each_entry(meta, &nfp_prog->insns, l) {
3555*4882a593Smuzhiyun if (meta->flags & FLAG_INSN_SKIP_MASK)
3556*4882a593Smuzhiyun continue;
3557*4882a593Smuzhiyun if (!is_mbpf_jmp(meta))
3558*4882a593Smuzhiyun continue;
3559*4882a593Smuzhiyun if (meta->insn.code == (BPF_JMP | BPF_EXIT) &&
3560*4882a593Smuzhiyun !nfp_is_main_function(meta))
3561*4882a593Smuzhiyun continue;
3562*4882a593Smuzhiyun if (is_mbpf_helper_call(meta))
3563*4882a593Smuzhiyun continue;
3564*4882a593Smuzhiyun
3565*4882a593Smuzhiyun if (list_is_last(&meta->l, &nfp_prog->insns))
3566*4882a593Smuzhiyun br_idx = nfp_prog->last_bpf_off;
3567*4882a593Smuzhiyun else
3568*4882a593Smuzhiyun br_idx = list_next_entry(meta, l)->off - 1;
3569*4882a593Smuzhiyun
3570*4882a593Smuzhiyun /* For BPF-to-BPF function call, a stack adjustment sequence is
3571*4882a593Smuzhiyun * generated after the return instruction. Therefore, we must
3572*4882a593Smuzhiyun * withdraw the length of this sequence to have br_idx pointing
3573*4882a593Smuzhiyun * to where the "branch" NFP instruction is expected to be.
3574*4882a593Smuzhiyun */
3575*4882a593Smuzhiyun if (is_mbpf_pseudo_call(meta))
3576*4882a593Smuzhiyun br_idx -= meta->num_insns_after_br;
3577*4882a593Smuzhiyun
3578*4882a593Smuzhiyun if (!nfp_is_br(nfp_prog->prog[br_idx])) {
3579*4882a593Smuzhiyun pr_err("Fixup found block not ending in branch %d %02x %016llx!!\n",
3580*4882a593Smuzhiyun br_idx, meta->insn.code, nfp_prog->prog[br_idx]);
3581*4882a593Smuzhiyun return -ELOOP;
3582*4882a593Smuzhiyun }
3583*4882a593Smuzhiyun
3584*4882a593Smuzhiyun if (meta->insn.code == (BPF_JMP | BPF_EXIT))
3585*4882a593Smuzhiyun continue;
3586*4882a593Smuzhiyun
3587*4882a593Smuzhiyun /* Leave special branches for later */
3588*4882a593Smuzhiyun if (FIELD_GET(OP_RELO_TYPE, nfp_prog->prog[br_idx]) !=
3589*4882a593Smuzhiyun RELO_BR_REL && !is_mbpf_pseudo_call(meta))
3590*4882a593Smuzhiyun continue;
3591*4882a593Smuzhiyun
3592*4882a593Smuzhiyun if (!meta->jmp_dst) {
3593*4882a593Smuzhiyun pr_err("Non-exit jump doesn't have destination info recorded!!\n");
3594*4882a593Smuzhiyun return -ELOOP;
3595*4882a593Smuzhiyun }
3596*4882a593Smuzhiyun
3597*4882a593Smuzhiyun jmp_dst = meta->jmp_dst;
3598*4882a593Smuzhiyun
3599*4882a593Smuzhiyun if (jmp_dst->flags & FLAG_INSN_SKIP_PREC_DEPENDENT) {
3600*4882a593Smuzhiyun pr_err("Branch landing on removed instruction!!\n");
3601*4882a593Smuzhiyun return -ELOOP;
3602*4882a593Smuzhiyun }
3603*4882a593Smuzhiyun
3604*4882a593Smuzhiyun if (is_mbpf_pseudo_call(meta) &&
3605*4882a593Smuzhiyun nfp_prog->subprog[jmp_dst->subprog_idx].needs_reg_push) {
3606*4882a593Smuzhiyun err = nfp_fixup_immed_relo(nfp_prog, meta,
3607*4882a593Smuzhiyun jmp_dst, br_idx);
3608*4882a593Smuzhiyun if (err)
3609*4882a593Smuzhiyun return err;
3610*4882a593Smuzhiyun }
3611*4882a593Smuzhiyun
3612*4882a593Smuzhiyun if (FIELD_GET(OP_RELO_TYPE, nfp_prog->prog[br_idx]) !=
3613*4882a593Smuzhiyun RELO_BR_REL)
3614*4882a593Smuzhiyun continue;
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun for (idx = meta->off; idx <= br_idx; idx++) {
3617*4882a593Smuzhiyun if (!nfp_is_br(nfp_prog->prog[idx]))
3618*4882a593Smuzhiyun continue;
3619*4882a593Smuzhiyun br_set_offset(&nfp_prog->prog[idx], jmp_dst->off);
3620*4882a593Smuzhiyun }
3621*4882a593Smuzhiyun }
3622*4882a593Smuzhiyun
3623*4882a593Smuzhiyun return 0;
3624*4882a593Smuzhiyun }
3625*4882a593Smuzhiyun
nfp_intro(struct nfp_prog * nfp_prog)3626*4882a593Smuzhiyun static void nfp_intro(struct nfp_prog *nfp_prog)
3627*4882a593Smuzhiyun {
3628*4882a593Smuzhiyun wrp_immed(nfp_prog, plen_reg(nfp_prog), GENMASK(13, 0));
3629*4882a593Smuzhiyun emit_alu(nfp_prog, plen_reg(nfp_prog),
3630*4882a593Smuzhiyun plen_reg(nfp_prog), ALU_OP_AND, pv_len(nfp_prog));
3631*4882a593Smuzhiyun }
3632*4882a593Smuzhiyun
3633*4882a593Smuzhiyun static void
nfp_subprog_prologue(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3634*4882a593Smuzhiyun nfp_subprog_prologue(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3635*4882a593Smuzhiyun {
3636*4882a593Smuzhiyun /* Save return address into the stack. */
3637*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_lm(0, 0), ret_reg(nfp_prog));
3638*4882a593Smuzhiyun }
3639*4882a593Smuzhiyun
3640*4882a593Smuzhiyun static void
nfp_start_subprog(struct nfp_prog * nfp_prog,struct nfp_insn_meta * meta)3641*4882a593Smuzhiyun nfp_start_subprog(struct nfp_prog *nfp_prog, struct nfp_insn_meta *meta)
3642*4882a593Smuzhiyun {
3643*4882a593Smuzhiyun unsigned int depth = nfp_prog->subprog[meta->subprog_idx].stack_depth;
3644*4882a593Smuzhiyun
3645*4882a593Smuzhiyun nfp_prog->stack_frame_depth = round_up(depth, 4);
3646*4882a593Smuzhiyun nfp_subprog_prologue(nfp_prog, meta);
3647*4882a593Smuzhiyun }
3648*4882a593Smuzhiyun
nfp_is_subprog_start(struct nfp_insn_meta * meta)3649*4882a593Smuzhiyun bool nfp_is_subprog_start(struct nfp_insn_meta *meta)
3650*4882a593Smuzhiyun {
3651*4882a593Smuzhiyun return meta->flags & FLAG_INSN_IS_SUBPROG_START;
3652*4882a593Smuzhiyun }
3653*4882a593Smuzhiyun
nfp_outro_tc_da(struct nfp_prog * nfp_prog)3654*4882a593Smuzhiyun static void nfp_outro_tc_da(struct nfp_prog *nfp_prog)
3655*4882a593Smuzhiyun {
3656*4882a593Smuzhiyun /* TC direct-action mode:
3657*4882a593Smuzhiyun * 0,1 ok NOT SUPPORTED[1]
3658*4882a593Smuzhiyun * 2 drop 0x22 -> drop, count as stat1
3659*4882a593Smuzhiyun * 4,5 nuke 0x02 -> drop
3660*4882a593Smuzhiyun * 7 redir 0x44 -> redir, count as stat2
3661*4882a593Smuzhiyun * * unspec 0x11 -> pass, count as stat0
3662*4882a593Smuzhiyun *
3663*4882a593Smuzhiyun * [1] We can't support OK and RECLASSIFY because we can't tell TC
3664*4882a593Smuzhiyun * the exact decision made. We are forced to support UNSPEC
3665*4882a593Smuzhiyun * to handle aborts so that's the only one we handle for passing
3666*4882a593Smuzhiyun * packets up the stack.
3667*4882a593Smuzhiyun */
3668*4882a593Smuzhiyun /* Target for aborts */
3669*4882a593Smuzhiyun nfp_prog->tgt_abort = nfp_prog_current_offset(nfp_prog);
3670*4882a593Smuzhiyun
3671*4882a593Smuzhiyun emit_br_relo(nfp_prog, BR_UNC, BR_OFF_RELO, 2, RELO_BR_NEXT_PKT);
3672*4882a593Smuzhiyun
3673*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_a(0), NFP_BPF_ABI_FLAGS);
3674*4882a593Smuzhiyun emit_ld_field(nfp_prog, reg_a(0), 0xc, reg_imm(0x11), SHF_SC_L_SHF, 16);
3675*4882a593Smuzhiyun
3676*4882a593Smuzhiyun /* Target for normal exits */
3677*4882a593Smuzhiyun nfp_prog->tgt_out = nfp_prog_current_offset(nfp_prog);
3678*4882a593Smuzhiyun
3679*4882a593Smuzhiyun /* if R0 > 7 jump to abort */
3680*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_imm(7), ALU_OP_SUB, reg_b(0));
3681*4882a593Smuzhiyun emit_br(nfp_prog, BR_BLO, nfp_prog->tgt_abort, 0);
3682*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_a(0), NFP_BPF_ABI_FLAGS);
3683*4882a593Smuzhiyun
3684*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_b(2), 0x41221211);
3685*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_b(3), 0x41001211);
3686*4882a593Smuzhiyun
3687*4882a593Smuzhiyun emit_shf(nfp_prog, reg_a(1),
3688*4882a593Smuzhiyun reg_none(), SHF_OP_NONE, reg_b(0), SHF_SC_L_SHF, 2);
3689*4882a593Smuzhiyun
3690*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(1), ALU_OP_OR, reg_imm(0));
3691*4882a593Smuzhiyun emit_shf(nfp_prog, reg_a(2),
3692*4882a593Smuzhiyun reg_imm(0xf), SHF_OP_AND, reg_b(2), SHF_SC_R_SHF, 0);
3693*4882a593Smuzhiyun
3694*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(1), ALU_OP_OR, reg_imm(0));
3695*4882a593Smuzhiyun emit_shf(nfp_prog, reg_b(2),
3696*4882a593Smuzhiyun reg_imm(0xf), SHF_OP_AND, reg_b(3), SHF_SC_R_SHF, 0);
3697*4882a593Smuzhiyun
3698*4882a593Smuzhiyun emit_br_relo(nfp_prog, BR_UNC, BR_OFF_RELO, 2, RELO_BR_NEXT_PKT);
3699*4882a593Smuzhiyun
3700*4882a593Smuzhiyun emit_shf(nfp_prog, reg_b(2),
3701*4882a593Smuzhiyun reg_a(2), SHF_OP_OR, reg_b(2), SHF_SC_L_SHF, 4);
3702*4882a593Smuzhiyun emit_ld_field(nfp_prog, reg_a(0), 0xc, reg_b(2), SHF_SC_L_SHF, 16);
3703*4882a593Smuzhiyun }
3704*4882a593Smuzhiyun
nfp_outro_xdp(struct nfp_prog * nfp_prog)3705*4882a593Smuzhiyun static void nfp_outro_xdp(struct nfp_prog *nfp_prog)
3706*4882a593Smuzhiyun {
3707*4882a593Smuzhiyun /* XDP return codes:
3708*4882a593Smuzhiyun * 0 aborted 0x82 -> drop, count as stat3
3709*4882a593Smuzhiyun * 1 drop 0x22 -> drop, count as stat1
3710*4882a593Smuzhiyun * 2 pass 0x11 -> pass, count as stat0
3711*4882a593Smuzhiyun * 3 tx 0x44 -> redir, count as stat2
3712*4882a593Smuzhiyun * * unknown 0x82 -> drop, count as stat3
3713*4882a593Smuzhiyun */
3714*4882a593Smuzhiyun /* Target for aborts */
3715*4882a593Smuzhiyun nfp_prog->tgt_abort = nfp_prog_current_offset(nfp_prog);
3716*4882a593Smuzhiyun
3717*4882a593Smuzhiyun emit_br_relo(nfp_prog, BR_UNC, BR_OFF_RELO, 2, RELO_BR_NEXT_PKT);
3718*4882a593Smuzhiyun
3719*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_a(0), NFP_BPF_ABI_FLAGS);
3720*4882a593Smuzhiyun emit_ld_field(nfp_prog, reg_a(0), 0xc, reg_imm(0x82), SHF_SC_L_SHF, 16);
3721*4882a593Smuzhiyun
3722*4882a593Smuzhiyun /* Target for normal exits */
3723*4882a593Smuzhiyun nfp_prog->tgt_out = nfp_prog_current_offset(nfp_prog);
3724*4882a593Smuzhiyun
3725*4882a593Smuzhiyun /* if R0 > 3 jump to abort */
3726*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_imm(3), ALU_OP_SUB, reg_b(0));
3727*4882a593Smuzhiyun emit_br(nfp_prog, BR_BLO, nfp_prog->tgt_abort, 0);
3728*4882a593Smuzhiyun
3729*4882a593Smuzhiyun wrp_immed(nfp_prog, reg_b(2), 0x44112282);
3730*4882a593Smuzhiyun
3731*4882a593Smuzhiyun emit_shf(nfp_prog, reg_a(1),
3732*4882a593Smuzhiyun reg_none(), SHF_OP_NONE, reg_b(0), SHF_SC_L_SHF, 3);
3733*4882a593Smuzhiyun
3734*4882a593Smuzhiyun emit_alu(nfp_prog, reg_none(), reg_a(1), ALU_OP_OR, reg_imm(0));
3735*4882a593Smuzhiyun emit_shf(nfp_prog, reg_b(2),
3736*4882a593Smuzhiyun reg_imm(0xff), SHF_OP_AND, reg_b(2), SHF_SC_R_SHF, 0);
3737*4882a593Smuzhiyun
3738*4882a593Smuzhiyun emit_br_relo(nfp_prog, BR_UNC, BR_OFF_RELO, 2, RELO_BR_NEXT_PKT);
3739*4882a593Smuzhiyun
3740*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_a(0), NFP_BPF_ABI_FLAGS);
3741*4882a593Smuzhiyun emit_ld_field(nfp_prog, reg_a(0), 0xc, reg_b(2), SHF_SC_L_SHF, 16);
3742*4882a593Smuzhiyun }
3743*4882a593Smuzhiyun
nfp_prog_needs_callee_reg_save(struct nfp_prog * nfp_prog)3744*4882a593Smuzhiyun static bool nfp_prog_needs_callee_reg_save(struct nfp_prog *nfp_prog)
3745*4882a593Smuzhiyun {
3746*4882a593Smuzhiyun unsigned int idx;
3747*4882a593Smuzhiyun
3748*4882a593Smuzhiyun for (idx = 1; idx < nfp_prog->subprog_cnt; idx++)
3749*4882a593Smuzhiyun if (nfp_prog->subprog[idx].needs_reg_push)
3750*4882a593Smuzhiyun return true;
3751*4882a593Smuzhiyun
3752*4882a593Smuzhiyun return false;
3753*4882a593Smuzhiyun }
3754*4882a593Smuzhiyun
nfp_push_callee_registers(struct nfp_prog * nfp_prog)3755*4882a593Smuzhiyun static void nfp_push_callee_registers(struct nfp_prog *nfp_prog)
3756*4882a593Smuzhiyun {
3757*4882a593Smuzhiyun u8 reg;
3758*4882a593Smuzhiyun
3759*4882a593Smuzhiyun /* Subroutine: Save all callee saved registers (R6 ~ R9).
3760*4882a593Smuzhiyun * imm_b() holds the return address.
3761*4882a593Smuzhiyun */
3762*4882a593Smuzhiyun nfp_prog->tgt_call_push_regs = nfp_prog_current_offset(nfp_prog);
3763*4882a593Smuzhiyun for (reg = BPF_REG_6; reg <= BPF_REG_9; reg++) {
3764*4882a593Smuzhiyun u8 adj = (reg - BPF_REG_0) * 2;
3765*4882a593Smuzhiyun u8 idx = (reg - BPF_REG_6) * 2;
3766*4882a593Smuzhiyun
3767*4882a593Smuzhiyun /* The first slot in the stack frame is used to push the return
3768*4882a593Smuzhiyun * address in bpf_to_bpf_call(), start just after.
3769*4882a593Smuzhiyun */
3770*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_lm(0, 1 + idx), reg_b(adj));
3771*4882a593Smuzhiyun
3772*4882a593Smuzhiyun if (reg == BPF_REG_8)
3773*4882a593Smuzhiyun /* Prepare to jump back, last 3 insns use defer slots */
3774*4882a593Smuzhiyun emit_rtn(nfp_prog, imm_b(nfp_prog), 3);
3775*4882a593Smuzhiyun
3776*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_lm(0, 1 + idx + 1), reg_b(adj + 1));
3777*4882a593Smuzhiyun }
3778*4882a593Smuzhiyun }
3779*4882a593Smuzhiyun
nfp_pop_callee_registers(struct nfp_prog * nfp_prog)3780*4882a593Smuzhiyun static void nfp_pop_callee_registers(struct nfp_prog *nfp_prog)
3781*4882a593Smuzhiyun {
3782*4882a593Smuzhiyun u8 reg;
3783*4882a593Smuzhiyun
3784*4882a593Smuzhiyun /* Subroutine: Restore all callee saved registers (R6 ~ R9).
3785*4882a593Smuzhiyun * ret_reg() holds the return address.
3786*4882a593Smuzhiyun */
3787*4882a593Smuzhiyun nfp_prog->tgt_call_pop_regs = nfp_prog_current_offset(nfp_prog);
3788*4882a593Smuzhiyun for (reg = BPF_REG_6; reg <= BPF_REG_9; reg++) {
3789*4882a593Smuzhiyun u8 adj = (reg - BPF_REG_0) * 2;
3790*4882a593Smuzhiyun u8 idx = (reg - BPF_REG_6) * 2;
3791*4882a593Smuzhiyun
3792*4882a593Smuzhiyun /* The first slot in the stack frame holds the return address,
3793*4882a593Smuzhiyun * start popping just after that.
3794*4882a593Smuzhiyun */
3795*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_both(adj), reg_lm(0, 1 + idx));
3796*4882a593Smuzhiyun
3797*4882a593Smuzhiyun if (reg == BPF_REG_8)
3798*4882a593Smuzhiyun /* Prepare to jump back, last 3 insns use defer slots */
3799*4882a593Smuzhiyun emit_rtn(nfp_prog, ret_reg(nfp_prog), 3);
3800*4882a593Smuzhiyun
3801*4882a593Smuzhiyun wrp_mov(nfp_prog, reg_both(adj + 1), reg_lm(0, 1 + idx + 1));
3802*4882a593Smuzhiyun }
3803*4882a593Smuzhiyun }
3804*4882a593Smuzhiyun
nfp_outro(struct nfp_prog * nfp_prog)3805*4882a593Smuzhiyun static void nfp_outro(struct nfp_prog *nfp_prog)
3806*4882a593Smuzhiyun {
3807*4882a593Smuzhiyun switch (nfp_prog->type) {
3808*4882a593Smuzhiyun case BPF_PROG_TYPE_SCHED_CLS:
3809*4882a593Smuzhiyun nfp_outro_tc_da(nfp_prog);
3810*4882a593Smuzhiyun break;
3811*4882a593Smuzhiyun case BPF_PROG_TYPE_XDP:
3812*4882a593Smuzhiyun nfp_outro_xdp(nfp_prog);
3813*4882a593Smuzhiyun break;
3814*4882a593Smuzhiyun default:
3815*4882a593Smuzhiyun WARN_ON(1);
3816*4882a593Smuzhiyun }
3817*4882a593Smuzhiyun
3818*4882a593Smuzhiyun if (!nfp_prog_needs_callee_reg_save(nfp_prog))
3819*4882a593Smuzhiyun return;
3820*4882a593Smuzhiyun
3821*4882a593Smuzhiyun nfp_push_callee_registers(nfp_prog);
3822*4882a593Smuzhiyun nfp_pop_callee_registers(nfp_prog);
3823*4882a593Smuzhiyun }
3824*4882a593Smuzhiyun
nfp_translate(struct nfp_prog * nfp_prog)3825*4882a593Smuzhiyun static int nfp_translate(struct nfp_prog *nfp_prog)
3826*4882a593Smuzhiyun {
3827*4882a593Smuzhiyun struct nfp_insn_meta *meta;
3828*4882a593Smuzhiyun unsigned int depth;
3829*4882a593Smuzhiyun int err;
3830*4882a593Smuzhiyun
3831*4882a593Smuzhiyun depth = nfp_prog->subprog[0].stack_depth;
3832*4882a593Smuzhiyun nfp_prog->stack_frame_depth = round_up(depth, 4);
3833*4882a593Smuzhiyun
3834*4882a593Smuzhiyun nfp_intro(nfp_prog);
3835*4882a593Smuzhiyun if (nfp_prog->error)
3836*4882a593Smuzhiyun return nfp_prog->error;
3837*4882a593Smuzhiyun
3838*4882a593Smuzhiyun list_for_each_entry(meta, &nfp_prog->insns, l) {
3839*4882a593Smuzhiyun instr_cb_t cb = instr_cb[meta->insn.code];
3840*4882a593Smuzhiyun
3841*4882a593Smuzhiyun meta->off = nfp_prog_current_offset(nfp_prog);
3842*4882a593Smuzhiyun
3843*4882a593Smuzhiyun if (nfp_is_subprog_start(meta)) {
3844*4882a593Smuzhiyun nfp_start_subprog(nfp_prog, meta);
3845*4882a593Smuzhiyun if (nfp_prog->error)
3846*4882a593Smuzhiyun return nfp_prog->error;
3847*4882a593Smuzhiyun }
3848*4882a593Smuzhiyun
3849*4882a593Smuzhiyun if (meta->flags & FLAG_INSN_SKIP_MASK) {
3850*4882a593Smuzhiyun nfp_prog->n_translated++;
3851*4882a593Smuzhiyun continue;
3852*4882a593Smuzhiyun }
3853*4882a593Smuzhiyun
3854*4882a593Smuzhiyun if (nfp_meta_has_prev(nfp_prog, meta) &&
3855*4882a593Smuzhiyun nfp_meta_prev(meta)->double_cb)
3856*4882a593Smuzhiyun cb = nfp_meta_prev(meta)->double_cb;
3857*4882a593Smuzhiyun if (!cb)
3858*4882a593Smuzhiyun return -ENOENT;
3859*4882a593Smuzhiyun err = cb(nfp_prog, meta);
3860*4882a593Smuzhiyun if (err)
3861*4882a593Smuzhiyun return err;
3862*4882a593Smuzhiyun if (nfp_prog->error)
3863*4882a593Smuzhiyun return nfp_prog->error;
3864*4882a593Smuzhiyun
3865*4882a593Smuzhiyun nfp_prog->n_translated++;
3866*4882a593Smuzhiyun }
3867*4882a593Smuzhiyun
3868*4882a593Smuzhiyun nfp_prog->last_bpf_off = nfp_prog_current_offset(nfp_prog) - 1;
3869*4882a593Smuzhiyun
3870*4882a593Smuzhiyun nfp_outro(nfp_prog);
3871*4882a593Smuzhiyun if (nfp_prog->error)
3872*4882a593Smuzhiyun return nfp_prog->error;
3873*4882a593Smuzhiyun
3874*4882a593Smuzhiyun wrp_nops(nfp_prog, NFP_USTORE_PREFETCH_WINDOW);
3875*4882a593Smuzhiyun if (nfp_prog->error)
3876*4882a593Smuzhiyun return nfp_prog->error;
3877*4882a593Smuzhiyun
3878*4882a593Smuzhiyun return nfp_fixup_branches(nfp_prog);
3879*4882a593Smuzhiyun }
3880*4882a593Smuzhiyun
3881*4882a593Smuzhiyun /* --- Optimizations --- */
nfp_bpf_opt_reg_init(struct nfp_prog * nfp_prog)3882*4882a593Smuzhiyun static void nfp_bpf_opt_reg_init(struct nfp_prog *nfp_prog)
3883*4882a593Smuzhiyun {
3884*4882a593Smuzhiyun struct nfp_insn_meta *meta;
3885*4882a593Smuzhiyun
3886*4882a593Smuzhiyun list_for_each_entry(meta, &nfp_prog->insns, l) {
3887*4882a593Smuzhiyun struct bpf_insn insn = meta->insn;
3888*4882a593Smuzhiyun
3889*4882a593Smuzhiyun /* Programs converted from cBPF start with register xoring */
3890*4882a593Smuzhiyun if (insn.code == (BPF_ALU64 | BPF_XOR | BPF_X) &&
3891*4882a593Smuzhiyun insn.src_reg == insn.dst_reg)
3892*4882a593Smuzhiyun continue;
3893*4882a593Smuzhiyun
3894*4882a593Smuzhiyun /* Programs start with R6 = R1 but we ignore the skb pointer */
3895*4882a593Smuzhiyun if (insn.code == (BPF_ALU64 | BPF_MOV | BPF_X) &&
3896*4882a593Smuzhiyun insn.src_reg == 1 && insn.dst_reg == 6)
3897*4882a593Smuzhiyun meta->flags |= FLAG_INSN_SKIP_PREC_DEPENDENT;
3898*4882a593Smuzhiyun
3899*4882a593Smuzhiyun /* Return as soon as something doesn't match */
3900*4882a593Smuzhiyun if (!(meta->flags & FLAG_INSN_SKIP_MASK))
3901*4882a593Smuzhiyun return;
3902*4882a593Smuzhiyun }
3903*4882a593Smuzhiyun }
3904*4882a593Smuzhiyun
3905*4882a593Smuzhiyun /* abs(insn.imm) will fit better into unrestricted reg immediate -
3906*4882a593Smuzhiyun * convert add/sub of a negative number into a sub/add of a positive one.
3907*4882a593Smuzhiyun */
nfp_bpf_opt_neg_add_sub(struct nfp_prog * nfp_prog)3908*4882a593Smuzhiyun static void nfp_bpf_opt_neg_add_sub(struct nfp_prog *nfp_prog)
3909*4882a593Smuzhiyun {
3910*4882a593Smuzhiyun struct nfp_insn_meta *meta;
3911*4882a593Smuzhiyun
3912*4882a593Smuzhiyun list_for_each_entry(meta, &nfp_prog->insns, l) {
3913*4882a593Smuzhiyun struct bpf_insn insn = meta->insn;
3914*4882a593Smuzhiyun
3915*4882a593Smuzhiyun if (meta->flags & FLAG_INSN_SKIP_MASK)
3916*4882a593Smuzhiyun continue;
3917*4882a593Smuzhiyun
3918*4882a593Smuzhiyun if (!is_mbpf_alu(meta) && !is_mbpf_jmp(meta))
3919*4882a593Smuzhiyun continue;
3920*4882a593Smuzhiyun if (BPF_SRC(insn.code) != BPF_K)
3921*4882a593Smuzhiyun continue;
3922*4882a593Smuzhiyun if (insn.imm >= 0)
3923*4882a593Smuzhiyun continue;
3924*4882a593Smuzhiyun
3925*4882a593Smuzhiyun if (is_mbpf_jmp(meta)) {
3926*4882a593Smuzhiyun switch (BPF_OP(insn.code)) {
3927*4882a593Smuzhiyun case BPF_JGE:
3928*4882a593Smuzhiyun case BPF_JSGE:
3929*4882a593Smuzhiyun case BPF_JLT:
3930*4882a593Smuzhiyun case BPF_JSLT:
3931*4882a593Smuzhiyun meta->jump_neg_op = true;
3932*4882a593Smuzhiyun break;
3933*4882a593Smuzhiyun default:
3934*4882a593Smuzhiyun continue;
3935*4882a593Smuzhiyun }
3936*4882a593Smuzhiyun } else {
3937*4882a593Smuzhiyun if (BPF_OP(insn.code) == BPF_ADD)
3938*4882a593Smuzhiyun insn.code = BPF_CLASS(insn.code) | BPF_SUB;
3939*4882a593Smuzhiyun else if (BPF_OP(insn.code) == BPF_SUB)
3940*4882a593Smuzhiyun insn.code = BPF_CLASS(insn.code) | BPF_ADD;
3941*4882a593Smuzhiyun else
3942*4882a593Smuzhiyun continue;
3943*4882a593Smuzhiyun
3944*4882a593Smuzhiyun meta->insn.code = insn.code | BPF_K;
3945*4882a593Smuzhiyun }
3946*4882a593Smuzhiyun
3947*4882a593Smuzhiyun meta->insn.imm = -insn.imm;
3948*4882a593Smuzhiyun }
3949*4882a593Smuzhiyun }
3950*4882a593Smuzhiyun
3951*4882a593Smuzhiyun /* Remove masking after load since our load guarantees this is not needed */
nfp_bpf_opt_ld_mask(struct nfp_prog * nfp_prog)3952*4882a593Smuzhiyun static void nfp_bpf_opt_ld_mask(struct nfp_prog *nfp_prog)
3953*4882a593Smuzhiyun {
3954*4882a593Smuzhiyun struct nfp_insn_meta *meta1, *meta2;
3955*4882a593Smuzhiyun static const s32 exp_mask[] = {
3956*4882a593Smuzhiyun [BPF_B] = 0x000000ffU,
3957*4882a593Smuzhiyun [BPF_H] = 0x0000ffffU,
3958*4882a593Smuzhiyun [BPF_W] = 0xffffffffU,
3959*4882a593Smuzhiyun };
3960*4882a593Smuzhiyun
3961*4882a593Smuzhiyun nfp_for_each_insn_walk2(nfp_prog, meta1, meta2) {
3962*4882a593Smuzhiyun struct bpf_insn insn, next;
3963*4882a593Smuzhiyun
3964*4882a593Smuzhiyun insn = meta1->insn;
3965*4882a593Smuzhiyun next = meta2->insn;
3966*4882a593Smuzhiyun
3967*4882a593Smuzhiyun if (BPF_CLASS(insn.code) != BPF_LD)
3968*4882a593Smuzhiyun continue;
3969*4882a593Smuzhiyun if (BPF_MODE(insn.code) != BPF_ABS &&
3970*4882a593Smuzhiyun BPF_MODE(insn.code) != BPF_IND)
3971*4882a593Smuzhiyun continue;
3972*4882a593Smuzhiyun
3973*4882a593Smuzhiyun if (next.code != (BPF_ALU64 | BPF_AND | BPF_K))
3974*4882a593Smuzhiyun continue;
3975*4882a593Smuzhiyun
3976*4882a593Smuzhiyun if (!exp_mask[BPF_SIZE(insn.code)])
3977*4882a593Smuzhiyun continue;
3978*4882a593Smuzhiyun if (exp_mask[BPF_SIZE(insn.code)] != next.imm)
3979*4882a593Smuzhiyun continue;
3980*4882a593Smuzhiyun
3981*4882a593Smuzhiyun if (next.src_reg || next.dst_reg)
3982*4882a593Smuzhiyun continue;
3983*4882a593Smuzhiyun
3984*4882a593Smuzhiyun if (meta2->flags & FLAG_INSN_IS_JUMP_DST)
3985*4882a593Smuzhiyun continue;
3986*4882a593Smuzhiyun
3987*4882a593Smuzhiyun meta2->flags |= FLAG_INSN_SKIP_PREC_DEPENDENT;
3988*4882a593Smuzhiyun }
3989*4882a593Smuzhiyun }
3990*4882a593Smuzhiyun
nfp_bpf_opt_ld_shift(struct nfp_prog * nfp_prog)3991*4882a593Smuzhiyun static void nfp_bpf_opt_ld_shift(struct nfp_prog *nfp_prog)
3992*4882a593Smuzhiyun {
3993*4882a593Smuzhiyun struct nfp_insn_meta *meta1, *meta2, *meta3;
3994*4882a593Smuzhiyun
3995*4882a593Smuzhiyun nfp_for_each_insn_walk3(nfp_prog, meta1, meta2, meta3) {
3996*4882a593Smuzhiyun struct bpf_insn insn, next1, next2;
3997*4882a593Smuzhiyun
3998*4882a593Smuzhiyun insn = meta1->insn;
3999*4882a593Smuzhiyun next1 = meta2->insn;
4000*4882a593Smuzhiyun next2 = meta3->insn;
4001*4882a593Smuzhiyun
4002*4882a593Smuzhiyun if (BPF_CLASS(insn.code) != BPF_LD)
4003*4882a593Smuzhiyun continue;
4004*4882a593Smuzhiyun if (BPF_MODE(insn.code) != BPF_ABS &&
4005*4882a593Smuzhiyun BPF_MODE(insn.code) != BPF_IND)
4006*4882a593Smuzhiyun continue;
4007*4882a593Smuzhiyun if (BPF_SIZE(insn.code) != BPF_W)
4008*4882a593Smuzhiyun continue;
4009*4882a593Smuzhiyun
4010*4882a593Smuzhiyun if (!(next1.code == (BPF_LSH | BPF_K | BPF_ALU64) &&
4011*4882a593Smuzhiyun next2.code == (BPF_RSH | BPF_K | BPF_ALU64)) &&
4012*4882a593Smuzhiyun !(next1.code == (BPF_RSH | BPF_K | BPF_ALU64) &&
4013*4882a593Smuzhiyun next2.code == (BPF_LSH | BPF_K | BPF_ALU64)))
4014*4882a593Smuzhiyun continue;
4015*4882a593Smuzhiyun
4016*4882a593Smuzhiyun if (next1.src_reg || next1.dst_reg ||
4017*4882a593Smuzhiyun next2.src_reg || next2.dst_reg)
4018*4882a593Smuzhiyun continue;
4019*4882a593Smuzhiyun
4020*4882a593Smuzhiyun if (next1.imm != 0x20 || next2.imm != 0x20)
4021*4882a593Smuzhiyun continue;
4022*4882a593Smuzhiyun
4023*4882a593Smuzhiyun if (meta2->flags & FLAG_INSN_IS_JUMP_DST ||
4024*4882a593Smuzhiyun meta3->flags & FLAG_INSN_IS_JUMP_DST)
4025*4882a593Smuzhiyun continue;
4026*4882a593Smuzhiyun
4027*4882a593Smuzhiyun meta2->flags |= FLAG_INSN_SKIP_PREC_DEPENDENT;
4028*4882a593Smuzhiyun meta3->flags |= FLAG_INSN_SKIP_PREC_DEPENDENT;
4029*4882a593Smuzhiyun }
4030*4882a593Smuzhiyun }
4031*4882a593Smuzhiyun
4032*4882a593Smuzhiyun /* load/store pair that forms memory copy sould look like the following:
4033*4882a593Smuzhiyun *
4034*4882a593Smuzhiyun * ld_width R, [addr_src + offset_src]
4035*4882a593Smuzhiyun * st_width [addr_dest + offset_dest], R
4036*4882a593Smuzhiyun *
4037*4882a593Smuzhiyun * The destination register of load and source register of store should
4038*4882a593Smuzhiyun * be the same, load and store should also perform at the same width.
4039*4882a593Smuzhiyun * If either of addr_src or addr_dest is stack pointer, we don't do the
4040*4882a593Smuzhiyun * CPP optimization as stack is modelled by registers on NFP.
4041*4882a593Smuzhiyun */
4042*4882a593Smuzhiyun static bool
curr_pair_is_memcpy(struct nfp_insn_meta * ld_meta,struct nfp_insn_meta * st_meta)4043*4882a593Smuzhiyun curr_pair_is_memcpy(struct nfp_insn_meta *ld_meta,
4044*4882a593Smuzhiyun struct nfp_insn_meta *st_meta)
4045*4882a593Smuzhiyun {
4046*4882a593Smuzhiyun struct bpf_insn *ld = &ld_meta->insn;
4047*4882a593Smuzhiyun struct bpf_insn *st = &st_meta->insn;
4048*4882a593Smuzhiyun
4049*4882a593Smuzhiyun if (!is_mbpf_load(ld_meta) || !is_mbpf_store(st_meta))
4050*4882a593Smuzhiyun return false;
4051*4882a593Smuzhiyun
4052*4882a593Smuzhiyun if (ld_meta->ptr.type != PTR_TO_PACKET &&
4053*4882a593Smuzhiyun ld_meta->ptr.type != PTR_TO_MAP_VALUE)
4054*4882a593Smuzhiyun return false;
4055*4882a593Smuzhiyun
4056*4882a593Smuzhiyun if (st_meta->ptr.type != PTR_TO_PACKET)
4057*4882a593Smuzhiyun return false;
4058*4882a593Smuzhiyun
4059*4882a593Smuzhiyun if (BPF_SIZE(ld->code) != BPF_SIZE(st->code))
4060*4882a593Smuzhiyun return false;
4061*4882a593Smuzhiyun
4062*4882a593Smuzhiyun if (ld->dst_reg != st->src_reg)
4063*4882a593Smuzhiyun return false;
4064*4882a593Smuzhiyun
4065*4882a593Smuzhiyun /* There is jump to the store insn in this pair. */
4066*4882a593Smuzhiyun if (st_meta->flags & FLAG_INSN_IS_JUMP_DST)
4067*4882a593Smuzhiyun return false;
4068*4882a593Smuzhiyun
4069*4882a593Smuzhiyun return true;
4070*4882a593Smuzhiyun }
4071*4882a593Smuzhiyun
4072*4882a593Smuzhiyun /* Currently, we only support chaining load/store pairs if:
4073*4882a593Smuzhiyun *
4074*4882a593Smuzhiyun * - Their address base registers are the same.
4075*4882a593Smuzhiyun * - Their address offsets are in the same order.
4076*4882a593Smuzhiyun * - They operate at the same memory width.
4077*4882a593Smuzhiyun * - There is no jump into the middle of them.
4078*4882a593Smuzhiyun */
4079*4882a593Smuzhiyun static bool
curr_pair_chain_with_previous(struct nfp_insn_meta * ld_meta,struct nfp_insn_meta * st_meta,struct bpf_insn * prev_ld,struct bpf_insn * prev_st)4080*4882a593Smuzhiyun curr_pair_chain_with_previous(struct nfp_insn_meta *ld_meta,
4081*4882a593Smuzhiyun struct nfp_insn_meta *st_meta,
4082*4882a593Smuzhiyun struct bpf_insn *prev_ld,
4083*4882a593Smuzhiyun struct bpf_insn *prev_st)
4084*4882a593Smuzhiyun {
4085*4882a593Smuzhiyun u8 prev_size, curr_size, prev_ld_base, prev_st_base, prev_ld_dst;
4086*4882a593Smuzhiyun struct bpf_insn *ld = &ld_meta->insn;
4087*4882a593Smuzhiyun struct bpf_insn *st = &st_meta->insn;
4088*4882a593Smuzhiyun s16 prev_ld_off, prev_st_off;
4089*4882a593Smuzhiyun
4090*4882a593Smuzhiyun /* This pair is the start pair. */
4091*4882a593Smuzhiyun if (!prev_ld)
4092*4882a593Smuzhiyun return true;
4093*4882a593Smuzhiyun
4094*4882a593Smuzhiyun prev_size = BPF_LDST_BYTES(prev_ld);
4095*4882a593Smuzhiyun curr_size = BPF_LDST_BYTES(ld);
4096*4882a593Smuzhiyun prev_ld_base = prev_ld->src_reg;
4097*4882a593Smuzhiyun prev_st_base = prev_st->dst_reg;
4098*4882a593Smuzhiyun prev_ld_dst = prev_ld->dst_reg;
4099*4882a593Smuzhiyun prev_ld_off = prev_ld->off;
4100*4882a593Smuzhiyun prev_st_off = prev_st->off;
4101*4882a593Smuzhiyun
4102*4882a593Smuzhiyun if (ld->dst_reg != prev_ld_dst)
4103*4882a593Smuzhiyun return false;
4104*4882a593Smuzhiyun
4105*4882a593Smuzhiyun if (ld->src_reg != prev_ld_base || st->dst_reg != prev_st_base)
4106*4882a593Smuzhiyun return false;
4107*4882a593Smuzhiyun
4108*4882a593Smuzhiyun if (curr_size != prev_size)
4109*4882a593Smuzhiyun return false;
4110*4882a593Smuzhiyun
4111*4882a593Smuzhiyun /* There is jump to the head of this pair. */
4112*4882a593Smuzhiyun if (ld_meta->flags & FLAG_INSN_IS_JUMP_DST)
4113*4882a593Smuzhiyun return false;
4114*4882a593Smuzhiyun
4115*4882a593Smuzhiyun /* Both in ascending order. */
4116*4882a593Smuzhiyun if (prev_ld_off + prev_size == ld->off &&
4117*4882a593Smuzhiyun prev_st_off + prev_size == st->off)
4118*4882a593Smuzhiyun return true;
4119*4882a593Smuzhiyun
4120*4882a593Smuzhiyun /* Both in descending order. */
4121*4882a593Smuzhiyun if (ld->off + curr_size == prev_ld_off &&
4122*4882a593Smuzhiyun st->off + curr_size == prev_st_off)
4123*4882a593Smuzhiyun return true;
4124*4882a593Smuzhiyun
4125*4882a593Smuzhiyun return false;
4126*4882a593Smuzhiyun }
4127*4882a593Smuzhiyun
4128*4882a593Smuzhiyun /* Return TRUE if cross memory access happens. Cross memory access means
4129*4882a593Smuzhiyun * store area is overlapping with load area that a later load might load
4130*4882a593Smuzhiyun * the value from previous store, for this case we can't treat the sequence
4131*4882a593Smuzhiyun * as an memory copy.
4132*4882a593Smuzhiyun */
4133*4882a593Smuzhiyun static bool
cross_mem_access(struct bpf_insn * ld,struct nfp_insn_meta * head_ld_meta,struct nfp_insn_meta * head_st_meta)4134*4882a593Smuzhiyun cross_mem_access(struct bpf_insn *ld, struct nfp_insn_meta *head_ld_meta,
4135*4882a593Smuzhiyun struct nfp_insn_meta *head_st_meta)
4136*4882a593Smuzhiyun {
4137*4882a593Smuzhiyun s16 head_ld_off, head_st_off, ld_off;
4138*4882a593Smuzhiyun
4139*4882a593Smuzhiyun /* Different pointer types does not overlap. */
4140*4882a593Smuzhiyun if (head_ld_meta->ptr.type != head_st_meta->ptr.type)
4141*4882a593Smuzhiyun return false;
4142*4882a593Smuzhiyun
4143*4882a593Smuzhiyun /* load and store are both PTR_TO_PACKET, check ID info. */
4144*4882a593Smuzhiyun if (head_ld_meta->ptr.id != head_st_meta->ptr.id)
4145*4882a593Smuzhiyun return true;
4146*4882a593Smuzhiyun
4147*4882a593Smuzhiyun /* Canonicalize the offsets. Turn all of them against the original
4148*4882a593Smuzhiyun * base register.
4149*4882a593Smuzhiyun */
4150*4882a593Smuzhiyun head_ld_off = head_ld_meta->insn.off + head_ld_meta->ptr.off;
4151*4882a593Smuzhiyun head_st_off = head_st_meta->insn.off + head_st_meta->ptr.off;
4152*4882a593Smuzhiyun ld_off = ld->off + head_ld_meta->ptr.off;
4153*4882a593Smuzhiyun
4154*4882a593Smuzhiyun /* Ascending order cross. */
4155*4882a593Smuzhiyun if (ld_off > head_ld_off &&
4156*4882a593Smuzhiyun head_ld_off < head_st_off && ld_off >= head_st_off)
4157*4882a593Smuzhiyun return true;
4158*4882a593Smuzhiyun
4159*4882a593Smuzhiyun /* Descending order cross. */
4160*4882a593Smuzhiyun if (ld_off < head_ld_off &&
4161*4882a593Smuzhiyun head_ld_off > head_st_off && ld_off <= head_st_off)
4162*4882a593Smuzhiyun return true;
4163*4882a593Smuzhiyun
4164*4882a593Smuzhiyun return false;
4165*4882a593Smuzhiyun }
4166*4882a593Smuzhiyun
4167*4882a593Smuzhiyun /* This pass try to identify the following instructoin sequences.
4168*4882a593Smuzhiyun *
4169*4882a593Smuzhiyun * load R, [regA + offA]
4170*4882a593Smuzhiyun * store [regB + offB], R
4171*4882a593Smuzhiyun * load R, [regA + offA + const_imm_A]
4172*4882a593Smuzhiyun * store [regB + offB + const_imm_A], R
4173*4882a593Smuzhiyun * load R, [regA + offA + 2 * const_imm_A]
4174*4882a593Smuzhiyun * store [regB + offB + 2 * const_imm_A], R
4175*4882a593Smuzhiyun * ...
4176*4882a593Smuzhiyun *
4177*4882a593Smuzhiyun * Above sequence is typically generated by compiler when lowering
4178*4882a593Smuzhiyun * memcpy. NFP prefer using CPP instructions to accelerate it.
4179*4882a593Smuzhiyun */
nfp_bpf_opt_ldst_gather(struct nfp_prog * nfp_prog)4180*4882a593Smuzhiyun static void nfp_bpf_opt_ldst_gather(struct nfp_prog *nfp_prog)
4181*4882a593Smuzhiyun {
4182*4882a593Smuzhiyun struct nfp_insn_meta *head_ld_meta = NULL;
4183*4882a593Smuzhiyun struct nfp_insn_meta *head_st_meta = NULL;
4184*4882a593Smuzhiyun struct nfp_insn_meta *meta1, *meta2;
4185*4882a593Smuzhiyun struct bpf_insn *prev_ld = NULL;
4186*4882a593Smuzhiyun struct bpf_insn *prev_st = NULL;
4187*4882a593Smuzhiyun u8 count = 0;
4188*4882a593Smuzhiyun
4189*4882a593Smuzhiyun nfp_for_each_insn_walk2(nfp_prog, meta1, meta2) {
4190*4882a593Smuzhiyun struct bpf_insn *ld = &meta1->insn;
4191*4882a593Smuzhiyun struct bpf_insn *st = &meta2->insn;
4192*4882a593Smuzhiyun
4193*4882a593Smuzhiyun /* Reset record status if any of the following if true:
4194*4882a593Smuzhiyun * - The current insn pair is not load/store.
4195*4882a593Smuzhiyun * - The load/store pair doesn't chain with previous one.
4196*4882a593Smuzhiyun * - The chained load/store pair crossed with previous pair.
4197*4882a593Smuzhiyun * - The chained load/store pair has a total size of memory
4198*4882a593Smuzhiyun * copy beyond 128 bytes which is the maximum length a
4199*4882a593Smuzhiyun * single NFP CPP command can transfer.
4200*4882a593Smuzhiyun */
4201*4882a593Smuzhiyun if (!curr_pair_is_memcpy(meta1, meta2) ||
4202*4882a593Smuzhiyun !curr_pair_chain_with_previous(meta1, meta2, prev_ld,
4203*4882a593Smuzhiyun prev_st) ||
4204*4882a593Smuzhiyun (head_ld_meta && (cross_mem_access(ld, head_ld_meta,
4205*4882a593Smuzhiyun head_st_meta) ||
4206*4882a593Smuzhiyun head_ld_meta->ldst_gather_len >= 128))) {
4207*4882a593Smuzhiyun if (!count)
4208*4882a593Smuzhiyun continue;
4209*4882a593Smuzhiyun
4210*4882a593Smuzhiyun if (count > 1) {
4211*4882a593Smuzhiyun s16 prev_ld_off = prev_ld->off;
4212*4882a593Smuzhiyun s16 prev_st_off = prev_st->off;
4213*4882a593Smuzhiyun s16 head_ld_off = head_ld_meta->insn.off;
4214*4882a593Smuzhiyun
4215*4882a593Smuzhiyun if (prev_ld_off < head_ld_off) {
4216*4882a593Smuzhiyun head_ld_meta->insn.off = prev_ld_off;
4217*4882a593Smuzhiyun head_st_meta->insn.off = prev_st_off;
4218*4882a593Smuzhiyun head_ld_meta->ldst_gather_len =
4219*4882a593Smuzhiyun -head_ld_meta->ldst_gather_len;
4220*4882a593Smuzhiyun }
4221*4882a593Smuzhiyun
4222*4882a593Smuzhiyun head_ld_meta->paired_st = &head_st_meta->insn;
4223*4882a593Smuzhiyun head_st_meta->flags |=
4224*4882a593Smuzhiyun FLAG_INSN_SKIP_PREC_DEPENDENT;
4225*4882a593Smuzhiyun } else {
4226*4882a593Smuzhiyun head_ld_meta->ldst_gather_len = 0;
4227*4882a593Smuzhiyun }
4228*4882a593Smuzhiyun
4229*4882a593Smuzhiyun /* If the chain is ended by an load/store pair then this
4230*4882a593Smuzhiyun * could serve as the new head of the the next chain.
4231*4882a593Smuzhiyun */
4232*4882a593Smuzhiyun if (curr_pair_is_memcpy(meta1, meta2)) {
4233*4882a593Smuzhiyun head_ld_meta = meta1;
4234*4882a593Smuzhiyun head_st_meta = meta2;
4235*4882a593Smuzhiyun head_ld_meta->ldst_gather_len =
4236*4882a593Smuzhiyun BPF_LDST_BYTES(ld);
4237*4882a593Smuzhiyun meta1 = nfp_meta_next(meta1);
4238*4882a593Smuzhiyun meta2 = nfp_meta_next(meta2);
4239*4882a593Smuzhiyun prev_ld = ld;
4240*4882a593Smuzhiyun prev_st = st;
4241*4882a593Smuzhiyun count = 1;
4242*4882a593Smuzhiyun } else {
4243*4882a593Smuzhiyun head_ld_meta = NULL;
4244*4882a593Smuzhiyun head_st_meta = NULL;
4245*4882a593Smuzhiyun prev_ld = NULL;
4246*4882a593Smuzhiyun prev_st = NULL;
4247*4882a593Smuzhiyun count = 0;
4248*4882a593Smuzhiyun }
4249*4882a593Smuzhiyun
4250*4882a593Smuzhiyun continue;
4251*4882a593Smuzhiyun }
4252*4882a593Smuzhiyun
4253*4882a593Smuzhiyun if (!head_ld_meta) {
4254*4882a593Smuzhiyun head_ld_meta = meta1;
4255*4882a593Smuzhiyun head_st_meta = meta2;
4256*4882a593Smuzhiyun } else {
4257*4882a593Smuzhiyun meta1->flags |= FLAG_INSN_SKIP_PREC_DEPENDENT;
4258*4882a593Smuzhiyun meta2->flags |= FLAG_INSN_SKIP_PREC_DEPENDENT;
4259*4882a593Smuzhiyun }
4260*4882a593Smuzhiyun
4261*4882a593Smuzhiyun head_ld_meta->ldst_gather_len += BPF_LDST_BYTES(ld);
4262*4882a593Smuzhiyun meta1 = nfp_meta_next(meta1);
4263*4882a593Smuzhiyun meta2 = nfp_meta_next(meta2);
4264*4882a593Smuzhiyun prev_ld = ld;
4265*4882a593Smuzhiyun prev_st = st;
4266*4882a593Smuzhiyun count++;
4267*4882a593Smuzhiyun }
4268*4882a593Smuzhiyun }
4269*4882a593Smuzhiyun
nfp_bpf_opt_pkt_cache(struct nfp_prog * nfp_prog)4270*4882a593Smuzhiyun static void nfp_bpf_opt_pkt_cache(struct nfp_prog *nfp_prog)
4271*4882a593Smuzhiyun {
4272*4882a593Smuzhiyun struct nfp_insn_meta *meta, *range_node = NULL;
4273*4882a593Smuzhiyun s16 range_start = 0, range_end = 0;
4274*4882a593Smuzhiyun bool cache_avail = false;
4275*4882a593Smuzhiyun struct bpf_insn *insn;
4276*4882a593Smuzhiyun s32 range_ptr_off = 0;
4277*4882a593Smuzhiyun u32 range_ptr_id = 0;
4278*4882a593Smuzhiyun
4279*4882a593Smuzhiyun list_for_each_entry(meta, &nfp_prog->insns, l) {
4280*4882a593Smuzhiyun if (meta->flags & FLAG_INSN_IS_JUMP_DST)
4281*4882a593Smuzhiyun cache_avail = false;
4282*4882a593Smuzhiyun
4283*4882a593Smuzhiyun if (meta->flags & FLAG_INSN_SKIP_MASK)
4284*4882a593Smuzhiyun continue;
4285*4882a593Smuzhiyun
4286*4882a593Smuzhiyun insn = &meta->insn;
4287*4882a593Smuzhiyun
4288*4882a593Smuzhiyun if (is_mbpf_store_pkt(meta) ||
4289*4882a593Smuzhiyun insn->code == (BPF_JMP | BPF_CALL) ||
4290*4882a593Smuzhiyun is_mbpf_classic_store_pkt(meta) ||
4291*4882a593Smuzhiyun is_mbpf_classic_load(meta)) {
4292*4882a593Smuzhiyun cache_avail = false;
4293*4882a593Smuzhiyun continue;
4294*4882a593Smuzhiyun }
4295*4882a593Smuzhiyun
4296*4882a593Smuzhiyun if (!is_mbpf_load(meta))
4297*4882a593Smuzhiyun continue;
4298*4882a593Smuzhiyun
4299*4882a593Smuzhiyun if (meta->ptr.type != PTR_TO_PACKET || meta->ldst_gather_len) {
4300*4882a593Smuzhiyun cache_avail = false;
4301*4882a593Smuzhiyun continue;
4302*4882a593Smuzhiyun }
4303*4882a593Smuzhiyun
4304*4882a593Smuzhiyun if (!cache_avail) {
4305*4882a593Smuzhiyun cache_avail = true;
4306*4882a593Smuzhiyun if (range_node)
4307*4882a593Smuzhiyun goto end_current_then_start_new;
4308*4882a593Smuzhiyun goto start_new;
4309*4882a593Smuzhiyun }
4310*4882a593Smuzhiyun
4311*4882a593Smuzhiyun /* Check ID to make sure two reads share the same
4312*4882a593Smuzhiyun * variable offset against PTR_TO_PACKET, and check OFF
4313*4882a593Smuzhiyun * to make sure they also share the same constant
4314*4882a593Smuzhiyun * offset.
4315*4882a593Smuzhiyun *
4316*4882a593Smuzhiyun * OFFs don't really need to be the same, because they
4317*4882a593Smuzhiyun * are the constant offsets against PTR_TO_PACKET, so
4318*4882a593Smuzhiyun * for different OFFs, we could canonicalize them to
4319*4882a593Smuzhiyun * offsets against original packet pointer. We don't
4320*4882a593Smuzhiyun * support this.
4321*4882a593Smuzhiyun */
4322*4882a593Smuzhiyun if (meta->ptr.id == range_ptr_id &&
4323*4882a593Smuzhiyun meta->ptr.off == range_ptr_off) {
4324*4882a593Smuzhiyun s16 new_start = range_start;
4325*4882a593Smuzhiyun s16 end, off = insn->off;
4326*4882a593Smuzhiyun s16 new_end = range_end;
4327*4882a593Smuzhiyun bool changed = false;
4328*4882a593Smuzhiyun
4329*4882a593Smuzhiyun if (off < range_start) {
4330*4882a593Smuzhiyun new_start = off;
4331*4882a593Smuzhiyun changed = true;
4332*4882a593Smuzhiyun }
4333*4882a593Smuzhiyun
4334*4882a593Smuzhiyun end = off + BPF_LDST_BYTES(insn);
4335*4882a593Smuzhiyun if (end > range_end) {
4336*4882a593Smuzhiyun new_end = end;
4337*4882a593Smuzhiyun changed = true;
4338*4882a593Smuzhiyun }
4339*4882a593Smuzhiyun
4340*4882a593Smuzhiyun if (!changed)
4341*4882a593Smuzhiyun continue;
4342*4882a593Smuzhiyun
4343*4882a593Smuzhiyun if (new_end - new_start <= 64) {
4344*4882a593Smuzhiyun /* Install new range. */
4345*4882a593Smuzhiyun range_start = new_start;
4346*4882a593Smuzhiyun range_end = new_end;
4347*4882a593Smuzhiyun continue;
4348*4882a593Smuzhiyun }
4349*4882a593Smuzhiyun }
4350*4882a593Smuzhiyun
4351*4882a593Smuzhiyun end_current_then_start_new:
4352*4882a593Smuzhiyun range_node->pkt_cache.range_start = range_start;
4353*4882a593Smuzhiyun range_node->pkt_cache.range_end = range_end;
4354*4882a593Smuzhiyun start_new:
4355*4882a593Smuzhiyun range_node = meta;
4356*4882a593Smuzhiyun range_node->pkt_cache.do_init = true;
4357*4882a593Smuzhiyun range_ptr_id = range_node->ptr.id;
4358*4882a593Smuzhiyun range_ptr_off = range_node->ptr.off;
4359*4882a593Smuzhiyun range_start = insn->off;
4360*4882a593Smuzhiyun range_end = insn->off + BPF_LDST_BYTES(insn);
4361*4882a593Smuzhiyun }
4362*4882a593Smuzhiyun
4363*4882a593Smuzhiyun if (range_node) {
4364*4882a593Smuzhiyun range_node->pkt_cache.range_start = range_start;
4365*4882a593Smuzhiyun range_node->pkt_cache.range_end = range_end;
4366*4882a593Smuzhiyun }
4367*4882a593Smuzhiyun
4368*4882a593Smuzhiyun list_for_each_entry(meta, &nfp_prog->insns, l) {
4369*4882a593Smuzhiyun if (meta->flags & FLAG_INSN_SKIP_MASK)
4370*4882a593Smuzhiyun continue;
4371*4882a593Smuzhiyun
4372*4882a593Smuzhiyun if (is_mbpf_load_pkt(meta) && !meta->ldst_gather_len) {
4373*4882a593Smuzhiyun if (meta->pkt_cache.do_init) {
4374*4882a593Smuzhiyun range_start = meta->pkt_cache.range_start;
4375*4882a593Smuzhiyun range_end = meta->pkt_cache.range_end;
4376*4882a593Smuzhiyun } else {
4377*4882a593Smuzhiyun meta->pkt_cache.range_start = range_start;
4378*4882a593Smuzhiyun meta->pkt_cache.range_end = range_end;
4379*4882a593Smuzhiyun }
4380*4882a593Smuzhiyun }
4381*4882a593Smuzhiyun }
4382*4882a593Smuzhiyun }
4383*4882a593Smuzhiyun
nfp_bpf_optimize(struct nfp_prog * nfp_prog)4384*4882a593Smuzhiyun static int nfp_bpf_optimize(struct nfp_prog *nfp_prog)
4385*4882a593Smuzhiyun {
4386*4882a593Smuzhiyun nfp_bpf_opt_reg_init(nfp_prog);
4387*4882a593Smuzhiyun
4388*4882a593Smuzhiyun nfp_bpf_opt_neg_add_sub(nfp_prog);
4389*4882a593Smuzhiyun nfp_bpf_opt_ld_mask(nfp_prog);
4390*4882a593Smuzhiyun nfp_bpf_opt_ld_shift(nfp_prog);
4391*4882a593Smuzhiyun nfp_bpf_opt_ldst_gather(nfp_prog);
4392*4882a593Smuzhiyun nfp_bpf_opt_pkt_cache(nfp_prog);
4393*4882a593Smuzhiyun
4394*4882a593Smuzhiyun return 0;
4395*4882a593Smuzhiyun }
4396*4882a593Smuzhiyun
nfp_bpf_replace_map_ptrs(struct nfp_prog * nfp_prog)4397*4882a593Smuzhiyun static int nfp_bpf_replace_map_ptrs(struct nfp_prog *nfp_prog)
4398*4882a593Smuzhiyun {
4399*4882a593Smuzhiyun struct nfp_insn_meta *meta1, *meta2;
4400*4882a593Smuzhiyun struct nfp_bpf_map *nfp_map;
4401*4882a593Smuzhiyun struct bpf_map *map;
4402*4882a593Smuzhiyun u32 id;
4403*4882a593Smuzhiyun
4404*4882a593Smuzhiyun nfp_for_each_insn_walk2(nfp_prog, meta1, meta2) {
4405*4882a593Smuzhiyun if (meta1->flags & FLAG_INSN_SKIP_MASK ||
4406*4882a593Smuzhiyun meta2->flags & FLAG_INSN_SKIP_MASK)
4407*4882a593Smuzhiyun continue;
4408*4882a593Smuzhiyun
4409*4882a593Smuzhiyun if (meta1->insn.code != (BPF_LD | BPF_IMM | BPF_DW) ||
4410*4882a593Smuzhiyun meta1->insn.src_reg != BPF_PSEUDO_MAP_FD)
4411*4882a593Smuzhiyun continue;
4412*4882a593Smuzhiyun
4413*4882a593Smuzhiyun map = (void *)(unsigned long)((u32)meta1->insn.imm |
4414*4882a593Smuzhiyun (u64)meta2->insn.imm << 32);
4415*4882a593Smuzhiyun if (bpf_map_offload_neutral(map)) {
4416*4882a593Smuzhiyun id = map->id;
4417*4882a593Smuzhiyun } else {
4418*4882a593Smuzhiyun nfp_map = map_to_offmap(map)->dev_priv;
4419*4882a593Smuzhiyun id = nfp_map->tid;
4420*4882a593Smuzhiyun }
4421*4882a593Smuzhiyun
4422*4882a593Smuzhiyun meta1->insn.imm = id;
4423*4882a593Smuzhiyun meta2->insn.imm = 0;
4424*4882a593Smuzhiyun }
4425*4882a593Smuzhiyun
4426*4882a593Smuzhiyun return 0;
4427*4882a593Smuzhiyun }
4428*4882a593Smuzhiyun
nfp_bpf_ustore_calc(u64 * prog,unsigned int len)4429*4882a593Smuzhiyun static int nfp_bpf_ustore_calc(u64 *prog, unsigned int len)
4430*4882a593Smuzhiyun {
4431*4882a593Smuzhiyun __le64 *ustore = (__force __le64 *)prog;
4432*4882a593Smuzhiyun int i;
4433*4882a593Smuzhiyun
4434*4882a593Smuzhiyun for (i = 0; i < len; i++) {
4435*4882a593Smuzhiyun int err;
4436*4882a593Smuzhiyun
4437*4882a593Smuzhiyun err = nfp_ustore_check_valid_no_ecc(prog[i]);
4438*4882a593Smuzhiyun if (err)
4439*4882a593Smuzhiyun return err;
4440*4882a593Smuzhiyun
4441*4882a593Smuzhiyun ustore[i] = cpu_to_le64(nfp_ustore_calc_ecc_insn(prog[i]));
4442*4882a593Smuzhiyun }
4443*4882a593Smuzhiyun
4444*4882a593Smuzhiyun return 0;
4445*4882a593Smuzhiyun }
4446*4882a593Smuzhiyun
nfp_bpf_prog_trim(struct nfp_prog * nfp_prog)4447*4882a593Smuzhiyun static void nfp_bpf_prog_trim(struct nfp_prog *nfp_prog)
4448*4882a593Smuzhiyun {
4449*4882a593Smuzhiyun void *prog;
4450*4882a593Smuzhiyun
4451*4882a593Smuzhiyun prog = kvmalloc_array(nfp_prog->prog_len, sizeof(u64), GFP_KERNEL);
4452*4882a593Smuzhiyun if (!prog)
4453*4882a593Smuzhiyun return;
4454*4882a593Smuzhiyun
4455*4882a593Smuzhiyun nfp_prog->__prog_alloc_len = nfp_prog->prog_len * sizeof(u64);
4456*4882a593Smuzhiyun memcpy(prog, nfp_prog->prog, nfp_prog->__prog_alloc_len);
4457*4882a593Smuzhiyun kvfree(nfp_prog->prog);
4458*4882a593Smuzhiyun nfp_prog->prog = prog;
4459*4882a593Smuzhiyun }
4460*4882a593Smuzhiyun
nfp_bpf_jit(struct nfp_prog * nfp_prog)4461*4882a593Smuzhiyun int nfp_bpf_jit(struct nfp_prog *nfp_prog)
4462*4882a593Smuzhiyun {
4463*4882a593Smuzhiyun int ret;
4464*4882a593Smuzhiyun
4465*4882a593Smuzhiyun ret = nfp_bpf_replace_map_ptrs(nfp_prog);
4466*4882a593Smuzhiyun if (ret)
4467*4882a593Smuzhiyun return ret;
4468*4882a593Smuzhiyun
4469*4882a593Smuzhiyun ret = nfp_bpf_optimize(nfp_prog);
4470*4882a593Smuzhiyun if (ret)
4471*4882a593Smuzhiyun return ret;
4472*4882a593Smuzhiyun
4473*4882a593Smuzhiyun ret = nfp_translate(nfp_prog);
4474*4882a593Smuzhiyun if (ret) {
4475*4882a593Smuzhiyun pr_err("Translation failed with error %d (translated: %u)\n",
4476*4882a593Smuzhiyun ret, nfp_prog->n_translated);
4477*4882a593Smuzhiyun return -EINVAL;
4478*4882a593Smuzhiyun }
4479*4882a593Smuzhiyun
4480*4882a593Smuzhiyun nfp_bpf_prog_trim(nfp_prog);
4481*4882a593Smuzhiyun
4482*4882a593Smuzhiyun return ret;
4483*4882a593Smuzhiyun }
4484*4882a593Smuzhiyun
nfp_bpf_jit_prepare(struct nfp_prog * nfp_prog)4485*4882a593Smuzhiyun void nfp_bpf_jit_prepare(struct nfp_prog *nfp_prog)
4486*4882a593Smuzhiyun {
4487*4882a593Smuzhiyun struct nfp_insn_meta *meta;
4488*4882a593Smuzhiyun
4489*4882a593Smuzhiyun /* Another pass to record jump information. */
4490*4882a593Smuzhiyun list_for_each_entry(meta, &nfp_prog->insns, l) {
4491*4882a593Smuzhiyun struct nfp_insn_meta *dst_meta;
4492*4882a593Smuzhiyun u64 code = meta->insn.code;
4493*4882a593Smuzhiyun unsigned int dst_idx;
4494*4882a593Smuzhiyun bool pseudo_call;
4495*4882a593Smuzhiyun
4496*4882a593Smuzhiyun if (!is_mbpf_jmp(meta))
4497*4882a593Smuzhiyun continue;
4498*4882a593Smuzhiyun if (BPF_OP(code) == BPF_EXIT)
4499*4882a593Smuzhiyun continue;
4500*4882a593Smuzhiyun if (is_mbpf_helper_call(meta))
4501*4882a593Smuzhiyun continue;
4502*4882a593Smuzhiyun
4503*4882a593Smuzhiyun /* If opcode is BPF_CALL at this point, this can only be a
4504*4882a593Smuzhiyun * BPF-to-BPF call (a.k.a pseudo call).
4505*4882a593Smuzhiyun */
4506*4882a593Smuzhiyun pseudo_call = BPF_OP(code) == BPF_CALL;
4507*4882a593Smuzhiyun
4508*4882a593Smuzhiyun if (pseudo_call)
4509*4882a593Smuzhiyun dst_idx = meta->n + 1 + meta->insn.imm;
4510*4882a593Smuzhiyun else
4511*4882a593Smuzhiyun dst_idx = meta->n + 1 + meta->insn.off;
4512*4882a593Smuzhiyun
4513*4882a593Smuzhiyun dst_meta = nfp_bpf_goto_meta(nfp_prog, meta, dst_idx);
4514*4882a593Smuzhiyun
4515*4882a593Smuzhiyun if (pseudo_call)
4516*4882a593Smuzhiyun dst_meta->flags |= FLAG_INSN_IS_SUBPROG_START;
4517*4882a593Smuzhiyun
4518*4882a593Smuzhiyun dst_meta->flags |= FLAG_INSN_IS_JUMP_DST;
4519*4882a593Smuzhiyun meta->jmp_dst = dst_meta;
4520*4882a593Smuzhiyun }
4521*4882a593Smuzhiyun }
4522*4882a593Smuzhiyun
nfp_bpf_supported_opcode(u8 code)4523*4882a593Smuzhiyun bool nfp_bpf_supported_opcode(u8 code)
4524*4882a593Smuzhiyun {
4525*4882a593Smuzhiyun return !!instr_cb[code];
4526*4882a593Smuzhiyun }
4527*4882a593Smuzhiyun
nfp_bpf_relo_for_vnic(struct nfp_prog * nfp_prog,struct nfp_bpf_vnic * bv)4528*4882a593Smuzhiyun void *nfp_bpf_relo_for_vnic(struct nfp_prog *nfp_prog, struct nfp_bpf_vnic *bv)
4529*4882a593Smuzhiyun {
4530*4882a593Smuzhiyun unsigned int i;
4531*4882a593Smuzhiyun u64 *prog;
4532*4882a593Smuzhiyun int err;
4533*4882a593Smuzhiyun
4534*4882a593Smuzhiyun prog = kmemdup(nfp_prog->prog, nfp_prog->prog_len * sizeof(u64),
4535*4882a593Smuzhiyun GFP_KERNEL);
4536*4882a593Smuzhiyun if (!prog)
4537*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
4538*4882a593Smuzhiyun
4539*4882a593Smuzhiyun for (i = 0; i < nfp_prog->prog_len; i++) {
4540*4882a593Smuzhiyun enum nfp_relo_type special;
4541*4882a593Smuzhiyun u32 val;
4542*4882a593Smuzhiyun u16 off;
4543*4882a593Smuzhiyun
4544*4882a593Smuzhiyun special = FIELD_GET(OP_RELO_TYPE, prog[i]);
4545*4882a593Smuzhiyun switch (special) {
4546*4882a593Smuzhiyun case RELO_NONE:
4547*4882a593Smuzhiyun continue;
4548*4882a593Smuzhiyun case RELO_BR_REL:
4549*4882a593Smuzhiyun br_add_offset(&prog[i], bv->start_off);
4550*4882a593Smuzhiyun break;
4551*4882a593Smuzhiyun case RELO_BR_GO_OUT:
4552*4882a593Smuzhiyun br_set_offset(&prog[i],
4553*4882a593Smuzhiyun nfp_prog->tgt_out + bv->start_off);
4554*4882a593Smuzhiyun break;
4555*4882a593Smuzhiyun case RELO_BR_GO_ABORT:
4556*4882a593Smuzhiyun br_set_offset(&prog[i],
4557*4882a593Smuzhiyun nfp_prog->tgt_abort + bv->start_off);
4558*4882a593Smuzhiyun break;
4559*4882a593Smuzhiyun case RELO_BR_GO_CALL_PUSH_REGS:
4560*4882a593Smuzhiyun if (!nfp_prog->tgt_call_push_regs) {
4561*4882a593Smuzhiyun pr_err("BUG: failed to detect subprogram registers needs\n");
4562*4882a593Smuzhiyun err = -EINVAL;
4563*4882a593Smuzhiyun goto err_free_prog;
4564*4882a593Smuzhiyun }
4565*4882a593Smuzhiyun off = nfp_prog->tgt_call_push_regs + bv->start_off;
4566*4882a593Smuzhiyun br_set_offset(&prog[i], off);
4567*4882a593Smuzhiyun break;
4568*4882a593Smuzhiyun case RELO_BR_GO_CALL_POP_REGS:
4569*4882a593Smuzhiyun if (!nfp_prog->tgt_call_pop_regs) {
4570*4882a593Smuzhiyun pr_err("BUG: failed to detect subprogram registers needs\n");
4571*4882a593Smuzhiyun err = -EINVAL;
4572*4882a593Smuzhiyun goto err_free_prog;
4573*4882a593Smuzhiyun }
4574*4882a593Smuzhiyun off = nfp_prog->tgt_call_pop_regs + bv->start_off;
4575*4882a593Smuzhiyun br_set_offset(&prog[i], off);
4576*4882a593Smuzhiyun break;
4577*4882a593Smuzhiyun case RELO_BR_NEXT_PKT:
4578*4882a593Smuzhiyun br_set_offset(&prog[i], bv->tgt_done);
4579*4882a593Smuzhiyun break;
4580*4882a593Smuzhiyun case RELO_BR_HELPER:
4581*4882a593Smuzhiyun val = br_get_offset(prog[i]);
4582*4882a593Smuzhiyun val -= BR_OFF_RELO;
4583*4882a593Smuzhiyun switch (val) {
4584*4882a593Smuzhiyun case BPF_FUNC_map_lookup_elem:
4585*4882a593Smuzhiyun val = nfp_prog->bpf->helpers.map_lookup;
4586*4882a593Smuzhiyun break;
4587*4882a593Smuzhiyun case BPF_FUNC_map_update_elem:
4588*4882a593Smuzhiyun val = nfp_prog->bpf->helpers.map_update;
4589*4882a593Smuzhiyun break;
4590*4882a593Smuzhiyun case BPF_FUNC_map_delete_elem:
4591*4882a593Smuzhiyun val = nfp_prog->bpf->helpers.map_delete;
4592*4882a593Smuzhiyun break;
4593*4882a593Smuzhiyun case BPF_FUNC_perf_event_output:
4594*4882a593Smuzhiyun val = nfp_prog->bpf->helpers.perf_event_output;
4595*4882a593Smuzhiyun break;
4596*4882a593Smuzhiyun default:
4597*4882a593Smuzhiyun pr_err("relocation of unknown helper %d\n",
4598*4882a593Smuzhiyun val);
4599*4882a593Smuzhiyun err = -EINVAL;
4600*4882a593Smuzhiyun goto err_free_prog;
4601*4882a593Smuzhiyun }
4602*4882a593Smuzhiyun br_set_offset(&prog[i], val);
4603*4882a593Smuzhiyun break;
4604*4882a593Smuzhiyun case RELO_IMMED_REL:
4605*4882a593Smuzhiyun immed_add_value(&prog[i], bv->start_off);
4606*4882a593Smuzhiyun break;
4607*4882a593Smuzhiyun }
4608*4882a593Smuzhiyun
4609*4882a593Smuzhiyun prog[i] &= ~OP_RELO_TYPE;
4610*4882a593Smuzhiyun }
4611*4882a593Smuzhiyun
4612*4882a593Smuzhiyun err = nfp_bpf_ustore_calc(prog, nfp_prog->prog_len);
4613*4882a593Smuzhiyun if (err)
4614*4882a593Smuzhiyun goto err_free_prog;
4615*4882a593Smuzhiyun
4616*4882a593Smuzhiyun return prog;
4617*4882a593Smuzhiyun
4618*4882a593Smuzhiyun err_free_prog:
4619*4882a593Smuzhiyun kfree(prog);
4620*4882a593Smuzhiyun return ERR_PTR(err);
4621*4882a593Smuzhiyun }
4622