1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun * This software may be used and distributed according to the terms of
3*4882a593Smuzhiyun * the GNU General Public License (GPL), incorporated herein by reference.
4*4882a593Smuzhiyun * Drivers based on or derived from this code fall under the GPL and must
5*4882a593Smuzhiyun * retain the authorship, copyright and license notice. This file is not
6*4882a593Smuzhiyun * a complete program and may only be used when the entire operating
7*4882a593Smuzhiyun * system is licensed under the GPL.
8*4882a593Smuzhiyun * See the file COPYING in this distribution for more information.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * vxge-config.h: Driver for Exar Corp's X3100 Series 10GbE PCIe I/O
11*4882a593Smuzhiyun * Virtualized Server Adapter.
12*4882a593Smuzhiyun * Copyright(c) 2002-2010 Exar Corp.
13*4882a593Smuzhiyun ******************************************************************************/
14*4882a593Smuzhiyun #ifndef VXGE_CONFIG_H
15*4882a593Smuzhiyun #define VXGE_CONFIG_H
16*4882a593Smuzhiyun #include <linux/hardirq.h>
17*4882a593Smuzhiyun #include <linux/list.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #ifndef VXGE_CACHE_LINE_SIZE
22*4882a593Smuzhiyun #define VXGE_CACHE_LINE_SIZE 128
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #ifndef VXGE_ALIGN
26*4882a593Smuzhiyun #define VXGE_ALIGN(adrs, size) \
27*4882a593Smuzhiyun (((size) - (((u64)adrs) & ((size)-1))) & ((size)-1))
28*4882a593Smuzhiyun #endif
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define VXGE_HW_MIN_MTU ETH_MIN_MTU
31*4882a593Smuzhiyun #define VXGE_HW_MAX_MTU 9600
32*4882a593Smuzhiyun #define VXGE_HW_DEFAULT_MTU 1500
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define VXGE_HW_MAX_ROM_IMAGES 8
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct eprom_image {
37*4882a593Smuzhiyun u8 is_valid:1;
38*4882a593Smuzhiyun u8 index;
39*4882a593Smuzhiyun u8 type;
40*4882a593Smuzhiyun u16 version;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #ifdef VXGE_DEBUG_ASSERT
44*4882a593Smuzhiyun /**
45*4882a593Smuzhiyun * vxge_assert
46*4882a593Smuzhiyun * @test: C-condition to check
47*4882a593Smuzhiyun * @fmt: printf like format string
48*4882a593Smuzhiyun *
49*4882a593Smuzhiyun * This function implements traditional assert. By default assertions
50*4882a593Smuzhiyun * are enabled. It can be disabled by undefining VXGE_DEBUG_ASSERT macro in
51*4882a593Smuzhiyun * compilation
52*4882a593Smuzhiyun * time.
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun #define vxge_assert(test) BUG_ON(!(test))
55*4882a593Smuzhiyun #else
56*4882a593Smuzhiyun #define vxge_assert(test)
57*4882a593Smuzhiyun #endif /* end of VXGE_DEBUG_ASSERT */
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /**
60*4882a593Smuzhiyun * enum vxge_debug_level
61*4882a593Smuzhiyun * @VXGE_NONE: debug disabled
62*4882a593Smuzhiyun * @VXGE_ERR: all errors going to be logged out
63*4882a593Smuzhiyun * @VXGE_TRACE: all errors plus all kind of verbose tracing print outs
64*4882a593Smuzhiyun * going to be logged out. Very noisy.
65*4882a593Smuzhiyun *
66*4882a593Smuzhiyun * This enumeration going to be used to switch between different
67*4882a593Smuzhiyun * debug levels during runtime if DEBUG macro defined during
68*4882a593Smuzhiyun * compilation. If DEBUG macro not defined than code will be
69*4882a593Smuzhiyun * compiled out.
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun enum vxge_debug_level {
72*4882a593Smuzhiyun VXGE_NONE = 0,
73*4882a593Smuzhiyun VXGE_TRACE = 1,
74*4882a593Smuzhiyun VXGE_ERR = 2
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define NULL_VPID 0xFFFFFFFF
78*4882a593Smuzhiyun #ifdef CONFIG_VXGE_DEBUG_TRACE_ALL
79*4882a593Smuzhiyun #define VXGE_DEBUG_MODULE_MASK 0xffffffff
80*4882a593Smuzhiyun #define VXGE_DEBUG_TRACE_MASK 0xffffffff
81*4882a593Smuzhiyun #define VXGE_DEBUG_ERR_MASK 0xffffffff
82*4882a593Smuzhiyun #define VXGE_DEBUG_MASK 0x000001ff
83*4882a593Smuzhiyun #else
84*4882a593Smuzhiyun #define VXGE_DEBUG_MODULE_MASK 0x20000000
85*4882a593Smuzhiyun #define VXGE_DEBUG_TRACE_MASK 0x20000000
86*4882a593Smuzhiyun #define VXGE_DEBUG_ERR_MASK 0x20000000
87*4882a593Smuzhiyun #define VXGE_DEBUG_MASK 0x00000001
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * @VXGE_COMPONENT_LL: do debug for vxge link layer module
92*4882a593Smuzhiyun * @VXGE_COMPONENT_ALL: activate debug for all modules with no exceptions
93*4882a593Smuzhiyun *
94*4882a593Smuzhiyun * This enumeration going to be used to distinguish modules
95*4882a593Smuzhiyun * or libraries during compilation and runtime. Makefile must declare
96*4882a593Smuzhiyun * VXGE_DEBUG_MODULE_MASK macro and set it to proper value.
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun #define VXGE_COMPONENT_LL 0x20000000
99*4882a593Smuzhiyun #define VXGE_COMPONENT_ALL 0xffffffff
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define VXGE_HW_BASE_INF 100
102*4882a593Smuzhiyun #define VXGE_HW_BASE_ERR 200
103*4882a593Smuzhiyun #define VXGE_HW_BASE_BADCFG 300
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun enum vxge_hw_status {
106*4882a593Smuzhiyun VXGE_HW_OK = 0,
107*4882a593Smuzhiyun VXGE_HW_FAIL = 1,
108*4882a593Smuzhiyun VXGE_HW_PENDING = 2,
109*4882a593Smuzhiyun VXGE_HW_COMPLETIONS_REMAIN = 3,
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun VXGE_HW_INF_NO_MORE_COMPLETED_DESCRIPTORS = VXGE_HW_BASE_INF + 1,
112*4882a593Smuzhiyun VXGE_HW_INF_OUT_OF_DESCRIPTORS = VXGE_HW_BASE_INF + 2,
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun VXGE_HW_ERR_INVALID_HANDLE = VXGE_HW_BASE_ERR + 1,
115*4882a593Smuzhiyun VXGE_HW_ERR_OUT_OF_MEMORY = VXGE_HW_BASE_ERR + 2,
116*4882a593Smuzhiyun VXGE_HW_ERR_VPATH_NOT_AVAILABLE = VXGE_HW_BASE_ERR + 3,
117*4882a593Smuzhiyun VXGE_HW_ERR_VPATH_NOT_OPEN = VXGE_HW_BASE_ERR + 4,
118*4882a593Smuzhiyun VXGE_HW_ERR_WRONG_IRQ = VXGE_HW_BASE_ERR + 5,
119*4882a593Smuzhiyun VXGE_HW_ERR_SWAPPER_CTRL = VXGE_HW_BASE_ERR + 6,
120*4882a593Smuzhiyun VXGE_HW_ERR_INVALID_MTU_SIZE = VXGE_HW_BASE_ERR + 7,
121*4882a593Smuzhiyun VXGE_HW_ERR_INVALID_INDEX = VXGE_HW_BASE_ERR + 8,
122*4882a593Smuzhiyun VXGE_HW_ERR_INVALID_TYPE = VXGE_HW_BASE_ERR + 9,
123*4882a593Smuzhiyun VXGE_HW_ERR_INVALID_OFFSET = VXGE_HW_BASE_ERR + 10,
124*4882a593Smuzhiyun VXGE_HW_ERR_INVALID_DEVICE = VXGE_HW_BASE_ERR + 11,
125*4882a593Smuzhiyun VXGE_HW_ERR_VERSION_CONFLICT = VXGE_HW_BASE_ERR + 12,
126*4882a593Smuzhiyun VXGE_HW_ERR_INVALID_PCI_INFO = VXGE_HW_BASE_ERR + 13,
127*4882a593Smuzhiyun VXGE_HW_ERR_INVALID_TCODE = VXGE_HW_BASE_ERR + 14,
128*4882a593Smuzhiyun VXGE_HW_ERR_INVALID_BLOCK_SIZE = VXGE_HW_BASE_ERR + 15,
129*4882a593Smuzhiyun VXGE_HW_ERR_INVALID_STATE = VXGE_HW_BASE_ERR + 16,
130*4882a593Smuzhiyun VXGE_HW_ERR_PRIVILEGED_OPERATION = VXGE_HW_BASE_ERR + 17,
131*4882a593Smuzhiyun VXGE_HW_ERR_INVALID_PORT = VXGE_HW_BASE_ERR + 18,
132*4882a593Smuzhiyun VXGE_HW_ERR_FIFO = VXGE_HW_BASE_ERR + 19,
133*4882a593Smuzhiyun VXGE_HW_ERR_VPATH = VXGE_HW_BASE_ERR + 20,
134*4882a593Smuzhiyun VXGE_HW_ERR_CRITICAL = VXGE_HW_BASE_ERR + 21,
135*4882a593Smuzhiyun VXGE_HW_ERR_SLOT_FREEZE = VXGE_HW_BASE_ERR + 22,
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun VXGE_HW_BADCFG_RING_INDICATE_MAX_PKTS = VXGE_HW_BASE_BADCFG + 1,
138*4882a593Smuzhiyun VXGE_HW_BADCFG_FIFO_BLOCKS = VXGE_HW_BASE_BADCFG + 2,
139*4882a593Smuzhiyun VXGE_HW_BADCFG_VPATH_MTU = VXGE_HW_BASE_BADCFG + 3,
140*4882a593Smuzhiyun VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG = VXGE_HW_BASE_BADCFG + 4,
141*4882a593Smuzhiyun VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH = VXGE_HW_BASE_BADCFG + 5,
142*4882a593Smuzhiyun VXGE_HW_BADCFG_INTR_MODE = VXGE_HW_BASE_BADCFG + 6,
143*4882a593Smuzhiyun VXGE_HW_BADCFG_RTS_MAC_EN = VXGE_HW_BASE_BADCFG + 7,
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun VXGE_HW_EOF_TRACE_BUF = -1
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /**
149*4882a593Smuzhiyun * enum enum vxge_hw_device_link_state - Link state enumeration.
150*4882a593Smuzhiyun * @VXGE_HW_LINK_NONE: Invalid link state.
151*4882a593Smuzhiyun * @VXGE_HW_LINK_DOWN: Link is down.
152*4882a593Smuzhiyun * @VXGE_HW_LINK_UP: Link is up.
153*4882a593Smuzhiyun *
154*4882a593Smuzhiyun */
155*4882a593Smuzhiyun enum vxge_hw_device_link_state {
156*4882a593Smuzhiyun VXGE_HW_LINK_NONE,
157*4882a593Smuzhiyun VXGE_HW_LINK_DOWN,
158*4882a593Smuzhiyun VXGE_HW_LINK_UP
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /**
162*4882a593Smuzhiyun * enum enum vxge_hw_fw_upgrade_code - FW upgrade return codes.
163*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_OK: All OK send next 16 bytes
164*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_DONE: upload completed
165*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_ERR: upload error
166*4882a593Smuzhiyun * @VXGE_FW_UPGRADE_BYTES2SKIP: skip bytes in the stream
167*4882a593Smuzhiyun *
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun enum vxge_hw_fw_upgrade_code {
170*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_OK = 0,
171*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_DONE = 1,
172*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ERR = 2,
173*4882a593Smuzhiyun VXGE_FW_UPGRADE_BYTES2SKIP = 3
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /**
177*4882a593Smuzhiyun * enum enum vxge_hw_fw_upgrade_err_code - FW upgrade error codes.
178*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_ERR_CORRUPT_DATA_1: corrupt data
179*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_ERR_BUFFER_OVERFLOW: buffer overflow
180*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_3: invalid .ncf file
181*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_4: invalid .ncf file
182*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_5: invalid .ncf file
183*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_6: invalid .ncf file
184*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_ERR_CORRUPT_DATA_7: corrupt data
185*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_8: invalid .ncf file
186*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_ERR_GENERIC_ERROR_UNKNOWN: generic error unknown type
187*4882a593Smuzhiyun * @VXGE_HW_FW_UPGRADE_ERR_FAILED_TO_FLASH: failed to flash image check failed
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun enum vxge_hw_fw_upgrade_err_code {
190*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ERR_CORRUPT_DATA_1 = 1,
191*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ERR_BUFFER_OVERFLOW = 2,
192*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_3 = 3,
193*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_4 = 4,
194*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_5 = 5,
195*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_6 = 6,
196*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ERR_CORRUPT_DATA_7 = 7,
197*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_8 = 8,
198*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ERR_GENERIC_ERROR_UNKNOWN = 9,
199*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ERR_FAILED_TO_FLASH = 10
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /**
203*4882a593Smuzhiyun * struct vxge_hw_device_date - Date Format
204*4882a593Smuzhiyun * @day: Day
205*4882a593Smuzhiyun * @month: Month
206*4882a593Smuzhiyun * @year: Year
207*4882a593Smuzhiyun * @date: Date in string format
208*4882a593Smuzhiyun *
209*4882a593Smuzhiyun * Structure for returning date
210*4882a593Smuzhiyun */
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #define VXGE_HW_FW_STRLEN 32
213*4882a593Smuzhiyun struct vxge_hw_device_date {
214*4882a593Smuzhiyun u32 day;
215*4882a593Smuzhiyun u32 month;
216*4882a593Smuzhiyun u32 year;
217*4882a593Smuzhiyun char date[VXGE_HW_FW_STRLEN];
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun struct vxge_hw_device_version {
221*4882a593Smuzhiyun u32 major;
222*4882a593Smuzhiyun u32 minor;
223*4882a593Smuzhiyun u32 build;
224*4882a593Smuzhiyun char version[VXGE_HW_FW_STRLEN];
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /**
228*4882a593Smuzhiyun * struct vxge_hw_fifo_config - Configuration of fifo.
229*4882a593Smuzhiyun * @enable: Is this fifo to be commissioned
230*4882a593Smuzhiyun * @fifo_blocks: Numbers of TxDL (that is, lists of Tx descriptors)
231*4882a593Smuzhiyun * blocks per queue.
232*4882a593Smuzhiyun * @max_frags: Max number of Tx buffers per TxDL (that is, per single
233*4882a593Smuzhiyun * transmit operation).
234*4882a593Smuzhiyun * No more than 256 transmit buffers can be specified.
235*4882a593Smuzhiyun * @memblock_size: Fifo descriptors are allocated in blocks of @mem_block_size
236*4882a593Smuzhiyun * bytes. Setting @memblock_size to page size ensures
237*4882a593Smuzhiyun * by-page allocation of descriptors. 128K bytes is the
238*4882a593Smuzhiyun * maximum supported block size.
239*4882a593Smuzhiyun * @alignment_size: per Tx fragment DMA-able memory used to align transmit data
240*4882a593Smuzhiyun * (e.g., to align on a cache line).
241*4882a593Smuzhiyun * @intr: Boolean. Use 1 to generate interrupt for each completed TxDL.
242*4882a593Smuzhiyun * Use 0 otherwise.
243*4882a593Smuzhiyun * @no_snoop_bits: If non-zero, specifies no-snoop PCI operation,
244*4882a593Smuzhiyun * which generally improves latency of the host bridge operation
245*4882a593Smuzhiyun * (see PCI specification). For valid values please refer
246*4882a593Smuzhiyun * to struct vxge_hw_fifo_config{} in the driver sources.
247*4882a593Smuzhiyun * Configuration of all Titan fifos.
248*4882a593Smuzhiyun * Note: Valid (min, max) range for each attribute is specified in the body of
249*4882a593Smuzhiyun * the struct vxge_hw_fifo_config{} structure.
250*4882a593Smuzhiyun */
251*4882a593Smuzhiyun struct vxge_hw_fifo_config {
252*4882a593Smuzhiyun u32 enable;
253*4882a593Smuzhiyun #define VXGE_HW_FIFO_ENABLE 1
254*4882a593Smuzhiyun #define VXGE_HW_FIFO_DISABLE 0
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun u32 fifo_blocks;
257*4882a593Smuzhiyun #define VXGE_HW_MIN_FIFO_BLOCKS 2
258*4882a593Smuzhiyun #define VXGE_HW_MAX_FIFO_BLOCKS 128
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun u32 max_frags;
261*4882a593Smuzhiyun #define VXGE_HW_MIN_FIFO_FRAGS 1
262*4882a593Smuzhiyun #define VXGE_HW_MAX_FIFO_FRAGS 256
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun u32 memblock_size;
265*4882a593Smuzhiyun #define VXGE_HW_MIN_FIFO_MEMBLOCK_SIZE VXGE_HW_BLOCK_SIZE
266*4882a593Smuzhiyun #define VXGE_HW_MAX_FIFO_MEMBLOCK_SIZE 131072
267*4882a593Smuzhiyun #define VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE 8096
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun u32 alignment_size;
270*4882a593Smuzhiyun #define VXGE_HW_MIN_FIFO_ALIGNMENT_SIZE 0
271*4882a593Smuzhiyun #define VXGE_HW_MAX_FIFO_ALIGNMENT_SIZE 65536
272*4882a593Smuzhiyun #define VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE VXGE_CACHE_LINE_SIZE
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun u32 intr;
275*4882a593Smuzhiyun #define VXGE_HW_FIFO_QUEUE_INTR_ENABLE 1
276*4882a593Smuzhiyun #define VXGE_HW_FIFO_QUEUE_INTR_DISABLE 0
277*4882a593Smuzhiyun #define VXGE_HW_FIFO_QUEUE_INTR_DEFAULT 0
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun u32 no_snoop_bits;
280*4882a593Smuzhiyun #define VXGE_HW_FIFO_NO_SNOOP_DISABLED 0
281*4882a593Smuzhiyun #define VXGE_HW_FIFO_NO_SNOOP_TXD 1
282*4882a593Smuzhiyun #define VXGE_HW_FIFO_NO_SNOOP_FRM 2
283*4882a593Smuzhiyun #define VXGE_HW_FIFO_NO_SNOOP_ALL 3
284*4882a593Smuzhiyun #define VXGE_HW_FIFO_NO_SNOOP_DEFAULT 0
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun /**
288*4882a593Smuzhiyun * struct vxge_hw_ring_config - Ring configurations.
289*4882a593Smuzhiyun * @enable: Is this ring to be commissioned
290*4882a593Smuzhiyun * @ring_blocks: Numbers of RxD blocks in the ring
291*4882a593Smuzhiyun * @buffer_mode: Receive buffer mode (1, 2, 3, or 5); for details please refer
292*4882a593Smuzhiyun * to Titan User Guide.
293*4882a593Smuzhiyun * @scatter_mode: Titan supports two receive scatter modes: A and B.
294*4882a593Smuzhiyun * For details please refer to Titan User Guide.
295*4882a593Smuzhiyun * @rx_timer_val: The number of 32ns periods that would be counted between two
296*4882a593Smuzhiyun * timer interrupts.
297*4882a593Smuzhiyun * @greedy_return: If Set it forces the device to return absolutely all RxD
298*4882a593Smuzhiyun * that are consumed and still on board when a timer interrupt
299*4882a593Smuzhiyun * triggers. If Clear, then if the device has already returned
300*4882a593Smuzhiyun * RxD before current timer interrupt triggered and after the
301*4882a593Smuzhiyun * previous timer interrupt triggered, then the device is not
302*4882a593Smuzhiyun * forced to returned the rest of the consumed RxD that it has
303*4882a593Smuzhiyun * on board which account for a byte count less than the one
304*4882a593Smuzhiyun * programmed into PRC_CFG6.RXD_CRXDT field
305*4882a593Smuzhiyun * @rx_timer_ci: TBD
306*4882a593Smuzhiyun * @backoff_interval_us: Time (in microseconds), after which Titan
307*4882a593Smuzhiyun * tries to download RxDs posted by the host.
308*4882a593Smuzhiyun * Note that the "backoff" does not happen if host posts receive
309*4882a593Smuzhiyun * descriptors in the timely fashion.
310*4882a593Smuzhiyun * Ring configuration.
311*4882a593Smuzhiyun */
312*4882a593Smuzhiyun struct vxge_hw_ring_config {
313*4882a593Smuzhiyun u32 enable;
314*4882a593Smuzhiyun #define VXGE_HW_RING_ENABLE 1
315*4882a593Smuzhiyun #define VXGE_HW_RING_DISABLE 0
316*4882a593Smuzhiyun #define VXGE_HW_RING_DEFAULT 1
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun u32 ring_blocks;
319*4882a593Smuzhiyun #define VXGE_HW_MIN_RING_BLOCKS 1
320*4882a593Smuzhiyun #define VXGE_HW_MAX_RING_BLOCKS 128
321*4882a593Smuzhiyun #define VXGE_HW_DEF_RING_BLOCKS 2
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun u32 buffer_mode;
324*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_BUFFER_MODE_1 1
325*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_BUFFER_MODE_3 3
326*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_BUFFER_MODE_5 5
327*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT 1
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun u32 scatter_mode;
330*4882a593Smuzhiyun #define VXGE_HW_RING_SCATTER_MODE_A 0
331*4882a593Smuzhiyun #define VXGE_HW_RING_SCATTER_MODE_B 1
332*4882a593Smuzhiyun #define VXGE_HW_RING_SCATTER_MODE_C 2
333*4882a593Smuzhiyun #define VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT 0xffffffff
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun u64 rxds_limit;
336*4882a593Smuzhiyun #define VXGE_HW_DEF_RING_RXDS_LIMIT 44
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /**
340*4882a593Smuzhiyun * struct vxge_hw_vp_config - Configuration of virtual path
341*4882a593Smuzhiyun * @vp_id: Virtual Path Id
342*4882a593Smuzhiyun * @min_bandwidth: Minimum Guaranteed bandwidth
343*4882a593Smuzhiyun * @ring: See struct vxge_hw_ring_config{}.
344*4882a593Smuzhiyun * @fifo: See struct vxge_hw_fifo_config{}.
345*4882a593Smuzhiyun * @tti: Configuration of interrupt associated with Transmit.
346*4882a593Smuzhiyun * see struct vxge_hw_tim_intr_config();
347*4882a593Smuzhiyun * @rti: Configuration of interrupt associated with Receive.
348*4882a593Smuzhiyun * see struct vxge_hw_tim_intr_config();
349*4882a593Smuzhiyun * @mtu: mtu size used on this port.
350*4882a593Smuzhiyun * @rpa_strip_vlan_tag: Strip VLAN Tag enable/disable. Instructs the device to
351*4882a593Smuzhiyun * remove the VLAN tag from all received tagged frames that are not
352*4882a593Smuzhiyun * replicated at the internal L2 switch.
353*4882a593Smuzhiyun * 0 - Do not strip the VLAN tag.
354*4882a593Smuzhiyun * 1 - Strip the VLAN tag. Regardless of this setting, VLAN tags are
355*4882a593Smuzhiyun * always placed into the RxDMA descriptor.
356*4882a593Smuzhiyun *
357*4882a593Smuzhiyun * This structure is used by the driver to pass the configuration parameters to
358*4882a593Smuzhiyun * configure Virtual Path.
359*4882a593Smuzhiyun */
360*4882a593Smuzhiyun struct vxge_hw_vp_config {
361*4882a593Smuzhiyun u32 vp_id;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun #define VXGE_HW_VPATH_PRIORITY_MIN 0
364*4882a593Smuzhiyun #define VXGE_HW_VPATH_PRIORITY_MAX 16
365*4882a593Smuzhiyun #define VXGE_HW_VPATH_PRIORITY_DEFAULT 0
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun u32 min_bandwidth;
368*4882a593Smuzhiyun #define VXGE_HW_VPATH_BANDWIDTH_MIN 0
369*4882a593Smuzhiyun #define VXGE_HW_VPATH_BANDWIDTH_MAX 100
370*4882a593Smuzhiyun #define VXGE_HW_VPATH_BANDWIDTH_DEFAULT 0
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun struct vxge_hw_ring_config ring;
373*4882a593Smuzhiyun struct vxge_hw_fifo_config fifo;
374*4882a593Smuzhiyun struct vxge_hw_tim_intr_config tti;
375*4882a593Smuzhiyun struct vxge_hw_tim_intr_config rti;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun u32 mtu;
378*4882a593Smuzhiyun #define VXGE_HW_VPATH_MIN_INITIAL_MTU VXGE_HW_MIN_MTU
379*4882a593Smuzhiyun #define VXGE_HW_VPATH_MAX_INITIAL_MTU VXGE_HW_MAX_MTU
380*4882a593Smuzhiyun #define VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU 0xffffffff
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun u32 rpa_strip_vlan_tag;
383*4882a593Smuzhiyun #define VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE 1
384*4882a593Smuzhiyun #define VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE 0
385*4882a593Smuzhiyun #define VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT 0xffffffff
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun /**
389*4882a593Smuzhiyun * struct vxge_hw_device_config - Device configuration.
390*4882a593Smuzhiyun * @dma_blockpool_initial: Initial size of DMA Pool
391*4882a593Smuzhiyun * @dma_blockpool_max: Maximum blocks in DMA pool
392*4882a593Smuzhiyun * @intr_mode: Line, or MSI-X interrupt.
393*4882a593Smuzhiyun *
394*4882a593Smuzhiyun * @rth_en: Enable Receive Traffic Hashing(RTH) using IT(Indirection Table).
395*4882a593Smuzhiyun * @rth_it_type: RTH IT table programming type
396*4882a593Smuzhiyun * @rts_mac_en: Enable Receive Traffic Steering using MAC destination address
397*4882a593Smuzhiyun * @vp_config: Configuration for virtual paths
398*4882a593Smuzhiyun * @device_poll_millis: Specify the interval (in mulliseconds)
399*4882a593Smuzhiyun * to wait for register reads
400*4882a593Smuzhiyun *
401*4882a593Smuzhiyun * Titan configuration.
402*4882a593Smuzhiyun * Contains per-device configuration parameters, including:
403*4882a593Smuzhiyun * - stats sampling interval, etc.
404*4882a593Smuzhiyun *
405*4882a593Smuzhiyun * In addition, struct vxge_hw_device_config{} includes "subordinate"
406*4882a593Smuzhiyun * configurations, including:
407*4882a593Smuzhiyun * - fifos and rings;
408*4882a593Smuzhiyun * - MAC (done at firmware level).
409*4882a593Smuzhiyun *
410*4882a593Smuzhiyun * See Titan User Guide for more details.
411*4882a593Smuzhiyun * Note: Valid (min, max) range for each attribute is specified in the body of
412*4882a593Smuzhiyun * the struct vxge_hw_device_config{} structure. Please refer to the
413*4882a593Smuzhiyun * corresponding include file.
414*4882a593Smuzhiyun * See also: struct vxge_hw_tim_intr_config{}.
415*4882a593Smuzhiyun */
416*4882a593Smuzhiyun struct vxge_hw_device_config {
417*4882a593Smuzhiyun u32 device_poll_millis;
418*4882a593Smuzhiyun #define VXGE_HW_MIN_DEVICE_POLL_MILLIS 1
419*4882a593Smuzhiyun #define VXGE_HW_MAX_DEVICE_POLL_MILLIS 100000
420*4882a593Smuzhiyun #define VXGE_HW_DEF_DEVICE_POLL_MILLIS 1000
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun u32 dma_blockpool_initial;
423*4882a593Smuzhiyun u32 dma_blockpool_max;
424*4882a593Smuzhiyun #define VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE 0
425*4882a593Smuzhiyun #define VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE 0
426*4882a593Smuzhiyun #define VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE 4
427*4882a593Smuzhiyun #define VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE 4096
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun #define VXGE_HW_MAX_PAYLOAD_SIZE_512 2
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun u32 intr_mode:2,
432*4882a593Smuzhiyun #define VXGE_HW_INTR_MODE_IRQLINE 0
433*4882a593Smuzhiyun #define VXGE_HW_INTR_MODE_MSIX 1
434*4882a593Smuzhiyun #define VXGE_HW_INTR_MODE_MSIX_ONE_SHOT 2
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun #define VXGE_HW_INTR_MODE_DEF 0
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun rth_en:1,
439*4882a593Smuzhiyun #define VXGE_HW_RTH_DISABLE 0
440*4882a593Smuzhiyun #define VXGE_HW_RTH_ENABLE 1
441*4882a593Smuzhiyun #define VXGE_HW_RTH_DEFAULT 0
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun rth_it_type:1,
444*4882a593Smuzhiyun #define VXGE_HW_RTH_IT_TYPE_SOLO_IT 0
445*4882a593Smuzhiyun #define VXGE_HW_RTH_IT_TYPE_MULTI_IT 1
446*4882a593Smuzhiyun #define VXGE_HW_RTH_IT_TYPE_DEFAULT 0
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun rts_mac_en:1,
449*4882a593Smuzhiyun #define VXGE_HW_RTS_MAC_DISABLE 0
450*4882a593Smuzhiyun #define VXGE_HW_RTS_MAC_ENABLE 1
451*4882a593Smuzhiyun #define VXGE_HW_RTS_MAC_DEFAULT 0
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun hwts_en:1;
454*4882a593Smuzhiyun #define VXGE_HW_HWTS_DISABLE 0
455*4882a593Smuzhiyun #define VXGE_HW_HWTS_ENABLE 1
456*4882a593Smuzhiyun #define VXGE_HW_HWTS_DEFAULT 1
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun struct vxge_hw_vp_config vp_config[VXGE_HW_MAX_VIRTUAL_PATHS];
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /**
462*4882a593Smuzhiyun * function vxge_uld_link_up_f - Link-Up callback provided by driver.
463*4882a593Smuzhiyun * @devh: HW device handle.
464*4882a593Smuzhiyun * Link-up notification callback provided by the driver.
465*4882a593Smuzhiyun * This is one of the per-driver callbacks, see struct vxge_hw_uld_cbs{}.
466*4882a593Smuzhiyun *
467*4882a593Smuzhiyun * See also: struct vxge_hw_uld_cbs{}, vxge_uld_link_down_f{},
468*4882a593Smuzhiyun * vxge_hw_driver_initialize().
469*4882a593Smuzhiyun */
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /**
472*4882a593Smuzhiyun * function vxge_uld_link_down_f - Link-Down callback provided by
473*4882a593Smuzhiyun * driver.
474*4882a593Smuzhiyun * @devh: HW device handle.
475*4882a593Smuzhiyun *
476*4882a593Smuzhiyun * Link-Down notification callback provided by the driver.
477*4882a593Smuzhiyun * This is one of the per-driver callbacks, see struct vxge_hw_uld_cbs{}.
478*4882a593Smuzhiyun *
479*4882a593Smuzhiyun * See also: struct vxge_hw_uld_cbs{}, vxge_uld_link_up_f{},
480*4882a593Smuzhiyun * vxge_hw_driver_initialize().
481*4882a593Smuzhiyun */
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /**
484*4882a593Smuzhiyun * function vxge_uld_crit_err_f - Critical Error notification callback.
485*4882a593Smuzhiyun * @devh: HW device handle.
486*4882a593Smuzhiyun * (typically - at HW device iinitialization time).
487*4882a593Smuzhiyun * @type: Enumerated hw error, e.g.: double ECC.
488*4882a593Smuzhiyun * @serr_data: Titan status.
489*4882a593Smuzhiyun * @ext_data: Extended data. The contents depends on the @type.
490*4882a593Smuzhiyun *
491*4882a593Smuzhiyun * Link-Down notification callback provided by the driver.
492*4882a593Smuzhiyun * This is one of the per-driver callbacks, see struct vxge_hw_uld_cbs{}.
493*4882a593Smuzhiyun *
494*4882a593Smuzhiyun * See also: struct vxge_hw_uld_cbs{}, enum vxge_hw_event{},
495*4882a593Smuzhiyun * vxge_hw_driver_initialize().
496*4882a593Smuzhiyun */
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /**
499*4882a593Smuzhiyun * struct vxge_hw_uld_cbs - driver "slow-path" callbacks.
500*4882a593Smuzhiyun * @link_up: See vxge_uld_link_up_f{}.
501*4882a593Smuzhiyun * @link_down: See vxge_uld_link_down_f{}.
502*4882a593Smuzhiyun * @crit_err: See vxge_uld_crit_err_f{}.
503*4882a593Smuzhiyun *
504*4882a593Smuzhiyun * Driver slow-path (per-driver) callbacks.
505*4882a593Smuzhiyun * Implemented by driver and provided to HW via
506*4882a593Smuzhiyun * vxge_hw_driver_initialize().
507*4882a593Smuzhiyun * Note that these callbacks are not mandatory: HW will not invoke
508*4882a593Smuzhiyun * a callback if NULL is specified.
509*4882a593Smuzhiyun *
510*4882a593Smuzhiyun * See also: vxge_hw_driver_initialize().
511*4882a593Smuzhiyun */
512*4882a593Smuzhiyun struct vxge_hw_uld_cbs {
513*4882a593Smuzhiyun void (*link_up)(struct __vxge_hw_device *devh);
514*4882a593Smuzhiyun void (*link_down)(struct __vxge_hw_device *devh);
515*4882a593Smuzhiyun void (*crit_err)(struct __vxge_hw_device *devh,
516*4882a593Smuzhiyun enum vxge_hw_event type, u64 ext_data);
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /*
520*4882a593Smuzhiyun * struct __vxge_hw_blockpool_entry - Block private data structure
521*4882a593Smuzhiyun * @item: List header used to link.
522*4882a593Smuzhiyun * @length: Length of the block
523*4882a593Smuzhiyun * @memblock: Virtual address block
524*4882a593Smuzhiyun * @dma_addr: DMA Address of the block.
525*4882a593Smuzhiyun * @dma_handle: DMA handle of the block.
526*4882a593Smuzhiyun * @acc_handle: DMA acc handle
527*4882a593Smuzhiyun *
528*4882a593Smuzhiyun * Block is allocated with a header to put the blocks into list.
529*4882a593Smuzhiyun *
530*4882a593Smuzhiyun */
531*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry {
532*4882a593Smuzhiyun struct list_head item;
533*4882a593Smuzhiyun u32 length;
534*4882a593Smuzhiyun void *memblock;
535*4882a593Smuzhiyun dma_addr_t dma_addr;
536*4882a593Smuzhiyun struct pci_dev *dma_handle;
537*4882a593Smuzhiyun struct pci_dev *acc_handle;
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /*
541*4882a593Smuzhiyun * struct __vxge_hw_blockpool - Block Pool
542*4882a593Smuzhiyun * @hldev: HW device
543*4882a593Smuzhiyun * @block_size: size of each block.
544*4882a593Smuzhiyun * @Pool_size: Number of blocks in the pool
545*4882a593Smuzhiyun * @pool_max: Maximum number of blocks above which to free additional blocks
546*4882a593Smuzhiyun * @req_out: Number of block requests with OS out standing
547*4882a593Smuzhiyun * @free_block_list: List of free blocks
548*4882a593Smuzhiyun *
549*4882a593Smuzhiyun * Block pool contains the DMA blocks preallocated.
550*4882a593Smuzhiyun *
551*4882a593Smuzhiyun */
552*4882a593Smuzhiyun struct __vxge_hw_blockpool {
553*4882a593Smuzhiyun struct __vxge_hw_device *hldev;
554*4882a593Smuzhiyun u32 block_size;
555*4882a593Smuzhiyun u32 pool_size;
556*4882a593Smuzhiyun u32 pool_max;
557*4882a593Smuzhiyun u32 req_out;
558*4882a593Smuzhiyun struct list_head free_block_list;
559*4882a593Smuzhiyun struct list_head free_entry_list;
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /*
563*4882a593Smuzhiyun * enum enum __vxge_hw_channel_type - Enumerated channel types.
564*4882a593Smuzhiyun * @VXGE_HW_CHANNEL_TYPE_UNKNOWN: Unknown channel.
565*4882a593Smuzhiyun * @VXGE_HW_CHANNEL_TYPE_FIFO: fifo.
566*4882a593Smuzhiyun * @VXGE_HW_CHANNEL_TYPE_RING: ring.
567*4882a593Smuzhiyun * @VXGE_HW_CHANNEL_TYPE_MAX: Maximum number of HW-supported
568*4882a593Smuzhiyun * (and recognized) channel types. Currently: 2.
569*4882a593Smuzhiyun *
570*4882a593Smuzhiyun * Enumerated channel types. Currently there are only two link-layer
571*4882a593Smuzhiyun * channels - Titan fifo and Titan ring. In the future the list will grow.
572*4882a593Smuzhiyun */
573*4882a593Smuzhiyun enum __vxge_hw_channel_type {
574*4882a593Smuzhiyun VXGE_HW_CHANNEL_TYPE_UNKNOWN = 0,
575*4882a593Smuzhiyun VXGE_HW_CHANNEL_TYPE_FIFO = 1,
576*4882a593Smuzhiyun VXGE_HW_CHANNEL_TYPE_RING = 2,
577*4882a593Smuzhiyun VXGE_HW_CHANNEL_TYPE_MAX = 3
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /*
581*4882a593Smuzhiyun * struct __vxge_hw_channel
582*4882a593Smuzhiyun * @item: List item; used to maintain a list of open channels.
583*4882a593Smuzhiyun * @type: Channel type. See enum vxge_hw_channel_type{}.
584*4882a593Smuzhiyun * @devh: Device handle. HW device object that contains _this_ channel.
585*4882a593Smuzhiyun * @vph: Virtual path handle. Virtual Path Object that contains _this_ channel.
586*4882a593Smuzhiyun * @length: Channel length. Currently allocated number of descriptors.
587*4882a593Smuzhiyun * The channel length "grows" when more descriptors get allocated.
588*4882a593Smuzhiyun * See _hw_mempool_grow.
589*4882a593Smuzhiyun * @reserve_arr: Reserve array. Contains descriptors that can be reserved
590*4882a593Smuzhiyun * by driver for the subsequent send or receive operation.
591*4882a593Smuzhiyun * See vxge_hw_fifo_txdl_reserve(),
592*4882a593Smuzhiyun * vxge_hw_ring_rxd_reserve().
593*4882a593Smuzhiyun * @reserve_ptr: Current pointer in the resrve array
594*4882a593Smuzhiyun * @reserve_top: Reserve top gives the maximum number of dtrs available in
595*4882a593Smuzhiyun * reserve array.
596*4882a593Smuzhiyun * @work_arr: Work array. Contains descriptors posted to the channel.
597*4882a593Smuzhiyun * Note that at any point in time @work_arr contains 3 types of
598*4882a593Smuzhiyun * descriptors:
599*4882a593Smuzhiyun * 1) posted but not yet consumed by Titan device;
600*4882a593Smuzhiyun * 2) consumed but not yet completed;
601*4882a593Smuzhiyun * 3) completed but not yet freed
602*4882a593Smuzhiyun * (via vxge_hw_fifo_txdl_free() or vxge_hw_ring_rxd_free())
603*4882a593Smuzhiyun * @post_index: Post index. At any point in time points on the
604*4882a593Smuzhiyun * position in the channel, which'll contain next to-be-posted
605*4882a593Smuzhiyun * descriptor.
606*4882a593Smuzhiyun * @compl_index: Completion index. At any point in time points on the
607*4882a593Smuzhiyun * position in the channel, which will contain next
608*4882a593Smuzhiyun * to-be-completed descriptor.
609*4882a593Smuzhiyun * @free_arr: Free array. Contains completed descriptors that were freed
610*4882a593Smuzhiyun * (i.e., handed over back to HW) by driver.
611*4882a593Smuzhiyun * See vxge_hw_fifo_txdl_free(), vxge_hw_ring_rxd_free().
612*4882a593Smuzhiyun * @free_ptr: current pointer in free array
613*4882a593Smuzhiyun * @per_dtr_space: Per-descriptor space (in bytes) that channel user can utilize
614*4882a593Smuzhiyun * to store per-operation control information.
615*4882a593Smuzhiyun * @stats: Pointer to common statistics
616*4882a593Smuzhiyun * @userdata: Per-channel opaque (void*) user-defined context, which may be
617*4882a593Smuzhiyun * driver object, ULP connection, etc.
618*4882a593Smuzhiyun * Once channel is open, @userdata is passed back to user via
619*4882a593Smuzhiyun * vxge_hw_channel_callback_f.
620*4882a593Smuzhiyun *
621*4882a593Smuzhiyun * HW channel object.
622*4882a593Smuzhiyun *
623*4882a593Smuzhiyun * See also: enum vxge_hw_channel_type{}, enum vxge_hw_channel_flag
624*4882a593Smuzhiyun */
625*4882a593Smuzhiyun struct __vxge_hw_channel {
626*4882a593Smuzhiyun struct list_head item;
627*4882a593Smuzhiyun enum __vxge_hw_channel_type type;
628*4882a593Smuzhiyun struct __vxge_hw_device *devh;
629*4882a593Smuzhiyun struct __vxge_hw_vpath_handle *vph;
630*4882a593Smuzhiyun u32 length;
631*4882a593Smuzhiyun u32 vp_id;
632*4882a593Smuzhiyun void **reserve_arr;
633*4882a593Smuzhiyun u32 reserve_ptr;
634*4882a593Smuzhiyun u32 reserve_top;
635*4882a593Smuzhiyun void **work_arr;
636*4882a593Smuzhiyun u32 post_index ____cacheline_aligned;
637*4882a593Smuzhiyun u32 compl_index ____cacheline_aligned;
638*4882a593Smuzhiyun void **free_arr;
639*4882a593Smuzhiyun u32 free_ptr;
640*4882a593Smuzhiyun void **orig_arr;
641*4882a593Smuzhiyun u32 per_dtr_space;
642*4882a593Smuzhiyun void *userdata;
643*4882a593Smuzhiyun struct vxge_hw_common_reg __iomem *common_reg;
644*4882a593Smuzhiyun u32 first_vp_id;
645*4882a593Smuzhiyun struct vxge_hw_vpath_stats_sw_common_info *stats;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun } ____cacheline_aligned;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /*
650*4882a593Smuzhiyun * struct __vxge_hw_virtualpath - Virtual Path
651*4882a593Smuzhiyun *
652*4882a593Smuzhiyun * @vp_id: Virtual path id
653*4882a593Smuzhiyun * @vp_open: This flag specifies if vxge_hw_vp_open is called from LL Driver
654*4882a593Smuzhiyun * @hldev: Hal device
655*4882a593Smuzhiyun * @vp_config: Virtual Path Config
656*4882a593Smuzhiyun * @vp_reg: VPATH Register map address in BAR0
657*4882a593Smuzhiyun * @vpmgmt_reg: VPATH_MGMT register map address
658*4882a593Smuzhiyun * @max_mtu: Max mtu that can be supported
659*4882a593Smuzhiyun * @vsport_number: vsport attached to this vpath
660*4882a593Smuzhiyun * @max_kdfc_db: Maximum kernel mode doorbells
661*4882a593Smuzhiyun * @max_nofl_db: Maximum non offload doorbells
662*4882a593Smuzhiyun * @tx_intr_num: Interrupt Number associated with the TX
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun * @ringh: Ring Queue
665*4882a593Smuzhiyun * @fifoh: FIFO Queue
666*4882a593Smuzhiyun * @vpath_handles: Virtual Path handles list
667*4882a593Smuzhiyun * @stats_block: Memory for DMAing stats
668*4882a593Smuzhiyun * @stats: Vpath statistics
669*4882a593Smuzhiyun *
670*4882a593Smuzhiyun * Virtual path structure to encapsulate the data related to a virtual path.
671*4882a593Smuzhiyun * Virtual paths are allocated by the HW upon getting configuration from the
672*4882a593Smuzhiyun * driver and inserted into the list of virtual paths.
673*4882a593Smuzhiyun */
674*4882a593Smuzhiyun struct __vxge_hw_virtualpath {
675*4882a593Smuzhiyun u32 vp_id;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun u32 vp_open;
678*4882a593Smuzhiyun #define VXGE_HW_VP_NOT_OPEN 0
679*4882a593Smuzhiyun #define VXGE_HW_VP_OPEN 1
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun struct __vxge_hw_device *hldev;
682*4882a593Smuzhiyun struct vxge_hw_vp_config *vp_config;
683*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg;
684*4882a593Smuzhiyun struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
685*4882a593Smuzhiyun struct __vxge_hw_non_offload_db_wrapper __iomem *nofl_db;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun u32 max_mtu;
688*4882a593Smuzhiyun u32 vsport_number;
689*4882a593Smuzhiyun u32 max_kdfc_db;
690*4882a593Smuzhiyun u32 max_nofl_db;
691*4882a593Smuzhiyun u64 tim_tti_cfg1_saved;
692*4882a593Smuzhiyun u64 tim_tti_cfg3_saved;
693*4882a593Smuzhiyun u64 tim_rti_cfg1_saved;
694*4882a593Smuzhiyun u64 tim_rti_cfg3_saved;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun struct __vxge_hw_ring *____cacheline_aligned ringh;
697*4882a593Smuzhiyun struct __vxge_hw_fifo *____cacheline_aligned fifoh;
698*4882a593Smuzhiyun struct list_head vpath_handles;
699*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry *stats_block;
700*4882a593Smuzhiyun struct vxge_hw_vpath_stats_hw_info *hw_stats;
701*4882a593Smuzhiyun struct vxge_hw_vpath_stats_hw_info *hw_stats_sav;
702*4882a593Smuzhiyun struct vxge_hw_vpath_stats_sw_info *sw_stats;
703*4882a593Smuzhiyun spinlock_t lock;
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /*
707*4882a593Smuzhiyun * struct __vxge_hw_vpath_handle - List item to store callback information
708*4882a593Smuzhiyun * @item: List head to keep the item in linked list
709*4882a593Smuzhiyun * @vpath: Virtual path to which this item belongs
710*4882a593Smuzhiyun *
711*4882a593Smuzhiyun * This structure is used to store the callback information.
712*4882a593Smuzhiyun */
713*4882a593Smuzhiyun struct __vxge_hw_vpath_handle {
714*4882a593Smuzhiyun struct list_head item;
715*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
716*4882a593Smuzhiyun };
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /*
719*4882a593Smuzhiyun * struct __vxge_hw_device
720*4882a593Smuzhiyun *
721*4882a593Smuzhiyun * HW device object.
722*4882a593Smuzhiyun */
723*4882a593Smuzhiyun /**
724*4882a593Smuzhiyun * struct __vxge_hw_device - Hal device object
725*4882a593Smuzhiyun * @magic: Magic Number
726*4882a593Smuzhiyun * @bar0: BAR0 virtual address.
727*4882a593Smuzhiyun * @pdev: Physical device handle
728*4882a593Smuzhiyun * @config: Confguration passed by the LL driver at initialization
729*4882a593Smuzhiyun * @link_state: Link state
730*4882a593Smuzhiyun *
731*4882a593Smuzhiyun * HW device object. Represents Titan adapter
732*4882a593Smuzhiyun */
733*4882a593Smuzhiyun struct __vxge_hw_device {
734*4882a593Smuzhiyun u32 magic;
735*4882a593Smuzhiyun #define VXGE_HW_DEVICE_MAGIC 0x12345678
736*4882a593Smuzhiyun #define VXGE_HW_DEVICE_DEAD 0xDEADDEAD
737*4882a593Smuzhiyun void __iomem *bar0;
738*4882a593Smuzhiyun struct pci_dev *pdev;
739*4882a593Smuzhiyun struct net_device *ndev;
740*4882a593Smuzhiyun struct vxge_hw_device_config config;
741*4882a593Smuzhiyun enum vxge_hw_device_link_state link_state;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun const struct vxge_hw_uld_cbs *uld_callbacks;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun u32 host_type;
746*4882a593Smuzhiyun u32 func_id;
747*4882a593Smuzhiyun u32 access_rights;
748*4882a593Smuzhiyun #define VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH 0x1
749*4882a593Smuzhiyun #define VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM 0x2
750*4882a593Smuzhiyun #define VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM 0x4
751*4882a593Smuzhiyun struct vxge_hw_legacy_reg __iomem *legacy_reg;
752*4882a593Smuzhiyun struct vxge_hw_toc_reg __iomem *toc_reg;
753*4882a593Smuzhiyun struct vxge_hw_common_reg __iomem *common_reg;
754*4882a593Smuzhiyun struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
755*4882a593Smuzhiyun struct vxge_hw_srpcim_reg __iomem *srpcim_reg \
756*4882a593Smuzhiyun [VXGE_HW_TITAN_SRPCIM_REG_SPACES];
757*4882a593Smuzhiyun struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg \
758*4882a593Smuzhiyun [VXGE_HW_TITAN_VPMGMT_REG_SPACES];
759*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vpath_reg \
760*4882a593Smuzhiyun [VXGE_HW_TITAN_VPATH_REG_SPACES];
761*4882a593Smuzhiyun u8 __iomem *kdfc;
762*4882a593Smuzhiyun u8 __iomem *usdc;
763*4882a593Smuzhiyun struct __vxge_hw_virtualpath virtual_paths \
764*4882a593Smuzhiyun [VXGE_HW_MAX_VIRTUAL_PATHS];
765*4882a593Smuzhiyun u64 vpath_assignments;
766*4882a593Smuzhiyun u64 vpaths_deployed;
767*4882a593Smuzhiyun u32 first_vp_id;
768*4882a593Smuzhiyun u64 tim_int_mask0[4];
769*4882a593Smuzhiyun u32 tim_int_mask1[4];
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun struct __vxge_hw_blockpool block_pool;
772*4882a593Smuzhiyun struct vxge_hw_device_stats stats;
773*4882a593Smuzhiyun u32 debug_module_mask;
774*4882a593Smuzhiyun u32 debug_level;
775*4882a593Smuzhiyun u32 level_err;
776*4882a593Smuzhiyun u32 level_trace;
777*4882a593Smuzhiyun u16 eprom_versions[VXGE_HW_MAX_ROM_IMAGES];
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun #define VXGE_HW_INFO_LEN 64
781*4882a593Smuzhiyun /**
782*4882a593Smuzhiyun * struct vxge_hw_device_hw_info - Device information
783*4882a593Smuzhiyun * @host_type: Host Type
784*4882a593Smuzhiyun * @func_id: Function Id
785*4882a593Smuzhiyun * @vpath_mask: vpath bit mask
786*4882a593Smuzhiyun * @fw_version: Firmware version
787*4882a593Smuzhiyun * @fw_date: Firmware Date
788*4882a593Smuzhiyun * @flash_version: Firmware version
789*4882a593Smuzhiyun * @flash_date: Firmware Date
790*4882a593Smuzhiyun * @mac_addrs: Mac addresses for each vpath
791*4882a593Smuzhiyun * @mac_addr_masks: Mac address masks for each vpath
792*4882a593Smuzhiyun *
793*4882a593Smuzhiyun * Returns the vpath mask that has the bits set for each vpath allocated
794*4882a593Smuzhiyun * for the driver and the first mac address for each vpath
795*4882a593Smuzhiyun */
796*4882a593Smuzhiyun struct vxge_hw_device_hw_info {
797*4882a593Smuzhiyun u32 host_type;
798*4882a593Smuzhiyun #define VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION 0
799*4882a593Smuzhiyun #define VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION 1
800*4882a593Smuzhiyun #define VXGE_HW_NO_MR_SR_VH0_FUNCTION0 2
801*4882a593Smuzhiyun #define VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION 3
802*4882a593Smuzhiyun #define VXGE_HW_MR_SR_VH0_INVALID_CONFIG 4
803*4882a593Smuzhiyun #define VXGE_HW_SR_VH_FUNCTION0 5
804*4882a593Smuzhiyun #define VXGE_HW_SR_VH_VIRTUAL_FUNCTION 6
805*4882a593Smuzhiyun #define VXGE_HW_VH_NORMAL_FUNCTION 7
806*4882a593Smuzhiyun u64 function_mode;
807*4882a593Smuzhiyun #define VXGE_HW_FUNCTION_MODE_SINGLE_FUNCTION 0
808*4882a593Smuzhiyun #define VXGE_HW_FUNCTION_MODE_MULTI_FUNCTION 1
809*4882a593Smuzhiyun #define VXGE_HW_FUNCTION_MODE_SRIOV 2
810*4882a593Smuzhiyun #define VXGE_HW_FUNCTION_MODE_MRIOV 3
811*4882a593Smuzhiyun #define VXGE_HW_FUNCTION_MODE_MRIOV_8 4
812*4882a593Smuzhiyun #define VXGE_HW_FUNCTION_MODE_MULTI_FUNCTION_17 5
813*4882a593Smuzhiyun #define VXGE_HW_FUNCTION_MODE_SRIOV_8 6
814*4882a593Smuzhiyun #define VXGE_HW_FUNCTION_MODE_SRIOV_4 7
815*4882a593Smuzhiyun #define VXGE_HW_FUNCTION_MODE_MULTI_FUNCTION_2 8
816*4882a593Smuzhiyun #define VXGE_HW_FUNCTION_MODE_MULTI_FUNCTION_4 9
817*4882a593Smuzhiyun #define VXGE_HW_FUNCTION_MODE_MRIOV_4 10
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun u32 func_id;
820*4882a593Smuzhiyun u64 vpath_mask;
821*4882a593Smuzhiyun struct vxge_hw_device_version fw_version;
822*4882a593Smuzhiyun struct vxge_hw_device_date fw_date;
823*4882a593Smuzhiyun struct vxge_hw_device_version flash_version;
824*4882a593Smuzhiyun struct vxge_hw_device_date flash_date;
825*4882a593Smuzhiyun u8 serial_number[VXGE_HW_INFO_LEN];
826*4882a593Smuzhiyun u8 part_number[VXGE_HW_INFO_LEN];
827*4882a593Smuzhiyun u8 product_desc[VXGE_HW_INFO_LEN];
828*4882a593Smuzhiyun u8 mac_addrs[VXGE_HW_MAX_VIRTUAL_PATHS][ETH_ALEN];
829*4882a593Smuzhiyun u8 mac_addr_masks[VXGE_HW_MAX_VIRTUAL_PATHS][ETH_ALEN];
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun /**
833*4882a593Smuzhiyun * struct vxge_hw_device_attr - Device memory spaces.
834*4882a593Smuzhiyun * @bar0: BAR0 virtual address.
835*4882a593Smuzhiyun * @pdev: PCI device object.
836*4882a593Smuzhiyun *
837*4882a593Smuzhiyun * Device memory spaces. Includes configuration, BAR0 etc. per device
838*4882a593Smuzhiyun * mapped memories. Also, includes a pointer to OS-specific PCI device object.
839*4882a593Smuzhiyun */
840*4882a593Smuzhiyun struct vxge_hw_device_attr {
841*4882a593Smuzhiyun void __iomem *bar0;
842*4882a593Smuzhiyun struct pci_dev *pdev;
843*4882a593Smuzhiyun const struct vxge_hw_uld_cbs *uld_callbacks;
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun #define VXGE_HW_DEVICE_LINK_STATE_SET(hldev, ls) (hldev->link_state = ls)
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun #define VXGE_HW_DEVICE_TIM_INT_MASK_SET(m0, m1, i) { \
849*4882a593Smuzhiyun if (i < 16) { \
850*4882a593Smuzhiyun m0[0] |= vxge_vBIT(0x8, (i*4), 4); \
851*4882a593Smuzhiyun m0[1] |= vxge_vBIT(0x4, (i*4), 4); \
852*4882a593Smuzhiyun } \
853*4882a593Smuzhiyun else { \
854*4882a593Smuzhiyun m1[0] = 0x80000000; \
855*4882a593Smuzhiyun m1[1] = 0x40000000; \
856*4882a593Smuzhiyun } \
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun #define VXGE_HW_DEVICE_TIM_INT_MASK_RESET(m0, m1, i) { \
860*4882a593Smuzhiyun if (i < 16) { \
861*4882a593Smuzhiyun m0[0] &= ~vxge_vBIT(0x8, (i*4), 4); \
862*4882a593Smuzhiyun m0[1] &= ~vxge_vBIT(0x4, (i*4), 4); \
863*4882a593Smuzhiyun } \
864*4882a593Smuzhiyun else { \
865*4882a593Smuzhiyun m1[0] = 0; \
866*4882a593Smuzhiyun m1[1] = 0; \
867*4882a593Smuzhiyun } \
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun #define VXGE_HW_DEVICE_STATS_PIO_READ(loc, offset) { \
871*4882a593Smuzhiyun status = vxge_hw_mrpcim_stats_access(hldev, \
872*4882a593Smuzhiyun VXGE_HW_STATS_OP_READ, \
873*4882a593Smuzhiyun loc, \
874*4882a593Smuzhiyun offset, \
875*4882a593Smuzhiyun &val64); \
876*4882a593Smuzhiyun if (status != VXGE_HW_OK) \
877*4882a593Smuzhiyun return status; \
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /*
881*4882a593Smuzhiyun * struct __vxge_hw_ring - Ring channel.
882*4882a593Smuzhiyun * @channel: Channel "base" of this ring, the common part of all HW
883*4882a593Smuzhiyun * channels.
884*4882a593Smuzhiyun * @mempool: Memory pool, the pool from which descriptors get allocated.
885*4882a593Smuzhiyun * (See vxge_hw_mm.h).
886*4882a593Smuzhiyun * @config: Ring configuration, part of device configuration
887*4882a593Smuzhiyun * (see struct vxge_hw_device_config{}).
888*4882a593Smuzhiyun * @ring_length: Length of the ring
889*4882a593Smuzhiyun * @buffer_mode: 1, 3, or 5. The value specifies a receive buffer mode,
890*4882a593Smuzhiyun * as per Titan User Guide.
891*4882a593Smuzhiyun * @rxd_size: RxD sizes for 1-, 3- or 5- buffer modes. As per Titan spec,
892*4882a593Smuzhiyun * 1-buffer mode descriptor is 32 byte long, etc.
893*4882a593Smuzhiyun * @rxd_priv_size: Per RxD size reserved (by HW) for driver to keep
894*4882a593Smuzhiyun * per-descriptor data (e.g., DMA handle for Solaris)
895*4882a593Smuzhiyun * @per_rxd_space: Per rxd space requested by driver
896*4882a593Smuzhiyun * @rxds_per_block: Number of descriptors per hardware-defined RxD
897*4882a593Smuzhiyun * block. Depends on the (1-, 3-, 5-) buffer mode.
898*4882a593Smuzhiyun * @rxdblock_priv_size: Reserved at the end of each RxD block. HW internal
899*4882a593Smuzhiyun * usage. Not to confuse with @rxd_priv_size.
900*4882a593Smuzhiyun * @cmpl_cnt: Completion counter. Is reset to zero upon entering the ISR.
901*4882a593Smuzhiyun * @callback: Channel completion callback. HW invokes the callback when there
902*4882a593Smuzhiyun * are new completions on that channel. In many implementations
903*4882a593Smuzhiyun * the @callback executes in the hw interrupt context.
904*4882a593Smuzhiyun * @rxd_init: Channel's descriptor-initialize callback.
905*4882a593Smuzhiyun * See vxge_hw_ring_rxd_init_f{}.
906*4882a593Smuzhiyun * If not NULL, HW invokes the callback when opening
907*4882a593Smuzhiyun * the ring.
908*4882a593Smuzhiyun * @rxd_term: Channel's descriptor-terminate callback. If not NULL,
909*4882a593Smuzhiyun * HW invokes the callback when closing the corresponding channel.
910*4882a593Smuzhiyun * See also vxge_hw_channel_rxd_term_f{}.
911*4882a593Smuzhiyun * @stats: Statistics for ring
912*4882a593Smuzhiyun * Ring channel.
913*4882a593Smuzhiyun *
914*4882a593Smuzhiyun * Note: The structure is cache line aligned to better utilize
915*4882a593Smuzhiyun * CPU cache performance.
916*4882a593Smuzhiyun */
917*4882a593Smuzhiyun struct __vxge_hw_ring {
918*4882a593Smuzhiyun struct __vxge_hw_channel channel;
919*4882a593Smuzhiyun struct vxge_hw_mempool *mempool;
920*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg;
921*4882a593Smuzhiyun struct vxge_hw_common_reg __iomem *common_reg;
922*4882a593Smuzhiyun u32 ring_length;
923*4882a593Smuzhiyun u32 buffer_mode;
924*4882a593Smuzhiyun u32 rxd_size;
925*4882a593Smuzhiyun u32 rxd_priv_size;
926*4882a593Smuzhiyun u32 per_rxd_space;
927*4882a593Smuzhiyun u32 rxds_per_block;
928*4882a593Smuzhiyun u32 rxdblock_priv_size;
929*4882a593Smuzhiyun u32 cmpl_cnt;
930*4882a593Smuzhiyun u32 vp_id;
931*4882a593Smuzhiyun u32 doorbell_cnt;
932*4882a593Smuzhiyun u32 total_db_cnt;
933*4882a593Smuzhiyun u64 rxds_limit;
934*4882a593Smuzhiyun u32 rtimer;
935*4882a593Smuzhiyun u64 tim_rti_cfg1_saved;
936*4882a593Smuzhiyun u64 tim_rti_cfg3_saved;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun enum vxge_hw_status (*callback)(
939*4882a593Smuzhiyun struct __vxge_hw_ring *ringh,
940*4882a593Smuzhiyun void *rxdh,
941*4882a593Smuzhiyun u8 t_code,
942*4882a593Smuzhiyun void *userdata);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun enum vxge_hw_status (*rxd_init)(
945*4882a593Smuzhiyun void *rxdh,
946*4882a593Smuzhiyun void *userdata);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun void (*rxd_term)(
949*4882a593Smuzhiyun void *rxdh,
950*4882a593Smuzhiyun enum vxge_hw_rxd_state state,
951*4882a593Smuzhiyun void *userdata);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun struct vxge_hw_vpath_stats_sw_ring_info *stats ____cacheline_aligned;
954*4882a593Smuzhiyun struct vxge_hw_ring_config *config;
955*4882a593Smuzhiyun } ____cacheline_aligned;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /**
958*4882a593Smuzhiyun * enum enum vxge_hw_txdl_state - Descriptor (TXDL) state.
959*4882a593Smuzhiyun * @VXGE_HW_TXDL_STATE_NONE: Invalid state.
960*4882a593Smuzhiyun * @VXGE_HW_TXDL_STATE_AVAIL: Descriptor is available for reservation.
961*4882a593Smuzhiyun * @VXGE_HW_TXDL_STATE_POSTED: Descriptor is posted for processing by the
962*4882a593Smuzhiyun * device.
963*4882a593Smuzhiyun * @VXGE_HW_TXDL_STATE_FREED: Descriptor is free and can be reused for
964*4882a593Smuzhiyun * filling-in and posting later.
965*4882a593Smuzhiyun *
966*4882a593Smuzhiyun * Titan/HW descriptor states.
967*4882a593Smuzhiyun *
968*4882a593Smuzhiyun */
969*4882a593Smuzhiyun enum vxge_hw_txdl_state {
970*4882a593Smuzhiyun VXGE_HW_TXDL_STATE_NONE = 0,
971*4882a593Smuzhiyun VXGE_HW_TXDL_STATE_AVAIL = 1,
972*4882a593Smuzhiyun VXGE_HW_TXDL_STATE_POSTED = 2,
973*4882a593Smuzhiyun VXGE_HW_TXDL_STATE_FREED = 3
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun /*
976*4882a593Smuzhiyun * struct __vxge_hw_fifo - Fifo.
977*4882a593Smuzhiyun * @channel: Channel "base" of this fifo, the common part of all HW
978*4882a593Smuzhiyun * channels.
979*4882a593Smuzhiyun * @mempool: Memory pool, from which descriptors get allocated.
980*4882a593Smuzhiyun * @config: Fifo configuration, part of device configuration
981*4882a593Smuzhiyun * (see struct vxge_hw_device_config{}).
982*4882a593Smuzhiyun * @interrupt_type: Interrupt type to be used
983*4882a593Smuzhiyun * @no_snoop_bits: See struct vxge_hw_fifo_config{}.
984*4882a593Smuzhiyun * @txdl_per_memblock: Number of TxDLs (TxD lists) per memblock.
985*4882a593Smuzhiyun * on TxDL please refer to Titan UG.
986*4882a593Smuzhiyun * @txdl_size: Configured TxDL size (i.e., number of TxDs in a list), plus
987*4882a593Smuzhiyun * per-TxDL HW private space (struct __vxge_hw_fifo_txdl_priv).
988*4882a593Smuzhiyun * @priv_size: Per-Tx descriptor space reserved for driver
989*4882a593Smuzhiyun * usage.
990*4882a593Smuzhiyun * @per_txdl_space: Per txdl private space for the driver
991*4882a593Smuzhiyun * @callback: Fifo completion callback. HW invokes the callback when there
992*4882a593Smuzhiyun * are new completions on that fifo. In many implementations
993*4882a593Smuzhiyun * the @callback executes in the hw interrupt context.
994*4882a593Smuzhiyun * @txdl_term: Fifo's descriptor-terminate callback. If not NULL,
995*4882a593Smuzhiyun * HW invokes the callback when closing the corresponding fifo.
996*4882a593Smuzhiyun * See also vxge_hw_fifo_txdl_term_f{}.
997*4882a593Smuzhiyun * @stats: Statistics of this fifo
998*4882a593Smuzhiyun *
999*4882a593Smuzhiyun * Fifo channel.
1000*4882a593Smuzhiyun * Note: The structure is cache line aligned.
1001*4882a593Smuzhiyun */
1002*4882a593Smuzhiyun struct __vxge_hw_fifo {
1003*4882a593Smuzhiyun struct __vxge_hw_channel channel;
1004*4882a593Smuzhiyun struct vxge_hw_mempool *mempool;
1005*4882a593Smuzhiyun struct vxge_hw_fifo_config *config;
1006*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg;
1007*4882a593Smuzhiyun struct __vxge_hw_non_offload_db_wrapper __iomem *nofl_db;
1008*4882a593Smuzhiyun u64 interrupt_type;
1009*4882a593Smuzhiyun u32 no_snoop_bits;
1010*4882a593Smuzhiyun u32 txdl_per_memblock;
1011*4882a593Smuzhiyun u32 txdl_size;
1012*4882a593Smuzhiyun u32 priv_size;
1013*4882a593Smuzhiyun u32 per_txdl_space;
1014*4882a593Smuzhiyun u32 vp_id;
1015*4882a593Smuzhiyun u32 tx_intr_num;
1016*4882a593Smuzhiyun u32 rtimer;
1017*4882a593Smuzhiyun u64 tim_tti_cfg1_saved;
1018*4882a593Smuzhiyun u64 tim_tti_cfg3_saved;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun enum vxge_hw_status (*callback)(
1021*4882a593Smuzhiyun struct __vxge_hw_fifo *fifo_handle,
1022*4882a593Smuzhiyun void *txdlh,
1023*4882a593Smuzhiyun enum vxge_hw_fifo_tcode t_code,
1024*4882a593Smuzhiyun void *userdata,
1025*4882a593Smuzhiyun struct sk_buff ***skb_ptr,
1026*4882a593Smuzhiyun int nr_skb,
1027*4882a593Smuzhiyun int *more);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun void (*txdl_term)(
1030*4882a593Smuzhiyun void *txdlh,
1031*4882a593Smuzhiyun enum vxge_hw_txdl_state state,
1032*4882a593Smuzhiyun void *userdata);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun struct vxge_hw_vpath_stats_sw_fifo_info *stats ____cacheline_aligned;
1035*4882a593Smuzhiyun } ____cacheline_aligned;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun /*
1038*4882a593Smuzhiyun * struct __vxge_hw_fifo_txdl_priv - Transmit descriptor HW-private data.
1039*4882a593Smuzhiyun * @dma_addr: DMA (mapped) address of _this_ descriptor.
1040*4882a593Smuzhiyun * @dma_handle: DMA handle used to map the descriptor onto device.
1041*4882a593Smuzhiyun * @dma_offset: Descriptor's offset in the memory block. HW allocates
1042*4882a593Smuzhiyun * descriptors in memory blocks (see struct vxge_hw_fifo_config{})
1043*4882a593Smuzhiyun * Each memblock is a contiguous block of DMA-able memory.
1044*4882a593Smuzhiyun * @frags: Total number of fragments (that is, contiguous data buffers)
1045*4882a593Smuzhiyun * carried by this TxDL.
1046*4882a593Smuzhiyun * @align_vaddr_start: Aligned virtual address start
1047*4882a593Smuzhiyun * @align_vaddr: Virtual address of the per-TxDL area in memory used for
1048*4882a593Smuzhiyun * alignement. Used to place one or more mis-aligned fragments
1049*4882a593Smuzhiyun * @align_dma_addr: DMA address translated from the @align_vaddr.
1050*4882a593Smuzhiyun * @align_dma_handle: DMA handle that corresponds to @align_dma_addr.
1051*4882a593Smuzhiyun * @align_dma_acch: DMA access handle corresponds to @align_dma_addr.
1052*4882a593Smuzhiyun * @align_dma_offset: The current offset into the @align_vaddr area.
1053*4882a593Smuzhiyun * Grows while filling the descriptor, gets reset.
1054*4882a593Smuzhiyun * @align_used_frags: Number of fragments used.
1055*4882a593Smuzhiyun * @alloc_frags: Total number of fragments allocated.
1056*4882a593Smuzhiyun * @unused: TODO
1057*4882a593Smuzhiyun * @next_txdl_priv: (TODO).
1058*4882a593Smuzhiyun * @first_txdp: (TODO).
1059*4882a593Smuzhiyun * @linked_txdl_priv: Pointer to any linked TxDL for creating contiguous
1060*4882a593Smuzhiyun * TxDL list.
1061*4882a593Smuzhiyun * @txdlh: Corresponding txdlh to this TxDL.
1062*4882a593Smuzhiyun * @memblock: Pointer to the TxDL memory block or memory page.
1063*4882a593Smuzhiyun * on the next send operation.
1064*4882a593Smuzhiyun * @dma_object: DMA address and handle of the memory block that contains
1065*4882a593Smuzhiyun * the descriptor. This member is used only in the "checked"
1066*4882a593Smuzhiyun * version of the HW (to enforce certain assertions);
1067*4882a593Smuzhiyun * otherwise it gets compiled out.
1068*4882a593Smuzhiyun * @allocated: True if the descriptor is reserved, 0 otherwise. Internal usage.
1069*4882a593Smuzhiyun *
1070*4882a593Smuzhiyun * Per-transmit decsriptor HW-private data. HW uses the space to keep DMA
1071*4882a593Smuzhiyun * information associated with the descriptor. Note that driver can ask HW
1072*4882a593Smuzhiyun * to allocate additional per-descriptor space for its own (driver-specific)
1073*4882a593Smuzhiyun * purposes.
1074*4882a593Smuzhiyun *
1075*4882a593Smuzhiyun * See also: struct vxge_hw_ring_rxd_priv{}.
1076*4882a593Smuzhiyun */
1077*4882a593Smuzhiyun struct __vxge_hw_fifo_txdl_priv {
1078*4882a593Smuzhiyun dma_addr_t dma_addr;
1079*4882a593Smuzhiyun struct pci_dev *dma_handle;
1080*4882a593Smuzhiyun ptrdiff_t dma_offset;
1081*4882a593Smuzhiyun u32 frags;
1082*4882a593Smuzhiyun u8 *align_vaddr_start;
1083*4882a593Smuzhiyun u8 *align_vaddr;
1084*4882a593Smuzhiyun dma_addr_t align_dma_addr;
1085*4882a593Smuzhiyun struct pci_dev *align_dma_handle;
1086*4882a593Smuzhiyun struct pci_dev *align_dma_acch;
1087*4882a593Smuzhiyun ptrdiff_t align_dma_offset;
1088*4882a593Smuzhiyun u32 align_used_frags;
1089*4882a593Smuzhiyun u32 alloc_frags;
1090*4882a593Smuzhiyun u32 unused;
1091*4882a593Smuzhiyun struct __vxge_hw_fifo_txdl_priv *next_txdl_priv;
1092*4882a593Smuzhiyun struct vxge_hw_fifo_txd *first_txdp;
1093*4882a593Smuzhiyun void *memblock;
1094*4882a593Smuzhiyun };
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun /*
1097*4882a593Smuzhiyun * struct __vxge_hw_non_offload_db_wrapper - Non-offload Doorbell Wrapper
1098*4882a593Smuzhiyun * @control_0: Bits 0 to 7 - Doorbell type.
1099*4882a593Smuzhiyun * Bits 8 to 31 - Reserved.
1100*4882a593Smuzhiyun * Bits 32 to 39 - The highest TxD in this TxDL.
1101*4882a593Smuzhiyun * Bits 40 to 47 - Reserved.
1102*4882a593Smuzhiyun * Bits 48 to 55 - Reserved.
1103*4882a593Smuzhiyun * Bits 56 to 63 - No snoop flags.
1104*4882a593Smuzhiyun * @txdl_ptr: The starting location of the TxDL in host memory.
1105*4882a593Smuzhiyun *
1106*4882a593Smuzhiyun * Created by the host and written to the adapter via PIO to a Kernel Doorbell
1107*4882a593Smuzhiyun * FIFO. All non-offload doorbell wrapper fields must be written by the host as
1108*4882a593Smuzhiyun * part of a doorbell write. Consumed by the adapter but is not written by the
1109*4882a593Smuzhiyun * adapter.
1110*4882a593Smuzhiyun */
1111*4882a593Smuzhiyun struct __vxge_hw_non_offload_db_wrapper {
1112*4882a593Smuzhiyun u64 control_0;
1113*4882a593Smuzhiyun #define VXGE_HW_NODBW_GET_TYPE(ctrl0) vxge_bVALn(ctrl0, 0, 8)
1114*4882a593Smuzhiyun #define VXGE_HW_NODBW_TYPE(val) vxge_vBIT(val, 0, 8)
1115*4882a593Smuzhiyun #define VXGE_HW_NODBW_TYPE_NODBW 0
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun #define VXGE_HW_NODBW_GET_LAST_TXD_NUMBER(ctrl0) vxge_bVALn(ctrl0, 32, 8)
1118*4882a593Smuzhiyun #define VXGE_HW_NODBW_LAST_TXD_NUMBER(val) vxge_vBIT(val, 32, 8)
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun #define VXGE_HW_NODBW_GET_NO_SNOOP(ctrl0) vxge_bVALn(ctrl0, 56, 8)
1121*4882a593Smuzhiyun #define VXGE_HW_NODBW_LIST_NO_SNOOP(val) vxge_vBIT(val, 56, 8)
1122*4882a593Smuzhiyun #define VXGE_HW_NODBW_LIST_NO_SNOOP_TXD_READ_TXD0_WRITE 0x2
1123*4882a593Smuzhiyun #define VXGE_HW_NODBW_LIST_NO_SNOOP_TX_FRAME_DATA_READ 0x1
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun u64 txdl_ptr;
1126*4882a593Smuzhiyun };
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun /*
1129*4882a593Smuzhiyun * TX Descriptor
1130*4882a593Smuzhiyun */
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /**
1133*4882a593Smuzhiyun * struct vxge_hw_fifo_txd - Transmit Descriptor
1134*4882a593Smuzhiyun * @control_0: Bits 0 to 6 - Reserved.
1135*4882a593Smuzhiyun * Bit 7 - List Ownership. This field should be initialized
1136*4882a593Smuzhiyun * to '1' by the driver before the transmit list pointer is
1137*4882a593Smuzhiyun * written to the adapter. This field will be set to '0' by the
1138*4882a593Smuzhiyun * adapter once it has completed transmitting the frame or frames in
1139*4882a593Smuzhiyun * the list. Note - This field is only valid in TxD0. Additionally,
1140*4882a593Smuzhiyun * for multi-list sequences, the driver should not release any
1141*4882a593Smuzhiyun * buffers until the ownership of the last list in the multi-list
1142*4882a593Smuzhiyun * sequence has been returned to the host.
1143*4882a593Smuzhiyun * Bits 8 to 11 - Reserved
1144*4882a593Smuzhiyun * Bits 12 to 15 - Transfer_Code. This field is only valid in
1145*4882a593Smuzhiyun * TxD0. It is used to describe the status of the transmit data
1146*4882a593Smuzhiyun * buffer transfer. This field is always overwritten by the
1147*4882a593Smuzhiyun * adapter, so this field may be initialized to any value.
1148*4882a593Smuzhiyun * Bits 16 to 17 - Host steering. This field allows the host to
1149*4882a593Smuzhiyun * override the selection of the physical transmit port.
1150*4882a593Smuzhiyun * Attention:
1151*4882a593Smuzhiyun * Normal sounds as if learned from the switch rather than from
1152*4882a593Smuzhiyun * the aggregation algorythms.
1153*4882a593Smuzhiyun * 00: Normal. Use Destination/MAC Address
1154*4882a593Smuzhiyun * lookup to determine the transmit port.
1155*4882a593Smuzhiyun * 01: Send on physical Port1.
1156*4882a593Smuzhiyun * 10: Send on physical Port0.
1157*4882a593Smuzhiyun * 11: Send on both ports.
1158*4882a593Smuzhiyun * Bits 18 to 21 - Reserved
1159*4882a593Smuzhiyun * Bits 22 to 23 - Gather_Code. This field is set by the host and
1160*4882a593Smuzhiyun * is used to describe how individual buffers comprise a frame.
1161*4882a593Smuzhiyun * 10: First descriptor of a frame.
1162*4882a593Smuzhiyun * 00: Middle of a multi-descriptor frame.
1163*4882a593Smuzhiyun * 01: Last descriptor of a frame.
1164*4882a593Smuzhiyun * 11: First and last descriptor of a frame (the entire frame
1165*4882a593Smuzhiyun * resides in a single buffer).
1166*4882a593Smuzhiyun * For multi-descriptor frames, the only valid gather code sequence
1167*4882a593Smuzhiyun * is {10, [00], 01}. In other words, the descriptors must be placed
1168*4882a593Smuzhiyun * in the list in the correct order.
1169*4882a593Smuzhiyun * Bits 24 to 27 - Reserved
1170*4882a593Smuzhiyun * Bits 28 to 29 - LSO_Frm_Encap. LSO Frame Encapsulation
1171*4882a593Smuzhiyun * definition. Only valid in TxD0. This field allows the host to
1172*4882a593Smuzhiyun * indicate the Ethernet encapsulation of an outbound LSO packet.
1173*4882a593Smuzhiyun * 00 - classic mode (best guess)
1174*4882a593Smuzhiyun * 01 - LLC
1175*4882a593Smuzhiyun * 10 - SNAP
1176*4882a593Smuzhiyun * 11 - DIX
1177*4882a593Smuzhiyun * If "classic mode" is selected, the adapter will attempt to
1178*4882a593Smuzhiyun * decode the frame's Ethernet encapsulation by examining the L/T
1179*4882a593Smuzhiyun * field as follows:
1180*4882a593Smuzhiyun * <= 0x05DC LLC/SNAP encoding; must examine DSAP/SSAP to determine
1181*4882a593Smuzhiyun * if packet is IPv4 or IPv6.
1182*4882a593Smuzhiyun * 0x8870 Jumbo-SNAP encoding.
1183*4882a593Smuzhiyun * 0x0800 IPv4 DIX encoding
1184*4882a593Smuzhiyun * 0x86DD IPv6 DIX encoding
1185*4882a593Smuzhiyun * others illegal encapsulation
1186*4882a593Smuzhiyun * Bits 30 - LSO_ Flag. Large Send Offload (LSO) flag.
1187*4882a593Smuzhiyun * Set to 1 to perform segmentation offload for TCP/UDP.
1188*4882a593Smuzhiyun * This field is valid only in TxD0.
1189*4882a593Smuzhiyun * Bits 31 to 33 - Reserved.
1190*4882a593Smuzhiyun * Bits 34 to 47 - LSO_MSS. TCP/UDP LSO Maximum Segment Size
1191*4882a593Smuzhiyun * This field is meaningful only when LSO_Control is non-zero.
1192*4882a593Smuzhiyun * When LSO_Control is set to TCP_LSO, the single (possibly large)
1193*4882a593Smuzhiyun * TCP segment described by this TxDL will be sent as a series of
1194*4882a593Smuzhiyun * TCP segments each of which contains no more than LSO_MSS
1195*4882a593Smuzhiyun * payload bytes.
1196*4882a593Smuzhiyun * When LSO_Control is set to UDP_LSO, the single (possibly large)
1197*4882a593Smuzhiyun * UDP datagram described by this TxDL will be sent as a series of
1198*4882a593Smuzhiyun * UDP datagrams each of which contains no more than LSO_MSS
1199*4882a593Smuzhiyun * payload bytes.
1200*4882a593Smuzhiyun * All outgoing frames from this TxDL will have LSO_MSS bytes of UDP
1201*4882a593Smuzhiyun * or TCP payload, with the exception of the last, which will have
1202*4882a593Smuzhiyun * <= LSO_MSS bytes of payload.
1203*4882a593Smuzhiyun * Bits 48 to 63 - Buffer_Size. Number of valid bytes in the
1204*4882a593Smuzhiyun * buffer to be read by the adapter. This field is written by the
1205*4882a593Smuzhiyun * host. A value of 0 is illegal.
1206*4882a593Smuzhiyun * Bits 32 to 63 - This value is written by the adapter upon
1207*4882a593Smuzhiyun * completion of a UDP or TCP LSO operation and indicates the number
1208*4882a593Smuzhiyun * of UDP or TCP payload bytes that were transmitted. 0x0000 will be
1209*4882a593Smuzhiyun * returned for any non-LSO operation.
1210*4882a593Smuzhiyun * @control_1: Bits 0 to 4 - Reserved.
1211*4882a593Smuzhiyun * Bit 5 - Tx_CKO_IPv4 Set to a '1' to enable IPv4 header checksum
1212*4882a593Smuzhiyun * offload. This field is only valid in the first TxD of a frame.
1213*4882a593Smuzhiyun * Bit 6 - Tx_CKO_TCP Set to a '1' to enable TCP checksum offload.
1214*4882a593Smuzhiyun * This field is only valid in the first TxD of a frame (the TxD's
1215*4882a593Smuzhiyun * gather code must be 10 or 11). The driver should only set this
1216*4882a593Smuzhiyun * bit if it can guarantee that TCP is present.
1217*4882a593Smuzhiyun * Bit 7 - Tx_CKO_UDP Set to a '1' to enable UDP checksum offload.
1218*4882a593Smuzhiyun * This field is only valid in the first TxD of a frame (the TxD's
1219*4882a593Smuzhiyun * gather code must be 10 or 11). The driver should only set this
1220*4882a593Smuzhiyun * bit if it can guarantee that UDP is present.
1221*4882a593Smuzhiyun * Bits 8 to 14 - Reserved.
1222*4882a593Smuzhiyun * Bit 15 - Tx_VLAN_Enable VLAN tag insertion flag. Set to a '1' to
1223*4882a593Smuzhiyun * instruct the adapter to insert the VLAN tag specified by the
1224*4882a593Smuzhiyun * Tx_VLAN_Tag field. This field is only valid in the first TxD of
1225*4882a593Smuzhiyun * a frame.
1226*4882a593Smuzhiyun * Bits 16 to 31 - Tx_VLAN_Tag. Variable portion of the VLAN tag
1227*4882a593Smuzhiyun * to be inserted into the frame by the adapter (the first two bytes
1228*4882a593Smuzhiyun * of a VLAN tag are always 0x8100). This field is only valid if the
1229*4882a593Smuzhiyun * Tx_VLAN_Enable field is set to '1'.
1230*4882a593Smuzhiyun * Bits 32 to 33 - Reserved.
1231*4882a593Smuzhiyun * Bits 34 to 39 - Tx_Int_Number. Indicates which Tx interrupt
1232*4882a593Smuzhiyun * number the frame associated with. This field is written by the
1233*4882a593Smuzhiyun * host. It is only valid in the first TxD of a frame.
1234*4882a593Smuzhiyun * Bits 40 to 42 - Reserved.
1235*4882a593Smuzhiyun * Bit 43 - Set to 1 to exclude the frame from bandwidth metering
1236*4882a593Smuzhiyun * functions. This field is valid only in the first TxD
1237*4882a593Smuzhiyun * of a frame.
1238*4882a593Smuzhiyun * Bits 44 to 45 - Reserved.
1239*4882a593Smuzhiyun * Bit 46 - Tx_Int_Per_List Set to a '1' to instruct the adapter to
1240*4882a593Smuzhiyun * generate an interrupt as soon as all of the frames in the list
1241*4882a593Smuzhiyun * have been transmitted. In order to have per-frame interrupts,
1242*4882a593Smuzhiyun * the driver should place a maximum of one frame per list. This
1243*4882a593Smuzhiyun * field is only valid in the first TxD of a frame.
1244*4882a593Smuzhiyun * Bit 47 - Tx_Int_Utilization Set to a '1' to instruct the adapter
1245*4882a593Smuzhiyun * to count the frame toward the utilization interrupt specified in
1246*4882a593Smuzhiyun * the Tx_Int_Number field. This field is only valid in the first
1247*4882a593Smuzhiyun * TxD of a frame.
1248*4882a593Smuzhiyun * Bits 48 to 63 - Reserved.
1249*4882a593Smuzhiyun * @buffer_pointer: Buffer start address.
1250*4882a593Smuzhiyun * @host_control: Host_Control.Opaque 64bit data stored by driver inside the
1251*4882a593Smuzhiyun * Titan descriptor prior to posting the latter on the fifo
1252*4882a593Smuzhiyun * via vxge_hw_fifo_txdl_post().The %host_control is returned as is
1253*4882a593Smuzhiyun * to the driver with each completed descriptor.
1254*4882a593Smuzhiyun *
1255*4882a593Smuzhiyun * Transmit descriptor (TxD).Fifo descriptor contains configured number
1256*4882a593Smuzhiyun * (list) of TxDs. * For more details please refer to Titan User Guide,
1257*4882a593Smuzhiyun * Section 5.4.2 "Transmit Descriptor (TxD) Format".
1258*4882a593Smuzhiyun */
1259*4882a593Smuzhiyun struct vxge_hw_fifo_txd {
1260*4882a593Smuzhiyun u64 control_0;
1261*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_LIST_OWN_ADAPTER vxge_mBIT(7)
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_T_CODE_GET(ctrl0) vxge_bVALn(ctrl0, 12, 4)
1264*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_T_CODE(val) vxge_vBIT(val, 12, 4)
1265*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_T_CODE_UNUSED VXGE_HW_FIFO_T_CODE_UNUSED
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_GATHER_CODE(val) vxge_vBIT(val, 22, 2)
1269*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_GATHER_CODE_FIRST VXGE_HW_FIFO_GATHER_CODE_FIRST
1270*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_GATHER_CODE_LAST VXGE_HW_FIFO_GATHER_CODE_LAST
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_LSO_EN vxge_mBIT(30)
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_LSO_MSS(val) vxge_vBIT(val, 34, 14)
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_BUFFER_SIZE(val) vxge_vBIT(val, 48, 16)
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun u64 control_1;
1280*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_TX_CKO_IPV4_EN vxge_mBIT(5)
1281*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_TX_CKO_TCP_EN vxge_mBIT(6)
1282*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_TX_CKO_UDP_EN vxge_mBIT(7)
1283*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_VLAN_ENABLE vxge_mBIT(15)
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_VLAN_TAG(val) vxge_vBIT(val, 16, 16)
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_INT_NUMBER(val) vxge_vBIT(val, 34, 6)
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST vxge_mBIT(46)
1290*4882a593Smuzhiyun #define VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ vxge_mBIT(47)
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun u64 buffer_pointer;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun u64 host_control;
1295*4882a593Smuzhiyun };
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun /**
1298*4882a593Smuzhiyun * struct vxge_hw_ring_rxd_1 - One buffer mode RxD for ring
1299*4882a593Smuzhiyun * @host_control: This field is exclusively for host use and is "readonly"
1300*4882a593Smuzhiyun * from the adapter's perspective.
1301*4882a593Smuzhiyun * @control_0:Bits 0 to 6 - RTH_Bucket get
1302*4882a593Smuzhiyun * Bit 7 - Own Descriptor ownership bit. This bit is set to 1
1303*4882a593Smuzhiyun * by the host, and is set to 0 by the adapter.
1304*4882a593Smuzhiyun * 0 - Host owns RxD and buffer.
1305*4882a593Smuzhiyun * 1 - The adapter owns RxD and buffer.
1306*4882a593Smuzhiyun * Bit 8 - Fast_Path_Eligible When set, indicates that the
1307*4882a593Smuzhiyun * received frame meets all of the criteria for fast path processing.
1308*4882a593Smuzhiyun * The required criteria are as follows:
1309*4882a593Smuzhiyun * !SYN &
1310*4882a593Smuzhiyun * (Transfer_Code == "Transfer OK") &
1311*4882a593Smuzhiyun * (!Is_IP_Fragment) &
1312*4882a593Smuzhiyun * ((Is_IPv4 & computed_L3_checksum == 0xFFFF) |
1313*4882a593Smuzhiyun * (Is_IPv6)) &
1314*4882a593Smuzhiyun * ((Is_TCP & computed_L4_checksum == 0xFFFF) |
1315*4882a593Smuzhiyun * (Is_UDP & (computed_L4_checksum == 0xFFFF |
1316*4882a593Smuzhiyun * computed _L4_checksum == 0x0000)))
1317*4882a593Smuzhiyun * (same meaning for all RxD buffer modes)
1318*4882a593Smuzhiyun * Bit 9 - L3 Checksum Correct
1319*4882a593Smuzhiyun * Bit 10 - L4 Checksum Correct
1320*4882a593Smuzhiyun * Bit 11 - Reserved
1321*4882a593Smuzhiyun * Bit 12 to 15 - This field is written by the adapter. It is
1322*4882a593Smuzhiyun * used to report the status of the frame transfer to the host.
1323*4882a593Smuzhiyun * 0x0 - Transfer OK
1324*4882a593Smuzhiyun * 0x4 - RDA Failure During Transfer
1325*4882a593Smuzhiyun * 0x5 - Unparseable Packet, such as unknown IPv6 header.
1326*4882a593Smuzhiyun * 0x6 - Frame integrity error (FCS or ECC).
1327*4882a593Smuzhiyun * 0x7 - Buffer Size Error. The provided buffer(s) were not
1328*4882a593Smuzhiyun * appropriately sized and data loss occurred.
1329*4882a593Smuzhiyun * 0x8 - Internal ECC Error. RxD corrupted.
1330*4882a593Smuzhiyun * 0x9 - IPv4 Checksum error
1331*4882a593Smuzhiyun * 0xA - TCP/UDP Checksum error
1332*4882a593Smuzhiyun * 0xF - Unknown Error or Multiple Error. Indicates an
1333*4882a593Smuzhiyun * unknown problem or that more than one of transfer codes is set.
1334*4882a593Smuzhiyun * Bit 16 - SYN The adapter sets this field to indicate that
1335*4882a593Smuzhiyun * the incoming frame contained a TCP segment with its SYN bit
1336*4882a593Smuzhiyun * set and its ACK bit NOT set. (same meaning for all RxD buffer
1337*4882a593Smuzhiyun * modes)
1338*4882a593Smuzhiyun * Bit 17 - Is ICMP
1339*4882a593Smuzhiyun * Bit 18 - RTH_SPDM_HIT Set to 1 if there was a match in the
1340*4882a593Smuzhiyun * Socket Pair Direct Match Table and the frame was steered based
1341*4882a593Smuzhiyun * on SPDM.
1342*4882a593Smuzhiyun * Bit 19 - RTH_IT_HIT Set to 1 if there was a match in the
1343*4882a593Smuzhiyun * Indirection Table and the frame was steered based on hash
1344*4882a593Smuzhiyun * indirection.
1345*4882a593Smuzhiyun * Bit 20 to 23 - RTH_HASH_TYPE Indicates the function (hash
1346*4882a593Smuzhiyun * type) that was used to calculate the hash.
1347*4882a593Smuzhiyun * Bit 19 - IS_VLAN Set to '1' if the frame was/is VLAN
1348*4882a593Smuzhiyun * tagged.
1349*4882a593Smuzhiyun * Bit 25 to 26 - ETHER_ENCAP Reflects the Ethernet encapsulation
1350*4882a593Smuzhiyun * of the received frame.
1351*4882a593Smuzhiyun * 0x0 - Ethernet DIX
1352*4882a593Smuzhiyun * 0x1 - LLC
1353*4882a593Smuzhiyun * 0x2 - SNAP (includes Jumbo-SNAP)
1354*4882a593Smuzhiyun * 0x3 - IPX
1355*4882a593Smuzhiyun * Bit 27 - IS_IPV4 Set to '1' if the frame contains an IPv4 packet.
1356*4882a593Smuzhiyun * Bit 28 - IS_IPV6 Set to '1' if the frame contains an IPv6 packet.
1357*4882a593Smuzhiyun * Bit 29 - IS_IP_FRAG Set to '1' if the frame contains a fragmented
1358*4882a593Smuzhiyun * IP packet.
1359*4882a593Smuzhiyun * Bit 30 - IS_TCP Set to '1' if the frame contains a TCP segment.
1360*4882a593Smuzhiyun * Bit 31 - IS_UDP Set to '1' if the frame contains a UDP message.
1361*4882a593Smuzhiyun * Bit 32 to 47 - L3_Checksum[0:15] The IPv4 checksum value that
1362*4882a593Smuzhiyun * arrived with the frame. If the resulting computed IPv4 header
1363*4882a593Smuzhiyun * checksum for the frame did not produce the expected 0xFFFF value,
1364*4882a593Smuzhiyun * then the transfer code would be set to 0x9.
1365*4882a593Smuzhiyun * Bit 48 to 63 - L4_Checksum[0:15] The TCP/UDP checksum value that
1366*4882a593Smuzhiyun * arrived with the frame. If the resulting computed TCP/UDP checksum
1367*4882a593Smuzhiyun * for the frame did not produce the expected 0xFFFF value, then the
1368*4882a593Smuzhiyun * transfer code would be set to 0xA.
1369*4882a593Smuzhiyun * @control_1:Bits 0 to 1 - Reserved
1370*4882a593Smuzhiyun * Bits 2 to 15 - Buffer0_Size.This field is set by the host and
1371*4882a593Smuzhiyun * eventually overwritten by the adapter. The host writes the
1372*4882a593Smuzhiyun * available buffer size in bytes when it passes the descriptor to
1373*4882a593Smuzhiyun * the adapter. When a frame is delivered the host, the adapter
1374*4882a593Smuzhiyun * populates this field with the number of bytes written into the
1375*4882a593Smuzhiyun * buffer. The largest supported buffer is 16, 383 bytes.
1376*4882a593Smuzhiyun * Bit 16 to 47 - RTH Hash Value 32-bit RTH hash value. Only valid if
1377*4882a593Smuzhiyun * RTH_HASH_TYPE (Control_0, bits 20:23) is nonzero.
1378*4882a593Smuzhiyun * Bit 48 to 63 - VLAN_Tag[0:15] The contents of the variable portion
1379*4882a593Smuzhiyun * of the VLAN tag, if one was detected by the adapter. This field is
1380*4882a593Smuzhiyun * populated even if VLAN-tag stripping is enabled.
1381*4882a593Smuzhiyun * @buffer0_ptr: Pointer to buffer. This field is populated by the driver.
1382*4882a593Smuzhiyun *
1383*4882a593Smuzhiyun * One buffer mode RxD for ring structure
1384*4882a593Smuzhiyun */
1385*4882a593Smuzhiyun struct vxge_hw_ring_rxd_1 {
1386*4882a593Smuzhiyun u64 host_control;
1387*4882a593Smuzhiyun u64 control_0;
1388*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_RTH_BUCKET_GET(ctrl0) vxge_bVALn(ctrl0, 0, 7)
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_LIST_OWN_ADAPTER vxge_mBIT(7)
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_FAST_PATH_ELIGIBLE_GET(ctrl0) vxge_bVALn(ctrl0, 8, 1)
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_L3_CKSUM_CORRECT_GET(ctrl0) vxge_bVALn(ctrl0, 9, 1)
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_L4_CKSUM_CORRECT_GET(ctrl0) vxge_bVALn(ctrl0, 10, 1)
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_T_CODE_GET(ctrl0) vxge_bVALn(ctrl0, 12, 4)
1399*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_T_CODE(val) vxge_vBIT(val, 12, 4)
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_T_CODE_UNUSED VXGE_HW_RING_T_CODE_UNUSED
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_SYN_GET(ctrl0) vxge_bVALn(ctrl0, 16, 1)
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_IS_ICMP_GET(ctrl0) vxge_bVALn(ctrl0, 17, 1)
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_RTH_SPDM_HIT_GET(ctrl0) vxge_bVALn(ctrl0, 18, 1)
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_RTH_IT_HIT_GET(ctrl0) vxge_bVALn(ctrl0, 19, 1)
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_RTH_HASH_TYPE_GET(ctrl0) vxge_bVALn(ctrl0, 20, 4)
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_IS_VLAN_GET(ctrl0) vxge_bVALn(ctrl0, 24, 1)
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_ETHER_ENCAP_GET(ctrl0) vxge_bVALn(ctrl0, 25, 2)
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_FRAME_PROTO_GET(ctrl0) vxge_bVALn(ctrl0, 27, 5)
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_L3_CKSUM_GET(ctrl0) vxge_bVALn(ctrl0, 32, 16)
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_L4_CKSUM_GET(ctrl0) vxge_bVALn(ctrl0, 48, 16)
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun u64 control_1;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_1_BUFFER0_SIZE_GET(ctrl1) vxge_bVALn(ctrl1, 2, 14)
1426*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_1_BUFFER0_SIZE(val) vxge_vBIT(val, 2, 14)
1427*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_1_BUFFER0_SIZE_MASK vxge_vBIT(0x3FFF, 2, 14)
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_1_RTH_HASH_VAL_GET(ctrl1) vxge_bVALn(ctrl1, 16, 32)
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun #define VXGE_HW_RING_RXD_VLAN_TAG_GET(ctrl1) vxge_bVALn(ctrl1, 48, 16)
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun u64 buffer0_ptr;
1434*4882a593Smuzhiyun };
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun enum vxge_hw_rth_algoritms {
1437*4882a593Smuzhiyun RTH_ALG_JENKINS = 0,
1438*4882a593Smuzhiyun RTH_ALG_MS_RSS = 1,
1439*4882a593Smuzhiyun RTH_ALG_CRC32C = 2
1440*4882a593Smuzhiyun };
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun /**
1443*4882a593Smuzhiyun * struct vxge_hw_rth_hash_types - RTH hash types.
1444*4882a593Smuzhiyun * @hash_type_tcpipv4_en: Enables RTH field type HashTypeTcpIPv4
1445*4882a593Smuzhiyun * @hash_type_ipv4_en: Enables RTH field type HashTypeIPv4
1446*4882a593Smuzhiyun * @hash_type_tcpipv6_en: Enables RTH field type HashTypeTcpIPv6
1447*4882a593Smuzhiyun * @hash_type_ipv6_en: Enables RTH field type HashTypeIPv6
1448*4882a593Smuzhiyun * @hash_type_tcpipv6ex_en: Enables RTH field type HashTypeTcpIPv6Ex
1449*4882a593Smuzhiyun * @hash_type_ipv6ex_en: Enables RTH field type HashTypeIPv6Ex
1450*4882a593Smuzhiyun *
1451*4882a593Smuzhiyun * Used to pass RTH hash types to rts_rts_set.
1452*4882a593Smuzhiyun *
1453*4882a593Smuzhiyun * See also: vxge_hw_vpath_rts_rth_set(), vxge_hw_vpath_rts_rth_get().
1454*4882a593Smuzhiyun */
1455*4882a593Smuzhiyun struct vxge_hw_rth_hash_types {
1456*4882a593Smuzhiyun u8 hash_type_tcpipv4_en:1,
1457*4882a593Smuzhiyun hash_type_ipv4_en:1,
1458*4882a593Smuzhiyun hash_type_tcpipv6_en:1,
1459*4882a593Smuzhiyun hash_type_ipv6_en:1,
1460*4882a593Smuzhiyun hash_type_tcpipv6ex_en:1,
1461*4882a593Smuzhiyun hash_type_ipv6ex_en:1;
1462*4882a593Smuzhiyun };
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun void vxge_hw_device_debug_set(
1465*4882a593Smuzhiyun struct __vxge_hw_device *devh,
1466*4882a593Smuzhiyun enum vxge_debug_level level,
1467*4882a593Smuzhiyun u32 mask);
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun u32
1470*4882a593Smuzhiyun vxge_hw_device_error_level_get(struct __vxge_hw_device *devh);
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun u32
1473*4882a593Smuzhiyun vxge_hw_device_trace_level_get(struct __vxge_hw_device *devh);
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun /**
1476*4882a593Smuzhiyun * vxge_hw_ring_rxd_size_get - Get the size of ring descriptor.
1477*4882a593Smuzhiyun * @buf_mode: Buffer mode (1, 3 or 5)
1478*4882a593Smuzhiyun *
1479*4882a593Smuzhiyun * This function returns the size of RxD for given buffer mode
1480*4882a593Smuzhiyun */
vxge_hw_ring_rxd_size_get(u32 buf_mode)1481*4882a593Smuzhiyun static inline u32 vxge_hw_ring_rxd_size_get(u32 buf_mode)
1482*4882a593Smuzhiyun {
1483*4882a593Smuzhiyun return sizeof(struct vxge_hw_ring_rxd_1);
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun /**
1487*4882a593Smuzhiyun * vxge_hw_ring_rxds_per_block_get - Get the number of rxds per block.
1488*4882a593Smuzhiyun * @buf_mode: Buffer mode (1 buffer mode only)
1489*4882a593Smuzhiyun *
1490*4882a593Smuzhiyun * This function returns the number of RxD for RxD block for given buffer mode
1491*4882a593Smuzhiyun */
vxge_hw_ring_rxds_per_block_get(u32 buf_mode)1492*4882a593Smuzhiyun static inline u32 vxge_hw_ring_rxds_per_block_get(u32 buf_mode)
1493*4882a593Smuzhiyun {
1494*4882a593Smuzhiyun return (u32)((VXGE_HW_BLOCK_SIZE-16) /
1495*4882a593Smuzhiyun sizeof(struct vxge_hw_ring_rxd_1));
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun /**
1499*4882a593Smuzhiyun * vxge_hw_ring_rxd_1b_set - Prepare 1-buffer-mode descriptor.
1500*4882a593Smuzhiyun * @rxdh: Descriptor handle.
1501*4882a593Smuzhiyun * @dma_pointer: DMA address of a single receive buffer this descriptor
1502*4882a593Smuzhiyun * should carry. Note that by the time vxge_hw_ring_rxd_1b_set is called,
1503*4882a593Smuzhiyun * the receive buffer should be already mapped to the device
1504*4882a593Smuzhiyun * @size: Size of the receive @dma_pointer buffer.
1505*4882a593Smuzhiyun *
1506*4882a593Smuzhiyun * Prepare 1-buffer-mode Rx descriptor for posting
1507*4882a593Smuzhiyun * (via vxge_hw_ring_rxd_post()).
1508*4882a593Smuzhiyun *
1509*4882a593Smuzhiyun * This inline helper-function does not return any parameters and always
1510*4882a593Smuzhiyun * succeeds.
1511*4882a593Smuzhiyun *
1512*4882a593Smuzhiyun */
1513*4882a593Smuzhiyun static inline
vxge_hw_ring_rxd_1b_set(void * rxdh,dma_addr_t dma_pointer,u32 size)1514*4882a593Smuzhiyun void vxge_hw_ring_rxd_1b_set(
1515*4882a593Smuzhiyun void *rxdh,
1516*4882a593Smuzhiyun dma_addr_t dma_pointer,
1517*4882a593Smuzhiyun u32 size)
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun struct vxge_hw_ring_rxd_1 *rxdp = (struct vxge_hw_ring_rxd_1 *)rxdh;
1520*4882a593Smuzhiyun rxdp->buffer0_ptr = dma_pointer;
1521*4882a593Smuzhiyun rxdp->control_1 &= ~VXGE_HW_RING_RXD_1_BUFFER0_SIZE_MASK;
1522*4882a593Smuzhiyun rxdp->control_1 |= VXGE_HW_RING_RXD_1_BUFFER0_SIZE(size);
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun /**
1526*4882a593Smuzhiyun * vxge_hw_ring_rxd_1b_get - Get data from the completed 1-buf
1527*4882a593Smuzhiyun * descriptor.
1528*4882a593Smuzhiyun * @vpath_handle: Virtual Path handle.
1529*4882a593Smuzhiyun * @rxdh: Descriptor handle.
1530*4882a593Smuzhiyun * @dma_pointer: DMA address of a single receive buffer this descriptor
1531*4882a593Smuzhiyun * carries. Returned by HW.
1532*4882a593Smuzhiyun * @pkt_length: Length (in bytes) of the data in the buffer pointed by
1533*4882a593Smuzhiyun *
1534*4882a593Smuzhiyun * Retrieve protocol data from the completed 1-buffer-mode Rx descriptor.
1535*4882a593Smuzhiyun * This inline helper-function uses completed descriptor to populate receive
1536*4882a593Smuzhiyun * buffer pointer and other "out" parameters. The function always succeeds.
1537*4882a593Smuzhiyun *
1538*4882a593Smuzhiyun */
1539*4882a593Smuzhiyun static inline
vxge_hw_ring_rxd_1b_get(struct __vxge_hw_ring * ring_handle,void * rxdh,u32 * pkt_length)1540*4882a593Smuzhiyun void vxge_hw_ring_rxd_1b_get(
1541*4882a593Smuzhiyun struct __vxge_hw_ring *ring_handle,
1542*4882a593Smuzhiyun void *rxdh,
1543*4882a593Smuzhiyun u32 *pkt_length)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun struct vxge_hw_ring_rxd_1 *rxdp = (struct vxge_hw_ring_rxd_1 *)rxdh;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun *pkt_length =
1548*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_1_BUFFER0_SIZE_GET(rxdp->control_1);
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun /**
1552*4882a593Smuzhiyun * vxge_hw_ring_rxd_1b_info_get - Get extended information associated with
1553*4882a593Smuzhiyun * a completed receive descriptor for 1b mode.
1554*4882a593Smuzhiyun * @vpath_handle: Virtual Path handle.
1555*4882a593Smuzhiyun * @rxdh: Descriptor handle.
1556*4882a593Smuzhiyun * @rxd_info: Descriptor information
1557*4882a593Smuzhiyun *
1558*4882a593Smuzhiyun * Retrieve extended information associated with a completed receive descriptor.
1559*4882a593Smuzhiyun *
1560*4882a593Smuzhiyun */
1561*4882a593Smuzhiyun static inline
vxge_hw_ring_rxd_1b_info_get(struct __vxge_hw_ring * ring_handle,void * rxdh,struct vxge_hw_ring_rxd_info * rxd_info)1562*4882a593Smuzhiyun void vxge_hw_ring_rxd_1b_info_get(
1563*4882a593Smuzhiyun struct __vxge_hw_ring *ring_handle,
1564*4882a593Smuzhiyun void *rxdh,
1565*4882a593Smuzhiyun struct vxge_hw_ring_rxd_info *rxd_info)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun struct vxge_hw_ring_rxd_1 *rxdp = (struct vxge_hw_ring_rxd_1 *)rxdh;
1569*4882a593Smuzhiyun rxd_info->syn_flag =
1570*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_SYN_GET(rxdp->control_0);
1571*4882a593Smuzhiyun rxd_info->is_icmp =
1572*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_IS_ICMP_GET(rxdp->control_0);
1573*4882a593Smuzhiyun rxd_info->fast_path_eligible =
1574*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_FAST_PATH_ELIGIBLE_GET(rxdp->control_0);
1575*4882a593Smuzhiyun rxd_info->l3_cksum_valid =
1576*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_L3_CKSUM_CORRECT_GET(rxdp->control_0);
1577*4882a593Smuzhiyun rxd_info->l3_cksum =
1578*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_L3_CKSUM_GET(rxdp->control_0);
1579*4882a593Smuzhiyun rxd_info->l4_cksum_valid =
1580*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_L4_CKSUM_CORRECT_GET(rxdp->control_0);
1581*4882a593Smuzhiyun rxd_info->l4_cksum =
1582*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_L4_CKSUM_GET(rxdp->control_0);
1583*4882a593Smuzhiyun rxd_info->frame =
1584*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_ETHER_ENCAP_GET(rxdp->control_0);
1585*4882a593Smuzhiyun rxd_info->proto =
1586*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_FRAME_PROTO_GET(rxdp->control_0);
1587*4882a593Smuzhiyun rxd_info->is_vlan =
1588*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_IS_VLAN_GET(rxdp->control_0);
1589*4882a593Smuzhiyun rxd_info->vlan =
1590*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_VLAN_TAG_GET(rxdp->control_1);
1591*4882a593Smuzhiyun rxd_info->rth_bucket =
1592*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_RTH_BUCKET_GET(rxdp->control_0);
1593*4882a593Smuzhiyun rxd_info->rth_it_hit =
1594*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_RTH_IT_HIT_GET(rxdp->control_0);
1595*4882a593Smuzhiyun rxd_info->rth_spdm_hit =
1596*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_RTH_SPDM_HIT_GET(rxdp->control_0);
1597*4882a593Smuzhiyun rxd_info->rth_hash_type =
1598*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_RTH_HASH_TYPE_GET(rxdp->control_0);
1599*4882a593Smuzhiyun rxd_info->rth_value =
1600*4882a593Smuzhiyun (u32)VXGE_HW_RING_RXD_1_RTH_HASH_VAL_GET(rxdp->control_1);
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun /**
1604*4882a593Smuzhiyun * vxge_hw_ring_rxd_private_get - Get driver private per-descriptor data
1605*4882a593Smuzhiyun * of 1b mode 3b mode ring.
1606*4882a593Smuzhiyun * @rxdh: Descriptor handle.
1607*4882a593Smuzhiyun *
1608*4882a593Smuzhiyun * Returns: private driver info associated with the descriptor.
1609*4882a593Smuzhiyun * driver requests per-descriptor space via vxge_hw_ring_attr.
1610*4882a593Smuzhiyun *
1611*4882a593Smuzhiyun */
vxge_hw_ring_rxd_private_get(void * rxdh)1612*4882a593Smuzhiyun static inline void *vxge_hw_ring_rxd_private_get(void *rxdh)
1613*4882a593Smuzhiyun {
1614*4882a593Smuzhiyun struct vxge_hw_ring_rxd_1 *rxdp = (struct vxge_hw_ring_rxd_1 *)rxdh;
1615*4882a593Smuzhiyun return (void *)(size_t)rxdp->host_control;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun /**
1619*4882a593Smuzhiyun * vxge_hw_fifo_txdl_cksum_set_bits - Offload checksum.
1620*4882a593Smuzhiyun * @txdlh: Descriptor handle.
1621*4882a593Smuzhiyun * @cksum_bits: Specifies which checksums are to be offloaded: IPv4,
1622*4882a593Smuzhiyun * and/or TCP and/or UDP.
1623*4882a593Smuzhiyun *
1624*4882a593Smuzhiyun * Ask Titan to calculate IPv4 & transport checksums for _this_ transmit
1625*4882a593Smuzhiyun * descriptor.
1626*4882a593Smuzhiyun * This API is part of the preparation of the transmit descriptor for posting
1627*4882a593Smuzhiyun * (via vxge_hw_fifo_txdl_post()). The related "preparation" APIs include
1628*4882a593Smuzhiyun * vxge_hw_fifo_txdl_mss_set(), vxge_hw_fifo_txdl_buffer_set_aligned(),
1629*4882a593Smuzhiyun * and vxge_hw_fifo_txdl_buffer_set().
1630*4882a593Smuzhiyun * All these APIs fill in the fields of the fifo descriptor,
1631*4882a593Smuzhiyun * in accordance with the Titan specification.
1632*4882a593Smuzhiyun *
1633*4882a593Smuzhiyun */
vxge_hw_fifo_txdl_cksum_set_bits(void * txdlh,u64 cksum_bits)1634*4882a593Smuzhiyun static inline void vxge_hw_fifo_txdl_cksum_set_bits(void *txdlh, u64 cksum_bits)
1635*4882a593Smuzhiyun {
1636*4882a593Smuzhiyun struct vxge_hw_fifo_txd *txdp = (struct vxge_hw_fifo_txd *)txdlh;
1637*4882a593Smuzhiyun txdp->control_1 |= cksum_bits;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun /**
1641*4882a593Smuzhiyun * vxge_hw_fifo_txdl_mss_set - Set MSS.
1642*4882a593Smuzhiyun * @txdlh: Descriptor handle.
1643*4882a593Smuzhiyun * @mss: MSS size for _this_ TCP connection. Passed by TCP stack down to the
1644*4882a593Smuzhiyun * driver, which in turn inserts the MSS into the @txdlh.
1645*4882a593Smuzhiyun *
1646*4882a593Smuzhiyun * This API is part of the preparation of the transmit descriptor for posting
1647*4882a593Smuzhiyun * (via vxge_hw_fifo_txdl_post()). The related "preparation" APIs include
1648*4882a593Smuzhiyun * vxge_hw_fifo_txdl_buffer_set(), vxge_hw_fifo_txdl_buffer_set_aligned(),
1649*4882a593Smuzhiyun * and vxge_hw_fifo_txdl_cksum_set_bits().
1650*4882a593Smuzhiyun * All these APIs fill in the fields of the fifo descriptor,
1651*4882a593Smuzhiyun * in accordance with the Titan specification.
1652*4882a593Smuzhiyun *
1653*4882a593Smuzhiyun */
vxge_hw_fifo_txdl_mss_set(void * txdlh,int mss)1654*4882a593Smuzhiyun static inline void vxge_hw_fifo_txdl_mss_set(void *txdlh, int mss)
1655*4882a593Smuzhiyun {
1656*4882a593Smuzhiyun struct vxge_hw_fifo_txd *txdp = (struct vxge_hw_fifo_txd *)txdlh;
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun txdp->control_0 |= VXGE_HW_FIFO_TXD_LSO_EN;
1659*4882a593Smuzhiyun txdp->control_0 |= VXGE_HW_FIFO_TXD_LSO_MSS(mss);
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun /**
1663*4882a593Smuzhiyun * vxge_hw_fifo_txdl_vlan_set - Set VLAN tag.
1664*4882a593Smuzhiyun * @txdlh: Descriptor handle.
1665*4882a593Smuzhiyun * @vlan_tag: 16bit VLAN tag.
1666*4882a593Smuzhiyun *
1667*4882a593Smuzhiyun * Insert VLAN tag into specified transmit descriptor.
1668*4882a593Smuzhiyun * The actual insertion of the tag into outgoing frame is done by the hardware.
1669*4882a593Smuzhiyun */
vxge_hw_fifo_txdl_vlan_set(void * txdlh,u16 vlan_tag)1670*4882a593Smuzhiyun static inline void vxge_hw_fifo_txdl_vlan_set(void *txdlh, u16 vlan_tag)
1671*4882a593Smuzhiyun {
1672*4882a593Smuzhiyun struct vxge_hw_fifo_txd *txdp = (struct vxge_hw_fifo_txd *)txdlh;
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun txdp->control_1 |= VXGE_HW_FIFO_TXD_VLAN_ENABLE;
1675*4882a593Smuzhiyun txdp->control_1 |= VXGE_HW_FIFO_TXD_VLAN_TAG(vlan_tag);
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun /**
1679*4882a593Smuzhiyun * vxge_hw_fifo_txdl_private_get - Retrieve per-descriptor private data.
1680*4882a593Smuzhiyun * @txdlh: Descriptor handle.
1681*4882a593Smuzhiyun *
1682*4882a593Smuzhiyun * Retrieve per-descriptor private data.
1683*4882a593Smuzhiyun * Note that driver requests per-descriptor space via
1684*4882a593Smuzhiyun * struct vxge_hw_fifo_attr passed to
1685*4882a593Smuzhiyun * vxge_hw_vpath_open().
1686*4882a593Smuzhiyun *
1687*4882a593Smuzhiyun * Returns: private driver data associated with the descriptor.
1688*4882a593Smuzhiyun */
vxge_hw_fifo_txdl_private_get(void * txdlh)1689*4882a593Smuzhiyun static inline void *vxge_hw_fifo_txdl_private_get(void *txdlh)
1690*4882a593Smuzhiyun {
1691*4882a593Smuzhiyun struct vxge_hw_fifo_txd *txdp = (struct vxge_hw_fifo_txd *)txdlh;
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun return (void *)(size_t)txdp->host_control;
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun /**
1697*4882a593Smuzhiyun * struct vxge_hw_ring_attr - Ring open "template".
1698*4882a593Smuzhiyun * @callback: Ring completion callback. HW invokes the callback when there
1699*4882a593Smuzhiyun * are new completions on that ring. In many implementations
1700*4882a593Smuzhiyun * the @callback executes in the hw interrupt context.
1701*4882a593Smuzhiyun * @rxd_init: Ring's descriptor-initialize callback.
1702*4882a593Smuzhiyun * See vxge_hw_ring_rxd_init_f{}.
1703*4882a593Smuzhiyun * If not NULL, HW invokes the callback when opening
1704*4882a593Smuzhiyun * the ring.
1705*4882a593Smuzhiyun * @rxd_term: Ring's descriptor-terminate callback. If not NULL,
1706*4882a593Smuzhiyun * HW invokes the callback when closing the corresponding ring.
1707*4882a593Smuzhiyun * See also vxge_hw_ring_rxd_term_f{}.
1708*4882a593Smuzhiyun * @userdata: User-defined "context" of _that_ ring. Passed back to the
1709*4882a593Smuzhiyun * user as one of the @callback, @rxd_init, and @rxd_term arguments.
1710*4882a593Smuzhiyun * @per_rxd_space: If specified (i.e., greater than zero): extra space
1711*4882a593Smuzhiyun * reserved by HW per each receive descriptor.
1712*4882a593Smuzhiyun * Can be used to store
1713*4882a593Smuzhiyun * and retrieve on completion, information specific
1714*4882a593Smuzhiyun * to the driver.
1715*4882a593Smuzhiyun *
1716*4882a593Smuzhiyun * Ring open "template". User fills the structure with ring
1717*4882a593Smuzhiyun * attributes and passes it to vxge_hw_vpath_open().
1718*4882a593Smuzhiyun */
1719*4882a593Smuzhiyun struct vxge_hw_ring_attr {
1720*4882a593Smuzhiyun enum vxge_hw_status (*callback)(
1721*4882a593Smuzhiyun struct __vxge_hw_ring *ringh,
1722*4882a593Smuzhiyun void *rxdh,
1723*4882a593Smuzhiyun u8 t_code,
1724*4882a593Smuzhiyun void *userdata);
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun enum vxge_hw_status (*rxd_init)(
1727*4882a593Smuzhiyun void *rxdh,
1728*4882a593Smuzhiyun void *userdata);
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun void (*rxd_term)(
1731*4882a593Smuzhiyun void *rxdh,
1732*4882a593Smuzhiyun enum vxge_hw_rxd_state state,
1733*4882a593Smuzhiyun void *userdata);
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun void *userdata;
1736*4882a593Smuzhiyun u32 per_rxd_space;
1737*4882a593Smuzhiyun };
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun /**
1740*4882a593Smuzhiyun * function vxge_hw_fifo_callback_f - FIFO callback.
1741*4882a593Smuzhiyun * @vpath_handle: Virtual path whose Fifo "containing" 1 or more completed
1742*4882a593Smuzhiyun * descriptors.
1743*4882a593Smuzhiyun * @txdlh: First completed descriptor.
1744*4882a593Smuzhiyun * @txdl_priv: Pointer to per txdl space allocated
1745*4882a593Smuzhiyun * @t_code: Transfer code, as per Titan User Guide.
1746*4882a593Smuzhiyun * Returned by HW.
1747*4882a593Smuzhiyun * @host_control: Opaque 64bit data stored by driver inside the Titan
1748*4882a593Smuzhiyun * descriptor prior to posting the latter on the fifo
1749*4882a593Smuzhiyun * via vxge_hw_fifo_txdl_post(). The @host_control is returned
1750*4882a593Smuzhiyun * as is to the driver with each completed descriptor.
1751*4882a593Smuzhiyun * @userdata: Opaque per-fifo data specified at fifo open
1752*4882a593Smuzhiyun * time, via vxge_hw_vpath_open().
1753*4882a593Smuzhiyun *
1754*4882a593Smuzhiyun * Fifo completion callback (type declaration). A single per-fifo
1755*4882a593Smuzhiyun * callback is specified at fifo open time, via
1756*4882a593Smuzhiyun * vxge_hw_vpath_open(). Typically gets called as part of the processing
1757*4882a593Smuzhiyun * of the Interrupt Service Routine.
1758*4882a593Smuzhiyun *
1759*4882a593Smuzhiyun * Fifo callback gets called by HW if, and only if, there is at least
1760*4882a593Smuzhiyun * one new completion on a given fifo. Upon processing the first @txdlh driver
1761*4882a593Smuzhiyun * is _supposed_ to continue consuming completions using:
1762*4882a593Smuzhiyun * - vxge_hw_fifo_txdl_next_completed()
1763*4882a593Smuzhiyun *
1764*4882a593Smuzhiyun * Note that failure to process new completions in a timely fashion
1765*4882a593Smuzhiyun * leads to VXGE_HW_INF_OUT_OF_DESCRIPTORS condition.
1766*4882a593Smuzhiyun *
1767*4882a593Smuzhiyun * Non-zero @t_code means failure to process transmit descriptor.
1768*4882a593Smuzhiyun *
1769*4882a593Smuzhiyun * In the "transmit" case the failure could happen, for instance, when the
1770*4882a593Smuzhiyun * link is down, in which case Titan completes the descriptor because it
1771*4882a593Smuzhiyun * is not able to send the data out.
1772*4882a593Smuzhiyun *
1773*4882a593Smuzhiyun * For details please refer to Titan User Guide.
1774*4882a593Smuzhiyun *
1775*4882a593Smuzhiyun * See also: vxge_hw_fifo_txdl_next_completed(), vxge_hw_fifo_txdl_term_f{}.
1776*4882a593Smuzhiyun */
1777*4882a593Smuzhiyun /**
1778*4882a593Smuzhiyun * function vxge_hw_fifo_txdl_term_f - Terminate descriptor callback.
1779*4882a593Smuzhiyun * @txdlh: First completed descriptor.
1780*4882a593Smuzhiyun * @txdl_priv: Pointer to per txdl space allocated
1781*4882a593Smuzhiyun * @state: One of the enum vxge_hw_txdl_state{} enumerated states.
1782*4882a593Smuzhiyun * @userdata: Per-fifo user data (a.k.a. context) specified at
1783*4882a593Smuzhiyun * fifo open time, via vxge_hw_vpath_open().
1784*4882a593Smuzhiyun *
1785*4882a593Smuzhiyun * Terminate descriptor callback. Unless NULL is specified in the
1786*4882a593Smuzhiyun * struct vxge_hw_fifo_attr{} structure passed to vxge_hw_vpath_open()),
1787*4882a593Smuzhiyun * HW invokes the callback as part of closing fifo, prior to
1788*4882a593Smuzhiyun * de-allocating the ring and associated data structures
1789*4882a593Smuzhiyun * (including descriptors).
1790*4882a593Smuzhiyun * driver should utilize the callback to (for instance) unmap
1791*4882a593Smuzhiyun * and free DMA data buffers associated with the posted (state =
1792*4882a593Smuzhiyun * VXGE_HW_TXDL_STATE_POSTED) descriptors,
1793*4882a593Smuzhiyun * as well as other relevant cleanup functions.
1794*4882a593Smuzhiyun *
1795*4882a593Smuzhiyun * See also: struct vxge_hw_fifo_attr{}
1796*4882a593Smuzhiyun */
1797*4882a593Smuzhiyun /**
1798*4882a593Smuzhiyun * struct vxge_hw_fifo_attr - Fifo open "template".
1799*4882a593Smuzhiyun * @callback: Fifo completion callback. HW invokes the callback when there
1800*4882a593Smuzhiyun * are new completions on that fifo. In many implementations
1801*4882a593Smuzhiyun * the @callback executes in the hw interrupt context.
1802*4882a593Smuzhiyun * @txdl_term: Fifo's descriptor-terminate callback. If not NULL,
1803*4882a593Smuzhiyun * HW invokes the callback when closing the corresponding fifo.
1804*4882a593Smuzhiyun * See also vxge_hw_fifo_txdl_term_f{}.
1805*4882a593Smuzhiyun * @userdata: User-defined "context" of _that_ fifo. Passed back to the
1806*4882a593Smuzhiyun * user as one of the @callback, and @txdl_term arguments.
1807*4882a593Smuzhiyun * @per_txdl_space: If specified (i.e., greater than zero): extra space
1808*4882a593Smuzhiyun * reserved by HW per each transmit descriptor. Can be used to
1809*4882a593Smuzhiyun * store, and retrieve on completion, information specific
1810*4882a593Smuzhiyun * to the driver.
1811*4882a593Smuzhiyun *
1812*4882a593Smuzhiyun * Fifo open "template". User fills the structure with fifo
1813*4882a593Smuzhiyun * attributes and passes it to vxge_hw_vpath_open().
1814*4882a593Smuzhiyun */
1815*4882a593Smuzhiyun struct vxge_hw_fifo_attr {
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun enum vxge_hw_status (*callback)(
1818*4882a593Smuzhiyun struct __vxge_hw_fifo *fifo_handle,
1819*4882a593Smuzhiyun void *txdlh,
1820*4882a593Smuzhiyun enum vxge_hw_fifo_tcode t_code,
1821*4882a593Smuzhiyun void *userdata,
1822*4882a593Smuzhiyun struct sk_buff ***skb_ptr,
1823*4882a593Smuzhiyun int nr_skb, int *more);
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun void (*txdl_term)(
1826*4882a593Smuzhiyun void *txdlh,
1827*4882a593Smuzhiyun enum vxge_hw_txdl_state state,
1828*4882a593Smuzhiyun void *userdata);
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun void *userdata;
1831*4882a593Smuzhiyun u32 per_txdl_space;
1832*4882a593Smuzhiyun };
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun /**
1835*4882a593Smuzhiyun * struct vxge_hw_vpath_attr - Attributes of virtual path
1836*4882a593Smuzhiyun * @vp_id: Identifier of Virtual Path
1837*4882a593Smuzhiyun * @ring_attr: Attributes of ring for non-offload receive
1838*4882a593Smuzhiyun * @fifo_attr: Attributes of fifo for non-offload transmit
1839*4882a593Smuzhiyun *
1840*4882a593Smuzhiyun * Attributes of virtual path. This structure is passed as parameter
1841*4882a593Smuzhiyun * to the vxge_hw_vpath_open() routine to set the attributes of ring and fifo.
1842*4882a593Smuzhiyun */
1843*4882a593Smuzhiyun struct vxge_hw_vpath_attr {
1844*4882a593Smuzhiyun u32 vp_id;
1845*4882a593Smuzhiyun struct vxge_hw_ring_attr ring_attr;
1846*4882a593Smuzhiyun struct vxge_hw_fifo_attr fifo_attr;
1847*4882a593Smuzhiyun };
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_device_hw_info_get(
1850*4882a593Smuzhiyun void __iomem *bar0,
1851*4882a593Smuzhiyun struct vxge_hw_device_hw_info *hw_info);
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_device_config_default_get(
1854*4882a593Smuzhiyun struct vxge_hw_device_config *device_config);
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun /**
1857*4882a593Smuzhiyun * vxge_hw_device_link_state_get - Get link state.
1858*4882a593Smuzhiyun * @devh: HW device handle.
1859*4882a593Smuzhiyun *
1860*4882a593Smuzhiyun * Get link state.
1861*4882a593Smuzhiyun * Returns: link state.
1862*4882a593Smuzhiyun */
1863*4882a593Smuzhiyun static inline
vxge_hw_device_link_state_get(struct __vxge_hw_device * devh)1864*4882a593Smuzhiyun enum vxge_hw_device_link_state vxge_hw_device_link_state_get(
1865*4882a593Smuzhiyun struct __vxge_hw_device *devh)
1866*4882a593Smuzhiyun {
1867*4882a593Smuzhiyun return devh->link_state;
1868*4882a593Smuzhiyun }
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun void vxge_hw_device_terminate(struct __vxge_hw_device *devh);
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun const u8 *
1873*4882a593Smuzhiyun vxge_hw_device_serial_number_get(struct __vxge_hw_device *devh);
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *devh);
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun const u8 *
1878*4882a593Smuzhiyun vxge_hw_device_product_name_get(struct __vxge_hw_device *devh);
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_device_initialize(
1881*4882a593Smuzhiyun struct __vxge_hw_device **devh,
1882*4882a593Smuzhiyun struct vxge_hw_device_attr *attr,
1883*4882a593Smuzhiyun struct vxge_hw_device_config *device_config);
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_device_getpause_data(
1886*4882a593Smuzhiyun struct __vxge_hw_device *devh,
1887*4882a593Smuzhiyun u32 port,
1888*4882a593Smuzhiyun u32 *tx,
1889*4882a593Smuzhiyun u32 *rx);
1890*4882a593Smuzhiyun
1891*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_device_setpause_data(
1892*4882a593Smuzhiyun struct __vxge_hw_device *devh,
1893*4882a593Smuzhiyun u32 port,
1894*4882a593Smuzhiyun u32 tx,
1895*4882a593Smuzhiyun u32 rx);
1896*4882a593Smuzhiyun
vxge_os_dma_malloc(struct pci_dev * pdev,unsigned long size,struct pci_dev ** p_dmah,struct pci_dev ** p_dma_acch)1897*4882a593Smuzhiyun static inline void *vxge_os_dma_malloc(struct pci_dev *pdev,
1898*4882a593Smuzhiyun unsigned long size,
1899*4882a593Smuzhiyun struct pci_dev **p_dmah,
1900*4882a593Smuzhiyun struct pci_dev **p_dma_acch)
1901*4882a593Smuzhiyun {
1902*4882a593Smuzhiyun void *vaddr;
1903*4882a593Smuzhiyun unsigned long misaligned = 0;
1904*4882a593Smuzhiyun int realloc_flag = 0;
1905*4882a593Smuzhiyun *p_dma_acch = *p_dmah = NULL;
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun realloc:
1908*4882a593Smuzhiyun vaddr = kmalloc(size, GFP_KERNEL | GFP_DMA);
1909*4882a593Smuzhiyun if (vaddr == NULL)
1910*4882a593Smuzhiyun return vaddr;
1911*4882a593Smuzhiyun misaligned = (unsigned long)VXGE_ALIGN((unsigned long)vaddr,
1912*4882a593Smuzhiyun VXGE_CACHE_LINE_SIZE);
1913*4882a593Smuzhiyun if (realloc_flag)
1914*4882a593Smuzhiyun goto out;
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun if (misaligned) {
1917*4882a593Smuzhiyun /* misaligned, free current one and try allocating
1918*4882a593Smuzhiyun * size + VXGE_CACHE_LINE_SIZE memory
1919*4882a593Smuzhiyun */
1920*4882a593Smuzhiyun kfree(vaddr);
1921*4882a593Smuzhiyun size += VXGE_CACHE_LINE_SIZE;
1922*4882a593Smuzhiyun realloc_flag = 1;
1923*4882a593Smuzhiyun goto realloc;
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun out:
1926*4882a593Smuzhiyun *(unsigned long *)p_dma_acch = misaligned;
1927*4882a593Smuzhiyun vaddr = (void *)((u8 *)vaddr + misaligned);
1928*4882a593Smuzhiyun return vaddr;
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun
vxge_os_dma_free(struct pci_dev * pdev,const void * vaddr,struct pci_dev ** p_dma_acch)1931*4882a593Smuzhiyun static inline void vxge_os_dma_free(struct pci_dev *pdev, const void *vaddr,
1932*4882a593Smuzhiyun struct pci_dev **p_dma_acch)
1933*4882a593Smuzhiyun {
1934*4882a593Smuzhiyun unsigned long misaligned = *(unsigned long *)p_dma_acch;
1935*4882a593Smuzhiyun u8 *tmp = (u8 *)vaddr;
1936*4882a593Smuzhiyun tmp -= misaligned;
1937*4882a593Smuzhiyun kfree((void *)tmp);
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun /*
1941*4882a593Smuzhiyun * __vxge_hw_mempool_item_priv - will return pointer on per item private space
1942*4882a593Smuzhiyun */
1943*4882a593Smuzhiyun static inline void*
__vxge_hw_mempool_item_priv(struct vxge_hw_mempool * mempool,u32 memblock_idx,void * item,u32 * memblock_item_idx)1944*4882a593Smuzhiyun __vxge_hw_mempool_item_priv(
1945*4882a593Smuzhiyun struct vxge_hw_mempool *mempool,
1946*4882a593Smuzhiyun u32 memblock_idx,
1947*4882a593Smuzhiyun void *item,
1948*4882a593Smuzhiyun u32 *memblock_item_idx)
1949*4882a593Smuzhiyun {
1950*4882a593Smuzhiyun ptrdiff_t offset;
1951*4882a593Smuzhiyun void *memblock = mempool->memblocks_arr[memblock_idx];
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun offset = (u32)((u8 *)item - (u8 *)memblock);
1955*4882a593Smuzhiyun vxge_assert(offset >= 0 && (u32)offset < mempool->memblock_size);
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun (*memblock_item_idx) = (u32) offset / mempool->item_size;
1958*4882a593Smuzhiyun vxge_assert((*memblock_item_idx) < mempool->items_per_memblock);
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun return (u8 *)mempool->memblocks_priv_arr[memblock_idx] +
1961*4882a593Smuzhiyun (*memblock_item_idx) * mempool->items_priv_size;
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun /*
1965*4882a593Smuzhiyun * __vxge_hw_fifo_txdl_priv - Return the max fragments allocated
1966*4882a593Smuzhiyun * for the fifo.
1967*4882a593Smuzhiyun * @fifo: Fifo
1968*4882a593Smuzhiyun * @txdp: Poniter to a TxD
1969*4882a593Smuzhiyun */
1970*4882a593Smuzhiyun static inline struct __vxge_hw_fifo_txdl_priv *
__vxge_hw_fifo_txdl_priv(struct __vxge_hw_fifo * fifo,struct vxge_hw_fifo_txd * txdp)1971*4882a593Smuzhiyun __vxge_hw_fifo_txdl_priv(
1972*4882a593Smuzhiyun struct __vxge_hw_fifo *fifo,
1973*4882a593Smuzhiyun struct vxge_hw_fifo_txd *txdp)
1974*4882a593Smuzhiyun {
1975*4882a593Smuzhiyun return (struct __vxge_hw_fifo_txdl_priv *)
1976*4882a593Smuzhiyun (((char *)((ulong)txdp->host_control)) +
1977*4882a593Smuzhiyun fifo->per_txdl_space);
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_vpath_open(
1981*4882a593Smuzhiyun struct __vxge_hw_device *devh,
1982*4882a593Smuzhiyun struct vxge_hw_vpath_attr *attr,
1983*4882a593Smuzhiyun struct __vxge_hw_vpath_handle **vpath_handle);
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_vpath_close(
1986*4882a593Smuzhiyun struct __vxge_hw_vpath_handle *vpath_handle);
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun enum vxge_hw_status
1989*4882a593Smuzhiyun vxge_hw_vpath_reset(
1990*4882a593Smuzhiyun struct __vxge_hw_vpath_handle *vpath_handle);
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun enum vxge_hw_status
1993*4882a593Smuzhiyun vxge_hw_vpath_recover_from_reset(
1994*4882a593Smuzhiyun struct __vxge_hw_vpath_handle *vpath_handle);
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun void
1997*4882a593Smuzhiyun vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp);
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun enum vxge_hw_status
2000*4882a593Smuzhiyun vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ringh);
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_vpath_mtu_set(
2003*4882a593Smuzhiyun struct __vxge_hw_vpath_handle *vpath_handle,
2004*4882a593Smuzhiyun u32 new_mtu);
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun void
2007*4882a593Smuzhiyun vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp);
2008*4882a593Smuzhiyun
__vxge_hw_pio_mem_write32_upper(u32 val,void __iomem * addr)2009*4882a593Smuzhiyun static inline void __vxge_hw_pio_mem_write32_upper(u32 val, void __iomem *addr)
2010*4882a593Smuzhiyun {
2011*4882a593Smuzhiyun writel(val, addr + 4);
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun
__vxge_hw_pio_mem_write32_lower(u32 val,void __iomem * addr)2014*4882a593Smuzhiyun static inline void __vxge_hw_pio_mem_write32_lower(u32 val, void __iomem *addr)
2015*4882a593Smuzhiyun {
2016*4882a593Smuzhiyun writel(val, addr);
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun enum vxge_hw_status
2020*4882a593Smuzhiyun vxge_hw_device_flick_link_led(struct __vxge_hw_device *devh, u64 on_off);
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun enum vxge_hw_status
2023*4882a593Smuzhiyun vxge_hw_vpath_strip_fcs_check(struct __vxge_hw_device *hldev, u64 vpath_mask);
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun /**
2026*4882a593Smuzhiyun * vxge_debug_ll
2027*4882a593Smuzhiyun * @level: level of debug verbosity.
2028*4882a593Smuzhiyun * @mask: mask for the debug
2029*4882a593Smuzhiyun * @buf: Circular buffer for tracing
2030*4882a593Smuzhiyun * @fmt: printf like format string
2031*4882a593Smuzhiyun *
2032*4882a593Smuzhiyun * Provides logging facilities. Can be customized on per-module
2033*4882a593Smuzhiyun * basis or/and with debug levels. Input parameters, except
2034*4882a593Smuzhiyun * module and level, are the same as posix printf. This function
2035*4882a593Smuzhiyun * may be compiled out if DEBUG macro was never defined.
2036*4882a593Smuzhiyun * See also: enum vxge_debug_level{}.
2037*4882a593Smuzhiyun */
2038*4882a593Smuzhiyun #if (VXGE_COMPONENT_LL & VXGE_DEBUG_MODULE_MASK)
2039*4882a593Smuzhiyun #define vxge_debug_ll(level, mask, fmt, ...) do { \
2040*4882a593Smuzhiyun if ((level >= VXGE_ERR && VXGE_COMPONENT_LL & VXGE_DEBUG_ERR_MASK) || \
2041*4882a593Smuzhiyun (level >= VXGE_TRACE && VXGE_COMPONENT_LL & VXGE_DEBUG_TRACE_MASK))\
2042*4882a593Smuzhiyun if ((mask & VXGE_DEBUG_MASK) == mask) \
2043*4882a593Smuzhiyun printk(fmt "\n", ##__VA_ARGS__); \
2044*4882a593Smuzhiyun } while (0)
2045*4882a593Smuzhiyun #else
2046*4882a593Smuzhiyun #define vxge_debug_ll(level, mask, fmt, ...)
2047*4882a593Smuzhiyun #endif
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
2050*4882a593Smuzhiyun struct __vxge_hw_vpath_handle **vpath_handles,
2051*4882a593Smuzhiyun u32 vpath_count,
2052*4882a593Smuzhiyun u8 *mtable,
2053*4882a593Smuzhiyun u8 *itable,
2054*4882a593Smuzhiyun u32 itable_size);
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
2057*4882a593Smuzhiyun struct __vxge_hw_vpath_handle *vpath_handle,
2058*4882a593Smuzhiyun enum vxge_hw_rth_algoritms algorithm,
2059*4882a593Smuzhiyun struct vxge_hw_rth_hash_types *hash_type,
2060*4882a593Smuzhiyun u16 bucket_size);
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun enum vxge_hw_status
2063*4882a593Smuzhiyun __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id);
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun #define VXGE_HW_MIN_SUCCESSIVE_IDLE_COUNT 5
2066*4882a593Smuzhiyun #define VXGE_HW_MAX_POLLING_COUNT 100
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun void
2069*4882a593Smuzhiyun vxge_hw_device_wait_receive_idle(struct __vxge_hw_device *hldev);
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun enum vxge_hw_status
2072*4882a593Smuzhiyun vxge_hw_upgrade_read_version(struct __vxge_hw_device *hldev, u32 *major,
2073*4882a593Smuzhiyun u32 *minor, u32 *build);
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_flash_fw(struct __vxge_hw_device *hldev);
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun enum vxge_hw_status
2078*4882a593Smuzhiyun vxge_update_fw_image(struct __vxge_hw_device *hldev, const u8 *filebuf,
2079*4882a593Smuzhiyun int size);
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun enum vxge_hw_status
2082*4882a593Smuzhiyun vxge_hw_vpath_eprom_img_ver_get(struct __vxge_hw_device *hldev,
2083*4882a593Smuzhiyun struct eprom_image *eprom_image_data);
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun int vxge_hw_vpath_wait_receive_idle(struct __vxge_hw_device *hldev, u32 vp_id);
2086*4882a593Smuzhiyun #endif
2087