1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun * This software may be used and distributed according to the terms of
3*4882a593Smuzhiyun * the GNU General Public License (GPL), incorporated herein by reference.
4*4882a593Smuzhiyun * Drivers based on or derived from this code fall under the GPL and must
5*4882a593Smuzhiyun * retain the authorship, copyright and license notice. This file is not
6*4882a593Smuzhiyun * a complete program and may only be used when the entire operating
7*4882a593Smuzhiyun * system is licensed under the GPL.
8*4882a593Smuzhiyun * See the file COPYING in this distribution for more information.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * vxge-config.c: Driver for Exar Corp's X3100 Series 10GbE PCIe I/O
11*4882a593Smuzhiyun * Virtualized Server Adapter.
12*4882a593Smuzhiyun * Copyright(c) 2002-2010 Exar Corp.
13*4882a593Smuzhiyun ******************************************************************************/
14*4882a593Smuzhiyun #include <linux/vmalloc.h>
15*4882a593Smuzhiyun #include <linux/etherdevice.h>
16*4882a593Smuzhiyun #include <linux/io-64-nonatomic-lo-hi.h>
17*4882a593Smuzhiyun #include <linux/pci.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "vxge-traffic.h"
21*4882a593Smuzhiyun #include "vxge-config.h"
22*4882a593Smuzhiyun #include "vxge-main.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define VXGE_HW_VPATH_STATS_PIO_READ(offset) { \
25*4882a593Smuzhiyun status = __vxge_hw_vpath_stats_access(vpath, \
26*4882a593Smuzhiyun VXGE_HW_STATS_OP_READ, \
27*4882a593Smuzhiyun offset, \
28*4882a593Smuzhiyun &val64); \
29*4882a593Smuzhiyun if (status != VXGE_HW_OK) \
30*4882a593Smuzhiyun return status; \
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static void
vxge_hw_vpath_set_zero_rx_frm_len(struct vxge_hw_vpath_reg __iomem * vp_reg)34*4882a593Smuzhiyun vxge_hw_vpath_set_zero_rx_frm_len(struct vxge_hw_vpath_reg __iomem *vp_reg)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun u64 val64;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun val64 = readq(&vp_reg->rxmac_vcfg0);
39*4882a593Smuzhiyun val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
40*4882a593Smuzhiyun writeq(val64, &vp_reg->rxmac_vcfg0);
41*4882a593Smuzhiyun val64 = readq(&vp_reg->rxmac_vcfg0);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun * vxge_hw_vpath_wait_receive_idle - Wait for Rx to become idle
46*4882a593Smuzhiyun */
vxge_hw_vpath_wait_receive_idle(struct __vxge_hw_device * hldev,u32 vp_id)47*4882a593Smuzhiyun int vxge_hw_vpath_wait_receive_idle(struct __vxge_hw_device *hldev, u32 vp_id)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg;
50*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
51*4882a593Smuzhiyun u64 val64, rxd_count, rxd_spat;
52*4882a593Smuzhiyun int count = 0, total_count = 0;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun vpath = &hldev->virtual_paths[vp_id];
55*4882a593Smuzhiyun vp_reg = vpath->vp_reg;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun vxge_hw_vpath_set_zero_rx_frm_len(vp_reg);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Check that the ring controller for this vpath has enough free RxDs
60*4882a593Smuzhiyun * to send frames to the host. This is done by reading the
61*4882a593Smuzhiyun * PRC_RXD_DOORBELL_VPn register and comparing the read value to the
62*4882a593Smuzhiyun * RXD_SPAT value for the vpath.
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun val64 = readq(&vp_reg->prc_cfg6);
65*4882a593Smuzhiyun rxd_spat = VXGE_HW_PRC_CFG6_GET_RXD_SPAT(val64) + 1;
66*4882a593Smuzhiyun /* Use a factor of 2 when comparing rxd_count against rxd_spat for some
67*4882a593Smuzhiyun * leg room.
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun rxd_spat *= 2;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun do {
72*4882a593Smuzhiyun mdelay(1);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun rxd_count = readq(&vp_reg->prc_rxd_doorbell);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Check that the ring controller for this vpath does
77*4882a593Smuzhiyun * not have any frame in its pipeline.
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun val64 = readq(&vp_reg->frm_in_progress_cnt);
80*4882a593Smuzhiyun if ((rxd_count <= rxd_spat) || (val64 > 0))
81*4882a593Smuzhiyun count = 0;
82*4882a593Smuzhiyun else
83*4882a593Smuzhiyun count++;
84*4882a593Smuzhiyun total_count++;
85*4882a593Smuzhiyun } while ((count < VXGE_HW_MIN_SUCCESSIVE_IDLE_COUNT) &&
86*4882a593Smuzhiyun (total_count < VXGE_HW_MAX_POLLING_COUNT));
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (total_count >= VXGE_HW_MAX_POLLING_COUNT)
89*4882a593Smuzhiyun printk(KERN_ALERT "%s: Still Receiving traffic. Abort wait\n",
90*4882a593Smuzhiyun __func__);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return total_count;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* vxge_hw_device_wait_receive_idle - This function waits until all frames
96*4882a593Smuzhiyun * stored in the frame buffer for each vpath assigned to the given
97*4882a593Smuzhiyun * function (hldev) have been sent to the host.
98*4882a593Smuzhiyun */
vxge_hw_device_wait_receive_idle(struct __vxge_hw_device * hldev)99*4882a593Smuzhiyun void vxge_hw_device_wait_receive_idle(struct __vxge_hw_device *hldev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun int i, total_count = 0;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
104*4882a593Smuzhiyun if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
105*4882a593Smuzhiyun continue;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun total_count += vxge_hw_vpath_wait_receive_idle(hldev, i);
108*4882a593Smuzhiyun if (total_count >= VXGE_HW_MAX_POLLING_COUNT)
109*4882a593Smuzhiyun break;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun * __vxge_hw_device_register_poll
115*4882a593Smuzhiyun * Will poll certain register for specified amount of time.
116*4882a593Smuzhiyun * Will poll until masked bit is not cleared.
117*4882a593Smuzhiyun */
118*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_device_register_poll(void __iomem * reg,u64 mask,u32 max_millis)119*4882a593Smuzhiyun __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun u64 val64;
122*4882a593Smuzhiyun u32 i = 0;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun udelay(10);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun do {
127*4882a593Smuzhiyun val64 = readq(reg);
128*4882a593Smuzhiyun if (!(val64 & mask))
129*4882a593Smuzhiyun return VXGE_HW_OK;
130*4882a593Smuzhiyun udelay(100);
131*4882a593Smuzhiyun } while (++i <= 9);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun i = 0;
134*4882a593Smuzhiyun do {
135*4882a593Smuzhiyun val64 = readq(reg);
136*4882a593Smuzhiyun if (!(val64 & mask))
137*4882a593Smuzhiyun return VXGE_HW_OK;
138*4882a593Smuzhiyun mdelay(1);
139*4882a593Smuzhiyun } while (++i <= max_millis);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return VXGE_HW_FAIL;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static inline enum vxge_hw_status
__vxge_hw_pio_mem_write64(u64 val64,void __iomem * addr,u64 mask,u32 max_millis)145*4882a593Smuzhiyun __vxge_hw_pio_mem_write64(u64 val64, void __iomem *addr,
146*4882a593Smuzhiyun u64 mask, u32 max_millis)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun __vxge_hw_pio_mem_write32_lower((u32)vxge_bVALn(val64, 32, 32), addr);
149*4882a593Smuzhiyun wmb();
150*4882a593Smuzhiyun __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32), addr);
151*4882a593Smuzhiyun wmb();
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return __vxge_hw_device_register_poll(addr, mask, max_millis);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun static enum vxge_hw_status
vxge_hw_vpath_fw_api(struct __vxge_hw_virtualpath * vpath,u32 action,u32 fw_memo,u32 offset,u64 * data0,u64 * data1,u64 * steer_ctrl)157*4882a593Smuzhiyun vxge_hw_vpath_fw_api(struct __vxge_hw_virtualpath *vpath, u32 action,
158*4882a593Smuzhiyun u32 fw_memo, u32 offset, u64 *data0, u64 *data1,
159*4882a593Smuzhiyun u64 *steer_ctrl)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
162*4882a593Smuzhiyun enum vxge_hw_status status;
163*4882a593Smuzhiyun u64 val64;
164*4882a593Smuzhiyun u32 retry = 0, max_retry = 3;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun spin_lock(&vpath->lock);
167*4882a593Smuzhiyun if (!vpath->vp_open) {
168*4882a593Smuzhiyun spin_unlock(&vpath->lock);
169*4882a593Smuzhiyun max_retry = 100;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun writeq(*data0, &vp_reg->rts_access_steer_data0);
173*4882a593Smuzhiyun writeq(*data1, &vp_reg->rts_access_steer_data1);
174*4882a593Smuzhiyun wmb();
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
177*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(fw_memo) |
178*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset) |
179*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
180*4882a593Smuzhiyun *steer_ctrl;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun status = __vxge_hw_pio_mem_write64(val64,
183*4882a593Smuzhiyun &vp_reg->rts_access_steer_ctrl,
184*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
185*4882a593Smuzhiyun VXGE_HW_DEF_DEVICE_POLL_MILLIS);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* The __vxge_hw_device_register_poll can udelay for a significant
188*4882a593Smuzhiyun * amount of time, blocking other process from the CPU. If it delays
189*4882a593Smuzhiyun * for ~5secs, a NMI error can occur. A way around this is to give up
190*4882a593Smuzhiyun * the processor via msleep, but this is not allowed is under lock.
191*4882a593Smuzhiyun * So, only allow it to sleep for ~4secs if open. Otherwise, delay for
192*4882a593Smuzhiyun * 1sec and sleep for 10ms until the firmware operation has completed
193*4882a593Smuzhiyun * or timed-out.
194*4882a593Smuzhiyun */
195*4882a593Smuzhiyun while ((status != VXGE_HW_OK) && retry++ < max_retry) {
196*4882a593Smuzhiyun if (!vpath->vp_open)
197*4882a593Smuzhiyun msleep(20);
198*4882a593Smuzhiyun status = __vxge_hw_device_register_poll(
199*4882a593Smuzhiyun &vp_reg->rts_access_steer_ctrl,
200*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
201*4882a593Smuzhiyun VXGE_HW_DEF_DEVICE_POLL_MILLIS);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (status != VXGE_HW_OK)
205*4882a593Smuzhiyun goto out;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun val64 = readq(&vp_reg->rts_access_steer_ctrl);
208*4882a593Smuzhiyun if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
209*4882a593Smuzhiyun *data0 = readq(&vp_reg->rts_access_steer_data0);
210*4882a593Smuzhiyun *data1 = readq(&vp_reg->rts_access_steer_data1);
211*4882a593Smuzhiyun *steer_ctrl = val64;
212*4882a593Smuzhiyun } else
213*4882a593Smuzhiyun status = VXGE_HW_FAIL;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun out:
216*4882a593Smuzhiyun if (vpath->vp_open)
217*4882a593Smuzhiyun spin_unlock(&vpath->lock);
218*4882a593Smuzhiyun return status;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_upgrade_read_version(struct __vxge_hw_device * hldev,u32 * major,u32 * minor,u32 * build)222*4882a593Smuzhiyun vxge_hw_upgrade_read_version(struct __vxge_hw_device *hldev, u32 *major,
223*4882a593Smuzhiyun u32 *minor, u32 *build)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun u64 data0 = 0, data1 = 0, steer_ctrl = 0;
226*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
227*4882a593Smuzhiyun enum vxge_hw_status status;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun vpath = &hldev->virtual_paths[hldev->first_vp_id];
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vpath,
232*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ACTION,
233*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_MEMO,
234*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_OFFSET_READ,
235*4882a593Smuzhiyun &data0, &data1, &steer_ctrl);
236*4882a593Smuzhiyun if (status != VXGE_HW_OK)
237*4882a593Smuzhiyun return status;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun *major = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data0);
240*4882a593Smuzhiyun *minor = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data0);
241*4882a593Smuzhiyun *build = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data0);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return status;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
vxge_hw_flash_fw(struct __vxge_hw_device * hldev)246*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_flash_fw(struct __vxge_hw_device *hldev)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun u64 data0 = 0, data1 = 0, steer_ctrl = 0;
249*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
250*4882a593Smuzhiyun enum vxge_hw_status status;
251*4882a593Smuzhiyun u32 ret;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun vpath = &hldev->virtual_paths[hldev->first_vp_id];
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vpath,
256*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ACTION,
257*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_MEMO,
258*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_OFFSET_COMMIT,
259*4882a593Smuzhiyun &data0, &data1, &steer_ctrl);
260*4882a593Smuzhiyun if (status != VXGE_HW_OK) {
261*4882a593Smuzhiyun vxge_debug_init(VXGE_ERR, "%s: FW upgrade failed", __func__);
262*4882a593Smuzhiyun goto exit;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ret = VXGE_HW_RTS_ACCESS_STEER_CTRL_GET_ACTION(steer_ctrl) & 0x7F;
266*4882a593Smuzhiyun if (ret != 1) {
267*4882a593Smuzhiyun vxge_debug_init(VXGE_ERR, "%s: FW commit failed with error %d",
268*4882a593Smuzhiyun __func__, ret);
269*4882a593Smuzhiyun status = VXGE_HW_FAIL;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun exit:
273*4882a593Smuzhiyun return status;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun enum vxge_hw_status
vxge_update_fw_image(struct __vxge_hw_device * hldev,const u8 * fwdata,int size)277*4882a593Smuzhiyun vxge_update_fw_image(struct __vxge_hw_device *hldev, const u8 *fwdata, int size)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun u64 data0 = 0, data1 = 0, steer_ctrl = 0;
280*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
281*4882a593Smuzhiyun enum vxge_hw_status status;
282*4882a593Smuzhiyun int ret_code, sec_code;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun vpath = &hldev->virtual_paths[hldev->first_vp_id];
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* send upgrade start command */
287*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vpath,
288*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ACTION,
289*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_MEMO,
290*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_OFFSET_START,
291*4882a593Smuzhiyun &data0, &data1, &steer_ctrl);
292*4882a593Smuzhiyun if (status != VXGE_HW_OK) {
293*4882a593Smuzhiyun vxge_debug_init(VXGE_ERR, " %s: Upgrade start cmd failed",
294*4882a593Smuzhiyun __func__);
295*4882a593Smuzhiyun return status;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Transfer fw image to adapter 16 bytes at a time */
299*4882a593Smuzhiyun for (; size > 0; size -= VXGE_HW_FW_UPGRADE_BLK_SIZE) {
300*4882a593Smuzhiyun steer_ctrl = 0;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* The next 128bits of fwdata to be loaded onto the adapter */
303*4882a593Smuzhiyun data0 = *((u64 *)fwdata);
304*4882a593Smuzhiyun data1 = *((u64 *)fwdata + 1);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vpath,
307*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_ACTION,
308*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_MEMO,
309*4882a593Smuzhiyun VXGE_HW_FW_UPGRADE_OFFSET_SEND,
310*4882a593Smuzhiyun &data0, &data1, &steer_ctrl);
311*4882a593Smuzhiyun if (status != VXGE_HW_OK) {
312*4882a593Smuzhiyun vxge_debug_init(VXGE_ERR, "%s: Upgrade send failed",
313*4882a593Smuzhiyun __func__);
314*4882a593Smuzhiyun goto out;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun ret_code = VXGE_HW_UPGRADE_GET_RET_ERR_CODE(data0);
318*4882a593Smuzhiyun switch (ret_code) {
319*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_OK:
320*4882a593Smuzhiyun /* All OK, send next 16 bytes. */
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun case VXGE_FW_UPGRADE_BYTES2SKIP:
323*4882a593Smuzhiyun /* skip bytes in the stream */
324*4882a593Smuzhiyun fwdata += (data0 >> 8) & 0xFFFFFFFF;
325*4882a593Smuzhiyun break;
326*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_DONE:
327*4882a593Smuzhiyun goto out;
328*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_ERR:
329*4882a593Smuzhiyun sec_code = VXGE_HW_UPGRADE_GET_SEC_ERR_CODE(data0);
330*4882a593Smuzhiyun switch (sec_code) {
331*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_ERR_CORRUPT_DATA_1:
332*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_ERR_CORRUPT_DATA_7:
333*4882a593Smuzhiyun printk(KERN_ERR
334*4882a593Smuzhiyun "corrupted data from .ncf file\n");
335*4882a593Smuzhiyun break;
336*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_3:
337*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_4:
338*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_5:
339*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_6:
340*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_ERR_INV_NCF_FILE_8:
341*4882a593Smuzhiyun printk(KERN_ERR "invalid .ncf file\n");
342*4882a593Smuzhiyun break;
343*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_ERR_BUFFER_OVERFLOW:
344*4882a593Smuzhiyun printk(KERN_ERR "buffer overflow\n");
345*4882a593Smuzhiyun break;
346*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_ERR_FAILED_TO_FLASH:
347*4882a593Smuzhiyun printk(KERN_ERR "failed to flash the image\n");
348*4882a593Smuzhiyun break;
349*4882a593Smuzhiyun case VXGE_HW_FW_UPGRADE_ERR_GENERIC_ERROR_UNKNOWN:
350*4882a593Smuzhiyun printk(KERN_ERR
351*4882a593Smuzhiyun "generic error. Unknown error type\n");
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun default:
354*4882a593Smuzhiyun printk(KERN_ERR "Unknown error of type %d\n",
355*4882a593Smuzhiyun sec_code);
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun status = VXGE_HW_FAIL;
359*4882a593Smuzhiyun goto out;
360*4882a593Smuzhiyun default:
361*4882a593Smuzhiyun printk(KERN_ERR "Unknown FW error: %d\n", ret_code);
362*4882a593Smuzhiyun status = VXGE_HW_FAIL;
363*4882a593Smuzhiyun goto out;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun /* point to next 16 bytes */
366*4882a593Smuzhiyun fwdata += VXGE_HW_FW_UPGRADE_BLK_SIZE;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun out:
369*4882a593Smuzhiyun return status;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_vpath_eprom_img_ver_get(struct __vxge_hw_device * hldev,struct eprom_image * img)373*4882a593Smuzhiyun vxge_hw_vpath_eprom_img_ver_get(struct __vxge_hw_device *hldev,
374*4882a593Smuzhiyun struct eprom_image *img)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun u64 data0 = 0, data1 = 0, steer_ctrl = 0;
377*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
378*4882a593Smuzhiyun enum vxge_hw_status status;
379*4882a593Smuzhiyun int i;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun vpath = &hldev->virtual_paths[hldev->first_vp_id];
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAX_ROM_IMAGES; i++) {
384*4882a593Smuzhiyun data0 = VXGE_HW_RTS_ACCESS_STEER_ROM_IMAGE_INDEX(i);
385*4882a593Smuzhiyun data1 = steer_ctrl = 0;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vpath,
388*4882a593Smuzhiyun VXGE_HW_FW_API_GET_EPROM_REV,
389*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
390*4882a593Smuzhiyun 0, &data0, &data1, &steer_ctrl);
391*4882a593Smuzhiyun if (status != VXGE_HW_OK)
392*4882a593Smuzhiyun break;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun img[i].is_valid = VXGE_HW_GET_EPROM_IMAGE_VALID(data0);
395*4882a593Smuzhiyun img[i].index = VXGE_HW_GET_EPROM_IMAGE_INDEX(data0);
396*4882a593Smuzhiyun img[i].type = VXGE_HW_GET_EPROM_IMAGE_TYPE(data0);
397*4882a593Smuzhiyun img[i].version = VXGE_HW_GET_EPROM_IMAGE_REV(data0);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun return status;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /*
404*4882a593Smuzhiyun * __vxge_hw_channel_free - Free memory allocated for channel
405*4882a593Smuzhiyun * This function deallocates memory from the channel and various arrays
406*4882a593Smuzhiyun * in the channel
407*4882a593Smuzhiyun */
__vxge_hw_channel_free(struct __vxge_hw_channel * channel)408*4882a593Smuzhiyun static void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun kfree(channel->work_arr);
411*4882a593Smuzhiyun kfree(channel->free_arr);
412*4882a593Smuzhiyun kfree(channel->reserve_arr);
413*4882a593Smuzhiyun kfree(channel->orig_arr);
414*4882a593Smuzhiyun kfree(channel);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /*
418*4882a593Smuzhiyun * __vxge_hw_channel_initialize - Initialize a channel
419*4882a593Smuzhiyun * This function initializes a channel by properly setting the
420*4882a593Smuzhiyun * various references
421*4882a593Smuzhiyun */
422*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_channel_initialize(struct __vxge_hw_channel * channel)423*4882a593Smuzhiyun __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun u32 i;
426*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun vpath = channel->vph->vpath;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
431*4882a593Smuzhiyun for (i = 0; i < channel->length; i++)
432*4882a593Smuzhiyun channel->orig_arr[i] = channel->reserve_arr[i];
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun switch (channel->type) {
436*4882a593Smuzhiyun case VXGE_HW_CHANNEL_TYPE_FIFO:
437*4882a593Smuzhiyun vpath->fifoh = (struct __vxge_hw_fifo *)channel;
438*4882a593Smuzhiyun channel->stats = &((struct __vxge_hw_fifo *)
439*4882a593Smuzhiyun channel)->stats->common_stats;
440*4882a593Smuzhiyun break;
441*4882a593Smuzhiyun case VXGE_HW_CHANNEL_TYPE_RING:
442*4882a593Smuzhiyun vpath->ringh = (struct __vxge_hw_ring *)channel;
443*4882a593Smuzhiyun channel->stats = &((struct __vxge_hw_ring *)
444*4882a593Smuzhiyun channel)->stats->common_stats;
445*4882a593Smuzhiyun break;
446*4882a593Smuzhiyun default:
447*4882a593Smuzhiyun break;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return VXGE_HW_OK;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun * __vxge_hw_channel_reset - Resets a channel
455*4882a593Smuzhiyun * This function resets a channel by properly setting the various references
456*4882a593Smuzhiyun */
457*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_channel_reset(struct __vxge_hw_channel * channel)458*4882a593Smuzhiyun __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun u32 i;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun for (i = 0; i < channel->length; i++) {
463*4882a593Smuzhiyun if (channel->reserve_arr != NULL)
464*4882a593Smuzhiyun channel->reserve_arr[i] = channel->orig_arr[i];
465*4882a593Smuzhiyun if (channel->free_arr != NULL)
466*4882a593Smuzhiyun channel->free_arr[i] = NULL;
467*4882a593Smuzhiyun if (channel->work_arr != NULL)
468*4882a593Smuzhiyun channel->work_arr[i] = NULL;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun channel->free_ptr = channel->length;
471*4882a593Smuzhiyun channel->reserve_ptr = channel->length;
472*4882a593Smuzhiyun channel->reserve_top = 0;
473*4882a593Smuzhiyun channel->post_index = 0;
474*4882a593Smuzhiyun channel->compl_index = 0;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return VXGE_HW_OK;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /*
480*4882a593Smuzhiyun * __vxge_hw_device_pci_e_init
481*4882a593Smuzhiyun * Initialize certain PCI/PCI-X configuration registers
482*4882a593Smuzhiyun * with recommended values. Save config space for future hw resets.
483*4882a593Smuzhiyun */
__vxge_hw_device_pci_e_init(struct __vxge_hw_device * hldev)484*4882a593Smuzhiyun static void __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun u16 cmd = 0;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* Set the PErr Repconse bit and SERR in PCI command register. */
489*4882a593Smuzhiyun pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
490*4882a593Smuzhiyun cmd |= 0x140;
491*4882a593Smuzhiyun pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun pci_save_state(hldev->pdev);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
497*4882a593Smuzhiyun * in progress
498*4882a593Smuzhiyun * This routine checks the vpath reset in progress register is turned zero
499*4882a593Smuzhiyun */
500*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem * vpath_rst_in_prog)501*4882a593Smuzhiyun __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun enum vxge_hw_status status;
504*4882a593Smuzhiyun status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
505*4882a593Smuzhiyun VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
506*4882a593Smuzhiyun VXGE_HW_DEF_DEVICE_POLL_MILLIS);
507*4882a593Smuzhiyun return status;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /*
511*4882a593Smuzhiyun * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
512*4882a593Smuzhiyun * Set the swapper bits appropriately for the lagacy section.
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem * legacy_reg)515*4882a593Smuzhiyun __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun u64 val64;
518*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun val64 = readq(&legacy_reg->toc_swapper_fb);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun wmb();
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun switch (val64) {
525*4882a593Smuzhiyun case VXGE_HW_SWAPPER_INITIAL_VALUE:
526*4882a593Smuzhiyun return status;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
529*4882a593Smuzhiyun writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
530*4882a593Smuzhiyun &legacy_reg->pifm_rd_swap_en);
531*4882a593Smuzhiyun writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
532*4882a593Smuzhiyun &legacy_reg->pifm_rd_flip_en);
533*4882a593Smuzhiyun writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
534*4882a593Smuzhiyun &legacy_reg->pifm_wr_swap_en);
535*4882a593Smuzhiyun writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
536*4882a593Smuzhiyun &legacy_reg->pifm_wr_flip_en);
537*4882a593Smuzhiyun break;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun case VXGE_HW_SWAPPER_BYTE_SWAPPED:
540*4882a593Smuzhiyun writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
541*4882a593Smuzhiyun &legacy_reg->pifm_rd_swap_en);
542*4882a593Smuzhiyun writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
543*4882a593Smuzhiyun &legacy_reg->pifm_wr_swap_en);
544*4882a593Smuzhiyun break;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun case VXGE_HW_SWAPPER_BIT_FLIPPED:
547*4882a593Smuzhiyun writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
548*4882a593Smuzhiyun &legacy_reg->pifm_rd_flip_en);
549*4882a593Smuzhiyun writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
550*4882a593Smuzhiyun &legacy_reg->pifm_wr_flip_en);
551*4882a593Smuzhiyun break;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun wmb();
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun val64 = readq(&legacy_reg->toc_swapper_fb);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
559*4882a593Smuzhiyun status = VXGE_HW_ERR_SWAPPER_CTRL;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun return status;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /*
565*4882a593Smuzhiyun * __vxge_hw_device_toc_get
566*4882a593Smuzhiyun * This routine sets the swapper and reads the toc pointer and returns the
567*4882a593Smuzhiyun * memory mapped address of the toc
568*4882a593Smuzhiyun */
569*4882a593Smuzhiyun static struct vxge_hw_toc_reg __iomem *
__vxge_hw_device_toc_get(void __iomem * bar0)570*4882a593Smuzhiyun __vxge_hw_device_toc_get(void __iomem *bar0)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun u64 val64;
573*4882a593Smuzhiyun struct vxge_hw_toc_reg __iomem *toc = NULL;
574*4882a593Smuzhiyun enum vxge_hw_status status;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun struct vxge_hw_legacy_reg __iomem *legacy_reg =
577*4882a593Smuzhiyun (struct vxge_hw_legacy_reg __iomem *)bar0;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun status = __vxge_hw_legacy_swapper_set(legacy_reg);
580*4882a593Smuzhiyun if (status != VXGE_HW_OK)
581*4882a593Smuzhiyun goto exit;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun val64 = readq(&legacy_reg->toc_first_pointer);
584*4882a593Smuzhiyun toc = bar0 + val64;
585*4882a593Smuzhiyun exit:
586*4882a593Smuzhiyun return toc;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /*
590*4882a593Smuzhiyun * __vxge_hw_device_reg_addr_get
591*4882a593Smuzhiyun * This routine sets the swapper and reads the toc pointer and initializes the
592*4882a593Smuzhiyun * register location pointers in the device object. It waits until the ric is
593*4882a593Smuzhiyun * completed initializing registers.
594*4882a593Smuzhiyun */
595*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_device_reg_addr_get(struct __vxge_hw_device * hldev)596*4882a593Smuzhiyun __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun u64 val64;
599*4882a593Smuzhiyun u32 i;
600*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun hldev->legacy_reg = hldev->bar0;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
605*4882a593Smuzhiyun if (hldev->toc_reg == NULL) {
606*4882a593Smuzhiyun status = VXGE_HW_FAIL;
607*4882a593Smuzhiyun goto exit;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun val64 = readq(&hldev->toc_reg->toc_common_pointer);
611*4882a593Smuzhiyun hldev->common_reg = hldev->bar0 + val64;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
614*4882a593Smuzhiyun hldev->mrpcim_reg = hldev->bar0 + val64;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
617*4882a593Smuzhiyun val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
618*4882a593Smuzhiyun hldev->srpcim_reg[i] = hldev->bar0 + val64;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
622*4882a593Smuzhiyun val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
623*4882a593Smuzhiyun hldev->vpmgmt_reg[i] = hldev->bar0 + val64;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
627*4882a593Smuzhiyun val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
628*4882a593Smuzhiyun hldev->vpath_reg[i] = hldev->bar0 + val64;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun val64 = readq(&hldev->toc_reg->toc_kdfc);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
634*4882a593Smuzhiyun case 0:
635*4882a593Smuzhiyun hldev->kdfc = hldev->bar0 + VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64) ;
636*4882a593Smuzhiyun break;
637*4882a593Smuzhiyun default:
638*4882a593Smuzhiyun break;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun status = __vxge_hw_device_vpath_reset_in_prog_check(
642*4882a593Smuzhiyun (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
643*4882a593Smuzhiyun exit:
644*4882a593Smuzhiyun return status;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /*
648*4882a593Smuzhiyun * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
649*4882a593Smuzhiyun * This routine returns the Access Rights of the driver
650*4882a593Smuzhiyun */
651*4882a593Smuzhiyun static u32
__vxge_hw_device_access_rights_get(u32 host_type,u32 func_id)652*4882a593Smuzhiyun __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun switch (host_type) {
657*4882a593Smuzhiyun case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
658*4882a593Smuzhiyun if (func_id == 0) {
659*4882a593Smuzhiyun access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
660*4882a593Smuzhiyun VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun break;
663*4882a593Smuzhiyun case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
664*4882a593Smuzhiyun access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
665*4882a593Smuzhiyun VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
666*4882a593Smuzhiyun break;
667*4882a593Smuzhiyun case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
668*4882a593Smuzhiyun access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
669*4882a593Smuzhiyun VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
670*4882a593Smuzhiyun break;
671*4882a593Smuzhiyun case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
672*4882a593Smuzhiyun case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
673*4882a593Smuzhiyun case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
674*4882a593Smuzhiyun break;
675*4882a593Smuzhiyun case VXGE_HW_SR_VH_FUNCTION0:
676*4882a593Smuzhiyun case VXGE_HW_VH_NORMAL_FUNCTION:
677*4882a593Smuzhiyun access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun return access_rights;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun /*
684*4882a593Smuzhiyun * __vxge_hw_device_is_privilaged
685*4882a593Smuzhiyun * This routine checks if the device function is privilaged or not
686*4882a593Smuzhiyun */
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun enum vxge_hw_status
__vxge_hw_device_is_privilaged(u32 host_type,u32 func_id)689*4882a593Smuzhiyun __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun if (__vxge_hw_device_access_rights_get(host_type,
692*4882a593Smuzhiyun func_id) &
693*4882a593Smuzhiyun VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)
694*4882a593Smuzhiyun return VXGE_HW_OK;
695*4882a593Smuzhiyun else
696*4882a593Smuzhiyun return VXGE_HW_ERR_PRIVILEGED_OPERATION;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /*
700*4882a593Smuzhiyun * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
701*4882a593Smuzhiyun * Returns the function number of the vpath.
702*4882a593Smuzhiyun */
703*4882a593Smuzhiyun static u32
__vxge_hw_vpath_func_id_get(struct vxge_hw_vpmgmt_reg __iomem * vpmgmt_reg)704*4882a593Smuzhiyun __vxge_hw_vpath_func_id_get(struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun u64 val64;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun return
711*4882a593Smuzhiyun (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /*
715*4882a593Smuzhiyun * __vxge_hw_device_host_info_get
716*4882a593Smuzhiyun * This routine returns the host type assignments
717*4882a593Smuzhiyun */
__vxge_hw_device_host_info_get(struct __vxge_hw_device * hldev)718*4882a593Smuzhiyun static void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun u64 val64;
721*4882a593Smuzhiyun u32 i;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun val64 = readq(&hldev->common_reg->host_type_assignments);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun hldev->host_type =
726*4882a593Smuzhiyun (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
731*4882a593Smuzhiyun if (!(hldev->vpath_assignments & vxge_mBIT(i)))
732*4882a593Smuzhiyun continue;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun hldev->func_id =
735*4882a593Smuzhiyun __vxge_hw_vpath_func_id_get(hldev->vpmgmt_reg[i]);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun hldev->access_rights = __vxge_hw_device_access_rights_get(
738*4882a593Smuzhiyun hldev->host_type, hldev->func_id);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun hldev->virtual_paths[i].vp_open = VXGE_HW_VP_NOT_OPEN;
741*4882a593Smuzhiyun hldev->virtual_paths[i].vp_reg = hldev->vpath_reg[i];
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun hldev->first_vp_id = i;
744*4882a593Smuzhiyun break;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /*
749*4882a593Smuzhiyun * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
750*4882a593Smuzhiyun * link width and signalling rate.
751*4882a593Smuzhiyun */
752*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_verify_pci_e_info(struct __vxge_hw_device * hldev)753*4882a593Smuzhiyun __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun struct pci_dev *dev = hldev->pdev;
756*4882a593Smuzhiyun u16 lnk;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* Get the negotiated link width and speed from PCI config space */
759*4882a593Smuzhiyun pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnk);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
762*4882a593Smuzhiyun return VXGE_HW_ERR_INVALID_PCI_INFO;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
765*4882a593Smuzhiyun case PCIE_LNK_WIDTH_RESRV:
766*4882a593Smuzhiyun case PCIE_LNK_X1:
767*4882a593Smuzhiyun case PCIE_LNK_X2:
768*4882a593Smuzhiyun case PCIE_LNK_X4:
769*4882a593Smuzhiyun case PCIE_LNK_X8:
770*4882a593Smuzhiyun break;
771*4882a593Smuzhiyun default:
772*4882a593Smuzhiyun return VXGE_HW_ERR_INVALID_PCI_INFO;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun return VXGE_HW_OK;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /*
779*4882a593Smuzhiyun * __vxge_hw_device_initialize
780*4882a593Smuzhiyun * Initialize Titan-V hardware.
781*4882a593Smuzhiyun */
782*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_device_initialize(struct __vxge_hw_device * hldev)783*4882a593Smuzhiyun __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev->host_type,
788*4882a593Smuzhiyun hldev->func_id)) {
789*4882a593Smuzhiyun /* Validate the pci-e link width and speed */
790*4882a593Smuzhiyun status = __vxge_hw_verify_pci_e_info(hldev);
791*4882a593Smuzhiyun if (status != VXGE_HW_OK)
792*4882a593Smuzhiyun goto exit;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun exit:
796*4882a593Smuzhiyun return status;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /*
800*4882a593Smuzhiyun * __vxge_hw_vpath_fw_ver_get - Get the fw version
801*4882a593Smuzhiyun * Returns FW Version
802*4882a593Smuzhiyun */
803*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_fw_ver_get(struct __vxge_hw_virtualpath * vpath,struct vxge_hw_device_hw_info * hw_info)804*4882a593Smuzhiyun __vxge_hw_vpath_fw_ver_get(struct __vxge_hw_virtualpath *vpath,
805*4882a593Smuzhiyun struct vxge_hw_device_hw_info *hw_info)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
808*4882a593Smuzhiyun struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
809*4882a593Smuzhiyun struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
810*4882a593Smuzhiyun struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
811*4882a593Smuzhiyun u64 data0 = 0, data1 = 0, steer_ctrl = 0;
812*4882a593Smuzhiyun enum vxge_hw_status status;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vpath,
815*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
816*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
817*4882a593Smuzhiyun 0, &data0, &data1, &steer_ctrl);
818*4882a593Smuzhiyun if (status != VXGE_HW_OK)
819*4882a593Smuzhiyun goto exit;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun fw_date->day =
822*4882a593Smuzhiyun (u32) VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(data0);
823*4882a593Smuzhiyun fw_date->month =
824*4882a593Smuzhiyun (u32) VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(data0);
825*4882a593Smuzhiyun fw_date->year =
826*4882a593Smuzhiyun (u32) VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(data0);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
829*4882a593Smuzhiyun fw_date->month, fw_date->day, fw_date->year);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun fw_version->major =
832*4882a593Smuzhiyun (u32) VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data0);
833*4882a593Smuzhiyun fw_version->minor =
834*4882a593Smuzhiyun (u32) VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data0);
835*4882a593Smuzhiyun fw_version->build =
836*4882a593Smuzhiyun (u32) VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data0);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
839*4882a593Smuzhiyun fw_version->major, fw_version->minor, fw_version->build);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun flash_date->day =
842*4882a593Smuzhiyun (u32) VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data1);
843*4882a593Smuzhiyun flash_date->month =
844*4882a593Smuzhiyun (u32) VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data1);
845*4882a593Smuzhiyun flash_date->year =
846*4882a593Smuzhiyun (u32) VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data1);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun snprintf(flash_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
849*4882a593Smuzhiyun flash_date->month, flash_date->day, flash_date->year);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun flash_version->major =
852*4882a593Smuzhiyun (u32) VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data1);
853*4882a593Smuzhiyun flash_version->minor =
854*4882a593Smuzhiyun (u32) VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data1);
855*4882a593Smuzhiyun flash_version->build =
856*4882a593Smuzhiyun (u32) VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data1);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
859*4882a593Smuzhiyun flash_version->major, flash_version->minor,
860*4882a593Smuzhiyun flash_version->build);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun exit:
863*4882a593Smuzhiyun return status;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /*
867*4882a593Smuzhiyun * __vxge_hw_vpath_card_info_get - Get the serial numbers,
868*4882a593Smuzhiyun * part number and product description.
869*4882a593Smuzhiyun */
870*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_card_info_get(struct __vxge_hw_virtualpath * vpath,struct vxge_hw_device_hw_info * hw_info)871*4882a593Smuzhiyun __vxge_hw_vpath_card_info_get(struct __vxge_hw_virtualpath *vpath,
872*4882a593Smuzhiyun struct vxge_hw_device_hw_info *hw_info)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun enum vxge_hw_status status;
875*4882a593Smuzhiyun u64 data0, data1 = 0, steer_ctrl = 0;
876*4882a593Smuzhiyun u8 *serial_number = hw_info->serial_number;
877*4882a593Smuzhiyun u8 *part_number = hw_info->part_number;
878*4882a593Smuzhiyun u8 *product_desc = hw_info->product_desc;
879*4882a593Smuzhiyun u32 i, j = 0;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vpath,
884*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY,
885*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
886*4882a593Smuzhiyun 0, &data0, &data1, &steer_ctrl);
887*4882a593Smuzhiyun if (status != VXGE_HW_OK)
888*4882a593Smuzhiyun return status;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun ((u64 *)serial_number)[0] = be64_to_cpu(data0);
891*4882a593Smuzhiyun ((u64 *)serial_number)[1] = be64_to_cpu(data1);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER;
894*4882a593Smuzhiyun data1 = steer_ctrl = 0;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vpath,
897*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY,
898*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
899*4882a593Smuzhiyun 0, &data0, &data1, &steer_ctrl);
900*4882a593Smuzhiyun if (status != VXGE_HW_OK)
901*4882a593Smuzhiyun return status;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun ((u64 *)part_number)[0] = be64_to_cpu(data0);
904*4882a593Smuzhiyun ((u64 *)part_number)[1] = be64_to_cpu(data1);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
907*4882a593Smuzhiyun i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
908*4882a593Smuzhiyun data0 = i;
909*4882a593Smuzhiyun data1 = steer_ctrl = 0;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vpath,
912*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY,
913*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
914*4882a593Smuzhiyun 0, &data0, &data1, &steer_ctrl);
915*4882a593Smuzhiyun if (status != VXGE_HW_OK)
916*4882a593Smuzhiyun return status;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun ((u64 *)product_desc)[j++] = be64_to_cpu(data0);
919*4882a593Smuzhiyun ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun return status;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun /*
926*4882a593Smuzhiyun * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
927*4882a593Smuzhiyun * Returns pci function mode
928*4882a593Smuzhiyun */
929*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_pci_func_mode_get(struct __vxge_hw_virtualpath * vpath,struct vxge_hw_device_hw_info * hw_info)930*4882a593Smuzhiyun __vxge_hw_vpath_pci_func_mode_get(struct __vxge_hw_virtualpath *vpath,
931*4882a593Smuzhiyun struct vxge_hw_device_hw_info *hw_info)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun u64 data0, data1 = 0, steer_ctrl = 0;
934*4882a593Smuzhiyun enum vxge_hw_status status;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun data0 = 0;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vpath,
939*4882a593Smuzhiyun VXGE_HW_FW_API_GET_FUNC_MODE,
940*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
941*4882a593Smuzhiyun 0, &data0, &data1, &steer_ctrl);
942*4882a593Smuzhiyun if (status != VXGE_HW_OK)
943*4882a593Smuzhiyun return status;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun hw_info->function_mode = VXGE_HW_GET_FUNC_MODE_VAL(data0);
946*4882a593Smuzhiyun return status;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun /*
950*4882a593Smuzhiyun * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
951*4882a593Smuzhiyun * from MAC address table.
952*4882a593Smuzhiyun */
953*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_addr_get(struct __vxge_hw_virtualpath * vpath,u8 * macaddr,u8 * macaddr_mask)954*4882a593Smuzhiyun __vxge_hw_vpath_addr_get(struct __vxge_hw_virtualpath *vpath,
955*4882a593Smuzhiyun u8 *macaddr, u8 *macaddr_mask)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun u64 action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY,
958*4882a593Smuzhiyun data0 = 0, data1 = 0, steer_ctrl = 0;
959*4882a593Smuzhiyun enum vxge_hw_status status;
960*4882a593Smuzhiyun int i;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun do {
963*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vpath, action,
964*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA,
965*4882a593Smuzhiyun 0, &data0, &data1, &steer_ctrl);
966*4882a593Smuzhiyun if (status != VXGE_HW_OK)
967*4882a593Smuzhiyun goto exit;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data0);
970*4882a593Smuzhiyun data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
971*4882a593Smuzhiyun data1);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun for (i = ETH_ALEN; i > 0; i--) {
974*4882a593Smuzhiyun macaddr[i - 1] = (u8) (data0 & 0xFF);
975*4882a593Smuzhiyun data0 >>= 8;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun macaddr_mask[i - 1] = (u8) (data1 & 0xFF);
978*4882a593Smuzhiyun data1 >>= 8;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_NEXT_ENTRY;
982*4882a593Smuzhiyun data0 = 0, data1 = 0, steer_ctrl = 0;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun } while (!is_valid_ether_addr(macaddr));
985*4882a593Smuzhiyun exit:
986*4882a593Smuzhiyun return status;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun /**
990*4882a593Smuzhiyun * vxge_hw_device_hw_info_get - Get the hw information
991*4882a593Smuzhiyun * @bar0: the bar
992*4882a593Smuzhiyun * @hw_info: the hw_info struct
993*4882a593Smuzhiyun *
994*4882a593Smuzhiyun * Returns the vpath mask that has the bits set for each vpath allocated
995*4882a593Smuzhiyun * for the driver, FW version information, and the first mac address for
996*4882a593Smuzhiyun * each vpath
997*4882a593Smuzhiyun */
998*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_device_hw_info_get(void __iomem * bar0,struct vxge_hw_device_hw_info * hw_info)999*4882a593Smuzhiyun vxge_hw_device_hw_info_get(void __iomem *bar0,
1000*4882a593Smuzhiyun struct vxge_hw_device_hw_info *hw_info)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun u32 i;
1003*4882a593Smuzhiyun u64 val64;
1004*4882a593Smuzhiyun struct vxge_hw_toc_reg __iomem *toc;
1005*4882a593Smuzhiyun struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
1006*4882a593Smuzhiyun struct vxge_hw_common_reg __iomem *common_reg;
1007*4882a593Smuzhiyun struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
1008*4882a593Smuzhiyun enum vxge_hw_status status;
1009*4882a593Smuzhiyun struct __vxge_hw_virtualpath vpath;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun toc = __vxge_hw_device_toc_get(bar0);
1014*4882a593Smuzhiyun if (toc == NULL) {
1015*4882a593Smuzhiyun status = VXGE_HW_ERR_CRITICAL;
1016*4882a593Smuzhiyun goto exit;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun val64 = readq(&toc->toc_common_pointer);
1020*4882a593Smuzhiyun common_reg = bar0 + val64;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun status = __vxge_hw_device_vpath_reset_in_prog_check(
1023*4882a593Smuzhiyun (u64 __iomem *)&common_reg->vpath_rst_in_prog);
1024*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1025*4882a593Smuzhiyun goto exit;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun val64 = readq(&common_reg->host_type_assignments);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun hw_info->host_type =
1032*4882a593Smuzhiyun (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
1035*4882a593Smuzhiyun if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
1036*4882a593Smuzhiyun continue;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun val64 = readq(&toc->toc_vpmgmt_pointer[i]);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun vpmgmt_reg = bar0 + val64;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun hw_info->func_id = __vxge_hw_vpath_func_id_get(vpmgmt_reg);
1043*4882a593Smuzhiyun if (__vxge_hw_device_access_rights_get(hw_info->host_type,
1044*4882a593Smuzhiyun hw_info->func_id) &
1045*4882a593Smuzhiyun VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun val64 = readq(&toc->toc_mrpcim_pointer);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun mrpcim_reg = bar0 + val64;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
1052*4882a593Smuzhiyun wmb();
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun val64 = readq(&toc->toc_vpath_pointer[i]);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun spin_lock_init(&vpath.lock);
1058*4882a593Smuzhiyun vpath.vp_reg = bar0 + val64;
1059*4882a593Smuzhiyun vpath.vp_open = VXGE_HW_VP_NOT_OPEN;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun status = __vxge_hw_vpath_pci_func_mode_get(&vpath, hw_info);
1062*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1063*4882a593Smuzhiyun goto exit;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun status = __vxge_hw_vpath_fw_ver_get(&vpath, hw_info);
1066*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1067*4882a593Smuzhiyun goto exit;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun status = __vxge_hw_vpath_card_info_get(&vpath, hw_info);
1070*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1071*4882a593Smuzhiyun goto exit;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun break;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
1077*4882a593Smuzhiyun if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
1078*4882a593Smuzhiyun continue;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun val64 = readq(&toc->toc_vpath_pointer[i]);
1081*4882a593Smuzhiyun vpath.vp_reg = bar0 + val64;
1082*4882a593Smuzhiyun vpath.vp_open = VXGE_HW_VP_NOT_OPEN;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun status = __vxge_hw_vpath_addr_get(&vpath,
1085*4882a593Smuzhiyun hw_info->mac_addrs[i],
1086*4882a593Smuzhiyun hw_info->mac_addr_masks[i]);
1087*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1088*4882a593Smuzhiyun goto exit;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun exit:
1091*4882a593Smuzhiyun return status;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /*
1095*4882a593Smuzhiyun * __vxge_hw_blockpool_destroy - Deallocates the block pool
1096*4882a593Smuzhiyun */
__vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool * blockpool)1097*4882a593Smuzhiyun static void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun struct __vxge_hw_device *hldev;
1100*4882a593Smuzhiyun struct list_head *p, *n;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun if (!blockpool)
1103*4882a593Smuzhiyun return;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun hldev = blockpool->hldev;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun list_for_each_safe(p, n, &blockpool->free_block_list) {
1108*4882a593Smuzhiyun dma_unmap_single(&hldev->pdev->dev,
1109*4882a593Smuzhiyun ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
1110*4882a593Smuzhiyun ((struct __vxge_hw_blockpool_entry *)p)->length,
1111*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun vxge_os_dma_free(hldev->pdev,
1114*4882a593Smuzhiyun ((struct __vxge_hw_blockpool_entry *)p)->memblock,
1115*4882a593Smuzhiyun &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
1118*4882a593Smuzhiyun kfree(p);
1119*4882a593Smuzhiyun blockpool->pool_size--;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun list_for_each_safe(p, n, &blockpool->free_entry_list) {
1123*4882a593Smuzhiyun list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
1124*4882a593Smuzhiyun kfree((void *)p);
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun return;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun /*
1131*4882a593Smuzhiyun * __vxge_hw_blockpool_create - Create block pool
1132*4882a593Smuzhiyun */
1133*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_blockpool_create(struct __vxge_hw_device * hldev,struct __vxge_hw_blockpool * blockpool,u32 pool_size,u32 pool_max)1134*4882a593Smuzhiyun __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
1135*4882a593Smuzhiyun struct __vxge_hw_blockpool *blockpool,
1136*4882a593Smuzhiyun u32 pool_size,
1137*4882a593Smuzhiyun u32 pool_max)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun u32 i;
1140*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry *entry = NULL;
1141*4882a593Smuzhiyun void *memblock;
1142*4882a593Smuzhiyun dma_addr_t dma_addr;
1143*4882a593Smuzhiyun struct pci_dev *dma_handle;
1144*4882a593Smuzhiyun struct pci_dev *acc_handle;
1145*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun if (blockpool == NULL) {
1148*4882a593Smuzhiyun status = VXGE_HW_FAIL;
1149*4882a593Smuzhiyun goto blockpool_create_exit;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun blockpool->hldev = hldev;
1153*4882a593Smuzhiyun blockpool->block_size = VXGE_HW_BLOCK_SIZE;
1154*4882a593Smuzhiyun blockpool->pool_size = 0;
1155*4882a593Smuzhiyun blockpool->pool_max = pool_max;
1156*4882a593Smuzhiyun blockpool->req_out = 0;
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun INIT_LIST_HEAD(&blockpool->free_block_list);
1159*4882a593Smuzhiyun INIT_LIST_HEAD(&blockpool->free_entry_list);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun for (i = 0; i < pool_size + pool_max; i++) {
1162*4882a593Smuzhiyun entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
1163*4882a593Smuzhiyun GFP_KERNEL);
1164*4882a593Smuzhiyun if (entry == NULL) {
1165*4882a593Smuzhiyun __vxge_hw_blockpool_destroy(blockpool);
1166*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
1167*4882a593Smuzhiyun goto blockpool_create_exit;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun list_add(&entry->item, &blockpool->free_entry_list);
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun for (i = 0; i < pool_size; i++) {
1173*4882a593Smuzhiyun memblock = vxge_os_dma_malloc(
1174*4882a593Smuzhiyun hldev->pdev,
1175*4882a593Smuzhiyun VXGE_HW_BLOCK_SIZE,
1176*4882a593Smuzhiyun &dma_handle,
1177*4882a593Smuzhiyun &acc_handle);
1178*4882a593Smuzhiyun if (memblock == NULL) {
1179*4882a593Smuzhiyun __vxge_hw_blockpool_destroy(blockpool);
1180*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
1181*4882a593Smuzhiyun goto blockpool_create_exit;
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun dma_addr = dma_map_single(&hldev->pdev->dev, memblock,
1185*4882a593Smuzhiyun VXGE_HW_BLOCK_SIZE,
1186*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
1187*4882a593Smuzhiyun if (unlikely(dma_mapping_error(&hldev->pdev->dev, dma_addr))) {
1188*4882a593Smuzhiyun vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
1189*4882a593Smuzhiyun __vxge_hw_blockpool_destroy(blockpool);
1190*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
1191*4882a593Smuzhiyun goto blockpool_create_exit;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun if (!list_empty(&blockpool->free_entry_list))
1195*4882a593Smuzhiyun entry = (struct __vxge_hw_blockpool_entry *)
1196*4882a593Smuzhiyun list_first_entry(&blockpool->free_entry_list,
1197*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry,
1198*4882a593Smuzhiyun item);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun if (entry == NULL)
1201*4882a593Smuzhiyun entry =
1202*4882a593Smuzhiyun kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
1203*4882a593Smuzhiyun GFP_KERNEL);
1204*4882a593Smuzhiyun if (entry != NULL) {
1205*4882a593Smuzhiyun list_del(&entry->item);
1206*4882a593Smuzhiyun entry->length = VXGE_HW_BLOCK_SIZE;
1207*4882a593Smuzhiyun entry->memblock = memblock;
1208*4882a593Smuzhiyun entry->dma_addr = dma_addr;
1209*4882a593Smuzhiyun entry->acc_handle = acc_handle;
1210*4882a593Smuzhiyun entry->dma_handle = dma_handle;
1211*4882a593Smuzhiyun list_add(&entry->item,
1212*4882a593Smuzhiyun &blockpool->free_block_list);
1213*4882a593Smuzhiyun blockpool->pool_size++;
1214*4882a593Smuzhiyun } else {
1215*4882a593Smuzhiyun __vxge_hw_blockpool_destroy(blockpool);
1216*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
1217*4882a593Smuzhiyun goto blockpool_create_exit;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun blockpool_create_exit:
1222*4882a593Smuzhiyun return status;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun /*
1226*4882a593Smuzhiyun * __vxge_hw_device_fifo_config_check - Check fifo configuration.
1227*4882a593Smuzhiyun * Check the fifo configuration
1228*4882a593Smuzhiyun */
1229*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config * fifo_config)1230*4882a593Smuzhiyun __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
1233*4882a593Smuzhiyun (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
1234*4882a593Smuzhiyun return VXGE_HW_BADCFG_FIFO_BLOCKS;
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun return VXGE_HW_OK;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /*
1240*4882a593Smuzhiyun * __vxge_hw_device_vpath_config_check - Check vpath configuration.
1241*4882a593Smuzhiyun * Check the vpath configuration
1242*4882a593Smuzhiyun */
1243*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config * vp_config)1244*4882a593Smuzhiyun __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun enum vxge_hw_status status;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
1249*4882a593Smuzhiyun (vp_config->min_bandwidth > VXGE_HW_VPATH_BANDWIDTH_MAX))
1250*4882a593Smuzhiyun return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
1253*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1254*4882a593Smuzhiyun return status;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
1257*4882a593Smuzhiyun ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
1258*4882a593Smuzhiyun (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
1259*4882a593Smuzhiyun return VXGE_HW_BADCFG_VPATH_MTU;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun if ((vp_config->rpa_strip_vlan_tag !=
1262*4882a593Smuzhiyun VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
1263*4882a593Smuzhiyun (vp_config->rpa_strip_vlan_tag !=
1264*4882a593Smuzhiyun VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
1265*4882a593Smuzhiyun (vp_config->rpa_strip_vlan_tag !=
1266*4882a593Smuzhiyun VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
1267*4882a593Smuzhiyun return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun return VXGE_HW_OK;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun /*
1273*4882a593Smuzhiyun * __vxge_hw_device_config_check - Check device configuration.
1274*4882a593Smuzhiyun * Check the device configuration
1275*4882a593Smuzhiyun */
1276*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_device_config_check(struct vxge_hw_device_config * new_config)1277*4882a593Smuzhiyun __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun u32 i;
1280*4882a593Smuzhiyun enum vxge_hw_status status;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
1283*4882a593Smuzhiyun (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
1284*4882a593Smuzhiyun (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
1285*4882a593Smuzhiyun (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
1286*4882a593Smuzhiyun return VXGE_HW_BADCFG_INTR_MODE;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
1289*4882a593Smuzhiyun (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
1290*4882a593Smuzhiyun return VXGE_HW_BADCFG_RTS_MAC_EN;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
1293*4882a593Smuzhiyun status = __vxge_hw_device_vpath_config_check(
1294*4882a593Smuzhiyun &new_config->vp_config[i]);
1295*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1296*4882a593Smuzhiyun return status;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun return VXGE_HW_OK;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun /*
1303*4882a593Smuzhiyun * vxge_hw_device_initialize - Initialize Titan device.
1304*4882a593Smuzhiyun * Initialize Titan device. Note that all the arguments of this public API
1305*4882a593Smuzhiyun * are 'IN', including @hldev. Driver cooperates with
1306*4882a593Smuzhiyun * OS to find new Titan device, locate its PCI and memory spaces.
1307*4882a593Smuzhiyun *
1308*4882a593Smuzhiyun * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
1309*4882a593Smuzhiyun * to enable the latter to perform Titan hardware initialization.
1310*4882a593Smuzhiyun */
1311*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_device_initialize(struct __vxge_hw_device ** devh,struct vxge_hw_device_attr * attr,struct vxge_hw_device_config * device_config)1312*4882a593Smuzhiyun vxge_hw_device_initialize(
1313*4882a593Smuzhiyun struct __vxge_hw_device **devh,
1314*4882a593Smuzhiyun struct vxge_hw_device_attr *attr,
1315*4882a593Smuzhiyun struct vxge_hw_device_config *device_config)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun u32 i;
1318*4882a593Smuzhiyun u32 nblocks = 0;
1319*4882a593Smuzhiyun struct __vxge_hw_device *hldev = NULL;
1320*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun status = __vxge_hw_device_config_check(device_config);
1323*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1324*4882a593Smuzhiyun goto exit;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun hldev = vzalloc(sizeof(struct __vxge_hw_device));
1327*4882a593Smuzhiyun if (hldev == NULL) {
1328*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
1329*4882a593Smuzhiyun goto exit;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun hldev->magic = VXGE_HW_DEVICE_MAGIC;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun /* apply config */
1337*4882a593Smuzhiyun memcpy(&hldev->config, device_config,
1338*4882a593Smuzhiyun sizeof(struct vxge_hw_device_config));
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun hldev->bar0 = attr->bar0;
1341*4882a593Smuzhiyun hldev->pdev = attr->pdev;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun hldev->uld_callbacks = attr->uld_callbacks;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun __vxge_hw_device_pci_e_init(hldev);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun status = __vxge_hw_device_reg_addr_get(hldev);
1348*4882a593Smuzhiyun if (status != VXGE_HW_OK) {
1349*4882a593Smuzhiyun vfree(hldev);
1350*4882a593Smuzhiyun goto exit;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun __vxge_hw_device_host_info_get(hldev);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun /* Incrementing for stats blocks */
1356*4882a593Smuzhiyun nblocks++;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
1359*4882a593Smuzhiyun if (!(hldev->vpath_assignments & vxge_mBIT(i)))
1360*4882a593Smuzhiyun continue;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun if (device_config->vp_config[i].ring.enable ==
1363*4882a593Smuzhiyun VXGE_HW_RING_ENABLE)
1364*4882a593Smuzhiyun nblocks += device_config->vp_config[i].ring.ring_blocks;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun if (device_config->vp_config[i].fifo.enable ==
1367*4882a593Smuzhiyun VXGE_HW_FIFO_ENABLE)
1368*4882a593Smuzhiyun nblocks += device_config->vp_config[i].fifo.fifo_blocks;
1369*4882a593Smuzhiyun nblocks++;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun if (__vxge_hw_blockpool_create(hldev,
1373*4882a593Smuzhiyun &hldev->block_pool,
1374*4882a593Smuzhiyun device_config->dma_blockpool_initial + nblocks,
1375*4882a593Smuzhiyun device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun vxge_hw_device_terminate(hldev);
1378*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
1379*4882a593Smuzhiyun goto exit;
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun status = __vxge_hw_device_initialize(hldev);
1383*4882a593Smuzhiyun if (status != VXGE_HW_OK) {
1384*4882a593Smuzhiyun vxge_hw_device_terminate(hldev);
1385*4882a593Smuzhiyun goto exit;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun *devh = hldev;
1389*4882a593Smuzhiyun exit:
1390*4882a593Smuzhiyun return status;
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun /*
1394*4882a593Smuzhiyun * vxge_hw_device_terminate - Terminate Titan device.
1395*4882a593Smuzhiyun * Terminate HW device.
1396*4882a593Smuzhiyun */
1397*4882a593Smuzhiyun void
vxge_hw_device_terminate(struct __vxge_hw_device * hldev)1398*4882a593Smuzhiyun vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun hldev->magic = VXGE_HW_DEVICE_DEAD;
1403*4882a593Smuzhiyun __vxge_hw_blockpool_destroy(&hldev->block_pool);
1404*4882a593Smuzhiyun vfree(hldev);
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun /*
1408*4882a593Smuzhiyun * __vxge_hw_vpath_stats_access - Get the statistics from the given location
1409*4882a593Smuzhiyun * and offset and perform an operation
1410*4882a593Smuzhiyun */
1411*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath * vpath,u32 operation,u32 offset,u64 * stat)1412*4882a593Smuzhiyun __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
1413*4882a593Smuzhiyun u32 operation, u32 offset, u64 *stat)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun u64 val64;
1416*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1417*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
1420*4882a593Smuzhiyun status = VXGE_HW_ERR_VPATH_NOT_OPEN;
1421*4882a593Smuzhiyun goto vpath_stats_access_exit;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun vp_reg = vpath->vp_reg;
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
1427*4882a593Smuzhiyun VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
1428*4882a593Smuzhiyun VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun status = __vxge_hw_pio_mem_write64(val64,
1431*4882a593Smuzhiyun &vp_reg->xmac_stats_access_cmd,
1432*4882a593Smuzhiyun VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
1433*4882a593Smuzhiyun vpath->hldev->config.device_poll_millis);
1434*4882a593Smuzhiyun if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
1435*4882a593Smuzhiyun *stat = readq(&vp_reg->xmac_stats_access_data);
1436*4882a593Smuzhiyun else
1437*4882a593Smuzhiyun *stat = 0;
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun vpath_stats_access_exit:
1440*4882a593Smuzhiyun return status;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /*
1444*4882a593Smuzhiyun * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
1445*4882a593Smuzhiyun */
1446*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_xmac_tx_stats_get(struct __vxge_hw_virtualpath * vpath,struct vxge_hw_xmac_vpath_tx_stats * vpath_tx_stats)1447*4882a593Smuzhiyun __vxge_hw_vpath_xmac_tx_stats_get(struct __vxge_hw_virtualpath *vpath,
1448*4882a593Smuzhiyun struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
1449*4882a593Smuzhiyun {
1450*4882a593Smuzhiyun u64 *val64;
1451*4882a593Smuzhiyun int i;
1452*4882a593Smuzhiyun u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
1453*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun val64 = (u64 *)vpath_tx_stats;
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
1458*4882a593Smuzhiyun status = VXGE_HW_ERR_VPATH_NOT_OPEN;
1459*4882a593Smuzhiyun goto exit;
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
1463*4882a593Smuzhiyun status = __vxge_hw_vpath_stats_access(vpath,
1464*4882a593Smuzhiyun VXGE_HW_STATS_OP_READ,
1465*4882a593Smuzhiyun offset, val64);
1466*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1467*4882a593Smuzhiyun goto exit;
1468*4882a593Smuzhiyun offset++;
1469*4882a593Smuzhiyun val64++;
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun exit:
1472*4882a593Smuzhiyun return status;
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun /*
1476*4882a593Smuzhiyun * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
1477*4882a593Smuzhiyun */
1478*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath * vpath,struct vxge_hw_xmac_vpath_rx_stats * vpath_rx_stats)1479*4882a593Smuzhiyun __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
1480*4882a593Smuzhiyun struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
1481*4882a593Smuzhiyun {
1482*4882a593Smuzhiyun u64 *val64;
1483*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1484*4882a593Smuzhiyun int i;
1485*4882a593Smuzhiyun u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
1486*4882a593Smuzhiyun val64 = (u64 *) vpath_rx_stats;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
1489*4882a593Smuzhiyun status = VXGE_HW_ERR_VPATH_NOT_OPEN;
1490*4882a593Smuzhiyun goto exit;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
1493*4882a593Smuzhiyun status = __vxge_hw_vpath_stats_access(vpath,
1494*4882a593Smuzhiyun VXGE_HW_STATS_OP_READ,
1495*4882a593Smuzhiyun offset >> 3, val64);
1496*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1497*4882a593Smuzhiyun goto exit;
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun offset += 8;
1500*4882a593Smuzhiyun val64++;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun exit:
1503*4882a593Smuzhiyun return status;
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun /*
1507*4882a593Smuzhiyun * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
1508*4882a593Smuzhiyun */
1509*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_stats_get(struct __vxge_hw_virtualpath * vpath,struct vxge_hw_vpath_stats_hw_info * hw_stats)1510*4882a593Smuzhiyun __vxge_hw_vpath_stats_get(struct __vxge_hw_virtualpath *vpath,
1511*4882a593Smuzhiyun struct vxge_hw_vpath_stats_hw_info *hw_stats)
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun u64 val64;
1514*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1515*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
1518*4882a593Smuzhiyun status = VXGE_HW_ERR_VPATH_NOT_OPEN;
1519*4882a593Smuzhiyun goto exit;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun vp_reg = vpath->vp_reg;
1522*4882a593Smuzhiyun
1523*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_debug_stats0);
1524*4882a593Smuzhiyun hw_stats->ini_num_mwr_sent =
1525*4882a593Smuzhiyun (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_debug_stats1);
1528*4882a593Smuzhiyun hw_stats->ini_num_mrd_sent =
1529*4882a593Smuzhiyun (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_debug_stats2);
1532*4882a593Smuzhiyun hw_stats->ini_num_cpl_rcvd =
1533*4882a593Smuzhiyun (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_debug_stats3);
1536*4882a593Smuzhiyun hw_stats->ini_num_mwr_byte_sent =
1537*4882a593Smuzhiyun VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_debug_stats4);
1540*4882a593Smuzhiyun hw_stats->ini_num_cpl_byte_rcvd =
1541*4882a593Smuzhiyun VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_debug_stats5);
1544*4882a593Smuzhiyun hw_stats->wrcrdtarb_xoff =
1545*4882a593Smuzhiyun (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_debug_stats6);
1548*4882a593Smuzhiyun hw_stats->rdcrdtarb_xoff =
1549*4882a593Smuzhiyun (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_genstats_count01);
1552*4882a593Smuzhiyun hw_stats->vpath_genstats_count0 =
1553*4882a593Smuzhiyun (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
1554*4882a593Smuzhiyun val64);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_genstats_count01);
1557*4882a593Smuzhiyun hw_stats->vpath_genstats_count1 =
1558*4882a593Smuzhiyun (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
1559*4882a593Smuzhiyun val64);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_genstats_count23);
1562*4882a593Smuzhiyun hw_stats->vpath_genstats_count2 =
1563*4882a593Smuzhiyun (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
1564*4882a593Smuzhiyun val64);
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_genstats_count01);
1567*4882a593Smuzhiyun hw_stats->vpath_genstats_count3 =
1568*4882a593Smuzhiyun (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
1569*4882a593Smuzhiyun val64);
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_genstats_count4);
1572*4882a593Smuzhiyun hw_stats->vpath_genstats_count4 =
1573*4882a593Smuzhiyun (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
1574*4882a593Smuzhiyun val64);
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun val64 = readq(&vp_reg->vpath_genstats_count5);
1577*4882a593Smuzhiyun hw_stats->vpath_genstats_count5 =
1578*4882a593Smuzhiyun (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
1579*4882a593Smuzhiyun val64);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
1582*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1583*4882a593Smuzhiyun goto exit;
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
1586*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1587*4882a593Smuzhiyun goto exit;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun VXGE_HW_VPATH_STATS_PIO_READ(
1590*4882a593Smuzhiyun VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun hw_stats->prog_event_vnum0 =
1593*4882a593Smuzhiyun (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun hw_stats->prog_event_vnum1 =
1596*4882a593Smuzhiyun (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun VXGE_HW_VPATH_STATS_PIO_READ(
1599*4882a593Smuzhiyun VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun hw_stats->prog_event_vnum2 =
1602*4882a593Smuzhiyun (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun hw_stats->prog_event_vnum3 =
1605*4882a593Smuzhiyun (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun val64 = readq(&vp_reg->rx_multi_cast_stats);
1608*4882a593Smuzhiyun hw_stats->rx_multi_cast_frame_discard =
1609*4882a593Smuzhiyun (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun val64 = readq(&vp_reg->rx_frm_transferred);
1612*4882a593Smuzhiyun hw_stats->rx_frm_transferred =
1613*4882a593Smuzhiyun (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun val64 = readq(&vp_reg->rxd_returned);
1616*4882a593Smuzhiyun hw_stats->rxd_returned =
1617*4882a593Smuzhiyun (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun val64 = readq(&vp_reg->dbg_stats_rx_mpa);
1620*4882a593Smuzhiyun hw_stats->rx_mpa_len_fail_frms =
1621*4882a593Smuzhiyun (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
1622*4882a593Smuzhiyun hw_stats->rx_mpa_mrk_fail_frms =
1623*4882a593Smuzhiyun (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
1624*4882a593Smuzhiyun hw_stats->rx_mpa_crc_fail_frms =
1625*4882a593Smuzhiyun (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun val64 = readq(&vp_reg->dbg_stats_rx_fau);
1628*4882a593Smuzhiyun hw_stats->rx_permitted_frms =
1629*4882a593Smuzhiyun (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
1630*4882a593Smuzhiyun hw_stats->rx_vp_reset_discarded_frms =
1631*4882a593Smuzhiyun (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
1632*4882a593Smuzhiyun hw_stats->rx_wol_frms =
1633*4882a593Smuzhiyun (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
1636*4882a593Smuzhiyun hw_stats->tx_vp_reset_discarded_frms =
1637*4882a593Smuzhiyun (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
1638*4882a593Smuzhiyun val64);
1639*4882a593Smuzhiyun exit:
1640*4882a593Smuzhiyun return status;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun /*
1644*4882a593Smuzhiyun * vxge_hw_device_stats_get - Get the device hw statistics.
1645*4882a593Smuzhiyun * Returns the vpath h/w stats for the device.
1646*4882a593Smuzhiyun */
1647*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_device_stats_get(struct __vxge_hw_device * hldev,struct vxge_hw_device_stats_hw_info * hw_stats)1648*4882a593Smuzhiyun vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
1649*4882a593Smuzhiyun struct vxge_hw_device_stats_hw_info *hw_stats)
1650*4882a593Smuzhiyun {
1651*4882a593Smuzhiyun u32 i;
1652*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
1655*4882a593Smuzhiyun if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
1656*4882a593Smuzhiyun (hldev->virtual_paths[i].vp_open ==
1657*4882a593Smuzhiyun VXGE_HW_VP_NOT_OPEN))
1658*4882a593Smuzhiyun continue;
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun memcpy(hldev->virtual_paths[i].hw_stats_sav,
1661*4882a593Smuzhiyun hldev->virtual_paths[i].hw_stats,
1662*4882a593Smuzhiyun sizeof(struct vxge_hw_vpath_stats_hw_info));
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun status = __vxge_hw_vpath_stats_get(
1665*4882a593Smuzhiyun &hldev->virtual_paths[i],
1666*4882a593Smuzhiyun hldev->virtual_paths[i].hw_stats);
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
1670*4882a593Smuzhiyun sizeof(struct vxge_hw_device_stats_hw_info));
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun return status;
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun /*
1676*4882a593Smuzhiyun * vxge_hw_driver_stats_get - Get the device sw statistics.
1677*4882a593Smuzhiyun * Returns the vpath s/w stats for the device.
1678*4882a593Smuzhiyun */
vxge_hw_driver_stats_get(struct __vxge_hw_device * hldev,struct vxge_hw_device_stats_sw_info * sw_stats)1679*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_driver_stats_get(
1680*4882a593Smuzhiyun struct __vxge_hw_device *hldev,
1681*4882a593Smuzhiyun struct vxge_hw_device_stats_sw_info *sw_stats)
1682*4882a593Smuzhiyun {
1683*4882a593Smuzhiyun memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
1684*4882a593Smuzhiyun sizeof(struct vxge_hw_device_stats_sw_info));
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun return VXGE_HW_OK;
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun /*
1690*4882a593Smuzhiyun * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
1691*4882a593Smuzhiyun * and offset and perform an operation
1692*4882a593Smuzhiyun * Get the statistics from the given location and offset.
1693*4882a593Smuzhiyun */
1694*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_mrpcim_stats_access(struct __vxge_hw_device * hldev,u32 operation,u32 location,u32 offset,u64 * stat)1695*4882a593Smuzhiyun vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
1696*4882a593Smuzhiyun u32 operation, u32 location, u32 offset, u64 *stat)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun u64 val64;
1699*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun status = __vxge_hw_device_is_privilaged(hldev->host_type,
1702*4882a593Smuzhiyun hldev->func_id);
1703*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1704*4882a593Smuzhiyun goto exit;
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
1707*4882a593Smuzhiyun VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
1708*4882a593Smuzhiyun VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
1709*4882a593Smuzhiyun VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun status = __vxge_hw_pio_mem_write64(val64,
1712*4882a593Smuzhiyun &hldev->mrpcim_reg->xmac_stats_sys_cmd,
1713*4882a593Smuzhiyun VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
1714*4882a593Smuzhiyun hldev->config.device_poll_millis);
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
1717*4882a593Smuzhiyun *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
1718*4882a593Smuzhiyun else
1719*4882a593Smuzhiyun *stat = 0;
1720*4882a593Smuzhiyun exit:
1721*4882a593Smuzhiyun return status;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun /*
1725*4882a593Smuzhiyun * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
1726*4882a593Smuzhiyun * Get the Statistics on aggregate port
1727*4882a593Smuzhiyun */
1728*4882a593Smuzhiyun static enum vxge_hw_status
vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device * hldev,u32 port,struct vxge_hw_xmac_aggr_stats * aggr_stats)1729*4882a593Smuzhiyun vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
1730*4882a593Smuzhiyun struct vxge_hw_xmac_aggr_stats *aggr_stats)
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun u64 *val64;
1733*4882a593Smuzhiyun int i;
1734*4882a593Smuzhiyun u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
1735*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun val64 = (u64 *)aggr_stats;
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun status = __vxge_hw_device_is_privilaged(hldev->host_type,
1740*4882a593Smuzhiyun hldev->func_id);
1741*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1742*4882a593Smuzhiyun goto exit;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
1745*4882a593Smuzhiyun status = vxge_hw_mrpcim_stats_access(hldev,
1746*4882a593Smuzhiyun VXGE_HW_STATS_OP_READ,
1747*4882a593Smuzhiyun VXGE_HW_STATS_LOC_AGGR,
1748*4882a593Smuzhiyun ((offset + (104 * port)) >> 3), val64);
1749*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1750*4882a593Smuzhiyun goto exit;
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun offset += 8;
1753*4882a593Smuzhiyun val64++;
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun exit:
1756*4882a593Smuzhiyun return status;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun /*
1760*4882a593Smuzhiyun * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
1761*4882a593Smuzhiyun * Get the Statistics on port
1762*4882a593Smuzhiyun */
1763*4882a593Smuzhiyun static enum vxge_hw_status
vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device * hldev,u32 port,struct vxge_hw_xmac_port_stats * port_stats)1764*4882a593Smuzhiyun vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
1765*4882a593Smuzhiyun struct vxge_hw_xmac_port_stats *port_stats)
1766*4882a593Smuzhiyun {
1767*4882a593Smuzhiyun u64 *val64;
1768*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1769*4882a593Smuzhiyun int i;
1770*4882a593Smuzhiyun u32 offset = 0x0;
1771*4882a593Smuzhiyun val64 = (u64 *) port_stats;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun status = __vxge_hw_device_is_privilaged(hldev->host_type,
1774*4882a593Smuzhiyun hldev->func_id);
1775*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1776*4882a593Smuzhiyun goto exit;
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
1779*4882a593Smuzhiyun status = vxge_hw_mrpcim_stats_access(hldev,
1780*4882a593Smuzhiyun VXGE_HW_STATS_OP_READ,
1781*4882a593Smuzhiyun VXGE_HW_STATS_LOC_AGGR,
1782*4882a593Smuzhiyun ((offset + (608 * port)) >> 3), val64);
1783*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1784*4882a593Smuzhiyun goto exit;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun offset += 8;
1787*4882a593Smuzhiyun val64++;
1788*4882a593Smuzhiyun }
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun exit:
1791*4882a593Smuzhiyun return status;
1792*4882a593Smuzhiyun }
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun /*
1795*4882a593Smuzhiyun * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
1796*4882a593Smuzhiyun * Get the XMAC Statistics
1797*4882a593Smuzhiyun */
1798*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_device_xmac_stats_get(struct __vxge_hw_device * hldev,struct vxge_hw_xmac_stats * xmac_stats)1799*4882a593Smuzhiyun vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
1800*4882a593Smuzhiyun struct vxge_hw_xmac_stats *xmac_stats)
1801*4882a593Smuzhiyun {
1802*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1803*4882a593Smuzhiyun u32 i;
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun status = vxge_hw_device_xmac_aggr_stats_get(hldev,
1806*4882a593Smuzhiyun 0, &xmac_stats->aggr_stats[0]);
1807*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1808*4882a593Smuzhiyun goto exit;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun status = vxge_hw_device_xmac_aggr_stats_get(hldev,
1811*4882a593Smuzhiyun 1, &xmac_stats->aggr_stats[1]);
1812*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1813*4882a593Smuzhiyun goto exit;
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun status = vxge_hw_device_xmac_port_stats_get(hldev,
1818*4882a593Smuzhiyun i, &xmac_stats->port_stats[i]);
1819*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1820*4882a593Smuzhiyun goto exit;
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
1826*4882a593Smuzhiyun continue;
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun status = __vxge_hw_vpath_xmac_tx_stats_get(
1829*4882a593Smuzhiyun &hldev->virtual_paths[i],
1830*4882a593Smuzhiyun &xmac_stats->vpath_tx_stats[i]);
1831*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1832*4882a593Smuzhiyun goto exit;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun status = __vxge_hw_vpath_xmac_rx_stats_get(
1835*4882a593Smuzhiyun &hldev->virtual_paths[i],
1836*4882a593Smuzhiyun &xmac_stats->vpath_rx_stats[i]);
1837*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1838*4882a593Smuzhiyun goto exit;
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun exit:
1841*4882a593Smuzhiyun return status;
1842*4882a593Smuzhiyun }
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun /*
1845*4882a593Smuzhiyun * vxge_hw_device_debug_set - Set the debug module, level and timestamp
1846*4882a593Smuzhiyun * This routine is used to dynamically change the debug output
1847*4882a593Smuzhiyun */
vxge_hw_device_debug_set(struct __vxge_hw_device * hldev,enum vxge_debug_level level,u32 mask)1848*4882a593Smuzhiyun void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
1849*4882a593Smuzhiyun enum vxge_debug_level level, u32 mask)
1850*4882a593Smuzhiyun {
1851*4882a593Smuzhiyun if (hldev == NULL)
1852*4882a593Smuzhiyun return;
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun #if defined(VXGE_DEBUG_TRACE_MASK) || \
1855*4882a593Smuzhiyun defined(VXGE_DEBUG_ERR_MASK)
1856*4882a593Smuzhiyun hldev->debug_module_mask = mask;
1857*4882a593Smuzhiyun hldev->debug_level = level;
1858*4882a593Smuzhiyun #endif
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun #if defined(VXGE_DEBUG_ERR_MASK)
1861*4882a593Smuzhiyun hldev->level_err = level & VXGE_ERR;
1862*4882a593Smuzhiyun #endif
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun #if defined(VXGE_DEBUG_TRACE_MASK)
1865*4882a593Smuzhiyun hldev->level_trace = level & VXGE_TRACE;
1866*4882a593Smuzhiyun #endif
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun /*
1870*4882a593Smuzhiyun * vxge_hw_device_error_level_get - Get the error level
1871*4882a593Smuzhiyun * This routine returns the current error level set
1872*4882a593Smuzhiyun */
vxge_hw_device_error_level_get(struct __vxge_hw_device * hldev)1873*4882a593Smuzhiyun u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
1874*4882a593Smuzhiyun {
1875*4882a593Smuzhiyun #if defined(VXGE_DEBUG_ERR_MASK)
1876*4882a593Smuzhiyun if (hldev == NULL)
1877*4882a593Smuzhiyun return VXGE_ERR;
1878*4882a593Smuzhiyun else
1879*4882a593Smuzhiyun return hldev->level_err;
1880*4882a593Smuzhiyun #else
1881*4882a593Smuzhiyun return 0;
1882*4882a593Smuzhiyun #endif
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun /*
1886*4882a593Smuzhiyun * vxge_hw_device_trace_level_get - Get the trace level
1887*4882a593Smuzhiyun * This routine returns the current trace level set
1888*4882a593Smuzhiyun */
vxge_hw_device_trace_level_get(struct __vxge_hw_device * hldev)1889*4882a593Smuzhiyun u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
1890*4882a593Smuzhiyun {
1891*4882a593Smuzhiyun #if defined(VXGE_DEBUG_TRACE_MASK)
1892*4882a593Smuzhiyun if (hldev == NULL)
1893*4882a593Smuzhiyun return VXGE_TRACE;
1894*4882a593Smuzhiyun else
1895*4882a593Smuzhiyun return hldev->level_trace;
1896*4882a593Smuzhiyun #else
1897*4882a593Smuzhiyun return 0;
1898*4882a593Smuzhiyun #endif
1899*4882a593Smuzhiyun }
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun /*
1902*4882a593Smuzhiyun * vxge_hw_getpause_data -Pause frame frame generation and reception.
1903*4882a593Smuzhiyun * Returns the Pause frame generation and reception capability of the NIC.
1904*4882a593Smuzhiyun */
vxge_hw_device_getpause_data(struct __vxge_hw_device * hldev,u32 port,u32 * tx,u32 * rx)1905*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
1906*4882a593Smuzhiyun u32 port, u32 *tx, u32 *rx)
1907*4882a593Smuzhiyun {
1908*4882a593Smuzhiyun u64 val64;
1909*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
1912*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_DEVICE;
1913*4882a593Smuzhiyun goto exit;
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
1917*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_PORT;
1918*4882a593Smuzhiyun goto exit;
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
1922*4882a593Smuzhiyun status = VXGE_HW_ERR_PRIVILEGED_OPERATION;
1923*4882a593Smuzhiyun goto exit;
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
1927*4882a593Smuzhiyun if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
1928*4882a593Smuzhiyun *tx = 1;
1929*4882a593Smuzhiyun if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
1930*4882a593Smuzhiyun *rx = 1;
1931*4882a593Smuzhiyun exit:
1932*4882a593Smuzhiyun return status;
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun /*
1936*4882a593Smuzhiyun * vxge_hw_device_setpause_data - set/reset pause frame generation.
1937*4882a593Smuzhiyun * It can be used to set or reset Pause frame generation or reception
1938*4882a593Smuzhiyun * support of the NIC.
1939*4882a593Smuzhiyun */
vxge_hw_device_setpause_data(struct __vxge_hw_device * hldev,u32 port,u32 tx,u32 rx)1940*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
1941*4882a593Smuzhiyun u32 port, u32 tx, u32 rx)
1942*4882a593Smuzhiyun {
1943*4882a593Smuzhiyun u64 val64;
1944*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
1947*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_DEVICE;
1948*4882a593Smuzhiyun goto exit;
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
1952*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_PORT;
1953*4882a593Smuzhiyun goto exit;
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun status = __vxge_hw_device_is_privilaged(hldev->host_type,
1957*4882a593Smuzhiyun hldev->func_id);
1958*4882a593Smuzhiyun if (status != VXGE_HW_OK)
1959*4882a593Smuzhiyun goto exit;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
1962*4882a593Smuzhiyun if (tx)
1963*4882a593Smuzhiyun val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
1964*4882a593Smuzhiyun else
1965*4882a593Smuzhiyun val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
1966*4882a593Smuzhiyun if (rx)
1967*4882a593Smuzhiyun val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
1968*4882a593Smuzhiyun else
1969*4882a593Smuzhiyun val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
1972*4882a593Smuzhiyun exit:
1973*4882a593Smuzhiyun return status;
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun
vxge_hw_device_link_width_get(struct __vxge_hw_device * hldev)1976*4882a593Smuzhiyun u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
1977*4882a593Smuzhiyun {
1978*4882a593Smuzhiyun struct pci_dev *dev = hldev->pdev;
1979*4882a593Smuzhiyun u16 lnk;
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnk);
1982*4882a593Smuzhiyun return (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun /*
1986*4882a593Smuzhiyun * __vxge_hw_ring_block_memblock_idx - Return the memblock index
1987*4882a593Smuzhiyun * This function returns the index of memory block
1988*4882a593Smuzhiyun */
1989*4882a593Smuzhiyun static inline u32
__vxge_hw_ring_block_memblock_idx(u8 * block)1990*4882a593Smuzhiyun __vxge_hw_ring_block_memblock_idx(u8 *block)
1991*4882a593Smuzhiyun {
1992*4882a593Smuzhiyun return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun /*
1996*4882a593Smuzhiyun * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
1997*4882a593Smuzhiyun * This function sets index to a memory block
1998*4882a593Smuzhiyun */
1999*4882a593Smuzhiyun static inline void
__vxge_hw_ring_block_memblock_idx_set(u8 * block,u32 memblock_idx)2000*4882a593Smuzhiyun __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
2001*4882a593Smuzhiyun {
2002*4882a593Smuzhiyun *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun /*
2006*4882a593Smuzhiyun * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
2007*4882a593Smuzhiyun * in RxD block
2008*4882a593Smuzhiyun * Sets the next block pointer in RxD block
2009*4882a593Smuzhiyun */
2010*4882a593Smuzhiyun static inline void
__vxge_hw_ring_block_next_pointer_set(u8 * block,dma_addr_t dma_next)2011*4882a593Smuzhiyun __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
2012*4882a593Smuzhiyun {
2013*4882a593Smuzhiyun *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun /*
2017*4882a593Smuzhiyun * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
2018*4882a593Smuzhiyun * first block
2019*4882a593Smuzhiyun * Returns the dma address of the first RxD block
2020*4882a593Smuzhiyun */
__vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring * ring)2021*4882a593Smuzhiyun static u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
2022*4882a593Smuzhiyun {
2023*4882a593Smuzhiyun struct vxge_hw_mempool_dma *dma_object;
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun dma_object = ring->mempool->memblocks_dma_arr;
2026*4882a593Smuzhiyun vxge_assert(dma_object != NULL);
2027*4882a593Smuzhiyun
2028*4882a593Smuzhiyun return dma_object->addr;
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun /*
2032*4882a593Smuzhiyun * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
2033*4882a593Smuzhiyun * This function returns the dma address of a given item
2034*4882a593Smuzhiyun */
__vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool * mempoolh,void * item)2035*4882a593Smuzhiyun static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
2036*4882a593Smuzhiyun void *item)
2037*4882a593Smuzhiyun {
2038*4882a593Smuzhiyun u32 memblock_idx;
2039*4882a593Smuzhiyun void *memblock;
2040*4882a593Smuzhiyun struct vxge_hw_mempool_dma *memblock_dma_object;
2041*4882a593Smuzhiyun ptrdiff_t dma_item_offset;
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun /* get owner memblock index */
2044*4882a593Smuzhiyun memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun /* get owner memblock by memblock index */
2047*4882a593Smuzhiyun memblock = mempoolh->memblocks_arr[memblock_idx];
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun /* get memblock DMA object by memblock index */
2050*4882a593Smuzhiyun memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun /* calculate offset in the memblock of this item */
2053*4882a593Smuzhiyun dma_item_offset = (u8 *)item - (u8 *)memblock;
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun return memblock_dma_object->addr + dma_item_offset;
2056*4882a593Smuzhiyun }
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun /*
2059*4882a593Smuzhiyun * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
2060*4882a593Smuzhiyun * This function returns the dma address of a given item
2061*4882a593Smuzhiyun */
__vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool * mempoolh,struct __vxge_hw_ring * ring,u32 from,u32 to)2062*4882a593Smuzhiyun static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
2063*4882a593Smuzhiyun struct __vxge_hw_ring *ring, u32 from,
2064*4882a593Smuzhiyun u32 to)
2065*4882a593Smuzhiyun {
2066*4882a593Smuzhiyun u8 *to_item , *from_item;
2067*4882a593Smuzhiyun dma_addr_t to_dma;
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun /* get "from" RxD block */
2070*4882a593Smuzhiyun from_item = mempoolh->items_arr[from];
2071*4882a593Smuzhiyun vxge_assert(from_item);
2072*4882a593Smuzhiyun
2073*4882a593Smuzhiyun /* get "to" RxD block */
2074*4882a593Smuzhiyun to_item = mempoolh->items_arr[to];
2075*4882a593Smuzhiyun vxge_assert(to_item);
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun /* return address of the beginning of previous RxD block */
2078*4882a593Smuzhiyun to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun /* set next pointer for this RxD block to point on
2081*4882a593Smuzhiyun * previous item's DMA start address */
2082*4882a593Smuzhiyun __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun /*
2086*4882a593Smuzhiyun * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
2087*4882a593Smuzhiyun * block callback
2088*4882a593Smuzhiyun * This function is callback passed to __vxge_hw_mempool_create to create memory
2089*4882a593Smuzhiyun * pool for RxD block
2090*4882a593Smuzhiyun */
2091*4882a593Smuzhiyun static void
__vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool * mempoolh,u32 memblock_index,struct vxge_hw_mempool_dma * dma_object,u32 index,u32 is_last)2092*4882a593Smuzhiyun __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
2093*4882a593Smuzhiyun u32 memblock_index,
2094*4882a593Smuzhiyun struct vxge_hw_mempool_dma *dma_object,
2095*4882a593Smuzhiyun u32 index, u32 is_last)
2096*4882a593Smuzhiyun {
2097*4882a593Smuzhiyun u32 i;
2098*4882a593Smuzhiyun void *item = mempoolh->items_arr[index];
2099*4882a593Smuzhiyun struct __vxge_hw_ring *ring =
2100*4882a593Smuzhiyun (struct __vxge_hw_ring *)mempoolh->userdata;
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun /* format rxds array */
2103*4882a593Smuzhiyun for (i = 0; i < ring->rxds_per_block; i++) {
2104*4882a593Smuzhiyun void *rxdblock_priv;
2105*4882a593Smuzhiyun void *uld_priv;
2106*4882a593Smuzhiyun struct vxge_hw_ring_rxd_1 *rxdp;
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun u32 reserve_index = ring->channel.reserve_ptr -
2109*4882a593Smuzhiyun (index * ring->rxds_per_block + i + 1);
2110*4882a593Smuzhiyun u32 memblock_item_idx;
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
2113*4882a593Smuzhiyun i * ring->rxd_size;
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun /* Note: memblock_item_idx is index of the item within
2116*4882a593Smuzhiyun * the memblock. For instance, in case of three RxD-blocks
2117*4882a593Smuzhiyun * per memblock this value can be 0, 1 or 2. */
2118*4882a593Smuzhiyun rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
2119*4882a593Smuzhiyun memblock_index, item,
2120*4882a593Smuzhiyun &memblock_item_idx);
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun rxdp = ring->channel.reserve_arr[reserve_index];
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun /* pre-format Host_Control */
2127*4882a593Smuzhiyun rxdp->host_control = (u64)(size_t)uld_priv;
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun if (is_last) {
2133*4882a593Smuzhiyun /* link last one with first one */
2134*4882a593Smuzhiyun __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
2135*4882a593Smuzhiyun }
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun if (index > 0) {
2138*4882a593Smuzhiyun /* link this RxD block with previous one */
2139*4882a593Smuzhiyun __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun }
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun /*
2144*4882a593Smuzhiyun * __vxge_hw_ring_replenish - Initial replenish of RxDs
2145*4882a593Smuzhiyun * This function replenishes the RxDs from reserve array to work array
2146*4882a593Smuzhiyun */
2147*4882a593Smuzhiyun static enum vxge_hw_status
vxge_hw_ring_replenish(struct __vxge_hw_ring * ring)2148*4882a593Smuzhiyun vxge_hw_ring_replenish(struct __vxge_hw_ring *ring)
2149*4882a593Smuzhiyun {
2150*4882a593Smuzhiyun void *rxd;
2151*4882a593Smuzhiyun struct __vxge_hw_channel *channel;
2152*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun channel = &ring->channel;
2155*4882a593Smuzhiyun
2156*4882a593Smuzhiyun while (vxge_hw_channel_dtr_count(channel) > 0) {
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun status = vxge_hw_ring_rxd_reserve(ring, &rxd);
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun vxge_assert(status == VXGE_HW_OK);
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun if (ring->rxd_init) {
2163*4882a593Smuzhiyun status = ring->rxd_init(rxd, channel->userdata);
2164*4882a593Smuzhiyun if (status != VXGE_HW_OK) {
2165*4882a593Smuzhiyun vxge_hw_ring_rxd_free(ring, rxd);
2166*4882a593Smuzhiyun goto exit;
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun vxge_hw_ring_rxd_post(ring, rxd);
2171*4882a593Smuzhiyun }
2172*4882a593Smuzhiyun status = VXGE_HW_OK;
2173*4882a593Smuzhiyun exit:
2174*4882a593Smuzhiyun return status;
2175*4882a593Smuzhiyun }
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun /*
2178*4882a593Smuzhiyun * __vxge_hw_channel_allocate - Allocate memory for channel
2179*4882a593Smuzhiyun * This function allocates required memory for the channel and various arrays
2180*4882a593Smuzhiyun * in the channel
2181*4882a593Smuzhiyun */
2182*4882a593Smuzhiyun static struct __vxge_hw_channel *
__vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle * vph,enum __vxge_hw_channel_type type,u32 length,u32 per_dtr_space,void * userdata)2183*4882a593Smuzhiyun __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
2184*4882a593Smuzhiyun enum __vxge_hw_channel_type type,
2185*4882a593Smuzhiyun u32 length, u32 per_dtr_space,
2186*4882a593Smuzhiyun void *userdata)
2187*4882a593Smuzhiyun {
2188*4882a593Smuzhiyun struct __vxge_hw_channel *channel;
2189*4882a593Smuzhiyun struct __vxge_hw_device *hldev;
2190*4882a593Smuzhiyun int size = 0;
2191*4882a593Smuzhiyun u32 vp_id;
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun hldev = vph->vpath->hldev;
2194*4882a593Smuzhiyun vp_id = vph->vpath->vp_id;
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun switch (type) {
2197*4882a593Smuzhiyun case VXGE_HW_CHANNEL_TYPE_FIFO:
2198*4882a593Smuzhiyun size = sizeof(struct __vxge_hw_fifo);
2199*4882a593Smuzhiyun break;
2200*4882a593Smuzhiyun case VXGE_HW_CHANNEL_TYPE_RING:
2201*4882a593Smuzhiyun size = sizeof(struct __vxge_hw_ring);
2202*4882a593Smuzhiyun break;
2203*4882a593Smuzhiyun default:
2204*4882a593Smuzhiyun break;
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun channel = kzalloc(size, GFP_KERNEL);
2208*4882a593Smuzhiyun if (channel == NULL)
2209*4882a593Smuzhiyun goto exit0;
2210*4882a593Smuzhiyun INIT_LIST_HEAD(&channel->item);
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun channel->common_reg = hldev->common_reg;
2213*4882a593Smuzhiyun channel->first_vp_id = hldev->first_vp_id;
2214*4882a593Smuzhiyun channel->type = type;
2215*4882a593Smuzhiyun channel->devh = hldev;
2216*4882a593Smuzhiyun channel->vph = vph;
2217*4882a593Smuzhiyun channel->userdata = userdata;
2218*4882a593Smuzhiyun channel->per_dtr_space = per_dtr_space;
2219*4882a593Smuzhiyun channel->length = length;
2220*4882a593Smuzhiyun channel->vp_id = vp_id;
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun channel->work_arr = kcalloc(length, sizeof(void *), GFP_KERNEL);
2223*4882a593Smuzhiyun if (channel->work_arr == NULL)
2224*4882a593Smuzhiyun goto exit1;
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun channel->free_arr = kcalloc(length, sizeof(void *), GFP_KERNEL);
2227*4882a593Smuzhiyun if (channel->free_arr == NULL)
2228*4882a593Smuzhiyun goto exit1;
2229*4882a593Smuzhiyun channel->free_ptr = length;
2230*4882a593Smuzhiyun
2231*4882a593Smuzhiyun channel->reserve_arr = kcalloc(length, sizeof(void *), GFP_KERNEL);
2232*4882a593Smuzhiyun if (channel->reserve_arr == NULL)
2233*4882a593Smuzhiyun goto exit1;
2234*4882a593Smuzhiyun channel->reserve_ptr = length;
2235*4882a593Smuzhiyun channel->reserve_top = 0;
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun channel->orig_arr = kcalloc(length, sizeof(void *), GFP_KERNEL);
2238*4882a593Smuzhiyun if (channel->orig_arr == NULL)
2239*4882a593Smuzhiyun goto exit1;
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun return channel;
2242*4882a593Smuzhiyun exit1:
2243*4882a593Smuzhiyun __vxge_hw_channel_free(channel);
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun exit0:
2246*4882a593Smuzhiyun return NULL;
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun /*
2250*4882a593Smuzhiyun * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
2251*4882a593Smuzhiyun * Adds a block to block pool
2252*4882a593Smuzhiyun */
vxge_hw_blockpool_block_add(struct __vxge_hw_device * devh,void * block_addr,u32 length,struct pci_dev * dma_h,struct pci_dev * acc_handle)2253*4882a593Smuzhiyun static void vxge_hw_blockpool_block_add(struct __vxge_hw_device *devh,
2254*4882a593Smuzhiyun void *block_addr,
2255*4882a593Smuzhiyun u32 length,
2256*4882a593Smuzhiyun struct pci_dev *dma_h,
2257*4882a593Smuzhiyun struct pci_dev *acc_handle)
2258*4882a593Smuzhiyun {
2259*4882a593Smuzhiyun struct __vxge_hw_blockpool *blockpool;
2260*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry *entry = NULL;
2261*4882a593Smuzhiyun dma_addr_t dma_addr;
2262*4882a593Smuzhiyun
2263*4882a593Smuzhiyun blockpool = &devh->block_pool;
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun if (block_addr == NULL) {
2266*4882a593Smuzhiyun blockpool->req_out--;
2267*4882a593Smuzhiyun goto exit;
2268*4882a593Smuzhiyun }
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun dma_addr = dma_map_single(&devh->pdev->dev, block_addr, length,
2271*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
2272*4882a593Smuzhiyun
2273*4882a593Smuzhiyun if (unlikely(dma_mapping_error(&devh->pdev->dev, dma_addr))) {
2274*4882a593Smuzhiyun vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
2275*4882a593Smuzhiyun blockpool->req_out--;
2276*4882a593Smuzhiyun goto exit;
2277*4882a593Smuzhiyun }
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun if (!list_empty(&blockpool->free_entry_list))
2280*4882a593Smuzhiyun entry = (struct __vxge_hw_blockpool_entry *)
2281*4882a593Smuzhiyun list_first_entry(&blockpool->free_entry_list,
2282*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry,
2283*4882a593Smuzhiyun item);
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun if (entry == NULL)
2286*4882a593Smuzhiyun entry = vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
2287*4882a593Smuzhiyun else
2288*4882a593Smuzhiyun list_del(&entry->item);
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun if (entry) {
2291*4882a593Smuzhiyun entry->length = length;
2292*4882a593Smuzhiyun entry->memblock = block_addr;
2293*4882a593Smuzhiyun entry->dma_addr = dma_addr;
2294*4882a593Smuzhiyun entry->acc_handle = acc_handle;
2295*4882a593Smuzhiyun entry->dma_handle = dma_h;
2296*4882a593Smuzhiyun list_add(&entry->item, &blockpool->free_block_list);
2297*4882a593Smuzhiyun blockpool->pool_size++;
2298*4882a593Smuzhiyun }
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun blockpool->req_out--;
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun exit:
2303*4882a593Smuzhiyun return;
2304*4882a593Smuzhiyun }
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun static inline void
vxge_os_dma_malloc_async(struct pci_dev * pdev,void * devh,unsigned long size)2307*4882a593Smuzhiyun vxge_os_dma_malloc_async(struct pci_dev *pdev, void *devh, unsigned long size)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun void *vaddr;
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun vaddr = kmalloc(size, GFP_KERNEL | GFP_DMA);
2312*4882a593Smuzhiyun vxge_hw_blockpool_block_add(devh, vaddr, size, pdev, pdev);
2313*4882a593Smuzhiyun }
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun /*
2316*4882a593Smuzhiyun * __vxge_hw_blockpool_blocks_add - Request additional blocks
2317*4882a593Smuzhiyun */
2318*4882a593Smuzhiyun static
__vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool * blockpool)2319*4882a593Smuzhiyun void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
2320*4882a593Smuzhiyun {
2321*4882a593Smuzhiyun u32 nreq = 0, i;
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun if ((blockpool->pool_size + blockpool->req_out) <
2324*4882a593Smuzhiyun VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
2325*4882a593Smuzhiyun nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
2326*4882a593Smuzhiyun blockpool->req_out += nreq;
2327*4882a593Smuzhiyun }
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun for (i = 0; i < nreq; i++)
2330*4882a593Smuzhiyun vxge_os_dma_malloc_async(
2331*4882a593Smuzhiyun (blockpool->hldev)->pdev,
2332*4882a593Smuzhiyun blockpool->hldev, VXGE_HW_BLOCK_SIZE);
2333*4882a593Smuzhiyun }
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun /*
2336*4882a593Smuzhiyun * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
2337*4882a593Smuzhiyun * Allocates a block of memory of given size, either from block pool
2338*4882a593Smuzhiyun * or by calling vxge_os_dma_malloc()
2339*4882a593Smuzhiyun */
__vxge_hw_blockpool_malloc(struct __vxge_hw_device * devh,u32 size,struct vxge_hw_mempool_dma * dma_object)2340*4882a593Smuzhiyun static void *__vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
2341*4882a593Smuzhiyun struct vxge_hw_mempool_dma *dma_object)
2342*4882a593Smuzhiyun {
2343*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry *entry = NULL;
2344*4882a593Smuzhiyun struct __vxge_hw_blockpool *blockpool;
2345*4882a593Smuzhiyun void *memblock = NULL;
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun blockpool = &devh->block_pool;
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun if (size != blockpool->block_size) {
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun memblock = vxge_os_dma_malloc(devh->pdev, size,
2352*4882a593Smuzhiyun &dma_object->handle,
2353*4882a593Smuzhiyun &dma_object->acc_handle);
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun if (!memblock)
2356*4882a593Smuzhiyun goto exit;
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun dma_object->addr = dma_map_single(&devh->pdev->dev, memblock,
2359*4882a593Smuzhiyun size, DMA_BIDIRECTIONAL);
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun if (unlikely(dma_mapping_error(&devh->pdev->dev, dma_object->addr))) {
2362*4882a593Smuzhiyun vxge_os_dma_free(devh->pdev, memblock,
2363*4882a593Smuzhiyun &dma_object->acc_handle);
2364*4882a593Smuzhiyun memblock = NULL;
2365*4882a593Smuzhiyun goto exit;
2366*4882a593Smuzhiyun }
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun } else {
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun if (!list_empty(&blockpool->free_block_list))
2371*4882a593Smuzhiyun entry = (struct __vxge_hw_blockpool_entry *)
2372*4882a593Smuzhiyun list_first_entry(&blockpool->free_block_list,
2373*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry,
2374*4882a593Smuzhiyun item);
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun if (entry != NULL) {
2377*4882a593Smuzhiyun list_del(&entry->item);
2378*4882a593Smuzhiyun dma_object->addr = entry->dma_addr;
2379*4882a593Smuzhiyun dma_object->handle = entry->dma_handle;
2380*4882a593Smuzhiyun dma_object->acc_handle = entry->acc_handle;
2381*4882a593Smuzhiyun memblock = entry->memblock;
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun list_add(&entry->item,
2384*4882a593Smuzhiyun &blockpool->free_entry_list);
2385*4882a593Smuzhiyun blockpool->pool_size--;
2386*4882a593Smuzhiyun }
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun if (memblock != NULL)
2389*4882a593Smuzhiyun __vxge_hw_blockpool_blocks_add(blockpool);
2390*4882a593Smuzhiyun }
2391*4882a593Smuzhiyun exit:
2392*4882a593Smuzhiyun return memblock;
2393*4882a593Smuzhiyun }
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun /*
2396*4882a593Smuzhiyun * __vxge_hw_blockpool_blocks_remove - Free additional blocks
2397*4882a593Smuzhiyun */
2398*4882a593Smuzhiyun static void
__vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool * blockpool)2399*4882a593Smuzhiyun __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
2400*4882a593Smuzhiyun {
2401*4882a593Smuzhiyun struct list_head *p, *n;
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun list_for_each_safe(p, n, &blockpool->free_block_list) {
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun if (blockpool->pool_size < blockpool->pool_max)
2406*4882a593Smuzhiyun break;
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun dma_unmap_single(&(blockpool->hldev)->pdev->dev,
2409*4882a593Smuzhiyun ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
2410*4882a593Smuzhiyun ((struct __vxge_hw_blockpool_entry *)p)->length,
2411*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun vxge_os_dma_free(
2414*4882a593Smuzhiyun (blockpool->hldev)->pdev,
2415*4882a593Smuzhiyun ((struct __vxge_hw_blockpool_entry *)p)->memblock,
2416*4882a593Smuzhiyun &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
2419*4882a593Smuzhiyun
2420*4882a593Smuzhiyun list_add(p, &blockpool->free_entry_list);
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun blockpool->pool_size--;
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun }
2425*4882a593Smuzhiyun }
2426*4882a593Smuzhiyun
2427*4882a593Smuzhiyun /*
2428*4882a593Smuzhiyun * __vxge_hw_blockpool_free - Frees the memory allcoated with
2429*4882a593Smuzhiyun * __vxge_hw_blockpool_malloc
2430*4882a593Smuzhiyun */
__vxge_hw_blockpool_free(struct __vxge_hw_device * devh,void * memblock,u32 size,struct vxge_hw_mempool_dma * dma_object)2431*4882a593Smuzhiyun static void __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
2432*4882a593Smuzhiyun void *memblock, u32 size,
2433*4882a593Smuzhiyun struct vxge_hw_mempool_dma *dma_object)
2434*4882a593Smuzhiyun {
2435*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry *entry = NULL;
2436*4882a593Smuzhiyun struct __vxge_hw_blockpool *blockpool;
2437*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun blockpool = &devh->block_pool;
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun if (size != blockpool->block_size) {
2442*4882a593Smuzhiyun dma_unmap_single(&devh->pdev->dev, dma_object->addr, size,
2443*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
2444*4882a593Smuzhiyun vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
2445*4882a593Smuzhiyun } else {
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun if (!list_empty(&blockpool->free_entry_list))
2448*4882a593Smuzhiyun entry = (struct __vxge_hw_blockpool_entry *)
2449*4882a593Smuzhiyun list_first_entry(&blockpool->free_entry_list,
2450*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry,
2451*4882a593Smuzhiyun item);
2452*4882a593Smuzhiyun
2453*4882a593Smuzhiyun if (entry == NULL)
2454*4882a593Smuzhiyun entry = vmalloc(sizeof(
2455*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry));
2456*4882a593Smuzhiyun else
2457*4882a593Smuzhiyun list_del(&entry->item);
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun if (entry != NULL) {
2460*4882a593Smuzhiyun entry->length = size;
2461*4882a593Smuzhiyun entry->memblock = memblock;
2462*4882a593Smuzhiyun entry->dma_addr = dma_object->addr;
2463*4882a593Smuzhiyun entry->acc_handle = dma_object->acc_handle;
2464*4882a593Smuzhiyun entry->dma_handle = dma_object->handle;
2465*4882a593Smuzhiyun list_add(&entry->item,
2466*4882a593Smuzhiyun &blockpool->free_block_list);
2467*4882a593Smuzhiyun blockpool->pool_size++;
2468*4882a593Smuzhiyun status = VXGE_HW_OK;
2469*4882a593Smuzhiyun } else
2470*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
2471*4882a593Smuzhiyun
2472*4882a593Smuzhiyun if (status == VXGE_HW_OK)
2473*4882a593Smuzhiyun __vxge_hw_blockpool_blocks_remove(blockpool);
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun /*
2478*4882a593Smuzhiyun * vxge_hw_mempool_destroy
2479*4882a593Smuzhiyun */
__vxge_hw_mempool_destroy(struct vxge_hw_mempool * mempool)2480*4882a593Smuzhiyun static void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
2481*4882a593Smuzhiyun {
2482*4882a593Smuzhiyun u32 i, j;
2483*4882a593Smuzhiyun struct __vxge_hw_device *devh = mempool->devh;
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun for (i = 0; i < mempool->memblocks_allocated; i++) {
2486*4882a593Smuzhiyun struct vxge_hw_mempool_dma *dma_object;
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun vxge_assert(mempool->memblocks_arr[i]);
2489*4882a593Smuzhiyun vxge_assert(mempool->memblocks_dma_arr + i);
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun dma_object = mempool->memblocks_dma_arr + i;
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun for (j = 0; j < mempool->items_per_memblock; j++) {
2494*4882a593Smuzhiyun u32 index = i * mempool->items_per_memblock + j;
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun /* to skip last partially filled(if any) memblock */
2497*4882a593Smuzhiyun if (index >= mempool->items_current)
2498*4882a593Smuzhiyun break;
2499*4882a593Smuzhiyun }
2500*4882a593Smuzhiyun
2501*4882a593Smuzhiyun vfree(mempool->memblocks_priv_arr[i]);
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
2504*4882a593Smuzhiyun mempool->memblock_size, dma_object);
2505*4882a593Smuzhiyun }
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun vfree(mempool->items_arr);
2508*4882a593Smuzhiyun vfree(mempool->memblocks_dma_arr);
2509*4882a593Smuzhiyun vfree(mempool->memblocks_priv_arr);
2510*4882a593Smuzhiyun vfree(mempool->memblocks_arr);
2511*4882a593Smuzhiyun vfree(mempool);
2512*4882a593Smuzhiyun }
2513*4882a593Smuzhiyun
2514*4882a593Smuzhiyun /*
2515*4882a593Smuzhiyun * __vxge_hw_mempool_grow
2516*4882a593Smuzhiyun * Will resize mempool up to %num_allocate value.
2517*4882a593Smuzhiyun */
2518*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_mempool_grow(struct vxge_hw_mempool * mempool,u32 num_allocate,u32 * num_allocated)2519*4882a593Smuzhiyun __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
2520*4882a593Smuzhiyun u32 *num_allocated)
2521*4882a593Smuzhiyun {
2522*4882a593Smuzhiyun u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
2523*4882a593Smuzhiyun u32 n_items = mempool->items_per_memblock;
2524*4882a593Smuzhiyun u32 start_block_idx = mempool->memblocks_allocated;
2525*4882a593Smuzhiyun u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
2526*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
2527*4882a593Smuzhiyun
2528*4882a593Smuzhiyun *num_allocated = 0;
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun if (end_block_idx > mempool->memblocks_max) {
2531*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
2532*4882a593Smuzhiyun goto exit;
2533*4882a593Smuzhiyun }
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun for (i = start_block_idx; i < end_block_idx; i++) {
2536*4882a593Smuzhiyun u32 j;
2537*4882a593Smuzhiyun u32 is_last = ((end_block_idx - 1) == i);
2538*4882a593Smuzhiyun struct vxge_hw_mempool_dma *dma_object =
2539*4882a593Smuzhiyun mempool->memblocks_dma_arr + i;
2540*4882a593Smuzhiyun void *the_memblock;
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun /* allocate memblock's private part. Each DMA memblock
2543*4882a593Smuzhiyun * has a space allocated for item's private usage upon
2544*4882a593Smuzhiyun * mempool's user request. Each time mempool grows, it will
2545*4882a593Smuzhiyun * allocate new memblock and its private part at once.
2546*4882a593Smuzhiyun * This helps to minimize memory usage a lot. */
2547*4882a593Smuzhiyun mempool->memblocks_priv_arr[i] =
2548*4882a593Smuzhiyun vzalloc(array_size(mempool->items_priv_size, n_items));
2549*4882a593Smuzhiyun if (mempool->memblocks_priv_arr[i] == NULL) {
2550*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
2551*4882a593Smuzhiyun goto exit;
2552*4882a593Smuzhiyun }
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun /* allocate DMA-capable memblock */
2555*4882a593Smuzhiyun mempool->memblocks_arr[i] =
2556*4882a593Smuzhiyun __vxge_hw_blockpool_malloc(mempool->devh,
2557*4882a593Smuzhiyun mempool->memblock_size, dma_object);
2558*4882a593Smuzhiyun if (mempool->memblocks_arr[i] == NULL) {
2559*4882a593Smuzhiyun vfree(mempool->memblocks_priv_arr[i]);
2560*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
2561*4882a593Smuzhiyun goto exit;
2562*4882a593Smuzhiyun }
2563*4882a593Smuzhiyun
2564*4882a593Smuzhiyun (*num_allocated)++;
2565*4882a593Smuzhiyun mempool->memblocks_allocated++;
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun the_memblock = mempool->memblocks_arr[i];
2570*4882a593Smuzhiyun
2571*4882a593Smuzhiyun /* fill the items hash array */
2572*4882a593Smuzhiyun for (j = 0; j < n_items; j++) {
2573*4882a593Smuzhiyun u32 index = i * n_items + j;
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun if (first_time && index >= mempool->items_initial)
2576*4882a593Smuzhiyun break;
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun mempool->items_arr[index] =
2579*4882a593Smuzhiyun ((char *)the_memblock + j*mempool->item_size);
2580*4882a593Smuzhiyun
2581*4882a593Smuzhiyun /* let caller to do more job on each item */
2582*4882a593Smuzhiyun if (mempool->item_func_alloc != NULL)
2583*4882a593Smuzhiyun mempool->item_func_alloc(mempool, i,
2584*4882a593Smuzhiyun dma_object, index, is_last);
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun mempool->items_current = index + 1;
2587*4882a593Smuzhiyun }
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun if (first_time && mempool->items_current ==
2590*4882a593Smuzhiyun mempool->items_initial)
2591*4882a593Smuzhiyun break;
2592*4882a593Smuzhiyun }
2593*4882a593Smuzhiyun exit:
2594*4882a593Smuzhiyun return status;
2595*4882a593Smuzhiyun }
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun /*
2598*4882a593Smuzhiyun * vxge_hw_mempool_create
2599*4882a593Smuzhiyun * This function will create memory pool object. Pool may grow but will
2600*4882a593Smuzhiyun * never shrink. Pool consists of number of dynamically allocated blocks
2601*4882a593Smuzhiyun * with size enough to hold %items_initial number of items. Memory is
2602*4882a593Smuzhiyun * DMA-able but client must map/unmap before interoperating with the device.
2603*4882a593Smuzhiyun */
2604*4882a593Smuzhiyun static struct vxge_hw_mempool *
__vxge_hw_mempool_create(struct __vxge_hw_device * devh,u32 memblock_size,u32 item_size,u32 items_priv_size,u32 items_initial,u32 items_max,const struct vxge_hw_mempool_cbs * mp_callback,void * userdata)2605*4882a593Smuzhiyun __vxge_hw_mempool_create(struct __vxge_hw_device *devh,
2606*4882a593Smuzhiyun u32 memblock_size,
2607*4882a593Smuzhiyun u32 item_size,
2608*4882a593Smuzhiyun u32 items_priv_size,
2609*4882a593Smuzhiyun u32 items_initial,
2610*4882a593Smuzhiyun u32 items_max,
2611*4882a593Smuzhiyun const struct vxge_hw_mempool_cbs *mp_callback,
2612*4882a593Smuzhiyun void *userdata)
2613*4882a593Smuzhiyun {
2614*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
2615*4882a593Smuzhiyun u32 memblocks_to_allocate;
2616*4882a593Smuzhiyun struct vxge_hw_mempool *mempool = NULL;
2617*4882a593Smuzhiyun u32 allocated;
2618*4882a593Smuzhiyun
2619*4882a593Smuzhiyun if (memblock_size < item_size) {
2620*4882a593Smuzhiyun status = VXGE_HW_FAIL;
2621*4882a593Smuzhiyun goto exit;
2622*4882a593Smuzhiyun }
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun mempool = vzalloc(sizeof(struct vxge_hw_mempool));
2625*4882a593Smuzhiyun if (mempool == NULL) {
2626*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
2627*4882a593Smuzhiyun goto exit;
2628*4882a593Smuzhiyun }
2629*4882a593Smuzhiyun
2630*4882a593Smuzhiyun mempool->devh = devh;
2631*4882a593Smuzhiyun mempool->memblock_size = memblock_size;
2632*4882a593Smuzhiyun mempool->items_max = items_max;
2633*4882a593Smuzhiyun mempool->items_initial = items_initial;
2634*4882a593Smuzhiyun mempool->item_size = item_size;
2635*4882a593Smuzhiyun mempool->items_priv_size = items_priv_size;
2636*4882a593Smuzhiyun mempool->item_func_alloc = mp_callback->item_func_alloc;
2637*4882a593Smuzhiyun mempool->userdata = userdata;
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun mempool->memblocks_allocated = 0;
2640*4882a593Smuzhiyun
2641*4882a593Smuzhiyun mempool->items_per_memblock = memblock_size / item_size;
2642*4882a593Smuzhiyun
2643*4882a593Smuzhiyun mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
2644*4882a593Smuzhiyun mempool->items_per_memblock;
2645*4882a593Smuzhiyun
2646*4882a593Smuzhiyun /* allocate array of memblocks */
2647*4882a593Smuzhiyun mempool->memblocks_arr =
2648*4882a593Smuzhiyun vzalloc(array_size(sizeof(void *), mempool->memblocks_max));
2649*4882a593Smuzhiyun if (mempool->memblocks_arr == NULL) {
2650*4882a593Smuzhiyun __vxge_hw_mempool_destroy(mempool);
2651*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
2652*4882a593Smuzhiyun mempool = NULL;
2653*4882a593Smuzhiyun goto exit;
2654*4882a593Smuzhiyun }
2655*4882a593Smuzhiyun
2656*4882a593Smuzhiyun /* allocate array of private parts of items per memblocks */
2657*4882a593Smuzhiyun mempool->memblocks_priv_arr =
2658*4882a593Smuzhiyun vzalloc(array_size(sizeof(void *), mempool->memblocks_max));
2659*4882a593Smuzhiyun if (mempool->memblocks_priv_arr == NULL) {
2660*4882a593Smuzhiyun __vxge_hw_mempool_destroy(mempool);
2661*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
2662*4882a593Smuzhiyun mempool = NULL;
2663*4882a593Smuzhiyun goto exit;
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun /* allocate array of memblocks DMA objects */
2667*4882a593Smuzhiyun mempool->memblocks_dma_arr =
2668*4882a593Smuzhiyun vzalloc(array_size(sizeof(struct vxge_hw_mempool_dma),
2669*4882a593Smuzhiyun mempool->memblocks_max));
2670*4882a593Smuzhiyun if (mempool->memblocks_dma_arr == NULL) {
2671*4882a593Smuzhiyun __vxge_hw_mempool_destroy(mempool);
2672*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
2673*4882a593Smuzhiyun mempool = NULL;
2674*4882a593Smuzhiyun goto exit;
2675*4882a593Smuzhiyun }
2676*4882a593Smuzhiyun
2677*4882a593Smuzhiyun /* allocate hash array of items */
2678*4882a593Smuzhiyun mempool->items_arr = vzalloc(array_size(sizeof(void *),
2679*4882a593Smuzhiyun mempool->items_max));
2680*4882a593Smuzhiyun if (mempool->items_arr == NULL) {
2681*4882a593Smuzhiyun __vxge_hw_mempool_destroy(mempool);
2682*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
2683*4882a593Smuzhiyun mempool = NULL;
2684*4882a593Smuzhiyun goto exit;
2685*4882a593Smuzhiyun }
2686*4882a593Smuzhiyun
2687*4882a593Smuzhiyun /* calculate initial number of memblocks */
2688*4882a593Smuzhiyun memblocks_to_allocate = (mempool->items_initial +
2689*4882a593Smuzhiyun mempool->items_per_memblock - 1) /
2690*4882a593Smuzhiyun mempool->items_per_memblock;
2691*4882a593Smuzhiyun
2692*4882a593Smuzhiyun /* pre-allocate the mempool */
2693*4882a593Smuzhiyun status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
2694*4882a593Smuzhiyun &allocated);
2695*4882a593Smuzhiyun if (status != VXGE_HW_OK) {
2696*4882a593Smuzhiyun __vxge_hw_mempool_destroy(mempool);
2697*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
2698*4882a593Smuzhiyun mempool = NULL;
2699*4882a593Smuzhiyun goto exit;
2700*4882a593Smuzhiyun }
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun exit:
2703*4882a593Smuzhiyun return mempool;
2704*4882a593Smuzhiyun }
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun /*
2707*4882a593Smuzhiyun * __vxge_hw_ring_abort - Returns the RxD
2708*4882a593Smuzhiyun * This function terminates the RxDs of ring
2709*4882a593Smuzhiyun */
__vxge_hw_ring_abort(struct __vxge_hw_ring * ring)2710*4882a593Smuzhiyun static enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
2711*4882a593Smuzhiyun {
2712*4882a593Smuzhiyun void *rxdh;
2713*4882a593Smuzhiyun struct __vxge_hw_channel *channel;
2714*4882a593Smuzhiyun
2715*4882a593Smuzhiyun channel = &ring->channel;
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun for (;;) {
2718*4882a593Smuzhiyun vxge_hw_channel_dtr_try_complete(channel, &rxdh);
2719*4882a593Smuzhiyun
2720*4882a593Smuzhiyun if (rxdh == NULL)
2721*4882a593Smuzhiyun break;
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun vxge_hw_channel_dtr_complete(channel);
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun if (ring->rxd_term)
2726*4882a593Smuzhiyun ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
2727*4882a593Smuzhiyun channel->userdata);
2728*4882a593Smuzhiyun
2729*4882a593Smuzhiyun vxge_hw_channel_dtr_free(channel, rxdh);
2730*4882a593Smuzhiyun }
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun return VXGE_HW_OK;
2733*4882a593Smuzhiyun }
2734*4882a593Smuzhiyun
2735*4882a593Smuzhiyun /*
2736*4882a593Smuzhiyun * __vxge_hw_ring_reset - Resets the ring
2737*4882a593Smuzhiyun * This function resets the ring during vpath reset operation
2738*4882a593Smuzhiyun */
__vxge_hw_ring_reset(struct __vxge_hw_ring * ring)2739*4882a593Smuzhiyun static enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
2740*4882a593Smuzhiyun {
2741*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
2742*4882a593Smuzhiyun struct __vxge_hw_channel *channel;
2743*4882a593Smuzhiyun
2744*4882a593Smuzhiyun channel = &ring->channel;
2745*4882a593Smuzhiyun
2746*4882a593Smuzhiyun __vxge_hw_ring_abort(ring);
2747*4882a593Smuzhiyun
2748*4882a593Smuzhiyun status = __vxge_hw_channel_reset(channel);
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun if (status != VXGE_HW_OK)
2751*4882a593Smuzhiyun goto exit;
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun if (ring->rxd_init) {
2754*4882a593Smuzhiyun status = vxge_hw_ring_replenish(ring);
2755*4882a593Smuzhiyun if (status != VXGE_HW_OK)
2756*4882a593Smuzhiyun goto exit;
2757*4882a593Smuzhiyun }
2758*4882a593Smuzhiyun exit:
2759*4882a593Smuzhiyun return status;
2760*4882a593Smuzhiyun }
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun /*
2763*4882a593Smuzhiyun * __vxge_hw_ring_delete - Removes the ring
2764*4882a593Smuzhiyun * This function freeup the memory pool and removes the ring
2765*4882a593Smuzhiyun */
2766*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_ring_delete(struct __vxge_hw_vpath_handle * vp)2767*4882a593Smuzhiyun __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
2768*4882a593Smuzhiyun {
2769*4882a593Smuzhiyun struct __vxge_hw_ring *ring = vp->vpath->ringh;
2770*4882a593Smuzhiyun
2771*4882a593Smuzhiyun __vxge_hw_ring_abort(ring);
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun if (ring->mempool)
2774*4882a593Smuzhiyun __vxge_hw_mempool_destroy(ring->mempool);
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun vp->vpath->ringh = NULL;
2777*4882a593Smuzhiyun __vxge_hw_channel_free(&ring->channel);
2778*4882a593Smuzhiyun
2779*4882a593Smuzhiyun return VXGE_HW_OK;
2780*4882a593Smuzhiyun }
2781*4882a593Smuzhiyun
2782*4882a593Smuzhiyun /*
2783*4882a593Smuzhiyun * __vxge_hw_ring_create - Create a Ring
2784*4882a593Smuzhiyun * This function creates Ring and initializes it.
2785*4882a593Smuzhiyun */
2786*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_ring_create(struct __vxge_hw_vpath_handle * vp,struct vxge_hw_ring_attr * attr)2787*4882a593Smuzhiyun __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
2788*4882a593Smuzhiyun struct vxge_hw_ring_attr *attr)
2789*4882a593Smuzhiyun {
2790*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
2791*4882a593Smuzhiyun struct __vxge_hw_ring *ring;
2792*4882a593Smuzhiyun u32 ring_length;
2793*4882a593Smuzhiyun struct vxge_hw_ring_config *config;
2794*4882a593Smuzhiyun struct __vxge_hw_device *hldev;
2795*4882a593Smuzhiyun u32 vp_id;
2796*4882a593Smuzhiyun static const struct vxge_hw_mempool_cbs ring_mp_callback = {
2797*4882a593Smuzhiyun .item_func_alloc = __vxge_hw_ring_mempool_item_alloc,
2798*4882a593Smuzhiyun };
2799*4882a593Smuzhiyun
2800*4882a593Smuzhiyun if ((vp == NULL) || (attr == NULL)) {
2801*4882a593Smuzhiyun status = VXGE_HW_FAIL;
2802*4882a593Smuzhiyun goto exit;
2803*4882a593Smuzhiyun }
2804*4882a593Smuzhiyun
2805*4882a593Smuzhiyun hldev = vp->vpath->hldev;
2806*4882a593Smuzhiyun vp_id = vp->vpath->vp_id;
2807*4882a593Smuzhiyun
2808*4882a593Smuzhiyun config = &hldev->config.vp_config[vp_id].ring;
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun ring_length = config->ring_blocks *
2811*4882a593Smuzhiyun vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
2814*4882a593Smuzhiyun VXGE_HW_CHANNEL_TYPE_RING,
2815*4882a593Smuzhiyun ring_length,
2816*4882a593Smuzhiyun attr->per_rxd_space,
2817*4882a593Smuzhiyun attr->userdata);
2818*4882a593Smuzhiyun if (ring == NULL) {
2819*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
2820*4882a593Smuzhiyun goto exit;
2821*4882a593Smuzhiyun }
2822*4882a593Smuzhiyun
2823*4882a593Smuzhiyun vp->vpath->ringh = ring;
2824*4882a593Smuzhiyun ring->vp_id = vp_id;
2825*4882a593Smuzhiyun ring->vp_reg = vp->vpath->vp_reg;
2826*4882a593Smuzhiyun ring->common_reg = hldev->common_reg;
2827*4882a593Smuzhiyun ring->stats = &vp->vpath->sw_stats->ring_stats;
2828*4882a593Smuzhiyun ring->config = config;
2829*4882a593Smuzhiyun ring->callback = attr->callback;
2830*4882a593Smuzhiyun ring->rxd_init = attr->rxd_init;
2831*4882a593Smuzhiyun ring->rxd_term = attr->rxd_term;
2832*4882a593Smuzhiyun ring->buffer_mode = config->buffer_mode;
2833*4882a593Smuzhiyun ring->tim_rti_cfg1_saved = vp->vpath->tim_rti_cfg1_saved;
2834*4882a593Smuzhiyun ring->tim_rti_cfg3_saved = vp->vpath->tim_rti_cfg3_saved;
2835*4882a593Smuzhiyun ring->rxds_limit = config->rxds_limit;
2836*4882a593Smuzhiyun
2837*4882a593Smuzhiyun ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
2838*4882a593Smuzhiyun ring->rxd_priv_size =
2839*4882a593Smuzhiyun sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
2840*4882a593Smuzhiyun ring->per_rxd_space = attr->per_rxd_space;
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun ring->rxd_priv_size =
2843*4882a593Smuzhiyun ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
2844*4882a593Smuzhiyun VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun /* how many RxDs can fit into one block. Depends on configured
2847*4882a593Smuzhiyun * buffer_mode. */
2848*4882a593Smuzhiyun ring->rxds_per_block =
2849*4882a593Smuzhiyun vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun /* calculate actual RxD block private size */
2852*4882a593Smuzhiyun ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
2853*4882a593Smuzhiyun ring->mempool = __vxge_hw_mempool_create(hldev,
2854*4882a593Smuzhiyun VXGE_HW_BLOCK_SIZE,
2855*4882a593Smuzhiyun VXGE_HW_BLOCK_SIZE,
2856*4882a593Smuzhiyun ring->rxdblock_priv_size,
2857*4882a593Smuzhiyun ring->config->ring_blocks,
2858*4882a593Smuzhiyun ring->config->ring_blocks,
2859*4882a593Smuzhiyun &ring_mp_callback,
2860*4882a593Smuzhiyun ring);
2861*4882a593Smuzhiyun if (ring->mempool == NULL) {
2862*4882a593Smuzhiyun __vxge_hw_ring_delete(vp);
2863*4882a593Smuzhiyun return VXGE_HW_ERR_OUT_OF_MEMORY;
2864*4882a593Smuzhiyun }
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun status = __vxge_hw_channel_initialize(&ring->channel);
2867*4882a593Smuzhiyun if (status != VXGE_HW_OK) {
2868*4882a593Smuzhiyun __vxge_hw_ring_delete(vp);
2869*4882a593Smuzhiyun goto exit;
2870*4882a593Smuzhiyun }
2871*4882a593Smuzhiyun
2872*4882a593Smuzhiyun /* Note:
2873*4882a593Smuzhiyun * Specifying rxd_init callback means two things:
2874*4882a593Smuzhiyun * 1) rxds need to be initialized by driver at channel-open time;
2875*4882a593Smuzhiyun * 2) rxds need to be posted at channel-open time
2876*4882a593Smuzhiyun * (that's what the initial_replenish() below does)
2877*4882a593Smuzhiyun * Currently we don't have a case when the 1) is done without the 2).
2878*4882a593Smuzhiyun */
2879*4882a593Smuzhiyun if (ring->rxd_init) {
2880*4882a593Smuzhiyun status = vxge_hw_ring_replenish(ring);
2881*4882a593Smuzhiyun if (status != VXGE_HW_OK) {
2882*4882a593Smuzhiyun __vxge_hw_ring_delete(vp);
2883*4882a593Smuzhiyun goto exit;
2884*4882a593Smuzhiyun }
2885*4882a593Smuzhiyun }
2886*4882a593Smuzhiyun
2887*4882a593Smuzhiyun /* initial replenish will increment the counter in its post() routine,
2888*4882a593Smuzhiyun * we have to reset it */
2889*4882a593Smuzhiyun ring->stats->common_stats.usage_cnt = 0;
2890*4882a593Smuzhiyun exit:
2891*4882a593Smuzhiyun return status;
2892*4882a593Smuzhiyun }
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun /*
2895*4882a593Smuzhiyun * vxge_hw_device_config_default_get - Initialize device config with defaults.
2896*4882a593Smuzhiyun * Initialize Titan device config with default values.
2897*4882a593Smuzhiyun */
2898*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_device_config_default_get(struct vxge_hw_device_config * device_config)2899*4882a593Smuzhiyun vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
2900*4882a593Smuzhiyun {
2901*4882a593Smuzhiyun u32 i;
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun device_config->dma_blockpool_initial =
2904*4882a593Smuzhiyun VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
2905*4882a593Smuzhiyun device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
2906*4882a593Smuzhiyun device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
2907*4882a593Smuzhiyun device_config->rth_en = VXGE_HW_RTH_DEFAULT;
2908*4882a593Smuzhiyun device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
2909*4882a593Smuzhiyun device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
2910*4882a593Smuzhiyun device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
2911*4882a593Smuzhiyun
2912*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
2913*4882a593Smuzhiyun device_config->vp_config[i].vp_id = i;
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun device_config->vp_config[i].min_bandwidth =
2916*4882a593Smuzhiyun VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
2917*4882a593Smuzhiyun
2918*4882a593Smuzhiyun device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
2919*4882a593Smuzhiyun
2920*4882a593Smuzhiyun device_config->vp_config[i].ring.ring_blocks =
2921*4882a593Smuzhiyun VXGE_HW_DEF_RING_BLOCKS;
2922*4882a593Smuzhiyun
2923*4882a593Smuzhiyun device_config->vp_config[i].ring.buffer_mode =
2924*4882a593Smuzhiyun VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
2925*4882a593Smuzhiyun
2926*4882a593Smuzhiyun device_config->vp_config[i].ring.scatter_mode =
2927*4882a593Smuzhiyun VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
2928*4882a593Smuzhiyun
2929*4882a593Smuzhiyun device_config->vp_config[i].ring.rxds_limit =
2930*4882a593Smuzhiyun VXGE_HW_DEF_RING_RXDS_LIMIT;
2931*4882a593Smuzhiyun
2932*4882a593Smuzhiyun device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
2933*4882a593Smuzhiyun
2934*4882a593Smuzhiyun device_config->vp_config[i].fifo.fifo_blocks =
2935*4882a593Smuzhiyun VXGE_HW_MIN_FIFO_BLOCKS;
2936*4882a593Smuzhiyun
2937*4882a593Smuzhiyun device_config->vp_config[i].fifo.max_frags =
2938*4882a593Smuzhiyun VXGE_HW_MAX_FIFO_FRAGS;
2939*4882a593Smuzhiyun
2940*4882a593Smuzhiyun device_config->vp_config[i].fifo.memblock_size =
2941*4882a593Smuzhiyun VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun device_config->vp_config[i].fifo.alignment_size =
2944*4882a593Smuzhiyun VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
2945*4882a593Smuzhiyun
2946*4882a593Smuzhiyun device_config->vp_config[i].fifo.intr =
2947*4882a593Smuzhiyun VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
2948*4882a593Smuzhiyun
2949*4882a593Smuzhiyun device_config->vp_config[i].fifo.no_snoop_bits =
2950*4882a593Smuzhiyun VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
2951*4882a593Smuzhiyun device_config->vp_config[i].tti.intr_enable =
2952*4882a593Smuzhiyun VXGE_HW_TIM_INTR_DEFAULT;
2953*4882a593Smuzhiyun
2954*4882a593Smuzhiyun device_config->vp_config[i].tti.btimer_val =
2955*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2956*4882a593Smuzhiyun
2957*4882a593Smuzhiyun device_config->vp_config[i].tti.timer_ac_en =
2958*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2959*4882a593Smuzhiyun
2960*4882a593Smuzhiyun device_config->vp_config[i].tti.timer_ci_en =
2961*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2962*4882a593Smuzhiyun
2963*4882a593Smuzhiyun device_config->vp_config[i].tti.timer_ri_en =
2964*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2965*4882a593Smuzhiyun
2966*4882a593Smuzhiyun device_config->vp_config[i].tti.rtimer_val =
2967*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2968*4882a593Smuzhiyun
2969*4882a593Smuzhiyun device_config->vp_config[i].tti.util_sel =
2970*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2971*4882a593Smuzhiyun
2972*4882a593Smuzhiyun device_config->vp_config[i].tti.ltimer_val =
2973*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2974*4882a593Smuzhiyun
2975*4882a593Smuzhiyun device_config->vp_config[i].tti.urange_a =
2976*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2977*4882a593Smuzhiyun
2978*4882a593Smuzhiyun device_config->vp_config[i].tti.uec_a =
2979*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun device_config->vp_config[i].tti.urange_b =
2982*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2983*4882a593Smuzhiyun
2984*4882a593Smuzhiyun device_config->vp_config[i].tti.uec_b =
2985*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2986*4882a593Smuzhiyun
2987*4882a593Smuzhiyun device_config->vp_config[i].tti.urange_c =
2988*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2989*4882a593Smuzhiyun
2990*4882a593Smuzhiyun device_config->vp_config[i].tti.uec_c =
2991*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun device_config->vp_config[i].tti.uec_d =
2994*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
2995*4882a593Smuzhiyun
2996*4882a593Smuzhiyun device_config->vp_config[i].rti.intr_enable =
2997*4882a593Smuzhiyun VXGE_HW_TIM_INTR_DEFAULT;
2998*4882a593Smuzhiyun
2999*4882a593Smuzhiyun device_config->vp_config[i].rti.btimer_val =
3000*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3001*4882a593Smuzhiyun
3002*4882a593Smuzhiyun device_config->vp_config[i].rti.timer_ac_en =
3003*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun device_config->vp_config[i].rti.timer_ci_en =
3006*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3007*4882a593Smuzhiyun
3008*4882a593Smuzhiyun device_config->vp_config[i].rti.timer_ri_en =
3009*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3010*4882a593Smuzhiyun
3011*4882a593Smuzhiyun device_config->vp_config[i].rti.rtimer_val =
3012*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3013*4882a593Smuzhiyun
3014*4882a593Smuzhiyun device_config->vp_config[i].rti.util_sel =
3015*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun device_config->vp_config[i].rti.ltimer_val =
3018*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3019*4882a593Smuzhiyun
3020*4882a593Smuzhiyun device_config->vp_config[i].rti.urange_a =
3021*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3022*4882a593Smuzhiyun
3023*4882a593Smuzhiyun device_config->vp_config[i].rti.uec_a =
3024*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3025*4882a593Smuzhiyun
3026*4882a593Smuzhiyun device_config->vp_config[i].rti.urange_b =
3027*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3028*4882a593Smuzhiyun
3029*4882a593Smuzhiyun device_config->vp_config[i].rti.uec_b =
3030*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3031*4882a593Smuzhiyun
3032*4882a593Smuzhiyun device_config->vp_config[i].rti.urange_c =
3033*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3034*4882a593Smuzhiyun
3035*4882a593Smuzhiyun device_config->vp_config[i].rti.uec_c =
3036*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3037*4882a593Smuzhiyun
3038*4882a593Smuzhiyun device_config->vp_config[i].rti.uec_d =
3039*4882a593Smuzhiyun VXGE_HW_USE_FLASH_DEFAULT;
3040*4882a593Smuzhiyun
3041*4882a593Smuzhiyun device_config->vp_config[i].mtu =
3042*4882a593Smuzhiyun VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
3043*4882a593Smuzhiyun
3044*4882a593Smuzhiyun device_config->vp_config[i].rpa_strip_vlan_tag =
3045*4882a593Smuzhiyun VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
3046*4882a593Smuzhiyun }
3047*4882a593Smuzhiyun
3048*4882a593Smuzhiyun return VXGE_HW_OK;
3049*4882a593Smuzhiyun }
3050*4882a593Smuzhiyun
3051*4882a593Smuzhiyun /*
3052*4882a593Smuzhiyun * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
3053*4882a593Smuzhiyun * Set the swapper bits appropriately for the vpath.
3054*4882a593Smuzhiyun */
3055*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem * vpath_reg)3056*4882a593Smuzhiyun __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
3057*4882a593Smuzhiyun {
3058*4882a593Smuzhiyun #ifndef __BIG_ENDIAN
3059*4882a593Smuzhiyun u64 val64;
3060*4882a593Smuzhiyun
3061*4882a593Smuzhiyun val64 = readq(&vpath_reg->vpath_general_cfg1);
3062*4882a593Smuzhiyun wmb();
3063*4882a593Smuzhiyun val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
3064*4882a593Smuzhiyun writeq(val64, &vpath_reg->vpath_general_cfg1);
3065*4882a593Smuzhiyun wmb();
3066*4882a593Smuzhiyun #endif
3067*4882a593Smuzhiyun return VXGE_HW_OK;
3068*4882a593Smuzhiyun }
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun /*
3071*4882a593Smuzhiyun * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
3072*4882a593Smuzhiyun * Set the swapper bits appropriately for the vpath.
3073*4882a593Smuzhiyun */
3074*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_kdfc_swapper_set(struct vxge_hw_legacy_reg __iomem * legacy_reg,struct vxge_hw_vpath_reg __iomem * vpath_reg)3075*4882a593Smuzhiyun __vxge_hw_kdfc_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg,
3076*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vpath_reg)
3077*4882a593Smuzhiyun {
3078*4882a593Smuzhiyun u64 val64;
3079*4882a593Smuzhiyun
3080*4882a593Smuzhiyun val64 = readq(&legacy_reg->pifm_wr_swap_en);
3081*4882a593Smuzhiyun
3082*4882a593Smuzhiyun if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
3083*4882a593Smuzhiyun val64 = readq(&vpath_reg->kdfcctl_cfg0);
3084*4882a593Smuzhiyun wmb();
3085*4882a593Smuzhiyun
3086*4882a593Smuzhiyun val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
3087*4882a593Smuzhiyun VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
3088*4882a593Smuzhiyun VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
3089*4882a593Smuzhiyun
3090*4882a593Smuzhiyun writeq(val64, &vpath_reg->kdfcctl_cfg0);
3091*4882a593Smuzhiyun wmb();
3092*4882a593Smuzhiyun }
3093*4882a593Smuzhiyun
3094*4882a593Smuzhiyun return VXGE_HW_OK;
3095*4882a593Smuzhiyun }
3096*4882a593Smuzhiyun
3097*4882a593Smuzhiyun /*
3098*4882a593Smuzhiyun * vxge_hw_mgmt_reg_read - Read Titan register.
3099*4882a593Smuzhiyun */
3100*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_mgmt_reg_read(struct __vxge_hw_device * hldev,enum vxge_hw_mgmt_reg_type type,u32 index,u32 offset,u64 * value)3101*4882a593Smuzhiyun vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
3102*4882a593Smuzhiyun enum vxge_hw_mgmt_reg_type type,
3103*4882a593Smuzhiyun u32 index, u32 offset, u64 *value)
3104*4882a593Smuzhiyun {
3105*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
3108*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_DEVICE;
3109*4882a593Smuzhiyun goto exit;
3110*4882a593Smuzhiyun }
3111*4882a593Smuzhiyun
3112*4882a593Smuzhiyun switch (type) {
3113*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_legacy:
3114*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
3115*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3116*4882a593Smuzhiyun break;
3117*4882a593Smuzhiyun }
3118*4882a593Smuzhiyun *value = readq((void __iomem *)hldev->legacy_reg + offset);
3119*4882a593Smuzhiyun break;
3120*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_toc:
3121*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
3122*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3123*4882a593Smuzhiyun break;
3124*4882a593Smuzhiyun }
3125*4882a593Smuzhiyun *value = readq((void __iomem *)hldev->toc_reg + offset);
3126*4882a593Smuzhiyun break;
3127*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_common:
3128*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
3129*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3130*4882a593Smuzhiyun break;
3131*4882a593Smuzhiyun }
3132*4882a593Smuzhiyun *value = readq((void __iomem *)hldev->common_reg + offset);
3133*4882a593Smuzhiyun break;
3134*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_mrpcim:
3135*4882a593Smuzhiyun if (!(hldev->access_rights &
3136*4882a593Smuzhiyun VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
3137*4882a593Smuzhiyun status = VXGE_HW_ERR_PRIVILEGED_OPERATION;
3138*4882a593Smuzhiyun break;
3139*4882a593Smuzhiyun }
3140*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
3141*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3142*4882a593Smuzhiyun break;
3143*4882a593Smuzhiyun }
3144*4882a593Smuzhiyun *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
3145*4882a593Smuzhiyun break;
3146*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_srpcim:
3147*4882a593Smuzhiyun if (!(hldev->access_rights &
3148*4882a593Smuzhiyun VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
3149*4882a593Smuzhiyun status = VXGE_HW_ERR_PRIVILEGED_OPERATION;
3150*4882a593Smuzhiyun break;
3151*4882a593Smuzhiyun }
3152*4882a593Smuzhiyun if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
3153*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_INDEX;
3154*4882a593Smuzhiyun break;
3155*4882a593Smuzhiyun }
3156*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
3157*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3158*4882a593Smuzhiyun break;
3159*4882a593Smuzhiyun }
3160*4882a593Smuzhiyun *value = readq((void __iomem *)hldev->srpcim_reg[index] +
3161*4882a593Smuzhiyun offset);
3162*4882a593Smuzhiyun break;
3163*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_vpmgmt:
3164*4882a593Smuzhiyun if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
3165*4882a593Smuzhiyun (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
3166*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_INDEX;
3167*4882a593Smuzhiyun break;
3168*4882a593Smuzhiyun }
3169*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
3170*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3171*4882a593Smuzhiyun break;
3172*4882a593Smuzhiyun }
3173*4882a593Smuzhiyun *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
3174*4882a593Smuzhiyun offset);
3175*4882a593Smuzhiyun break;
3176*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_vpath:
3177*4882a593Smuzhiyun if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
3178*4882a593Smuzhiyun (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
3179*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_INDEX;
3180*4882a593Smuzhiyun break;
3181*4882a593Smuzhiyun }
3182*4882a593Smuzhiyun if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
3183*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_INDEX;
3184*4882a593Smuzhiyun break;
3185*4882a593Smuzhiyun }
3186*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
3187*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3188*4882a593Smuzhiyun break;
3189*4882a593Smuzhiyun }
3190*4882a593Smuzhiyun *value = readq((void __iomem *)hldev->vpath_reg[index] +
3191*4882a593Smuzhiyun offset);
3192*4882a593Smuzhiyun break;
3193*4882a593Smuzhiyun default:
3194*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_TYPE;
3195*4882a593Smuzhiyun break;
3196*4882a593Smuzhiyun }
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun exit:
3199*4882a593Smuzhiyun return status;
3200*4882a593Smuzhiyun }
3201*4882a593Smuzhiyun
3202*4882a593Smuzhiyun /*
3203*4882a593Smuzhiyun * vxge_hw_vpath_strip_fcs_check - Check for FCS strip.
3204*4882a593Smuzhiyun */
3205*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_vpath_strip_fcs_check(struct __vxge_hw_device * hldev,u64 vpath_mask)3206*4882a593Smuzhiyun vxge_hw_vpath_strip_fcs_check(struct __vxge_hw_device *hldev, u64 vpath_mask)
3207*4882a593Smuzhiyun {
3208*4882a593Smuzhiyun struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
3209*4882a593Smuzhiyun int i = 0, j = 0;
3210*4882a593Smuzhiyun
3211*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
3212*4882a593Smuzhiyun if (!((vpath_mask) & vxge_mBIT(i)))
3213*4882a593Smuzhiyun continue;
3214*4882a593Smuzhiyun vpmgmt_reg = hldev->vpmgmt_reg[i];
3215*4882a593Smuzhiyun for (j = 0; j < VXGE_HW_MAC_MAX_MAC_PORT_ID; j++) {
3216*4882a593Smuzhiyun if (readq(&vpmgmt_reg->rxmac_cfg0_port_vpmgmt_clone[j])
3217*4882a593Smuzhiyun & VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_STRIP_FCS)
3218*4882a593Smuzhiyun return VXGE_HW_FAIL;
3219*4882a593Smuzhiyun }
3220*4882a593Smuzhiyun }
3221*4882a593Smuzhiyun return VXGE_HW_OK;
3222*4882a593Smuzhiyun }
3223*4882a593Smuzhiyun /*
3224*4882a593Smuzhiyun * vxge_hw_mgmt_reg_Write - Write Titan register.
3225*4882a593Smuzhiyun */
3226*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_mgmt_reg_write(struct __vxge_hw_device * hldev,enum vxge_hw_mgmt_reg_type type,u32 index,u32 offset,u64 value)3227*4882a593Smuzhiyun vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
3228*4882a593Smuzhiyun enum vxge_hw_mgmt_reg_type type,
3229*4882a593Smuzhiyun u32 index, u32 offset, u64 value)
3230*4882a593Smuzhiyun {
3231*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
3232*4882a593Smuzhiyun
3233*4882a593Smuzhiyun if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
3234*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_DEVICE;
3235*4882a593Smuzhiyun goto exit;
3236*4882a593Smuzhiyun }
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun switch (type) {
3239*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_legacy:
3240*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
3241*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3242*4882a593Smuzhiyun break;
3243*4882a593Smuzhiyun }
3244*4882a593Smuzhiyun writeq(value, (void __iomem *)hldev->legacy_reg + offset);
3245*4882a593Smuzhiyun break;
3246*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_toc:
3247*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
3248*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3249*4882a593Smuzhiyun break;
3250*4882a593Smuzhiyun }
3251*4882a593Smuzhiyun writeq(value, (void __iomem *)hldev->toc_reg + offset);
3252*4882a593Smuzhiyun break;
3253*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_common:
3254*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
3255*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3256*4882a593Smuzhiyun break;
3257*4882a593Smuzhiyun }
3258*4882a593Smuzhiyun writeq(value, (void __iomem *)hldev->common_reg + offset);
3259*4882a593Smuzhiyun break;
3260*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_mrpcim:
3261*4882a593Smuzhiyun if (!(hldev->access_rights &
3262*4882a593Smuzhiyun VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
3263*4882a593Smuzhiyun status = VXGE_HW_ERR_PRIVILEGED_OPERATION;
3264*4882a593Smuzhiyun break;
3265*4882a593Smuzhiyun }
3266*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
3267*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3268*4882a593Smuzhiyun break;
3269*4882a593Smuzhiyun }
3270*4882a593Smuzhiyun writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
3271*4882a593Smuzhiyun break;
3272*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_srpcim:
3273*4882a593Smuzhiyun if (!(hldev->access_rights &
3274*4882a593Smuzhiyun VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
3275*4882a593Smuzhiyun status = VXGE_HW_ERR_PRIVILEGED_OPERATION;
3276*4882a593Smuzhiyun break;
3277*4882a593Smuzhiyun }
3278*4882a593Smuzhiyun if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
3279*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_INDEX;
3280*4882a593Smuzhiyun break;
3281*4882a593Smuzhiyun }
3282*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
3283*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3284*4882a593Smuzhiyun break;
3285*4882a593Smuzhiyun }
3286*4882a593Smuzhiyun writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
3287*4882a593Smuzhiyun offset);
3288*4882a593Smuzhiyun
3289*4882a593Smuzhiyun break;
3290*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_vpmgmt:
3291*4882a593Smuzhiyun if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
3292*4882a593Smuzhiyun (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
3293*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_INDEX;
3294*4882a593Smuzhiyun break;
3295*4882a593Smuzhiyun }
3296*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
3297*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3298*4882a593Smuzhiyun break;
3299*4882a593Smuzhiyun }
3300*4882a593Smuzhiyun writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
3301*4882a593Smuzhiyun offset);
3302*4882a593Smuzhiyun break;
3303*4882a593Smuzhiyun case vxge_hw_mgmt_reg_type_vpath:
3304*4882a593Smuzhiyun if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
3305*4882a593Smuzhiyun (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
3306*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_INDEX;
3307*4882a593Smuzhiyun break;
3308*4882a593Smuzhiyun }
3309*4882a593Smuzhiyun if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
3310*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_OFFSET;
3311*4882a593Smuzhiyun break;
3312*4882a593Smuzhiyun }
3313*4882a593Smuzhiyun writeq(value, (void __iomem *)hldev->vpath_reg[index] +
3314*4882a593Smuzhiyun offset);
3315*4882a593Smuzhiyun break;
3316*4882a593Smuzhiyun default:
3317*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_TYPE;
3318*4882a593Smuzhiyun break;
3319*4882a593Smuzhiyun }
3320*4882a593Smuzhiyun exit:
3321*4882a593Smuzhiyun return status;
3322*4882a593Smuzhiyun }
3323*4882a593Smuzhiyun
3324*4882a593Smuzhiyun /*
3325*4882a593Smuzhiyun * __vxge_hw_fifo_abort - Returns the TxD
3326*4882a593Smuzhiyun * This function terminates the TxDs of fifo
3327*4882a593Smuzhiyun */
__vxge_hw_fifo_abort(struct __vxge_hw_fifo * fifo)3328*4882a593Smuzhiyun static enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
3329*4882a593Smuzhiyun {
3330*4882a593Smuzhiyun void *txdlh;
3331*4882a593Smuzhiyun
3332*4882a593Smuzhiyun for (;;) {
3333*4882a593Smuzhiyun vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
3334*4882a593Smuzhiyun
3335*4882a593Smuzhiyun if (txdlh == NULL)
3336*4882a593Smuzhiyun break;
3337*4882a593Smuzhiyun
3338*4882a593Smuzhiyun vxge_hw_channel_dtr_complete(&fifo->channel);
3339*4882a593Smuzhiyun
3340*4882a593Smuzhiyun if (fifo->txdl_term) {
3341*4882a593Smuzhiyun fifo->txdl_term(txdlh,
3342*4882a593Smuzhiyun VXGE_HW_TXDL_STATE_POSTED,
3343*4882a593Smuzhiyun fifo->channel.userdata);
3344*4882a593Smuzhiyun }
3345*4882a593Smuzhiyun
3346*4882a593Smuzhiyun vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
3347*4882a593Smuzhiyun }
3348*4882a593Smuzhiyun
3349*4882a593Smuzhiyun return VXGE_HW_OK;
3350*4882a593Smuzhiyun }
3351*4882a593Smuzhiyun
3352*4882a593Smuzhiyun /*
3353*4882a593Smuzhiyun * __vxge_hw_fifo_reset - Resets the fifo
3354*4882a593Smuzhiyun * This function resets the fifo during vpath reset operation
3355*4882a593Smuzhiyun */
__vxge_hw_fifo_reset(struct __vxge_hw_fifo * fifo)3356*4882a593Smuzhiyun static enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
3357*4882a593Smuzhiyun {
3358*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
3359*4882a593Smuzhiyun
3360*4882a593Smuzhiyun __vxge_hw_fifo_abort(fifo);
3361*4882a593Smuzhiyun status = __vxge_hw_channel_reset(&fifo->channel);
3362*4882a593Smuzhiyun
3363*4882a593Smuzhiyun return status;
3364*4882a593Smuzhiyun }
3365*4882a593Smuzhiyun
3366*4882a593Smuzhiyun /*
3367*4882a593Smuzhiyun * __vxge_hw_fifo_delete - Removes the FIFO
3368*4882a593Smuzhiyun * This function freeup the memory pool and removes the FIFO
3369*4882a593Smuzhiyun */
3370*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle * vp)3371*4882a593Smuzhiyun __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
3372*4882a593Smuzhiyun {
3373*4882a593Smuzhiyun struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
3374*4882a593Smuzhiyun
3375*4882a593Smuzhiyun __vxge_hw_fifo_abort(fifo);
3376*4882a593Smuzhiyun
3377*4882a593Smuzhiyun if (fifo->mempool)
3378*4882a593Smuzhiyun __vxge_hw_mempool_destroy(fifo->mempool);
3379*4882a593Smuzhiyun
3380*4882a593Smuzhiyun vp->vpath->fifoh = NULL;
3381*4882a593Smuzhiyun
3382*4882a593Smuzhiyun __vxge_hw_channel_free(&fifo->channel);
3383*4882a593Smuzhiyun
3384*4882a593Smuzhiyun return VXGE_HW_OK;
3385*4882a593Smuzhiyun }
3386*4882a593Smuzhiyun
3387*4882a593Smuzhiyun /*
3388*4882a593Smuzhiyun * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
3389*4882a593Smuzhiyun * list callback
3390*4882a593Smuzhiyun * This function is callback passed to __vxge_hw_mempool_create to create memory
3391*4882a593Smuzhiyun * pool for TxD list
3392*4882a593Smuzhiyun */
3393*4882a593Smuzhiyun static void
__vxge_hw_fifo_mempool_item_alloc(struct vxge_hw_mempool * mempoolh,u32 memblock_index,struct vxge_hw_mempool_dma * dma_object,u32 index,u32 is_last)3394*4882a593Smuzhiyun __vxge_hw_fifo_mempool_item_alloc(
3395*4882a593Smuzhiyun struct vxge_hw_mempool *mempoolh,
3396*4882a593Smuzhiyun u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
3397*4882a593Smuzhiyun u32 index, u32 is_last)
3398*4882a593Smuzhiyun {
3399*4882a593Smuzhiyun u32 memblock_item_idx;
3400*4882a593Smuzhiyun struct __vxge_hw_fifo_txdl_priv *txdl_priv;
3401*4882a593Smuzhiyun struct vxge_hw_fifo_txd *txdp =
3402*4882a593Smuzhiyun (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
3403*4882a593Smuzhiyun struct __vxge_hw_fifo *fifo =
3404*4882a593Smuzhiyun (struct __vxge_hw_fifo *)mempoolh->userdata;
3405*4882a593Smuzhiyun void *memblock = mempoolh->memblocks_arr[memblock_index];
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun vxge_assert(txdp);
3408*4882a593Smuzhiyun
3409*4882a593Smuzhiyun txdp->host_control = (u64) (size_t)
3410*4882a593Smuzhiyun __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
3411*4882a593Smuzhiyun &memblock_item_idx);
3412*4882a593Smuzhiyun
3413*4882a593Smuzhiyun txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun vxge_assert(txdl_priv);
3416*4882a593Smuzhiyun
3417*4882a593Smuzhiyun fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
3418*4882a593Smuzhiyun
3419*4882a593Smuzhiyun /* pre-format HW's TxDL's private */
3420*4882a593Smuzhiyun txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
3421*4882a593Smuzhiyun txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
3422*4882a593Smuzhiyun txdl_priv->dma_handle = dma_object->handle;
3423*4882a593Smuzhiyun txdl_priv->memblock = memblock;
3424*4882a593Smuzhiyun txdl_priv->first_txdp = txdp;
3425*4882a593Smuzhiyun txdl_priv->next_txdl_priv = NULL;
3426*4882a593Smuzhiyun txdl_priv->alloc_frags = 0;
3427*4882a593Smuzhiyun }
3428*4882a593Smuzhiyun
3429*4882a593Smuzhiyun /*
3430*4882a593Smuzhiyun * __vxge_hw_fifo_create - Create a FIFO
3431*4882a593Smuzhiyun * This function creates FIFO and initializes it.
3432*4882a593Smuzhiyun */
3433*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_fifo_create(struct __vxge_hw_vpath_handle * vp,struct vxge_hw_fifo_attr * attr)3434*4882a593Smuzhiyun __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
3435*4882a593Smuzhiyun struct vxge_hw_fifo_attr *attr)
3436*4882a593Smuzhiyun {
3437*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
3438*4882a593Smuzhiyun struct __vxge_hw_fifo *fifo;
3439*4882a593Smuzhiyun struct vxge_hw_fifo_config *config;
3440*4882a593Smuzhiyun u32 txdl_size, txdl_per_memblock;
3441*4882a593Smuzhiyun struct vxge_hw_mempool_cbs fifo_mp_callback;
3442*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
3443*4882a593Smuzhiyun
3444*4882a593Smuzhiyun if ((vp == NULL) || (attr == NULL)) {
3445*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_HANDLE;
3446*4882a593Smuzhiyun goto exit;
3447*4882a593Smuzhiyun }
3448*4882a593Smuzhiyun vpath = vp->vpath;
3449*4882a593Smuzhiyun config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
3450*4882a593Smuzhiyun
3451*4882a593Smuzhiyun txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
3452*4882a593Smuzhiyun
3453*4882a593Smuzhiyun txdl_per_memblock = config->memblock_size / txdl_size;
3454*4882a593Smuzhiyun
3455*4882a593Smuzhiyun fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
3456*4882a593Smuzhiyun VXGE_HW_CHANNEL_TYPE_FIFO,
3457*4882a593Smuzhiyun config->fifo_blocks * txdl_per_memblock,
3458*4882a593Smuzhiyun attr->per_txdl_space, attr->userdata);
3459*4882a593Smuzhiyun
3460*4882a593Smuzhiyun if (fifo == NULL) {
3461*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
3462*4882a593Smuzhiyun goto exit;
3463*4882a593Smuzhiyun }
3464*4882a593Smuzhiyun
3465*4882a593Smuzhiyun vpath->fifoh = fifo;
3466*4882a593Smuzhiyun fifo->nofl_db = vpath->nofl_db;
3467*4882a593Smuzhiyun
3468*4882a593Smuzhiyun fifo->vp_id = vpath->vp_id;
3469*4882a593Smuzhiyun fifo->vp_reg = vpath->vp_reg;
3470*4882a593Smuzhiyun fifo->stats = &vpath->sw_stats->fifo_stats;
3471*4882a593Smuzhiyun
3472*4882a593Smuzhiyun fifo->config = config;
3473*4882a593Smuzhiyun
3474*4882a593Smuzhiyun /* apply "interrupts per txdl" attribute */
3475*4882a593Smuzhiyun fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
3476*4882a593Smuzhiyun fifo->tim_tti_cfg1_saved = vpath->tim_tti_cfg1_saved;
3477*4882a593Smuzhiyun fifo->tim_tti_cfg3_saved = vpath->tim_tti_cfg3_saved;
3478*4882a593Smuzhiyun
3479*4882a593Smuzhiyun if (fifo->config->intr)
3480*4882a593Smuzhiyun fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
3481*4882a593Smuzhiyun
3482*4882a593Smuzhiyun fifo->no_snoop_bits = config->no_snoop_bits;
3483*4882a593Smuzhiyun
3484*4882a593Smuzhiyun /*
3485*4882a593Smuzhiyun * FIFO memory management strategy:
3486*4882a593Smuzhiyun *
3487*4882a593Smuzhiyun * TxDL split into three independent parts:
3488*4882a593Smuzhiyun * - set of TxD's
3489*4882a593Smuzhiyun * - TxD HW private part
3490*4882a593Smuzhiyun * - driver private part
3491*4882a593Smuzhiyun *
3492*4882a593Smuzhiyun * Adaptative memory allocation used. i.e. Memory allocated on
3493*4882a593Smuzhiyun * demand with the size which will fit into one memory block.
3494*4882a593Smuzhiyun * One memory block may contain more than one TxDL.
3495*4882a593Smuzhiyun *
3496*4882a593Smuzhiyun * During "reserve" operations more memory can be allocated on demand
3497*4882a593Smuzhiyun * for example due to FIFO full condition.
3498*4882a593Smuzhiyun *
3499*4882a593Smuzhiyun * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
3500*4882a593Smuzhiyun * routine which will essentially stop the channel and free resources.
3501*4882a593Smuzhiyun */
3502*4882a593Smuzhiyun
3503*4882a593Smuzhiyun /* TxDL common private size == TxDL private + driver private */
3504*4882a593Smuzhiyun fifo->priv_size =
3505*4882a593Smuzhiyun sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
3506*4882a593Smuzhiyun fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
3507*4882a593Smuzhiyun VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
3508*4882a593Smuzhiyun
3509*4882a593Smuzhiyun fifo->per_txdl_space = attr->per_txdl_space;
3510*4882a593Smuzhiyun
3511*4882a593Smuzhiyun /* recompute txdl size to be cacheline aligned */
3512*4882a593Smuzhiyun fifo->txdl_size = txdl_size;
3513*4882a593Smuzhiyun fifo->txdl_per_memblock = txdl_per_memblock;
3514*4882a593Smuzhiyun
3515*4882a593Smuzhiyun fifo->txdl_term = attr->txdl_term;
3516*4882a593Smuzhiyun fifo->callback = attr->callback;
3517*4882a593Smuzhiyun
3518*4882a593Smuzhiyun if (fifo->txdl_per_memblock == 0) {
3519*4882a593Smuzhiyun __vxge_hw_fifo_delete(vp);
3520*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
3521*4882a593Smuzhiyun goto exit;
3522*4882a593Smuzhiyun }
3523*4882a593Smuzhiyun
3524*4882a593Smuzhiyun fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
3525*4882a593Smuzhiyun
3526*4882a593Smuzhiyun fifo->mempool =
3527*4882a593Smuzhiyun __vxge_hw_mempool_create(vpath->hldev,
3528*4882a593Smuzhiyun fifo->config->memblock_size,
3529*4882a593Smuzhiyun fifo->txdl_size,
3530*4882a593Smuzhiyun fifo->priv_size,
3531*4882a593Smuzhiyun (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
3532*4882a593Smuzhiyun (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
3533*4882a593Smuzhiyun &fifo_mp_callback,
3534*4882a593Smuzhiyun fifo);
3535*4882a593Smuzhiyun
3536*4882a593Smuzhiyun if (fifo->mempool == NULL) {
3537*4882a593Smuzhiyun __vxge_hw_fifo_delete(vp);
3538*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
3539*4882a593Smuzhiyun goto exit;
3540*4882a593Smuzhiyun }
3541*4882a593Smuzhiyun
3542*4882a593Smuzhiyun status = __vxge_hw_channel_initialize(&fifo->channel);
3543*4882a593Smuzhiyun if (status != VXGE_HW_OK) {
3544*4882a593Smuzhiyun __vxge_hw_fifo_delete(vp);
3545*4882a593Smuzhiyun goto exit;
3546*4882a593Smuzhiyun }
3547*4882a593Smuzhiyun
3548*4882a593Smuzhiyun vxge_assert(fifo->channel.reserve_ptr);
3549*4882a593Smuzhiyun exit:
3550*4882a593Smuzhiyun return status;
3551*4882a593Smuzhiyun }
3552*4882a593Smuzhiyun
3553*4882a593Smuzhiyun /*
3554*4882a593Smuzhiyun * __vxge_hw_vpath_pci_read - Read the content of given address
3555*4882a593Smuzhiyun * in pci config space.
3556*4882a593Smuzhiyun * Read from the vpath pci config space.
3557*4882a593Smuzhiyun */
3558*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath * vpath,u32 phy_func_0,u32 offset,u32 * val)3559*4882a593Smuzhiyun __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
3560*4882a593Smuzhiyun u32 phy_func_0, u32 offset, u32 *val)
3561*4882a593Smuzhiyun {
3562*4882a593Smuzhiyun u64 val64;
3563*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
3564*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
3565*4882a593Smuzhiyun
3566*4882a593Smuzhiyun val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
3567*4882a593Smuzhiyun
3568*4882a593Smuzhiyun if (phy_func_0)
3569*4882a593Smuzhiyun val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
3570*4882a593Smuzhiyun
3571*4882a593Smuzhiyun writeq(val64, &vp_reg->pci_config_access_cfg1);
3572*4882a593Smuzhiyun wmb();
3573*4882a593Smuzhiyun writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
3574*4882a593Smuzhiyun &vp_reg->pci_config_access_cfg2);
3575*4882a593Smuzhiyun wmb();
3576*4882a593Smuzhiyun
3577*4882a593Smuzhiyun status = __vxge_hw_device_register_poll(
3578*4882a593Smuzhiyun &vp_reg->pci_config_access_cfg2,
3579*4882a593Smuzhiyun VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
3580*4882a593Smuzhiyun
3581*4882a593Smuzhiyun if (status != VXGE_HW_OK)
3582*4882a593Smuzhiyun goto exit;
3583*4882a593Smuzhiyun
3584*4882a593Smuzhiyun val64 = readq(&vp_reg->pci_config_access_status);
3585*4882a593Smuzhiyun
3586*4882a593Smuzhiyun if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
3587*4882a593Smuzhiyun status = VXGE_HW_FAIL;
3588*4882a593Smuzhiyun *val = 0;
3589*4882a593Smuzhiyun } else
3590*4882a593Smuzhiyun *val = (u32)vxge_bVALn(val64, 32, 32);
3591*4882a593Smuzhiyun exit:
3592*4882a593Smuzhiyun return status;
3593*4882a593Smuzhiyun }
3594*4882a593Smuzhiyun
3595*4882a593Smuzhiyun /**
3596*4882a593Smuzhiyun * vxge_hw_device_flick_link_led - Flick (blink) link LED.
3597*4882a593Smuzhiyun * @hldev: HW device.
3598*4882a593Smuzhiyun * @on_off: TRUE if flickering to be on, FALSE to be off
3599*4882a593Smuzhiyun *
3600*4882a593Smuzhiyun * Flicker the link LED.
3601*4882a593Smuzhiyun */
3602*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_device_flick_link_led(struct __vxge_hw_device * hldev,u64 on_off)3603*4882a593Smuzhiyun vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev, u64 on_off)
3604*4882a593Smuzhiyun {
3605*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
3606*4882a593Smuzhiyun u64 data0, data1 = 0, steer_ctrl = 0;
3607*4882a593Smuzhiyun enum vxge_hw_status status;
3608*4882a593Smuzhiyun
3609*4882a593Smuzhiyun if (hldev == NULL) {
3610*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_DEVICE;
3611*4882a593Smuzhiyun goto exit;
3612*4882a593Smuzhiyun }
3613*4882a593Smuzhiyun
3614*4882a593Smuzhiyun vpath = &hldev->virtual_paths[hldev->first_vp_id];
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun data0 = on_off;
3617*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vpath,
3618*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL,
3619*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO,
3620*4882a593Smuzhiyun 0, &data0, &data1, &steer_ctrl);
3621*4882a593Smuzhiyun exit:
3622*4882a593Smuzhiyun return status;
3623*4882a593Smuzhiyun }
3624*4882a593Smuzhiyun
3625*4882a593Smuzhiyun /*
3626*4882a593Smuzhiyun * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
3627*4882a593Smuzhiyun */
3628*4882a593Smuzhiyun enum vxge_hw_status
__vxge_hw_vpath_rts_table_get(struct __vxge_hw_vpath_handle * vp,u32 action,u32 rts_table,u32 offset,u64 * data0,u64 * data1)3629*4882a593Smuzhiyun __vxge_hw_vpath_rts_table_get(struct __vxge_hw_vpath_handle *vp,
3630*4882a593Smuzhiyun u32 action, u32 rts_table, u32 offset,
3631*4882a593Smuzhiyun u64 *data0, u64 *data1)
3632*4882a593Smuzhiyun {
3633*4882a593Smuzhiyun enum vxge_hw_status status;
3634*4882a593Smuzhiyun u64 steer_ctrl = 0;
3635*4882a593Smuzhiyun
3636*4882a593Smuzhiyun if (vp == NULL) {
3637*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_HANDLE;
3638*4882a593Smuzhiyun goto exit;
3639*4882a593Smuzhiyun }
3640*4882a593Smuzhiyun
3641*4882a593Smuzhiyun if ((rts_table ==
3642*4882a593Smuzhiyun VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
3643*4882a593Smuzhiyun (rts_table ==
3644*4882a593Smuzhiyun VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
3645*4882a593Smuzhiyun (rts_table ==
3646*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
3647*4882a593Smuzhiyun (rts_table ==
3648*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
3649*4882a593Smuzhiyun steer_ctrl = VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
3650*4882a593Smuzhiyun }
3651*4882a593Smuzhiyun
3652*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vp->vpath, action, rts_table, offset,
3653*4882a593Smuzhiyun data0, data1, &steer_ctrl);
3654*4882a593Smuzhiyun if (status != VXGE_HW_OK)
3655*4882a593Smuzhiyun goto exit;
3656*4882a593Smuzhiyun
3657*4882a593Smuzhiyun if ((rts_table != VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) &&
3658*4882a593Smuzhiyun (rts_table !=
3659*4882a593Smuzhiyun VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT))
3660*4882a593Smuzhiyun *data1 = 0;
3661*4882a593Smuzhiyun exit:
3662*4882a593Smuzhiyun return status;
3663*4882a593Smuzhiyun }
3664*4882a593Smuzhiyun
3665*4882a593Smuzhiyun /*
3666*4882a593Smuzhiyun * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
3667*4882a593Smuzhiyun */
3668*4882a593Smuzhiyun enum vxge_hw_status
__vxge_hw_vpath_rts_table_set(struct __vxge_hw_vpath_handle * vp,u32 action,u32 rts_table,u32 offset,u64 steer_data0,u64 steer_data1)3669*4882a593Smuzhiyun __vxge_hw_vpath_rts_table_set(struct __vxge_hw_vpath_handle *vp, u32 action,
3670*4882a593Smuzhiyun u32 rts_table, u32 offset, u64 steer_data0,
3671*4882a593Smuzhiyun u64 steer_data1)
3672*4882a593Smuzhiyun {
3673*4882a593Smuzhiyun u64 data0, data1 = 0, steer_ctrl = 0;
3674*4882a593Smuzhiyun enum vxge_hw_status status;
3675*4882a593Smuzhiyun
3676*4882a593Smuzhiyun if (vp == NULL) {
3677*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_HANDLE;
3678*4882a593Smuzhiyun goto exit;
3679*4882a593Smuzhiyun }
3680*4882a593Smuzhiyun
3681*4882a593Smuzhiyun data0 = steer_data0;
3682*4882a593Smuzhiyun
3683*4882a593Smuzhiyun if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
3684*4882a593Smuzhiyun (rts_table ==
3685*4882a593Smuzhiyun VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT))
3686*4882a593Smuzhiyun data1 = steer_data1;
3687*4882a593Smuzhiyun
3688*4882a593Smuzhiyun status = vxge_hw_vpath_fw_api(vp->vpath, action, rts_table, offset,
3689*4882a593Smuzhiyun &data0, &data1, &steer_ctrl);
3690*4882a593Smuzhiyun exit:
3691*4882a593Smuzhiyun return status;
3692*4882a593Smuzhiyun }
3693*4882a593Smuzhiyun
3694*4882a593Smuzhiyun /*
3695*4882a593Smuzhiyun * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
3696*4882a593Smuzhiyun */
vxge_hw_vpath_rts_rth_set(struct __vxge_hw_vpath_handle * vp,enum vxge_hw_rth_algoritms algorithm,struct vxge_hw_rth_hash_types * hash_type,u16 bucket_size)3697*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
3698*4882a593Smuzhiyun struct __vxge_hw_vpath_handle *vp,
3699*4882a593Smuzhiyun enum vxge_hw_rth_algoritms algorithm,
3700*4882a593Smuzhiyun struct vxge_hw_rth_hash_types *hash_type,
3701*4882a593Smuzhiyun u16 bucket_size)
3702*4882a593Smuzhiyun {
3703*4882a593Smuzhiyun u64 data0, data1;
3704*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
3705*4882a593Smuzhiyun
3706*4882a593Smuzhiyun if (vp == NULL) {
3707*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_HANDLE;
3708*4882a593Smuzhiyun goto exit;
3709*4882a593Smuzhiyun }
3710*4882a593Smuzhiyun
3711*4882a593Smuzhiyun status = __vxge_hw_vpath_rts_table_get(vp,
3712*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
3713*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
3714*4882a593Smuzhiyun 0, &data0, &data1);
3715*4882a593Smuzhiyun if (status != VXGE_HW_OK)
3716*4882a593Smuzhiyun goto exit;
3717*4882a593Smuzhiyun
3718*4882a593Smuzhiyun data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
3719*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
3720*4882a593Smuzhiyun
3721*4882a593Smuzhiyun data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
3722*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
3723*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
3724*4882a593Smuzhiyun
3725*4882a593Smuzhiyun if (hash_type->hash_type_tcpipv4_en)
3726*4882a593Smuzhiyun data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
3727*4882a593Smuzhiyun
3728*4882a593Smuzhiyun if (hash_type->hash_type_ipv4_en)
3729*4882a593Smuzhiyun data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
3730*4882a593Smuzhiyun
3731*4882a593Smuzhiyun if (hash_type->hash_type_tcpipv6_en)
3732*4882a593Smuzhiyun data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
3733*4882a593Smuzhiyun
3734*4882a593Smuzhiyun if (hash_type->hash_type_ipv6_en)
3735*4882a593Smuzhiyun data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
3736*4882a593Smuzhiyun
3737*4882a593Smuzhiyun if (hash_type->hash_type_tcpipv6ex_en)
3738*4882a593Smuzhiyun data0 |=
3739*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
3740*4882a593Smuzhiyun
3741*4882a593Smuzhiyun if (hash_type->hash_type_ipv6ex_en)
3742*4882a593Smuzhiyun data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
3743*4882a593Smuzhiyun
3744*4882a593Smuzhiyun if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
3745*4882a593Smuzhiyun data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
3746*4882a593Smuzhiyun else
3747*4882a593Smuzhiyun data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
3748*4882a593Smuzhiyun
3749*4882a593Smuzhiyun status = __vxge_hw_vpath_rts_table_set(vp,
3750*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
3751*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
3752*4882a593Smuzhiyun 0, data0, 0);
3753*4882a593Smuzhiyun exit:
3754*4882a593Smuzhiyun return status;
3755*4882a593Smuzhiyun }
3756*4882a593Smuzhiyun
3757*4882a593Smuzhiyun static void
vxge_hw_rts_rth_data0_data1_get(u32 j,u64 * data0,u64 * data1,u16 flag,u8 * itable)3758*4882a593Smuzhiyun vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
3759*4882a593Smuzhiyun u16 flag, u8 *itable)
3760*4882a593Smuzhiyun {
3761*4882a593Smuzhiyun switch (flag) {
3762*4882a593Smuzhiyun case 1:
3763*4882a593Smuzhiyun *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
3764*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
3765*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
3766*4882a593Smuzhiyun itable[j]);
3767*4882a593Smuzhiyun fallthrough;
3768*4882a593Smuzhiyun case 2:
3769*4882a593Smuzhiyun *data0 |=
3770*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
3771*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
3772*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
3773*4882a593Smuzhiyun itable[j]);
3774*4882a593Smuzhiyun fallthrough;
3775*4882a593Smuzhiyun case 3:
3776*4882a593Smuzhiyun *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
3777*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
3778*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
3779*4882a593Smuzhiyun itable[j]);
3780*4882a593Smuzhiyun fallthrough;
3781*4882a593Smuzhiyun case 4:
3782*4882a593Smuzhiyun *data1 |=
3783*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
3784*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
3785*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
3786*4882a593Smuzhiyun itable[j]);
3787*4882a593Smuzhiyun default:
3788*4882a593Smuzhiyun return;
3789*4882a593Smuzhiyun }
3790*4882a593Smuzhiyun }
3791*4882a593Smuzhiyun /*
3792*4882a593Smuzhiyun * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
3793*4882a593Smuzhiyun */
vxge_hw_vpath_rts_rth_itable_set(struct __vxge_hw_vpath_handle ** vpath_handles,u32 vpath_count,u8 * mtable,u8 * itable,u32 itable_size)3794*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
3795*4882a593Smuzhiyun struct __vxge_hw_vpath_handle **vpath_handles,
3796*4882a593Smuzhiyun u32 vpath_count,
3797*4882a593Smuzhiyun u8 *mtable,
3798*4882a593Smuzhiyun u8 *itable,
3799*4882a593Smuzhiyun u32 itable_size)
3800*4882a593Smuzhiyun {
3801*4882a593Smuzhiyun u32 i, j, action, rts_table;
3802*4882a593Smuzhiyun u64 data0;
3803*4882a593Smuzhiyun u64 data1;
3804*4882a593Smuzhiyun u32 max_entries;
3805*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
3806*4882a593Smuzhiyun struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
3807*4882a593Smuzhiyun
3808*4882a593Smuzhiyun if (vp == NULL) {
3809*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_HANDLE;
3810*4882a593Smuzhiyun goto exit;
3811*4882a593Smuzhiyun }
3812*4882a593Smuzhiyun
3813*4882a593Smuzhiyun max_entries = (((u32)1) << itable_size);
3814*4882a593Smuzhiyun
3815*4882a593Smuzhiyun if (vp->vpath->hldev->config.rth_it_type
3816*4882a593Smuzhiyun == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
3817*4882a593Smuzhiyun action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
3818*4882a593Smuzhiyun rts_table =
3819*4882a593Smuzhiyun VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
3820*4882a593Smuzhiyun
3821*4882a593Smuzhiyun for (j = 0; j < max_entries; j++) {
3822*4882a593Smuzhiyun
3823*4882a593Smuzhiyun data1 = 0;
3824*4882a593Smuzhiyun
3825*4882a593Smuzhiyun data0 =
3826*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
3827*4882a593Smuzhiyun itable[j]);
3828*4882a593Smuzhiyun
3829*4882a593Smuzhiyun status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
3830*4882a593Smuzhiyun action, rts_table, j, data0, data1);
3831*4882a593Smuzhiyun
3832*4882a593Smuzhiyun if (status != VXGE_HW_OK)
3833*4882a593Smuzhiyun goto exit;
3834*4882a593Smuzhiyun }
3835*4882a593Smuzhiyun
3836*4882a593Smuzhiyun for (j = 0; j < max_entries; j++) {
3837*4882a593Smuzhiyun
3838*4882a593Smuzhiyun data1 = 0;
3839*4882a593Smuzhiyun
3840*4882a593Smuzhiyun data0 =
3841*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
3842*4882a593Smuzhiyun VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
3843*4882a593Smuzhiyun itable[j]);
3844*4882a593Smuzhiyun
3845*4882a593Smuzhiyun status = __vxge_hw_vpath_rts_table_set(
3846*4882a593Smuzhiyun vpath_handles[mtable[itable[j]]], action,
3847*4882a593Smuzhiyun rts_table, j, data0, data1);
3848*4882a593Smuzhiyun
3849*4882a593Smuzhiyun if (status != VXGE_HW_OK)
3850*4882a593Smuzhiyun goto exit;
3851*4882a593Smuzhiyun }
3852*4882a593Smuzhiyun } else {
3853*4882a593Smuzhiyun action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
3854*4882a593Smuzhiyun rts_table =
3855*4882a593Smuzhiyun VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
3856*4882a593Smuzhiyun for (i = 0; i < vpath_count; i++) {
3857*4882a593Smuzhiyun
3858*4882a593Smuzhiyun for (j = 0; j < max_entries;) {
3859*4882a593Smuzhiyun
3860*4882a593Smuzhiyun data0 = 0;
3861*4882a593Smuzhiyun data1 = 0;
3862*4882a593Smuzhiyun
3863*4882a593Smuzhiyun while (j < max_entries) {
3864*4882a593Smuzhiyun if (mtable[itable[j]] != i) {
3865*4882a593Smuzhiyun j++;
3866*4882a593Smuzhiyun continue;
3867*4882a593Smuzhiyun }
3868*4882a593Smuzhiyun vxge_hw_rts_rth_data0_data1_get(j,
3869*4882a593Smuzhiyun &data0, &data1, 1, itable);
3870*4882a593Smuzhiyun j++;
3871*4882a593Smuzhiyun break;
3872*4882a593Smuzhiyun }
3873*4882a593Smuzhiyun
3874*4882a593Smuzhiyun while (j < max_entries) {
3875*4882a593Smuzhiyun if (mtable[itable[j]] != i) {
3876*4882a593Smuzhiyun j++;
3877*4882a593Smuzhiyun continue;
3878*4882a593Smuzhiyun }
3879*4882a593Smuzhiyun vxge_hw_rts_rth_data0_data1_get(j,
3880*4882a593Smuzhiyun &data0, &data1, 2, itable);
3881*4882a593Smuzhiyun j++;
3882*4882a593Smuzhiyun break;
3883*4882a593Smuzhiyun }
3884*4882a593Smuzhiyun
3885*4882a593Smuzhiyun while (j < max_entries) {
3886*4882a593Smuzhiyun if (mtable[itable[j]] != i) {
3887*4882a593Smuzhiyun j++;
3888*4882a593Smuzhiyun continue;
3889*4882a593Smuzhiyun }
3890*4882a593Smuzhiyun vxge_hw_rts_rth_data0_data1_get(j,
3891*4882a593Smuzhiyun &data0, &data1, 3, itable);
3892*4882a593Smuzhiyun j++;
3893*4882a593Smuzhiyun break;
3894*4882a593Smuzhiyun }
3895*4882a593Smuzhiyun
3896*4882a593Smuzhiyun while (j < max_entries) {
3897*4882a593Smuzhiyun if (mtable[itable[j]] != i) {
3898*4882a593Smuzhiyun j++;
3899*4882a593Smuzhiyun continue;
3900*4882a593Smuzhiyun }
3901*4882a593Smuzhiyun vxge_hw_rts_rth_data0_data1_get(j,
3902*4882a593Smuzhiyun &data0, &data1, 4, itable);
3903*4882a593Smuzhiyun j++;
3904*4882a593Smuzhiyun break;
3905*4882a593Smuzhiyun }
3906*4882a593Smuzhiyun
3907*4882a593Smuzhiyun if (data0 != 0) {
3908*4882a593Smuzhiyun status = __vxge_hw_vpath_rts_table_set(
3909*4882a593Smuzhiyun vpath_handles[i],
3910*4882a593Smuzhiyun action, rts_table,
3911*4882a593Smuzhiyun 0, data0, data1);
3912*4882a593Smuzhiyun
3913*4882a593Smuzhiyun if (status != VXGE_HW_OK)
3914*4882a593Smuzhiyun goto exit;
3915*4882a593Smuzhiyun }
3916*4882a593Smuzhiyun }
3917*4882a593Smuzhiyun }
3918*4882a593Smuzhiyun }
3919*4882a593Smuzhiyun exit:
3920*4882a593Smuzhiyun return status;
3921*4882a593Smuzhiyun }
3922*4882a593Smuzhiyun
3923*4882a593Smuzhiyun /**
3924*4882a593Smuzhiyun * vxge_hw_vpath_check_leak - Check for memory leak
3925*4882a593Smuzhiyun * @ring: Handle to the ring object used for receive
3926*4882a593Smuzhiyun *
3927*4882a593Smuzhiyun * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
3928*4882a593Smuzhiyun * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
3929*4882a593Smuzhiyun * Returns: VXGE_HW_FAIL, if leak has occurred.
3930*4882a593Smuzhiyun *
3931*4882a593Smuzhiyun */
3932*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_vpath_check_leak(struct __vxge_hw_ring * ring)3933*4882a593Smuzhiyun vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
3934*4882a593Smuzhiyun {
3935*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
3936*4882a593Smuzhiyun u64 rxd_new_count, rxd_spat;
3937*4882a593Smuzhiyun
3938*4882a593Smuzhiyun if (ring == NULL)
3939*4882a593Smuzhiyun return status;
3940*4882a593Smuzhiyun
3941*4882a593Smuzhiyun rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
3942*4882a593Smuzhiyun rxd_spat = readq(&ring->vp_reg->prc_cfg6);
3943*4882a593Smuzhiyun rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
3944*4882a593Smuzhiyun
3945*4882a593Smuzhiyun if (rxd_new_count >= rxd_spat)
3946*4882a593Smuzhiyun status = VXGE_HW_FAIL;
3947*4882a593Smuzhiyun
3948*4882a593Smuzhiyun return status;
3949*4882a593Smuzhiyun }
3950*4882a593Smuzhiyun
3951*4882a593Smuzhiyun /*
3952*4882a593Smuzhiyun * __vxge_hw_vpath_mgmt_read
3953*4882a593Smuzhiyun * This routine reads the vpath_mgmt registers
3954*4882a593Smuzhiyun */
3955*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_mgmt_read(struct __vxge_hw_device * hldev,struct __vxge_hw_virtualpath * vpath)3956*4882a593Smuzhiyun __vxge_hw_vpath_mgmt_read(
3957*4882a593Smuzhiyun struct __vxge_hw_device *hldev,
3958*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath)
3959*4882a593Smuzhiyun {
3960*4882a593Smuzhiyun u32 i, mtu = 0, max_pyld = 0;
3961*4882a593Smuzhiyun u64 val64;
3962*4882a593Smuzhiyun
3963*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
3964*4882a593Smuzhiyun
3965*4882a593Smuzhiyun val64 = readq(&vpath->vpmgmt_reg->
3966*4882a593Smuzhiyun rxmac_cfg0_port_vpmgmt_clone[i]);
3967*4882a593Smuzhiyun max_pyld =
3968*4882a593Smuzhiyun (u32)
3969*4882a593Smuzhiyun VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
3970*4882a593Smuzhiyun (val64);
3971*4882a593Smuzhiyun if (mtu < max_pyld)
3972*4882a593Smuzhiyun mtu = max_pyld;
3973*4882a593Smuzhiyun }
3974*4882a593Smuzhiyun
3975*4882a593Smuzhiyun vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
3976*4882a593Smuzhiyun
3977*4882a593Smuzhiyun val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
3978*4882a593Smuzhiyun
3979*4882a593Smuzhiyun for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
3980*4882a593Smuzhiyun if (val64 & vxge_mBIT(i))
3981*4882a593Smuzhiyun vpath->vsport_number = i;
3982*4882a593Smuzhiyun }
3983*4882a593Smuzhiyun
3984*4882a593Smuzhiyun val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
3985*4882a593Smuzhiyun
3986*4882a593Smuzhiyun if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
3987*4882a593Smuzhiyun VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
3988*4882a593Smuzhiyun else
3989*4882a593Smuzhiyun VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
3990*4882a593Smuzhiyun
3991*4882a593Smuzhiyun return VXGE_HW_OK;
3992*4882a593Smuzhiyun }
3993*4882a593Smuzhiyun
3994*4882a593Smuzhiyun /*
3995*4882a593Smuzhiyun * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
3996*4882a593Smuzhiyun * This routine checks the vpath_rst_in_prog register to see if
3997*4882a593Smuzhiyun * adapter completed the reset process for the vpath
3998*4882a593Smuzhiyun */
3999*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath * vpath)4000*4882a593Smuzhiyun __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
4001*4882a593Smuzhiyun {
4002*4882a593Smuzhiyun enum vxge_hw_status status;
4003*4882a593Smuzhiyun
4004*4882a593Smuzhiyun status = __vxge_hw_device_register_poll(
4005*4882a593Smuzhiyun &vpath->hldev->common_reg->vpath_rst_in_prog,
4006*4882a593Smuzhiyun VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
4007*4882a593Smuzhiyun 1 << (16 - vpath->vp_id)),
4008*4882a593Smuzhiyun vpath->hldev->config.device_poll_millis);
4009*4882a593Smuzhiyun
4010*4882a593Smuzhiyun return status;
4011*4882a593Smuzhiyun }
4012*4882a593Smuzhiyun
4013*4882a593Smuzhiyun /*
4014*4882a593Smuzhiyun * __vxge_hw_vpath_reset
4015*4882a593Smuzhiyun * This routine resets the vpath on the device
4016*4882a593Smuzhiyun */
4017*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_reset(struct __vxge_hw_device * hldev,u32 vp_id)4018*4882a593Smuzhiyun __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
4019*4882a593Smuzhiyun {
4020*4882a593Smuzhiyun u64 val64;
4021*4882a593Smuzhiyun
4022*4882a593Smuzhiyun val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
4023*4882a593Smuzhiyun
4024*4882a593Smuzhiyun __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
4025*4882a593Smuzhiyun &hldev->common_reg->cmn_rsthdlr_cfg0);
4026*4882a593Smuzhiyun
4027*4882a593Smuzhiyun return VXGE_HW_OK;
4028*4882a593Smuzhiyun }
4029*4882a593Smuzhiyun
4030*4882a593Smuzhiyun /*
4031*4882a593Smuzhiyun * __vxge_hw_vpath_sw_reset
4032*4882a593Smuzhiyun * This routine resets the vpath structures
4033*4882a593Smuzhiyun */
4034*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_sw_reset(struct __vxge_hw_device * hldev,u32 vp_id)4035*4882a593Smuzhiyun __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
4036*4882a593Smuzhiyun {
4037*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
4038*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
4039*4882a593Smuzhiyun
4040*4882a593Smuzhiyun vpath = &hldev->virtual_paths[vp_id];
4041*4882a593Smuzhiyun
4042*4882a593Smuzhiyun if (vpath->ringh) {
4043*4882a593Smuzhiyun status = __vxge_hw_ring_reset(vpath->ringh);
4044*4882a593Smuzhiyun if (status != VXGE_HW_OK)
4045*4882a593Smuzhiyun goto exit;
4046*4882a593Smuzhiyun }
4047*4882a593Smuzhiyun
4048*4882a593Smuzhiyun if (vpath->fifoh)
4049*4882a593Smuzhiyun status = __vxge_hw_fifo_reset(vpath->fifoh);
4050*4882a593Smuzhiyun exit:
4051*4882a593Smuzhiyun return status;
4052*4882a593Smuzhiyun }
4053*4882a593Smuzhiyun
4054*4882a593Smuzhiyun /*
4055*4882a593Smuzhiyun * __vxge_hw_vpath_prc_configure
4056*4882a593Smuzhiyun * This routine configures the prc registers of virtual path using the config
4057*4882a593Smuzhiyun * passed
4058*4882a593Smuzhiyun */
4059*4882a593Smuzhiyun static void
__vxge_hw_vpath_prc_configure(struct __vxge_hw_device * hldev,u32 vp_id)4060*4882a593Smuzhiyun __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
4061*4882a593Smuzhiyun {
4062*4882a593Smuzhiyun u64 val64;
4063*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
4064*4882a593Smuzhiyun struct vxge_hw_vp_config *vp_config;
4065*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg;
4066*4882a593Smuzhiyun
4067*4882a593Smuzhiyun vpath = &hldev->virtual_paths[vp_id];
4068*4882a593Smuzhiyun vp_reg = vpath->vp_reg;
4069*4882a593Smuzhiyun vp_config = vpath->vp_config;
4070*4882a593Smuzhiyun
4071*4882a593Smuzhiyun if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
4072*4882a593Smuzhiyun return;
4073*4882a593Smuzhiyun
4074*4882a593Smuzhiyun val64 = readq(&vp_reg->prc_cfg1);
4075*4882a593Smuzhiyun val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
4076*4882a593Smuzhiyun writeq(val64, &vp_reg->prc_cfg1);
4077*4882a593Smuzhiyun
4078*4882a593Smuzhiyun val64 = readq(&vpath->vp_reg->prc_cfg6);
4079*4882a593Smuzhiyun val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
4080*4882a593Smuzhiyun writeq(val64, &vpath->vp_reg->prc_cfg6);
4081*4882a593Smuzhiyun
4082*4882a593Smuzhiyun val64 = readq(&vp_reg->prc_cfg7);
4083*4882a593Smuzhiyun
4084*4882a593Smuzhiyun if (vpath->vp_config->ring.scatter_mode !=
4085*4882a593Smuzhiyun VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
4086*4882a593Smuzhiyun
4087*4882a593Smuzhiyun val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
4088*4882a593Smuzhiyun
4089*4882a593Smuzhiyun switch (vpath->vp_config->ring.scatter_mode) {
4090*4882a593Smuzhiyun case VXGE_HW_RING_SCATTER_MODE_A:
4091*4882a593Smuzhiyun val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
4092*4882a593Smuzhiyun VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
4093*4882a593Smuzhiyun break;
4094*4882a593Smuzhiyun case VXGE_HW_RING_SCATTER_MODE_B:
4095*4882a593Smuzhiyun val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
4096*4882a593Smuzhiyun VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
4097*4882a593Smuzhiyun break;
4098*4882a593Smuzhiyun case VXGE_HW_RING_SCATTER_MODE_C:
4099*4882a593Smuzhiyun val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
4100*4882a593Smuzhiyun VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
4101*4882a593Smuzhiyun break;
4102*4882a593Smuzhiyun }
4103*4882a593Smuzhiyun }
4104*4882a593Smuzhiyun
4105*4882a593Smuzhiyun writeq(val64, &vp_reg->prc_cfg7);
4106*4882a593Smuzhiyun
4107*4882a593Smuzhiyun writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
4108*4882a593Smuzhiyun __vxge_hw_ring_first_block_address_get(
4109*4882a593Smuzhiyun vpath->ringh) >> 3), &vp_reg->prc_cfg5);
4110*4882a593Smuzhiyun
4111*4882a593Smuzhiyun val64 = readq(&vp_reg->prc_cfg4);
4112*4882a593Smuzhiyun val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
4113*4882a593Smuzhiyun val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
4114*4882a593Smuzhiyun
4115*4882a593Smuzhiyun val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
4116*4882a593Smuzhiyun VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
4117*4882a593Smuzhiyun
4118*4882a593Smuzhiyun if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
4119*4882a593Smuzhiyun val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
4120*4882a593Smuzhiyun else
4121*4882a593Smuzhiyun val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
4122*4882a593Smuzhiyun
4123*4882a593Smuzhiyun writeq(val64, &vp_reg->prc_cfg4);
4124*4882a593Smuzhiyun }
4125*4882a593Smuzhiyun
4126*4882a593Smuzhiyun /*
4127*4882a593Smuzhiyun * __vxge_hw_vpath_kdfc_configure
4128*4882a593Smuzhiyun * This routine configures the kdfc registers of virtual path using the
4129*4882a593Smuzhiyun * config passed
4130*4882a593Smuzhiyun */
4131*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device * hldev,u32 vp_id)4132*4882a593Smuzhiyun __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
4133*4882a593Smuzhiyun {
4134*4882a593Smuzhiyun u64 val64;
4135*4882a593Smuzhiyun u64 vpath_stride;
4136*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
4137*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
4138*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg;
4139*4882a593Smuzhiyun
4140*4882a593Smuzhiyun vpath = &hldev->virtual_paths[vp_id];
4141*4882a593Smuzhiyun vp_reg = vpath->vp_reg;
4142*4882a593Smuzhiyun status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
4143*4882a593Smuzhiyun
4144*4882a593Smuzhiyun if (status != VXGE_HW_OK)
4145*4882a593Smuzhiyun goto exit;
4146*4882a593Smuzhiyun
4147*4882a593Smuzhiyun val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
4148*4882a593Smuzhiyun
4149*4882a593Smuzhiyun vpath->max_kdfc_db =
4150*4882a593Smuzhiyun (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
4151*4882a593Smuzhiyun val64+1)/2;
4152*4882a593Smuzhiyun
4153*4882a593Smuzhiyun if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
4154*4882a593Smuzhiyun
4155*4882a593Smuzhiyun vpath->max_nofl_db = vpath->max_kdfc_db;
4156*4882a593Smuzhiyun
4157*4882a593Smuzhiyun if (vpath->max_nofl_db <
4158*4882a593Smuzhiyun ((vpath->vp_config->fifo.memblock_size /
4159*4882a593Smuzhiyun (vpath->vp_config->fifo.max_frags *
4160*4882a593Smuzhiyun sizeof(struct vxge_hw_fifo_txd))) *
4161*4882a593Smuzhiyun vpath->vp_config->fifo.fifo_blocks)) {
4162*4882a593Smuzhiyun
4163*4882a593Smuzhiyun return VXGE_HW_BADCFG_FIFO_BLOCKS;
4164*4882a593Smuzhiyun }
4165*4882a593Smuzhiyun val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
4166*4882a593Smuzhiyun (vpath->max_nofl_db*2)-1);
4167*4882a593Smuzhiyun }
4168*4882a593Smuzhiyun
4169*4882a593Smuzhiyun writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
4170*4882a593Smuzhiyun
4171*4882a593Smuzhiyun writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
4172*4882a593Smuzhiyun &vp_reg->kdfc_fifo_trpl_ctrl);
4173*4882a593Smuzhiyun
4174*4882a593Smuzhiyun val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
4175*4882a593Smuzhiyun
4176*4882a593Smuzhiyun val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
4177*4882a593Smuzhiyun VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
4178*4882a593Smuzhiyun
4179*4882a593Smuzhiyun val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
4180*4882a593Smuzhiyun VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
4181*4882a593Smuzhiyun #ifndef __BIG_ENDIAN
4182*4882a593Smuzhiyun VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
4183*4882a593Smuzhiyun #endif
4184*4882a593Smuzhiyun VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
4185*4882a593Smuzhiyun
4186*4882a593Smuzhiyun writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
4187*4882a593Smuzhiyun writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
4188*4882a593Smuzhiyun wmb();
4189*4882a593Smuzhiyun vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
4190*4882a593Smuzhiyun
4191*4882a593Smuzhiyun vpath->nofl_db =
4192*4882a593Smuzhiyun (struct __vxge_hw_non_offload_db_wrapper __iomem *)
4193*4882a593Smuzhiyun (hldev->kdfc + (vp_id *
4194*4882a593Smuzhiyun VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
4195*4882a593Smuzhiyun vpath_stride)));
4196*4882a593Smuzhiyun exit:
4197*4882a593Smuzhiyun return status;
4198*4882a593Smuzhiyun }
4199*4882a593Smuzhiyun
4200*4882a593Smuzhiyun /*
4201*4882a593Smuzhiyun * __vxge_hw_vpath_mac_configure
4202*4882a593Smuzhiyun * This routine configures the mac of virtual path using the config passed
4203*4882a593Smuzhiyun */
4204*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_mac_configure(struct __vxge_hw_device * hldev,u32 vp_id)4205*4882a593Smuzhiyun __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
4206*4882a593Smuzhiyun {
4207*4882a593Smuzhiyun u64 val64;
4208*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
4209*4882a593Smuzhiyun struct vxge_hw_vp_config *vp_config;
4210*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg;
4211*4882a593Smuzhiyun
4212*4882a593Smuzhiyun vpath = &hldev->virtual_paths[vp_id];
4213*4882a593Smuzhiyun vp_reg = vpath->vp_reg;
4214*4882a593Smuzhiyun vp_config = vpath->vp_config;
4215*4882a593Smuzhiyun
4216*4882a593Smuzhiyun writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
4217*4882a593Smuzhiyun vpath->vsport_number), &vp_reg->xmac_vsport_choice);
4218*4882a593Smuzhiyun
4219*4882a593Smuzhiyun if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
4220*4882a593Smuzhiyun
4221*4882a593Smuzhiyun val64 = readq(&vp_reg->xmac_rpa_vcfg);
4222*4882a593Smuzhiyun
4223*4882a593Smuzhiyun if (vp_config->rpa_strip_vlan_tag !=
4224*4882a593Smuzhiyun VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
4225*4882a593Smuzhiyun if (vp_config->rpa_strip_vlan_tag)
4226*4882a593Smuzhiyun val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
4227*4882a593Smuzhiyun else
4228*4882a593Smuzhiyun val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
4229*4882a593Smuzhiyun }
4230*4882a593Smuzhiyun
4231*4882a593Smuzhiyun writeq(val64, &vp_reg->xmac_rpa_vcfg);
4232*4882a593Smuzhiyun val64 = readq(&vp_reg->rxmac_vcfg0);
4233*4882a593Smuzhiyun
4234*4882a593Smuzhiyun if (vp_config->mtu !=
4235*4882a593Smuzhiyun VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
4236*4882a593Smuzhiyun val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
4237*4882a593Smuzhiyun if ((vp_config->mtu +
4238*4882a593Smuzhiyun VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
4239*4882a593Smuzhiyun val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
4240*4882a593Smuzhiyun vp_config->mtu +
4241*4882a593Smuzhiyun VXGE_HW_MAC_HEADER_MAX_SIZE);
4242*4882a593Smuzhiyun else
4243*4882a593Smuzhiyun val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
4244*4882a593Smuzhiyun vpath->max_mtu);
4245*4882a593Smuzhiyun }
4246*4882a593Smuzhiyun
4247*4882a593Smuzhiyun writeq(val64, &vp_reg->rxmac_vcfg0);
4248*4882a593Smuzhiyun
4249*4882a593Smuzhiyun val64 = readq(&vp_reg->rxmac_vcfg1);
4250*4882a593Smuzhiyun
4251*4882a593Smuzhiyun val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
4252*4882a593Smuzhiyun VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
4253*4882a593Smuzhiyun
4254*4882a593Smuzhiyun if (hldev->config.rth_it_type ==
4255*4882a593Smuzhiyun VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
4256*4882a593Smuzhiyun val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
4257*4882a593Smuzhiyun 0x2) |
4258*4882a593Smuzhiyun VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
4259*4882a593Smuzhiyun }
4260*4882a593Smuzhiyun
4261*4882a593Smuzhiyun writeq(val64, &vp_reg->rxmac_vcfg1);
4262*4882a593Smuzhiyun }
4263*4882a593Smuzhiyun return VXGE_HW_OK;
4264*4882a593Smuzhiyun }
4265*4882a593Smuzhiyun
4266*4882a593Smuzhiyun /*
4267*4882a593Smuzhiyun * __vxge_hw_vpath_tim_configure
4268*4882a593Smuzhiyun * This routine configures the tim registers of virtual path using the config
4269*4882a593Smuzhiyun * passed
4270*4882a593Smuzhiyun */
4271*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_tim_configure(struct __vxge_hw_device * hldev,u32 vp_id)4272*4882a593Smuzhiyun __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
4273*4882a593Smuzhiyun {
4274*4882a593Smuzhiyun u64 val64;
4275*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
4276*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg;
4277*4882a593Smuzhiyun struct vxge_hw_vp_config *config;
4278*4882a593Smuzhiyun
4279*4882a593Smuzhiyun vpath = &hldev->virtual_paths[vp_id];
4280*4882a593Smuzhiyun vp_reg = vpath->vp_reg;
4281*4882a593Smuzhiyun config = vpath->vp_config;
4282*4882a593Smuzhiyun
4283*4882a593Smuzhiyun writeq(0, &vp_reg->tim_dest_addr);
4284*4882a593Smuzhiyun writeq(0, &vp_reg->tim_vpath_map);
4285*4882a593Smuzhiyun writeq(0, &vp_reg->tim_bitmap);
4286*4882a593Smuzhiyun writeq(0, &vp_reg->tim_remap);
4287*4882a593Smuzhiyun
4288*4882a593Smuzhiyun if (config->ring.enable == VXGE_HW_RING_ENABLE)
4289*4882a593Smuzhiyun writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
4290*4882a593Smuzhiyun (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
4291*4882a593Smuzhiyun VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
4292*4882a593Smuzhiyun
4293*4882a593Smuzhiyun val64 = readq(&vp_reg->tim_pci_cfg);
4294*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
4295*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_pci_cfg);
4296*4882a593Smuzhiyun
4297*4882a593Smuzhiyun if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
4298*4882a593Smuzhiyun
4299*4882a593Smuzhiyun val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
4300*4882a593Smuzhiyun
4301*4882a593Smuzhiyun if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
4302*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
4303*4882a593Smuzhiyun 0x3ffffff);
4304*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
4305*4882a593Smuzhiyun config->tti.btimer_val);
4306*4882a593Smuzhiyun }
4307*4882a593Smuzhiyun
4308*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
4309*4882a593Smuzhiyun
4310*4882a593Smuzhiyun if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
4311*4882a593Smuzhiyun if (config->tti.timer_ac_en)
4312*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
4313*4882a593Smuzhiyun else
4314*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
4315*4882a593Smuzhiyun }
4316*4882a593Smuzhiyun
4317*4882a593Smuzhiyun if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
4318*4882a593Smuzhiyun if (config->tti.timer_ci_en)
4319*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
4320*4882a593Smuzhiyun else
4321*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
4322*4882a593Smuzhiyun }
4323*4882a593Smuzhiyun
4324*4882a593Smuzhiyun if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
4325*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
4326*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
4327*4882a593Smuzhiyun config->tti.urange_a);
4328*4882a593Smuzhiyun }
4329*4882a593Smuzhiyun
4330*4882a593Smuzhiyun if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
4331*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
4332*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
4333*4882a593Smuzhiyun config->tti.urange_b);
4334*4882a593Smuzhiyun }
4335*4882a593Smuzhiyun
4336*4882a593Smuzhiyun if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
4337*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
4338*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
4339*4882a593Smuzhiyun config->tti.urange_c);
4340*4882a593Smuzhiyun }
4341*4882a593Smuzhiyun
4342*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
4343*4882a593Smuzhiyun vpath->tim_tti_cfg1_saved = val64;
4344*4882a593Smuzhiyun
4345*4882a593Smuzhiyun val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
4346*4882a593Smuzhiyun
4347*4882a593Smuzhiyun if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
4348*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
4349*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
4350*4882a593Smuzhiyun config->tti.uec_a);
4351*4882a593Smuzhiyun }
4352*4882a593Smuzhiyun
4353*4882a593Smuzhiyun if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
4354*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
4355*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
4356*4882a593Smuzhiyun config->tti.uec_b);
4357*4882a593Smuzhiyun }
4358*4882a593Smuzhiyun
4359*4882a593Smuzhiyun if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
4360*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
4361*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
4362*4882a593Smuzhiyun config->tti.uec_c);
4363*4882a593Smuzhiyun }
4364*4882a593Smuzhiyun
4365*4882a593Smuzhiyun if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
4366*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
4367*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
4368*4882a593Smuzhiyun config->tti.uec_d);
4369*4882a593Smuzhiyun }
4370*4882a593Smuzhiyun
4371*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
4372*4882a593Smuzhiyun val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
4373*4882a593Smuzhiyun
4374*4882a593Smuzhiyun if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
4375*4882a593Smuzhiyun if (config->tti.timer_ri_en)
4376*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
4377*4882a593Smuzhiyun else
4378*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
4379*4882a593Smuzhiyun }
4380*4882a593Smuzhiyun
4381*4882a593Smuzhiyun if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
4382*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
4383*4882a593Smuzhiyun 0x3ffffff);
4384*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
4385*4882a593Smuzhiyun config->tti.rtimer_val);
4386*4882a593Smuzhiyun }
4387*4882a593Smuzhiyun
4388*4882a593Smuzhiyun if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
4389*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
4390*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(vp_id);
4391*4882a593Smuzhiyun }
4392*4882a593Smuzhiyun
4393*4882a593Smuzhiyun if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
4394*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
4395*4882a593Smuzhiyun 0x3ffffff);
4396*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
4397*4882a593Smuzhiyun config->tti.ltimer_val);
4398*4882a593Smuzhiyun }
4399*4882a593Smuzhiyun
4400*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
4401*4882a593Smuzhiyun vpath->tim_tti_cfg3_saved = val64;
4402*4882a593Smuzhiyun }
4403*4882a593Smuzhiyun
4404*4882a593Smuzhiyun if (config->ring.enable == VXGE_HW_RING_ENABLE) {
4405*4882a593Smuzhiyun
4406*4882a593Smuzhiyun val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
4407*4882a593Smuzhiyun
4408*4882a593Smuzhiyun if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
4409*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
4410*4882a593Smuzhiyun 0x3ffffff);
4411*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
4412*4882a593Smuzhiyun config->rti.btimer_val);
4413*4882a593Smuzhiyun }
4414*4882a593Smuzhiyun
4415*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
4416*4882a593Smuzhiyun
4417*4882a593Smuzhiyun if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
4418*4882a593Smuzhiyun if (config->rti.timer_ac_en)
4419*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
4420*4882a593Smuzhiyun else
4421*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
4422*4882a593Smuzhiyun }
4423*4882a593Smuzhiyun
4424*4882a593Smuzhiyun if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
4425*4882a593Smuzhiyun if (config->rti.timer_ci_en)
4426*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
4427*4882a593Smuzhiyun else
4428*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
4429*4882a593Smuzhiyun }
4430*4882a593Smuzhiyun
4431*4882a593Smuzhiyun if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
4432*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
4433*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
4434*4882a593Smuzhiyun config->rti.urange_a);
4435*4882a593Smuzhiyun }
4436*4882a593Smuzhiyun
4437*4882a593Smuzhiyun if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
4438*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
4439*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
4440*4882a593Smuzhiyun config->rti.urange_b);
4441*4882a593Smuzhiyun }
4442*4882a593Smuzhiyun
4443*4882a593Smuzhiyun if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
4444*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
4445*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
4446*4882a593Smuzhiyun config->rti.urange_c);
4447*4882a593Smuzhiyun }
4448*4882a593Smuzhiyun
4449*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
4450*4882a593Smuzhiyun vpath->tim_rti_cfg1_saved = val64;
4451*4882a593Smuzhiyun
4452*4882a593Smuzhiyun val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
4453*4882a593Smuzhiyun
4454*4882a593Smuzhiyun if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
4455*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
4456*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
4457*4882a593Smuzhiyun config->rti.uec_a);
4458*4882a593Smuzhiyun }
4459*4882a593Smuzhiyun
4460*4882a593Smuzhiyun if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
4461*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
4462*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
4463*4882a593Smuzhiyun config->rti.uec_b);
4464*4882a593Smuzhiyun }
4465*4882a593Smuzhiyun
4466*4882a593Smuzhiyun if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
4467*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
4468*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
4469*4882a593Smuzhiyun config->rti.uec_c);
4470*4882a593Smuzhiyun }
4471*4882a593Smuzhiyun
4472*4882a593Smuzhiyun if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
4473*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
4474*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
4475*4882a593Smuzhiyun config->rti.uec_d);
4476*4882a593Smuzhiyun }
4477*4882a593Smuzhiyun
4478*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
4479*4882a593Smuzhiyun val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
4480*4882a593Smuzhiyun
4481*4882a593Smuzhiyun if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
4482*4882a593Smuzhiyun if (config->rti.timer_ri_en)
4483*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
4484*4882a593Smuzhiyun else
4485*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
4486*4882a593Smuzhiyun }
4487*4882a593Smuzhiyun
4488*4882a593Smuzhiyun if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
4489*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
4490*4882a593Smuzhiyun 0x3ffffff);
4491*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
4492*4882a593Smuzhiyun config->rti.rtimer_val);
4493*4882a593Smuzhiyun }
4494*4882a593Smuzhiyun
4495*4882a593Smuzhiyun if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
4496*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
4497*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(vp_id);
4498*4882a593Smuzhiyun }
4499*4882a593Smuzhiyun
4500*4882a593Smuzhiyun if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
4501*4882a593Smuzhiyun val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
4502*4882a593Smuzhiyun 0x3ffffff);
4503*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
4504*4882a593Smuzhiyun config->rti.ltimer_val);
4505*4882a593Smuzhiyun }
4506*4882a593Smuzhiyun
4507*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
4508*4882a593Smuzhiyun vpath->tim_rti_cfg3_saved = val64;
4509*4882a593Smuzhiyun }
4510*4882a593Smuzhiyun
4511*4882a593Smuzhiyun val64 = 0;
4512*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
4513*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
4514*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
4515*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
4516*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
4517*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
4518*4882a593Smuzhiyun
4519*4882a593Smuzhiyun val64 = VXGE_HW_TIM_WRKLD_CLC_WRKLD_EVAL_PRD(150);
4520*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_WRKLD_CLC_WRKLD_EVAL_DIV(0);
4521*4882a593Smuzhiyun val64 |= VXGE_HW_TIM_WRKLD_CLC_CNT_RX_TX(3);
4522*4882a593Smuzhiyun writeq(val64, &vp_reg->tim_wrkld_clc);
4523*4882a593Smuzhiyun
4524*4882a593Smuzhiyun return VXGE_HW_OK;
4525*4882a593Smuzhiyun }
4526*4882a593Smuzhiyun
4527*4882a593Smuzhiyun /*
4528*4882a593Smuzhiyun * __vxge_hw_vpath_initialize
4529*4882a593Smuzhiyun * This routine is the final phase of init which initializes the
4530*4882a593Smuzhiyun * registers of the vpath using the configuration passed.
4531*4882a593Smuzhiyun */
4532*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vpath_initialize(struct __vxge_hw_device * hldev,u32 vp_id)4533*4882a593Smuzhiyun __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
4534*4882a593Smuzhiyun {
4535*4882a593Smuzhiyun u64 val64;
4536*4882a593Smuzhiyun u32 val32;
4537*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
4538*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
4539*4882a593Smuzhiyun struct vxge_hw_vpath_reg __iomem *vp_reg;
4540*4882a593Smuzhiyun
4541*4882a593Smuzhiyun vpath = &hldev->virtual_paths[vp_id];
4542*4882a593Smuzhiyun
4543*4882a593Smuzhiyun if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
4544*4882a593Smuzhiyun status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
4545*4882a593Smuzhiyun goto exit;
4546*4882a593Smuzhiyun }
4547*4882a593Smuzhiyun vp_reg = vpath->vp_reg;
4548*4882a593Smuzhiyun
4549*4882a593Smuzhiyun status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
4550*4882a593Smuzhiyun if (status != VXGE_HW_OK)
4551*4882a593Smuzhiyun goto exit;
4552*4882a593Smuzhiyun
4553*4882a593Smuzhiyun status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
4554*4882a593Smuzhiyun if (status != VXGE_HW_OK)
4555*4882a593Smuzhiyun goto exit;
4556*4882a593Smuzhiyun
4557*4882a593Smuzhiyun status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
4558*4882a593Smuzhiyun if (status != VXGE_HW_OK)
4559*4882a593Smuzhiyun goto exit;
4560*4882a593Smuzhiyun
4561*4882a593Smuzhiyun status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
4562*4882a593Smuzhiyun if (status != VXGE_HW_OK)
4563*4882a593Smuzhiyun goto exit;
4564*4882a593Smuzhiyun
4565*4882a593Smuzhiyun val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
4566*4882a593Smuzhiyun
4567*4882a593Smuzhiyun /* Get MRRS value from device control */
4568*4882a593Smuzhiyun status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
4569*4882a593Smuzhiyun if (status == VXGE_HW_OK) {
4570*4882a593Smuzhiyun val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
4571*4882a593Smuzhiyun val64 &=
4572*4882a593Smuzhiyun ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
4573*4882a593Smuzhiyun val64 |=
4574*4882a593Smuzhiyun VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
4575*4882a593Smuzhiyun
4576*4882a593Smuzhiyun val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
4577*4882a593Smuzhiyun }
4578*4882a593Smuzhiyun
4579*4882a593Smuzhiyun val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
4580*4882a593Smuzhiyun val64 |=
4581*4882a593Smuzhiyun VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
4582*4882a593Smuzhiyun VXGE_HW_MAX_PAYLOAD_SIZE_512);
4583*4882a593Smuzhiyun
4584*4882a593Smuzhiyun val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
4585*4882a593Smuzhiyun writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
4586*4882a593Smuzhiyun
4587*4882a593Smuzhiyun exit:
4588*4882a593Smuzhiyun return status;
4589*4882a593Smuzhiyun }
4590*4882a593Smuzhiyun
4591*4882a593Smuzhiyun /*
4592*4882a593Smuzhiyun * __vxge_hw_vp_terminate - Terminate Virtual Path structure
4593*4882a593Smuzhiyun * This routine closes all channels it opened and freeup memory
4594*4882a593Smuzhiyun */
__vxge_hw_vp_terminate(struct __vxge_hw_device * hldev,u32 vp_id)4595*4882a593Smuzhiyun static void __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
4596*4882a593Smuzhiyun {
4597*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
4598*4882a593Smuzhiyun
4599*4882a593Smuzhiyun vpath = &hldev->virtual_paths[vp_id];
4600*4882a593Smuzhiyun
4601*4882a593Smuzhiyun if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
4602*4882a593Smuzhiyun goto exit;
4603*4882a593Smuzhiyun
4604*4882a593Smuzhiyun VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
4605*4882a593Smuzhiyun vpath->hldev->tim_int_mask1, vpath->vp_id);
4606*4882a593Smuzhiyun hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
4607*4882a593Smuzhiyun
4608*4882a593Smuzhiyun /* If the whole struct __vxge_hw_virtualpath is zeroed, nothing will
4609*4882a593Smuzhiyun * work after the interface is brought down.
4610*4882a593Smuzhiyun */
4611*4882a593Smuzhiyun spin_lock(&vpath->lock);
4612*4882a593Smuzhiyun vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
4613*4882a593Smuzhiyun spin_unlock(&vpath->lock);
4614*4882a593Smuzhiyun
4615*4882a593Smuzhiyun vpath->vpmgmt_reg = NULL;
4616*4882a593Smuzhiyun vpath->nofl_db = NULL;
4617*4882a593Smuzhiyun vpath->max_mtu = 0;
4618*4882a593Smuzhiyun vpath->vsport_number = 0;
4619*4882a593Smuzhiyun vpath->max_kdfc_db = 0;
4620*4882a593Smuzhiyun vpath->max_nofl_db = 0;
4621*4882a593Smuzhiyun vpath->ringh = NULL;
4622*4882a593Smuzhiyun vpath->fifoh = NULL;
4623*4882a593Smuzhiyun memset(&vpath->vpath_handles, 0, sizeof(struct list_head));
4624*4882a593Smuzhiyun vpath->stats_block = NULL;
4625*4882a593Smuzhiyun vpath->hw_stats = NULL;
4626*4882a593Smuzhiyun vpath->hw_stats_sav = NULL;
4627*4882a593Smuzhiyun vpath->sw_stats = NULL;
4628*4882a593Smuzhiyun
4629*4882a593Smuzhiyun exit:
4630*4882a593Smuzhiyun return;
4631*4882a593Smuzhiyun }
4632*4882a593Smuzhiyun
4633*4882a593Smuzhiyun /*
4634*4882a593Smuzhiyun * __vxge_hw_vp_initialize - Initialize Virtual Path structure
4635*4882a593Smuzhiyun * This routine is the initial phase of init which resets the vpath and
4636*4882a593Smuzhiyun * initializes the software support structures.
4637*4882a593Smuzhiyun */
4638*4882a593Smuzhiyun static enum vxge_hw_status
__vxge_hw_vp_initialize(struct __vxge_hw_device * hldev,u32 vp_id,struct vxge_hw_vp_config * config)4639*4882a593Smuzhiyun __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
4640*4882a593Smuzhiyun struct vxge_hw_vp_config *config)
4641*4882a593Smuzhiyun {
4642*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
4643*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
4644*4882a593Smuzhiyun
4645*4882a593Smuzhiyun if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
4646*4882a593Smuzhiyun status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
4647*4882a593Smuzhiyun goto exit;
4648*4882a593Smuzhiyun }
4649*4882a593Smuzhiyun
4650*4882a593Smuzhiyun vpath = &hldev->virtual_paths[vp_id];
4651*4882a593Smuzhiyun
4652*4882a593Smuzhiyun spin_lock_init(&vpath->lock);
4653*4882a593Smuzhiyun vpath->vp_id = vp_id;
4654*4882a593Smuzhiyun vpath->vp_open = VXGE_HW_VP_OPEN;
4655*4882a593Smuzhiyun vpath->hldev = hldev;
4656*4882a593Smuzhiyun vpath->vp_config = config;
4657*4882a593Smuzhiyun vpath->vp_reg = hldev->vpath_reg[vp_id];
4658*4882a593Smuzhiyun vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
4659*4882a593Smuzhiyun
4660*4882a593Smuzhiyun __vxge_hw_vpath_reset(hldev, vp_id);
4661*4882a593Smuzhiyun
4662*4882a593Smuzhiyun status = __vxge_hw_vpath_reset_check(vpath);
4663*4882a593Smuzhiyun if (status != VXGE_HW_OK) {
4664*4882a593Smuzhiyun memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
4665*4882a593Smuzhiyun goto exit;
4666*4882a593Smuzhiyun }
4667*4882a593Smuzhiyun
4668*4882a593Smuzhiyun status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
4669*4882a593Smuzhiyun if (status != VXGE_HW_OK) {
4670*4882a593Smuzhiyun memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
4671*4882a593Smuzhiyun goto exit;
4672*4882a593Smuzhiyun }
4673*4882a593Smuzhiyun
4674*4882a593Smuzhiyun INIT_LIST_HEAD(&vpath->vpath_handles);
4675*4882a593Smuzhiyun
4676*4882a593Smuzhiyun vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
4677*4882a593Smuzhiyun
4678*4882a593Smuzhiyun VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
4679*4882a593Smuzhiyun hldev->tim_int_mask1, vp_id);
4680*4882a593Smuzhiyun
4681*4882a593Smuzhiyun status = __vxge_hw_vpath_initialize(hldev, vp_id);
4682*4882a593Smuzhiyun if (status != VXGE_HW_OK)
4683*4882a593Smuzhiyun __vxge_hw_vp_terminate(hldev, vp_id);
4684*4882a593Smuzhiyun exit:
4685*4882a593Smuzhiyun return status;
4686*4882a593Smuzhiyun }
4687*4882a593Smuzhiyun
4688*4882a593Smuzhiyun /*
4689*4882a593Smuzhiyun * vxge_hw_vpath_mtu_set - Set MTU.
4690*4882a593Smuzhiyun * Set new MTU value. Example, to use jumbo frames:
4691*4882a593Smuzhiyun * vxge_hw_vpath_mtu_set(my_device, 9600);
4692*4882a593Smuzhiyun */
4693*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle * vp,u32 new_mtu)4694*4882a593Smuzhiyun vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
4695*4882a593Smuzhiyun {
4696*4882a593Smuzhiyun u64 val64;
4697*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
4698*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
4699*4882a593Smuzhiyun
4700*4882a593Smuzhiyun if (vp == NULL) {
4701*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_HANDLE;
4702*4882a593Smuzhiyun goto exit;
4703*4882a593Smuzhiyun }
4704*4882a593Smuzhiyun vpath = vp->vpath;
4705*4882a593Smuzhiyun
4706*4882a593Smuzhiyun new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
4707*4882a593Smuzhiyun
4708*4882a593Smuzhiyun if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
4709*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_MTU_SIZE;
4710*4882a593Smuzhiyun
4711*4882a593Smuzhiyun val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
4712*4882a593Smuzhiyun
4713*4882a593Smuzhiyun val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
4714*4882a593Smuzhiyun val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
4715*4882a593Smuzhiyun
4716*4882a593Smuzhiyun writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
4717*4882a593Smuzhiyun
4718*4882a593Smuzhiyun vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
4719*4882a593Smuzhiyun
4720*4882a593Smuzhiyun exit:
4721*4882a593Smuzhiyun return status;
4722*4882a593Smuzhiyun }
4723*4882a593Smuzhiyun
4724*4882a593Smuzhiyun /*
4725*4882a593Smuzhiyun * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
4726*4882a593Smuzhiyun * Enable the DMA vpath statistics. The function is to be called to re-enable
4727*4882a593Smuzhiyun * the adapter to update stats into the host memory
4728*4882a593Smuzhiyun */
4729*4882a593Smuzhiyun static enum vxge_hw_status
vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle * vp)4730*4882a593Smuzhiyun vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
4731*4882a593Smuzhiyun {
4732*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
4733*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
4734*4882a593Smuzhiyun
4735*4882a593Smuzhiyun vpath = vp->vpath;
4736*4882a593Smuzhiyun
4737*4882a593Smuzhiyun if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
4738*4882a593Smuzhiyun status = VXGE_HW_ERR_VPATH_NOT_OPEN;
4739*4882a593Smuzhiyun goto exit;
4740*4882a593Smuzhiyun }
4741*4882a593Smuzhiyun
4742*4882a593Smuzhiyun memcpy(vpath->hw_stats_sav, vpath->hw_stats,
4743*4882a593Smuzhiyun sizeof(struct vxge_hw_vpath_stats_hw_info));
4744*4882a593Smuzhiyun
4745*4882a593Smuzhiyun status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
4746*4882a593Smuzhiyun exit:
4747*4882a593Smuzhiyun return status;
4748*4882a593Smuzhiyun }
4749*4882a593Smuzhiyun
4750*4882a593Smuzhiyun /*
4751*4882a593Smuzhiyun * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
4752*4882a593Smuzhiyun * This function allocates a block from block pool or from the system
4753*4882a593Smuzhiyun */
4754*4882a593Smuzhiyun static struct __vxge_hw_blockpool_entry *
__vxge_hw_blockpool_block_allocate(struct __vxge_hw_device * devh,u32 size)4755*4882a593Smuzhiyun __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
4756*4882a593Smuzhiyun {
4757*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry *entry = NULL;
4758*4882a593Smuzhiyun struct __vxge_hw_blockpool *blockpool;
4759*4882a593Smuzhiyun
4760*4882a593Smuzhiyun blockpool = &devh->block_pool;
4761*4882a593Smuzhiyun
4762*4882a593Smuzhiyun if (size == blockpool->block_size) {
4763*4882a593Smuzhiyun
4764*4882a593Smuzhiyun if (!list_empty(&blockpool->free_block_list))
4765*4882a593Smuzhiyun entry = (struct __vxge_hw_blockpool_entry *)
4766*4882a593Smuzhiyun list_first_entry(&blockpool->free_block_list,
4767*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry,
4768*4882a593Smuzhiyun item);
4769*4882a593Smuzhiyun
4770*4882a593Smuzhiyun if (entry != NULL) {
4771*4882a593Smuzhiyun list_del(&entry->item);
4772*4882a593Smuzhiyun blockpool->pool_size--;
4773*4882a593Smuzhiyun }
4774*4882a593Smuzhiyun }
4775*4882a593Smuzhiyun
4776*4882a593Smuzhiyun if (entry != NULL)
4777*4882a593Smuzhiyun __vxge_hw_blockpool_blocks_add(blockpool);
4778*4882a593Smuzhiyun
4779*4882a593Smuzhiyun return entry;
4780*4882a593Smuzhiyun }
4781*4882a593Smuzhiyun
4782*4882a593Smuzhiyun /*
4783*4882a593Smuzhiyun * vxge_hw_vpath_open - Open a virtual path on a given adapter
4784*4882a593Smuzhiyun * This function is used to open access to virtual path of an
4785*4882a593Smuzhiyun * adapter for offload, GRO operations. This function returns
4786*4882a593Smuzhiyun * synchronously.
4787*4882a593Smuzhiyun */
4788*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_vpath_open(struct __vxge_hw_device * hldev,struct vxge_hw_vpath_attr * attr,struct __vxge_hw_vpath_handle ** vpath_handle)4789*4882a593Smuzhiyun vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
4790*4882a593Smuzhiyun struct vxge_hw_vpath_attr *attr,
4791*4882a593Smuzhiyun struct __vxge_hw_vpath_handle **vpath_handle)
4792*4882a593Smuzhiyun {
4793*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath;
4794*4882a593Smuzhiyun struct __vxge_hw_vpath_handle *vp;
4795*4882a593Smuzhiyun enum vxge_hw_status status;
4796*4882a593Smuzhiyun
4797*4882a593Smuzhiyun vpath = &hldev->virtual_paths[attr->vp_id];
4798*4882a593Smuzhiyun
4799*4882a593Smuzhiyun if (vpath->vp_open == VXGE_HW_VP_OPEN) {
4800*4882a593Smuzhiyun status = VXGE_HW_ERR_INVALID_STATE;
4801*4882a593Smuzhiyun goto vpath_open_exit1;
4802*4882a593Smuzhiyun }
4803*4882a593Smuzhiyun
4804*4882a593Smuzhiyun status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
4805*4882a593Smuzhiyun &hldev->config.vp_config[attr->vp_id]);
4806*4882a593Smuzhiyun if (status != VXGE_HW_OK)
4807*4882a593Smuzhiyun goto vpath_open_exit1;
4808*4882a593Smuzhiyun
4809*4882a593Smuzhiyun vp = vzalloc(sizeof(struct __vxge_hw_vpath_handle));
4810*4882a593Smuzhiyun if (vp == NULL) {
4811*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
4812*4882a593Smuzhiyun goto vpath_open_exit2;
4813*4882a593Smuzhiyun }
4814*4882a593Smuzhiyun
4815*4882a593Smuzhiyun vp->vpath = vpath;
4816*4882a593Smuzhiyun
4817*4882a593Smuzhiyun if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
4818*4882a593Smuzhiyun status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
4819*4882a593Smuzhiyun if (status != VXGE_HW_OK)
4820*4882a593Smuzhiyun goto vpath_open_exit6;
4821*4882a593Smuzhiyun }
4822*4882a593Smuzhiyun
4823*4882a593Smuzhiyun if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
4824*4882a593Smuzhiyun status = __vxge_hw_ring_create(vp, &attr->ring_attr);
4825*4882a593Smuzhiyun if (status != VXGE_HW_OK)
4826*4882a593Smuzhiyun goto vpath_open_exit7;
4827*4882a593Smuzhiyun
4828*4882a593Smuzhiyun __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
4829*4882a593Smuzhiyun }
4830*4882a593Smuzhiyun
4831*4882a593Smuzhiyun vpath->fifoh->tx_intr_num =
4832*4882a593Smuzhiyun (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
4833*4882a593Smuzhiyun VXGE_HW_VPATH_INTR_TX;
4834*4882a593Smuzhiyun
4835*4882a593Smuzhiyun vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
4836*4882a593Smuzhiyun VXGE_HW_BLOCK_SIZE);
4837*4882a593Smuzhiyun if (vpath->stats_block == NULL) {
4838*4882a593Smuzhiyun status = VXGE_HW_ERR_OUT_OF_MEMORY;
4839*4882a593Smuzhiyun goto vpath_open_exit8;
4840*4882a593Smuzhiyun }
4841*4882a593Smuzhiyun
4842*4882a593Smuzhiyun vpath->hw_stats = vpath->stats_block->memblock;
4843*4882a593Smuzhiyun memset(vpath->hw_stats, 0,
4844*4882a593Smuzhiyun sizeof(struct vxge_hw_vpath_stats_hw_info));
4845*4882a593Smuzhiyun
4846*4882a593Smuzhiyun hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
4847*4882a593Smuzhiyun vpath->hw_stats;
4848*4882a593Smuzhiyun
4849*4882a593Smuzhiyun vpath->hw_stats_sav =
4850*4882a593Smuzhiyun &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
4851*4882a593Smuzhiyun memset(vpath->hw_stats_sav, 0,
4852*4882a593Smuzhiyun sizeof(struct vxge_hw_vpath_stats_hw_info));
4853*4882a593Smuzhiyun
4854*4882a593Smuzhiyun writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
4855*4882a593Smuzhiyun
4856*4882a593Smuzhiyun status = vxge_hw_vpath_stats_enable(vp);
4857*4882a593Smuzhiyun if (status != VXGE_HW_OK)
4858*4882a593Smuzhiyun goto vpath_open_exit8;
4859*4882a593Smuzhiyun
4860*4882a593Smuzhiyun list_add(&vp->item, &vpath->vpath_handles);
4861*4882a593Smuzhiyun
4862*4882a593Smuzhiyun hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
4863*4882a593Smuzhiyun
4864*4882a593Smuzhiyun *vpath_handle = vp;
4865*4882a593Smuzhiyun
4866*4882a593Smuzhiyun attr->fifo_attr.userdata = vpath->fifoh;
4867*4882a593Smuzhiyun attr->ring_attr.userdata = vpath->ringh;
4868*4882a593Smuzhiyun
4869*4882a593Smuzhiyun return VXGE_HW_OK;
4870*4882a593Smuzhiyun
4871*4882a593Smuzhiyun vpath_open_exit8:
4872*4882a593Smuzhiyun if (vpath->ringh != NULL)
4873*4882a593Smuzhiyun __vxge_hw_ring_delete(vp);
4874*4882a593Smuzhiyun vpath_open_exit7:
4875*4882a593Smuzhiyun if (vpath->fifoh != NULL)
4876*4882a593Smuzhiyun __vxge_hw_fifo_delete(vp);
4877*4882a593Smuzhiyun vpath_open_exit6:
4878*4882a593Smuzhiyun vfree(vp);
4879*4882a593Smuzhiyun vpath_open_exit2:
4880*4882a593Smuzhiyun __vxge_hw_vp_terminate(hldev, attr->vp_id);
4881*4882a593Smuzhiyun vpath_open_exit1:
4882*4882a593Smuzhiyun
4883*4882a593Smuzhiyun return status;
4884*4882a593Smuzhiyun }
4885*4882a593Smuzhiyun
4886*4882a593Smuzhiyun /**
4887*4882a593Smuzhiyun * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
4888*4882a593Smuzhiyun * (vpath) open
4889*4882a593Smuzhiyun * @vp: Handle got from previous vpath open
4890*4882a593Smuzhiyun *
4891*4882a593Smuzhiyun * This function is used to close access to virtual path opened
4892*4882a593Smuzhiyun * earlier.
4893*4882a593Smuzhiyun */
vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle * vp)4894*4882a593Smuzhiyun void vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
4895*4882a593Smuzhiyun {
4896*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath = vp->vpath;
4897*4882a593Smuzhiyun struct __vxge_hw_ring *ring = vpath->ringh;
4898*4882a593Smuzhiyun struct vxgedev *vdev = netdev_priv(vpath->hldev->ndev);
4899*4882a593Smuzhiyun u64 new_count, val64, val164;
4900*4882a593Smuzhiyun
4901*4882a593Smuzhiyun if (vdev->titan1) {
4902*4882a593Smuzhiyun new_count = readq(&vpath->vp_reg->rxdmem_size);
4903*4882a593Smuzhiyun new_count &= 0x1fff;
4904*4882a593Smuzhiyun } else
4905*4882a593Smuzhiyun new_count = ring->config->ring_blocks * VXGE_HW_BLOCK_SIZE / 8;
4906*4882a593Smuzhiyun
4907*4882a593Smuzhiyun val164 = VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count);
4908*4882a593Smuzhiyun
4909*4882a593Smuzhiyun writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
4910*4882a593Smuzhiyun &vpath->vp_reg->prc_rxd_doorbell);
4911*4882a593Smuzhiyun readl(&vpath->vp_reg->prc_rxd_doorbell);
4912*4882a593Smuzhiyun
4913*4882a593Smuzhiyun val164 /= 2;
4914*4882a593Smuzhiyun val64 = readq(&vpath->vp_reg->prc_cfg6);
4915*4882a593Smuzhiyun val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
4916*4882a593Smuzhiyun val64 &= 0x1ff;
4917*4882a593Smuzhiyun
4918*4882a593Smuzhiyun /*
4919*4882a593Smuzhiyun * Each RxD is of 4 qwords
4920*4882a593Smuzhiyun */
4921*4882a593Smuzhiyun new_count -= (val64 + 1);
4922*4882a593Smuzhiyun val64 = min(val164, new_count) / 4;
4923*4882a593Smuzhiyun
4924*4882a593Smuzhiyun ring->rxds_limit = min(ring->rxds_limit, val64);
4925*4882a593Smuzhiyun if (ring->rxds_limit < 4)
4926*4882a593Smuzhiyun ring->rxds_limit = 4;
4927*4882a593Smuzhiyun }
4928*4882a593Smuzhiyun
4929*4882a593Smuzhiyun /*
4930*4882a593Smuzhiyun * __vxge_hw_blockpool_block_free - Frees a block from block pool
4931*4882a593Smuzhiyun * @devh: Hal device
4932*4882a593Smuzhiyun * @entry: Entry of block to be freed
4933*4882a593Smuzhiyun *
4934*4882a593Smuzhiyun * This function frees a block from block pool
4935*4882a593Smuzhiyun */
4936*4882a593Smuzhiyun static void
__vxge_hw_blockpool_block_free(struct __vxge_hw_device * devh,struct __vxge_hw_blockpool_entry * entry)4937*4882a593Smuzhiyun __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
4938*4882a593Smuzhiyun struct __vxge_hw_blockpool_entry *entry)
4939*4882a593Smuzhiyun {
4940*4882a593Smuzhiyun struct __vxge_hw_blockpool *blockpool;
4941*4882a593Smuzhiyun
4942*4882a593Smuzhiyun blockpool = &devh->block_pool;
4943*4882a593Smuzhiyun
4944*4882a593Smuzhiyun if (entry->length == blockpool->block_size) {
4945*4882a593Smuzhiyun list_add(&entry->item, &blockpool->free_block_list);
4946*4882a593Smuzhiyun blockpool->pool_size++;
4947*4882a593Smuzhiyun }
4948*4882a593Smuzhiyun
4949*4882a593Smuzhiyun __vxge_hw_blockpool_blocks_remove(blockpool);
4950*4882a593Smuzhiyun }
4951*4882a593Smuzhiyun
4952*4882a593Smuzhiyun /*
4953*4882a593Smuzhiyun * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
4954*4882a593Smuzhiyun * This function is used to close access to virtual path opened
4955*4882a593Smuzhiyun * earlier.
4956*4882a593Smuzhiyun */
vxge_hw_vpath_close(struct __vxge_hw_vpath_handle * vp)4957*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
4958*4882a593Smuzhiyun {
4959*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath = NULL;
4960*4882a593Smuzhiyun struct __vxge_hw_device *devh = NULL;
4961*4882a593Smuzhiyun u32 vp_id = vp->vpath->vp_id;
4962*4882a593Smuzhiyun u32 is_empty = TRUE;
4963*4882a593Smuzhiyun enum vxge_hw_status status = VXGE_HW_OK;
4964*4882a593Smuzhiyun
4965*4882a593Smuzhiyun vpath = vp->vpath;
4966*4882a593Smuzhiyun devh = vpath->hldev;
4967*4882a593Smuzhiyun
4968*4882a593Smuzhiyun if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
4969*4882a593Smuzhiyun status = VXGE_HW_ERR_VPATH_NOT_OPEN;
4970*4882a593Smuzhiyun goto vpath_close_exit;
4971*4882a593Smuzhiyun }
4972*4882a593Smuzhiyun
4973*4882a593Smuzhiyun list_del(&vp->item);
4974*4882a593Smuzhiyun
4975*4882a593Smuzhiyun if (!list_empty(&vpath->vpath_handles)) {
4976*4882a593Smuzhiyun list_add(&vp->item, &vpath->vpath_handles);
4977*4882a593Smuzhiyun is_empty = FALSE;
4978*4882a593Smuzhiyun }
4979*4882a593Smuzhiyun
4980*4882a593Smuzhiyun if (!is_empty) {
4981*4882a593Smuzhiyun status = VXGE_HW_FAIL;
4982*4882a593Smuzhiyun goto vpath_close_exit;
4983*4882a593Smuzhiyun }
4984*4882a593Smuzhiyun
4985*4882a593Smuzhiyun devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
4986*4882a593Smuzhiyun
4987*4882a593Smuzhiyun if (vpath->ringh != NULL)
4988*4882a593Smuzhiyun __vxge_hw_ring_delete(vp);
4989*4882a593Smuzhiyun
4990*4882a593Smuzhiyun if (vpath->fifoh != NULL)
4991*4882a593Smuzhiyun __vxge_hw_fifo_delete(vp);
4992*4882a593Smuzhiyun
4993*4882a593Smuzhiyun if (vpath->stats_block != NULL)
4994*4882a593Smuzhiyun __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
4995*4882a593Smuzhiyun
4996*4882a593Smuzhiyun vfree(vp);
4997*4882a593Smuzhiyun
4998*4882a593Smuzhiyun __vxge_hw_vp_terminate(devh, vp_id);
4999*4882a593Smuzhiyun
5000*4882a593Smuzhiyun vpath_close_exit:
5001*4882a593Smuzhiyun return status;
5002*4882a593Smuzhiyun }
5003*4882a593Smuzhiyun
5004*4882a593Smuzhiyun /*
5005*4882a593Smuzhiyun * vxge_hw_vpath_reset - Resets vpath
5006*4882a593Smuzhiyun * This function is used to request a reset of vpath
5007*4882a593Smuzhiyun */
vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle * vp)5008*4882a593Smuzhiyun enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
5009*4882a593Smuzhiyun {
5010*4882a593Smuzhiyun enum vxge_hw_status status;
5011*4882a593Smuzhiyun u32 vp_id;
5012*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath = vp->vpath;
5013*4882a593Smuzhiyun
5014*4882a593Smuzhiyun vp_id = vpath->vp_id;
5015*4882a593Smuzhiyun
5016*4882a593Smuzhiyun if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
5017*4882a593Smuzhiyun status = VXGE_HW_ERR_VPATH_NOT_OPEN;
5018*4882a593Smuzhiyun goto exit;
5019*4882a593Smuzhiyun }
5020*4882a593Smuzhiyun
5021*4882a593Smuzhiyun status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
5022*4882a593Smuzhiyun if (status == VXGE_HW_OK)
5023*4882a593Smuzhiyun vpath->sw_stats->soft_reset_cnt++;
5024*4882a593Smuzhiyun exit:
5025*4882a593Smuzhiyun return status;
5026*4882a593Smuzhiyun }
5027*4882a593Smuzhiyun
5028*4882a593Smuzhiyun /*
5029*4882a593Smuzhiyun * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
5030*4882a593Smuzhiyun * This function poll's for the vpath reset completion and re initializes
5031*4882a593Smuzhiyun * the vpath.
5032*4882a593Smuzhiyun */
5033*4882a593Smuzhiyun enum vxge_hw_status
vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle * vp)5034*4882a593Smuzhiyun vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
5035*4882a593Smuzhiyun {
5036*4882a593Smuzhiyun struct __vxge_hw_virtualpath *vpath = NULL;
5037*4882a593Smuzhiyun enum vxge_hw_status status;
5038*4882a593Smuzhiyun struct __vxge_hw_device *hldev;
5039*4882a593Smuzhiyun u32 vp_id;
5040*4882a593Smuzhiyun
5041*4882a593Smuzhiyun vp_id = vp->vpath->vp_id;
5042*4882a593Smuzhiyun vpath = vp->vpath;
5043*4882a593Smuzhiyun hldev = vpath->hldev;
5044*4882a593Smuzhiyun
5045*4882a593Smuzhiyun if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
5046*4882a593Smuzhiyun status = VXGE_HW_ERR_VPATH_NOT_OPEN;
5047*4882a593Smuzhiyun goto exit;
5048*4882a593Smuzhiyun }
5049*4882a593Smuzhiyun
5050*4882a593Smuzhiyun status = __vxge_hw_vpath_reset_check(vpath);
5051*4882a593Smuzhiyun if (status != VXGE_HW_OK)
5052*4882a593Smuzhiyun goto exit;
5053*4882a593Smuzhiyun
5054*4882a593Smuzhiyun status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
5055*4882a593Smuzhiyun if (status != VXGE_HW_OK)
5056*4882a593Smuzhiyun goto exit;
5057*4882a593Smuzhiyun
5058*4882a593Smuzhiyun status = __vxge_hw_vpath_initialize(hldev, vp_id);
5059*4882a593Smuzhiyun if (status != VXGE_HW_OK)
5060*4882a593Smuzhiyun goto exit;
5061*4882a593Smuzhiyun
5062*4882a593Smuzhiyun if (vpath->ringh != NULL)
5063*4882a593Smuzhiyun __vxge_hw_vpath_prc_configure(hldev, vp_id);
5064*4882a593Smuzhiyun
5065*4882a593Smuzhiyun memset(vpath->hw_stats, 0,
5066*4882a593Smuzhiyun sizeof(struct vxge_hw_vpath_stats_hw_info));
5067*4882a593Smuzhiyun
5068*4882a593Smuzhiyun memset(vpath->hw_stats_sav, 0,
5069*4882a593Smuzhiyun sizeof(struct vxge_hw_vpath_stats_hw_info));
5070*4882a593Smuzhiyun
5071*4882a593Smuzhiyun writeq(vpath->stats_block->dma_addr,
5072*4882a593Smuzhiyun &vpath->vp_reg->stats_cfg);
5073*4882a593Smuzhiyun
5074*4882a593Smuzhiyun status = vxge_hw_vpath_stats_enable(vp);
5075*4882a593Smuzhiyun
5076*4882a593Smuzhiyun exit:
5077*4882a593Smuzhiyun return status;
5078*4882a593Smuzhiyun }
5079*4882a593Smuzhiyun
5080*4882a593Smuzhiyun /*
5081*4882a593Smuzhiyun * vxge_hw_vpath_enable - Enable vpath.
5082*4882a593Smuzhiyun * This routine clears the vpath reset thereby enabling a vpath
5083*4882a593Smuzhiyun * to start forwarding frames and generating interrupts.
5084*4882a593Smuzhiyun */
5085*4882a593Smuzhiyun void
vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle * vp)5086*4882a593Smuzhiyun vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
5087*4882a593Smuzhiyun {
5088*4882a593Smuzhiyun struct __vxge_hw_device *hldev;
5089*4882a593Smuzhiyun u64 val64;
5090*4882a593Smuzhiyun
5091*4882a593Smuzhiyun hldev = vp->vpath->hldev;
5092*4882a593Smuzhiyun
5093*4882a593Smuzhiyun val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
5094*4882a593Smuzhiyun 1 << (16 - vp->vpath->vp_id));
5095*4882a593Smuzhiyun
5096*4882a593Smuzhiyun __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
5097*4882a593Smuzhiyun &hldev->common_reg->cmn_rsthdlr_cfg1);
5098*4882a593Smuzhiyun }
5099