xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/neterion/s2io-regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /************************************************************************
2*4882a593Smuzhiyun  * regs.h: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
3*4882a593Smuzhiyun  * Copyright(c) 2002-2010 Exar Corp.
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun  * This software may be used and distributed according to the terms of
6*4882a593Smuzhiyun  * the GNU General Public License (GPL), incorporated herein by reference.
7*4882a593Smuzhiyun  * Drivers based on or derived from this code fall under the GPL and must
8*4882a593Smuzhiyun  * retain the authorship, copyright and license notice.  This file is not
9*4882a593Smuzhiyun  * a complete program and may only be used when the entire operating
10*4882a593Smuzhiyun  * system is licensed under the GPL.
11*4882a593Smuzhiyun  * See the file COPYING in this distribution for more information.
12*4882a593Smuzhiyun  ************************************************************************/
13*4882a593Smuzhiyun #ifndef _REGS_H
14*4882a593Smuzhiyun #define _REGS_H
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define TBD 0
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun struct XENA_dev_config {
19*4882a593Smuzhiyun /* Convention: mHAL_XXX is mask, vHAL_XXX is value */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* General Control-Status Registers */
22*4882a593Smuzhiyun 	u64 general_int_status;
23*4882a593Smuzhiyun #define GEN_INTR_TXPIC             s2BIT(0)
24*4882a593Smuzhiyun #define GEN_INTR_TXDMA             s2BIT(1)
25*4882a593Smuzhiyun #define GEN_INTR_TXMAC             s2BIT(2)
26*4882a593Smuzhiyun #define GEN_INTR_TXXGXS            s2BIT(3)
27*4882a593Smuzhiyun #define GEN_INTR_TXTRAFFIC         s2BIT(8)
28*4882a593Smuzhiyun #define GEN_INTR_RXPIC             s2BIT(32)
29*4882a593Smuzhiyun #define GEN_INTR_RXDMA             s2BIT(33)
30*4882a593Smuzhiyun #define GEN_INTR_RXMAC             s2BIT(34)
31*4882a593Smuzhiyun #define GEN_INTR_MC                s2BIT(35)
32*4882a593Smuzhiyun #define GEN_INTR_RXXGXS            s2BIT(36)
33*4882a593Smuzhiyun #define GEN_INTR_RXTRAFFIC         s2BIT(40)
34*4882a593Smuzhiyun #define GEN_ERROR_INTR             GEN_INTR_TXPIC | GEN_INTR_RXPIC | \
35*4882a593Smuzhiyun                                    GEN_INTR_TXDMA | GEN_INTR_RXDMA | \
36*4882a593Smuzhiyun                                    GEN_INTR_TXMAC | GEN_INTR_RXMAC | \
37*4882a593Smuzhiyun                                    GEN_INTR_TXXGXS| GEN_INTR_RXXGXS| \
38*4882a593Smuzhiyun                                    GEN_INTR_MC
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	u64 general_int_mask;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	u8 unused0[0x100 - 0x10];
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	u64 sw_reset;
45*4882a593Smuzhiyun /* XGXS must be removed from reset only once. */
46*4882a593Smuzhiyun #define SW_RESET_XENA              vBIT(0xA5,0,8)
47*4882a593Smuzhiyun #define SW_RESET_FLASH             vBIT(0xA5,8,8)
48*4882a593Smuzhiyun #define SW_RESET_EOI               vBIT(0xA5,16,8)
49*4882a593Smuzhiyun #define SW_RESET_ALL               (SW_RESET_XENA     |   \
50*4882a593Smuzhiyun                                     SW_RESET_FLASH    |   \
51*4882a593Smuzhiyun                                     SW_RESET_EOI)
52*4882a593Smuzhiyun /* The SW_RESET register must read this value after a successful reset. */
53*4882a593Smuzhiyun #define	SW_RESET_RAW_VAL			0xA5000000
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	u64 adapter_status;
57*4882a593Smuzhiyun #define ADAPTER_STATUS_TDMA_READY          s2BIT(0)
58*4882a593Smuzhiyun #define ADAPTER_STATUS_RDMA_READY          s2BIT(1)
59*4882a593Smuzhiyun #define ADAPTER_STATUS_PFC_READY           s2BIT(2)
60*4882a593Smuzhiyun #define ADAPTER_STATUS_TMAC_BUF_EMPTY      s2BIT(3)
61*4882a593Smuzhiyun #define ADAPTER_STATUS_PIC_QUIESCENT       s2BIT(5)
62*4882a593Smuzhiyun #define ADAPTER_STATUS_RMAC_REMOTE_FAULT   s2BIT(6)
63*4882a593Smuzhiyun #define ADAPTER_STATUS_RMAC_LOCAL_FAULT    s2BIT(7)
64*4882a593Smuzhiyun #define ADAPTER_STATUS_RMAC_PCC_IDLE       vBIT(0xFF,8,8)
65*4882a593Smuzhiyun #define ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE  vBIT(0x0F,8,8)
66*4882a593Smuzhiyun #define ADAPTER_STATUS_RC_PRC_QUIESCENT    vBIT(0xFF,16,8)
67*4882a593Smuzhiyun #define ADAPTER_STATUS_MC_DRAM_READY       s2BIT(24)
68*4882a593Smuzhiyun #define ADAPTER_STATUS_MC_QUEUES_READY     s2BIT(25)
69*4882a593Smuzhiyun #define ADAPTER_STATUS_RIC_RUNNING         s2BIT(26)
70*4882a593Smuzhiyun #define ADAPTER_STATUS_M_PLL_LOCK          s2BIT(30)
71*4882a593Smuzhiyun #define ADAPTER_STATUS_P_PLL_LOCK          s2BIT(31)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	u64 adapter_control;
74*4882a593Smuzhiyun #define ADAPTER_CNTL_EN                    s2BIT(7)
75*4882a593Smuzhiyun #define ADAPTER_EOI_TX_ON                  s2BIT(15)
76*4882a593Smuzhiyun #define ADAPTER_LED_ON                     s2BIT(23)
77*4882a593Smuzhiyun #define ADAPTER_UDPI(val)                  vBIT(val,36,4)
78*4882a593Smuzhiyun #define ADAPTER_WAIT_INT                   s2BIT(48)
79*4882a593Smuzhiyun #define ADAPTER_ECC_EN                     s2BIT(55)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	u64 serr_source;
82*4882a593Smuzhiyun #define SERR_SOURCE_PIC			s2BIT(0)
83*4882a593Smuzhiyun #define SERR_SOURCE_TXDMA		s2BIT(1)
84*4882a593Smuzhiyun #define SERR_SOURCE_RXDMA		s2BIT(2)
85*4882a593Smuzhiyun #define SERR_SOURCE_MAC                 s2BIT(3)
86*4882a593Smuzhiyun #define SERR_SOURCE_MC                  s2BIT(4)
87*4882a593Smuzhiyun #define SERR_SOURCE_XGXS                s2BIT(5)
88*4882a593Smuzhiyun #define	SERR_SOURCE_ANY			(SERR_SOURCE_PIC	| \
89*4882a593Smuzhiyun 					SERR_SOURCE_TXDMA	| \
90*4882a593Smuzhiyun 					SERR_SOURCE_RXDMA	| \
91*4882a593Smuzhiyun 					SERR_SOURCE_MAC		| \
92*4882a593Smuzhiyun 					SERR_SOURCE_MC		| \
93*4882a593Smuzhiyun 					SERR_SOURCE_XGXS)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	u64 pci_mode;
96*4882a593Smuzhiyun #define	GET_PCI_MODE(val)		((val & vBIT(0xF, 0, 4)) >> 60)
97*4882a593Smuzhiyun #define	PCI_MODE_PCI_33			0
98*4882a593Smuzhiyun #define	PCI_MODE_PCI_66			0x1
99*4882a593Smuzhiyun #define	PCI_MODE_PCIX_M1_66		0x2
100*4882a593Smuzhiyun #define	PCI_MODE_PCIX_M1_100		0x3
101*4882a593Smuzhiyun #define	PCI_MODE_PCIX_M1_133		0x4
102*4882a593Smuzhiyun #define	PCI_MODE_PCIX_M2_66		0x5
103*4882a593Smuzhiyun #define	PCI_MODE_PCIX_M2_100		0x6
104*4882a593Smuzhiyun #define	PCI_MODE_PCIX_M2_133		0x7
105*4882a593Smuzhiyun #define	PCI_MODE_UNSUPPORTED		s2BIT(0)
106*4882a593Smuzhiyun #define	PCI_MODE_32_BITS		s2BIT(8)
107*4882a593Smuzhiyun #define	PCI_MODE_UNKNOWN_MODE		s2BIT(9)
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	u8 unused_0[0x800 - 0x128];
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* PCI-X Controller registers */
112*4882a593Smuzhiyun 	u64 pic_int_status;
113*4882a593Smuzhiyun 	u64 pic_int_mask;
114*4882a593Smuzhiyun #define PIC_INT_TX                     s2BIT(0)
115*4882a593Smuzhiyun #define PIC_INT_FLSH                   s2BIT(1)
116*4882a593Smuzhiyun #define PIC_INT_MDIO                   s2BIT(2)
117*4882a593Smuzhiyun #define PIC_INT_IIC                    s2BIT(3)
118*4882a593Smuzhiyun #define PIC_INT_GPIO                   s2BIT(4)
119*4882a593Smuzhiyun #define PIC_INT_RX                     s2BIT(32)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	u64 txpic_int_reg;
122*4882a593Smuzhiyun 	u64 txpic_int_mask;
123*4882a593Smuzhiyun #define PCIX_INT_REG_ECC_SG_ERR                s2BIT(0)
124*4882a593Smuzhiyun #define PCIX_INT_REG_ECC_DB_ERR                s2BIT(1)
125*4882a593Smuzhiyun #define PCIX_INT_REG_FLASHR_R_FSM_ERR          s2BIT(8)
126*4882a593Smuzhiyun #define PCIX_INT_REG_FLASHR_W_FSM_ERR          s2BIT(9)
127*4882a593Smuzhiyun #define PCIX_INT_REG_INI_TX_FSM_SERR           s2BIT(10)
128*4882a593Smuzhiyun #define PCIX_INT_REG_INI_TXO_FSM_ERR           s2BIT(11)
129*4882a593Smuzhiyun #define PCIX_INT_REG_TRT_FSM_SERR              s2BIT(13)
130*4882a593Smuzhiyun #define PCIX_INT_REG_SRT_FSM_SERR              s2BIT(14)
131*4882a593Smuzhiyun #define PCIX_INT_REG_PIFR_FSM_SERR             s2BIT(15)
132*4882a593Smuzhiyun #define PCIX_INT_REG_WRC_TX_SEND_FSM_SERR      s2BIT(21)
133*4882a593Smuzhiyun #define PCIX_INT_REG_RRC_TX_REQ_FSM_SERR       s2BIT(23)
134*4882a593Smuzhiyun #define PCIX_INT_REG_INI_RX_FSM_SERR           s2BIT(48)
135*4882a593Smuzhiyun #define PCIX_INT_REG_RA_RX_FSM_SERR            s2BIT(50)
136*4882a593Smuzhiyun /*
137*4882a593Smuzhiyun #define PCIX_INT_REG_WRC_RX_SEND_FSM_SERR      s2BIT(52)
138*4882a593Smuzhiyun #define PCIX_INT_REG_RRC_RX_REQ_FSM_SERR       s2BIT(54)
139*4882a593Smuzhiyun #define PCIX_INT_REG_RRC_RX_SPLIT_FSM_SERR     s2BIT(58)
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun 	u64 txpic_alarms;
142*4882a593Smuzhiyun 	u64 rxpic_int_reg;
143*4882a593Smuzhiyun 	u64 rxpic_int_mask;
144*4882a593Smuzhiyun 	u64 rxpic_alarms;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	u64 flsh_int_reg;
147*4882a593Smuzhiyun 	u64 flsh_int_mask;
148*4882a593Smuzhiyun #define PIC_FLSH_INT_REG_CYCLE_FSM_ERR         s2BIT(63)
149*4882a593Smuzhiyun #define PIC_FLSH_INT_REG_ERR                   s2BIT(62)
150*4882a593Smuzhiyun 	u64 flash_alarms;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	u64 mdio_int_reg;
153*4882a593Smuzhiyun 	u64 mdio_int_mask;
154*4882a593Smuzhiyun #define MDIO_INT_REG_MDIO_BUS_ERR              s2BIT(0)
155*4882a593Smuzhiyun #define MDIO_INT_REG_DTX_BUS_ERR               s2BIT(8)
156*4882a593Smuzhiyun #define MDIO_INT_REG_LASI                      s2BIT(39)
157*4882a593Smuzhiyun 	u64 mdio_alarms;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	u64 iic_int_reg;
160*4882a593Smuzhiyun 	u64 iic_int_mask;
161*4882a593Smuzhiyun #define IIC_INT_REG_BUS_FSM_ERR                s2BIT(4)
162*4882a593Smuzhiyun #define IIC_INT_REG_BIT_FSM_ERR                s2BIT(5)
163*4882a593Smuzhiyun #define IIC_INT_REG_CYCLE_FSM_ERR              s2BIT(6)
164*4882a593Smuzhiyun #define IIC_INT_REG_REQ_FSM_ERR                s2BIT(7)
165*4882a593Smuzhiyun #define IIC_INT_REG_ACK_ERR                    s2BIT(8)
166*4882a593Smuzhiyun 	u64 iic_alarms;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	u8 unused4[0x08];
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	u64 gpio_int_reg;
171*4882a593Smuzhiyun #define GPIO_INT_REG_DP_ERR_INT                s2BIT(0)
172*4882a593Smuzhiyun #define GPIO_INT_REG_LINK_DOWN                 s2BIT(1)
173*4882a593Smuzhiyun #define GPIO_INT_REG_LINK_UP                   s2BIT(2)
174*4882a593Smuzhiyun 	u64 gpio_int_mask;
175*4882a593Smuzhiyun #define GPIO_INT_MASK_LINK_DOWN                s2BIT(1)
176*4882a593Smuzhiyun #define GPIO_INT_MASK_LINK_UP                  s2BIT(2)
177*4882a593Smuzhiyun 	u64 gpio_alarms;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	u8 unused5[0x38];
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	u64 tx_traffic_int;
182*4882a593Smuzhiyun #define TX_TRAFFIC_INT_n(n)                    s2BIT(n)
183*4882a593Smuzhiyun 	u64 tx_traffic_mask;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	u64 rx_traffic_int;
186*4882a593Smuzhiyun #define RX_TRAFFIC_INT_n(n)                    s2BIT(n)
187*4882a593Smuzhiyun 	u64 rx_traffic_mask;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* PIC Control registers */
190*4882a593Smuzhiyun 	u64 pic_control;
191*4882a593Smuzhiyun #define PIC_CNTL_RX_ALARM_MAP_1                s2BIT(0)
192*4882a593Smuzhiyun #define PIC_CNTL_SHARED_SPLITS(n)              vBIT(n,11,5)
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	u64 swapper_ctrl;
195*4882a593Smuzhiyun #define SWAPPER_CTRL_PIF_R_FE                  s2BIT(0)
196*4882a593Smuzhiyun #define SWAPPER_CTRL_PIF_R_SE                  s2BIT(1)
197*4882a593Smuzhiyun #define SWAPPER_CTRL_PIF_W_FE                  s2BIT(8)
198*4882a593Smuzhiyun #define SWAPPER_CTRL_PIF_W_SE                  s2BIT(9)
199*4882a593Smuzhiyun #define SWAPPER_CTRL_TXP_FE                    s2BIT(16)
200*4882a593Smuzhiyun #define SWAPPER_CTRL_TXP_SE                    s2BIT(17)
201*4882a593Smuzhiyun #define SWAPPER_CTRL_TXD_R_FE                  s2BIT(18)
202*4882a593Smuzhiyun #define SWAPPER_CTRL_TXD_R_SE                  s2BIT(19)
203*4882a593Smuzhiyun #define SWAPPER_CTRL_TXD_W_FE                  s2BIT(20)
204*4882a593Smuzhiyun #define SWAPPER_CTRL_TXD_W_SE                  s2BIT(21)
205*4882a593Smuzhiyun #define SWAPPER_CTRL_TXF_R_FE                  s2BIT(22)
206*4882a593Smuzhiyun #define SWAPPER_CTRL_TXF_R_SE                  s2BIT(23)
207*4882a593Smuzhiyun #define SWAPPER_CTRL_RXD_R_FE                  s2BIT(32)
208*4882a593Smuzhiyun #define SWAPPER_CTRL_RXD_R_SE                  s2BIT(33)
209*4882a593Smuzhiyun #define SWAPPER_CTRL_RXD_W_FE                  s2BIT(34)
210*4882a593Smuzhiyun #define SWAPPER_CTRL_RXD_W_SE                  s2BIT(35)
211*4882a593Smuzhiyun #define SWAPPER_CTRL_RXF_W_FE                  s2BIT(36)
212*4882a593Smuzhiyun #define SWAPPER_CTRL_RXF_W_SE                  s2BIT(37)
213*4882a593Smuzhiyun #define SWAPPER_CTRL_XMSI_FE                   s2BIT(40)
214*4882a593Smuzhiyun #define SWAPPER_CTRL_XMSI_SE                   s2BIT(41)
215*4882a593Smuzhiyun #define SWAPPER_CTRL_STATS_FE                  s2BIT(48)
216*4882a593Smuzhiyun #define SWAPPER_CTRL_STATS_SE                  s2BIT(49)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	u64 pif_rd_swapper_fb;
219*4882a593Smuzhiyun #define IF_RD_SWAPPER_FB                            0x0123456789ABCDEF
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	u64 scheduled_int_ctrl;
222*4882a593Smuzhiyun #define SCHED_INT_CTRL_TIMER_EN                s2BIT(0)
223*4882a593Smuzhiyun #define SCHED_INT_CTRL_ONE_SHOT                s2BIT(1)
224*4882a593Smuzhiyun #define SCHED_INT_CTRL_INT2MSI(val)		vBIT(val,10,6)
225*4882a593Smuzhiyun #define SCHED_INT_PERIOD                       TBD
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	u64 txreqtimeout;
228*4882a593Smuzhiyun #define TXREQTO_VAL(val)						vBIT(val,0,32)
229*4882a593Smuzhiyun #define TXREQTO_EN								s2BIT(63)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	u64 statsreqtimeout;
232*4882a593Smuzhiyun #define STATREQTO_VAL(n)                       TBD
233*4882a593Smuzhiyun #define STATREQTO_EN                           s2BIT(63)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	u64 read_retry_delay;
236*4882a593Smuzhiyun 	u64 read_retry_acceleration;
237*4882a593Smuzhiyun 	u64 write_retry_delay;
238*4882a593Smuzhiyun 	u64 write_retry_acceleration;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	u64 xmsi_control;
241*4882a593Smuzhiyun 	u64 xmsi_access;
242*4882a593Smuzhiyun 	u64 xmsi_address;
243*4882a593Smuzhiyun 	u64 xmsi_data;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	u64 rx_mat;
246*4882a593Smuzhiyun #define RX_MAT_SET(ring, msi)			vBIT(msi, (8 * ring), 8)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	u8 unused6[0x8];
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	u64 tx_mat0_n[0x8];
251*4882a593Smuzhiyun #define TX_MAT_SET(fifo, msi)			vBIT(msi, (8 * fifo), 8)
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	u64 xmsi_mask_reg;
254*4882a593Smuzhiyun 	u64 stat_byte_cnt;
255*4882a593Smuzhiyun #define STAT_BC(n)                              vBIT(n,4,12)
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Automated statistics collection */
258*4882a593Smuzhiyun 	u64 stat_cfg;
259*4882a593Smuzhiyun #define STAT_CFG_STAT_EN           s2BIT(0)
260*4882a593Smuzhiyun #define STAT_CFG_ONE_SHOT_EN       s2BIT(1)
261*4882a593Smuzhiyun #define STAT_CFG_STAT_NS_EN        s2BIT(8)
262*4882a593Smuzhiyun #define STAT_CFG_STAT_RO           s2BIT(9)
263*4882a593Smuzhiyun #define STAT_TRSF_PER(n)           TBD
264*4882a593Smuzhiyun #define	PER_SEC					   0x208d5
265*4882a593Smuzhiyun #define	SET_UPDT_PERIOD(n)		   vBIT((PER_SEC*n),32,32)
266*4882a593Smuzhiyun #define	SET_UPDT_CLICKS(val)		   vBIT(val, 32, 32)
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	u64 stat_addr;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* General Configuration */
271*4882a593Smuzhiyun 	u64 mdio_control;
272*4882a593Smuzhiyun #define MDIO_MMD_INDX_ADDR(val)		vBIT(val, 0, 16)
273*4882a593Smuzhiyun #define MDIO_MMD_DEV_ADDR(val)		vBIT(val, 19, 5)
274*4882a593Smuzhiyun #define MDIO_MMS_PRT_ADDR(val)		vBIT(val, 27, 5)
275*4882a593Smuzhiyun #define MDIO_CTRL_START_TRANS(val)	vBIT(val, 56, 4)
276*4882a593Smuzhiyun #define MDIO_OP(val)			vBIT(val, 60, 2)
277*4882a593Smuzhiyun #define MDIO_OP_ADDR_TRANS		0x0
278*4882a593Smuzhiyun #define MDIO_OP_WRITE_TRANS		0x1
279*4882a593Smuzhiyun #define MDIO_OP_READ_POST_INC_TRANS	0x2
280*4882a593Smuzhiyun #define MDIO_OP_READ_TRANS		0x3
281*4882a593Smuzhiyun #define MDIO_MDIO_DATA(val)		vBIT(val, 32, 16)
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	u64 dtx_control;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	u64 i2c_control;
286*4882a593Smuzhiyun #define	I2C_CONTROL_DEV_ID(id)		vBIT(id,1,3)
287*4882a593Smuzhiyun #define	I2C_CONTROL_ADDR(addr)		vBIT(addr,5,11)
288*4882a593Smuzhiyun #define	I2C_CONTROL_BYTE_CNT(cnt)	vBIT(cnt,22,2)
289*4882a593Smuzhiyun #define	I2C_CONTROL_READ			s2BIT(24)
290*4882a593Smuzhiyun #define	I2C_CONTROL_NACK			s2BIT(25)
291*4882a593Smuzhiyun #define	I2C_CONTROL_CNTL_START		vBIT(0xE,28,4)
292*4882a593Smuzhiyun #define	I2C_CONTROL_CNTL_END(val)	(val & vBIT(0x1,28,4))
293*4882a593Smuzhiyun #define	I2C_CONTROL_GET_DATA(val)	(u32)(val & 0xFFFFFFFF)
294*4882a593Smuzhiyun #define	I2C_CONTROL_SET_DATA(val)	vBIT(val,32,32)
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	u64 gpio_control;
297*4882a593Smuzhiyun #define GPIO_CTRL_GPIO_0		s2BIT(8)
298*4882a593Smuzhiyun 	u64 misc_control;
299*4882a593Smuzhiyun #define FAULT_BEHAVIOUR			s2BIT(0)
300*4882a593Smuzhiyun #define EXT_REQ_EN			s2BIT(1)
301*4882a593Smuzhiyun #define MISC_LINK_STABILITY_PRD(val)   vBIT(val,29,3)
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	u8 unused7_1[0x230 - 0x208];
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	u64 pic_control2;
306*4882a593Smuzhiyun 	u64 ini_dperr_ctrl;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	u64 wreq_split_mask;
309*4882a593Smuzhiyun #define	WREQ_SPLIT_MASK_SET_MASK(val)	vBIT(val, 52, 12)
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	u8 unused7_2[0x800 - 0x248];
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /* TxDMA registers */
314*4882a593Smuzhiyun 	u64 txdma_int_status;
315*4882a593Smuzhiyun 	u64 txdma_int_mask;
316*4882a593Smuzhiyun #define TXDMA_PFC_INT                  s2BIT(0)
317*4882a593Smuzhiyun #define TXDMA_TDA_INT                  s2BIT(1)
318*4882a593Smuzhiyun #define TXDMA_PCC_INT                  s2BIT(2)
319*4882a593Smuzhiyun #define TXDMA_TTI_INT                  s2BIT(3)
320*4882a593Smuzhiyun #define TXDMA_LSO_INT                  s2BIT(4)
321*4882a593Smuzhiyun #define TXDMA_TPA_INT                  s2BIT(5)
322*4882a593Smuzhiyun #define TXDMA_SM_INT                   s2BIT(6)
323*4882a593Smuzhiyun 	u64 pfc_err_reg;
324*4882a593Smuzhiyun #define PFC_ECC_SG_ERR			s2BIT(7)
325*4882a593Smuzhiyun #define PFC_ECC_DB_ERR			s2BIT(15)
326*4882a593Smuzhiyun #define PFC_SM_ERR_ALARM		s2BIT(23)
327*4882a593Smuzhiyun #define PFC_MISC_0_ERR			s2BIT(31)
328*4882a593Smuzhiyun #define PFC_MISC_1_ERR			s2BIT(32)
329*4882a593Smuzhiyun #define PFC_PCIX_ERR			s2BIT(39)
330*4882a593Smuzhiyun 	u64 pfc_err_mask;
331*4882a593Smuzhiyun 	u64 pfc_err_alarm;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	u64 tda_err_reg;
334*4882a593Smuzhiyun #define TDA_Fn_ECC_SG_ERR		vBIT(0xff,0,8)
335*4882a593Smuzhiyun #define TDA_Fn_ECC_DB_ERR		vBIT(0xff,8,8)
336*4882a593Smuzhiyun #define TDA_SM0_ERR_ALARM		s2BIT(22)
337*4882a593Smuzhiyun #define TDA_SM1_ERR_ALARM		s2BIT(23)
338*4882a593Smuzhiyun #define TDA_PCIX_ERR			s2BIT(39)
339*4882a593Smuzhiyun 	u64 tda_err_mask;
340*4882a593Smuzhiyun 	u64 tda_err_alarm;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	u64 pcc_err_reg;
343*4882a593Smuzhiyun #define PCC_FB_ECC_SG_ERR		vBIT(0xFF,0,8)
344*4882a593Smuzhiyun #define PCC_TXB_ECC_SG_ERR		vBIT(0xFF,8,8)
345*4882a593Smuzhiyun #define PCC_FB_ECC_DB_ERR		vBIT(0xFF,16, 8)
346*4882a593Smuzhiyun #define PCC_TXB_ECC_DB_ERR		vBIT(0xff,24,8)
347*4882a593Smuzhiyun #define PCC_SM_ERR_ALARM		vBIT(0xff,32,8)
348*4882a593Smuzhiyun #define PCC_WR_ERR_ALARM		vBIT(0xff,40,8)
349*4882a593Smuzhiyun #define PCC_N_SERR			vBIT(0xff,48,8)
350*4882a593Smuzhiyun #define PCC_6_COF_OV_ERR		s2BIT(56)
351*4882a593Smuzhiyun #define PCC_7_COF_OV_ERR		s2BIT(57)
352*4882a593Smuzhiyun #define PCC_6_LSO_OV_ERR		s2BIT(58)
353*4882a593Smuzhiyun #define PCC_7_LSO_OV_ERR		s2BIT(59)
354*4882a593Smuzhiyun #define PCC_ENABLE_FOUR			vBIT(0x0F,0,8)
355*4882a593Smuzhiyun 	u64 pcc_err_mask;
356*4882a593Smuzhiyun 	u64 pcc_err_alarm;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	u64 tti_err_reg;
359*4882a593Smuzhiyun #define TTI_ECC_SG_ERR			s2BIT(7)
360*4882a593Smuzhiyun #define TTI_ECC_DB_ERR			s2BIT(15)
361*4882a593Smuzhiyun #define TTI_SM_ERR_ALARM		s2BIT(23)
362*4882a593Smuzhiyun 	u64 tti_err_mask;
363*4882a593Smuzhiyun 	u64 tti_err_alarm;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	u64 lso_err_reg;
366*4882a593Smuzhiyun #define LSO6_SEND_OFLOW			s2BIT(12)
367*4882a593Smuzhiyun #define LSO7_SEND_OFLOW			s2BIT(13)
368*4882a593Smuzhiyun #define LSO6_ABORT			s2BIT(14)
369*4882a593Smuzhiyun #define LSO7_ABORT			s2BIT(15)
370*4882a593Smuzhiyun #define LSO6_SM_ERR_ALARM		s2BIT(22)
371*4882a593Smuzhiyun #define LSO7_SM_ERR_ALARM		s2BIT(23)
372*4882a593Smuzhiyun 	u64 lso_err_mask;
373*4882a593Smuzhiyun 	u64 lso_err_alarm;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	u64 tpa_err_reg;
376*4882a593Smuzhiyun #define TPA_TX_FRM_DROP			s2BIT(7)
377*4882a593Smuzhiyun #define TPA_SM_ERR_ALARM		s2BIT(23)
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	u64 tpa_err_mask;
380*4882a593Smuzhiyun 	u64 tpa_err_alarm;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	u64 sm_err_reg;
383*4882a593Smuzhiyun #define SM_SM_ERR_ALARM			s2BIT(15)
384*4882a593Smuzhiyun 	u64 sm_err_mask;
385*4882a593Smuzhiyun 	u64 sm_err_alarm;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	u8 unused8[0x100 - 0xB8];
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun /* TxDMA arbiter */
390*4882a593Smuzhiyun 	u64 tx_dma_wrap_stat;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun /* Tx FIFO controller */
393*4882a593Smuzhiyun #define X_MAX_FIFOS                        8
394*4882a593Smuzhiyun #define X_FIFO_MAX_LEN                     0x1FFF	/*8191 */
395*4882a593Smuzhiyun 	u64 tx_fifo_partition_0;
396*4882a593Smuzhiyun #define TX_FIFO_PARTITION_EN               s2BIT(0)
397*4882a593Smuzhiyun #define TX_FIFO_PARTITION_0_PRI(val)       vBIT(val,5,3)
398*4882a593Smuzhiyun #define TX_FIFO_PARTITION_0_LEN(val)       vBIT(val,19,13)
399*4882a593Smuzhiyun #define TX_FIFO_PARTITION_1_PRI(val)       vBIT(val,37,3)
400*4882a593Smuzhiyun #define TX_FIFO_PARTITION_1_LEN(val)       vBIT(val,51,13  )
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	u64 tx_fifo_partition_1;
403*4882a593Smuzhiyun #define TX_FIFO_PARTITION_2_PRI(val)       vBIT(val,5,3)
404*4882a593Smuzhiyun #define TX_FIFO_PARTITION_2_LEN(val)       vBIT(val,19,13)
405*4882a593Smuzhiyun #define TX_FIFO_PARTITION_3_PRI(val)       vBIT(val,37,3)
406*4882a593Smuzhiyun #define TX_FIFO_PARTITION_3_LEN(val)       vBIT(val,51,13)
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	u64 tx_fifo_partition_2;
409*4882a593Smuzhiyun #define TX_FIFO_PARTITION_4_PRI(val)       vBIT(val,5,3)
410*4882a593Smuzhiyun #define TX_FIFO_PARTITION_4_LEN(val)       vBIT(val,19,13)
411*4882a593Smuzhiyun #define TX_FIFO_PARTITION_5_PRI(val)       vBIT(val,37,3)
412*4882a593Smuzhiyun #define TX_FIFO_PARTITION_5_LEN(val)       vBIT(val,51,13)
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	u64 tx_fifo_partition_3;
415*4882a593Smuzhiyun #define TX_FIFO_PARTITION_6_PRI(val)       vBIT(val,5,3)
416*4882a593Smuzhiyun #define TX_FIFO_PARTITION_6_LEN(val)       vBIT(val,19,13)
417*4882a593Smuzhiyun #define TX_FIFO_PARTITION_7_PRI(val)       vBIT(val,37,3)
418*4882a593Smuzhiyun #define TX_FIFO_PARTITION_7_LEN(val)       vBIT(val,51,13)
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun #define TX_FIFO_PARTITION_PRI_0                 0	/* highest */
421*4882a593Smuzhiyun #define TX_FIFO_PARTITION_PRI_1                 1
422*4882a593Smuzhiyun #define TX_FIFO_PARTITION_PRI_2                 2
423*4882a593Smuzhiyun #define TX_FIFO_PARTITION_PRI_3                 3
424*4882a593Smuzhiyun #define TX_FIFO_PARTITION_PRI_4                 4
425*4882a593Smuzhiyun #define TX_FIFO_PARTITION_PRI_5                 5
426*4882a593Smuzhiyun #define TX_FIFO_PARTITION_PRI_6                 6
427*4882a593Smuzhiyun #define TX_FIFO_PARTITION_PRI_7                 7	/* lowest */
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	u64 tx_w_round_robin_0;
430*4882a593Smuzhiyun 	u64 tx_w_round_robin_1;
431*4882a593Smuzhiyun 	u64 tx_w_round_robin_2;
432*4882a593Smuzhiyun 	u64 tx_w_round_robin_3;
433*4882a593Smuzhiyun 	u64 tx_w_round_robin_4;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	u64 tti_command_mem;
436*4882a593Smuzhiyun #define TTI_CMD_MEM_WE                     s2BIT(7)
437*4882a593Smuzhiyun #define TTI_CMD_MEM_STROBE_NEW_CMD         s2BIT(15)
438*4882a593Smuzhiyun #define TTI_CMD_MEM_STROBE_BEING_EXECUTED  s2BIT(15)
439*4882a593Smuzhiyun #define TTI_CMD_MEM_OFFSET(n)              vBIT(n,26,6)
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	u64 tti_data1_mem;
442*4882a593Smuzhiyun #define TTI_DATA1_MEM_TX_TIMER_VAL(n)      vBIT(n,6,26)
443*4882a593Smuzhiyun #define TTI_DATA1_MEM_TX_TIMER_AC_CI(n)    vBIT(n,38,2)
444*4882a593Smuzhiyun #define TTI_DATA1_MEM_TX_TIMER_AC_EN       s2BIT(38)
445*4882a593Smuzhiyun #define TTI_DATA1_MEM_TX_TIMER_CI_EN       s2BIT(39)
446*4882a593Smuzhiyun #define TTI_DATA1_MEM_TX_URNG_A(n)         vBIT(n,41,7)
447*4882a593Smuzhiyun #define TTI_DATA1_MEM_TX_URNG_B(n)         vBIT(n,49,7)
448*4882a593Smuzhiyun #define TTI_DATA1_MEM_TX_URNG_C(n)         vBIT(n,57,7)
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	u64 tti_data2_mem;
451*4882a593Smuzhiyun #define TTI_DATA2_MEM_TX_UFC_A(n)          vBIT(n,0,16)
452*4882a593Smuzhiyun #define TTI_DATA2_MEM_TX_UFC_B(n)          vBIT(n,16,16)
453*4882a593Smuzhiyun #define TTI_DATA2_MEM_TX_UFC_C(n)          vBIT(n,32,16)
454*4882a593Smuzhiyun #define TTI_DATA2_MEM_TX_UFC_D(n)          vBIT(n,48,16)
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /* Tx Protocol assist */
457*4882a593Smuzhiyun 	u64 tx_pa_cfg;
458*4882a593Smuzhiyun #define TX_PA_CFG_IGNORE_FRM_ERR           s2BIT(1)
459*4882a593Smuzhiyun #define TX_PA_CFG_IGNORE_SNAP_OUI          s2BIT(2)
460*4882a593Smuzhiyun #define TX_PA_CFG_IGNORE_LLC_CTRL          s2BIT(3)
461*4882a593Smuzhiyun #define	TX_PA_CFG_IGNORE_L2_ERR			   s2BIT(6)
462*4882a593Smuzhiyun #define RX_PA_CFG_STRIP_VLAN_TAG		s2BIT(15)
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun /* Recent add, used only debug purposes. */
465*4882a593Smuzhiyun 	u64 pcc_enable;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	u8 unused9[0x700 - 0x178];
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	u64 txdma_debug_ctrl;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	u8 unused10[0x1800 - 0x1708];
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun /* RxDMA Registers */
474*4882a593Smuzhiyun 	u64 rxdma_int_status;
475*4882a593Smuzhiyun 	u64 rxdma_int_mask;
476*4882a593Smuzhiyun #define RXDMA_INT_RC_INT_M             s2BIT(0)
477*4882a593Smuzhiyun #define RXDMA_INT_RPA_INT_M            s2BIT(1)
478*4882a593Smuzhiyun #define RXDMA_INT_RDA_INT_M            s2BIT(2)
479*4882a593Smuzhiyun #define RXDMA_INT_RTI_INT_M            s2BIT(3)
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	u64 rda_err_reg;
482*4882a593Smuzhiyun #define RDA_RXDn_ECC_SG_ERR		vBIT(0xFF,0,8)
483*4882a593Smuzhiyun #define RDA_RXDn_ECC_DB_ERR		vBIT(0xFF,8,8)
484*4882a593Smuzhiyun #define RDA_FRM_ECC_SG_ERR		s2BIT(23)
485*4882a593Smuzhiyun #define RDA_FRM_ECC_DB_N_AERR		s2BIT(31)
486*4882a593Smuzhiyun #define RDA_SM1_ERR_ALARM		s2BIT(38)
487*4882a593Smuzhiyun #define RDA_SM0_ERR_ALARM		s2BIT(39)
488*4882a593Smuzhiyun #define RDA_MISC_ERR			s2BIT(47)
489*4882a593Smuzhiyun #define RDA_PCIX_ERR			s2BIT(55)
490*4882a593Smuzhiyun #define RDA_RXD_ECC_DB_SERR		s2BIT(63)
491*4882a593Smuzhiyun 	u64 rda_err_mask;
492*4882a593Smuzhiyun 	u64 rda_err_alarm;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	u64 rc_err_reg;
495*4882a593Smuzhiyun #define RC_PRCn_ECC_SG_ERR		vBIT(0xFF,0,8)
496*4882a593Smuzhiyun #define RC_PRCn_ECC_DB_ERR		vBIT(0xFF,8,8)
497*4882a593Smuzhiyun #define RC_FTC_ECC_SG_ERR		s2BIT(23)
498*4882a593Smuzhiyun #define RC_FTC_ECC_DB_ERR		s2BIT(31)
499*4882a593Smuzhiyun #define RC_PRCn_SM_ERR_ALARM		vBIT(0xFF,32,8)
500*4882a593Smuzhiyun #define RC_FTC_SM_ERR_ALARM		s2BIT(47)
501*4882a593Smuzhiyun #define RC_RDA_FAIL_WR_Rn		vBIT(0xFF,48,8)
502*4882a593Smuzhiyun 	u64 rc_err_mask;
503*4882a593Smuzhiyun 	u64 rc_err_alarm;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	u64 prc_pcix_err_reg;
506*4882a593Smuzhiyun #define PRC_PCI_AB_RD_Rn		vBIT(0xFF,0,8)
507*4882a593Smuzhiyun #define PRC_PCI_DP_RD_Rn		vBIT(0xFF,8,8)
508*4882a593Smuzhiyun #define PRC_PCI_AB_WR_Rn		vBIT(0xFF,16,8)
509*4882a593Smuzhiyun #define PRC_PCI_DP_WR_Rn		vBIT(0xFF,24,8)
510*4882a593Smuzhiyun #define PRC_PCI_AB_F_WR_Rn		vBIT(0xFF,32,8)
511*4882a593Smuzhiyun #define PRC_PCI_DP_F_WR_Rn		vBIT(0xFF,40,8)
512*4882a593Smuzhiyun 	u64 prc_pcix_err_mask;
513*4882a593Smuzhiyun 	u64 prc_pcix_err_alarm;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	u64 rpa_err_reg;
516*4882a593Smuzhiyun #define RPA_ECC_SG_ERR			s2BIT(7)
517*4882a593Smuzhiyun #define RPA_ECC_DB_ERR			s2BIT(15)
518*4882a593Smuzhiyun #define RPA_FLUSH_REQUEST		s2BIT(22)
519*4882a593Smuzhiyun #define RPA_SM_ERR_ALARM		s2BIT(23)
520*4882a593Smuzhiyun #define RPA_CREDIT_ERR			s2BIT(31)
521*4882a593Smuzhiyun 	u64 rpa_err_mask;
522*4882a593Smuzhiyun 	u64 rpa_err_alarm;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	u64 rti_err_reg;
525*4882a593Smuzhiyun #define RTI_ECC_SG_ERR			s2BIT(7)
526*4882a593Smuzhiyun #define RTI_ECC_DB_ERR			s2BIT(15)
527*4882a593Smuzhiyun #define RTI_SM_ERR_ALARM		s2BIT(23)
528*4882a593Smuzhiyun 	u64 rti_err_mask;
529*4882a593Smuzhiyun 	u64 rti_err_alarm;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	u8 unused11[0x100 - 0x88];
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun /* DMA arbiter */
534*4882a593Smuzhiyun 	u64 rx_queue_priority;
535*4882a593Smuzhiyun #define RX_QUEUE_0_PRIORITY(val)       vBIT(val,5,3)
536*4882a593Smuzhiyun #define RX_QUEUE_1_PRIORITY(val)       vBIT(val,13,3)
537*4882a593Smuzhiyun #define RX_QUEUE_2_PRIORITY(val)       vBIT(val,21,3)
538*4882a593Smuzhiyun #define RX_QUEUE_3_PRIORITY(val)       vBIT(val,29,3)
539*4882a593Smuzhiyun #define RX_QUEUE_4_PRIORITY(val)       vBIT(val,37,3)
540*4882a593Smuzhiyun #define RX_QUEUE_5_PRIORITY(val)       vBIT(val,45,3)
541*4882a593Smuzhiyun #define RX_QUEUE_6_PRIORITY(val)       vBIT(val,53,3)
542*4882a593Smuzhiyun #define RX_QUEUE_7_PRIORITY(val)       vBIT(val,61,3)
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun #define RX_QUEUE_PRI_0                 0	/* highest */
545*4882a593Smuzhiyun #define RX_QUEUE_PRI_1                 1
546*4882a593Smuzhiyun #define RX_QUEUE_PRI_2                 2
547*4882a593Smuzhiyun #define RX_QUEUE_PRI_3                 3
548*4882a593Smuzhiyun #define RX_QUEUE_PRI_4                 4
549*4882a593Smuzhiyun #define RX_QUEUE_PRI_5                 5
550*4882a593Smuzhiyun #define RX_QUEUE_PRI_6                 6
551*4882a593Smuzhiyun #define RX_QUEUE_PRI_7                 7	/* lowest */
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	u64 rx_w_round_robin_0;
554*4882a593Smuzhiyun 	u64 rx_w_round_robin_1;
555*4882a593Smuzhiyun 	u64 rx_w_round_robin_2;
556*4882a593Smuzhiyun 	u64 rx_w_round_robin_3;
557*4882a593Smuzhiyun 	u64 rx_w_round_robin_4;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* Per-ring controller regs */
560*4882a593Smuzhiyun #define RX_MAX_RINGS                8
561*4882a593Smuzhiyun #if 0
562*4882a593Smuzhiyun #define RX_MAX_RINGS_SZ             0xFFFF	/* 65536 */
563*4882a593Smuzhiyun #define RX_MIN_RINGS_SZ             0x3F	/* 63 */
564*4882a593Smuzhiyun #endif
565*4882a593Smuzhiyun 	u64 prc_rxd0_n[RX_MAX_RINGS];
566*4882a593Smuzhiyun 	u64 prc_ctrl_n[RX_MAX_RINGS];
567*4882a593Smuzhiyun #define PRC_CTRL_RC_ENABLED                    s2BIT(7)
568*4882a593Smuzhiyun #define PRC_CTRL_RING_MODE                     (s2BIT(14)|s2BIT(15))
569*4882a593Smuzhiyun #define PRC_CTRL_RING_MODE_1                   vBIT(0,14,2)
570*4882a593Smuzhiyun #define PRC_CTRL_RING_MODE_3                   vBIT(1,14,2)
571*4882a593Smuzhiyun #define PRC_CTRL_RING_MODE_5                   vBIT(2,14,2)
572*4882a593Smuzhiyun #define PRC_CTRL_RING_MODE_x                   vBIT(3,14,2)
573*4882a593Smuzhiyun #define PRC_CTRL_NO_SNOOP                      (s2BIT(22)|s2BIT(23))
574*4882a593Smuzhiyun #define PRC_CTRL_NO_SNOOP_DESC                 s2BIT(22)
575*4882a593Smuzhiyun #define PRC_CTRL_NO_SNOOP_BUFF                 s2BIT(23)
576*4882a593Smuzhiyun #define PRC_CTRL_BIMODAL_INTERRUPT             s2BIT(37)
577*4882a593Smuzhiyun #define PRC_CTRL_GROUP_READS                   s2BIT(38)
578*4882a593Smuzhiyun #define PRC_CTRL_RXD_BACKOFF_INTERVAL(val)     vBIT(val,40,24)
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	u64 prc_alarm_action;
581*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RR_R0_STOP            s2BIT(3)
582*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RW_R0_STOP            s2BIT(7)
583*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RR_R1_STOP            s2BIT(11)
584*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RW_R1_STOP            s2BIT(15)
585*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RR_R2_STOP            s2BIT(19)
586*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RW_R2_STOP            s2BIT(23)
587*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RR_R3_STOP            s2BIT(27)
588*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RW_R3_STOP            s2BIT(31)
589*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RR_R4_STOP            s2BIT(35)
590*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RW_R4_STOP            s2BIT(39)
591*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RR_R5_STOP            s2BIT(43)
592*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RW_R5_STOP            s2BIT(47)
593*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RR_R6_STOP            s2BIT(51)
594*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RW_R6_STOP            s2BIT(55)
595*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RR_R7_STOP            s2BIT(59)
596*4882a593Smuzhiyun #define PRC_ALARM_ACTION_RW_R7_STOP            s2BIT(63)
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun /* Receive traffic interrupts */
599*4882a593Smuzhiyun 	u64 rti_command_mem;
600*4882a593Smuzhiyun #define RTI_CMD_MEM_WE                          s2BIT(7)
601*4882a593Smuzhiyun #define RTI_CMD_MEM_STROBE                      s2BIT(15)
602*4882a593Smuzhiyun #define RTI_CMD_MEM_STROBE_NEW_CMD              s2BIT(15)
603*4882a593Smuzhiyun #define RTI_CMD_MEM_STROBE_CMD_BEING_EXECUTED   s2BIT(15)
604*4882a593Smuzhiyun #define RTI_CMD_MEM_OFFSET(n)                   vBIT(n,29,3)
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	u64 rti_data1_mem;
607*4882a593Smuzhiyun #define RTI_DATA1_MEM_RX_TIMER_VAL(n)      vBIT(n,3,29)
608*4882a593Smuzhiyun #define RTI_DATA1_MEM_RX_TIMER_AC_EN       s2BIT(38)
609*4882a593Smuzhiyun #define RTI_DATA1_MEM_RX_TIMER_CI_EN       s2BIT(39)
610*4882a593Smuzhiyun #define RTI_DATA1_MEM_RX_URNG_A(n)         vBIT(n,41,7)
611*4882a593Smuzhiyun #define RTI_DATA1_MEM_RX_URNG_B(n)         vBIT(n,49,7)
612*4882a593Smuzhiyun #define RTI_DATA1_MEM_RX_URNG_C(n)         vBIT(n,57,7)
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	u64 rti_data2_mem;
615*4882a593Smuzhiyun #define RTI_DATA2_MEM_RX_UFC_A(n)          vBIT(n,0,16)
616*4882a593Smuzhiyun #define RTI_DATA2_MEM_RX_UFC_B(n)          vBIT(n,16,16)
617*4882a593Smuzhiyun #define RTI_DATA2_MEM_RX_UFC_C(n)          vBIT(n,32,16)
618*4882a593Smuzhiyun #define RTI_DATA2_MEM_RX_UFC_D(n)          vBIT(n,48,16)
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	u64 rx_pa_cfg;
621*4882a593Smuzhiyun #define RX_PA_CFG_IGNORE_FRM_ERR           s2BIT(1)
622*4882a593Smuzhiyun #define RX_PA_CFG_IGNORE_SNAP_OUI          s2BIT(2)
623*4882a593Smuzhiyun #define RX_PA_CFG_IGNORE_LLC_CTRL          s2BIT(3)
624*4882a593Smuzhiyun #define RX_PA_CFG_IGNORE_L2_ERR            s2BIT(6)
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	u64 unused_11_1;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	u64 ring_bump_counter1;
629*4882a593Smuzhiyun 	u64 ring_bump_counter2;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	u8 unused12[0x700 - 0x1F0];
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	u64 rxdma_debug_ctrl;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	u8 unused13[0x2000 - 0x1f08];
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun /* Media Access Controller Register */
638*4882a593Smuzhiyun 	u64 mac_int_status;
639*4882a593Smuzhiyun 	u64 mac_int_mask;
640*4882a593Smuzhiyun #define MAC_INT_STATUS_TMAC_INT            s2BIT(0)
641*4882a593Smuzhiyun #define MAC_INT_STATUS_RMAC_INT            s2BIT(1)
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	u64 mac_tmac_err_reg;
644*4882a593Smuzhiyun #define TMAC_ECC_SG_ERR				s2BIT(7)
645*4882a593Smuzhiyun #define TMAC_ECC_DB_ERR				s2BIT(15)
646*4882a593Smuzhiyun #define TMAC_TX_BUF_OVRN			s2BIT(23)
647*4882a593Smuzhiyun #define TMAC_TX_CRI_ERR				s2BIT(31)
648*4882a593Smuzhiyun #define TMAC_TX_SM_ERR				s2BIT(39)
649*4882a593Smuzhiyun #define TMAC_DESC_ECC_SG_ERR			s2BIT(47)
650*4882a593Smuzhiyun #define TMAC_DESC_ECC_DB_ERR			s2BIT(55)
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	u64 mac_tmac_err_mask;
653*4882a593Smuzhiyun 	u64 mac_tmac_err_alarm;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	u64 mac_rmac_err_reg;
656*4882a593Smuzhiyun #define RMAC_RX_BUFF_OVRN			s2BIT(0)
657*4882a593Smuzhiyun #define RMAC_FRM_RCVD_INT			s2BIT(1)
658*4882a593Smuzhiyun #define RMAC_UNUSED_INT				s2BIT(2)
659*4882a593Smuzhiyun #define RMAC_RTS_PNUM_ECC_SG_ERR		s2BIT(5)
660*4882a593Smuzhiyun #define RMAC_RTS_DS_ECC_SG_ERR			s2BIT(6)
661*4882a593Smuzhiyun #define RMAC_RD_BUF_ECC_SG_ERR			s2BIT(7)
662*4882a593Smuzhiyun #define RMAC_RTH_MAP_ECC_SG_ERR			s2BIT(8)
663*4882a593Smuzhiyun #define RMAC_RTH_SPDM_ECC_SG_ERR		s2BIT(9)
664*4882a593Smuzhiyun #define RMAC_RTS_VID_ECC_SG_ERR			s2BIT(10)
665*4882a593Smuzhiyun #define RMAC_DA_SHADOW_ECC_SG_ERR		s2BIT(11)
666*4882a593Smuzhiyun #define RMAC_RTS_PNUM_ECC_DB_ERR		s2BIT(13)
667*4882a593Smuzhiyun #define RMAC_RTS_DS_ECC_DB_ERR			s2BIT(14)
668*4882a593Smuzhiyun #define RMAC_RD_BUF_ECC_DB_ERR			s2BIT(15)
669*4882a593Smuzhiyun #define RMAC_RTH_MAP_ECC_DB_ERR			s2BIT(16)
670*4882a593Smuzhiyun #define RMAC_RTH_SPDM_ECC_DB_ERR		s2BIT(17)
671*4882a593Smuzhiyun #define RMAC_RTS_VID_ECC_DB_ERR			s2BIT(18)
672*4882a593Smuzhiyun #define RMAC_DA_SHADOW_ECC_DB_ERR		s2BIT(19)
673*4882a593Smuzhiyun #define RMAC_LINK_STATE_CHANGE_INT		s2BIT(31)
674*4882a593Smuzhiyun #define RMAC_RX_SM_ERR				s2BIT(39)
675*4882a593Smuzhiyun #define RMAC_SINGLE_ECC_ERR			(s2BIT(5) | s2BIT(6) | s2BIT(7) |\
676*4882a593Smuzhiyun 						s2BIT(8)  | s2BIT(9) | s2BIT(10)|\
677*4882a593Smuzhiyun 						s2BIT(11))
678*4882a593Smuzhiyun #define RMAC_DOUBLE_ECC_ERR			(s2BIT(13) | s2BIT(14) | s2BIT(15) |\
679*4882a593Smuzhiyun 						s2BIT(16)  | s2BIT(17) | s2BIT(18)|\
680*4882a593Smuzhiyun 						s2BIT(19))
681*4882a593Smuzhiyun 	u64 mac_rmac_err_mask;
682*4882a593Smuzhiyun 	u64 mac_rmac_err_alarm;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	u8 unused14[0x100 - 0x40];
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	u64 mac_cfg;
687*4882a593Smuzhiyun #define MAC_CFG_TMAC_ENABLE             s2BIT(0)
688*4882a593Smuzhiyun #define MAC_CFG_RMAC_ENABLE             s2BIT(1)
689*4882a593Smuzhiyun #define MAC_CFG_LAN_NOT_WAN             s2BIT(2)
690*4882a593Smuzhiyun #define MAC_CFG_TMAC_LOOPBACK           s2BIT(3)
691*4882a593Smuzhiyun #define MAC_CFG_TMAC_APPEND_PAD         s2BIT(4)
692*4882a593Smuzhiyun #define MAC_CFG_RMAC_STRIP_FCS          s2BIT(5)
693*4882a593Smuzhiyun #define MAC_CFG_RMAC_STRIP_PAD          s2BIT(6)
694*4882a593Smuzhiyun #define MAC_CFG_RMAC_PROM_ENABLE        s2BIT(7)
695*4882a593Smuzhiyun #define MAC_RMAC_DISCARD_PFRM           s2BIT(8)
696*4882a593Smuzhiyun #define MAC_RMAC_BCAST_ENABLE           s2BIT(9)
697*4882a593Smuzhiyun #define MAC_RMAC_ALL_ADDR_ENABLE        s2BIT(10)
698*4882a593Smuzhiyun #define MAC_RMAC_INVLD_IPG_THR(val)     vBIT(val,16,8)
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	u64 tmac_avg_ipg;
701*4882a593Smuzhiyun #define TMAC_AVG_IPG(val)           vBIT(val,0,8)
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	u64 rmac_max_pyld_len;
704*4882a593Smuzhiyun #define RMAC_MAX_PYLD_LEN(val)      vBIT(val,2,14)
705*4882a593Smuzhiyun #define RMAC_MAX_PYLD_LEN_DEF       vBIT(1500,2,14)
706*4882a593Smuzhiyun #define RMAC_MAX_PYLD_LEN_JUMBO_DEF vBIT(9600,2,14)
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	u64 rmac_err_cfg;
709*4882a593Smuzhiyun #define RMAC_ERR_FCS                    s2BIT(0)
710*4882a593Smuzhiyun #define RMAC_ERR_FCS_ACCEPT             s2BIT(1)
711*4882a593Smuzhiyun #define RMAC_ERR_TOO_LONG               s2BIT(1)
712*4882a593Smuzhiyun #define RMAC_ERR_TOO_LONG_ACCEPT        s2BIT(1)
713*4882a593Smuzhiyun #define RMAC_ERR_RUNT                   s2BIT(2)
714*4882a593Smuzhiyun #define RMAC_ERR_RUNT_ACCEPT            s2BIT(2)
715*4882a593Smuzhiyun #define RMAC_ERR_LEN_MISMATCH           s2BIT(3)
716*4882a593Smuzhiyun #define RMAC_ERR_LEN_MISMATCH_ACCEPT    s2BIT(3)
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	u64 rmac_cfg_key;
719*4882a593Smuzhiyun #define RMAC_CFG_KEY(val)               vBIT(val,0,16)
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun #define S2IO_MAC_ADDR_START_OFFSET	0
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun #define S2IO_XENA_MAX_MC_ADDRESSES	64	/* multicast addresses */
724*4882a593Smuzhiyun #define S2IO_HERC_MAX_MC_ADDRESSES	256
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun #define S2IO_XENA_MAX_MAC_ADDRESSES	16
727*4882a593Smuzhiyun #define S2IO_HERC_MAX_MAC_ADDRESSES	64
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun #define S2IO_XENA_MC_ADDR_START_OFFSET	16
730*4882a593Smuzhiyun #define S2IO_HERC_MC_ADDR_START_OFFSET	64
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	u64 rmac_addr_cmd_mem;
733*4882a593Smuzhiyun #define RMAC_ADDR_CMD_MEM_WE                    s2BIT(7)
734*4882a593Smuzhiyun #define RMAC_ADDR_CMD_MEM_RD                    0
735*4882a593Smuzhiyun #define RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD        s2BIT(15)
736*4882a593Smuzhiyun #define RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING  s2BIT(15)
737*4882a593Smuzhiyun #define RMAC_ADDR_CMD_MEM_OFFSET(n)             vBIT(n,26,6)
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	u64 rmac_addr_data0_mem;
740*4882a593Smuzhiyun #define RMAC_ADDR_DATA0_MEM_ADDR(n)    vBIT(n,0,48)
741*4882a593Smuzhiyun #define RMAC_ADDR_DATA0_MEM_USER       s2BIT(48)
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	u64 rmac_addr_data1_mem;
744*4882a593Smuzhiyun #define RMAC_ADDR_DATA1_MEM_MASK(n)    vBIT(n,0,48)
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	u8 unused15[0x8];
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun /*
749*4882a593Smuzhiyun         u64 rmac_addr_cfg;
750*4882a593Smuzhiyun #define RMAC_ADDR_UCASTn_EN(n)     mBIT(0)_n(n)
751*4882a593Smuzhiyun #define RMAC_ADDR_MCASTn_EN(n)     mBIT(0)_n(n)
752*4882a593Smuzhiyun #define RMAC_ADDR_BCAST_EN         vBIT(0)_48
753*4882a593Smuzhiyun #define RMAC_ADDR_ALL_ADDR_EN      vBIT(0)_49
754*4882a593Smuzhiyun */
755*4882a593Smuzhiyun 	u64 tmac_ipg_cfg;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	u64 rmac_pause_cfg;
758*4882a593Smuzhiyun #define RMAC_PAUSE_GEN             s2BIT(0)
759*4882a593Smuzhiyun #define RMAC_PAUSE_GEN_ENABLE      s2BIT(0)
760*4882a593Smuzhiyun #define RMAC_PAUSE_RX              s2BIT(1)
761*4882a593Smuzhiyun #define RMAC_PAUSE_RX_ENABLE       s2BIT(1)
762*4882a593Smuzhiyun #define RMAC_PAUSE_HG_PTIME_DEF    vBIT(0xFFFF,16,16)
763*4882a593Smuzhiyun #define RMAC_PAUSE_HG_PTIME(val)    vBIT(val,16,16)
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	u64 rmac_red_cfg;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	u64 rmac_red_rate_q0q3;
768*4882a593Smuzhiyun 	u64 rmac_red_rate_q4q7;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	u64 mac_link_util;
771*4882a593Smuzhiyun #define MAC_TX_LINK_UTIL           vBIT(0xFE,1,7)
772*4882a593Smuzhiyun #define MAC_TX_LINK_UTIL_DISABLE   vBIT(0xF, 8,4)
773*4882a593Smuzhiyun #define MAC_TX_LINK_UTIL_VAL( n )  vBIT(n,8,4)
774*4882a593Smuzhiyun #define MAC_RX_LINK_UTIL           vBIT(0xFE,33,7)
775*4882a593Smuzhiyun #define MAC_RX_LINK_UTIL_DISABLE   vBIT(0xF,40,4)
776*4882a593Smuzhiyun #define MAC_RX_LINK_UTIL_VAL( n )  vBIT(n,40,4)
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun #define MAC_LINK_UTIL_DISABLE      MAC_TX_LINK_UTIL_DISABLE | \
779*4882a593Smuzhiyun                                    MAC_RX_LINK_UTIL_DISABLE
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	u64 rmac_invalid_ipg;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun /* rx traffic steering */
784*4882a593Smuzhiyun #define	MAC_RTS_FRM_LEN_SET(len)	vBIT(len,2,14)
785*4882a593Smuzhiyun 	u64 rts_frm_len_n[8];
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	u64 rts_qos_steering;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun #define MAX_DIX_MAP                         4
790*4882a593Smuzhiyun 	u64 rts_dix_map_n[MAX_DIX_MAP];
791*4882a593Smuzhiyun #define RTS_DIX_MAP_ETYPE(val)             vBIT(val,0,16)
792*4882a593Smuzhiyun #define RTS_DIX_MAP_SCW(val)               s2BIT(val,21)
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	u64 rts_q_alternates;
795*4882a593Smuzhiyun 	u64 rts_default_q;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	u64 rts_ctrl;
798*4882a593Smuzhiyun #define RTS_CTRL_IGNORE_SNAP_OUI           s2BIT(2)
799*4882a593Smuzhiyun #define RTS_CTRL_IGNORE_LLC_CTRL           s2BIT(3)
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	u64 rts_pn_cam_ctrl;
802*4882a593Smuzhiyun #define RTS_PN_CAM_CTRL_WE                 s2BIT(7)
803*4882a593Smuzhiyun #define RTS_PN_CAM_CTRL_STROBE_NEW_CMD     s2BIT(15)
804*4882a593Smuzhiyun #define RTS_PN_CAM_CTRL_STROBE_BEING_EXECUTED   s2BIT(15)
805*4882a593Smuzhiyun #define RTS_PN_CAM_CTRL_OFFSET(n)          vBIT(n,24,8)
806*4882a593Smuzhiyun 	u64 rts_pn_cam_data;
807*4882a593Smuzhiyun #define RTS_PN_CAM_DATA_TCP_SELECT         s2BIT(7)
808*4882a593Smuzhiyun #define RTS_PN_CAM_DATA_PORT(val)          vBIT(val,8,16)
809*4882a593Smuzhiyun #define RTS_PN_CAM_DATA_SCW(val)           vBIT(val,24,8)
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	u64 rts_ds_mem_ctrl;
812*4882a593Smuzhiyun #define RTS_DS_MEM_CTRL_WE                 s2BIT(7)
813*4882a593Smuzhiyun #define RTS_DS_MEM_CTRL_STROBE_NEW_CMD     s2BIT(15)
814*4882a593Smuzhiyun #define RTS_DS_MEM_CTRL_STROBE_CMD_BEING_EXECUTED   s2BIT(15)
815*4882a593Smuzhiyun #define RTS_DS_MEM_CTRL_OFFSET(n)          vBIT(n,26,6)
816*4882a593Smuzhiyun 	u64 rts_ds_mem_data;
817*4882a593Smuzhiyun #define RTS_DS_MEM_DATA(n)                 vBIT(n,0,8)
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	u8 unused16[0x700 - 0x220];
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	u64 mac_debug_ctrl;
822*4882a593Smuzhiyun #define MAC_DBG_ACTIVITY_VALUE		   0x411040400000000ULL
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	u8 unused17[0x2800 - 0x2708];
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun /* memory controller registers */
827*4882a593Smuzhiyun 	u64 mc_int_status;
828*4882a593Smuzhiyun #define MC_INT_STATUS_MC_INT               s2BIT(0)
829*4882a593Smuzhiyun 	u64 mc_int_mask;
830*4882a593Smuzhiyun #define MC_INT_MASK_MC_INT                 s2BIT(0)
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	u64 mc_err_reg;
833*4882a593Smuzhiyun #define MC_ERR_REG_ECC_DB_ERR_L            s2BIT(14)
834*4882a593Smuzhiyun #define MC_ERR_REG_ECC_DB_ERR_U            s2BIT(15)
835*4882a593Smuzhiyun #define MC_ERR_REG_MIRI_ECC_DB_ERR_0       s2BIT(18)
836*4882a593Smuzhiyun #define MC_ERR_REG_MIRI_ECC_DB_ERR_1       s2BIT(20)
837*4882a593Smuzhiyun #define MC_ERR_REG_MIRI_CRI_ERR_0          s2BIT(22)
838*4882a593Smuzhiyun #define MC_ERR_REG_MIRI_CRI_ERR_1          s2BIT(23)
839*4882a593Smuzhiyun #define MC_ERR_REG_SM_ERR                  s2BIT(31)
840*4882a593Smuzhiyun #define MC_ERR_REG_ECC_ALL_SNG		   (s2BIT(2) | s2BIT(3) | s2BIT(4) | s2BIT(5) |\
841*4882a593Smuzhiyun 					s2BIT(17) | s2BIT(19))
842*4882a593Smuzhiyun #define MC_ERR_REG_ECC_ALL_DBL		   (s2BIT(10) | s2BIT(11) | s2BIT(12) |\
843*4882a593Smuzhiyun 					s2BIT(13) | s2BIT(18) | s2BIT(20))
844*4882a593Smuzhiyun #define PLL_LOCK_N			s2BIT(39)
845*4882a593Smuzhiyun 	u64 mc_err_mask;
846*4882a593Smuzhiyun 	u64 mc_err_alarm;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	u8 unused18[0x100 - 0x28];
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun /* MC configuration */
851*4882a593Smuzhiyun 	u64 rx_queue_cfg;
852*4882a593Smuzhiyun #define RX_QUEUE_CFG_Q0_SZ(n)              vBIT(n,0,8)
853*4882a593Smuzhiyun #define RX_QUEUE_CFG_Q1_SZ(n)              vBIT(n,8,8)
854*4882a593Smuzhiyun #define RX_QUEUE_CFG_Q2_SZ(n)              vBIT(n,16,8)
855*4882a593Smuzhiyun #define RX_QUEUE_CFG_Q3_SZ(n)              vBIT(n,24,8)
856*4882a593Smuzhiyun #define RX_QUEUE_CFG_Q4_SZ(n)              vBIT(n,32,8)
857*4882a593Smuzhiyun #define RX_QUEUE_CFG_Q5_SZ(n)              vBIT(n,40,8)
858*4882a593Smuzhiyun #define RX_QUEUE_CFG_Q6_SZ(n)              vBIT(n,48,8)
859*4882a593Smuzhiyun #define RX_QUEUE_CFG_Q7_SZ(n)              vBIT(n,56,8)
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	u64 mc_rldram_mrs;
862*4882a593Smuzhiyun #define	MC_RLDRAM_QUEUE_SIZE_ENABLE			s2BIT(39)
863*4882a593Smuzhiyun #define	MC_RLDRAM_MRS_ENABLE				s2BIT(47)
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	u64 mc_rldram_interleave;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	u64 mc_pause_thresh_q0q3;
868*4882a593Smuzhiyun 	u64 mc_pause_thresh_q4q7;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	u64 mc_red_thresh_q[8];
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	u8 unused19[0x200 - 0x168];
873*4882a593Smuzhiyun 	u64 mc_rldram_ref_per;
874*4882a593Smuzhiyun 	u8 unused20[0x220 - 0x208];
875*4882a593Smuzhiyun 	u64 mc_rldram_test_ctrl;
876*4882a593Smuzhiyun #define MC_RLDRAM_TEST_MODE		s2BIT(47)
877*4882a593Smuzhiyun #define MC_RLDRAM_TEST_WRITE	s2BIT(7)
878*4882a593Smuzhiyun #define MC_RLDRAM_TEST_GO		s2BIT(15)
879*4882a593Smuzhiyun #define MC_RLDRAM_TEST_DONE		s2BIT(23)
880*4882a593Smuzhiyun #define MC_RLDRAM_TEST_PASS		s2BIT(31)
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	u8 unused21[0x240 - 0x228];
883*4882a593Smuzhiyun 	u64 mc_rldram_test_add;
884*4882a593Smuzhiyun 	u8 unused22[0x260 - 0x248];
885*4882a593Smuzhiyun 	u64 mc_rldram_test_d0;
886*4882a593Smuzhiyun 	u8 unused23[0x280 - 0x268];
887*4882a593Smuzhiyun 	u64 mc_rldram_test_d1;
888*4882a593Smuzhiyun 	u8 unused24[0x300 - 0x288];
889*4882a593Smuzhiyun 	u64 mc_rldram_test_d2;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	u8 unused24_1[0x360 - 0x308];
892*4882a593Smuzhiyun 	u64 mc_rldram_ctrl;
893*4882a593Smuzhiyun #define	MC_RLDRAM_ENABLE_ODT		s2BIT(7)
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	u8 unused24_2[0x640 - 0x368];
896*4882a593Smuzhiyun 	u64 mc_rldram_ref_per_herc;
897*4882a593Smuzhiyun #define	MC_RLDRAM_SET_REF_PERIOD(val)	vBIT(val, 0, 16)
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	u8 unused24_3[0x660 - 0x648];
900*4882a593Smuzhiyun 	u64 mc_rldram_mrs_herc;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	u8 unused25[0x700 - 0x668];
903*4882a593Smuzhiyun 	u64 mc_debug_ctrl;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	u8 unused26[0x3000 - 0x2f08];
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun /* XGXG */
908*4882a593Smuzhiyun 	/* XGXS control registers */
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	u64 xgxs_int_status;
911*4882a593Smuzhiyun #define XGXS_INT_STATUS_TXGXS              s2BIT(0)
912*4882a593Smuzhiyun #define XGXS_INT_STATUS_RXGXS              s2BIT(1)
913*4882a593Smuzhiyun 	u64 xgxs_int_mask;
914*4882a593Smuzhiyun #define XGXS_INT_MASK_TXGXS                s2BIT(0)
915*4882a593Smuzhiyun #define XGXS_INT_MASK_RXGXS                s2BIT(1)
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	u64 xgxs_txgxs_err_reg;
918*4882a593Smuzhiyun #define TXGXS_ECC_SG_ERR		s2BIT(7)
919*4882a593Smuzhiyun #define TXGXS_ECC_DB_ERR		s2BIT(15)
920*4882a593Smuzhiyun #define TXGXS_ESTORE_UFLOW		s2BIT(31)
921*4882a593Smuzhiyun #define TXGXS_TX_SM_ERR			s2BIT(39)
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	u64 xgxs_txgxs_err_mask;
924*4882a593Smuzhiyun 	u64 xgxs_txgxs_err_alarm;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	u64 xgxs_rxgxs_err_reg;
927*4882a593Smuzhiyun #define RXGXS_ESTORE_OFLOW		s2BIT(7)
928*4882a593Smuzhiyun #define RXGXS_RX_SM_ERR			s2BIT(39)
929*4882a593Smuzhiyun 	u64 xgxs_rxgxs_err_mask;
930*4882a593Smuzhiyun 	u64 xgxs_rxgxs_err_alarm;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	u8 unused27[0x100 - 0x40];
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	u64 xgxs_cfg;
935*4882a593Smuzhiyun 	u64 xgxs_status;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	u64 xgxs_cfg_key;
938*4882a593Smuzhiyun 	u64 xgxs_efifo_cfg;	/* CHANGED */
939*4882a593Smuzhiyun 	u64 rxgxs_ber_0;	/* CHANGED */
940*4882a593Smuzhiyun 	u64 rxgxs_ber_1;	/* CHANGED */
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	u64 spi_control;
943*4882a593Smuzhiyun #define SPI_CONTROL_KEY(key)		vBIT(key,0,4)
944*4882a593Smuzhiyun #define SPI_CONTROL_BYTECNT(cnt)	vBIT(cnt,29,3)
945*4882a593Smuzhiyun #define SPI_CONTROL_CMD(cmd)		vBIT(cmd,32,8)
946*4882a593Smuzhiyun #define SPI_CONTROL_ADDR(addr)		vBIT(addr,40,24)
947*4882a593Smuzhiyun #define SPI_CONTROL_SEL1		s2BIT(4)
948*4882a593Smuzhiyun #define SPI_CONTROL_REQ			s2BIT(7)
949*4882a593Smuzhiyun #define SPI_CONTROL_NACK		s2BIT(5)
950*4882a593Smuzhiyun #define SPI_CONTROL_DONE		s2BIT(6)
951*4882a593Smuzhiyun 	u64 spi_data;
952*4882a593Smuzhiyun #define SPI_DATA_WRITE(data,len)	vBIT(data,0,len)
953*4882a593Smuzhiyun };
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun #define XENA_REG_SPACE	sizeof(struct XENA_dev_config)
956*4882a593Smuzhiyun #define	XENA_EEPROM_SPACE (0x01 << 11)
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun #endif				/* _REGS_H */
959