1*4882a593Smuzhiyun /*************************************************************************
2*4882a593Smuzhiyun * myri10ge.c: Myricom Myri-10G Ethernet driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2005 - 2011 Myricom, Inc.
5*4882a593Smuzhiyun * All rights reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
8*4882a593Smuzhiyun * modification, are permitted provided that the following conditions
9*4882a593Smuzhiyun * are met:
10*4882a593Smuzhiyun * 1. Redistributions of source code must retain the above copyright
11*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
12*4882a593Smuzhiyun * 2. Redistributions in binary form must reproduce the above copyright
13*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the
14*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution.
15*4882a593Smuzhiyun * 3. Neither the name of Myricom, Inc. nor the names of its contributors
16*4882a593Smuzhiyun * may be used to endorse or promote products derived from this software
17*4882a593Smuzhiyun * without specific prior written permission.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20*4882a593Smuzhiyun * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21*4882a593Smuzhiyun * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22*4882a593Smuzhiyun * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23*4882a593Smuzhiyun * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25*4882a593Smuzhiyun * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26*4882a593Smuzhiyun * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27*4882a593Smuzhiyun * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28*4882a593Smuzhiyun * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29*4882a593Smuzhiyun * POSSIBILITY OF SUCH DAMAGE.
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun * If the eeprom on your board is not recent enough, you will need to get a
33*4882a593Smuzhiyun * newer firmware image at:
34*4882a593Smuzhiyun * http://www.myri.com/scs/download-Myri10GE.html
35*4882a593Smuzhiyun *
36*4882a593Smuzhiyun * Contact Information:
37*4882a593Smuzhiyun * <help@myri.com>
38*4882a593Smuzhiyun * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
39*4882a593Smuzhiyun *************************************************************************/
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include <linux/tcp.h>
44*4882a593Smuzhiyun #include <linux/netdevice.h>
45*4882a593Smuzhiyun #include <linux/skbuff.h>
46*4882a593Smuzhiyun #include <linux/string.h>
47*4882a593Smuzhiyun #include <linux/module.h>
48*4882a593Smuzhiyun #include <linux/pci.h>
49*4882a593Smuzhiyun #include <linux/dma-mapping.h>
50*4882a593Smuzhiyun #include <linux/etherdevice.h>
51*4882a593Smuzhiyun #include <linux/if_ether.h>
52*4882a593Smuzhiyun #include <linux/if_vlan.h>
53*4882a593Smuzhiyun #include <linux/dca.h>
54*4882a593Smuzhiyun #include <linux/ip.h>
55*4882a593Smuzhiyun #include <linux/inet.h>
56*4882a593Smuzhiyun #include <linux/in.h>
57*4882a593Smuzhiyun #include <linux/ethtool.h>
58*4882a593Smuzhiyun #include <linux/firmware.h>
59*4882a593Smuzhiyun #include <linux/delay.h>
60*4882a593Smuzhiyun #include <linux/timer.h>
61*4882a593Smuzhiyun #include <linux/vmalloc.h>
62*4882a593Smuzhiyun #include <linux/crc32.h>
63*4882a593Smuzhiyun #include <linux/moduleparam.h>
64*4882a593Smuzhiyun #include <linux/io.h>
65*4882a593Smuzhiyun #include <linux/log2.h>
66*4882a593Smuzhiyun #include <linux/slab.h>
67*4882a593Smuzhiyun #include <linux/prefetch.h>
68*4882a593Smuzhiyun #include <net/checksum.h>
69*4882a593Smuzhiyun #include <net/ip.h>
70*4882a593Smuzhiyun #include <net/tcp.h>
71*4882a593Smuzhiyun #include <asm/byteorder.h>
72*4882a593Smuzhiyun #include <asm/processor.h>
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #include "myri10ge_mcp.h"
75*4882a593Smuzhiyun #include "myri10ge_mcp_gen_header.h"
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define MYRI10GE_VERSION_STR "1.5.3-1.534"
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
80*4882a593Smuzhiyun MODULE_AUTHOR("Maintainer: help@myri.com");
81*4882a593Smuzhiyun MODULE_VERSION(MYRI10GE_VERSION_STR);
82*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define MYRI10GE_MAX_ETHER_MTU 9014
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define MYRI10GE_ETH_STOPPED 0
87*4882a593Smuzhiyun #define MYRI10GE_ETH_STOPPING 1
88*4882a593Smuzhiyun #define MYRI10GE_ETH_STARTING 2
89*4882a593Smuzhiyun #define MYRI10GE_ETH_RUNNING 3
90*4882a593Smuzhiyun #define MYRI10GE_ETH_OPEN_FAILED 4
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define MYRI10GE_EEPROM_STRINGS_SIZE 256
93*4882a593Smuzhiyun #define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
96*4882a593Smuzhiyun #define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define MYRI10GE_ALLOC_ORDER 0
99*4882a593Smuzhiyun #define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
100*4882a593Smuzhiyun #define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define MYRI10GE_MAX_SLICES 32
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun struct myri10ge_rx_buffer_state {
105*4882a593Smuzhiyun struct page *page;
106*4882a593Smuzhiyun int page_offset;
107*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(bus);
108*4882a593Smuzhiyun DEFINE_DMA_UNMAP_LEN(len);
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun struct myri10ge_tx_buffer_state {
112*4882a593Smuzhiyun struct sk_buff *skb;
113*4882a593Smuzhiyun int last;
114*4882a593Smuzhiyun DEFINE_DMA_UNMAP_ADDR(bus);
115*4882a593Smuzhiyun DEFINE_DMA_UNMAP_LEN(len);
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun struct myri10ge_cmd {
119*4882a593Smuzhiyun u32 data0;
120*4882a593Smuzhiyun u32 data1;
121*4882a593Smuzhiyun u32 data2;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun struct myri10ge_rx_buf {
125*4882a593Smuzhiyun struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
126*4882a593Smuzhiyun struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
127*4882a593Smuzhiyun struct myri10ge_rx_buffer_state *info;
128*4882a593Smuzhiyun struct page *page;
129*4882a593Smuzhiyun dma_addr_t bus;
130*4882a593Smuzhiyun int page_offset;
131*4882a593Smuzhiyun int cnt;
132*4882a593Smuzhiyun int fill_cnt;
133*4882a593Smuzhiyun int alloc_fail;
134*4882a593Smuzhiyun int mask; /* number of rx slots -1 */
135*4882a593Smuzhiyun int watchdog_needed;
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct myri10ge_tx_buf {
139*4882a593Smuzhiyun struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
140*4882a593Smuzhiyun __be32 __iomem *send_go; /* "go" doorbell ptr */
141*4882a593Smuzhiyun __be32 __iomem *send_stop; /* "stop" doorbell ptr */
142*4882a593Smuzhiyun struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
143*4882a593Smuzhiyun char *req_bytes;
144*4882a593Smuzhiyun struct myri10ge_tx_buffer_state *info;
145*4882a593Smuzhiyun int mask; /* number of transmit slots -1 */
146*4882a593Smuzhiyun int req ____cacheline_aligned; /* transmit slots submitted */
147*4882a593Smuzhiyun int pkt_start; /* packets started */
148*4882a593Smuzhiyun int stop_queue;
149*4882a593Smuzhiyun int linearized;
150*4882a593Smuzhiyun int done ____cacheline_aligned; /* transmit slots completed */
151*4882a593Smuzhiyun int pkt_done; /* packets completed */
152*4882a593Smuzhiyun int wake_queue;
153*4882a593Smuzhiyun int queue_active;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun struct myri10ge_rx_done {
157*4882a593Smuzhiyun struct mcp_slot *entry;
158*4882a593Smuzhiyun dma_addr_t bus;
159*4882a593Smuzhiyun int cnt;
160*4882a593Smuzhiyun int idx;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun struct myri10ge_slice_netstats {
164*4882a593Smuzhiyun unsigned long rx_packets;
165*4882a593Smuzhiyun unsigned long tx_packets;
166*4882a593Smuzhiyun unsigned long rx_bytes;
167*4882a593Smuzhiyun unsigned long tx_bytes;
168*4882a593Smuzhiyun unsigned long rx_dropped;
169*4882a593Smuzhiyun unsigned long tx_dropped;
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun struct myri10ge_slice_state {
173*4882a593Smuzhiyun struct myri10ge_tx_buf tx; /* transmit ring */
174*4882a593Smuzhiyun struct myri10ge_rx_buf rx_small;
175*4882a593Smuzhiyun struct myri10ge_rx_buf rx_big;
176*4882a593Smuzhiyun struct myri10ge_rx_done rx_done;
177*4882a593Smuzhiyun struct net_device *dev;
178*4882a593Smuzhiyun struct napi_struct napi;
179*4882a593Smuzhiyun struct myri10ge_priv *mgp;
180*4882a593Smuzhiyun struct myri10ge_slice_netstats stats;
181*4882a593Smuzhiyun __be32 __iomem *irq_claim;
182*4882a593Smuzhiyun struct mcp_irq_data *fw_stats;
183*4882a593Smuzhiyun dma_addr_t fw_stats_bus;
184*4882a593Smuzhiyun int watchdog_tx_done;
185*4882a593Smuzhiyun int watchdog_tx_req;
186*4882a593Smuzhiyun int watchdog_rx_done;
187*4882a593Smuzhiyun int stuck;
188*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
189*4882a593Smuzhiyun int cached_dca_tag;
190*4882a593Smuzhiyun int cpu;
191*4882a593Smuzhiyun __be32 __iomem *dca_tag;
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun char irq_desc[32];
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun struct myri10ge_priv {
197*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
198*4882a593Smuzhiyun int tx_boundary; /* boundary transmits cannot cross */
199*4882a593Smuzhiyun int num_slices;
200*4882a593Smuzhiyun int running; /* running? */
201*4882a593Smuzhiyun int small_bytes;
202*4882a593Smuzhiyun int big_bytes;
203*4882a593Smuzhiyun int max_intr_slots;
204*4882a593Smuzhiyun struct net_device *dev;
205*4882a593Smuzhiyun u8 __iomem *sram;
206*4882a593Smuzhiyun int sram_size;
207*4882a593Smuzhiyun unsigned long board_span;
208*4882a593Smuzhiyun unsigned long iomem_base;
209*4882a593Smuzhiyun __be32 __iomem *irq_deassert;
210*4882a593Smuzhiyun char *mac_addr_string;
211*4882a593Smuzhiyun struct mcp_cmd_response *cmd;
212*4882a593Smuzhiyun dma_addr_t cmd_bus;
213*4882a593Smuzhiyun struct pci_dev *pdev;
214*4882a593Smuzhiyun int msi_enabled;
215*4882a593Smuzhiyun int msix_enabled;
216*4882a593Smuzhiyun struct msix_entry *msix_vectors;
217*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
218*4882a593Smuzhiyun int dca_enabled;
219*4882a593Smuzhiyun int relaxed_order;
220*4882a593Smuzhiyun #endif
221*4882a593Smuzhiyun u32 link_state;
222*4882a593Smuzhiyun unsigned int rdma_tags_available;
223*4882a593Smuzhiyun int intr_coal_delay;
224*4882a593Smuzhiyun __be32 __iomem *intr_coal_delay_ptr;
225*4882a593Smuzhiyun int wc_cookie;
226*4882a593Smuzhiyun int down_cnt;
227*4882a593Smuzhiyun wait_queue_head_t down_wq;
228*4882a593Smuzhiyun struct work_struct watchdog_work;
229*4882a593Smuzhiyun struct timer_list watchdog_timer;
230*4882a593Smuzhiyun int watchdog_resets;
231*4882a593Smuzhiyun int watchdog_pause;
232*4882a593Smuzhiyun int pause;
233*4882a593Smuzhiyun bool fw_name_allocated;
234*4882a593Smuzhiyun char *fw_name;
235*4882a593Smuzhiyun char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
236*4882a593Smuzhiyun char *product_code_string;
237*4882a593Smuzhiyun char fw_version[128];
238*4882a593Smuzhiyun int fw_ver_major;
239*4882a593Smuzhiyun int fw_ver_minor;
240*4882a593Smuzhiyun int fw_ver_tiny;
241*4882a593Smuzhiyun int adopted_rx_filter_bug;
242*4882a593Smuzhiyun u8 mac_addr[ETH_ALEN]; /* eeprom mac address */
243*4882a593Smuzhiyun unsigned long serial_number;
244*4882a593Smuzhiyun int vendor_specific_offset;
245*4882a593Smuzhiyun int fw_multicast_support;
246*4882a593Smuzhiyun u32 features;
247*4882a593Smuzhiyun u32 max_tso6;
248*4882a593Smuzhiyun u32 read_dma;
249*4882a593Smuzhiyun u32 write_dma;
250*4882a593Smuzhiyun u32 read_write_dma;
251*4882a593Smuzhiyun u32 link_changes;
252*4882a593Smuzhiyun u32 msg_enable;
253*4882a593Smuzhiyun unsigned int board_number;
254*4882a593Smuzhiyun int rebooted;
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
258*4882a593Smuzhiyun static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
259*4882a593Smuzhiyun static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
260*4882a593Smuzhiyun static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
261*4882a593Smuzhiyun MODULE_FIRMWARE("myri10ge_ethp_z8e.dat");
262*4882a593Smuzhiyun MODULE_FIRMWARE("myri10ge_eth_z8e.dat");
263*4882a593Smuzhiyun MODULE_FIRMWARE("myri10ge_rss_ethp_z8e.dat");
264*4882a593Smuzhiyun MODULE_FIRMWARE("myri10ge_rss_eth_z8e.dat");
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Careful: must be accessed under kernel_param_lock() */
267*4882a593Smuzhiyun static char *myri10ge_fw_name = NULL;
268*4882a593Smuzhiyun module_param(myri10ge_fw_name, charp, 0644);
269*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #define MYRI10GE_MAX_BOARDS 8
272*4882a593Smuzhiyun static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
273*4882a593Smuzhiyun {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
274*4882a593Smuzhiyun module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
275*4882a593Smuzhiyun 0444);
276*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_fw_names, "Firmware image names per board");
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun static int myri10ge_ecrc_enable = 1;
279*4882a593Smuzhiyun module_param(myri10ge_ecrc_enable, int, 0444);
280*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun static int myri10ge_small_bytes = -1; /* -1 == auto */
283*4882a593Smuzhiyun module_param(myri10ge_small_bytes, int, 0644);
284*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun static int myri10ge_msi = 1; /* enable msi by default */
287*4882a593Smuzhiyun module_param(myri10ge_msi, int, 0644);
288*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static int myri10ge_intr_coal_delay = 75;
291*4882a593Smuzhiyun module_param(myri10ge_intr_coal_delay, int, 0444);
292*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun static int myri10ge_flow_control = 1;
295*4882a593Smuzhiyun module_param(myri10ge_flow_control, int, 0444);
296*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static int myri10ge_deassert_wait = 1;
299*4882a593Smuzhiyun module_param(myri10ge_deassert_wait, int, 0644);
300*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_deassert_wait,
301*4882a593Smuzhiyun "Wait when deasserting legacy interrupts");
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun static int myri10ge_force_firmware = 0;
304*4882a593Smuzhiyun module_param(myri10ge_force_firmware, int, 0444);
305*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_force_firmware,
306*4882a593Smuzhiyun "Force firmware to assume aligned completions");
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
309*4882a593Smuzhiyun module_param(myri10ge_initial_mtu, int, 0444);
310*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static int myri10ge_napi_weight = 64;
313*4882a593Smuzhiyun module_param(myri10ge_napi_weight, int, 0444);
314*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static int myri10ge_watchdog_timeout = 1;
317*4882a593Smuzhiyun module_param(myri10ge_watchdog_timeout, int, 0444);
318*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun static int myri10ge_max_irq_loops = 1048576;
321*4882a593Smuzhiyun module_param(myri10ge_max_irq_loops, int, 0444);
322*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_max_irq_loops,
323*4882a593Smuzhiyun "Set stuck legacy IRQ detection threshold");
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static int myri10ge_debug = -1; /* defaults above */
328*4882a593Smuzhiyun module_param(myri10ge_debug, int, 0);
329*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static int myri10ge_fill_thresh = 256;
332*4882a593Smuzhiyun module_param(myri10ge_fill_thresh, int, 0644);
333*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static int myri10ge_reset_recover = 1;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static int myri10ge_max_slices = 1;
338*4882a593Smuzhiyun module_param(myri10ge_max_slices, int, 0444);
339*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_DST_PORT;
342*4882a593Smuzhiyun module_param(myri10ge_rss_hash, int, 0444);
343*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun static int myri10ge_dca = 1;
346*4882a593Smuzhiyun module_param(myri10ge_dca, int, 0444);
347*4882a593Smuzhiyun MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun #define MYRI10GE_FW_OFFSET 1024*1024
350*4882a593Smuzhiyun #define MYRI10GE_HIGHPART_TO_U32(X) \
351*4882a593Smuzhiyun (sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
352*4882a593Smuzhiyun #define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun #define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static void myri10ge_set_multicast_list(struct net_device *dev);
357*4882a593Smuzhiyun static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
358*4882a593Smuzhiyun struct net_device *dev);
359*4882a593Smuzhiyun
put_be32(__be32 val,__be32 __iomem * p)360*4882a593Smuzhiyun static inline void put_be32(__be32 val, __be32 __iomem * p)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun __raw_writel((__force __u32) val, (__force void __iomem *)p);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun static void myri10ge_get_stats(struct net_device *dev,
366*4882a593Smuzhiyun struct rtnl_link_stats64 *stats);
367*4882a593Smuzhiyun
set_fw_name(struct myri10ge_priv * mgp,char * name,bool allocated)368*4882a593Smuzhiyun static void set_fw_name(struct myri10ge_priv *mgp, char *name, bool allocated)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun if (mgp->fw_name_allocated)
371*4882a593Smuzhiyun kfree(mgp->fw_name);
372*4882a593Smuzhiyun mgp->fw_name = name;
373*4882a593Smuzhiyun mgp->fw_name_allocated = allocated;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun static int
myri10ge_send_cmd(struct myri10ge_priv * mgp,u32 cmd,struct myri10ge_cmd * data,int atomic)377*4882a593Smuzhiyun myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
378*4882a593Smuzhiyun struct myri10ge_cmd *data, int atomic)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct mcp_cmd *buf;
381*4882a593Smuzhiyun char buf_bytes[sizeof(*buf) + 8];
382*4882a593Smuzhiyun struct mcp_cmd_response *response = mgp->cmd;
383*4882a593Smuzhiyun char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
384*4882a593Smuzhiyun u32 dma_low, dma_high, result, value;
385*4882a593Smuzhiyun int sleep_total = 0;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* ensure buf is aligned to 8 bytes */
388*4882a593Smuzhiyun buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun buf->data0 = htonl(data->data0);
391*4882a593Smuzhiyun buf->data1 = htonl(data->data1);
392*4882a593Smuzhiyun buf->data2 = htonl(data->data2);
393*4882a593Smuzhiyun buf->cmd = htonl(cmd);
394*4882a593Smuzhiyun dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
395*4882a593Smuzhiyun dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun buf->response_addr.low = htonl(dma_low);
398*4882a593Smuzhiyun buf->response_addr.high = htonl(dma_high);
399*4882a593Smuzhiyun response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
400*4882a593Smuzhiyun mb();
401*4882a593Smuzhiyun myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* wait up to 15ms. Longest command is the DMA benchmark,
404*4882a593Smuzhiyun * which is capped at 5ms, but runs from a timeout handler
405*4882a593Smuzhiyun * that runs every 7.8ms. So a 15ms timeout leaves us with
406*4882a593Smuzhiyun * a 2.2ms margin
407*4882a593Smuzhiyun */
408*4882a593Smuzhiyun if (atomic) {
409*4882a593Smuzhiyun /* if atomic is set, do not sleep,
410*4882a593Smuzhiyun * and try to get the completion quickly
411*4882a593Smuzhiyun * (1ms will be enough for those commands) */
412*4882a593Smuzhiyun for (sleep_total = 0;
413*4882a593Smuzhiyun sleep_total < 1000 &&
414*4882a593Smuzhiyun response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
415*4882a593Smuzhiyun sleep_total += 10) {
416*4882a593Smuzhiyun udelay(10);
417*4882a593Smuzhiyun mb();
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun } else {
420*4882a593Smuzhiyun /* use msleep for most command */
421*4882a593Smuzhiyun for (sleep_total = 0;
422*4882a593Smuzhiyun sleep_total < 15 &&
423*4882a593Smuzhiyun response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
424*4882a593Smuzhiyun sleep_total++)
425*4882a593Smuzhiyun msleep(1);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun result = ntohl(response->result);
429*4882a593Smuzhiyun value = ntohl(response->data);
430*4882a593Smuzhiyun if (result != MYRI10GE_NO_RESPONSE_RESULT) {
431*4882a593Smuzhiyun if (result == 0) {
432*4882a593Smuzhiyun data->data0 = value;
433*4882a593Smuzhiyun return 0;
434*4882a593Smuzhiyun } else if (result == MXGEFW_CMD_UNKNOWN) {
435*4882a593Smuzhiyun return -ENOSYS;
436*4882a593Smuzhiyun } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
437*4882a593Smuzhiyun return -E2BIG;
438*4882a593Smuzhiyun } else if (result == MXGEFW_CMD_ERROR_RANGE &&
439*4882a593Smuzhiyun cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
440*4882a593Smuzhiyun (data->
441*4882a593Smuzhiyun data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
442*4882a593Smuzhiyun 0) {
443*4882a593Smuzhiyun return -ERANGE;
444*4882a593Smuzhiyun } else {
445*4882a593Smuzhiyun dev_err(&mgp->pdev->dev,
446*4882a593Smuzhiyun "command %d failed, result = %d\n",
447*4882a593Smuzhiyun cmd, result);
448*4882a593Smuzhiyun return -ENXIO;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
453*4882a593Smuzhiyun cmd, result);
454*4882a593Smuzhiyun return -EAGAIN;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /*
458*4882a593Smuzhiyun * The eeprom strings on the lanaiX have the format
459*4882a593Smuzhiyun * SN=x\0
460*4882a593Smuzhiyun * MAC=x:x:x:x:x:x\0
461*4882a593Smuzhiyun * PT:ddd mmm xx xx:xx:xx xx\0
462*4882a593Smuzhiyun * PV:ddd mmm xx xx:xx:xx xx\0
463*4882a593Smuzhiyun */
myri10ge_read_mac_addr(struct myri10ge_priv * mgp)464*4882a593Smuzhiyun static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun char *ptr, *limit;
467*4882a593Smuzhiyun int i;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun ptr = mgp->eeprom_strings;
470*4882a593Smuzhiyun limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun while (*ptr != '\0' && ptr < limit) {
473*4882a593Smuzhiyun if (memcmp(ptr, "MAC=", 4) == 0) {
474*4882a593Smuzhiyun ptr += 4;
475*4882a593Smuzhiyun mgp->mac_addr_string = ptr;
476*4882a593Smuzhiyun for (i = 0; i < 6; i++) {
477*4882a593Smuzhiyun if ((ptr + 2) > limit)
478*4882a593Smuzhiyun goto abort;
479*4882a593Smuzhiyun mgp->mac_addr[i] =
480*4882a593Smuzhiyun simple_strtoul(ptr, &ptr, 16);
481*4882a593Smuzhiyun ptr += 1;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun if (memcmp(ptr, "PC=", 3) == 0) {
485*4882a593Smuzhiyun ptr += 3;
486*4882a593Smuzhiyun mgp->product_code_string = ptr;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun if (memcmp((const void *)ptr, "SN=", 3) == 0) {
489*4882a593Smuzhiyun ptr += 3;
490*4882a593Smuzhiyun mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun while (ptr < limit && *ptr++) ;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun return 0;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun abort:
498*4882a593Smuzhiyun dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
499*4882a593Smuzhiyun return -ENXIO;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /*
503*4882a593Smuzhiyun * Enable or disable periodic RDMAs from the host to make certain
504*4882a593Smuzhiyun * chipsets resend dropped PCIe messages
505*4882a593Smuzhiyun */
506*4882a593Smuzhiyun
myri10ge_dummy_rdma(struct myri10ge_priv * mgp,int enable)507*4882a593Smuzhiyun static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun char __iomem *submit;
510*4882a593Smuzhiyun __be32 buf[16] __attribute__ ((__aligned__(8)));
511*4882a593Smuzhiyun u32 dma_low, dma_high;
512*4882a593Smuzhiyun int i;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* clear confirmation addr */
515*4882a593Smuzhiyun mgp->cmd->data = 0;
516*4882a593Smuzhiyun mb();
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* send a rdma command to the PCIe engine, and wait for the
519*4882a593Smuzhiyun * response in the confirmation address. The firmware should
520*4882a593Smuzhiyun * write a -1 there to indicate it is alive and well
521*4882a593Smuzhiyun */
522*4882a593Smuzhiyun dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
523*4882a593Smuzhiyun dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun buf[0] = htonl(dma_high); /* confirm addr MSW */
526*4882a593Smuzhiyun buf[1] = htonl(dma_low); /* confirm addr LSW */
527*4882a593Smuzhiyun buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
528*4882a593Smuzhiyun buf[3] = htonl(dma_high); /* dummy addr MSW */
529*4882a593Smuzhiyun buf[4] = htonl(dma_low); /* dummy addr LSW */
530*4882a593Smuzhiyun buf[5] = htonl(enable); /* enable? */
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun myri10ge_pio_copy(submit, &buf, sizeof(buf));
535*4882a593Smuzhiyun for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
536*4882a593Smuzhiyun msleep(1);
537*4882a593Smuzhiyun if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
538*4882a593Smuzhiyun dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
539*4882a593Smuzhiyun (enable ? "enable" : "disable"));
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static int
myri10ge_validate_firmware(struct myri10ge_priv * mgp,struct mcp_gen_header * hdr)543*4882a593Smuzhiyun myri10ge_validate_firmware(struct myri10ge_priv *mgp,
544*4882a593Smuzhiyun struct mcp_gen_header *hdr)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct device *dev = &mgp->pdev->dev;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* check firmware type */
549*4882a593Smuzhiyun if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
550*4882a593Smuzhiyun dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
551*4882a593Smuzhiyun return -EINVAL;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* save firmware version for ethtool */
555*4882a593Smuzhiyun strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
556*4882a593Smuzhiyun mgp->fw_version[sizeof(mgp->fw_version) - 1] = '\0';
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
559*4882a593Smuzhiyun &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR &&
562*4882a593Smuzhiyun mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
563*4882a593Smuzhiyun dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
564*4882a593Smuzhiyun dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
565*4882a593Smuzhiyun MXGEFW_VERSION_MINOR);
566*4882a593Smuzhiyun return -EINVAL;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun return 0;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
myri10ge_load_hotplug_firmware(struct myri10ge_priv * mgp,u32 * size)571*4882a593Smuzhiyun static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun unsigned crc, reread_crc;
574*4882a593Smuzhiyun const struct firmware *fw;
575*4882a593Smuzhiyun struct device *dev = &mgp->pdev->dev;
576*4882a593Smuzhiyun unsigned char *fw_readback;
577*4882a593Smuzhiyun struct mcp_gen_header *hdr;
578*4882a593Smuzhiyun size_t hdr_offset;
579*4882a593Smuzhiyun int status;
580*4882a593Smuzhiyun unsigned i;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
583*4882a593Smuzhiyun dev_err(dev, "Unable to load %s firmware image via hotplug\n",
584*4882a593Smuzhiyun mgp->fw_name);
585*4882a593Smuzhiyun status = -EINVAL;
586*4882a593Smuzhiyun goto abort_with_nothing;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* check size */
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
592*4882a593Smuzhiyun fw->size < MCP_HEADER_PTR_OFFSET + 4) {
593*4882a593Smuzhiyun dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
594*4882a593Smuzhiyun status = -EINVAL;
595*4882a593Smuzhiyun goto abort_with_fw;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* check id */
599*4882a593Smuzhiyun hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
600*4882a593Smuzhiyun if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
601*4882a593Smuzhiyun dev_err(dev, "Bad firmware file\n");
602*4882a593Smuzhiyun status = -EINVAL;
603*4882a593Smuzhiyun goto abort_with_fw;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun hdr = (void *)(fw->data + hdr_offset);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun status = myri10ge_validate_firmware(mgp, hdr);
608*4882a593Smuzhiyun if (status != 0)
609*4882a593Smuzhiyun goto abort_with_fw;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun crc = crc32(~0, fw->data, fw->size);
612*4882a593Smuzhiyun for (i = 0; i < fw->size; i += 256) {
613*4882a593Smuzhiyun myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
614*4882a593Smuzhiyun fw->data + i,
615*4882a593Smuzhiyun min(256U, (unsigned)(fw->size - i)));
616*4882a593Smuzhiyun mb();
617*4882a593Smuzhiyun readb(mgp->sram);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun fw_readback = vmalloc(fw->size);
620*4882a593Smuzhiyun if (!fw_readback) {
621*4882a593Smuzhiyun status = -ENOMEM;
622*4882a593Smuzhiyun goto abort_with_fw;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun /* corruption checking is good for parity recovery and buggy chipset */
625*4882a593Smuzhiyun memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
626*4882a593Smuzhiyun reread_crc = crc32(~0, fw_readback, fw->size);
627*4882a593Smuzhiyun vfree(fw_readback);
628*4882a593Smuzhiyun if (crc != reread_crc) {
629*4882a593Smuzhiyun dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
630*4882a593Smuzhiyun (unsigned)fw->size, reread_crc, crc);
631*4882a593Smuzhiyun status = -EIO;
632*4882a593Smuzhiyun goto abort_with_fw;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun *size = (u32) fw->size;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun abort_with_fw:
637*4882a593Smuzhiyun release_firmware(fw);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun abort_with_nothing:
640*4882a593Smuzhiyun return status;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
myri10ge_adopt_running_firmware(struct myri10ge_priv * mgp)643*4882a593Smuzhiyun static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun struct mcp_gen_header *hdr;
646*4882a593Smuzhiyun struct device *dev = &mgp->pdev->dev;
647*4882a593Smuzhiyun const size_t bytes = sizeof(struct mcp_gen_header);
648*4882a593Smuzhiyun size_t hdr_offset;
649*4882a593Smuzhiyun int status;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* find running firmware header */
652*4882a593Smuzhiyun hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
655*4882a593Smuzhiyun dev_err(dev, "Running firmware has bad header offset (%d)\n",
656*4882a593Smuzhiyun (int)hdr_offset);
657*4882a593Smuzhiyun return -EIO;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* copy header of running firmware from SRAM to host memory to
661*4882a593Smuzhiyun * validate firmware */
662*4882a593Smuzhiyun hdr = kmalloc(bytes, GFP_KERNEL);
663*4882a593Smuzhiyun if (hdr == NULL)
664*4882a593Smuzhiyun return -ENOMEM;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
667*4882a593Smuzhiyun status = myri10ge_validate_firmware(mgp, hdr);
668*4882a593Smuzhiyun kfree(hdr);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* check to see if adopted firmware has bug where adopting
671*4882a593Smuzhiyun * it will cause broadcasts to be filtered unless the NIC
672*4882a593Smuzhiyun * is kept in ALLMULTI mode */
673*4882a593Smuzhiyun if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
674*4882a593Smuzhiyun mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
675*4882a593Smuzhiyun mgp->adopted_rx_filter_bug = 1;
676*4882a593Smuzhiyun dev_warn(dev, "Adopting fw %d.%d.%d: "
677*4882a593Smuzhiyun "working around rx filter bug\n",
678*4882a593Smuzhiyun mgp->fw_ver_major, mgp->fw_ver_minor,
679*4882a593Smuzhiyun mgp->fw_ver_tiny);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun return status;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
myri10ge_get_firmware_capabilities(struct myri10ge_priv * mgp)684*4882a593Smuzhiyun static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun struct myri10ge_cmd cmd;
687*4882a593Smuzhiyun int status;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /* probe for IPv6 TSO support */
690*4882a593Smuzhiyun mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
691*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
692*4882a593Smuzhiyun &cmd, 0);
693*4882a593Smuzhiyun if (status == 0) {
694*4882a593Smuzhiyun mgp->max_tso6 = cmd.data0;
695*4882a593Smuzhiyun mgp->features |= NETIF_F_TSO6;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
699*4882a593Smuzhiyun if (status != 0) {
700*4882a593Smuzhiyun dev_err(&mgp->pdev->dev,
701*4882a593Smuzhiyun "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
702*4882a593Smuzhiyun return -ENXIO;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun return 0;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
myri10ge_load_firmware(struct myri10ge_priv * mgp,int adopt)710*4882a593Smuzhiyun static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun char __iomem *submit;
713*4882a593Smuzhiyun __be32 buf[16] __attribute__ ((__aligned__(8)));
714*4882a593Smuzhiyun u32 dma_low, dma_high, size;
715*4882a593Smuzhiyun int status, i;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun size = 0;
718*4882a593Smuzhiyun status = myri10ge_load_hotplug_firmware(mgp, &size);
719*4882a593Smuzhiyun if (status) {
720*4882a593Smuzhiyun if (!adopt)
721*4882a593Smuzhiyun return status;
722*4882a593Smuzhiyun dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /* Do not attempt to adopt firmware if there
725*4882a593Smuzhiyun * was a bad crc */
726*4882a593Smuzhiyun if (status == -EIO)
727*4882a593Smuzhiyun return status;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun status = myri10ge_adopt_running_firmware(mgp);
730*4882a593Smuzhiyun if (status != 0) {
731*4882a593Smuzhiyun dev_err(&mgp->pdev->dev,
732*4882a593Smuzhiyun "failed to adopt running firmware\n");
733*4882a593Smuzhiyun return status;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun dev_info(&mgp->pdev->dev,
736*4882a593Smuzhiyun "Successfully adopted running firmware\n");
737*4882a593Smuzhiyun if (mgp->tx_boundary == 4096) {
738*4882a593Smuzhiyun dev_warn(&mgp->pdev->dev,
739*4882a593Smuzhiyun "Using firmware currently running on NIC"
740*4882a593Smuzhiyun ". For optimal\n");
741*4882a593Smuzhiyun dev_warn(&mgp->pdev->dev,
742*4882a593Smuzhiyun "performance consider loading optimized "
743*4882a593Smuzhiyun "firmware\n");
744*4882a593Smuzhiyun dev_warn(&mgp->pdev->dev, "via hotplug\n");
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun set_fw_name(mgp, "adopted", false);
748*4882a593Smuzhiyun mgp->tx_boundary = 2048;
749*4882a593Smuzhiyun myri10ge_dummy_rdma(mgp, 1);
750*4882a593Smuzhiyun status = myri10ge_get_firmware_capabilities(mgp);
751*4882a593Smuzhiyun return status;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /* clear confirmation addr */
755*4882a593Smuzhiyun mgp->cmd->data = 0;
756*4882a593Smuzhiyun mb();
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* send a reload command to the bootstrap MCP, and wait for the
759*4882a593Smuzhiyun * response in the confirmation address. The firmware should
760*4882a593Smuzhiyun * write a -1 there to indicate it is alive and well
761*4882a593Smuzhiyun */
762*4882a593Smuzhiyun dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
763*4882a593Smuzhiyun dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun buf[0] = htonl(dma_high); /* confirm addr MSW */
766*4882a593Smuzhiyun buf[1] = htonl(dma_low); /* confirm addr LSW */
767*4882a593Smuzhiyun buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* FIX: All newest firmware should un-protect the bottom of
770*4882a593Smuzhiyun * the sram before handoff. However, the very first interfaces
771*4882a593Smuzhiyun * do not. Therefore the handoff copy must skip the first 8 bytes
772*4882a593Smuzhiyun */
773*4882a593Smuzhiyun buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
774*4882a593Smuzhiyun buf[4] = htonl(size - 8); /* length of code */
775*4882a593Smuzhiyun buf[5] = htonl(8); /* where to copy to */
776*4882a593Smuzhiyun buf[6] = htonl(0); /* where to jump to */
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun myri10ge_pio_copy(submit, &buf, sizeof(buf));
781*4882a593Smuzhiyun mb();
782*4882a593Smuzhiyun msleep(1);
783*4882a593Smuzhiyun mb();
784*4882a593Smuzhiyun i = 0;
785*4882a593Smuzhiyun while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
786*4882a593Smuzhiyun msleep(1 << i);
787*4882a593Smuzhiyun i++;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
790*4882a593Smuzhiyun dev_err(&mgp->pdev->dev, "handoff failed\n");
791*4882a593Smuzhiyun return -ENXIO;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun myri10ge_dummy_rdma(mgp, 1);
794*4882a593Smuzhiyun status = myri10ge_get_firmware_capabilities(mgp);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun return status;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
myri10ge_update_mac_address(struct myri10ge_priv * mgp,u8 * addr)799*4882a593Smuzhiyun static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun struct myri10ge_cmd cmd;
802*4882a593Smuzhiyun int status;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
805*4882a593Smuzhiyun | (addr[2] << 8) | addr[3]);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun cmd.data1 = ((addr[4] << 8) | (addr[5]));
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
810*4882a593Smuzhiyun return status;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun
myri10ge_change_pause(struct myri10ge_priv * mgp,int pause)813*4882a593Smuzhiyun static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun struct myri10ge_cmd cmd;
816*4882a593Smuzhiyun int status, ctl;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
819*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (status) {
822*4882a593Smuzhiyun netdev_err(mgp->dev, "Failed to set flow control mode\n");
823*4882a593Smuzhiyun return status;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun mgp->pause = pause;
826*4882a593Smuzhiyun return 0;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun static void
myri10ge_change_promisc(struct myri10ge_priv * mgp,int promisc,int atomic)830*4882a593Smuzhiyun myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun struct myri10ge_cmd cmd;
833*4882a593Smuzhiyun int status, ctl;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
836*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
837*4882a593Smuzhiyun if (status)
838*4882a593Smuzhiyun netdev_err(mgp->dev, "Failed to set promisc mode\n");
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
myri10ge_dma_test(struct myri10ge_priv * mgp,int test_type)841*4882a593Smuzhiyun static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun struct myri10ge_cmd cmd;
844*4882a593Smuzhiyun int status;
845*4882a593Smuzhiyun u32 len;
846*4882a593Smuzhiyun struct page *dmatest_page;
847*4882a593Smuzhiyun dma_addr_t dmatest_bus;
848*4882a593Smuzhiyun char *test = " ";
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun dmatest_page = alloc_page(GFP_KERNEL);
851*4882a593Smuzhiyun if (!dmatest_page)
852*4882a593Smuzhiyun return -ENOMEM;
853*4882a593Smuzhiyun dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
854*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
855*4882a593Smuzhiyun if (unlikely(pci_dma_mapping_error(mgp->pdev, dmatest_bus))) {
856*4882a593Smuzhiyun __free_page(dmatest_page);
857*4882a593Smuzhiyun return -ENOMEM;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* Run a small DMA test.
861*4882a593Smuzhiyun * The magic multipliers to the length tell the firmware
862*4882a593Smuzhiyun * to do DMA read, write, or read+write tests. The
863*4882a593Smuzhiyun * results are returned in cmd.data0. The upper 16
864*4882a593Smuzhiyun * bits or the return is the number of transfers completed.
865*4882a593Smuzhiyun * The lower 16 bits is the time in 0.5us ticks that the
866*4882a593Smuzhiyun * transfers took to complete.
867*4882a593Smuzhiyun */
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun len = mgp->tx_boundary;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
872*4882a593Smuzhiyun cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
873*4882a593Smuzhiyun cmd.data2 = len * 0x10000;
874*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
875*4882a593Smuzhiyun if (status != 0) {
876*4882a593Smuzhiyun test = "read";
877*4882a593Smuzhiyun goto abort;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
880*4882a593Smuzhiyun cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
881*4882a593Smuzhiyun cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
882*4882a593Smuzhiyun cmd.data2 = len * 0x1;
883*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
884*4882a593Smuzhiyun if (status != 0) {
885*4882a593Smuzhiyun test = "write";
886*4882a593Smuzhiyun goto abort;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
891*4882a593Smuzhiyun cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
892*4882a593Smuzhiyun cmd.data2 = len * 0x10001;
893*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
894*4882a593Smuzhiyun if (status != 0) {
895*4882a593Smuzhiyun test = "read/write";
896*4882a593Smuzhiyun goto abort;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
899*4882a593Smuzhiyun (cmd.data0 & 0xffff);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun abort:
902*4882a593Smuzhiyun pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
903*4882a593Smuzhiyun put_page(dmatest_page);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
906*4882a593Smuzhiyun dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
907*4882a593Smuzhiyun test, status);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun return status;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
myri10ge_reset(struct myri10ge_priv * mgp)912*4882a593Smuzhiyun static int myri10ge_reset(struct myri10ge_priv *mgp)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun struct myri10ge_cmd cmd;
915*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
916*4882a593Smuzhiyun int i, status;
917*4882a593Smuzhiyun size_t bytes;
918*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
919*4882a593Smuzhiyun unsigned long dca_tag_off;
920*4882a593Smuzhiyun #endif
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* try to send a reset command to the card to see if it
923*4882a593Smuzhiyun * is alive */
924*4882a593Smuzhiyun memset(&cmd, 0, sizeof(cmd));
925*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
926*4882a593Smuzhiyun if (status != 0) {
927*4882a593Smuzhiyun dev_err(&mgp->pdev->dev, "failed reset\n");
928*4882a593Smuzhiyun return -ENXIO;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
932*4882a593Smuzhiyun /*
933*4882a593Smuzhiyun * Use non-ndis mcp_slot (eg, 4 bytes total,
934*4882a593Smuzhiyun * no toeplitz hash value returned. Older firmware will
935*4882a593Smuzhiyun * not understand this command, but will use the correct
936*4882a593Smuzhiyun * sized mcp_slot, so we ignore error returns
937*4882a593Smuzhiyun */
938*4882a593Smuzhiyun cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
939*4882a593Smuzhiyun (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /* Now exchange information about interrupts */
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
944*4882a593Smuzhiyun cmd.data0 = (u32) bytes;
945*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /*
948*4882a593Smuzhiyun * Even though we already know how many slices are supported
949*4882a593Smuzhiyun * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
950*4882a593Smuzhiyun * has magic side effects, and must be called after a reset.
951*4882a593Smuzhiyun * It must be called prior to calling any RSS related cmds,
952*4882a593Smuzhiyun * including assigning an interrupt queue for anything but
953*4882a593Smuzhiyun * slice 0. It must also be called *after*
954*4882a593Smuzhiyun * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
955*4882a593Smuzhiyun * the firmware to compute offsets.
956*4882a593Smuzhiyun */
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun if (mgp->num_slices > 1) {
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun /* ask the maximum number of slices it supports */
961*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
962*4882a593Smuzhiyun &cmd, 0);
963*4882a593Smuzhiyun if (status != 0) {
964*4882a593Smuzhiyun dev_err(&mgp->pdev->dev,
965*4882a593Smuzhiyun "failed to get number of slices\n");
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /*
969*4882a593Smuzhiyun * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
970*4882a593Smuzhiyun * to setting up the interrupt queue DMA
971*4882a593Smuzhiyun */
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun cmd.data0 = mgp->num_slices;
974*4882a593Smuzhiyun cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
975*4882a593Smuzhiyun if (mgp->dev->real_num_tx_queues > 1)
976*4882a593Smuzhiyun cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
977*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
978*4882a593Smuzhiyun &cmd, 0);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun /* Firmware older than 1.4.32 only supports multiple
981*4882a593Smuzhiyun * RX queues, so if we get an error, first retry using a
982*4882a593Smuzhiyun * single TX queue before giving up */
983*4882a593Smuzhiyun if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
984*4882a593Smuzhiyun netif_set_real_num_tx_queues(mgp->dev, 1);
985*4882a593Smuzhiyun cmd.data0 = mgp->num_slices;
986*4882a593Smuzhiyun cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
987*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp,
988*4882a593Smuzhiyun MXGEFW_CMD_ENABLE_RSS_QUEUES,
989*4882a593Smuzhiyun &cmd, 0);
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun if (status != 0) {
993*4882a593Smuzhiyun dev_err(&mgp->pdev->dev,
994*4882a593Smuzhiyun "failed to set number of slices\n");
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun return status;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++) {
1000*4882a593Smuzhiyun ss = &mgp->ss[i];
1001*4882a593Smuzhiyun cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
1002*4882a593Smuzhiyun cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
1003*4882a593Smuzhiyun cmd.data2 = i;
1004*4882a593Smuzhiyun status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
1005*4882a593Smuzhiyun &cmd, 0);
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun status |=
1009*4882a593Smuzhiyun myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
1010*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++) {
1011*4882a593Smuzhiyun ss = &mgp->ss[i];
1012*4882a593Smuzhiyun ss->irq_claim =
1013*4882a593Smuzhiyun (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
1016*4882a593Smuzhiyun &cmd, 0);
1017*4882a593Smuzhiyun mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun status |= myri10ge_send_cmd
1020*4882a593Smuzhiyun (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
1021*4882a593Smuzhiyun mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
1022*4882a593Smuzhiyun if (status != 0) {
1023*4882a593Smuzhiyun dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
1024*4882a593Smuzhiyun return status;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
1029*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
1030*4882a593Smuzhiyun dca_tag_off = cmd.data0;
1031*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++) {
1032*4882a593Smuzhiyun ss = &mgp->ss[i];
1033*4882a593Smuzhiyun if (status == 0) {
1034*4882a593Smuzhiyun ss->dca_tag = (__iomem __be32 *)
1035*4882a593Smuzhiyun (mgp->sram + dca_tag_off + 4 * i);
1036*4882a593Smuzhiyun } else {
1037*4882a593Smuzhiyun ss->dca_tag = NULL;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun #endif /* CONFIG_MYRI10GE_DCA */
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun /* reset mcp/driver shared state back to 0 */
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun mgp->link_changes = 0;
1045*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++) {
1046*4882a593Smuzhiyun ss = &mgp->ss[i];
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun memset(ss->rx_done.entry, 0, bytes);
1049*4882a593Smuzhiyun ss->tx.req = 0;
1050*4882a593Smuzhiyun ss->tx.done = 0;
1051*4882a593Smuzhiyun ss->tx.pkt_start = 0;
1052*4882a593Smuzhiyun ss->tx.pkt_done = 0;
1053*4882a593Smuzhiyun ss->rx_big.cnt = 0;
1054*4882a593Smuzhiyun ss->rx_small.cnt = 0;
1055*4882a593Smuzhiyun ss->rx_done.idx = 0;
1056*4882a593Smuzhiyun ss->rx_done.cnt = 0;
1057*4882a593Smuzhiyun ss->tx.wake_queue = 0;
1058*4882a593Smuzhiyun ss->tx.stop_queue = 0;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
1062*4882a593Smuzhiyun myri10ge_change_pause(mgp, mgp->pause);
1063*4882a593Smuzhiyun myri10ge_set_multicast_list(mgp->dev);
1064*4882a593Smuzhiyun return status;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
myri10ge_toggle_relaxed(struct pci_dev * pdev,int on)1068*4882a593Smuzhiyun static int myri10ge_toggle_relaxed(struct pci_dev *pdev, int on)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun int ret;
1071*4882a593Smuzhiyun u16 ctl;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &ctl);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun ret = (ctl & PCI_EXP_DEVCTL_RELAX_EN) >> 4;
1076*4882a593Smuzhiyun if (ret != on) {
1077*4882a593Smuzhiyun ctl &= ~PCI_EXP_DEVCTL_RELAX_EN;
1078*4882a593Smuzhiyun ctl |= (on << 4);
1079*4882a593Smuzhiyun pcie_capability_write_word(pdev, PCI_EXP_DEVCTL, ctl);
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun return ret;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun static void
myri10ge_write_dca(struct myri10ge_slice_state * ss,int cpu,int tag)1085*4882a593Smuzhiyun myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun ss->cached_dca_tag = tag;
1088*4882a593Smuzhiyun put_be32(htonl(tag), ss->dca_tag);
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
myri10ge_update_dca(struct myri10ge_slice_state * ss)1091*4882a593Smuzhiyun static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun int cpu = get_cpu();
1094*4882a593Smuzhiyun int tag;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun if (cpu != ss->cpu) {
1097*4882a593Smuzhiyun tag = dca3_get_tag(&ss->mgp->pdev->dev, cpu);
1098*4882a593Smuzhiyun if (ss->cached_dca_tag != tag)
1099*4882a593Smuzhiyun myri10ge_write_dca(ss, cpu, tag);
1100*4882a593Smuzhiyun ss->cpu = cpu;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun put_cpu();
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
myri10ge_setup_dca(struct myri10ge_priv * mgp)1105*4882a593Smuzhiyun static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun int err, i;
1108*4882a593Smuzhiyun struct pci_dev *pdev = mgp->pdev;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
1111*4882a593Smuzhiyun return;
1112*4882a593Smuzhiyun if (!myri10ge_dca) {
1113*4882a593Smuzhiyun dev_err(&pdev->dev, "dca disabled by administrator\n");
1114*4882a593Smuzhiyun return;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun err = dca_add_requester(&pdev->dev);
1117*4882a593Smuzhiyun if (err) {
1118*4882a593Smuzhiyun if (err != -ENODEV)
1119*4882a593Smuzhiyun dev_err(&pdev->dev,
1120*4882a593Smuzhiyun "dca_add_requester() failed, err=%d\n", err);
1121*4882a593Smuzhiyun return;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun mgp->relaxed_order = myri10ge_toggle_relaxed(pdev, 0);
1124*4882a593Smuzhiyun mgp->dca_enabled = 1;
1125*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++) {
1126*4882a593Smuzhiyun mgp->ss[i].cpu = -1;
1127*4882a593Smuzhiyun mgp->ss[i].cached_dca_tag = -1;
1128*4882a593Smuzhiyun myri10ge_update_dca(&mgp->ss[i]);
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
myri10ge_teardown_dca(struct myri10ge_priv * mgp)1132*4882a593Smuzhiyun static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun struct pci_dev *pdev = mgp->pdev;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun if (!mgp->dca_enabled)
1137*4882a593Smuzhiyun return;
1138*4882a593Smuzhiyun mgp->dca_enabled = 0;
1139*4882a593Smuzhiyun if (mgp->relaxed_order)
1140*4882a593Smuzhiyun myri10ge_toggle_relaxed(pdev, 1);
1141*4882a593Smuzhiyun dca_remove_requester(&pdev->dev);
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun
myri10ge_notify_dca_device(struct device * dev,void * data)1144*4882a593Smuzhiyun static int myri10ge_notify_dca_device(struct device *dev, void *data)
1145*4882a593Smuzhiyun {
1146*4882a593Smuzhiyun struct myri10ge_priv *mgp;
1147*4882a593Smuzhiyun unsigned long event;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun mgp = dev_get_drvdata(dev);
1150*4882a593Smuzhiyun event = *(unsigned long *)data;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun if (event == DCA_PROVIDER_ADD)
1153*4882a593Smuzhiyun myri10ge_setup_dca(mgp);
1154*4882a593Smuzhiyun else if (event == DCA_PROVIDER_REMOVE)
1155*4882a593Smuzhiyun myri10ge_teardown_dca(mgp);
1156*4882a593Smuzhiyun return 0;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun #endif /* CONFIG_MYRI10GE_DCA */
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun static inline void
myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,struct mcp_kreq_ether_recv * src)1161*4882a593Smuzhiyun myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
1162*4882a593Smuzhiyun struct mcp_kreq_ether_recv *src)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun __be32 low;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun low = src->addr_low;
1167*4882a593Smuzhiyun src->addr_low = htonl(DMA_BIT_MASK(32));
1168*4882a593Smuzhiyun myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
1169*4882a593Smuzhiyun mb();
1170*4882a593Smuzhiyun myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
1171*4882a593Smuzhiyun mb();
1172*4882a593Smuzhiyun src->addr_low = low;
1173*4882a593Smuzhiyun put_be32(low, &dst->addr_low);
1174*4882a593Smuzhiyun mb();
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun static void
myri10ge_alloc_rx_pages(struct myri10ge_priv * mgp,struct myri10ge_rx_buf * rx,int bytes,int watchdog)1178*4882a593Smuzhiyun myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
1179*4882a593Smuzhiyun int bytes, int watchdog)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun struct page *page;
1182*4882a593Smuzhiyun dma_addr_t bus;
1183*4882a593Smuzhiyun int idx;
1184*4882a593Smuzhiyun #if MYRI10GE_ALLOC_SIZE > 4096
1185*4882a593Smuzhiyun int end_offset;
1186*4882a593Smuzhiyun #endif
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun if (unlikely(rx->watchdog_needed && !watchdog))
1189*4882a593Smuzhiyun return;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /* try to refill entire ring */
1192*4882a593Smuzhiyun while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
1193*4882a593Smuzhiyun idx = rx->fill_cnt & rx->mask;
1194*4882a593Smuzhiyun if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
1195*4882a593Smuzhiyun /* we can use part of previous page */
1196*4882a593Smuzhiyun get_page(rx->page);
1197*4882a593Smuzhiyun } else {
1198*4882a593Smuzhiyun /* we need a new page */
1199*4882a593Smuzhiyun page =
1200*4882a593Smuzhiyun alloc_pages(GFP_ATOMIC | __GFP_COMP,
1201*4882a593Smuzhiyun MYRI10GE_ALLOC_ORDER);
1202*4882a593Smuzhiyun if (unlikely(page == NULL)) {
1203*4882a593Smuzhiyun if (rx->fill_cnt - rx->cnt < 16)
1204*4882a593Smuzhiyun rx->watchdog_needed = 1;
1205*4882a593Smuzhiyun return;
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun bus = pci_map_page(mgp->pdev, page, 0,
1209*4882a593Smuzhiyun MYRI10GE_ALLOC_SIZE,
1210*4882a593Smuzhiyun PCI_DMA_FROMDEVICE);
1211*4882a593Smuzhiyun if (unlikely(pci_dma_mapping_error(mgp->pdev, bus))) {
1212*4882a593Smuzhiyun __free_pages(page, MYRI10GE_ALLOC_ORDER);
1213*4882a593Smuzhiyun if (rx->fill_cnt - rx->cnt < 16)
1214*4882a593Smuzhiyun rx->watchdog_needed = 1;
1215*4882a593Smuzhiyun return;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun rx->page = page;
1219*4882a593Smuzhiyun rx->page_offset = 0;
1220*4882a593Smuzhiyun rx->bus = bus;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun rx->info[idx].page = rx->page;
1224*4882a593Smuzhiyun rx->info[idx].page_offset = rx->page_offset;
1225*4882a593Smuzhiyun /* note that this is the address of the start of the
1226*4882a593Smuzhiyun * page */
1227*4882a593Smuzhiyun dma_unmap_addr_set(&rx->info[idx], bus, rx->bus);
1228*4882a593Smuzhiyun rx->shadow[idx].addr_low =
1229*4882a593Smuzhiyun htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
1230*4882a593Smuzhiyun rx->shadow[idx].addr_high =
1231*4882a593Smuzhiyun htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun /* start next packet on a cacheline boundary */
1234*4882a593Smuzhiyun rx->page_offset += SKB_DATA_ALIGN(bytes);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun #if MYRI10GE_ALLOC_SIZE > 4096
1237*4882a593Smuzhiyun /* don't cross a 4KB boundary */
1238*4882a593Smuzhiyun end_offset = rx->page_offset + bytes - 1;
1239*4882a593Smuzhiyun if ((unsigned)(rx->page_offset ^ end_offset) > 4095)
1240*4882a593Smuzhiyun rx->page_offset = end_offset & ~4095;
1241*4882a593Smuzhiyun #endif
1242*4882a593Smuzhiyun rx->fill_cnt++;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /* copy 8 descriptors to the firmware at a time */
1245*4882a593Smuzhiyun if ((idx & 7) == 7) {
1246*4882a593Smuzhiyun myri10ge_submit_8rx(&rx->lanai[idx - 7],
1247*4882a593Smuzhiyun &rx->shadow[idx - 7]);
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun static inline void
myri10ge_unmap_rx_page(struct pci_dev * pdev,struct myri10ge_rx_buffer_state * info,int bytes)1253*4882a593Smuzhiyun myri10ge_unmap_rx_page(struct pci_dev *pdev,
1254*4882a593Smuzhiyun struct myri10ge_rx_buffer_state *info, int bytes)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun /* unmap the recvd page if we're the only or last user of it */
1257*4882a593Smuzhiyun if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
1258*4882a593Smuzhiyun (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
1259*4882a593Smuzhiyun pci_unmap_page(pdev, (dma_unmap_addr(info, bus)
1260*4882a593Smuzhiyun & ~(MYRI10GE_ALLOC_SIZE - 1)),
1261*4882a593Smuzhiyun MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun /*
1266*4882a593Smuzhiyun * GRO does not support acceleration of tagged vlan frames, and
1267*4882a593Smuzhiyun * this NIC does not support vlan tag offload, so we must pop
1268*4882a593Smuzhiyun * the tag ourselves to be able to achieve GRO performance that
1269*4882a593Smuzhiyun * is comparable to LRO.
1270*4882a593Smuzhiyun */
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun static inline void
myri10ge_vlan_rx(struct net_device * dev,void * addr,struct sk_buff * skb)1273*4882a593Smuzhiyun myri10ge_vlan_rx(struct net_device *dev, void *addr, struct sk_buff *skb)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun u8 *va;
1276*4882a593Smuzhiyun struct vlan_ethhdr *veh;
1277*4882a593Smuzhiyun skb_frag_t *frag;
1278*4882a593Smuzhiyun __wsum vsum;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun va = addr;
1281*4882a593Smuzhiyun va += MXGEFW_PAD;
1282*4882a593Smuzhiyun veh = (struct vlan_ethhdr *)va;
1283*4882a593Smuzhiyun if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
1284*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_RX &&
1285*4882a593Smuzhiyun veh->h_vlan_proto == htons(ETH_P_8021Q)) {
1286*4882a593Smuzhiyun /* fixup csum if needed */
1287*4882a593Smuzhiyun if (skb->ip_summed == CHECKSUM_COMPLETE) {
1288*4882a593Smuzhiyun vsum = csum_partial(va + ETH_HLEN, VLAN_HLEN, 0);
1289*4882a593Smuzhiyun skb->csum = csum_sub(skb->csum, vsum);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun /* pop tag */
1292*4882a593Smuzhiyun __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), ntohs(veh->h_vlan_TCI));
1293*4882a593Smuzhiyun memmove(va + VLAN_HLEN, va, 2 * ETH_ALEN);
1294*4882a593Smuzhiyun skb->len -= VLAN_HLEN;
1295*4882a593Smuzhiyun skb->data_len -= VLAN_HLEN;
1296*4882a593Smuzhiyun frag = skb_shinfo(skb)->frags;
1297*4882a593Smuzhiyun skb_frag_off_add(frag, VLAN_HLEN);
1298*4882a593Smuzhiyun skb_frag_size_sub(frag, VLAN_HLEN);
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun #define MYRI10GE_HLEN 64 /* Bytes to copy from page to skb linear memory */
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun static inline int
myri10ge_rx_done(struct myri10ge_slice_state * ss,int len,__wsum csum)1305*4882a593Smuzhiyun myri10ge_rx_done(struct myri10ge_slice_state *ss, int len, __wsum csum)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun struct myri10ge_priv *mgp = ss->mgp;
1308*4882a593Smuzhiyun struct sk_buff *skb;
1309*4882a593Smuzhiyun skb_frag_t *rx_frags;
1310*4882a593Smuzhiyun struct myri10ge_rx_buf *rx;
1311*4882a593Smuzhiyun int i, idx, remainder, bytes;
1312*4882a593Smuzhiyun struct pci_dev *pdev = mgp->pdev;
1313*4882a593Smuzhiyun struct net_device *dev = mgp->dev;
1314*4882a593Smuzhiyun u8 *va;
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun if (len <= mgp->small_bytes) {
1317*4882a593Smuzhiyun rx = &ss->rx_small;
1318*4882a593Smuzhiyun bytes = mgp->small_bytes;
1319*4882a593Smuzhiyun } else {
1320*4882a593Smuzhiyun rx = &ss->rx_big;
1321*4882a593Smuzhiyun bytes = mgp->big_bytes;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun len += MXGEFW_PAD;
1325*4882a593Smuzhiyun idx = rx->cnt & rx->mask;
1326*4882a593Smuzhiyun va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
1327*4882a593Smuzhiyun prefetch(va);
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun skb = napi_get_frags(&ss->napi);
1330*4882a593Smuzhiyun if (unlikely(skb == NULL)) {
1331*4882a593Smuzhiyun ss->stats.rx_dropped++;
1332*4882a593Smuzhiyun for (i = 0, remainder = len; remainder > 0; i++) {
1333*4882a593Smuzhiyun myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1334*4882a593Smuzhiyun put_page(rx->info[idx].page);
1335*4882a593Smuzhiyun rx->cnt++;
1336*4882a593Smuzhiyun idx = rx->cnt & rx->mask;
1337*4882a593Smuzhiyun remainder -= MYRI10GE_ALLOC_SIZE;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun return 0;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun rx_frags = skb_shinfo(skb)->frags;
1342*4882a593Smuzhiyun /* Fill skb_frag_t(s) with data from our receive */
1343*4882a593Smuzhiyun for (i = 0, remainder = len; remainder > 0; i++) {
1344*4882a593Smuzhiyun myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1345*4882a593Smuzhiyun skb_fill_page_desc(skb, i, rx->info[idx].page,
1346*4882a593Smuzhiyun rx->info[idx].page_offset,
1347*4882a593Smuzhiyun remainder < MYRI10GE_ALLOC_SIZE ?
1348*4882a593Smuzhiyun remainder : MYRI10GE_ALLOC_SIZE);
1349*4882a593Smuzhiyun rx->cnt++;
1350*4882a593Smuzhiyun idx = rx->cnt & rx->mask;
1351*4882a593Smuzhiyun remainder -= MYRI10GE_ALLOC_SIZE;
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun /* remove padding */
1355*4882a593Smuzhiyun skb_frag_off_add(&rx_frags[0], MXGEFW_PAD);
1356*4882a593Smuzhiyun skb_frag_size_sub(&rx_frags[0], MXGEFW_PAD);
1357*4882a593Smuzhiyun len -= MXGEFW_PAD;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun skb->len = len;
1360*4882a593Smuzhiyun skb->data_len = len;
1361*4882a593Smuzhiyun skb->truesize += len;
1362*4882a593Smuzhiyun if (dev->features & NETIF_F_RXCSUM) {
1363*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_COMPLETE;
1364*4882a593Smuzhiyun skb->csum = csum;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun myri10ge_vlan_rx(mgp->dev, va, skb);
1367*4882a593Smuzhiyun skb_record_rx_queue(skb, ss - &mgp->ss[0]);
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun napi_gro_frags(&ss->napi);
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun return 1;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun static inline void
myri10ge_tx_done(struct myri10ge_slice_state * ss,int mcp_index)1375*4882a593Smuzhiyun myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
1376*4882a593Smuzhiyun {
1377*4882a593Smuzhiyun struct pci_dev *pdev = ss->mgp->pdev;
1378*4882a593Smuzhiyun struct myri10ge_tx_buf *tx = &ss->tx;
1379*4882a593Smuzhiyun struct netdev_queue *dev_queue;
1380*4882a593Smuzhiyun struct sk_buff *skb;
1381*4882a593Smuzhiyun int idx, len;
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun while (tx->pkt_done != mcp_index) {
1384*4882a593Smuzhiyun idx = tx->done & tx->mask;
1385*4882a593Smuzhiyun skb = tx->info[idx].skb;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun /* Mark as free */
1388*4882a593Smuzhiyun tx->info[idx].skb = NULL;
1389*4882a593Smuzhiyun if (tx->info[idx].last) {
1390*4882a593Smuzhiyun tx->pkt_done++;
1391*4882a593Smuzhiyun tx->info[idx].last = 0;
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun tx->done++;
1394*4882a593Smuzhiyun len = dma_unmap_len(&tx->info[idx], len);
1395*4882a593Smuzhiyun dma_unmap_len_set(&tx->info[idx], len, 0);
1396*4882a593Smuzhiyun if (skb) {
1397*4882a593Smuzhiyun ss->stats.tx_bytes += skb->len;
1398*4882a593Smuzhiyun ss->stats.tx_packets++;
1399*4882a593Smuzhiyun dev_consume_skb_irq(skb);
1400*4882a593Smuzhiyun if (len)
1401*4882a593Smuzhiyun pci_unmap_single(pdev,
1402*4882a593Smuzhiyun dma_unmap_addr(&tx->info[idx],
1403*4882a593Smuzhiyun bus), len,
1404*4882a593Smuzhiyun PCI_DMA_TODEVICE);
1405*4882a593Smuzhiyun } else {
1406*4882a593Smuzhiyun if (len)
1407*4882a593Smuzhiyun pci_unmap_page(pdev,
1408*4882a593Smuzhiyun dma_unmap_addr(&tx->info[idx],
1409*4882a593Smuzhiyun bus), len,
1410*4882a593Smuzhiyun PCI_DMA_TODEVICE);
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
1415*4882a593Smuzhiyun /*
1416*4882a593Smuzhiyun * Make a minimal effort to prevent the NIC from polling an
1417*4882a593Smuzhiyun * idle tx queue. If we can't get the lock we leave the queue
1418*4882a593Smuzhiyun * active. In this case, either a thread was about to start
1419*4882a593Smuzhiyun * using the queue anyway, or we lost a race and the NIC will
1420*4882a593Smuzhiyun * waste some of its resources polling an inactive queue for a
1421*4882a593Smuzhiyun * while.
1422*4882a593Smuzhiyun */
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun if ((ss->mgp->dev->real_num_tx_queues > 1) &&
1425*4882a593Smuzhiyun __netif_tx_trylock(dev_queue)) {
1426*4882a593Smuzhiyun if (tx->req == tx->done) {
1427*4882a593Smuzhiyun tx->queue_active = 0;
1428*4882a593Smuzhiyun put_be32(htonl(1), tx->send_stop);
1429*4882a593Smuzhiyun mb();
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun __netif_tx_unlock(dev_queue);
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun /* start the queue if we've stopped it */
1435*4882a593Smuzhiyun if (netif_tx_queue_stopped(dev_queue) &&
1436*4882a593Smuzhiyun tx->req - tx->done < (tx->mask >> 1) &&
1437*4882a593Smuzhiyun ss->mgp->running == MYRI10GE_ETH_RUNNING) {
1438*4882a593Smuzhiyun tx->wake_queue++;
1439*4882a593Smuzhiyun netif_tx_wake_queue(dev_queue);
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun static inline int
myri10ge_clean_rx_done(struct myri10ge_slice_state * ss,int budget)1444*4882a593Smuzhiyun myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun struct myri10ge_rx_done *rx_done = &ss->rx_done;
1447*4882a593Smuzhiyun struct myri10ge_priv *mgp = ss->mgp;
1448*4882a593Smuzhiyun unsigned long rx_bytes = 0;
1449*4882a593Smuzhiyun unsigned long rx_packets = 0;
1450*4882a593Smuzhiyun unsigned long rx_ok;
1451*4882a593Smuzhiyun int idx = rx_done->idx;
1452*4882a593Smuzhiyun int cnt = rx_done->cnt;
1453*4882a593Smuzhiyun int work_done = 0;
1454*4882a593Smuzhiyun u16 length;
1455*4882a593Smuzhiyun __wsum checksum;
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun while (rx_done->entry[idx].length != 0 && work_done < budget) {
1458*4882a593Smuzhiyun length = ntohs(rx_done->entry[idx].length);
1459*4882a593Smuzhiyun rx_done->entry[idx].length = 0;
1460*4882a593Smuzhiyun checksum = csum_unfold(rx_done->entry[idx].checksum);
1461*4882a593Smuzhiyun rx_ok = myri10ge_rx_done(ss, length, checksum);
1462*4882a593Smuzhiyun rx_packets += rx_ok;
1463*4882a593Smuzhiyun rx_bytes += rx_ok * (unsigned long)length;
1464*4882a593Smuzhiyun cnt++;
1465*4882a593Smuzhiyun idx = cnt & (mgp->max_intr_slots - 1);
1466*4882a593Smuzhiyun work_done++;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun rx_done->idx = idx;
1469*4882a593Smuzhiyun rx_done->cnt = cnt;
1470*4882a593Smuzhiyun ss->stats.rx_packets += rx_packets;
1471*4882a593Smuzhiyun ss->stats.rx_bytes += rx_bytes;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /* restock receive rings if needed */
1474*4882a593Smuzhiyun if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
1475*4882a593Smuzhiyun myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
1476*4882a593Smuzhiyun mgp->small_bytes + MXGEFW_PAD, 0);
1477*4882a593Smuzhiyun if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
1478*4882a593Smuzhiyun myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun return work_done;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
myri10ge_check_statblock(struct myri10ge_priv * mgp)1483*4882a593Smuzhiyun static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun if (unlikely(stats->stats_updated)) {
1488*4882a593Smuzhiyun unsigned link_up = ntohl(stats->link_up);
1489*4882a593Smuzhiyun if (mgp->link_state != link_up) {
1490*4882a593Smuzhiyun mgp->link_state = link_up;
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun if (mgp->link_state == MXGEFW_LINK_UP) {
1493*4882a593Smuzhiyun netif_info(mgp, link, mgp->dev, "link up\n");
1494*4882a593Smuzhiyun netif_carrier_on(mgp->dev);
1495*4882a593Smuzhiyun mgp->link_changes++;
1496*4882a593Smuzhiyun } else {
1497*4882a593Smuzhiyun netif_info(mgp, link, mgp->dev, "link %s\n",
1498*4882a593Smuzhiyun (link_up == MXGEFW_LINK_MYRINET ?
1499*4882a593Smuzhiyun "mismatch (Myrinet detected)" :
1500*4882a593Smuzhiyun "down"));
1501*4882a593Smuzhiyun netif_carrier_off(mgp->dev);
1502*4882a593Smuzhiyun mgp->link_changes++;
1503*4882a593Smuzhiyun }
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun if (mgp->rdma_tags_available !=
1506*4882a593Smuzhiyun ntohl(stats->rdma_tags_available)) {
1507*4882a593Smuzhiyun mgp->rdma_tags_available =
1508*4882a593Smuzhiyun ntohl(stats->rdma_tags_available);
1509*4882a593Smuzhiyun netdev_warn(mgp->dev, "RDMA timed out! %d tags left\n",
1510*4882a593Smuzhiyun mgp->rdma_tags_available);
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun mgp->down_cnt += stats->link_down;
1513*4882a593Smuzhiyun if (stats->link_down)
1514*4882a593Smuzhiyun wake_up(&mgp->down_wq);
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
myri10ge_poll(struct napi_struct * napi,int budget)1518*4882a593Smuzhiyun static int myri10ge_poll(struct napi_struct *napi, int budget)
1519*4882a593Smuzhiyun {
1520*4882a593Smuzhiyun struct myri10ge_slice_state *ss =
1521*4882a593Smuzhiyun container_of(napi, struct myri10ge_slice_state, napi);
1522*4882a593Smuzhiyun int work_done;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
1525*4882a593Smuzhiyun if (ss->mgp->dca_enabled)
1526*4882a593Smuzhiyun myri10ge_update_dca(ss);
1527*4882a593Smuzhiyun #endif
1528*4882a593Smuzhiyun /* process as many rx events as NAPI will allow */
1529*4882a593Smuzhiyun work_done = myri10ge_clean_rx_done(ss, budget);
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun if (work_done < budget) {
1532*4882a593Smuzhiyun napi_complete_done(napi, work_done);
1533*4882a593Smuzhiyun put_be32(htonl(3), ss->irq_claim);
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun return work_done;
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun
myri10ge_intr(int irq,void * arg)1538*4882a593Smuzhiyun static irqreturn_t myri10ge_intr(int irq, void *arg)
1539*4882a593Smuzhiyun {
1540*4882a593Smuzhiyun struct myri10ge_slice_state *ss = arg;
1541*4882a593Smuzhiyun struct myri10ge_priv *mgp = ss->mgp;
1542*4882a593Smuzhiyun struct mcp_irq_data *stats = ss->fw_stats;
1543*4882a593Smuzhiyun struct myri10ge_tx_buf *tx = &ss->tx;
1544*4882a593Smuzhiyun u32 send_done_count;
1545*4882a593Smuzhiyun int i;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun /* an interrupt on a non-zero receive-only slice is implicitly
1548*4882a593Smuzhiyun * valid since MSI-X irqs are not shared */
1549*4882a593Smuzhiyun if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
1550*4882a593Smuzhiyun napi_schedule(&ss->napi);
1551*4882a593Smuzhiyun return IRQ_HANDLED;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun /* make sure it is our IRQ, and that the DMA has finished */
1555*4882a593Smuzhiyun if (unlikely(!stats->valid))
1556*4882a593Smuzhiyun return IRQ_NONE;
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun /* low bit indicates receives are present, so schedule
1559*4882a593Smuzhiyun * napi poll handler */
1560*4882a593Smuzhiyun if (stats->valid & 1)
1561*4882a593Smuzhiyun napi_schedule(&ss->napi);
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun if (!mgp->msi_enabled && !mgp->msix_enabled) {
1564*4882a593Smuzhiyun put_be32(0, mgp->irq_deassert);
1565*4882a593Smuzhiyun if (!myri10ge_deassert_wait)
1566*4882a593Smuzhiyun stats->valid = 0;
1567*4882a593Smuzhiyun mb();
1568*4882a593Smuzhiyun } else
1569*4882a593Smuzhiyun stats->valid = 0;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun /* Wait for IRQ line to go low, if using INTx */
1572*4882a593Smuzhiyun i = 0;
1573*4882a593Smuzhiyun while (1) {
1574*4882a593Smuzhiyun i++;
1575*4882a593Smuzhiyun /* check for transmit completes and receives */
1576*4882a593Smuzhiyun send_done_count = ntohl(stats->send_done_count);
1577*4882a593Smuzhiyun if (send_done_count != tx->pkt_done)
1578*4882a593Smuzhiyun myri10ge_tx_done(ss, (int)send_done_count);
1579*4882a593Smuzhiyun if (unlikely(i > myri10ge_max_irq_loops)) {
1580*4882a593Smuzhiyun netdev_warn(mgp->dev, "irq stuck?\n");
1581*4882a593Smuzhiyun stats->valid = 0;
1582*4882a593Smuzhiyun schedule_work(&mgp->watchdog_work);
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun if (likely(stats->valid == 0))
1585*4882a593Smuzhiyun break;
1586*4882a593Smuzhiyun cpu_relax();
1587*4882a593Smuzhiyun barrier();
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun /* Only slice 0 updates stats */
1591*4882a593Smuzhiyun if (ss == mgp->ss)
1592*4882a593Smuzhiyun myri10ge_check_statblock(mgp);
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun put_be32(htonl(3), ss->irq_claim + 1);
1595*4882a593Smuzhiyun return IRQ_HANDLED;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun static int
myri10ge_get_link_ksettings(struct net_device * netdev,struct ethtool_link_ksettings * cmd)1599*4882a593Smuzhiyun myri10ge_get_link_ksettings(struct net_device *netdev,
1600*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1603*4882a593Smuzhiyun char *ptr;
1604*4882a593Smuzhiyun int i;
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun cmd->base.autoneg = AUTONEG_DISABLE;
1607*4882a593Smuzhiyun cmd->base.speed = SPEED_10000;
1608*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_FULL;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun /*
1611*4882a593Smuzhiyun * parse the product code to deterimine the interface type
1612*4882a593Smuzhiyun * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
1613*4882a593Smuzhiyun * after the 3rd dash in the driver's cached copy of the
1614*4882a593Smuzhiyun * EEPROM's product code string.
1615*4882a593Smuzhiyun */
1616*4882a593Smuzhiyun ptr = mgp->product_code_string;
1617*4882a593Smuzhiyun if (ptr == NULL) {
1618*4882a593Smuzhiyun netdev_err(netdev, "Missing product code\n");
1619*4882a593Smuzhiyun return 0;
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun for (i = 0; i < 3; i++, ptr++) {
1622*4882a593Smuzhiyun ptr = strchr(ptr, '-');
1623*4882a593Smuzhiyun if (ptr == NULL) {
1624*4882a593Smuzhiyun netdev_err(netdev, "Invalid product code %s\n",
1625*4882a593Smuzhiyun mgp->product_code_string);
1626*4882a593Smuzhiyun return 0;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun }
1629*4882a593Smuzhiyun if (*ptr == '2')
1630*4882a593Smuzhiyun ptr++;
1631*4882a593Smuzhiyun if (*ptr == 'R' || *ptr == 'Q' || *ptr == 'S') {
1632*4882a593Smuzhiyun /* We've found either an XFP, quad ribbon fiber, or SFP+ */
1633*4882a593Smuzhiyun cmd->base.port = PORT_FIBRE;
1634*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode(cmd, supported, FIBRE);
1635*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode(cmd, advertising, FIBRE);
1636*4882a593Smuzhiyun } else {
1637*4882a593Smuzhiyun cmd->base.port = PORT_OTHER;
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun return 0;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun static void
myri10ge_get_drvinfo(struct net_device * netdev,struct ethtool_drvinfo * info)1644*4882a593Smuzhiyun myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
1645*4882a593Smuzhiyun {
1646*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun strlcpy(info->driver, "myri10ge", sizeof(info->driver));
1649*4882a593Smuzhiyun strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
1650*4882a593Smuzhiyun strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
1651*4882a593Smuzhiyun strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
1652*4882a593Smuzhiyun }
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun static int
myri10ge_get_coalesce(struct net_device * netdev,struct ethtool_coalesce * coal)1655*4882a593Smuzhiyun myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1656*4882a593Smuzhiyun {
1657*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun coal->rx_coalesce_usecs = mgp->intr_coal_delay;
1660*4882a593Smuzhiyun return 0;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun static int
myri10ge_set_coalesce(struct net_device * netdev,struct ethtool_coalesce * coal)1664*4882a593Smuzhiyun myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun mgp->intr_coal_delay = coal->rx_coalesce_usecs;
1669*4882a593Smuzhiyun put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
1670*4882a593Smuzhiyun return 0;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun static void
myri10ge_get_pauseparam(struct net_device * netdev,struct ethtool_pauseparam * pause)1674*4882a593Smuzhiyun myri10ge_get_pauseparam(struct net_device *netdev,
1675*4882a593Smuzhiyun struct ethtool_pauseparam *pause)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun pause->autoneg = 0;
1680*4882a593Smuzhiyun pause->rx_pause = mgp->pause;
1681*4882a593Smuzhiyun pause->tx_pause = mgp->pause;
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun static int
myri10ge_set_pauseparam(struct net_device * netdev,struct ethtool_pauseparam * pause)1685*4882a593Smuzhiyun myri10ge_set_pauseparam(struct net_device *netdev,
1686*4882a593Smuzhiyun struct ethtool_pauseparam *pause)
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun if (pause->tx_pause != mgp->pause)
1691*4882a593Smuzhiyun return myri10ge_change_pause(mgp, pause->tx_pause);
1692*4882a593Smuzhiyun if (pause->rx_pause != mgp->pause)
1693*4882a593Smuzhiyun return myri10ge_change_pause(mgp, pause->rx_pause);
1694*4882a593Smuzhiyun if (pause->autoneg != 0)
1695*4882a593Smuzhiyun return -EINVAL;
1696*4882a593Smuzhiyun return 0;
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun static void
myri10ge_get_ringparam(struct net_device * netdev,struct ethtool_ringparam * ring)1700*4882a593Smuzhiyun myri10ge_get_ringparam(struct net_device *netdev,
1701*4882a593Smuzhiyun struct ethtool_ringparam *ring)
1702*4882a593Smuzhiyun {
1703*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
1706*4882a593Smuzhiyun ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
1707*4882a593Smuzhiyun ring->rx_jumbo_max_pending = 0;
1708*4882a593Smuzhiyun ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
1709*4882a593Smuzhiyun ring->rx_mini_pending = ring->rx_mini_max_pending;
1710*4882a593Smuzhiyun ring->rx_pending = ring->rx_max_pending;
1711*4882a593Smuzhiyun ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
1712*4882a593Smuzhiyun ring->tx_pending = ring->tx_max_pending;
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
1716*4882a593Smuzhiyun "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
1717*4882a593Smuzhiyun "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
1718*4882a593Smuzhiyun "rx_length_errors", "rx_over_errors", "rx_crc_errors",
1719*4882a593Smuzhiyun "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
1720*4882a593Smuzhiyun "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
1721*4882a593Smuzhiyun "tx_heartbeat_errors", "tx_window_errors",
1722*4882a593Smuzhiyun /* device-specific stats */
1723*4882a593Smuzhiyun "tx_boundary", "irq", "MSI", "MSIX",
1724*4882a593Smuzhiyun "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
1725*4882a593Smuzhiyun "serial_number", "watchdog_resets",
1726*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
1727*4882a593Smuzhiyun "dca_capable_firmware", "dca_device_present",
1728*4882a593Smuzhiyun #endif
1729*4882a593Smuzhiyun "link_changes", "link_up", "dropped_link_overflow",
1730*4882a593Smuzhiyun "dropped_link_error_or_filtered",
1731*4882a593Smuzhiyun "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
1732*4882a593Smuzhiyun "dropped_unicast_filtered", "dropped_multicast_filtered",
1733*4882a593Smuzhiyun "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
1734*4882a593Smuzhiyun "dropped_no_big_buffer"
1735*4882a593Smuzhiyun };
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
1738*4882a593Smuzhiyun "----------- slice ---------",
1739*4882a593Smuzhiyun "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
1740*4882a593Smuzhiyun "rx_small_cnt", "rx_big_cnt",
1741*4882a593Smuzhiyun "wake_queue", "stop_queue", "tx_linearized",
1742*4882a593Smuzhiyun };
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun #define MYRI10GE_NET_STATS_LEN 21
1745*4882a593Smuzhiyun #define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats)
1746*4882a593Smuzhiyun #define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats)
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun static void
myri10ge_get_strings(struct net_device * netdev,u32 stringset,u8 * data)1749*4882a593Smuzhiyun myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
1750*4882a593Smuzhiyun {
1751*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1752*4882a593Smuzhiyun int i;
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun switch (stringset) {
1755*4882a593Smuzhiyun case ETH_SS_STATS:
1756*4882a593Smuzhiyun memcpy(data, *myri10ge_gstrings_main_stats,
1757*4882a593Smuzhiyun sizeof(myri10ge_gstrings_main_stats));
1758*4882a593Smuzhiyun data += sizeof(myri10ge_gstrings_main_stats);
1759*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++) {
1760*4882a593Smuzhiyun memcpy(data, *myri10ge_gstrings_slice_stats,
1761*4882a593Smuzhiyun sizeof(myri10ge_gstrings_slice_stats));
1762*4882a593Smuzhiyun data += sizeof(myri10ge_gstrings_slice_stats);
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun break;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun
myri10ge_get_sset_count(struct net_device * netdev,int sset)1768*4882a593Smuzhiyun static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun switch (sset) {
1773*4882a593Smuzhiyun case ETH_SS_STATS:
1774*4882a593Smuzhiyun return MYRI10GE_MAIN_STATS_LEN +
1775*4882a593Smuzhiyun mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
1776*4882a593Smuzhiyun default:
1777*4882a593Smuzhiyun return -EOPNOTSUPP;
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun static void
myri10ge_get_ethtool_stats(struct net_device * netdev,struct ethtool_stats * stats,u64 * data)1782*4882a593Smuzhiyun myri10ge_get_ethtool_stats(struct net_device *netdev,
1783*4882a593Smuzhiyun struct ethtool_stats *stats, u64 * data)
1784*4882a593Smuzhiyun {
1785*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1786*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
1787*4882a593Smuzhiyun struct rtnl_link_stats64 link_stats;
1788*4882a593Smuzhiyun int slice;
1789*4882a593Smuzhiyun int i;
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun /* force stats update */
1792*4882a593Smuzhiyun memset(&link_stats, 0, sizeof(link_stats));
1793*4882a593Smuzhiyun (void)myri10ge_get_stats(netdev, &link_stats);
1794*4882a593Smuzhiyun for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
1795*4882a593Smuzhiyun data[i] = ((u64 *)&link_stats)[i];
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun data[i++] = (unsigned int)mgp->tx_boundary;
1798*4882a593Smuzhiyun data[i++] = (unsigned int)mgp->pdev->irq;
1799*4882a593Smuzhiyun data[i++] = (unsigned int)mgp->msi_enabled;
1800*4882a593Smuzhiyun data[i++] = (unsigned int)mgp->msix_enabled;
1801*4882a593Smuzhiyun data[i++] = (unsigned int)mgp->read_dma;
1802*4882a593Smuzhiyun data[i++] = (unsigned int)mgp->write_dma;
1803*4882a593Smuzhiyun data[i++] = (unsigned int)mgp->read_write_dma;
1804*4882a593Smuzhiyun data[i++] = (unsigned int)mgp->serial_number;
1805*4882a593Smuzhiyun data[i++] = (unsigned int)mgp->watchdog_resets;
1806*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
1807*4882a593Smuzhiyun data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
1808*4882a593Smuzhiyun data[i++] = (unsigned int)(mgp->dca_enabled);
1809*4882a593Smuzhiyun #endif
1810*4882a593Smuzhiyun data[i++] = (unsigned int)mgp->link_changes;
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun /* firmware stats are useful only in the first slice */
1813*4882a593Smuzhiyun ss = &mgp->ss[0];
1814*4882a593Smuzhiyun data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
1815*4882a593Smuzhiyun data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
1816*4882a593Smuzhiyun data[i++] =
1817*4882a593Smuzhiyun (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
1818*4882a593Smuzhiyun data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
1819*4882a593Smuzhiyun data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
1820*4882a593Smuzhiyun data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
1821*4882a593Smuzhiyun data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
1822*4882a593Smuzhiyun data[i++] =
1823*4882a593Smuzhiyun (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
1824*4882a593Smuzhiyun data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
1825*4882a593Smuzhiyun data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
1826*4882a593Smuzhiyun data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
1827*4882a593Smuzhiyun data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun for (slice = 0; slice < mgp->num_slices; slice++) {
1830*4882a593Smuzhiyun ss = &mgp->ss[slice];
1831*4882a593Smuzhiyun data[i++] = slice;
1832*4882a593Smuzhiyun data[i++] = (unsigned int)ss->tx.pkt_start;
1833*4882a593Smuzhiyun data[i++] = (unsigned int)ss->tx.pkt_done;
1834*4882a593Smuzhiyun data[i++] = (unsigned int)ss->tx.req;
1835*4882a593Smuzhiyun data[i++] = (unsigned int)ss->tx.done;
1836*4882a593Smuzhiyun data[i++] = (unsigned int)ss->rx_small.cnt;
1837*4882a593Smuzhiyun data[i++] = (unsigned int)ss->rx_big.cnt;
1838*4882a593Smuzhiyun data[i++] = (unsigned int)ss->tx.wake_queue;
1839*4882a593Smuzhiyun data[i++] = (unsigned int)ss->tx.stop_queue;
1840*4882a593Smuzhiyun data[i++] = (unsigned int)ss->tx.linearized;
1841*4882a593Smuzhiyun }
1842*4882a593Smuzhiyun }
1843*4882a593Smuzhiyun
myri10ge_set_msglevel(struct net_device * netdev,u32 value)1844*4882a593Smuzhiyun static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
1845*4882a593Smuzhiyun {
1846*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1847*4882a593Smuzhiyun mgp->msg_enable = value;
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun
myri10ge_get_msglevel(struct net_device * netdev)1850*4882a593Smuzhiyun static u32 myri10ge_get_msglevel(struct net_device *netdev)
1851*4882a593Smuzhiyun {
1852*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1853*4882a593Smuzhiyun return mgp->msg_enable;
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun /*
1857*4882a593Smuzhiyun * Use a low-level command to change the LED behavior. Rather than
1858*4882a593Smuzhiyun * blinking (which is the normal case), when identify is used, the
1859*4882a593Smuzhiyun * yellow LED turns solid.
1860*4882a593Smuzhiyun */
myri10ge_led(struct myri10ge_priv * mgp,int on)1861*4882a593Smuzhiyun static int myri10ge_led(struct myri10ge_priv *mgp, int on)
1862*4882a593Smuzhiyun {
1863*4882a593Smuzhiyun struct mcp_gen_header *hdr;
1864*4882a593Smuzhiyun struct device *dev = &mgp->pdev->dev;
1865*4882a593Smuzhiyun size_t hdr_off, pattern_off, hdr_len;
1866*4882a593Smuzhiyun u32 pattern = 0xfffffffe;
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun /* find running firmware header */
1869*4882a593Smuzhiyun hdr_off = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
1870*4882a593Smuzhiyun if ((hdr_off & 3) || hdr_off + sizeof(*hdr) > mgp->sram_size) {
1871*4882a593Smuzhiyun dev_err(dev, "Running firmware has bad header offset (%d)\n",
1872*4882a593Smuzhiyun (int)hdr_off);
1873*4882a593Smuzhiyun return -EIO;
1874*4882a593Smuzhiyun }
1875*4882a593Smuzhiyun hdr_len = swab32(readl(mgp->sram + hdr_off +
1876*4882a593Smuzhiyun offsetof(struct mcp_gen_header, header_length)));
1877*4882a593Smuzhiyun pattern_off = hdr_off + offsetof(struct mcp_gen_header, led_pattern);
1878*4882a593Smuzhiyun if (pattern_off >= (hdr_len + hdr_off)) {
1879*4882a593Smuzhiyun dev_info(dev, "Firmware does not support LED identification\n");
1880*4882a593Smuzhiyun return -EINVAL;
1881*4882a593Smuzhiyun }
1882*4882a593Smuzhiyun if (!on)
1883*4882a593Smuzhiyun pattern = swab32(readl(mgp->sram + pattern_off + 4));
1884*4882a593Smuzhiyun writel(swab32(pattern), mgp->sram + pattern_off);
1885*4882a593Smuzhiyun return 0;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun static int
myri10ge_phys_id(struct net_device * netdev,enum ethtool_phys_id_state state)1889*4882a593Smuzhiyun myri10ge_phys_id(struct net_device *netdev, enum ethtool_phys_id_state state)
1890*4882a593Smuzhiyun {
1891*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(netdev);
1892*4882a593Smuzhiyun int rc;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun switch (state) {
1895*4882a593Smuzhiyun case ETHTOOL_ID_ACTIVE:
1896*4882a593Smuzhiyun rc = myri10ge_led(mgp, 1);
1897*4882a593Smuzhiyun break;
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun case ETHTOOL_ID_INACTIVE:
1900*4882a593Smuzhiyun rc = myri10ge_led(mgp, 0);
1901*4882a593Smuzhiyun break;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun default:
1904*4882a593Smuzhiyun rc = -EINVAL;
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun return rc;
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun static const struct ethtool_ops myri10ge_ethtool_ops = {
1911*4882a593Smuzhiyun .supported_coalesce_params = ETHTOOL_COALESCE_RX_USECS,
1912*4882a593Smuzhiyun .get_drvinfo = myri10ge_get_drvinfo,
1913*4882a593Smuzhiyun .get_coalesce = myri10ge_get_coalesce,
1914*4882a593Smuzhiyun .set_coalesce = myri10ge_set_coalesce,
1915*4882a593Smuzhiyun .get_pauseparam = myri10ge_get_pauseparam,
1916*4882a593Smuzhiyun .set_pauseparam = myri10ge_set_pauseparam,
1917*4882a593Smuzhiyun .get_ringparam = myri10ge_get_ringparam,
1918*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
1919*4882a593Smuzhiyun .get_strings = myri10ge_get_strings,
1920*4882a593Smuzhiyun .get_sset_count = myri10ge_get_sset_count,
1921*4882a593Smuzhiyun .get_ethtool_stats = myri10ge_get_ethtool_stats,
1922*4882a593Smuzhiyun .set_msglevel = myri10ge_set_msglevel,
1923*4882a593Smuzhiyun .get_msglevel = myri10ge_get_msglevel,
1924*4882a593Smuzhiyun .set_phys_id = myri10ge_phys_id,
1925*4882a593Smuzhiyun .get_link_ksettings = myri10ge_get_link_ksettings,
1926*4882a593Smuzhiyun };
1927*4882a593Smuzhiyun
myri10ge_allocate_rings(struct myri10ge_slice_state * ss)1928*4882a593Smuzhiyun static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
1929*4882a593Smuzhiyun {
1930*4882a593Smuzhiyun struct myri10ge_priv *mgp = ss->mgp;
1931*4882a593Smuzhiyun struct myri10ge_cmd cmd;
1932*4882a593Smuzhiyun struct net_device *dev = mgp->dev;
1933*4882a593Smuzhiyun int tx_ring_size, rx_ring_size;
1934*4882a593Smuzhiyun int tx_ring_entries, rx_ring_entries;
1935*4882a593Smuzhiyun int i, slice, status;
1936*4882a593Smuzhiyun size_t bytes;
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun /* get ring sizes */
1939*4882a593Smuzhiyun slice = ss - mgp->ss;
1940*4882a593Smuzhiyun cmd.data0 = slice;
1941*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
1942*4882a593Smuzhiyun tx_ring_size = cmd.data0;
1943*4882a593Smuzhiyun cmd.data0 = slice;
1944*4882a593Smuzhiyun status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
1945*4882a593Smuzhiyun if (status != 0)
1946*4882a593Smuzhiyun return status;
1947*4882a593Smuzhiyun rx_ring_size = cmd.data0;
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
1950*4882a593Smuzhiyun rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
1951*4882a593Smuzhiyun ss->tx.mask = tx_ring_entries - 1;
1952*4882a593Smuzhiyun ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun status = -ENOMEM;
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun /* allocate the host shadow rings */
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
1959*4882a593Smuzhiyun * sizeof(*ss->tx.req_list);
1960*4882a593Smuzhiyun ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
1961*4882a593Smuzhiyun if (ss->tx.req_bytes == NULL)
1962*4882a593Smuzhiyun goto abort_with_nothing;
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun /* ensure req_list entries are aligned to 8 bytes */
1965*4882a593Smuzhiyun ss->tx.req_list = (struct mcp_kreq_ether_send *)
1966*4882a593Smuzhiyun ALIGN((unsigned long)ss->tx.req_bytes, 8);
1967*4882a593Smuzhiyun ss->tx.queue_active = 0;
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
1970*4882a593Smuzhiyun ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
1971*4882a593Smuzhiyun if (ss->rx_small.shadow == NULL)
1972*4882a593Smuzhiyun goto abort_with_tx_req_bytes;
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
1975*4882a593Smuzhiyun ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
1976*4882a593Smuzhiyun if (ss->rx_big.shadow == NULL)
1977*4882a593Smuzhiyun goto abort_with_rx_small_shadow;
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun /* allocate the host info rings */
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun bytes = tx_ring_entries * sizeof(*ss->tx.info);
1982*4882a593Smuzhiyun ss->tx.info = kzalloc(bytes, GFP_KERNEL);
1983*4882a593Smuzhiyun if (ss->tx.info == NULL)
1984*4882a593Smuzhiyun goto abort_with_rx_big_shadow;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
1987*4882a593Smuzhiyun ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
1988*4882a593Smuzhiyun if (ss->rx_small.info == NULL)
1989*4882a593Smuzhiyun goto abort_with_tx_info;
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
1992*4882a593Smuzhiyun ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
1993*4882a593Smuzhiyun if (ss->rx_big.info == NULL)
1994*4882a593Smuzhiyun goto abort_with_rx_small_info;
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun /* Fill the receive rings */
1997*4882a593Smuzhiyun ss->rx_big.cnt = 0;
1998*4882a593Smuzhiyun ss->rx_small.cnt = 0;
1999*4882a593Smuzhiyun ss->rx_big.fill_cnt = 0;
2000*4882a593Smuzhiyun ss->rx_small.fill_cnt = 0;
2001*4882a593Smuzhiyun ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
2002*4882a593Smuzhiyun ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
2003*4882a593Smuzhiyun ss->rx_small.watchdog_needed = 0;
2004*4882a593Smuzhiyun ss->rx_big.watchdog_needed = 0;
2005*4882a593Smuzhiyun if (mgp->small_bytes == 0) {
2006*4882a593Smuzhiyun ss->rx_small.fill_cnt = ss->rx_small.mask + 1;
2007*4882a593Smuzhiyun } else {
2008*4882a593Smuzhiyun myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
2009*4882a593Smuzhiyun mgp->small_bytes + MXGEFW_PAD, 0);
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
2013*4882a593Smuzhiyun netdev_err(dev, "slice-%d: alloced only %d small bufs\n",
2014*4882a593Smuzhiyun slice, ss->rx_small.fill_cnt);
2015*4882a593Smuzhiyun goto abort_with_rx_small_ring;
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun
2018*4882a593Smuzhiyun myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
2019*4882a593Smuzhiyun if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
2020*4882a593Smuzhiyun netdev_err(dev, "slice-%d: alloced only %d big bufs\n",
2021*4882a593Smuzhiyun slice, ss->rx_big.fill_cnt);
2022*4882a593Smuzhiyun goto abort_with_rx_big_ring;
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun return 0;
2026*4882a593Smuzhiyun
2027*4882a593Smuzhiyun abort_with_rx_big_ring:
2028*4882a593Smuzhiyun for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2029*4882a593Smuzhiyun int idx = i & ss->rx_big.mask;
2030*4882a593Smuzhiyun myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
2031*4882a593Smuzhiyun mgp->big_bytes);
2032*4882a593Smuzhiyun put_page(ss->rx_big.info[idx].page);
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun abort_with_rx_small_ring:
2036*4882a593Smuzhiyun if (mgp->small_bytes == 0)
2037*4882a593Smuzhiyun ss->rx_small.fill_cnt = ss->rx_small.cnt;
2038*4882a593Smuzhiyun for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2039*4882a593Smuzhiyun int idx = i & ss->rx_small.mask;
2040*4882a593Smuzhiyun myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
2041*4882a593Smuzhiyun mgp->small_bytes + MXGEFW_PAD);
2042*4882a593Smuzhiyun put_page(ss->rx_small.info[idx].page);
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun kfree(ss->rx_big.info);
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun abort_with_rx_small_info:
2048*4882a593Smuzhiyun kfree(ss->rx_small.info);
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun abort_with_tx_info:
2051*4882a593Smuzhiyun kfree(ss->tx.info);
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun abort_with_rx_big_shadow:
2054*4882a593Smuzhiyun kfree(ss->rx_big.shadow);
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun abort_with_rx_small_shadow:
2057*4882a593Smuzhiyun kfree(ss->rx_small.shadow);
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun abort_with_tx_req_bytes:
2060*4882a593Smuzhiyun kfree(ss->tx.req_bytes);
2061*4882a593Smuzhiyun ss->tx.req_bytes = NULL;
2062*4882a593Smuzhiyun ss->tx.req_list = NULL;
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun abort_with_nothing:
2065*4882a593Smuzhiyun return status;
2066*4882a593Smuzhiyun }
2067*4882a593Smuzhiyun
myri10ge_free_rings(struct myri10ge_slice_state * ss)2068*4882a593Smuzhiyun static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
2069*4882a593Smuzhiyun {
2070*4882a593Smuzhiyun struct myri10ge_priv *mgp = ss->mgp;
2071*4882a593Smuzhiyun struct sk_buff *skb;
2072*4882a593Smuzhiyun struct myri10ge_tx_buf *tx;
2073*4882a593Smuzhiyun int i, len, idx;
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun /* If not allocated, skip it */
2076*4882a593Smuzhiyun if (ss->tx.req_list == NULL)
2077*4882a593Smuzhiyun return;
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2080*4882a593Smuzhiyun idx = i & ss->rx_big.mask;
2081*4882a593Smuzhiyun if (i == ss->rx_big.fill_cnt - 1)
2082*4882a593Smuzhiyun ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
2083*4882a593Smuzhiyun myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
2084*4882a593Smuzhiyun mgp->big_bytes);
2085*4882a593Smuzhiyun put_page(ss->rx_big.info[idx].page);
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun if (mgp->small_bytes == 0)
2089*4882a593Smuzhiyun ss->rx_small.fill_cnt = ss->rx_small.cnt;
2090*4882a593Smuzhiyun for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2091*4882a593Smuzhiyun idx = i & ss->rx_small.mask;
2092*4882a593Smuzhiyun if (i == ss->rx_small.fill_cnt - 1)
2093*4882a593Smuzhiyun ss->rx_small.info[idx].page_offset =
2094*4882a593Smuzhiyun MYRI10GE_ALLOC_SIZE;
2095*4882a593Smuzhiyun myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
2096*4882a593Smuzhiyun mgp->small_bytes + MXGEFW_PAD);
2097*4882a593Smuzhiyun put_page(ss->rx_small.info[idx].page);
2098*4882a593Smuzhiyun }
2099*4882a593Smuzhiyun tx = &ss->tx;
2100*4882a593Smuzhiyun while (tx->done != tx->req) {
2101*4882a593Smuzhiyun idx = tx->done & tx->mask;
2102*4882a593Smuzhiyun skb = tx->info[idx].skb;
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun /* Mark as free */
2105*4882a593Smuzhiyun tx->info[idx].skb = NULL;
2106*4882a593Smuzhiyun tx->done++;
2107*4882a593Smuzhiyun len = dma_unmap_len(&tx->info[idx], len);
2108*4882a593Smuzhiyun dma_unmap_len_set(&tx->info[idx], len, 0);
2109*4882a593Smuzhiyun if (skb) {
2110*4882a593Smuzhiyun ss->stats.tx_dropped++;
2111*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2112*4882a593Smuzhiyun if (len)
2113*4882a593Smuzhiyun pci_unmap_single(mgp->pdev,
2114*4882a593Smuzhiyun dma_unmap_addr(&tx->info[idx],
2115*4882a593Smuzhiyun bus), len,
2116*4882a593Smuzhiyun PCI_DMA_TODEVICE);
2117*4882a593Smuzhiyun } else {
2118*4882a593Smuzhiyun if (len)
2119*4882a593Smuzhiyun pci_unmap_page(mgp->pdev,
2120*4882a593Smuzhiyun dma_unmap_addr(&tx->info[idx],
2121*4882a593Smuzhiyun bus), len,
2122*4882a593Smuzhiyun PCI_DMA_TODEVICE);
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun kfree(ss->rx_big.info);
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun kfree(ss->rx_small.info);
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun kfree(ss->tx.info);
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun kfree(ss->rx_big.shadow);
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun kfree(ss->rx_small.shadow);
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun kfree(ss->tx.req_bytes);
2136*4882a593Smuzhiyun ss->tx.req_bytes = NULL;
2137*4882a593Smuzhiyun ss->tx.req_list = NULL;
2138*4882a593Smuzhiyun }
2139*4882a593Smuzhiyun
myri10ge_request_irq(struct myri10ge_priv * mgp)2140*4882a593Smuzhiyun static int myri10ge_request_irq(struct myri10ge_priv *mgp)
2141*4882a593Smuzhiyun {
2142*4882a593Smuzhiyun struct pci_dev *pdev = mgp->pdev;
2143*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
2144*4882a593Smuzhiyun struct net_device *netdev = mgp->dev;
2145*4882a593Smuzhiyun int i;
2146*4882a593Smuzhiyun int status;
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun mgp->msi_enabled = 0;
2149*4882a593Smuzhiyun mgp->msix_enabled = 0;
2150*4882a593Smuzhiyun status = 0;
2151*4882a593Smuzhiyun if (myri10ge_msi) {
2152*4882a593Smuzhiyun if (mgp->num_slices > 1) {
2153*4882a593Smuzhiyun status = pci_enable_msix_range(pdev, mgp->msix_vectors,
2154*4882a593Smuzhiyun mgp->num_slices, mgp->num_slices);
2155*4882a593Smuzhiyun if (status < 0) {
2156*4882a593Smuzhiyun dev_err(&pdev->dev,
2157*4882a593Smuzhiyun "Error %d setting up MSI-X\n", status);
2158*4882a593Smuzhiyun return status;
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun mgp->msix_enabled = 1;
2161*4882a593Smuzhiyun }
2162*4882a593Smuzhiyun if (mgp->msix_enabled == 0) {
2163*4882a593Smuzhiyun status = pci_enable_msi(pdev);
2164*4882a593Smuzhiyun if (status != 0) {
2165*4882a593Smuzhiyun dev_err(&pdev->dev,
2166*4882a593Smuzhiyun "Error %d setting up MSI; falling back to xPIC\n",
2167*4882a593Smuzhiyun status);
2168*4882a593Smuzhiyun } else {
2169*4882a593Smuzhiyun mgp->msi_enabled = 1;
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun }
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun if (mgp->msix_enabled) {
2174*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++) {
2175*4882a593Smuzhiyun ss = &mgp->ss[i];
2176*4882a593Smuzhiyun snprintf(ss->irq_desc, sizeof(ss->irq_desc),
2177*4882a593Smuzhiyun "%s:slice-%d", netdev->name, i);
2178*4882a593Smuzhiyun status = request_irq(mgp->msix_vectors[i].vector,
2179*4882a593Smuzhiyun myri10ge_intr, 0, ss->irq_desc,
2180*4882a593Smuzhiyun ss);
2181*4882a593Smuzhiyun if (status != 0) {
2182*4882a593Smuzhiyun dev_err(&pdev->dev,
2183*4882a593Smuzhiyun "slice %d failed to allocate IRQ\n", i);
2184*4882a593Smuzhiyun i--;
2185*4882a593Smuzhiyun while (i >= 0) {
2186*4882a593Smuzhiyun free_irq(mgp->msix_vectors[i].vector,
2187*4882a593Smuzhiyun &mgp->ss[i]);
2188*4882a593Smuzhiyun i--;
2189*4882a593Smuzhiyun }
2190*4882a593Smuzhiyun pci_disable_msix(pdev);
2191*4882a593Smuzhiyun return status;
2192*4882a593Smuzhiyun }
2193*4882a593Smuzhiyun }
2194*4882a593Smuzhiyun } else {
2195*4882a593Smuzhiyun status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
2196*4882a593Smuzhiyun mgp->dev->name, &mgp->ss[0]);
2197*4882a593Smuzhiyun if (status != 0) {
2198*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to allocate IRQ\n");
2199*4882a593Smuzhiyun if (mgp->msi_enabled)
2200*4882a593Smuzhiyun pci_disable_msi(pdev);
2201*4882a593Smuzhiyun }
2202*4882a593Smuzhiyun }
2203*4882a593Smuzhiyun return status;
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun
myri10ge_free_irq(struct myri10ge_priv * mgp)2206*4882a593Smuzhiyun static void myri10ge_free_irq(struct myri10ge_priv *mgp)
2207*4882a593Smuzhiyun {
2208*4882a593Smuzhiyun struct pci_dev *pdev = mgp->pdev;
2209*4882a593Smuzhiyun int i;
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun if (mgp->msix_enabled) {
2212*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++)
2213*4882a593Smuzhiyun free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
2214*4882a593Smuzhiyun } else {
2215*4882a593Smuzhiyun free_irq(pdev->irq, &mgp->ss[0]);
2216*4882a593Smuzhiyun }
2217*4882a593Smuzhiyun if (mgp->msi_enabled)
2218*4882a593Smuzhiyun pci_disable_msi(pdev);
2219*4882a593Smuzhiyun if (mgp->msix_enabled)
2220*4882a593Smuzhiyun pci_disable_msix(pdev);
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun
myri10ge_get_txrx(struct myri10ge_priv * mgp,int slice)2223*4882a593Smuzhiyun static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
2224*4882a593Smuzhiyun {
2225*4882a593Smuzhiyun struct myri10ge_cmd cmd;
2226*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
2227*4882a593Smuzhiyun int status;
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun ss = &mgp->ss[slice];
2230*4882a593Smuzhiyun status = 0;
2231*4882a593Smuzhiyun if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
2232*4882a593Smuzhiyun cmd.data0 = slice;
2233*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
2234*4882a593Smuzhiyun &cmd, 0);
2235*4882a593Smuzhiyun ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
2236*4882a593Smuzhiyun (mgp->sram + cmd.data0);
2237*4882a593Smuzhiyun }
2238*4882a593Smuzhiyun cmd.data0 = slice;
2239*4882a593Smuzhiyun status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
2240*4882a593Smuzhiyun &cmd, 0);
2241*4882a593Smuzhiyun ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
2242*4882a593Smuzhiyun (mgp->sram + cmd.data0);
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun cmd.data0 = slice;
2245*4882a593Smuzhiyun status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
2246*4882a593Smuzhiyun ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
2247*4882a593Smuzhiyun (mgp->sram + cmd.data0);
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun ss->tx.send_go = (__iomem __be32 *)
2250*4882a593Smuzhiyun (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
2251*4882a593Smuzhiyun ss->tx.send_stop = (__iomem __be32 *)
2252*4882a593Smuzhiyun (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
2253*4882a593Smuzhiyun return status;
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun }
2256*4882a593Smuzhiyun
myri10ge_set_stats(struct myri10ge_priv * mgp,int slice)2257*4882a593Smuzhiyun static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
2258*4882a593Smuzhiyun {
2259*4882a593Smuzhiyun struct myri10ge_cmd cmd;
2260*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
2261*4882a593Smuzhiyun int status;
2262*4882a593Smuzhiyun
2263*4882a593Smuzhiyun ss = &mgp->ss[slice];
2264*4882a593Smuzhiyun cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
2265*4882a593Smuzhiyun cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
2266*4882a593Smuzhiyun cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
2267*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
2268*4882a593Smuzhiyun if (status == -ENOSYS) {
2269*4882a593Smuzhiyun dma_addr_t bus = ss->fw_stats_bus;
2270*4882a593Smuzhiyun if (slice != 0)
2271*4882a593Smuzhiyun return -EINVAL;
2272*4882a593Smuzhiyun bus += offsetof(struct mcp_irq_data, send_done_count);
2273*4882a593Smuzhiyun cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
2274*4882a593Smuzhiyun cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
2275*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp,
2276*4882a593Smuzhiyun MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
2277*4882a593Smuzhiyun &cmd, 0);
2278*4882a593Smuzhiyun /* Firmware cannot support multicast without STATS_DMA_V2 */
2279*4882a593Smuzhiyun mgp->fw_multicast_support = 0;
2280*4882a593Smuzhiyun } else {
2281*4882a593Smuzhiyun mgp->fw_multicast_support = 1;
2282*4882a593Smuzhiyun }
2283*4882a593Smuzhiyun return 0;
2284*4882a593Smuzhiyun }
2285*4882a593Smuzhiyun
myri10ge_open(struct net_device * dev)2286*4882a593Smuzhiyun static int myri10ge_open(struct net_device *dev)
2287*4882a593Smuzhiyun {
2288*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
2289*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(dev);
2290*4882a593Smuzhiyun struct myri10ge_cmd cmd;
2291*4882a593Smuzhiyun int i, status, big_pow2, slice;
2292*4882a593Smuzhiyun u8 __iomem *itable;
2293*4882a593Smuzhiyun
2294*4882a593Smuzhiyun if (mgp->running != MYRI10GE_ETH_STOPPED)
2295*4882a593Smuzhiyun return -EBUSY;
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun mgp->running = MYRI10GE_ETH_STARTING;
2298*4882a593Smuzhiyun status = myri10ge_reset(mgp);
2299*4882a593Smuzhiyun if (status != 0) {
2300*4882a593Smuzhiyun netdev_err(dev, "failed reset\n");
2301*4882a593Smuzhiyun goto abort_with_nothing;
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun if (mgp->num_slices > 1) {
2305*4882a593Smuzhiyun cmd.data0 = mgp->num_slices;
2306*4882a593Smuzhiyun cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
2307*4882a593Smuzhiyun if (mgp->dev->real_num_tx_queues > 1)
2308*4882a593Smuzhiyun cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
2309*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
2310*4882a593Smuzhiyun &cmd, 0);
2311*4882a593Smuzhiyun if (status != 0) {
2312*4882a593Smuzhiyun netdev_err(dev, "failed to set number of slices\n");
2313*4882a593Smuzhiyun goto abort_with_nothing;
2314*4882a593Smuzhiyun }
2315*4882a593Smuzhiyun /* setup the indirection table */
2316*4882a593Smuzhiyun cmd.data0 = mgp->num_slices;
2317*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
2318*4882a593Smuzhiyun &cmd, 0);
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun status |= myri10ge_send_cmd(mgp,
2321*4882a593Smuzhiyun MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
2322*4882a593Smuzhiyun &cmd, 0);
2323*4882a593Smuzhiyun if (status != 0) {
2324*4882a593Smuzhiyun netdev_err(dev, "failed to setup rss tables\n");
2325*4882a593Smuzhiyun goto abort_with_nothing;
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun /* just enable an identity mapping */
2329*4882a593Smuzhiyun itable = mgp->sram + cmd.data0;
2330*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++)
2331*4882a593Smuzhiyun __raw_writeb(i, &itable[i]);
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun cmd.data0 = 1;
2334*4882a593Smuzhiyun cmd.data1 = myri10ge_rss_hash;
2335*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
2336*4882a593Smuzhiyun &cmd, 0);
2337*4882a593Smuzhiyun if (status != 0) {
2338*4882a593Smuzhiyun netdev_err(dev, "failed to enable slices\n");
2339*4882a593Smuzhiyun goto abort_with_nothing;
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun status = myri10ge_request_irq(mgp);
2344*4882a593Smuzhiyun if (status != 0)
2345*4882a593Smuzhiyun goto abort_with_nothing;
2346*4882a593Smuzhiyun
2347*4882a593Smuzhiyun /* decide what small buffer size to use. For good TCP rx
2348*4882a593Smuzhiyun * performance, it is important to not receive 1514 byte
2349*4882a593Smuzhiyun * frames into jumbo buffers, as it confuses the socket buffer
2350*4882a593Smuzhiyun * accounting code, leading to drops and erratic performance.
2351*4882a593Smuzhiyun */
2352*4882a593Smuzhiyun
2353*4882a593Smuzhiyun if (dev->mtu <= ETH_DATA_LEN)
2354*4882a593Smuzhiyun /* enough for a TCP header */
2355*4882a593Smuzhiyun mgp->small_bytes = (128 > SMP_CACHE_BYTES)
2356*4882a593Smuzhiyun ? (128 - MXGEFW_PAD)
2357*4882a593Smuzhiyun : (SMP_CACHE_BYTES - MXGEFW_PAD);
2358*4882a593Smuzhiyun else
2359*4882a593Smuzhiyun /* enough for a vlan encapsulated ETH_DATA_LEN frame */
2360*4882a593Smuzhiyun mgp->small_bytes = VLAN_ETH_FRAME_LEN;
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun /* Override the small buffer size? */
2363*4882a593Smuzhiyun if (myri10ge_small_bytes >= 0)
2364*4882a593Smuzhiyun mgp->small_bytes = myri10ge_small_bytes;
2365*4882a593Smuzhiyun
2366*4882a593Smuzhiyun /* Firmware needs the big buff size as a power of 2. Lie and
2367*4882a593Smuzhiyun * tell him the buffer is larger, because we only use 1
2368*4882a593Smuzhiyun * buffer/pkt, and the mtu will prevent overruns.
2369*4882a593Smuzhiyun */
2370*4882a593Smuzhiyun big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
2371*4882a593Smuzhiyun if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
2372*4882a593Smuzhiyun while (!is_power_of_2(big_pow2))
2373*4882a593Smuzhiyun big_pow2++;
2374*4882a593Smuzhiyun mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
2375*4882a593Smuzhiyun } else {
2376*4882a593Smuzhiyun big_pow2 = MYRI10GE_ALLOC_SIZE;
2377*4882a593Smuzhiyun mgp->big_bytes = big_pow2;
2378*4882a593Smuzhiyun }
2379*4882a593Smuzhiyun
2380*4882a593Smuzhiyun /* setup the per-slice data structures */
2381*4882a593Smuzhiyun for (slice = 0; slice < mgp->num_slices; slice++) {
2382*4882a593Smuzhiyun ss = &mgp->ss[slice];
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun status = myri10ge_get_txrx(mgp, slice);
2385*4882a593Smuzhiyun if (status != 0) {
2386*4882a593Smuzhiyun netdev_err(dev, "failed to get ring sizes or locations\n");
2387*4882a593Smuzhiyun goto abort_with_rings;
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun status = myri10ge_allocate_rings(ss);
2390*4882a593Smuzhiyun if (status != 0)
2391*4882a593Smuzhiyun goto abort_with_rings;
2392*4882a593Smuzhiyun
2393*4882a593Smuzhiyun /* only firmware which supports multiple TX queues
2394*4882a593Smuzhiyun * supports setting up the tx stats on non-zero
2395*4882a593Smuzhiyun * slices */
2396*4882a593Smuzhiyun if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
2397*4882a593Smuzhiyun status = myri10ge_set_stats(mgp, slice);
2398*4882a593Smuzhiyun if (status) {
2399*4882a593Smuzhiyun netdev_err(dev, "Couldn't set stats DMA\n");
2400*4882a593Smuzhiyun goto abort_with_rings;
2401*4882a593Smuzhiyun }
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun /* must happen prior to any irq */
2404*4882a593Smuzhiyun napi_enable(&(ss)->napi);
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun /* now give firmware buffers sizes, and MTU */
2408*4882a593Smuzhiyun cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
2409*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
2410*4882a593Smuzhiyun cmd.data0 = mgp->small_bytes;
2411*4882a593Smuzhiyun status |=
2412*4882a593Smuzhiyun myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
2413*4882a593Smuzhiyun cmd.data0 = big_pow2;
2414*4882a593Smuzhiyun status |=
2415*4882a593Smuzhiyun myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
2416*4882a593Smuzhiyun if (status) {
2417*4882a593Smuzhiyun netdev_err(dev, "Couldn't set buffer sizes\n");
2418*4882a593Smuzhiyun goto abort_with_rings;
2419*4882a593Smuzhiyun }
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun /*
2422*4882a593Smuzhiyun * Set Linux style TSO mode; this is needed only on newer
2423*4882a593Smuzhiyun * firmware versions. Older versions default to Linux
2424*4882a593Smuzhiyun * style TSO
2425*4882a593Smuzhiyun */
2426*4882a593Smuzhiyun cmd.data0 = 0;
2427*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
2428*4882a593Smuzhiyun if (status && status != -ENOSYS) {
2429*4882a593Smuzhiyun netdev_err(dev, "Couldn't set TSO mode\n");
2430*4882a593Smuzhiyun goto abort_with_rings;
2431*4882a593Smuzhiyun }
2432*4882a593Smuzhiyun
2433*4882a593Smuzhiyun mgp->link_state = ~0U;
2434*4882a593Smuzhiyun mgp->rdma_tags_available = 15;
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
2437*4882a593Smuzhiyun if (status) {
2438*4882a593Smuzhiyun netdev_err(dev, "Couldn't bring up link\n");
2439*4882a593Smuzhiyun goto abort_with_rings;
2440*4882a593Smuzhiyun }
2441*4882a593Smuzhiyun
2442*4882a593Smuzhiyun mgp->running = MYRI10GE_ETH_RUNNING;
2443*4882a593Smuzhiyun mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
2444*4882a593Smuzhiyun add_timer(&mgp->watchdog_timer);
2445*4882a593Smuzhiyun netif_tx_wake_all_queues(dev);
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun return 0;
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun abort_with_rings:
2450*4882a593Smuzhiyun while (slice) {
2451*4882a593Smuzhiyun slice--;
2452*4882a593Smuzhiyun napi_disable(&mgp->ss[slice].napi);
2453*4882a593Smuzhiyun }
2454*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++)
2455*4882a593Smuzhiyun myri10ge_free_rings(&mgp->ss[i]);
2456*4882a593Smuzhiyun
2457*4882a593Smuzhiyun myri10ge_free_irq(mgp);
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun abort_with_nothing:
2460*4882a593Smuzhiyun mgp->running = MYRI10GE_ETH_STOPPED;
2461*4882a593Smuzhiyun return -ENOMEM;
2462*4882a593Smuzhiyun }
2463*4882a593Smuzhiyun
myri10ge_close(struct net_device * dev)2464*4882a593Smuzhiyun static int myri10ge_close(struct net_device *dev)
2465*4882a593Smuzhiyun {
2466*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(dev);
2467*4882a593Smuzhiyun struct myri10ge_cmd cmd;
2468*4882a593Smuzhiyun int status, old_down_cnt;
2469*4882a593Smuzhiyun int i;
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun if (mgp->running != MYRI10GE_ETH_RUNNING)
2472*4882a593Smuzhiyun return 0;
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun if (mgp->ss[0].tx.req_bytes == NULL)
2475*4882a593Smuzhiyun return 0;
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun del_timer_sync(&mgp->watchdog_timer);
2478*4882a593Smuzhiyun mgp->running = MYRI10GE_ETH_STOPPING;
2479*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++)
2480*4882a593Smuzhiyun napi_disable(&mgp->ss[i].napi);
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun netif_carrier_off(dev);
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun netif_tx_stop_all_queues(dev);
2485*4882a593Smuzhiyun if (mgp->rebooted == 0) {
2486*4882a593Smuzhiyun old_down_cnt = mgp->down_cnt;
2487*4882a593Smuzhiyun mb();
2488*4882a593Smuzhiyun status =
2489*4882a593Smuzhiyun myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
2490*4882a593Smuzhiyun if (status)
2491*4882a593Smuzhiyun netdev_err(dev, "Couldn't bring down link\n");
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt,
2494*4882a593Smuzhiyun HZ);
2495*4882a593Smuzhiyun if (old_down_cnt == mgp->down_cnt)
2496*4882a593Smuzhiyun netdev_err(dev, "never got down irq\n");
2497*4882a593Smuzhiyun }
2498*4882a593Smuzhiyun netif_tx_disable(dev);
2499*4882a593Smuzhiyun myri10ge_free_irq(mgp);
2500*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++)
2501*4882a593Smuzhiyun myri10ge_free_rings(&mgp->ss[i]);
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun mgp->running = MYRI10GE_ETH_STOPPED;
2504*4882a593Smuzhiyun return 0;
2505*4882a593Smuzhiyun }
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun /* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2508*4882a593Smuzhiyun * backwards one at a time and handle ring wraps */
2509*4882a593Smuzhiyun
2510*4882a593Smuzhiyun static inline void
myri10ge_submit_req_backwards(struct myri10ge_tx_buf * tx,struct mcp_kreq_ether_send * src,int cnt)2511*4882a593Smuzhiyun myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
2512*4882a593Smuzhiyun struct mcp_kreq_ether_send *src, int cnt)
2513*4882a593Smuzhiyun {
2514*4882a593Smuzhiyun int idx, starting_slot;
2515*4882a593Smuzhiyun starting_slot = tx->req;
2516*4882a593Smuzhiyun while (cnt > 1) {
2517*4882a593Smuzhiyun cnt--;
2518*4882a593Smuzhiyun idx = (starting_slot + cnt) & tx->mask;
2519*4882a593Smuzhiyun myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
2520*4882a593Smuzhiyun mb();
2521*4882a593Smuzhiyun }
2522*4882a593Smuzhiyun }
2523*4882a593Smuzhiyun
2524*4882a593Smuzhiyun /*
2525*4882a593Smuzhiyun * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2526*4882a593Smuzhiyun * at most 32 bytes at a time, so as to avoid involving the software
2527*4882a593Smuzhiyun * pio handler in the nic. We re-write the first segment's flags
2528*4882a593Smuzhiyun * to mark them valid only after writing the entire chain.
2529*4882a593Smuzhiyun */
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun static inline void
myri10ge_submit_req(struct myri10ge_tx_buf * tx,struct mcp_kreq_ether_send * src,int cnt)2532*4882a593Smuzhiyun myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
2533*4882a593Smuzhiyun int cnt)
2534*4882a593Smuzhiyun {
2535*4882a593Smuzhiyun int idx, i;
2536*4882a593Smuzhiyun struct mcp_kreq_ether_send __iomem *dstp, *dst;
2537*4882a593Smuzhiyun struct mcp_kreq_ether_send *srcp;
2538*4882a593Smuzhiyun u8 last_flags;
2539*4882a593Smuzhiyun
2540*4882a593Smuzhiyun idx = tx->req & tx->mask;
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun last_flags = src->flags;
2543*4882a593Smuzhiyun src->flags = 0;
2544*4882a593Smuzhiyun mb();
2545*4882a593Smuzhiyun dst = dstp = &tx->lanai[idx];
2546*4882a593Smuzhiyun srcp = src;
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun if ((idx + cnt) < tx->mask) {
2549*4882a593Smuzhiyun for (i = 0; i < (cnt - 1); i += 2) {
2550*4882a593Smuzhiyun myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
2551*4882a593Smuzhiyun mb(); /* force write every 32 bytes */
2552*4882a593Smuzhiyun srcp += 2;
2553*4882a593Smuzhiyun dstp += 2;
2554*4882a593Smuzhiyun }
2555*4882a593Smuzhiyun } else {
2556*4882a593Smuzhiyun /* submit all but the first request, and ensure
2557*4882a593Smuzhiyun * that it is submitted below */
2558*4882a593Smuzhiyun myri10ge_submit_req_backwards(tx, src, cnt);
2559*4882a593Smuzhiyun i = 0;
2560*4882a593Smuzhiyun }
2561*4882a593Smuzhiyun if (i < cnt) {
2562*4882a593Smuzhiyun /* submit the first request */
2563*4882a593Smuzhiyun myri10ge_pio_copy(dstp, srcp, sizeof(*src));
2564*4882a593Smuzhiyun mb(); /* barrier before setting valid flag */
2565*4882a593Smuzhiyun }
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun /* re-write the last 32-bits with the valid flags */
2568*4882a593Smuzhiyun src->flags = last_flags;
2569*4882a593Smuzhiyun put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
2570*4882a593Smuzhiyun tx->req += cnt;
2571*4882a593Smuzhiyun mb();
2572*4882a593Smuzhiyun }
2573*4882a593Smuzhiyun
myri10ge_unmap_tx_dma(struct myri10ge_priv * mgp,struct myri10ge_tx_buf * tx,int idx)2574*4882a593Smuzhiyun static void myri10ge_unmap_tx_dma(struct myri10ge_priv *mgp,
2575*4882a593Smuzhiyun struct myri10ge_tx_buf *tx, int idx)
2576*4882a593Smuzhiyun {
2577*4882a593Smuzhiyun unsigned int len;
2578*4882a593Smuzhiyun int last_idx;
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun /* Free any DMA resources we've alloced and clear out the skb slot */
2581*4882a593Smuzhiyun last_idx = (idx + 1) & tx->mask;
2582*4882a593Smuzhiyun idx = tx->req & tx->mask;
2583*4882a593Smuzhiyun do {
2584*4882a593Smuzhiyun len = dma_unmap_len(&tx->info[idx], len);
2585*4882a593Smuzhiyun if (len) {
2586*4882a593Smuzhiyun if (tx->info[idx].skb != NULL)
2587*4882a593Smuzhiyun pci_unmap_single(mgp->pdev,
2588*4882a593Smuzhiyun dma_unmap_addr(&tx->info[idx],
2589*4882a593Smuzhiyun bus), len,
2590*4882a593Smuzhiyun PCI_DMA_TODEVICE);
2591*4882a593Smuzhiyun else
2592*4882a593Smuzhiyun pci_unmap_page(mgp->pdev,
2593*4882a593Smuzhiyun dma_unmap_addr(&tx->info[idx],
2594*4882a593Smuzhiyun bus), len,
2595*4882a593Smuzhiyun PCI_DMA_TODEVICE);
2596*4882a593Smuzhiyun dma_unmap_len_set(&tx->info[idx], len, 0);
2597*4882a593Smuzhiyun tx->info[idx].skb = NULL;
2598*4882a593Smuzhiyun }
2599*4882a593Smuzhiyun idx = (idx + 1) & tx->mask;
2600*4882a593Smuzhiyun } while (idx != last_idx);
2601*4882a593Smuzhiyun }
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun /*
2604*4882a593Smuzhiyun * Transmit a packet. We need to split the packet so that a single
2605*4882a593Smuzhiyun * segment does not cross myri10ge->tx_boundary, so this makes segment
2606*4882a593Smuzhiyun * counting tricky. So rather than try to count segments up front, we
2607*4882a593Smuzhiyun * just give up if there are too few segments to hold a reasonably
2608*4882a593Smuzhiyun * fragmented packet currently available. If we run
2609*4882a593Smuzhiyun * out of segments while preparing a packet for DMA, we just linearize
2610*4882a593Smuzhiyun * it and try again.
2611*4882a593Smuzhiyun */
2612*4882a593Smuzhiyun
myri10ge_xmit(struct sk_buff * skb,struct net_device * dev)2613*4882a593Smuzhiyun static netdev_tx_t myri10ge_xmit(struct sk_buff *skb,
2614*4882a593Smuzhiyun struct net_device *dev)
2615*4882a593Smuzhiyun {
2616*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(dev);
2617*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
2618*4882a593Smuzhiyun struct mcp_kreq_ether_send *req;
2619*4882a593Smuzhiyun struct myri10ge_tx_buf *tx;
2620*4882a593Smuzhiyun skb_frag_t *frag;
2621*4882a593Smuzhiyun struct netdev_queue *netdev_queue;
2622*4882a593Smuzhiyun dma_addr_t bus;
2623*4882a593Smuzhiyun u32 low;
2624*4882a593Smuzhiyun __be32 high_swapped;
2625*4882a593Smuzhiyun unsigned int len;
2626*4882a593Smuzhiyun int idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
2627*4882a593Smuzhiyun u16 pseudo_hdr_offset, cksum_offset, queue;
2628*4882a593Smuzhiyun int cum_len, seglen, boundary, rdma_count;
2629*4882a593Smuzhiyun u8 flags, odd_flag;
2630*4882a593Smuzhiyun
2631*4882a593Smuzhiyun queue = skb_get_queue_mapping(skb);
2632*4882a593Smuzhiyun ss = &mgp->ss[queue];
2633*4882a593Smuzhiyun netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
2634*4882a593Smuzhiyun tx = &ss->tx;
2635*4882a593Smuzhiyun
2636*4882a593Smuzhiyun again:
2637*4882a593Smuzhiyun req = tx->req_list;
2638*4882a593Smuzhiyun avail = tx->mask - 1 - (tx->req - tx->done);
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun mss = 0;
2641*4882a593Smuzhiyun max_segments = MXGEFW_MAX_SEND_DESC;
2642*4882a593Smuzhiyun
2643*4882a593Smuzhiyun if (skb_is_gso(skb)) {
2644*4882a593Smuzhiyun mss = skb_shinfo(skb)->gso_size;
2645*4882a593Smuzhiyun max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
2646*4882a593Smuzhiyun }
2647*4882a593Smuzhiyun
2648*4882a593Smuzhiyun if ((unlikely(avail < max_segments))) {
2649*4882a593Smuzhiyun /* we are out of transmit resources */
2650*4882a593Smuzhiyun tx->stop_queue++;
2651*4882a593Smuzhiyun netif_tx_stop_queue(netdev_queue);
2652*4882a593Smuzhiyun return NETDEV_TX_BUSY;
2653*4882a593Smuzhiyun }
2654*4882a593Smuzhiyun
2655*4882a593Smuzhiyun /* Setup checksum offloading, if needed */
2656*4882a593Smuzhiyun cksum_offset = 0;
2657*4882a593Smuzhiyun pseudo_hdr_offset = 0;
2658*4882a593Smuzhiyun odd_flag = 0;
2659*4882a593Smuzhiyun flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
2660*4882a593Smuzhiyun if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
2661*4882a593Smuzhiyun cksum_offset = skb_checksum_start_offset(skb);
2662*4882a593Smuzhiyun pseudo_hdr_offset = cksum_offset + skb->csum_offset;
2663*4882a593Smuzhiyun /* If the headers are excessively large, then we must
2664*4882a593Smuzhiyun * fall back to a software checksum */
2665*4882a593Smuzhiyun if (unlikely(!mss && (cksum_offset > 255 ||
2666*4882a593Smuzhiyun pseudo_hdr_offset > 127))) {
2667*4882a593Smuzhiyun if (skb_checksum_help(skb))
2668*4882a593Smuzhiyun goto drop;
2669*4882a593Smuzhiyun cksum_offset = 0;
2670*4882a593Smuzhiyun pseudo_hdr_offset = 0;
2671*4882a593Smuzhiyun } else {
2672*4882a593Smuzhiyun odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
2673*4882a593Smuzhiyun flags |= MXGEFW_FLAGS_CKSUM;
2674*4882a593Smuzhiyun }
2675*4882a593Smuzhiyun }
2676*4882a593Smuzhiyun
2677*4882a593Smuzhiyun cum_len = 0;
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun if (mss) { /* TSO */
2680*4882a593Smuzhiyun /* this removes any CKSUM flag from before */
2681*4882a593Smuzhiyun flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun /* negative cum_len signifies to the
2684*4882a593Smuzhiyun * send loop that we are still in the
2685*4882a593Smuzhiyun * header portion of the TSO packet.
2686*4882a593Smuzhiyun * TSO header can be at most 1KB long */
2687*4882a593Smuzhiyun cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun /* for IPv6 TSO, the checksum offset stores the
2690*4882a593Smuzhiyun * TCP header length, to save the firmware from
2691*4882a593Smuzhiyun * the need to parse the headers */
2692*4882a593Smuzhiyun if (skb_is_gso_v6(skb)) {
2693*4882a593Smuzhiyun cksum_offset = tcp_hdrlen(skb);
2694*4882a593Smuzhiyun /* Can only handle headers <= max_tso6 long */
2695*4882a593Smuzhiyun if (unlikely(-cum_len > mgp->max_tso6))
2696*4882a593Smuzhiyun return myri10ge_sw_tso(skb, dev);
2697*4882a593Smuzhiyun }
2698*4882a593Smuzhiyun /* for TSO, pseudo_hdr_offset holds mss.
2699*4882a593Smuzhiyun * The firmware figures out where to put
2700*4882a593Smuzhiyun * the checksum by parsing the header. */
2701*4882a593Smuzhiyun pseudo_hdr_offset = mss;
2702*4882a593Smuzhiyun } else
2703*4882a593Smuzhiyun /* Mark small packets, and pad out tiny packets */
2704*4882a593Smuzhiyun if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
2705*4882a593Smuzhiyun flags |= MXGEFW_FLAGS_SMALL;
2706*4882a593Smuzhiyun
2707*4882a593Smuzhiyun /* pad frames to at least ETH_ZLEN bytes */
2708*4882a593Smuzhiyun if (eth_skb_pad(skb)) {
2709*4882a593Smuzhiyun /* The packet is gone, so we must
2710*4882a593Smuzhiyun * return 0 */
2711*4882a593Smuzhiyun ss->stats.tx_dropped += 1;
2712*4882a593Smuzhiyun return NETDEV_TX_OK;
2713*4882a593Smuzhiyun }
2714*4882a593Smuzhiyun }
2715*4882a593Smuzhiyun
2716*4882a593Smuzhiyun /* map the skb for DMA */
2717*4882a593Smuzhiyun len = skb_headlen(skb);
2718*4882a593Smuzhiyun bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
2719*4882a593Smuzhiyun if (unlikely(pci_dma_mapping_error(mgp->pdev, bus)))
2720*4882a593Smuzhiyun goto drop;
2721*4882a593Smuzhiyun
2722*4882a593Smuzhiyun idx = tx->req & tx->mask;
2723*4882a593Smuzhiyun tx->info[idx].skb = skb;
2724*4882a593Smuzhiyun dma_unmap_addr_set(&tx->info[idx], bus, bus);
2725*4882a593Smuzhiyun dma_unmap_len_set(&tx->info[idx], len, len);
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun frag_cnt = skb_shinfo(skb)->nr_frags;
2728*4882a593Smuzhiyun frag_idx = 0;
2729*4882a593Smuzhiyun count = 0;
2730*4882a593Smuzhiyun rdma_count = 0;
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun /* "rdma_count" is the number of RDMAs belonging to the
2733*4882a593Smuzhiyun * current packet BEFORE the current send request. For
2734*4882a593Smuzhiyun * non-TSO packets, this is equal to "count".
2735*4882a593Smuzhiyun * For TSO packets, rdma_count needs to be reset
2736*4882a593Smuzhiyun * to 0 after a segment cut.
2737*4882a593Smuzhiyun *
2738*4882a593Smuzhiyun * The rdma_count field of the send request is
2739*4882a593Smuzhiyun * the number of RDMAs of the packet starting at
2740*4882a593Smuzhiyun * that request. For TSO send requests with one ore more cuts
2741*4882a593Smuzhiyun * in the middle, this is the number of RDMAs starting
2742*4882a593Smuzhiyun * after the last cut in the request. All previous
2743*4882a593Smuzhiyun * segments before the last cut implicitly have 1 RDMA.
2744*4882a593Smuzhiyun *
2745*4882a593Smuzhiyun * Since the number of RDMAs is not known beforehand,
2746*4882a593Smuzhiyun * it must be filled-in retroactively - after each
2747*4882a593Smuzhiyun * segmentation cut or at the end of the entire packet.
2748*4882a593Smuzhiyun */
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun while (1) {
2751*4882a593Smuzhiyun /* Break the SKB or Fragment up into pieces which
2752*4882a593Smuzhiyun * do not cross mgp->tx_boundary */
2753*4882a593Smuzhiyun low = MYRI10GE_LOWPART_TO_U32(bus);
2754*4882a593Smuzhiyun high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
2755*4882a593Smuzhiyun while (len) {
2756*4882a593Smuzhiyun u8 flags_next;
2757*4882a593Smuzhiyun int cum_len_next;
2758*4882a593Smuzhiyun
2759*4882a593Smuzhiyun if (unlikely(count == max_segments))
2760*4882a593Smuzhiyun goto abort_linearize;
2761*4882a593Smuzhiyun
2762*4882a593Smuzhiyun boundary =
2763*4882a593Smuzhiyun (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
2764*4882a593Smuzhiyun seglen = boundary - low;
2765*4882a593Smuzhiyun if (seglen > len)
2766*4882a593Smuzhiyun seglen = len;
2767*4882a593Smuzhiyun flags_next = flags & ~MXGEFW_FLAGS_FIRST;
2768*4882a593Smuzhiyun cum_len_next = cum_len + seglen;
2769*4882a593Smuzhiyun if (mss) { /* TSO */
2770*4882a593Smuzhiyun (req - rdma_count)->rdma_count = rdma_count + 1;
2771*4882a593Smuzhiyun
2772*4882a593Smuzhiyun if (likely(cum_len >= 0)) { /* payload */
2773*4882a593Smuzhiyun int next_is_first, chop;
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun chop = (cum_len_next > mss);
2776*4882a593Smuzhiyun cum_len_next = cum_len_next % mss;
2777*4882a593Smuzhiyun next_is_first = (cum_len_next == 0);
2778*4882a593Smuzhiyun flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
2779*4882a593Smuzhiyun flags_next |= next_is_first *
2780*4882a593Smuzhiyun MXGEFW_FLAGS_FIRST;
2781*4882a593Smuzhiyun rdma_count |= -(chop | next_is_first);
2782*4882a593Smuzhiyun rdma_count += chop & ~next_is_first;
2783*4882a593Smuzhiyun } else if (likely(cum_len_next >= 0)) { /* header ends */
2784*4882a593Smuzhiyun int small;
2785*4882a593Smuzhiyun
2786*4882a593Smuzhiyun rdma_count = -1;
2787*4882a593Smuzhiyun cum_len_next = 0;
2788*4882a593Smuzhiyun seglen = -cum_len;
2789*4882a593Smuzhiyun small = (mss <= MXGEFW_SEND_SMALL_SIZE);
2790*4882a593Smuzhiyun flags_next = MXGEFW_FLAGS_TSO_PLD |
2791*4882a593Smuzhiyun MXGEFW_FLAGS_FIRST |
2792*4882a593Smuzhiyun (small * MXGEFW_FLAGS_SMALL);
2793*4882a593Smuzhiyun }
2794*4882a593Smuzhiyun }
2795*4882a593Smuzhiyun req->addr_high = high_swapped;
2796*4882a593Smuzhiyun req->addr_low = htonl(low);
2797*4882a593Smuzhiyun req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
2798*4882a593Smuzhiyun req->pad = 0; /* complete solid 16-byte block; does this matter? */
2799*4882a593Smuzhiyun req->rdma_count = 1;
2800*4882a593Smuzhiyun req->length = htons(seglen);
2801*4882a593Smuzhiyun req->cksum_offset = cksum_offset;
2802*4882a593Smuzhiyun req->flags = flags | ((cum_len & 1) * odd_flag);
2803*4882a593Smuzhiyun
2804*4882a593Smuzhiyun low += seglen;
2805*4882a593Smuzhiyun len -= seglen;
2806*4882a593Smuzhiyun cum_len = cum_len_next;
2807*4882a593Smuzhiyun flags = flags_next;
2808*4882a593Smuzhiyun req++;
2809*4882a593Smuzhiyun count++;
2810*4882a593Smuzhiyun rdma_count++;
2811*4882a593Smuzhiyun if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
2812*4882a593Smuzhiyun if (unlikely(cksum_offset > seglen))
2813*4882a593Smuzhiyun cksum_offset -= seglen;
2814*4882a593Smuzhiyun else
2815*4882a593Smuzhiyun cksum_offset = 0;
2816*4882a593Smuzhiyun }
2817*4882a593Smuzhiyun }
2818*4882a593Smuzhiyun if (frag_idx == frag_cnt)
2819*4882a593Smuzhiyun break;
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun /* map next fragment for DMA */
2822*4882a593Smuzhiyun frag = &skb_shinfo(skb)->frags[frag_idx];
2823*4882a593Smuzhiyun frag_idx++;
2824*4882a593Smuzhiyun len = skb_frag_size(frag);
2825*4882a593Smuzhiyun bus = skb_frag_dma_map(&mgp->pdev->dev, frag, 0, len,
2826*4882a593Smuzhiyun DMA_TO_DEVICE);
2827*4882a593Smuzhiyun if (unlikely(pci_dma_mapping_error(mgp->pdev, bus))) {
2828*4882a593Smuzhiyun myri10ge_unmap_tx_dma(mgp, tx, idx);
2829*4882a593Smuzhiyun goto drop;
2830*4882a593Smuzhiyun }
2831*4882a593Smuzhiyun idx = (count + tx->req) & tx->mask;
2832*4882a593Smuzhiyun dma_unmap_addr_set(&tx->info[idx], bus, bus);
2833*4882a593Smuzhiyun dma_unmap_len_set(&tx->info[idx], len, len);
2834*4882a593Smuzhiyun }
2835*4882a593Smuzhiyun
2836*4882a593Smuzhiyun (req - rdma_count)->rdma_count = rdma_count;
2837*4882a593Smuzhiyun if (mss)
2838*4882a593Smuzhiyun do {
2839*4882a593Smuzhiyun req--;
2840*4882a593Smuzhiyun req->flags |= MXGEFW_FLAGS_TSO_LAST;
2841*4882a593Smuzhiyun } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
2842*4882a593Smuzhiyun MXGEFW_FLAGS_FIRST)));
2843*4882a593Smuzhiyun idx = ((count - 1) + tx->req) & tx->mask;
2844*4882a593Smuzhiyun tx->info[idx].last = 1;
2845*4882a593Smuzhiyun myri10ge_submit_req(tx, tx->req_list, count);
2846*4882a593Smuzhiyun /* if using multiple tx queues, make sure NIC polls the
2847*4882a593Smuzhiyun * current slice */
2848*4882a593Smuzhiyun if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
2849*4882a593Smuzhiyun tx->queue_active = 1;
2850*4882a593Smuzhiyun put_be32(htonl(1), tx->send_go);
2851*4882a593Smuzhiyun mb();
2852*4882a593Smuzhiyun }
2853*4882a593Smuzhiyun tx->pkt_start++;
2854*4882a593Smuzhiyun if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
2855*4882a593Smuzhiyun tx->stop_queue++;
2856*4882a593Smuzhiyun netif_tx_stop_queue(netdev_queue);
2857*4882a593Smuzhiyun }
2858*4882a593Smuzhiyun return NETDEV_TX_OK;
2859*4882a593Smuzhiyun
2860*4882a593Smuzhiyun abort_linearize:
2861*4882a593Smuzhiyun myri10ge_unmap_tx_dma(mgp, tx, idx);
2862*4882a593Smuzhiyun
2863*4882a593Smuzhiyun if (skb_is_gso(skb)) {
2864*4882a593Smuzhiyun netdev_err(mgp->dev, "TSO but wanted to linearize?!?!?\n");
2865*4882a593Smuzhiyun goto drop;
2866*4882a593Smuzhiyun }
2867*4882a593Smuzhiyun
2868*4882a593Smuzhiyun if (skb_linearize(skb))
2869*4882a593Smuzhiyun goto drop;
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun tx->linearized++;
2872*4882a593Smuzhiyun goto again;
2873*4882a593Smuzhiyun
2874*4882a593Smuzhiyun drop:
2875*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2876*4882a593Smuzhiyun ss->stats.tx_dropped += 1;
2877*4882a593Smuzhiyun return NETDEV_TX_OK;
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun }
2880*4882a593Smuzhiyun
myri10ge_sw_tso(struct sk_buff * skb,struct net_device * dev)2881*4882a593Smuzhiyun static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
2882*4882a593Smuzhiyun struct net_device *dev)
2883*4882a593Smuzhiyun {
2884*4882a593Smuzhiyun struct sk_buff *segs, *curr, *next;
2885*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(dev);
2886*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
2887*4882a593Smuzhiyun netdev_tx_t status;
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
2890*4882a593Smuzhiyun if (IS_ERR(segs))
2891*4882a593Smuzhiyun goto drop;
2892*4882a593Smuzhiyun
2893*4882a593Smuzhiyun skb_list_walk_safe(segs, curr, next) {
2894*4882a593Smuzhiyun skb_mark_not_on_list(curr);
2895*4882a593Smuzhiyun status = myri10ge_xmit(curr, dev);
2896*4882a593Smuzhiyun if (status != 0) {
2897*4882a593Smuzhiyun dev_kfree_skb_any(curr);
2898*4882a593Smuzhiyun skb_list_walk_safe(next, curr, next) {
2899*4882a593Smuzhiyun curr->next = NULL;
2900*4882a593Smuzhiyun dev_kfree_skb_any(curr);
2901*4882a593Smuzhiyun }
2902*4882a593Smuzhiyun goto drop;
2903*4882a593Smuzhiyun }
2904*4882a593Smuzhiyun }
2905*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2906*4882a593Smuzhiyun return NETDEV_TX_OK;
2907*4882a593Smuzhiyun
2908*4882a593Smuzhiyun drop:
2909*4882a593Smuzhiyun ss = &mgp->ss[skb_get_queue_mapping(skb)];
2910*4882a593Smuzhiyun dev_kfree_skb_any(skb);
2911*4882a593Smuzhiyun ss->stats.tx_dropped += 1;
2912*4882a593Smuzhiyun return NETDEV_TX_OK;
2913*4882a593Smuzhiyun }
2914*4882a593Smuzhiyun
myri10ge_get_stats(struct net_device * dev,struct rtnl_link_stats64 * stats)2915*4882a593Smuzhiyun static void myri10ge_get_stats(struct net_device *dev,
2916*4882a593Smuzhiyun struct rtnl_link_stats64 *stats)
2917*4882a593Smuzhiyun {
2918*4882a593Smuzhiyun const struct myri10ge_priv *mgp = netdev_priv(dev);
2919*4882a593Smuzhiyun const struct myri10ge_slice_netstats *slice_stats;
2920*4882a593Smuzhiyun int i;
2921*4882a593Smuzhiyun
2922*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++) {
2923*4882a593Smuzhiyun slice_stats = &mgp->ss[i].stats;
2924*4882a593Smuzhiyun stats->rx_packets += slice_stats->rx_packets;
2925*4882a593Smuzhiyun stats->tx_packets += slice_stats->tx_packets;
2926*4882a593Smuzhiyun stats->rx_bytes += slice_stats->rx_bytes;
2927*4882a593Smuzhiyun stats->tx_bytes += slice_stats->tx_bytes;
2928*4882a593Smuzhiyun stats->rx_dropped += slice_stats->rx_dropped;
2929*4882a593Smuzhiyun stats->tx_dropped += slice_stats->tx_dropped;
2930*4882a593Smuzhiyun }
2931*4882a593Smuzhiyun }
2932*4882a593Smuzhiyun
myri10ge_set_multicast_list(struct net_device * dev)2933*4882a593Smuzhiyun static void myri10ge_set_multicast_list(struct net_device *dev)
2934*4882a593Smuzhiyun {
2935*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(dev);
2936*4882a593Smuzhiyun struct myri10ge_cmd cmd;
2937*4882a593Smuzhiyun struct netdev_hw_addr *ha;
2938*4882a593Smuzhiyun __be32 data[2] = { 0, 0 };
2939*4882a593Smuzhiyun int err;
2940*4882a593Smuzhiyun
2941*4882a593Smuzhiyun /* can be called from atomic contexts,
2942*4882a593Smuzhiyun * pass 1 to force atomicity in myri10ge_send_cmd() */
2943*4882a593Smuzhiyun myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun /* This firmware is known to not support multicast */
2946*4882a593Smuzhiyun if (!mgp->fw_multicast_support)
2947*4882a593Smuzhiyun return;
2948*4882a593Smuzhiyun
2949*4882a593Smuzhiyun /* Disable multicast filtering */
2950*4882a593Smuzhiyun
2951*4882a593Smuzhiyun err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
2952*4882a593Smuzhiyun if (err != 0) {
2953*4882a593Smuzhiyun netdev_err(dev, "Failed MXGEFW_ENABLE_ALLMULTI, error status: %d\n",
2954*4882a593Smuzhiyun err);
2955*4882a593Smuzhiyun goto abort;
2956*4882a593Smuzhiyun }
2957*4882a593Smuzhiyun
2958*4882a593Smuzhiyun if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
2959*4882a593Smuzhiyun /* request to disable multicast filtering, so quit here */
2960*4882a593Smuzhiyun return;
2961*4882a593Smuzhiyun }
2962*4882a593Smuzhiyun
2963*4882a593Smuzhiyun /* Flush the filters */
2964*4882a593Smuzhiyun
2965*4882a593Smuzhiyun err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
2966*4882a593Smuzhiyun &cmd, 1);
2967*4882a593Smuzhiyun if (err != 0) {
2968*4882a593Smuzhiyun netdev_err(dev, "Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS, error status: %d\n",
2969*4882a593Smuzhiyun err);
2970*4882a593Smuzhiyun goto abort;
2971*4882a593Smuzhiyun }
2972*4882a593Smuzhiyun
2973*4882a593Smuzhiyun /* Walk the multicast list, and add each address */
2974*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, dev) {
2975*4882a593Smuzhiyun memcpy(data, &ha->addr, ETH_ALEN);
2976*4882a593Smuzhiyun cmd.data0 = ntohl(data[0]);
2977*4882a593Smuzhiyun cmd.data1 = ntohl(data[1]);
2978*4882a593Smuzhiyun err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
2979*4882a593Smuzhiyun &cmd, 1);
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun if (err != 0) {
2982*4882a593Smuzhiyun netdev_err(dev, "Failed MXGEFW_JOIN_MULTICAST_GROUP, error status:%d %pM\n",
2983*4882a593Smuzhiyun err, ha->addr);
2984*4882a593Smuzhiyun goto abort;
2985*4882a593Smuzhiyun }
2986*4882a593Smuzhiyun }
2987*4882a593Smuzhiyun /* Enable multicast filtering */
2988*4882a593Smuzhiyun err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
2989*4882a593Smuzhiyun if (err != 0) {
2990*4882a593Smuzhiyun netdev_err(dev, "Failed MXGEFW_DISABLE_ALLMULTI, error status: %d\n",
2991*4882a593Smuzhiyun err);
2992*4882a593Smuzhiyun goto abort;
2993*4882a593Smuzhiyun }
2994*4882a593Smuzhiyun
2995*4882a593Smuzhiyun return;
2996*4882a593Smuzhiyun
2997*4882a593Smuzhiyun abort:
2998*4882a593Smuzhiyun return;
2999*4882a593Smuzhiyun }
3000*4882a593Smuzhiyun
myri10ge_set_mac_address(struct net_device * dev,void * addr)3001*4882a593Smuzhiyun static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
3002*4882a593Smuzhiyun {
3003*4882a593Smuzhiyun struct sockaddr *sa = addr;
3004*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(dev);
3005*4882a593Smuzhiyun int status;
3006*4882a593Smuzhiyun
3007*4882a593Smuzhiyun if (!is_valid_ether_addr(sa->sa_data))
3008*4882a593Smuzhiyun return -EADDRNOTAVAIL;
3009*4882a593Smuzhiyun
3010*4882a593Smuzhiyun status = myri10ge_update_mac_address(mgp, sa->sa_data);
3011*4882a593Smuzhiyun if (status != 0) {
3012*4882a593Smuzhiyun netdev_err(dev, "changing mac address failed with %d\n",
3013*4882a593Smuzhiyun status);
3014*4882a593Smuzhiyun return status;
3015*4882a593Smuzhiyun }
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun /* change the dev structure */
3018*4882a593Smuzhiyun memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
3019*4882a593Smuzhiyun return 0;
3020*4882a593Smuzhiyun }
3021*4882a593Smuzhiyun
myri10ge_change_mtu(struct net_device * dev,int new_mtu)3022*4882a593Smuzhiyun static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
3023*4882a593Smuzhiyun {
3024*4882a593Smuzhiyun struct myri10ge_priv *mgp = netdev_priv(dev);
3025*4882a593Smuzhiyun
3026*4882a593Smuzhiyun netdev_info(dev, "changing mtu from %d to %d\n", dev->mtu, new_mtu);
3027*4882a593Smuzhiyun if (mgp->running) {
3028*4882a593Smuzhiyun /* if we change the mtu on an active device, we must
3029*4882a593Smuzhiyun * reset the device so the firmware sees the change */
3030*4882a593Smuzhiyun myri10ge_close(dev);
3031*4882a593Smuzhiyun dev->mtu = new_mtu;
3032*4882a593Smuzhiyun myri10ge_open(dev);
3033*4882a593Smuzhiyun } else
3034*4882a593Smuzhiyun dev->mtu = new_mtu;
3035*4882a593Smuzhiyun
3036*4882a593Smuzhiyun return 0;
3037*4882a593Smuzhiyun }
3038*4882a593Smuzhiyun
3039*4882a593Smuzhiyun /*
3040*4882a593Smuzhiyun * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
3041*4882a593Smuzhiyun * Only do it if the bridge is a root port since we don't want to disturb
3042*4882a593Smuzhiyun * any other device, except if forced with myri10ge_ecrc_enable > 1.
3043*4882a593Smuzhiyun */
3044*4882a593Smuzhiyun
myri10ge_enable_ecrc(struct myri10ge_priv * mgp)3045*4882a593Smuzhiyun static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
3046*4882a593Smuzhiyun {
3047*4882a593Smuzhiyun struct pci_dev *bridge = mgp->pdev->bus->self;
3048*4882a593Smuzhiyun struct device *dev = &mgp->pdev->dev;
3049*4882a593Smuzhiyun int cap;
3050*4882a593Smuzhiyun unsigned err_cap;
3051*4882a593Smuzhiyun int ret;
3052*4882a593Smuzhiyun
3053*4882a593Smuzhiyun if (!myri10ge_ecrc_enable || !bridge)
3054*4882a593Smuzhiyun return;
3055*4882a593Smuzhiyun
3056*4882a593Smuzhiyun /* check that the bridge is a root port */
3057*4882a593Smuzhiyun if (pci_pcie_type(bridge) != PCI_EXP_TYPE_ROOT_PORT) {
3058*4882a593Smuzhiyun if (myri10ge_ecrc_enable > 1) {
3059*4882a593Smuzhiyun struct pci_dev *prev_bridge, *old_bridge = bridge;
3060*4882a593Smuzhiyun
3061*4882a593Smuzhiyun /* Walk the hierarchy up to the root port
3062*4882a593Smuzhiyun * where ECRC has to be enabled */
3063*4882a593Smuzhiyun do {
3064*4882a593Smuzhiyun prev_bridge = bridge;
3065*4882a593Smuzhiyun bridge = bridge->bus->self;
3066*4882a593Smuzhiyun if (!bridge || prev_bridge == bridge) {
3067*4882a593Smuzhiyun dev_err(dev,
3068*4882a593Smuzhiyun "Failed to find root port"
3069*4882a593Smuzhiyun " to force ECRC\n");
3070*4882a593Smuzhiyun return;
3071*4882a593Smuzhiyun }
3072*4882a593Smuzhiyun } while (pci_pcie_type(bridge) !=
3073*4882a593Smuzhiyun PCI_EXP_TYPE_ROOT_PORT);
3074*4882a593Smuzhiyun
3075*4882a593Smuzhiyun dev_info(dev,
3076*4882a593Smuzhiyun "Forcing ECRC on non-root port %s"
3077*4882a593Smuzhiyun " (enabling on root port %s)\n",
3078*4882a593Smuzhiyun pci_name(old_bridge), pci_name(bridge));
3079*4882a593Smuzhiyun } else {
3080*4882a593Smuzhiyun dev_err(dev,
3081*4882a593Smuzhiyun "Not enabling ECRC on non-root port %s\n",
3082*4882a593Smuzhiyun pci_name(bridge));
3083*4882a593Smuzhiyun return;
3084*4882a593Smuzhiyun }
3085*4882a593Smuzhiyun }
3086*4882a593Smuzhiyun
3087*4882a593Smuzhiyun cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
3088*4882a593Smuzhiyun if (!cap)
3089*4882a593Smuzhiyun return;
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
3092*4882a593Smuzhiyun if (ret) {
3093*4882a593Smuzhiyun dev_err(dev, "failed reading ext-conf-space of %s\n",
3094*4882a593Smuzhiyun pci_name(bridge));
3095*4882a593Smuzhiyun dev_err(dev, "\t pci=nommconf in use? "
3096*4882a593Smuzhiyun "or buggy/incomplete/absent ACPI MCFG attr?\n");
3097*4882a593Smuzhiyun return;
3098*4882a593Smuzhiyun }
3099*4882a593Smuzhiyun if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
3100*4882a593Smuzhiyun return;
3101*4882a593Smuzhiyun
3102*4882a593Smuzhiyun err_cap |= PCI_ERR_CAP_ECRC_GENE;
3103*4882a593Smuzhiyun pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
3104*4882a593Smuzhiyun dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
3105*4882a593Smuzhiyun }
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun /*
3108*4882a593Smuzhiyun * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
3109*4882a593Smuzhiyun * when the PCI-E Completion packets are aligned on an 8-byte
3110*4882a593Smuzhiyun * boundary. Some PCI-E chip sets always align Completion packets; on
3111*4882a593Smuzhiyun * the ones that do not, the alignment can be enforced by enabling
3112*4882a593Smuzhiyun * ECRC generation (if supported).
3113*4882a593Smuzhiyun *
3114*4882a593Smuzhiyun * When PCI-E Completion packets are not aligned, it is actually more
3115*4882a593Smuzhiyun * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
3116*4882a593Smuzhiyun *
3117*4882a593Smuzhiyun * If the driver can neither enable ECRC nor verify that it has
3118*4882a593Smuzhiyun * already been enabled, then it must use a firmware image which works
3119*4882a593Smuzhiyun * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
3120*4882a593Smuzhiyun * should also ensure that it never gives the device a Read-DMA which is
3121*4882a593Smuzhiyun * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is
3122*4882a593Smuzhiyun * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
3123*4882a593Smuzhiyun * firmware image, and set tx_boundary to 4KB.
3124*4882a593Smuzhiyun */
3125*4882a593Smuzhiyun
myri10ge_firmware_probe(struct myri10ge_priv * mgp)3126*4882a593Smuzhiyun static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
3127*4882a593Smuzhiyun {
3128*4882a593Smuzhiyun struct pci_dev *pdev = mgp->pdev;
3129*4882a593Smuzhiyun struct device *dev = &pdev->dev;
3130*4882a593Smuzhiyun int status;
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun mgp->tx_boundary = 4096;
3133*4882a593Smuzhiyun /*
3134*4882a593Smuzhiyun * Verify the max read request size was set to 4KB
3135*4882a593Smuzhiyun * before trying the test with 4KB.
3136*4882a593Smuzhiyun */
3137*4882a593Smuzhiyun status = pcie_get_readrq(pdev);
3138*4882a593Smuzhiyun if (status < 0) {
3139*4882a593Smuzhiyun dev_err(dev, "Couldn't read max read req size: %d\n", status);
3140*4882a593Smuzhiyun goto abort;
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun if (status != 4096) {
3143*4882a593Smuzhiyun dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
3144*4882a593Smuzhiyun mgp->tx_boundary = 2048;
3145*4882a593Smuzhiyun }
3146*4882a593Smuzhiyun /*
3147*4882a593Smuzhiyun * load the optimized firmware (which assumes aligned PCIe
3148*4882a593Smuzhiyun * completions) in order to see if it works on this host.
3149*4882a593Smuzhiyun */
3150*4882a593Smuzhiyun set_fw_name(mgp, myri10ge_fw_aligned, false);
3151*4882a593Smuzhiyun status = myri10ge_load_firmware(mgp, 1);
3152*4882a593Smuzhiyun if (status != 0) {
3153*4882a593Smuzhiyun goto abort;
3154*4882a593Smuzhiyun }
3155*4882a593Smuzhiyun
3156*4882a593Smuzhiyun /*
3157*4882a593Smuzhiyun * Enable ECRC if possible
3158*4882a593Smuzhiyun */
3159*4882a593Smuzhiyun myri10ge_enable_ecrc(mgp);
3160*4882a593Smuzhiyun
3161*4882a593Smuzhiyun /*
3162*4882a593Smuzhiyun * Run a DMA test which watches for unaligned completions and
3163*4882a593Smuzhiyun * aborts on the first one seen.
3164*4882a593Smuzhiyun */
3165*4882a593Smuzhiyun
3166*4882a593Smuzhiyun status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
3167*4882a593Smuzhiyun if (status == 0)
3168*4882a593Smuzhiyun return; /* keep the aligned firmware */
3169*4882a593Smuzhiyun
3170*4882a593Smuzhiyun if (status != -E2BIG)
3171*4882a593Smuzhiyun dev_warn(dev, "DMA test failed: %d\n", status);
3172*4882a593Smuzhiyun if (status == -ENOSYS)
3173*4882a593Smuzhiyun dev_warn(dev, "Falling back to ethp! "
3174*4882a593Smuzhiyun "Please install up to date fw\n");
3175*4882a593Smuzhiyun abort:
3176*4882a593Smuzhiyun /* fall back to using the unaligned firmware */
3177*4882a593Smuzhiyun mgp->tx_boundary = 2048;
3178*4882a593Smuzhiyun set_fw_name(mgp, myri10ge_fw_unaligned, false);
3179*4882a593Smuzhiyun }
3180*4882a593Smuzhiyun
myri10ge_select_firmware(struct myri10ge_priv * mgp)3181*4882a593Smuzhiyun static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
3182*4882a593Smuzhiyun {
3183*4882a593Smuzhiyun int overridden = 0;
3184*4882a593Smuzhiyun
3185*4882a593Smuzhiyun if (myri10ge_force_firmware == 0) {
3186*4882a593Smuzhiyun int link_width;
3187*4882a593Smuzhiyun u16 lnk;
3188*4882a593Smuzhiyun
3189*4882a593Smuzhiyun pcie_capability_read_word(mgp->pdev, PCI_EXP_LNKSTA, &lnk);
3190*4882a593Smuzhiyun link_width = (lnk >> 4) & 0x3f;
3191*4882a593Smuzhiyun
3192*4882a593Smuzhiyun /* Check to see if Link is less than 8 or if the
3193*4882a593Smuzhiyun * upstream bridge is known to provide aligned
3194*4882a593Smuzhiyun * completions */
3195*4882a593Smuzhiyun if (link_width < 8) {
3196*4882a593Smuzhiyun dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
3197*4882a593Smuzhiyun link_width);
3198*4882a593Smuzhiyun mgp->tx_boundary = 4096;
3199*4882a593Smuzhiyun set_fw_name(mgp, myri10ge_fw_aligned, false);
3200*4882a593Smuzhiyun } else {
3201*4882a593Smuzhiyun myri10ge_firmware_probe(mgp);
3202*4882a593Smuzhiyun }
3203*4882a593Smuzhiyun } else {
3204*4882a593Smuzhiyun if (myri10ge_force_firmware == 1) {
3205*4882a593Smuzhiyun dev_info(&mgp->pdev->dev,
3206*4882a593Smuzhiyun "Assuming aligned completions (forced)\n");
3207*4882a593Smuzhiyun mgp->tx_boundary = 4096;
3208*4882a593Smuzhiyun set_fw_name(mgp, myri10ge_fw_aligned, false);
3209*4882a593Smuzhiyun } else {
3210*4882a593Smuzhiyun dev_info(&mgp->pdev->dev,
3211*4882a593Smuzhiyun "Assuming unaligned completions (forced)\n");
3212*4882a593Smuzhiyun mgp->tx_boundary = 2048;
3213*4882a593Smuzhiyun set_fw_name(mgp, myri10ge_fw_unaligned, false);
3214*4882a593Smuzhiyun }
3215*4882a593Smuzhiyun }
3216*4882a593Smuzhiyun
3217*4882a593Smuzhiyun kernel_param_lock(THIS_MODULE);
3218*4882a593Smuzhiyun if (myri10ge_fw_name != NULL) {
3219*4882a593Smuzhiyun char *fw_name = kstrdup(myri10ge_fw_name, GFP_KERNEL);
3220*4882a593Smuzhiyun if (fw_name) {
3221*4882a593Smuzhiyun overridden = 1;
3222*4882a593Smuzhiyun set_fw_name(mgp, fw_name, true);
3223*4882a593Smuzhiyun }
3224*4882a593Smuzhiyun }
3225*4882a593Smuzhiyun kernel_param_unlock(THIS_MODULE);
3226*4882a593Smuzhiyun
3227*4882a593Smuzhiyun if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
3228*4882a593Smuzhiyun myri10ge_fw_names[mgp->board_number] != NULL &&
3229*4882a593Smuzhiyun strlen(myri10ge_fw_names[mgp->board_number])) {
3230*4882a593Smuzhiyun set_fw_name(mgp, myri10ge_fw_names[mgp->board_number], false);
3231*4882a593Smuzhiyun overridden = 1;
3232*4882a593Smuzhiyun }
3233*4882a593Smuzhiyun if (overridden)
3234*4882a593Smuzhiyun dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
3235*4882a593Smuzhiyun mgp->fw_name);
3236*4882a593Smuzhiyun }
3237*4882a593Smuzhiyun
myri10ge_mask_surprise_down(struct pci_dev * pdev)3238*4882a593Smuzhiyun static void myri10ge_mask_surprise_down(struct pci_dev *pdev)
3239*4882a593Smuzhiyun {
3240*4882a593Smuzhiyun struct pci_dev *bridge = pdev->bus->self;
3241*4882a593Smuzhiyun int cap;
3242*4882a593Smuzhiyun u32 mask;
3243*4882a593Smuzhiyun
3244*4882a593Smuzhiyun if (bridge == NULL)
3245*4882a593Smuzhiyun return;
3246*4882a593Smuzhiyun
3247*4882a593Smuzhiyun cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
3248*4882a593Smuzhiyun if (cap) {
3249*4882a593Smuzhiyun /* a sram parity error can cause a surprise link
3250*4882a593Smuzhiyun * down; since we expect and can recover from sram
3251*4882a593Smuzhiyun * parity errors, mask surprise link down events */
3252*4882a593Smuzhiyun pci_read_config_dword(bridge, cap + PCI_ERR_UNCOR_MASK, &mask);
3253*4882a593Smuzhiyun mask |= 0x20;
3254*4882a593Smuzhiyun pci_write_config_dword(bridge, cap + PCI_ERR_UNCOR_MASK, mask);
3255*4882a593Smuzhiyun }
3256*4882a593Smuzhiyun }
3257*4882a593Smuzhiyun
myri10ge_suspend(struct device * dev)3258*4882a593Smuzhiyun static int __maybe_unused myri10ge_suspend(struct device *dev)
3259*4882a593Smuzhiyun {
3260*4882a593Smuzhiyun struct myri10ge_priv *mgp;
3261*4882a593Smuzhiyun struct net_device *netdev;
3262*4882a593Smuzhiyun
3263*4882a593Smuzhiyun mgp = dev_get_drvdata(dev);
3264*4882a593Smuzhiyun if (mgp == NULL)
3265*4882a593Smuzhiyun return -EINVAL;
3266*4882a593Smuzhiyun netdev = mgp->dev;
3267*4882a593Smuzhiyun
3268*4882a593Smuzhiyun netif_device_detach(netdev);
3269*4882a593Smuzhiyun if (netif_running(netdev)) {
3270*4882a593Smuzhiyun netdev_info(netdev, "closing\n");
3271*4882a593Smuzhiyun rtnl_lock();
3272*4882a593Smuzhiyun myri10ge_close(netdev);
3273*4882a593Smuzhiyun rtnl_unlock();
3274*4882a593Smuzhiyun }
3275*4882a593Smuzhiyun myri10ge_dummy_rdma(mgp, 0);
3276*4882a593Smuzhiyun
3277*4882a593Smuzhiyun return 0;
3278*4882a593Smuzhiyun }
3279*4882a593Smuzhiyun
myri10ge_resume(struct device * dev)3280*4882a593Smuzhiyun static int __maybe_unused myri10ge_resume(struct device *dev)
3281*4882a593Smuzhiyun {
3282*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
3283*4882a593Smuzhiyun struct myri10ge_priv *mgp;
3284*4882a593Smuzhiyun struct net_device *netdev;
3285*4882a593Smuzhiyun int status;
3286*4882a593Smuzhiyun u16 vendor;
3287*4882a593Smuzhiyun
3288*4882a593Smuzhiyun mgp = pci_get_drvdata(pdev);
3289*4882a593Smuzhiyun if (mgp == NULL)
3290*4882a593Smuzhiyun return -EINVAL;
3291*4882a593Smuzhiyun netdev = mgp->dev;
3292*4882a593Smuzhiyun msleep(5); /* give card time to respond */
3293*4882a593Smuzhiyun pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3294*4882a593Smuzhiyun if (vendor == 0xffff) {
3295*4882a593Smuzhiyun netdev_err(mgp->dev, "device disappeared!\n");
3296*4882a593Smuzhiyun return -EIO;
3297*4882a593Smuzhiyun }
3298*4882a593Smuzhiyun
3299*4882a593Smuzhiyun myri10ge_reset(mgp);
3300*4882a593Smuzhiyun myri10ge_dummy_rdma(mgp, 1);
3301*4882a593Smuzhiyun
3302*4882a593Smuzhiyun if (netif_running(netdev)) {
3303*4882a593Smuzhiyun rtnl_lock();
3304*4882a593Smuzhiyun status = myri10ge_open(netdev);
3305*4882a593Smuzhiyun rtnl_unlock();
3306*4882a593Smuzhiyun if (status != 0)
3307*4882a593Smuzhiyun goto abort_with_enabled;
3308*4882a593Smuzhiyun
3309*4882a593Smuzhiyun }
3310*4882a593Smuzhiyun netif_device_attach(netdev);
3311*4882a593Smuzhiyun
3312*4882a593Smuzhiyun return 0;
3313*4882a593Smuzhiyun
3314*4882a593Smuzhiyun abort_with_enabled:
3315*4882a593Smuzhiyun return -EIO;
3316*4882a593Smuzhiyun }
3317*4882a593Smuzhiyun
myri10ge_read_reboot(struct myri10ge_priv * mgp)3318*4882a593Smuzhiyun static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
3319*4882a593Smuzhiyun {
3320*4882a593Smuzhiyun struct pci_dev *pdev = mgp->pdev;
3321*4882a593Smuzhiyun int vs = mgp->vendor_specific_offset;
3322*4882a593Smuzhiyun u32 reboot;
3323*4882a593Smuzhiyun
3324*4882a593Smuzhiyun /*enter read32 mode */
3325*4882a593Smuzhiyun pci_write_config_byte(pdev, vs + 0x10, 0x3);
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun /*read REBOOT_STATUS (0xfffffff0) */
3328*4882a593Smuzhiyun pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
3329*4882a593Smuzhiyun pci_read_config_dword(pdev, vs + 0x14, &reboot);
3330*4882a593Smuzhiyun return reboot;
3331*4882a593Smuzhiyun }
3332*4882a593Smuzhiyun
3333*4882a593Smuzhiyun static void
myri10ge_check_slice(struct myri10ge_slice_state * ss,int * reset_needed,int * busy_slice_cnt,u32 rx_pause_cnt)3334*4882a593Smuzhiyun myri10ge_check_slice(struct myri10ge_slice_state *ss, int *reset_needed,
3335*4882a593Smuzhiyun int *busy_slice_cnt, u32 rx_pause_cnt)
3336*4882a593Smuzhiyun {
3337*4882a593Smuzhiyun struct myri10ge_priv *mgp = ss->mgp;
3338*4882a593Smuzhiyun int slice = ss - mgp->ss;
3339*4882a593Smuzhiyun
3340*4882a593Smuzhiyun if (ss->tx.req != ss->tx.done &&
3341*4882a593Smuzhiyun ss->tx.done == ss->watchdog_tx_done &&
3342*4882a593Smuzhiyun ss->watchdog_tx_req != ss->watchdog_tx_done) {
3343*4882a593Smuzhiyun /* nic seems like it might be stuck.. */
3344*4882a593Smuzhiyun if (rx_pause_cnt != mgp->watchdog_pause) {
3345*4882a593Smuzhiyun if (net_ratelimit())
3346*4882a593Smuzhiyun netdev_warn(mgp->dev, "slice %d: TX paused, "
3347*4882a593Smuzhiyun "check link partner\n", slice);
3348*4882a593Smuzhiyun } else {
3349*4882a593Smuzhiyun netdev_warn(mgp->dev,
3350*4882a593Smuzhiyun "slice %d: TX stuck %d %d %d %d %d %d\n",
3351*4882a593Smuzhiyun slice, ss->tx.queue_active, ss->tx.req,
3352*4882a593Smuzhiyun ss->tx.done, ss->tx.pkt_start,
3353*4882a593Smuzhiyun ss->tx.pkt_done,
3354*4882a593Smuzhiyun (int)ntohl(mgp->ss[slice].fw_stats->
3355*4882a593Smuzhiyun send_done_count));
3356*4882a593Smuzhiyun *reset_needed = 1;
3357*4882a593Smuzhiyun ss->stuck = 1;
3358*4882a593Smuzhiyun }
3359*4882a593Smuzhiyun }
3360*4882a593Smuzhiyun if (ss->watchdog_tx_done != ss->tx.done ||
3361*4882a593Smuzhiyun ss->watchdog_rx_done != ss->rx_done.cnt) {
3362*4882a593Smuzhiyun *busy_slice_cnt += 1;
3363*4882a593Smuzhiyun }
3364*4882a593Smuzhiyun ss->watchdog_tx_done = ss->tx.done;
3365*4882a593Smuzhiyun ss->watchdog_tx_req = ss->tx.req;
3366*4882a593Smuzhiyun ss->watchdog_rx_done = ss->rx_done.cnt;
3367*4882a593Smuzhiyun }
3368*4882a593Smuzhiyun
3369*4882a593Smuzhiyun /*
3370*4882a593Smuzhiyun * This watchdog is used to check whether the board has suffered
3371*4882a593Smuzhiyun * from a parity error and needs to be recovered.
3372*4882a593Smuzhiyun */
myri10ge_watchdog(struct work_struct * work)3373*4882a593Smuzhiyun static void myri10ge_watchdog(struct work_struct *work)
3374*4882a593Smuzhiyun {
3375*4882a593Smuzhiyun struct myri10ge_priv *mgp =
3376*4882a593Smuzhiyun container_of(work, struct myri10ge_priv, watchdog_work);
3377*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
3378*4882a593Smuzhiyun u32 reboot, rx_pause_cnt;
3379*4882a593Smuzhiyun int status, rebooted;
3380*4882a593Smuzhiyun int i;
3381*4882a593Smuzhiyun int reset_needed = 0;
3382*4882a593Smuzhiyun int busy_slice_cnt = 0;
3383*4882a593Smuzhiyun u16 cmd, vendor;
3384*4882a593Smuzhiyun
3385*4882a593Smuzhiyun mgp->watchdog_resets++;
3386*4882a593Smuzhiyun pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
3387*4882a593Smuzhiyun rebooted = 0;
3388*4882a593Smuzhiyun if ((cmd & PCI_COMMAND_MASTER) == 0) {
3389*4882a593Smuzhiyun /* Bus master DMA disabled? Check to see
3390*4882a593Smuzhiyun * if the card rebooted due to a parity error
3391*4882a593Smuzhiyun * For now, just report it */
3392*4882a593Smuzhiyun reboot = myri10ge_read_reboot(mgp);
3393*4882a593Smuzhiyun netdev_err(mgp->dev, "NIC rebooted (0x%x),%s resetting\n",
3394*4882a593Smuzhiyun reboot, myri10ge_reset_recover ? "" : " not");
3395*4882a593Smuzhiyun if (myri10ge_reset_recover == 0)
3396*4882a593Smuzhiyun return;
3397*4882a593Smuzhiyun rtnl_lock();
3398*4882a593Smuzhiyun mgp->rebooted = 1;
3399*4882a593Smuzhiyun rebooted = 1;
3400*4882a593Smuzhiyun myri10ge_close(mgp->dev);
3401*4882a593Smuzhiyun myri10ge_reset_recover--;
3402*4882a593Smuzhiyun mgp->rebooted = 0;
3403*4882a593Smuzhiyun /*
3404*4882a593Smuzhiyun * A rebooted nic will come back with config space as
3405*4882a593Smuzhiyun * it was after power was applied to PCIe bus.
3406*4882a593Smuzhiyun * Attempt to restore config space which was saved
3407*4882a593Smuzhiyun * when the driver was loaded, or the last time the
3408*4882a593Smuzhiyun * nic was resumed from power saving mode.
3409*4882a593Smuzhiyun */
3410*4882a593Smuzhiyun pci_restore_state(mgp->pdev);
3411*4882a593Smuzhiyun
3412*4882a593Smuzhiyun /* save state again for accounting reasons */
3413*4882a593Smuzhiyun pci_save_state(mgp->pdev);
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun } else {
3416*4882a593Smuzhiyun /* if we get back -1's from our slot, perhaps somebody
3417*4882a593Smuzhiyun * powered off our card. Don't try to reset it in
3418*4882a593Smuzhiyun * this case */
3419*4882a593Smuzhiyun if (cmd == 0xffff) {
3420*4882a593Smuzhiyun pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3421*4882a593Smuzhiyun if (vendor == 0xffff) {
3422*4882a593Smuzhiyun netdev_err(mgp->dev, "device disappeared!\n");
3423*4882a593Smuzhiyun return;
3424*4882a593Smuzhiyun }
3425*4882a593Smuzhiyun }
3426*4882a593Smuzhiyun /* Perhaps it is a software error. See if stuck slice
3427*4882a593Smuzhiyun * has recovered, reset if not */
3428*4882a593Smuzhiyun rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
3429*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++) {
3430*4882a593Smuzhiyun ss = mgp->ss;
3431*4882a593Smuzhiyun if (ss->stuck) {
3432*4882a593Smuzhiyun myri10ge_check_slice(ss, &reset_needed,
3433*4882a593Smuzhiyun &busy_slice_cnt,
3434*4882a593Smuzhiyun rx_pause_cnt);
3435*4882a593Smuzhiyun ss->stuck = 0;
3436*4882a593Smuzhiyun }
3437*4882a593Smuzhiyun }
3438*4882a593Smuzhiyun if (!reset_needed) {
3439*4882a593Smuzhiyun netdev_dbg(mgp->dev, "not resetting\n");
3440*4882a593Smuzhiyun return;
3441*4882a593Smuzhiyun }
3442*4882a593Smuzhiyun
3443*4882a593Smuzhiyun netdev_err(mgp->dev, "device timeout, resetting\n");
3444*4882a593Smuzhiyun }
3445*4882a593Smuzhiyun
3446*4882a593Smuzhiyun if (!rebooted) {
3447*4882a593Smuzhiyun rtnl_lock();
3448*4882a593Smuzhiyun myri10ge_close(mgp->dev);
3449*4882a593Smuzhiyun }
3450*4882a593Smuzhiyun status = myri10ge_load_firmware(mgp, 1);
3451*4882a593Smuzhiyun if (status != 0)
3452*4882a593Smuzhiyun netdev_err(mgp->dev, "failed to load firmware\n");
3453*4882a593Smuzhiyun else
3454*4882a593Smuzhiyun myri10ge_open(mgp->dev);
3455*4882a593Smuzhiyun rtnl_unlock();
3456*4882a593Smuzhiyun }
3457*4882a593Smuzhiyun
3458*4882a593Smuzhiyun /*
3459*4882a593Smuzhiyun * We use our own timer routine rather than relying upon
3460*4882a593Smuzhiyun * netdev->tx_timeout because we have a very large hardware transmit
3461*4882a593Smuzhiyun * queue. Due to the large queue, the netdev->tx_timeout function
3462*4882a593Smuzhiyun * cannot detect a NIC with a parity error in a timely fashion if the
3463*4882a593Smuzhiyun * NIC is lightly loaded.
3464*4882a593Smuzhiyun */
myri10ge_watchdog_timer(struct timer_list * t)3465*4882a593Smuzhiyun static void myri10ge_watchdog_timer(struct timer_list *t)
3466*4882a593Smuzhiyun {
3467*4882a593Smuzhiyun struct myri10ge_priv *mgp;
3468*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
3469*4882a593Smuzhiyun int i, reset_needed, busy_slice_cnt;
3470*4882a593Smuzhiyun u32 rx_pause_cnt;
3471*4882a593Smuzhiyun u16 cmd;
3472*4882a593Smuzhiyun
3473*4882a593Smuzhiyun mgp = from_timer(mgp, t, watchdog_timer);
3474*4882a593Smuzhiyun
3475*4882a593Smuzhiyun rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
3476*4882a593Smuzhiyun busy_slice_cnt = 0;
3477*4882a593Smuzhiyun for (i = 0, reset_needed = 0;
3478*4882a593Smuzhiyun i < mgp->num_slices && reset_needed == 0; ++i) {
3479*4882a593Smuzhiyun
3480*4882a593Smuzhiyun ss = &mgp->ss[i];
3481*4882a593Smuzhiyun if (ss->rx_small.watchdog_needed) {
3482*4882a593Smuzhiyun myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
3483*4882a593Smuzhiyun mgp->small_bytes + MXGEFW_PAD,
3484*4882a593Smuzhiyun 1);
3485*4882a593Smuzhiyun if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
3486*4882a593Smuzhiyun myri10ge_fill_thresh)
3487*4882a593Smuzhiyun ss->rx_small.watchdog_needed = 0;
3488*4882a593Smuzhiyun }
3489*4882a593Smuzhiyun if (ss->rx_big.watchdog_needed) {
3490*4882a593Smuzhiyun myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
3491*4882a593Smuzhiyun mgp->big_bytes, 1);
3492*4882a593Smuzhiyun if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
3493*4882a593Smuzhiyun myri10ge_fill_thresh)
3494*4882a593Smuzhiyun ss->rx_big.watchdog_needed = 0;
3495*4882a593Smuzhiyun }
3496*4882a593Smuzhiyun myri10ge_check_slice(ss, &reset_needed, &busy_slice_cnt,
3497*4882a593Smuzhiyun rx_pause_cnt);
3498*4882a593Smuzhiyun }
3499*4882a593Smuzhiyun /* if we've sent or received no traffic, poll the NIC to
3500*4882a593Smuzhiyun * ensure it is still there. Otherwise, we risk not noticing
3501*4882a593Smuzhiyun * an error in a timely fashion */
3502*4882a593Smuzhiyun if (busy_slice_cnt == 0) {
3503*4882a593Smuzhiyun pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
3504*4882a593Smuzhiyun if ((cmd & PCI_COMMAND_MASTER) == 0) {
3505*4882a593Smuzhiyun reset_needed = 1;
3506*4882a593Smuzhiyun }
3507*4882a593Smuzhiyun }
3508*4882a593Smuzhiyun mgp->watchdog_pause = rx_pause_cnt;
3509*4882a593Smuzhiyun
3510*4882a593Smuzhiyun if (reset_needed) {
3511*4882a593Smuzhiyun schedule_work(&mgp->watchdog_work);
3512*4882a593Smuzhiyun } else {
3513*4882a593Smuzhiyun /* rearm timer */
3514*4882a593Smuzhiyun mod_timer(&mgp->watchdog_timer,
3515*4882a593Smuzhiyun jiffies + myri10ge_watchdog_timeout * HZ);
3516*4882a593Smuzhiyun }
3517*4882a593Smuzhiyun }
3518*4882a593Smuzhiyun
myri10ge_free_slices(struct myri10ge_priv * mgp)3519*4882a593Smuzhiyun static void myri10ge_free_slices(struct myri10ge_priv *mgp)
3520*4882a593Smuzhiyun {
3521*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
3522*4882a593Smuzhiyun struct pci_dev *pdev = mgp->pdev;
3523*4882a593Smuzhiyun size_t bytes;
3524*4882a593Smuzhiyun int i;
3525*4882a593Smuzhiyun
3526*4882a593Smuzhiyun if (mgp->ss == NULL)
3527*4882a593Smuzhiyun return;
3528*4882a593Smuzhiyun
3529*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++) {
3530*4882a593Smuzhiyun ss = &mgp->ss[i];
3531*4882a593Smuzhiyun if (ss->rx_done.entry != NULL) {
3532*4882a593Smuzhiyun bytes = mgp->max_intr_slots *
3533*4882a593Smuzhiyun sizeof(*ss->rx_done.entry);
3534*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, bytes,
3535*4882a593Smuzhiyun ss->rx_done.entry, ss->rx_done.bus);
3536*4882a593Smuzhiyun ss->rx_done.entry = NULL;
3537*4882a593Smuzhiyun }
3538*4882a593Smuzhiyun if (ss->fw_stats != NULL) {
3539*4882a593Smuzhiyun bytes = sizeof(*ss->fw_stats);
3540*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, bytes,
3541*4882a593Smuzhiyun ss->fw_stats, ss->fw_stats_bus);
3542*4882a593Smuzhiyun ss->fw_stats = NULL;
3543*4882a593Smuzhiyun }
3544*4882a593Smuzhiyun __netif_napi_del(&ss->napi);
3545*4882a593Smuzhiyun }
3546*4882a593Smuzhiyun /* Wait till napi structs are no longer used, and then free ss. */
3547*4882a593Smuzhiyun synchronize_net();
3548*4882a593Smuzhiyun kfree(mgp->ss);
3549*4882a593Smuzhiyun mgp->ss = NULL;
3550*4882a593Smuzhiyun }
3551*4882a593Smuzhiyun
myri10ge_alloc_slices(struct myri10ge_priv * mgp)3552*4882a593Smuzhiyun static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
3553*4882a593Smuzhiyun {
3554*4882a593Smuzhiyun struct myri10ge_slice_state *ss;
3555*4882a593Smuzhiyun struct pci_dev *pdev = mgp->pdev;
3556*4882a593Smuzhiyun size_t bytes;
3557*4882a593Smuzhiyun int i;
3558*4882a593Smuzhiyun
3559*4882a593Smuzhiyun bytes = sizeof(*mgp->ss) * mgp->num_slices;
3560*4882a593Smuzhiyun mgp->ss = kzalloc(bytes, GFP_KERNEL);
3561*4882a593Smuzhiyun if (mgp->ss == NULL) {
3562*4882a593Smuzhiyun return -ENOMEM;
3563*4882a593Smuzhiyun }
3564*4882a593Smuzhiyun
3565*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++) {
3566*4882a593Smuzhiyun ss = &mgp->ss[i];
3567*4882a593Smuzhiyun bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
3568*4882a593Smuzhiyun ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
3569*4882a593Smuzhiyun &ss->rx_done.bus,
3570*4882a593Smuzhiyun GFP_KERNEL);
3571*4882a593Smuzhiyun if (ss->rx_done.entry == NULL)
3572*4882a593Smuzhiyun goto abort;
3573*4882a593Smuzhiyun bytes = sizeof(*ss->fw_stats);
3574*4882a593Smuzhiyun ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
3575*4882a593Smuzhiyun &ss->fw_stats_bus,
3576*4882a593Smuzhiyun GFP_KERNEL);
3577*4882a593Smuzhiyun if (ss->fw_stats == NULL)
3578*4882a593Smuzhiyun goto abort;
3579*4882a593Smuzhiyun ss->mgp = mgp;
3580*4882a593Smuzhiyun ss->dev = mgp->dev;
3581*4882a593Smuzhiyun netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
3582*4882a593Smuzhiyun myri10ge_napi_weight);
3583*4882a593Smuzhiyun }
3584*4882a593Smuzhiyun return 0;
3585*4882a593Smuzhiyun abort:
3586*4882a593Smuzhiyun myri10ge_free_slices(mgp);
3587*4882a593Smuzhiyun return -ENOMEM;
3588*4882a593Smuzhiyun }
3589*4882a593Smuzhiyun
3590*4882a593Smuzhiyun /*
3591*4882a593Smuzhiyun * This function determines the number of slices supported.
3592*4882a593Smuzhiyun * The number slices is the minimum of the number of CPUS,
3593*4882a593Smuzhiyun * the number of MSI-X irqs supported, the number of slices
3594*4882a593Smuzhiyun * supported by the firmware
3595*4882a593Smuzhiyun */
myri10ge_probe_slices(struct myri10ge_priv * mgp)3596*4882a593Smuzhiyun static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
3597*4882a593Smuzhiyun {
3598*4882a593Smuzhiyun struct myri10ge_cmd cmd;
3599*4882a593Smuzhiyun struct pci_dev *pdev = mgp->pdev;
3600*4882a593Smuzhiyun char *old_fw;
3601*4882a593Smuzhiyun bool old_allocated;
3602*4882a593Smuzhiyun int i, status, ncpus;
3603*4882a593Smuzhiyun
3604*4882a593Smuzhiyun mgp->num_slices = 1;
3605*4882a593Smuzhiyun ncpus = netif_get_num_default_rss_queues();
3606*4882a593Smuzhiyun
3607*4882a593Smuzhiyun if (myri10ge_max_slices == 1 || !pdev->msix_cap ||
3608*4882a593Smuzhiyun (myri10ge_max_slices == -1 && ncpus < 2))
3609*4882a593Smuzhiyun return;
3610*4882a593Smuzhiyun
3611*4882a593Smuzhiyun /* try to load the slice aware rss firmware */
3612*4882a593Smuzhiyun old_fw = mgp->fw_name;
3613*4882a593Smuzhiyun old_allocated = mgp->fw_name_allocated;
3614*4882a593Smuzhiyun /* don't free old_fw if we override it. */
3615*4882a593Smuzhiyun mgp->fw_name_allocated = false;
3616*4882a593Smuzhiyun
3617*4882a593Smuzhiyun if (myri10ge_fw_name != NULL) {
3618*4882a593Smuzhiyun dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
3619*4882a593Smuzhiyun myri10ge_fw_name);
3620*4882a593Smuzhiyun set_fw_name(mgp, myri10ge_fw_name, false);
3621*4882a593Smuzhiyun } else if (old_fw == myri10ge_fw_aligned)
3622*4882a593Smuzhiyun set_fw_name(mgp, myri10ge_fw_rss_aligned, false);
3623*4882a593Smuzhiyun else
3624*4882a593Smuzhiyun set_fw_name(mgp, myri10ge_fw_rss_unaligned, false);
3625*4882a593Smuzhiyun status = myri10ge_load_firmware(mgp, 0);
3626*4882a593Smuzhiyun if (status != 0) {
3627*4882a593Smuzhiyun dev_info(&pdev->dev, "Rss firmware not found\n");
3628*4882a593Smuzhiyun if (old_allocated)
3629*4882a593Smuzhiyun kfree(old_fw);
3630*4882a593Smuzhiyun return;
3631*4882a593Smuzhiyun }
3632*4882a593Smuzhiyun
3633*4882a593Smuzhiyun /* hit the board with a reset to ensure it is alive */
3634*4882a593Smuzhiyun memset(&cmd, 0, sizeof(cmd));
3635*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
3636*4882a593Smuzhiyun if (status != 0) {
3637*4882a593Smuzhiyun dev_err(&mgp->pdev->dev, "failed reset\n");
3638*4882a593Smuzhiyun goto abort_with_fw;
3639*4882a593Smuzhiyun }
3640*4882a593Smuzhiyun
3641*4882a593Smuzhiyun mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);
3642*4882a593Smuzhiyun
3643*4882a593Smuzhiyun /* tell it the size of the interrupt queues */
3644*4882a593Smuzhiyun cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
3645*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
3646*4882a593Smuzhiyun if (status != 0) {
3647*4882a593Smuzhiyun dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
3648*4882a593Smuzhiyun goto abort_with_fw;
3649*4882a593Smuzhiyun }
3650*4882a593Smuzhiyun
3651*4882a593Smuzhiyun /* ask the maximum number of slices it supports */
3652*4882a593Smuzhiyun status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
3653*4882a593Smuzhiyun if (status != 0)
3654*4882a593Smuzhiyun goto abort_with_fw;
3655*4882a593Smuzhiyun else
3656*4882a593Smuzhiyun mgp->num_slices = cmd.data0;
3657*4882a593Smuzhiyun
3658*4882a593Smuzhiyun /* Only allow multiple slices if MSI-X is usable */
3659*4882a593Smuzhiyun if (!myri10ge_msi) {
3660*4882a593Smuzhiyun goto abort_with_fw;
3661*4882a593Smuzhiyun }
3662*4882a593Smuzhiyun
3663*4882a593Smuzhiyun /* if the admin did not specify a limit to how many
3664*4882a593Smuzhiyun * slices we should use, cap it automatically to the
3665*4882a593Smuzhiyun * number of CPUs currently online */
3666*4882a593Smuzhiyun if (myri10ge_max_slices == -1)
3667*4882a593Smuzhiyun myri10ge_max_slices = ncpus;
3668*4882a593Smuzhiyun
3669*4882a593Smuzhiyun if (mgp->num_slices > myri10ge_max_slices)
3670*4882a593Smuzhiyun mgp->num_slices = myri10ge_max_slices;
3671*4882a593Smuzhiyun
3672*4882a593Smuzhiyun /* Now try to allocate as many MSI-X vectors as we have
3673*4882a593Smuzhiyun * slices. We give up on MSI-X if we can only get a single
3674*4882a593Smuzhiyun * vector. */
3675*4882a593Smuzhiyun
3676*4882a593Smuzhiyun mgp->msix_vectors = kcalloc(mgp->num_slices, sizeof(*mgp->msix_vectors),
3677*4882a593Smuzhiyun GFP_KERNEL);
3678*4882a593Smuzhiyun if (mgp->msix_vectors == NULL)
3679*4882a593Smuzhiyun goto no_msix;
3680*4882a593Smuzhiyun for (i = 0; i < mgp->num_slices; i++) {
3681*4882a593Smuzhiyun mgp->msix_vectors[i].entry = i;
3682*4882a593Smuzhiyun }
3683*4882a593Smuzhiyun
3684*4882a593Smuzhiyun while (mgp->num_slices > 1) {
3685*4882a593Smuzhiyun mgp->num_slices = rounddown_pow_of_two(mgp->num_slices);
3686*4882a593Smuzhiyun if (mgp->num_slices == 1)
3687*4882a593Smuzhiyun goto no_msix;
3688*4882a593Smuzhiyun status = pci_enable_msix_range(pdev,
3689*4882a593Smuzhiyun mgp->msix_vectors,
3690*4882a593Smuzhiyun mgp->num_slices,
3691*4882a593Smuzhiyun mgp->num_slices);
3692*4882a593Smuzhiyun if (status < 0)
3693*4882a593Smuzhiyun goto no_msix;
3694*4882a593Smuzhiyun
3695*4882a593Smuzhiyun pci_disable_msix(pdev);
3696*4882a593Smuzhiyun
3697*4882a593Smuzhiyun if (status == mgp->num_slices) {
3698*4882a593Smuzhiyun if (old_allocated)
3699*4882a593Smuzhiyun kfree(old_fw);
3700*4882a593Smuzhiyun return;
3701*4882a593Smuzhiyun } else {
3702*4882a593Smuzhiyun mgp->num_slices = status;
3703*4882a593Smuzhiyun }
3704*4882a593Smuzhiyun }
3705*4882a593Smuzhiyun
3706*4882a593Smuzhiyun no_msix:
3707*4882a593Smuzhiyun if (mgp->msix_vectors != NULL) {
3708*4882a593Smuzhiyun kfree(mgp->msix_vectors);
3709*4882a593Smuzhiyun mgp->msix_vectors = NULL;
3710*4882a593Smuzhiyun }
3711*4882a593Smuzhiyun
3712*4882a593Smuzhiyun abort_with_fw:
3713*4882a593Smuzhiyun mgp->num_slices = 1;
3714*4882a593Smuzhiyun set_fw_name(mgp, old_fw, old_allocated);
3715*4882a593Smuzhiyun myri10ge_load_firmware(mgp, 0);
3716*4882a593Smuzhiyun }
3717*4882a593Smuzhiyun
3718*4882a593Smuzhiyun static const struct net_device_ops myri10ge_netdev_ops = {
3719*4882a593Smuzhiyun .ndo_open = myri10ge_open,
3720*4882a593Smuzhiyun .ndo_stop = myri10ge_close,
3721*4882a593Smuzhiyun .ndo_start_xmit = myri10ge_xmit,
3722*4882a593Smuzhiyun .ndo_get_stats64 = myri10ge_get_stats,
3723*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
3724*4882a593Smuzhiyun .ndo_change_mtu = myri10ge_change_mtu,
3725*4882a593Smuzhiyun .ndo_set_rx_mode = myri10ge_set_multicast_list,
3726*4882a593Smuzhiyun .ndo_set_mac_address = myri10ge_set_mac_address,
3727*4882a593Smuzhiyun };
3728*4882a593Smuzhiyun
myri10ge_probe(struct pci_dev * pdev,const struct pci_device_id * ent)3729*4882a593Smuzhiyun static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3730*4882a593Smuzhiyun {
3731*4882a593Smuzhiyun struct net_device *netdev;
3732*4882a593Smuzhiyun struct myri10ge_priv *mgp;
3733*4882a593Smuzhiyun struct device *dev = &pdev->dev;
3734*4882a593Smuzhiyun int i;
3735*4882a593Smuzhiyun int status = -ENXIO;
3736*4882a593Smuzhiyun int dac_enabled;
3737*4882a593Smuzhiyun unsigned hdr_offset, ss_offset;
3738*4882a593Smuzhiyun static int board_number;
3739*4882a593Smuzhiyun
3740*4882a593Smuzhiyun netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
3741*4882a593Smuzhiyun if (netdev == NULL)
3742*4882a593Smuzhiyun return -ENOMEM;
3743*4882a593Smuzhiyun
3744*4882a593Smuzhiyun SET_NETDEV_DEV(netdev, &pdev->dev);
3745*4882a593Smuzhiyun
3746*4882a593Smuzhiyun mgp = netdev_priv(netdev);
3747*4882a593Smuzhiyun mgp->dev = netdev;
3748*4882a593Smuzhiyun mgp->pdev = pdev;
3749*4882a593Smuzhiyun mgp->pause = myri10ge_flow_control;
3750*4882a593Smuzhiyun mgp->intr_coal_delay = myri10ge_intr_coal_delay;
3751*4882a593Smuzhiyun mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
3752*4882a593Smuzhiyun mgp->board_number = board_number;
3753*4882a593Smuzhiyun init_waitqueue_head(&mgp->down_wq);
3754*4882a593Smuzhiyun
3755*4882a593Smuzhiyun if (pci_enable_device(pdev)) {
3756*4882a593Smuzhiyun dev_err(&pdev->dev, "pci_enable_device call failed\n");
3757*4882a593Smuzhiyun status = -ENODEV;
3758*4882a593Smuzhiyun goto abort_with_netdev;
3759*4882a593Smuzhiyun }
3760*4882a593Smuzhiyun
3761*4882a593Smuzhiyun /* Find the vendor-specific cap so we can check
3762*4882a593Smuzhiyun * the reboot register later on */
3763*4882a593Smuzhiyun mgp->vendor_specific_offset
3764*4882a593Smuzhiyun = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
3765*4882a593Smuzhiyun
3766*4882a593Smuzhiyun /* Set our max read request to 4KB */
3767*4882a593Smuzhiyun status = pcie_set_readrq(pdev, 4096);
3768*4882a593Smuzhiyun if (status != 0) {
3769*4882a593Smuzhiyun dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
3770*4882a593Smuzhiyun status);
3771*4882a593Smuzhiyun goto abort_with_enabled;
3772*4882a593Smuzhiyun }
3773*4882a593Smuzhiyun
3774*4882a593Smuzhiyun myri10ge_mask_surprise_down(pdev);
3775*4882a593Smuzhiyun pci_set_master(pdev);
3776*4882a593Smuzhiyun dac_enabled = 1;
3777*4882a593Smuzhiyun status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
3778*4882a593Smuzhiyun if (status != 0) {
3779*4882a593Smuzhiyun dac_enabled = 0;
3780*4882a593Smuzhiyun dev_err(&pdev->dev,
3781*4882a593Smuzhiyun "64-bit pci address mask was refused, "
3782*4882a593Smuzhiyun "trying 32-bit\n");
3783*4882a593Smuzhiyun status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3784*4882a593Smuzhiyun }
3785*4882a593Smuzhiyun if (status != 0) {
3786*4882a593Smuzhiyun dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
3787*4882a593Smuzhiyun goto abort_with_enabled;
3788*4882a593Smuzhiyun }
3789*4882a593Smuzhiyun (void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
3790*4882a593Smuzhiyun mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
3791*4882a593Smuzhiyun &mgp->cmd_bus, GFP_KERNEL);
3792*4882a593Smuzhiyun if (!mgp->cmd) {
3793*4882a593Smuzhiyun status = -ENOMEM;
3794*4882a593Smuzhiyun goto abort_with_enabled;
3795*4882a593Smuzhiyun }
3796*4882a593Smuzhiyun
3797*4882a593Smuzhiyun mgp->board_span = pci_resource_len(pdev, 0);
3798*4882a593Smuzhiyun mgp->iomem_base = pci_resource_start(pdev, 0);
3799*4882a593Smuzhiyun mgp->wc_cookie = arch_phys_wc_add(mgp->iomem_base, mgp->board_span);
3800*4882a593Smuzhiyun mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
3801*4882a593Smuzhiyun if (mgp->sram == NULL) {
3802*4882a593Smuzhiyun dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
3803*4882a593Smuzhiyun mgp->board_span, mgp->iomem_base);
3804*4882a593Smuzhiyun status = -ENXIO;
3805*4882a593Smuzhiyun goto abort_with_mtrr;
3806*4882a593Smuzhiyun }
3807*4882a593Smuzhiyun hdr_offset =
3808*4882a593Smuzhiyun swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
3809*4882a593Smuzhiyun ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
3810*4882a593Smuzhiyun mgp->sram_size = swab32(readl(mgp->sram + ss_offset));
3811*4882a593Smuzhiyun if (mgp->sram_size > mgp->board_span ||
3812*4882a593Smuzhiyun mgp->sram_size <= MYRI10GE_FW_OFFSET) {
3813*4882a593Smuzhiyun dev_err(&pdev->dev,
3814*4882a593Smuzhiyun "invalid sram_size %dB or board span %ldB\n",
3815*4882a593Smuzhiyun mgp->sram_size, mgp->board_span);
3816*4882a593Smuzhiyun status = -EINVAL;
3817*4882a593Smuzhiyun goto abort_with_ioremap;
3818*4882a593Smuzhiyun }
3819*4882a593Smuzhiyun memcpy_fromio(mgp->eeprom_strings,
3820*4882a593Smuzhiyun mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
3821*4882a593Smuzhiyun memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
3822*4882a593Smuzhiyun status = myri10ge_read_mac_addr(mgp);
3823*4882a593Smuzhiyun if (status)
3824*4882a593Smuzhiyun goto abort_with_ioremap;
3825*4882a593Smuzhiyun
3826*4882a593Smuzhiyun for (i = 0; i < ETH_ALEN; i++)
3827*4882a593Smuzhiyun netdev->dev_addr[i] = mgp->mac_addr[i];
3828*4882a593Smuzhiyun
3829*4882a593Smuzhiyun myri10ge_select_firmware(mgp);
3830*4882a593Smuzhiyun
3831*4882a593Smuzhiyun status = myri10ge_load_firmware(mgp, 1);
3832*4882a593Smuzhiyun if (status != 0) {
3833*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to load firmware\n");
3834*4882a593Smuzhiyun goto abort_with_ioremap;
3835*4882a593Smuzhiyun }
3836*4882a593Smuzhiyun myri10ge_probe_slices(mgp);
3837*4882a593Smuzhiyun status = myri10ge_alloc_slices(mgp);
3838*4882a593Smuzhiyun if (status != 0) {
3839*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to alloc slice state\n");
3840*4882a593Smuzhiyun goto abort_with_firmware;
3841*4882a593Smuzhiyun }
3842*4882a593Smuzhiyun netif_set_real_num_tx_queues(netdev, mgp->num_slices);
3843*4882a593Smuzhiyun netif_set_real_num_rx_queues(netdev, mgp->num_slices);
3844*4882a593Smuzhiyun status = myri10ge_reset(mgp);
3845*4882a593Smuzhiyun if (status != 0) {
3846*4882a593Smuzhiyun dev_err(&pdev->dev, "failed reset\n");
3847*4882a593Smuzhiyun goto abort_with_slices;
3848*4882a593Smuzhiyun }
3849*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
3850*4882a593Smuzhiyun myri10ge_setup_dca(mgp);
3851*4882a593Smuzhiyun #endif
3852*4882a593Smuzhiyun pci_set_drvdata(pdev, mgp);
3853*4882a593Smuzhiyun
3854*4882a593Smuzhiyun /* MTU range: 68 - 9000 */
3855*4882a593Smuzhiyun netdev->min_mtu = ETH_MIN_MTU;
3856*4882a593Smuzhiyun netdev->max_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
3857*4882a593Smuzhiyun
3858*4882a593Smuzhiyun if (myri10ge_initial_mtu > netdev->max_mtu)
3859*4882a593Smuzhiyun myri10ge_initial_mtu = netdev->max_mtu;
3860*4882a593Smuzhiyun if (myri10ge_initial_mtu < netdev->min_mtu)
3861*4882a593Smuzhiyun myri10ge_initial_mtu = netdev->min_mtu;
3862*4882a593Smuzhiyun
3863*4882a593Smuzhiyun netdev->mtu = myri10ge_initial_mtu;
3864*4882a593Smuzhiyun
3865*4882a593Smuzhiyun netdev->netdev_ops = &myri10ge_netdev_ops;
3866*4882a593Smuzhiyun netdev->hw_features = mgp->features | NETIF_F_RXCSUM;
3867*4882a593Smuzhiyun
3868*4882a593Smuzhiyun /* fake NETIF_F_HW_VLAN_CTAG_RX for good GRO performance */
3869*4882a593Smuzhiyun netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX;
3870*4882a593Smuzhiyun
3871*4882a593Smuzhiyun netdev->features = netdev->hw_features;
3872*4882a593Smuzhiyun
3873*4882a593Smuzhiyun if (dac_enabled)
3874*4882a593Smuzhiyun netdev->features |= NETIF_F_HIGHDMA;
3875*4882a593Smuzhiyun
3876*4882a593Smuzhiyun netdev->vlan_features |= mgp->features;
3877*4882a593Smuzhiyun if (mgp->fw_ver_tiny < 37)
3878*4882a593Smuzhiyun netdev->vlan_features &= ~NETIF_F_TSO6;
3879*4882a593Smuzhiyun if (mgp->fw_ver_tiny < 32)
3880*4882a593Smuzhiyun netdev->vlan_features &= ~NETIF_F_TSO;
3881*4882a593Smuzhiyun
3882*4882a593Smuzhiyun /* make sure we can get an irq, and that MSI can be
3883*4882a593Smuzhiyun * setup (if available). */
3884*4882a593Smuzhiyun status = myri10ge_request_irq(mgp);
3885*4882a593Smuzhiyun if (status != 0)
3886*4882a593Smuzhiyun goto abort_with_slices;
3887*4882a593Smuzhiyun myri10ge_free_irq(mgp);
3888*4882a593Smuzhiyun
3889*4882a593Smuzhiyun /* Save configuration space to be restored if the
3890*4882a593Smuzhiyun * nic resets due to a parity error */
3891*4882a593Smuzhiyun pci_save_state(pdev);
3892*4882a593Smuzhiyun
3893*4882a593Smuzhiyun /* Setup the watchdog timer */
3894*4882a593Smuzhiyun timer_setup(&mgp->watchdog_timer, myri10ge_watchdog_timer, 0);
3895*4882a593Smuzhiyun
3896*4882a593Smuzhiyun netdev->ethtool_ops = &myri10ge_ethtool_ops;
3897*4882a593Smuzhiyun INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
3898*4882a593Smuzhiyun status = register_netdev(netdev);
3899*4882a593Smuzhiyun if (status != 0) {
3900*4882a593Smuzhiyun dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
3901*4882a593Smuzhiyun goto abort_with_state;
3902*4882a593Smuzhiyun }
3903*4882a593Smuzhiyun if (mgp->msix_enabled)
3904*4882a593Smuzhiyun dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, MTRR %s, WC Enabled\n",
3905*4882a593Smuzhiyun mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
3906*4882a593Smuzhiyun (mgp->wc_cookie > 0 ? "Enabled" : "Disabled"));
3907*4882a593Smuzhiyun else
3908*4882a593Smuzhiyun dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, MTRR %s, WC Enabled\n",
3909*4882a593Smuzhiyun mgp->msi_enabled ? "MSI" : "xPIC",
3910*4882a593Smuzhiyun pdev->irq, mgp->tx_boundary, mgp->fw_name,
3911*4882a593Smuzhiyun (mgp->wc_cookie > 0 ? "Enabled" : "Disabled"));
3912*4882a593Smuzhiyun
3913*4882a593Smuzhiyun board_number++;
3914*4882a593Smuzhiyun return 0;
3915*4882a593Smuzhiyun
3916*4882a593Smuzhiyun abort_with_state:
3917*4882a593Smuzhiyun pci_restore_state(pdev);
3918*4882a593Smuzhiyun
3919*4882a593Smuzhiyun abort_with_slices:
3920*4882a593Smuzhiyun myri10ge_free_slices(mgp);
3921*4882a593Smuzhiyun
3922*4882a593Smuzhiyun abort_with_firmware:
3923*4882a593Smuzhiyun myri10ge_dummy_rdma(mgp, 0);
3924*4882a593Smuzhiyun
3925*4882a593Smuzhiyun abort_with_ioremap:
3926*4882a593Smuzhiyun if (mgp->mac_addr_string != NULL)
3927*4882a593Smuzhiyun dev_err(&pdev->dev,
3928*4882a593Smuzhiyun "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
3929*4882a593Smuzhiyun mgp->mac_addr_string, mgp->serial_number);
3930*4882a593Smuzhiyun iounmap(mgp->sram);
3931*4882a593Smuzhiyun
3932*4882a593Smuzhiyun abort_with_mtrr:
3933*4882a593Smuzhiyun arch_phys_wc_del(mgp->wc_cookie);
3934*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3935*4882a593Smuzhiyun mgp->cmd, mgp->cmd_bus);
3936*4882a593Smuzhiyun
3937*4882a593Smuzhiyun abort_with_enabled:
3938*4882a593Smuzhiyun pci_disable_device(pdev);
3939*4882a593Smuzhiyun
3940*4882a593Smuzhiyun abort_with_netdev:
3941*4882a593Smuzhiyun set_fw_name(mgp, NULL, false);
3942*4882a593Smuzhiyun free_netdev(netdev);
3943*4882a593Smuzhiyun return status;
3944*4882a593Smuzhiyun }
3945*4882a593Smuzhiyun
3946*4882a593Smuzhiyun /*
3947*4882a593Smuzhiyun * myri10ge_remove
3948*4882a593Smuzhiyun *
3949*4882a593Smuzhiyun * Does what is necessary to shutdown one Myrinet device. Called
3950*4882a593Smuzhiyun * once for each Myrinet card by the kernel when a module is
3951*4882a593Smuzhiyun * unloaded.
3952*4882a593Smuzhiyun */
myri10ge_remove(struct pci_dev * pdev)3953*4882a593Smuzhiyun static void myri10ge_remove(struct pci_dev *pdev)
3954*4882a593Smuzhiyun {
3955*4882a593Smuzhiyun struct myri10ge_priv *mgp;
3956*4882a593Smuzhiyun struct net_device *netdev;
3957*4882a593Smuzhiyun
3958*4882a593Smuzhiyun mgp = pci_get_drvdata(pdev);
3959*4882a593Smuzhiyun if (mgp == NULL)
3960*4882a593Smuzhiyun return;
3961*4882a593Smuzhiyun
3962*4882a593Smuzhiyun cancel_work_sync(&mgp->watchdog_work);
3963*4882a593Smuzhiyun netdev = mgp->dev;
3964*4882a593Smuzhiyun unregister_netdev(netdev);
3965*4882a593Smuzhiyun
3966*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
3967*4882a593Smuzhiyun myri10ge_teardown_dca(mgp);
3968*4882a593Smuzhiyun #endif
3969*4882a593Smuzhiyun myri10ge_dummy_rdma(mgp, 0);
3970*4882a593Smuzhiyun
3971*4882a593Smuzhiyun /* avoid a memory leak */
3972*4882a593Smuzhiyun pci_restore_state(pdev);
3973*4882a593Smuzhiyun
3974*4882a593Smuzhiyun iounmap(mgp->sram);
3975*4882a593Smuzhiyun arch_phys_wc_del(mgp->wc_cookie);
3976*4882a593Smuzhiyun myri10ge_free_slices(mgp);
3977*4882a593Smuzhiyun kfree(mgp->msix_vectors);
3978*4882a593Smuzhiyun dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
3979*4882a593Smuzhiyun mgp->cmd, mgp->cmd_bus);
3980*4882a593Smuzhiyun
3981*4882a593Smuzhiyun set_fw_name(mgp, NULL, false);
3982*4882a593Smuzhiyun free_netdev(netdev);
3983*4882a593Smuzhiyun pci_disable_device(pdev);
3984*4882a593Smuzhiyun }
3985*4882a593Smuzhiyun
3986*4882a593Smuzhiyun #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
3987*4882a593Smuzhiyun #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
3988*4882a593Smuzhiyun
3989*4882a593Smuzhiyun static const struct pci_device_id myri10ge_pci_tbl[] = {
3990*4882a593Smuzhiyun {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
3991*4882a593Smuzhiyun {PCI_DEVICE
3992*4882a593Smuzhiyun (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
3993*4882a593Smuzhiyun {0},
3994*4882a593Smuzhiyun };
3995*4882a593Smuzhiyun
3996*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);
3997*4882a593Smuzhiyun
3998*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(myri10ge_pm_ops, myri10ge_suspend, myri10ge_resume);
3999*4882a593Smuzhiyun
4000*4882a593Smuzhiyun static struct pci_driver myri10ge_driver = {
4001*4882a593Smuzhiyun .name = "myri10ge",
4002*4882a593Smuzhiyun .probe = myri10ge_probe,
4003*4882a593Smuzhiyun .remove = myri10ge_remove,
4004*4882a593Smuzhiyun .id_table = myri10ge_pci_tbl,
4005*4882a593Smuzhiyun .driver.pm = &myri10ge_pm_ops,
4006*4882a593Smuzhiyun };
4007*4882a593Smuzhiyun
4008*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
4009*4882a593Smuzhiyun static int
myri10ge_notify_dca(struct notifier_block * nb,unsigned long event,void * p)4010*4882a593Smuzhiyun myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
4011*4882a593Smuzhiyun {
4012*4882a593Smuzhiyun int err = driver_for_each_device(&myri10ge_driver.driver,
4013*4882a593Smuzhiyun NULL, &event,
4014*4882a593Smuzhiyun myri10ge_notify_dca_device);
4015*4882a593Smuzhiyun
4016*4882a593Smuzhiyun if (err)
4017*4882a593Smuzhiyun return NOTIFY_BAD;
4018*4882a593Smuzhiyun return NOTIFY_DONE;
4019*4882a593Smuzhiyun }
4020*4882a593Smuzhiyun
4021*4882a593Smuzhiyun static struct notifier_block myri10ge_dca_notifier = {
4022*4882a593Smuzhiyun .notifier_call = myri10ge_notify_dca,
4023*4882a593Smuzhiyun .next = NULL,
4024*4882a593Smuzhiyun .priority = 0,
4025*4882a593Smuzhiyun };
4026*4882a593Smuzhiyun #endif /* CONFIG_MYRI10GE_DCA */
4027*4882a593Smuzhiyun
myri10ge_init_module(void)4028*4882a593Smuzhiyun static __init int myri10ge_init_module(void)
4029*4882a593Smuzhiyun {
4030*4882a593Smuzhiyun pr_info("Version %s\n", MYRI10GE_VERSION_STR);
4031*4882a593Smuzhiyun
4032*4882a593Smuzhiyun if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
4033*4882a593Smuzhiyun pr_err("Illegal rssh hash type %d, defaulting to source port\n",
4034*4882a593Smuzhiyun myri10ge_rss_hash);
4035*4882a593Smuzhiyun myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
4036*4882a593Smuzhiyun }
4037*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
4038*4882a593Smuzhiyun dca_register_notify(&myri10ge_dca_notifier);
4039*4882a593Smuzhiyun #endif
4040*4882a593Smuzhiyun if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
4041*4882a593Smuzhiyun myri10ge_max_slices = MYRI10GE_MAX_SLICES;
4042*4882a593Smuzhiyun
4043*4882a593Smuzhiyun return pci_register_driver(&myri10ge_driver);
4044*4882a593Smuzhiyun }
4045*4882a593Smuzhiyun
4046*4882a593Smuzhiyun module_init(myri10ge_init_module);
4047*4882a593Smuzhiyun
myri10ge_cleanup_module(void)4048*4882a593Smuzhiyun static __exit void myri10ge_cleanup_module(void)
4049*4882a593Smuzhiyun {
4050*4882a593Smuzhiyun #ifdef CONFIG_MYRI10GE_DCA
4051*4882a593Smuzhiyun dca_unregister_notify(&myri10ge_dca_notifier);
4052*4882a593Smuzhiyun #endif
4053*4882a593Smuzhiyun pci_unregister_driver(&myri10ge_driver);
4054*4882a593Smuzhiyun }
4055*4882a593Smuzhiyun
4056*4882a593Smuzhiyun module_exit(myri10ge_cleanup_module);
4057