1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Microsemi Ocelot Switch driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2017 Microsemi Corporation
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of_net.h>
10*4882a593Smuzhiyun #include <linux/netdevice.h>
11*4882a593Smuzhiyun #include <linux/of_mdio.h>
12*4882a593Smuzhiyun #include <linux/of_platform.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/skbuff.h>
15*4882a593Smuzhiyun #include <net/switchdev.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <soc/mscc/ocelot_vcap.h>
18*4882a593Smuzhiyun #include <soc/mscc/ocelot_hsio.h>
19*4882a593Smuzhiyun #include "ocelot.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define IFH_EXTRACT_BITFIELD64(x, o, w) (((x) >> (o)) & GENMASK_ULL((w) - 1, 0))
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static const u32 ocelot_ana_regmap[] = {
24*4882a593Smuzhiyun REG(ANA_ADVLEARN, 0x009000),
25*4882a593Smuzhiyun REG(ANA_VLANMASK, 0x009004),
26*4882a593Smuzhiyun REG(ANA_PORT_B_DOMAIN, 0x009008),
27*4882a593Smuzhiyun REG(ANA_ANAGEFIL, 0x00900c),
28*4882a593Smuzhiyun REG(ANA_ANEVENTS, 0x009010),
29*4882a593Smuzhiyun REG(ANA_STORMLIMIT_BURST, 0x009014),
30*4882a593Smuzhiyun REG(ANA_STORMLIMIT_CFG, 0x009018),
31*4882a593Smuzhiyun REG(ANA_ISOLATED_PORTS, 0x009028),
32*4882a593Smuzhiyun REG(ANA_COMMUNITY_PORTS, 0x00902c),
33*4882a593Smuzhiyun REG(ANA_AUTOAGE, 0x009030),
34*4882a593Smuzhiyun REG(ANA_MACTOPTIONS, 0x009034),
35*4882a593Smuzhiyun REG(ANA_LEARNDISC, 0x009038),
36*4882a593Smuzhiyun REG(ANA_AGENCTRL, 0x00903c),
37*4882a593Smuzhiyun REG(ANA_MIRRORPORTS, 0x009040),
38*4882a593Smuzhiyun REG(ANA_EMIRRORPORTS, 0x009044),
39*4882a593Smuzhiyun REG(ANA_FLOODING, 0x009048),
40*4882a593Smuzhiyun REG(ANA_FLOODING_IPMC, 0x00904c),
41*4882a593Smuzhiyun REG(ANA_SFLOW_CFG, 0x009050),
42*4882a593Smuzhiyun REG(ANA_PORT_MODE, 0x009080),
43*4882a593Smuzhiyun REG(ANA_PGID_PGID, 0x008c00),
44*4882a593Smuzhiyun REG(ANA_TABLES_ANMOVED, 0x008b30),
45*4882a593Smuzhiyun REG(ANA_TABLES_MACHDATA, 0x008b34),
46*4882a593Smuzhiyun REG(ANA_TABLES_MACLDATA, 0x008b38),
47*4882a593Smuzhiyun REG(ANA_TABLES_MACACCESS, 0x008b3c),
48*4882a593Smuzhiyun REG(ANA_TABLES_MACTINDX, 0x008b40),
49*4882a593Smuzhiyun REG(ANA_TABLES_VLANACCESS, 0x008b44),
50*4882a593Smuzhiyun REG(ANA_TABLES_VLANTIDX, 0x008b48),
51*4882a593Smuzhiyun REG(ANA_TABLES_ISDXACCESS, 0x008b4c),
52*4882a593Smuzhiyun REG(ANA_TABLES_ISDXTIDX, 0x008b50),
53*4882a593Smuzhiyun REG(ANA_TABLES_ENTRYLIM, 0x008b00),
54*4882a593Smuzhiyun REG(ANA_TABLES_PTP_ID_HIGH, 0x008b54),
55*4882a593Smuzhiyun REG(ANA_TABLES_PTP_ID_LOW, 0x008b58),
56*4882a593Smuzhiyun REG(ANA_MSTI_STATE, 0x008e00),
57*4882a593Smuzhiyun REG(ANA_PORT_VLAN_CFG, 0x007000),
58*4882a593Smuzhiyun REG(ANA_PORT_DROP_CFG, 0x007004),
59*4882a593Smuzhiyun REG(ANA_PORT_QOS_CFG, 0x007008),
60*4882a593Smuzhiyun REG(ANA_PORT_VCAP_CFG, 0x00700c),
61*4882a593Smuzhiyun REG(ANA_PORT_VCAP_S1_KEY_CFG, 0x007010),
62*4882a593Smuzhiyun REG(ANA_PORT_VCAP_S2_CFG, 0x00701c),
63*4882a593Smuzhiyun REG(ANA_PORT_PCP_DEI_MAP, 0x007020),
64*4882a593Smuzhiyun REG(ANA_PORT_CPU_FWD_CFG, 0x007060),
65*4882a593Smuzhiyun REG(ANA_PORT_CPU_FWD_BPDU_CFG, 0x007064),
66*4882a593Smuzhiyun REG(ANA_PORT_CPU_FWD_GARP_CFG, 0x007068),
67*4882a593Smuzhiyun REG(ANA_PORT_CPU_FWD_CCM_CFG, 0x00706c),
68*4882a593Smuzhiyun REG(ANA_PORT_PORT_CFG, 0x007070),
69*4882a593Smuzhiyun REG(ANA_PORT_POL_CFG, 0x007074),
70*4882a593Smuzhiyun REG(ANA_PORT_PTP_CFG, 0x007078),
71*4882a593Smuzhiyun REG(ANA_PORT_PTP_DLY1_CFG, 0x00707c),
72*4882a593Smuzhiyun REG(ANA_OAM_UPM_LM_CNT, 0x007c00),
73*4882a593Smuzhiyun REG(ANA_PORT_PTP_DLY2_CFG, 0x007080),
74*4882a593Smuzhiyun REG(ANA_PFC_PFC_CFG, 0x008800),
75*4882a593Smuzhiyun REG(ANA_PFC_PFC_TIMER, 0x008804),
76*4882a593Smuzhiyun REG(ANA_IPT_OAM_MEP_CFG, 0x008000),
77*4882a593Smuzhiyun REG(ANA_IPT_IPT, 0x008004),
78*4882a593Smuzhiyun REG(ANA_PPT_PPT, 0x008ac0),
79*4882a593Smuzhiyun REG(ANA_FID_MAP_FID_MAP, 0x000000),
80*4882a593Smuzhiyun REG(ANA_AGGR_CFG, 0x0090b4),
81*4882a593Smuzhiyun REG(ANA_CPUQ_CFG, 0x0090b8),
82*4882a593Smuzhiyun REG(ANA_CPUQ_CFG2, 0x0090bc),
83*4882a593Smuzhiyun REG(ANA_CPUQ_8021_CFG, 0x0090c0),
84*4882a593Smuzhiyun REG(ANA_DSCP_CFG, 0x009100),
85*4882a593Smuzhiyun REG(ANA_DSCP_REWR_CFG, 0x009200),
86*4882a593Smuzhiyun REG(ANA_VCAP_RNG_TYPE_CFG, 0x009240),
87*4882a593Smuzhiyun REG(ANA_VCAP_RNG_VAL_CFG, 0x009260),
88*4882a593Smuzhiyun REG(ANA_VRAP_CFG, 0x009280),
89*4882a593Smuzhiyun REG(ANA_VRAP_HDR_DATA, 0x009284),
90*4882a593Smuzhiyun REG(ANA_VRAP_HDR_MASK, 0x009288),
91*4882a593Smuzhiyun REG(ANA_DISCARD_CFG, 0x00928c),
92*4882a593Smuzhiyun REG(ANA_FID_CFG, 0x009290),
93*4882a593Smuzhiyun REG(ANA_POL_PIR_CFG, 0x004000),
94*4882a593Smuzhiyun REG(ANA_POL_CIR_CFG, 0x004004),
95*4882a593Smuzhiyun REG(ANA_POL_MODE_CFG, 0x004008),
96*4882a593Smuzhiyun REG(ANA_POL_PIR_STATE, 0x00400c),
97*4882a593Smuzhiyun REG(ANA_POL_CIR_STATE, 0x004010),
98*4882a593Smuzhiyun REG(ANA_POL_STATE, 0x004014),
99*4882a593Smuzhiyun REG(ANA_POL_FLOWC, 0x008b80),
100*4882a593Smuzhiyun REG(ANA_POL_HYST, 0x008bec),
101*4882a593Smuzhiyun REG(ANA_POL_MISC_CFG, 0x008bf0),
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const u32 ocelot_qs_regmap[] = {
105*4882a593Smuzhiyun REG(QS_XTR_GRP_CFG, 0x000000),
106*4882a593Smuzhiyun REG(QS_XTR_RD, 0x000008),
107*4882a593Smuzhiyun REG(QS_XTR_FRM_PRUNING, 0x000010),
108*4882a593Smuzhiyun REG(QS_XTR_FLUSH, 0x000018),
109*4882a593Smuzhiyun REG(QS_XTR_DATA_PRESENT, 0x00001c),
110*4882a593Smuzhiyun REG(QS_XTR_CFG, 0x000020),
111*4882a593Smuzhiyun REG(QS_INJ_GRP_CFG, 0x000024),
112*4882a593Smuzhiyun REG(QS_INJ_WR, 0x00002c),
113*4882a593Smuzhiyun REG(QS_INJ_CTRL, 0x000034),
114*4882a593Smuzhiyun REG(QS_INJ_STATUS, 0x00003c),
115*4882a593Smuzhiyun REG(QS_INJ_ERR, 0x000040),
116*4882a593Smuzhiyun REG(QS_INH_DBG, 0x000048),
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const u32 ocelot_qsys_regmap[] = {
120*4882a593Smuzhiyun REG(QSYS_PORT_MODE, 0x011200),
121*4882a593Smuzhiyun REG(QSYS_SWITCH_PORT_MODE, 0x011234),
122*4882a593Smuzhiyun REG(QSYS_STAT_CNT_CFG, 0x011264),
123*4882a593Smuzhiyun REG(QSYS_EEE_CFG, 0x011268),
124*4882a593Smuzhiyun REG(QSYS_EEE_THRES, 0x011294),
125*4882a593Smuzhiyun REG(QSYS_IGR_NO_SHARING, 0x011298),
126*4882a593Smuzhiyun REG(QSYS_EGR_NO_SHARING, 0x01129c),
127*4882a593Smuzhiyun REG(QSYS_SW_STATUS, 0x0112a0),
128*4882a593Smuzhiyun REG(QSYS_EXT_CPU_CFG, 0x0112d0),
129*4882a593Smuzhiyun REG(QSYS_PAD_CFG, 0x0112d4),
130*4882a593Smuzhiyun REG(QSYS_CPU_GROUP_MAP, 0x0112d8),
131*4882a593Smuzhiyun REG(QSYS_QMAP, 0x0112dc),
132*4882a593Smuzhiyun REG(QSYS_ISDX_SGRP, 0x011400),
133*4882a593Smuzhiyun REG(QSYS_TIMED_FRAME_ENTRY, 0x014000),
134*4882a593Smuzhiyun REG(QSYS_TFRM_MISC, 0x011310),
135*4882a593Smuzhiyun REG(QSYS_TFRM_PORT_DLY, 0x011314),
136*4882a593Smuzhiyun REG(QSYS_TFRM_TIMER_CFG_1, 0x011318),
137*4882a593Smuzhiyun REG(QSYS_TFRM_TIMER_CFG_2, 0x01131c),
138*4882a593Smuzhiyun REG(QSYS_TFRM_TIMER_CFG_3, 0x011320),
139*4882a593Smuzhiyun REG(QSYS_TFRM_TIMER_CFG_4, 0x011324),
140*4882a593Smuzhiyun REG(QSYS_TFRM_TIMER_CFG_5, 0x011328),
141*4882a593Smuzhiyun REG(QSYS_TFRM_TIMER_CFG_6, 0x01132c),
142*4882a593Smuzhiyun REG(QSYS_TFRM_TIMER_CFG_7, 0x011330),
143*4882a593Smuzhiyun REG(QSYS_TFRM_TIMER_CFG_8, 0x011334),
144*4882a593Smuzhiyun REG(QSYS_RED_PROFILE, 0x011338),
145*4882a593Smuzhiyun REG(QSYS_RES_QOS_MODE, 0x011378),
146*4882a593Smuzhiyun REG(QSYS_RES_CFG, 0x012000),
147*4882a593Smuzhiyun REG(QSYS_RES_STAT, 0x012004),
148*4882a593Smuzhiyun REG(QSYS_EGR_DROP_MODE, 0x01137c),
149*4882a593Smuzhiyun REG(QSYS_EQ_CTRL, 0x011380),
150*4882a593Smuzhiyun REG(QSYS_EVENTS_CORE, 0x011384),
151*4882a593Smuzhiyun REG(QSYS_CIR_CFG, 0x000000),
152*4882a593Smuzhiyun REG(QSYS_EIR_CFG, 0x000004),
153*4882a593Smuzhiyun REG(QSYS_SE_CFG, 0x000008),
154*4882a593Smuzhiyun REG(QSYS_SE_DWRR_CFG, 0x00000c),
155*4882a593Smuzhiyun REG(QSYS_SE_CONNECT, 0x00003c),
156*4882a593Smuzhiyun REG(QSYS_SE_DLB_SENSE, 0x000040),
157*4882a593Smuzhiyun REG(QSYS_CIR_STATE, 0x000044),
158*4882a593Smuzhiyun REG(QSYS_EIR_STATE, 0x000048),
159*4882a593Smuzhiyun REG(QSYS_SE_STATE, 0x00004c),
160*4882a593Smuzhiyun REG(QSYS_HSCH_MISC_CFG, 0x011388),
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static const u32 ocelot_rew_regmap[] = {
164*4882a593Smuzhiyun REG(REW_PORT_VLAN_CFG, 0x000000),
165*4882a593Smuzhiyun REG(REW_TAG_CFG, 0x000004),
166*4882a593Smuzhiyun REG(REW_PORT_CFG, 0x000008),
167*4882a593Smuzhiyun REG(REW_DSCP_CFG, 0x00000c),
168*4882a593Smuzhiyun REG(REW_PCP_DEI_QOS_MAP_CFG, 0x000010),
169*4882a593Smuzhiyun REG(REW_PTP_CFG, 0x000050),
170*4882a593Smuzhiyun REG(REW_PTP_DLY1_CFG, 0x000054),
171*4882a593Smuzhiyun REG(REW_DSCP_REMAP_DP1_CFG, 0x000690),
172*4882a593Smuzhiyun REG(REW_DSCP_REMAP_CFG, 0x000790),
173*4882a593Smuzhiyun REG(REW_STAT_CFG, 0x000890),
174*4882a593Smuzhiyun REG(REW_PPT, 0x000680),
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static const u32 ocelot_sys_regmap[] = {
178*4882a593Smuzhiyun REG(SYS_COUNT_RX_OCTETS, 0x000000),
179*4882a593Smuzhiyun REG(SYS_COUNT_RX_UNICAST, 0x000004),
180*4882a593Smuzhiyun REG(SYS_COUNT_RX_MULTICAST, 0x000008),
181*4882a593Smuzhiyun REG(SYS_COUNT_RX_BROADCAST, 0x00000c),
182*4882a593Smuzhiyun REG(SYS_COUNT_RX_SHORTS, 0x000010),
183*4882a593Smuzhiyun REG(SYS_COUNT_RX_FRAGMENTS, 0x000014),
184*4882a593Smuzhiyun REG(SYS_COUNT_RX_JABBERS, 0x000018),
185*4882a593Smuzhiyun REG(SYS_COUNT_RX_CRC_ALIGN_ERRS, 0x00001c),
186*4882a593Smuzhiyun REG(SYS_COUNT_RX_SYM_ERRS, 0x000020),
187*4882a593Smuzhiyun REG(SYS_COUNT_RX_64, 0x000024),
188*4882a593Smuzhiyun REG(SYS_COUNT_RX_65_127, 0x000028),
189*4882a593Smuzhiyun REG(SYS_COUNT_RX_128_255, 0x00002c),
190*4882a593Smuzhiyun REG(SYS_COUNT_RX_256_1023, 0x000030),
191*4882a593Smuzhiyun REG(SYS_COUNT_RX_1024_1526, 0x000034),
192*4882a593Smuzhiyun REG(SYS_COUNT_RX_1527_MAX, 0x000038),
193*4882a593Smuzhiyun REG(SYS_COUNT_RX_PAUSE, 0x00003c),
194*4882a593Smuzhiyun REG(SYS_COUNT_RX_CONTROL, 0x000040),
195*4882a593Smuzhiyun REG(SYS_COUNT_RX_LONGS, 0x000044),
196*4882a593Smuzhiyun REG(SYS_COUNT_RX_CLASSIFIED_DROPS, 0x000048),
197*4882a593Smuzhiyun REG(SYS_COUNT_TX_OCTETS, 0x000100),
198*4882a593Smuzhiyun REG(SYS_COUNT_TX_UNICAST, 0x000104),
199*4882a593Smuzhiyun REG(SYS_COUNT_TX_MULTICAST, 0x000108),
200*4882a593Smuzhiyun REG(SYS_COUNT_TX_BROADCAST, 0x00010c),
201*4882a593Smuzhiyun REG(SYS_COUNT_TX_COLLISION, 0x000110),
202*4882a593Smuzhiyun REG(SYS_COUNT_TX_DROPS, 0x000114),
203*4882a593Smuzhiyun REG(SYS_COUNT_TX_PAUSE, 0x000118),
204*4882a593Smuzhiyun REG(SYS_COUNT_TX_64, 0x00011c),
205*4882a593Smuzhiyun REG(SYS_COUNT_TX_65_127, 0x000120),
206*4882a593Smuzhiyun REG(SYS_COUNT_TX_128_511, 0x000124),
207*4882a593Smuzhiyun REG(SYS_COUNT_TX_512_1023, 0x000128),
208*4882a593Smuzhiyun REG(SYS_COUNT_TX_1024_1526, 0x00012c),
209*4882a593Smuzhiyun REG(SYS_COUNT_TX_1527_MAX, 0x000130),
210*4882a593Smuzhiyun REG(SYS_COUNT_TX_AGING, 0x000170),
211*4882a593Smuzhiyun REG(SYS_RESET_CFG, 0x000508),
212*4882a593Smuzhiyun REG(SYS_CMID, 0x00050c),
213*4882a593Smuzhiyun REG(SYS_VLAN_ETYPE_CFG, 0x000510),
214*4882a593Smuzhiyun REG(SYS_PORT_MODE, 0x000514),
215*4882a593Smuzhiyun REG(SYS_FRONT_PORT_MODE, 0x000548),
216*4882a593Smuzhiyun REG(SYS_FRM_AGING, 0x000574),
217*4882a593Smuzhiyun REG(SYS_STAT_CFG, 0x000578),
218*4882a593Smuzhiyun REG(SYS_SW_STATUS, 0x00057c),
219*4882a593Smuzhiyun REG(SYS_MISC_CFG, 0x0005ac),
220*4882a593Smuzhiyun REG(SYS_REW_MAC_HIGH_CFG, 0x0005b0),
221*4882a593Smuzhiyun REG(SYS_REW_MAC_LOW_CFG, 0x0005dc),
222*4882a593Smuzhiyun REG(SYS_CM_ADDR, 0x000500),
223*4882a593Smuzhiyun REG(SYS_CM_DATA, 0x000504),
224*4882a593Smuzhiyun REG(SYS_PAUSE_CFG, 0x000608),
225*4882a593Smuzhiyun REG(SYS_PAUSE_TOT_CFG, 0x000638),
226*4882a593Smuzhiyun REG(SYS_ATOP, 0x00063c),
227*4882a593Smuzhiyun REG(SYS_ATOP_TOT_CFG, 0x00066c),
228*4882a593Smuzhiyun REG(SYS_MAC_FC_CFG, 0x000670),
229*4882a593Smuzhiyun REG(SYS_MMGT, 0x00069c),
230*4882a593Smuzhiyun REG(SYS_MMGT_FAST, 0x0006a0),
231*4882a593Smuzhiyun REG(SYS_EVENTS_DIF, 0x0006a4),
232*4882a593Smuzhiyun REG(SYS_EVENTS_CORE, 0x0006b4),
233*4882a593Smuzhiyun REG(SYS_CNT, 0x000000),
234*4882a593Smuzhiyun REG(SYS_PTP_STATUS, 0x0006b8),
235*4882a593Smuzhiyun REG(SYS_PTP_TXSTAMP, 0x0006bc),
236*4882a593Smuzhiyun REG(SYS_PTP_NXT, 0x0006c0),
237*4882a593Smuzhiyun REG(SYS_PTP_CFG, 0x0006c4),
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static const u32 ocelot_vcap_regmap[] = {
241*4882a593Smuzhiyun /* VCAP_CORE_CFG */
242*4882a593Smuzhiyun REG(VCAP_CORE_UPDATE_CTRL, 0x000000),
243*4882a593Smuzhiyun REG(VCAP_CORE_MV_CFG, 0x000004),
244*4882a593Smuzhiyun /* VCAP_CORE_CACHE */
245*4882a593Smuzhiyun REG(VCAP_CACHE_ENTRY_DAT, 0x000008),
246*4882a593Smuzhiyun REG(VCAP_CACHE_MASK_DAT, 0x000108),
247*4882a593Smuzhiyun REG(VCAP_CACHE_ACTION_DAT, 0x000208),
248*4882a593Smuzhiyun REG(VCAP_CACHE_CNT_DAT, 0x000308),
249*4882a593Smuzhiyun REG(VCAP_CACHE_TG_DAT, 0x000388),
250*4882a593Smuzhiyun /* VCAP_CONST */
251*4882a593Smuzhiyun REG(VCAP_CONST_VCAP_VER, 0x000398),
252*4882a593Smuzhiyun REG(VCAP_CONST_ENTRY_WIDTH, 0x00039c),
253*4882a593Smuzhiyun REG(VCAP_CONST_ENTRY_CNT, 0x0003a0),
254*4882a593Smuzhiyun REG(VCAP_CONST_ENTRY_SWCNT, 0x0003a4),
255*4882a593Smuzhiyun REG(VCAP_CONST_ENTRY_TG_WIDTH, 0x0003a8),
256*4882a593Smuzhiyun REG(VCAP_CONST_ACTION_DEF_CNT, 0x0003ac),
257*4882a593Smuzhiyun REG(VCAP_CONST_ACTION_WIDTH, 0x0003b0),
258*4882a593Smuzhiyun REG(VCAP_CONST_CNT_WIDTH, 0x0003b4),
259*4882a593Smuzhiyun REG(VCAP_CONST_CORE_CNT, 0x0003b8),
260*4882a593Smuzhiyun REG(VCAP_CONST_IF_CNT, 0x0003bc),
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static const u32 ocelot_ptp_regmap[] = {
264*4882a593Smuzhiyun REG(PTP_PIN_CFG, 0x000000),
265*4882a593Smuzhiyun REG(PTP_PIN_TOD_SEC_MSB, 0x000004),
266*4882a593Smuzhiyun REG(PTP_PIN_TOD_SEC_LSB, 0x000008),
267*4882a593Smuzhiyun REG(PTP_PIN_TOD_NSEC, 0x00000c),
268*4882a593Smuzhiyun REG(PTP_PIN_WF_HIGH_PERIOD, 0x000014),
269*4882a593Smuzhiyun REG(PTP_PIN_WF_LOW_PERIOD, 0x000018),
270*4882a593Smuzhiyun REG(PTP_CFG_MISC, 0x0000a0),
271*4882a593Smuzhiyun REG(PTP_CLK_CFG_ADJ_CFG, 0x0000a4),
272*4882a593Smuzhiyun REG(PTP_CLK_CFG_ADJ_FREQ, 0x0000a8),
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun static const u32 ocelot_dev_gmii_regmap[] = {
276*4882a593Smuzhiyun REG(DEV_CLOCK_CFG, 0x0),
277*4882a593Smuzhiyun REG(DEV_PORT_MISC, 0x4),
278*4882a593Smuzhiyun REG(DEV_EVENTS, 0x8),
279*4882a593Smuzhiyun REG(DEV_EEE_CFG, 0xc),
280*4882a593Smuzhiyun REG(DEV_RX_PATH_DELAY, 0x10),
281*4882a593Smuzhiyun REG(DEV_TX_PATH_DELAY, 0x14),
282*4882a593Smuzhiyun REG(DEV_PTP_PREDICT_CFG, 0x18),
283*4882a593Smuzhiyun REG(DEV_MAC_ENA_CFG, 0x1c),
284*4882a593Smuzhiyun REG(DEV_MAC_MODE_CFG, 0x20),
285*4882a593Smuzhiyun REG(DEV_MAC_MAXLEN_CFG, 0x24),
286*4882a593Smuzhiyun REG(DEV_MAC_TAGS_CFG, 0x28),
287*4882a593Smuzhiyun REG(DEV_MAC_ADV_CHK_CFG, 0x2c),
288*4882a593Smuzhiyun REG(DEV_MAC_IFG_CFG, 0x30),
289*4882a593Smuzhiyun REG(DEV_MAC_HDX_CFG, 0x34),
290*4882a593Smuzhiyun REG(DEV_MAC_DBG_CFG, 0x38),
291*4882a593Smuzhiyun REG(DEV_MAC_FC_MAC_LOW_CFG, 0x3c),
292*4882a593Smuzhiyun REG(DEV_MAC_FC_MAC_HIGH_CFG, 0x40),
293*4882a593Smuzhiyun REG(DEV_MAC_STICKY, 0x44),
294*4882a593Smuzhiyun REG(PCS1G_CFG, 0x48),
295*4882a593Smuzhiyun REG(PCS1G_MODE_CFG, 0x4c),
296*4882a593Smuzhiyun REG(PCS1G_SD_CFG, 0x50),
297*4882a593Smuzhiyun REG(PCS1G_ANEG_CFG, 0x54),
298*4882a593Smuzhiyun REG(PCS1G_ANEG_NP_CFG, 0x58),
299*4882a593Smuzhiyun REG(PCS1G_LB_CFG, 0x5c),
300*4882a593Smuzhiyun REG(PCS1G_DBG_CFG, 0x60),
301*4882a593Smuzhiyun REG(PCS1G_CDET_CFG, 0x64),
302*4882a593Smuzhiyun REG(PCS1G_ANEG_STATUS, 0x68),
303*4882a593Smuzhiyun REG(PCS1G_ANEG_NP_STATUS, 0x6c),
304*4882a593Smuzhiyun REG(PCS1G_LINK_STATUS, 0x70),
305*4882a593Smuzhiyun REG(PCS1G_LINK_DOWN_CNT, 0x74),
306*4882a593Smuzhiyun REG(PCS1G_STICKY, 0x78),
307*4882a593Smuzhiyun REG(PCS1G_DEBUG_STATUS, 0x7c),
308*4882a593Smuzhiyun REG(PCS1G_LPI_CFG, 0x80),
309*4882a593Smuzhiyun REG(PCS1G_LPI_WAKE_ERROR_CNT, 0x84),
310*4882a593Smuzhiyun REG(PCS1G_LPI_STATUS, 0x88),
311*4882a593Smuzhiyun REG(PCS1G_TSTPAT_MODE_CFG, 0x8c),
312*4882a593Smuzhiyun REG(PCS1G_TSTPAT_STATUS, 0x90),
313*4882a593Smuzhiyun REG(DEV_PCS_FX100_CFG, 0x94),
314*4882a593Smuzhiyun REG(DEV_PCS_FX100_STATUS, 0x98),
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static const u32 *ocelot_regmap[TARGET_MAX] = {
318*4882a593Smuzhiyun [ANA] = ocelot_ana_regmap,
319*4882a593Smuzhiyun [QS] = ocelot_qs_regmap,
320*4882a593Smuzhiyun [QSYS] = ocelot_qsys_regmap,
321*4882a593Smuzhiyun [REW] = ocelot_rew_regmap,
322*4882a593Smuzhiyun [SYS] = ocelot_sys_regmap,
323*4882a593Smuzhiyun [S0] = ocelot_vcap_regmap,
324*4882a593Smuzhiyun [S1] = ocelot_vcap_regmap,
325*4882a593Smuzhiyun [S2] = ocelot_vcap_regmap,
326*4882a593Smuzhiyun [PTP] = ocelot_ptp_regmap,
327*4882a593Smuzhiyun [DEV_GMII] = ocelot_dev_gmii_regmap,
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun static const struct reg_field ocelot_regfields[REGFIELD_MAX] = {
331*4882a593Smuzhiyun [ANA_ADVLEARN_VLAN_CHK] = REG_FIELD(ANA_ADVLEARN, 11, 11),
332*4882a593Smuzhiyun [ANA_ADVLEARN_LEARN_MIRROR] = REG_FIELD(ANA_ADVLEARN, 0, 10),
333*4882a593Smuzhiyun [ANA_ANEVENTS_MSTI_DROP] = REG_FIELD(ANA_ANEVENTS, 27, 27),
334*4882a593Smuzhiyun [ANA_ANEVENTS_ACLKILL] = REG_FIELD(ANA_ANEVENTS, 26, 26),
335*4882a593Smuzhiyun [ANA_ANEVENTS_ACLUSED] = REG_FIELD(ANA_ANEVENTS, 25, 25),
336*4882a593Smuzhiyun [ANA_ANEVENTS_AUTOAGE] = REG_FIELD(ANA_ANEVENTS, 24, 24),
337*4882a593Smuzhiyun [ANA_ANEVENTS_VS2TTL1] = REG_FIELD(ANA_ANEVENTS, 23, 23),
338*4882a593Smuzhiyun [ANA_ANEVENTS_STORM_DROP] = REG_FIELD(ANA_ANEVENTS, 22, 22),
339*4882a593Smuzhiyun [ANA_ANEVENTS_LEARN_DROP] = REG_FIELD(ANA_ANEVENTS, 21, 21),
340*4882a593Smuzhiyun [ANA_ANEVENTS_AGED_ENTRY] = REG_FIELD(ANA_ANEVENTS, 20, 20),
341*4882a593Smuzhiyun [ANA_ANEVENTS_CPU_LEARN_FAILED] = REG_FIELD(ANA_ANEVENTS, 19, 19),
342*4882a593Smuzhiyun [ANA_ANEVENTS_AUTO_LEARN_FAILED] = REG_FIELD(ANA_ANEVENTS, 18, 18),
343*4882a593Smuzhiyun [ANA_ANEVENTS_LEARN_REMOVE] = REG_FIELD(ANA_ANEVENTS, 17, 17),
344*4882a593Smuzhiyun [ANA_ANEVENTS_AUTO_LEARNED] = REG_FIELD(ANA_ANEVENTS, 16, 16),
345*4882a593Smuzhiyun [ANA_ANEVENTS_AUTO_MOVED] = REG_FIELD(ANA_ANEVENTS, 15, 15),
346*4882a593Smuzhiyun [ANA_ANEVENTS_DROPPED] = REG_FIELD(ANA_ANEVENTS, 14, 14),
347*4882a593Smuzhiyun [ANA_ANEVENTS_CLASSIFIED_DROP] = REG_FIELD(ANA_ANEVENTS, 13, 13),
348*4882a593Smuzhiyun [ANA_ANEVENTS_CLASSIFIED_COPY] = REG_FIELD(ANA_ANEVENTS, 12, 12),
349*4882a593Smuzhiyun [ANA_ANEVENTS_VLAN_DISCARD] = REG_FIELD(ANA_ANEVENTS, 11, 11),
350*4882a593Smuzhiyun [ANA_ANEVENTS_FWD_DISCARD] = REG_FIELD(ANA_ANEVENTS, 10, 10),
351*4882a593Smuzhiyun [ANA_ANEVENTS_MULTICAST_FLOOD] = REG_FIELD(ANA_ANEVENTS, 9, 9),
352*4882a593Smuzhiyun [ANA_ANEVENTS_UNICAST_FLOOD] = REG_FIELD(ANA_ANEVENTS, 8, 8),
353*4882a593Smuzhiyun [ANA_ANEVENTS_DEST_KNOWN] = REG_FIELD(ANA_ANEVENTS, 7, 7),
354*4882a593Smuzhiyun [ANA_ANEVENTS_BUCKET3_MATCH] = REG_FIELD(ANA_ANEVENTS, 6, 6),
355*4882a593Smuzhiyun [ANA_ANEVENTS_BUCKET2_MATCH] = REG_FIELD(ANA_ANEVENTS, 5, 5),
356*4882a593Smuzhiyun [ANA_ANEVENTS_BUCKET1_MATCH] = REG_FIELD(ANA_ANEVENTS, 4, 4),
357*4882a593Smuzhiyun [ANA_ANEVENTS_BUCKET0_MATCH] = REG_FIELD(ANA_ANEVENTS, 3, 3),
358*4882a593Smuzhiyun [ANA_ANEVENTS_CPU_OPERATION] = REG_FIELD(ANA_ANEVENTS, 2, 2),
359*4882a593Smuzhiyun [ANA_ANEVENTS_DMAC_LOOKUP] = REG_FIELD(ANA_ANEVENTS, 1, 1),
360*4882a593Smuzhiyun [ANA_ANEVENTS_SMAC_LOOKUP] = REG_FIELD(ANA_ANEVENTS, 0, 0),
361*4882a593Smuzhiyun [ANA_TABLES_MACACCESS_B_DOM] = REG_FIELD(ANA_TABLES_MACACCESS, 18, 18),
362*4882a593Smuzhiyun [ANA_TABLES_MACTINDX_BUCKET] = REG_FIELD(ANA_TABLES_MACTINDX, 10, 11),
363*4882a593Smuzhiyun [ANA_TABLES_MACTINDX_M_INDEX] = REG_FIELD(ANA_TABLES_MACTINDX, 0, 9),
364*4882a593Smuzhiyun [QSYS_TIMED_FRAME_ENTRY_TFRM_VLD] = REG_FIELD(QSYS_TIMED_FRAME_ENTRY, 20, 20),
365*4882a593Smuzhiyun [QSYS_TIMED_FRAME_ENTRY_TFRM_FP] = REG_FIELD(QSYS_TIMED_FRAME_ENTRY, 8, 19),
366*4882a593Smuzhiyun [QSYS_TIMED_FRAME_ENTRY_TFRM_PORTNO] = REG_FIELD(QSYS_TIMED_FRAME_ENTRY, 4, 7),
367*4882a593Smuzhiyun [QSYS_TIMED_FRAME_ENTRY_TFRM_TM_SEL] = REG_FIELD(QSYS_TIMED_FRAME_ENTRY, 1, 3),
368*4882a593Smuzhiyun [QSYS_TIMED_FRAME_ENTRY_TFRM_TM_T] = REG_FIELD(QSYS_TIMED_FRAME_ENTRY, 0, 0),
369*4882a593Smuzhiyun [SYS_RESET_CFG_CORE_ENA] = REG_FIELD(SYS_RESET_CFG, 2, 2),
370*4882a593Smuzhiyun [SYS_RESET_CFG_MEM_ENA] = REG_FIELD(SYS_RESET_CFG, 1, 1),
371*4882a593Smuzhiyun [SYS_RESET_CFG_MEM_INIT] = REG_FIELD(SYS_RESET_CFG, 0, 0),
372*4882a593Smuzhiyun /* Replicated per number of ports (12), register size 4 per port */
373*4882a593Smuzhiyun [QSYS_SWITCH_PORT_MODE_PORT_ENA] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 14, 14, 12, 4),
374*4882a593Smuzhiyun [QSYS_SWITCH_PORT_MODE_SCH_NEXT_CFG] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 11, 13, 12, 4),
375*4882a593Smuzhiyun [QSYS_SWITCH_PORT_MODE_YEL_RSRVD] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 10, 10, 12, 4),
376*4882a593Smuzhiyun [QSYS_SWITCH_PORT_MODE_INGRESS_DROP_MODE] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 9, 9, 12, 4),
377*4882a593Smuzhiyun [QSYS_SWITCH_PORT_MODE_TX_PFC_ENA] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 1, 8, 12, 4),
378*4882a593Smuzhiyun [QSYS_SWITCH_PORT_MODE_TX_PFC_MODE] = REG_FIELD_ID(QSYS_SWITCH_PORT_MODE, 0, 0, 12, 4),
379*4882a593Smuzhiyun [SYS_PORT_MODE_DATA_WO_TS] = REG_FIELD_ID(SYS_PORT_MODE, 5, 6, 12, 4),
380*4882a593Smuzhiyun [SYS_PORT_MODE_INCL_INJ_HDR] = REG_FIELD_ID(SYS_PORT_MODE, 3, 4, 12, 4),
381*4882a593Smuzhiyun [SYS_PORT_MODE_INCL_XTR_HDR] = REG_FIELD_ID(SYS_PORT_MODE, 1, 2, 12, 4),
382*4882a593Smuzhiyun [SYS_PORT_MODE_INCL_HDR_ERR] = REG_FIELD_ID(SYS_PORT_MODE, 0, 0, 12, 4),
383*4882a593Smuzhiyun [SYS_PAUSE_CFG_PAUSE_START] = REG_FIELD_ID(SYS_PAUSE_CFG, 10, 18, 12, 4),
384*4882a593Smuzhiyun [SYS_PAUSE_CFG_PAUSE_STOP] = REG_FIELD_ID(SYS_PAUSE_CFG, 1, 9, 12, 4),
385*4882a593Smuzhiyun [SYS_PAUSE_CFG_PAUSE_ENA] = REG_FIELD_ID(SYS_PAUSE_CFG, 0, 1, 12, 4),
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static const struct ocelot_stat_layout ocelot_stats_layout[] = {
389*4882a593Smuzhiyun { .name = "rx_octets", .offset = 0x00, },
390*4882a593Smuzhiyun { .name = "rx_unicast", .offset = 0x01, },
391*4882a593Smuzhiyun { .name = "rx_multicast", .offset = 0x02, },
392*4882a593Smuzhiyun { .name = "rx_broadcast", .offset = 0x03, },
393*4882a593Smuzhiyun { .name = "rx_shorts", .offset = 0x04, },
394*4882a593Smuzhiyun { .name = "rx_fragments", .offset = 0x05, },
395*4882a593Smuzhiyun { .name = "rx_jabbers", .offset = 0x06, },
396*4882a593Smuzhiyun { .name = "rx_crc_align_errs", .offset = 0x07, },
397*4882a593Smuzhiyun { .name = "rx_sym_errs", .offset = 0x08, },
398*4882a593Smuzhiyun { .name = "rx_frames_below_65_octets", .offset = 0x09, },
399*4882a593Smuzhiyun { .name = "rx_frames_65_to_127_octets", .offset = 0x0A, },
400*4882a593Smuzhiyun { .name = "rx_frames_128_to_255_octets", .offset = 0x0B, },
401*4882a593Smuzhiyun { .name = "rx_frames_256_to_511_octets", .offset = 0x0C, },
402*4882a593Smuzhiyun { .name = "rx_frames_512_to_1023_octets", .offset = 0x0D, },
403*4882a593Smuzhiyun { .name = "rx_frames_1024_to_1526_octets", .offset = 0x0E, },
404*4882a593Smuzhiyun { .name = "rx_frames_over_1526_octets", .offset = 0x0F, },
405*4882a593Smuzhiyun { .name = "rx_pause", .offset = 0x10, },
406*4882a593Smuzhiyun { .name = "rx_control", .offset = 0x11, },
407*4882a593Smuzhiyun { .name = "rx_longs", .offset = 0x12, },
408*4882a593Smuzhiyun { .name = "rx_classified_drops", .offset = 0x13, },
409*4882a593Smuzhiyun { .name = "rx_red_prio_0", .offset = 0x14, },
410*4882a593Smuzhiyun { .name = "rx_red_prio_1", .offset = 0x15, },
411*4882a593Smuzhiyun { .name = "rx_red_prio_2", .offset = 0x16, },
412*4882a593Smuzhiyun { .name = "rx_red_prio_3", .offset = 0x17, },
413*4882a593Smuzhiyun { .name = "rx_red_prio_4", .offset = 0x18, },
414*4882a593Smuzhiyun { .name = "rx_red_prio_5", .offset = 0x19, },
415*4882a593Smuzhiyun { .name = "rx_red_prio_6", .offset = 0x1A, },
416*4882a593Smuzhiyun { .name = "rx_red_prio_7", .offset = 0x1B, },
417*4882a593Smuzhiyun { .name = "rx_yellow_prio_0", .offset = 0x1C, },
418*4882a593Smuzhiyun { .name = "rx_yellow_prio_1", .offset = 0x1D, },
419*4882a593Smuzhiyun { .name = "rx_yellow_prio_2", .offset = 0x1E, },
420*4882a593Smuzhiyun { .name = "rx_yellow_prio_3", .offset = 0x1F, },
421*4882a593Smuzhiyun { .name = "rx_yellow_prio_4", .offset = 0x20, },
422*4882a593Smuzhiyun { .name = "rx_yellow_prio_5", .offset = 0x21, },
423*4882a593Smuzhiyun { .name = "rx_yellow_prio_6", .offset = 0x22, },
424*4882a593Smuzhiyun { .name = "rx_yellow_prio_7", .offset = 0x23, },
425*4882a593Smuzhiyun { .name = "rx_green_prio_0", .offset = 0x24, },
426*4882a593Smuzhiyun { .name = "rx_green_prio_1", .offset = 0x25, },
427*4882a593Smuzhiyun { .name = "rx_green_prio_2", .offset = 0x26, },
428*4882a593Smuzhiyun { .name = "rx_green_prio_3", .offset = 0x27, },
429*4882a593Smuzhiyun { .name = "rx_green_prio_4", .offset = 0x28, },
430*4882a593Smuzhiyun { .name = "rx_green_prio_5", .offset = 0x29, },
431*4882a593Smuzhiyun { .name = "rx_green_prio_6", .offset = 0x2A, },
432*4882a593Smuzhiyun { .name = "rx_green_prio_7", .offset = 0x2B, },
433*4882a593Smuzhiyun { .name = "tx_octets", .offset = 0x40, },
434*4882a593Smuzhiyun { .name = "tx_unicast", .offset = 0x41, },
435*4882a593Smuzhiyun { .name = "tx_multicast", .offset = 0x42, },
436*4882a593Smuzhiyun { .name = "tx_broadcast", .offset = 0x43, },
437*4882a593Smuzhiyun { .name = "tx_collision", .offset = 0x44, },
438*4882a593Smuzhiyun { .name = "tx_drops", .offset = 0x45, },
439*4882a593Smuzhiyun { .name = "tx_pause", .offset = 0x46, },
440*4882a593Smuzhiyun { .name = "tx_frames_below_65_octets", .offset = 0x47, },
441*4882a593Smuzhiyun { .name = "tx_frames_65_to_127_octets", .offset = 0x48, },
442*4882a593Smuzhiyun { .name = "tx_frames_128_255_octets", .offset = 0x49, },
443*4882a593Smuzhiyun { .name = "tx_frames_256_511_octets", .offset = 0x4A, },
444*4882a593Smuzhiyun { .name = "tx_frames_512_1023_octets", .offset = 0x4B, },
445*4882a593Smuzhiyun { .name = "tx_frames_1024_1526_octets", .offset = 0x4C, },
446*4882a593Smuzhiyun { .name = "tx_frames_over_1526_octets", .offset = 0x4D, },
447*4882a593Smuzhiyun { .name = "tx_yellow_prio_0", .offset = 0x4E, },
448*4882a593Smuzhiyun { .name = "tx_yellow_prio_1", .offset = 0x4F, },
449*4882a593Smuzhiyun { .name = "tx_yellow_prio_2", .offset = 0x50, },
450*4882a593Smuzhiyun { .name = "tx_yellow_prio_3", .offset = 0x51, },
451*4882a593Smuzhiyun { .name = "tx_yellow_prio_4", .offset = 0x52, },
452*4882a593Smuzhiyun { .name = "tx_yellow_prio_5", .offset = 0x53, },
453*4882a593Smuzhiyun { .name = "tx_yellow_prio_6", .offset = 0x54, },
454*4882a593Smuzhiyun { .name = "tx_yellow_prio_7", .offset = 0x55, },
455*4882a593Smuzhiyun { .name = "tx_green_prio_0", .offset = 0x56, },
456*4882a593Smuzhiyun { .name = "tx_green_prio_1", .offset = 0x57, },
457*4882a593Smuzhiyun { .name = "tx_green_prio_2", .offset = 0x58, },
458*4882a593Smuzhiyun { .name = "tx_green_prio_3", .offset = 0x59, },
459*4882a593Smuzhiyun { .name = "tx_green_prio_4", .offset = 0x5A, },
460*4882a593Smuzhiyun { .name = "tx_green_prio_5", .offset = 0x5B, },
461*4882a593Smuzhiyun { .name = "tx_green_prio_6", .offset = 0x5C, },
462*4882a593Smuzhiyun { .name = "tx_green_prio_7", .offset = 0x5D, },
463*4882a593Smuzhiyun { .name = "tx_aged", .offset = 0x5E, },
464*4882a593Smuzhiyun { .name = "drop_local", .offset = 0x80, },
465*4882a593Smuzhiyun { .name = "drop_tail", .offset = 0x81, },
466*4882a593Smuzhiyun { .name = "drop_yellow_prio_0", .offset = 0x82, },
467*4882a593Smuzhiyun { .name = "drop_yellow_prio_1", .offset = 0x83, },
468*4882a593Smuzhiyun { .name = "drop_yellow_prio_2", .offset = 0x84, },
469*4882a593Smuzhiyun { .name = "drop_yellow_prio_3", .offset = 0x85, },
470*4882a593Smuzhiyun { .name = "drop_yellow_prio_4", .offset = 0x86, },
471*4882a593Smuzhiyun { .name = "drop_yellow_prio_5", .offset = 0x87, },
472*4882a593Smuzhiyun { .name = "drop_yellow_prio_6", .offset = 0x88, },
473*4882a593Smuzhiyun { .name = "drop_yellow_prio_7", .offset = 0x89, },
474*4882a593Smuzhiyun { .name = "drop_green_prio_0", .offset = 0x8A, },
475*4882a593Smuzhiyun { .name = "drop_green_prio_1", .offset = 0x8B, },
476*4882a593Smuzhiyun { .name = "drop_green_prio_2", .offset = 0x8C, },
477*4882a593Smuzhiyun { .name = "drop_green_prio_3", .offset = 0x8D, },
478*4882a593Smuzhiyun { .name = "drop_green_prio_4", .offset = 0x8E, },
479*4882a593Smuzhiyun { .name = "drop_green_prio_5", .offset = 0x8F, },
480*4882a593Smuzhiyun { .name = "drop_green_prio_6", .offset = 0x90, },
481*4882a593Smuzhiyun { .name = "drop_green_prio_7", .offset = 0x91, },
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun
ocelot_pll5_init(struct ocelot * ocelot)484*4882a593Smuzhiyun static void ocelot_pll5_init(struct ocelot *ocelot)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun /* Configure PLL5. This will need a proper CCF driver
487*4882a593Smuzhiyun * The values are coming from the VTSS API for Ocelot
488*4882a593Smuzhiyun */
489*4882a593Smuzhiyun regmap_write(ocelot->targets[HSIO], HSIO_PLL5G_CFG4,
490*4882a593Smuzhiyun HSIO_PLL5G_CFG4_IB_CTRL(0x7600) |
491*4882a593Smuzhiyun HSIO_PLL5G_CFG4_IB_BIAS_CTRL(0x8));
492*4882a593Smuzhiyun regmap_write(ocelot->targets[HSIO], HSIO_PLL5G_CFG0,
493*4882a593Smuzhiyun HSIO_PLL5G_CFG0_CORE_CLK_DIV(0x11) |
494*4882a593Smuzhiyun HSIO_PLL5G_CFG0_CPU_CLK_DIV(2) |
495*4882a593Smuzhiyun HSIO_PLL5G_CFG0_ENA_BIAS |
496*4882a593Smuzhiyun HSIO_PLL5G_CFG0_ENA_VCO_BUF |
497*4882a593Smuzhiyun HSIO_PLL5G_CFG0_ENA_CP1 |
498*4882a593Smuzhiyun HSIO_PLL5G_CFG0_SELCPI(2) |
499*4882a593Smuzhiyun HSIO_PLL5G_CFG0_LOOP_BW_RES(0xe) |
500*4882a593Smuzhiyun HSIO_PLL5G_CFG0_SELBGV820(4) |
501*4882a593Smuzhiyun HSIO_PLL5G_CFG0_DIV4 |
502*4882a593Smuzhiyun HSIO_PLL5G_CFG0_ENA_CLKTREE |
503*4882a593Smuzhiyun HSIO_PLL5G_CFG0_ENA_LANE);
504*4882a593Smuzhiyun regmap_write(ocelot->targets[HSIO], HSIO_PLL5G_CFG2,
505*4882a593Smuzhiyun HSIO_PLL5G_CFG2_EN_RESET_FRQ_DET |
506*4882a593Smuzhiyun HSIO_PLL5G_CFG2_EN_RESET_OVERRUN |
507*4882a593Smuzhiyun HSIO_PLL5G_CFG2_GAIN_TEST(0x8) |
508*4882a593Smuzhiyun HSIO_PLL5G_CFG2_ENA_AMPCTRL |
509*4882a593Smuzhiyun HSIO_PLL5G_CFG2_PWD_AMPCTRL_N |
510*4882a593Smuzhiyun HSIO_PLL5G_CFG2_AMPC_SEL(0x10));
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
ocelot_chip_init(struct ocelot * ocelot,const struct ocelot_ops * ops)513*4882a593Smuzhiyun static int ocelot_chip_init(struct ocelot *ocelot, const struct ocelot_ops *ops)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun int ret;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun ocelot->map = ocelot_regmap;
518*4882a593Smuzhiyun ocelot->stats_layout = ocelot_stats_layout;
519*4882a593Smuzhiyun ocelot->num_stats = ARRAY_SIZE(ocelot_stats_layout);
520*4882a593Smuzhiyun ocelot->shared_queue_sz = 224 * 1024;
521*4882a593Smuzhiyun ocelot->num_mact_rows = 1024;
522*4882a593Smuzhiyun ocelot->ops = ops;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun ret = ocelot_regfields_init(ocelot, ocelot_regfields);
525*4882a593Smuzhiyun if (ret)
526*4882a593Smuzhiyun return ret;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun ocelot_pll5_init(ocelot);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun eth_random_addr(ocelot->base_mac);
531*4882a593Smuzhiyun ocelot->base_mac[5] &= 0xf0;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun return 0;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
ocelot_parse_ifh(u32 * _ifh,struct frame_info * info)536*4882a593Smuzhiyun static int ocelot_parse_ifh(u32 *_ifh, struct frame_info *info)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun u8 llen, wlen;
539*4882a593Smuzhiyun u64 ifh[2];
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun ifh[0] = be64_to_cpu(((__force __be64 *)_ifh)[0]);
542*4882a593Smuzhiyun ifh[1] = be64_to_cpu(((__force __be64 *)_ifh)[1]);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun wlen = IFH_EXTRACT_BITFIELD64(ifh[0], 7, 8);
545*4882a593Smuzhiyun llen = IFH_EXTRACT_BITFIELD64(ifh[0], 15, 6);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun info->len = OCELOT_BUFFER_CELL_SZ * wlen + llen - 80;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun info->timestamp = IFH_EXTRACT_BITFIELD64(ifh[0], 21, 32);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun info->port = IFH_EXTRACT_BITFIELD64(ifh[1], 43, 4);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun info->tag_type = IFH_EXTRACT_BITFIELD64(ifh[1], 16, 1);
554*4882a593Smuzhiyun info->vid = IFH_EXTRACT_BITFIELD64(ifh[1], 0, 12);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun return 0;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
ocelot_rx_frame_word(struct ocelot * ocelot,u8 grp,bool ifh,u32 * rval)559*4882a593Smuzhiyun static int ocelot_rx_frame_word(struct ocelot *ocelot, u8 grp, bool ifh,
560*4882a593Smuzhiyun u32 *rval)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun u32 val;
563*4882a593Smuzhiyun u32 bytes_valid;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
566*4882a593Smuzhiyun if (val == XTR_NOT_READY) {
567*4882a593Smuzhiyun if (ifh)
568*4882a593Smuzhiyun return -EIO;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun do {
571*4882a593Smuzhiyun val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
572*4882a593Smuzhiyun } while (val == XTR_NOT_READY);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun switch (val) {
576*4882a593Smuzhiyun case XTR_ABORT:
577*4882a593Smuzhiyun return -EIO;
578*4882a593Smuzhiyun case XTR_EOF_0:
579*4882a593Smuzhiyun case XTR_EOF_1:
580*4882a593Smuzhiyun case XTR_EOF_2:
581*4882a593Smuzhiyun case XTR_EOF_3:
582*4882a593Smuzhiyun case XTR_PRUNED:
583*4882a593Smuzhiyun bytes_valid = XTR_VALID_BYTES(val);
584*4882a593Smuzhiyun val = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
585*4882a593Smuzhiyun if (val == XTR_ESCAPE)
586*4882a593Smuzhiyun *rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
587*4882a593Smuzhiyun else
588*4882a593Smuzhiyun *rval = val;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun return bytes_valid;
591*4882a593Smuzhiyun case XTR_ESCAPE:
592*4882a593Smuzhiyun *rval = ocelot_read_rix(ocelot, QS_XTR_RD, grp);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun return 4;
595*4882a593Smuzhiyun default:
596*4882a593Smuzhiyun *rval = val;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun return 4;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
ocelot_xtr_irq_handler(int irq,void * arg)602*4882a593Smuzhiyun static irqreturn_t ocelot_xtr_irq_handler(int irq, void *arg)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun struct ocelot *ocelot = arg;
605*4882a593Smuzhiyun int i = 0, grp = 0;
606*4882a593Smuzhiyun int err = 0;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (!(ocelot_read(ocelot, QS_XTR_DATA_PRESENT) & BIT(grp)))
609*4882a593Smuzhiyun return IRQ_NONE;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun do {
612*4882a593Smuzhiyun struct skb_shared_hwtstamps *shhwtstamps;
613*4882a593Smuzhiyun struct ocelot_port_private *priv;
614*4882a593Smuzhiyun struct ocelot_port *ocelot_port;
615*4882a593Smuzhiyun u64 tod_in_ns, full_ts_in_ns;
616*4882a593Smuzhiyun struct frame_info info = {};
617*4882a593Smuzhiyun struct net_device *dev;
618*4882a593Smuzhiyun u32 ifh[4], val, *buf;
619*4882a593Smuzhiyun struct timespec64 ts;
620*4882a593Smuzhiyun int sz, len, buf_len;
621*4882a593Smuzhiyun struct sk_buff *skb;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun for (i = 0; i < OCELOT_TAG_LEN / 4; i++) {
624*4882a593Smuzhiyun err = ocelot_rx_frame_word(ocelot, grp, true, &ifh[i]);
625*4882a593Smuzhiyun if (err != 4)
626*4882a593Smuzhiyun break;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun if (err != 4)
630*4882a593Smuzhiyun break;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* At this point the IFH was read correctly, so it is safe to
633*4882a593Smuzhiyun * presume that there is no error. The err needs to be reset
634*4882a593Smuzhiyun * otherwise a frame could come in CPU queue between the while
635*4882a593Smuzhiyun * condition and the check for error later on. And in that case
636*4882a593Smuzhiyun * the new frame is just removed and not processed.
637*4882a593Smuzhiyun */
638*4882a593Smuzhiyun err = 0;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun ocelot_parse_ifh(ifh, &info);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun ocelot_port = ocelot->ports[info.port];
643*4882a593Smuzhiyun priv = container_of(ocelot_port, struct ocelot_port_private,
644*4882a593Smuzhiyun port);
645*4882a593Smuzhiyun dev = priv->dev;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun skb = netdev_alloc_skb(dev, info.len);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (unlikely(!skb)) {
650*4882a593Smuzhiyun netdev_err(dev, "Unable to allocate sk_buff\n");
651*4882a593Smuzhiyun err = -ENOMEM;
652*4882a593Smuzhiyun break;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun buf_len = info.len - ETH_FCS_LEN;
655*4882a593Smuzhiyun buf = (u32 *)skb_put(skb, buf_len);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun len = 0;
658*4882a593Smuzhiyun do {
659*4882a593Smuzhiyun sz = ocelot_rx_frame_word(ocelot, grp, false, &val);
660*4882a593Smuzhiyun *buf++ = val;
661*4882a593Smuzhiyun len += sz;
662*4882a593Smuzhiyun } while (len < buf_len);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /* Read the FCS */
665*4882a593Smuzhiyun sz = ocelot_rx_frame_word(ocelot, grp, false, &val);
666*4882a593Smuzhiyun /* Update the statistics if part of the FCS was read before */
667*4882a593Smuzhiyun len -= ETH_FCS_LEN - sz;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun if (unlikely(dev->features & NETIF_F_RXFCS)) {
670*4882a593Smuzhiyun buf = (u32 *)skb_put(skb, ETH_FCS_LEN);
671*4882a593Smuzhiyun *buf = val;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if (sz < 0) {
675*4882a593Smuzhiyun err = sz;
676*4882a593Smuzhiyun break;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun if (ocelot->ptp) {
680*4882a593Smuzhiyun ocelot_ptp_gettime64(&ocelot->ptp_info, &ts);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun tod_in_ns = ktime_set(ts.tv_sec, ts.tv_nsec);
683*4882a593Smuzhiyun if ((tod_in_ns & 0xffffffff) < info.timestamp)
684*4882a593Smuzhiyun full_ts_in_ns = (((tod_in_ns >> 32) - 1) << 32) |
685*4882a593Smuzhiyun info.timestamp;
686*4882a593Smuzhiyun else
687*4882a593Smuzhiyun full_ts_in_ns = (tod_in_ns & GENMASK_ULL(63, 32)) |
688*4882a593Smuzhiyun info.timestamp;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun shhwtstamps = skb_hwtstamps(skb);
691*4882a593Smuzhiyun memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps));
692*4882a593Smuzhiyun shhwtstamps->hwtstamp = full_ts_in_ns;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /* Everything we see on an interface that is in the HW bridge
696*4882a593Smuzhiyun * has already been forwarded.
697*4882a593Smuzhiyun */
698*4882a593Smuzhiyun if (ocelot->bridge_mask & BIT(info.port))
699*4882a593Smuzhiyun skb->offload_fwd_mark = 1;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
702*4882a593Smuzhiyun if (!skb_defer_rx_timestamp(skb))
703*4882a593Smuzhiyun netif_rx(skb);
704*4882a593Smuzhiyun dev->stats.rx_bytes += len;
705*4882a593Smuzhiyun dev->stats.rx_packets++;
706*4882a593Smuzhiyun } while (ocelot_read(ocelot, QS_XTR_DATA_PRESENT) & BIT(grp));
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if (err)
709*4882a593Smuzhiyun while (ocelot_read(ocelot, QS_XTR_DATA_PRESENT) & BIT(grp))
710*4882a593Smuzhiyun ocelot_read_rix(ocelot, QS_XTR_RD, grp);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun return IRQ_HANDLED;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
ocelot_ptp_rdy_irq_handler(int irq,void * arg)715*4882a593Smuzhiyun static irqreturn_t ocelot_ptp_rdy_irq_handler(int irq, void *arg)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun struct ocelot *ocelot = arg;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun ocelot_get_txtstamp(ocelot);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun return IRQ_HANDLED;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun static const struct of_device_id mscc_ocelot_match[] = {
725*4882a593Smuzhiyun { .compatible = "mscc,vsc7514-switch" },
726*4882a593Smuzhiyun { }
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mscc_ocelot_match);
729*4882a593Smuzhiyun
ocelot_reset(struct ocelot * ocelot)730*4882a593Smuzhiyun static int ocelot_reset(struct ocelot *ocelot)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun int retries = 100;
733*4882a593Smuzhiyun u32 val;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun regmap_field_write(ocelot->regfields[SYS_RESET_CFG_MEM_INIT], 1);
736*4882a593Smuzhiyun regmap_field_write(ocelot->regfields[SYS_RESET_CFG_MEM_ENA], 1);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun do {
739*4882a593Smuzhiyun msleep(1);
740*4882a593Smuzhiyun regmap_field_read(ocelot->regfields[SYS_RESET_CFG_MEM_INIT],
741*4882a593Smuzhiyun &val);
742*4882a593Smuzhiyun } while (val && --retries);
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun if (!retries)
745*4882a593Smuzhiyun return -ETIMEDOUT;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun regmap_field_write(ocelot->regfields[SYS_RESET_CFG_MEM_ENA], 1);
748*4882a593Smuzhiyun regmap_field_write(ocelot->regfields[SYS_RESET_CFG_CORE_ENA], 1);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* Watermark encode
754*4882a593Smuzhiyun * Bit 8: Unit; 0:1, 1:16
755*4882a593Smuzhiyun * Bit 7-0: Value to be multiplied with unit
756*4882a593Smuzhiyun */
ocelot_wm_enc(u16 value)757*4882a593Smuzhiyun static u16 ocelot_wm_enc(u16 value)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun WARN_ON(value >= 16 * BIT(8));
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun if (value >= BIT(8))
762*4882a593Smuzhiyun return BIT(8) | (value / 16);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun return value;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun static const struct ocelot_ops ocelot_ops = {
768*4882a593Smuzhiyun .reset = ocelot_reset,
769*4882a593Smuzhiyun .wm_enc = ocelot_wm_enc,
770*4882a593Smuzhiyun .port_to_netdev = ocelot_port_to_netdev,
771*4882a593Smuzhiyun .netdev_to_port = ocelot_netdev_to_port,
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun static const struct vcap_field vsc7514_vcap_es0_keys[] = {
775*4882a593Smuzhiyun [VCAP_ES0_EGR_PORT] = { 0, 4},
776*4882a593Smuzhiyun [VCAP_ES0_IGR_PORT] = { 4, 4},
777*4882a593Smuzhiyun [VCAP_ES0_RSV] = { 8, 2},
778*4882a593Smuzhiyun [VCAP_ES0_L2_MC] = { 10, 1},
779*4882a593Smuzhiyun [VCAP_ES0_L2_BC] = { 11, 1},
780*4882a593Smuzhiyun [VCAP_ES0_VID] = { 12, 12},
781*4882a593Smuzhiyun [VCAP_ES0_DP] = { 24, 1},
782*4882a593Smuzhiyun [VCAP_ES0_PCP] = { 25, 3},
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun static const struct vcap_field vsc7514_vcap_es0_actions[] = {
786*4882a593Smuzhiyun [VCAP_ES0_ACT_PUSH_OUTER_TAG] = { 0, 2},
787*4882a593Smuzhiyun [VCAP_ES0_ACT_PUSH_INNER_TAG] = { 2, 1},
788*4882a593Smuzhiyun [VCAP_ES0_ACT_TAG_A_TPID_SEL] = { 3, 2},
789*4882a593Smuzhiyun [VCAP_ES0_ACT_TAG_A_VID_SEL] = { 5, 1},
790*4882a593Smuzhiyun [VCAP_ES0_ACT_TAG_A_PCP_SEL] = { 6, 2},
791*4882a593Smuzhiyun [VCAP_ES0_ACT_TAG_A_DEI_SEL] = { 8, 2},
792*4882a593Smuzhiyun [VCAP_ES0_ACT_TAG_B_TPID_SEL] = { 10, 2},
793*4882a593Smuzhiyun [VCAP_ES0_ACT_TAG_B_VID_SEL] = { 12, 1},
794*4882a593Smuzhiyun [VCAP_ES0_ACT_TAG_B_PCP_SEL] = { 13, 2},
795*4882a593Smuzhiyun [VCAP_ES0_ACT_TAG_B_DEI_SEL] = { 15, 2},
796*4882a593Smuzhiyun [VCAP_ES0_ACT_VID_A_VAL] = { 17, 12},
797*4882a593Smuzhiyun [VCAP_ES0_ACT_PCP_A_VAL] = { 29, 3},
798*4882a593Smuzhiyun [VCAP_ES0_ACT_DEI_A_VAL] = { 32, 1},
799*4882a593Smuzhiyun [VCAP_ES0_ACT_VID_B_VAL] = { 33, 12},
800*4882a593Smuzhiyun [VCAP_ES0_ACT_PCP_B_VAL] = { 45, 3},
801*4882a593Smuzhiyun [VCAP_ES0_ACT_DEI_B_VAL] = { 48, 1},
802*4882a593Smuzhiyun [VCAP_ES0_ACT_RSV] = { 49, 24},
803*4882a593Smuzhiyun [VCAP_ES0_ACT_HIT_STICKY] = { 73, 1},
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun static const struct vcap_field vsc7514_vcap_is1_keys[] = {
807*4882a593Smuzhiyun [VCAP_IS1_HK_TYPE] = { 0, 1},
808*4882a593Smuzhiyun [VCAP_IS1_HK_LOOKUP] = { 1, 2},
809*4882a593Smuzhiyun [VCAP_IS1_HK_IGR_PORT_MASK] = { 3, 12},
810*4882a593Smuzhiyun [VCAP_IS1_HK_RSV] = { 15, 9},
811*4882a593Smuzhiyun [VCAP_IS1_HK_OAM_Y1731] = { 24, 1},
812*4882a593Smuzhiyun [VCAP_IS1_HK_L2_MC] = { 25, 1},
813*4882a593Smuzhiyun [VCAP_IS1_HK_L2_BC] = { 26, 1},
814*4882a593Smuzhiyun [VCAP_IS1_HK_IP_MC] = { 27, 1},
815*4882a593Smuzhiyun [VCAP_IS1_HK_VLAN_TAGGED] = { 28, 1},
816*4882a593Smuzhiyun [VCAP_IS1_HK_VLAN_DBL_TAGGED] = { 29, 1},
817*4882a593Smuzhiyun [VCAP_IS1_HK_TPID] = { 30, 1},
818*4882a593Smuzhiyun [VCAP_IS1_HK_VID] = { 31, 12},
819*4882a593Smuzhiyun [VCAP_IS1_HK_DEI] = { 43, 1},
820*4882a593Smuzhiyun [VCAP_IS1_HK_PCP] = { 44, 3},
821*4882a593Smuzhiyun /* Specific Fields for IS1 Half Key S1_NORMAL */
822*4882a593Smuzhiyun [VCAP_IS1_HK_L2_SMAC] = { 47, 48},
823*4882a593Smuzhiyun [VCAP_IS1_HK_ETYPE_LEN] = { 95, 1},
824*4882a593Smuzhiyun [VCAP_IS1_HK_ETYPE] = { 96, 16},
825*4882a593Smuzhiyun [VCAP_IS1_HK_IP_SNAP] = {112, 1},
826*4882a593Smuzhiyun [VCAP_IS1_HK_IP4] = {113, 1},
827*4882a593Smuzhiyun /* Layer-3 Information */
828*4882a593Smuzhiyun [VCAP_IS1_HK_L3_FRAGMENT] = {114, 1},
829*4882a593Smuzhiyun [VCAP_IS1_HK_L3_FRAG_OFS_GT0] = {115, 1},
830*4882a593Smuzhiyun [VCAP_IS1_HK_L3_OPTIONS] = {116, 1},
831*4882a593Smuzhiyun [VCAP_IS1_HK_L3_DSCP] = {117, 6},
832*4882a593Smuzhiyun [VCAP_IS1_HK_L3_IP4_SIP] = {123, 32},
833*4882a593Smuzhiyun /* Layer-4 Information */
834*4882a593Smuzhiyun [VCAP_IS1_HK_TCP_UDP] = {155, 1},
835*4882a593Smuzhiyun [VCAP_IS1_HK_TCP] = {156, 1},
836*4882a593Smuzhiyun [VCAP_IS1_HK_L4_SPORT] = {157, 16},
837*4882a593Smuzhiyun [VCAP_IS1_HK_L4_RNG] = {173, 8},
838*4882a593Smuzhiyun /* Specific Fields for IS1 Half Key S1_5TUPLE_IP4 */
839*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_INNER_TPID] = { 47, 1},
840*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_INNER_VID] = { 48, 12},
841*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_INNER_DEI] = { 60, 1},
842*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_INNER_PCP] = { 61, 3},
843*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_IP4] = { 64, 1},
844*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_L3_FRAGMENT] = { 65, 1},
845*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_L3_FRAG_OFS_GT0] = { 66, 1},
846*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_L3_OPTIONS] = { 67, 1},
847*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_L3_DSCP] = { 68, 6},
848*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_L3_IP4_DIP] = { 74, 32},
849*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_L3_IP4_SIP] = {106, 32},
850*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_L3_PROTO] = {138, 8},
851*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_TCP_UDP] = {146, 1},
852*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_TCP] = {147, 1},
853*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_L4_RNG] = {148, 8},
854*4882a593Smuzhiyun [VCAP_IS1_HK_IP4_IP_PAYLOAD_S1_5TUPLE] = {156, 32},
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun static const struct vcap_field vsc7514_vcap_is1_actions[] = {
858*4882a593Smuzhiyun [VCAP_IS1_ACT_DSCP_ENA] = { 0, 1},
859*4882a593Smuzhiyun [VCAP_IS1_ACT_DSCP_VAL] = { 1, 6},
860*4882a593Smuzhiyun [VCAP_IS1_ACT_QOS_ENA] = { 7, 1},
861*4882a593Smuzhiyun [VCAP_IS1_ACT_QOS_VAL] = { 8, 3},
862*4882a593Smuzhiyun [VCAP_IS1_ACT_DP_ENA] = { 11, 1},
863*4882a593Smuzhiyun [VCAP_IS1_ACT_DP_VAL] = { 12, 1},
864*4882a593Smuzhiyun [VCAP_IS1_ACT_PAG_OVERRIDE_MASK] = { 13, 8},
865*4882a593Smuzhiyun [VCAP_IS1_ACT_PAG_VAL] = { 21, 8},
866*4882a593Smuzhiyun [VCAP_IS1_ACT_RSV] = { 29, 9},
867*4882a593Smuzhiyun /* The fields below are incorrectly shifted by 2 in the manual */
868*4882a593Smuzhiyun [VCAP_IS1_ACT_VID_REPLACE_ENA] = { 38, 1},
869*4882a593Smuzhiyun [VCAP_IS1_ACT_VID_ADD_VAL] = { 39, 12},
870*4882a593Smuzhiyun [VCAP_IS1_ACT_FID_SEL] = { 51, 2},
871*4882a593Smuzhiyun [VCAP_IS1_ACT_FID_VAL] = { 53, 13},
872*4882a593Smuzhiyun [VCAP_IS1_ACT_PCP_DEI_ENA] = { 66, 1},
873*4882a593Smuzhiyun [VCAP_IS1_ACT_PCP_VAL] = { 67, 3},
874*4882a593Smuzhiyun [VCAP_IS1_ACT_DEI_VAL] = { 70, 1},
875*4882a593Smuzhiyun [VCAP_IS1_ACT_VLAN_POP_CNT_ENA] = { 71, 1},
876*4882a593Smuzhiyun [VCAP_IS1_ACT_VLAN_POP_CNT] = { 72, 2},
877*4882a593Smuzhiyun [VCAP_IS1_ACT_CUSTOM_ACE_TYPE_ENA] = { 74, 4},
878*4882a593Smuzhiyun [VCAP_IS1_ACT_HIT_STICKY] = { 78, 1},
879*4882a593Smuzhiyun };
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun static const struct vcap_field vsc7514_vcap_is2_keys[] = {
882*4882a593Smuzhiyun /* Common: 46 bits */
883*4882a593Smuzhiyun [VCAP_IS2_TYPE] = { 0, 4},
884*4882a593Smuzhiyun [VCAP_IS2_HK_FIRST] = { 4, 1},
885*4882a593Smuzhiyun [VCAP_IS2_HK_PAG] = { 5, 8},
886*4882a593Smuzhiyun [VCAP_IS2_HK_IGR_PORT_MASK] = { 13, 12},
887*4882a593Smuzhiyun [VCAP_IS2_HK_RSV2] = { 25, 1},
888*4882a593Smuzhiyun [VCAP_IS2_HK_HOST_MATCH] = { 26, 1},
889*4882a593Smuzhiyun [VCAP_IS2_HK_L2_MC] = { 27, 1},
890*4882a593Smuzhiyun [VCAP_IS2_HK_L2_BC] = { 28, 1},
891*4882a593Smuzhiyun [VCAP_IS2_HK_VLAN_TAGGED] = { 29, 1},
892*4882a593Smuzhiyun [VCAP_IS2_HK_VID] = { 30, 12},
893*4882a593Smuzhiyun [VCAP_IS2_HK_DEI] = { 42, 1},
894*4882a593Smuzhiyun [VCAP_IS2_HK_PCP] = { 43, 3},
895*4882a593Smuzhiyun /* MAC_ETYPE / MAC_LLC / MAC_SNAP / OAM common */
896*4882a593Smuzhiyun [VCAP_IS2_HK_L2_DMAC] = { 46, 48},
897*4882a593Smuzhiyun [VCAP_IS2_HK_L2_SMAC] = { 94, 48},
898*4882a593Smuzhiyun /* MAC_ETYPE (TYPE=000) */
899*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ETYPE_ETYPE] = {142, 16},
900*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ETYPE_L2_PAYLOAD0] = {158, 16},
901*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ETYPE_L2_PAYLOAD1] = {174, 8},
902*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ETYPE_L2_PAYLOAD2] = {182, 3},
903*4882a593Smuzhiyun /* MAC_LLC (TYPE=001) */
904*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_LLC_L2_LLC] = {142, 40},
905*4882a593Smuzhiyun /* MAC_SNAP (TYPE=010) */
906*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_SNAP_L2_SNAP] = {142, 40},
907*4882a593Smuzhiyun /* MAC_ARP (TYPE=011) */
908*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ARP_SMAC] = { 46, 48},
909*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ARP_ADDR_SPACE_OK] = { 94, 1},
910*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ARP_PROTO_SPACE_OK] = { 95, 1},
911*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ARP_LEN_OK] = { 96, 1},
912*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ARP_TARGET_MATCH] = { 97, 1},
913*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ARP_SENDER_MATCH] = { 98, 1},
914*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ARP_OPCODE_UNKNOWN] = { 99, 1},
915*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ARP_OPCODE] = {100, 2},
916*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ARP_L3_IP4_DIP] = {102, 32},
917*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ARP_L3_IP4_SIP] = {134, 32},
918*4882a593Smuzhiyun [VCAP_IS2_HK_MAC_ARP_DIP_EQ_SIP] = {166, 1},
919*4882a593Smuzhiyun /* IP4_TCP_UDP / IP4_OTHER common */
920*4882a593Smuzhiyun [VCAP_IS2_HK_IP4] = { 46, 1},
921*4882a593Smuzhiyun [VCAP_IS2_HK_L3_FRAGMENT] = { 47, 1},
922*4882a593Smuzhiyun [VCAP_IS2_HK_L3_FRAG_OFS_GT0] = { 48, 1},
923*4882a593Smuzhiyun [VCAP_IS2_HK_L3_OPTIONS] = { 49, 1},
924*4882a593Smuzhiyun [VCAP_IS2_HK_IP4_L3_TTL_GT0] = { 50, 1},
925*4882a593Smuzhiyun [VCAP_IS2_HK_L3_TOS] = { 51, 8},
926*4882a593Smuzhiyun [VCAP_IS2_HK_L3_IP4_DIP] = { 59, 32},
927*4882a593Smuzhiyun [VCAP_IS2_HK_L3_IP4_SIP] = { 91, 32},
928*4882a593Smuzhiyun [VCAP_IS2_HK_DIP_EQ_SIP] = {123, 1},
929*4882a593Smuzhiyun /* IP4_TCP_UDP (TYPE=100) */
930*4882a593Smuzhiyun [VCAP_IS2_HK_TCP] = {124, 1},
931*4882a593Smuzhiyun [VCAP_IS2_HK_L4_DPORT] = {125, 16},
932*4882a593Smuzhiyun [VCAP_IS2_HK_L4_SPORT] = {141, 16},
933*4882a593Smuzhiyun [VCAP_IS2_HK_L4_RNG] = {157, 8},
934*4882a593Smuzhiyun [VCAP_IS2_HK_L4_SPORT_EQ_DPORT] = {165, 1},
935*4882a593Smuzhiyun [VCAP_IS2_HK_L4_SEQUENCE_EQ0] = {166, 1},
936*4882a593Smuzhiyun [VCAP_IS2_HK_L4_FIN] = {167, 1},
937*4882a593Smuzhiyun [VCAP_IS2_HK_L4_SYN] = {168, 1},
938*4882a593Smuzhiyun [VCAP_IS2_HK_L4_RST] = {169, 1},
939*4882a593Smuzhiyun [VCAP_IS2_HK_L4_PSH] = {170, 1},
940*4882a593Smuzhiyun [VCAP_IS2_HK_L4_ACK] = {171, 1},
941*4882a593Smuzhiyun [VCAP_IS2_HK_L4_URG] = {172, 1},
942*4882a593Smuzhiyun [VCAP_IS2_HK_L4_1588_DOM] = {173, 8},
943*4882a593Smuzhiyun [VCAP_IS2_HK_L4_1588_VER] = {181, 4},
944*4882a593Smuzhiyun /* IP4_OTHER (TYPE=101) */
945*4882a593Smuzhiyun [VCAP_IS2_HK_IP4_L3_PROTO] = {124, 8},
946*4882a593Smuzhiyun [VCAP_IS2_HK_L3_PAYLOAD] = {132, 56},
947*4882a593Smuzhiyun /* IP6_STD (TYPE=110) */
948*4882a593Smuzhiyun [VCAP_IS2_HK_IP6_L3_TTL_GT0] = { 46, 1},
949*4882a593Smuzhiyun [VCAP_IS2_HK_L3_IP6_SIP] = { 47, 128},
950*4882a593Smuzhiyun [VCAP_IS2_HK_IP6_L3_PROTO] = {175, 8},
951*4882a593Smuzhiyun /* OAM (TYPE=111) */
952*4882a593Smuzhiyun [VCAP_IS2_HK_OAM_MEL_FLAGS] = {142, 7},
953*4882a593Smuzhiyun [VCAP_IS2_HK_OAM_VER] = {149, 5},
954*4882a593Smuzhiyun [VCAP_IS2_HK_OAM_OPCODE] = {154, 8},
955*4882a593Smuzhiyun [VCAP_IS2_HK_OAM_FLAGS] = {162, 8},
956*4882a593Smuzhiyun [VCAP_IS2_HK_OAM_MEPID] = {170, 16},
957*4882a593Smuzhiyun [VCAP_IS2_HK_OAM_CCM_CNTS_EQ0] = {186, 1},
958*4882a593Smuzhiyun [VCAP_IS2_HK_OAM_IS_Y1731] = {187, 1},
959*4882a593Smuzhiyun };
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun static const struct vcap_field vsc7514_vcap_is2_actions[] = {
962*4882a593Smuzhiyun [VCAP_IS2_ACT_HIT_ME_ONCE] = { 0, 1},
963*4882a593Smuzhiyun [VCAP_IS2_ACT_CPU_COPY_ENA] = { 1, 1},
964*4882a593Smuzhiyun [VCAP_IS2_ACT_CPU_QU_NUM] = { 2, 3},
965*4882a593Smuzhiyun [VCAP_IS2_ACT_MASK_MODE] = { 5, 2},
966*4882a593Smuzhiyun [VCAP_IS2_ACT_MIRROR_ENA] = { 7, 1},
967*4882a593Smuzhiyun [VCAP_IS2_ACT_LRN_DIS] = { 8, 1},
968*4882a593Smuzhiyun [VCAP_IS2_ACT_POLICE_ENA] = { 9, 1},
969*4882a593Smuzhiyun [VCAP_IS2_ACT_POLICE_IDX] = { 10, 9},
970*4882a593Smuzhiyun [VCAP_IS2_ACT_POLICE_VCAP_ONLY] = { 19, 1},
971*4882a593Smuzhiyun [VCAP_IS2_ACT_PORT_MASK] = { 20, 11},
972*4882a593Smuzhiyun [VCAP_IS2_ACT_REW_OP] = { 31, 9},
973*4882a593Smuzhiyun [VCAP_IS2_ACT_SMAC_REPLACE_ENA] = { 40, 1},
974*4882a593Smuzhiyun [VCAP_IS2_ACT_RSV] = { 41, 2},
975*4882a593Smuzhiyun [VCAP_IS2_ACT_ACL_ID] = { 43, 6},
976*4882a593Smuzhiyun [VCAP_IS2_ACT_HIT_CNT] = { 49, 32},
977*4882a593Smuzhiyun };
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun static struct vcap_props vsc7514_vcap_props[] = {
980*4882a593Smuzhiyun [VCAP_ES0] = {
981*4882a593Smuzhiyun .action_type_width = 0,
982*4882a593Smuzhiyun .action_table = {
983*4882a593Smuzhiyun [ES0_ACTION_TYPE_NORMAL] = {
984*4882a593Smuzhiyun .width = 73, /* HIT_STICKY not included */
985*4882a593Smuzhiyun .count = 1,
986*4882a593Smuzhiyun },
987*4882a593Smuzhiyun },
988*4882a593Smuzhiyun .target = S0,
989*4882a593Smuzhiyun .keys = vsc7514_vcap_es0_keys,
990*4882a593Smuzhiyun .actions = vsc7514_vcap_es0_actions,
991*4882a593Smuzhiyun },
992*4882a593Smuzhiyun [VCAP_IS1] = {
993*4882a593Smuzhiyun .action_type_width = 0,
994*4882a593Smuzhiyun .action_table = {
995*4882a593Smuzhiyun [IS1_ACTION_TYPE_NORMAL] = {
996*4882a593Smuzhiyun .width = 78, /* HIT_STICKY not included */
997*4882a593Smuzhiyun .count = 4,
998*4882a593Smuzhiyun },
999*4882a593Smuzhiyun },
1000*4882a593Smuzhiyun .target = S1,
1001*4882a593Smuzhiyun .keys = vsc7514_vcap_is1_keys,
1002*4882a593Smuzhiyun .actions = vsc7514_vcap_is1_actions,
1003*4882a593Smuzhiyun },
1004*4882a593Smuzhiyun [VCAP_IS2] = {
1005*4882a593Smuzhiyun .action_type_width = 1,
1006*4882a593Smuzhiyun .action_table = {
1007*4882a593Smuzhiyun [IS2_ACTION_TYPE_NORMAL] = {
1008*4882a593Smuzhiyun .width = 49,
1009*4882a593Smuzhiyun .count = 2
1010*4882a593Smuzhiyun },
1011*4882a593Smuzhiyun [IS2_ACTION_TYPE_SMAC_SIP] = {
1012*4882a593Smuzhiyun .width = 6,
1013*4882a593Smuzhiyun .count = 4
1014*4882a593Smuzhiyun },
1015*4882a593Smuzhiyun },
1016*4882a593Smuzhiyun .target = S2,
1017*4882a593Smuzhiyun .keys = vsc7514_vcap_is2_keys,
1018*4882a593Smuzhiyun .actions = vsc7514_vcap_is2_actions,
1019*4882a593Smuzhiyun },
1020*4882a593Smuzhiyun };
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun static struct ptp_clock_info ocelot_ptp_clock_info = {
1023*4882a593Smuzhiyun .owner = THIS_MODULE,
1024*4882a593Smuzhiyun .name = "ocelot ptp",
1025*4882a593Smuzhiyun .max_adj = 0x7fffffff,
1026*4882a593Smuzhiyun .n_alarm = 0,
1027*4882a593Smuzhiyun .n_ext_ts = 0,
1028*4882a593Smuzhiyun .n_per_out = OCELOT_PTP_PINS_NUM,
1029*4882a593Smuzhiyun .n_pins = OCELOT_PTP_PINS_NUM,
1030*4882a593Smuzhiyun .pps = 0,
1031*4882a593Smuzhiyun .gettime64 = ocelot_ptp_gettime64,
1032*4882a593Smuzhiyun .settime64 = ocelot_ptp_settime64,
1033*4882a593Smuzhiyun .adjtime = ocelot_ptp_adjtime,
1034*4882a593Smuzhiyun .adjfine = ocelot_ptp_adjfine,
1035*4882a593Smuzhiyun .verify = ocelot_ptp_verify,
1036*4882a593Smuzhiyun .enable = ocelot_ptp_enable,
1037*4882a593Smuzhiyun };
1038*4882a593Smuzhiyun
mscc_ocelot_release_ports(struct ocelot * ocelot)1039*4882a593Smuzhiyun static void mscc_ocelot_release_ports(struct ocelot *ocelot)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun int port;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun for (port = 0; port < ocelot->num_phys_ports; port++) {
1044*4882a593Smuzhiyun struct ocelot_port_private *priv;
1045*4882a593Smuzhiyun struct ocelot_port *ocelot_port;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun ocelot_port = ocelot->ports[port];
1048*4882a593Smuzhiyun if (!ocelot_port)
1049*4882a593Smuzhiyun continue;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun ocelot_deinit_port(ocelot, port);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun priv = container_of(ocelot_port, struct ocelot_port_private,
1054*4882a593Smuzhiyun port);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun unregister_netdev(priv->dev);
1057*4882a593Smuzhiyun free_netdev(priv->dev);
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
mscc_ocelot_init_ports(struct platform_device * pdev,struct device_node * ports)1061*4882a593Smuzhiyun static int mscc_ocelot_init_ports(struct platform_device *pdev,
1062*4882a593Smuzhiyun struct device_node *ports)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun struct ocelot *ocelot = platform_get_drvdata(pdev);
1065*4882a593Smuzhiyun struct device_node *portnp;
1066*4882a593Smuzhiyun int err;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun ocelot->ports = devm_kcalloc(ocelot->dev, ocelot->num_phys_ports,
1069*4882a593Smuzhiyun sizeof(struct ocelot_port *), GFP_KERNEL);
1070*4882a593Smuzhiyun if (!ocelot->ports)
1071*4882a593Smuzhiyun return -ENOMEM;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun for_each_available_child_of_node(ports, portnp) {
1074*4882a593Smuzhiyun struct ocelot_port_private *priv;
1075*4882a593Smuzhiyun struct ocelot_port *ocelot_port;
1076*4882a593Smuzhiyun struct device_node *phy_node;
1077*4882a593Smuzhiyun phy_interface_t phy_mode;
1078*4882a593Smuzhiyun struct phy_device *phy;
1079*4882a593Smuzhiyun struct regmap *target;
1080*4882a593Smuzhiyun struct resource *res;
1081*4882a593Smuzhiyun struct phy *serdes;
1082*4882a593Smuzhiyun char res_name[8];
1083*4882a593Smuzhiyun u32 port;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun if (of_property_read_u32(portnp, "reg", &port))
1086*4882a593Smuzhiyun continue;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun snprintf(res_name, sizeof(res_name), "port%d", port);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1091*4882a593Smuzhiyun res_name);
1092*4882a593Smuzhiyun target = ocelot_regmap_init(ocelot, res);
1093*4882a593Smuzhiyun if (IS_ERR(target))
1094*4882a593Smuzhiyun continue;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun phy_node = of_parse_phandle(portnp, "phy-handle", 0);
1097*4882a593Smuzhiyun if (!phy_node)
1098*4882a593Smuzhiyun continue;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun phy = of_phy_find_device(phy_node);
1101*4882a593Smuzhiyun of_node_put(phy_node);
1102*4882a593Smuzhiyun if (!phy)
1103*4882a593Smuzhiyun continue;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun err = ocelot_probe_port(ocelot, port, target, phy);
1106*4882a593Smuzhiyun if (err) {
1107*4882a593Smuzhiyun of_node_put(portnp);
1108*4882a593Smuzhiyun return err;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun ocelot_port = ocelot->ports[port];
1112*4882a593Smuzhiyun priv = container_of(ocelot_port, struct ocelot_port_private,
1113*4882a593Smuzhiyun port);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun of_get_phy_mode(portnp, &phy_mode);
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun ocelot_port->phy_mode = phy_mode;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun switch (ocelot_port->phy_mode) {
1120*4882a593Smuzhiyun case PHY_INTERFACE_MODE_NA:
1121*4882a593Smuzhiyun continue;
1122*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
1123*4882a593Smuzhiyun break;
1124*4882a593Smuzhiyun case PHY_INTERFACE_MODE_QSGMII:
1125*4882a593Smuzhiyun /* Ensure clock signals and speed is set on all
1126*4882a593Smuzhiyun * QSGMII links
1127*4882a593Smuzhiyun */
1128*4882a593Smuzhiyun ocelot_port_writel(ocelot_port,
1129*4882a593Smuzhiyun DEV_CLOCK_CFG_LINK_SPEED
1130*4882a593Smuzhiyun (OCELOT_SPEED_1000),
1131*4882a593Smuzhiyun DEV_CLOCK_CFG);
1132*4882a593Smuzhiyun break;
1133*4882a593Smuzhiyun default:
1134*4882a593Smuzhiyun dev_err(ocelot->dev,
1135*4882a593Smuzhiyun "invalid phy mode for port%d, (Q)SGMII only\n",
1136*4882a593Smuzhiyun port);
1137*4882a593Smuzhiyun of_node_put(portnp);
1138*4882a593Smuzhiyun return -EINVAL;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun serdes = devm_of_phy_get(ocelot->dev, portnp, NULL);
1142*4882a593Smuzhiyun if (IS_ERR(serdes)) {
1143*4882a593Smuzhiyun err = PTR_ERR(serdes);
1144*4882a593Smuzhiyun if (err == -EPROBE_DEFER)
1145*4882a593Smuzhiyun dev_dbg(ocelot->dev, "deferring probe\n");
1146*4882a593Smuzhiyun else
1147*4882a593Smuzhiyun dev_err(ocelot->dev,
1148*4882a593Smuzhiyun "missing SerDes phys for port%d\n",
1149*4882a593Smuzhiyun port);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun of_node_put(portnp);
1152*4882a593Smuzhiyun return err;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun priv->serdes = serdes;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun return 0;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
mscc_ocelot_probe(struct platform_device * pdev)1161*4882a593Smuzhiyun static int mscc_ocelot_probe(struct platform_device *pdev)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1164*4882a593Smuzhiyun int err, irq_xtr, irq_ptp_rdy;
1165*4882a593Smuzhiyun struct device_node *ports;
1166*4882a593Smuzhiyun struct ocelot *ocelot;
1167*4882a593Smuzhiyun struct regmap *hsio;
1168*4882a593Smuzhiyun unsigned int i;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun struct {
1171*4882a593Smuzhiyun enum ocelot_target id;
1172*4882a593Smuzhiyun char *name;
1173*4882a593Smuzhiyun u8 optional:1;
1174*4882a593Smuzhiyun } io_target[] = {
1175*4882a593Smuzhiyun { SYS, "sys" },
1176*4882a593Smuzhiyun { REW, "rew" },
1177*4882a593Smuzhiyun { QSYS, "qsys" },
1178*4882a593Smuzhiyun { ANA, "ana" },
1179*4882a593Smuzhiyun { QS, "qs" },
1180*4882a593Smuzhiyun { S0, "s0" },
1181*4882a593Smuzhiyun { S1, "s1" },
1182*4882a593Smuzhiyun { S2, "s2" },
1183*4882a593Smuzhiyun { PTP, "ptp", 1 },
1184*4882a593Smuzhiyun };
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun if (!np && !pdev->dev.platform_data)
1187*4882a593Smuzhiyun return -ENODEV;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun ocelot = devm_kzalloc(&pdev->dev, sizeof(*ocelot), GFP_KERNEL);
1190*4882a593Smuzhiyun if (!ocelot)
1191*4882a593Smuzhiyun return -ENOMEM;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun platform_set_drvdata(pdev, ocelot);
1194*4882a593Smuzhiyun ocelot->dev = &pdev->dev;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(io_target); i++) {
1197*4882a593Smuzhiyun struct regmap *target;
1198*4882a593Smuzhiyun struct resource *res;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1201*4882a593Smuzhiyun io_target[i].name);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun target = ocelot_regmap_init(ocelot, res);
1204*4882a593Smuzhiyun if (IS_ERR(target)) {
1205*4882a593Smuzhiyun if (io_target[i].optional) {
1206*4882a593Smuzhiyun ocelot->targets[io_target[i].id] = NULL;
1207*4882a593Smuzhiyun continue;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun return PTR_ERR(target);
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun ocelot->targets[io_target[i].id] = target;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun hsio = syscon_regmap_lookup_by_compatible("mscc,ocelot-hsio");
1216*4882a593Smuzhiyun if (IS_ERR(hsio)) {
1217*4882a593Smuzhiyun dev_err(&pdev->dev, "missing hsio syscon\n");
1218*4882a593Smuzhiyun return PTR_ERR(hsio);
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun ocelot->targets[HSIO] = hsio;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun err = ocelot_chip_init(ocelot, &ocelot_ops);
1224*4882a593Smuzhiyun if (err)
1225*4882a593Smuzhiyun return err;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun irq_xtr = platform_get_irq_byname(pdev, "xtr");
1228*4882a593Smuzhiyun if (irq_xtr < 0)
1229*4882a593Smuzhiyun return -ENODEV;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun err = devm_request_threaded_irq(&pdev->dev, irq_xtr, NULL,
1232*4882a593Smuzhiyun ocelot_xtr_irq_handler, IRQF_ONESHOT,
1233*4882a593Smuzhiyun "frame extraction", ocelot);
1234*4882a593Smuzhiyun if (err)
1235*4882a593Smuzhiyun return err;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun irq_ptp_rdy = platform_get_irq_byname(pdev, "ptp_rdy");
1238*4882a593Smuzhiyun if (irq_ptp_rdy > 0 && ocelot->targets[PTP]) {
1239*4882a593Smuzhiyun err = devm_request_threaded_irq(&pdev->dev, irq_ptp_rdy, NULL,
1240*4882a593Smuzhiyun ocelot_ptp_rdy_irq_handler,
1241*4882a593Smuzhiyun IRQF_ONESHOT, "ptp ready",
1242*4882a593Smuzhiyun ocelot);
1243*4882a593Smuzhiyun if (err)
1244*4882a593Smuzhiyun return err;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun /* Both the PTP interrupt and the PTP bank are available */
1247*4882a593Smuzhiyun ocelot->ptp = 1;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun ports = of_get_child_by_name(np, "ethernet-ports");
1251*4882a593Smuzhiyun if (!ports) {
1252*4882a593Smuzhiyun dev_err(ocelot->dev, "no ethernet-ports child node found\n");
1253*4882a593Smuzhiyun return -ENODEV;
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun ocelot->num_phys_ports = of_get_child_count(ports);
1257*4882a593Smuzhiyun ocelot->num_flooding_pgids = 1;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun ocelot->vcap = vsc7514_vcap_props;
1260*4882a593Smuzhiyun ocelot->inj_prefix = OCELOT_TAG_PREFIX_NONE;
1261*4882a593Smuzhiyun ocelot->xtr_prefix = OCELOT_TAG_PREFIX_NONE;
1262*4882a593Smuzhiyun ocelot->npi = -1;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun err = ocelot_init(ocelot);
1265*4882a593Smuzhiyun if (err)
1266*4882a593Smuzhiyun goto out_put_ports;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun err = mscc_ocelot_init_ports(pdev, ports);
1269*4882a593Smuzhiyun if (err)
1270*4882a593Smuzhiyun goto out_ocelot_deinit;
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun if (ocelot->ptp) {
1273*4882a593Smuzhiyun err = ocelot_init_timestamp(ocelot, &ocelot_ptp_clock_info);
1274*4882a593Smuzhiyun if (err) {
1275*4882a593Smuzhiyun dev_err(ocelot->dev,
1276*4882a593Smuzhiyun "Timestamp initialization failed\n");
1277*4882a593Smuzhiyun ocelot->ptp = 0;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun register_netdevice_notifier(&ocelot_netdevice_nb);
1282*4882a593Smuzhiyun register_switchdev_notifier(&ocelot_switchdev_nb);
1283*4882a593Smuzhiyun register_switchdev_blocking_notifier(&ocelot_switchdev_blocking_nb);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun of_node_put(ports);
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun dev_info(&pdev->dev, "Ocelot switch probed\n");
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun return 0;
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun out_ocelot_deinit:
1292*4882a593Smuzhiyun ocelot_deinit(ocelot);
1293*4882a593Smuzhiyun out_put_ports:
1294*4882a593Smuzhiyun of_node_put(ports);
1295*4882a593Smuzhiyun return err;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
mscc_ocelot_remove(struct platform_device * pdev)1298*4882a593Smuzhiyun static int mscc_ocelot_remove(struct platform_device *pdev)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun struct ocelot *ocelot = platform_get_drvdata(pdev);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun ocelot_deinit_timestamp(ocelot);
1303*4882a593Smuzhiyun mscc_ocelot_release_ports(ocelot);
1304*4882a593Smuzhiyun ocelot_deinit(ocelot);
1305*4882a593Smuzhiyun unregister_switchdev_blocking_notifier(&ocelot_switchdev_blocking_nb);
1306*4882a593Smuzhiyun unregister_switchdev_notifier(&ocelot_switchdev_nb);
1307*4882a593Smuzhiyun unregister_netdevice_notifier(&ocelot_netdevice_nb);
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun return 0;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun static struct platform_driver mscc_ocelot_driver = {
1313*4882a593Smuzhiyun .probe = mscc_ocelot_probe,
1314*4882a593Smuzhiyun .remove = mscc_ocelot_remove,
1315*4882a593Smuzhiyun .driver = {
1316*4882a593Smuzhiyun .name = "ocelot-switch",
1317*4882a593Smuzhiyun .of_match_table = mscc_ocelot_match,
1318*4882a593Smuzhiyun },
1319*4882a593Smuzhiyun };
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun module_platform_driver(mscc_ocelot_driver);
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun MODULE_DESCRIPTION("Microsemi Ocelot switch driver");
1324*4882a593Smuzhiyun MODULE_AUTHOR("Alexandre Belloni <alexandre.belloni@bootlin.com>");
1325*4882a593Smuzhiyun MODULE_LICENSE("Dual MIT/GPL");
1326