xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/mscc/ocelot_ptp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun /* Microsemi Ocelot PTP clock driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (c) 2017 Microsemi Corporation
5*4882a593Smuzhiyun  * Copyright 2020 NXP
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <soc/mscc/ocelot_ptp.h>
8*4882a593Smuzhiyun #include <soc/mscc/ocelot_sys.h>
9*4882a593Smuzhiyun #include <soc/mscc/ocelot.h>
10*4882a593Smuzhiyun 
ocelot_ptp_gettime64(struct ptp_clock_info * ptp,struct timespec64 * ts)11*4882a593Smuzhiyun int ocelot_ptp_gettime64(struct ptp_clock_info *ptp, struct timespec64 *ts)
12*4882a593Smuzhiyun {
13*4882a593Smuzhiyun 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
14*4882a593Smuzhiyun 	unsigned long flags;
15*4882a593Smuzhiyun 	time64_t s;
16*4882a593Smuzhiyun 	u32 val;
17*4882a593Smuzhiyun 	s64 ns;
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
22*4882a593Smuzhiyun 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
23*4882a593Smuzhiyun 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
24*4882a593Smuzhiyun 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	s = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN) & 0xffff;
27*4882a593Smuzhiyun 	s <<= 32;
28*4882a593Smuzhiyun 	s += ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
29*4882a593Smuzhiyun 	ns = ocelot_read_rix(ocelot, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	/* Deal with negative values */
34*4882a593Smuzhiyun 	if (ns >= 0x3ffffff0 && ns <= 0x3fffffff) {
35*4882a593Smuzhiyun 		s--;
36*4882a593Smuzhiyun 		ns &= 0xf;
37*4882a593Smuzhiyun 		ns += 999999984;
38*4882a593Smuzhiyun 	}
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	set_normalized_timespec64(ts, s, ns);
41*4882a593Smuzhiyun 	return 0;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun EXPORT_SYMBOL(ocelot_ptp_gettime64);
44*4882a593Smuzhiyun 
ocelot_ptp_settime64(struct ptp_clock_info * ptp,const struct timespec64 * ts)45*4882a593Smuzhiyun int ocelot_ptp_settime64(struct ptp_clock_info *ptp,
46*4882a593Smuzhiyun 			 const struct timespec64 *ts)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
49*4882a593Smuzhiyun 	unsigned long flags;
50*4882a593Smuzhiyun 	u32 val;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
55*4882a593Smuzhiyun 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
56*4882a593Smuzhiyun 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	ocelot_write_rix(ocelot, lower_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_LSB,
61*4882a593Smuzhiyun 			 TOD_ACC_PIN);
62*4882a593Smuzhiyun 	ocelot_write_rix(ocelot, upper_32_bits(ts->tv_sec), PTP_PIN_TOD_SEC_MSB,
63*4882a593Smuzhiyun 			 TOD_ACC_PIN);
64*4882a593Smuzhiyun 	ocelot_write_rix(ocelot, ts->tv_nsec, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
67*4882a593Smuzhiyun 	val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
68*4882a593Smuzhiyun 	val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_LOAD);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
73*4882a593Smuzhiyun 	return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun EXPORT_SYMBOL(ocelot_ptp_settime64);
76*4882a593Smuzhiyun 
ocelot_ptp_adjtime(struct ptp_clock_info * ptp,s64 delta)77*4882a593Smuzhiyun int ocelot_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	if (delta > -(NSEC_PER_SEC / 2) && delta < (NSEC_PER_SEC / 2)) {
80*4882a593Smuzhiyun 		struct ocelot *ocelot = container_of(ptp, struct ocelot,
81*4882a593Smuzhiyun 						     ptp_info);
82*4882a593Smuzhiyun 		unsigned long flags;
83*4882a593Smuzhiyun 		u32 val;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 		spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 		val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
88*4882a593Smuzhiyun 		val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK |
89*4882a593Smuzhiyun 			 PTP_PIN_CFG_DOM);
90*4882a593Smuzhiyun 		val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 		ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 		ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
95*4882a593Smuzhiyun 		ocelot_write_rix(ocelot, 0, PTP_PIN_TOD_SEC_MSB, TOD_ACC_PIN);
96*4882a593Smuzhiyun 		ocelot_write_rix(ocelot, delta, PTP_PIN_TOD_NSEC, TOD_ACC_PIN);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 		val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
99*4882a593Smuzhiyun 		val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK |
100*4882a593Smuzhiyun 			 PTP_PIN_CFG_DOM);
101*4882a593Smuzhiyun 		val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_DELTA);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 		ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
106*4882a593Smuzhiyun 	} else {
107*4882a593Smuzhiyun 		/* Fall back using ocelot_ptp_settime64 which is not exact. */
108*4882a593Smuzhiyun 		struct timespec64 ts;
109*4882a593Smuzhiyun 		u64 now;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		ocelot_ptp_gettime64(ptp, &ts);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 		now = ktime_to_ns(timespec64_to_ktime(ts));
114*4882a593Smuzhiyun 		ts = ns_to_timespec64(now + delta);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 		ocelot_ptp_settime64(ptp, &ts);
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 	return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun EXPORT_SYMBOL(ocelot_ptp_adjtime);
121*4882a593Smuzhiyun 
ocelot_ptp_adjfine(struct ptp_clock_info * ptp,long scaled_ppm)122*4882a593Smuzhiyun int ocelot_ptp_adjfine(struct ptp_clock_info *ptp, long scaled_ppm)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
125*4882a593Smuzhiyun 	u32 unit = 0, direction = 0;
126*4882a593Smuzhiyun 	unsigned long flags;
127*4882a593Smuzhiyun 	u64 adj = 0;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (!scaled_ppm)
132*4882a593Smuzhiyun 		goto disable_adj;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	if (scaled_ppm < 0) {
135*4882a593Smuzhiyun 		direction = PTP_CFG_CLK_ADJ_CFG_DIR;
136*4882a593Smuzhiyun 		scaled_ppm = -scaled_ppm;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	adj = PSEC_PER_SEC << 16;
140*4882a593Smuzhiyun 	do_div(adj, scaled_ppm);
141*4882a593Smuzhiyun 	do_div(adj, 1000);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* If the adjustment value is too large, use ns instead */
144*4882a593Smuzhiyun 	if (adj >= (1L << 30)) {
145*4882a593Smuzhiyun 		unit = PTP_CFG_CLK_ADJ_FREQ_NS;
146*4882a593Smuzhiyun 		do_div(adj, 1000);
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* Still too big */
150*4882a593Smuzhiyun 	if (adj >= (1L << 30))
151*4882a593Smuzhiyun 		goto disable_adj;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	ocelot_write(ocelot, unit | adj, PTP_CLK_CFG_ADJ_FREQ);
154*4882a593Smuzhiyun 	ocelot_write(ocelot, PTP_CFG_CLK_ADJ_CFG_ENA | direction,
155*4882a593Smuzhiyun 		     PTP_CLK_CFG_ADJ_CFG);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
158*4882a593Smuzhiyun 	return 0;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun disable_adj:
161*4882a593Smuzhiyun 	ocelot_write(ocelot, 0, PTP_CLK_CFG_ADJ_CFG);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun EXPORT_SYMBOL(ocelot_ptp_adjfine);
167*4882a593Smuzhiyun 
ocelot_ptp_verify(struct ptp_clock_info * ptp,unsigned int pin,enum ptp_pin_function func,unsigned int chan)168*4882a593Smuzhiyun int ocelot_ptp_verify(struct ptp_clock_info *ptp, unsigned int pin,
169*4882a593Smuzhiyun 		      enum ptp_pin_function func, unsigned int chan)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	switch (func) {
172*4882a593Smuzhiyun 	case PTP_PF_NONE:
173*4882a593Smuzhiyun 	case PTP_PF_PEROUT:
174*4882a593Smuzhiyun 		break;
175*4882a593Smuzhiyun 	case PTP_PF_EXTTS:
176*4882a593Smuzhiyun 	case PTP_PF_PHYSYNC:
177*4882a593Smuzhiyun 		return -1;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 	return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun EXPORT_SYMBOL(ocelot_ptp_verify);
182*4882a593Smuzhiyun 
ocelot_ptp_enable(struct ptp_clock_info * ptp,struct ptp_clock_request * rq,int on)183*4882a593Smuzhiyun int ocelot_ptp_enable(struct ptp_clock_info *ptp,
184*4882a593Smuzhiyun 		      struct ptp_clock_request *rq, int on)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	struct ocelot *ocelot = container_of(ptp, struct ocelot, ptp_info);
187*4882a593Smuzhiyun 	struct timespec64 ts_phase, ts_period;
188*4882a593Smuzhiyun 	enum ocelot_ptp_pins ptp_pin;
189*4882a593Smuzhiyun 	unsigned long flags;
190*4882a593Smuzhiyun 	bool pps = false;
191*4882a593Smuzhiyun 	int pin = -1;
192*4882a593Smuzhiyun 	s64 wf_high;
193*4882a593Smuzhiyun 	s64 wf_low;
194*4882a593Smuzhiyun 	u32 val;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	switch (rq->type) {
197*4882a593Smuzhiyun 	case PTP_CLK_REQ_PEROUT:
198*4882a593Smuzhiyun 		/* Reject requests with unsupported flags */
199*4882a593Smuzhiyun 		if (rq->perout.flags & ~(PTP_PEROUT_DUTY_CYCLE |
200*4882a593Smuzhiyun 					 PTP_PEROUT_PHASE))
201*4882a593Smuzhiyun 			return -EOPNOTSUPP;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		pin = ptp_find_pin(ocelot->ptp_clock, PTP_PF_PEROUT,
204*4882a593Smuzhiyun 				   rq->perout.index);
205*4882a593Smuzhiyun 		if (pin == 0)
206*4882a593Smuzhiyun 			ptp_pin = PTP_PIN_0;
207*4882a593Smuzhiyun 		else if (pin == 1)
208*4882a593Smuzhiyun 			ptp_pin = PTP_PIN_1;
209*4882a593Smuzhiyun 		else if (pin == 2)
210*4882a593Smuzhiyun 			ptp_pin = PTP_PIN_2;
211*4882a593Smuzhiyun 		else if (pin == 3)
212*4882a593Smuzhiyun 			ptp_pin = PTP_PIN_3;
213*4882a593Smuzhiyun 		else
214*4882a593Smuzhiyun 			return -EBUSY;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		ts_period.tv_sec = rq->perout.period.sec;
217*4882a593Smuzhiyun 		ts_period.tv_nsec = rq->perout.period.nsec;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		if (ts_period.tv_sec == 1 && ts_period.tv_nsec == 0)
220*4882a593Smuzhiyun 			pps = true;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		/* Handle turning off */
223*4882a593Smuzhiyun 		if (!on) {
224*4882a593Smuzhiyun 			spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
225*4882a593Smuzhiyun 			val = PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_IDLE);
226*4882a593Smuzhiyun 			ocelot_write_rix(ocelot, val, PTP_PIN_CFG, ptp_pin);
227*4882a593Smuzhiyun 			spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
228*4882a593Smuzhiyun 			break;
229*4882a593Smuzhiyun 		}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		if (rq->perout.flags & PTP_PEROUT_PHASE) {
232*4882a593Smuzhiyun 			ts_phase.tv_sec = rq->perout.phase.sec;
233*4882a593Smuzhiyun 			ts_phase.tv_nsec = rq->perout.phase.nsec;
234*4882a593Smuzhiyun 		} else {
235*4882a593Smuzhiyun 			/* Compatibility */
236*4882a593Smuzhiyun 			ts_phase.tv_sec = rq->perout.start.sec;
237*4882a593Smuzhiyun 			ts_phase.tv_nsec = rq->perout.start.nsec;
238*4882a593Smuzhiyun 		}
239*4882a593Smuzhiyun 		if (ts_phase.tv_sec || (ts_phase.tv_nsec && !pps)) {
240*4882a593Smuzhiyun 			dev_warn(ocelot->dev,
241*4882a593Smuzhiyun 				 "Absolute start time not supported!\n");
242*4882a593Smuzhiyun 			dev_warn(ocelot->dev,
243*4882a593Smuzhiyun 				 "Accept nsec for PPS phase adjustment, otherwise start time should be 0 0.\n");
244*4882a593Smuzhiyun 			return -EINVAL;
245*4882a593Smuzhiyun 		}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 		/* Calculate waveform high and low times */
248*4882a593Smuzhiyun 		if (rq->perout.flags & PTP_PEROUT_DUTY_CYCLE) {
249*4882a593Smuzhiyun 			struct timespec64 ts_on;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 			ts_on.tv_sec = rq->perout.on.sec;
252*4882a593Smuzhiyun 			ts_on.tv_nsec = rq->perout.on.nsec;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 			wf_high = timespec64_to_ns(&ts_on);
255*4882a593Smuzhiyun 		} else {
256*4882a593Smuzhiyun 			if (pps) {
257*4882a593Smuzhiyun 				wf_high = 1000;
258*4882a593Smuzhiyun 			} else {
259*4882a593Smuzhiyun 				wf_high = timespec64_to_ns(&ts_period);
260*4882a593Smuzhiyun 				wf_high = div_s64(wf_high, 2);
261*4882a593Smuzhiyun 			}
262*4882a593Smuzhiyun 		}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		wf_low = timespec64_to_ns(&ts_period);
265*4882a593Smuzhiyun 		wf_low -= wf_high;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 		/* Handle PPS request */
268*4882a593Smuzhiyun 		if (pps) {
269*4882a593Smuzhiyun 			spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
270*4882a593Smuzhiyun 			ocelot_write_rix(ocelot, ts_phase.tv_nsec,
271*4882a593Smuzhiyun 					 PTP_PIN_WF_LOW_PERIOD, ptp_pin);
272*4882a593Smuzhiyun 			ocelot_write_rix(ocelot, wf_high,
273*4882a593Smuzhiyun 					 PTP_PIN_WF_HIGH_PERIOD, ptp_pin);
274*4882a593Smuzhiyun 			val = PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_CLOCK);
275*4882a593Smuzhiyun 			val |= PTP_PIN_CFG_SYNC;
276*4882a593Smuzhiyun 			ocelot_write_rix(ocelot, val, PTP_PIN_CFG, ptp_pin);
277*4882a593Smuzhiyun 			spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
278*4882a593Smuzhiyun 			break;
279*4882a593Smuzhiyun 		}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		/* Handle periodic clock */
282*4882a593Smuzhiyun 		if (wf_high > 0x3fffffff || wf_high <= 0x6)
283*4882a593Smuzhiyun 			return -EINVAL;
284*4882a593Smuzhiyun 		if (wf_low > 0x3fffffff || wf_low <= 0x6)
285*4882a593Smuzhiyun 			return -EINVAL;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 		spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
288*4882a593Smuzhiyun 		ocelot_write_rix(ocelot, wf_low, PTP_PIN_WF_LOW_PERIOD,
289*4882a593Smuzhiyun 				 ptp_pin);
290*4882a593Smuzhiyun 		ocelot_write_rix(ocelot, wf_high, PTP_PIN_WF_HIGH_PERIOD,
291*4882a593Smuzhiyun 				 ptp_pin);
292*4882a593Smuzhiyun 		val = PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_CLOCK);
293*4882a593Smuzhiyun 		ocelot_write_rix(ocelot, val, PTP_PIN_CFG, ptp_pin);
294*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
295*4882a593Smuzhiyun 		break;
296*4882a593Smuzhiyun 	default:
297*4882a593Smuzhiyun 		return -EOPNOTSUPP;
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun 	return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun EXPORT_SYMBOL(ocelot_ptp_enable);
302*4882a593Smuzhiyun 
ocelot_init_timestamp(struct ocelot * ocelot,const struct ptp_clock_info * info)303*4882a593Smuzhiyun int ocelot_init_timestamp(struct ocelot *ocelot,
304*4882a593Smuzhiyun 			  const struct ptp_clock_info *info)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct ptp_clock *ptp_clock;
307*4882a593Smuzhiyun 	int i;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	ocelot->ptp_info = *info;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	for (i = 0; i < OCELOT_PTP_PINS_NUM; i++) {
312*4882a593Smuzhiyun 		struct ptp_pin_desc *p = &ocelot->ptp_pins[i];
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 		snprintf(p->name, sizeof(p->name), "switch_1588_dat%d", i);
315*4882a593Smuzhiyun 		p->index = i;
316*4882a593Smuzhiyun 		p->func = PTP_PF_NONE;
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	ocelot->ptp_info.pin_config = &ocelot->ptp_pins[0];
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	ptp_clock = ptp_clock_register(&ocelot->ptp_info, ocelot->dev);
322*4882a593Smuzhiyun 	if (IS_ERR(ptp_clock))
323*4882a593Smuzhiyun 		return PTR_ERR(ptp_clock);
324*4882a593Smuzhiyun 	/* Check if PHC support is missing at the configuration level */
325*4882a593Smuzhiyun 	if (!ptp_clock)
326*4882a593Smuzhiyun 		return 0;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	ocelot->ptp_clock = ptp_clock;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	ocelot_write(ocelot, SYS_PTP_CFG_PTP_STAMP_WID(30), SYS_PTP_CFG);
331*4882a593Smuzhiyun 	ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_LOW);
332*4882a593Smuzhiyun 	ocelot_write(ocelot, 0xffffffff, ANA_TABLES_PTP_ID_HIGH);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	ocelot_write(ocelot, PTP_CFG_MISC_PTP_EN, PTP_CFG_MISC);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* There is no device reconfiguration, PTP Rx stamping is always
337*4882a593Smuzhiyun 	 * enabled.
338*4882a593Smuzhiyun 	 */
339*4882a593Smuzhiyun 	ocelot->hwtstamp_config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun EXPORT_SYMBOL(ocelot_init_timestamp);
344*4882a593Smuzhiyun 
ocelot_deinit_timestamp(struct ocelot * ocelot)345*4882a593Smuzhiyun int ocelot_deinit_timestamp(struct ocelot *ocelot)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	if (ocelot->ptp_clock)
348*4882a593Smuzhiyun 		ptp_clock_unregister(ocelot->ptp_clock);
349*4882a593Smuzhiyun 	return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun EXPORT_SYMBOL(ocelot_deinit_timestamp);
352