xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/moxa/moxart_ether.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* MOXA ART Ethernet (RTL8201CP) driver.
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright (C) 2013 Jonas Jensen
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Jonas Jensen <jonas.jensen@gmail.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on code from
8*4882a593Smuzhiyun  * Moxa Technology Co., Ltd. <www.moxa.com>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
11*4882a593Smuzhiyun  * License version 2.  This program is licensed "as is" without any
12*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #ifndef _MOXART_ETHERNET_H
16*4882a593Smuzhiyun #define _MOXART_ETHERNET_H
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define TX_REG_OFFSET_DESC0	0
19*4882a593Smuzhiyun #define TX_REG_OFFSET_DESC1	4
20*4882a593Smuzhiyun #define TX_REG_OFFSET_DESC2	8
21*4882a593Smuzhiyun #define TX_REG_DESC_SIZE	16
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define RX_REG_OFFSET_DESC0	0
24*4882a593Smuzhiyun #define RX_REG_OFFSET_DESC1	4
25*4882a593Smuzhiyun #define RX_REG_OFFSET_DESC2	8
26*4882a593Smuzhiyun #define RX_REG_DESC_SIZE	16
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define TX_DESC0_PKT_LATE_COL	0x1		/* abort, late collision */
29*4882a593Smuzhiyun #define TX_DESC0_RX_PKT_EXS_COL	0x2		/* abort, >16 collisions */
30*4882a593Smuzhiyun #define TX_DESC0_DMA_OWN	0x80000000	/* owned by controller */
31*4882a593Smuzhiyun #define TX_DESC1_BUF_SIZE_MASK	0x7ff
32*4882a593Smuzhiyun #define TX_DESC1_LTS		0x8000000	/* last TX packet */
33*4882a593Smuzhiyun #define TX_DESC1_FTS		0x10000000	/* first TX packet */
34*4882a593Smuzhiyun #define TX_DESC1_FIFO_COMPLETE	0x20000000
35*4882a593Smuzhiyun #define TX_DESC1_INTR_COMPLETE	0x40000000
36*4882a593Smuzhiyun #define TX_DESC1_END		0x80000000
37*4882a593Smuzhiyun #define TX_DESC2_ADDRESS_PHYS	0
38*4882a593Smuzhiyun #define TX_DESC2_ADDRESS_VIRT	4
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define RX_DESC0_FRAME_LEN	0
41*4882a593Smuzhiyun #define RX_DESC0_FRAME_LEN_MASK	0x7FF
42*4882a593Smuzhiyun #define RX_DESC0_MULTICAST	0x10000
43*4882a593Smuzhiyun #define RX_DESC0_BROADCAST	0x20000
44*4882a593Smuzhiyun #define RX_DESC0_ERR		0x40000
45*4882a593Smuzhiyun #define RX_DESC0_CRC_ERR	0x80000
46*4882a593Smuzhiyun #define RX_DESC0_FTL		0x100000
47*4882a593Smuzhiyun #define RX_DESC0_RUNT		0x200000	/* packet less than 64 bytes */
48*4882a593Smuzhiyun #define RX_DESC0_ODD_NB		0x400000	/* receive odd nibbles */
49*4882a593Smuzhiyun #define RX_DESC0_LRS		0x10000000	/* last receive segment */
50*4882a593Smuzhiyun #define RX_DESC0_FRS		0x20000000	/* first receive segment */
51*4882a593Smuzhiyun #define RX_DESC0_DMA_OWN	0x80000000
52*4882a593Smuzhiyun #define RX_DESC1_BUF_SIZE_MASK	0x7FF
53*4882a593Smuzhiyun #define RX_DESC1_END		0x80000000
54*4882a593Smuzhiyun #define RX_DESC2_ADDRESS_PHYS	0
55*4882a593Smuzhiyun #define RX_DESC2_ADDRESS_VIRT	4
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define TX_DESC_NUM		64
58*4882a593Smuzhiyun #define TX_DESC_NUM_MASK	(TX_DESC_NUM - 1)
59*4882a593Smuzhiyun #define TX_NEXT(N)		(((N) + 1) & (TX_DESC_NUM_MASK))
60*4882a593Smuzhiyun #define TX_BUF_SIZE		1600
61*4882a593Smuzhiyun #define TX_BUF_SIZE_MAX		(TX_DESC1_BUF_SIZE_MASK + 1)
62*4882a593Smuzhiyun #define TX_WAKE_THRESHOLD	16
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define RX_DESC_NUM		64
65*4882a593Smuzhiyun #define RX_DESC_NUM_MASK	(RX_DESC_NUM - 1)
66*4882a593Smuzhiyun #define RX_NEXT(N)		(((N) + 1) & (RX_DESC_NUM_MASK))
67*4882a593Smuzhiyun #define RX_BUF_SIZE		1600
68*4882a593Smuzhiyun #define RX_BUF_SIZE_MAX		(RX_DESC1_BUF_SIZE_MASK + 1)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define REG_INTERRUPT_STATUS	0
71*4882a593Smuzhiyun #define REG_INTERRUPT_MASK	4
72*4882a593Smuzhiyun #define REG_MAC_MS_ADDRESS	8
73*4882a593Smuzhiyun #define REG_MAC_LS_ADDRESS	12
74*4882a593Smuzhiyun #define REG_MCAST_HASH_TABLE0	16
75*4882a593Smuzhiyun #define REG_MCAST_HASH_TABLE1	20
76*4882a593Smuzhiyun #define REG_TX_POLL_DEMAND	24
77*4882a593Smuzhiyun #define REG_RX_POLL_DEMAND	28
78*4882a593Smuzhiyun #define REG_TXR_BASE_ADDRESS	32
79*4882a593Smuzhiyun #define REG_RXR_BASE_ADDRESS	36
80*4882a593Smuzhiyun #define REG_INT_TIMER_CTRL	40
81*4882a593Smuzhiyun #define REG_APOLL_TIMER_CTRL	44
82*4882a593Smuzhiyun #define REG_DMA_BLEN_CTRL	48
83*4882a593Smuzhiyun #define REG_RESERVED1		52
84*4882a593Smuzhiyun #define REG_MAC_CTRL		136
85*4882a593Smuzhiyun #define REG_MAC_STATUS		140
86*4882a593Smuzhiyun #define REG_PHY_CTRL		144
87*4882a593Smuzhiyun #define REG_PHY_WRITE_DATA	148
88*4882a593Smuzhiyun #define REG_FLOW_CTRL		152
89*4882a593Smuzhiyun #define REG_BACK_PRESSURE	156
90*4882a593Smuzhiyun #define REG_RESERVED2		160
91*4882a593Smuzhiyun #define REG_TEST_SEED		196
92*4882a593Smuzhiyun #define REG_DMA_FIFO_STATE	200
93*4882a593Smuzhiyun #define REG_TEST_MODE		204
94*4882a593Smuzhiyun #define REG_RESERVED3		208
95*4882a593Smuzhiyun #define REG_TX_COL_COUNTER	212
96*4882a593Smuzhiyun #define REG_RPF_AEP_COUNTER	216
97*4882a593Smuzhiyun #define REG_XM_PG_COUNTER	220
98*4882a593Smuzhiyun #define REG_RUNT_TLC_COUNTER	224
99*4882a593Smuzhiyun #define REG_CRC_FTL_COUNTER	228
100*4882a593Smuzhiyun #define REG_RLC_RCC_COUNTER	232
101*4882a593Smuzhiyun #define REG_BROC_COUNTER	236
102*4882a593Smuzhiyun #define REG_MULCA_COUNTER	240
103*4882a593Smuzhiyun #define REG_RP_COUNTER		244
104*4882a593Smuzhiyun #define REG_XP_COUNTER		248
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define REG_PHY_CTRL_OFFSET	0x0
107*4882a593Smuzhiyun #define REG_PHY_STATUS		0x1
108*4882a593Smuzhiyun #define REG_PHY_ID1		0x2
109*4882a593Smuzhiyun #define REG_PHY_ID2		0x3
110*4882a593Smuzhiyun #define REG_PHY_ANA		0x4
111*4882a593Smuzhiyun #define REG_PHY_ANLPAR		0x5
112*4882a593Smuzhiyun #define REG_PHY_ANE		0x6
113*4882a593Smuzhiyun #define REG_PHY_ECTRL1		0x10
114*4882a593Smuzhiyun #define REG_PHY_QPDS		0x11
115*4882a593Smuzhiyun #define REG_PHY_10BOP		0x12
116*4882a593Smuzhiyun #define REG_PHY_ECTRL2		0x13
117*4882a593Smuzhiyun #define REG_PHY_FTMAC100_WRITE	0x8000000
118*4882a593Smuzhiyun #define REG_PHY_FTMAC100_READ	0x4000000
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* REG_INTERRUPT_STATUS */
121*4882a593Smuzhiyun #define RPKT_FINISH		BIT(0)	/* DMA data received */
122*4882a593Smuzhiyun #define NORXBUF			BIT(1)	/* receive buffer unavailable */
123*4882a593Smuzhiyun #define XPKT_FINISH		BIT(2)	/* DMA moved data to TX FIFO */
124*4882a593Smuzhiyun #define NOTXBUF			BIT(3)	/* transmit buffer unavailable */
125*4882a593Smuzhiyun #define XPKT_OK_INT_STS		BIT(4)	/* transmit to ethernet success */
126*4882a593Smuzhiyun #define XPKT_LOST_INT_STS	BIT(5)	/* transmit ethernet lost (collision) */
127*4882a593Smuzhiyun #define RPKT_SAV		BIT(6)	/* FIFO receive success */
128*4882a593Smuzhiyun #define RPKT_LOST_INT_STS	BIT(7)	/* FIFO full, receive failed */
129*4882a593Smuzhiyun #define AHB_ERR			BIT(8)	/* AHB error */
130*4882a593Smuzhiyun #define PHYSTS_CHG		BIT(9)	/* PHY link status change */
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* REG_INTERRUPT_MASK */
133*4882a593Smuzhiyun #define RPKT_FINISH_M		BIT(0)
134*4882a593Smuzhiyun #define NORXBUF_M		BIT(1)
135*4882a593Smuzhiyun #define XPKT_FINISH_M		BIT(2)
136*4882a593Smuzhiyun #define NOTXBUF_M		BIT(3)
137*4882a593Smuzhiyun #define XPKT_OK_M		BIT(4)
138*4882a593Smuzhiyun #define XPKT_LOST_M		BIT(5)
139*4882a593Smuzhiyun #define RPKT_SAV_M		BIT(6)
140*4882a593Smuzhiyun #define RPKT_LOST_M		BIT(7)
141*4882a593Smuzhiyun #define AHB_ERR_M		BIT(8)
142*4882a593Smuzhiyun #define PHYSTS_CHG_M		BIT(9)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* REG_MAC_MS_ADDRESS */
145*4882a593Smuzhiyun #define MAC_MADR_MASK		0xffff	/* 2 MSB MAC address */
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* REG_INT_TIMER_CTRL */
148*4882a593Smuzhiyun #define TXINT_TIME_SEL		BIT(15)	/* TX cycle time period */
149*4882a593Smuzhiyun #define TXINT_THR_MASK		0x7000
150*4882a593Smuzhiyun #define TXINT_CNT_MASK		0xf00
151*4882a593Smuzhiyun #define RXINT_TIME_SEL		BIT(7)	/* RX cycle time period */
152*4882a593Smuzhiyun #define RXINT_THR_MASK		0x70
153*4882a593Smuzhiyun #define RXINT_CNT_MASK		0xF
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* REG_APOLL_TIMER_CTRL */
156*4882a593Smuzhiyun #define TXPOLL_TIME_SEL		BIT(12)	/* TX poll time period */
157*4882a593Smuzhiyun #define TXPOLL_CNT_MASK		0xf00
158*4882a593Smuzhiyun #define TXPOLL_CNT_SHIFT_BIT	8
159*4882a593Smuzhiyun #define RXPOLL_TIME_SEL		BIT(4)	/* RX poll time period */
160*4882a593Smuzhiyun #define RXPOLL_CNT_MASK		0xF
161*4882a593Smuzhiyun #define RXPOLL_CNT_SHIFT_BIT	0
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* REG_DMA_BLEN_CTRL */
164*4882a593Smuzhiyun #define RX_THR_EN		BIT(9)	/* RX FIFO threshold arbitration */
165*4882a593Smuzhiyun #define RXFIFO_HTHR_MASK	0x1c0
166*4882a593Smuzhiyun #define RXFIFO_LTHR_MASK	0x38
167*4882a593Smuzhiyun #define INCR16_EN		BIT(2)	/* AHB bus INCR16 burst command */
168*4882a593Smuzhiyun #define INCR8_EN		BIT(1)	/* AHB bus INCR8 burst command */
169*4882a593Smuzhiyun #define INCR4_EN		BIT(0)	/* AHB bus INCR4 burst command */
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* REG_MAC_CTRL */
172*4882a593Smuzhiyun #define RX_BROADPKT		BIT(17)	/* receive broadcast packets */
173*4882a593Smuzhiyun #define RX_MULTIPKT		BIT(16)	/* receive all multicast packets */
174*4882a593Smuzhiyun #define FULLDUP			BIT(15)	/* full duplex */
175*4882a593Smuzhiyun #define CRC_APD			BIT(14)	/* append CRC to transmitted packet */
176*4882a593Smuzhiyun #define RCV_ALL			BIT(12)	/* ignore incoming packet destination */
177*4882a593Smuzhiyun #define RX_FTL			BIT(11)	/* accept packets larger than 1518 B */
178*4882a593Smuzhiyun #define RX_RUNT			BIT(10)	/* accept packets smaller than 64 B */
179*4882a593Smuzhiyun #define HT_MULTI_EN		BIT(9)	/* accept on hash and mcast pass */
180*4882a593Smuzhiyun #define RCV_EN			BIT(8)	/* receiver enable */
181*4882a593Smuzhiyun #define ENRX_IN_HALFTX		BIT(6)	/* enable receive in half duplex mode */
182*4882a593Smuzhiyun #define XMT_EN			BIT(5)	/* transmit enable */
183*4882a593Smuzhiyun #define CRC_DIS			BIT(4)	/* disable CRC check when receiving */
184*4882a593Smuzhiyun #define LOOP_EN			BIT(3)	/* internal loop-back */
185*4882a593Smuzhiyun #define SW_RST			BIT(2)	/* software reset, last 64 AHB clocks */
186*4882a593Smuzhiyun #define RDMA_EN			BIT(1)	/* enable receive DMA chan */
187*4882a593Smuzhiyun #define XDMA_EN			BIT(0)	/* enable transmit DMA chan */
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* REG_MAC_STATUS */
190*4882a593Smuzhiyun #define COL_EXCEED		BIT(11)	/* more than 16 collisions */
191*4882a593Smuzhiyun #define LATE_COL		BIT(10)	/* transmit late collision detected */
192*4882a593Smuzhiyun #define XPKT_LOST		BIT(9)	/* transmit to ethernet lost */
193*4882a593Smuzhiyun #define XPKT_OK			BIT(8)	/* transmit to ethernet success */
194*4882a593Smuzhiyun #define RUNT_MAC_STS		BIT(7)	/* receive runt detected */
195*4882a593Smuzhiyun #define FTL_MAC_STS		BIT(6)	/* receive frame too long detected */
196*4882a593Smuzhiyun #define CRC_ERR_MAC_STS		BIT(5)
197*4882a593Smuzhiyun #define RPKT_LOST		BIT(4)	/* RX FIFO full, receive failed */
198*4882a593Smuzhiyun #define RPKT_SAVE		BIT(3)	/* RX FIFO receive success */
199*4882a593Smuzhiyun #define COL			BIT(2)	/* collision, incoming packet dropped */
200*4882a593Smuzhiyun #define MCPU_BROADCAST		BIT(1)
201*4882a593Smuzhiyun #define MCPU_MULTICAST		BIT(0)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /* REG_PHY_CTRL */
204*4882a593Smuzhiyun #define MIIWR			BIT(27)	/* init write sequence (auto cleared)*/
205*4882a593Smuzhiyun #define MIIRD			BIT(26)
206*4882a593Smuzhiyun #define REGAD_MASK		0x3e00000
207*4882a593Smuzhiyun #define PHYAD_MASK		0x1f0000
208*4882a593Smuzhiyun #define MIIRDATA_MASK		0xffff
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /* REG_PHY_WRITE_DATA */
211*4882a593Smuzhiyun #define MIIWDATA_MASK		0xffff
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* REG_FLOW_CTRL */
214*4882a593Smuzhiyun #define PAUSE_TIME_MASK		0xffff0000
215*4882a593Smuzhiyun #define FC_HIGH_MASK		0xf000
216*4882a593Smuzhiyun #define FC_LOW_MASK		0xf00
217*4882a593Smuzhiyun #define RX_PAUSE		BIT(4)	/* receive pause frame */
218*4882a593Smuzhiyun #define TX_PAUSED		BIT(3)	/* transmit pause due to receive */
219*4882a593Smuzhiyun #define FCTHR_EN		BIT(2)	/* enable threshold mode. */
220*4882a593Smuzhiyun #define TX_PAUSE		BIT(1)	/* transmit pause frame */
221*4882a593Smuzhiyun #define FC_EN			BIT(0)	/* flow control mode enable */
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* REG_BACK_PRESSURE */
224*4882a593Smuzhiyun #define BACKP_LOW_MASK		0xf00
225*4882a593Smuzhiyun #define BACKP_JAM_LEN_MASK	0xf0
226*4882a593Smuzhiyun #define BACKP_MODE		BIT(1)	/* address mode */
227*4882a593Smuzhiyun #define BACKP_ENABLE		BIT(0)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* REG_TEST_SEED */
230*4882a593Smuzhiyun #define TEST_SEED_MASK		0x3fff
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /* REG_DMA_FIFO_STATE */
233*4882a593Smuzhiyun #define TX_DMA_REQUEST		BIT(31)
234*4882a593Smuzhiyun #define RX_DMA_REQUEST		BIT(30)
235*4882a593Smuzhiyun #define TX_DMA_GRANT		BIT(29)
236*4882a593Smuzhiyun #define RX_DMA_GRANT		BIT(28)
237*4882a593Smuzhiyun #define TX_FIFO_EMPTY		BIT(27)
238*4882a593Smuzhiyun #define RX_FIFO_EMPTY		BIT(26)
239*4882a593Smuzhiyun #define TX_DMA2_SM_MASK		0x7000
240*4882a593Smuzhiyun #define TX_DMA1_SM_MASK		0xf00
241*4882a593Smuzhiyun #define RX_DMA2_SM_MASK		0x70
242*4882a593Smuzhiyun #define RX_DMA1_SM_MASK		0xF
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* REG_TEST_MODE */
245*4882a593Smuzhiyun #define SINGLE_PKT		BIT(26)	/* single packet mode */
246*4882a593Smuzhiyun #define PTIMER_TEST		BIT(25)	/* automatic polling timer test mode */
247*4882a593Smuzhiyun #define ITIMER_TEST		BIT(24)	/* interrupt timer test mode */
248*4882a593Smuzhiyun #define TEST_SEED_SELECT	BIT(22)
249*4882a593Smuzhiyun #define SEED_SELECT		BIT(21)
250*4882a593Smuzhiyun #define TEST_MODE		BIT(20)
251*4882a593Smuzhiyun #define TEST_TIME_MASK		0xffc00
252*4882a593Smuzhiyun #define TEST_EXCEL_MASK		0x3e0
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* REG_TX_COL_COUNTER */
255*4882a593Smuzhiyun #define TX_MCOL_MASK		0xffff0000
256*4882a593Smuzhiyun #define TX_MCOL_SHIFT_BIT	16
257*4882a593Smuzhiyun #define TX_SCOL_MASK		0xffff
258*4882a593Smuzhiyun #define TX_SCOL_SHIFT_BIT	0
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /* REG_RPF_AEP_COUNTER */
261*4882a593Smuzhiyun #define RPF_MASK		0xffff0000
262*4882a593Smuzhiyun #define RPF_SHIFT_BIT		16
263*4882a593Smuzhiyun #define AEP_MASK		0xffff
264*4882a593Smuzhiyun #define AEP_SHIFT_BIT		0
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /* REG_XM_PG_COUNTER */
267*4882a593Smuzhiyun #define XM_MASK			0xffff0000
268*4882a593Smuzhiyun #define XM_SHIFT_BIT		16
269*4882a593Smuzhiyun #define PG_MASK			0xffff
270*4882a593Smuzhiyun #define PG_SHIFT_BIT		0
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /* REG_RUNT_TLC_COUNTER */
273*4882a593Smuzhiyun #define RUNT_CNT_MASK		0xffff0000
274*4882a593Smuzhiyun #define RUNT_CNT_SHIFT_BIT	16
275*4882a593Smuzhiyun #define TLCC_MASK		0xffff
276*4882a593Smuzhiyun #define TLCC_SHIFT_BIT		0
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* REG_CRC_FTL_COUNTER */
279*4882a593Smuzhiyun #define CRCER_CNT_MASK		0xffff0000
280*4882a593Smuzhiyun #define CRCER_CNT_SHIFT_BIT	16
281*4882a593Smuzhiyun #define FTL_CNT_MASK		0xffff
282*4882a593Smuzhiyun #define FTL_CNT_SHIFT_BIT	0
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /* REG_RLC_RCC_COUNTER */
285*4882a593Smuzhiyun #define RLC_MASK		0xffff0000
286*4882a593Smuzhiyun #define RLC_SHIFT_BIT		16
287*4882a593Smuzhiyun #define RCC_MASK		0xffff
288*4882a593Smuzhiyun #define RCC_SHIFT_BIT		0
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /* REG_PHY_STATUS */
291*4882a593Smuzhiyun #define AN_COMPLETE		0x20
292*4882a593Smuzhiyun #define LINK_STATUS		0x4
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun struct moxart_mac_priv_t {
295*4882a593Smuzhiyun 	struct platform_device *pdev;
296*4882a593Smuzhiyun 	void __iomem *base;
297*4882a593Smuzhiyun 	unsigned int reg_maccr;
298*4882a593Smuzhiyun 	unsigned int reg_imr;
299*4882a593Smuzhiyun 	struct napi_struct napi;
300*4882a593Smuzhiyun 	struct net_device *ndev;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	dma_addr_t rx_base;
303*4882a593Smuzhiyun 	dma_addr_t rx_mapping[RX_DESC_NUM];
304*4882a593Smuzhiyun 	void *rx_desc_base;
305*4882a593Smuzhiyun 	unsigned char *rx_buf_base;
306*4882a593Smuzhiyun 	unsigned char *rx_buf[RX_DESC_NUM];
307*4882a593Smuzhiyun 	unsigned int rx_head;
308*4882a593Smuzhiyun 	unsigned int rx_buf_size;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	dma_addr_t tx_base;
311*4882a593Smuzhiyun 	dma_addr_t tx_mapping[TX_DESC_NUM];
312*4882a593Smuzhiyun 	void *tx_desc_base;
313*4882a593Smuzhiyun 	unsigned char *tx_buf_base;
314*4882a593Smuzhiyun 	unsigned char *tx_buf[RX_DESC_NUM];
315*4882a593Smuzhiyun 	unsigned int tx_head;
316*4882a593Smuzhiyun 	unsigned int tx_buf_size;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	spinlock_t txlock;
319*4882a593Smuzhiyun 	unsigned int tx_len[TX_DESC_NUM];
320*4882a593Smuzhiyun 	struct sk_buff *tx_skb[TX_DESC_NUM];
321*4882a593Smuzhiyun 	unsigned int tx_tail;
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #if TX_BUF_SIZE >= TX_BUF_SIZE_MAX
325*4882a593Smuzhiyun #error MOXA ART Ethernet device driver TX buffer is too large!
326*4882a593Smuzhiyun #endif
327*4882a593Smuzhiyun #if RX_BUF_SIZE >= RX_BUF_SIZE_MAX
328*4882a593Smuzhiyun #error MOXA ART Ethernet device driver RX buffer is too large!
329*4882a593Smuzhiyun #endif
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #endif
332