1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */ 2*4882a593Smuzhiyun /* Copyright (C) 2018 Microchip Technology Inc. */ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun #ifndef _LAN743X_H 5*4882a593Smuzhiyun #define _LAN743X_H 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #include <linux/phy.h> 8*4882a593Smuzhiyun #include "lan743x_ptp.h" 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #define DRIVER_AUTHOR "Bryan Whitehead <Bryan.Whitehead@microchip.com>" 11*4882a593Smuzhiyun #define DRIVER_DESC "LAN743x PCIe Gigabit Ethernet Driver" 12*4882a593Smuzhiyun #define DRIVER_NAME "lan743x" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /* Register Definitions */ 15*4882a593Smuzhiyun #define ID_REV (0x00) 16*4882a593Smuzhiyun #define ID_REV_ID_MASK_ (0xFFFF0000) 17*4882a593Smuzhiyun #define ID_REV_ID_LAN7430_ (0x74300000) 18*4882a593Smuzhiyun #define ID_REV_ID_LAN7431_ (0x74310000) 19*4882a593Smuzhiyun #define ID_REV_IS_VALID_CHIP_ID_(id_rev) \ 20*4882a593Smuzhiyun (((id_rev) & 0xFFF00000) == 0x74300000) 21*4882a593Smuzhiyun #define ID_REV_CHIP_REV_MASK_ (0x0000FFFF) 22*4882a593Smuzhiyun #define ID_REV_CHIP_REV_A0_ (0x00000000) 23*4882a593Smuzhiyun #define ID_REV_CHIP_REV_B0_ (0x00000010) 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define FPGA_REV (0x04) 26*4882a593Smuzhiyun #define FPGA_REV_GET_MINOR_(fpga_rev) (((fpga_rev) >> 8) & 0x000000FF) 27*4882a593Smuzhiyun #define FPGA_REV_GET_MAJOR_(fpga_rev) ((fpga_rev) & 0x000000FF) 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define HW_CFG (0x010) 30*4882a593Smuzhiyun #define HW_CFG_RELOAD_TYPE_ALL_ (0x00000FC0) 31*4882a593Smuzhiyun #define HW_CFG_EE_OTP_RELOAD_ BIT(4) 32*4882a593Smuzhiyun #define HW_CFG_LRST_ BIT(1) 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define PMT_CTL (0x014) 35*4882a593Smuzhiyun #define PMT_CTL_ETH_PHY_D3_COLD_OVR_ BIT(27) 36*4882a593Smuzhiyun #define PMT_CTL_MAC_D3_RX_CLK_OVR_ BIT(25) 37*4882a593Smuzhiyun #define PMT_CTL_ETH_PHY_EDPD_PLL_CTL_ BIT(24) 38*4882a593Smuzhiyun #define PMT_CTL_ETH_PHY_D3_OVR_ BIT(23) 39*4882a593Smuzhiyun #define PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_ BIT(18) 40*4882a593Smuzhiyun #define PMT_CTL_GPIO_WAKEUP_EN_ BIT(15) 41*4882a593Smuzhiyun #define PMT_CTL_EEE_WAKEUP_EN_ BIT(13) 42*4882a593Smuzhiyun #define PMT_CTL_READY_ BIT(7) 43*4882a593Smuzhiyun #define PMT_CTL_ETH_PHY_RST_ BIT(4) 44*4882a593Smuzhiyun #define PMT_CTL_WOL_EN_ BIT(3) 45*4882a593Smuzhiyun #define PMT_CTL_ETH_PHY_WAKE_EN_ BIT(2) 46*4882a593Smuzhiyun #define PMT_CTL_WUPS_MASK_ (0x00000003) 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define DP_SEL (0x024) 49*4882a593Smuzhiyun #define DP_SEL_DPRDY_ BIT(31) 50*4882a593Smuzhiyun #define DP_SEL_MASK_ (0x0000001F) 51*4882a593Smuzhiyun #define DP_SEL_RFE_RAM (0x00000001) 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun #define DP_SEL_VHF_HASH_LEN (16) 54*4882a593Smuzhiyun #define DP_SEL_VHF_VLAN_LEN (128) 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define DP_CMD (0x028) 57*4882a593Smuzhiyun #define DP_CMD_WRITE_ (0x00000001) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define DP_ADDR (0x02C) 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define DP_DATA_0 (0x030) 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #define E2P_CMD (0x040) 64*4882a593Smuzhiyun #define E2P_CMD_EPC_BUSY_ BIT(31) 65*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_WRITE_ (0x30000000) 66*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_EWEN_ (0x20000000) 67*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_READ_ (0x00000000) 68*4882a593Smuzhiyun #define E2P_CMD_EPC_TIMEOUT_ BIT(10) 69*4882a593Smuzhiyun #define E2P_CMD_EPC_ADDR_MASK_ (0x000001FF) 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun #define E2P_DATA (0x044) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define GPIO_CFG0 (0x050) 74*4882a593Smuzhiyun #define GPIO_CFG0_GPIO_DIR_BIT_(bit) BIT(16 + (bit)) 75*4882a593Smuzhiyun #define GPIO_CFG0_GPIO_DATA_BIT_(bit) BIT(0 + (bit)) 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define GPIO_CFG1 (0x054) 78*4882a593Smuzhiyun #define GPIO_CFG1_GPIOEN_BIT_(bit) BIT(16 + (bit)) 79*4882a593Smuzhiyun #define GPIO_CFG1_GPIOBUF_BIT_(bit) BIT(0 + (bit)) 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun #define GPIO_CFG2 (0x058) 82*4882a593Smuzhiyun #define GPIO_CFG2_1588_POL_BIT_(bit) BIT(0 + (bit)) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define GPIO_CFG3 (0x05C) 85*4882a593Smuzhiyun #define GPIO_CFG3_1588_CH_SEL_BIT_(bit) BIT(16 + (bit)) 86*4882a593Smuzhiyun #define GPIO_CFG3_1588_OE_BIT_(bit) BIT(0 + (bit)) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define FCT_RX_CTL (0xAC) 89*4882a593Smuzhiyun #define FCT_RX_CTL_EN_(channel) BIT(28 + (channel)) 90*4882a593Smuzhiyun #define FCT_RX_CTL_DIS_(channel) BIT(24 + (channel)) 91*4882a593Smuzhiyun #define FCT_RX_CTL_RESET_(channel) BIT(20 + (channel)) 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define FCT_TX_CTL (0xC4) 94*4882a593Smuzhiyun #define FCT_TX_CTL_EN_(channel) BIT(28 + (channel)) 95*4882a593Smuzhiyun #define FCT_TX_CTL_DIS_(channel) BIT(24 + (channel)) 96*4882a593Smuzhiyun #define FCT_TX_CTL_RESET_(channel) BIT(20 + (channel)) 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define FCT_FLOW(rx_channel) (0xE0 + ((rx_channel) << 2)) 99*4882a593Smuzhiyun #define FCT_FLOW_CTL_OFF_THRESHOLD_ (0x00007F00) 100*4882a593Smuzhiyun #define FCT_FLOW_CTL_OFF_THRESHOLD_SET_(value) \ 101*4882a593Smuzhiyun ((value << 8) & FCT_FLOW_CTL_OFF_THRESHOLD_) 102*4882a593Smuzhiyun #define FCT_FLOW_CTL_REQ_EN_ BIT(7) 103*4882a593Smuzhiyun #define FCT_FLOW_CTL_ON_THRESHOLD_ (0x0000007F) 104*4882a593Smuzhiyun #define FCT_FLOW_CTL_ON_THRESHOLD_SET_(value) \ 105*4882a593Smuzhiyun ((value << 0) & FCT_FLOW_CTL_ON_THRESHOLD_) 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define MAC_CR (0x100) 108*4882a593Smuzhiyun #define MAC_CR_MII_EN_ BIT(19) 109*4882a593Smuzhiyun #define MAC_CR_EEE_EN_ BIT(17) 110*4882a593Smuzhiyun #define MAC_CR_ADD_ BIT(12) 111*4882a593Smuzhiyun #define MAC_CR_ASD_ BIT(11) 112*4882a593Smuzhiyun #define MAC_CR_CNTR_RST_ BIT(5) 113*4882a593Smuzhiyun #define MAC_CR_DPX_ BIT(3) 114*4882a593Smuzhiyun #define MAC_CR_CFG_H_ BIT(2) 115*4882a593Smuzhiyun #define MAC_CR_CFG_L_ BIT(1) 116*4882a593Smuzhiyun #define MAC_CR_RST_ BIT(0) 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define MAC_RX (0x104) 119*4882a593Smuzhiyun #define MAC_RX_MAX_SIZE_SHIFT_ (16) 120*4882a593Smuzhiyun #define MAC_RX_MAX_SIZE_MASK_ (0x3FFF0000) 121*4882a593Smuzhiyun #define MAC_RX_RXD_ BIT(1) 122*4882a593Smuzhiyun #define MAC_RX_RXEN_ BIT(0) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define MAC_TX (0x108) 125*4882a593Smuzhiyun #define MAC_TX_TXD_ BIT(1) 126*4882a593Smuzhiyun #define MAC_TX_TXEN_ BIT(0) 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #define MAC_FLOW (0x10C) 129*4882a593Smuzhiyun #define MAC_FLOW_CR_TX_FCEN_ BIT(30) 130*4882a593Smuzhiyun #define MAC_FLOW_CR_RX_FCEN_ BIT(29) 131*4882a593Smuzhiyun #define MAC_FLOW_CR_FCPT_MASK_ (0x0000FFFF) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define MAC_RX_ADDRH (0x118) 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun #define MAC_RX_ADDRL (0x11C) 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define MAC_MII_ACC (0x120) 138*4882a593Smuzhiyun #define MAC_MII_ACC_PHY_ADDR_SHIFT_ (11) 139*4882a593Smuzhiyun #define MAC_MII_ACC_PHY_ADDR_MASK_ (0x0000F800) 140*4882a593Smuzhiyun #define MAC_MII_ACC_MIIRINDA_SHIFT_ (6) 141*4882a593Smuzhiyun #define MAC_MII_ACC_MIIRINDA_MASK_ (0x000007C0) 142*4882a593Smuzhiyun #define MAC_MII_ACC_MII_READ_ (0x00000000) 143*4882a593Smuzhiyun #define MAC_MII_ACC_MII_WRITE_ (0x00000002) 144*4882a593Smuzhiyun #define MAC_MII_ACC_MII_BUSY_ BIT(0) 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #define MAC_MII_DATA (0x124) 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun #define MAC_EEE_TX_LPI_REQ_DLY_CNT (0x130) 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun #define MAC_WUCSR (0x140) 151*4882a593Smuzhiyun #define MAC_WUCSR_RFE_WAKE_EN_ BIT(14) 152*4882a593Smuzhiyun #define MAC_WUCSR_PFDA_EN_ BIT(3) 153*4882a593Smuzhiyun #define MAC_WUCSR_WAKE_EN_ BIT(2) 154*4882a593Smuzhiyun #define MAC_WUCSR_MPEN_ BIT(1) 155*4882a593Smuzhiyun #define MAC_WUCSR_BCST_EN_ BIT(0) 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define MAC_WK_SRC (0x144) 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define MAC_WUF_CFG0 (0x150) 160*4882a593Smuzhiyun #define MAC_NUM_OF_WUF_CFG (32) 161*4882a593Smuzhiyun #define MAC_WUF_CFG_BEGIN (MAC_WUF_CFG0) 162*4882a593Smuzhiyun #define MAC_WUF_CFG(index) (MAC_WUF_CFG_BEGIN + (4 * (index))) 163*4882a593Smuzhiyun #define MAC_WUF_CFG_EN_ BIT(31) 164*4882a593Smuzhiyun #define MAC_WUF_CFG_TYPE_MCAST_ (0x02000000) 165*4882a593Smuzhiyun #define MAC_WUF_CFG_TYPE_ALL_ (0x01000000) 166*4882a593Smuzhiyun #define MAC_WUF_CFG_OFFSET_SHIFT_ (16) 167*4882a593Smuzhiyun #define MAC_WUF_CFG_CRC16_MASK_ (0x0000FFFF) 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define MAC_WUF_MASK0_0 (0x200) 170*4882a593Smuzhiyun #define MAC_WUF_MASK0_1 (0x204) 171*4882a593Smuzhiyun #define MAC_WUF_MASK0_2 (0x208) 172*4882a593Smuzhiyun #define MAC_WUF_MASK0_3 (0x20C) 173*4882a593Smuzhiyun #define MAC_WUF_MASK0_BEGIN (MAC_WUF_MASK0_0) 174*4882a593Smuzhiyun #define MAC_WUF_MASK1_BEGIN (MAC_WUF_MASK0_1) 175*4882a593Smuzhiyun #define MAC_WUF_MASK2_BEGIN (MAC_WUF_MASK0_2) 176*4882a593Smuzhiyun #define MAC_WUF_MASK3_BEGIN (MAC_WUF_MASK0_3) 177*4882a593Smuzhiyun #define MAC_WUF_MASK0(index) (MAC_WUF_MASK0_BEGIN + (0x10 * (index))) 178*4882a593Smuzhiyun #define MAC_WUF_MASK1(index) (MAC_WUF_MASK1_BEGIN + (0x10 * (index))) 179*4882a593Smuzhiyun #define MAC_WUF_MASK2(index) (MAC_WUF_MASK2_BEGIN + (0x10 * (index))) 180*4882a593Smuzhiyun #define MAC_WUF_MASK3(index) (MAC_WUF_MASK3_BEGIN + (0x10 * (index))) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* offset 0x400 - 0x500, x may range from 0 to 32, for a total of 33 entries */ 183*4882a593Smuzhiyun #define RFE_ADDR_FILT_HI(x) (0x400 + (8 * (x))) 184*4882a593Smuzhiyun #define RFE_ADDR_FILT_HI_VALID_ BIT(31) 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun /* offset 0x404 - 0x504, x may range from 0 to 32, for a total of 33 entries */ 187*4882a593Smuzhiyun #define RFE_ADDR_FILT_LO(x) (0x404 + (8 * (x))) 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define RFE_CTL (0x508) 190*4882a593Smuzhiyun #define RFE_CTL_AB_ BIT(10) 191*4882a593Smuzhiyun #define RFE_CTL_AM_ BIT(9) 192*4882a593Smuzhiyun #define RFE_CTL_AU_ BIT(8) 193*4882a593Smuzhiyun #define RFE_CTL_MCAST_HASH_ BIT(3) 194*4882a593Smuzhiyun #define RFE_CTL_DA_PERFECT_ BIT(1) 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define RFE_RSS_CFG (0x554) 197*4882a593Smuzhiyun #define RFE_RSS_CFG_UDP_IPV6_EX_ BIT(16) 198*4882a593Smuzhiyun #define RFE_RSS_CFG_TCP_IPV6_EX_ BIT(15) 199*4882a593Smuzhiyun #define RFE_RSS_CFG_IPV6_EX_ BIT(14) 200*4882a593Smuzhiyun #define RFE_RSS_CFG_UDP_IPV6_ BIT(13) 201*4882a593Smuzhiyun #define RFE_RSS_CFG_TCP_IPV6_ BIT(12) 202*4882a593Smuzhiyun #define RFE_RSS_CFG_IPV6_ BIT(11) 203*4882a593Smuzhiyun #define RFE_RSS_CFG_UDP_IPV4_ BIT(10) 204*4882a593Smuzhiyun #define RFE_RSS_CFG_TCP_IPV4_ BIT(9) 205*4882a593Smuzhiyun #define RFE_RSS_CFG_IPV4_ BIT(8) 206*4882a593Smuzhiyun #define RFE_RSS_CFG_VALID_HASH_BITS_ (0x000000E0) 207*4882a593Smuzhiyun #define RFE_RSS_CFG_RSS_QUEUE_ENABLE_ BIT(2) 208*4882a593Smuzhiyun #define RFE_RSS_CFG_RSS_HASH_STORE_ BIT(1) 209*4882a593Smuzhiyun #define RFE_RSS_CFG_RSS_ENABLE_ BIT(0) 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #define RFE_HASH_KEY(index) (0x558 + (index << 2)) 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define RFE_INDX(index) (0x580 + (index << 2)) 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define MAC_WUCSR2 (0x600) 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define INT_STS (0x780) 218*4882a593Smuzhiyun #define INT_BIT_DMA_RX_(channel) BIT(24 + (channel)) 219*4882a593Smuzhiyun #define INT_BIT_ALL_RX_ (0x0F000000) 220*4882a593Smuzhiyun #define INT_BIT_DMA_TX_(channel) BIT(16 + (channel)) 221*4882a593Smuzhiyun #define INT_BIT_ALL_TX_ (0x000F0000) 222*4882a593Smuzhiyun #define INT_BIT_SW_GP_ BIT(9) 223*4882a593Smuzhiyun #define INT_BIT_1588_ BIT(7) 224*4882a593Smuzhiyun #define INT_BIT_ALL_OTHER_ (INT_BIT_SW_GP_ | INT_BIT_1588_) 225*4882a593Smuzhiyun #define INT_BIT_MAS_ BIT(0) 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun #define INT_SET (0x784) 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun #define INT_EN_SET (0x788) 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun #define INT_EN_CLR (0x78C) 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define INT_STS_R2C (0x790) 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun #define INT_VEC_EN_SET (0x794) 236*4882a593Smuzhiyun #define INT_VEC_EN_CLR (0x798) 237*4882a593Smuzhiyun #define INT_VEC_EN_AUTO_CLR (0x79C) 238*4882a593Smuzhiyun #define INT_VEC_EN_(vector_index) BIT(0 + vector_index) 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #define INT_VEC_MAP0 (0x7A0) 241*4882a593Smuzhiyun #define INT_VEC_MAP0_RX_VEC_(channel, vector) \ 242*4882a593Smuzhiyun (((u32)(vector)) << ((channel) << 2)) 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #define INT_VEC_MAP1 (0x7A4) 245*4882a593Smuzhiyun #define INT_VEC_MAP1_TX_VEC_(channel, vector) \ 246*4882a593Smuzhiyun (((u32)(vector)) << ((channel) << 2)) 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define INT_VEC_MAP2 (0x7A8) 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun #define INT_MOD_MAP0 (0x7B0) 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define INT_MOD_MAP1 (0x7B4) 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun #define INT_MOD_MAP2 (0x7B8) 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #define INT_MOD_CFG0 (0x7C0) 257*4882a593Smuzhiyun #define INT_MOD_CFG1 (0x7C4) 258*4882a593Smuzhiyun #define INT_MOD_CFG2 (0x7C8) 259*4882a593Smuzhiyun #define INT_MOD_CFG3 (0x7CC) 260*4882a593Smuzhiyun #define INT_MOD_CFG4 (0x7D0) 261*4882a593Smuzhiyun #define INT_MOD_CFG5 (0x7D4) 262*4882a593Smuzhiyun #define INT_MOD_CFG6 (0x7D8) 263*4882a593Smuzhiyun #define INT_MOD_CFG7 (0x7DC) 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun #define PTP_CMD_CTL (0x0A00) 266*4882a593Smuzhiyun #define PTP_CMD_CTL_PTP_CLK_STP_NSEC_ BIT(6) 267*4882a593Smuzhiyun #define PTP_CMD_CTL_PTP_CLOCK_STEP_SEC_ BIT(5) 268*4882a593Smuzhiyun #define PTP_CMD_CTL_PTP_CLOCK_LOAD_ BIT(4) 269*4882a593Smuzhiyun #define PTP_CMD_CTL_PTP_CLOCK_READ_ BIT(3) 270*4882a593Smuzhiyun #define PTP_CMD_CTL_PTP_ENABLE_ BIT(2) 271*4882a593Smuzhiyun #define PTP_CMD_CTL_PTP_DISABLE_ BIT(1) 272*4882a593Smuzhiyun #define PTP_CMD_CTL_PTP_RESET_ BIT(0) 273*4882a593Smuzhiyun #define PTP_GENERAL_CONFIG (0x0A04) 274*4882a593Smuzhiyun #define PTP_GENERAL_CONFIG_CLOCK_EVENT_X_MASK_(channel) \ 275*4882a593Smuzhiyun (0x7 << (1 + ((channel) << 2))) 276*4882a593Smuzhiyun #define PTP_GENERAL_CONFIG_CLOCK_EVENT_100NS_ (0) 277*4882a593Smuzhiyun #define PTP_GENERAL_CONFIG_CLOCK_EVENT_10US_ (1) 278*4882a593Smuzhiyun #define PTP_GENERAL_CONFIG_CLOCK_EVENT_100US_ (2) 279*4882a593Smuzhiyun #define PTP_GENERAL_CONFIG_CLOCK_EVENT_1MS_ (3) 280*4882a593Smuzhiyun #define PTP_GENERAL_CONFIG_CLOCK_EVENT_10MS_ (4) 281*4882a593Smuzhiyun #define PTP_GENERAL_CONFIG_CLOCK_EVENT_200MS_ (5) 282*4882a593Smuzhiyun #define PTP_GENERAL_CONFIG_CLOCK_EVENT_X_SET_(channel, value) \ 283*4882a593Smuzhiyun (((value) & 0x7) << (1 + ((channel) << 2))) 284*4882a593Smuzhiyun #define PTP_GENERAL_CONFIG_RELOAD_ADD_X_(channel) (BIT((channel) << 2)) 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #define PTP_INT_STS (0x0A08) 287*4882a593Smuzhiyun #define PTP_INT_EN_SET (0x0A0C) 288*4882a593Smuzhiyun #define PTP_INT_EN_CLR (0x0A10) 289*4882a593Smuzhiyun #define PTP_INT_BIT_TX_SWTS_ERR_ BIT(13) 290*4882a593Smuzhiyun #define PTP_INT_BIT_TX_TS_ BIT(12) 291*4882a593Smuzhiyun #define PTP_INT_BIT_TIMER_B_ BIT(1) 292*4882a593Smuzhiyun #define PTP_INT_BIT_TIMER_A_ BIT(0) 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define PTP_CLOCK_SEC (0x0A14) 295*4882a593Smuzhiyun #define PTP_CLOCK_NS (0x0A18) 296*4882a593Smuzhiyun #define PTP_CLOCK_SUBNS (0x0A1C) 297*4882a593Smuzhiyun #define PTP_CLOCK_RATE_ADJ (0x0A20) 298*4882a593Smuzhiyun #define PTP_CLOCK_RATE_ADJ_DIR_ BIT(31) 299*4882a593Smuzhiyun #define PTP_CLOCK_STEP_ADJ (0x0A2C) 300*4882a593Smuzhiyun #define PTP_CLOCK_STEP_ADJ_DIR_ BIT(31) 301*4882a593Smuzhiyun #define PTP_CLOCK_STEP_ADJ_VALUE_MASK_ (0x3FFFFFFF) 302*4882a593Smuzhiyun #define PTP_CLOCK_TARGET_SEC_X(channel) (0x0A30 + ((channel) << 4)) 303*4882a593Smuzhiyun #define PTP_CLOCK_TARGET_NS_X(channel) (0x0A34 + ((channel) << 4)) 304*4882a593Smuzhiyun #define PTP_CLOCK_TARGET_RELOAD_SEC_X(channel) (0x0A38 + ((channel) << 4)) 305*4882a593Smuzhiyun #define PTP_CLOCK_TARGET_RELOAD_NS_X(channel) (0x0A3C + ((channel) << 4)) 306*4882a593Smuzhiyun #define PTP_LATENCY (0x0A5C) 307*4882a593Smuzhiyun #define PTP_LATENCY_TX_SET_(tx_latency) (((u32)(tx_latency)) << 16) 308*4882a593Smuzhiyun #define PTP_LATENCY_RX_SET_(rx_latency) \ 309*4882a593Smuzhiyun (((u32)(rx_latency)) & 0x0000FFFF) 310*4882a593Smuzhiyun #define PTP_CAP_INFO (0x0A60) 311*4882a593Smuzhiyun #define PTP_CAP_INFO_TX_TS_CNT_GET_(reg_val) (((reg_val) & 0x00000070) >> 4) 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun #define PTP_TX_MOD (0x0AA4) 314*4882a593Smuzhiyun #define PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_ (0x10000000) 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun #define PTP_TX_MOD2 (0x0AA8) 317*4882a593Smuzhiyun #define PTP_TX_MOD2_TX_PTP_CLR_UDPV4_CHKSUM_ (0x00000001) 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun #define PTP_TX_EGRESS_SEC (0x0AAC) 320*4882a593Smuzhiyun #define PTP_TX_EGRESS_NS (0x0AB0) 321*4882a593Smuzhiyun #define PTP_TX_EGRESS_NS_CAPTURE_CAUSE_MASK_ (0xC0000000) 322*4882a593Smuzhiyun #define PTP_TX_EGRESS_NS_CAPTURE_CAUSE_AUTO_ (0x00000000) 323*4882a593Smuzhiyun #define PTP_TX_EGRESS_NS_CAPTURE_CAUSE_SW_ (0x40000000) 324*4882a593Smuzhiyun #define PTP_TX_EGRESS_NS_TS_NS_MASK_ (0x3FFFFFFF) 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define PTP_TX_MSG_HEADER (0x0AB4) 327*4882a593Smuzhiyun #define PTP_TX_MSG_HEADER_MSG_TYPE_ (0x000F0000) 328*4882a593Smuzhiyun #define PTP_TX_MSG_HEADER_MSG_TYPE_SYNC_ (0x00000000) 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #define DMAC_CFG (0xC00) 331*4882a593Smuzhiyun #define DMAC_CFG_COAL_EN_ BIT(16) 332*4882a593Smuzhiyun #define DMAC_CFG_CH_ARB_SEL_RX_HIGH_ (0x00000000) 333*4882a593Smuzhiyun #define DMAC_CFG_MAX_READ_REQ_MASK_ (0x00000070) 334*4882a593Smuzhiyun #define DMAC_CFG_MAX_READ_REQ_SET_(val) \ 335*4882a593Smuzhiyun ((((u32)(val)) << 4) & DMAC_CFG_MAX_READ_REQ_MASK_) 336*4882a593Smuzhiyun #define DMAC_CFG_MAX_DSPACE_16_ (0x00000000) 337*4882a593Smuzhiyun #define DMAC_CFG_MAX_DSPACE_32_ (0x00000001) 338*4882a593Smuzhiyun #define DMAC_CFG_MAX_DSPACE_64_ BIT(1) 339*4882a593Smuzhiyun #define DMAC_CFG_MAX_DSPACE_128_ (0x00000003) 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun #define DMAC_COAL_CFG (0xC04) 342*4882a593Smuzhiyun #define DMAC_COAL_CFG_TIMER_LIMIT_MASK_ (0xFFF00000) 343*4882a593Smuzhiyun #define DMAC_COAL_CFG_TIMER_LIMIT_SET_(val) \ 344*4882a593Smuzhiyun ((((u32)(val)) << 20) & DMAC_COAL_CFG_TIMER_LIMIT_MASK_) 345*4882a593Smuzhiyun #define DMAC_COAL_CFG_TIMER_TX_START_ BIT(19) 346*4882a593Smuzhiyun #define DMAC_COAL_CFG_FLUSH_INTS_ BIT(18) 347*4882a593Smuzhiyun #define DMAC_COAL_CFG_INT_EXIT_COAL_ BIT(17) 348*4882a593Smuzhiyun #define DMAC_COAL_CFG_CSR_EXIT_COAL_ BIT(16) 349*4882a593Smuzhiyun #define DMAC_COAL_CFG_TX_THRES_MASK_ (0x0000FF00) 350*4882a593Smuzhiyun #define DMAC_COAL_CFG_TX_THRES_SET_(val) \ 351*4882a593Smuzhiyun ((((u32)(val)) << 8) & DMAC_COAL_CFG_TX_THRES_MASK_) 352*4882a593Smuzhiyun #define DMAC_COAL_CFG_RX_THRES_MASK_ (0x000000FF) 353*4882a593Smuzhiyun #define DMAC_COAL_CFG_RX_THRES_SET_(val) \ 354*4882a593Smuzhiyun (((u32)(val)) & DMAC_COAL_CFG_RX_THRES_MASK_) 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun #define DMAC_OBFF_CFG (0xC08) 357*4882a593Smuzhiyun #define DMAC_OBFF_TX_THRES_MASK_ (0x0000FF00) 358*4882a593Smuzhiyun #define DMAC_OBFF_TX_THRES_SET_(val) \ 359*4882a593Smuzhiyun ((((u32)(val)) << 8) & DMAC_OBFF_TX_THRES_MASK_) 360*4882a593Smuzhiyun #define DMAC_OBFF_RX_THRES_MASK_ (0x000000FF) 361*4882a593Smuzhiyun #define DMAC_OBFF_RX_THRES_SET_(val) \ 362*4882a593Smuzhiyun (((u32)(val)) & DMAC_OBFF_RX_THRES_MASK_) 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun #define DMAC_CMD (0xC0C) 365*4882a593Smuzhiyun #define DMAC_CMD_SWR_ BIT(31) 366*4882a593Smuzhiyun #define DMAC_CMD_TX_SWR_(channel) BIT(24 + (channel)) 367*4882a593Smuzhiyun #define DMAC_CMD_START_T_(channel) BIT(20 + (channel)) 368*4882a593Smuzhiyun #define DMAC_CMD_STOP_T_(channel) BIT(16 + (channel)) 369*4882a593Smuzhiyun #define DMAC_CMD_RX_SWR_(channel) BIT(8 + (channel)) 370*4882a593Smuzhiyun #define DMAC_CMD_START_R_(channel) BIT(4 + (channel)) 371*4882a593Smuzhiyun #define DMAC_CMD_STOP_R_(channel) BIT(0 + (channel)) 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun #define DMAC_INT_STS (0xC10) 374*4882a593Smuzhiyun #define DMAC_INT_EN_SET (0xC14) 375*4882a593Smuzhiyun #define DMAC_INT_EN_CLR (0xC18) 376*4882a593Smuzhiyun #define DMAC_INT_BIT_RXFRM_(channel) BIT(16 + (channel)) 377*4882a593Smuzhiyun #define DMAC_INT_BIT_TX_IOC_(channel) BIT(0 + (channel)) 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun #define RX_CFG_A(channel) (0xC40 + ((channel) << 6)) 380*4882a593Smuzhiyun #define RX_CFG_A_RX_WB_ON_INT_TMR_ BIT(30) 381*4882a593Smuzhiyun #define RX_CFG_A_RX_WB_THRES_MASK_ (0x1F000000) 382*4882a593Smuzhiyun #define RX_CFG_A_RX_WB_THRES_SET_(val) \ 383*4882a593Smuzhiyun ((((u32)(val)) << 24) & RX_CFG_A_RX_WB_THRES_MASK_) 384*4882a593Smuzhiyun #define RX_CFG_A_RX_PF_THRES_MASK_ (0x001F0000) 385*4882a593Smuzhiyun #define RX_CFG_A_RX_PF_THRES_SET_(val) \ 386*4882a593Smuzhiyun ((((u32)(val)) << 16) & RX_CFG_A_RX_PF_THRES_MASK_) 387*4882a593Smuzhiyun #define RX_CFG_A_RX_PF_PRI_THRES_MASK_ (0x00001F00) 388*4882a593Smuzhiyun #define RX_CFG_A_RX_PF_PRI_THRES_SET_(val) \ 389*4882a593Smuzhiyun ((((u32)(val)) << 8) & RX_CFG_A_RX_PF_PRI_THRES_MASK_) 390*4882a593Smuzhiyun #define RX_CFG_A_RX_HP_WB_EN_ BIT(5) 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #define RX_CFG_B(channel) (0xC44 + ((channel) << 6)) 393*4882a593Smuzhiyun #define RX_CFG_B_TS_ALL_RX_ BIT(29) 394*4882a593Smuzhiyun #define RX_CFG_B_RX_PAD_MASK_ (0x03000000) 395*4882a593Smuzhiyun #define RX_CFG_B_RX_PAD_0_ (0x00000000) 396*4882a593Smuzhiyun #define RX_CFG_B_RX_PAD_2_ (0x02000000) 397*4882a593Smuzhiyun #define RX_CFG_B_RDMABL_512_ (0x00040000) 398*4882a593Smuzhiyun #define RX_CFG_B_RX_RING_LEN_MASK_ (0x0000FFFF) 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #define RX_BASE_ADDRH(channel) (0xC48 + ((channel) << 6)) 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun #define RX_BASE_ADDRL(channel) (0xC4C + ((channel) << 6)) 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #define RX_HEAD_WRITEBACK_ADDRH(channel) (0xC50 + ((channel) << 6)) 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun #define RX_HEAD_WRITEBACK_ADDRL(channel) (0xC54 + ((channel) << 6)) 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun #define RX_HEAD(channel) (0xC58 + ((channel) << 6)) 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun #define RX_TAIL(channel) (0xC5C + ((channel) << 6)) 411*4882a593Smuzhiyun #define RX_TAIL_SET_TOP_INT_EN_ BIT(30) 412*4882a593Smuzhiyun #define RX_TAIL_SET_TOP_INT_VEC_EN_ BIT(29) 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun #define RX_CFG_C(channel) (0xC64 + ((channel) << 6)) 415*4882a593Smuzhiyun #define RX_CFG_C_RX_TOP_INT_EN_AUTO_CLR_ BIT(6) 416*4882a593Smuzhiyun #define RX_CFG_C_RX_INT_EN_R2C_ BIT(4) 417*4882a593Smuzhiyun #define RX_CFG_C_RX_DMA_INT_STS_AUTO_CLR_ BIT(3) 418*4882a593Smuzhiyun #define RX_CFG_C_RX_INT_STS_R2C_MODE_MASK_ (0x00000007) 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun #define TX_CFG_A(channel) (0xD40 + ((channel) << 6)) 421*4882a593Smuzhiyun #define TX_CFG_A_TX_HP_WB_ON_INT_TMR_ BIT(30) 422*4882a593Smuzhiyun #define TX_CFG_A_TX_TMR_HPWB_SEL_IOC_ (0x10000000) 423*4882a593Smuzhiyun #define TX_CFG_A_TX_PF_THRES_MASK_ (0x001F0000) 424*4882a593Smuzhiyun #define TX_CFG_A_TX_PF_THRES_SET_(value) \ 425*4882a593Smuzhiyun ((((u32)(value)) << 16) & TX_CFG_A_TX_PF_THRES_MASK_) 426*4882a593Smuzhiyun #define TX_CFG_A_TX_PF_PRI_THRES_MASK_ (0x00001F00) 427*4882a593Smuzhiyun #define TX_CFG_A_TX_PF_PRI_THRES_SET_(value) \ 428*4882a593Smuzhiyun ((((u32)(value)) << 8) & TX_CFG_A_TX_PF_PRI_THRES_MASK_) 429*4882a593Smuzhiyun #define TX_CFG_A_TX_HP_WB_EN_ BIT(5) 430*4882a593Smuzhiyun #define TX_CFG_A_TX_HP_WB_THRES_MASK_ (0x0000000F) 431*4882a593Smuzhiyun #define TX_CFG_A_TX_HP_WB_THRES_SET_(value) \ 432*4882a593Smuzhiyun (((u32)(value)) & TX_CFG_A_TX_HP_WB_THRES_MASK_) 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun #define TX_CFG_B(channel) (0xD44 + ((channel) << 6)) 435*4882a593Smuzhiyun #define TX_CFG_B_TDMABL_512_ (0x00040000) 436*4882a593Smuzhiyun #define TX_CFG_B_TX_RING_LEN_MASK_ (0x0000FFFF) 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun #define TX_BASE_ADDRH(channel) (0xD48 + ((channel) << 6)) 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun #define TX_BASE_ADDRL(channel) (0xD4C + ((channel) << 6)) 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun #define TX_HEAD_WRITEBACK_ADDRH(channel) (0xD50 + ((channel) << 6)) 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #define TX_HEAD_WRITEBACK_ADDRL(channel) (0xD54 + ((channel) << 6)) 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun #define TX_HEAD(channel) (0xD58 + ((channel) << 6)) 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun #define TX_TAIL(channel) (0xD5C + ((channel) << 6)) 449*4882a593Smuzhiyun #define TX_TAIL_SET_DMAC_INT_EN_ BIT(31) 450*4882a593Smuzhiyun #define TX_TAIL_SET_TOP_INT_EN_ BIT(30) 451*4882a593Smuzhiyun #define TX_TAIL_SET_TOP_INT_VEC_EN_ BIT(29) 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun #define TX_CFG_C(channel) (0xD64 + ((channel) << 6)) 454*4882a593Smuzhiyun #define TX_CFG_C_TX_TOP_INT_EN_AUTO_CLR_ BIT(6) 455*4882a593Smuzhiyun #define TX_CFG_C_TX_DMA_INT_EN_AUTO_CLR_ BIT(5) 456*4882a593Smuzhiyun #define TX_CFG_C_TX_INT_EN_R2C_ BIT(4) 457*4882a593Smuzhiyun #define TX_CFG_C_TX_DMA_INT_STS_AUTO_CLR_ BIT(3) 458*4882a593Smuzhiyun #define TX_CFG_C_TX_INT_STS_R2C_MODE_MASK_ (0x00000007) 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun #define OTP_PWR_DN (0x1000) 461*4882a593Smuzhiyun #define OTP_PWR_DN_PWRDN_N_ BIT(0) 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun #define OTP_ADDR_HIGH (0x1004) 464*4882a593Smuzhiyun #define OTP_ADDR_LOW (0x1008) 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun #define OTP_PRGM_DATA (0x1010) 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun #define OTP_PRGM_MODE (0x1014) 469*4882a593Smuzhiyun #define OTP_PRGM_MODE_BYTE_ BIT(0) 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun #define OTP_READ_DATA (0x1018) 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun #define OTP_FUNC_CMD (0x1020) 474*4882a593Smuzhiyun #define OTP_FUNC_CMD_READ_ BIT(0) 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun #define OTP_TST_CMD (0x1024) 477*4882a593Smuzhiyun #define OTP_TST_CMD_PRGVRFY_ BIT(3) 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun #define OTP_CMD_GO (0x1028) 480*4882a593Smuzhiyun #define OTP_CMD_GO_GO_ BIT(0) 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun #define OTP_STATUS (0x1030) 483*4882a593Smuzhiyun #define OTP_STATUS_BUSY_ BIT(0) 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun /* MAC statistics registers */ 486*4882a593Smuzhiyun #define STAT_RX_FCS_ERRORS (0x1200) 487*4882a593Smuzhiyun #define STAT_RX_ALIGNMENT_ERRORS (0x1204) 488*4882a593Smuzhiyun #define STAT_RX_FRAGMENT_ERRORS (0x1208) 489*4882a593Smuzhiyun #define STAT_RX_JABBER_ERRORS (0x120C) 490*4882a593Smuzhiyun #define STAT_RX_UNDERSIZE_FRAME_ERRORS (0x1210) 491*4882a593Smuzhiyun #define STAT_RX_OVERSIZE_FRAME_ERRORS (0x1214) 492*4882a593Smuzhiyun #define STAT_RX_DROPPED_FRAMES (0x1218) 493*4882a593Smuzhiyun #define STAT_RX_UNICAST_BYTE_COUNT (0x121C) 494*4882a593Smuzhiyun #define STAT_RX_BROADCAST_BYTE_COUNT (0x1220) 495*4882a593Smuzhiyun #define STAT_RX_MULTICAST_BYTE_COUNT (0x1224) 496*4882a593Smuzhiyun #define STAT_RX_UNICAST_FRAMES (0x1228) 497*4882a593Smuzhiyun #define STAT_RX_BROADCAST_FRAMES (0x122C) 498*4882a593Smuzhiyun #define STAT_RX_MULTICAST_FRAMES (0x1230) 499*4882a593Smuzhiyun #define STAT_RX_PAUSE_FRAMES (0x1234) 500*4882a593Smuzhiyun #define STAT_RX_64_BYTE_FRAMES (0x1238) 501*4882a593Smuzhiyun #define STAT_RX_65_127_BYTE_FRAMES (0x123C) 502*4882a593Smuzhiyun #define STAT_RX_128_255_BYTE_FRAMES (0x1240) 503*4882a593Smuzhiyun #define STAT_RX_256_511_BYTES_FRAMES (0x1244) 504*4882a593Smuzhiyun #define STAT_RX_512_1023_BYTE_FRAMES (0x1248) 505*4882a593Smuzhiyun #define STAT_RX_1024_1518_BYTE_FRAMES (0x124C) 506*4882a593Smuzhiyun #define STAT_RX_GREATER_1518_BYTE_FRAMES (0x1250) 507*4882a593Smuzhiyun #define STAT_RX_TOTAL_FRAMES (0x1254) 508*4882a593Smuzhiyun #define STAT_EEE_RX_LPI_TRANSITIONS (0x1258) 509*4882a593Smuzhiyun #define STAT_EEE_RX_LPI_TIME (0x125C) 510*4882a593Smuzhiyun #define STAT_RX_COUNTER_ROLLOVER_STATUS (0x127C) 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun #define STAT_TX_FCS_ERRORS (0x1280) 513*4882a593Smuzhiyun #define STAT_TX_EXCESS_DEFERRAL_ERRORS (0x1284) 514*4882a593Smuzhiyun #define STAT_TX_CARRIER_ERRORS (0x1288) 515*4882a593Smuzhiyun #define STAT_TX_BAD_BYTE_COUNT (0x128C) 516*4882a593Smuzhiyun #define STAT_TX_SINGLE_COLLISIONS (0x1290) 517*4882a593Smuzhiyun #define STAT_TX_MULTIPLE_COLLISIONS (0x1294) 518*4882a593Smuzhiyun #define STAT_TX_EXCESSIVE_COLLISION (0x1298) 519*4882a593Smuzhiyun #define STAT_TX_LATE_COLLISIONS (0x129C) 520*4882a593Smuzhiyun #define STAT_TX_UNICAST_BYTE_COUNT (0x12A0) 521*4882a593Smuzhiyun #define STAT_TX_BROADCAST_BYTE_COUNT (0x12A4) 522*4882a593Smuzhiyun #define STAT_TX_MULTICAST_BYTE_COUNT (0x12A8) 523*4882a593Smuzhiyun #define STAT_TX_UNICAST_FRAMES (0x12AC) 524*4882a593Smuzhiyun #define STAT_TX_BROADCAST_FRAMES (0x12B0) 525*4882a593Smuzhiyun #define STAT_TX_MULTICAST_FRAMES (0x12B4) 526*4882a593Smuzhiyun #define STAT_TX_PAUSE_FRAMES (0x12B8) 527*4882a593Smuzhiyun #define STAT_TX_64_BYTE_FRAMES (0x12BC) 528*4882a593Smuzhiyun #define STAT_TX_65_127_BYTE_FRAMES (0x12C0) 529*4882a593Smuzhiyun #define STAT_TX_128_255_BYTE_FRAMES (0x12C4) 530*4882a593Smuzhiyun #define STAT_TX_256_511_BYTES_FRAMES (0x12C8) 531*4882a593Smuzhiyun #define STAT_TX_512_1023_BYTE_FRAMES (0x12CC) 532*4882a593Smuzhiyun #define STAT_TX_1024_1518_BYTE_FRAMES (0x12D0) 533*4882a593Smuzhiyun #define STAT_TX_GREATER_1518_BYTE_FRAMES (0x12D4) 534*4882a593Smuzhiyun #define STAT_TX_TOTAL_FRAMES (0x12D8) 535*4882a593Smuzhiyun #define STAT_EEE_TX_LPI_TRANSITIONS (0x12DC) 536*4882a593Smuzhiyun #define STAT_EEE_TX_LPI_TIME (0x12E0) 537*4882a593Smuzhiyun #define STAT_TX_COUNTER_ROLLOVER_STATUS (0x12FC) 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun /* End of Register definitions */ 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun #define LAN743X_MAX_RX_CHANNELS (4) 542*4882a593Smuzhiyun #define LAN743X_MAX_TX_CHANNELS (1) 543*4882a593Smuzhiyun struct lan743x_adapter; 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun #define LAN743X_USED_RX_CHANNELS (4) 546*4882a593Smuzhiyun #define LAN743X_USED_TX_CHANNELS (1) 547*4882a593Smuzhiyun #define LAN743X_INT_MOD (400) 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun #if (LAN743X_USED_RX_CHANNELS > LAN743X_MAX_RX_CHANNELS) 550*4882a593Smuzhiyun #error Invalid LAN743X_USED_RX_CHANNELS 551*4882a593Smuzhiyun #endif 552*4882a593Smuzhiyun #if (LAN743X_USED_TX_CHANNELS > LAN743X_MAX_TX_CHANNELS) 553*4882a593Smuzhiyun #error Invalid LAN743X_USED_TX_CHANNELS 554*4882a593Smuzhiyun #endif 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun /* PCI */ 557*4882a593Smuzhiyun /* SMSC acquired EFAR late 1990's, MCHP acquired SMSC 2012 */ 558*4882a593Smuzhiyun #define PCI_VENDOR_ID_SMSC PCI_VENDOR_ID_EFAR 559*4882a593Smuzhiyun #define PCI_DEVICE_ID_SMSC_LAN7430 (0x7430) 560*4882a593Smuzhiyun #define PCI_DEVICE_ID_SMSC_LAN7431 (0x7431) 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun #define PCI_CONFIG_LENGTH (0x1000) 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun /* CSR */ 565*4882a593Smuzhiyun #define CSR_LENGTH (0x2000) 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun #define LAN743X_CSR_FLAG_IS_A0 BIT(0) 568*4882a593Smuzhiyun #define LAN743X_CSR_FLAG_IS_B0 BIT(1) 569*4882a593Smuzhiyun #define LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR BIT(8) 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun struct lan743x_csr { 572*4882a593Smuzhiyun u32 flags; 573*4882a593Smuzhiyun u8 __iomem *csr_address; 574*4882a593Smuzhiyun u32 id_rev; 575*4882a593Smuzhiyun u32 fpga_rev; 576*4882a593Smuzhiyun }; 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun /* INTERRUPTS */ 579*4882a593Smuzhiyun typedef void(*lan743x_vector_handler)(void *context, u32 int_sts, u32 flags); 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_IRQ_SHARED BIT(0) 582*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ BIT(1) 583*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C BIT(2) 584*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C BIT(3) 585*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK BIT(4) 586*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR BIT(5) 587*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C BIT(6) 588*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_MASTER_ENABLE_CLEAR BIT(7) 589*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_MASTER_ENABLE_SET BIT(8) 590*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR BIT(9) 591*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET BIT(10) 592*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR BIT(11) 593*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET BIT(12) 594*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR BIT(13) 595*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET BIT(14) 596*4882a593Smuzhiyun #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR BIT(15) 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun struct lan743x_vector { 599*4882a593Smuzhiyun int irq; 600*4882a593Smuzhiyun u32 flags; 601*4882a593Smuzhiyun struct lan743x_adapter *adapter; 602*4882a593Smuzhiyun int vector_index; 603*4882a593Smuzhiyun u32 int_mask; 604*4882a593Smuzhiyun lan743x_vector_handler handler; 605*4882a593Smuzhiyun void *context; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun #define LAN743X_MAX_VECTOR_COUNT (8) 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun struct lan743x_intr { 611*4882a593Smuzhiyun int flags; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun unsigned int irq; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun struct lan743x_vector vector_list[LAN743X_MAX_VECTOR_COUNT]; 616*4882a593Smuzhiyun int number_of_vectors; 617*4882a593Smuzhiyun bool using_vectors; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun int software_isr_flag; 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun #define LAN743X_MAX_FRAME_SIZE (9 * 1024) 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun /* PHY */ 625*4882a593Smuzhiyun struct lan743x_phy { 626*4882a593Smuzhiyun bool fc_autoneg; 627*4882a593Smuzhiyun u8 fc_request_control; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun /* TX */ 631*4882a593Smuzhiyun struct lan743x_tx_descriptor; 632*4882a593Smuzhiyun struct lan743x_tx_buffer_info; 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun #define GPIO_QUEUE_STARTED (0) 635*4882a593Smuzhiyun #define GPIO_TX_FUNCTION (1) 636*4882a593Smuzhiyun #define GPIO_TX_COMPLETION (2) 637*4882a593Smuzhiyun #define GPIO_TX_FRAGMENT (3) 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun #define TX_FRAME_FLAG_IN_PROGRESS BIT(0) 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun #define TX_TS_FLAG_TIMESTAMPING_ENABLED BIT(0) 642*4882a593Smuzhiyun #define TX_TS_FLAG_ONE_STEP_SYNC BIT(1) 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun struct lan743x_tx { 645*4882a593Smuzhiyun struct lan743x_adapter *adapter; 646*4882a593Smuzhiyun u32 ts_flags; 647*4882a593Smuzhiyun u32 vector_flags; 648*4882a593Smuzhiyun int channel_number; 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun int ring_size; 651*4882a593Smuzhiyun size_t ring_allocation_size; 652*4882a593Smuzhiyun struct lan743x_tx_descriptor *ring_cpu_ptr; 653*4882a593Smuzhiyun dma_addr_t ring_dma_ptr; 654*4882a593Smuzhiyun /* ring_lock: used to prevent concurrent access to tx ring */ 655*4882a593Smuzhiyun spinlock_t ring_lock; 656*4882a593Smuzhiyun u32 frame_flags; 657*4882a593Smuzhiyun u32 frame_first; 658*4882a593Smuzhiyun u32 frame_data0; 659*4882a593Smuzhiyun u32 frame_tail; 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun struct lan743x_tx_buffer_info *buffer_info; 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun __le32 *head_cpu_ptr; 664*4882a593Smuzhiyun dma_addr_t head_dma_ptr; 665*4882a593Smuzhiyun int last_head; 666*4882a593Smuzhiyun int last_tail; 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun struct napi_struct napi; 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun struct sk_buff *overflow_skb; 671*4882a593Smuzhiyun }; 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun void lan743x_tx_set_timestamping_mode(struct lan743x_tx *tx, 674*4882a593Smuzhiyun bool enable_timestamping, 675*4882a593Smuzhiyun bool enable_onestep_sync); 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun /* RX */ 678*4882a593Smuzhiyun struct lan743x_rx_descriptor; 679*4882a593Smuzhiyun struct lan743x_rx_buffer_info; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun struct lan743x_rx { 682*4882a593Smuzhiyun struct lan743x_adapter *adapter; 683*4882a593Smuzhiyun u32 vector_flags; 684*4882a593Smuzhiyun int channel_number; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun int ring_size; 687*4882a593Smuzhiyun size_t ring_allocation_size; 688*4882a593Smuzhiyun struct lan743x_rx_descriptor *ring_cpu_ptr; 689*4882a593Smuzhiyun dma_addr_t ring_dma_ptr; 690*4882a593Smuzhiyun 691*4882a593Smuzhiyun struct lan743x_rx_buffer_info *buffer_info; 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun __le32 *head_cpu_ptr; 694*4882a593Smuzhiyun dma_addr_t head_dma_ptr; 695*4882a593Smuzhiyun u32 last_head; 696*4882a593Smuzhiyun u32 last_tail; 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun struct napi_struct napi; 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun u32 frame_count; 701*4882a593Smuzhiyun }; 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun struct lan743x_adapter { 704*4882a593Smuzhiyun struct net_device *netdev; 705*4882a593Smuzhiyun struct mii_bus *mdiobus; 706*4882a593Smuzhiyun phy_interface_t phy_mode; 707*4882a593Smuzhiyun int msg_enable; 708*4882a593Smuzhiyun #ifdef CONFIG_PM 709*4882a593Smuzhiyun u32 wolopts; 710*4882a593Smuzhiyun #endif 711*4882a593Smuzhiyun struct pci_dev *pdev; 712*4882a593Smuzhiyun struct lan743x_csr csr; 713*4882a593Smuzhiyun struct lan743x_intr intr; 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun struct lan743x_gpio gpio; 716*4882a593Smuzhiyun struct lan743x_ptp ptp; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun u8 mac_address[ETH_ALEN]; 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun struct lan743x_phy phy; 721*4882a593Smuzhiyun struct lan743x_tx tx[LAN743X_MAX_TX_CHANNELS]; 722*4882a593Smuzhiyun struct lan743x_rx rx[LAN743X_MAX_RX_CHANNELS]; 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun #define LAN743X_ADAPTER_FLAG_OTP BIT(0) 725*4882a593Smuzhiyun u32 flags; 726*4882a593Smuzhiyun }; 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun #define LAN743X_COMPONENT_FLAG_RX(channel) BIT(20 + (channel)) 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun #define INTR_FLAG_IRQ_REQUESTED(vector_index) BIT(0 + vector_index) 731*4882a593Smuzhiyun #define INTR_FLAG_MSI_ENABLED BIT(8) 732*4882a593Smuzhiyun #define INTR_FLAG_MSIX_ENABLED BIT(9) 733*4882a593Smuzhiyun 734*4882a593Smuzhiyun #define MAC_MII_READ 1 735*4882a593Smuzhiyun #define MAC_MII_WRITE 0 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun #define PHY_FLAG_OPENED BIT(0) 738*4882a593Smuzhiyun #define PHY_FLAG_ATTACHED BIT(1) 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT 741*4882a593Smuzhiyun #define DMA_ADDR_HIGH32(dma_addr) ((u32)(((dma_addr) >> 32) & 0xFFFFFFFF)) 742*4882a593Smuzhiyun #else 743*4882a593Smuzhiyun #define DMA_ADDR_HIGH32(dma_addr) ((u32)(0)) 744*4882a593Smuzhiyun #endif 745*4882a593Smuzhiyun #define DMA_ADDR_LOW32(dma_addr) ((u32)((dma_addr) & 0xFFFFFFFF)) 746*4882a593Smuzhiyun #define DMA_DESCRIPTOR_SPACING_16 (16) 747*4882a593Smuzhiyun #define DMA_DESCRIPTOR_SPACING_32 (32) 748*4882a593Smuzhiyun #define DMA_DESCRIPTOR_SPACING_64 (64) 749*4882a593Smuzhiyun #define DMA_DESCRIPTOR_SPACING_128 (128) 750*4882a593Smuzhiyun #define DEFAULT_DMA_DESCRIPTOR_SPACING (L1_CACHE_BYTES) 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun #define DMAC_CHANNEL_STATE_SET(start_bit, stop_bit) \ 753*4882a593Smuzhiyun (((start_bit) ? 2 : 0) | ((stop_bit) ? 1 : 0)) 754*4882a593Smuzhiyun #define DMAC_CHANNEL_STATE_INITIAL DMAC_CHANNEL_STATE_SET(0, 0) 755*4882a593Smuzhiyun #define DMAC_CHANNEL_STATE_STARTED DMAC_CHANNEL_STATE_SET(1, 0) 756*4882a593Smuzhiyun #define DMAC_CHANNEL_STATE_STOP_PENDING DMAC_CHANNEL_STATE_SET(1, 1) 757*4882a593Smuzhiyun #define DMAC_CHANNEL_STATE_STOPPED DMAC_CHANNEL_STATE_SET(0, 1) 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun /* TX Descriptor bits */ 760*4882a593Smuzhiyun #define TX_DESC_DATA0_DTYPE_MASK_ (0xC0000000) 761*4882a593Smuzhiyun #define TX_DESC_DATA0_DTYPE_DATA_ (0x00000000) 762*4882a593Smuzhiyun #define TX_DESC_DATA0_DTYPE_EXT_ (0x40000000) 763*4882a593Smuzhiyun #define TX_DESC_DATA0_FS_ (0x20000000) 764*4882a593Smuzhiyun #define TX_DESC_DATA0_LS_ (0x10000000) 765*4882a593Smuzhiyun #define TX_DESC_DATA0_EXT_ (0x08000000) 766*4882a593Smuzhiyun #define TX_DESC_DATA0_IOC_ (0x04000000) 767*4882a593Smuzhiyun #define TX_DESC_DATA0_ICE_ (0x00400000) 768*4882a593Smuzhiyun #define TX_DESC_DATA0_IPE_ (0x00200000) 769*4882a593Smuzhiyun #define TX_DESC_DATA0_TPE_ (0x00100000) 770*4882a593Smuzhiyun #define TX_DESC_DATA0_FCS_ (0x00020000) 771*4882a593Smuzhiyun #define TX_DESC_DATA0_TSE_ (0x00010000) 772*4882a593Smuzhiyun #define TX_DESC_DATA0_BUF_LENGTH_MASK_ (0x0000FFFF) 773*4882a593Smuzhiyun #define TX_DESC_DATA0_EXT_LSO_ (0x00200000) 774*4882a593Smuzhiyun #define TX_DESC_DATA0_EXT_PAY_LENGTH_MASK_ (0x000FFFFF) 775*4882a593Smuzhiyun #define TX_DESC_DATA3_FRAME_LENGTH_MSS_MASK_ (0x3FFF0000) 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun struct lan743x_tx_descriptor { 778*4882a593Smuzhiyun __le32 data0; 779*4882a593Smuzhiyun __le32 data1; 780*4882a593Smuzhiyun __le32 data2; 781*4882a593Smuzhiyun __le32 data3; 782*4882a593Smuzhiyun } __aligned(DEFAULT_DMA_DESCRIPTOR_SPACING); 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun #define TX_BUFFER_INFO_FLAG_ACTIVE BIT(0) 785*4882a593Smuzhiyun #define TX_BUFFER_INFO_FLAG_TIMESTAMP_REQUESTED BIT(1) 786*4882a593Smuzhiyun #define TX_BUFFER_INFO_FLAG_IGNORE_SYNC BIT(2) 787*4882a593Smuzhiyun #define TX_BUFFER_INFO_FLAG_SKB_FRAGMENT BIT(3) 788*4882a593Smuzhiyun struct lan743x_tx_buffer_info { 789*4882a593Smuzhiyun int flags; 790*4882a593Smuzhiyun struct sk_buff *skb; 791*4882a593Smuzhiyun dma_addr_t dma_ptr; 792*4882a593Smuzhiyun unsigned int buffer_length; 793*4882a593Smuzhiyun }; 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun #define LAN743X_TX_RING_SIZE (50) 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun /* OWN bit is set. ie, Descs are owned by RX DMAC */ 798*4882a593Smuzhiyun #define RX_DESC_DATA0_OWN_ (0x00008000) 799*4882a593Smuzhiyun /* OWN bit is clear. ie, Descs are owned by host */ 800*4882a593Smuzhiyun #define RX_DESC_DATA0_FS_ (0x80000000) 801*4882a593Smuzhiyun #define RX_DESC_DATA0_LS_ (0x40000000) 802*4882a593Smuzhiyun #define RX_DESC_DATA0_FRAME_LENGTH_MASK_ (0x3FFF0000) 803*4882a593Smuzhiyun #define RX_DESC_DATA0_FRAME_LENGTH_GET_(data0) \ 804*4882a593Smuzhiyun (((data0) & RX_DESC_DATA0_FRAME_LENGTH_MASK_) >> 16) 805*4882a593Smuzhiyun #define RX_DESC_DATA0_EXT_ (0x00004000) 806*4882a593Smuzhiyun #define RX_DESC_DATA0_BUF_LENGTH_MASK_ (0x00003FFF) 807*4882a593Smuzhiyun #define RX_DESC_DATA2_TS_NS_MASK_ (0x3FFFFFFF) 808*4882a593Smuzhiyun 809*4882a593Smuzhiyun #if ((NET_IP_ALIGN != 0) && (NET_IP_ALIGN != 2)) 810*4882a593Smuzhiyun #error NET_IP_ALIGN must be 0 or 2 811*4882a593Smuzhiyun #endif 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun #define RX_HEAD_PADDING NET_IP_ALIGN 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun struct lan743x_rx_descriptor { 816*4882a593Smuzhiyun __le32 data0; 817*4882a593Smuzhiyun __le32 data1; 818*4882a593Smuzhiyun __le32 data2; 819*4882a593Smuzhiyun __le32 data3; 820*4882a593Smuzhiyun } __aligned(DEFAULT_DMA_DESCRIPTOR_SPACING); 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun #define RX_BUFFER_INFO_FLAG_ACTIVE BIT(0) 823*4882a593Smuzhiyun struct lan743x_rx_buffer_info { 824*4882a593Smuzhiyun int flags; 825*4882a593Smuzhiyun struct sk_buff *skb; 826*4882a593Smuzhiyun 827*4882a593Smuzhiyun dma_addr_t dma_ptr; 828*4882a593Smuzhiyun unsigned int buffer_length; 829*4882a593Smuzhiyun }; 830*4882a593Smuzhiyun 831*4882a593Smuzhiyun #define LAN743X_RX_RING_SIZE (65) 832*4882a593Smuzhiyun 833*4882a593Smuzhiyun #define RX_PROCESS_RESULT_NOTHING_TO_DO (0) 834*4882a593Smuzhiyun #define RX_PROCESS_RESULT_PACKET_RECEIVED (1) 835*4882a593Smuzhiyun #define RX_PROCESS_RESULT_PACKET_DROPPED (2) 836*4882a593Smuzhiyun 837*4882a593Smuzhiyun u32 lan743x_csr_read(struct lan743x_adapter *adapter, int offset); 838*4882a593Smuzhiyun void lan743x_csr_write(struct lan743x_adapter *adapter, int offset, u32 data); 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun #endif /* _LAN743X_H */ 841