1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun * Microchip ENCX24J600 ethernet driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Gridpoint
6*4882a593Smuzhiyun * Author: Jon Ringle <jringle@gridpoint.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/etherdevice.h>
12*4882a593Smuzhiyun #include <linux/ethtool.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/netdevice.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/skbuff.h>
19*4882a593Smuzhiyun #include <linux/spi/spi.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "encx24j600_hw.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define DRV_NAME "encx24j600"
24*4882a593Smuzhiyun #define DRV_VERSION "1.0"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
27*4882a593Smuzhiyun static int debug = -1;
28*4882a593Smuzhiyun module_param(debug, int, 0000);
29*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* SRAM memory layout:
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun * 0x0000-0x05ff TX buffers 1.5KB (1*1536) reside in the GP area in SRAM
34*4882a593Smuzhiyun * 0x0600-0x5fff RX buffers 22.5KB (15*1536) reside in the RX area in SRAM
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun #define ENC_TX_BUF_START 0x0000U
37*4882a593Smuzhiyun #define ENC_RX_BUF_START 0x0600U
38*4882a593Smuzhiyun #define ENC_RX_BUF_END 0x5fffU
39*4882a593Smuzhiyun #define ENC_SRAM_SIZE 0x6000U
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun enum {
42*4882a593Smuzhiyun RXFILTER_NORMAL,
43*4882a593Smuzhiyun RXFILTER_MULTI,
44*4882a593Smuzhiyun RXFILTER_PROMISC
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct encx24j600_priv {
48*4882a593Smuzhiyun struct net_device *ndev;
49*4882a593Smuzhiyun struct mutex lock; /* device access lock */
50*4882a593Smuzhiyun struct encx24j600_context ctx;
51*4882a593Smuzhiyun struct sk_buff *tx_skb;
52*4882a593Smuzhiyun struct task_struct *kworker_task;
53*4882a593Smuzhiyun struct kthread_worker kworker;
54*4882a593Smuzhiyun struct kthread_work tx_work;
55*4882a593Smuzhiyun struct kthread_work setrx_work;
56*4882a593Smuzhiyun u16 next_packet;
57*4882a593Smuzhiyun bool hw_enabled;
58*4882a593Smuzhiyun bool full_duplex;
59*4882a593Smuzhiyun bool autoneg;
60*4882a593Smuzhiyun u16 speed;
61*4882a593Smuzhiyun int rxfilter;
62*4882a593Smuzhiyun u32 msg_enable;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
dump_packet(const char * msg,int len,const char * data)65*4882a593Smuzhiyun static void dump_packet(const char *msg, int len, const char *data)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun pr_debug(DRV_NAME ": %s - packet len:%d\n", msg, len);
68*4882a593Smuzhiyun print_hex_dump_bytes("pk data: ", DUMP_PREFIX_OFFSET, data, len);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
encx24j600_dump_rsv(struct encx24j600_priv * priv,const char * msg,struct rsv * rsv)71*4882a593Smuzhiyun static void encx24j600_dump_rsv(struct encx24j600_priv *priv, const char *msg,
72*4882a593Smuzhiyun struct rsv *rsv)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun netdev_info(dev, "RX packet Len:%d\n", rsv->len);
77*4882a593Smuzhiyun netdev_dbg(dev, "%s - NextPk: 0x%04x\n", msg,
78*4882a593Smuzhiyun rsv->next_packet);
79*4882a593Smuzhiyun netdev_dbg(dev, "RxOK: %d, DribbleNibble: %d\n",
80*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_RXOK),
81*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_DRIBBLENIBBLE));
82*4882a593Smuzhiyun netdev_dbg(dev, "CRCErr:%d, LenChkErr: %d, LenOutOfRange: %d\n",
83*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_CRCERROR),
84*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_LENCHECKERR),
85*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_LENOUTOFRANGE));
86*4882a593Smuzhiyun netdev_dbg(dev, "Multicast: %d, Broadcast: %d, LongDropEvent: %d, CarrierEvent: %d\n",
87*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_RXMULTICAST),
88*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_RXBROADCAST),
89*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_RXLONGEVDROPEV),
90*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_CARRIEREV));
91*4882a593Smuzhiyun netdev_dbg(dev, "ControlFrame: %d, PauseFrame: %d, UnknownOp: %d, VLanTagFrame: %d\n",
92*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_RXCONTROLFRAME),
93*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_RXPAUSEFRAME),
94*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_RXUNKNOWNOPCODE),
95*4882a593Smuzhiyun RSV_GETBIT(rsv->rxstat, RSV_RXTYPEVLAN));
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
encx24j600_read_reg(struct encx24j600_priv * priv,u8 reg)98*4882a593Smuzhiyun static u16 encx24j600_read_reg(struct encx24j600_priv *priv, u8 reg)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
101*4882a593Smuzhiyun unsigned int val = 0;
102*4882a593Smuzhiyun int ret = regmap_read(priv->ctx.regmap, reg, &val);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (unlikely(ret))
105*4882a593Smuzhiyun netif_err(priv, drv, dev, "%s: error %d reading reg %02x\n",
106*4882a593Smuzhiyun __func__, ret, reg);
107*4882a593Smuzhiyun return val;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
encx24j600_write_reg(struct encx24j600_priv * priv,u8 reg,u16 val)110*4882a593Smuzhiyun static void encx24j600_write_reg(struct encx24j600_priv *priv, u8 reg, u16 val)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
113*4882a593Smuzhiyun int ret = regmap_write(priv->ctx.regmap, reg, val);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (unlikely(ret))
116*4882a593Smuzhiyun netif_err(priv, drv, dev, "%s: error %d writing reg %02x=%04x\n",
117*4882a593Smuzhiyun __func__, ret, reg, val);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
encx24j600_update_reg(struct encx24j600_priv * priv,u8 reg,u16 mask,u16 val)120*4882a593Smuzhiyun static void encx24j600_update_reg(struct encx24j600_priv *priv, u8 reg,
121*4882a593Smuzhiyun u16 mask, u16 val)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
124*4882a593Smuzhiyun int ret = regmap_update_bits(priv->ctx.regmap, reg, mask, val);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (unlikely(ret))
127*4882a593Smuzhiyun netif_err(priv, drv, dev, "%s: error %d updating reg %02x=%04x~%04x\n",
128*4882a593Smuzhiyun __func__, ret, reg, val, mask);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
encx24j600_read_phy(struct encx24j600_priv * priv,u8 reg)131*4882a593Smuzhiyun static u16 encx24j600_read_phy(struct encx24j600_priv *priv, u8 reg)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
134*4882a593Smuzhiyun unsigned int val = 0;
135*4882a593Smuzhiyun int ret = regmap_read(priv->ctx.phymap, reg, &val);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (unlikely(ret))
138*4882a593Smuzhiyun netif_err(priv, drv, dev, "%s: error %d reading %02x\n",
139*4882a593Smuzhiyun __func__, ret, reg);
140*4882a593Smuzhiyun return val;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
encx24j600_write_phy(struct encx24j600_priv * priv,u8 reg,u16 val)143*4882a593Smuzhiyun static void encx24j600_write_phy(struct encx24j600_priv *priv, u8 reg, u16 val)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
146*4882a593Smuzhiyun int ret = regmap_write(priv->ctx.phymap, reg, val);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (unlikely(ret))
149*4882a593Smuzhiyun netif_err(priv, drv, dev, "%s: error %d writing reg %02x=%04x\n",
150*4882a593Smuzhiyun __func__, ret, reg, val);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
encx24j600_clr_bits(struct encx24j600_priv * priv,u8 reg,u16 mask)153*4882a593Smuzhiyun static void encx24j600_clr_bits(struct encx24j600_priv *priv, u8 reg, u16 mask)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun encx24j600_update_reg(priv, reg, mask, 0);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
encx24j600_set_bits(struct encx24j600_priv * priv,u8 reg,u16 mask)158*4882a593Smuzhiyun static void encx24j600_set_bits(struct encx24j600_priv *priv, u8 reg, u16 mask)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun encx24j600_update_reg(priv, reg, mask, mask);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
encx24j600_cmd(struct encx24j600_priv * priv,u8 cmd)163*4882a593Smuzhiyun static void encx24j600_cmd(struct encx24j600_priv *priv, u8 cmd)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
166*4882a593Smuzhiyun int ret = regmap_write(priv->ctx.regmap, cmd, 0);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (unlikely(ret))
169*4882a593Smuzhiyun netif_err(priv, drv, dev, "%s: error %d with cmd %02x\n",
170*4882a593Smuzhiyun __func__, ret, cmd);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
encx24j600_raw_read(struct encx24j600_priv * priv,u8 reg,u8 * data,size_t count)173*4882a593Smuzhiyun static int encx24j600_raw_read(struct encx24j600_priv *priv, u8 reg, u8 *data,
174*4882a593Smuzhiyun size_t count)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun int ret;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun mutex_lock(&priv->ctx.mutex);
179*4882a593Smuzhiyun ret = regmap_encx24j600_spi_read(&priv->ctx, reg, data, count);
180*4882a593Smuzhiyun mutex_unlock(&priv->ctx.mutex);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return ret;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
encx24j600_raw_write(struct encx24j600_priv * priv,u8 reg,const u8 * data,size_t count)185*4882a593Smuzhiyun static int encx24j600_raw_write(struct encx24j600_priv *priv, u8 reg,
186*4882a593Smuzhiyun const u8 *data, size_t count)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun int ret;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun mutex_lock(&priv->ctx.mutex);
191*4882a593Smuzhiyun ret = regmap_encx24j600_spi_write(&priv->ctx, reg, data, count);
192*4882a593Smuzhiyun mutex_unlock(&priv->ctx.mutex);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return ret;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
encx24j600_update_phcon1(struct encx24j600_priv * priv)197*4882a593Smuzhiyun static void encx24j600_update_phcon1(struct encx24j600_priv *priv)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun u16 phcon1 = encx24j600_read_phy(priv, PHCON1);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (priv->autoneg == AUTONEG_ENABLE) {
202*4882a593Smuzhiyun phcon1 |= ANEN | RENEG;
203*4882a593Smuzhiyun } else {
204*4882a593Smuzhiyun phcon1 &= ~ANEN;
205*4882a593Smuzhiyun if (priv->speed == SPEED_100)
206*4882a593Smuzhiyun phcon1 |= SPD100;
207*4882a593Smuzhiyun else
208*4882a593Smuzhiyun phcon1 &= ~SPD100;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (priv->full_duplex)
211*4882a593Smuzhiyun phcon1 |= PFULDPX;
212*4882a593Smuzhiyun else
213*4882a593Smuzhiyun phcon1 &= ~PFULDPX;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun encx24j600_write_phy(priv, PHCON1, phcon1);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* Waits for autonegotiation to complete. */
encx24j600_wait_for_autoneg(struct encx24j600_priv * priv)219*4882a593Smuzhiyun static int encx24j600_wait_for_autoneg(struct encx24j600_priv *priv)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
222*4882a593Smuzhiyun unsigned long timeout = jiffies + msecs_to_jiffies(2000);
223*4882a593Smuzhiyun u16 phstat1;
224*4882a593Smuzhiyun u16 estat;
225*4882a593Smuzhiyun int ret = 0;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun phstat1 = encx24j600_read_phy(priv, PHSTAT1);
228*4882a593Smuzhiyun while ((phstat1 & ANDONE) == 0) {
229*4882a593Smuzhiyun if (time_after(jiffies, timeout)) {
230*4882a593Smuzhiyun u16 phstat3;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun netif_notice(priv, drv, dev, "timeout waiting for autoneg done\n");
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun priv->autoneg = AUTONEG_DISABLE;
235*4882a593Smuzhiyun phstat3 = encx24j600_read_phy(priv, PHSTAT3);
236*4882a593Smuzhiyun priv->speed = (phstat3 & PHY3SPD100)
237*4882a593Smuzhiyun ? SPEED_100 : SPEED_10;
238*4882a593Smuzhiyun priv->full_duplex = (phstat3 & PHY3DPX) ? 1 : 0;
239*4882a593Smuzhiyun encx24j600_update_phcon1(priv);
240*4882a593Smuzhiyun netif_notice(priv, drv, dev, "Using parallel detection: %s/%s",
241*4882a593Smuzhiyun priv->speed == SPEED_100 ? "100" : "10",
242*4882a593Smuzhiyun priv->full_duplex ? "Full" : "Half");
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return -ETIMEDOUT;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun cpu_relax();
247*4882a593Smuzhiyun phstat1 = encx24j600_read_phy(priv, PHSTAT1);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun estat = encx24j600_read_reg(priv, ESTAT);
251*4882a593Smuzhiyun if (estat & PHYDPX) {
252*4882a593Smuzhiyun encx24j600_set_bits(priv, MACON2, FULDPX);
253*4882a593Smuzhiyun encx24j600_write_reg(priv, MABBIPG, 0x15);
254*4882a593Smuzhiyun } else {
255*4882a593Smuzhiyun encx24j600_clr_bits(priv, MACON2, FULDPX);
256*4882a593Smuzhiyun encx24j600_write_reg(priv, MABBIPG, 0x12);
257*4882a593Smuzhiyun /* Max retransmittions attempt */
258*4882a593Smuzhiyun encx24j600_write_reg(priv, MACLCON, 0x370f);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return ret;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Access the PHY to determine link status */
encx24j600_check_link_status(struct encx24j600_priv * priv)265*4882a593Smuzhiyun static void encx24j600_check_link_status(struct encx24j600_priv *priv)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
268*4882a593Smuzhiyun u16 estat;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun estat = encx24j600_read_reg(priv, ESTAT);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (estat & PHYLNK) {
273*4882a593Smuzhiyun if (priv->autoneg == AUTONEG_ENABLE)
274*4882a593Smuzhiyun encx24j600_wait_for_autoneg(priv);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun netif_carrier_on(dev);
277*4882a593Smuzhiyun netif_info(priv, ifup, dev, "link up\n");
278*4882a593Smuzhiyun } else {
279*4882a593Smuzhiyun netif_info(priv, ifdown, dev, "link down\n");
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Re-enable autoneg since we won't know what we might be
282*4882a593Smuzhiyun * connected to when the link is brought back up again.
283*4882a593Smuzhiyun */
284*4882a593Smuzhiyun priv->autoneg = AUTONEG_ENABLE;
285*4882a593Smuzhiyun priv->full_duplex = true;
286*4882a593Smuzhiyun priv->speed = SPEED_100;
287*4882a593Smuzhiyun netif_carrier_off(dev);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
encx24j600_int_link_handler(struct encx24j600_priv * priv)291*4882a593Smuzhiyun static void encx24j600_int_link_handler(struct encx24j600_priv *priv)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun netif_dbg(priv, intr, dev, "%s", __func__);
296*4882a593Smuzhiyun encx24j600_check_link_status(priv);
297*4882a593Smuzhiyun encx24j600_clr_bits(priv, EIR, LINKIF);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
encx24j600_tx_complete(struct encx24j600_priv * priv,bool err)300*4882a593Smuzhiyun static void encx24j600_tx_complete(struct encx24j600_priv *priv, bool err)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (!priv->tx_skb) {
305*4882a593Smuzhiyun BUG();
306*4882a593Smuzhiyun return;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun mutex_lock(&priv->lock);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (err)
312*4882a593Smuzhiyun dev->stats.tx_errors++;
313*4882a593Smuzhiyun else
314*4882a593Smuzhiyun dev->stats.tx_packets++;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun dev->stats.tx_bytes += priv->tx_skb->len;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun encx24j600_clr_bits(priv, EIR, TXIF | TXABTIF);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun netif_dbg(priv, tx_done, dev, "TX Done%s\n", err ? ": Err" : "");
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun dev_kfree_skb(priv->tx_skb);
323*4882a593Smuzhiyun priv->tx_skb = NULL;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun netif_wake_queue(dev);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun mutex_unlock(&priv->lock);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
encx24j600_receive_packet(struct encx24j600_priv * priv,struct rsv * rsv)330*4882a593Smuzhiyun static int encx24j600_receive_packet(struct encx24j600_priv *priv,
331*4882a593Smuzhiyun struct rsv *rsv)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
334*4882a593Smuzhiyun struct sk_buff *skb = netdev_alloc_skb(dev, rsv->len + NET_IP_ALIGN);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (!skb) {
337*4882a593Smuzhiyun pr_err_ratelimited("RX: OOM: packet dropped\n");
338*4882a593Smuzhiyun dev->stats.rx_dropped++;
339*4882a593Smuzhiyun return -ENOMEM;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun skb_reserve(skb, NET_IP_ALIGN);
342*4882a593Smuzhiyun encx24j600_raw_read(priv, RRXDATA, skb_put(skb, rsv->len), rsv->len);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun if (netif_msg_pktdata(priv))
345*4882a593Smuzhiyun dump_packet("RX", skb->len, skb->data);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun skb->dev = dev;
348*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, dev);
349*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_COMPLETE;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* Maintain stats */
352*4882a593Smuzhiyun dev->stats.rx_packets++;
353*4882a593Smuzhiyun dev->stats.rx_bytes += rsv->len;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun netif_rx(skb);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return 0;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
encx24j600_rx_packets(struct encx24j600_priv * priv,u8 packet_count)360*4882a593Smuzhiyun static void encx24j600_rx_packets(struct encx24j600_priv *priv, u8 packet_count)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun while (packet_count--) {
365*4882a593Smuzhiyun struct rsv rsv;
366*4882a593Smuzhiyun u16 newrxtail;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun encx24j600_write_reg(priv, ERXRDPT, priv->next_packet);
369*4882a593Smuzhiyun encx24j600_raw_read(priv, RRXDATA, (u8 *)&rsv, sizeof(rsv));
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (netif_msg_rx_status(priv))
372*4882a593Smuzhiyun encx24j600_dump_rsv(priv, __func__, &rsv);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (!RSV_GETBIT(rsv.rxstat, RSV_RXOK) ||
375*4882a593Smuzhiyun (rsv.len > MAX_FRAMELEN)) {
376*4882a593Smuzhiyun netif_err(priv, rx_err, dev, "RX Error %04x\n",
377*4882a593Smuzhiyun rsv.rxstat);
378*4882a593Smuzhiyun dev->stats.rx_errors++;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (RSV_GETBIT(rsv.rxstat, RSV_CRCERROR))
381*4882a593Smuzhiyun dev->stats.rx_crc_errors++;
382*4882a593Smuzhiyun if (RSV_GETBIT(rsv.rxstat, RSV_LENCHECKERR))
383*4882a593Smuzhiyun dev->stats.rx_frame_errors++;
384*4882a593Smuzhiyun if (rsv.len > MAX_FRAMELEN)
385*4882a593Smuzhiyun dev->stats.rx_over_errors++;
386*4882a593Smuzhiyun } else {
387*4882a593Smuzhiyun encx24j600_receive_packet(priv, &rsv);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun priv->next_packet = rsv.next_packet;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun newrxtail = priv->next_packet - 2;
393*4882a593Smuzhiyun if (newrxtail == ENC_RX_BUF_START)
394*4882a593Smuzhiyun newrxtail = SRAM_SIZE - 2;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun encx24j600_cmd(priv, SETPKTDEC);
397*4882a593Smuzhiyun encx24j600_write_reg(priv, ERXTAIL, newrxtail);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
encx24j600_isr(int irq,void * dev_id)401*4882a593Smuzhiyun static irqreturn_t encx24j600_isr(int irq, void *dev_id)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct encx24j600_priv *priv = dev_id;
404*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
405*4882a593Smuzhiyun int eir;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* Clear interrupts */
408*4882a593Smuzhiyun encx24j600_cmd(priv, CLREIE);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun eir = encx24j600_read_reg(priv, EIR);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (eir & LINKIF)
413*4882a593Smuzhiyun encx24j600_int_link_handler(priv);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (eir & TXIF)
416*4882a593Smuzhiyun encx24j600_tx_complete(priv, false);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (eir & TXABTIF)
419*4882a593Smuzhiyun encx24j600_tx_complete(priv, true);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (eir & RXABTIF) {
422*4882a593Smuzhiyun if (eir & PCFULIF) {
423*4882a593Smuzhiyun /* Packet counter is full */
424*4882a593Smuzhiyun netif_err(priv, rx_err, dev, "Packet counter full\n");
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun dev->stats.rx_dropped++;
427*4882a593Smuzhiyun encx24j600_clr_bits(priv, EIR, RXABTIF);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (eir & PKTIF) {
431*4882a593Smuzhiyun u8 packet_count;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun mutex_lock(&priv->lock);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun packet_count = encx24j600_read_reg(priv, ESTAT) & 0xff;
436*4882a593Smuzhiyun while (packet_count) {
437*4882a593Smuzhiyun encx24j600_rx_packets(priv, packet_count);
438*4882a593Smuzhiyun packet_count = encx24j600_read_reg(priv, ESTAT) & 0xff;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun mutex_unlock(&priv->lock);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* Enable interrupts */
445*4882a593Smuzhiyun encx24j600_cmd(priv, SETEIE);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun return IRQ_HANDLED;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
encx24j600_soft_reset(struct encx24j600_priv * priv)450*4882a593Smuzhiyun static int encx24j600_soft_reset(struct encx24j600_priv *priv)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun int ret = 0;
453*4882a593Smuzhiyun int timeout;
454*4882a593Smuzhiyun u16 eudast;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Write and verify a test value to EUDAST */
457*4882a593Smuzhiyun regcache_cache_bypass(priv->ctx.regmap, true);
458*4882a593Smuzhiyun timeout = 10;
459*4882a593Smuzhiyun do {
460*4882a593Smuzhiyun encx24j600_write_reg(priv, EUDAST, EUDAST_TEST_VAL);
461*4882a593Smuzhiyun eudast = encx24j600_read_reg(priv, EUDAST);
462*4882a593Smuzhiyun usleep_range(25, 100);
463*4882a593Smuzhiyun } while ((eudast != EUDAST_TEST_VAL) && --timeout);
464*4882a593Smuzhiyun regcache_cache_bypass(priv->ctx.regmap, false);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (timeout == 0) {
467*4882a593Smuzhiyun ret = -ETIMEDOUT;
468*4882a593Smuzhiyun goto err_out;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun /* Wait for CLKRDY to become set */
472*4882a593Smuzhiyun timeout = 10;
473*4882a593Smuzhiyun while (!(encx24j600_read_reg(priv, ESTAT) & CLKRDY) && --timeout)
474*4882a593Smuzhiyun usleep_range(25, 100);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (timeout == 0) {
477*4882a593Smuzhiyun ret = -ETIMEDOUT;
478*4882a593Smuzhiyun goto err_out;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* Issue a System Reset command */
482*4882a593Smuzhiyun encx24j600_cmd(priv, SETETHRST);
483*4882a593Smuzhiyun usleep_range(25, 100);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* Confirm that EUDAST has 0000h after system reset */
486*4882a593Smuzhiyun if (encx24j600_read_reg(priv, EUDAST) != 0) {
487*4882a593Smuzhiyun ret = -EINVAL;
488*4882a593Smuzhiyun goto err_out;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* Wait for PHY register and status bits to become available */
492*4882a593Smuzhiyun usleep_range(256, 1000);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun err_out:
495*4882a593Smuzhiyun return ret;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
encx24j600_hw_reset(struct encx24j600_priv * priv)498*4882a593Smuzhiyun static int encx24j600_hw_reset(struct encx24j600_priv *priv)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun int ret;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun mutex_lock(&priv->lock);
503*4882a593Smuzhiyun ret = encx24j600_soft_reset(priv);
504*4882a593Smuzhiyun mutex_unlock(&priv->lock);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun return ret;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
encx24j600_reset_hw_tx(struct encx24j600_priv * priv)509*4882a593Smuzhiyun static void encx24j600_reset_hw_tx(struct encx24j600_priv *priv)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun encx24j600_set_bits(priv, ECON2, TXRST);
512*4882a593Smuzhiyun encx24j600_clr_bits(priv, ECON2, TXRST);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
encx24j600_hw_init_tx(struct encx24j600_priv * priv)515*4882a593Smuzhiyun static void encx24j600_hw_init_tx(struct encx24j600_priv *priv)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun /* Reset TX */
518*4882a593Smuzhiyun encx24j600_reset_hw_tx(priv);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* Clear the TXIF flag if were previously set */
521*4882a593Smuzhiyun encx24j600_clr_bits(priv, EIR, TXIF | TXABTIF);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* Write the Tx Buffer pointer */
524*4882a593Smuzhiyun encx24j600_write_reg(priv, EGPWRPT, ENC_TX_BUF_START);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
encx24j600_hw_init_rx(struct encx24j600_priv * priv)527*4882a593Smuzhiyun static void encx24j600_hw_init_rx(struct encx24j600_priv *priv)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun encx24j600_cmd(priv, DISABLERX);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* Set up RX packet start address in the SRAM */
532*4882a593Smuzhiyun encx24j600_write_reg(priv, ERXST, ENC_RX_BUF_START);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* Preload the RX Data pointer to the beginning of the RX area */
535*4882a593Smuzhiyun encx24j600_write_reg(priv, ERXRDPT, ENC_RX_BUF_START);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun priv->next_packet = ENC_RX_BUF_START;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* Set up RX end address in the SRAM */
540*4882a593Smuzhiyun encx24j600_write_reg(priv, ERXTAIL, ENC_SRAM_SIZE - 2);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* Reset the user data pointers */
543*4882a593Smuzhiyun encx24j600_write_reg(priv, EUDAST, ENC_SRAM_SIZE);
544*4882a593Smuzhiyun encx24j600_write_reg(priv, EUDAND, ENC_SRAM_SIZE + 1);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* Set Max Frame length */
547*4882a593Smuzhiyun encx24j600_write_reg(priv, MAMXFL, MAX_FRAMELEN);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
encx24j600_dump_config(struct encx24j600_priv * priv,const char * msg)550*4882a593Smuzhiyun static void encx24j600_dump_config(struct encx24j600_priv *priv,
551*4882a593Smuzhiyun const char *msg)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun pr_info(DRV_NAME ": %s\n", msg);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* CHIP configuration */
556*4882a593Smuzhiyun pr_info(DRV_NAME " ECON1: %04X\n", encx24j600_read_reg(priv, ECON1));
557*4882a593Smuzhiyun pr_info(DRV_NAME " ECON2: %04X\n", encx24j600_read_reg(priv, ECON2));
558*4882a593Smuzhiyun pr_info(DRV_NAME " ERXFCON: %04X\n", encx24j600_read_reg(priv,
559*4882a593Smuzhiyun ERXFCON));
560*4882a593Smuzhiyun pr_info(DRV_NAME " ESTAT: %04X\n", encx24j600_read_reg(priv, ESTAT));
561*4882a593Smuzhiyun pr_info(DRV_NAME " EIR: %04X\n", encx24j600_read_reg(priv, EIR));
562*4882a593Smuzhiyun pr_info(DRV_NAME " EIDLED: %04X\n", encx24j600_read_reg(priv, EIDLED));
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* MAC layer configuration */
565*4882a593Smuzhiyun pr_info(DRV_NAME " MACON1: %04X\n", encx24j600_read_reg(priv, MACON1));
566*4882a593Smuzhiyun pr_info(DRV_NAME " MACON2: %04X\n", encx24j600_read_reg(priv, MACON2));
567*4882a593Smuzhiyun pr_info(DRV_NAME " MAIPG: %04X\n", encx24j600_read_reg(priv, MAIPG));
568*4882a593Smuzhiyun pr_info(DRV_NAME " MACLCON: %04X\n", encx24j600_read_reg(priv,
569*4882a593Smuzhiyun MACLCON));
570*4882a593Smuzhiyun pr_info(DRV_NAME " MABBIPG: %04X\n", encx24j600_read_reg(priv,
571*4882a593Smuzhiyun MABBIPG));
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun /* PHY configuation */
574*4882a593Smuzhiyun pr_info(DRV_NAME " PHCON1: %04X\n", encx24j600_read_phy(priv, PHCON1));
575*4882a593Smuzhiyun pr_info(DRV_NAME " PHCON2: %04X\n", encx24j600_read_phy(priv, PHCON2));
576*4882a593Smuzhiyun pr_info(DRV_NAME " PHANA: %04X\n", encx24j600_read_phy(priv, PHANA));
577*4882a593Smuzhiyun pr_info(DRV_NAME " PHANLPA: %04X\n", encx24j600_read_phy(priv,
578*4882a593Smuzhiyun PHANLPA));
579*4882a593Smuzhiyun pr_info(DRV_NAME " PHANE: %04X\n", encx24j600_read_phy(priv, PHANE));
580*4882a593Smuzhiyun pr_info(DRV_NAME " PHSTAT1: %04X\n", encx24j600_read_phy(priv,
581*4882a593Smuzhiyun PHSTAT1));
582*4882a593Smuzhiyun pr_info(DRV_NAME " PHSTAT2: %04X\n", encx24j600_read_phy(priv,
583*4882a593Smuzhiyun PHSTAT2));
584*4882a593Smuzhiyun pr_info(DRV_NAME " PHSTAT3: %04X\n", encx24j600_read_phy(priv,
585*4882a593Smuzhiyun PHSTAT3));
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
encx24j600_set_rxfilter_mode(struct encx24j600_priv * priv)588*4882a593Smuzhiyun static void encx24j600_set_rxfilter_mode(struct encx24j600_priv *priv)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun switch (priv->rxfilter) {
591*4882a593Smuzhiyun case RXFILTER_PROMISC:
592*4882a593Smuzhiyun encx24j600_set_bits(priv, MACON1, PASSALL);
593*4882a593Smuzhiyun encx24j600_write_reg(priv, ERXFCON, UCEN | MCEN | NOTMEEN);
594*4882a593Smuzhiyun break;
595*4882a593Smuzhiyun case RXFILTER_MULTI:
596*4882a593Smuzhiyun encx24j600_clr_bits(priv, MACON1, PASSALL);
597*4882a593Smuzhiyun encx24j600_write_reg(priv, ERXFCON, UCEN | CRCEN | BCEN | MCEN);
598*4882a593Smuzhiyun break;
599*4882a593Smuzhiyun case RXFILTER_NORMAL:
600*4882a593Smuzhiyun default:
601*4882a593Smuzhiyun encx24j600_clr_bits(priv, MACON1, PASSALL);
602*4882a593Smuzhiyun encx24j600_write_reg(priv, ERXFCON, UCEN | CRCEN | BCEN);
603*4882a593Smuzhiyun break;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
encx24j600_hw_init(struct encx24j600_priv * priv)607*4882a593Smuzhiyun static void encx24j600_hw_init(struct encx24j600_priv *priv)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun u16 macon2;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun priv->hw_enabled = false;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* PHY Leds: link status,
614*4882a593Smuzhiyun * LEDA: Link State + collision events
615*4882a593Smuzhiyun * LEDB: Link State + transmit/receive events
616*4882a593Smuzhiyun */
617*4882a593Smuzhiyun encx24j600_update_reg(priv, EIDLED, 0xff00, 0xcb00);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* Loopback disabled */
620*4882a593Smuzhiyun encx24j600_write_reg(priv, MACON1, 0x9);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /* interpacket gap value */
623*4882a593Smuzhiyun encx24j600_write_reg(priv, MAIPG, 0x0c12);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* Write the auto negotiation pattern */
626*4882a593Smuzhiyun encx24j600_write_phy(priv, PHANA, PHANA_DEFAULT);
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun encx24j600_update_phcon1(priv);
629*4882a593Smuzhiyun encx24j600_check_link_status(priv);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun macon2 = MACON2_RSV1 | TXCRCEN | PADCFG0 | PADCFG2 | MACON2_DEFER;
632*4882a593Smuzhiyun if ((priv->autoneg == AUTONEG_DISABLE) && priv->full_duplex)
633*4882a593Smuzhiyun macon2 |= FULDPX;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun encx24j600_set_bits(priv, MACON2, macon2);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun priv->rxfilter = RXFILTER_NORMAL;
638*4882a593Smuzhiyun encx24j600_set_rxfilter_mode(priv);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* Program the Maximum frame length */
641*4882a593Smuzhiyun encx24j600_write_reg(priv, MAMXFL, MAX_FRAMELEN);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun /* Init Tx pointers */
644*4882a593Smuzhiyun encx24j600_hw_init_tx(priv);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /* Init Rx pointers */
647*4882a593Smuzhiyun encx24j600_hw_init_rx(priv);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (netif_msg_hw(priv))
650*4882a593Smuzhiyun encx24j600_dump_config(priv, "Hw is initialized");
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
encx24j600_hw_enable(struct encx24j600_priv * priv)653*4882a593Smuzhiyun static void encx24j600_hw_enable(struct encx24j600_priv *priv)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun /* Clear the interrupt flags in case was set */
656*4882a593Smuzhiyun encx24j600_clr_bits(priv, EIR, (PCFULIF | RXABTIF | TXABTIF | TXIF |
657*4882a593Smuzhiyun PKTIF | LINKIF));
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* Enable the interrupts */
660*4882a593Smuzhiyun encx24j600_write_reg(priv, EIE, (PCFULIE | RXABTIE | TXABTIE | TXIE |
661*4882a593Smuzhiyun PKTIE | LINKIE | INTIE));
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* Enable RX */
664*4882a593Smuzhiyun encx24j600_cmd(priv, ENABLERX);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun priv->hw_enabled = true;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
encx24j600_hw_disable(struct encx24j600_priv * priv)669*4882a593Smuzhiyun static void encx24j600_hw_disable(struct encx24j600_priv *priv)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun /* Disable all interrupts */
672*4882a593Smuzhiyun encx24j600_write_reg(priv, EIE, 0);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /* Disable RX */
675*4882a593Smuzhiyun encx24j600_cmd(priv, DISABLERX);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun priv->hw_enabled = false;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
encx24j600_setlink(struct net_device * dev,u8 autoneg,u16 speed,u8 duplex)680*4882a593Smuzhiyun static int encx24j600_setlink(struct net_device *dev, u8 autoneg, u16 speed,
681*4882a593Smuzhiyun u8 duplex)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun struct encx24j600_priv *priv = netdev_priv(dev);
684*4882a593Smuzhiyun int ret = 0;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun if (!priv->hw_enabled) {
687*4882a593Smuzhiyun /* link is in low power mode now; duplex setting
688*4882a593Smuzhiyun * will take effect on next encx24j600_hw_init()
689*4882a593Smuzhiyun */
690*4882a593Smuzhiyun if (speed == SPEED_10 || speed == SPEED_100) {
691*4882a593Smuzhiyun priv->autoneg = (autoneg == AUTONEG_ENABLE);
692*4882a593Smuzhiyun priv->full_duplex = (duplex == DUPLEX_FULL);
693*4882a593Smuzhiyun priv->speed = (speed == SPEED_100);
694*4882a593Smuzhiyun } else {
695*4882a593Smuzhiyun netif_warn(priv, link, dev, "unsupported link speed setting\n");
696*4882a593Smuzhiyun /*speeds other than SPEED_10 and SPEED_100 */
697*4882a593Smuzhiyun /*are not supported by chip */
698*4882a593Smuzhiyun ret = -EOPNOTSUPP;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun } else {
701*4882a593Smuzhiyun netif_warn(priv, link, dev, "Warning: hw must be disabled to set link mode\n");
702*4882a593Smuzhiyun ret = -EBUSY;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun return ret;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun
encx24j600_hw_get_macaddr(struct encx24j600_priv * priv,unsigned char * ethaddr)707*4882a593Smuzhiyun static void encx24j600_hw_get_macaddr(struct encx24j600_priv *priv,
708*4882a593Smuzhiyun unsigned char *ethaddr)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun unsigned short val;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun val = encx24j600_read_reg(priv, MAADR1);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun ethaddr[0] = val & 0x00ff;
715*4882a593Smuzhiyun ethaddr[1] = (val & 0xff00) >> 8;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun val = encx24j600_read_reg(priv, MAADR2);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun ethaddr[2] = val & 0x00ffU;
720*4882a593Smuzhiyun ethaddr[3] = (val & 0xff00U) >> 8;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun val = encx24j600_read_reg(priv, MAADR3);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun ethaddr[4] = val & 0x00ffU;
725*4882a593Smuzhiyun ethaddr[5] = (val & 0xff00U) >> 8;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* Program the hardware MAC address from dev->dev_addr.*/
encx24j600_set_hw_macaddr(struct net_device * dev)729*4882a593Smuzhiyun static int encx24j600_set_hw_macaddr(struct net_device *dev)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun struct encx24j600_priv *priv = netdev_priv(dev);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun if (priv->hw_enabled) {
734*4882a593Smuzhiyun netif_info(priv, drv, dev, "Hardware must be disabled to set Mac address\n");
735*4882a593Smuzhiyun return -EBUSY;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun mutex_lock(&priv->lock);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun netif_info(priv, drv, dev, "%s: Setting MAC address to %pM\n",
741*4882a593Smuzhiyun dev->name, dev->dev_addr);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun encx24j600_write_reg(priv, MAADR3, (dev->dev_addr[4] |
744*4882a593Smuzhiyun dev->dev_addr[5] << 8));
745*4882a593Smuzhiyun encx24j600_write_reg(priv, MAADR2, (dev->dev_addr[2] |
746*4882a593Smuzhiyun dev->dev_addr[3] << 8));
747*4882a593Smuzhiyun encx24j600_write_reg(priv, MAADR1, (dev->dev_addr[0] |
748*4882a593Smuzhiyun dev->dev_addr[1] << 8));
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun mutex_unlock(&priv->lock);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun return 0;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /* Store the new hardware address in dev->dev_addr, and update the MAC.*/
encx24j600_set_mac_address(struct net_device * dev,void * addr)756*4882a593Smuzhiyun static int encx24j600_set_mac_address(struct net_device *dev, void *addr)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun struct sockaddr *address = addr;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun if (netif_running(dev))
761*4882a593Smuzhiyun return -EBUSY;
762*4882a593Smuzhiyun if (!is_valid_ether_addr(address->sa_data))
763*4882a593Smuzhiyun return -EADDRNOTAVAIL;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun memcpy(dev->dev_addr, address->sa_data, dev->addr_len);
766*4882a593Smuzhiyun return encx24j600_set_hw_macaddr(dev);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
encx24j600_open(struct net_device * dev)769*4882a593Smuzhiyun static int encx24j600_open(struct net_device *dev)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun struct encx24j600_priv *priv = netdev_priv(dev);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun int ret = request_threaded_irq(priv->ctx.spi->irq, NULL, encx24j600_isr,
774*4882a593Smuzhiyun IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
775*4882a593Smuzhiyun DRV_NAME, priv);
776*4882a593Smuzhiyun if (unlikely(ret < 0)) {
777*4882a593Smuzhiyun netdev_err(dev, "request irq %d failed (ret = %d)\n",
778*4882a593Smuzhiyun priv->ctx.spi->irq, ret);
779*4882a593Smuzhiyun return ret;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun encx24j600_hw_disable(priv);
783*4882a593Smuzhiyun encx24j600_hw_init(priv);
784*4882a593Smuzhiyun encx24j600_hw_enable(priv);
785*4882a593Smuzhiyun netif_start_queue(dev);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun return 0;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
encx24j600_stop(struct net_device * dev)790*4882a593Smuzhiyun static int encx24j600_stop(struct net_device *dev)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun struct encx24j600_priv *priv = netdev_priv(dev);
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun netif_stop_queue(dev);
795*4882a593Smuzhiyun free_irq(priv->ctx.spi->irq, priv);
796*4882a593Smuzhiyun return 0;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun
encx24j600_setrx_proc(struct kthread_work * ws)799*4882a593Smuzhiyun static void encx24j600_setrx_proc(struct kthread_work *ws)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun struct encx24j600_priv *priv =
802*4882a593Smuzhiyun container_of(ws, struct encx24j600_priv, setrx_work);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun mutex_lock(&priv->lock);
805*4882a593Smuzhiyun encx24j600_set_rxfilter_mode(priv);
806*4882a593Smuzhiyun mutex_unlock(&priv->lock);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun
encx24j600_set_multicast_list(struct net_device * dev)809*4882a593Smuzhiyun static void encx24j600_set_multicast_list(struct net_device *dev)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun struct encx24j600_priv *priv = netdev_priv(dev);
812*4882a593Smuzhiyun int oldfilter = priv->rxfilter;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (dev->flags & IFF_PROMISC) {
815*4882a593Smuzhiyun netif_dbg(priv, link, dev, "promiscuous mode\n");
816*4882a593Smuzhiyun priv->rxfilter = RXFILTER_PROMISC;
817*4882a593Smuzhiyun } else if ((dev->flags & IFF_ALLMULTI) || !netdev_mc_empty(dev)) {
818*4882a593Smuzhiyun netif_dbg(priv, link, dev, "%smulticast mode\n",
819*4882a593Smuzhiyun (dev->flags & IFF_ALLMULTI) ? "all-" : "");
820*4882a593Smuzhiyun priv->rxfilter = RXFILTER_MULTI;
821*4882a593Smuzhiyun } else {
822*4882a593Smuzhiyun netif_dbg(priv, link, dev, "normal mode\n");
823*4882a593Smuzhiyun priv->rxfilter = RXFILTER_NORMAL;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun if (oldfilter != priv->rxfilter)
827*4882a593Smuzhiyun kthread_queue_work(&priv->kworker, &priv->setrx_work);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
encx24j600_hw_tx(struct encx24j600_priv * priv)830*4882a593Smuzhiyun static void encx24j600_hw_tx(struct encx24j600_priv *priv)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun struct net_device *dev = priv->ndev;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun netif_info(priv, tx_queued, dev, "TX Packet Len:%d\n",
835*4882a593Smuzhiyun priv->tx_skb->len);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun if (netif_msg_pktdata(priv))
838*4882a593Smuzhiyun dump_packet("TX", priv->tx_skb->len, priv->tx_skb->data);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun if (encx24j600_read_reg(priv, EIR) & TXABTIF)
841*4882a593Smuzhiyun /* Last transmition aborted due to error. Reset TX interface */
842*4882a593Smuzhiyun encx24j600_reset_hw_tx(priv);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun /* Clear the TXIF flag if were previously set */
845*4882a593Smuzhiyun encx24j600_clr_bits(priv, EIR, TXIF);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* Set the data pointer to the TX buffer address in the SRAM */
848*4882a593Smuzhiyun encx24j600_write_reg(priv, EGPWRPT, ENC_TX_BUF_START);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /* Copy the packet into the SRAM */
851*4882a593Smuzhiyun encx24j600_raw_write(priv, WGPDATA, (u8 *)priv->tx_skb->data,
852*4882a593Smuzhiyun priv->tx_skb->len);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /* Program the Tx buffer start pointer */
855*4882a593Smuzhiyun encx24j600_write_reg(priv, ETXST, ENC_TX_BUF_START);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /* Program the packet length */
858*4882a593Smuzhiyun encx24j600_write_reg(priv, ETXLEN, priv->tx_skb->len);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* Start the transmission */
861*4882a593Smuzhiyun encx24j600_cmd(priv, SETTXRTS);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
encx24j600_tx_proc(struct kthread_work * ws)864*4882a593Smuzhiyun static void encx24j600_tx_proc(struct kthread_work *ws)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun struct encx24j600_priv *priv =
867*4882a593Smuzhiyun container_of(ws, struct encx24j600_priv, tx_work);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun mutex_lock(&priv->lock);
870*4882a593Smuzhiyun encx24j600_hw_tx(priv);
871*4882a593Smuzhiyun mutex_unlock(&priv->lock);
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
encx24j600_tx(struct sk_buff * skb,struct net_device * dev)874*4882a593Smuzhiyun static netdev_tx_t encx24j600_tx(struct sk_buff *skb, struct net_device *dev)
875*4882a593Smuzhiyun {
876*4882a593Smuzhiyun struct encx24j600_priv *priv = netdev_priv(dev);
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun netif_stop_queue(dev);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /* save the timestamp */
881*4882a593Smuzhiyun netif_trans_update(dev);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun /* Remember the skb for deferred processing */
884*4882a593Smuzhiyun priv->tx_skb = skb;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun kthread_queue_work(&priv->kworker, &priv->tx_work);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun return NETDEV_TX_OK;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun /* Deal with a transmit timeout */
encx24j600_tx_timeout(struct net_device * dev,unsigned int txqueue)892*4882a593Smuzhiyun static void encx24j600_tx_timeout(struct net_device *dev, unsigned int txqueue)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun struct encx24j600_priv *priv = netdev_priv(dev);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun netif_err(priv, tx_err, dev, "TX timeout at %ld, latency %ld\n",
897*4882a593Smuzhiyun jiffies, jiffies - dev_trans_start(dev));
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun dev->stats.tx_errors++;
900*4882a593Smuzhiyun netif_wake_queue(dev);
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
encx24j600_get_regs_len(struct net_device * dev)903*4882a593Smuzhiyun static int encx24j600_get_regs_len(struct net_device *dev)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun return SFR_REG_COUNT;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
encx24j600_get_regs(struct net_device * dev,struct ethtool_regs * regs,void * p)908*4882a593Smuzhiyun static void encx24j600_get_regs(struct net_device *dev,
909*4882a593Smuzhiyun struct ethtool_regs *regs, void *p)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun struct encx24j600_priv *priv = netdev_priv(dev);
912*4882a593Smuzhiyun u16 *buff = p;
913*4882a593Smuzhiyun u8 reg;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun regs->version = 1;
916*4882a593Smuzhiyun mutex_lock(&priv->lock);
917*4882a593Smuzhiyun for (reg = 0; reg < SFR_REG_COUNT; reg += 2) {
918*4882a593Smuzhiyun unsigned int val = 0;
919*4882a593Smuzhiyun /* ignore errors for unreadable registers */
920*4882a593Smuzhiyun regmap_read(priv->ctx.regmap, reg, &val);
921*4882a593Smuzhiyun buff[reg] = val & 0xffff;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun mutex_unlock(&priv->lock);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
encx24j600_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)926*4882a593Smuzhiyun static void encx24j600_get_drvinfo(struct net_device *dev,
927*4882a593Smuzhiyun struct ethtool_drvinfo *info)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
930*4882a593Smuzhiyun strlcpy(info->version, DRV_VERSION, sizeof(info->version));
931*4882a593Smuzhiyun strlcpy(info->bus_info, dev_name(dev->dev.parent),
932*4882a593Smuzhiyun sizeof(info->bus_info));
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
encx24j600_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)935*4882a593Smuzhiyun static int encx24j600_get_link_ksettings(struct net_device *dev,
936*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun struct encx24j600_priv *priv = netdev_priv(dev);
939*4882a593Smuzhiyun u32 supported;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun supported = SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
942*4882a593Smuzhiyun SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
943*4882a593Smuzhiyun SUPPORTED_Autoneg | SUPPORTED_TP;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
946*4882a593Smuzhiyun supported);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun cmd->base.speed = priv->speed;
949*4882a593Smuzhiyun cmd->base.duplex = priv->full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
950*4882a593Smuzhiyun cmd->base.port = PORT_TP;
951*4882a593Smuzhiyun cmd->base.autoneg = priv->autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun return 0;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun static int
encx24j600_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)957*4882a593Smuzhiyun encx24j600_set_link_ksettings(struct net_device *dev,
958*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun return encx24j600_setlink(dev, cmd->base.autoneg,
961*4882a593Smuzhiyun cmd->base.speed, cmd->base.duplex);
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
encx24j600_get_msglevel(struct net_device * dev)964*4882a593Smuzhiyun static u32 encx24j600_get_msglevel(struct net_device *dev)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun struct encx24j600_priv *priv = netdev_priv(dev);
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun return priv->msg_enable;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
encx24j600_set_msglevel(struct net_device * dev,u32 val)971*4882a593Smuzhiyun static void encx24j600_set_msglevel(struct net_device *dev, u32 val)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun struct encx24j600_priv *priv = netdev_priv(dev);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun priv->msg_enable = val;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun static const struct ethtool_ops encx24j600_ethtool_ops = {
979*4882a593Smuzhiyun .get_drvinfo = encx24j600_get_drvinfo,
980*4882a593Smuzhiyun .get_msglevel = encx24j600_get_msglevel,
981*4882a593Smuzhiyun .set_msglevel = encx24j600_set_msglevel,
982*4882a593Smuzhiyun .get_regs_len = encx24j600_get_regs_len,
983*4882a593Smuzhiyun .get_regs = encx24j600_get_regs,
984*4882a593Smuzhiyun .get_link_ksettings = encx24j600_get_link_ksettings,
985*4882a593Smuzhiyun .set_link_ksettings = encx24j600_set_link_ksettings,
986*4882a593Smuzhiyun };
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun static const struct net_device_ops encx24j600_netdev_ops = {
989*4882a593Smuzhiyun .ndo_open = encx24j600_open,
990*4882a593Smuzhiyun .ndo_stop = encx24j600_stop,
991*4882a593Smuzhiyun .ndo_start_xmit = encx24j600_tx,
992*4882a593Smuzhiyun .ndo_set_rx_mode = encx24j600_set_multicast_list,
993*4882a593Smuzhiyun .ndo_set_mac_address = encx24j600_set_mac_address,
994*4882a593Smuzhiyun .ndo_tx_timeout = encx24j600_tx_timeout,
995*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun
encx24j600_spi_probe(struct spi_device * spi)998*4882a593Smuzhiyun static int encx24j600_spi_probe(struct spi_device *spi)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun int ret;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun struct net_device *ndev;
1003*4882a593Smuzhiyun struct encx24j600_priv *priv;
1004*4882a593Smuzhiyun u16 eidled;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun ndev = alloc_etherdev(sizeof(struct encx24j600_priv));
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun if (!ndev) {
1009*4882a593Smuzhiyun ret = -ENOMEM;
1010*4882a593Smuzhiyun goto error_out;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun priv = netdev_priv(ndev);
1014*4882a593Smuzhiyun spi_set_drvdata(spi, priv);
1015*4882a593Smuzhiyun dev_set_drvdata(&spi->dev, priv);
1016*4882a593Smuzhiyun SET_NETDEV_DEV(ndev, &spi->dev);
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun priv->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
1019*4882a593Smuzhiyun priv->ndev = ndev;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* Default configuration PHY configuration */
1022*4882a593Smuzhiyun priv->full_duplex = true;
1023*4882a593Smuzhiyun priv->autoneg = AUTONEG_ENABLE;
1024*4882a593Smuzhiyun priv->speed = SPEED_100;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun priv->ctx.spi = spi;
1027*4882a593Smuzhiyun ndev->irq = spi->irq;
1028*4882a593Smuzhiyun ndev->netdev_ops = &encx24j600_netdev_ops;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun ret = devm_regmap_init_encx24j600(&spi->dev, &priv->ctx);
1031*4882a593Smuzhiyun if (ret)
1032*4882a593Smuzhiyun goto out_free;
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun mutex_init(&priv->lock);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /* Reset device and check if it is connected */
1037*4882a593Smuzhiyun if (encx24j600_hw_reset(priv)) {
1038*4882a593Smuzhiyun netif_err(priv, probe, ndev,
1039*4882a593Smuzhiyun DRV_NAME ": Chip is not detected\n");
1040*4882a593Smuzhiyun ret = -EIO;
1041*4882a593Smuzhiyun goto out_free;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /* Initialize the device HW to the consistent state */
1045*4882a593Smuzhiyun encx24j600_hw_init(priv);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun kthread_init_worker(&priv->kworker);
1048*4882a593Smuzhiyun kthread_init_work(&priv->tx_work, encx24j600_tx_proc);
1049*4882a593Smuzhiyun kthread_init_work(&priv->setrx_work, encx24j600_setrx_proc);
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun priv->kworker_task = kthread_run(kthread_worker_fn, &priv->kworker,
1052*4882a593Smuzhiyun "encx24j600");
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun if (IS_ERR(priv->kworker_task)) {
1055*4882a593Smuzhiyun ret = PTR_ERR(priv->kworker_task);
1056*4882a593Smuzhiyun goto out_free;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* Get the MAC address from the chip */
1060*4882a593Smuzhiyun encx24j600_hw_get_macaddr(priv, ndev->dev_addr);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun ndev->ethtool_ops = &encx24j600_ethtool_ops;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun ret = register_netdev(ndev);
1065*4882a593Smuzhiyun if (unlikely(ret)) {
1066*4882a593Smuzhiyun netif_err(priv, probe, ndev, "Error %d initializing card encx24j600 card\n",
1067*4882a593Smuzhiyun ret);
1068*4882a593Smuzhiyun goto out_stop;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun eidled = encx24j600_read_reg(priv, EIDLED);
1072*4882a593Smuzhiyun if (((eidled & DEVID_MASK) >> DEVID_SHIFT) != ENCX24J600_DEV_ID) {
1073*4882a593Smuzhiyun ret = -EINVAL;
1074*4882a593Smuzhiyun goto out_unregister;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun netif_info(priv, probe, ndev, "Silicon rev ID: 0x%02x\n",
1078*4882a593Smuzhiyun (eidled & REVID_MASK) >> REVID_SHIFT);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun netif_info(priv, drv, priv->ndev, "MAC address %pM\n", ndev->dev_addr);
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun return ret;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun out_unregister:
1085*4882a593Smuzhiyun unregister_netdev(priv->ndev);
1086*4882a593Smuzhiyun out_stop:
1087*4882a593Smuzhiyun kthread_stop(priv->kworker_task);
1088*4882a593Smuzhiyun out_free:
1089*4882a593Smuzhiyun free_netdev(ndev);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun error_out:
1092*4882a593Smuzhiyun return ret;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
encx24j600_spi_remove(struct spi_device * spi)1095*4882a593Smuzhiyun static int encx24j600_spi_remove(struct spi_device *spi)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun struct encx24j600_priv *priv = dev_get_drvdata(&spi->dev);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun unregister_netdev(priv->ndev);
1100*4882a593Smuzhiyun kthread_stop(priv->kworker_task);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun free_netdev(priv->ndev);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun return 0;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun static const struct spi_device_id encx24j600_spi_id_table[] = {
1108*4882a593Smuzhiyun { .name = "encx24j600" },
1109*4882a593Smuzhiyun { /* sentinel */ }
1110*4882a593Smuzhiyun };
1111*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, encx24j600_spi_id_table);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun static struct spi_driver encx24j600_spi_net_driver = {
1114*4882a593Smuzhiyun .driver = {
1115*4882a593Smuzhiyun .name = DRV_NAME,
1116*4882a593Smuzhiyun .owner = THIS_MODULE,
1117*4882a593Smuzhiyun .bus = &spi_bus_type,
1118*4882a593Smuzhiyun },
1119*4882a593Smuzhiyun .probe = encx24j600_spi_probe,
1120*4882a593Smuzhiyun .remove = encx24j600_spi_remove,
1121*4882a593Smuzhiyun .id_table = encx24j600_spi_id_table,
1122*4882a593Smuzhiyun };
1123*4882a593Smuzhiyun
encx24j600_init(void)1124*4882a593Smuzhiyun static int __init encx24j600_init(void)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun return spi_register_driver(&encx24j600_spi_net_driver);
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun module_init(encx24j600_init);
1129*4882a593Smuzhiyun
encx24j600_exit(void)1130*4882a593Smuzhiyun static void encx24j600_exit(void)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun spi_unregister_driver(&encx24j600_spi_net_driver);
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun module_exit(encx24j600_exit);
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun MODULE_DESCRIPTION(DRV_NAME " ethernet driver");
1137*4882a593Smuzhiyun MODULE_AUTHOR("Jon Ringle <jringle@gridpoint.com>");
1138*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1139*4882a593Smuzhiyun MODULE_ALIAS("spi:" DRV_NAME);
1140