1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Register map access API - ENCX24J600 support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2015 Gridpoint
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Jon Ringle <jringle@gridpoint.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/netdevice.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/spi/spi.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "encx24j600_hw.h"
19*4882a593Smuzhiyun
encx24j600_switch_bank(struct encx24j600_context * ctx,int bank)20*4882a593Smuzhiyun static int encx24j600_switch_bank(struct encx24j600_context *ctx,
21*4882a593Smuzhiyun int bank)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun int ret = 0;
24*4882a593Smuzhiyun int bank_opcode = BANK_SELECT(bank);
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun ret = spi_write(ctx->spi, &bank_opcode, 1);
27*4882a593Smuzhiyun if (ret == 0)
28*4882a593Smuzhiyun ctx->bank = bank;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun return ret;
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
encx24j600_cmdn(struct encx24j600_context * ctx,u8 opcode,const void * buf,size_t len)33*4882a593Smuzhiyun static int encx24j600_cmdn(struct encx24j600_context *ctx, u8 opcode,
34*4882a593Smuzhiyun const void *buf, size_t len)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct spi_message m;
37*4882a593Smuzhiyun struct spi_transfer t[2] = { { .tx_buf = &opcode, .len = 1, },
38*4882a593Smuzhiyun { .tx_buf = buf, .len = len }, };
39*4882a593Smuzhiyun spi_message_init(&m);
40*4882a593Smuzhiyun spi_message_add_tail(&t[0], &m);
41*4882a593Smuzhiyun spi_message_add_tail(&t[1], &m);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun return spi_sync(ctx->spi, &m);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
regmap_lock_mutex(void * context)46*4882a593Smuzhiyun static void regmap_lock_mutex(void *context)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun struct encx24j600_context *ctx = context;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun mutex_lock(&ctx->mutex);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
regmap_unlock_mutex(void * context)53*4882a593Smuzhiyun static void regmap_unlock_mutex(void *context)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct encx24j600_context *ctx = context;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun mutex_unlock(&ctx->mutex);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
regmap_encx24j600_sfr_read(void * context,u8 reg,u8 * val,size_t len)60*4882a593Smuzhiyun static int regmap_encx24j600_sfr_read(void *context, u8 reg, u8 *val,
61*4882a593Smuzhiyun size_t len)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct encx24j600_context *ctx = context;
64*4882a593Smuzhiyun u8 banked_reg = reg & ADDR_MASK;
65*4882a593Smuzhiyun u8 bank = ((reg & BANK_MASK) >> BANK_SHIFT);
66*4882a593Smuzhiyun u8 cmd = RCRU;
67*4882a593Smuzhiyun int ret = 0;
68*4882a593Smuzhiyun int i = 0;
69*4882a593Smuzhiyun u8 tx_buf[2];
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (reg < 0x80) {
72*4882a593Smuzhiyun cmd = RCRCODE | banked_reg;
73*4882a593Smuzhiyun if ((banked_reg < 0x16) && (ctx->bank != bank))
74*4882a593Smuzhiyun ret = encx24j600_switch_bank(ctx, bank);
75*4882a593Smuzhiyun if (unlikely(ret))
76*4882a593Smuzhiyun return ret;
77*4882a593Smuzhiyun } else {
78*4882a593Smuzhiyun /* Translate registers that are more effecient using
79*4882a593Smuzhiyun * 3-byte SPI commands
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun switch (reg) {
82*4882a593Smuzhiyun case EGPRDPT:
83*4882a593Smuzhiyun cmd = RGPRDPT; break;
84*4882a593Smuzhiyun case EGPWRPT:
85*4882a593Smuzhiyun cmd = RGPWRPT; break;
86*4882a593Smuzhiyun case ERXRDPT:
87*4882a593Smuzhiyun cmd = RRXRDPT; break;
88*4882a593Smuzhiyun case ERXWRPT:
89*4882a593Smuzhiyun cmd = RRXWRPT; break;
90*4882a593Smuzhiyun case EUDARDPT:
91*4882a593Smuzhiyun cmd = RUDARDPT; break;
92*4882a593Smuzhiyun case EUDAWRPT:
93*4882a593Smuzhiyun cmd = RUDAWRPT; break;
94*4882a593Smuzhiyun case EGPDATA:
95*4882a593Smuzhiyun case ERXDATA:
96*4882a593Smuzhiyun case EUDADATA:
97*4882a593Smuzhiyun default:
98*4882a593Smuzhiyun return -EINVAL;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun tx_buf[i++] = cmd;
103*4882a593Smuzhiyun if (cmd == RCRU)
104*4882a593Smuzhiyun tx_buf[i++] = reg;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun ret = spi_write_then_read(ctx->spi, tx_buf, i, val, len);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return ret;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
regmap_encx24j600_sfr_update(struct encx24j600_context * ctx,u8 reg,u8 * val,size_t len,u8 unbanked_cmd,u8 banked_code)111*4882a593Smuzhiyun static int regmap_encx24j600_sfr_update(struct encx24j600_context *ctx,
112*4882a593Smuzhiyun u8 reg, u8 *val, size_t len,
113*4882a593Smuzhiyun u8 unbanked_cmd, u8 banked_code)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun u8 banked_reg = reg & ADDR_MASK;
116*4882a593Smuzhiyun u8 bank = ((reg & BANK_MASK) >> BANK_SHIFT);
117*4882a593Smuzhiyun u8 cmd = unbanked_cmd;
118*4882a593Smuzhiyun struct spi_message m;
119*4882a593Smuzhiyun struct spi_transfer t[3] = { { .tx_buf = &cmd, .len = sizeof(cmd), },
120*4882a593Smuzhiyun { .tx_buf = ®, .len = sizeof(reg), },
121*4882a593Smuzhiyun { .tx_buf = val, .len = len }, };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (reg < 0x80) {
124*4882a593Smuzhiyun int ret = 0;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun cmd = banked_code | banked_reg;
127*4882a593Smuzhiyun if ((banked_reg < 0x16) && (ctx->bank != bank))
128*4882a593Smuzhiyun ret = encx24j600_switch_bank(ctx, bank);
129*4882a593Smuzhiyun if (unlikely(ret))
130*4882a593Smuzhiyun return ret;
131*4882a593Smuzhiyun } else {
132*4882a593Smuzhiyun /* Translate registers that are more effecient using
133*4882a593Smuzhiyun * 3-byte SPI commands
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun switch (reg) {
136*4882a593Smuzhiyun case EGPRDPT:
137*4882a593Smuzhiyun cmd = WGPRDPT; break;
138*4882a593Smuzhiyun case EGPWRPT:
139*4882a593Smuzhiyun cmd = WGPWRPT; break;
140*4882a593Smuzhiyun case ERXRDPT:
141*4882a593Smuzhiyun cmd = WRXRDPT; break;
142*4882a593Smuzhiyun case ERXWRPT:
143*4882a593Smuzhiyun cmd = WRXWRPT; break;
144*4882a593Smuzhiyun case EUDARDPT:
145*4882a593Smuzhiyun cmd = WUDARDPT; break;
146*4882a593Smuzhiyun case EUDAWRPT:
147*4882a593Smuzhiyun cmd = WUDAWRPT; break;
148*4882a593Smuzhiyun case EGPDATA:
149*4882a593Smuzhiyun case ERXDATA:
150*4882a593Smuzhiyun case EUDADATA:
151*4882a593Smuzhiyun default:
152*4882a593Smuzhiyun return -EINVAL;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun spi_message_init(&m);
157*4882a593Smuzhiyun spi_message_add_tail(&t[0], &m);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (cmd == unbanked_cmd) {
160*4882a593Smuzhiyun t[1].tx_buf = ®
161*4882a593Smuzhiyun spi_message_add_tail(&t[1], &m);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun spi_message_add_tail(&t[2], &m);
165*4882a593Smuzhiyun return spi_sync(ctx->spi, &m);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
regmap_encx24j600_sfr_write(void * context,u8 reg,u8 * val,size_t len)168*4882a593Smuzhiyun static int regmap_encx24j600_sfr_write(void *context, u8 reg, u8 *val,
169*4882a593Smuzhiyun size_t len)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct encx24j600_context *ctx = context;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return regmap_encx24j600_sfr_update(ctx, reg, val, len, WCRU, WCRCODE);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
regmap_encx24j600_sfr_set_bits(struct encx24j600_context * ctx,u8 reg,u8 val)176*4882a593Smuzhiyun static int regmap_encx24j600_sfr_set_bits(struct encx24j600_context *ctx,
177*4882a593Smuzhiyun u8 reg, u8 val)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun return regmap_encx24j600_sfr_update(ctx, reg, &val, 1, BFSU, BFSCODE);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
regmap_encx24j600_sfr_clr_bits(struct encx24j600_context * ctx,u8 reg,u8 val)182*4882a593Smuzhiyun static int regmap_encx24j600_sfr_clr_bits(struct encx24j600_context *ctx,
183*4882a593Smuzhiyun u8 reg, u8 val)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun return regmap_encx24j600_sfr_update(ctx, reg, &val, 1, BFCU, BFCCODE);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
regmap_encx24j600_reg_update_bits(void * context,unsigned int reg,unsigned int mask,unsigned int val)188*4882a593Smuzhiyun static int regmap_encx24j600_reg_update_bits(void *context, unsigned int reg,
189*4882a593Smuzhiyun unsigned int mask,
190*4882a593Smuzhiyun unsigned int val)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct encx24j600_context *ctx = context;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun int ret = 0;
195*4882a593Smuzhiyun unsigned int set_mask = mask & val;
196*4882a593Smuzhiyun unsigned int clr_mask = mask & ~val;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if ((reg >= 0x40 && reg < 0x6c) || reg >= 0x80)
199*4882a593Smuzhiyun return -EINVAL;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (set_mask & 0xff)
202*4882a593Smuzhiyun ret = regmap_encx24j600_sfr_set_bits(ctx, reg, set_mask);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun set_mask = (set_mask & 0xff00) >> 8;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if ((set_mask & 0xff) && (ret == 0))
207*4882a593Smuzhiyun ret = regmap_encx24j600_sfr_set_bits(ctx, reg + 1, set_mask);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if ((clr_mask & 0xff) && (ret == 0))
210*4882a593Smuzhiyun ret = regmap_encx24j600_sfr_clr_bits(ctx, reg, clr_mask);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun clr_mask = (clr_mask & 0xff00) >> 8;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if ((clr_mask & 0xff) && (ret == 0))
215*4882a593Smuzhiyun ret = regmap_encx24j600_sfr_clr_bits(ctx, reg + 1, clr_mask);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
regmap_encx24j600_spi_write(void * context,u8 reg,const u8 * data,size_t count)220*4882a593Smuzhiyun int regmap_encx24j600_spi_write(void *context, u8 reg, const u8 *data,
221*4882a593Smuzhiyun size_t count)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun struct encx24j600_context *ctx = context;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (reg < 0xc0)
226*4882a593Smuzhiyun return encx24j600_cmdn(ctx, reg, data, count);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* SPI 1-byte command. Ignore data */
229*4882a593Smuzhiyun return spi_write(ctx->spi, ®, 1);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(regmap_encx24j600_spi_write);
232*4882a593Smuzhiyun
regmap_encx24j600_spi_read(void * context,u8 reg,u8 * data,size_t count)233*4882a593Smuzhiyun int regmap_encx24j600_spi_read(void *context, u8 reg, u8 *data, size_t count)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct encx24j600_context *ctx = context;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (reg == RBSEL && count > 1)
238*4882a593Smuzhiyun count = 1;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return spi_write_then_read(ctx->spi, ®, sizeof(reg), data, count);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(regmap_encx24j600_spi_read);
243*4882a593Smuzhiyun
regmap_encx24j600_write(void * context,const void * data,size_t len)244*4882a593Smuzhiyun static int regmap_encx24j600_write(void *context, const void *data,
245*4882a593Smuzhiyun size_t len)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun u8 *dout = (u8 *)data;
248*4882a593Smuzhiyun u8 reg = dout[0];
249*4882a593Smuzhiyun ++dout;
250*4882a593Smuzhiyun --len;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun if (reg > 0xa0)
253*4882a593Smuzhiyun return regmap_encx24j600_spi_write(context, reg, dout, len);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (len > 2)
256*4882a593Smuzhiyun return -EINVAL;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return regmap_encx24j600_sfr_write(context, reg, dout, len);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
regmap_encx24j600_read(void * context,const void * reg_buf,size_t reg_size,void * val,size_t val_size)261*4882a593Smuzhiyun static int regmap_encx24j600_read(void *context,
262*4882a593Smuzhiyun const void *reg_buf, size_t reg_size,
263*4882a593Smuzhiyun void *val, size_t val_size)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun u8 reg = *(const u8 *)reg_buf;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (reg_size != 1) {
268*4882a593Smuzhiyun pr_err("%s: reg=%02x reg_size=%zu\n", __func__, reg, reg_size);
269*4882a593Smuzhiyun return -EINVAL;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (reg > 0xa0)
273*4882a593Smuzhiyun return regmap_encx24j600_spi_read(context, reg, val, val_size);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (val_size > 2) {
276*4882a593Smuzhiyun pr_err("%s: reg=%02x val_size=%zu\n", __func__, reg, val_size);
277*4882a593Smuzhiyun return -EINVAL;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return regmap_encx24j600_sfr_read(context, reg, val, val_size);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
encx24j600_regmap_readable(struct device * dev,unsigned int reg)283*4882a593Smuzhiyun static bool encx24j600_regmap_readable(struct device *dev, unsigned int reg)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun if ((reg < 0x36) ||
286*4882a593Smuzhiyun ((reg >= 0x40) && (reg < 0x4c)) ||
287*4882a593Smuzhiyun ((reg >= 0x52) && (reg < 0x56)) ||
288*4882a593Smuzhiyun ((reg >= 0x60) && (reg < 0x66)) ||
289*4882a593Smuzhiyun ((reg >= 0x68) && (reg < 0x80)) ||
290*4882a593Smuzhiyun ((reg >= 0x86) && (reg < 0x92)) ||
291*4882a593Smuzhiyun (reg == 0xc8))
292*4882a593Smuzhiyun return true;
293*4882a593Smuzhiyun else
294*4882a593Smuzhiyun return false;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
encx24j600_regmap_writeable(struct device * dev,unsigned int reg)297*4882a593Smuzhiyun static bool encx24j600_regmap_writeable(struct device *dev, unsigned int reg)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun if ((reg < 0x12) ||
300*4882a593Smuzhiyun ((reg >= 0x14) && (reg < 0x1a)) ||
301*4882a593Smuzhiyun ((reg >= 0x1c) && (reg < 0x36)) ||
302*4882a593Smuzhiyun ((reg >= 0x40) && (reg < 0x4c)) ||
303*4882a593Smuzhiyun ((reg >= 0x52) && (reg < 0x56)) ||
304*4882a593Smuzhiyun ((reg >= 0x60) && (reg < 0x68)) ||
305*4882a593Smuzhiyun ((reg >= 0x6c) && (reg < 0x80)) ||
306*4882a593Smuzhiyun ((reg >= 0x86) && (reg < 0x92)) ||
307*4882a593Smuzhiyun ((reg >= 0xc0) && (reg < 0xc8)) ||
308*4882a593Smuzhiyun ((reg >= 0xca) && (reg < 0xf0)))
309*4882a593Smuzhiyun return true;
310*4882a593Smuzhiyun else
311*4882a593Smuzhiyun return false;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
encx24j600_regmap_volatile(struct device * dev,unsigned int reg)314*4882a593Smuzhiyun static bool encx24j600_regmap_volatile(struct device *dev, unsigned int reg)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun switch (reg) {
317*4882a593Smuzhiyun case ERXHEAD:
318*4882a593Smuzhiyun case EDMACS:
319*4882a593Smuzhiyun case ETXSTAT:
320*4882a593Smuzhiyun case ETXWIRE:
321*4882a593Smuzhiyun case ECON1: /* Can be modified via single byte cmds */
322*4882a593Smuzhiyun case ECON2: /* Can be modified via single byte cmds */
323*4882a593Smuzhiyun case ESTAT:
324*4882a593Smuzhiyun case EIR: /* Can be modified via single byte cmds */
325*4882a593Smuzhiyun case MIRD:
326*4882a593Smuzhiyun case MISTAT:
327*4882a593Smuzhiyun return true;
328*4882a593Smuzhiyun default:
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return false;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
encx24j600_regmap_precious(struct device * dev,unsigned int reg)335*4882a593Smuzhiyun static bool encx24j600_regmap_precious(struct device *dev, unsigned int reg)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun /* single byte cmds are precious */
338*4882a593Smuzhiyun if (((reg >= 0xc0) && (reg < 0xc8)) ||
339*4882a593Smuzhiyun ((reg >= 0xca) && (reg < 0xf0)))
340*4882a593Smuzhiyun return true;
341*4882a593Smuzhiyun else
342*4882a593Smuzhiyun return false;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
regmap_encx24j600_phy_reg_read(void * context,unsigned int reg,unsigned int * val)345*4882a593Smuzhiyun static int regmap_encx24j600_phy_reg_read(void *context, unsigned int reg,
346*4882a593Smuzhiyun unsigned int *val)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun struct encx24j600_context *ctx = context;
349*4882a593Smuzhiyun int ret;
350*4882a593Smuzhiyun unsigned int mistat;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun reg = MIREGADR_VAL | (reg & PHREG_MASK);
353*4882a593Smuzhiyun ret = regmap_write(ctx->regmap, MIREGADR, reg);
354*4882a593Smuzhiyun if (unlikely(ret))
355*4882a593Smuzhiyun goto err_out;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun ret = regmap_write(ctx->regmap, MICMD, MIIRD);
358*4882a593Smuzhiyun if (unlikely(ret))
359*4882a593Smuzhiyun goto err_out;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun usleep_range(26, 100);
362*4882a593Smuzhiyun while (((ret = regmap_read(ctx->regmap, MISTAT, &mistat)) == 0) &&
363*4882a593Smuzhiyun (mistat & BUSY))
364*4882a593Smuzhiyun cpu_relax();
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun if (unlikely(ret))
367*4882a593Smuzhiyun goto err_out;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun ret = regmap_write(ctx->regmap, MICMD, 0);
370*4882a593Smuzhiyun if (unlikely(ret))
371*4882a593Smuzhiyun goto err_out;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun ret = regmap_read(ctx->regmap, MIRD, val);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun err_out:
376*4882a593Smuzhiyun if (ret)
377*4882a593Smuzhiyun pr_err("%s: error %d reading reg %02x\n", __func__, ret,
378*4882a593Smuzhiyun reg & PHREG_MASK);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return ret;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
regmap_encx24j600_phy_reg_write(void * context,unsigned int reg,unsigned int val)383*4882a593Smuzhiyun static int regmap_encx24j600_phy_reg_write(void *context, unsigned int reg,
384*4882a593Smuzhiyun unsigned int val)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun struct encx24j600_context *ctx = context;
387*4882a593Smuzhiyun int ret;
388*4882a593Smuzhiyun unsigned int mistat;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun reg = MIREGADR_VAL | (reg & PHREG_MASK);
391*4882a593Smuzhiyun ret = regmap_write(ctx->regmap, MIREGADR, reg);
392*4882a593Smuzhiyun if (unlikely(ret))
393*4882a593Smuzhiyun goto err_out;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun ret = regmap_write(ctx->regmap, MIWR, val);
396*4882a593Smuzhiyun if (unlikely(ret))
397*4882a593Smuzhiyun goto err_out;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun usleep_range(26, 100);
400*4882a593Smuzhiyun while (((ret = regmap_read(ctx->regmap, MISTAT, &mistat)) == 0) &&
401*4882a593Smuzhiyun (mistat & BUSY))
402*4882a593Smuzhiyun cpu_relax();
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun err_out:
405*4882a593Smuzhiyun if (ret)
406*4882a593Smuzhiyun pr_err("%s: error %d writing reg %02x=%04x\n", __func__, ret,
407*4882a593Smuzhiyun reg & PHREG_MASK, val);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return ret;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
encx24j600_phymap_readable(struct device * dev,unsigned int reg)412*4882a593Smuzhiyun static bool encx24j600_phymap_readable(struct device *dev, unsigned int reg)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun switch (reg) {
415*4882a593Smuzhiyun case PHCON1:
416*4882a593Smuzhiyun case PHSTAT1:
417*4882a593Smuzhiyun case PHANA:
418*4882a593Smuzhiyun case PHANLPA:
419*4882a593Smuzhiyun case PHANE:
420*4882a593Smuzhiyun case PHCON2:
421*4882a593Smuzhiyun case PHSTAT2:
422*4882a593Smuzhiyun case PHSTAT3:
423*4882a593Smuzhiyun return true;
424*4882a593Smuzhiyun default:
425*4882a593Smuzhiyun return false;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
encx24j600_phymap_writeable(struct device * dev,unsigned int reg)429*4882a593Smuzhiyun static bool encx24j600_phymap_writeable(struct device *dev, unsigned int reg)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun switch (reg) {
432*4882a593Smuzhiyun case PHCON1:
433*4882a593Smuzhiyun case PHCON2:
434*4882a593Smuzhiyun case PHANA:
435*4882a593Smuzhiyun return true;
436*4882a593Smuzhiyun case PHSTAT1:
437*4882a593Smuzhiyun case PHSTAT2:
438*4882a593Smuzhiyun case PHSTAT3:
439*4882a593Smuzhiyun case PHANLPA:
440*4882a593Smuzhiyun case PHANE:
441*4882a593Smuzhiyun default:
442*4882a593Smuzhiyun return false;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
encx24j600_phymap_volatile(struct device * dev,unsigned int reg)446*4882a593Smuzhiyun static bool encx24j600_phymap_volatile(struct device *dev, unsigned int reg)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun switch (reg) {
449*4882a593Smuzhiyun case PHSTAT1:
450*4882a593Smuzhiyun case PHSTAT2:
451*4882a593Smuzhiyun case PHSTAT3:
452*4882a593Smuzhiyun case PHANLPA:
453*4882a593Smuzhiyun case PHANE:
454*4882a593Smuzhiyun case PHCON2:
455*4882a593Smuzhiyun return true;
456*4882a593Smuzhiyun default:
457*4882a593Smuzhiyun return false;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun static struct regmap_config regcfg = {
462*4882a593Smuzhiyun .name = "reg",
463*4882a593Smuzhiyun .reg_bits = 8,
464*4882a593Smuzhiyun .val_bits = 16,
465*4882a593Smuzhiyun .max_register = 0xee,
466*4882a593Smuzhiyun .reg_stride = 2,
467*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
468*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
469*4882a593Smuzhiyun .readable_reg = encx24j600_regmap_readable,
470*4882a593Smuzhiyun .writeable_reg = encx24j600_regmap_writeable,
471*4882a593Smuzhiyun .volatile_reg = encx24j600_regmap_volatile,
472*4882a593Smuzhiyun .precious_reg = encx24j600_regmap_precious,
473*4882a593Smuzhiyun .lock = regmap_lock_mutex,
474*4882a593Smuzhiyun .unlock = regmap_unlock_mutex,
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun static struct regmap_bus regmap_encx24j600 = {
478*4882a593Smuzhiyun .write = regmap_encx24j600_write,
479*4882a593Smuzhiyun .read = regmap_encx24j600_read,
480*4882a593Smuzhiyun .reg_update_bits = regmap_encx24j600_reg_update_bits,
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun static struct regmap_config phycfg = {
484*4882a593Smuzhiyun .name = "phy",
485*4882a593Smuzhiyun .reg_bits = 8,
486*4882a593Smuzhiyun .val_bits = 16,
487*4882a593Smuzhiyun .max_register = 0x1f,
488*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
489*4882a593Smuzhiyun .val_format_endian = REGMAP_ENDIAN_LITTLE,
490*4882a593Smuzhiyun .readable_reg = encx24j600_phymap_readable,
491*4882a593Smuzhiyun .writeable_reg = encx24j600_phymap_writeable,
492*4882a593Smuzhiyun .volatile_reg = encx24j600_phymap_volatile,
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun static struct regmap_bus phymap_encx24j600 = {
496*4882a593Smuzhiyun .reg_write = regmap_encx24j600_phy_reg_write,
497*4882a593Smuzhiyun .reg_read = regmap_encx24j600_phy_reg_read,
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun
devm_regmap_init_encx24j600(struct device * dev,struct encx24j600_context * ctx)500*4882a593Smuzhiyun int devm_regmap_init_encx24j600(struct device *dev,
501*4882a593Smuzhiyun struct encx24j600_context *ctx)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun mutex_init(&ctx->mutex);
504*4882a593Smuzhiyun regcfg.lock_arg = ctx;
505*4882a593Smuzhiyun ctx->regmap = devm_regmap_init(dev, ®map_encx24j600, ctx, ®cfg);
506*4882a593Smuzhiyun if (IS_ERR(ctx->regmap))
507*4882a593Smuzhiyun return PTR_ERR(ctx->regmap);
508*4882a593Smuzhiyun ctx->phymap = devm_regmap_init(dev, &phymap_encx24j600, ctx, &phycfg);
509*4882a593Smuzhiyun if (IS_ERR(ctx->phymap))
510*4882a593Smuzhiyun return PTR_ERR(ctx->phymap);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun return 0;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(devm_regmap_init_encx24j600);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun MODULE_LICENSE("GPL");
517