xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/microchip/enc28j60.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Microchip ENC28J60 ethernet driver (MAC + PHY)
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007 Eurek srl
6*4882a593Smuzhiyun  * Author: Claudio Lanconelli <lanconelli.claudio@eptar.com>
7*4882a593Smuzhiyun  * based on enc28j60.c written by David Anders for 2.4 kernel version
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * $Id: enc28j60.c,v 1.22 2007/12/20 10:47:01 claudio Exp $
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun #include <linux/fcntl.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/property.h>
18*4882a593Smuzhiyun #include <linux/string.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <linux/netdevice.h>
21*4882a593Smuzhiyun #include <linux/etherdevice.h>
22*4882a593Smuzhiyun #include <linux/ethtool.h>
23*4882a593Smuzhiyun #include <linux/tcp.h>
24*4882a593Smuzhiyun #include <linux/skbuff.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/spi/spi.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "enc28j60_hw.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define DRV_NAME	"enc28j60"
31*4882a593Smuzhiyun #define DRV_VERSION	"1.02"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define SPI_OPLEN	1
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define ENC28J60_MSG_DEFAULT	\
36*4882a593Smuzhiyun 	(NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_LINK)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Buffer size required for the largest SPI transfer (i.e., reading a
39*4882a593Smuzhiyun  * frame).
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun #define SPI_TRANSFER_BUF_LEN	(4 + MAX_FRAMELEN)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define TX_TIMEOUT		(4 * HZ)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Max TX retries in case of collision as suggested by errata datasheet */
46*4882a593Smuzhiyun #define MAX_TX_RETRYCOUNT	16
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun enum {
49*4882a593Smuzhiyun 	RXFILTER_NORMAL,
50*4882a593Smuzhiyun 	RXFILTER_MULTI,
51*4882a593Smuzhiyun 	RXFILTER_PROMISC
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Driver local data */
55*4882a593Smuzhiyun struct enc28j60_net {
56*4882a593Smuzhiyun 	struct net_device *netdev;
57*4882a593Smuzhiyun 	struct spi_device *spi;
58*4882a593Smuzhiyun 	struct mutex lock;
59*4882a593Smuzhiyun 	struct sk_buff *tx_skb;
60*4882a593Smuzhiyun 	struct work_struct tx_work;
61*4882a593Smuzhiyun 	struct work_struct irq_work;
62*4882a593Smuzhiyun 	struct work_struct setrx_work;
63*4882a593Smuzhiyun 	struct work_struct restart_work;
64*4882a593Smuzhiyun 	u8 bank;		/* current register bank selected */
65*4882a593Smuzhiyun 	u16 next_pk_ptr;	/* next packet pointer within FIFO */
66*4882a593Smuzhiyun 	u16 max_pk_counter;	/* statistics: max packet counter */
67*4882a593Smuzhiyun 	u16 tx_retry_count;
68*4882a593Smuzhiyun 	bool hw_enable;
69*4882a593Smuzhiyun 	bool full_duplex;
70*4882a593Smuzhiyun 	int rxfilter;
71*4882a593Smuzhiyun 	u32 msg_enable;
72*4882a593Smuzhiyun 	u8 spi_transfer_buf[SPI_TRANSFER_BUF_LEN];
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* use ethtool to change the level for any given device */
76*4882a593Smuzhiyun static struct {
77*4882a593Smuzhiyun 	u32 msg_enable;
78*4882a593Smuzhiyun } debug = { -1 };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun  * SPI read buffer
82*4882a593Smuzhiyun  * Wait for the SPI transfer and copy received data to destination.
83*4882a593Smuzhiyun  */
84*4882a593Smuzhiyun static int
spi_read_buf(struct enc28j60_net * priv,int len,u8 * data)85*4882a593Smuzhiyun spi_read_buf(struct enc28j60_net *priv, int len, u8 *data)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
88*4882a593Smuzhiyun 	u8 *rx_buf = priv->spi_transfer_buf + 4;
89*4882a593Smuzhiyun 	u8 *tx_buf = priv->spi_transfer_buf;
90*4882a593Smuzhiyun 	struct spi_transfer tx = {
91*4882a593Smuzhiyun 		.tx_buf = tx_buf,
92*4882a593Smuzhiyun 		.len = SPI_OPLEN,
93*4882a593Smuzhiyun 	};
94*4882a593Smuzhiyun 	struct spi_transfer rx = {
95*4882a593Smuzhiyun 		.rx_buf = rx_buf,
96*4882a593Smuzhiyun 		.len = len,
97*4882a593Smuzhiyun 	};
98*4882a593Smuzhiyun 	struct spi_message msg;
99*4882a593Smuzhiyun 	int ret;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	tx_buf[0] = ENC28J60_READ_BUF_MEM;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	spi_message_init(&msg);
104*4882a593Smuzhiyun 	spi_message_add_tail(&tx, &msg);
105*4882a593Smuzhiyun 	spi_message_add_tail(&rx, &msg);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	ret = spi_sync(priv->spi, &msg);
108*4882a593Smuzhiyun 	if (ret == 0) {
109*4882a593Smuzhiyun 		memcpy(data, rx_buf, len);
110*4882a593Smuzhiyun 		ret = msg.status;
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 	if (ret && netif_msg_drv(priv))
113*4882a593Smuzhiyun 		dev_printk(KERN_DEBUG, dev, "%s() failed: ret = %d\n",
114*4882a593Smuzhiyun 			   __func__, ret);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return ret;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun  * SPI write buffer
121*4882a593Smuzhiyun  */
spi_write_buf(struct enc28j60_net * priv,int len,const u8 * data)122*4882a593Smuzhiyun static int spi_write_buf(struct enc28j60_net *priv, int len, const u8 *data)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
125*4882a593Smuzhiyun 	int ret;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	if (len > SPI_TRANSFER_BUF_LEN - 1 || len <= 0)
128*4882a593Smuzhiyun 		ret = -EINVAL;
129*4882a593Smuzhiyun 	else {
130*4882a593Smuzhiyun 		priv->spi_transfer_buf[0] = ENC28J60_WRITE_BUF_MEM;
131*4882a593Smuzhiyun 		memcpy(&priv->spi_transfer_buf[1], data, len);
132*4882a593Smuzhiyun 		ret = spi_write(priv->spi, priv->spi_transfer_buf, len + 1);
133*4882a593Smuzhiyun 		if (ret && netif_msg_drv(priv))
134*4882a593Smuzhiyun 			dev_printk(KERN_DEBUG, dev, "%s() failed: ret = %d\n",
135*4882a593Smuzhiyun 				   __func__, ret);
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 	return ret;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun  * basic SPI read operation
142*4882a593Smuzhiyun  */
spi_read_op(struct enc28j60_net * priv,u8 op,u8 addr)143*4882a593Smuzhiyun static u8 spi_read_op(struct enc28j60_net *priv, u8 op, u8 addr)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
146*4882a593Smuzhiyun 	u8 tx_buf[2];
147*4882a593Smuzhiyun 	u8 rx_buf[4];
148*4882a593Smuzhiyun 	u8 val = 0;
149*4882a593Smuzhiyun 	int ret;
150*4882a593Smuzhiyun 	int slen = SPI_OPLEN;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* do dummy read if needed */
153*4882a593Smuzhiyun 	if (addr & SPRD_MASK)
154*4882a593Smuzhiyun 		slen++;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	tx_buf[0] = op | (addr & ADDR_MASK);
157*4882a593Smuzhiyun 	ret = spi_write_then_read(priv->spi, tx_buf, 1, rx_buf, slen);
158*4882a593Smuzhiyun 	if (ret)
159*4882a593Smuzhiyun 		dev_printk(KERN_DEBUG, dev, "%s() failed: ret = %d\n",
160*4882a593Smuzhiyun 			   __func__, ret);
161*4882a593Smuzhiyun 	else
162*4882a593Smuzhiyun 		val = rx_buf[slen - 1];
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return val;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /*
168*4882a593Smuzhiyun  * basic SPI write operation
169*4882a593Smuzhiyun  */
spi_write_op(struct enc28j60_net * priv,u8 op,u8 addr,u8 val)170*4882a593Smuzhiyun static int spi_write_op(struct enc28j60_net *priv, u8 op, u8 addr, u8 val)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
173*4882a593Smuzhiyun 	int ret;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	priv->spi_transfer_buf[0] = op | (addr & ADDR_MASK);
176*4882a593Smuzhiyun 	priv->spi_transfer_buf[1] = val;
177*4882a593Smuzhiyun 	ret = spi_write(priv->spi, priv->spi_transfer_buf, 2);
178*4882a593Smuzhiyun 	if (ret && netif_msg_drv(priv))
179*4882a593Smuzhiyun 		dev_printk(KERN_DEBUG, dev, "%s() failed: ret = %d\n",
180*4882a593Smuzhiyun 			   __func__, ret);
181*4882a593Smuzhiyun 	return ret;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
enc28j60_soft_reset(struct enc28j60_net * priv)184*4882a593Smuzhiyun static void enc28j60_soft_reset(struct enc28j60_net *priv)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	spi_write_op(priv, ENC28J60_SOFT_RESET, 0, ENC28J60_SOFT_RESET);
187*4882a593Smuzhiyun 	/* Errata workaround #1, CLKRDY check is unreliable,
188*4882a593Smuzhiyun 	 * delay at least 1 ms instead */
189*4882a593Smuzhiyun 	udelay(2000);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun  * select the current register bank if necessary
194*4882a593Smuzhiyun  */
enc28j60_set_bank(struct enc28j60_net * priv,u8 addr)195*4882a593Smuzhiyun static void enc28j60_set_bank(struct enc28j60_net *priv, u8 addr)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	u8 b = (addr & BANK_MASK) >> 5;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* These registers (EIE, EIR, ESTAT, ECON2, ECON1)
200*4882a593Smuzhiyun 	 * are present in all banks, no need to switch bank.
201*4882a593Smuzhiyun 	 */
202*4882a593Smuzhiyun 	if (addr >= EIE && addr <= ECON1)
203*4882a593Smuzhiyun 		return;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* Clear or set each bank selection bit as needed */
206*4882a593Smuzhiyun 	if ((b & ECON1_BSEL0) != (priv->bank & ECON1_BSEL0)) {
207*4882a593Smuzhiyun 		if (b & ECON1_BSEL0)
208*4882a593Smuzhiyun 			spi_write_op(priv, ENC28J60_BIT_FIELD_SET, ECON1,
209*4882a593Smuzhiyun 					ECON1_BSEL0);
210*4882a593Smuzhiyun 		else
211*4882a593Smuzhiyun 			spi_write_op(priv, ENC28J60_BIT_FIELD_CLR, ECON1,
212*4882a593Smuzhiyun 					ECON1_BSEL0);
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun 	if ((b & ECON1_BSEL1) != (priv->bank & ECON1_BSEL1)) {
215*4882a593Smuzhiyun 		if (b & ECON1_BSEL1)
216*4882a593Smuzhiyun 			spi_write_op(priv, ENC28J60_BIT_FIELD_SET, ECON1,
217*4882a593Smuzhiyun 					ECON1_BSEL1);
218*4882a593Smuzhiyun 		else
219*4882a593Smuzhiyun 			spi_write_op(priv, ENC28J60_BIT_FIELD_CLR, ECON1,
220*4882a593Smuzhiyun 					ECON1_BSEL1);
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 	priv->bank = b;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /*
226*4882a593Smuzhiyun  * Register access routines through the SPI bus.
227*4882a593Smuzhiyun  * Every register access comes in two flavours:
228*4882a593Smuzhiyun  * - nolock_xxx: caller needs to invoke mutex_lock, usually to access
229*4882a593Smuzhiyun  *   atomically more than one register
230*4882a593Smuzhiyun  * - locked_xxx: caller doesn't need to invoke mutex_lock, single access
231*4882a593Smuzhiyun  *
232*4882a593Smuzhiyun  * Some registers can be accessed through the bit field clear and
233*4882a593Smuzhiyun  * bit field set to avoid a read modify write cycle.
234*4882a593Smuzhiyun  */
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /*
237*4882a593Smuzhiyun  * Register bit field Set
238*4882a593Smuzhiyun  */
nolock_reg_bfset(struct enc28j60_net * priv,u8 addr,u8 mask)239*4882a593Smuzhiyun static void nolock_reg_bfset(struct enc28j60_net *priv, u8 addr, u8 mask)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	enc28j60_set_bank(priv, addr);
242*4882a593Smuzhiyun 	spi_write_op(priv, ENC28J60_BIT_FIELD_SET, addr, mask);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
locked_reg_bfset(struct enc28j60_net * priv,u8 addr,u8 mask)245*4882a593Smuzhiyun static void locked_reg_bfset(struct enc28j60_net *priv, u8 addr, u8 mask)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
248*4882a593Smuzhiyun 	nolock_reg_bfset(priv, addr, mask);
249*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /*
253*4882a593Smuzhiyun  * Register bit field Clear
254*4882a593Smuzhiyun  */
nolock_reg_bfclr(struct enc28j60_net * priv,u8 addr,u8 mask)255*4882a593Smuzhiyun static void nolock_reg_bfclr(struct enc28j60_net *priv, u8 addr, u8 mask)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	enc28j60_set_bank(priv, addr);
258*4882a593Smuzhiyun 	spi_write_op(priv, ENC28J60_BIT_FIELD_CLR, addr, mask);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
locked_reg_bfclr(struct enc28j60_net * priv,u8 addr,u8 mask)261*4882a593Smuzhiyun static void locked_reg_bfclr(struct enc28j60_net *priv, u8 addr, u8 mask)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
264*4882a593Smuzhiyun 	nolock_reg_bfclr(priv, addr, mask);
265*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun /*
269*4882a593Smuzhiyun  * Register byte read
270*4882a593Smuzhiyun  */
nolock_regb_read(struct enc28j60_net * priv,u8 address)271*4882a593Smuzhiyun static int nolock_regb_read(struct enc28j60_net *priv, u8 address)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	enc28j60_set_bank(priv, address);
274*4882a593Smuzhiyun 	return spi_read_op(priv, ENC28J60_READ_CTRL_REG, address);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
locked_regb_read(struct enc28j60_net * priv,u8 address)277*4882a593Smuzhiyun static int locked_regb_read(struct enc28j60_net *priv, u8 address)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	int ret;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
282*4882a593Smuzhiyun 	ret = nolock_regb_read(priv, address);
283*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return ret;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /*
289*4882a593Smuzhiyun  * Register word read
290*4882a593Smuzhiyun  */
nolock_regw_read(struct enc28j60_net * priv,u8 address)291*4882a593Smuzhiyun static int nolock_regw_read(struct enc28j60_net *priv, u8 address)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	int rl, rh;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	enc28j60_set_bank(priv, address);
296*4882a593Smuzhiyun 	rl = spi_read_op(priv, ENC28J60_READ_CTRL_REG, address);
297*4882a593Smuzhiyun 	rh = spi_read_op(priv, ENC28J60_READ_CTRL_REG, address + 1);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return (rh << 8) | rl;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
locked_regw_read(struct enc28j60_net * priv,u8 address)302*4882a593Smuzhiyun static int locked_regw_read(struct enc28j60_net *priv, u8 address)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	int ret;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
307*4882a593Smuzhiyun 	ret = nolock_regw_read(priv, address);
308*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return ret;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun  * Register byte write
315*4882a593Smuzhiyun  */
nolock_regb_write(struct enc28j60_net * priv,u8 address,u8 data)316*4882a593Smuzhiyun static void nolock_regb_write(struct enc28j60_net *priv, u8 address, u8 data)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	enc28j60_set_bank(priv, address);
319*4882a593Smuzhiyun 	spi_write_op(priv, ENC28J60_WRITE_CTRL_REG, address, data);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
locked_regb_write(struct enc28j60_net * priv,u8 address,u8 data)322*4882a593Smuzhiyun static void locked_regb_write(struct enc28j60_net *priv, u8 address, u8 data)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
325*4882a593Smuzhiyun 	nolock_regb_write(priv, address, data);
326*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /*
330*4882a593Smuzhiyun  * Register word write
331*4882a593Smuzhiyun  */
nolock_regw_write(struct enc28j60_net * priv,u8 address,u16 data)332*4882a593Smuzhiyun static void nolock_regw_write(struct enc28j60_net *priv, u8 address, u16 data)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	enc28j60_set_bank(priv, address);
335*4882a593Smuzhiyun 	spi_write_op(priv, ENC28J60_WRITE_CTRL_REG, address, (u8) data);
336*4882a593Smuzhiyun 	spi_write_op(priv, ENC28J60_WRITE_CTRL_REG, address + 1,
337*4882a593Smuzhiyun 		     (u8) (data >> 8));
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
locked_regw_write(struct enc28j60_net * priv,u8 address,u16 data)340*4882a593Smuzhiyun static void locked_regw_write(struct enc28j60_net *priv, u8 address, u16 data)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
343*4882a593Smuzhiyun 	nolock_regw_write(priv, address, data);
344*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun /*
348*4882a593Smuzhiyun  * Buffer memory read
349*4882a593Smuzhiyun  * Select the starting address and execute a SPI buffer read.
350*4882a593Smuzhiyun  */
enc28j60_mem_read(struct enc28j60_net * priv,u16 addr,int len,u8 * data)351*4882a593Smuzhiyun static void enc28j60_mem_read(struct enc28j60_net *priv, u16 addr, int len,
352*4882a593Smuzhiyun 			      u8 *data)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
355*4882a593Smuzhiyun 	nolock_regw_write(priv, ERDPTL, addr);
356*4882a593Smuzhiyun #ifdef CONFIG_ENC28J60_WRITEVERIFY
357*4882a593Smuzhiyun 	if (netif_msg_drv(priv)) {
358*4882a593Smuzhiyun 		struct device *dev = &priv->spi->dev;
359*4882a593Smuzhiyun 		u16 reg;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		reg = nolock_regw_read(priv, ERDPTL);
362*4882a593Smuzhiyun 		if (reg != addr)
363*4882a593Smuzhiyun 			dev_printk(KERN_DEBUG, dev,
364*4882a593Smuzhiyun 				   "%s() error writing ERDPT (0x%04x - 0x%04x)\n",
365*4882a593Smuzhiyun 				   __func__, reg, addr);
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun #endif
368*4882a593Smuzhiyun 	spi_read_buf(priv, len, data);
369*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /*
373*4882a593Smuzhiyun  * Write packet to enc28j60 TX buffer memory
374*4882a593Smuzhiyun  */
375*4882a593Smuzhiyun static void
enc28j60_packet_write(struct enc28j60_net * priv,int len,const u8 * data)376*4882a593Smuzhiyun enc28j60_packet_write(struct enc28j60_net *priv, int len, const u8 *data)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
381*4882a593Smuzhiyun 	/* Set the write pointer to start of transmit buffer area */
382*4882a593Smuzhiyun 	nolock_regw_write(priv, EWRPTL, TXSTART_INIT);
383*4882a593Smuzhiyun #ifdef CONFIG_ENC28J60_WRITEVERIFY
384*4882a593Smuzhiyun 	if (netif_msg_drv(priv)) {
385*4882a593Smuzhiyun 		u16 reg;
386*4882a593Smuzhiyun 		reg = nolock_regw_read(priv, EWRPTL);
387*4882a593Smuzhiyun 		if (reg != TXSTART_INIT)
388*4882a593Smuzhiyun 			dev_printk(KERN_DEBUG, dev,
389*4882a593Smuzhiyun 				   "%s() ERWPT:0x%04x != 0x%04x\n",
390*4882a593Smuzhiyun 				   __func__, reg, TXSTART_INIT);
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun 	/* Set the TXND pointer to correspond to the packet size given */
394*4882a593Smuzhiyun 	nolock_regw_write(priv, ETXNDL, TXSTART_INIT + len);
395*4882a593Smuzhiyun 	/* write per-packet control byte */
396*4882a593Smuzhiyun 	spi_write_op(priv, ENC28J60_WRITE_BUF_MEM, 0, 0x00);
397*4882a593Smuzhiyun 	if (netif_msg_hw(priv))
398*4882a593Smuzhiyun 		dev_printk(KERN_DEBUG, dev,
399*4882a593Smuzhiyun 			   "%s() after control byte ERWPT:0x%04x\n",
400*4882a593Smuzhiyun 			   __func__, nolock_regw_read(priv, EWRPTL));
401*4882a593Smuzhiyun 	/* copy the packet into the transmit buffer */
402*4882a593Smuzhiyun 	spi_write_buf(priv, len, data);
403*4882a593Smuzhiyun 	if (netif_msg_hw(priv))
404*4882a593Smuzhiyun 		dev_printk(KERN_DEBUG, dev,
405*4882a593Smuzhiyun 			   "%s() after write packet ERWPT:0x%04x, len=%d\n",
406*4882a593Smuzhiyun 			   __func__, nolock_regw_read(priv, EWRPTL), len);
407*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
poll_ready(struct enc28j60_net * priv,u8 reg,u8 mask,u8 val)410*4882a593Smuzhiyun static int poll_ready(struct enc28j60_net *priv, u8 reg, u8 mask, u8 val)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
413*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(20);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* 20 msec timeout read */
416*4882a593Smuzhiyun 	while ((nolock_regb_read(priv, reg) & mask) != val) {
417*4882a593Smuzhiyun 		if (time_after(jiffies, timeout)) {
418*4882a593Smuzhiyun 			if (netif_msg_drv(priv))
419*4882a593Smuzhiyun 				dev_dbg(dev, "reg %02x ready timeout!\n", reg);
420*4882a593Smuzhiyun 			return -ETIMEDOUT;
421*4882a593Smuzhiyun 		}
422*4882a593Smuzhiyun 		cpu_relax();
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 	return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun /*
428*4882a593Smuzhiyun  * Wait until the PHY operation is complete.
429*4882a593Smuzhiyun  */
wait_phy_ready(struct enc28j60_net * priv)430*4882a593Smuzhiyun static int wait_phy_ready(struct enc28j60_net *priv)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	return poll_ready(priv, MISTAT, MISTAT_BUSY, 0) ? 0 : 1;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun /*
436*4882a593Smuzhiyun  * PHY register read
437*4882a593Smuzhiyun  * PHY registers are not accessed directly, but through the MII.
438*4882a593Smuzhiyun  */
enc28j60_phy_read(struct enc28j60_net * priv,u8 address)439*4882a593Smuzhiyun static u16 enc28j60_phy_read(struct enc28j60_net *priv, u8 address)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	u16 ret;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
444*4882a593Smuzhiyun 	/* set the PHY register address */
445*4882a593Smuzhiyun 	nolock_regb_write(priv, MIREGADR, address);
446*4882a593Smuzhiyun 	/* start the register read operation */
447*4882a593Smuzhiyun 	nolock_regb_write(priv, MICMD, MICMD_MIIRD);
448*4882a593Smuzhiyun 	/* wait until the PHY read completes */
449*4882a593Smuzhiyun 	wait_phy_ready(priv);
450*4882a593Smuzhiyun 	/* quit reading */
451*4882a593Smuzhiyun 	nolock_regb_write(priv, MICMD, 0x00);
452*4882a593Smuzhiyun 	/* return the data */
453*4882a593Smuzhiyun 	ret = nolock_regw_read(priv, MIRDL);
454*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	return ret;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
enc28j60_phy_write(struct enc28j60_net * priv,u8 address,u16 data)459*4882a593Smuzhiyun static int enc28j60_phy_write(struct enc28j60_net *priv, u8 address, u16 data)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun 	int ret;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
464*4882a593Smuzhiyun 	/* set the PHY register address */
465*4882a593Smuzhiyun 	nolock_regb_write(priv, MIREGADR, address);
466*4882a593Smuzhiyun 	/* write the PHY data */
467*4882a593Smuzhiyun 	nolock_regw_write(priv, MIWRL, data);
468*4882a593Smuzhiyun 	/* wait until the PHY write completes and return */
469*4882a593Smuzhiyun 	ret = wait_phy_ready(priv);
470*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	return ret;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun /*
476*4882a593Smuzhiyun  * Program the hardware MAC address from dev->dev_addr.
477*4882a593Smuzhiyun  */
enc28j60_set_hw_macaddr(struct net_device * ndev)478*4882a593Smuzhiyun static int enc28j60_set_hw_macaddr(struct net_device *ndev)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	int ret;
481*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(ndev);
482*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
485*4882a593Smuzhiyun 	if (!priv->hw_enable) {
486*4882a593Smuzhiyun 		if (netif_msg_drv(priv))
487*4882a593Smuzhiyun 			dev_info(dev, "%s: Setting MAC address to %pM\n",
488*4882a593Smuzhiyun 				 ndev->name, ndev->dev_addr);
489*4882a593Smuzhiyun 		/* NOTE: MAC address in ENC28J60 is byte-backward */
490*4882a593Smuzhiyun 		nolock_regb_write(priv, MAADR5, ndev->dev_addr[0]);
491*4882a593Smuzhiyun 		nolock_regb_write(priv, MAADR4, ndev->dev_addr[1]);
492*4882a593Smuzhiyun 		nolock_regb_write(priv, MAADR3, ndev->dev_addr[2]);
493*4882a593Smuzhiyun 		nolock_regb_write(priv, MAADR2, ndev->dev_addr[3]);
494*4882a593Smuzhiyun 		nolock_regb_write(priv, MAADR1, ndev->dev_addr[4]);
495*4882a593Smuzhiyun 		nolock_regb_write(priv, MAADR0, ndev->dev_addr[5]);
496*4882a593Smuzhiyun 		ret = 0;
497*4882a593Smuzhiyun 	} else {
498*4882a593Smuzhiyun 		if (netif_msg_drv(priv))
499*4882a593Smuzhiyun 			dev_printk(KERN_DEBUG, dev,
500*4882a593Smuzhiyun 				   "%s() Hardware must be disabled to set Mac address\n",
501*4882a593Smuzhiyun 				   __func__);
502*4882a593Smuzhiyun 		ret = -EBUSY;
503*4882a593Smuzhiyun 	}
504*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
505*4882a593Smuzhiyun 	return ret;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /*
509*4882a593Smuzhiyun  * Store the new hardware address in dev->dev_addr, and update the MAC.
510*4882a593Smuzhiyun  */
enc28j60_set_mac_address(struct net_device * dev,void * addr)511*4882a593Smuzhiyun static int enc28j60_set_mac_address(struct net_device *dev, void *addr)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	struct sockaddr *address = addr;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	if (netif_running(dev))
516*4882a593Smuzhiyun 		return -EBUSY;
517*4882a593Smuzhiyun 	if (!is_valid_ether_addr(address->sa_data))
518*4882a593Smuzhiyun 		return -EADDRNOTAVAIL;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	ether_addr_copy(dev->dev_addr, address->sa_data);
521*4882a593Smuzhiyun 	return enc28j60_set_hw_macaddr(dev);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun /*
525*4882a593Smuzhiyun  * Debug routine to dump useful register contents
526*4882a593Smuzhiyun  */
enc28j60_dump_regs(struct enc28j60_net * priv,const char * msg)527*4882a593Smuzhiyun static void enc28j60_dump_regs(struct enc28j60_net *priv, const char *msg)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
532*4882a593Smuzhiyun 	dev_printk(KERN_DEBUG, dev,
533*4882a593Smuzhiyun 		   " %s\n"
534*4882a593Smuzhiyun 		   "HwRevID: 0x%02x\n"
535*4882a593Smuzhiyun 		   "Cntrl: ECON1 ECON2 ESTAT  EIR  EIE\n"
536*4882a593Smuzhiyun 		   "       0x%02x  0x%02x  0x%02x  0x%02x  0x%02x\n"
537*4882a593Smuzhiyun 		   "MAC  : MACON1 MACON3 MACON4\n"
538*4882a593Smuzhiyun 		   "       0x%02x   0x%02x   0x%02x\n"
539*4882a593Smuzhiyun 		   "Rx   : ERXST  ERXND  ERXWRPT ERXRDPT ERXFCON EPKTCNT MAMXFL\n"
540*4882a593Smuzhiyun 		   "       0x%04x 0x%04x 0x%04x  0x%04x  "
541*4882a593Smuzhiyun 		   "0x%02x    0x%02x    0x%04x\n"
542*4882a593Smuzhiyun 		   "Tx   : ETXST  ETXND  MACLCON1 MACLCON2 MAPHSUP\n"
543*4882a593Smuzhiyun 		   "       0x%04x 0x%04x 0x%02x     0x%02x     0x%02x\n",
544*4882a593Smuzhiyun 		   msg, nolock_regb_read(priv, EREVID),
545*4882a593Smuzhiyun 		   nolock_regb_read(priv, ECON1), nolock_regb_read(priv, ECON2),
546*4882a593Smuzhiyun 		   nolock_regb_read(priv, ESTAT), nolock_regb_read(priv, EIR),
547*4882a593Smuzhiyun 		   nolock_regb_read(priv, EIE), nolock_regb_read(priv, MACON1),
548*4882a593Smuzhiyun 		   nolock_regb_read(priv, MACON3), nolock_regb_read(priv, MACON4),
549*4882a593Smuzhiyun 		   nolock_regw_read(priv, ERXSTL), nolock_regw_read(priv, ERXNDL),
550*4882a593Smuzhiyun 		   nolock_regw_read(priv, ERXWRPTL),
551*4882a593Smuzhiyun 		   nolock_regw_read(priv, ERXRDPTL),
552*4882a593Smuzhiyun 		   nolock_regb_read(priv, ERXFCON),
553*4882a593Smuzhiyun 		   nolock_regb_read(priv, EPKTCNT),
554*4882a593Smuzhiyun 		   nolock_regw_read(priv, MAMXFLL), nolock_regw_read(priv, ETXSTL),
555*4882a593Smuzhiyun 		   nolock_regw_read(priv, ETXNDL),
556*4882a593Smuzhiyun 		   nolock_regb_read(priv, MACLCON1),
557*4882a593Smuzhiyun 		   nolock_regb_read(priv, MACLCON2),
558*4882a593Smuzhiyun 		   nolock_regb_read(priv, MAPHSUP));
559*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun /*
563*4882a593Smuzhiyun  * ERXRDPT need to be set always at odd addresses, refer to errata datasheet
564*4882a593Smuzhiyun  */
erxrdpt_workaround(u16 next_packet_ptr,u16 start,u16 end)565*4882a593Smuzhiyun static u16 erxrdpt_workaround(u16 next_packet_ptr, u16 start, u16 end)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	u16 erxrdpt;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if ((next_packet_ptr - 1 < start) || (next_packet_ptr - 1 > end))
570*4882a593Smuzhiyun 		erxrdpt = end;
571*4882a593Smuzhiyun 	else
572*4882a593Smuzhiyun 		erxrdpt = next_packet_ptr - 1;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	return erxrdpt;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun /*
578*4882a593Smuzhiyun  * Calculate wrap around when reading beyond the end of the RX buffer
579*4882a593Smuzhiyun  */
rx_packet_start(u16 ptr)580*4882a593Smuzhiyun static u16 rx_packet_start(u16 ptr)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	if (ptr + RSV_SIZE > RXEND_INIT)
583*4882a593Smuzhiyun 		return (ptr + RSV_SIZE) - (RXEND_INIT - RXSTART_INIT + 1);
584*4882a593Smuzhiyun 	else
585*4882a593Smuzhiyun 		return ptr + RSV_SIZE;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
nolock_rxfifo_init(struct enc28j60_net * priv,u16 start,u16 end)588*4882a593Smuzhiyun static void nolock_rxfifo_init(struct enc28j60_net *priv, u16 start, u16 end)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
591*4882a593Smuzhiyun 	u16 erxrdpt;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	if (start > 0x1FFF || end > 0x1FFF || start > end) {
594*4882a593Smuzhiyun 		if (netif_msg_drv(priv))
595*4882a593Smuzhiyun 			dev_err(dev, "%s(%d, %d) RXFIFO bad parameters!\n",
596*4882a593Smuzhiyun 				__func__, start, end);
597*4882a593Smuzhiyun 		return;
598*4882a593Smuzhiyun 	}
599*4882a593Smuzhiyun 	/* set receive buffer start + end */
600*4882a593Smuzhiyun 	priv->next_pk_ptr = start;
601*4882a593Smuzhiyun 	nolock_regw_write(priv, ERXSTL, start);
602*4882a593Smuzhiyun 	erxrdpt = erxrdpt_workaround(priv->next_pk_ptr, start, end);
603*4882a593Smuzhiyun 	nolock_regw_write(priv, ERXRDPTL, erxrdpt);
604*4882a593Smuzhiyun 	nolock_regw_write(priv, ERXNDL, end);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
nolock_txfifo_init(struct enc28j60_net * priv,u16 start,u16 end)607*4882a593Smuzhiyun static void nolock_txfifo_init(struct enc28j60_net *priv, u16 start, u16 end)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	if (start > 0x1FFF || end > 0x1FFF || start > end) {
612*4882a593Smuzhiyun 		if (netif_msg_drv(priv))
613*4882a593Smuzhiyun 			dev_err(dev, "%s(%d, %d) TXFIFO bad parameters!\n",
614*4882a593Smuzhiyun 				__func__, start, end);
615*4882a593Smuzhiyun 		return;
616*4882a593Smuzhiyun 	}
617*4882a593Smuzhiyun 	/* set transmit buffer start + end */
618*4882a593Smuzhiyun 	nolock_regw_write(priv, ETXSTL, start);
619*4882a593Smuzhiyun 	nolock_regw_write(priv, ETXNDL, end);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun /*
623*4882a593Smuzhiyun  * Low power mode shrinks power consumption about 100x, so we'd like
624*4882a593Smuzhiyun  * the chip to be in that mode whenever it's inactive. (However, we
625*4882a593Smuzhiyun  * can't stay in low power mode during suspend with WOL active.)
626*4882a593Smuzhiyun  */
enc28j60_lowpower(struct enc28j60_net * priv,bool is_low)627*4882a593Smuzhiyun static void enc28j60_lowpower(struct enc28j60_net *priv, bool is_low)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	if (netif_msg_drv(priv))
632*4882a593Smuzhiyun 		dev_dbg(dev, "%s power...\n", is_low ? "low" : "high");
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
635*4882a593Smuzhiyun 	if (is_low) {
636*4882a593Smuzhiyun 		nolock_reg_bfclr(priv, ECON1, ECON1_RXEN);
637*4882a593Smuzhiyun 		poll_ready(priv, ESTAT, ESTAT_RXBUSY, 0);
638*4882a593Smuzhiyun 		poll_ready(priv, ECON1, ECON1_TXRTS, 0);
639*4882a593Smuzhiyun 		/* ECON2_VRPS was set during initialization */
640*4882a593Smuzhiyun 		nolock_reg_bfset(priv, ECON2, ECON2_PWRSV);
641*4882a593Smuzhiyun 	} else {
642*4882a593Smuzhiyun 		nolock_reg_bfclr(priv, ECON2, ECON2_PWRSV);
643*4882a593Smuzhiyun 		poll_ready(priv, ESTAT, ESTAT_CLKRDY, ESTAT_CLKRDY);
644*4882a593Smuzhiyun 		/* caller sets ECON1_RXEN */
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
enc28j60_hw_init(struct enc28j60_net * priv)649*4882a593Smuzhiyun static int enc28j60_hw_init(struct enc28j60_net *priv)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
652*4882a593Smuzhiyun 	u8 reg;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	if (netif_msg_drv(priv))
655*4882a593Smuzhiyun 		dev_printk(KERN_DEBUG, dev, "%s() - %s\n", __func__,
656*4882a593Smuzhiyun 			   priv->full_duplex ? "FullDuplex" : "HalfDuplex");
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
659*4882a593Smuzhiyun 	/* first reset the chip */
660*4882a593Smuzhiyun 	enc28j60_soft_reset(priv);
661*4882a593Smuzhiyun 	/* Clear ECON1 */
662*4882a593Smuzhiyun 	spi_write_op(priv, ENC28J60_WRITE_CTRL_REG, ECON1, 0x00);
663*4882a593Smuzhiyun 	priv->bank = 0;
664*4882a593Smuzhiyun 	priv->hw_enable = false;
665*4882a593Smuzhiyun 	priv->tx_retry_count = 0;
666*4882a593Smuzhiyun 	priv->max_pk_counter = 0;
667*4882a593Smuzhiyun 	priv->rxfilter = RXFILTER_NORMAL;
668*4882a593Smuzhiyun 	/* enable address auto increment and voltage regulator powersave */
669*4882a593Smuzhiyun 	nolock_regb_write(priv, ECON2, ECON2_AUTOINC | ECON2_VRPS);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	nolock_rxfifo_init(priv, RXSTART_INIT, RXEND_INIT);
672*4882a593Smuzhiyun 	nolock_txfifo_init(priv, TXSTART_INIT, TXEND_INIT);
673*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/*
676*4882a593Smuzhiyun 	 * Check the RevID.
677*4882a593Smuzhiyun 	 * If it's 0x00 or 0xFF probably the enc28j60 is not mounted or
678*4882a593Smuzhiyun 	 * damaged.
679*4882a593Smuzhiyun 	 */
680*4882a593Smuzhiyun 	reg = locked_regb_read(priv, EREVID);
681*4882a593Smuzhiyun 	if (netif_msg_drv(priv))
682*4882a593Smuzhiyun 		dev_info(dev, "chip RevID: 0x%02x\n", reg);
683*4882a593Smuzhiyun 	if (reg == 0x00 || reg == 0xff) {
684*4882a593Smuzhiyun 		if (netif_msg_drv(priv))
685*4882a593Smuzhiyun 			dev_printk(KERN_DEBUG, dev, "%s() Invalid RevId %d\n",
686*4882a593Smuzhiyun 				   __func__, reg);
687*4882a593Smuzhiyun 		return 0;
688*4882a593Smuzhiyun 	}
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	/* default filter mode: (unicast OR broadcast) AND crc valid */
691*4882a593Smuzhiyun 	locked_regb_write(priv, ERXFCON,
692*4882a593Smuzhiyun 			    ERXFCON_UCEN | ERXFCON_CRCEN | ERXFCON_BCEN);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* enable MAC receive */
695*4882a593Smuzhiyun 	locked_regb_write(priv, MACON1,
696*4882a593Smuzhiyun 			    MACON1_MARXEN | MACON1_TXPAUS | MACON1_RXPAUS);
697*4882a593Smuzhiyun 	/* enable automatic padding and CRC operations */
698*4882a593Smuzhiyun 	if (priv->full_duplex) {
699*4882a593Smuzhiyun 		locked_regb_write(priv, MACON3,
700*4882a593Smuzhiyun 				    MACON3_PADCFG0 | MACON3_TXCRCEN |
701*4882a593Smuzhiyun 				    MACON3_FRMLNEN | MACON3_FULDPX);
702*4882a593Smuzhiyun 		/* set inter-frame gap (non-back-to-back) */
703*4882a593Smuzhiyun 		locked_regb_write(priv, MAIPGL, 0x12);
704*4882a593Smuzhiyun 		/* set inter-frame gap (back-to-back) */
705*4882a593Smuzhiyun 		locked_regb_write(priv, MABBIPG, 0x15);
706*4882a593Smuzhiyun 	} else {
707*4882a593Smuzhiyun 		locked_regb_write(priv, MACON3,
708*4882a593Smuzhiyun 				    MACON3_PADCFG0 | MACON3_TXCRCEN |
709*4882a593Smuzhiyun 				    MACON3_FRMLNEN);
710*4882a593Smuzhiyun 		locked_regb_write(priv, MACON4, 1 << 6);	/* DEFER bit */
711*4882a593Smuzhiyun 		/* set inter-frame gap (non-back-to-back) */
712*4882a593Smuzhiyun 		locked_regw_write(priv, MAIPGL, 0x0C12);
713*4882a593Smuzhiyun 		/* set inter-frame gap (back-to-back) */
714*4882a593Smuzhiyun 		locked_regb_write(priv, MABBIPG, 0x12);
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 	/*
717*4882a593Smuzhiyun 	 * MACLCON1 (default)
718*4882a593Smuzhiyun 	 * MACLCON2 (default)
719*4882a593Smuzhiyun 	 * Set the maximum packet size which the controller will accept.
720*4882a593Smuzhiyun 	 */
721*4882a593Smuzhiyun 	locked_regw_write(priv, MAMXFLL, MAX_FRAMELEN);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	/* Configure LEDs */
724*4882a593Smuzhiyun 	if (!enc28j60_phy_write(priv, PHLCON, ENC28J60_LAMPS_MODE))
725*4882a593Smuzhiyun 		return 0;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	if (priv->full_duplex) {
728*4882a593Smuzhiyun 		if (!enc28j60_phy_write(priv, PHCON1, PHCON1_PDPXMD))
729*4882a593Smuzhiyun 			return 0;
730*4882a593Smuzhiyun 		if (!enc28j60_phy_write(priv, PHCON2, 0x00))
731*4882a593Smuzhiyun 			return 0;
732*4882a593Smuzhiyun 	} else {
733*4882a593Smuzhiyun 		if (!enc28j60_phy_write(priv, PHCON1, 0x00))
734*4882a593Smuzhiyun 			return 0;
735*4882a593Smuzhiyun 		if (!enc28j60_phy_write(priv, PHCON2, PHCON2_HDLDIS))
736*4882a593Smuzhiyun 			return 0;
737*4882a593Smuzhiyun 	}
738*4882a593Smuzhiyun 	if (netif_msg_hw(priv))
739*4882a593Smuzhiyun 		enc28j60_dump_regs(priv, "Hw initialized.");
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	return 1;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
enc28j60_hw_enable(struct enc28j60_net * priv)744*4882a593Smuzhiyun static void enc28j60_hw_enable(struct enc28j60_net *priv)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	/* enable interrupts */
749*4882a593Smuzhiyun 	if (netif_msg_hw(priv))
750*4882a593Smuzhiyun 		dev_printk(KERN_DEBUG, dev, "%s() enabling interrupts.\n",
751*4882a593Smuzhiyun 			   __func__);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	enc28j60_phy_write(priv, PHIE, PHIE_PGEIE | PHIE_PLNKIE);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
756*4882a593Smuzhiyun 	nolock_reg_bfclr(priv, EIR, EIR_DMAIF | EIR_LINKIF |
757*4882a593Smuzhiyun 			 EIR_TXIF | EIR_TXERIF | EIR_RXERIF | EIR_PKTIF);
758*4882a593Smuzhiyun 	nolock_regb_write(priv, EIE, EIE_INTIE | EIE_PKTIE | EIE_LINKIE |
759*4882a593Smuzhiyun 			  EIE_TXIE | EIE_TXERIE | EIE_RXERIE);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	/* enable receive logic */
762*4882a593Smuzhiyun 	nolock_reg_bfset(priv, ECON1, ECON1_RXEN);
763*4882a593Smuzhiyun 	priv->hw_enable = true;
764*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
enc28j60_hw_disable(struct enc28j60_net * priv)767*4882a593Smuzhiyun static void enc28j60_hw_disable(struct enc28j60_net *priv)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
770*4882a593Smuzhiyun 	/* disable interrupts and packet reception */
771*4882a593Smuzhiyun 	nolock_regb_write(priv, EIE, 0x00);
772*4882a593Smuzhiyun 	nolock_reg_bfclr(priv, ECON1, ECON1_RXEN);
773*4882a593Smuzhiyun 	priv->hw_enable = false;
774*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun static int
enc28j60_setlink(struct net_device * ndev,u8 autoneg,u16 speed,u8 duplex)778*4882a593Smuzhiyun enc28j60_setlink(struct net_device *ndev, u8 autoneg, u16 speed, u8 duplex)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(ndev);
781*4882a593Smuzhiyun 	int ret = 0;
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	if (!priv->hw_enable) {
784*4882a593Smuzhiyun 		/* link is in low power mode now; duplex setting
785*4882a593Smuzhiyun 		 * will take effect on next enc28j60_hw_init().
786*4882a593Smuzhiyun 		 */
787*4882a593Smuzhiyun 		if (autoneg == AUTONEG_DISABLE && speed == SPEED_10)
788*4882a593Smuzhiyun 			priv->full_duplex = (duplex == DUPLEX_FULL);
789*4882a593Smuzhiyun 		else {
790*4882a593Smuzhiyun 			if (netif_msg_link(priv))
791*4882a593Smuzhiyun 				netdev_warn(ndev, "unsupported link setting\n");
792*4882a593Smuzhiyun 			ret = -EOPNOTSUPP;
793*4882a593Smuzhiyun 		}
794*4882a593Smuzhiyun 	} else {
795*4882a593Smuzhiyun 		if (netif_msg_link(priv))
796*4882a593Smuzhiyun 			netdev_warn(ndev, "Warning: hw must be disabled to set link mode\n");
797*4882a593Smuzhiyun 		ret = -EBUSY;
798*4882a593Smuzhiyun 	}
799*4882a593Smuzhiyun 	return ret;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun /*
803*4882a593Smuzhiyun  * Read the Transmit Status Vector
804*4882a593Smuzhiyun  */
enc28j60_read_tsv(struct enc28j60_net * priv,u8 tsv[TSV_SIZE])805*4882a593Smuzhiyun static void enc28j60_read_tsv(struct enc28j60_net *priv, u8 tsv[TSV_SIZE])
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
808*4882a593Smuzhiyun 	int endptr;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	endptr = locked_regw_read(priv, ETXNDL);
811*4882a593Smuzhiyun 	if (netif_msg_hw(priv))
812*4882a593Smuzhiyun 		dev_printk(KERN_DEBUG, dev, "reading TSV at addr:0x%04x\n",
813*4882a593Smuzhiyun 			   endptr + 1);
814*4882a593Smuzhiyun 	enc28j60_mem_read(priv, endptr + 1, TSV_SIZE, tsv);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
enc28j60_dump_tsv(struct enc28j60_net * priv,const char * msg,u8 tsv[TSV_SIZE])817*4882a593Smuzhiyun static void enc28j60_dump_tsv(struct enc28j60_net *priv, const char *msg,
818*4882a593Smuzhiyun 			      u8 tsv[TSV_SIZE])
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
821*4882a593Smuzhiyun 	u16 tmp1, tmp2;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	dev_printk(KERN_DEBUG, dev, "%s - TSV:\n", msg);
824*4882a593Smuzhiyun 	tmp1 = tsv[1];
825*4882a593Smuzhiyun 	tmp1 <<= 8;
826*4882a593Smuzhiyun 	tmp1 |= tsv[0];
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	tmp2 = tsv[5];
829*4882a593Smuzhiyun 	tmp2 <<= 8;
830*4882a593Smuzhiyun 	tmp2 |= tsv[4];
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	dev_printk(KERN_DEBUG, dev,
833*4882a593Smuzhiyun 		   "ByteCount: %d, CollisionCount: %d, TotByteOnWire: %d\n",
834*4882a593Smuzhiyun 		   tmp1, tsv[2] & 0x0f, tmp2);
835*4882a593Smuzhiyun 	dev_printk(KERN_DEBUG, dev,
836*4882a593Smuzhiyun 		   "TxDone: %d, CRCErr:%d, LenChkErr: %d, LenOutOfRange: %d\n",
837*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXDONE),
838*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXCRCERROR),
839*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXLENCHKERROR),
840*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXLENOUTOFRANGE));
841*4882a593Smuzhiyun 	dev_printk(KERN_DEBUG, dev,
842*4882a593Smuzhiyun 		   "Multicast: %d, Broadcast: %d, PacketDefer: %d, ExDefer: %d\n",
843*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXMULTICAST),
844*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXBROADCAST),
845*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXPACKETDEFER),
846*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXEXDEFER));
847*4882a593Smuzhiyun 	dev_printk(KERN_DEBUG, dev,
848*4882a593Smuzhiyun 		   "ExCollision: %d, LateCollision: %d, Giant: %d, Underrun: %d\n",
849*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXEXCOLLISION),
850*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXLATECOLLISION),
851*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXGIANT), TSV_GETBIT(tsv, TSV_TXUNDERRUN));
852*4882a593Smuzhiyun 	dev_printk(KERN_DEBUG, dev,
853*4882a593Smuzhiyun 		   "ControlFrame: %d, PauseFrame: %d, BackPressApp: %d, VLanTagFrame: %d\n",
854*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXCONTROLFRAME),
855*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXPAUSEFRAME),
856*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_BACKPRESSUREAPP),
857*4882a593Smuzhiyun 		   TSV_GETBIT(tsv, TSV_TXVLANTAGFRAME));
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun /*
861*4882a593Smuzhiyun  * Receive Status vector
862*4882a593Smuzhiyun  */
enc28j60_dump_rsv(struct enc28j60_net * priv,const char * msg,u16 pk_ptr,int len,u16 sts)863*4882a593Smuzhiyun static void enc28j60_dump_rsv(struct enc28j60_net *priv, const char *msg,
864*4882a593Smuzhiyun 			      u16 pk_ptr, int len, u16 sts)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	dev_printk(KERN_DEBUG, dev, "%s - NextPk: 0x%04x - RSV:\n", msg, pk_ptr);
869*4882a593Smuzhiyun 	dev_printk(KERN_DEBUG, dev, "ByteCount: %d, DribbleNibble: %d\n",
870*4882a593Smuzhiyun 		   len, RSV_GETBIT(sts, RSV_DRIBBLENIBBLE));
871*4882a593Smuzhiyun 	dev_printk(KERN_DEBUG, dev,
872*4882a593Smuzhiyun 		   "RxOK: %d, CRCErr:%d, LenChkErr: %d, LenOutOfRange: %d\n",
873*4882a593Smuzhiyun 		   RSV_GETBIT(sts, RSV_RXOK),
874*4882a593Smuzhiyun 		   RSV_GETBIT(sts, RSV_CRCERROR),
875*4882a593Smuzhiyun 		   RSV_GETBIT(sts, RSV_LENCHECKERR),
876*4882a593Smuzhiyun 		   RSV_GETBIT(sts, RSV_LENOUTOFRANGE));
877*4882a593Smuzhiyun 	dev_printk(KERN_DEBUG, dev,
878*4882a593Smuzhiyun 		   "Multicast: %d, Broadcast: %d, LongDropEvent: %d, CarrierEvent: %d\n",
879*4882a593Smuzhiyun 		   RSV_GETBIT(sts, RSV_RXMULTICAST),
880*4882a593Smuzhiyun 		   RSV_GETBIT(sts, RSV_RXBROADCAST),
881*4882a593Smuzhiyun 		   RSV_GETBIT(sts, RSV_RXLONGEVDROPEV),
882*4882a593Smuzhiyun 		   RSV_GETBIT(sts, RSV_CARRIEREV));
883*4882a593Smuzhiyun 	dev_printk(KERN_DEBUG, dev,
884*4882a593Smuzhiyun 		   "ControlFrame: %d, PauseFrame: %d, UnknownOp: %d, VLanTagFrame: %d\n",
885*4882a593Smuzhiyun 		   RSV_GETBIT(sts, RSV_RXCONTROLFRAME),
886*4882a593Smuzhiyun 		   RSV_GETBIT(sts, RSV_RXPAUSEFRAME),
887*4882a593Smuzhiyun 		   RSV_GETBIT(sts, RSV_RXUNKNOWNOPCODE),
888*4882a593Smuzhiyun 		   RSV_GETBIT(sts, RSV_RXTYPEVLAN));
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
dump_packet(const char * msg,int len,const char * data)891*4882a593Smuzhiyun static void dump_packet(const char *msg, int len, const char *data)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun 	printk(KERN_DEBUG DRV_NAME ": %s - packet len:%d\n", msg, len);
894*4882a593Smuzhiyun 	print_hex_dump(KERN_DEBUG, "pk data: ", DUMP_PREFIX_OFFSET, 16, 1,
895*4882a593Smuzhiyun 			data, len, true);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun /*
899*4882a593Smuzhiyun  * Hardware receive function.
900*4882a593Smuzhiyun  * Read the buffer memory, update the FIFO pointer to free the buffer,
901*4882a593Smuzhiyun  * check the status vector and decrement the packet counter.
902*4882a593Smuzhiyun  */
enc28j60_hw_rx(struct net_device * ndev)903*4882a593Smuzhiyun static void enc28j60_hw_rx(struct net_device *ndev)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(ndev);
906*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
907*4882a593Smuzhiyun 	struct sk_buff *skb = NULL;
908*4882a593Smuzhiyun 	u16 erxrdpt, next_packet, rxstat;
909*4882a593Smuzhiyun 	u8 rsv[RSV_SIZE];
910*4882a593Smuzhiyun 	int len;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	if (netif_msg_rx_status(priv))
913*4882a593Smuzhiyun 		netdev_printk(KERN_DEBUG, ndev, "RX pk_addr:0x%04x\n",
914*4882a593Smuzhiyun 			      priv->next_pk_ptr);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	if (unlikely(priv->next_pk_ptr > RXEND_INIT)) {
917*4882a593Smuzhiyun 		if (netif_msg_rx_err(priv))
918*4882a593Smuzhiyun 			netdev_err(ndev, "%s() Invalid packet address!! 0x%04x\n",
919*4882a593Smuzhiyun 				   __func__, priv->next_pk_ptr);
920*4882a593Smuzhiyun 		/* packet address corrupted: reset RX logic */
921*4882a593Smuzhiyun 		mutex_lock(&priv->lock);
922*4882a593Smuzhiyun 		nolock_reg_bfclr(priv, ECON1, ECON1_RXEN);
923*4882a593Smuzhiyun 		nolock_reg_bfset(priv, ECON1, ECON1_RXRST);
924*4882a593Smuzhiyun 		nolock_reg_bfclr(priv, ECON1, ECON1_RXRST);
925*4882a593Smuzhiyun 		nolock_rxfifo_init(priv, RXSTART_INIT, RXEND_INIT);
926*4882a593Smuzhiyun 		nolock_reg_bfclr(priv, EIR, EIR_RXERIF);
927*4882a593Smuzhiyun 		nolock_reg_bfset(priv, ECON1, ECON1_RXEN);
928*4882a593Smuzhiyun 		mutex_unlock(&priv->lock);
929*4882a593Smuzhiyun 		ndev->stats.rx_errors++;
930*4882a593Smuzhiyun 		return;
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 	/* Read next packet pointer and rx status vector */
933*4882a593Smuzhiyun 	enc28j60_mem_read(priv, priv->next_pk_ptr, sizeof(rsv), rsv);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	next_packet = rsv[1];
936*4882a593Smuzhiyun 	next_packet <<= 8;
937*4882a593Smuzhiyun 	next_packet |= rsv[0];
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	len = rsv[3];
940*4882a593Smuzhiyun 	len <<= 8;
941*4882a593Smuzhiyun 	len |= rsv[2];
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	rxstat = rsv[5];
944*4882a593Smuzhiyun 	rxstat <<= 8;
945*4882a593Smuzhiyun 	rxstat |= rsv[4];
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	if (netif_msg_rx_status(priv))
948*4882a593Smuzhiyun 		enc28j60_dump_rsv(priv, __func__, next_packet, len, rxstat);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	if (!RSV_GETBIT(rxstat, RSV_RXOK) || len > MAX_FRAMELEN) {
951*4882a593Smuzhiyun 		if (netif_msg_rx_err(priv))
952*4882a593Smuzhiyun 			netdev_err(ndev, "Rx Error (%04x)\n", rxstat);
953*4882a593Smuzhiyun 		ndev->stats.rx_errors++;
954*4882a593Smuzhiyun 		if (RSV_GETBIT(rxstat, RSV_CRCERROR))
955*4882a593Smuzhiyun 			ndev->stats.rx_crc_errors++;
956*4882a593Smuzhiyun 		if (RSV_GETBIT(rxstat, RSV_LENCHECKERR))
957*4882a593Smuzhiyun 			ndev->stats.rx_frame_errors++;
958*4882a593Smuzhiyun 		if (len > MAX_FRAMELEN)
959*4882a593Smuzhiyun 			ndev->stats.rx_over_errors++;
960*4882a593Smuzhiyun 	} else {
961*4882a593Smuzhiyun 		skb = netdev_alloc_skb(ndev, len + NET_IP_ALIGN);
962*4882a593Smuzhiyun 		if (!skb) {
963*4882a593Smuzhiyun 			if (netif_msg_rx_err(priv))
964*4882a593Smuzhiyun 				netdev_err(ndev, "out of memory for Rx'd frame\n");
965*4882a593Smuzhiyun 			ndev->stats.rx_dropped++;
966*4882a593Smuzhiyun 		} else {
967*4882a593Smuzhiyun 			skb_reserve(skb, NET_IP_ALIGN);
968*4882a593Smuzhiyun 			/* copy the packet from the receive buffer */
969*4882a593Smuzhiyun 			enc28j60_mem_read(priv,
970*4882a593Smuzhiyun 				rx_packet_start(priv->next_pk_ptr),
971*4882a593Smuzhiyun 				len, skb_put(skb, len));
972*4882a593Smuzhiyun 			if (netif_msg_pktdata(priv))
973*4882a593Smuzhiyun 				dump_packet(__func__, skb->len, skb->data);
974*4882a593Smuzhiyun 			skb->protocol = eth_type_trans(skb, ndev);
975*4882a593Smuzhiyun 			/* update statistics */
976*4882a593Smuzhiyun 			ndev->stats.rx_packets++;
977*4882a593Smuzhiyun 			ndev->stats.rx_bytes += len;
978*4882a593Smuzhiyun 			netif_rx_ni(skb);
979*4882a593Smuzhiyun 		}
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 	/*
982*4882a593Smuzhiyun 	 * Move the RX read pointer to the start of the next
983*4882a593Smuzhiyun 	 * received packet.
984*4882a593Smuzhiyun 	 * This frees the memory we just read out.
985*4882a593Smuzhiyun 	 */
986*4882a593Smuzhiyun 	erxrdpt = erxrdpt_workaround(next_packet, RXSTART_INIT, RXEND_INIT);
987*4882a593Smuzhiyun 	if (netif_msg_hw(priv))
988*4882a593Smuzhiyun 		dev_printk(KERN_DEBUG, dev, "%s() ERXRDPT:0x%04x\n",
989*4882a593Smuzhiyun 			   __func__, erxrdpt);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
992*4882a593Smuzhiyun 	nolock_regw_write(priv, ERXRDPTL, erxrdpt);
993*4882a593Smuzhiyun #ifdef CONFIG_ENC28J60_WRITEVERIFY
994*4882a593Smuzhiyun 	if (netif_msg_drv(priv)) {
995*4882a593Smuzhiyun 		u16 reg;
996*4882a593Smuzhiyun 		reg = nolock_regw_read(priv, ERXRDPTL);
997*4882a593Smuzhiyun 		if (reg != erxrdpt)
998*4882a593Smuzhiyun 			dev_printk(KERN_DEBUG, dev,
999*4882a593Smuzhiyun 				   "%s() ERXRDPT verify error (0x%04x - 0x%04x)\n",
1000*4882a593Smuzhiyun 				   __func__, reg, erxrdpt);
1001*4882a593Smuzhiyun 	}
1002*4882a593Smuzhiyun #endif
1003*4882a593Smuzhiyun 	priv->next_pk_ptr = next_packet;
1004*4882a593Smuzhiyun 	/* we are done with this packet, decrement the packet counter */
1005*4882a593Smuzhiyun 	nolock_reg_bfset(priv, ECON2, ECON2_PKTDEC);
1006*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun /*
1010*4882a593Smuzhiyun  * Calculate free space in RxFIFO
1011*4882a593Smuzhiyun  */
enc28j60_get_free_rxfifo(struct enc28j60_net * priv)1012*4882a593Smuzhiyun static int enc28j60_get_free_rxfifo(struct enc28j60_net *priv)
1013*4882a593Smuzhiyun {
1014*4882a593Smuzhiyun 	struct net_device *ndev = priv->netdev;
1015*4882a593Smuzhiyun 	int epkcnt, erxst, erxnd, erxwr, erxrd;
1016*4882a593Smuzhiyun 	int free_space;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	mutex_lock(&priv->lock);
1019*4882a593Smuzhiyun 	epkcnt = nolock_regb_read(priv, EPKTCNT);
1020*4882a593Smuzhiyun 	if (epkcnt >= 255)
1021*4882a593Smuzhiyun 		free_space = -1;
1022*4882a593Smuzhiyun 	else {
1023*4882a593Smuzhiyun 		erxst = nolock_regw_read(priv, ERXSTL);
1024*4882a593Smuzhiyun 		erxnd = nolock_regw_read(priv, ERXNDL);
1025*4882a593Smuzhiyun 		erxwr = nolock_regw_read(priv, ERXWRPTL);
1026*4882a593Smuzhiyun 		erxrd = nolock_regw_read(priv, ERXRDPTL);
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 		if (erxwr > erxrd)
1029*4882a593Smuzhiyun 			free_space = (erxnd - erxst) - (erxwr - erxrd);
1030*4882a593Smuzhiyun 		else if (erxwr == erxrd)
1031*4882a593Smuzhiyun 			free_space = (erxnd - erxst);
1032*4882a593Smuzhiyun 		else
1033*4882a593Smuzhiyun 			free_space = erxrd - erxwr - 1;
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun 	mutex_unlock(&priv->lock);
1036*4882a593Smuzhiyun 	if (netif_msg_rx_status(priv))
1037*4882a593Smuzhiyun 		netdev_printk(KERN_DEBUG, ndev, "%s() free_space = %d\n",
1038*4882a593Smuzhiyun 			      __func__, free_space);
1039*4882a593Smuzhiyun 	return free_space;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun /*
1043*4882a593Smuzhiyun  * Access the PHY to determine link status
1044*4882a593Smuzhiyun  */
enc28j60_check_link_status(struct net_device * ndev)1045*4882a593Smuzhiyun static void enc28j60_check_link_status(struct net_device *ndev)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(ndev);
1048*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
1049*4882a593Smuzhiyun 	u16 reg;
1050*4882a593Smuzhiyun 	int duplex;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	reg = enc28j60_phy_read(priv, PHSTAT2);
1053*4882a593Smuzhiyun 	if (netif_msg_hw(priv))
1054*4882a593Smuzhiyun 		dev_printk(KERN_DEBUG, dev,
1055*4882a593Smuzhiyun 			   "%s() PHSTAT1: %04x, PHSTAT2: %04x\n", __func__,
1056*4882a593Smuzhiyun 			   enc28j60_phy_read(priv, PHSTAT1), reg);
1057*4882a593Smuzhiyun 	duplex = reg & PHSTAT2_DPXSTAT;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	if (reg & PHSTAT2_LSTAT) {
1060*4882a593Smuzhiyun 		netif_carrier_on(ndev);
1061*4882a593Smuzhiyun 		if (netif_msg_ifup(priv))
1062*4882a593Smuzhiyun 			netdev_info(ndev, "link up - %s\n",
1063*4882a593Smuzhiyun 				    duplex ? "Full duplex" : "Half duplex");
1064*4882a593Smuzhiyun 	} else {
1065*4882a593Smuzhiyun 		if (netif_msg_ifdown(priv))
1066*4882a593Smuzhiyun 			netdev_info(ndev, "link down\n");
1067*4882a593Smuzhiyun 		netif_carrier_off(ndev);
1068*4882a593Smuzhiyun 	}
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
enc28j60_tx_clear(struct net_device * ndev,bool err)1071*4882a593Smuzhiyun static void enc28j60_tx_clear(struct net_device *ndev, bool err)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(ndev);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	if (err)
1076*4882a593Smuzhiyun 		ndev->stats.tx_errors++;
1077*4882a593Smuzhiyun 	else
1078*4882a593Smuzhiyun 		ndev->stats.tx_packets++;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	if (priv->tx_skb) {
1081*4882a593Smuzhiyun 		if (!err)
1082*4882a593Smuzhiyun 			ndev->stats.tx_bytes += priv->tx_skb->len;
1083*4882a593Smuzhiyun 		dev_kfree_skb(priv->tx_skb);
1084*4882a593Smuzhiyun 		priv->tx_skb = NULL;
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun 	locked_reg_bfclr(priv, ECON1, ECON1_TXRTS);
1087*4882a593Smuzhiyun 	netif_wake_queue(ndev);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun /*
1091*4882a593Smuzhiyun  * RX handler
1092*4882a593Smuzhiyun  * Ignore PKTIF because is unreliable! (Look at the errata datasheet)
1093*4882a593Smuzhiyun  * Check EPKTCNT is the suggested workaround.
1094*4882a593Smuzhiyun  * We don't need to clear interrupt flag, automatically done when
1095*4882a593Smuzhiyun  * enc28j60_hw_rx() decrements the packet counter.
1096*4882a593Smuzhiyun  * Returns how many packet processed.
1097*4882a593Smuzhiyun  */
enc28j60_rx_interrupt(struct net_device * ndev)1098*4882a593Smuzhiyun static int enc28j60_rx_interrupt(struct net_device *ndev)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(ndev);
1101*4882a593Smuzhiyun 	int pk_counter, ret;
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	pk_counter = locked_regb_read(priv, EPKTCNT);
1104*4882a593Smuzhiyun 	if (pk_counter && netif_msg_intr(priv))
1105*4882a593Smuzhiyun 		netdev_printk(KERN_DEBUG, ndev, "intRX, pk_cnt: %d\n",
1106*4882a593Smuzhiyun 			      pk_counter);
1107*4882a593Smuzhiyun 	if (pk_counter > priv->max_pk_counter) {
1108*4882a593Smuzhiyun 		/* update statistics */
1109*4882a593Smuzhiyun 		priv->max_pk_counter = pk_counter;
1110*4882a593Smuzhiyun 		if (netif_msg_rx_status(priv) && priv->max_pk_counter > 1)
1111*4882a593Smuzhiyun 			netdev_printk(KERN_DEBUG, ndev, "RX max_pk_cnt: %d\n",
1112*4882a593Smuzhiyun 				      priv->max_pk_counter);
1113*4882a593Smuzhiyun 	}
1114*4882a593Smuzhiyun 	ret = pk_counter;
1115*4882a593Smuzhiyun 	while (pk_counter-- > 0)
1116*4882a593Smuzhiyun 		enc28j60_hw_rx(ndev);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	return ret;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun 
enc28j60_irq_work_handler(struct work_struct * work)1121*4882a593Smuzhiyun static void enc28j60_irq_work_handler(struct work_struct *work)
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun 	struct enc28j60_net *priv =
1124*4882a593Smuzhiyun 		container_of(work, struct enc28j60_net, irq_work);
1125*4882a593Smuzhiyun 	struct net_device *ndev = priv->netdev;
1126*4882a593Smuzhiyun 	int intflags, loop;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	/* disable further interrupts */
1129*4882a593Smuzhiyun 	locked_reg_bfclr(priv, EIE, EIE_INTIE);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	do {
1132*4882a593Smuzhiyun 		loop = 0;
1133*4882a593Smuzhiyun 		intflags = locked_regb_read(priv, EIR);
1134*4882a593Smuzhiyun 		/* DMA interrupt handler (not currently used) */
1135*4882a593Smuzhiyun 		if ((intflags & EIR_DMAIF) != 0) {
1136*4882a593Smuzhiyun 			loop++;
1137*4882a593Smuzhiyun 			if (netif_msg_intr(priv))
1138*4882a593Smuzhiyun 				netdev_printk(KERN_DEBUG, ndev, "intDMA(%d)\n",
1139*4882a593Smuzhiyun 					      loop);
1140*4882a593Smuzhiyun 			locked_reg_bfclr(priv, EIR, EIR_DMAIF);
1141*4882a593Smuzhiyun 		}
1142*4882a593Smuzhiyun 		/* LINK changed handler */
1143*4882a593Smuzhiyun 		if ((intflags & EIR_LINKIF) != 0) {
1144*4882a593Smuzhiyun 			loop++;
1145*4882a593Smuzhiyun 			if (netif_msg_intr(priv))
1146*4882a593Smuzhiyun 				netdev_printk(KERN_DEBUG, ndev, "intLINK(%d)\n",
1147*4882a593Smuzhiyun 					      loop);
1148*4882a593Smuzhiyun 			enc28j60_check_link_status(ndev);
1149*4882a593Smuzhiyun 			/* read PHIR to clear the flag */
1150*4882a593Smuzhiyun 			enc28j60_phy_read(priv, PHIR);
1151*4882a593Smuzhiyun 		}
1152*4882a593Smuzhiyun 		/* TX complete handler */
1153*4882a593Smuzhiyun 		if (((intflags & EIR_TXIF) != 0) &&
1154*4882a593Smuzhiyun 		    ((intflags & EIR_TXERIF) == 0)) {
1155*4882a593Smuzhiyun 			bool err = false;
1156*4882a593Smuzhiyun 			loop++;
1157*4882a593Smuzhiyun 			if (netif_msg_intr(priv))
1158*4882a593Smuzhiyun 				netdev_printk(KERN_DEBUG, ndev, "intTX(%d)\n",
1159*4882a593Smuzhiyun 					      loop);
1160*4882a593Smuzhiyun 			priv->tx_retry_count = 0;
1161*4882a593Smuzhiyun 			if (locked_regb_read(priv, ESTAT) & ESTAT_TXABRT) {
1162*4882a593Smuzhiyun 				if (netif_msg_tx_err(priv))
1163*4882a593Smuzhiyun 					netdev_err(ndev, "Tx Error (aborted)\n");
1164*4882a593Smuzhiyun 				err = true;
1165*4882a593Smuzhiyun 			}
1166*4882a593Smuzhiyun 			if (netif_msg_tx_done(priv)) {
1167*4882a593Smuzhiyun 				u8 tsv[TSV_SIZE];
1168*4882a593Smuzhiyun 				enc28j60_read_tsv(priv, tsv);
1169*4882a593Smuzhiyun 				enc28j60_dump_tsv(priv, "Tx Done", tsv);
1170*4882a593Smuzhiyun 			}
1171*4882a593Smuzhiyun 			enc28j60_tx_clear(ndev, err);
1172*4882a593Smuzhiyun 			locked_reg_bfclr(priv, EIR, EIR_TXIF);
1173*4882a593Smuzhiyun 		}
1174*4882a593Smuzhiyun 		/* TX Error handler */
1175*4882a593Smuzhiyun 		if ((intflags & EIR_TXERIF) != 0) {
1176*4882a593Smuzhiyun 			u8 tsv[TSV_SIZE];
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 			loop++;
1179*4882a593Smuzhiyun 			if (netif_msg_intr(priv))
1180*4882a593Smuzhiyun 				netdev_printk(KERN_DEBUG, ndev, "intTXErr(%d)\n",
1181*4882a593Smuzhiyun 					      loop);
1182*4882a593Smuzhiyun 			locked_reg_bfclr(priv, ECON1, ECON1_TXRTS);
1183*4882a593Smuzhiyun 			enc28j60_read_tsv(priv, tsv);
1184*4882a593Smuzhiyun 			if (netif_msg_tx_err(priv))
1185*4882a593Smuzhiyun 				enc28j60_dump_tsv(priv, "Tx Error", tsv);
1186*4882a593Smuzhiyun 			/* Reset TX logic */
1187*4882a593Smuzhiyun 			mutex_lock(&priv->lock);
1188*4882a593Smuzhiyun 			nolock_reg_bfset(priv, ECON1, ECON1_TXRST);
1189*4882a593Smuzhiyun 			nolock_reg_bfclr(priv, ECON1, ECON1_TXRST);
1190*4882a593Smuzhiyun 			nolock_txfifo_init(priv, TXSTART_INIT, TXEND_INIT);
1191*4882a593Smuzhiyun 			mutex_unlock(&priv->lock);
1192*4882a593Smuzhiyun 			/* Transmit Late collision check for retransmit */
1193*4882a593Smuzhiyun 			if (TSV_GETBIT(tsv, TSV_TXLATECOLLISION)) {
1194*4882a593Smuzhiyun 				if (netif_msg_tx_err(priv))
1195*4882a593Smuzhiyun 					netdev_printk(KERN_DEBUG, ndev,
1196*4882a593Smuzhiyun 						      "LateCollision TXErr (%d)\n",
1197*4882a593Smuzhiyun 						      priv->tx_retry_count);
1198*4882a593Smuzhiyun 				if (priv->tx_retry_count++ < MAX_TX_RETRYCOUNT)
1199*4882a593Smuzhiyun 					locked_reg_bfset(priv, ECON1,
1200*4882a593Smuzhiyun 							   ECON1_TXRTS);
1201*4882a593Smuzhiyun 				else
1202*4882a593Smuzhiyun 					enc28j60_tx_clear(ndev, true);
1203*4882a593Smuzhiyun 			} else
1204*4882a593Smuzhiyun 				enc28j60_tx_clear(ndev, true);
1205*4882a593Smuzhiyun 			locked_reg_bfclr(priv, EIR, EIR_TXERIF | EIR_TXIF);
1206*4882a593Smuzhiyun 		}
1207*4882a593Smuzhiyun 		/* RX Error handler */
1208*4882a593Smuzhiyun 		if ((intflags & EIR_RXERIF) != 0) {
1209*4882a593Smuzhiyun 			loop++;
1210*4882a593Smuzhiyun 			if (netif_msg_intr(priv))
1211*4882a593Smuzhiyun 				netdev_printk(KERN_DEBUG, ndev, "intRXErr(%d)\n",
1212*4882a593Smuzhiyun 					      loop);
1213*4882a593Smuzhiyun 			/* Check free FIFO space to flag RX overrun */
1214*4882a593Smuzhiyun 			if (enc28j60_get_free_rxfifo(priv) <= 0) {
1215*4882a593Smuzhiyun 				if (netif_msg_rx_err(priv))
1216*4882a593Smuzhiyun 					netdev_printk(KERN_DEBUG, ndev, "RX Overrun\n");
1217*4882a593Smuzhiyun 				ndev->stats.rx_dropped++;
1218*4882a593Smuzhiyun 			}
1219*4882a593Smuzhiyun 			locked_reg_bfclr(priv, EIR, EIR_RXERIF);
1220*4882a593Smuzhiyun 		}
1221*4882a593Smuzhiyun 		/* RX handler */
1222*4882a593Smuzhiyun 		if (enc28j60_rx_interrupt(ndev))
1223*4882a593Smuzhiyun 			loop++;
1224*4882a593Smuzhiyun 	} while (loop);
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	/* re-enable interrupts */
1227*4882a593Smuzhiyun 	locked_reg_bfset(priv, EIE, EIE_INTIE);
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun /*
1231*4882a593Smuzhiyun  * Hardware transmit function.
1232*4882a593Smuzhiyun  * Fill the buffer memory and send the contents of the transmit buffer
1233*4882a593Smuzhiyun  * onto the network
1234*4882a593Smuzhiyun  */
enc28j60_hw_tx(struct enc28j60_net * priv)1235*4882a593Smuzhiyun static void enc28j60_hw_tx(struct enc28j60_net *priv)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	struct net_device *ndev = priv->netdev;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	BUG_ON(!priv->tx_skb);
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	if (netif_msg_tx_queued(priv))
1242*4882a593Smuzhiyun 		netdev_printk(KERN_DEBUG, ndev, "Tx Packet Len:%d\n",
1243*4882a593Smuzhiyun 			      priv->tx_skb->len);
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	if (netif_msg_pktdata(priv))
1246*4882a593Smuzhiyun 		dump_packet(__func__,
1247*4882a593Smuzhiyun 			    priv->tx_skb->len, priv->tx_skb->data);
1248*4882a593Smuzhiyun 	enc28j60_packet_write(priv, priv->tx_skb->len, priv->tx_skb->data);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun #ifdef CONFIG_ENC28J60_WRITEVERIFY
1251*4882a593Smuzhiyun 	/* readback and verify written data */
1252*4882a593Smuzhiyun 	if (netif_msg_drv(priv)) {
1253*4882a593Smuzhiyun 		struct device *dev = &priv->spi->dev;
1254*4882a593Smuzhiyun 		int test_len, k;
1255*4882a593Smuzhiyun 		u8 test_buf[64]; /* limit the test to the first 64 bytes */
1256*4882a593Smuzhiyun 		int okflag;
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 		test_len = priv->tx_skb->len;
1259*4882a593Smuzhiyun 		if (test_len > sizeof(test_buf))
1260*4882a593Smuzhiyun 			test_len = sizeof(test_buf);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 		/* + 1 to skip control byte */
1263*4882a593Smuzhiyun 		enc28j60_mem_read(priv, TXSTART_INIT + 1, test_len, test_buf);
1264*4882a593Smuzhiyun 		okflag = 1;
1265*4882a593Smuzhiyun 		for (k = 0; k < test_len; k++) {
1266*4882a593Smuzhiyun 			if (priv->tx_skb->data[k] != test_buf[k]) {
1267*4882a593Smuzhiyun 				dev_printk(KERN_DEBUG, dev,
1268*4882a593Smuzhiyun 					   "Error, %d location differ: 0x%02x-0x%02x\n",
1269*4882a593Smuzhiyun 					   k, priv->tx_skb->data[k], test_buf[k]);
1270*4882a593Smuzhiyun 				okflag = 0;
1271*4882a593Smuzhiyun 			}
1272*4882a593Smuzhiyun 		}
1273*4882a593Smuzhiyun 		if (!okflag)
1274*4882a593Smuzhiyun 			dev_printk(KERN_DEBUG, dev, "Tx write buffer, verify ERROR!\n");
1275*4882a593Smuzhiyun 	}
1276*4882a593Smuzhiyun #endif
1277*4882a593Smuzhiyun 	/* set TX request flag */
1278*4882a593Smuzhiyun 	locked_reg_bfset(priv, ECON1, ECON1_TXRTS);
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun 
enc28j60_send_packet(struct sk_buff * skb,struct net_device * dev)1281*4882a593Smuzhiyun static netdev_tx_t enc28j60_send_packet(struct sk_buff *skb,
1282*4882a593Smuzhiyun 					struct net_device *dev)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(dev);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	/* If some error occurs while trying to transmit this
1287*4882a593Smuzhiyun 	 * packet, you should return '1' from this function.
1288*4882a593Smuzhiyun 	 * In such a case you _may not_ do anything to the
1289*4882a593Smuzhiyun 	 * SKB, it is still owned by the network queueing
1290*4882a593Smuzhiyun 	 * layer when an error is returned. This means you
1291*4882a593Smuzhiyun 	 * may not modify any SKB fields, you may not free
1292*4882a593Smuzhiyun 	 * the SKB, etc.
1293*4882a593Smuzhiyun 	 */
1294*4882a593Smuzhiyun 	netif_stop_queue(dev);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	/* Remember the skb for deferred processing */
1297*4882a593Smuzhiyun 	priv->tx_skb = skb;
1298*4882a593Smuzhiyun 	schedule_work(&priv->tx_work);
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	return NETDEV_TX_OK;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun 
enc28j60_tx_work_handler(struct work_struct * work)1303*4882a593Smuzhiyun static void enc28j60_tx_work_handler(struct work_struct *work)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun 	struct enc28j60_net *priv =
1306*4882a593Smuzhiyun 		container_of(work, struct enc28j60_net, tx_work);
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	/* actual delivery of data */
1309*4882a593Smuzhiyun 	enc28j60_hw_tx(priv);
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun 
enc28j60_irq(int irq,void * dev_id)1312*4882a593Smuzhiyun static irqreturn_t enc28j60_irq(int irq, void *dev_id)
1313*4882a593Smuzhiyun {
1314*4882a593Smuzhiyun 	struct enc28j60_net *priv = dev_id;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	/*
1317*4882a593Smuzhiyun 	 * Can't do anything in interrupt context because we need to
1318*4882a593Smuzhiyun 	 * block (spi_sync() is blocking) so fire of the interrupt
1319*4882a593Smuzhiyun 	 * handling workqueue.
1320*4882a593Smuzhiyun 	 * Remember that we access enc28j60 registers through SPI bus
1321*4882a593Smuzhiyun 	 * via spi_sync() call.
1322*4882a593Smuzhiyun 	 */
1323*4882a593Smuzhiyun 	schedule_work(&priv->irq_work);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	return IRQ_HANDLED;
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun 
enc28j60_tx_timeout(struct net_device * ndev,unsigned int txqueue)1328*4882a593Smuzhiyun static void enc28j60_tx_timeout(struct net_device *ndev, unsigned int txqueue)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(ndev);
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	if (netif_msg_timer(priv))
1333*4882a593Smuzhiyun 		netdev_err(ndev, "tx timeout\n");
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	ndev->stats.tx_errors++;
1336*4882a593Smuzhiyun 	/* can't restart safely under softirq */
1337*4882a593Smuzhiyun 	schedule_work(&priv->restart_work);
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun /*
1341*4882a593Smuzhiyun  * Open/initialize the board. This is called (in the current kernel)
1342*4882a593Smuzhiyun  * sometime after booting when the 'ifconfig' program is run.
1343*4882a593Smuzhiyun  *
1344*4882a593Smuzhiyun  * This routine should set everything up anew at each open, even
1345*4882a593Smuzhiyun  * registers that "should" only need to be set once at boot, so that
1346*4882a593Smuzhiyun  * there is non-reboot way to recover if something goes wrong.
1347*4882a593Smuzhiyun  */
enc28j60_net_open(struct net_device * dev)1348*4882a593Smuzhiyun static int enc28j60_net_open(struct net_device *dev)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(dev);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	if (!is_valid_ether_addr(dev->dev_addr)) {
1353*4882a593Smuzhiyun 		if (netif_msg_ifup(priv))
1354*4882a593Smuzhiyun 			netdev_err(dev, "invalid MAC address %pM\n", dev->dev_addr);
1355*4882a593Smuzhiyun 		return -EADDRNOTAVAIL;
1356*4882a593Smuzhiyun 	}
1357*4882a593Smuzhiyun 	/* Reset the hardware here (and take it out of low power mode) */
1358*4882a593Smuzhiyun 	enc28j60_lowpower(priv, false);
1359*4882a593Smuzhiyun 	enc28j60_hw_disable(priv);
1360*4882a593Smuzhiyun 	if (!enc28j60_hw_init(priv)) {
1361*4882a593Smuzhiyun 		if (netif_msg_ifup(priv))
1362*4882a593Smuzhiyun 			netdev_err(dev, "hw_reset() failed\n");
1363*4882a593Smuzhiyun 		return -EINVAL;
1364*4882a593Smuzhiyun 	}
1365*4882a593Smuzhiyun 	/* Update the MAC address (in case user has changed it) */
1366*4882a593Smuzhiyun 	enc28j60_set_hw_macaddr(dev);
1367*4882a593Smuzhiyun 	/* Enable interrupts */
1368*4882a593Smuzhiyun 	enc28j60_hw_enable(priv);
1369*4882a593Smuzhiyun 	/* check link status */
1370*4882a593Smuzhiyun 	enc28j60_check_link_status(dev);
1371*4882a593Smuzhiyun 	/* We are now ready to accept transmit requests from
1372*4882a593Smuzhiyun 	 * the queueing layer of the networking.
1373*4882a593Smuzhiyun 	 */
1374*4882a593Smuzhiyun 	netif_start_queue(dev);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	return 0;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun /* The inverse routine to net_open(). */
enc28j60_net_close(struct net_device * dev)1380*4882a593Smuzhiyun static int enc28j60_net_close(struct net_device *dev)
1381*4882a593Smuzhiyun {
1382*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(dev);
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	enc28j60_hw_disable(priv);
1385*4882a593Smuzhiyun 	enc28j60_lowpower(priv, true);
1386*4882a593Smuzhiyun 	netif_stop_queue(dev);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	return 0;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun /*
1392*4882a593Smuzhiyun  * Set or clear the multicast filter for this adapter
1393*4882a593Smuzhiyun  * num_addrs == -1	Promiscuous mode, receive all packets
1394*4882a593Smuzhiyun  * num_addrs == 0	Normal mode, filter out multicast packets
1395*4882a593Smuzhiyun  * num_addrs > 0	Multicast mode, receive normal and MC packets
1396*4882a593Smuzhiyun  */
enc28j60_set_multicast_list(struct net_device * dev)1397*4882a593Smuzhiyun static void enc28j60_set_multicast_list(struct net_device *dev)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(dev);
1400*4882a593Smuzhiyun 	int oldfilter = priv->rxfilter;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	if (dev->flags & IFF_PROMISC) {
1403*4882a593Smuzhiyun 		if (netif_msg_link(priv))
1404*4882a593Smuzhiyun 			netdev_info(dev, "promiscuous mode\n");
1405*4882a593Smuzhiyun 		priv->rxfilter = RXFILTER_PROMISC;
1406*4882a593Smuzhiyun 	} else if ((dev->flags & IFF_ALLMULTI) || !netdev_mc_empty(dev)) {
1407*4882a593Smuzhiyun 		if (netif_msg_link(priv))
1408*4882a593Smuzhiyun 			netdev_info(dev, "%smulticast mode\n",
1409*4882a593Smuzhiyun 				    (dev->flags & IFF_ALLMULTI) ? "all-" : "");
1410*4882a593Smuzhiyun 		priv->rxfilter = RXFILTER_MULTI;
1411*4882a593Smuzhiyun 	} else {
1412*4882a593Smuzhiyun 		if (netif_msg_link(priv))
1413*4882a593Smuzhiyun 			netdev_info(dev, "normal mode\n");
1414*4882a593Smuzhiyun 		priv->rxfilter = RXFILTER_NORMAL;
1415*4882a593Smuzhiyun 	}
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	if (oldfilter != priv->rxfilter)
1418*4882a593Smuzhiyun 		schedule_work(&priv->setrx_work);
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun 
enc28j60_setrx_work_handler(struct work_struct * work)1421*4882a593Smuzhiyun static void enc28j60_setrx_work_handler(struct work_struct *work)
1422*4882a593Smuzhiyun {
1423*4882a593Smuzhiyun 	struct enc28j60_net *priv =
1424*4882a593Smuzhiyun 		container_of(work, struct enc28j60_net, setrx_work);
1425*4882a593Smuzhiyun 	struct device *dev = &priv->spi->dev;
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	if (priv->rxfilter == RXFILTER_PROMISC) {
1428*4882a593Smuzhiyun 		if (netif_msg_drv(priv))
1429*4882a593Smuzhiyun 			dev_printk(KERN_DEBUG, dev, "promiscuous mode\n");
1430*4882a593Smuzhiyun 		locked_regb_write(priv, ERXFCON, 0x00);
1431*4882a593Smuzhiyun 	} else if (priv->rxfilter == RXFILTER_MULTI) {
1432*4882a593Smuzhiyun 		if (netif_msg_drv(priv))
1433*4882a593Smuzhiyun 			dev_printk(KERN_DEBUG, dev, "multicast mode\n");
1434*4882a593Smuzhiyun 		locked_regb_write(priv, ERXFCON,
1435*4882a593Smuzhiyun 					ERXFCON_UCEN | ERXFCON_CRCEN |
1436*4882a593Smuzhiyun 					ERXFCON_BCEN | ERXFCON_MCEN);
1437*4882a593Smuzhiyun 	} else {
1438*4882a593Smuzhiyun 		if (netif_msg_drv(priv))
1439*4882a593Smuzhiyun 			dev_printk(KERN_DEBUG, dev, "normal mode\n");
1440*4882a593Smuzhiyun 		locked_regb_write(priv, ERXFCON,
1441*4882a593Smuzhiyun 					ERXFCON_UCEN | ERXFCON_CRCEN |
1442*4882a593Smuzhiyun 					ERXFCON_BCEN);
1443*4882a593Smuzhiyun 	}
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun 
enc28j60_restart_work_handler(struct work_struct * work)1446*4882a593Smuzhiyun static void enc28j60_restart_work_handler(struct work_struct *work)
1447*4882a593Smuzhiyun {
1448*4882a593Smuzhiyun 	struct enc28j60_net *priv =
1449*4882a593Smuzhiyun 			container_of(work, struct enc28j60_net, restart_work);
1450*4882a593Smuzhiyun 	struct net_device *ndev = priv->netdev;
1451*4882a593Smuzhiyun 	int ret;
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	rtnl_lock();
1454*4882a593Smuzhiyun 	if (netif_running(ndev)) {
1455*4882a593Smuzhiyun 		enc28j60_net_close(ndev);
1456*4882a593Smuzhiyun 		ret = enc28j60_net_open(ndev);
1457*4882a593Smuzhiyun 		if (unlikely(ret)) {
1458*4882a593Smuzhiyun 			netdev_info(ndev, "could not restart %d\n", ret);
1459*4882a593Smuzhiyun 			dev_close(ndev);
1460*4882a593Smuzhiyun 		}
1461*4882a593Smuzhiyun 	}
1462*4882a593Smuzhiyun 	rtnl_unlock();
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun /* ......................... ETHTOOL SUPPORT ........................... */
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun static void
enc28j60_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)1468*4882a593Smuzhiyun enc28j60_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1469*4882a593Smuzhiyun {
1470*4882a593Smuzhiyun 	strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1471*4882a593Smuzhiyun 	strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1472*4882a593Smuzhiyun 	strlcpy(info->bus_info,
1473*4882a593Smuzhiyun 		dev_name(dev->dev.parent), sizeof(info->bus_info));
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun static int
enc28j60_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)1477*4882a593Smuzhiyun enc28j60_get_link_ksettings(struct net_device *dev,
1478*4882a593Smuzhiyun 			    struct ethtool_link_ksettings *cmd)
1479*4882a593Smuzhiyun {
1480*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(dev);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	ethtool_link_ksettings_zero_link_mode(cmd, supported);
1483*4882a593Smuzhiyun 	ethtool_link_ksettings_add_link_mode(cmd, supported, 10baseT_Half);
1484*4882a593Smuzhiyun 	ethtool_link_ksettings_add_link_mode(cmd, supported, 10baseT_Full);
1485*4882a593Smuzhiyun 	ethtool_link_ksettings_add_link_mode(cmd, supported, TP);
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	cmd->base.speed = SPEED_10;
1488*4882a593Smuzhiyun 	cmd->base.duplex = priv->full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
1489*4882a593Smuzhiyun 	cmd->base.port	= PORT_TP;
1490*4882a593Smuzhiyun 	cmd->base.autoneg = AUTONEG_DISABLE;
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	return 0;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun static int
enc28j60_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)1496*4882a593Smuzhiyun enc28j60_set_link_ksettings(struct net_device *dev,
1497*4882a593Smuzhiyun 			    const struct ethtool_link_ksettings *cmd)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun 	return enc28j60_setlink(dev, cmd->base.autoneg,
1500*4882a593Smuzhiyun 				cmd->base.speed, cmd->base.duplex);
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun 
enc28j60_get_msglevel(struct net_device * dev)1503*4882a593Smuzhiyun static u32 enc28j60_get_msglevel(struct net_device *dev)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(dev);
1506*4882a593Smuzhiyun 	return priv->msg_enable;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun 
enc28j60_set_msglevel(struct net_device * dev,u32 val)1509*4882a593Smuzhiyun static void enc28j60_set_msglevel(struct net_device *dev, u32 val)
1510*4882a593Smuzhiyun {
1511*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(dev);
1512*4882a593Smuzhiyun 	priv->msg_enable = val;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun static const struct ethtool_ops enc28j60_ethtool_ops = {
1516*4882a593Smuzhiyun 	.get_drvinfo	= enc28j60_get_drvinfo,
1517*4882a593Smuzhiyun 	.get_msglevel	= enc28j60_get_msglevel,
1518*4882a593Smuzhiyun 	.set_msglevel	= enc28j60_set_msglevel,
1519*4882a593Smuzhiyun 	.get_link_ksettings = enc28j60_get_link_ksettings,
1520*4882a593Smuzhiyun 	.set_link_ksettings = enc28j60_set_link_ksettings,
1521*4882a593Smuzhiyun };
1522*4882a593Smuzhiyun 
enc28j60_chipset_init(struct net_device * dev)1523*4882a593Smuzhiyun static int enc28j60_chipset_init(struct net_device *dev)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun 	struct enc28j60_net *priv = netdev_priv(dev);
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	return enc28j60_hw_init(priv);
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun static const struct net_device_ops enc28j60_netdev_ops = {
1531*4882a593Smuzhiyun 	.ndo_open		= enc28j60_net_open,
1532*4882a593Smuzhiyun 	.ndo_stop		= enc28j60_net_close,
1533*4882a593Smuzhiyun 	.ndo_start_xmit		= enc28j60_send_packet,
1534*4882a593Smuzhiyun 	.ndo_set_rx_mode	= enc28j60_set_multicast_list,
1535*4882a593Smuzhiyun 	.ndo_set_mac_address	= enc28j60_set_mac_address,
1536*4882a593Smuzhiyun 	.ndo_tx_timeout		= enc28j60_tx_timeout,
1537*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
1538*4882a593Smuzhiyun };
1539*4882a593Smuzhiyun 
enc28j60_probe(struct spi_device * spi)1540*4882a593Smuzhiyun static int enc28j60_probe(struct spi_device *spi)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun 	unsigned char macaddr[ETH_ALEN];
1543*4882a593Smuzhiyun 	struct net_device *dev;
1544*4882a593Smuzhiyun 	struct enc28j60_net *priv;
1545*4882a593Smuzhiyun 	int ret = 0;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	if (netif_msg_drv(&debug))
1548*4882a593Smuzhiyun 		dev_info(&spi->dev, "Ethernet driver %s loaded\n", DRV_VERSION);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	dev = alloc_etherdev(sizeof(struct enc28j60_net));
1551*4882a593Smuzhiyun 	if (!dev) {
1552*4882a593Smuzhiyun 		ret = -ENOMEM;
1553*4882a593Smuzhiyun 		goto error_alloc;
1554*4882a593Smuzhiyun 	}
1555*4882a593Smuzhiyun 	priv = netdev_priv(dev);
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	priv->netdev = dev;	/* priv to netdev reference */
1558*4882a593Smuzhiyun 	priv->spi = spi;	/* priv to spi reference */
1559*4882a593Smuzhiyun 	priv->msg_enable = netif_msg_init(debug.msg_enable, ENC28J60_MSG_DEFAULT);
1560*4882a593Smuzhiyun 	mutex_init(&priv->lock);
1561*4882a593Smuzhiyun 	INIT_WORK(&priv->tx_work, enc28j60_tx_work_handler);
1562*4882a593Smuzhiyun 	INIT_WORK(&priv->setrx_work, enc28j60_setrx_work_handler);
1563*4882a593Smuzhiyun 	INIT_WORK(&priv->irq_work, enc28j60_irq_work_handler);
1564*4882a593Smuzhiyun 	INIT_WORK(&priv->restart_work, enc28j60_restart_work_handler);
1565*4882a593Smuzhiyun 	spi_set_drvdata(spi, priv);	/* spi to priv reference */
1566*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &spi->dev);
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	if (!enc28j60_chipset_init(dev)) {
1569*4882a593Smuzhiyun 		if (netif_msg_probe(priv))
1570*4882a593Smuzhiyun 			dev_info(&spi->dev, "chip not found\n");
1571*4882a593Smuzhiyun 		ret = -EIO;
1572*4882a593Smuzhiyun 		goto error_irq;
1573*4882a593Smuzhiyun 	}
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	if (device_get_mac_address(&spi->dev, macaddr, sizeof(macaddr)))
1576*4882a593Smuzhiyun 		ether_addr_copy(dev->dev_addr, macaddr);
1577*4882a593Smuzhiyun 	else
1578*4882a593Smuzhiyun 		eth_hw_addr_random(dev);
1579*4882a593Smuzhiyun 	enc28j60_set_hw_macaddr(dev);
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	/* Board setup must set the relevant edge trigger type;
1582*4882a593Smuzhiyun 	 * level triggers won't currently work.
1583*4882a593Smuzhiyun 	 */
1584*4882a593Smuzhiyun 	ret = request_irq(spi->irq, enc28j60_irq, 0, DRV_NAME, priv);
1585*4882a593Smuzhiyun 	if (ret < 0) {
1586*4882a593Smuzhiyun 		if (netif_msg_probe(priv))
1587*4882a593Smuzhiyun 			dev_err(&spi->dev, "request irq %d failed (ret = %d)\n",
1588*4882a593Smuzhiyun 				spi->irq, ret);
1589*4882a593Smuzhiyun 		goto error_irq;
1590*4882a593Smuzhiyun 	}
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	dev->if_port = IF_PORT_10BASET;
1593*4882a593Smuzhiyun 	dev->irq = spi->irq;
1594*4882a593Smuzhiyun 	dev->netdev_ops = &enc28j60_netdev_ops;
1595*4882a593Smuzhiyun 	dev->watchdog_timeo = TX_TIMEOUT;
1596*4882a593Smuzhiyun 	dev->ethtool_ops = &enc28j60_ethtool_ops;
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	enc28j60_lowpower(priv, true);
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	ret = register_netdev(dev);
1601*4882a593Smuzhiyun 	if (ret) {
1602*4882a593Smuzhiyun 		if (netif_msg_probe(priv))
1603*4882a593Smuzhiyun 			dev_err(&spi->dev, "register netdev failed (ret = %d)\n",
1604*4882a593Smuzhiyun 				ret);
1605*4882a593Smuzhiyun 		goto error_register;
1606*4882a593Smuzhiyun 	}
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	return 0;
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun error_register:
1611*4882a593Smuzhiyun 	free_irq(spi->irq, priv);
1612*4882a593Smuzhiyun error_irq:
1613*4882a593Smuzhiyun 	free_netdev(dev);
1614*4882a593Smuzhiyun error_alloc:
1615*4882a593Smuzhiyun 	return ret;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun 
enc28j60_remove(struct spi_device * spi)1618*4882a593Smuzhiyun static int enc28j60_remove(struct spi_device *spi)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun 	struct enc28j60_net *priv = spi_get_drvdata(spi);
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	unregister_netdev(priv->netdev);
1623*4882a593Smuzhiyun 	free_irq(spi->irq, priv);
1624*4882a593Smuzhiyun 	free_netdev(priv->netdev);
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	return 0;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun static const struct of_device_id enc28j60_dt_ids[] = {
1630*4882a593Smuzhiyun 	{ .compatible = "microchip,enc28j60" },
1631*4882a593Smuzhiyun 	{ /* sentinel */ }
1632*4882a593Smuzhiyun };
1633*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, enc28j60_dt_ids);
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun static struct spi_driver enc28j60_driver = {
1636*4882a593Smuzhiyun 	.driver = {
1637*4882a593Smuzhiyun 		.name = DRV_NAME,
1638*4882a593Smuzhiyun 		.of_match_table = enc28j60_dt_ids,
1639*4882a593Smuzhiyun 	 },
1640*4882a593Smuzhiyun 	.probe = enc28j60_probe,
1641*4882a593Smuzhiyun 	.remove = enc28j60_remove,
1642*4882a593Smuzhiyun };
1643*4882a593Smuzhiyun module_spi_driver(enc28j60_driver);
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun MODULE_DESCRIPTION(DRV_NAME " ethernet driver");
1646*4882a593Smuzhiyun MODULE_AUTHOR("Claudio Lanconelli <lanconelli.claudio@eptar.com>");
1647*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1648*4882a593Smuzhiyun module_param_named(debug, debug.msg_enable, int, 0);
1649*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Debug verbosity level in amount of bits set (0=none, ..., 31=all)");
1650*4882a593Smuzhiyun MODULE_ALIAS("spi:" DRV_NAME);
1651