1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /* drivers/net/ethernet/micrel/ks8851.h
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2009 Simtec Electronics
5*4882a593Smuzhiyun * Ben Dooks <ben@simtec.co.uk>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * KS8851 register definitions
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef __KS8851_H__
11*4882a593Smuzhiyun #define __KS8851_H__
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/eeprom_93cx6.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define KS_CCR 0x08
16*4882a593Smuzhiyun #define CCR_LE (1 << 10) /* KSZ8851-16MLL */
17*4882a593Smuzhiyun #define CCR_EEPROM (1 << 9)
18*4882a593Smuzhiyun #define CCR_SPI (1 << 8) /* KSZ8851SNL */
19*4882a593Smuzhiyun #define CCR_8BIT (1 << 7) /* KSZ8851-16MLL */
20*4882a593Smuzhiyun #define CCR_16BIT (1 << 6) /* KSZ8851-16MLL */
21*4882a593Smuzhiyun #define CCR_32BIT (1 << 5) /* KSZ8851-16MLL */
22*4882a593Smuzhiyun #define CCR_SHARED (1 << 4) /* KSZ8851-16MLL */
23*4882a593Smuzhiyun #define CCR_48PIN (1 << 1) /* KSZ8851-16MLL */
24*4882a593Smuzhiyun #define CCR_32PIN (1 << 0) /* KSZ8851SNL */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* MAC address registers */
27*4882a593Smuzhiyun #define KS_MAR(_m) (0x14 - (_m))
28*4882a593Smuzhiyun #define KS_MARL 0x10
29*4882a593Smuzhiyun #define KS_MARM 0x12
30*4882a593Smuzhiyun #define KS_MARH 0x14
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define KS_OBCR 0x20
33*4882a593Smuzhiyun #define OBCR_ODS_16mA (1 << 6)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define KS_EEPCR 0x22
36*4882a593Smuzhiyun #define EEPCR_EESRWA (1 << 5)
37*4882a593Smuzhiyun #define EEPCR_EESA (1 << 4)
38*4882a593Smuzhiyun #define EEPCR_EESB (1 << 3)
39*4882a593Smuzhiyun #define EEPCR_EEDO (1 << 2)
40*4882a593Smuzhiyun #define EEPCR_EESCK (1 << 1)
41*4882a593Smuzhiyun #define EEPCR_EECS (1 << 0)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define KS_MBIR 0x24
44*4882a593Smuzhiyun #define MBIR_TXMBF (1 << 12)
45*4882a593Smuzhiyun #define MBIR_TXMBFA (1 << 11)
46*4882a593Smuzhiyun #define MBIR_RXMBF (1 << 4)
47*4882a593Smuzhiyun #define MBIR_RXMBFA (1 << 3)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define KS_GRR 0x26
50*4882a593Smuzhiyun #define GRR_QMU (1 << 1)
51*4882a593Smuzhiyun #define GRR_GSR (1 << 0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define KS_WFCR 0x2A
54*4882a593Smuzhiyun #define WFCR_MPRXE (1 << 7)
55*4882a593Smuzhiyun #define WFCR_WF3E (1 << 3)
56*4882a593Smuzhiyun #define WFCR_WF2E (1 << 2)
57*4882a593Smuzhiyun #define WFCR_WF1E (1 << 1)
58*4882a593Smuzhiyun #define WFCR_WF0E (1 << 0)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define KS_WF0CRC0 0x30
61*4882a593Smuzhiyun #define KS_WF0CRC1 0x32
62*4882a593Smuzhiyun #define KS_WF0BM0 0x34
63*4882a593Smuzhiyun #define KS_WF0BM1 0x36
64*4882a593Smuzhiyun #define KS_WF0BM2 0x38
65*4882a593Smuzhiyun #define KS_WF0BM3 0x3A
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define KS_WF1CRC0 0x40
68*4882a593Smuzhiyun #define KS_WF1CRC1 0x42
69*4882a593Smuzhiyun #define KS_WF1BM0 0x44
70*4882a593Smuzhiyun #define KS_WF1BM1 0x46
71*4882a593Smuzhiyun #define KS_WF1BM2 0x48
72*4882a593Smuzhiyun #define KS_WF1BM3 0x4A
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define KS_WF2CRC0 0x50
75*4882a593Smuzhiyun #define KS_WF2CRC1 0x52
76*4882a593Smuzhiyun #define KS_WF2BM0 0x54
77*4882a593Smuzhiyun #define KS_WF2BM1 0x56
78*4882a593Smuzhiyun #define KS_WF2BM2 0x58
79*4882a593Smuzhiyun #define KS_WF2BM3 0x5A
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define KS_WF3CRC0 0x60
82*4882a593Smuzhiyun #define KS_WF3CRC1 0x62
83*4882a593Smuzhiyun #define KS_WF3BM0 0x64
84*4882a593Smuzhiyun #define KS_WF3BM1 0x66
85*4882a593Smuzhiyun #define KS_WF3BM2 0x68
86*4882a593Smuzhiyun #define KS_WF3BM3 0x6A
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define KS_TXCR 0x70
89*4882a593Smuzhiyun #define TXCR_TCGICMP (1 << 8)
90*4882a593Smuzhiyun #define TXCR_TCGUDP (1 << 7)
91*4882a593Smuzhiyun #define TXCR_TCGTCP (1 << 6)
92*4882a593Smuzhiyun #define TXCR_TCGIP (1 << 5)
93*4882a593Smuzhiyun #define TXCR_FTXQ (1 << 4)
94*4882a593Smuzhiyun #define TXCR_TXFCE (1 << 3)
95*4882a593Smuzhiyun #define TXCR_TXPE (1 << 2)
96*4882a593Smuzhiyun #define TXCR_TXCRC (1 << 1)
97*4882a593Smuzhiyun #define TXCR_TXE (1 << 0)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #define KS_TXSR 0x72
100*4882a593Smuzhiyun #define TXSR_TXLC (1 << 13)
101*4882a593Smuzhiyun #define TXSR_TXMC (1 << 12)
102*4882a593Smuzhiyun #define TXSR_TXFID_MASK (0x3f << 0)
103*4882a593Smuzhiyun #define TXSR_TXFID_SHIFT (0)
104*4882a593Smuzhiyun #define TXSR_TXFID_GET(_v) (((_v) >> 0) & 0x3f)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define KS_RXCR1 0x74
107*4882a593Smuzhiyun #define RXCR1_FRXQ (1 << 15)
108*4882a593Smuzhiyun #define RXCR1_RXUDPFCC (1 << 14)
109*4882a593Smuzhiyun #define RXCR1_RXTCPFCC (1 << 13)
110*4882a593Smuzhiyun #define RXCR1_RXIPFCC (1 << 12)
111*4882a593Smuzhiyun #define RXCR1_RXPAFMA (1 << 11)
112*4882a593Smuzhiyun #define RXCR1_RXFCE (1 << 10)
113*4882a593Smuzhiyun #define RXCR1_RXEFE (1 << 9)
114*4882a593Smuzhiyun #define RXCR1_RXMAFMA (1 << 8)
115*4882a593Smuzhiyun #define RXCR1_RXBE (1 << 7)
116*4882a593Smuzhiyun #define RXCR1_RXME (1 << 6)
117*4882a593Smuzhiyun #define RXCR1_RXUE (1 << 5)
118*4882a593Smuzhiyun #define RXCR1_RXAE (1 << 4)
119*4882a593Smuzhiyun #define RXCR1_RXINVF (1 << 1)
120*4882a593Smuzhiyun #define RXCR1_RXE (1 << 0)
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define KS_RXCR2 0x76
123*4882a593Smuzhiyun #define RXCR2_SRDBL_MASK (0x7 << 5) /* KSZ8851SNL */
124*4882a593Smuzhiyun #define RXCR2_SRDBL_SHIFT (5) /* KSZ8851SNL */
125*4882a593Smuzhiyun #define RXCR2_SRDBL_4B (0x0 << 5) /* KSZ8851SNL */
126*4882a593Smuzhiyun #define RXCR2_SRDBL_8B (0x1 << 5) /* KSZ8851SNL */
127*4882a593Smuzhiyun #define RXCR2_SRDBL_16B (0x2 << 5) /* KSZ8851SNL */
128*4882a593Smuzhiyun #define RXCR2_SRDBL_32B (0x3 << 5) /* KSZ8851SNL */
129*4882a593Smuzhiyun #define RXCR2_SRDBL_FRAME (0x4 << 5) /* KSZ8851SNL */
130*4882a593Smuzhiyun #define RXCR2_IUFFP (1 << 4)
131*4882a593Smuzhiyun #define RXCR2_RXIUFCEZ (1 << 3)
132*4882a593Smuzhiyun #define RXCR2_UDPLFE (1 << 2)
133*4882a593Smuzhiyun #define RXCR2_RXICMPFCC (1 << 1)
134*4882a593Smuzhiyun #define RXCR2_RXSAF (1 << 0)
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define KS_TXMIR 0x78
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define KS_RXFHSR 0x7C
139*4882a593Smuzhiyun #define RXFSHR_RXFV (1 << 15)
140*4882a593Smuzhiyun #define RXFSHR_RXICMPFCS (1 << 13)
141*4882a593Smuzhiyun #define RXFSHR_RXIPFCS (1 << 12)
142*4882a593Smuzhiyun #define RXFSHR_RXTCPFCS (1 << 11)
143*4882a593Smuzhiyun #define RXFSHR_RXUDPFCS (1 << 10)
144*4882a593Smuzhiyun #define RXFSHR_RXBF (1 << 7)
145*4882a593Smuzhiyun #define RXFSHR_RXMF (1 << 6)
146*4882a593Smuzhiyun #define RXFSHR_RXUF (1 << 5)
147*4882a593Smuzhiyun #define RXFSHR_RXMR (1 << 4)
148*4882a593Smuzhiyun #define RXFSHR_RXFT (1 << 3)
149*4882a593Smuzhiyun #define RXFSHR_RXFTL (1 << 2)
150*4882a593Smuzhiyun #define RXFSHR_RXRF (1 << 1)
151*4882a593Smuzhiyun #define RXFSHR_RXCE (1 << 0)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define KS_RXFHBCR 0x7E
154*4882a593Smuzhiyun #define RXFHBCR_CNT_MASK (0xfff << 0)
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define KS_TXQCR 0x80
157*4882a593Smuzhiyun #define TXQCR_AETFE (1 << 2) /* KSZ8851SNL */
158*4882a593Smuzhiyun #define TXQCR_TXQMAM (1 << 1)
159*4882a593Smuzhiyun #define TXQCR_METFE (1 << 0)
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define KS_RXQCR 0x82
162*4882a593Smuzhiyun #define RXQCR_RXDTTS (1 << 12)
163*4882a593Smuzhiyun #define RXQCR_RXDBCTS (1 << 11)
164*4882a593Smuzhiyun #define RXQCR_RXFCTS (1 << 10)
165*4882a593Smuzhiyun #define RXQCR_RXIPHTOE (1 << 9)
166*4882a593Smuzhiyun #define RXQCR_RXDTTE (1 << 7)
167*4882a593Smuzhiyun #define RXQCR_RXDBCTE (1 << 6)
168*4882a593Smuzhiyun #define RXQCR_RXFCTE (1 << 5)
169*4882a593Smuzhiyun #define RXQCR_ADRFE (1 << 4)
170*4882a593Smuzhiyun #define RXQCR_SDA (1 << 3)
171*4882a593Smuzhiyun #define RXQCR_RRXEF (1 << 0)
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define KS_TXFDPR 0x84
174*4882a593Smuzhiyun #define TXFDPR_TXFPAI (1 << 14)
175*4882a593Smuzhiyun #define TXFDPR_TXFP_MASK (0x7ff << 0)
176*4882a593Smuzhiyun #define TXFDPR_TXFP_SHIFT (0)
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #define KS_RXFDPR 0x86
179*4882a593Smuzhiyun #define RXFDPR_RXFPAI (1 << 14)
180*4882a593Smuzhiyun #define RXFDPR_WST (1 << 12) /* KSZ8851-16MLL */
181*4882a593Smuzhiyun #define RXFDPR_EMS (1 << 11) /* KSZ8851-16MLL */
182*4882a593Smuzhiyun #define RXFDPR_RXFP_MASK (0x7ff << 0)
183*4882a593Smuzhiyun #define RXFDPR_RXFP_SHIFT (0)
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define KS_RXDTTR 0x8C
186*4882a593Smuzhiyun #define KS_RXDBCTR 0x8E
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #define KS_IER 0x90
189*4882a593Smuzhiyun #define KS_ISR 0x92
190*4882a593Smuzhiyun #define IRQ_LCI (1 << 15)
191*4882a593Smuzhiyun #define IRQ_TXI (1 << 14)
192*4882a593Smuzhiyun #define IRQ_RXI (1 << 13)
193*4882a593Smuzhiyun #define IRQ_RXOI (1 << 11)
194*4882a593Smuzhiyun #define IRQ_TXPSI (1 << 9)
195*4882a593Smuzhiyun #define IRQ_RXPSI (1 << 8)
196*4882a593Smuzhiyun #define IRQ_TXSAI (1 << 6)
197*4882a593Smuzhiyun #define IRQ_RXWFDI (1 << 5)
198*4882a593Smuzhiyun #define IRQ_RXMPDI (1 << 4)
199*4882a593Smuzhiyun #define IRQ_LDI (1 << 3)
200*4882a593Smuzhiyun #define IRQ_EDI (1 << 2)
201*4882a593Smuzhiyun #define IRQ_SPIBEI (1 << 1) /* KSZ8851SNL */
202*4882a593Smuzhiyun #define IRQ_DEDI (1 << 0)
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun #define KS_RXFCTR 0x9C
205*4882a593Smuzhiyun #define KS_RXFC 0x9D
206*4882a593Smuzhiyun #define RXFCTR_RXFC_MASK (0xff << 8)
207*4882a593Smuzhiyun #define RXFCTR_RXFC_SHIFT (8)
208*4882a593Smuzhiyun #define RXFCTR_RXFC_GET(_v) (((_v) >> 8) & 0xff)
209*4882a593Smuzhiyun #define RXFCTR_RXFCT_MASK (0xff << 0)
210*4882a593Smuzhiyun #define RXFCTR_RXFCT_SHIFT (0)
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #define KS_TXNTFSR 0x9E
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define KS_MAHTR0 0xA0
215*4882a593Smuzhiyun #define KS_MAHTR1 0xA2
216*4882a593Smuzhiyun #define KS_MAHTR2 0xA4
217*4882a593Smuzhiyun #define KS_MAHTR3 0xA6
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define KS_FCLWR 0xB0
220*4882a593Smuzhiyun #define KS_FCHWR 0xB2
221*4882a593Smuzhiyun #define KS_FCOWR 0xB4
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define KS_CIDER 0xC0
224*4882a593Smuzhiyun #define CIDER_ID 0x8870
225*4882a593Smuzhiyun #define CIDER_REV_MASK (0x7 << 1)
226*4882a593Smuzhiyun #define CIDER_REV_SHIFT (1)
227*4882a593Smuzhiyun #define CIDER_REV_GET(_v) (((_v) >> 1) & 0x7)
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define KS_CGCR 0xC6
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #define KS_IACR 0xC8
232*4882a593Smuzhiyun #define IACR_RDEN (1 << 12)
233*4882a593Smuzhiyun #define IACR_TSEL_MASK (0x3 << 10)
234*4882a593Smuzhiyun #define IACR_TSEL_SHIFT (10)
235*4882a593Smuzhiyun #define IACR_TSEL_MIB (0x3 << 10)
236*4882a593Smuzhiyun #define IACR_ADDR_MASK (0x1f << 0)
237*4882a593Smuzhiyun #define IACR_ADDR_SHIFT (0)
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #define KS_IADLR 0xD0
240*4882a593Smuzhiyun #define KS_IAHDR 0xD2
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define KS_PMECR 0xD4
243*4882a593Smuzhiyun #define PMECR_PME_DELAY (1 << 14)
244*4882a593Smuzhiyun #define PMECR_PME_POL (1 << 12)
245*4882a593Smuzhiyun #define PMECR_WOL_WAKEUP (1 << 11)
246*4882a593Smuzhiyun #define PMECR_WOL_MAGICPKT (1 << 10)
247*4882a593Smuzhiyun #define PMECR_WOL_LINKUP (1 << 9)
248*4882a593Smuzhiyun #define PMECR_WOL_ENERGY (1 << 8)
249*4882a593Smuzhiyun #define PMECR_AUTO_WAKE_EN (1 << 7)
250*4882a593Smuzhiyun #define PMECR_WAKEUP_NORMAL (1 << 6)
251*4882a593Smuzhiyun #define PMECR_WKEVT_MASK (0xf << 2)
252*4882a593Smuzhiyun #define PMECR_WKEVT_SHIFT (2)
253*4882a593Smuzhiyun #define PMECR_WKEVT_GET(_v) (((_v) >> 2) & 0xf)
254*4882a593Smuzhiyun #define PMECR_WKEVT_ENERGY (0x1 << 2)
255*4882a593Smuzhiyun #define PMECR_WKEVT_LINK (0x2 << 2)
256*4882a593Smuzhiyun #define PMECR_WKEVT_MAGICPKT (0x4 << 2)
257*4882a593Smuzhiyun #define PMECR_WKEVT_FRAME (0x8 << 2)
258*4882a593Smuzhiyun #define PMECR_PM_MASK (0x3 << 0)
259*4882a593Smuzhiyun #define PMECR_PM_SHIFT (0)
260*4882a593Smuzhiyun #define PMECR_PM_NORMAL (0x0 << 0)
261*4882a593Smuzhiyun #define PMECR_PM_ENERGY (0x1 << 0)
262*4882a593Smuzhiyun #define PMECR_PM_SOFTDOWN (0x2 << 0)
263*4882a593Smuzhiyun #define PMECR_PM_POWERSAVE (0x3 << 0)
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Standard MII PHY data */
266*4882a593Smuzhiyun #define KS_P1MBCR 0xE4
267*4882a593Smuzhiyun #define KS_P1MBSR 0xE6
268*4882a593Smuzhiyun #define KS_PHY1ILR 0xE8
269*4882a593Smuzhiyun #define KS_PHY1IHR 0xEA
270*4882a593Smuzhiyun #define KS_P1ANAR 0xEC
271*4882a593Smuzhiyun #define KS_P1ANLPR 0xEE
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #define KS_P1SCLMD 0xF4
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #define KS_P1CR 0xF6
276*4882a593Smuzhiyun #define P1CR_LEDOFF (1 << 15)
277*4882a593Smuzhiyun #define P1CR_TXIDS (1 << 14)
278*4882a593Smuzhiyun #define P1CR_RESTARTAN (1 << 13)
279*4882a593Smuzhiyun #define P1CR_DISAUTOMDIX (1 << 10)
280*4882a593Smuzhiyun #define P1CR_FORCEMDIX (1 << 9)
281*4882a593Smuzhiyun #define P1CR_AUTONEGEN (1 << 7)
282*4882a593Smuzhiyun #define P1CR_FORCE100 (1 << 6)
283*4882a593Smuzhiyun #define P1CR_FORCEFDX (1 << 5)
284*4882a593Smuzhiyun #define P1CR_ADV_FLOW (1 << 4)
285*4882a593Smuzhiyun #define P1CR_ADV_100BT_FDX (1 << 3)
286*4882a593Smuzhiyun #define P1CR_ADV_100BT_HDX (1 << 2)
287*4882a593Smuzhiyun #define P1CR_ADV_10BT_FDX (1 << 1)
288*4882a593Smuzhiyun #define P1CR_ADV_10BT_HDX (1 << 0)
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun #define KS_P1SR 0xF8
291*4882a593Smuzhiyun #define P1SR_HP_MDIX (1 << 15)
292*4882a593Smuzhiyun #define P1SR_REV_POL (1 << 13)
293*4882a593Smuzhiyun #define P1SR_OP_100M (1 << 10)
294*4882a593Smuzhiyun #define P1SR_OP_FDX (1 << 9)
295*4882a593Smuzhiyun #define P1SR_OP_MDI (1 << 7)
296*4882a593Smuzhiyun #define P1SR_AN_DONE (1 << 6)
297*4882a593Smuzhiyun #define P1SR_LINK_GOOD (1 << 5)
298*4882a593Smuzhiyun #define P1SR_PNTR_FLOW (1 << 4)
299*4882a593Smuzhiyun #define P1SR_PNTR_100BT_FDX (1 << 3)
300*4882a593Smuzhiyun #define P1SR_PNTR_100BT_HDX (1 << 2)
301*4882a593Smuzhiyun #define P1SR_PNTR_10BT_FDX (1 << 1)
302*4882a593Smuzhiyun #define P1SR_PNTR_10BT_HDX (1 << 0)
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* TX Frame control */
305*4882a593Smuzhiyun #define TXFR_TXIC (1 << 15)
306*4882a593Smuzhiyun #define TXFR_TXFID_MASK (0x3f << 0)
307*4882a593Smuzhiyun #define TXFR_TXFID_SHIFT (0)
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /**
310*4882a593Smuzhiyun * struct ks8851_rxctrl - KS8851 driver rx control
311*4882a593Smuzhiyun * @mchash: Multicast hash-table data.
312*4882a593Smuzhiyun * @rxcr1: KS_RXCR1 register setting
313*4882a593Smuzhiyun * @rxcr2: KS_RXCR2 register setting
314*4882a593Smuzhiyun *
315*4882a593Smuzhiyun * Representation of the settings needs to control the receive filtering
316*4882a593Smuzhiyun * such as the multicast hash-filter and the receive register settings. This
317*4882a593Smuzhiyun * is used to make the job of working out if the receive settings change and
318*4882a593Smuzhiyun * then issuing the new settings to the worker that will send the necessary
319*4882a593Smuzhiyun * commands.
320*4882a593Smuzhiyun */
321*4882a593Smuzhiyun struct ks8851_rxctrl {
322*4882a593Smuzhiyun u16 mchash[4];
323*4882a593Smuzhiyun u16 rxcr1;
324*4882a593Smuzhiyun u16 rxcr2;
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /**
328*4882a593Smuzhiyun * union ks8851_tx_hdr - tx header data
329*4882a593Smuzhiyun * @txb: The header as bytes
330*4882a593Smuzhiyun * @txw: The header as 16bit, little-endian words
331*4882a593Smuzhiyun *
332*4882a593Smuzhiyun * A dual representation of the tx header data to allow
333*4882a593Smuzhiyun * access to individual bytes, and to allow 16bit accesses
334*4882a593Smuzhiyun * with 16bit alignment.
335*4882a593Smuzhiyun */
336*4882a593Smuzhiyun union ks8851_tx_hdr {
337*4882a593Smuzhiyun u8 txb[6];
338*4882a593Smuzhiyun __le16 txw[3];
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /**
342*4882a593Smuzhiyun * struct ks8851_net - KS8851 driver private data
343*4882a593Smuzhiyun * @netdev: The network device we're bound to
344*4882a593Smuzhiyun * @statelock: Lock on this structure for tx list.
345*4882a593Smuzhiyun * @mii: The MII state information for the mii calls.
346*4882a593Smuzhiyun * @rxctrl: RX settings for @rxctrl_work.
347*4882a593Smuzhiyun * @rxctrl_work: Work queue for updating RX mode and multicast lists
348*4882a593Smuzhiyun * @txq: Queue of packets for transmission.
349*4882a593Smuzhiyun * @txh: Space for generating packet TX header in DMA-able data
350*4882a593Smuzhiyun * @rxd: Space for receiving SPI data, in DMA-able space.
351*4882a593Smuzhiyun * @txd: Space for transmitting SPI data, in DMA-able space.
352*4882a593Smuzhiyun * @msg_enable: The message flags controlling driver output (see ethtool).
353*4882a593Smuzhiyun * @fid: Incrementing frame id tag.
354*4882a593Smuzhiyun * @rc_ier: Cached copy of KS_IER.
355*4882a593Smuzhiyun * @rc_ccr: Cached copy of KS_CCR.
356*4882a593Smuzhiyun * @rc_rxqcr: Cached copy of KS_RXQCR.
357*4882a593Smuzhiyun * @eeprom: 93CX6 EEPROM state for accessing on-board EEPROM.
358*4882a593Smuzhiyun * @vdd_reg: Optional regulator supplying the chip
359*4882a593Smuzhiyun * @vdd_io: Optional digital power supply for IO
360*4882a593Smuzhiyun * @gpio: Optional reset_n gpio
361*4882a593Smuzhiyun * @lock: Bus access lock callback
362*4882a593Smuzhiyun * @unlock: Bus access unlock callback
363*4882a593Smuzhiyun * @rdreg16: 16bit register read callback
364*4882a593Smuzhiyun * @wrreg16: 16bit register write callback
365*4882a593Smuzhiyun * @rdfifo: FIFO read callback
366*4882a593Smuzhiyun * @wrfifo: FIFO write callback
367*4882a593Smuzhiyun * @start_xmit: start_xmit() implementation callback
368*4882a593Smuzhiyun * @rx_skb: rx_skb() implementation callback
369*4882a593Smuzhiyun * @flush_tx_work: flush_tx_work() implementation callback
370*4882a593Smuzhiyun *
371*4882a593Smuzhiyun * The @statelock is used to protect information in the structure which may
372*4882a593Smuzhiyun * need to be accessed via several sources, such as the network driver layer
373*4882a593Smuzhiyun * or one of the work queues.
374*4882a593Smuzhiyun *
375*4882a593Smuzhiyun * We align the buffers we may use for rx/tx to ensure that if the SPI driver
376*4882a593Smuzhiyun * wants to DMA map them, it will not have any problems with data the driver
377*4882a593Smuzhiyun * modifies.
378*4882a593Smuzhiyun */
379*4882a593Smuzhiyun struct ks8851_net {
380*4882a593Smuzhiyun struct net_device *netdev;
381*4882a593Smuzhiyun spinlock_t statelock;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun union ks8851_tx_hdr txh ____cacheline_aligned;
384*4882a593Smuzhiyun u8 rxd[8];
385*4882a593Smuzhiyun u8 txd[8];
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun u32 msg_enable ____cacheline_aligned;
388*4882a593Smuzhiyun u16 tx_space;
389*4882a593Smuzhiyun u8 fid;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun u16 rc_ier;
392*4882a593Smuzhiyun u16 rc_rxqcr;
393*4882a593Smuzhiyun u16 rc_ccr;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun struct mii_if_info mii;
396*4882a593Smuzhiyun struct ks8851_rxctrl rxctrl;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun struct work_struct rxctrl_work;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun struct sk_buff_head txq;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun struct eeprom_93cx6 eeprom;
403*4882a593Smuzhiyun struct regulator *vdd_reg;
404*4882a593Smuzhiyun struct regulator *vdd_io;
405*4882a593Smuzhiyun int gpio;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun void (*lock)(struct ks8851_net *ks,
408*4882a593Smuzhiyun unsigned long *flags);
409*4882a593Smuzhiyun void (*unlock)(struct ks8851_net *ks,
410*4882a593Smuzhiyun unsigned long *flags);
411*4882a593Smuzhiyun unsigned int (*rdreg16)(struct ks8851_net *ks,
412*4882a593Smuzhiyun unsigned int reg);
413*4882a593Smuzhiyun void (*wrreg16)(struct ks8851_net *ks,
414*4882a593Smuzhiyun unsigned int reg, unsigned int val);
415*4882a593Smuzhiyun void (*rdfifo)(struct ks8851_net *ks, u8 *buff,
416*4882a593Smuzhiyun unsigned int len);
417*4882a593Smuzhiyun void (*wrfifo)(struct ks8851_net *ks,
418*4882a593Smuzhiyun struct sk_buff *txp, bool irq);
419*4882a593Smuzhiyun netdev_tx_t (*start_xmit)(struct sk_buff *skb,
420*4882a593Smuzhiyun struct net_device *dev);
421*4882a593Smuzhiyun void (*rx_skb)(struct ks8851_net *ks,
422*4882a593Smuzhiyun struct sk_buff *skb);
423*4882a593Smuzhiyun void (*flush_tx_work)(struct ks8851_net *ks);
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun int ks8851_probe_common(struct net_device *netdev, struct device *dev,
427*4882a593Smuzhiyun int msg_en);
428*4882a593Smuzhiyun int ks8851_remove_common(struct device *dev);
429*4882a593Smuzhiyun int ks8851_suspend(struct device *dev);
430*4882a593Smuzhiyun int ks8851_resume(struct device *dev);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static __maybe_unused SIMPLE_DEV_PM_OPS(ks8851_pm_ops,
433*4882a593Smuzhiyun ks8851_suspend, ks8851_resume);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /**
436*4882a593Smuzhiyun * ks8851_done_tx - update and then free skbuff after transmitting
437*4882a593Smuzhiyun * @ks: The device state
438*4882a593Smuzhiyun * @txb: The buffer transmitted
439*4882a593Smuzhiyun */
ks8851_done_tx(struct ks8851_net * ks,struct sk_buff * txb)440*4882a593Smuzhiyun static void __maybe_unused ks8851_done_tx(struct ks8851_net *ks,
441*4882a593Smuzhiyun struct sk_buff *txb)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct net_device *dev = ks->netdev;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun dev->stats.tx_bytes += txb->len;
446*4882a593Smuzhiyun dev->stats.tx_packets++;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun dev_kfree_skb(txb);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun #endif /* __KS8851_H__ */
452