1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ks8842.c timberdale KS8842 ethernet driver
4*4882a593Smuzhiyun * Copyright (c) 2009 Intel Corporation
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun /* Supports:
8*4882a593Smuzhiyun * The Micrel KS8842 behind the timberdale FPGA
9*4882a593Smuzhiyun * The genuine Micrel KS8841/42 device with ISA 16/32bit bus interface
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun #include <linux/netdevice.h>
19*4882a593Smuzhiyun #include <linux/etherdevice.h>
20*4882a593Smuzhiyun #include <linux/ethtool.h>
21*4882a593Smuzhiyun #include <linux/ks8842.h>
22*4882a593Smuzhiyun #include <linux/dmaengine.h>
23*4882a593Smuzhiyun #include <linux/dma-mapping.h>
24*4882a593Smuzhiyun #include <linux/scatterlist.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define DRV_NAME "ks8842"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Timberdale specific Registers */
29*4882a593Smuzhiyun #define REG_TIMB_RST 0x1c
30*4882a593Smuzhiyun #define REG_TIMB_FIFO 0x20
31*4882a593Smuzhiyun #define REG_TIMB_ISR 0x24
32*4882a593Smuzhiyun #define REG_TIMB_IER 0x28
33*4882a593Smuzhiyun #define REG_TIMB_IAR 0x2C
34*4882a593Smuzhiyun #define REQ_TIMB_DMA_RESUME 0x30
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* KS8842 registers */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define REG_SELECT_BANK 0x0e
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* bank 0 registers */
41*4882a593Smuzhiyun #define REG_QRFCR 0x04
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* bank 2 registers */
44*4882a593Smuzhiyun #define REG_MARL 0x00
45*4882a593Smuzhiyun #define REG_MARM 0x02
46*4882a593Smuzhiyun #define REG_MARH 0x04
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* bank 3 registers */
49*4882a593Smuzhiyun #define REG_GRR 0x06
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* bank 16 registers */
52*4882a593Smuzhiyun #define REG_TXCR 0x00
53*4882a593Smuzhiyun #define REG_TXSR 0x02
54*4882a593Smuzhiyun #define REG_RXCR 0x04
55*4882a593Smuzhiyun #define REG_TXMIR 0x08
56*4882a593Smuzhiyun #define REG_RXMIR 0x0A
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* bank 17 registers */
59*4882a593Smuzhiyun #define REG_TXQCR 0x00
60*4882a593Smuzhiyun #define REG_RXQCR 0x02
61*4882a593Smuzhiyun #define REG_TXFDPR 0x04
62*4882a593Smuzhiyun #define REG_RXFDPR 0x06
63*4882a593Smuzhiyun #define REG_QMU_DATA_LO 0x08
64*4882a593Smuzhiyun #define REG_QMU_DATA_HI 0x0A
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* bank 18 registers */
67*4882a593Smuzhiyun #define REG_IER 0x00
68*4882a593Smuzhiyun #define IRQ_LINK_CHANGE 0x8000
69*4882a593Smuzhiyun #define IRQ_TX 0x4000
70*4882a593Smuzhiyun #define IRQ_RX 0x2000
71*4882a593Smuzhiyun #define IRQ_RX_OVERRUN 0x0800
72*4882a593Smuzhiyun #define IRQ_TX_STOPPED 0x0200
73*4882a593Smuzhiyun #define IRQ_RX_STOPPED 0x0100
74*4882a593Smuzhiyun #define IRQ_RX_ERROR 0x0080
75*4882a593Smuzhiyun #define ENABLED_IRQS (IRQ_LINK_CHANGE | IRQ_TX | IRQ_RX | IRQ_RX_STOPPED | \
76*4882a593Smuzhiyun IRQ_TX_STOPPED | IRQ_RX_OVERRUN | IRQ_RX_ERROR)
77*4882a593Smuzhiyun /* When running via timberdale in DMA mode, the RX interrupt should be
78*4882a593Smuzhiyun enabled in the KS8842, but not in the FPGA IP, since the IP handles
79*4882a593Smuzhiyun RX DMA internally.
80*4882a593Smuzhiyun TX interrupts are not needed it is handled by the FPGA the driver is
81*4882a593Smuzhiyun notified via DMA callbacks.
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun #define ENABLED_IRQS_DMA_IP (IRQ_LINK_CHANGE | IRQ_RX_STOPPED | \
84*4882a593Smuzhiyun IRQ_TX_STOPPED | IRQ_RX_OVERRUN | IRQ_RX_ERROR)
85*4882a593Smuzhiyun #define ENABLED_IRQS_DMA (ENABLED_IRQS_DMA_IP | IRQ_RX)
86*4882a593Smuzhiyun #define REG_ISR 0x02
87*4882a593Smuzhiyun #define REG_RXSR 0x04
88*4882a593Smuzhiyun #define RXSR_VALID 0x8000
89*4882a593Smuzhiyun #define RXSR_BROADCAST 0x80
90*4882a593Smuzhiyun #define RXSR_MULTICAST 0x40
91*4882a593Smuzhiyun #define RXSR_UNICAST 0x20
92*4882a593Smuzhiyun #define RXSR_FRAMETYPE 0x08
93*4882a593Smuzhiyun #define RXSR_TOO_LONG 0x04
94*4882a593Smuzhiyun #define RXSR_RUNT 0x02
95*4882a593Smuzhiyun #define RXSR_CRC_ERROR 0x01
96*4882a593Smuzhiyun #define RXSR_ERROR (RXSR_TOO_LONG | RXSR_RUNT | RXSR_CRC_ERROR)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* bank 32 registers */
99*4882a593Smuzhiyun #define REG_SW_ID_AND_ENABLE 0x00
100*4882a593Smuzhiyun #define REG_SGCR1 0x02
101*4882a593Smuzhiyun #define REG_SGCR2 0x04
102*4882a593Smuzhiyun #define REG_SGCR3 0x06
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* bank 39 registers */
105*4882a593Smuzhiyun #define REG_MACAR1 0x00
106*4882a593Smuzhiyun #define REG_MACAR2 0x02
107*4882a593Smuzhiyun #define REG_MACAR3 0x04
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* bank 45 registers */
110*4882a593Smuzhiyun #define REG_P1MBCR 0x00
111*4882a593Smuzhiyun #define REG_P1MBSR 0x02
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* bank 46 registers */
114*4882a593Smuzhiyun #define REG_P2MBCR 0x00
115*4882a593Smuzhiyun #define REG_P2MBSR 0x02
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* bank 48 registers */
118*4882a593Smuzhiyun #define REG_P1CR2 0x02
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* bank 49 registers */
121*4882a593Smuzhiyun #define REG_P1CR4 0x02
122*4882a593Smuzhiyun #define REG_P1SR 0x04
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* flags passed by platform_device for configuration */
125*4882a593Smuzhiyun #define MICREL_KS884X 0x01 /* 0=Timeberdale(FPGA), 1=Micrel */
126*4882a593Smuzhiyun #define KS884X_16BIT 0x02 /* 1=16bit, 0=32bit */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define DMA_BUFFER_SIZE 2048
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun struct ks8842_tx_dma_ctl {
131*4882a593Smuzhiyun struct dma_chan *chan;
132*4882a593Smuzhiyun struct dma_async_tx_descriptor *adesc;
133*4882a593Smuzhiyun void *buf;
134*4882a593Smuzhiyun struct scatterlist sg;
135*4882a593Smuzhiyun int channel;
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun struct ks8842_rx_dma_ctl {
139*4882a593Smuzhiyun struct dma_chan *chan;
140*4882a593Smuzhiyun struct dma_async_tx_descriptor *adesc;
141*4882a593Smuzhiyun struct sk_buff *skb;
142*4882a593Smuzhiyun struct scatterlist sg;
143*4882a593Smuzhiyun struct tasklet_struct tasklet;
144*4882a593Smuzhiyun int channel;
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define KS8842_USE_DMA(adapter) (((adapter)->dma_tx.channel != -1) && \
148*4882a593Smuzhiyun ((adapter)->dma_rx.channel != -1))
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun struct ks8842_adapter {
151*4882a593Smuzhiyun void __iomem *hw_addr;
152*4882a593Smuzhiyun int irq;
153*4882a593Smuzhiyun unsigned long conf_flags; /* copy of platform_device config */
154*4882a593Smuzhiyun struct tasklet_struct tasklet;
155*4882a593Smuzhiyun spinlock_t lock; /* spinlock to be interrupt safe */
156*4882a593Smuzhiyun struct work_struct timeout_work;
157*4882a593Smuzhiyun struct net_device *netdev;
158*4882a593Smuzhiyun struct device *dev;
159*4882a593Smuzhiyun struct ks8842_tx_dma_ctl dma_tx;
160*4882a593Smuzhiyun struct ks8842_rx_dma_ctl dma_rx;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static void ks8842_dma_rx_cb(void *data);
164*4882a593Smuzhiyun static void ks8842_dma_tx_cb(void *data);
165*4882a593Smuzhiyun
ks8842_resume_dma(struct ks8842_adapter * adapter)166*4882a593Smuzhiyun static inline void ks8842_resume_dma(struct ks8842_adapter *adapter)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun iowrite32(1, adapter->hw_addr + REQ_TIMB_DMA_RESUME);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
ks8842_select_bank(struct ks8842_adapter * adapter,u16 bank)171*4882a593Smuzhiyun static inline void ks8842_select_bank(struct ks8842_adapter *adapter, u16 bank)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun iowrite16(bank, adapter->hw_addr + REG_SELECT_BANK);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
ks8842_write8(struct ks8842_adapter * adapter,u16 bank,u8 value,int offset)176*4882a593Smuzhiyun static inline void ks8842_write8(struct ks8842_adapter *adapter, u16 bank,
177*4882a593Smuzhiyun u8 value, int offset)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun ks8842_select_bank(adapter, bank);
180*4882a593Smuzhiyun iowrite8(value, adapter->hw_addr + offset);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
ks8842_write16(struct ks8842_adapter * adapter,u16 bank,u16 value,int offset)183*4882a593Smuzhiyun static inline void ks8842_write16(struct ks8842_adapter *adapter, u16 bank,
184*4882a593Smuzhiyun u16 value, int offset)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun ks8842_select_bank(adapter, bank);
187*4882a593Smuzhiyun iowrite16(value, adapter->hw_addr + offset);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
ks8842_enable_bits(struct ks8842_adapter * adapter,u16 bank,u16 bits,int offset)190*4882a593Smuzhiyun static inline void ks8842_enable_bits(struct ks8842_adapter *adapter, u16 bank,
191*4882a593Smuzhiyun u16 bits, int offset)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun u16 reg;
194*4882a593Smuzhiyun ks8842_select_bank(adapter, bank);
195*4882a593Smuzhiyun reg = ioread16(adapter->hw_addr + offset);
196*4882a593Smuzhiyun reg |= bits;
197*4882a593Smuzhiyun iowrite16(reg, adapter->hw_addr + offset);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
ks8842_clear_bits(struct ks8842_adapter * adapter,u16 bank,u16 bits,int offset)200*4882a593Smuzhiyun static inline void ks8842_clear_bits(struct ks8842_adapter *adapter, u16 bank,
201*4882a593Smuzhiyun u16 bits, int offset)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun u16 reg;
204*4882a593Smuzhiyun ks8842_select_bank(adapter, bank);
205*4882a593Smuzhiyun reg = ioread16(adapter->hw_addr + offset);
206*4882a593Smuzhiyun reg &= ~bits;
207*4882a593Smuzhiyun iowrite16(reg, adapter->hw_addr + offset);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
ks8842_write32(struct ks8842_adapter * adapter,u16 bank,u32 value,int offset)210*4882a593Smuzhiyun static inline void ks8842_write32(struct ks8842_adapter *adapter, u16 bank,
211*4882a593Smuzhiyun u32 value, int offset)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun ks8842_select_bank(adapter, bank);
214*4882a593Smuzhiyun iowrite32(value, adapter->hw_addr + offset);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
ks8842_read8(struct ks8842_adapter * adapter,u16 bank,int offset)217*4882a593Smuzhiyun static inline u8 ks8842_read8(struct ks8842_adapter *adapter, u16 bank,
218*4882a593Smuzhiyun int offset)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun ks8842_select_bank(adapter, bank);
221*4882a593Smuzhiyun return ioread8(adapter->hw_addr + offset);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
ks8842_read16(struct ks8842_adapter * adapter,u16 bank,int offset)224*4882a593Smuzhiyun static inline u16 ks8842_read16(struct ks8842_adapter *adapter, u16 bank,
225*4882a593Smuzhiyun int offset)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun ks8842_select_bank(adapter, bank);
228*4882a593Smuzhiyun return ioread16(adapter->hw_addr + offset);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
ks8842_read32(struct ks8842_adapter * adapter,u16 bank,int offset)231*4882a593Smuzhiyun static inline u32 ks8842_read32(struct ks8842_adapter *adapter, u16 bank,
232*4882a593Smuzhiyun int offset)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun ks8842_select_bank(adapter, bank);
235*4882a593Smuzhiyun return ioread32(adapter->hw_addr + offset);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
ks8842_reset(struct ks8842_adapter * adapter)238*4882a593Smuzhiyun static void ks8842_reset(struct ks8842_adapter *adapter)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun if (adapter->conf_flags & MICREL_KS884X) {
241*4882a593Smuzhiyun ks8842_write16(adapter, 3, 1, REG_GRR);
242*4882a593Smuzhiyun msleep(10);
243*4882a593Smuzhiyun iowrite16(0, adapter->hw_addr + REG_GRR);
244*4882a593Smuzhiyun } else {
245*4882a593Smuzhiyun /* The KS8842 goes haywire when doing softare reset
246*4882a593Smuzhiyun * a work around in the timberdale IP is implemented to
247*4882a593Smuzhiyun * do a hardware reset instead
248*4882a593Smuzhiyun ks8842_write16(adapter, 3, 1, REG_GRR);
249*4882a593Smuzhiyun msleep(10);
250*4882a593Smuzhiyun iowrite16(0, adapter->hw_addr + REG_GRR);
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun iowrite32(0x1, adapter->hw_addr + REG_TIMB_RST);
253*4882a593Smuzhiyun msleep(20);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
ks8842_update_link_status(struct net_device * netdev,struct ks8842_adapter * adapter)257*4882a593Smuzhiyun static void ks8842_update_link_status(struct net_device *netdev,
258*4882a593Smuzhiyun struct ks8842_adapter *adapter)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun /* check the status of the link */
261*4882a593Smuzhiyun if (ks8842_read16(adapter, 45, REG_P1MBSR) & 0x4) {
262*4882a593Smuzhiyun netif_carrier_on(netdev);
263*4882a593Smuzhiyun netif_wake_queue(netdev);
264*4882a593Smuzhiyun } else {
265*4882a593Smuzhiyun netif_stop_queue(netdev);
266*4882a593Smuzhiyun netif_carrier_off(netdev);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
ks8842_enable_tx(struct ks8842_adapter * adapter)270*4882a593Smuzhiyun static void ks8842_enable_tx(struct ks8842_adapter *adapter)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun ks8842_enable_bits(adapter, 16, 0x01, REG_TXCR);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
ks8842_disable_tx(struct ks8842_adapter * adapter)275*4882a593Smuzhiyun static void ks8842_disable_tx(struct ks8842_adapter *adapter)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun ks8842_clear_bits(adapter, 16, 0x01, REG_TXCR);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
ks8842_enable_rx(struct ks8842_adapter * adapter)280*4882a593Smuzhiyun static void ks8842_enable_rx(struct ks8842_adapter *adapter)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun ks8842_enable_bits(adapter, 16, 0x01, REG_RXCR);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
ks8842_disable_rx(struct ks8842_adapter * adapter)285*4882a593Smuzhiyun static void ks8842_disable_rx(struct ks8842_adapter *adapter)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun ks8842_clear_bits(adapter, 16, 0x01, REG_RXCR);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
ks8842_reset_hw(struct ks8842_adapter * adapter)290*4882a593Smuzhiyun static void ks8842_reset_hw(struct ks8842_adapter *adapter)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun /* reset the HW */
293*4882a593Smuzhiyun ks8842_reset(adapter);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Enable QMU Transmit flow control / transmit padding / Transmit CRC */
296*4882a593Smuzhiyun ks8842_write16(adapter, 16, 0x000E, REG_TXCR);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* enable the receiver, uni + multi + broadcast + flow ctrl
299*4882a593Smuzhiyun + crc strip */
300*4882a593Smuzhiyun ks8842_write16(adapter, 16, 0x8 | 0x20 | 0x40 | 0x80 | 0x400,
301*4882a593Smuzhiyun REG_RXCR);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* TX frame pointer autoincrement */
304*4882a593Smuzhiyun ks8842_write16(adapter, 17, 0x4000, REG_TXFDPR);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* RX frame pointer autoincrement */
307*4882a593Smuzhiyun ks8842_write16(adapter, 17, 0x4000, REG_RXFDPR);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* RX 2 kb high watermark */
310*4882a593Smuzhiyun ks8842_write16(adapter, 0, 0x1000, REG_QRFCR);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* aggressive back off in half duplex */
313*4882a593Smuzhiyun ks8842_enable_bits(adapter, 32, 1 << 8, REG_SGCR1);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* enable no excessive collison drop */
316*4882a593Smuzhiyun ks8842_enable_bits(adapter, 32, 1 << 3, REG_SGCR2);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Enable port 1 force flow control / back pressure / transmit / recv */
319*4882a593Smuzhiyun ks8842_write16(adapter, 48, 0x1E07, REG_P1CR2);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* restart port auto-negotiation */
322*4882a593Smuzhiyun ks8842_enable_bits(adapter, 49, 1 << 13, REG_P1CR4);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Enable the transmitter */
325*4882a593Smuzhiyun ks8842_enable_tx(adapter);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* Enable the receiver */
328*4882a593Smuzhiyun ks8842_enable_rx(adapter);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* clear all interrupts */
331*4882a593Smuzhiyun ks8842_write16(adapter, 18, 0xffff, REG_ISR);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* enable interrupts */
334*4882a593Smuzhiyun if (KS8842_USE_DMA(adapter)) {
335*4882a593Smuzhiyun /* When running in DMA Mode the RX interrupt is not enabled in
336*4882a593Smuzhiyun timberdale because RX data is received by DMA callbacks
337*4882a593Smuzhiyun it must still be enabled in the KS8842 because it indicates
338*4882a593Smuzhiyun to timberdale when there is RX data for it's DMA FIFOs */
339*4882a593Smuzhiyun iowrite16(ENABLED_IRQS_DMA_IP, adapter->hw_addr + REG_TIMB_IER);
340*4882a593Smuzhiyun ks8842_write16(adapter, 18, ENABLED_IRQS_DMA, REG_IER);
341*4882a593Smuzhiyun } else {
342*4882a593Smuzhiyun if (!(adapter->conf_flags & MICREL_KS884X))
343*4882a593Smuzhiyun iowrite16(ENABLED_IRQS,
344*4882a593Smuzhiyun adapter->hw_addr + REG_TIMB_IER);
345*4882a593Smuzhiyun ks8842_write16(adapter, 18, ENABLED_IRQS, REG_IER);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun /* enable the switch */
348*4882a593Smuzhiyun ks8842_write16(adapter, 32, 0x1, REG_SW_ID_AND_ENABLE);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
ks8842_read_mac_addr(struct ks8842_adapter * adapter,u8 * dest)351*4882a593Smuzhiyun static void ks8842_read_mac_addr(struct ks8842_adapter *adapter, u8 *dest)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun int i;
354*4882a593Smuzhiyun u16 mac;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun for (i = 0; i < ETH_ALEN; i++)
357*4882a593Smuzhiyun dest[ETH_ALEN - i - 1] = ks8842_read8(adapter, 2, REG_MARL + i);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (adapter->conf_flags & MICREL_KS884X) {
360*4882a593Smuzhiyun /*
361*4882a593Smuzhiyun the sequence of saving mac addr between MAC and Switch is
362*4882a593Smuzhiyun different.
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun mac = ks8842_read16(adapter, 2, REG_MARL);
366*4882a593Smuzhiyun ks8842_write16(adapter, 39, mac, REG_MACAR3);
367*4882a593Smuzhiyun mac = ks8842_read16(adapter, 2, REG_MARM);
368*4882a593Smuzhiyun ks8842_write16(adapter, 39, mac, REG_MACAR2);
369*4882a593Smuzhiyun mac = ks8842_read16(adapter, 2, REG_MARH);
370*4882a593Smuzhiyun ks8842_write16(adapter, 39, mac, REG_MACAR1);
371*4882a593Smuzhiyun } else {
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* make sure the switch port uses the same MAC as the QMU */
374*4882a593Smuzhiyun mac = ks8842_read16(adapter, 2, REG_MARL);
375*4882a593Smuzhiyun ks8842_write16(adapter, 39, mac, REG_MACAR1);
376*4882a593Smuzhiyun mac = ks8842_read16(adapter, 2, REG_MARM);
377*4882a593Smuzhiyun ks8842_write16(adapter, 39, mac, REG_MACAR2);
378*4882a593Smuzhiyun mac = ks8842_read16(adapter, 2, REG_MARH);
379*4882a593Smuzhiyun ks8842_write16(adapter, 39, mac, REG_MACAR3);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
ks8842_write_mac_addr(struct ks8842_adapter * adapter,u8 * mac)383*4882a593Smuzhiyun static void ks8842_write_mac_addr(struct ks8842_adapter *adapter, u8 *mac)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun unsigned long flags;
386*4882a593Smuzhiyun unsigned i;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun spin_lock_irqsave(&adapter->lock, flags);
389*4882a593Smuzhiyun for (i = 0; i < ETH_ALEN; i++) {
390*4882a593Smuzhiyun ks8842_write8(adapter, 2, mac[ETH_ALEN - i - 1], REG_MARL + i);
391*4882a593Smuzhiyun if (!(adapter->conf_flags & MICREL_KS884X))
392*4882a593Smuzhiyun ks8842_write8(adapter, 39, mac[ETH_ALEN - i - 1],
393*4882a593Smuzhiyun REG_MACAR1 + i);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (adapter->conf_flags & MICREL_KS884X) {
397*4882a593Smuzhiyun /*
398*4882a593Smuzhiyun the sequence of saving mac addr between MAC and Switch is
399*4882a593Smuzhiyun different.
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun u16 mac;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun mac = ks8842_read16(adapter, 2, REG_MARL);
405*4882a593Smuzhiyun ks8842_write16(adapter, 39, mac, REG_MACAR3);
406*4882a593Smuzhiyun mac = ks8842_read16(adapter, 2, REG_MARM);
407*4882a593Smuzhiyun ks8842_write16(adapter, 39, mac, REG_MACAR2);
408*4882a593Smuzhiyun mac = ks8842_read16(adapter, 2, REG_MARH);
409*4882a593Smuzhiyun ks8842_write16(adapter, 39, mac, REG_MACAR1);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->lock, flags);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
ks8842_tx_fifo_space(struct ks8842_adapter * adapter)414*4882a593Smuzhiyun static inline u16 ks8842_tx_fifo_space(struct ks8842_adapter *adapter)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun return ks8842_read16(adapter, 16, REG_TXMIR) & 0x1fff;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
ks8842_tx_frame_dma(struct sk_buff * skb,struct net_device * netdev)419*4882a593Smuzhiyun static int ks8842_tx_frame_dma(struct sk_buff *skb, struct net_device *netdev)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
422*4882a593Smuzhiyun struct ks8842_tx_dma_ctl *ctl = &adapter->dma_tx;
423*4882a593Smuzhiyun u8 *buf = ctl->buf;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (ctl->adesc) {
426*4882a593Smuzhiyun netdev_dbg(netdev, "%s: TX ongoing\n", __func__);
427*4882a593Smuzhiyun /* transfer ongoing */
428*4882a593Smuzhiyun return NETDEV_TX_BUSY;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun sg_dma_len(&ctl->sg) = skb->len + sizeof(u32);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* copy data to the TX buffer */
434*4882a593Smuzhiyun /* the control word, enable IRQ, port 1 and the length */
435*4882a593Smuzhiyun *buf++ = 0x00;
436*4882a593Smuzhiyun *buf++ = 0x01; /* Port 1 */
437*4882a593Smuzhiyun *buf++ = skb->len & 0xff;
438*4882a593Smuzhiyun *buf++ = (skb->len >> 8) & 0xff;
439*4882a593Smuzhiyun skb_copy_from_linear_data(skb, buf, skb->len);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun dma_sync_single_range_for_device(adapter->dev,
442*4882a593Smuzhiyun sg_dma_address(&ctl->sg), 0, sg_dma_len(&ctl->sg),
443*4882a593Smuzhiyun DMA_TO_DEVICE);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* make sure the length is a multiple of 4 */
446*4882a593Smuzhiyun if (sg_dma_len(&ctl->sg) % 4)
447*4882a593Smuzhiyun sg_dma_len(&ctl->sg) += 4 - sg_dma_len(&ctl->sg) % 4;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun ctl->adesc = dmaengine_prep_slave_sg(ctl->chan,
450*4882a593Smuzhiyun &ctl->sg, 1, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
451*4882a593Smuzhiyun if (!ctl->adesc)
452*4882a593Smuzhiyun return NETDEV_TX_BUSY;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun ctl->adesc->callback_param = netdev;
455*4882a593Smuzhiyun ctl->adesc->callback = ks8842_dma_tx_cb;
456*4882a593Smuzhiyun ctl->adesc->tx_submit(ctl->adesc);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun netdev->stats.tx_bytes += skb->len;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun dev_kfree_skb(skb);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return NETDEV_TX_OK;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
ks8842_tx_frame(struct sk_buff * skb,struct net_device * netdev)465*4882a593Smuzhiyun static int ks8842_tx_frame(struct sk_buff *skb, struct net_device *netdev)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
468*4882a593Smuzhiyun int len = skb->len;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun netdev_dbg(netdev, "%s: len %u head %p data %p tail %p end %p\n",
471*4882a593Smuzhiyun __func__, skb->len, skb->head, skb->data,
472*4882a593Smuzhiyun skb_tail_pointer(skb), skb_end_pointer(skb));
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* check FIFO buffer space, we need space for CRC and command bits */
475*4882a593Smuzhiyun if (ks8842_tx_fifo_space(adapter) < len + 8)
476*4882a593Smuzhiyun return NETDEV_TX_BUSY;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (adapter->conf_flags & KS884X_16BIT) {
479*4882a593Smuzhiyun u16 *ptr16 = (u16 *)skb->data;
480*4882a593Smuzhiyun ks8842_write16(adapter, 17, 0x8000 | 0x100, REG_QMU_DATA_LO);
481*4882a593Smuzhiyun ks8842_write16(adapter, 17, (u16)len, REG_QMU_DATA_HI);
482*4882a593Smuzhiyun netdev->stats.tx_bytes += len;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* copy buffer */
485*4882a593Smuzhiyun while (len > 0) {
486*4882a593Smuzhiyun iowrite16(*ptr16++, adapter->hw_addr + REG_QMU_DATA_LO);
487*4882a593Smuzhiyun iowrite16(*ptr16++, adapter->hw_addr + REG_QMU_DATA_HI);
488*4882a593Smuzhiyun len -= sizeof(u32);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun } else {
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun u32 *ptr = (u32 *)skb->data;
493*4882a593Smuzhiyun u32 ctrl;
494*4882a593Smuzhiyun /* the control word, enable IRQ, port 1 and the length */
495*4882a593Smuzhiyun ctrl = 0x8000 | 0x100 | (len << 16);
496*4882a593Smuzhiyun ks8842_write32(adapter, 17, ctrl, REG_QMU_DATA_LO);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun netdev->stats.tx_bytes += len;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* copy buffer */
501*4882a593Smuzhiyun while (len > 0) {
502*4882a593Smuzhiyun iowrite32(*ptr, adapter->hw_addr + REG_QMU_DATA_LO);
503*4882a593Smuzhiyun len -= sizeof(u32);
504*4882a593Smuzhiyun ptr++;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* enqueue packet */
509*4882a593Smuzhiyun ks8842_write16(adapter, 17, 1, REG_TXQCR);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun dev_kfree_skb(skb);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return NETDEV_TX_OK;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
ks8842_update_rx_err_counters(struct net_device * netdev,u32 status)516*4882a593Smuzhiyun static void ks8842_update_rx_err_counters(struct net_device *netdev, u32 status)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun netdev_dbg(netdev, "RX error, status: %x\n", status);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun netdev->stats.rx_errors++;
521*4882a593Smuzhiyun if (status & RXSR_TOO_LONG)
522*4882a593Smuzhiyun netdev->stats.rx_length_errors++;
523*4882a593Smuzhiyun if (status & RXSR_CRC_ERROR)
524*4882a593Smuzhiyun netdev->stats.rx_crc_errors++;
525*4882a593Smuzhiyun if (status & RXSR_RUNT)
526*4882a593Smuzhiyun netdev->stats.rx_frame_errors++;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
ks8842_update_rx_counters(struct net_device * netdev,u32 status,int len)529*4882a593Smuzhiyun static void ks8842_update_rx_counters(struct net_device *netdev, u32 status,
530*4882a593Smuzhiyun int len)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun netdev_dbg(netdev, "RX packet, len: %d\n", len);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun netdev->stats.rx_packets++;
535*4882a593Smuzhiyun netdev->stats.rx_bytes += len;
536*4882a593Smuzhiyun if (status & RXSR_MULTICAST)
537*4882a593Smuzhiyun netdev->stats.multicast++;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
__ks8842_start_new_rx_dma(struct net_device * netdev)540*4882a593Smuzhiyun static int __ks8842_start_new_rx_dma(struct net_device *netdev)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
543*4882a593Smuzhiyun struct ks8842_rx_dma_ctl *ctl = &adapter->dma_rx;
544*4882a593Smuzhiyun struct scatterlist *sg = &ctl->sg;
545*4882a593Smuzhiyun int err;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun ctl->skb = netdev_alloc_skb(netdev, DMA_BUFFER_SIZE);
548*4882a593Smuzhiyun if (ctl->skb) {
549*4882a593Smuzhiyun sg_init_table(sg, 1);
550*4882a593Smuzhiyun sg_dma_address(sg) = dma_map_single(adapter->dev,
551*4882a593Smuzhiyun ctl->skb->data, DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
552*4882a593Smuzhiyun if (dma_mapping_error(adapter->dev, sg_dma_address(sg))) {
553*4882a593Smuzhiyun err = -ENOMEM;
554*4882a593Smuzhiyun sg_dma_address(sg) = 0;
555*4882a593Smuzhiyun goto out;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun sg_dma_len(sg) = DMA_BUFFER_SIZE;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun ctl->adesc = dmaengine_prep_slave_sg(ctl->chan,
561*4882a593Smuzhiyun sg, 1, DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (!ctl->adesc) {
564*4882a593Smuzhiyun err = -ENOMEM;
565*4882a593Smuzhiyun goto out;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun ctl->adesc->callback_param = netdev;
569*4882a593Smuzhiyun ctl->adesc->callback = ks8842_dma_rx_cb;
570*4882a593Smuzhiyun ctl->adesc->tx_submit(ctl->adesc);
571*4882a593Smuzhiyun } else {
572*4882a593Smuzhiyun err = -ENOMEM;
573*4882a593Smuzhiyun sg_dma_address(sg) = 0;
574*4882a593Smuzhiyun goto out;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun return 0;
578*4882a593Smuzhiyun out:
579*4882a593Smuzhiyun if (sg_dma_address(sg))
580*4882a593Smuzhiyun dma_unmap_single(adapter->dev, sg_dma_address(sg),
581*4882a593Smuzhiyun DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
582*4882a593Smuzhiyun sg_dma_address(sg) = 0;
583*4882a593Smuzhiyun dev_kfree_skb(ctl->skb);
584*4882a593Smuzhiyun ctl->skb = NULL;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun printk(KERN_ERR DRV_NAME": Failed to start RX DMA: %d\n", err);
587*4882a593Smuzhiyun return err;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
ks8842_rx_frame_dma_tasklet(struct tasklet_struct * t)590*4882a593Smuzhiyun static void ks8842_rx_frame_dma_tasklet(struct tasklet_struct *t)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun struct ks8842_adapter *adapter = from_tasklet(adapter, t, dma_rx.tasklet);
593*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
594*4882a593Smuzhiyun struct ks8842_rx_dma_ctl *ctl = &adapter->dma_rx;
595*4882a593Smuzhiyun struct sk_buff *skb = ctl->skb;
596*4882a593Smuzhiyun dma_addr_t addr = sg_dma_address(&ctl->sg);
597*4882a593Smuzhiyun u32 status;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun ctl->adesc = NULL;
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* kick next transfer going */
602*4882a593Smuzhiyun __ks8842_start_new_rx_dma(netdev);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* now handle the data we got */
605*4882a593Smuzhiyun dma_unmap_single(adapter->dev, addr, DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun status = *((u32 *)skb->data);
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun netdev_dbg(netdev, "%s - rx_data: status: %x\n",
610*4882a593Smuzhiyun __func__, status & 0xffff);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* check the status */
613*4882a593Smuzhiyun if ((status & RXSR_VALID) && !(status & RXSR_ERROR)) {
614*4882a593Smuzhiyun int len = (status >> 16) & 0x7ff;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun ks8842_update_rx_counters(netdev, status, len);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /* reserve 4 bytes which is the status word */
619*4882a593Smuzhiyun skb_reserve(skb, 4);
620*4882a593Smuzhiyun skb_put(skb, len);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, netdev);
623*4882a593Smuzhiyun netif_rx(skb);
624*4882a593Smuzhiyun } else {
625*4882a593Smuzhiyun ks8842_update_rx_err_counters(netdev, status);
626*4882a593Smuzhiyun dev_kfree_skb(skb);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
ks8842_rx_frame(struct net_device * netdev,struct ks8842_adapter * adapter)630*4882a593Smuzhiyun static void ks8842_rx_frame(struct net_device *netdev,
631*4882a593Smuzhiyun struct ks8842_adapter *adapter)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun u32 status;
634*4882a593Smuzhiyun int len;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if (adapter->conf_flags & KS884X_16BIT) {
637*4882a593Smuzhiyun status = ks8842_read16(adapter, 17, REG_QMU_DATA_LO);
638*4882a593Smuzhiyun len = ks8842_read16(adapter, 17, REG_QMU_DATA_HI);
639*4882a593Smuzhiyun netdev_dbg(netdev, "%s - rx_data: status: %x\n",
640*4882a593Smuzhiyun __func__, status);
641*4882a593Smuzhiyun } else {
642*4882a593Smuzhiyun status = ks8842_read32(adapter, 17, REG_QMU_DATA_LO);
643*4882a593Smuzhiyun len = (status >> 16) & 0x7ff;
644*4882a593Smuzhiyun status &= 0xffff;
645*4882a593Smuzhiyun netdev_dbg(netdev, "%s - rx_data: status: %x\n",
646*4882a593Smuzhiyun __func__, status);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* check the status */
650*4882a593Smuzhiyun if ((status & RXSR_VALID) && !(status & RXSR_ERROR)) {
651*4882a593Smuzhiyun struct sk_buff *skb = netdev_alloc_skb_ip_align(netdev, len + 3);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if (skb) {
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun ks8842_update_rx_counters(netdev, status, len);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (adapter->conf_flags & KS884X_16BIT) {
658*4882a593Smuzhiyun u16 *data16 = skb_put(skb, len);
659*4882a593Smuzhiyun ks8842_select_bank(adapter, 17);
660*4882a593Smuzhiyun while (len > 0) {
661*4882a593Smuzhiyun *data16++ = ioread16(adapter->hw_addr +
662*4882a593Smuzhiyun REG_QMU_DATA_LO);
663*4882a593Smuzhiyun *data16++ = ioread16(adapter->hw_addr +
664*4882a593Smuzhiyun REG_QMU_DATA_HI);
665*4882a593Smuzhiyun len -= sizeof(u32);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun } else {
668*4882a593Smuzhiyun u32 *data = skb_put(skb, len);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun ks8842_select_bank(adapter, 17);
671*4882a593Smuzhiyun while (len > 0) {
672*4882a593Smuzhiyun *data++ = ioread32(adapter->hw_addr +
673*4882a593Smuzhiyun REG_QMU_DATA_LO);
674*4882a593Smuzhiyun len -= sizeof(u32);
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, netdev);
678*4882a593Smuzhiyun netif_rx(skb);
679*4882a593Smuzhiyun } else
680*4882a593Smuzhiyun netdev->stats.rx_dropped++;
681*4882a593Smuzhiyun } else
682*4882a593Smuzhiyun ks8842_update_rx_err_counters(netdev, status);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* set high watermark to 3K */
685*4882a593Smuzhiyun ks8842_clear_bits(adapter, 0, 1 << 12, REG_QRFCR);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /* release the frame */
688*4882a593Smuzhiyun ks8842_write16(adapter, 17, 0x01, REG_RXQCR);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* set high watermark to 2K */
691*4882a593Smuzhiyun ks8842_enable_bits(adapter, 0, 1 << 12, REG_QRFCR);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
ks8842_handle_rx(struct net_device * netdev,struct ks8842_adapter * adapter)694*4882a593Smuzhiyun static void ks8842_handle_rx(struct net_device *netdev,
695*4882a593Smuzhiyun struct ks8842_adapter *adapter)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun u16 rx_data = ks8842_read16(adapter, 16, REG_RXMIR) & 0x1fff;
698*4882a593Smuzhiyun netdev_dbg(netdev, "%s Entry - rx_data: %d\n", __func__, rx_data);
699*4882a593Smuzhiyun while (rx_data) {
700*4882a593Smuzhiyun ks8842_rx_frame(netdev, adapter);
701*4882a593Smuzhiyun rx_data = ks8842_read16(adapter, 16, REG_RXMIR) & 0x1fff;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
ks8842_handle_tx(struct net_device * netdev,struct ks8842_adapter * adapter)705*4882a593Smuzhiyun static void ks8842_handle_tx(struct net_device *netdev,
706*4882a593Smuzhiyun struct ks8842_adapter *adapter)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun u16 sr = ks8842_read16(adapter, 16, REG_TXSR);
709*4882a593Smuzhiyun netdev_dbg(netdev, "%s - entry, sr: %x\n", __func__, sr);
710*4882a593Smuzhiyun netdev->stats.tx_packets++;
711*4882a593Smuzhiyun if (netif_queue_stopped(netdev))
712*4882a593Smuzhiyun netif_wake_queue(netdev);
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
ks8842_handle_rx_overrun(struct net_device * netdev,struct ks8842_adapter * adapter)715*4882a593Smuzhiyun static void ks8842_handle_rx_overrun(struct net_device *netdev,
716*4882a593Smuzhiyun struct ks8842_adapter *adapter)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun netdev_dbg(netdev, "%s: entry\n", __func__);
719*4882a593Smuzhiyun netdev->stats.rx_errors++;
720*4882a593Smuzhiyun netdev->stats.rx_fifo_errors++;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
ks8842_tasklet(struct tasklet_struct * t)723*4882a593Smuzhiyun static void ks8842_tasklet(struct tasklet_struct *t)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun struct ks8842_adapter *adapter = from_tasklet(adapter, t, tasklet);
726*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
727*4882a593Smuzhiyun u16 isr;
728*4882a593Smuzhiyun unsigned long flags;
729*4882a593Smuzhiyun u16 entry_bank;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* read current bank to be able to set it back */
732*4882a593Smuzhiyun spin_lock_irqsave(&adapter->lock, flags);
733*4882a593Smuzhiyun entry_bank = ioread16(adapter->hw_addr + REG_SELECT_BANK);
734*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->lock, flags);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun isr = ks8842_read16(adapter, 18, REG_ISR);
737*4882a593Smuzhiyun netdev_dbg(netdev, "%s - ISR: 0x%x\n", __func__, isr);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /* when running in DMA mode, do not ack RX interrupts, it is handled
740*4882a593Smuzhiyun internally by timberdale, otherwise it's DMA FIFO:s would stop
741*4882a593Smuzhiyun */
742*4882a593Smuzhiyun if (KS8842_USE_DMA(adapter))
743*4882a593Smuzhiyun isr &= ~IRQ_RX;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* Ack */
746*4882a593Smuzhiyun ks8842_write16(adapter, 18, isr, REG_ISR);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun if (!(adapter->conf_flags & MICREL_KS884X))
749*4882a593Smuzhiyun /* Ack in the timberdale IP as well */
750*4882a593Smuzhiyun iowrite32(0x1, adapter->hw_addr + REG_TIMB_IAR);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (!netif_running(netdev))
753*4882a593Smuzhiyun return;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun if (isr & IRQ_LINK_CHANGE)
756*4882a593Smuzhiyun ks8842_update_link_status(netdev, adapter);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* should not get IRQ_RX when running DMA mode */
759*4882a593Smuzhiyun if (isr & (IRQ_RX | IRQ_RX_ERROR) && !KS8842_USE_DMA(adapter))
760*4882a593Smuzhiyun ks8842_handle_rx(netdev, adapter);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun /* should only happen when in PIO mode */
763*4882a593Smuzhiyun if (isr & IRQ_TX)
764*4882a593Smuzhiyun ks8842_handle_tx(netdev, adapter);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (isr & IRQ_RX_OVERRUN)
767*4882a593Smuzhiyun ks8842_handle_rx_overrun(netdev, adapter);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun if (isr & IRQ_TX_STOPPED) {
770*4882a593Smuzhiyun ks8842_disable_tx(adapter);
771*4882a593Smuzhiyun ks8842_enable_tx(adapter);
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun if (isr & IRQ_RX_STOPPED) {
775*4882a593Smuzhiyun ks8842_disable_rx(adapter);
776*4882a593Smuzhiyun ks8842_enable_rx(adapter);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* re-enable interrupts, put back the bank selection register */
780*4882a593Smuzhiyun spin_lock_irqsave(&adapter->lock, flags);
781*4882a593Smuzhiyun if (KS8842_USE_DMA(adapter))
782*4882a593Smuzhiyun ks8842_write16(adapter, 18, ENABLED_IRQS_DMA, REG_IER);
783*4882a593Smuzhiyun else
784*4882a593Smuzhiyun ks8842_write16(adapter, 18, ENABLED_IRQS, REG_IER);
785*4882a593Smuzhiyun iowrite16(entry_bank, adapter->hw_addr + REG_SELECT_BANK);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun /* Make sure timberdale continues DMA operations, they are stopped while
788*4882a593Smuzhiyun we are handling the ks8842 because we might change bank */
789*4882a593Smuzhiyun if (KS8842_USE_DMA(adapter))
790*4882a593Smuzhiyun ks8842_resume_dma(adapter);
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->lock, flags);
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
ks8842_irq(int irq,void * devid)795*4882a593Smuzhiyun static irqreturn_t ks8842_irq(int irq, void *devid)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun struct net_device *netdev = devid;
798*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
799*4882a593Smuzhiyun u16 isr;
800*4882a593Smuzhiyun u16 entry_bank = ioread16(adapter->hw_addr + REG_SELECT_BANK);
801*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun isr = ks8842_read16(adapter, 18, REG_ISR);
804*4882a593Smuzhiyun netdev_dbg(netdev, "%s - ISR: 0x%x\n", __func__, isr);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun if (isr) {
807*4882a593Smuzhiyun if (KS8842_USE_DMA(adapter))
808*4882a593Smuzhiyun /* disable all but RX IRQ, since the FPGA relies on it*/
809*4882a593Smuzhiyun ks8842_write16(adapter, 18, IRQ_RX, REG_IER);
810*4882a593Smuzhiyun else
811*4882a593Smuzhiyun /* disable IRQ */
812*4882a593Smuzhiyun ks8842_write16(adapter, 18, 0x00, REG_IER);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /* schedule tasklet */
815*4882a593Smuzhiyun tasklet_schedule(&adapter->tasklet);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun ret = IRQ_HANDLED;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun iowrite16(entry_bank, adapter->hw_addr + REG_SELECT_BANK);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /* After an interrupt, tell timberdale to continue DMA operations.
823*4882a593Smuzhiyun DMA is disabled while we are handling the ks8842 because we might
824*4882a593Smuzhiyun change bank */
825*4882a593Smuzhiyun ks8842_resume_dma(adapter);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun return ret;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
ks8842_dma_rx_cb(void * data)830*4882a593Smuzhiyun static void ks8842_dma_rx_cb(void *data)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun struct net_device *netdev = data;
833*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun netdev_dbg(netdev, "RX DMA finished\n");
836*4882a593Smuzhiyun /* schedule tasklet */
837*4882a593Smuzhiyun if (adapter->dma_rx.adesc)
838*4882a593Smuzhiyun tasklet_schedule(&adapter->dma_rx.tasklet);
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
ks8842_dma_tx_cb(void * data)841*4882a593Smuzhiyun static void ks8842_dma_tx_cb(void *data)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun struct net_device *netdev = data;
844*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
845*4882a593Smuzhiyun struct ks8842_tx_dma_ctl *ctl = &adapter->dma_tx;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun netdev_dbg(netdev, "TX DMA finished\n");
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun if (!ctl->adesc)
850*4882a593Smuzhiyun return;
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun netdev->stats.tx_packets++;
853*4882a593Smuzhiyun ctl->adesc = NULL;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun if (netif_queue_stopped(netdev))
856*4882a593Smuzhiyun netif_wake_queue(netdev);
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
ks8842_stop_dma(struct ks8842_adapter * adapter)859*4882a593Smuzhiyun static void ks8842_stop_dma(struct ks8842_adapter *adapter)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun struct ks8842_tx_dma_ctl *tx_ctl = &adapter->dma_tx;
862*4882a593Smuzhiyun struct ks8842_rx_dma_ctl *rx_ctl = &adapter->dma_rx;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun tx_ctl->adesc = NULL;
865*4882a593Smuzhiyun if (tx_ctl->chan)
866*4882a593Smuzhiyun dmaengine_terminate_all(tx_ctl->chan);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun rx_ctl->adesc = NULL;
869*4882a593Smuzhiyun if (rx_ctl->chan)
870*4882a593Smuzhiyun dmaengine_terminate_all(rx_ctl->chan);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun if (sg_dma_address(&rx_ctl->sg))
873*4882a593Smuzhiyun dma_unmap_single(adapter->dev, sg_dma_address(&rx_ctl->sg),
874*4882a593Smuzhiyun DMA_BUFFER_SIZE, DMA_FROM_DEVICE);
875*4882a593Smuzhiyun sg_dma_address(&rx_ctl->sg) = 0;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun dev_kfree_skb(rx_ctl->skb);
878*4882a593Smuzhiyun rx_ctl->skb = NULL;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
ks8842_dealloc_dma_bufs(struct ks8842_adapter * adapter)881*4882a593Smuzhiyun static void ks8842_dealloc_dma_bufs(struct ks8842_adapter *adapter)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun struct ks8842_tx_dma_ctl *tx_ctl = &adapter->dma_tx;
884*4882a593Smuzhiyun struct ks8842_rx_dma_ctl *rx_ctl = &adapter->dma_rx;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun ks8842_stop_dma(adapter);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun if (tx_ctl->chan)
889*4882a593Smuzhiyun dma_release_channel(tx_ctl->chan);
890*4882a593Smuzhiyun tx_ctl->chan = NULL;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun if (rx_ctl->chan)
893*4882a593Smuzhiyun dma_release_channel(rx_ctl->chan);
894*4882a593Smuzhiyun rx_ctl->chan = NULL;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun tasklet_kill(&rx_ctl->tasklet);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun if (sg_dma_address(&tx_ctl->sg))
899*4882a593Smuzhiyun dma_unmap_single(adapter->dev, sg_dma_address(&tx_ctl->sg),
900*4882a593Smuzhiyun DMA_BUFFER_SIZE, DMA_TO_DEVICE);
901*4882a593Smuzhiyun sg_dma_address(&tx_ctl->sg) = 0;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun kfree(tx_ctl->buf);
904*4882a593Smuzhiyun tx_ctl->buf = NULL;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
ks8842_dma_filter_fn(struct dma_chan * chan,void * filter_param)907*4882a593Smuzhiyun static bool ks8842_dma_filter_fn(struct dma_chan *chan, void *filter_param)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun return chan->chan_id == (long)filter_param;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
ks8842_alloc_dma_bufs(struct net_device * netdev)912*4882a593Smuzhiyun static int ks8842_alloc_dma_bufs(struct net_device *netdev)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
915*4882a593Smuzhiyun struct ks8842_tx_dma_ctl *tx_ctl = &adapter->dma_tx;
916*4882a593Smuzhiyun struct ks8842_rx_dma_ctl *rx_ctl = &adapter->dma_rx;
917*4882a593Smuzhiyun int err;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun dma_cap_mask_t mask;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun dma_cap_zero(mask);
922*4882a593Smuzhiyun dma_cap_set(DMA_SLAVE, mask);
923*4882a593Smuzhiyun dma_cap_set(DMA_PRIVATE, mask);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun sg_init_table(&tx_ctl->sg, 1);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun tx_ctl->chan = dma_request_channel(mask, ks8842_dma_filter_fn,
928*4882a593Smuzhiyun (void *)(long)tx_ctl->channel);
929*4882a593Smuzhiyun if (!tx_ctl->chan) {
930*4882a593Smuzhiyun err = -ENODEV;
931*4882a593Smuzhiyun goto err;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun /* allocate DMA buffer */
935*4882a593Smuzhiyun tx_ctl->buf = kmalloc(DMA_BUFFER_SIZE, GFP_KERNEL);
936*4882a593Smuzhiyun if (!tx_ctl->buf) {
937*4882a593Smuzhiyun err = -ENOMEM;
938*4882a593Smuzhiyun goto err;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun sg_dma_address(&tx_ctl->sg) = dma_map_single(adapter->dev,
942*4882a593Smuzhiyun tx_ctl->buf, DMA_BUFFER_SIZE, DMA_TO_DEVICE);
943*4882a593Smuzhiyun if (dma_mapping_error(adapter->dev, sg_dma_address(&tx_ctl->sg))) {
944*4882a593Smuzhiyun err = -ENOMEM;
945*4882a593Smuzhiyun sg_dma_address(&tx_ctl->sg) = 0;
946*4882a593Smuzhiyun goto err;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun rx_ctl->chan = dma_request_channel(mask, ks8842_dma_filter_fn,
950*4882a593Smuzhiyun (void *)(long)rx_ctl->channel);
951*4882a593Smuzhiyun if (!rx_ctl->chan) {
952*4882a593Smuzhiyun err = -ENODEV;
953*4882a593Smuzhiyun goto err;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun tasklet_setup(&rx_ctl->tasklet, ks8842_rx_frame_dma_tasklet);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun return 0;
959*4882a593Smuzhiyun err:
960*4882a593Smuzhiyun ks8842_dealloc_dma_bufs(adapter);
961*4882a593Smuzhiyun return err;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun /* Netdevice operations */
965*4882a593Smuzhiyun
ks8842_open(struct net_device * netdev)966*4882a593Smuzhiyun static int ks8842_open(struct net_device *netdev)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
969*4882a593Smuzhiyun int err;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun netdev_dbg(netdev, "%s - entry\n", __func__);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun if (KS8842_USE_DMA(adapter)) {
974*4882a593Smuzhiyun err = ks8842_alloc_dma_bufs(netdev);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun if (!err) {
977*4882a593Smuzhiyun /* start RX dma */
978*4882a593Smuzhiyun err = __ks8842_start_new_rx_dma(netdev);
979*4882a593Smuzhiyun if (err)
980*4882a593Smuzhiyun ks8842_dealloc_dma_bufs(adapter);
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun if (err) {
984*4882a593Smuzhiyun printk(KERN_WARNING DRV_NAME
985*4882a593Smuzhiyun ": Failed to initiate DMA, running PIO\n");
986*4882a593Smuzhiyun ks8842_dealloc_dma_bufs(adapter);
987*4882a593Smuzhiyun adapter->dma_rx.channel = -1;
988*4882a593Smuzhiyun adapter->dma_tx.channel = -1;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun /* reset the HW */
993*4882a593Smuzhiyun ks8842_reset_hw(adapter);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun ks8842_write_mac_addr(adapter, netdev->dev_addr);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun ks8842_update_link_status(netdev, adapter);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun err = request_irq(adapter->irq, ks8842_irq, IRQF_SHARED, DRV_NAME,
1000*4882a593Smuzhiyun netdev);
1001*4882a593Smuzhiyun if (err) {
1002*4882a593Smuzhiyun pr_err("Failed to request IRQ: %d: %d\n", adapter->irq, err);
1003*4882a593Smuzhiyun return err;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun return 0;
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
ks8842_close(struct net_device * netdev)1009*4882a593Smuzhiyun static int ks8842_close(struct net_device *netdev)
1010*4882a593Smuzhiyun {
1011*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun netdev_dbg(netdev, "%s - entry\n", __func__);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun cancel_work_sync(&adapter->timeout_work);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (KS8842_USE_DMA(adapter))
1018*4882a593Smuzhiyun ks8842_dealloc_dma_bufs(adapter);
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun /* free the irq */
1021*4882a593Smuzhiyun free_irq(adapter->irq, netdev);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /* disable the switch */
1024*4882a593Smuzhiyun ks8842_write16(adapter, 32, 0x0, REG_SW_ID_AND_ENABLE);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun return 0;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun
ks8842_xmit_frame(struct sk_buff * skb,struct net_device * netdev)1029*4882a593Smuzhiyun static netdev_tx_t ks8842_xmit_frame(struct sk_buff *skb,
1030*4882a593Smuzhiyun struct net_device *netdev)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun int ret;
1033*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun netdev_dbg(netdev, "%s: entry\n", __func__);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun if (KS8842_USE_DMA(adapter)) {
1038*4882a593Smuzhiyun unsigned long flags;
1039*4882a593Smuzhiyun ret = ks8842_tx_frame_dma(skb, netdev);
1040*4882a593Smuzhiyun /* for now only allow one transfer at the time */
1041*4882a593Smuzhiyun spin_lock_irqsave(&adapter->lock, flags);
1042*4882a593Smuzhiyun if (adapter->dma_tx.adesc)
1043*4882a593Smuzhiyun netif_stop_queue(netdev);
1044*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->lock, flags);
1045*4882a593Smuzhiyun return ret;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun ret = ks8842_tx_frame(skb, netdev);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun if (ks8842_tx_fifo_space(adapter) < netdev->mtu + 8)
1051*4882a593Smuzhiyun netif_stop_queue(netdev);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun return ret;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
ks8842_set_mac(struct net_device * netdev,void * p)1056*4882a593Smuzhiyun static int ks8842_set_mac(struct net_device *netdev, void *p)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
1059*4882a593Smuzhiyun struct sockaddr *addr = p;
1060*4882a593Smuzhiyun char *mac = (u8 *)addr->sa_data;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun netdev_dbg(netdev, "%s: entry\n", __func__);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if (!is_valid_ether_addr(addr->sa_data))
1065*4882a593Smuzhiyun return -EADDRNOTAVAIL;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun memcpy(netdev->dev_addr, mac, netdev->addr_len);
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun ks8842_write_mac_addr(adapter, mac);
1070*4882a593Smuzhiyun return 0;
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun
ks8842_tx_timeout_work(struct work_struct * work)1073*4882a593Smuzhiyun static void ks8842_tx_timeout_work(struct work_struct *work)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun struct ks8842_adapter *adapter =
1076*4882a593Smuzhiyun container_of(work, struct ks8842_adapter, timeout_work);
1077*4882a593Smuzhiyun struct net_device *netdev = adapter->netdev;
1078*4882a593Smuzhiyun unsigned long flags;
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun netdev_dbg(netdev, "%s: entry\n", __func__);
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun spin_lock_irqsave(&adapter->lock, flags);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun if (KS8842_USE_DMA(adapter))
1085*4882a593Smuzhiyun ks8842_stop_dma(adapter);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /* disable interrupts */
1088*4882a593Smuzhiyun ks8842_write16(adapter, 18, 0, REG_IER);
1089*4882a593Smuzhiyun ks8842_write16(adapter, 18, 0xFFFF, REG_ISR);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun netif_stop_queue(netdev);
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun spin_unlock_irqrestore(&adapter->lock, flags);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun ks8842_reset_hw(adapter);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun ks8842_write_mac_addr(adapter, netdev->dev_addr);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun ks8842_update_link_status(netdev, adapter);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun if (KS8842_USE_DMA(adapter))
1102*4882a593Smuzhiyun __ks8842_start_new_rx_dma(netdev);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
ks8842_tx_timeout(struct net_device * netdev,unsigned int txqueue)1105*4882a593Smuzhiyun static void ks8842_tx_timeout(struct net_device *netdev, unsigned int txqueue)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun netdev_dbg(netdev, "%s: entry\n", __func__);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun schedule_work(&adapter->timeout_work);
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun static const struct net_device_ops ks8842_netdev_ops = {
1115*4882a593Smuzhiyun .ndo_open = ks8842_open,
1116*4882a593Smuzhiyun .ndo_stop = ks8842_close,
1117*4882a593Smuzhiyun .ndo_start_xmit = ks8842_xmit_frame,
1118*4882a593Smuzhiyun .ndo_set_mac_address = ks8842_set_mac,
1119*4882a593Smuzhiyun .ndo_tx_timeout = ks8842_tx_timeout,
1120*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr
1121*4882a593Smuzhiyun };
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun static const struct ethtool_ops ks8842_ethtool_ops = {
1124*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
1125*4882a593Smuzhiyun };
1126*4882a593Smuzhiyun
ks8842_probe(struct platform_device * pdev)1127*4882a593Smuzhiyun static int ks8842_probe(struct platform_device *pdev)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun int err = -ENOMEM;
1130*4882a593Smuzhiyun struct resource *iomem;
1131*4882a593Smuzhiyun struct net_device *netdev;
1132*4882a593Smuzhiyun struct ks8842_adapter *adapter;
1133*4882a593Smuzhiyun struct ks8842_platform_data *pdata = dev_get_platdata(&pdev->dev);
1134*4882a593Smuzhiyun u16 id;
1135*4882a593Smuzhiyun unsigned i;
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1138*4882a593Smuzhiyun if (!iomem) {
1139*4882a593Smuzhiyun dev_err(&pdev->dev, "Invalid resource\n");
1140*4882a593Smuzhiyun return -EINVAL;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun if (!request_mem_region(iomem->start, resource_size(iomem), DRV_NAME))
1143*4882a593Smuzhiyun goto err_mem_region;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun netdev = alloc_etherdev(sizeof(struct ks8842_adapter));
1146*4882a593Smuzhiyun if (!netdev)
1147*4882a593Smuzhiyun goto err_alloc_etherdev;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun SET_NETDEV_DEV(netdev, &pdev->dev);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun adapter = netdev_priv(netdev);
1152*4882a593Smuzhiyun adapter->netdev = netdev;
1153*4882a593Smuzhiyun INIT_WORK(&adapter->timeout_work, ks8842_tx_timeout_work);
1154*4882a593Smuzhiyun adapter->hw_addr = ioremap(iomem->start, resource_size(iomem));
1155*4882a593Smuzhiyun adapter->conf_flags = iomem->flags;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun if (!adapter->hw_addr)
1158*4882a593Smuzhiyun goto err_ioremap;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun adapter->irq = platform_get_irq(pdev, 0);
1161*4882a593Smuzhiyun if (adapter->irq < 0) {
1162*4882a593Smuzhiyun err = adapter->irq;
1163*4882a593Smuzhiyun goto err_get_irq;
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun adapter->dev = (pdev->dev.parent) ? pdev->dev.parent : &pdev->dev;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun /* DMA is only supported when accessed via timberdale */
1169*4882a593Smuzhiyun if (!(adapter->conf_flags & MICREL_KS884X) && pdata &&
1170*4882a593Smuzhiyun (pdata->tx_dma_channel != -1) &&
1171*4882a593Smuzhiyun (pdata->rx_dma_channel != -1)) {
1172*4882a593Smuzhiyun adapter->dma_rx.channel = pdata->rx_dma_channel;
1173*4882a593Smuzhiyun adapter->dma_tx.channel = pdata->tx_dma_channel;
1174*4882a593Smuzhiyun } else {
1175*4882a593Smuzhiyun adapter->dma_rx.channel = -1;
1176*4882a593Smuzhiyun adapter->dma_tx.channel = -1;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun tasklet_setup(&adapter->tasklet, ks8842_tasklet);
1180*4882a593Smuzhiyun spin_lock_init(&adapter->lock);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun netdev->netdev_ops = &ks8842_netdev_ops;
1183*4882a593Smuzhiyun netdev->ethtool_ops = &ks8842_ethtool_ops;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* Check if a mac address was given */
1186*4882a593Smuzhiyun i = netdev->addr_len;
1187*4882a593Smuzhiyun if (pdata) {
1188*4882a593Smuzhiyun for (i = 0; i < netdev->addr_len; i++)
1189*4882a593Smuzhiyun if (pdata->macaddr[i] != 0)
1190*4882a593Smuzhiyun break;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun if (i < netdev->addr_len)
1193*4882a593Smuzhiyun /* an address was passed, use it */
1194*4882a593Smuzhiyun memcpy(netdev->dev_addr, pdata->macaddr,
1195*4882a593Smuzhiyun netdev->addr_len);
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (i == netdev->addr_len) {
1199*4882a593Smuzhiyun ks8842_read_mac_addr(adapter, netdev->dev_addr);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun if (!is_valid_ether_addr(netdev->dev_addr))
1202*4882a593Smuzhiyun eth_hw_addr_random(netdev);
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun id = ks8842_read16(adapter, 32, REG_SW_ID_AND_ENABLE);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun strcpy(netdev->name, "eth%d");
1208*4882a593Smuzhiyun err = register_netdev(netdev);
1209*4882a593Smuzhiyun if (err)
1210*4882a593Smuzhiyun goto err_register;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun platform_set_drvdata(pdev, netdev);
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun pr_info("Found chip, family: 0x%x, id: 0x%x, rev: 0x%x\n",
1215*4882a593Smuzhiyun (id >> 8) & 0xff, (id >> 4) & 0xf, (id >> 1) & 0x7);
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun return 0;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun err_register:
1220*4882a593Smuzhiyun err_get_irq:
1221*4882a593Smuzhiyun iounmap(adapter->hw_addr);
1222*4882a593Smuzhiyun err_ioremap:
1223*4882a593Smuzhiyun free_netdev(netdev);
1224*4882a593Smuzhiyun err_alloc_etherdev:
1225*4882a593Smuzhiyun release_mem_region(iomem->start, resource_size(iomem));
1226*4882a593Smuzhiyun err_mem_region:
1227*4882a593Smuzhiyun return err;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
ks8842_remove(struct platform_device * pdev)1230*4882a593Smuzhiyun static int ks8842_remove(struct platform_device *pdev)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun struct net_device *netdev = platform_get_drvdata(pdev);
1233*4882a593Smuzhiyun struct ks8842_adapter *adapter = netdev_priv(netdev);
1234*4882a593Smuzhiyun struct resource *iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun unregister_netdev(netdev);
1237*4882a593Smuzhiyun tasklet_kill(&adapter->tasklet);
1238*4882a593Smuzhiyun iounmap(adapter->hw_addr);
1239*4882a593Smuzhiyun free_netdev(netdev);
1240*4882a593Smuzhiyun release_mem_region(iomem->start, resource_size(iomem));
1241*4882a593Smuzhiyun return 0;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun static struct platform_driver ks8842_platform_driver = {
1246*4882a593Smuzhiyun .driver = {
1247*4882a593Smuzhiyun .name = DRV_NAME,
1248*4882a593Smuzhiyun },
1249*4882a593Smuzhiyun .probe = ks8842_probe,
1250*4882a593Smuzhiyun .remove = ks8842_remove,
1251*4882a593Smuzhiyun };
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun module_platform_driver(ks8842_platform_driver);
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun MODULE_DESCRIPTION("Timberdale KS8842 ethernet driver");
1256*4882a593Smuzhiyun MODULE_AUTHOR("Mocean Laboratories <info@mocean-labs.com>");
1257*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1258*4882a593Smuzhiyun MODULE_ALIAS("platform:ks8842");
1259*4882a593Smuzhiyun
1260