1*4882a593Smuzhiyun // SPDX-License-Identifier: BSD-3-Clause OR GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c) 2020 Mellanox Technologies. All rights reserved */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "reg.h"
5*4882a593Smuzhiyun #include "core.h"
6*4882a593Smuzhiyun #include "spectrum.h"
7*4882a593Smuzhiyun #include "core_env.h"
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun static const char mlxsw_sp_driver_version[] = "1.0";
10*4882a593Smuzhiyun
mlxsw_sp_port_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * drvinfo)11*4882a593Smuzhiyun static void mlxsw_sp_port_get_drvinfo(struct net_device *dev,
12*4882a593Smuzhiyun struct ethtool_drvinfo *drvinfo)
13*4882a593Smuzhiyun {
14*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
15*4882a593Smuzhiyun struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun strlcpy(drvinfo->driver, mlxsw_sp->bus_info->device_kind,
18*4882a593Smuzhiyun sizeof(drvinfo->driver));
19*4882a593Smuzhiyun strlcpy(drvinfo->version, mlxsw_sp_driver_version,
20*4882a593Smuzhiyun sizeof(drvinfo->version));
21*4882a593Smuzhiyun snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version),
22*4882a593Smuzhiyun "%d.%d.%d",
23*4882a593Smuzhiyun mlxsw_sp->bus_info->fw_rev.major,
24*4882a593Smuzhiyun mlxsw_sp->bus_info->fw_rev.minor,
25*4882a593Smuzhiyun mlxsw_sp->bus_info->fw_rev.subminor);
26*4882a593Smuzhiyun strlcpy(drvinfo->bus_info, mlxsw_sp->bus_info->device_name,
27*4882a593Smuzhiyun sizeof(drvinfo->bus_info));
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct mlxsw_sp_ethtool_link_ext_state_opcode_mapping {
31*4882a593Smuzhiyun u32 status_opcode;
32*4882a593Smuzhiyun enum ethtool_link_ext_state link_ext_state;
33*4882a593Smuzhiyun u8 link_ext_substate;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const struct mlxsw_sp_ethtool_link_ext_state_opcode_mapping
37*4882a593Smuzhiyun mlxsw_sp_link_ext_state_opcode_map[] = {
38*4882a593Smuzhiyun {2, ETHTOOL_LINK_EXT_STATE_AUTONEG,
39*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_AN_NO_PARTNER_DETECTED},
40*4882a593Smuzhiyun {3, ETHTOOL_LINK_EXT_STATE_AUTONEG,
41*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_AN_ACK_NOT_RECEIVED},
42*4882a593Smuzhiyun {4, ETHTOOL_LINK_EXT_STATE_AUTONEG,
43*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_AN_NEXT_PAGE_EXCHANGE_FAILED},
44*4882a593Smuzhiyun {36, ETHTOOL_LINK_EXT_STATE_AUTONEG,
45*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_AN_NO_PARTNER_DETECTED_FORCE_MODE},
46*4882a593Smuzhiyun {38, ETHTOOL_LINK_EXT_STATE_AUTONEG,
47*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_AN_FEC_MISMATCH_DURING_OVERRIDE},
48*4882a593Smuzhiyun {39, ETHTOOL_LINK_EXT_STATE_AUTONEG,
49*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_AN_NO_HCD},
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun {5, ETHTOOL_LINK_EXT_STATE_LINK_TRAINING_FAILURE,
52*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_LT_KR_FRAME_LOCK_NOT_ACQUIRED},
53*4882a593Smuzhiyun {6, ETHTOOL_LINK_EXT_STATE_LINK_TRAINING_FAILURE,
54*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_LT_KR_LINK_INHIBIT_TIMEOUT},
55*4882a593Smuzhiyun {7, ETHTOOL_LINK_EXT_STATE_LINK_TRAINING_FAILURE,
56*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_LT_KR_LINK_PARTNER_DID_NOT_SET_RECEIVER_READY},
57*4882a593Smuzhiyun {8, ETHTOOL_LINK_EXT_STATE_LINK_TRAINING_FAILURE, 0},
58*4882a593Smuzhiyun {14, ETHTOOL_LINK_EXT_STATE_LINK_TRAINING_FAILURE,
59*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_LT_REMOTE_FAULT},
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun {9, ETHTOOL_LINK_EXT_STATE_LINK_LOGICAL_MISMATCH,
62*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_LLM_PCS_DID_NOT_ACQUIRE_BLOCK_LOCK},
63*4882a593Smuzhiyun {10, ETHTOOL_LINK_EXT_STATE_LINK_LOGICAL_MISMATCH,
64*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_LLM_PCS_DID_NOT_ACQUIRE_AM_LOCK},
65*4882a593Smuzhiyun {11, ETHTOOL_LINK_EXT_STATE_LINK_LOGICAL_MISMATCH,
66*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_LLM_PCS_DID_NOT_GET_ALIGN_STATUS},
67*4882a593Smuzhiyun {12, ETHTOOL_LINK_EXT_STATE_LINK_LOGICAL_MISMATCH,
68*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_LLM_FC_FEC_IS_NOT_LOCKED},
69*4882a593Smuzhiyun {13, ETHTOOL_LINK_EXT_STATE_LINK_LOGICAL_MISMATCH,
70*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_LLM_RS_FEC_IS_NOT_LOCKED},
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun {15, ETHTOOL_LINK_EXT_STATE_BAD_SIGNAL_INTEGRITY, 0},
73*4882a593Smuzhiyun {17, ETHTOOL_LINK_EXT_STATE_BAD_SIGNAL_INTEGRITY,
74*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_BSI_LARGE_NUMBER_OF_PHYSICAL_ERRORS},
75*4882a593Smuzhiyun {42, ETHTOOL_LINK_EXT_STATE_BAD_SIGNAL_INTEGRITY,
76*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_BSI_UNSUPPORTED_RATE},
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun {1024, ETHTOOL_LINK_EXT_STATE_NO_CABLE, 0},
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun {16, ETHTOOL_LINK_EXT_STATE_CABLE_ISSUE,
81*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_CI_UNSUPPORTED_CABLE},
82*4882a593Smuzhiyun {20, ETHTOOL_LINK_EXT_STATE_CABLE_ISSUE,
83*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_CI_UNSUPPORTED_CABLE},
84*4882a593Smuzhiyun {29, ETHTOOL_LINK_EXT_STATE_CABLE_ISSUE,
85*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_CI_UNSUPPORTED_CABLE},
86*4882a593Smuzhiyun {1025, ETHTOOL_LINK_EXT_STATE_CABLE_ISSUE,
87*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_CI_UNSUPPORTED_CABLE},
88*4882a593Smuzhiyun {1029, ETHTOOL_LINK_EXT_STATE_CABLE_ISSUE,
89*4882a593Smuzhiyun ETHTOOL_LINK_EXT_SUBSTATE_CI_UNSUPPORTED_CABLE},
90*4882a593Smuzhiyun {1031, ETHTOOL_LINK_EXT_STATE_CABLE_ISSUE, 0},
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun {1027, ETHTOOL_LINK_EXT_STATE_EEPROM_ISSUE, 0},
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun {23, ETHTOOL_LINK_EXT_STATE_CALIBRATION_FAILURE, 0},
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun {1032, ETHTOOL_LINK_EXT_STATE_POWER_BUDGET_EXCEEDED, 0},
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun {1030, ETHTOOL_LINK_EXT_STATE_OVERHEAT, 0},
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static void
mlxsw_sp_port_set_link_ext_state(struct mlxsw_sp_ethtool_link_ext_state_opcode_mapping link_ext_state_mapping,struct ethtool_link_ext_state_info * link_ext_state_info)102*4882a593Smuzhiyun mlxsw_sp_port_set_link_ext_state(struct mlxsw_sp_ethtool_link_ext_state_opcode_mapping
103*4882a593Smuzhiyun link_ext_state_mapping,
104*4882a593Smuzhiyun struct ethtool_link_ext_state_info *link_ext_state_info)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun switch (link_ext_state_mapping.link_ext_state) {
107*4882a593Smuzhiyun case ETHTOOL_LINK_EXT_STATE_AUTONEG:
108*4882a593Smuzhiyun link_ext_state_info->autoneg =
109*4882a593Smuzhiyun link_ext_state_mapping.link_ext_substate;
110*4882a593Smuzhiyun break;
111*4882a593Smuzhiyun case ETHTOOL_LINK_EXT_STATE_LINK_TRAINING_FAILURE:
112*4882a593Smuzhiyun link_ext_state_info->link_training =
113*4882a593Smuzhiyun link_ext_state_mapping.link_ext_substate;
114*4882a593Smuzhiyun break;
115*4882a593Smuzhiyun case ETHTOOL_LINK_EXT_STATE_LINK_LOGICAL_MISMATCH:
116*4882a593Smuzhiyun link_ext_state_info->link_logical_mismatch =
117*4882a593Smuzhiyun link_ext_state_mapping.link_ext_substate;
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun case ETHTOOL_LINK_EXT_STATE_BAD_SIGNAL_INTEGRITY:
120*4882a593Smuzhiyun link_ext_state_info->bad_signal_integrity =
121*4882a593Smuzhiyun link_ext_state_mapping.link_ext_substate;
122*4882a593Smuzhiyun break;
123*4882a593Smuzhiyun case ETHTOOL_LINK_EXT_STATE_CABLE_ISSUE:
124*4882a593Smuzhiyun link_ext_state_info->cable_issue =
125*4882a593Smuzhiyun link_ext_state_mapping.link_ext_substate;
126*4882a593Smuzhiyun break;
127*4882a593Smuzhiyun default:
128*4882a593Smuzhiyun break;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun link_ext_state_info->link_ext_state = link_ext_state_mapping.link_ext_state;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static int
mlxsw_sp_port_get_link_ext_state(struct net_device * dev,struct ethtool_link_ext_state_info * link_ext_state_info)135*4882a593Smuzhiyun mlxsw_sp_port_get_link_ext_state(struct net_device *dev,
136*4882a593Smuzhiyun struct ethtool_link_ext_state_info *link_ext_state_info)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct mlxsw_sp_ethtool_link_ext_state_opcode_mapping link_ext_state_mapping;
139*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
140*4882a593Smuzhiyun char pddr_pl[MLXSW_REG_PDDR_LEN];
141*4882a593Smuzhiyun int opcode, err, i;
142*4882a593Smuzhiyun u32 status_opcode;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (netif_carrier_ok(dev))
145*4882a593Smuzhiyun return -ENODATA;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun mlxsw_reg_pddr_pack(pddr_pl, mlxsw_sp_port->local_port,
148*4882a593Smuzhiyun MLXSW_REG_PDDR_PAGE_SELECT_TROUBLESHOOTING_INFO);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun opcode = MLXSW_REG_PDDR_TRBLSH_GROUP_OPCODE_MONITOR;
151*4882a593Smuzhiyun mlxsw_reg_pddr_trblsh_group_opcode_set(pddr_pl, opcode);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun err = mlxsw_reg_query(mlxsw_sp_port->mlxsw_sp->core, MLXSW_REG(pddr),
154*4882a593Smuzhiyun pddr_pl);
155*4882a593Smuzhiyun if (err)
156*4882a593Smuzhiyun return err;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun status_opcode = mlxsw_reg_pddr_trblsh_status_opcode_get(pddr_pl);
159*4882a593Smuzhiyun if (!status_opcode)
160*4882a593Smuzhiyun return -ENODATA;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mlxsw_sp_link_ext_state_opcode_map); i++) {
163*4882a593Smuzhiyun link_ext_state_mapping = mlxsw_sp_link_ext_state_opcode_map[i];
164*4882a593Smuzhiyun if (link_ext_state_mapping.status_opcode == status_opcode) {
165*4882a593Smuzhiyun mlxsw_sp_port_set_link_ext_state(link_ext_state_mapping,
166*4882a593Smuzhiyun link_ext_state_info);
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return -ENODATA;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
mlxsw_sp_port_get_pauseparam(struct net_device * dev,struct ethtool_pauseparam * pause)174*4882a593Smuzhiyun static void mlxsw_sp_port_get_pauseparam(struct net_device *dev,
175*4882a593Smuzhiyun struct ethtool_pauseparam *pause)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun pause->rx_pause = mlxsw_sp_port->link.rx_pause;
180*4882a593Smuzhiyun pause->tx_pause = mlxsw_sp_port->link.tx_pause;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
mlxsw_sp_port_pause_set(struct mlxsw_sp_port * mlxsw_sp_port,struct ethtool_pauseparam * pause)183*4882a593Smuzhiyun static int mlxsw_sp_port_pause_set(struct mlxsw_sp_port *mlxsw_sp_port,
184*4882a593Smuzhiyun struct ethtool_pauseparam *pause)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun char pfcc_pl[MLXSW_REG_PFCC_LEN];
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun mlxsw_reg_pfcc_pack(pfcc_pl, mlxsw_sp_port->local_port);
189*4882a593Smuzhiyun mlxsw_reg_pfcc_pprx_set(pfcc_pl, pause->rx_pause);
190*4882a593Smuzhiyun mlxsw_reg_pfcc_pptx_set(pfcc_pl, pause->tx_pause);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return mlxsw_reg_write(mlxsw_sp_port->mlxsw_sp->core, MLXSW_REG(pfcc),
193*4882a593Smuzhiyun pfcc_pl);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Maximum delay buffer needed in case of PAUSE frames. Similar to PFC delay, but is
197*4882a593Smuzhiyun * measured in bytes. Assumes 100m cable and does not take into account MTU.
198*4882a593Smuzhiyun */
199*4882a593Smuzhiyun #define MLXSW_SP_PAUSE_DELAY_BYTES 19476
200*4882a593Smuzhiyun
mlxsw_sp_port_set_pauseparam(struct net_device * dev,struct ethtool_pauseparam * pause)201*4882a593Smuzhiyun static int mlxsw_sp_port_set_pauseparam(struct net_device *dev,
202*4882a593Smuzhiyun struct ethtool_pauseparam *pause)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
205*4882a593Smuzhiyun bool pause_en = pause->tx_pause || pause->rx_pause;
206*4882a593Smuzhiyun struct mlxsw_sp_hdroom orig_hdroom;
207*4882a593Smuzhiyun struct mlxsw_sp_hdroom hdroom;
208*4882a593Smuzhiyun int prio;
209*4882a593Smuzhiyun int err;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (mlxsw_sp_port->dcb.pfc && mlxsw_sp_port->dcb.pfc->pfc_en) {
212*4882a593Smuzhiyun netdev_err(dev, "PFC already enabled on port\n");
213*4882a593Smuzhiyun return -EINVAL;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (pause->autoneg) {
217*4882a593Smuzhiyun netdev_err(dev, "PAUSE frames autonegotiation isn't supported\n");
218*4882a593Smuzhiyun return -EINVAL;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun orig_hdroom = *mlxsw_sp_port->hdroom;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun hdroom = orig_hdroom;
224*4882a593Smuzhiyun if (pause_en)
225*4882a593Smuzhiyun hdroom.delay_bytes = MLXSW_SP_PAUSE_DELAY_BYTES;
226*4882a593Smuzhiyun else
227*4882a593Smuzhiyun hdroom.delay_bytes = 0;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun for (prio = 0; prio < IEEE_8021QAZ_MAX_TCS; prio++)
230*4882a593Smuzhiyun hdroom.prios.prio[prio].lossy = !pause_en;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun mlxsw_sp_hdroom_bufs_reset_lossiness(&hdroom);
233*4882a593Smuzhiyun mlxsw_sp_hdroom_bufs_reset_sizes(mlxsw_sp_port, &hdroom);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun err = mlxsw_sp_hdroom_configure(mlxsw_sp_port, &hdroom);
236*4882a593Smuzhiyun if (err) {
237*4882a593Smuzhiyun netdev_err(dev, "Failed to configure port's headroom\n");
238*4882a593Smuzhiyun return err;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun err = mlxsw_sp_port_pause_set(mlxsw_sp_port, pause);
242*4882a593Smuzhiyun if (err) {
243*4882a593Smuzhiyun netdev_err(dev, "Failed to set PAUSE parameters\n");
244*4882a593Smuzhiyun goto err_port_pause_configure;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun mlxsw_sp_port->link.rx_pause = pause->rx_pause;
248*4882a593Smuzhiyun mlxsw_sp_port->link.tx_pause = pause->tx_pause;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun err_port_pause_configure:
253*4882a593Smuzhiyun mlxsw_sp_hdroom_configure(mlxsw_sp_port, &orig_hdroom);
254*4882a593Smuzhiyun return err;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun struct mlxsw_sp_port_hw_stats {
258*4882a593Smuzhiyun char str[ETH_GSTRING_LEN];
259*4882a593Smuzhiyun u64 (*getter)(const char *payload);
260*4882a593Smuzhiyun bool cells_bytes;
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_stats[] = {
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun .str = "a_frames_transmitted_ok",
266*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_frames_transmitted_ok_get,
267*4882a593Smuzhiyun },
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun .str = "a_frames_received_ok",
270*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_frames_received_ok_get,
271*4882a593Smuzhiyun },
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun .str = "a_frame_check_sequence_errors",
274*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_frame_check_sequence_errors_get,
275*4882a593Smuzhiyun },
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun .str = "a_alignment_errors",
278*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_alignment_errors_get,
279*4882a593Smuzhiyun },
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun .str = "a_octets_transmitted_ok",
282*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_octets_transmitted_ok_get,
283*4882a593Smuzhiyun },
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun .str = "a_octets_received_ok",
286*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_octets_received_ok_get,
287*4882a593Smuzhiyun },
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun .str = "a_multicast_frames_xmitted_ok",
290*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_multicast_frames_xmitted_ok_get,
291*4882a593Smuzhiyun },
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun .str = "a_broadcast_frames_xmitted_ok",
294*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_broadcast_frames_xmitted_ok_get,
295*4882a593Smuzhiyun },
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun .str = "a_multicast_frames_received_ok",
298*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_multicast_frames_received_ok_get,
299*4882a593Smuzhiyun },
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun .str = "a_broadcast_frames_received_ok",
302*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_broadcast_frames_received_ok_get,
303*4882a593Smuzhiyun },
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun .str = "a_in_range_length_errors",
306*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_in_range_length_errors_get,
307*4882a593Smuzhiyun },
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun .str = "a_out_of_range_length_field",
310*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_out_of_range_length_field_get,
311*4882a593Smuzhiyun },
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun .str = "a_frame_too_long_errors",
314*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_frame_too_long_errors_get,
315*4882a593Smuzhiyun },
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun .str = "a_symbol_error_during_carrier",
318*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_symbol_error_during_carrier_get,
319*4882a593Smuzhiyun },
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun .str = "a_mac_control_frames_transmitted",
322*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_mac_control_frames_transmitted_get,
323*4882a593Smuzhiyun },
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun .str = "a_mac_control_frames_received",
326*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_mac_control_frames_received_get,
327*4882a593Smuzhiyun },
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun .str = "a_unsupported_opcodes_received",
330*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_unsupported_opcodes_received_get,
331*4882a593Smuzhiyun },
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun .str = "a_pause_mac_ctrl_frames_received",
334*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_pause_mac_ctrl_frames_received_get,
335*4882a593Smuzhiyun },
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun .str = "a_pause_mac_ctrl_frames_xmitted",
338*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_a_pause_mac_ctrl_frames_transmitted_get,
339*4882a593Smuzhiyun },
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun #define MLXSW_SP_PORT_HW_STATS_LEN ARRAY_SIZE(mlxsw_sp_port_hw_stats)
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_rfc_2863_stats[] = {
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun .str = "if_in_discards",
347*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_if_in_discards_get,
348*4882a593Smuzhiyun },
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun .str = "if_out_discards",
351*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_if_out_discards_get,
352*4882a593Smuzhiyun },
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun .str = "if_out_errors",
355*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_if_out_errors_get,
356*4882a593Smuzhiyun },
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun #define MLXSW_SP_PORT_HW_RFC_2863_STATS_LEN \
360*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp_port_hw_rfc_2863_stats)
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_rfc_2819_stats[] = {
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun .str = "ether_stats_undersize_pkts",
365*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_undersize_pkts_get,
366*4882a593Smuzhiyun },
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun .str = "ether_stats_oversize_pkts",
369*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_oversize_pkts_get,
370*4882a593Smuzhiyun },
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun .str = "ether_stats_fragments",
373*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_fragments_get,
374*4882a593Smuzhiyun },
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun .str = "ether_pkts64octets",
377*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_pkts64octets_get,
378*4882a593Smuzhiyun },
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun .str = "ether_pkts65to127octets",
381*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_pkts65to127octets_get,
382*4882a593Smuzhiyun },
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun .str = "ether_pkts128to255octets",
385*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_pkts128to255octets_get,
386*4882a593Smuzhiyun },
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun .str = "ether_pkts256to511octets",
389*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_pkts256to511octets_get,
390*4882a593Smuzhiyun },
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun .str = "ether_pkts512to1023octets",
393*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_pkts512to1023octets_get,
394*4882a593Smuzhiyun },
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun .str = "ether_pkts1024to1518octets",
397*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_pkts1024to1518octets_get,
398*4882a593Smuzhiyun },
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun .str = "ether_pkts1519to2047octets",
401*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_pkts1519to2047octets_get,
402*4882a593Smuzhiyun },
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun .str = "ether_pkts2048to4095octets",
405*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_pkts2048to4095octets_get,
406*4882a593Smuzhiyun },
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun .str = "ether_pkts4096to8191octets",
409*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_pkts4096to8191octets_get,
410*4882a593Smuzhiyun },
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun .str = "ether_pkts8192to10239octets",
413*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ether_stats_pkts8192to10239octets_get,
414*4882a593Smuzhiyun },
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun #define MLXSW_SP_PORT_HW_RFC_2819_STATS_LEN \
418*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp_port_hw_rfc_2819_stats)
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_rfc_3635_stats[] = {
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun .str = "dot3stats_fcs_errors",
423*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_dot3stats_fcs_errors_get,
424*4882a593Smuzhiyun },
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun .str = "dot3stats_symbol_errors",
427*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_dot3stats_symbol_errors_get,
428*4882a593Smuzhiyun },
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun .str = "dot3control_in_unknown_opcodes",
431*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_dot3control_in_unknown_opcodes_get,
432*4882a593Smuzhiyun },
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun .str = "dot3in_pause_frames",
435*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_dot3in_pause_frames_get,
436*4882a593Smuzhiyun },
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun #define MLXSW_SP_PORT_HW_RFC_3635_STATS_LEN \
440*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp_port_hw_rfc_3635_stats)
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_ext_stats[] = {
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun .str = "ecn_marked",
445*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ecn_marked_get,
446*4882a593Smuzhiyun },
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun #define MLXSW_SP_PORT_HW_EXT_STATS_LEN ARRAY_SIZE(mlxsw_sp_port_hw_ext_stats)
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_discard_stats[] = {
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun .str = "discard_ingress_general",
454*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ingress_general_get,
455*4882a593Smuzhiyun },
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun .str = "discard_ingress_policy_engine",
458*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ingress_policy_engine_get,
459*4882a593Smuzhiyun },
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun .str = "discard_ingress_vlan_membership",
462*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ingress_vlan_membership_get,
463*4882a593Smuzhiyun },
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun .str = "discard_ingress_tag_frame_type",
466*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ingress_tag_frame_type_get,
467*4882a593Smuzhiyun },
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun .str = "discard_egress_vlan_membership",
470*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_egress_vlan_membership_get,
471*4882a593Smuzhiyun },
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun .str = "discard_loopback_filter",
474*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_loopback_filter_get,
475*4882a593Smuzhiyun },
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun .str = "discard_egress_general",
478*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_egress_general_get,
479*4882a593Smuzhiyun },
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun .str = "discard_egress_hoq",
482*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_egress_hoq_get,
483*4882a593Smuzhiyun },
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun .str = "discard_egress_policy_engine",
486*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_egress_policy_engine_get,
487*4882a593Smuzhiyun },
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun .str = "discard_ingress_tx_link_down",
490*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_ingress_tx_link_down_get,
491*4882a593Smuzhiyun },
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun .str = "discard_egress_stp_filter",
494*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_egress_stp_filter_get,
495*4882a593Smuzhiyun },
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun .str = "discard_egress_sll",
498*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_egress_sll_get,
499*4882a593Smuzhiyun },
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun #define MLXSW_SP_PORT_HW_DISCARD_STATS_LEN \
503*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp_port_hw_discard_stats)
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_prio_stats[] = {
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun .str = "rx_octets_prio",
508*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_rx_octets_get,
509*4882a593Smuzhiyun },
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun .str = "rx_frames_prio",
512*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_rx_frames_get,
513*4882a593Smuzhiyun },
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun .str = "tx_octets_prio",
516*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_tx_octets_get,
517*4882a593Smuzhiyun },
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun .str = "tx_frames_prio",
520*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_tx_frames_get,
521*4882a593Smuzhiyun },
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun .str = "rx_pause_prio",
524*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_rx_pause_get,
525*4882a593Smuzhiyun },
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun .str = "rx_pause_duration_prio",
528*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_rx_pause_duration_get,
529*4882a593Smuzhiyun },
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun .str = "tx_pause_prio",
532*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_tx_pause_get,
533*4882a593Smuzhiyun },
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun .str = "tx_pause_duration_prio",
536*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_tx_pause_duration_get,
537*4882a593Smuzhiyun },
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun #define MLXSW_SP_PORT_HW_PRIO_STATS_LEN ARRAY_SIZE(mlxsw_sp_port_hw_prio_stats)
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun static struct mlxsw_sp_port_hw_stats mlxsw_sp_port_hw_tc_stats[] = {
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun .str = "tc_transmit_queue_tc",
545*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_tc_transmit_queue_get,
546*4882a593Smuzhiyun .cells_bytes = true,
547*4882a593Smuzhiyun },
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun .str = "tc_no_buffer_discard_uc_tc",
550*4882a593Smuzhiyun .getter = mlxsw_reg_ppcnt_tc_no_buffer_discard_uc_get,
551*4882a593Smuzhiyun },
552*4882a593Smuzhiyun };
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun #define MLXSW_SP_PORT_HW_TC_STATS_LEN ARRAY_SIZE(mlxsw_sp_port_hw_tc_stats)
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun struct mlxsw_sp_port_stats {
557*4882a593Smuzhiyun char str[ETH_GSTRING_LEN];
558*4882a593Smuzhiyun u64 (*getter)(struct mlxsw_sp_port *mlxsw_sp_port);
559*4882a593Smuzhiyun };
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun static u64
mlxsw_sp_port_get_transceiver_overheat_stats(struct mlxsw_sp_port * mlxsw_sp_port)562*4882a593Smuzhiyun mlxsw_sp_port_get_transceiver_overheat_stats(struct mlxsw_sp_port *mlxsw_sp_port)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun struct mlxsw_sp_port_mapping port_mapping = mlxsw_sp_port->mapping;
565*4882a593Smuzhiyun struct mlxsw_core *mlxsw_core = mlxsw_sp_port->mlxsw_sp->core;
566*4882a593Smuzhiyun u64 stats;
567*4882a593Smuzhiyun int err;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun err = mlxsw_env_module_overheat_counter_get(mlxsw_core,
570*4882a593Smuzhiyun port_mapping.module,
571*4882a593Smuzhiyun &stats);
572*4882a593Smuzhiyun if (err)
573*4882a593Smuzhiyun return mlxsw_sp_port->module_overheat_initial_val;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun return stats - mlxsw_sp_port->module_overheat_initial_val;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun static struct mlxsw_sp_port_stats mlxsw_sp_port_transceiver_stats[] = {
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun .str = "transceiver_overheat",
581*4882a593Smuzhiyun .getter = mlxsw_sp_port_get_transceiver_overheat_stats,
582*4882a593Smuzhiyun },
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun #define MLXSW_SP_PORT_HW_TRANSCEIVER_STATS_LEN ARRAY_SIZE(mlxsw_sp_port_transceiver_stats)
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun #define MLXSW_SP_PORT_ETHTOOL_STATS_LEN (MLXSW_SP_PORT_HW_STATS_LEN + \
588*4882a593Smuzhiyun MLXSW_SP_PORT_HW_RFC_2863_STATS_LEN + \
589*4882a593Smuzhiyun MLXSW_SP_PORT_HW_RFC_2819_STATS_LEN + \
590*4882a593Smuzhiyun MLXSW_SP_PORT_HW_RFC_3635_STATS_LEN + \
591*4882a593Smuzhiyun MLXSW_SP_PORT_HW_EXT_STATS_LEN + \
592*4882a593Smuzhiyun MLXSW_SP_PORT_HW_DISCARD_STATS_LEN + \
593*4882a593Smuzhiyun (MLXSW_SP_PORT_HW_PRIO_STATS_LEN * \
594*4882a593Smuzhiyun IEEE_8021QAZ_MAX_TCS) + \
595*4882a593Smuzhiyun (MLXSW_SP_PORT_HW_TC_STATS_LEN * \
596*4882a593Smuzhiyun TC_MAX_QUEUE) + \
597*4882a593Smuzhiyun MLXSW_SP_PORT_HW_TRANSCEIVER_STATS_LEN)
598*4882a593Smuzhiyun
mlxsw_sp_port_get_prio_strings(u8 ** p,int prio)599*4882a593Smuzhiyun static void mlxsw_sp_port_get_prio_strings(u8 **p, int prio)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun int i;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP_PORT_HW_PRIO_STATS_LEN; i++) {
604*4882a593Smuzhiyun snprintf(*p, ETH_GSTRING_LEN, "%.29s_%.1d",
605*4882a593Smuzhiyun mlxsw_sp_port_hw_prio_stats[i].str, prio);
606*4882a593Smuzhiyun *p += ETH_GSTRING_LEN;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
mlxsw_sp_port_get_tc_strings(u8 ** p,int tc)610*4882a593Smuzhiyun static void mlxsw_sp_port_get_tc_strings(u8 **p, int tc)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun int i;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP_PORT_HW_TC_STATS_LEN; i++) {
615*4882a593Smuzhiyun snprintf(*p, ETH_GSTRING_LEN, "%.29s_%.1d",
616*4882a593Smuzhiyun mlxsw_sp_port_hw_tc_stats[i].str, tc);
617*4882a593Smuzhiyun *p += ETH_GSTRING_LEN;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
mlxsw_sp_port_get_strings(struct net_device * dev,u32 stringset,u8 * data)621*4882a593Smuzhiyun static void mlxsw_sp_port_get_strings(struct net_device *dev,
622*4882a593Smuzhiyun u32 stringset, u8 *data)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
625*4882a593Smuzhiyun u8 *p = data;
626*4882a593Smuzhiyun int i;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun switch (stringset) {
629*4882a593Smuzhiyun case ETH_SS_STATS:
630*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP_PORT_HW_STATS_LEN; i++) {
631*4882a593Smuzhiyun memcpy(p, mlxsw_sp_port_hw_stats[i].str,
632*4882a593Smuzhiyun ETH_GSTRING_LEN);
633*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP_PORT_HW_RFC_2863_STATS_LEN; i++) {
637*4882a593Smuzhiyun memcpy(p, mlxsw_sp_port_hw_rfc_2863_stats[i].str,
638*4882a593Smuzhiyun ETH_GSTRING_LEN);
639*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP_PORT_HW_RFC_2819_STATS_LEN; i++) {
643*4882a593Smuzhiyun memcpy(p, mlxsw_sp_port_hw_rfc_2819_stats[i].str,
644*4882a593Smuzhiyun ETH_GSTRING_LEN);
645*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP_PORT_HW_RFC_3635_STATS_LEN; i++) {
649*4882a593Smuzhiyun memcpy(p, mlxsw_sp_port_hw_rfc_3635_stats[i].str,
650*4882a593Smuzhiyun ETH_GSTRING_LEN);
651*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP_PORT_HW_EXT_STATS_LEN; i++) {
655*4882a593Smuzhiyun memcpy(p, mlxsw_sp_port_hw_ext_stats[i].str,
656*4882a593Smuzhiyun ETH_GSTRING_LEN);
657*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP_PORT_HW_DISCARD_STATS_LEN; i++) {
661*4882a593Smuzhiyun memcpy(p, mlxsw_sp_port_hw_discard_stats[i].str,
662*4882a593Smuzhiyun ETH_GSTRING_LEN);
663*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++)
667*4882a593Smuzhiyun mlxsw_sp_port_get_prio_strings(&p, i);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun for (i = 0; i < TC_MAX_QUEUE; i++)
670*4882a593Smuzhiyun mlxsw_sp_port_get_tc_strings(&p, i);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun mlxsw_sp_port->mlxsw_sp->ptp_ops->get_stats_strings(&p);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP_PORT_HW_TRANSCEIVER_STATS_LEN; i++) {
675*4882a593Smuzhiyun memcpy(p, mlxsw_sp_port_transceiver_stats[i].str,
676*4882a593Smuzhiyun ETH_GSTRING_LEN);
677*4882a593Smuzhiyun p += ETH_GSTRING_LEN;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun break;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
mlxsw_sp_port_set_phys_id(struct net_device * dev,enum ethtool_phys_id_state state)683*4882a593Smuzhiyun static int mlxsw_sp_port_set_phys_id(struct net_device *dev,
684*4882a593Smuzhiyun enum ethtool_phys_id_state state)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
687*4882a593Smuzhiyun struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
688*4882a593Smuzhiyun char mlcr_pl[MLXSW_REG_MLCR_LEN];
689*4882a593Smuzhiyun bool active;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun switch (state) {
692*4882a593Smuzhiyun case ETHTOOL_ID_ACTIVE:
693*4882a593Smuzhiyun active = true;
694*4882a593Smuzhiyun break;
695*4882a593Smuzhiyun case ETHTOOL_ID_INACTIVE:
696*4882a593Smuzhiyun active = false;
697*4882a593Smuzhiyun break;
698*4882a593Smuzhiyun default:
699*4882a593Smuzhiyun return -EOPNOTSUPP;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun mlxsw_reg_mlcr_pack(mlcr_pl, mlxsw_sp_port->local_port, active);
703*4882a593Smuzhiyun return mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(mlcr), mlcr_pl);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun static int
mlxsw_sp_get_hw_stats_by_group(struct mlxsw_sp_port_hw_stats ** p_hw_stats,int * p_len,enum mlxsw_reg_ppcnt_grp grp)707*4882a593Smuzhiyun mlxsw_sp_get_hw_stats_by_group(struct mlxsw_sp_port_hw_stats **p_hw_stats,
708*4882a593Smuzhiyun int *p_len, enum mlxsw_reg_ppcnt_grp grp)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun switch (grp) {
711*4882a593Smuzhiyun case MLXSW_REG_PPCNT_IEEE_8023_CNT:
712*4882a593Smuzhiyun *p_hw_stats = mlxsw_sp_port_hw_stats;
713*4882a593Smuzhiyun *p_len = MLXSW_SP_PORT_HW_STATS_LEN;
714*4882a593Smuzhiyun break;
715*4882a593Smuzhiyun case MLXSW_REG_PPCNT_RFC_2863_CNT:
716*4882a593Smuzhiyun *p_hw_stats = mlxsw_sp_port_hw_rfc_2863_stats;
717*4882a593Smuzhiyun *p_len = MLXSW_SP_PORT_HW_RFC_2863_STATS_LEN;
718*4882a593Smuzhiyun break;
719*4882a593Smuzhiyun case MLXSW_REG_PPCNT_RFC_2819_CNT:
720*4882a593Smuzhiyun *p_hw_stats = mlxsw_sp_port_hw_rfc_2819_stats;
721*4882a593Smuzhiyun *p_len = MLXSW_SP_PORT_HW_RFC_2819_STATS_LEN;
722*4882a593Smuzhiyun break;
723*4882a593Smuzhiyun case MLXSW_REG_PPCNT_RFC_3635_CNT:
724*4882a593Smuzhiyun *p_hw_stats = mlxsw_sp_port_hw_rfc_3635_stats;
725*4882a593Smuzhiyun *p_len = MLXSW_SP_PORT_HW_RFC_3635_STATS_LEN;
726*4882a593Smuzhiyun break;
727*4882a593Smuzhiyun case MLXSW_REG_PPCNT_EXT_CNT:
728*4882a593Smuzhiyun *p_hw_stats = mlxsw_sp_port_hw_ext_stats;
729*4882a593Smuzhiyun *p_len = MLXSW_SP_PORT_HW_EXT_STATS_LEN;
730*4882a593Smuzhiyun break;
731*4882a593Smuzhiyun case MLXSW_REG_PPCNT_DISCARD_CNT:
732*4882a593Smuzhiyun *p_hw_stats = mlxsw_sp_port_hw_discard_stats;
733*4882a593Smuzhiyun *p_len = MLXSW_SP_PORT_HW_DISCARD_STATS_LEN;
734*4882a593Smuzhiyun break;
735*4882a593Smuzhiyun case MLXSW_REG_PPCNT_PRIO_CNT:
736*4882a593Smuzhiyun *p_hw_stats = mlxsw_sp_port_hw_prio_stats;
737*4882a593Smuzhiyun *p_len = MLXSW_SP_PORT_HW_PRIO_STATS_LEN;
738*4882a593Smuzhiyun break;
739*4882a593Smuzhiyun case MLXSW_REG_PPCNT_TC_CNT:
740*4882a593Smuzhiyun *p_hw_stats = mlxsw_sp_port_hw_tc_stats;
741*4882a593Smuzhiyun *p_len = MLXSW_SP_PORT_HW_TC_STATS_LEN;
742*4882a593Smuzhiyun break;
743*4882a593Smuzhiyun default:
744*4882a593Smuzhiyun WARN_ON(1);
745*4882a593Smuzhiyun return -EOPNOTSUPP;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun return 0;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
__mlxsw_sp_port_get_stats(struct net_device * dev,enum mlxsw_reg_ppcnt_grp grp,int prio,u64 * data,int data_index)750*4882a593Smuzhiyun static void __mlxsw_sp_port_get_stats(struct net_device *dev,
751*4882a593Smuzhiyun enum mlxsw_reg_ppcnt_grp grp, int prio,
752*4882a593Smuzhiyun u64 *data, int data_index)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
755*4882a593Smuzhiyun struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
756*4882a593Smuzhiyun struct mlxsw_sp_port_hw_stats *hw_stats;
757*4882a593Smuzhiyun char ppcnt_pl[MLXSW_REG_PPCNT_LEN];
758*4882a593Smuzhiyun int i, len;
759*4882a593Smuzhiyun int err;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun err = mlxsw_sp_get_hw_stats_by_group(&hw_stats, &len, grp);
762*4882a593Smuzhiyun if (err)
763*4882a593Smuzhiyun return;
764*4882a593Smuzhiyun mlxsw_sp_port_get_stats_raw(dev, grp, prio, ppcnt_pl);
765*4882a593Smuzhiyun for (i = 0; i < len; i++) {
766*4882a593Smuzhiyun data[data_index + i] = hw_stats[i].getter(ppcnt_pl);
767*4882a593Smuzhiyun if (!hw_stats[i].cells_bytes)
768*4882a593Smuzhiyun continue;
769*4882a593Smuzhiyun data[data_index + i] = mlxsw_sp_cells_bytes(mlxsw_sp,
770*4882a593Smuzhiyun data[data_index + i]);
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
__mlxsw_sp_port_get_env_stats(struct net_device * dev,u64 * data,int data_index,struct mlxsw_sp_port_stats * port_stats,int len)774*4882a593Smuzhiyun static void __mlxsw_sp_port_get_env_stats(struct net_device *dev, u64 *data, int data_index,
775*4882a593Smuzhiyun struct mlxsw_sp_port_stats *port_stats,
776*4882a593Smuzhiyun int len)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
779*4882a593Smuzhiyun int i;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun for (i = 0; i < len; i++)
782*4882a593Smuzhiyun data[data_index + i] = port_stats[i].getter(mlxsw_sp_port);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
mlxsw_sp_port_get_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * data)785*4882a593Smuzhiyun static void mlxsw_sp_port_get_stats(struct net_device *dev,
786*4882a593Smuzhiyun struct ethtool_stats *stats, u64 *data)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
789*4882a593Smuzhiyun int i, data_index = 0;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* IEEE 802.3 Counters */
792*4882a593Smuzhiyun __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_IEEE_8023_CNT, 0,
793*4882a593Smuzhiyun data, data_index);
794*4882a593Smuzhiyun data_index = MLXSW_SP_PORT_HW_STATS_LEN;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /* RFC 2863 Counters */
797*4882a593Smuzhiyun __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_RFC_2863_CNT, 0,
798*4882a593Smuzhiyun data, data_index);
799*4882a593Smuzhiyun data_index += MLXSW_SP_PORT_HW_RFC_2863_STATS_LEN;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* RFC 2819 Counters */
802*4882a593Smuzhiyun __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_RFC_2819_CNT, 0,
803*4882a593Smuzhiyun data, data_index);
804*4882a593Smuzhiyun data_index += MLXSW_SP_PORT_HW_RFC_2819_STATS_LEN;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /* RFC 3635 Counters */
807*4882a593Smuzhiyun __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_RFC_3635_CNT, 0,
808*4882a593Smuzhiyun data, data_index);
809*4882a593Smuzhiyun data_index += MLXSW_SP_PORT_HW_RFC_3635_STATS_LEN;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* Extended Counters */
812*4882a593Smuzhiyun __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_EXT_CNT, 0,
813*4882a593Smuzhiyun data, data_index);
814*4882a593Smuzhiyun data_index += MLXSW_SP_PORT_HW_EXT_STATS_LEN;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* Discard Counters */
817*4882a593Smuzhiyun __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_DISCARD_CNT, 0,
818*4882a593Smuzhiyun data, data_index);
819*4882a593Smuzhiyun data_index += MLXSW_SP_PORT_HW_DISCARD_STATS_LEN;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* Per-Priority Counters */
822*4882a593Smuzhiyun for (i = 0; i < IEEE_8021QAZ_MAX_TCS; i++) {
823*4882a593Smuzhiyun __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_PRIO_CNT, i,
824*4882a593Smuzhiyun data, data_index);
825*4882a593Smuzhiyun data_index += MLXSW_SP_PORT_HW_PRIO_STATS_LEN;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /* Per-TC Counters */
829*4882a593Smuzhiyun for (i = 0; i < TC_MAX_QUEUE; i++) {
830*4882a593Smuzhiyun __mlxsw_sp_port_get_stats(dev, MLXSW_REG_PPCNT_TC_CNT, i,
831*4882a593Smuzhiyun data, data_index);
832*4882a593Smuzhiyun data_index += MLXSW_SP_PORT_HW_TC_STATS_LEN;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /* PTP counters */
836*4882a593Smuzhiyun mlxsw_sp_port->mlxsw_sp->ptp_ops->get_stats(mlxsw_sp_port,
837*4882a593Smuzhiyun data, data_index);
838*4882a593Smuzhiyun data_index += mlxsw_sp_port->mlxsw_sp->ptp_ops->get_stats_count();
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /* Transceiver counters */
841*4882a593Smuzhiyun __mlxsw_sp_port_get_env_stats(dev, data, data_index, mlxsw_sp_port_transceiver_stats,
842*4882a593Smuzhiyun MLXSW_SP_PORT_HW_TRANSCEIVER_STATS_LEN);
843*4882a593Smuzhiyun data_index += MLXSW_SP_PORT_HW_TRANSCEIVER_STATS_LEN;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
mlxsw_sp_port_get_sset_count(struct net_device * dev,int sset)846*4882a593Smuzhiyun static int mlxsw_sp_port_get_sset_count(struct net_device *dev, int sset)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun switch (sset) {
851*4882a593Smuzhiyun case ETH_SS_STATS:
852*4882a593Smuzhiyun return MLXSW_SP_PORT_ETHTOOL_STATS_LEN +
853*4882a593Smuzhiyun mlxsw_sp_port->mlxsw_sp->ptp_ops->get_stats_count();
854*4882a593Smuzhiyun default:
855*4882a593Smuzhiyun return -EOPNOTSUPP;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun static void
mlxsw_sp_port_get_link_supported(struct mlxsw_sp * mlxsw_sp,u32 eth_proto_cap,u8 width,struct ethtool_link_ksettings * cmd)860*4882a593Smuzhiyun mlxsw_sp_port_get_link_supported(struct mlxsw_sp *mlxsw_sp, u32 eth_proto_cap,
861*4882a593Smuzhiyun u8 width, struct ethtool_link_ksettings *cmd)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun const struct mlxsw_sp_port_type_speed_ops *ops;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun ops = mlxsw_sp->port_type_speed_ops;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode(cmd, supported, Asym_Pause);
868*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode(cmd, supported, Autoneg);
869*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode(cmd, supported, Pause);
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun ops->from_ptys_supported_port(mlxsw_sp, eth_proto_cap, cmd);
872*4882a593Smuzhiyun ops->from_ptys_link(mlxsw_sp, eth_proto_cap, width,
873*4882a593Smuzhiyun cmd->link_modes.supported);
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun static void
mlxsw_sp_port_get_link_advertise(struct mlxsw_sp * mlxsw_sp,u32 eth_proto_admin,bool autoneg,u8 width,struct ethtool_link_ksettings * cmd)877*4882a593Smuzhiyun mlxsw_sp_port_get_link_advertise(struct mlxsw_sp *mlxsw_sp,
878*4882a593Smuzhiyun u32 eth_proto_admin, bool autoneg, u8 width,
879*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun const struct mlxsw_sp_port_type_speed_ops *ops;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun ops = mlxsw_sp->port_type_speed_ops;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (!autoneg)
886*4882a593Smuzhiyun return;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode(cmd, advertising, Autoneg);
889*4882a593Smuzhiyun ops->from_ptys_link(mlxsw_sp, eth_proto_admin, width,
890*4882a593Smuzhiyun cmd->link_modes.advertising);
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun static u8
mlxsw_sp_port_connector_port(enum mlxsw_reg_ptys_connector_type connector_type)894*4882a593Smuzhiyun mlxsw_sp_port_connector_port(enum mlxsw_reg_ptys_connector_type connector_type)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun switch (connector_type) {
897*4882a593Smuzhiyun case MLXSW_REG_PTYS_CONNECTOR_TYPE_UNKNOWN_OR_NO_CONNECTOR:
898*4882a593Smuzhiyun return PORT_OTHER;
899*4882a593Smuzhiyun case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_NONE:
900*4882a593Smuzhiyun return PORT_NONE;
901*4882a593Smuzhiyun case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_TP:
902*4882a593Smuzhiyun return PORT_TP;
903*4882a593Smuzhiyun case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_AUI:
904*4882a593Smuzhiyun return PORT_AUI;
905*4882a593Smuzhiyun case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_BNC:
906*4882a593Smuzhiyun return PORT_BNC;
907*4882a593Smuzhiyun case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_MII:
908*4882a593Smuzhiyun return PORT_MII;
909*4882a593Smuzhiyun case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_FIBRE:
910*4882a593Smuzhiyun return PORT_FIBRE;
911*4882a593Smuzhiyun case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_DA:
912*4882a593Smuzhiyun return PORT_DA;
913*4882a593Smuzhiyun case MLXSW_REG_PTYS_CONNECTOR_TYPE_PORT_OTHER:
914*4882a593Smuzhiyun return PORT_OTHER;
915*4882a593Smuzhiyun default:
916*4882a593Smuzhiyun WARN_ON_ONCE(1);
917*4882a593Smuzhiyun return PORT_OTHER;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
mlxsw_sp_port_ptys_query(struct mlxsw_sp_port * mlxsw_sp_port,u32 * p_eth_proto_cap,u32 * p_eth_proto_admin,u32 * p_eth_proto_oper,u8 * p_connector_type)921*4882a593Smuzhiyun static int mlxsw_sp_port_ptys_query(struct mlxsw_sp_port *mlxsw_sp_port,
922*4882a593Smuzhiyun u32 *p_eth_proto_cap, u32 *p_eth_proto_admin,
923*4882a593Smuzhiyun u32 *p_eth_proto_oper, u8 *p_connector_type)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
926*4882a593Smuzhiyun const struct mlxsw_sp_port_type_speed_ops *ops;
927*4882a593Smuzhiyun char ptys_pl[MLXSW_REG_PTYS_LEN];
928*4882a593Smuzhiyun int err;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun ops = mlxsw_sp->port_type_speed_ops;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun ops->reg_ptys_eth_pack(mlxsw_sp, ptys_pl, mlxsw_sp_port->local_port, 0, false);
933*4882a593Smuzhiyun err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl);
934*4882a593Smuzhiyun if (err)
935*4882a593Smuzhiyun return err;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun ops->reg_ptys_eth_unpack(mlxsw_sp, ptys_pl, p_eth_proto_cap, p_eth_proto_admin,
938*4882a593Smuzhiyun p_eth_proto_oper);
939*4882a593Smuzhiyun if (p_connector_type)
940*4882a593Smuzhiyun *p_connector_type = mlxsw_reg_ptys_connector_type_get(ptys_pl);
941*4882a593Smuzhiyun return 0;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
mlxsw_sp_port_get_link_ksettings(struct net_device * dev,struct ethtool_link_ksettings * cmd)944*4882a593Smuzhiyun static int mlxsw_sp_port_get_link_ksettings(struct net_device *dev,
945*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun u32 eth_proto_cap, eth_proto_admin, eth_proto_oper;
948*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
949*4882a593Smuzhiyun struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
950*4882a593Smuzhiyun const struct mlxsw_sp_port_type_speed_ops *ops;
951*4882a593Smuzhiyun u8 connector_type;
952*4882a593Smuzhiyun bool autoneg;
953*4882a593Smuzhiyun int err;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun err = mlxsw_sp_port_ptys_query(mlxsw_sp_port, ð_proto_cap, ð_proto_admin,
956*4882a593Smuzhiyun ð_proto_oper, &connector_type);
957*4882a593Smuzhiyun if (err)
958*4882a593Smuzhiyun return err;
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun ops = mlxsw_sp->port_type_speed_ops;
961*4882a593Smuzhiyun autoneg = mlxsw_sp_port->link.autoneg;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun mlxsw_sp_port_get_link_supported(mlxsw_sp, eth_proto_cap,
964*4882a593Smuzhiyun mlxsw_sp_port->mapping.width, cmd);
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun mlxsw_sp_port_get_link_advertise(mlxsw_sp, eth_proto_admin, autoneg,
967*4882a593Smuzhiyun mlxsw_sp_port->mapping.width, cmd);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun cmd->base.autoneg = autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE;
970*4882a593Smuzhiyun cmd->base.port = mlxsw_sp_port_connector_port(connector_type);
971*4882a593Smuzhiyun ops->from_ptys_speed_duplex(mlxsw_sp, netif_carrier_ok(dev),
972*4882a593Smuzhiyun eth_proto_oper, cmd);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun return 0;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun static int
mlxsw_sp_port_set_link_ksettings(struct net_device * dev,const struct ethtool_link_ksettings * cmd)978*4882a593Smuzhiyun mlxsw_sp_port_set_link_ksettings(struct net_device *dev,
979*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(dev);
982*4882a593Smuzhiyun struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
983*4882a593Smuzhiyun const struct mlxsw_sp_port_type_speed_ops *ops;
984*4882a593Smuzhiyun char ptys_pl[MLXSW_REG_PTYS_LEN];
985*4882a593Smuzhiyun u32 eth_proto_cap, eth_proto_new;
986*4882a593Smuzhiyun bool autoneg;
987*4882a593Smuzhiyun int err;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun ops = mlxsw_sp->port_type_speed_ops;
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun ops->reg_ptys_eth_pack(mlxsw_sp, ptys_pl, mlxsw_sp_port->local_port,
992*4882a593Smuzhiyun 0, false);
993*4882a593Smuzhiyun err = mlxsw_reg_query(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl);
994*4882a593Smuzhiyun if (err)
995*4882a593Smuzhiyun return err;
996*4882a593Smuzhiyun ops->reg_ptys_eth_unpack(mlxsw_sp, ptys_pl, ð_proto_cap, NULL, NULL);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun autoneg = cmd->base.autoneg == AUTONEG_ENABLE;
999*4882a593Smuzhiyun eth_proto_new = autoneg ?
1000*4882a593Smuzhiyun ops->to_ptys_advert_link(mlxsw_sp, mlxsw_sp_port->mapping.width,
1001*4882a593Smuzhiyun cmd) :
1002*4882a593Smuzhiyun ops->to_ptys_speed(mlxsw_sp, mlxsw_sp_port->mapping.width,
1003*4882a593Smuzhiyun cmd->base.speed);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun eth_proto_new = eth_proto_new & eth_proto_cap;
1006*4882a593Smuzhiyun if (!eth_proto_new) {
1007*4882a593Smuzhiyun netdev_err(dev, "No supported speed requested\n");
1008*4882a593Smuzhiyun return -EINVAL;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun ops->reg_ptys_eth_pack(mlxsw_sp, ptys_pl, mlxsw_sp_port->local_port,
1012*4882a593Smuzhiyun eth_proto_new, autoneg);
1013*4882a593Smuzhiyun err = mlxsw_reg_write(mlxsw_sp->core, MLXSW_REG(ptys), ptys_pl);
1014*4882a593Smuzhiyun if (err)
1015*4882a593Smuzhiyun return err;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun mlxsw_sp_port->link.autoneg = autoneg;
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun if (!netif_running(dev))
1020*4882a593Smuzhiyun return 0;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun mlxsw_sp_port_admin_status_set(mlxsw_sp_port, false);
1023*4882a593Smuzhiyun mlxsw_sp_port_admin_status_set(mlxsw_sp_port, true);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun return 0;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
mlxsw_sp_get_module_info(struct net_device * netdev,struct ethtool_modinfo * modinfo)1028*4882a593Smuzhiyun static int mlxsw_sp_get_module_info(struct net_device *netdev,
1029*4882a593Smuzhiyun struct ethtool_modinfo *modinfo)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(netdev);
1032*4882a593Smuzhiyun struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1033*4882a593Smuzhiyun int err;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun err = mlxsw_env_get_module_info(mlxsw_sp->core,
1036*4882a593Smuzhiyun mlxsw_sp_port->mapping.module,
1037*4882a593Smuzhiyun modinfo);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun return err;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
mlxsw_sp_get_module_eeprom(struct net_device * netdev,struct ethtool_eeprom * ee,u8 * data)1042*4882a593Smuzhiyun static int mlxsw_sp_get_module_eeprom(struct net_device *netdev,
1043*4882a593Smuzhiyun struct ethtool_eeprom *ee, u8 *data)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(netdev);
1046*4882a593Smuzhiyun struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1047*4882a593Smuzhiyun int err;
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun err = mlxsw_env_get_module_eeprom(netdev, mlxsw_sp->core,
1050*4882a593Smuzhiyun mlxsw_sp_port->mapping.module, ee,
1051*4882a593Smuzhiyun data);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun return err;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun static int
mlxsw_sp_get_ts_info(struct net_device * netdev,struct ethtool_ts_info * info)1057*4882a593Smuzhiyun mlxsw_sp_get_ts_info(struct net_device *netdev, struct ethtool_ts_info *info)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun struct mlxsw_sp_port *mlxsw_sp_port = netdev_priv(netdev);
1060*4882a593Smuzhiyun struct mlxsw_sp *mlxsw_sp = mlxsw_sp_port->mlxsw_sp;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun return mlxsw_sp->ptp_ops->get_ts_info(mlxsw_sp, info);
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun const struct ethtool_ops mlxsw_sp_port_ethtool_ops = {
1066*4882a593Smuzhiyun .get_drvinfo = mlxsw_sp_port_get_drvinfo,
1067*4882a593Smuzhiyun .get_link = ethtool_op_get_link,
1068*4882a593Smuzhiyun .get_link_ext_state = mlxsw_sp_port_get_link_ext_state,
1069*4882a593Smuzhiyun .get_pauseparam = mlxsw_sp_port_get_pauseparam,
1070*4882a593Smuzhiyun .set_pauseparam = mlxsw_sp_port_set_pauseparam,
1071*4882a593Smuzhiyun .get_strings = mlxsw_sp_port_get_strings,
1072*4882a593Smuzhiyun .set_phys_id = mlxsw_sp_port_set_phys_id,
1073*4882a593Smuzhiyun .get_ethtool_stats = mlxsw_sp_port_get_stats,
1074*4882a593Smuzhiyun .get_sset_count = mlxsw_sp_port_get_sset_count,
1075*4882a593Smuzhiyun .get_link_ksettings = mlxsw_sp_port_get_link_ksettings,
1076*4882a593Smuzhiyun .set_link_ksettings = mlxsw_sp_port_set_link_ksettings,
1077*4882a593Smuzhiyun .get_module_info = mlxsw_sp_get_module_info,
1078*4882a593Smuzhiyun .get_module_eeprom = mlxsw_sp_get_module_eeprom,
1079*4882a593Smuzhiyun .get_ts_info = mlxsw_sp_get_ts_info,
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun struct mlxsw_sp1_port_link_mode {
1083*4882a593Smuzhiyun enum ethtool_link_mode_bit_indices mask_ethtool;
1084*4882a593Smuzhiyun u32 mask;
1085*4882a593Smuzhiyun u32 speed;
1086*4882a593Smuzhiyun };
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun static const struct mlxsw_sp1_port_link_mode mlxsw_sp1_port_link_mode[] = {
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_SGMII |
1091*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX,
1092*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_1000baseKX_Full_BIT,
1093*4882a593Smuzhiyun .speed = SPEED_1000,
1094*4882a593Smuzhiyun },
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CX4 |
1097*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4,
1098*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_10000baseKX4_Full_BIT,
1099*4882a593Smuzhiyun .speed = SPEED_10000,
1100*4882a593Smuzhiyun },
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
1103*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
1104*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
1105*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_10GBASE_ER_LR,
1106*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_10000baseKR_Full_BIT,
1107*4882a593Smuzhiyun .speed = SPEED_10000,
1108*4882a593Smuzhiyun },
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4,
1111*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_40000baseCR4_Full_BIT,
1112*4882a593Smuzhiyun .speed = SPEED_40000,
1113*4882a593Smuzhiyun },
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4,
1116*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_40000baseKR4_Full_BIT,
1117*4882a593Smuzhiyun .speed = SPEED_40000,
1118*4882a593Smuzhiyun },
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4,
1121*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_40000baseSR4_Full_BIT,
1122*4882a593Smuzhiyun .speed = SPEED_40000,
1123*4882a593Smuzhiyun },
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_40GBASE_LR4_ER4,
1126*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_40000baseLR4_Full_BIT,
1127*4882a593Smuzhiyun .speed = SPEED_40000,
1128*4882a593Smuzhiyun },
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_25GBASE_CR,
1131*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_25000baseCR_Full_BIT,
1132*4882a593Smuzhiyun .speed = SPEED_25000,
1133*4882a593Smuzhiyun },
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_25GBASE_KR,
1136*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_25000baseKR_Full_BIT,
1137*4882a593Smuzhiyun .speed = SPEED_25000,
1138*4882a593Smuzhiyun },
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_25GBASE_SR,
1141*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_25000baseSR_Full_BIT,
1142*4882a593Smuzhiyun .speed = SPEED_25000,
1143*4882a593Smuzhiyun },
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_50GBASE_CR2,
1146*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_50000baseCR2_Full_BIT,
1147*4882a593Smuzhiyun .speed = SPEED_50000,
1148*4882a593Smuzhiyun },
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_50GBASE_KR2,
1151*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_50000baseKR2_Full_BIT,
1152*4882a593Smuzhiyun .speed = SPEED_50000,
1153*4882a593Smuzhiyun },
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_50GBASE_SR2,
1156*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_50000baseSR2_Full_BIT,
1157*4882a593Smuzhiyun .speed = SPEED_50000,
1158*4882a593Smuzhiyun },
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_100GBASE_CR4,
1161*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_100000baseCR4_Full_BIT,
1162*4882a593Smuzhiyun .speed = SPEED_100000,
1163*4882a593Smuzhiyun },
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4,
1166*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_100000baseSR4_Full_BIT,
1167*4882a593Smuzhiyun .speed = SPEED_100000,
1168*4882a593Smuzhiyun },
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4,
1171*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_100000baseKR4_Full_BIT,
1172*4882a593Smuzhiyun .speed = SPEED_100000,
1173*4882a593Smuzhiyun },
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_ETH_SPEED_100GBASE_LR4_ER4,
1176*4882a593Smuzhiyun .mask_ethtool = ETHTOOL_LINK_MODE_100000baseLR4_ER4_Full_BIT,
1177*4882a593Smuzhiyun .speed = SPEED_100000,
1178*4882a593Smuzhiyun },
1179*4882a593Smuzhiyun };
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun #define MLXSW_SP1_PORT_LINK_MODE_LEN ARRAY_SIZE(mlxsw_sp1_port_link_mode)
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun static void
mlxsw_sp1_from_ptys_supported_port(struct mlxsw_sp * mlxsw_sp,u32 ptys_eth_proto,struct ethtool_link_ksettings * cmd)1184*4882a593Smuzhiyun mlxsw_sp1_from_ptys_supported_port(struct mlxsw_sp *mlxsw_sp,
1185*4882a593Smuzhiyun u32 ptys_eth_proto,
1186*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_CR |
1189*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_10GBASE_SR |
1190*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_40GBASE_CR4 |
1191*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_40GBASE_SR4 |
1192*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_100GBASE_SR4 |
1193*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_SGMII))
1194*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode(cmd, supported, FIBRE);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun if (ptys_eth_proto & (MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KR |
1197*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_10GBASE_KX4 |
1198*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_40GBASE_KR4 |
1199*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_100GBASE_KR4 |
1200*4882a593Smuzhiyun MLXSW_REG_PTYS_ETH_SPEED_1000BASE_KX))
1201*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode(cmd, supported, Backplane);
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun static void
mlxsw_sp1_from_ptys_link(struct mlxsw_sp * mlxsw_sp,u32 ptys_eth_proto,u8 width,unsigned long * mode)1205*4882a593Smuzhiyun mlxsw_sp1_from_ptys_link(struct mlxsw_sp *mlxsw_sp, u32 ptys_eth_proto,
1206*4882a593Smuzhiyun u8 width, unsigned long *mode)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun int i;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP1_PORT_LINK_MODE_LEN; i++) {
1211*4882a593Smuzhiyun if (ptys_eth_proto & mlxsw_sp1_port_link_mode[i].mask)
1212*4882a593Smuzhiyun __set_bit(mlxsw_sp1_port_link_mode[i].mask_ethtool,
1213*4882a593Smuzhiyun mode);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun static u32
mlxsw_sp1_from_ptys_speed(struct mlxsw_sp * mlxsw_sp,u32 ptys_eth_proto)1218*4882a593Smuzhiyun mlxsw_sp1_from_ptys_speed(struct mlxsw_sp *mlxsw_sp, u32 ptys_eth_proto)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun int i;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP1_PORT_LINK_MODE_LEN; i++) {
1223*4882a593Smuzhiyun if (ptys_eth_proto & mlxsw_sp1_port_link_mode[i].mask)
1224*4882a593Smuzhiyun return mlxsw_sp1_port_link_mode[i].speed;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun return SPEED_UNKNOWN;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun static void
mlxsw_sp1_from_ptys_speed_duplex(struct mlxsw_sp * mlxsw_sp,bool carrier_ok,u32 ptys_eth_proto,struct ethtool_link_ksettings * cmd)1231*4882a593Smuzhiyun mlxsw_sp1_from_ptys_speed_duplex(struct mlxsw_sp *mlxsw_sp, bool carrier_ok,
1232*4882a593Smuzhiyun u32 ptys_eth_proto,
1233*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1234*4882a593Smuzhiyun {
1235*4882a593Smuzhiyun cmd->base.speed = SPEED_UNKNOWN;
1236*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_UNKNOWN;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun if (!carrier_ok)
1239*4882a593Smuzhiyun return;
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun cmd->base.speed = mlxsw_sp1_from_ptys_speed(mlxsw_sp, ptys_eth_proto);
1242*4882a593Smuzhiyun if (cmd->base.speed != SPEED_UNKNOWN)
1243*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_FULL;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
mlxsw_sp1_ptys_max_speed(struct mlxsw_sp_port * mlxsw_sp_port,u32 * p_max_speed)1246*4882a593Smuzhiyun static int mlxsw_sp1_ptys_max_speed(struct mlxsw_sp_port *mlxsw_sp_port, u32 *p_max_speed)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun u32 eth_proto_cap;
1249*4882a593Smuzhiyun u32 max_speed = 0;
1250*4882a593Smuzhiyun int err;
1251*4882a593Smuzhiyun int i;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun err = mlxsw_sp_port_ptys_query(mlxsw_sp_port, ð_proto_cap, NULL, NULL, NULL);
1254*4882a593Smuzhiyun if (err)
1255*4882a593Smuzhiyun return err;
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP1_PORT_LINK_MODE_LEN; i++) {
1258*4882a593Smuzhiyun if ((eth_proto_cap & mlxsw_sp1_port_link_mode[i].mask) &&
1259*4882a593Smuzhiyun mlxsw_sp1_port_link_mode[i].speed > max_speed)
1260*4882a593Smuzhiyun max_speed = mlxsw_sp1_port_link_mode[i].speed;
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun *p_max_speed = max_speed;
1264*4882a593Smuzhiyun return 0;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun static u32
mlxsw_sp1_to_ptys_advert_link(struct mlxsw_sp * mlxsw_sp,u8 width,const struct ethtool_link_ksettings * cmd)1268*4882a593Smuzhiyun mlxsw_sp1_to_ptys_advert_link(struct mlxsw_sp *mlxsw_sp, u8 width,
1269*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun u32 ptys_proto = 0;
1272*4882a593Smuzhiyun int i;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP1_PORT_LINK_MODE_LEN; i++) {
1275*4882a593Smuzhiyun if (test_bit(mlxsw_sp1_port_link_mode[i].mask_ethtool,
1276*4882a593Smuzhiyun cmd->link_modes.advertising))
1277*4882a593Smuzhiyun ptys_proto |= mlxsw_sp1_port_link_mode[i].mask;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun return ptys_proto;
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun
mlxsw_sp1_to_ptys_speed(struct mlxsw_sp * mlxsw_sp,u8 width,u32 speed)1282*4882a593Smuzhiyun static u32 mlxsw_sp1_to_ptys_speed(struct mlxsw_sp *mlxsw_sp, u8 width,
1283*4882a593Smuzhiyun u32 speed)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun u32 ptys_proto = 0;
1286*4882a593Smuzhiyun int i;
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP1_PORT_LINK_MODE_LEN; i++) {
1289*4882a593Smuzhiyun if (speed == mlxsw_sp1_port_link_mode[i].speed)
1290*4882a593Smuzhiyun ptys_proto |= mlxsw_sp1_port_link_mode[i].mask;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun return ptys_proto;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun static void
mlxsw_sp1_reg_ptys_eth_pack(struct mlxsw_sp * mlxsw_sp,char * payload,u8 local_port,u32 proto_admin,bool autoneg)1296*4882a593Smuzhiyun mlxsw_sp1_reg_ptys_eth_pack(struct mlxsw_sp *mlxsw_sp, char *payload,
1297*4882a593Smuzhiyun u8 local_port, u32 proto_admin, bool autoneg)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun mlxsw_reg_ptys_eth_pack(payload, local_port, proto_admin, autoneg);
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun static void
mlxsw_sp1_reg_ptys_eth_unpack(struct mlxsw_sp * mlxsw_sp,char * payload,u32 * p_eth_proto_cap,u32 * p_eth_proto_admin,u32 * p_eth_proto_oper)1303*4882a593Smuzhiyun mlxsw_sp1_reg_ptys_eth_unpack(struct mlxsw_sp *mlxsw_sp, char *payload,
1304*4882a593Smuzhiyun u32 *p_eth_proto_cap, u32 *p_eth_proto_admin,
1305*4882a593Smuzhiyun u32 *p_eth_proto_oper)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun mlxsw_reg_ptys_eth_unpack(payload, p_eth_proto_cap, p_eth_proto_admin,
1308*4882a593Smuzhiyun p_eth_proto_oper);
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun
mlxsw_sp1_ptys_proto_cap_masked_get(u32 eth_proto_cap)1311*4882a593Smuzhiyun static u32 mlxsw_sp1_ptys_proto_cap_masked_get(u32 eth_proto_cap)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun u32 ptys_proto_cap_masked = 0;
1314*4882a593Smuzhiyun int i;
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP1_PORT_LINK_MODE_LEN; i++) {
1317*4882a593Smuzhiyun if (mlxsw_sp1_port_link_mode[i].mask & eth_proto_cap)
1318*4882a593Smuzhiyun ptys_proto_cap_masked |=
1319*4882a593Smuzhiyun mlxsw_sp1_port_link_mode[i].mask;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun return ptys_proto_cap_masked;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun const struct mlxsw_sp_port_type_speed_ops mlxsw_sp1_port_type_speed_ops = {
1326*4882a593Smuzhiyun .from_ptys_supported_port = mlxsw_sp1_from_ptys_supported_port,
1327*4882a593Smuzhiyun .from_ptys_link = mlxsw_sp1_from_ptys_link,
1328*4882a593Smuzhiyun .from_ptys_speed = mlxsw_sp1_from_ptys_speed,
1329*4882a593Smuzhiyun .from_ptys_speed_duplex = mlxsw_sp1_from_ptys_speed_duplex,
1330*4882a593Smuzhiyun .ptys_max_speed = mlxsw_sp1_ptys_max_speed,
1331*4882a593Smuzhiyun .to_ptys_advert_link = mlxsw_sp1_to_ptys_advert_link,
1332*4882a593Smuzhiyun .to_ptys_speed = mlxsw_sp1_to_ptys_speed,
1333*4882a593Smuzhiyun .reg_ptys_eth_pack = mlxsw_sp1_reg_ptys_eth_pack,
1334*4882a593Smuzhiyun .reg_ptys_eth_unpack = mlxsw_sp1_reg_ptys_eth_unpack,
1335*4882a593Smuzhiyun .ptys_proto_cap_masked_get = mlxsw_sp1_ptys_proto_cap_masked_get,
1336*4882a593Smuzhiyun };
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun static const enum ethtool_link_mode_bit_indices
1339*4882a593Smuzhiyun mlxsw_sp2_mask_ethtool_sgmii_100m[] = {
1340*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100baseT_Full_BIT,
1341*4882a593Smuzhiyun };
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun #define MLXSW_SP2_MASK_ETHTOOL_SGMII_100M_LEN \
1344*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp2_mask_ethtool_sgmii_100m)
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun static const enum ethtool_link_mode_bit_indices
1347*4882a593Smuzhiyun mlxsw_sp2_mask_ethtool_1000base_x_sgmii[] = {
1348*4882a593Smuzhiyun ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
1349*4882a593Smuzhiyun ETHTOOL_LINK_MODE_1000baseKX_Full_BIT,
1350*4882a593Smuzhiyun };
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun #define MLXSW_SP2_MASK_ETHTOOL_1000BASE_X_SGMII_LEN \
1353*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp2_mask_ethtool_1000base_x_sgmii)
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun static const enum ethtool_link_mode_bit_indices
1356*4882a593Smuzhiyun mlxsw_sp2_mask_ethtool_5gbase_r[] = {
1357*4882a593Smuzhiyun ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
1358*4882a593Smuzhiyun };
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun #define MLXSW_SP2_MASK_ETHTOOL_5GBASE_R_LEN \
1361*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp2_mask_ethtool_5gbase_r)
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun static const enum ethtool_link_mode_bit_indices
1364*4882a593Smuzhiyun mlxsw_sp2_mask_ethtool_xfi_xaui_1_10g[] = {
1365*4882a593Smuzhiyun ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
1366*4882a593Smuzhiyun ETHTOOL_LINK_MODE_10000baseKR_Full_BIT,
1367*4882a593Smuzhiyun ETHTOOL_LINK_MODE_10000baseR_FEC_BIT,
1368*4882a593Smuzhiyun ETHTOOL_LINK_MODE_10000baseCR_Full_BIT,
1369*4882a593Smuzhiyun ETHTOOL_LINK_MODE_10000baseSR_Full_BIT,
1370*4882a593Smuzhiyun ETHTOOL_LINK_MODE_10000baseLR_Full_BIT,
1371*4882a593Smuzhiyun ETHTOOL_LINK_MODE_10000baseER_Full_BIT,
1372*4882a593Smuzhiyun };
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun #define MLXSW_SP2_MASK_ETHTOOL_XFI_XAUI_1_10G_LEN \
1375*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp2_mask_ethtool_xfi_xaui_1_10g)
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun static const enum ethtool_link_mode_bit_indices
1378*4882a593Smuzhiyun mlxsw_sp2_mask_ethtool_xlaui_4_xlppi_4_40g[] = {
1379*4882a593Smuzhiyun ETHTOOL_LINK_MODE_40000baseKR4_Full_BIT,
1380*4882a593Smuzhiyun ETHTOOL_LINK_MODE_40000baseCR4_Full_BIT,
1381*4882a593Smuzhiyun ETHTOOL_LINK_MODE_40000baseSR4_Full_BIT,
1382*4882a593Smuzhiyun ETHTOOL_LINK_MODE_40000baseLR4_Full_BIT,
1383*4882a593Smuzhiyun };
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun #define MLXSW_SP2_MASK_ETHTOOL_XLAUI_4_XLPPI_4_40G_LEN \
1386*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp2_mask_ethtool_xlaui_4_xlppi_4_40g)
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun static const enum ethtool_link_mode_bit_indices
1389*4882a593Smuzhiyun mlxsw_sp2_mask_ethtool_25gaui_1_25gbase_cr_kr[] = {
1390*4882a593Smuzhiyun ETHTOOL_LINK_MODE_25000baseCR_Full_BIT,
1391*4882a593Smuzhiyun ETHTOOL_LINK_MODE_25000baseKR_Full_BIT,
1392*4882a593Smuzhiyun ETHTOOL_LINK_MODE_25000baseSR_Full_BIT,
1393*4882a593Smuzhiyun };
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun #define MLXSW_SP2_MASK_ETHTOOL_25GAUI_1_25GBASE_CR_KR_LEN \
1396*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp2_mask_ethtool_25gaui_1_25gbase_cr_kr)
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun static const enum ethtool_link_mode_bit_indices
1399*4882a593Smuzhiyun mlxsw_sp2_mask_ethtool_50gaui_2_laui_2_50gbase_cr2_kr2[] = {
1400*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseCR2_Full_BIT,
1401*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseKR2_Full_BIT,
1402*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseSR2_Full_BIT,
1403*4882a593Smuzhiyun };
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun #define MLXSW_SP2_MASK_ETHTOOL_50GAUI_2_LAUI_2_50GBASE_CR2_KR2_LEN \
1406*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp2_mask_ethtool_50gaui_2_laui_2_50gbase_cr2_kr2)
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun static const enum ethtool_link_mode_bit_indices
1409*4882a593Smuzhiyun mlxsw_sp2_mask_ethtool_50gaui_1_laui_1_50gbase_cr_kr[] = {
1410*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseKR_Full_BIT,
1411*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseSR_Full_BIT,
1412*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseCR_Full_BIT,
1413*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseLR_ER_FR_Full_BIT,
1414*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseDR_Full_BIT,
1415*4882a593Smuzhiyun };
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun #define MLXSW_SP2_MASK_ETHTOOL_50GAUI_1_LAUI_1_50GBASE_CR_KR_LEN \
1418*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp2_mask_ethtool_50gaui_1_laui_1_50gbase_cr_kr)
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun static const enum ethtool_link_mode_bit_indices
1421*4882a593Smuzhiyun mlxsw_sp2_mask_ethtool_caui_4_100gbase_cr4_kr4[] = {
1422*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseKR4_Full_BIT,
1423*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseSR4_Full_BIT,
1424*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseCR4_Full_BIT,
1425*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseLR4_ER4_Full_BIT,
1426*4882a593Smuzhiyun };
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun #define MLXSW_SP2_MASK_ETHTOOL_CAUI_4_100GBASE_CR4_KR4_LEN \
1429*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp2_mask_ethtool_caui_4_100gbase_cr4_kr4)
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun static const enum ethtool_link_mode_bit_indices
1432*4882a593Smuzhiyun mlxsw_sp2_mask_ethtool_100gaui_2_100gbase_cr2_kr2[] = {
1433*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseKR2_Full_BIT,
1434*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseSR2_Full_BIT,
1435*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseCR2_Full_BIT,
1436*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseLR2_ER2_FR2_Full_BIT,
1437*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseDR2_Full_BIT,
1438*4882a593Smuzhiyun };
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun #define MLXSW_SP2_MASK_ETHTOOL_100GAUI_2_100GBASE_CR2_KR2_LEN \
1441*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp2_mask_ethtool_100gaui_2_100gbase_cr2_kr2)
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun static const enum ethtool_link_mode_bit_indices
1444*4882a593Smuzhiyun mlxsw_sp2_mask_ethtool_200gaui_4_200gbase_cr4_kr4[] = {
1445*4882a593Smuzhiyun ETHTOOL_LINK_MODE_200000baseKR4_Full_BIT,
1446*4882a593Smuzhiyun ETHTOOL_LINK_MODE_200000baseSR4_Full_BIT,
1447*4882a593Smuzhiyun ETHTOOL_LINK_MODE_200000baseLR4_ER4_FR4_Full_BIT,
1448*4882a593Smuzhiyun ETHTOOL_LINK_MODE_200000baseDR4_Full_BIT,
1449*4882a593Smuzhiyun ETHTOOL_LINK_MODE_200000baseCR4_Full_BIT,
1450*4882a593Smuzhiyun };
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun #define MLXSW_SP2_MASK_ETHTOOL_200GAUI_4_200GBASE_CR4_KR4_LEN \
1453*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp2_mask_ethtool_200gaui_4_200gbase_cr4_kr4)
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun static const enum ethtool_link_mode_bit_indices
1456*4882a593Smuzhiyun mlxsw_sp2_mask_ethtool_400gaui_8[] = {
1457*4882a593Smuzhiyun ETHTOOL_LINK_MODE_400000baseKR8_Full_BIT,
1458*4882a593Smuzhiyun ETHTOOL_LINK_MODE_400000baseSR8_Full_BIT,
1459*4882a593Smuzhiyun ETHTOOL_LINK_MODE_400000baseLR8_ER8_FR8_Full_BIT,
1460*4882a593Smuzhiyun ETHTOOL_LINK_MODE_400000baseDR8_Full_BIT,
1461*4882a593Smuzhiyun ETHTOOL_LINK_MODE_400000baseCR8_Full_BIT,
1462*4882a593Smuzhiyun };
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun #define MLXSW_SP2_MASK_ETHTOOL_400GAUI_8_LEN \
1465*4882a593Smuzhiyun ARRAY_SIZE(mlxsw_sp2_mask_ethtool_400gaui_8)
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun #define MLXSW_SP_PORT_MASK_WIDTH_1X BIT(0)
1468*4882a593Smuzhiyun #define MLXSW_SP_PORT_MASK_WIDTH_2X BIT(1)
1469*4882a593Smuzhiyun #define MLXSW_SP_PORT_MASK_WIDTH_4X BIT(2)
1470*4882a593Smuzhiyun #define MLXSW_SP_PORT_MASK_WIDTH_8X BIT(3)
1471*4882a593Smuzhiyun
mlxsw_sp_port_mask_width_get(u8 width)1472*4882a593Smuzhiyun static u8 mlxsw_sp_port_mask_width_get(u8 width)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun switch (width) {
1475*4882a593Smuzhiyun case 1:
1476*4882a593Smuzhiyun return MLXSW_SP_PORT_MASK_WIDTH_1X;
1477*4882a593Smuzhiyun case 2:
1478*4882a593Smuzhiyun return MLXSW_SP_PORT_MASK_WIDTH_2X;
1479*4882a593Smuzhiyun case 4:
1480*4882a593Smuzhiyun return MLXSW_SP_PORT_MASK_WIDTH_4X;
1481*4882a593Smuzhiyun case 8:
1482*4882a593Smuzhiyun return MLXSW_SP_PORT_MASK_WIDTH_8X;
1483*4882a593Smuzhiyun default:
1484*4882a593Smuzhiyun WARN_ON_ONCE(1);
1485*4882a593Smuzhiyun return 0;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun struct mlxsw_sp2_port_link_mode {
1490*4882a593Smuzhiyun const enum ethtool_link_mode_bit_indices *mask_ethtool;
1491*4882a593Smuzhiyun int m_ethtool_len;
1492*4882a593Smuzhiyun u32 mask;
1493*4882a593Smuzhiyun u32 speed;
1494*4882a593Smuzhiyun u8 mask_width;
1495*4882a593Smuzhiyun };
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun static const struct mlxsw_sp2_port_link_mode mlxsw_sp2_port_link_mode[] = {
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_SGMII_100M,
1500*4882a593Smuzhiyun .mask_ethtool = mlxsw_sp2_mask_ethtool_sgmii_100m,
1501*4882a593Smuzhiyun .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_SGMII_100M_LEN,
1502*4882a593Smuzhiyun .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X |
1503*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_2X |
1504*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_4X |
1505*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_8X,
1506*4882a593Smuzhiyun .speed = SPEED_100,
1507*4882a593Smuzhiyun },
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_1000BASE_X_SGMII,
1510*4882a593Smuzhiyun .mask_ethtool = mlxsw_sp2_mask_ethtool_1000base_x_sgmii,
1511*4882a593Smuzhiyun .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_1000BASE_X_SGMII_LEN,
1512*4882a593Smuzhiyun .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X |
1513*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_2X |
1514*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_4X |
1515*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_8X,
1516*4882a593Smuzhiyun .speed = SPEED_1000,
1517*4882a593Smuzhiyun },
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_5GBASE_R,
1520*4882a593Smuzhiyun .mask_ethtool = mlxsw_sp2_mask_ethtool_5gbase_r,
1521*4882a593Smuzhiyun .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_5GBASE_R_LEN,
1522*4882a593Smuzhiyun .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X |
1523*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_2X |
1524*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_4X |
1525*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_8X,
1526*4882a593Smuzhiyun .speed = SPEED_5000,
1527*4882a593Smuzhiyun },
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_XFI_XAUI_1_10G,
1530*4882a593Smuzhiyun .mask_ethtool = mlxsw_sp2_mask_ethtool_xfi_xaui_1_10g,
1531*4882a593Smuzhiyun .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_XFI_XAUI_1_10G_LEN,
1532*4882a593Smuzhiyun .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X |
1533*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_2X |
1534*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_4X |
1535*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_8X,
1536*4882a593Smuzhiyun .speed = SPEED_10000,
1537*4882a593Smuzhiyun },
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_XLAUI_4_XLPPI_4_40G,
1540*4882a593Smuzhiyun .mask_ethtool = mlxsw_sp2_mask_ethtool_xlaui_4_xlppi_4_40g,
1541*4882a593Smuzhiyun .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_XLAUI_4_XLPPI_4_40G_LEN,
1542*4882a593Smuzhiyun .mask_width = MLXSW_SP_PORT_MASK_WIDTH_4X |
1543*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_8X,
1544*4882a593Smuzhiyun .speed = SPEED_40000,
1545*4882a593Smuzhiyun },
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_25GAUI_1_25GBASE_CR_KR,
1548*4882a593Smuzhiyun .mask_ethtool = mlxsw_sp2_mask_ethtool_25gaui_1_25gbase_cr_kr,
1549*4882a593Smuzhiyun .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_25GAUI_1_25GBASE_CR_KR_LEN,
1550*4882a593Smuzhiyun .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X |
1551*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_2X |
1552*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_4X |
1553*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_8X,
1554*4882a593Smuzhiyun .speed = SPEED_25000,
1555*4882a593Smuzhiyun },
1556*4882a593Smuzhiyun {
1557*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_50GAUI_2_LAUI_2_50GBASE_CR2_KR2,
1558*4882a593Smuzhiyun .mask_ethtool = mlxsw_sp2_mask_ethtool_50gaui_2_laui_2_50gbase_cr2_kr2,
1559*4882a593Smuzhiyun .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_50GAUI_2_LAUI_2_50GBASE_CR2_KR2_LEN,
1560*4882a593Smuzhiyun .mask_width = MLXSW_SP_PORT_MASK_WIDTH_2X |
1561*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_4X |
1562*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_8X,
1563*4882a593Smuzhiyun .speed = SPEED_50000,
1564*4882a593Smuzhiyun },
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_50GAUI_1_LAUI_1_50GBASE_CR_KR,
1567*4882a593Smuzhiyun .mask_ethtool = mlxsw_sp2_mask_ethtool_50gaui_1_laui_1_50gbase_cr_kr,
1568*4882a593Smuzhiyun .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_50GAUI_1_LAUI_1_50GBASE_CR_KR_LEN,
1569*4882a593Smuzhiyun .mask_width = MLXSW_SP_PORT_MASK_WIDTH_1X,
1570*4882a593Smuzhiyun .speed = SPEED_50000,
1571*4882a593Smuzhiyun },
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_CAUI_4_100GBASE_CR4_KR4,
1574*4882a593Smuzhiyun .mask_ethtool = mlxsw_sp2_mask_ethtool_caui_4_100gbase_cr4_kr4,
1575*4882a593Smuzhiyun .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_CAUI_4_100GBASE_CR4_KR4_LEN,
1576*4882a593Smuzhiyun .mask_width = MLXSW_SP_PORT_MASK_WIDTH_4X |
1577*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_8X,
1578*4882a593Smuzhiyun .speed = SPEED_100000,
1579*4882a593Smuzhiyun },
1580*4882a593Smuzhiyun {
1581*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_100GAUI_2_100GBASE_CR2_KR2,
1582*4882a593Smuzhiyun .mask_ethtool = mlxsw_sp2_mask_ethtool_100gaui_2_100gbase_cr2_kr2,
1583*4882a593Smuzhiyun .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_100GAUI_2_100GBASE_CR2_KR2_LEN,
1584*4882a593Smuzhiyun .mask_width = MLXSW_SP_PORT_MASK_WIDTH_2X,
1585*4882a593Smuzhiyun .speed = SPEED_100000,
1586*4882a593Smuzhiyun },
1587*4882a593Smuzhiyun {
1588*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_200GAUI_4_200GBASE_CR4_KR4,
1589*4882a593Smuzhiyun .mask_ethtool = mlxsw_sp2_mask_ethtool_200gaui_4_200gbase_cr4_kr4,
1590*4882a593Smuzhiyun .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_200GAUI_4_200GBASE_CR4_KR4_LEN,
1591*4882a593Smuzhiyun .mask_width = MLXSW_SP_PORT_MASK_WIDTH_4X |
1592*4882a593Smuzhiyun MLXSW_SP_PORT_MASK_WIDTH_8X,
1593*4882a593Smuzhiyun .speed = SPEED_200000,
1594*4882a593Smuzhiyun },
1595*4882a593Smuzhiyun {
1596*4882a593Smuzhiyun .mask = MLXSW_REG_PTYS_EXT_ETH_SPEED_400GAUI_8,
1597*4882a593Smuzhiyun .mask_ethtool = mlxsw_sp2_mask_ethtool_400gaui_8,
1598*4882a593Smuzhiyun .m_ethtool_len = MLXSW_SP2_MASK_ETHTOOL_400GAUI_8_LEN,
1599*4882a593Smuzhiyun .mask_width = MLXSW_SP_PORT_MASK_WIDTH_8X,
1600*4882a593Smuzhiyun .speed = SPEED_400000,
1601*4882a593Smuzhiyun },
1602*4882a593Smuzhiyun };
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun #define MLXSW_SP2_PORT_LINK_MODE_LEN ARRAY_SIZE(mlxsw_sp2_port_link_mode)
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun static void
mlxsw_sp2_from_ptys_supported_port(struct mlxsw_sp * mlxsw_sp,u32 ptys_eth_proto,struct ethtool_link_ksettings * cmd)1607*4882a593Smuzhiyun mlxsw_sp2_from_ptys_supported_port(struct mlxsw_sp *mlxsw_sp,
1608*4882a593Smuzhiyun u32 ptys_eth_proto,
1609*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode(cmd, supported, FIBRE);
1612*4882a593Smuzhiyun ethtool_link_ksettings_add_link_mode(cmd, supported, Backplane);
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun static void
mlxsw_sp2_set_bit_ethtool(const struct mlxsw_sp2_port_link_mode * link_mode,unsigned long * mode)1616*4882a593Smuzhiyun mlxsw_sp2_set_bit_ethtool(const struct mlxsw_sp2_port_link_mode *link_mode,
1617*4882a593Smuzhiyun unsigned long *mode)
1618*4882a593Smuzhiyun {
1619*4882a593Smuzhiyun int i;
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun for (i = 0; i < link_mode->m_ethtool_len; i++)
1622*4882a593Smuzhiyun __set_bit(link_mode->mask_ethtool[i], mode);
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun static void
mlxsw_sp2_from_ptys_link(struct mlxsw_sp * mlxsw_sp,u32 ptys_eth_proto,u8 width,unsigned long * mode)1626*4882a593Smuzhiyun mlxsw_sp2_from_ptys_link(struct mlxsw_sp *mlxsw_sp, u32 ptys_eth_proto,
1627*4882a593Smuzhiyun u8 width, unsigned long *mode)
1628*4882a593Smuzhiyun {
1629*4882a593Smuzhiyun u8 mask_width = mlxsw_sp_port_mask_width_get(width);
1630*4882a593Smuzhiyun int i;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP2_PORT_LINK_MODE_LEN; i++) {
1633*4882a593Smuzhiyun if ((ptys_eth_proto & mlxsw_sp2_port_link_mode[i].mask) &&
1634*4882a593Smuzhiyun (mask_width & mlxsw_sp2_port_link_mode[i].mask_width))
1635*4882a593Smuzhiyun mlxsw_sp2_set_bit_ethtool(&mlxsw_sp2_port_link_mode[i],
1636*4882a593Smuzhiyun mode);
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun static u32
mlxsw_sp2_from_ptys_speed(struct mlxsw_sp * mlxsw_sp,u32 ptys_eth_proto)1641*4882a593Smuzhiyun mlxsw_sp2_from_ptys_speed(struct mlxsw_sp *mlxsw_sp, u32 ptys_eth_proto)
1642*4882a593Smuzhiyun {
1643*4882a593Smuzhiyun int i;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP2_PORT_LINK_MODE_LEN; i++) {
1646*4882a593Smuzhiyun if (ptys_eth_proto & mlxsw_sp2_port_link_mode[i].mask)
1647*4882a593Smuzhiyun return mlxsw_sp2_port_link_mode[i].speed;
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun return SPEED_UNKNOWN;
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun static void
mlxsw_sp2_from_ptys_speed_duplex(struct mlxsw_sp * mlxsw_sp,bool carrier_ok,u32 ptys_eth_proto,struct ethtool_link_ksettings * cmd)1654*4882a593Smuzhiyun mlxsw_sp2_from_ptys_speed_duplex(struct mlxsw_sp *mlxsw_sp, bool carrier_ok,
1655*4882a593Smuzhiyun u32 ptys_eth_proto,
1656*4882a593Smuzhiyun struct ethtool_link_ksettings *cmd)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun cmd->base.speed = SPEED_UNKNOWN;
1659*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_UNKNOWN;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun if (!carrier_ok)
1662*4882a593Smuzhiyun return;
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun cmd->base.speed = mlxsw_sp2_from_ptys_speed(mlxsw_sp, ptys_eth_proto);
1665*4882a593Smuzhiyun if (cmd->base.speed != SPEED_UNKNOWN)
1666*4882a593Smuzhiyun cmd->base.duplex = DUPLEX_FULL;
1667*4882a593Smuzhiyun }
1668*4882a593Smuzhiyun
mlxsw_sp2_ptys_max_speed(struct mlxsw_sp_port * mlxsw_sp_port,u32 * p_max_speed)1669*4882a593Smuzhiyun static int mlxsw_sp2_ptys_max_speed(struct mlxsw_sp_port *mlxsw_sp_port, u32 *p_max_speed)
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun u32 eth_proto_cap;
1672*4882a593Smuzhiyun u32 max_speed = 0;
1673*4882a593Smuzhiyun int err;
1674*4882a593Smuzhiyun int i;
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun err = mlxsw_sp_port_ptys_query(mlxsw_sp_port, ð_proto_cap, NULL, NULL, NULL);
1677*4882a593Smuzhiyun if (err)
1678*4882a593Smuzhiyun return err;
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP2_PORT_LINK_MODE_LEN; i++) {
1681*4882a593Smuzhiyun if ((eth_proto_cap & mlxsw_sp2_port_link_mode[i].mask) &&
1682*4882a593Smuzhiyun mlxsw_sp2_port_link_mode[i].speed > max_speed)
1683*4882a593Smuzhiyun max_speed = mlxsw_sp2_port_link_mode[i].speed;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun *p_max_speed = max_speed;
1687*4882a593Smuzhiyun return 0;
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun static bool
mlxsw_sp2_test_bit_ethtool(const struct mlxsw_sp2_port_link_mode * link_mode,const unsigned long * mode)1691*4882a593Smuzhiyun mlxsw_sp2_test_bit_ethtool(const struct mlxsw_sp2_port_link_mode *link_mode,
1692*4882a593Smuzhiyun const unsigned long *mode)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun int cnt = 0;
1695*4882a593Smuzhiyun int i;
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun for (i = 0; i < link_mode->m_ethtool_len; i++) {
1698*4882a593Smuzhiyun if (test_bit(link_mode->mask_ethtool[i], mode))
1699*4882a593Smuzhiyun cnt++;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun return cnt == link_mode->m_ethtool_len;
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun static u32
mlxsw_sp2_to_ptys_advert_link(struct mlxsw_sp * mlxsw_sp,u8 width,const struct ethtool_link_ksettings * cmd)1706*4882a593Smuzhiyun mlxsw_sp2_to_ptys_advert_link(struct mlxsw_sp *mlxsw_sp, u8 width,
1707*4882a593Smuzhiyun const struct ethtool_link_ksettings *cmd)
1708*4882a593Smuzhiyun {
1709*4882a593Smuzhiyun u8 mask_width = mlxsw_sp_port_mask_width_get(width);
1710*4882a593Smuzhiyun u32 ptys_proto = 0;
1711*4882a593Smuzhiyun int i;
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP2_PORT_LINK_MODE_LEN; i++) {
1714*4882a593Smuzhiyun if ((mask_width & mlxsw_sp2_port_link_mode[i].mask_width) &&
1715*4882a593Smuzhiyun mlxsw_sp2_test_bit_ethtool(&mlxsw_sp2_port_link_mode[i],
1716*4882a593Smuzhiyun cmd->link_modes.advertising))
1717*4882a593Smuzhiyun ptys_proto |= mlxsw_sp2_port_link_mode[i].mask;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun return ptys_proto;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun
mlxsw_sp2_to_ptys_speed(struct mlxsw_sp * mlxsw_sp,u8 width,u32 speed)1722*4882a593Smuzhiyun static u32 mlxsw_sp2_to_ptys_speed(struct mlxsw_sp *mlxsw_sp,
1723*4882a593Smuzhiyun u8 width, u32 speed)
1724*4882a593Smuzhiyun {
1725*4882a593Smuzhiyun u8 mask_width = mlxsw_sp_port_mask_width_get(width);
1726*4882a593Smuzhiyun u32 ptys_proto = 0;
1727*4882a593Smuzhiyun int i;
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP2_PORT_LINK_MODE_LEN; i++) {
1730*4882a593Smuzhiyun if ((speed == mlxsw_sp2_port_link_mode[i].speed) &&
1731*4882a593Smuzhiyun (mask_width & mlxsw_sp2_port_link_mode[i].mask_width))
1732*4882a593Smuzhiyun ptys_proto |= mlxsw_sp2_port_link_mode[i].mask;
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun return ptys_proto;
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun static void
mlxsw_sp2_reg_ptys_eth_pack(struct mlxsw_sp * mlxsw_sp,char * payload,u8 local_port,u32 proto_admin,bool autoneg)1738*4882a593Smuzhiyun mlxsw_sp2_reg_ptys_eth_pack(struct mlxsw_sp *mlxsw_sp, char *payload,
1739*4882a593Smuzhiyun u8 local_port, u32 proto_admin,
1740*4882a593Smuzhiyun bool autoneg)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun mlxsw_reg_ptys_ext_eth_pack(payload, local_port, proto_admin, autoneg);
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun static void
mlxsw_sp2_reg_ptys_eth_unpack(struct mlxsw_sp * mlxsw_sp,char * payload,u32 * p_eth_proto_cap,u32 * p_eth_proto_admin,u32 * p_eth_proto_oper)1746*4882a593Smuzhiyun mlxsw_sp2_reg_ptys_eth_unpack(struct mlxsw_sp *mlxsw_sp, char *payload,
1747*4882a593Smuzhiyun u32 *p_eth_proto_cap, u32 *p_eth_proto_admin,
1748*4882a593Smuzhiyun u32 *p_eth_proto_oper)
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun mlxsw_reg_ptys_ext_eth_unpack(payload, p_eth_proto_cap,
1751*4882a593Smuzhiyun p_eth_proto_admin, p_eth_proto_oper);
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun
mlxsw_sp2_ptys_proto_cap_masked_get(u32 eth_proto_cap)1754*4882a593Smuzhiyun static u32 mlxsw_sp2_ptys_proto_cap_masked_get(u32 eth_proto_cap)
1755*4882a593Smuzhiyun {
1756*4882a593Smuzhiyun u32 ptys_proto_cap_masked = 0;
1757*4882a593Smuzhiyun int i;
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun for (i = 0; i < MLXSW_SP2_PORT_LINK_MODE_LEN; i++) {
1760*4882a593Smuzhiyun if (mlxsw_sp2_port_link_mode[i].mask & eth_proto_cap)
1761*4882a593Smuzhiyun ptys_proto_cap_masked |=
1762*4882a593Smuzhiyun mlxsw_sp2_port_link_mode[i].mask;
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun return ptys_proto_cap_masked;
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun const struct mlxsw_sp_port_type_speed_ops mlxsw_sp2_port_type_speed_ops = {
1769*4882a593Smuzhiyun .from_ptys_supported_port = mlxsw_sp2_from_ptys_supported_port,
1770*4882a593Smuzhiyun .from_ptys_link = mlxsw_sp2_from_ptys_link,
1771*4882a593Smuzhiyun .from_ptys_speed = mlxsw_sp2_from_ptys_speed,
1772*4882a593Smuzhiyun .from_ptys_speed_duplex = mlxsw_sp2_from_ptys_speed_duplex,
1773*4882a593Smuzhiyun .ptys_max_speed = mlxsw_sp2_ptys_max_speed,
1774*4882a593Smuzhiyun .to_ptys_advert_link = mlxsw_sp2_to_ptys_advert_link,
1775*4882a593Smuzhiyun .to_ptys_speed = mlxsw_sp2_to_ptys_speed,
1776*4882a593Smuzhiyun .reg_ptys_eth_pack = mlxsw_sp2_reg_ptys_eth_pack,
1777*4882a593Smuzhiyun .reg_ptys_eth_unpack = mlxsw_sp2_reg_ptys_eth_unpack,
1778*4882a593Smuzhiyun .ptys_proto_cap_masked_get = mlxsw_sp2_ptys_proto_cap_masked_get,
1779*4882a593Smuzhiyun };
1780