xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/mellanox/mlxsw/pci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: BSD-3-Clause OR GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c) 2015-2018 Mellanox Technologies. All rights reserved */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/export.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/wait.h>
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/skbuff.h>
14*4882a593Smuzhiyun #include <linux/if_vlan.h>
15*4882a593Smuzhiyun #include <linux/log2.h>
16*4882a593Smuzhiyun #include <linux/string.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "pci_hw.h"
19*4882a593Smuzhiyun #include "pci.h"
20*4882a593Smuzhiyun #include "core.h"
21*4882a593Smuzhiyun #include "cmd.h"
22*4882a593Smuzhiyun #include "port.h"
23*4882a593Smuzhiyun #include "resources.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define mlxsw_pci_write32(mlxsw_pci, reg, val) \
26*4882a593Smuzhiyun 	iowrite32be(val, (mlxsw_pci)->hw_addr + (MLXSW_PCI_ ## reg))
27*4882a593Smuzhiyun #define mlxsw_pci_read32(mlxsw_pci, reg) \
28*4882a593Smuzhiyun 	ioread32be((mlxsw_pci)->hw_addr + (MLXSW_PCI_ ## reg))
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun enum mlxsw_pci_queue_type {
31*4882a593Smuzhiyun 	MLXSW_PCI_QUEUE_TYPE_SDQ,
32*4882a593Smuzhiyun 	MLXSW_PCI_QUEUE_TYPE_RDQ,
33*4882a593Smuzhiyun 	MLXSW_PCI_QUEUE_TYPE_CQ,
34*4882a593Smuzhiyun 	MLXSW_PCI_QUEUE_TYPE_EQ,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define MLXSW_PCI_QUEUE_TYPE_COUNT	4
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static const u16 mlxsw_pci_doorbell_type_offset[] = {
40*4882a593Smuzhiyun 	MLXSW_PCI_DOORBELL_SDQ_OFFSET,	/* for type MLXSW_PCI_QUEUE_TYPE_SDQ */
41*4882a593Smuzhiyun 	MLXSW_PCI_DOORBELL_RDQ_OFFSET,	/* for type MLXSW_PCI_QUEUE_TYPE_RDQ */
42*4882a593Smuzhiyun 	MLXSW_PCI_DOORBELL_CQ_OFFSET,	/* for type MLXSW_PCI_QUEUE_TYPE_CQ */
43*4882a593Smuzhiyun 	MLXSW_PCI_DOORBELL_EQ_OFFSET,	/* for type MLXSW_PCI_QUEUE_TYPE_EQ */
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static const u16 mlxsw_pci_doorbell_arm_type_offset[] = {
47*4882a593Smuzhiyun 	0, /* unused */
48*4882a593Smuzhiyun 	0, /* unused */
49*4882a593Smuzhiyun 	MLXSW_PCI_DOORBELL_ARM_CQ_OFFSET, /* for type MLXSW_PCI_QUEUE_TYPE_CQ */
50*4882a593Smuzhiyun 	MLXSW_PCI_DOORBELL_ARM_EQ_OFFSET, /* for type MLXSW_PCI_QUEUE_TYPE_EQ */
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun struct mlxsw_pci_mem_item {
54*4882a593Smuzhiyun 	char *buf;
55*4882a593Smuzhiyun 	dma_addr_t mapaddr;
56*4882a593Smuzhiyun 	size_t size;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun struct mlxsw_pci_queue_elem_info {
60*4882a593Smuzhiyun 	char *elem; /* pointer to actual dma mapped element mem chunk */
61*4882a593Smuzhiyun 	union {
62*4882a593Smuzhiyun 		struct {
63*4882a593Smuzhiyun 			struct sk_buff *skb;
64*4882a593Smuzhiyun 		} sdq;
65*4882a593Smuzhiyun 		struct {
66*4882a593Smuzhiyun 			struct sk_buff *skb;
67*4882a593Smuzhiyun 		} rdq;
68*4882a593Smuzhiyun 	} u;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun struct mlxsw_pci_queue {
72*4882a593Smuzhiyun 	spinlock_t lock; /* for queue accesses */
73*4882a593Smuzhiyun 	struct mlxsw_pci_mem_item mem_item;
74*4882a593Smuzhiyun 	struct mlxsw_pci_queue_elem_info *elem_info;
75*4882a593Smuzhiyun 	u16 producer_counter;
76*4882a593Smuzhiyun 	u16 consumer_counter;
77*4882a593Smuzhiyun 	u16 count; /* number of elements in queue */
78*4882a593Smuzhiyun 	u8 num; /* queue number */
79*4882a593Smuzhiyun 	u8 elem_size; /* size of one element */
80*4882a593Smuzhiyun 	enum mlxsw_pci_queue_type type;
81*4882a593Smuzhiyun 	struct tasklet_struct tasklet; /* queue processing tasklet */
82*4882a593Smuzhiyun 	struct mlxsw_pci *pci;
83*4882a593Smuzhiyun 	union {
84*4882a593Smuzhiyun 		struct {
85*4882a593Smuzhiyun 			u32 comp_sdq_count;
86*4882a593Smuzhiyun 			u32 comp_rdq_count;
87*4882a593Smuzhiyun 			enum mlxsw_pci_cqe_v v;
88*4882a593Smuzhiyun 		} cq;
89*4882a593Smuzhiyun 		struct {
90*4882a593Smuzhiyun 			u32 ev_cmd_count;
91*4882a593Smuzhiyun 			u32 ev_comp_count;
92*4882a593Smuzhiyun 			u32 ev_other_count;
93*4882a593Smuzhiyun 		} eq;
94*4882a593Smuzhiyun 	} u;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun struct mlxsw_pci_queue_type_group {
98*4882a593Smuzhiyun 	struct mlxsw_pci_queue *q;
99*4882a593Smuzhiyun 	u8 count; /* number of queues in group */
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun struct mlxsw_pci {
103*4882a593Smuzhiyun 	struct pci_dev *pdev;
104*4882a593Smuzhiyun 	u8 __iomem *hw_addr;
105*4882a593Smuzhiyun 	u64 free_running_clock_offset;
106*4882a593Smuzhiyun 	struct mlxsw_pci_queue_type_group queues[MLXSW_PCI_QUEUE_TYPE_COUNT];
107*4882a593Smuzhiyun 	u32 doorbell_offset;
108*4882a593Smuzhiyun 	struct mlxsw_core *core;
109*4882a593Smuzhiyun 	struct {
110*4882a593Smuzhiyun 		struct mlxsw_pci_mem_item *items;
111*4882a593Smuzhiyun 		unsigned int count;
112*4882a593Smuzhiyun 	} fw_area;
113*4882a593Smuzhiyun 	struct {
114*4882a593Smuzhiyun 		struct mlxsw_pci_mem_item out_mbox;
115*4882a593Smuzhiyun 		struct mlxsw_pci_mem_item in_mbox;
116*4882a593Smuzhiyun 		struct mutex lock; /* Lock access to command registers */
117*4882a593Smuzhiyun 		bool nopoll;
118*4882a593Smuzhiyun 		wait_queue_head_t wait;
119*4882a593Smuzhiyun 		bool wait_done;
120*4882a593Smuzhiyun 		struct {
121*4882a593Smuzhiyun 			u8 status;
122*4882a593Smuzhiyun 			u64 out_param;
123*4882a593Smuzhiyun 		} comp;
124*4882a593Smuzhiyun 	} cmd;
125*4882a593Smuzhiyun 	struct mlxsw_bus_info bus_info;
126*4882a593Smuzhiyun 	const struct pci_device_id *id;
127*4882a593Smuzhiyun 	enum mlxsw_pci_cqe_v max_cqe_ver; /* Maximal supported CQE version */
128*4882a593Smuzhiyun 	u8 num_sdq_cqs; /* Number of CQs used for SDQs */
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
mlxsw_pci_queue_tasklet_schedule(struct mlxsw_pci_queue * q)131*4882a593Smuzhiyun static void mlxsw_pci_queue_tasklet_schedule(struct mlxsw_pci_queue *q)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	tasklet_schedule(&q->tasklet);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
__mlxsw_pci_queue_elem_get(struct mlxsw_pci_queue * q,size_t elem_size,int elem_index)136*4882a593Smuzhiyun static char *__mlxsw_pci_queue_elem_get(struct mlxsw_pci_queue *q,
137*4882a593Smuzhiyun 					size_t elem_size, int elem_index)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	return q->mem_item.buf + (elem_size * elem_index);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun static struct mlxsw_pci_queue_elem_info *
mlxsw_pci_queue_elem_info_get(struct mlxsw_pci_queue * q,int elem_index)143*4882a593Smuzhiyun mlxsw_pci_queue_elem_info_get(struct mlxsw_pci_queue *q, int elem_index)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	return &q->elem_info[elem_index];
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static struct mlxsw_pci_queue_elem_info *
mlxsw_pci_queue_elem_info_producer_get(struct mlxsw_pci_queue * q)149*4882a593Smuzhiyun mlxsw_pci_queue_elem_info_producer_get(struct mlxsw_pci_queue *q)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	int index = q->producer_counter & (q->count - 1);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	if ((u16) (q->producer_counter - q->consumer_counter) == q->count)
154*4882a593Smuzhiyun 		return NULL;
155*4882a593Smuzhiyun 	return mlxsw_pci_queue_elem_info_get(q, index);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static struct mlxsw_pci_queue_elem_info *
mlxsw_pci_queue_elem_info_consumer_get(struct mlxsw_pci_queue * q)159*4882a593Smuzhiyun mlxsw_pci_queue_elem_info_consumer_get(struct mlxsw_pci_queue *q)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	int index = q->consumer_counter & (q->count - 1);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return mlxsw_pci_queue_elem_info_get(q, index);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
mlxsw_pci_queue_elem_get(struct mlxsw_pci_queue * q,int elem_index)166*4882a593Smuzhiyun static char *mlxsw_pci_queue_elem_get(struct mlxsw_pci_queue *q, int elem_index)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	return mlxsw_pci_queue_elem_info_get(q, elem_index)->elem;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
mlxsw_pci_elem_hw_owned(struct mlxsw_pci_queue * q,bool owner_bit)171*4882a593Smuzhiyun static bool mlxsw_pci_elem_hw_owned(struct mlxsw_pci_queue *q, bool owner_bit)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	return owner_bit != !!(q->consumer_counter & q->count);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static struct mlxsw_pci_queue_type_group *
mlxsw_pci_queue_type_group_get(struct mlxsw_pci * mlxsw_pci,enum mlxsw_pci_queue_type q_type)177*4882a593Smuzhiyun mlxsw_pci_queue_type_group_get(struct mlxsw_pci *mlxsw_pci,
178*4882a593Smuzhiyun 			       enum mlxsw_pci_queue_type q_type)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	return &mlxsw_pci->queues[q_type];
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
__mlxsw_pci_queue_count(struct mlxsw_pci * mlxsw_pci,enum mlxsw_pci_queue_type q_type)183*4882a593Smuzhiyun static u8 __mlxsw_pci_queue_count(struct mlxsw_pci *mlxsw_pci,
184*4882a593Smuzhiyun 				  enum mlxsw_pci_queue_type q_type)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	struct mlxsw_pci_queue_type_group *queue_group;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	queue_group = mlxsw_pci_queue_type_group_get(mlxsw_pci, q_type);
189*4882a593Smuzhiyun 	return queue_group->count;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
mlxsw_pci_sdq_count(struct mlxsw_pci * mlxsw_pci)192*4882a593Smuzhiyun static u8 mlxsw_pci_sdq_count(struct mlxsw_pci *mlxsw_pci)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	return __mlxsw_pci_queue_count(mlxsw_pci, MLXSW_PCI_QUEUE_TYPE_SDQ);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
mlxsw_pci_cq_count(struct mlxsw_pci * mlxsw_pci)197*4882a593Smuzhiyun static u8 mlxsw_pci_cq_count(struct mlxsw_pci *mlxsw_pci)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	return __mlxsw_pci_queue_count(mlxsw_pci, MLXSW_PCI_QUEUE_TYPE_CQ);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static struct mlxsw_pci_queue *
__mlxsw_pci_queue_get(struct mlxsw_pci * mlxsw_pci,enum mlxsw_pci_queue_type q_type,u8 q_num)203*4882a593Smuzhiyun __mlxsw_pci_queue_get(struct mlxsw_pci *mlxsw_pci,
204*4882a593Smuzhiyun 		      enum mlxsw_pci_queue_type q_type, u8 q_num)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	return &mlxsw_pci->queues[q_type].q[q_num];
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
mlxsw_pci_sdq_get(struct mlxsw_pci * mlxsw_pci,u8 q_num)209*4882a593Smuzhiyun static struct mlxsw_pci_queue *mlxsw_pci_sdq_get(struct mlxsw_pci *mlxsw_pci,
210*4882a593Smuzhiyun 						 u8 q_num)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	return __mlxsw_pci_queue_get(mlxsw_pci,
213*4882a593Smuzhiyun 				     MLXSW_PCI_QUEUE_TYPE_SDQ, q_num);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
mlxsw_pci_rdq_get(struct mlxsw_pci * mlxsw_pci,u8 q_num)216*4882a593Smuzhiyun static struct mlxsw_pci_queue *mlxsw_pci_rdq_get(struct mlxsw_pci *mlxsw_pci,
217*4882a593Smuzhiyun 						 u8 q_num)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	return __mlxsw_pci_queue_get(mlxsw_pci,
220*4882a593Smuzhiyun 				     MLXSW_PCI_QUEUE_TYPE_RDQ, q_num);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
mlxsw_pci_cq_get(struct mlxsw_pci * mlxsw_pci,u8 q_num)223*4882a593Smuzhiyun static struct mlxsw_pci_queue *mlxsw_pci_cq_get(struct mlxsw_pci *mlxsw_pci,
224*4882a593Smuzhiyun 						u8 q_num)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	return __mlxsw_pci_queue_get(mlxsw_pci, MLXSW_PCI_QUEUE_TYPE_CQ, q_num);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
mlxsw_pci_eq_get(struct mlxsw_pci * mlxsw_pci,u8 q_num)229*4882a593Smuzhiyun static struct mlxsw_pci_queue *mlxsw_pci_eq_get(struct mlxsw_pci *mlxsw_pci,
230*4882a593Smuzhiyun 						u8 q_num)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	return __mlxsw_pci_queue_get(mlxsw_pci, MLXSW_PCI_QUEUE_TYPE_EQ, q_num);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
__mlxsw_pci_queue_doorbell_set(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q,u16 val)235*4882a593Smuzhiyun static void __mlxsw_pci_queue_doorbell_set(struct mlxsw_pci *mlxsw_pci,
236*4882a593Smuzhiyun 					   struct mlxsw_pci_queue *q,
237*4882a593Smuzhiyun 					   u16 val)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	mlxsw_pci_write32(mlxsw_pci,
240*4882a593Smuzhiyun 			  DOORBELL(mlxsw_pci->doorbell_offset,
241*4882a593Smuzhiyun 				   mlxsw_pci_doorbell_type_offset[q->type],
242*4882a593Smuzhiyun 				   q->num), val);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
__mlxsw_pci_queue_doorbell_arm_set(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q,u16 val)245*4882a593Smuzhiyun static void __mlxsw_pci_queue_doorbell_arm_set(struct mlxsw_pci *mlxsw_pci,
246*4882a593Smuzhiyun 					       struct mlxsw_pci_queue *q,
247*4882a593Smuzhiyun 					       u16 val)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	mlxsw_pci_write32(mlxsw_pci,
250*4882a593Smuzhiyun 			  DOORBELL(mlxsw_pci->doorbell_offset,
251*4882a593Smuzhiyun 				   mlxsw_pci_doorbell_arm_type_offset[q->type],
252*4882a593Smuzhiyun 				   q->num), val);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
mlxsw_pci_queue_doorbell_producer_ring(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)255*4882a593Smuzhiyun static void mlxsw_pci_queue_doorbell_producer_ring(struct mlxsw_pci *mlxsw_pci,
256*4882a593Smuzhiyun 						   struct mlxsw_pci_queue *q)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	wmb(); /* ensure all writes are done before we ring a bell */
259*4882a593Smuzhiyun 	__mlxsw_pci_queue_doorbell_set(mlxsw_pci, q, q->producer_counter);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
mlxsw_pci_queue_doorbell_consumer_ring(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)262*4882a593Smuzhiyun static void mlxsw_pci_queue_doorbell_consumer_ring(struct mlxsw_pci *mlxsw_pci,
263*4882a593Smuzhiyun 						   struct mlxsw_pci_queue *q)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	wmb(); /* ensure all writes are done before we ring a bell */
266*4882a593Smuzhiyun 	__mlxsw_pci_queue_doorbell_set(mlxsw_pci, q,
267*4882a593Smuzhiyun 				       q->consumer_counter + q->count);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static void
mlxsw_pci_queue_doorbell_arm_consumer_ring(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)271*4882a593Smuzhiyun mlxsw_pci_queue_doorbell_arm_consumer_ring(struct mlxsw_pci *mlxsw_pci,
272*4882a593Smuzhiyun 					   struct mlxsw_pci_queue *q)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	wmb(); /* ensure all writes are done before we ring a bell */
275*4882a593Smuzhiyun 	__mlxsw_pci_queue_doorbell_arm_set(mlxsw_pci, q, q->consumer_counter);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
__mlxsw_pci_queue_page_get(struct mlxsw_pci_queue * q,int page_index)278*4882a593Smuzhiyun static dma_addr_t __mlxsw_pci_queue_page_get(struct mlxsw_pci_queue *q,
279*4882a593Smuzhiyun 					     int page_index)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	return q->mem_item.mapaddr + MLXSW_PCI_PAGE_SIZE * page_index;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
mlxsw_pci_sdq_init(struct mlxsw_pci * mlxsw_pci,char * mbox,struct mlxsw_pci_queue * q)284*4882a593Smuzhiyun static int mlxsw_pci_sdq_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
285*4882a593Smuzhiyun 			      struct mlxsw_pci_queue *q)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	int tclass;
288*4882a593Smuzhiyun 	int lp;
289*4882a593Smuzhiyun 	int i;
290*4882a593Smuzhiyun 	int err;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	q->producer_counter = 0;
293*4882a593Smuzhiyun 	q->consumer_counter = 0;
294*4882a593Smuzhiyun 	tclass = q->num == MLXSW_PCI_SDQ_EMAD_INDEX ? MLXSW_PCI_SDQ_EMAD_TC :
295*4882a593Smuzhiyun 						      MLXSW_PCI_SDQ_CTL_TC;
296*4882a593Smuzhiyun 	lp = q->num == MLXSW_PCI_SDQ_EMAD_INDEX ? MLXSW_CMD_MBOX_SW2HW_DQ_SDQ_LP_IGNORE_WQE :
297*4882a593Smuzhiyun 						  MLXSW_CMD_MBOX_SW2HW_DQ_SDQ_LP_WQE;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* Set CQ of same number of this SDQ. */
300*4882a593Smuzhiyun 	mlxsw_cmd_mbox_sw2hw_dq_cq_set(mbox, q->num);
301*4882a593Smuzhiyun 	mlxsw_cmd_mbox_sw2hw_dq_sdq_lp_set(mbox, lp);
302*4882a593Smuzhiyun 	mlxsw_cmd_mbox_sw2hw_dq_sdq_tclass_set(mbox, tclass);
303*4882a593Smuzhiyun 	mlxsw_cmd_mbox_sw2hw_dq_log2_dq_sz_set(mbox, 3); /* 8 pages */
304*4882a593Smuzhiyun 	for (i = 0; i < MLXSW_PCI_AQ_PAGES; i++) {
305*4882a593Smuzhiyun 		dma_addr_t mapaddr = __mlxsw_pci_queue_page_get(q, i);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		mlxsw_cmd_mbox_sw2hw_dq_pa_set(mbox, i, mapaddr);
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	err = mlxsw_cmd_sw2hw_sdq(mlxsw_pci->core, mbox, q->num);
311*4882a593Smuzhiyun 	if (err)
312*4882a593Smuzhiyun 		return err;
313*4882a593Smuzhiyun 	mlxsw_pci_queue_doorbell_producer_ring(mlxsw_pci, q);
314*4882a593Smuzhiyun 	return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
mlxsw_pci_sdq_fini(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)317*4882a593Smuzhiyun static void mlxsw_pci_sdq_fini(struct mlxsw_pci *mlxsw_pci,
318*4882a593Smuzhiyun 			       struct mlxsw_pci_queue *q)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	mlxsw_cmd_hw2sw_sdq(mlxsw_pci->core, q->num);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
mlxsw_pci_wqe_frag_map(struct mlxsw_pci * mlxsw_pci,char * wqe,int index,char * frag_data,size_t frag_len,int direction)323*4882a593Smuzhiyun static int mlxsw_pci_wqe_frag_map(struct mlxsw_pci *mlxsw_pci, char *wqe,
324*4882a593Smuzhiyun 				  int index, char *frag_data, size_t frag_len,
325*4882a593Smuzhiyun 				  int direction)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct pci_dev *pdev = mlxsw_pci->pdev;
328*4882a593Smuzhiyun 	dma_addr_t mapaddr;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	mapaddr = pci_map_single(pdev, frag_data, frag_len, direction);
331*4882a593Smuzhiyun 	if (unlikely(pci_dma_mapping_error(pdev, mapaddr))) {
332*4882a593Smuzhiyun 		dev_err_ratelimited(&pdev->dev, "failed to dma map tx frag\n");
333*4882a593Smuzhiyun 		return -EIO;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 	mlxsw_pci_wqe_address_set(wqe, index, mapaddr);
336*4882a593Smuzhiyun 	mlxsw_pci_wqe_byte_count_set(wqe, index, frag_len);
337*4882a593Smuzhiyun 	return 0;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
mlxsw_pci_wqe_frag_unmap(struct mlxsw_pci * mlxsw_pci,char * wqe,int index,int direction)340*4882a593Smuzhiyun static void mlxsw_pci_wqe_frag_unmap(struct mlxsw_pci *mlxsw_pci, char *wqe,
341*4882a593Smuzhiyun 				     int index, int direction)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	struct pci_dev *pdev = mlxsw_pci->pdev;
344*4882a593Smuzhiyun 	size_t frag_len = mlxsw_pci_wqe_byte_count_get(wqe, index);
345*4882a593Smuzhiyun 	dma_addr_t mapaddr = mlxsw_pci_wqe_address_get(wqe, index);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (!frag_len)
348*4882a593Smuzhiyun 		return;
349*4882a593Smuzhiyun 	pci_unmap_single(pdev, mapaddr, frag_len, direction);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
mlxsw_pci_rdq_skb_alloc(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue_elem_info * elem_info)352*4882a593Smuzhiyun static int mlxsw_pci_rdq_skb_alloc(struct mlxsw_pci *mlxsw_pci,
353*4882a593Smuzhiyun 				   struct mlxsw_pci_queue_elem_info *elem_info)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	size_t buf_len = MLXSW_PORT_MAX_MTU;
356*4882a593Smuzhiyun 	char *wqe = elem_info->elem;
357*4882a593Smuzhiyun 	struct sk_buff *skb;
358*4882a593Smuzhiyun 	int err;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	skb = netdev_alloc_skb_ip_align(NULL, buf_len);
361*4882a593Smuzhiyun 	if (!skb)
362*4882a593Smuzhiyun 		return -ENOMEM;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	err = mlxsw_pci_wqe_frag_map(mlxsw_pci, wqe, 0, skb->data,
365*4882a593Smuzhiyun 				     buf_len, DMA_FROM_DEVICE);
366*4882a593Smuzhiyun 	if (err)
367*4882a593Smuzhiyun 		goto err_frag_map;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	elem_info->u.rdq.skb = skb;
370*4882a593Smuzhiyun 	return 0;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun err_frag_map:
373*4882a593Smuzhiyun 	dev_kfree_skb_any(skb);
374*4882a593Smuzhiyun 	return err;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
mlxsw_pci_rdq_skb_free(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue_elem_info * elem_info)377*4882a593Smuzhiyun static void mlxsw_pci_rdq_skb_free(struct mlxsw_pci *mlxsw_pci,
378*4882a593Smuzhiyun 				   struct mlxsw_pci_queue_elem_info *elem_info)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	struct sk_buff *skb;
381*4882a593Smuzhiyun 	char *wqe;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	skb = elem_info->u.rdq.skb;
384*4882a593Smuzhiyun 	wqe = elem_info->elem;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	mlxsw_pci_wqe_frag_unmap(mlxsw_pci, wqe, 0, DMA_FROM_DEVICE);
387*4882a593Smuzhiyun 	dev_kfree_skb_any(skb);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
mlxsw_pci_rdq_init(struct mlxsw_pci * mlxsw_pci,char * mbox,struct mlxsw_pci_queue * q)390*4882a593Smuzhiyun static int mlxsw_pci_rdq_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
391*4882a593Smuzhiyun 			      struct mlxsw_pci_queue *q)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	struct mlxsw_pci_queue_elem_info *elem_info;
394*4882a593Smuzhiyun 	u8 sdq_count = mlxsw_pci_sdq_count(mlxsw_pci);
395*4882a593Smuzhiyun 	int i;
396*4882a593Smuzhiyun 	int err;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	q->producer_counter = 0;
399*4882a593Smuzhiyun 	q->consumer_counter = 0;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* Set CQ of same number of this RDQ with base
402*4882a593Smuzhiyun 	 * above SDQ count as the lower ones are assigned to SDQs.
403*4882a593Smuzhiyun 	 */
404*4882a593Smuzhiyun 	mlxsw_cmd_mbox_sw2hw_dq_cq_set(mbox, sdq_count + q->num);
405*4882a593Smuzhiyun 	mlxsw_cmd_mbox_sw2hw_dq_log2_dq_sz_set(mbox, 3); /* 8 pages */
406*4882a593Smuzhiyun 	for (i = 0; i < MLXSW_PCI_AQ_PAGES; i++) {
407*4882a593Smuzhiyun 		dma_addr_t mapaddr = __mlxsw_pci_queue_page_get(q, i);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 		mlxsw_cmd_mbox_sw2hw_dq_pa_set(mbox, i, mapaddr);
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	err = mlxsw_cmd_sw2hw_rdq(mlxsw_pci->core, mbox, q->num);
413*4882a593Smuzhiyun 	if (err)
414*4882a593Smuzhiyun 		return err;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	mlxsw_pci_queue_doorbell_producer_ring(mlxsw_pci, q);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	for (i = 0; i < q->count; i++) {
419*4882a593Smuzhiyun 		elem_info = mlxsw_pci_queue_elem_info_producer_get(q);
420*4882a593Smuzhiyun 		BUG_ON(!elem_info);
421*4882a593Smuzhiyun 		err = mlxsw_pci_rdq_skb_alloc(mlxsw_pci, elem_info);
422*4882a593Smuzhiyun 		if (err)
423*4882a593Smuzhiyun 			goto rollback;
424*4882a593Smuzhiyun 		/* Everything is set up, ring doorbell to pass elem to HW */
425*4882a593Smuzhiyun 		q->producer_counter++;
426*4882a593Smuzhiyun 		mlxsw_pci_queue_doorbell_producer_ring(mlxsw_pci, q);
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	return 0;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun rollback:
432*4882a593Smuzhiyun 	for (i--; i >= 0; i--) {
433*4882a593Smuzhiyun 		elem_info = mlxsw_pci_queue_elem_info_get(q, i);
434*4882a593Smuzhiyun 		mlxsw_pci_rdq_skb_free(mlxsw_pci, elem_info);
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 	mlxsw_cmd_hw2sw_rdq(mlxsw_pci->core, q->num);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	return err;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
mlxsw_pci_rdq_fini(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)441*4882a593Smuzhiyun static void mlxsw_pci_rdq_fini(struct mlxsw_pci *mlxsw_pci,
442*4882a593Smuzhiyun 			       struct mlxsw_pci_queue *q)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	struct mlxsw_pci_queue_elem_info *elem_info;
445*4882a593Smuzhiyun 	int i;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	mlxsw_cmd_hw2sw_rdq(mlxsw_pci->core, q->num);
448*4882a593Smuzhiyun 	for (i = 0; i < q->count; i++) {
449*4882a593Smuzhiyun 		elem_info = mlxsw_pci_queue_elem_info_get(q, i);
450*4882a593Smuzhiyun 		mlxsw_pci_rdq_skb_free(mlxsw_pci, elem_info);
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
mlxsw_pci_cq_pre_init(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)454*4882a593Smuzhiyun static void mlxsw_pci_cq_pre_init(struct mlxsw_pci *mlxsw_pci,
455*4882a593Smuzhiyun 				  struct mlxsw_pci_queue *q)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	q->u.cq.v = mlxsw_pci->max_cqe_ver;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	/* For SDQ it is pointless to use CQEv2, so use CQEv1 instead */
460*4882a593Smuzhiyun 	if (q->u.cq.v == MLXSW_PCI_CQE_V2 &&
461*4882a593Smuzhiyun 	    q->num < mlxsw_pci->num_sdq_cqs)
462*4882a593Smuzhiyun 		q->u.cq.v = MLXSW_PCI_CQE_V1;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun 
mlxsw_pci_cq_init(struct mlxsw_pci * mlxsw_pci,char * mbox,struct mlxsw_pci_queue * q)465*4882a593Smuzhiyun static int mlxsw_pci_cq_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
466*4882a593Smuzhiyun 			     struct mlxsw_pci_queue *q)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	int i;
469*4882a593Smuzhiyun 	int err;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	q->consumer_counter = 0;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	for (i = 0; i < q->count; i++) {
474*4882a593Smuzhiyun 		char *elem = mlxsw_pci_queue_elem_get(q, i);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 		mlxsw_pci_cqe_owner_set(q->u.cq.v, elem, 1);
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	if (q->u.cq.v == MLXSW_PCI_CQE_V1)
480*4882a593Smuzhiyun 		mlxsw_cmd_mbox_sw2hw_cq_cqe_ver_set(mbox,
481*4882a593Smuzhiyun 				MLXSW_CMD_MBOX_SW2HW_CQ_CQE_VER_1);
482*4882a593Smuzhiyun 	else if (q->u.cq.v == MLXSW_PCI_CQE_V2)
483*4882a593Smuzhiyun 		mlxsw_cmd_mbox_sw2hw_cq_cqe_ver_set(mbox,
484*4882a593Smuzhiyun 				MLXSW_CMD_MBOX_SW2HW_CQ_CQE_VER_2);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	mlxsw_cmd_mbox_sw2hw_cq_c_eqn_set(mbox, MLXSW_PCI_EQ_COMP_NUM);
487*4882a593Smuzhiyun 	mlxsw_cmd_mbox_sw2hw_cq_st_set(mbox, 0);
488*4882a593Smuzhiyun 	mlxsw_cmd_mbox_sw2hw_cq_log_cq_size_set(mbox, ilog2(q->count));
489*4882a593Smuzhiyun 	for (i = 0; i < MLXSW_PCI_AQ_PAGES; i++) {
490*4882a593Smuzhiyun 		dma_addr_t mapaddr = __mlxsw_pci_queue_page_get(q, i);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 		mlxsw_cmd_mbox_sw2hw_cq_pa_set(mbox, i, mapaddr);
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 	err = mlxsw_cmd_sw2hw_cq(mlxsw_pci->core, mbox, q->num);
495*4882a593Smuzhiyun 	if (err)
496*4882a593Smuzhiyun 		return err;
497*4882a593Smuzhiyun 	mlxsw_pci_queue_doorbell_consumer_ring(mlxsw_pci, q);
498*4882a593Smuzhiyun 	mlxsw_pci_queue_doorbell_arm_consumer_ring(mlxsw_pci, q);
499*4882a593Smuzhiyun 	return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
mlxsw_pci_cq_fini(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)502*4882a593Smuzhiyun static void mlxsw_pci_cq_fini(struct mlxsw_pci *mlxsw_pci,
503*4882a593Smuzhiyun 			      struct mlxsw_pci_queue *q)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	mlxsw_cmd_hw2sw_cq(mlxsw_pci->core, q->num);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
mlxsw_pci_cqe_sdq_handle(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q,u16 consumer_counter_limit,char * cqe)508*4882a593Smuzhiyun static void mlxsw_pci_cqe_sdq_handle(struct mlxsw_pci *mlxsw_pci,
509*4882a593Smuzhiyun 				     struct mlxsw_pci_queue *q,
510*4882a593Smuzhiyun 				     u16 consumer_counter_limit,
511*4882a593Smuzhiyun 				     char *cqe)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	struct pci_dev *pdev = mlxsw_pci->pdev;
514*4882a593Smuzhiyun 	struct mlxsw_pci_queue_elem_info *elem_info;
515*4882a593Smuzhiyun 	struct mlxsw_tx_info tx_info;
516*4882a593Smuzhiyun 	char *wqe;
517*4882a593Smuzhiyun 	struct sk_buff *skb;
518*4882a593Smuzhiyun 	int i;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	spin_lock(&q->lock);
521*4882a593Smuzhiyun 	elem_info = mlxsw_pci_queue_elem_info_consumer_get(q);
522*4882a593Smuzhiyun 	tx_info = mlxsw_skb_cb(elem_info->u.sdq.skb)->tx_info;
523*4882a593Smuzhiyun 	skb = elem_info->u.sdq.skb;
524*4882a593Smuzhiyun 	wqe = elem_info->elem;
525*4882a593Smuzhiyun 	for (i = 0; i < MLXSW_PCI_WQE_SG_ENTRIES; i++)
526*4882a593Smuzhiyun 		mlxsw_pci_wqe_frag_unmap(mlxsw_pci, wqe, i, DMA_TO_DEVICE);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	if (unlikely(!tx_info.is_emad &&
529*4882a593Smuzhiyun 		     skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
530*4882a593Smuzhiyun 		mlxsw_core_ptp_transmitted(mlxsw_pci->core, skb,
531*4882a593Smuzhiyun 					   tx_info.local_port);
532*4882a593Smuzhiyun 		skb = NULL;
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	if (skb)
536*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
537*4882a593Smuzhiyun 	elem_info->u.sdq.skb = NULL;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	if (q->consumer_counter++ != consumer_counter_limit)
540*4882a593Smuzhiyun 		dev_dbg_ratelimited(&pdev->dev, "Consumer counter does not match limit in SDQ\n");
541*4882a593Smuzhiyun 	spin_unlock(&q->lock);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
mlxsw_pci_cqe_rdq_handle(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q,u16 consumer_counter_limit,enum mlxsw_pci_cqe_v cqe_v,char * cqe)544*4882a593Smuzhiyun static void mlxsw_pci_cqe_rdq_handle(struct mlxsw_pci *mlxsw_pci,
545*4882a593Smuzhiyun 				     struct mlxsw_pci_queue *q,
546*4882a593Smuzhiyun 				     u16 consumer_counter_limit,
547*4882a593Smuzhiyun 				     enum mlxsw_pci_cqe_v cqe_v, char *cqe)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	struct pci_dev *pdev = mlxsw_pci->pdev;
550*4882a593Smuzhiyun 	struct mlxsw_pci_queue_elem_info *elem_info;
551*4882a593Smuzhiyun 	struct mlxsw_rx_info rx_info = {};
552*4882a593Smuzhiyun 	char wqe[MLXSW_PCI_WQE_SIZE];
553*4882a593Smuzhiyun 	struct sk_buff *skb;
554*4882a593Smuzhiyun 	u16 byte_count;
555*4882a593Smuzhiyun 	int err;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	elem_info = mlxsw_pci_queue_elem_info_consumer_get(q);
558*4882a593Smuzhiyun 	skb = elem_info->u.rdq.skb;
559*4882a593Smuzhiyun 	memcpy(wqe, elem_info->elem, MLXSW_PCI_WQE_SIZE);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	if (q->consumer_counter++ != consumer_counter_limit)
562*4882a593Smuzhiyun 		dev_dbg_ratelimited(&pdev->dev, "Consumer counter does not match limit in RDQ\n");
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	err = mlxsw_pci_rdq_skb_alloc(mlxsw_pci, elem_info);
565*4882a593Smuzhiyun 	if (err) {
566*4882a593Smuzhiyun 		dev_err_ratelimited(&pdev->dev, "Failed to alloc skb for RDQ\n");
567*4882a593Smuzhiyun 		goto out;
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	mlxsw_pci_wqe_frag_unmap(mlxsw_pci, wqe, 0, DMA_FROM_DEVICE);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	if (mlxsw_pci_cqe_lag_get(cqe_v, cqe)) {
573*4882a593Smuzhiyun 		rx_info.is_lag = true;
574*4882a593Smuzhiyun 		rx_info.u.lag_id = mlxsw_pci_cqe_lag_id_get(cqe_v, cqe);
575*4882a593Smuzhiyun 		rx_info.lag_port_index =
576*4882a593Smuzhiyun 			mlxsw_pci_cqe_lag_subport_get(cqe_v, cqe);
577*4882a593Smuzhiyun 	} else {
578*4882a593Smuzhiyun 		rx_info.is_lag = false;
579*4882a593Smuzhiyun 		rx_info.u.sys_port = mlxsw_pci_cqe_system_port_get(cqe);
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	rx_info.trap_id = mlxsw_pci_cqe_trap_id_get(cqe);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	if (rx_info.trap_id == MLXSW_TRAP_ID_DISCARD_INGRESS_ACL ||
585*4882a593Smuzhiyun 	    rx_info.trap_id == MLXSW_TRAP_ID_DISCARD_EGRESS_ACL) {
586*4882a593Smuzhiyun 		u32 cookie_index = 0;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 		if (mlxsw_pci->max_cqe_ver >= MLXSW_PCI_CQE_V2)
589*4882a593Smuzhiyun 			cookie_index = mlxsw_pci_cqe2_user_def_val_orig_pkt_len_get(cqe);
590*4882a593Smuzhiyun 		mlxsw_skb_cb(skb)->cookie_index = cookie_index;
591*4882a593Smuzhiyun 	} else if (rx_info.trap_id >= MLXSW_TRAP_ID_MIRROR_SESSION0 &&
592*4882a593Smuzhiyun 		   rx_info.trap_id <= MLXSW_TRAP_ID_MIRROR_SESSION7 &&
593*4882a593Smuzhiyun 		   mlxsw_pci->max_cqe_ver >= MLXSW_PCI_CQE_V2) {
594*4882a593Smuzhiyun 		rx_info.mirror_reason = mlxsw_pci_cqe2_mirror_reason_get(cqe);
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	byte_count = mlxsw_pci_cqe_byte_count_get(cqe);
598*4882a593Smuzhiyun 	if (mlxsw_pci_cqe_crc_get(cqe_v, cqe))
599*4882a593Smuzhiyun 		byte_count -= ETH_FCS_LEN;
600*4882a593Smuzhiyun 	skb_put(skb, byte_count);
601*4882a593Smuzhiyun 	mlxsw_core_skb_receive(mlxsw_pci->core, skb, &rx_info);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun out:
604*4882a593Smuzhiyun 	/* Everything is set up, ring doorbell to pass elem to HW */
605*4882a593Smuzhiyun 	q->producer_counter++;
606*4882a593Smuzhiyun 	mlxsw_pci_queue_doorbell_producer_ring(mlxsw_pci, q);
607*4882a593Smuzhiyun 	return;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
mlxsw_pci_cq_sw_cqe_get(struct mlxsw_pci_queue * q)610*4882a593Smuzhiyun static char *mlxsw_pci_cq_sw_cqe_get(struct mlxsw_pci_queue *q)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	struct mlxsw_pci_queue_elem_info *elem_info;
613*4882a593Smuzhiyun 	char *elem;
614*4882a593Smuzhiyun 	bool owner_bit;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	elem_info = mlxsw_pci_queue_elem_info_consumer_get(q);
617*4882a593Smuzhiyun 	elem = elem_info->elem;
618*4882a593Smuzhiyun 	owner_bit = mlxsw_pci_cqe_owner_get(q->u.cq.v, elem);
619*4882a593Smuzhiyun 	if (mlxsw_pci_elem_hw_owned(q, owner_bit))
620*4882a593Smuzhiyun 		return NULL;
621*4882a593Smuzhiyun 	q->consumer_counter++;
622*4882a593Smuzhiyun 	rmb(); /* make sure we read owned bit before the rest of elem */
623*4882a593Smuzhiyun 	return elem;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
mlxsw_pci_cq_tasklet(struct tasklet_struct * t)626*4882a593Smuzhiyun static void mlxsw_pci_cq_tasklet(struct tasklet_struct *t)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	struct mlxsw_pci_queue *q = from_tasklet(q, t, tasklet);
629*4882a593Smuzhiyun 	struct mlxsw_pci *mlxsw_pci = q->pci;
630*4882a593Smuzhiyun 	char *cqe;
631*4882a593Smuzhiyun 	int items = 0;
632*4882a593Smuzhiyun 	int credits = q->count >> 1;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	while ((cqe = mlxsw_pci_cq_sw_cqe_get(q))) {
635*4882a593Smuzhiyun 		u16 wqe_counter = mlxsw_pci_cqe_wqe_counter_get(cqe);
636*4882a593Smuzhiyun 		u8 sendq = mlxsw_pci_cqe_sr_get(q->u.cq.v, cqe);
637*4882a593Smuzhiyun 		u8 dqn = mlxsw_pci_cqe_dqn_get(q->u.cq.v, cqe);
638*4882a593Smuzhiyun 		char ncqe[MLXSW_PCI_CQE_SIZE_MAX];
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 		memcpy(ncqe, cqe, q->elem_size);
641*4882a593Smuzhiyun 		mlxsw_pci_queue_doorbell_consumer_ring(mlxsw_pci, q);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 		if (sendq) {
644*4882a593Smuzhiyun 			struct mlxsw_pci_queue *sdq;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 			sdq = mlxsw_pci_sdq_get(mlxsw_pci, dqn);
647*4882a593Smuzhiyun 			mlxsw_pci_cqe_sdq_handle(mlxsw_pci, sdq,
648*4882a593Smuzhiyun 						 wqe_counter, ncqe);
649*4882a593Smuzhiyun 			q->u.cq.comp_sdq_count++;
650*4882a593Smuzhiyun 		} else {
651*4882a593Smuzhiyun 			struct mlxsw_pci_queue *rdq;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 			rdq = mlxsw_pci_rdq_get(mlxsw_pci, dqn);
654*4882a593Smuzhiyun 			mlxsw_pci_cqe_rdq_handle(mlxsw_pci, rdq,
655*4882a593Smuzhiyun 						 wqe_counter, q->u.cq.v, ncqe);
656*4882a593Smuzhiyun 			q->u.cq.comp_rdq_count++;
657*4882a593Smuzhiyun 		}
658*4882a593Smuzhiyun 		if (++items == credits)
659*4882a593Smuzhiyun 			break;
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 	if (items)
662*4882a593Smuzhiyun 		mlxsw_pci_queue_doorbell_arm_consumer_ring(mlxsw_pci, q);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
mlxsw_pci_cq_elem_count(const struct mlxsw_pci_queue * q)665*4882a593Smuzhiyun static u16 mlxsw_pci_cq_elem_count(const struct mlxsw_pci_queue *q)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	return q->u.cq.v == MLXSW_PCI_CQE_V2 ? MLXSW_PCI_CQE2_COUNT :
668*4882a593Smuzhiyun 					       MLXSW_PCI_CQE01_COUNT;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
mlxsw_pci_cq_elem_size(const struct mlxsw_pci_queue * q)671*4882a593Smuzhiyun static u8 mlxsw_pci_cq_elem_size(const struct mlxsw_pci_queue *q)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	return q->u.cq.v == MLXSW_PCI_CQE_V2 ? MLXSW_PCI_CQE2_SIZE :
674*4882a593Smuzhiyun 					       MLXSW_PCI_CQE01_SIZE;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
mlxsw_pci_eq_init(struct mlxsw_pci * mlxsw_pci,char * mbox,struct mlxsw_pci_queue * q)677*4882a593Smuzhiyun static int mlxsw_pci_eq_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
678*4882a593Smuzhiyun 			     struct mlxsw_pci_queue *q)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun 	int i;
681*4882a593Smuzhiyun 	int err;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	q->consumer_counter = 0;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	for (i = 0; i < q->count; i++) {
686*4882a593Smuzhiyun 		char *elem = mlxsw_pci_queue_elem_get(q, i);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		mlxsw_pci_eqe_owner_set(elem, 1);
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	mlxsw_cmd_mbox_sw2hw_eq_int_msix_set(mbox, 1); /* MSI-X used */
692*4882a593Smuzhiyun 	mlxsw_cmd_mbox_sw2hw_eq_st_set(mbox, 1); /* armed */
693*4882a593Smuzhiyun 	mlxsw_cmd_mbox_sw2hw_eq_log_eq_size_set(mbox, ilog2(q->count));
694*4882a593Smuzhiyun 	for (i = 0; i < MLXSW_PCI_AQ_PAGES; i++) {
695*4882a593Smuzhiyun 		dma_addr_t mapaddr = __mlxsw_pci_queue_page_get(q, i);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 		mlxsw_cmd_mbox_sw2hw_eq_pa_set(mbox, i, mapaddr);
698*4882a593Smuzhiyun 	}
699*4882a593Smuzhiyun 	err = mlxsw_cmd_sw2hw_eq(mlxsw_pci->core, mbox, q->num);
700*4882a593Smuzhiyun 	if (err)
701*4882a593Smuzhiyun 		return err;
702*4882a593Smuzhiyun 	mlxsw_pci_queue_doorbell_consumer_ring(mlxsw_pci, q);
703*4882a593Smuzhiyun 	mlxsw_pci_queue_doorbell_arm_consumer_ring(mlxsw_pci, q);
704*4882a593Smuzhiyun 	return 0;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun 
mlxsw_pci_eq_fini(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_queue * q)707*4882a593Smuzhiyun static void mlxsw_pci_eq_fini(struct mlxsw_pci *mlxsw_pci,
708*4882a593Smuzhiyun 			      struct mlxsw_pci_queue *q)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	mlxsw_cmd_hw2sw_eq(mlxsw_pci->core, q->num);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
mlxsw_pci_eq_cmd_event(struct mlxsw_pci * mlxsw_pci,char * eqe)713*4882a593Smuzhiyun static void mlxsw_pci_eq_cmd_event(struct mlxsw_pci *mlxsw_pci, char *eqe)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	mlxsw_pci->cmd.comp.status = mlxsw_pci_eqe_cmd_status_get(eqe);
716*4882a593Smuzhiyun 	mlxsw_pci->cmd.comp.out_param =
717*4882a593Smuzhiyun 		((u64) mlxsw_pci_eqe_cmd_out_param_h_get(eqe)) << 32 |
718*4882a593Smuzhiyun 		mlxsw_pci_eqe_cmd_out_param_l_get(eqe);
719*4882a593Smuzhiyun 	mlxsw_pci->cmd.wait_done = true;
720*4882a593Smuzhiyun 	wake_up(&mlxsw_pci->cmd.wait);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
mlxsw_pci_eq_sw_eqe_get(struct mlxsw_pci_queue * q)723*4882a593Smuzhiyun static char *mlxsw_pci_eq_sw_eqe_get(struct mlxsw_pci_queue *q)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun 	struct mlxsw_pci_queue_elem_info *elem_info;
726*4882a593Smuzhiyun 	char *elem;
727*4882a593Smuzhiyun 	bool owner_bit;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	elem_info = mlxsw_pci_queue_elem_info_consumer_get(q);
730*4882a593Smuzhiyun 	elem = elem_info->elem;
731*4882a593Smuzhiyun 	owner_bit = mlxsw_pci_eqe_owner_get(elem);
732*4882a593Smuzhiyun 	if (mlxsw_pci_elem_hw_owned(q, owner_bit))
733*4882a593Smuzhiyun 		return NULL;
734*4882a593Smuzhiyun 	q->consumer_counter++;
735*4882a593Smuzhiyun 	rmb(); /* make sure we read owned bit before the rest of elem */
736*4882a593Smuzhiyun 	return elem;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
mlxsw_pci_eq_tasklet(struct tasklet_struct * t)739*4882a593Smuzhiyun static void mlxsw_pci_eq_tasklet(struct tasklet_struct *t)
740*4882a593Smuzhiyun {
741*4882a593Smuzhiyun 	struct mlxsw_pci_queue *q = from_tasklet(q, t, tasklet);
742*4882a593Smuzhiyun 	struct mlxsw_pci *mlxsw_pci = q->pci;
743*4882a593Smuzhiyun 	u8 cq_count = mlxsw_pci_cq_count(mlxsw_pci);
744*4882a593Smuzhiyun 	unsigned long active_cqns[BITS_TO_LONGS(MLXSW_PCI_CQS_MAX)];
745*4882a593Smuzhiyun 	char *eqe;
746*4882a593Smuzhiyun 	u8 cqn;
747*4882a593Smuzhiyun 	bool cq_handle = false;
748*4882a593Smuzhiyun 	int items = 0;
749*4882a593Smuzhiyun 	int credits = q->count >> 1;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	memset(&active_cqns, 0, sizeof(active_cqns));
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	while ((eqe = mlxsw_pci_eq_sw_eqe_get(q))) {
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 		/* Command interface completion events are always received on
756*4882a593Smuzhiyun 		 * queue MLXSW_PCI_EQ_ASYNC_NUM (EQ0) and completion events
757*4882a593Smuzhiyun 		 * are mapped to queue MLXSW_PCI_EQ_COMP_NUM (EQ1).
758*4882a593Smuzhiyun 		 */
759*4882a593Smuzhiyun 		switch (q->num) {
760*4882a593Smuzhiyun 		case MLXSW_PCI_EQ_ASYNC_NUM:
761*4882a593Smuzhiyun 			mlxsw_pci_eq_cmd_event(mlxsw_pci, eqe);
762*4882a593Smuzhiyun 			q->u.eq.ev_cmd_count++;
763*4882a593Smuzhiyun 			break;
764*4882a593Smuzhiyun 		case MLXSW_PCI_EQ_COMP_NUM:
765*4882a593Smuzhiyun 			cqn = mlxsw_pci_eqe_cqn_get(eqe);
766*4882a593Smuzhiyun 			set_bit(cqn, active_cqns);
767*4882a593Smuzhiyun 			cq_handle = true;
768*4882a593Smuzhiyun 			q->u.eq.ev_comp_count++;
769*4882a593Smuzhiyun 			break;
770*4882a593Smuzhiyun 		default:
771*4882a593Smuzhiyun 			q->u.eq.ev_other_count++;
772*4882a593Smuzhiyun 		}
773*4882a593Smuzhiyun 		if (++items == credits)
774*4882a593Smuzhiyun 			break;
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun 	if (items) {
777*4882a593Smuzhiyun 		mlxsw_pci_queue_doorbell_consumer_ring(mlxsw_pci, q);
778*4882a593Smuzhiyun 		mlxsw_pci_queue_doorbell_arm_consumer_ring(mlxsw_pci, q);
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	if (!cq_handle)
782*4882a593Smuzhiyun 		return;
783*4882a593Smuzhiyun 	for_each_set_bit(cqn, active_cqns, cq_count) {
784*4882a593Smuzhiyun 		q = mlxsw_pci_cq_get(mlxsw_pci, cqn);
785*4882a593Smuzhiyun 		mlxsw_pci_queue_tasklet_schedule(q);
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun struct mlxsw_pci_queue_ops {
790*4882a593Smuzhiyun 	const char *name;
791*4882a593Smuzhiyun 	enum mlxsw_pci_queue_type type;
792*4882a593Smuzhiyun 	void (*pre_init)(struct mlxsw_pci *mlxsw_pci,
793*4882a593Smuzhiyun 			 struct mlxsw_pci_queue *q);
794*4882a593Smuzhiyun 	int (*init)(struct mlxsw_pci *mlxsw_pci, char *mbox,
795*4882a593Smuzhiyun 		    struct mlxsw_pci_queue *q);
796*4882a593Smuzhiyun 	void (*fini)(struct mlxsw_pci *mlxsw_pci,
797*4882a593Smuzhiyun 		     struct mlxsw_pci_queue *q);
798*4882a593Smuzhiyun 	void (*tasklet)(struct tasklet_struct *t);
799*4882a593Smuzhiyun 	u16 (*elem_count_f)(const struct mlxsw_pci_queue *q);
800*4882a593Smuzhiyun 	u8 (*elem_size_f)(const struct mlxsw_pci_queue *q);
801*4882a593Smuzhiyun 	u16 elem_count;
802*4882a593Smuzhiyun 	u8 elem_size;
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun static const struct mlxsw_pci_queue_ops mlxsw_pci_sdq_ops = {
806*4882a593Smuzhiyun 	.type		= MLXSW_PCI_QUEUE_TYPE_SDQ,
807*4882a593Smuzhiyun 	.init		= mlxsw_pci_sdq_init,
808*4882a593Smuzhiyun 	.fini		= mlxsw_pci_sdq_fini,
809*4882a593Smuzhiyun 	.elem_count	= MLXSW_PCI_WQE_COUNT,
810*4882a593Smuzhiyun 	.elem_size	= MLXSW_PCI_WQE_SIZE,
811*4882a593Smuzhiyun };
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun static const struct mlxsw_pci_queue_ops mlxsw_pci_rdq_ops = {
814*4882a593Smuzhiyun 	.type		= MLXSW_PCI_QUEUE_TYPE_RDQ,
815*4882a593Smuzhiyun 	.init		= mlxsw_pci_rdq_init,
816*4882a593Smuzhiyun 	.fini		= mlxsw_pci_rdq_fini,
817*4882a593Smuzhiyun 	.elem_count	= MLXSW_PCI_WQE_COUNT,
818*4882a593Smuzhiyun 	.elem_size	= MLXSW_PCI_WQE_SIZE
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun static const struct mlxsw_pci_queue_ops mlxsw_pci_cq_ops = {
822*4882a593Smuzhiyun 	.type		= MLXSW_PCI_QUEUE_TYPE_CQ,
823*4882a593Smuzhiyun 	.pre_init	= mlxsw_pci_cq_pre_init,
824*4882a593Smuzhiyun 	.init		= mlxsw_pci_cq_init,
825*4882a593Smuzhiyun 	.fini		= mlxsw_pci_cq_fini,
826*4882a593Smuzhiyun 	.tasklet	= mlxsw_pci_cq_tasklet,
827*4882a593Smuzhiyun 	.elem_count_f	= mlxsw_pci_cq_elem_count,
828*4882a593Smuzhiyun 	.elem_size_f	= mlxsw_pci_cq_elem_size
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun static const struct mlxsw_pci_queue_ops mlxsw_pci_eq_ops = {
832*4882a593Smuzhiyun 	.type		= MLXSW_PCI_QUEUE_TYPE_EQ,
833*4882a593Smuzhiyun 	.init		= mlxsw_pci_eq_init,
834*4882a593Smuzhiyun 	.fini		= mlxsw_pci_eq_fini,
835*4882a593Smuzhiyun 	.tasklet	= mlxsw_pci_eq_tasklet,
836*4882a593Smuzhiyun 	.elem_count	= MLXSW_PCI_EQE_COUNT,
837*4882a593Smuzhiyun 	.elem_size	= MLXSW_PCI_EQE_SIZE
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun 
mlxsw_pci_queue_init(struct mlxsw_pci * mlxsw_pci,char * mbox,const struct mlxsw_pci_queue_ops * q_ops,struct mlxsw_pci_queue * q,u8 q_num)840*4882a593Smuzhiyun static int mlxsw_pci_queue_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
841*4882a593Smuzhiyun 				const struct mlxsw_pci_queue_ops *q_ops,
842*4882a593Smuzhiyun 				struct mlxsw_pci_queue *q, u8 q_num)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	struct mlxsw_pci_mem_item *mem_item = &q->mem_item;
845*4882a593Smuzhiyun 	int i;
846*4882a593Smuzhiyun 	int err;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	q->num = q_num;
849*4882a593Smuzhiyun 	if (q_ops->pre_init)
850*4882a593Smuzhiyun 		q_ops->pre_init(mlxsw_pci, q);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	spin_lock_init(&q->lock);
853*4882a593Smuzhiyun 	q->count = q_ops->elem_count_f ? q_ops->elem_count_f(q) :
854*4882a593Smuzhiyun 					 q_ops->elem_count;
855*4882a593Smuzhiyun 	q->elem_size = q_ops->elem_size_f ? q_ops->elem_size_f(q) :
856*4882a593Smuzhiyun 					    q_ops->elem_size;
857*4882a593Smuzhiyun 	q->type = q_ops->type;
858*4882a593Smuzhiyun 	q->pci = mlxsw_pci;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	if (q_ops->tasklet)
861*4882a593Smuzhiyun 		tasklet_setup(&q->tasklet, q_ops->tasklet);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	mem_item->size = MLXSW_PCI_AQ_SIZE;
864*4882a593Smuzhiyun 	mem_item->buf = pci_alloc_consistent(mlxsw_pci->pdev,
865*4882a593Smuzhiyun 					     mem_item->size,
866*4882a593Smuzhiyun 					     &mem_item->mapaddr);
867*4882a593Smuzhiyun 	if (!mem_item->buf)
868*4882a593Smuzhiyun 		return -ENOMEM;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	q->elem_info = kcalloc(q->count, sizeof(*q->elem_info), GFP_KERNEL);
871*4882a593Smuzhiyun 	if (!q->elem_info) {
872*4882a593Smuzhiyun 		err = -ENOMEM;
873*4882a593Smuzhiyun 		goto err_elem_info_alloc;
874*4882a593Smuzhiyun 	}
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	/* Initialize dma mapped elements info elem_info for
877*4882a593Smuzhiyun 	 * future easy access.
878*4882a593Smuzhiyun 	 */
879*4882a593Smuzhiyun 	for (i = 0; i < q->count; i++) {
880*4882a593Smuzhiyun 		struct mlxsw_pci_queue_elem_info *elem_info;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 		elem_info = mlxsw_pci_queue_elem_info_get(q, i);
883*4882a593Smuzhiyun 		elem_info->elem =
884*4882a593Smuzhiyun 			__mlxsw_pci_queue_elem_get(q, q->elem_size, i);
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	mlxsw_cmd_mbox_zero(mbox);
888*4882a593Smuzhiyun 	err = q_ops->init(mlxsw_pci, mbox, q);
889*4882a593Smuzhiyun 	if (err)
890*4882a593Smuzhiyun 		goto err_q_ops_init;
891*4882a593Smuzhiyun 	return 0;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun err_q_ops_init:
894*4882a593Smuzhiyun 	kfree(q->elem_info);
895*4882a593Smuzhiyun err_elem_info_alloc:
896*4882a593Smuzhiyun 	pci_free_consistent(mlxsw_pci->pdev, mem_item->size,
897*4882a593Smuzhiyun 			    mem_item->buf, mem_item->mapaddr);
898*4882a593Smuzhiyun 	return err;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
mlxsw_pci_queue_fini(struct mlxsw_pci * mlxsw_pci,const struct mlxsw_pci_queue_ops * q_ops,struct mlxsw_pci_queue * q)901*4882a593Smuzhiyun static void mlxsw_pci_queue_fini(struct mlxsw_pci *mlxsw_pci,
902*4882a593Smuzhiyun 				 const struct mlxsw_pci_queue_ops *q_ops,
903*4882a593Smuzhiyun 				 struct mlxsw_pci_queue *q)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun 	struct mlxsw_pci_mem_item *mem_item = &q->mem_item;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	q_ops->fini(mlxsw_pci, q);
908*4882a593Smuzhiyun 	kfree(q->elem_info);
909*4882a593Smuzhiyun 	pci_free_consistent(mlxsw_pci->pdev, mem_item->size,
910*4882a593Smuzhiyun 			    mem_item->buf, mem_item->mapaddr);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
mlxsw_pci_queue_group_init(struct mlxsw_pci * mlxsw_pci,char * mbox,const struct mlxsw_pci_queue_ops * q_ops,u8 num_qs)913*4882a593Smuzhiyun static int mlxsw_pci_queue_group_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
914*4882a593Smuzhiyun 				      const struct mlxsw_pci_queue_ops *q_ops,
915*4882a593Smuzhiyun 				      u8 num_qs)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	struct mlxsw_pci_queue_type_group *queue_group;
918*4882a593Smuzhiyun 	int i;
919*4882a593Smuzhiyun 	int err;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	queue_group = mlxsw_pci_queue_type_group_get(mlxsw_pci, q_ops->type);
922*4882a593Smuzhiyun 	queue_group->q = kcalloc(num_qs, sizeof(*queue_group->q), GFP_KERNEL);
923*4882a593Smuzhiyun 	if (!queue_group->q)
924*4882a593Smuzhiyun 		return -ENOMEM;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	for (i = 0; i < num_qs; i++) {
927*4882a593Smuzhiyun 		err = mlxsw_pci_queue_init(mlxsw_pci, mbox, q_ops,
928*4882a593Smuzhiyun 					   &queue_group->q[i], i);
929*4882a593Smuzhiyun 		if (err)
930*4882a593Smuzhiyun 			goto err_queue_init;
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 	queue_group->count = num_qs;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	return 0;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun err_queue_init:
937*4882a593Smuzhiyun 	for (i--; i >= 0; i--)
938*4882a593Smuzhiyun 		mlxsw_pci_queue_fini(mlxsw_pci, q_ops, &queue_group->q[i]);
939*4882a593Smuzhiyun 	kfree(queue_group->q);
940*4882a593Smuzhiyun 	return err;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
mlxsw_pci_queue_group_fini(struct mlxsw_pci * mlxsw_pci,const struct mlxsw_pci_queue_ops * q_ops)943*4882a593Smuzhiyun static void mlxsw_pci_queue_group_fini(struct mlxsw_pci *mlxsw_pci,
944*4882a593Smuzhiyun 				       const struct mlxsw_pci_queue_ops *q_ops)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	struct mlxsw_pci_queue_type_group *queue_group;
947*4882a593Smuzhiyun 	int i;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	queue_group = mlxsw_pci_queue_type_group_get(mlxsw_pci, q_ops->type);
950*4882a593Smuzhiyun 	for (i = 0; i < queue_group->count; i++)
951*4882a593Smuzhiyun 		mlxsw_pci_queue_fini(mlxsw_pci, q_ops, &queue_group->q[i]);
952*4882a593Smuzhiyun 	kfree(queue_group->q);
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun 
mlxsw_pci_aqs_init(struct mlxsw_pci * mlxsw_pci,char * mbox)955*4882a593Smuzhiyun static int mlxsw_pci_aqs_init(struct mlxsw_pci *mlxsw_pci, char *mbox)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	struct pci_dev *pdev = mlxsw_pci->pdev;
958*4882a593Smuzhiyun 	u8 num_sdqs;
959*4882a593Smuzhiyun 	u8 sdq_log2sz;
960*4882a593Smuzhiyun 	u8 num_rdqs;
961*4882a593Smuzhiyun 	u8 rdq_log2sz;
962*4882a593Smuzhiyun 	u8 num_cqs;
963*4882a593Smuzhiyun 	u8 cq_log2sz;
964*4882a593Smuzhiyun 	u8 cqv2_log2sz;
965*4882a593Smuzhiyun 	u8 num_eqs;
966*4882a593Smuzhiyun 	u8 eq_log2sz;
967*4882a593Smuzhiyun 	int err;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	mlxsw_cmd_mbox_zero(mbox);
970*4882a593Smuzhiyun 	err = mlxsw_cmd_query_aq_cap(mlxsw_pci->core, mbox);
971*4882a593Smuzhiyun 	if (err)
972*4882a593Smuzhiyun 		return err;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	num_sdqs = mlxsw_cmd_mbox_query_aq_cap_max_num_sdqs_get(mbox);
975*4882a593Smuzhiyun 	sdq_log2sz = mlxsw_cmd_mbox_query_aq_cap_log_max_sdq_sz_get(mbox);
976*4882a593Smuzhiyun 	num_rdqs = mlxsw_cmd_mbox_query_aq_cap_max_num_rdqs_get(mbox);
977*4882a593Smuzhiyun 	rdq_log2sz = mlxsw_cmd_mbox_query_aq_cap_log_max_rdq_sz_get(mbox);
978*4882a593Smuzhiyun 	num_cqs = mlxsw_cmd_mbox_query_aq_cap_max_num_cqs_get(mbox);
979*4882a593Smuzhiyun 	cq_log2sz = mlxsw_cmd_mbox_query_aq_cap_log_max_cq_sz_get(mbox);
980*4882a593Smuzhiyun 	cqv2_log2sz = mlxsw_cmd_mbox_query_aq_cap_log_max_cqv2_sz_get(mbox);
981*4882a593Smuzhiyun 	num_eqs = mlxsw_cmd_mbox_query_aq_cap_max_num_eqs_get(mbox);
982*4882a593Smuzhiyun 	eq_log2sz = mlxsw_cmd_mbox_query_aq_cap_log_max_eq_sz_get(mbox);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	if (num_sdqs + num_rdqs > num_cqs ||
985*4882a593Smuzhiyun 	    num_sdqs < MLXSW_PCI_SDQS_MIN ||
986*4882a593Smuzhiyun 	    num_cqs > MLXSW_PCI_CQS_MAX || num_eqs != MLXSW_PCI_EQS_COUNT) {
987*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unsupported number of queues\n");
988*4882a593Smuzhiyun 		return -EINVAL;
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	if ((1 << sdq_log2sz != MLXSW_PCI_WQE_COUNT) ||
992*4882a593Smuzhiyun 	    (1 << rdq_log2sz != MLXSW_PCI_WQE_COUNT) ||
993*4882a593Smuzhiyun 	    (1 << cq_log2sz != MLXSW_PCI_CQE01_COUNT) ||
994*4882a593Smuzhiyun 	    (mlxsw_pci->max_cqe_ver == MLXSW_PCI_CQE_V2 &&
995*4882a593Smuzhiyun 	     (1 << cqv2_log2sz != MLXSW_PCI_CQE2_COUNT)) ||
996*4882a593Smuzhiyun 	    (1 << eq_log2sz != MLXSW_PCI_EQE_COUNT)) {
997*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unsupported number of async queue descriptors\n");
998*4882a593Smuzhiyun 		return -EINVAL;
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	mlxsw_pci->num_sdq_cqs = num_sdqs;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	err = mlxsw_pci_queue_group_init(mlxsw_pci, mbox, &mlxsw_pci_eq_ops,
1004*4882a593Smuzhiyun 					 num_eqs);
1005*4882a593Smuzhiyun 	if (err) {
1006*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to initialize event queues\n");
1007*4882a593Smuzhiyun 		return err;
1008*4882a593Smuzhiyun 	}
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	err = mlxsw_pci_queue_group_init(mlxsw_pci, mbox, &mlxsw_pci_cq_ops,
1011*4882a593Smuzhiyun 					 num_cqs);
1012*4882a593Smuzhiyun 	if (err) {
1013*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to initialize completion queues\n");
1014*4882a593Smuzhiyun 		goto err_cqs_init;
1015*4882a593Smuzhiyun 	}
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	err = mlxsw_pci_queue_group_init(mlxsw_pci, mbox, &mlxsw_pci_sdq_ops,
1018*4882a593Smuzhiyun 					 num_sdqs);
1019*4882a593Smuzhiyun 	if (err) {
1020*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to initialize send descriptor queues\n");
1021*4882a593Smuzhiyun 		goto err_sdqs_init;
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	err = mlxsw_pci_queue_group_init(mlxsw_pci, mbox, &mlxsw_pci_rdq_ops,
1025*4882a593Smuzhiyun 					 num_rdqs);
1026*4882a593Smuzhiyun 	if (err) {
1027*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to initialize receive descriptor queues\n");
1028*4882a593Smuzhiyun 		goto err_rdqs_init;
1029*4882a593Smuzhiyun 	}
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	/* We have to poll in command interface until queues are initialized */
1032*4882a593Smuzhiyun 	mlxsw_pci->cmd.nopoll = true;
1033*4882a593Smuzhiyun 	return 0;
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun err_rdqs_init:
1036*4882a593Smuzhiyun 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_sdq_ops);
1037*4882a593Smuzhiyun err_sdqs_init:
1038*4882a593Smuzhiyun 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_cq_ops);
1039*4882a593Smuzhiyun err_cqs_init:
1040*4882a593Smuzhiyun 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_eq_ops);
1041*4882a593Smuzhiyun 	return err;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun 
mlxsw_pci_aqs_fini(struct mlxsw_pci * mlxsw_pci)1044*4882a593Smuzhiyun static void mlxsw_pci_aqs_fini(struct mlxsw_pci *mlxsw_pci)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	mlxsw_pci->cmd.nopoll = false;
1047*4882a593Smuzhiyun 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_rdq_ops);
1048*4882a593Smuzhiyun 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_sdq_ops);
1049*4882a593Smuzhiyun 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_cq_ops);
1050*4882a593Smuzhiyun 	mlxsw_pci_queue_group_fini(mlxsw_pci, &mlxsw_pci_eq_ops);
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun static void
mlxsw_pci_config_profile_swid_config(struct mlxsw_pci * mlxsw_pci,char * mbox,int index,const struct mlxsw_swid_config * swid)1054*4882a593Smuzhiyun mlxsw_pci_config_profile_swid_config(struct mlxsw_pci *mlxsw_pci,
1055*4882a593Smuzhiyun 				     char *mbox, int index,
1056*4882a593Smuzhiyun 				     const struct mlxsw_swid_config *swid)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun 	u8 mask = 0;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	if (swid->used_type) {
1061*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_swid_config_type_set(
1062*4882a593Smuzhiyun 			mbox, index, swid->type);
1063*4882a593Smuzhiyun 		mask |= 1;
1064*4882a593Smuzhiyun 	}
1065*4882a593Smuzhiyun 	if (swid->used_properties) {
1066*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_swid_config_properties_set(
1067*4882a593Smuzhiyun 			mbox, index, swid->properties);
1068*4882a593Smuzhiyun 		mask |= 2;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 	mlxsw_cmd_mbox_config_profile_swid_config_mask_set(mbox, index, mask);
1071*4882a593Smuzhiyun }
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun static int
mlxsw_pci_profile_get_kvd_sizes(const struct mlxsw_pci * mlxsw_pci,const struct mlxsw_config_profile * profile,struct mlxsw_res * res)1074*4882a593Smuzhiyun mlxsw_pci_profile_get_kvd_sizes(const struct mlxsw_pci *mlxsw_pci,
1075*4882a593Smuzhiyun 				const struct mlxsw_config_profile *profile,
1076*4882a593Smuzhiyun 				struct mlxsw_res *res)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun 	u64 single_size, double_size, linear_size;
1079*4882a593Smuzhiyun 	int err;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	err = mlxsw_core_kvd_sizes_get(mlxsw_pci->core, profile,
1082*4882a593Smuzhiyun 				       &single_size, &double_size,
1083*4882a593Smuzhiyun 				       &linear_size);
1084*4882a593Smuzhiyun 	if (err)
1085*4882a593Smuzhiyun 		return err;
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	MLXSW_RES_SET(res, KVD_SINGLE_SIZE, single_size);
1088*4882a593Smuzhiyun 	MLXSW_RES_SET(res, KVD_DOUBLE_SIZE, double_size);
1089*4882a593Smuzhiyun 	MLXSW_RES_SET(res, KVD_LINEAR_SIZE, linear_size);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	return 0;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun 
mlxsw_pci_config_profile(struct mlxsw_pci * mlxsw_pci,char * mbox,const struct mlxsw_config_profile * profile,struct mlxsw_res * res)1094*4882a593Smuzhiyun static int mlxsw_pci_config_profile(struct mlxsw_pci *mlxsw_pci, char *mbox,
1095*4882a593Smuzhiyun 				    const struct mlxsw_config_profile *profile,
1096*4882a593Smuzhiyun 				    struct mlxsw_res *res)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun 	int i;
1099*4882a593Smuzhiyun 	int err;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	mlxsw_cmd_mbox_zero(mbox);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	if (profile->used_max_vepa_channels) {
1104*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_max_vepa_channels_set(
1105*4882a593Smuzhiyun 			mbox, 1);
1106*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_max_vepa_channels_set(
1107*4882a593Smuzhiyun 			mbox, profile->max_vepa_channels);
1108*4882a593Smuzhiyun 	}
1109*4882a593Smuzhiyun 	if (profile->used_max_mid) {
1110*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_max_mid_set(
1111*4882a593Smuzhiyun 			mbox, 1);
1112*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_max_mid_set(
1113*4882a593Smuzhiyun 			mbox, profile->max_mid);
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 	if (profile->used_max_pgt) {
1116*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_max_pgt_set(
1117*4882a593Smuzhiyun 			mbox, 1);
1118*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_max_pgt_set(
1119*4882a593Smuzhiyun 			mbox, profile->max_pgt);
1120*4882a593Smuzhiyun 	}
1121*4882a593Smuzhiyun 	if (profile->used_max_system_port) {
1122*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_max_system_port_set(
1123*4882a593Smuzhiyun 			mbox, 1);
1124*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_max_system_port_set(
1125*4882a593Smuzhiyun 			mbox, profile->max_system_port);
1126*4882a593Smuzhiyun 	}
1127*4882a593Smuzhiyun 	if (profile->used_max_vlan_groups) {
1128*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_max_vlan_groups_set(
1129*4882a593Smuzhiyun 			mbox, 1);
1130*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_max_vlan_groups_set(
1131*4882a593Smuzhiyun 			mbox, profile->max_vlan_groups);
1132*4882a593Smuzhiyun 	}
1133*4882a593Smuzhiyun 	if (profile->used_max_regions) {
1134*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_max_regions_set(
1135*4882a593Smuzhiyun 			mbox, 1);
1136*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_max_regions_set(
1137*4882a593Smuzhiyun 			mbox, profile->max_regions);
1138*4882a593Smuzhiyun 	}
1139*4882a593Smuzhiyun 	if (profile->used_flood_tables) {
1140*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_flood_tables_set(
1141*4882a593Smuzhiyun 			mbox, 1);
1142*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_max_flood_tables_set(
1143*4882a593Smuzhiyun 			mbox, profile->max_flood_tables);
1144*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_max_vid_flood_tables_set(
1145*4882a593Smuzhiyun 			mbox, profile->max_vid_flood_tables);
1146*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_max_fid_offset_flood_tables_set(
1147*4882a593Smuzhiyun 			mbox, profile->max_fid_offset_flood_tables);
1148*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_fid_offset_flood_table_size_set(
1149*4882a593Smuzhiyun 			mbox, profile->fid_offset_flood_table_size);
1150*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_max_fid_flood_tables_set(
1151*4882a593Smuzhiyun 			mbox, profile->max_fid_flood_tables);
1152*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_fid_flood_table_size_set(
1153*4882a593Smuzhiyun 			mbox, profile->fid_flood_table_size);
1154*4882a593Smuzhiyun 	}
1155*4882a593Smuzhiyun 	if (profile->used_flood_mode) {
1156*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_flood_mode_set(
1157*4882a593Smuzhiyun 			mbox, 1);
1158*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_flood_mode_set(
1159*4882a593Smuzhiyun 			mbox, profile->flood_mode);
1160*4882a593Smuzhiyun 	}
1161*4882a593Smuzhiyun 	if (profile->used_max_ib_mc) {
1162*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_max_ib_mc_set(
1163*4882a593Smuzhiyun 			mbox, 1);
1164*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_max_ib_mc_set(
1165*4882a593Smuzhiyun 			mbox, profile->max_ib_mc);
1166*4882a593Smuzhiyun 	}
1167*4882a593Smuzhiyun 	if (profile->used_max_pkey) {
1168*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_max_pkey_set(
1169*4882a593Smuzhiyun 			mbox, 1);
1170*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_max_pkey_set(
1171*4882a593Smuzhiyun 			mbox, profile->max_pkey);
1172*4882a593Smuzhiyun 	}
1173*4882a593Smuzhiyun 	if (profile->used_ar_sec) {
1174*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_ar_sec_set(
1175*4882a593Smuzhiyun 			mbox, 1);
1176*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_ar_sec_set(
1177*4882a593Smuzhiyun 			mbox, profile->ar_sec);
1178*4882a593Smuzhiyun 	}
1179*4882a593Smuzhiyun 	if (profile->used_adaptive_routing_group_cap) {
1180*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_adaptive_routing_group_cap_set(
1181*4882a593Smuzhiyun 			mbox, 1);
1182*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_adaptive_routing_group_cap_set(
1183*4882a593Smuzhiyun 			mbox, profile->adaptive_routing_group_cap);
1184*4882a593Smuzhiyun 	}
1185*4882a593Smuzhiyun 	if (profile->used_kvd_sizes && MLXSW_RES_VALID(res, KVD_SIZE)) {
1186*4882a593Smuzhiyun 		err = mlxsw_pci_profile_get_kvd_sizes(mlxsw_pci, profile, res);
1187*4882a593Smuzhiyun 		if (err)
1188*4882a593Smuzhiyun 			return err;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_kvd_linear_size_set(mbox, 1);
1191*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_kvd_linear_size_set(mbox,
1192*4882a593Smuzhiyun 					MLXSW_RES_GET(res, KVD_LINEAR_SIZE));
1193*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_kvd_hash_single_size_set(mbox,
1194*4882a593Smuzhiyun 									   1);
1195*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_kvd_hash_single_size_set(mbox,
1196*4882a593Smuzhiyun 					MLXSW_RES_GET(res, KVD_SINGLE_SIZE));
1197*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_kvd_hash_double_size_set(
1198*4882a593Smuzhiyun 								mbox, 1);
1199*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_kvd_hash_double_size_set(mbox,
1200*4882a593Smuzhiyun 					MLXSW_RES_GET(res, KVD_DOUBLE_SIZE));
1201*4882a593Smuzhiyun 	}
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	for (i = 0; i < MLXSW_CONFIG_PROFILE_SWID_COUNT; i++)
1204*4882a593Smuzhiyun 		mlxsw_pci_config_profile_swid_config(mlxsw_pci, mbox, i,
1205*4882a593Smuzhiyun 						     &profile->swid_config[i]);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	if (mlxsw_pci->max_cqe_ver > MLXSW_PCI_CQE_V0) {
1208*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_set_cqe_version_set(mbox, 1);
1209*4882a593Smuzhiyun 		mlxsw_cmd_mbox_config_profile_cqe_version_set(mbox, 1);
1210*4882a593Smuzhiyun 	}
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	return mlxsw_cmd_config_profile_set(mlxsw_pci->core, mbox);
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun 
mlxsw_pci_boardinfo(struct mlxsw_pci * mlxsw_pci,char * mbox)1215*4882a593Smuzhiyun static int mlxsw_pci_boardinfo(struct mlxsw_pci *mlxsw_pci, char *mbox)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun 	struct mlxsw_bus_info *bus_info = &mlxsw_pci->bus_info;
1218*4882a593Smuzhiyun 	int err;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	mlxsw_cmd_mbox_zero(mbox);
1221*4882a593Smuzhiyun 	err = mlxsw_cmd_boardinfo(mlxsw_pci->core, mbox);
1222*4882a593Smuzhiyun 	if (err)
1223*4882a593Smuzhiyun 		return err;
1224*4882a593Smuzhiyun 	mlxsw_cmd_mbox_boardinfo_vsd_memcpy_from(mbox, bus_info->vsd);
1225*4882a593Smuzhiyun 	mlxsw_cmd_mbox_boardinfo_psid_memcpy_from(mbox, bus_info->psid);
1226*4882a593Smuzhiyun 	return 0;
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun 
mlxsw_pci_fw_area_init(struct mlxsw_pci * mlxsw_pci,char * mbox,u16 num_pages)1229*4882a593Smuzhiyun static int mlxsw_pci_fw_area_init(struct mlxsw_pci *mlxsw_pci, char *mbox,
1230*4882a593Smuzhiyun 				  u16 num_pages)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun 	struct mlxsw_pci_mem_item *mem_item;
1233*4882a593Smuzhiyun 	int nent = 0;
1234*4882a593Smuzhiyun 	int i;
1235*4882a593Smuzhiyun 	int err;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	mlxsw_pci->fw_area.items = kcalloc(num_pages, sizeof(*mem_item),
1238*4882a593Smuzhiyun 					   GFP_KERNEL);
1239*4882a593Smuzhiyun 	if (!mlxsw_pci->fw_area.items)
1240*4882a593Smuzhiyun 		return -ENOMEM;
1241*4882a593Smuzhiyun 	mlxsw_pci->fw_area.count = num_pages;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	mlxsw_cmd_mbox_zero(mbox);
1244*4882a593Smuzhiyun 	for (i = 0; i < num_pages; i++) {
1245*4882a593Smuzhiyun 		mem_item = &mlxsw_pci->fw_area.items[i];
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 		mem_item->size = MLXSW_PCI_PAGE_SIZE;
1248*4882a593Smuzhiyun 		mem_item->buf = pci_alloc_consistent(mlxsw_pci->pdev,
1249*4882a593Smuzhiyun 						     mem_item->size,
1250*4882a593Smuzhiyun 						     &mem_item->mapaddr);
1251*4882a593Smuzhiyun 		if (!mem_item->buf) {
1252*4882a593Smuzhiyun 			err = -ENOMEM;
1253*4882a593Smuzhiyun 			goto err_alloc;
1254*4882a593Smuzhiyun 		}
1255*4882a593Smuzhiyun 		mlxsw_cmd_mbox_map_fa_pa_set(mbox, nent, mem_item->mapaddr);
1256*4882a593Smuzhiyun 		mlxsw_cmd_mbox_map_fa_log2size_set(mbox, nent, 0); /* 1 page */
1257*4882a593Smuzhiyun 		if (++nent == MLXSW_CMD_MAP_FA_VPM_ENTRIES_MAX) {
1258*4882a593Smuzhiyun 			err = mlxsw_cmd_map_fa(mlxsw_pci->core, mbox, nent);
1259*4882a593Smuzhiyun 			if (err)
1260*4882a593Smuzhiyun 				goto err_cmd_map_fa;
1261*4882a593Smuzhiyun 			nent = 0;
1262*4882a593Smuzhiyun 			mlxsw_cmd_mbox_zero(mbox);
1263*4882a593Smuzhiyun 		}
1264*4882a593Smuzhiyun 	}
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	if (nent) {
1267*4882a593Smuzhiyun 		err = mlxsw_cmd_map_fa(mlxsw_pci->core, mbox, nent);
1268*4882a593Smuzhiyun 		if (err)
1269*4882a593Smuzhiyun 			goto err_cmd_map_fa;
1270*4882a593Smuzhiyun 	}
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	return 0;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun err_cmd_map_fa:
1275*4882a593Smuzhiyun err_alloc:
1276*4882a593Smuzhiyun 	for (i--; i >= 0; i--) {
1277*4882a593Smuzhiyun 		mem_item = &mlxsw_pci->fw_area.items[i];
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 		pci_free_consistent(mlxsw_pci->pdev, mem_item->size,
1280*4882a593Smuzhiyun 				    mem_item->buf, mem_item->mapaddr);
1281*4882a593Smuzhiyun 	}
1282*4882a593Smuzhiyun 	kfree(mlxsw_pci->fw_area.items);
1283*4882a593Smuzhiyun 	return err;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
mlxsw_pci_fw_area_fini(struct mlxsw_pci * mlxsw_pci)1286*4882a593Smuzhiyun static void mlxsw_pci_fw_area_fini(struct mlxsw_pci *mlxsw_pci)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun 	struct mlxsw_pci_mem_item *mem_item;
1289*4882a593Smuzhiyun 	int i;
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	mlxsw_cmd_unmap_fa(mlxsw_pci->core);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	for (i = 0; i < mlxsw_pci->fw_area.count; i++) {
1294*4882a593Smuzhiyun 		mem_item = &mlxsw_pci->fw_area.items[i];
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 		pci_free_consistent(mlxsw_pci->pdev, mem_item->size,
1297*4882a593Smuzhiyun 				    mem_item->buf, mem_item->mapaddr);
1298*4882a593Smuzhiyun 	}
1299*4882a593Smuzhiyun 	kfree(mlxsw_pci->fw_area.items);
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun 
mlxsw_pci_eq_irq_handler(int irq,void * dev_id)1302*4882a593Smuzhiyun static irqreturn_t mlxsw_pci_eq_irq_handler(int irq, void *dev_id)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	struct mlxsw_pci *mlxsw_pci = dev_id;
1305*4882a593Smuzhiyun 	struct mlxsw_pci_queue *q;
1306*4882a593Smuzhiyun 	int i;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	for (i = 0; i < MLXSW_PCI_EQS_COUNT; i++) {
1309*4882a593Smuzhiyun 		q = mlxsw_pci_eq_get(mlxsw_pci, i);
1310*4882a593Smuzhiyun 		mlxsw_pci_queue_tasklet_schedule(q);
1311*4882a593Smuzhiyun 	}
1312*4882a593Smuzhiyun 	return IRQ_HANDLED;
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun 
mlxsw_pci_mbox_alloc(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_mem_item * mbox)1315*4882a593Smuzhiyun static int mlxsw_pci_mbox_alloc(struct mlxsw_pci *mlxsw_pci,
1316*4882a593Smuzhiyun 				struct mlxsw_pci_mem_item *mbox)
1317*4882a593Smuzhiyun {
1318*4882a593Smuzhiyun 	struct pci_dev *pdev = mlxsw_pci->pdev;
1319*4882a593Smuzhiyun 	int err = 0;
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	mbox->size = MLXSW_CMD_MBOX_SIZE;
1322*4882a593Smuzhiyun 	mbox->buf = pci_alloc_consistent(pdev, MLXSW_CMD_MBOX_SIZE,
1323*4882a593Smuzhiyun 					 &mbox->mapaddr);
1324*4882a593Smuzhiyun 	if (!mbox->buf) {
1325*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed allocating memory for mailbox\n");
1326*4882a593Smuzhiyun 		err = -ENOMEM;
1327*4882a593Smuzhiyun 	}
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	return err;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun 
mlxsw_pci_mbox_free(struct mlxsw_pci * mlxsw_pci,struct mlxsw_pci_mem_item * mbox)1332*4882a593Smuzhiyun static void mlxsw_pci_mbox_free(struct mlxsw_pci *mlxsw_pci,
1333*4882a593Smuzhiyun 				struct mlxsw_pci_mem_item *mbox)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun 	struct pci_dev *pdev = mlxsw_pci->pdev;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	pci_free_consistent(pdev, MLXSW_CMD_MBOX_SIZE, mbox->buf,
1338*4882a593Smuzhiyun 			    mbox->mapaddr);
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun 
mlxsw_pci_sys_ready_wait(struct mlxsw_pci * mlxsw_pci,const struct pci_device_id * id,u32 * p_sys_status)1341*4882a593Smuzhiyun static int mlxsw_pci_sys_ready_wait(struct mlxsw_pci *mlxsw_pci,
1342*4882a593Smuzhiyun 				    const struct pci_device_id *id,
1343*4882a593Smuzhiyun 				    u32 *p_sys_status)
1344*4882a593Smuzhiyun {
1345*4882a593Smuzhiyun 	unsigned long end;
1346*4882a593Smuzhiyun 	u32 val;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	if (id->device == PCI_DEVICE_ID_MELLANOX_SWITCHX2) {
1349*4882a593Smuzhiyun 		msleep(MLXSW_PCI_SW_RESET_TIMEOUT_MSECS);
1350*4882a593Smuzhiyun 		return 0;
1351*4882a593Smuzhiyun 	}
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	/* We must wait for the HW to become responsive. */
1354*4882a593Smuzhiyun 	msleep(MLXSW_PCI_SW_RESET_WAIT_MSECS);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	end = jiffies + msecs_to_jiffies(MLXSW_PCI_SW_RESET_TIMEOUT_MSECS);
1357*4882a593Smuzhiyun 	do {
1358*4882a593Smuzhiyun 		val = mlxsw_pci_read32(mlxsw_pci, FW_READY);
1359*4882a593Smuzhiyun 		if ((val & MLXSW_PCI_FW_READY_MASK) == MLXSW_PCI_FW_READY_MAGIC)
1360*4882a593Smuzhiyun 			return 0;
1361*4882a593Smuzhiyun 		cond_resched();
1362*4882a593Smuzhiyun 	} while (time_before(jiffies, end));
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	*p_sys_status = val & MLXSW_PCI_FW_READY_MASK;
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	return -EBUSY;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun 
mlxsw_pci_sw_reset(struct mlxsw_pci * mlxsw_pci,const struct pci_device_id * id)1369*4882a593Smuzhiyun static int mlxsw_pci_sw_reset(struct mlxsw_pci *mlxsw_pci,
1370*4882a593Smuzhiyun 			      const struct pci_device_id *id)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun 	struct pci_dev *pdev = mlxsw_pci->pdev;
1373*4882a593Smuzhiyun 	char mrsr_pl[MLXSW_REG_MRSR_LEN];
1374*4882a593Smuzhiyun 	u32 sys_status;
1375*4882a593Smuzhiyun 	int err;
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	err = mlxsw_pci_sys_ready_wait(mlxsw_pci, id, &sys_status);
1378*4882a593Smuzhiyun 	if (err) {
1379*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to reach system ready status before reset. Status is 0x%x\n",
1380*4882a593Smuzhiyun 			sys_status);
1381*4882a593Smuzhiyun 		return err;
1382*4882a593Smuzhiyun 	}
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	mlxsw_reg_mrsr_pack(mrsr_pl);
1385*4882a593Smuzhiyun 	err = mlxsw_reg_write(mlxsw_pci->core, MLXSW_REG(mrsr), mrsr_pl);
1386*4882a593Smuzhiyun 	if (err)
1387*4882a593Smuzhiyun 		return err;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	err = mlxsw_pci_sys_ready_wait(mlxsw_pci, id, &sys_status);
1390*4882a593Smuzhiyun 	if (err) {
1391*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to reach system ready status after reset. Status is 0x%x\n",
1392*4882a593Smuzhiyun 			sys_status);
1393*4882a593Smuzhiyun 		return err;
1394*4882a593Smuzhiyun 	}
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	return 0;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun 
mlxsw_pci_alloc_irq_vectors(struct mlxsw_pci * mlxsw_pci)1399*4882a593Smuzhiyun static int mlxsw_pci_alloc_irq_vectors(struct mlxsw_pci *mlxsw_pci)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun 	int err;
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	err = pci_alloc_irq_vectors(mlxsw_pci->pdev, 1, 1, PCI_IRQ_MSIX);
1404*4882a593Smuzhiyun 	if (err < 0)
1405*4882a593Smuzhiyun 		dev_err(&mlxsw_pci->pdev->dev, "MSI-X init failed\n");
1406*4882a593Smuzhiyun 	return err;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun 
mlxsw_pci_free_irq_vectors(struct mlxsw_pci * mlxsw_pci)1409*4882a593Smuzhiyun static void mlxsw_pci_free_irq_vectors(struct mlxsw_pci *mlxsw_pci)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun 	pci_free_irq_vectors(mlxsw_pci->pdev);
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun 
mlxsw_pci_init(void * bus_priv,struct mlxsw_core * mlxsw_core,const struct mlxsw_config_profile * profile,struct mlxsw_res * res)1414*4882a593Smuzhiyun static int mlxsw_pci_init(void *bus_priv, struct mlxsw_core *mlxsw_core,
1415*4882a593Smuzhiyun 			  const struct mlxsw_config_profile *profile,
1416*4882a593Smuzhiyun 			  struct mlxsw_res *res)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1419*4882a593Smuzhiyun 	struct pci_dev *pdev = mlxsw_pci->pdev;
1420*4882a593Smuzhiyun 	char *mbox;
1421*4882a593Smuzhiyun 	u16 num_pages;
1422*4882a593Smuzhiyun 	int err;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	mlxsw_pci->core = mlxsw_core;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	mbox = mlxsw_cmd_mbox_alloc();
1427*4882a593Smuzhiyun 	if (!mbox)
1428*4882a593Smuzhiyun 		return -ENOMEM;
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	err = mlxsw_pci_sw_reset(mlxsw_pci, mlxsw_pci->id);
1431*4882a593Smuzhiyun 	if (err)
1432*4882a593Smuzhiyun 		goto err_sw_reset;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	err = mlxsw_pci_alloc_irq_vectors(mlxsw_pci);
1435*4882a593Smuzhiyun 	if (err < 0) {
1436*4882a593Smuzhiyun 		dev_err(&pdev->dev, "MSI-X init failed\n");
1437*4882a593Smuzhiyun 		goto err_alloc_irq;
1438*4882a593Smuzhiyun 	}
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	err = mlxsw_cmd_query_fw(mlxsw_core, mbox);
1441*4882a593Smuzhiyun 	if (err)
1442*4882a593Smuzhiyun 		goto err_query_fw;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	mlxsw_pci->bus_info.fw_rev.major =
1445*4882a593Smuzhiyun 		mlxsw_cmd_mbox_query_fw_fw_rev_major_get(mbox);
1446*4882a593Smuzhiyun 	mlxsw_pci->bus_info.fw_rev.minor =
1447*4882a593Smuzhiyun 		mlxsw_cmd_mbox_query_fw_fw_rev_minor_get(mbox);
1448*4882a593Smuzhiyun 	mlxsw_pci->bus_info.fw_rev.subminor =
1449*4882a593Smuzhiyun 		mlxsw_cmd_mbox_query_fw_fw_rev_subminor_get(mbox);
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	if (mlxsw_cmd_mbox_query_fw_cmd_interface_rev_get(mbox) != 1) {
1452*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unsupported cmd interface revision ID queried from hw\n");
1453*4882a593Smuzhiyun 		err = -EINVAL;
1454*4882a593Smuzhiyun 		goto err_iface_rev;
1455*4882a593Smuzhiyun 	}
1456*4882a593Smuzhiyun 	if (mlxsw_cmd_mbox_query_fw_doorbell_page_bar_get(mbox) != 0) {
1457*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unsupported doorbell page bar queried from hw\n");
1458*4882a593Smuzhiyun 		err = -EINVAL;
1459*4882a593Smuzhiyun 		goto err_doorbell_page_bar;
1460*4882a593Smuzhiyun 	}
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	mlxsw_pci->doorbell_offset =
1463*4882a593Smuzhiyun 		mlxsw_cmd_mbox_query_fw_doorbell_page_offset_get(mbox);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	if (mlxsw_cmd_mbox_query_fw_fr_rn_clk_bar_get(mbox) != 0) {
1466*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unsupported free running clock BAR queried from hw\n");
1467*4882a593Smuzhiyun 		err = -EINVAL;
1468*4882a593Smuzhiyun 		goto err_fr_rn_clk_bar;
1469*4882a593Smuzhiyun 	}
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	mlxsw_pci->free_running_clock_offset =
1472*4882a593Smuzhiyun 		mlxsw_cmd_mbox_query_fw_free_running_clock_offset_get(mbox);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	num_pages = mlxsw_cmd_mbox_query_fw_fw_pages_get(mbox);
1475*4882a593Smuzhiyun 	err = mlxsw_pci_fw_area_init(mlxsw_pci, mbox, num_pages);
1476*4882a593Smuzhiyun 	if (err)
1477*4882a593Smuzhiyun 		goto err_fw_area_init;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	err = mlxsw_pci_boardinfo(mlxsw_pci, mbox);
1480*4882a593Smuzhiyun 	if (err)
1481*4882a593Smuzhiyun 		goto err_boardinfo;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	err = mlxsw_core_resources_query(mlxsw_core, mbox, res);
1484*4882a593Smuzhiyun 	if (err)
1485*4882a593Smuzhiyun 		goto err_query_resources;
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	if (MLXSW_CORE_RES_VALID(mlxsw_core, CQE_V2) &&
1488*4882a593Smuzhiyun 	    MLXSW_CORE_RES_GET(mlxsw_core, CQE_V2))
1489*4882a593Smuzhiyun 		mlxsw_pci->max_cqe_ver = MLXSW_PCI_CQE_V2;
1490*4882a593Smuzhiyun 	else if (MLXSW_CORE_RES_VALID(mlxsw_core, CQE_V1) &&
1491*4882a593Smuzhiyun 		 MLXSW_CORE_RES_GET(mlxsw_core, CQE_V1))
1492*4882a593Smuzhiyun 		mlxsw_pci->max_cqe_ver = MLXSW_PCI_CQE_V1;
1493*4882a593Smuzhiyun 	else if ((MLXSW_CORE_RES_VALID(mlxsw_core, CQE_V0) &&
1494*4882a593Smuzhiyun 		  MLXSW_CORE_RES_GET(mlxsw_core, CQE_V0)) ||
1495*4882a593Smuzhiyun 		 !MLXSW_CORE_RES_VALID(mlxsw_core, CQE_V0)) {
1496*4882a593Smuzhiyun 		mlxsw_pci->max_cqe_ver = MLXSW_PCI_CQE_V0;
1497*4882a593Smuzhiyun 	} else {
1498*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Invalid supported CQE version combination reported\n");
1499*4882a593Smuzhiyun 		goto err_cqe_v_check;
1500*4882a593Smuzhiyun 	}
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	err = mlxsw_pci_config_profile(mlxsw_pci, mbox, profile, res);
1503*4882a593Smuzhiyun 	if (err)
1504*4882a593Smuzhiyun 		goto err_config_profile;
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	err = mlxsw_pci_aqs_init(mlxsw_pci, mbox);
1507*4882a593Smuzhiyun 	if (err)
1508*4882a593Smuzhiyun 		goto err_aqs_init;
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	err = request_irq(pci_irq_vector(pdev, 0),
1511*4882a593Smuzhiyun 			  mlxsw_pci_eq_irq_handler, 0,
1512*4882a593Smuzhiyun 			  mlxsw_pci->bus_info.device_kind, mlxsw_pci);
1513*4882a593Smuzhiyun 	if (err) {
1514*4882a593Smuzhiyun 		dev_err(&pdev->dev, "IRQ request failed\n");
1515*4882a593Smuzhiyun 		goto err_request_eq_irq;
1516*4882a593Smuzhiyun 	}
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	goto mbox_put;
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun err_request_eq_irq:
1521*4882a593Smuzhiyun 	mlxsw_pci_aqs_fini(mlxsw_pci);
1522*4882a593Smuzhiyun err_aqs_init:
1523*4882a593Smuzhiyun err_config_profile:
1524*4882a593Smuzhiyun err_cqe_v_check:
1525*4882a593Smuzhiyun err_query_resources:
1526*4882a593Smuzhiyun err_boardinfo:
1527*4882a593Smuzhiyun 	mlxsw_pci_fw_area_fini(mlxsw_pci);
1528*4882a593Smuzhiyun err_fw_area_init:
1529*4882a593Smuzhiyun err_fr_rn_clk_bar:
1530*4882a593Smuzhiyun err_doorbell_page_bar:
1531*4882a593Smuzhiyun err_iface_rev:
1532*4882a593Smuzhiyun err_query_fw:
1533*4882a593Smuzhiyun 	mlxsw_pci_free_irq_vectors(mlxsw_pci);
1534*4882a593Smuzhiyun err_alloc_irq:
1535*4882a593Smuzhiyun err_sw_reset:
1536*4882a593Smuzhiyun mbox_put:
1537*4882a593Smuzhiyun 	mlxsw_cmd_mbox_free(mbox);
1538*4882a593Smuzhiyun 	return err;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun 
mlxsw_pci_fini(void * bus_priv)1541*4882a593Smuzhiyun static void mlxsw_pci_fini(void *bus_priv)
1542*4882a593Smuzhiyun {
1543*4882a593Smuzhiyun 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	free_irq(pci_irq_vector(mlxsw_pci->pdev, 0), mlxsw_pci);
1546*4882a593Smuzhiyun 	mlxsw_pci_aqs_fini(mlxsw_pci);
1547*4882a593Smuzhiyun 	mlxsw_pci_fw_area_fini(mlxsw_pci);
1548*4882a593Smuzhiyun 	mlxsw_pci_free_irq_vectors(mlxsw_pci);
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun static struct mlxsw_pci_queue *
mlxsw_pci_sdq_pick(struct mlxsw_pci * mlxsw_pci,const struct mlxsw_tx_info * tx_info)1552*4882a593Smuzhiyun mlxsw_pci_sdq_pick(struct mlxsw_pci *mlxsw_pci,
1553*4882a593Smuzhiyun 		   const struct mlxsw_tx_info *tx_info)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun 	u8 ctl_sdq_count = mlxsw_pci_sdq_count(mlxsw_pci) - 1;
1556*4882a593Smuzhiyun 	u8 sdqn;
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	if (tx_info->is_emad) {
1559*4882a593Smuzhiyun 		sdqn = MLXSW_PCI_SDQ_EMAD_INDEX;
1560*4882a593Smuzhiyun 	} else {
1561*4882a593Smuzhiyun 		BUILD_BUG_ON(MLXSW_PCI_SDQ_EMAD_INDEX != 0);
1562*4882a593Smuzhiyun 		sdqn = 1 + (tx_info->local_port % ctl_sdq_count);
1563*4882a593Smuzhiyun 	}
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	return mlxsw_pci_sdq_get(mlxsw_pci, sdqn);
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun 
mlxsw_pci_skb_transmit_busy(void * bus_priv,const struct mlxsw_tx_info * tx_info)1568*4882a593Smuzhiyun static bool mlxsw_pci_skb_transmit_busy(void *bus_priv,
1569*4882a593Smuzhiyun 					const struct mlxsw_tx_info *tx_info)
1570*4882a593Smuzhiyun {
1571*4882a593Smuzhiyun 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1572*4882a593Smuzhiyun 	struct mlxsw_pci_queue *q = mlxsw_pci_sdq_pick(mlxsw_pci, tx_info);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	return !mlxsw_pci_queue_elem_info_producer_get(q);
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun 
mlxsw_pci_skb_transmit(void * bus_priv,struct sk_buff * skb,const struct mlxsw_tx_info * tx_info)1577*4882a593Smuzhiyun static int mlxsw_pci_skb_transmit(void *bus_priv, struct sk_buff *skb,
1578*4882a593Smuzhiyun 				  const struct mlxsw_tx_info *tx_info)
1579*4882a593Smuzhiyun {
1580*4882a593Smuzhiyun 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1581*4882a593Smuzhiyun 	struct mlxsw_pci_queue *q;
1582*4882a593Smuzhiyun 	struct mlxsw_pci_queue_elem_info *elem_info;
1583*4882a593Smuzhiyun 	char *wqe;
1584*4882a593Smuzhiyun 	int i;
1585*4882a593Smuzhiyun 	int err;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	if (skb_shinfo(skb)->nr_frags > MLXSW_PCI_WQE_SG_ENTRIES - 1) {
1588*4882a593Smuzhiyun 		err = skb_linearize(skb);
1589*4882a593Smuzhiyun 		if (err)
1590*4882a593Smuzhiyun 			return err;
1591*4882a593Smuzhiyun 	}
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	q = mlxsw_pci_sdq_pick(mlxsw_pci, tx_info);
1594*4882a593Smuzhiyun 	spin_lock_bh(&q->lock);
1595*4882a593Smuzhiyun 	elem_info = mlxsw_pci_queue_elem_info_producer_get(q);
1596*4882a593Smuzhiyun 	if (!elem_info) {
1597*4882a593Smuzhiyun 		/* queue is full */
1598*4882a593Smuzhiyun 		err = -EAGAIN;
1599*4882a593Smuzhiyun 		goto unlock;
1600*4882a593Smuzhiyun 	}
1601*4882a593Smuzhiyun 	mlxsw_skb_cb(skb)->tx_info = *tx_info;
1602*4882a593Smuzhiyun 	elem_info->u.sdq.skb = skb;
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	wqe = elem_info->elem;
1605*4882a593Smuzhiyun 	mlxsw_pci_wqe_c_set(wqe, 1); /* always report completion */
1606*4882a593Smuzhiyun 	mlxsw_pci_wqe_lp_set(wqe, 0);
1607*4882a593Smuzhiyun 	mlxsw_pci_wqe_type_set(wqe, MLXSW_PCI_WQE_TYPE_ETHERNET);
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	err = mlxsw_pci_wqe_frag_map(mlxsw_pci, wqe, 0, skb->data,
1610*4882a593Smuzhiyun 				     skb_headlen(skb), DMA_TO_DEVICE);
1611*4882a593Smuzhiyun 	if (err)
1612*4882a593Smuzhiyun 		goto unlock;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1615*4882a593Smuzhiyun 		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 		err = mlxsw_pci_wqe_frag_map(mlxsw_pci, wqe, i + 1,
1618*4882a593Smuzhiyun 					     skb_frag_address(frag),
1619*4882a593Smuzhiyun 					     skb_frag_size(frag),
1620*4882a593Smuzhiyun 					     DMA_TO_DEVICE);
1621*4882a593Smuzhiyun 		if (err)
1622*4882a593Smuzhiyun 			goto unmap_frags;
1623*4882a593Smuzhiyun 	}
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP))
1626*4882a593Smuzhiyun 		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	/* Set unused sq entries byte count to zero. */
1629*4882a593Smuzhiyun 	for (i++; i < MLXSW_PCI_WQE_SG_ENTRIES; i++)
1630*4882a593Smuzhiyun 		mlxsw_pci_wqe_byte_count_set(wqe, i, 0);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	/* Everything is set up, ring producer doorbell to get HW going */
1633*4882a593Smuzhiyun 	q->producer_counter++;
1634*4882a593Smuzhiyun 	mlxsw_pci_queue_doorbell_producer_ring(mlxsw_pci, q);
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	goto unlock;
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun unmap_frags:
1639*4882a593Smuzhiyun 	for (; i >= 0; i--)
1640*4882a593Smuzhiyun 		mlxsw_pci_wqe_frag_unmap(mlxsw_pci, wqe, i, DMA_TO_DEVICE);
1641*4882a593Smuzhiyun unlock:
1642*4882a593Smuzhiyun 	spin_unlock_bh(&q->lock);
1643*4882a593Smuzhiyun 	return err;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun 
mlxsw_pci_cmd_exec(void * bus_priv,u16 opcode,u8 opcode_mod,u32 in_mod,bool out_mbox_direct,char * in_mbox,size_t in_mbox_size,char * out_mbox,size_t out_mbox_size,u8 * p_status)1646*4882a593Smuzhiyun static int mlxsw_pci_cmd_exec(void *bus_priv, u16 opcode, u8 opcode_mod,
1647*4882a593Smuzhiyun 			      u32 in_mod, bool out_mbox_direct,
1648*4882a593Smuzhiyun 			      char *in_mbox, size_t in_mbox_size,
1649*4882a593Smuzhiyun 			      char *out_mbox, size_t out_mbox_size,
1650*4882a593Smuzhiyun 			      u8 *p_status)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1653*4882a593Smuzhiyun 	dma_addr_t in_mapaddr = 0, out_mapaddr = 0;
1654*4882a593Smuzhiyun 	bool evreq = mlxsw_pci->cmd.nopoll;
1655*4882a593Smuzhiyun 	unsigned long timeout = msecs_to_jiffies(MLXSW_PCI_CIR_TIMEOUT_MSECS);
1656*4882a593Smuzhiyun 	bool *p_wait_done = &mlxsw_pci->cmd.wait_done;
1657*4882a593Smuzhiyun 	int err;
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	*p_status = MLXSW_CMD_STATUS_OK;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	err = mutex_lock_interruptible(&mlxsw_pci->cmd.lock);
1662*4882a593Smuzhiyun 	if (err)
1663*4882a593Smuzhiyun 		return err;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	if (in_mbox) {
1666*4882a593Smuzhiyun 		memcpy(mlxsw_pci->cmd.in_mbox.buf, in_mbox, in_mbox_size);
1667*4882a593Smuzhiyun 		in_mapaddr = mlxsw_pci->cmd.in_mbox.mapaddr;
1668*4882a593Smuzhiyun 	}
1669*4882a593Smuzhiyun 	mlxsw_pci_write32(mlxsw_pci, CIR_IN_PARAM_HI, upper_32_bits(in_mapaddr));
1670*4882a593Smuzhiyun 	mlxsw_pci_write32(mlxsw_pci, CIR_IN_PARAM_LO, lower_32_bits(in_mapaddr));
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	if (out_mbox)
1673*4882a593Smuzhiyun 		out_mapaddr = mlxsw_pci->cmd.out_mbox.mapaddr;
1674*4882a593Smuzhiyun 	mlxsw_pci_write32(mlxsw_pci, CIR_OUT_PARAM_HI, upper_32_bits(out_mapaddr));
1675*4882a593Smuzhiyun 	mlxsw_pci_write32(mlxsw_pci, CIR_OUT_PARAM_LO, lower_32_bits(out_mapaddr));
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	mlxsw_pci_write32(mlxsw_pci, CIR_IN_MODIFIER, in_mod);
1678*4882a593Smuzhiyun 	mlxsw_pci_write32(mlxsw_pci, CIR_TOKEN, 0);
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	*p_wait_done = false;
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	wmb(); /* all needs to be written before we write control register */
1683*4882a593Smuzhiyun 	mlxsw_pci_write32(mlxsw_pci, CIR_CTRL,
1684*4882a593Smuzhiyun 			  MLXSW_PCI_CIR_CTRL_GO_BIT |
1685*4882a593Smuzhiyun 			  (evreq ? MLXSW_PCI_CIR_CTRL_EVREQ_BIT : 0) |
1686*4882a593Smuzhiyun 			  (opcode_mod << MLXSW_PCI_CIR_CTRL_OPCODE_MOD_SHIFT) |
1687*4882a593Smuzhiyun 			  opcode);
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	if (!evreq) {
1690*4882a593Smuzhiyun 		unsigned long end;
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 		end = jiffies + timeout;
1693*4882a593Smuzhiyun 		do {
1694*4882a593Smuzhiyun 			u32 ctrl = mlxsw_pci_read32(mlxsw_pci, CIR_CTRL);
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 			if (!(ctrl & MLXSW_PCI_CIR_CTRL_GO_BIT)) {
1697*4882a593Smuzhiyun 				*p_wait_done = true;
1698*4882a593Smuzhiyun 				*p_status = ctrl >> MLXSW_PCI_CIR_CTRL_STATUS_SHIFT;
1699*4882a593Smuzhiyun 				break;
1700*4882a593Smuzhiyun 			}
1701*4882a593Smuzhiyun 			cond_resched();
1702*4882a593Smuzhiyun 		} while (time_before(jiffies, end));
1703*4882a593Smuzhiyun 	} else {
1704*4882a593Smuzhiyun 		wait_event_timeout(mlxsw_pci->cmd.wait, *p_wait_done, timeout);
1705*4882a593Smuzhiyun 		*p_status = mlxsw_pci->cmd.comp.status;
1706*4882a593Smuzhiyun 	}
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	err = 0;
1709*4882a593Smuzhiyun 	if (*p_wait_done) {
1710*4882a593Smuzhiyun 		if (*p_status)
1711*4882a593Smuzhiyun 			err = -EIO;
1712*4882a593Smuzhiyun 	} else {
1713*4882a593Smuzhiyun 		err = -ETIMEDOUT;
1714*4882a593Smuzhiyun 	}
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	if (!err && out_mbox && out_mbox_direct) {
1717*4882a593Smuzhiyun 		/* Some commands don't use output param as address to mailbox
1718*4882a593Smuzhiyun 		 * but they store output directly into registers. In that case,
1719*4882a593Smuzhiyun 		 * copy registers into mbox buffer.
1720*4882a593Smuzhiyun 		 */
1721*4882a593Smuzhiyun 		__be32 tmp;
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 		if (!evreq) {
1724*4882a593Smuzhiyun 			tmp = cpu_to_be32(mlxsw_pci_read32(mlxsw_pci,
1725*4882a593Smuzhiyun 							   CIR_OUT_PARAM_HI));
1726*4882a593Smuzhiyun 			memcpy(out_mbox, &tmp, sizeof(tmp));
1727*4882a593Smuzhiyun 			tmp = cpu_to_be32(mlxsw_pci_read32(mlxsw_pci,
1728*4882a593Smuzhiyun 							   CIR_OUT_PARAM_LO));
1729*4882a593Smuzhiyun 			memcpy(out_mbox + sizeof(tmp), &tmp, sizeof(tmp));
1730*4882a593Smuzhiyun 		}
1731*4882a593Smuzhiyun 	} else if (!err && out_mbox) {
1732*4882a593Smuzhiyun 		memcpy(out_mbox, mlxsw_pci->cmd.out_mbox.buf, out_mbox_size);
1733*4882a593Smuzhiyun 	}
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	mutex_unlock(&mlxsw_pci->cmd.lock);
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	return err;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun 
mlxsw_pci_read_frc_h(void * bus_priv)1740*4882a593Smuzhiyun static u32 mlxsw_pci_read_frc_h(void *bus_priv)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1743*4882a593Smuzhiyun 	u64 frc_offset;
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	frc_offset = mlxsw_pci->free_running_clock_offset;
1746*4882a593Smuzhiyun 	return mlxsw_pci_read32(mlxsw_pci, FREE_RUNNING_CLOCK_H(frc_offset));
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun 
mlxsw_pci_read_frc_l(void * bus_priv)1749*4882a593Smuzhiyun static u32 mlxsw_pci_read_frc_l(void *bus_priv)
1750*4882a593Smuzhiyun {
1751*4882a593Smuzhiyun 	struct mlxsw_pci *mlxsw_pci = bus_priv;
1752*4882a593Smuzhiyun 	u64 frc_offset;
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	frc_offset = mlxsw_pci->free_running_clock_offset;
1755*4882a593Smuzhiyun 	return mlxsw_pci_read32(mlxsw_pci, FREE_RUNNING_CLOCK_L(frc_offset));
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun static const struct mlxsw_bus mlxsw_pci_bus = {
1759*4882a593Smuzhiyun 	.kind			= "pci",
1760*4882a593Smuzhiyun 	.init			= mlxsw_pci_init,
1761*4882a593Smuzhiyun 	.fini			= mlxsw_pci_fini,
1762*4882a593Smuzhiyun 	.skb_transmit_busy	= mlxsw_pci_skb_transmit_busy,
1763*4882a593Smuzhiyun 	.skb_transmit		= mlxsw_pci_skb_transmit,
1764*4882a593Smuzhiyun 	.cmd_exec		= mlxsw_pci_cmd_exec,
1765*4882a593Smuzhiyun 	.read_frc_h		= mlxsw_pci_read_frc_h,
1766*4882a593Smuzhiyun 	.read_frc_l		= mlxsw_pci_read_frc_l,
1767*4882a593Smuzhiyun 	.features		= MLXSW_BUS_F_TXRX | MLXSW_BUS_F_RESET,
1768*4882a593Smuzhiyun };
1769*4882a593Smuzhiyun 
mlxsw_pci_cmd_init(struct mlxsw_pci * mlxsw_pci)1770*4882a593Smuzhiyun static int mlxsw_pci_cmd_init(struct mlxsw_pci *mlxsw_pci)
1771*4882a593Smuzhiyun {
1772*4882a593Smuzhiyun 	int err;
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	mutex_init(&mlxsw_pci->cmd.lock);
1775*4882a593Smuzhiyun 	init_waitqueue_head(&mlxsw_pci->cmd.wait);
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	err = mlxsw_pci_mbox_alloc(mlxsw_pci, &mlxsw_pci->cmd.in_mbox);
1778*4882a593Smuzhiyun 	if (err)
1779*4882a593Smuzhiyun 		goto err_in_mbox_alloc;
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	err = mlxsw_pci_mbox_alloc(mlxsw_pci, &mlxsw_pci->cmd.out_mbox);
1782*4882a593Smuzhiyun 	if (err)
1783*4882a593Smuzhiyun 		goto err_out_mbox_alloc;
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	return 0;
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun err_out_mbox_alloc:
1788*4882a593Smuzhiyun 	mlxsw_pci_mbox_free(mlxsw_pci, &mlxsw_pci->cmd.in_mbox);
1789*4882a593Smuzhiyun err_in_mbox_alloc:
1790*4882a593Smuzhiyun 	mutex_destroy(&mlxsw_pci->cmd.lock);
1791*4882a593Smuzhiyun 	return err;
1792*4882a593Smuzhiyun }
1793*4882a593Smuzhiyun 
mlxsw_pci_cmd_fini(struct mlxsw_pci * mlxsw_pci)1794*4882a593Smuzhiyun static void mlxsw_pci_cmd_fini(struct mlxsw_pci *mlxsw_pci)
1795*4882a593Smuzhiyun {
1796*4882a593Smuzhiyun 	mlxsw_pci_mbox_free(mlxsw_pci, &mlxsw_pci->cmd.out_mbox);
1797*4882a593Smuzhiyun 	mlxsw_pci_mbox_free(mlxsw_pci, &mlxsw_pci->cmd.in_mbox);
1798*4882a593Smuzhiyun 	mutex_destroy(&mlxsw_pci->cmd.lock);
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun 
mlxsw_pci_probe(struct pci_dev * pdev,const struct pci_device_id * id)1801*4882a593Smuzhiyun static int mlxsw_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1802*4882a593Smuzhiyun {
1803*4882a593Smuzhiyun 	const char *driver_name = pdev->driver->name;
1804*4882a593Smuzhiyun 	struct mlxsw_pci *mlxsw_pci;
1805*4882a593Smuzhiyun 	int err;
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	mlxsw_pci = kzalloc(sizeof(*mlxsw_pci), GFP_KERNEL);
1808*4882a593Smuzhiyun 	if (!mlxsw_pci)
1809*4882a593Smuzhiyun 		return -ENOMEM;
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	err = pci_enable_device(pdev);
1812*4882a593Smuzhiyun 	if (err) {
1813*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pci_enable_device failed\n");
1814*4882a593Smuzhiyun 		goto err_pci_enable_device;
1815*4882a593Smuzhiyun 	}
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	err = pci_request_regions(pdev, driver_name);
1818*4882a593Smuzhiyun 	if (err) {
1819*4882a593Smuzhiyun 		dev_err(&pdev->dev, "pci_request_regions failed\n");
1820*4882a593Smuzhiyun 		goto err_pci_request_regions;
1821*4882a593Smuzhiyun 	}
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
1824*4882a593Smuzhiyun 	if (!err) {
1825*4882a593Smuzhiyun 		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
1826*4882a593Smuzhiyun 		if (err) {
1827*4882a593Smuzhiyun 			dev_err(&pdev->dev, "pci_set_consistent_dma_mask failed\n");
1828*4882a593Smuzhiyun 			goto err_pci_set_dma_mask;
1829*4882a593Smuzhiyun 		}
1830*4882a593Smuzhiyun 	} else {
1831*4882a593Smuzhiyun 		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1832*4882a593Smuzhiyun 		if (err) {
1833*4882a593Smuzhiyun 			dev_err(&pdev->dev, "pci_set_dma_mask failed\n");
1834*4882a593Smuzhiyun 			goto err_pci_set_dma_mask;
1835*4882a593Smuzhiyun 		}
1836*4882a593Smuzhiyun 	}
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	if (pci_resource_len(pdev, 0) < MLXSW_PCI_BAR0_SIZE) {
1839*4882a593Smuzhiyun 		dev_err(&pdev->dev, "invalid PCI region size\n");
1840*4882a593Smuzhiyun 		err = -EINVAL;
1841*4882a593Smuzhiyun 		goto err_pci_resource_len_check;
1842*4882a593Smuzhiyun 	}
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	mlxsw_pci->hw_addr = ioremap(pci_resource_start(pdev, 0),
1845*4882a593Smuzhiyun 				     pci_resource_len(pdev, 0));
1846*4882a593Smuzhiyun 	if (!mlxsw_pci->hw_addr) {
1847*4882a593Smuzhiyun 		dev_err(&pdev->dev, "ioremap failed\n");
1848*4882a593Smuzhiyun 		err = -EIO;
1849*4882a593Smuzhiyun 		goto err_ioremap;
1850*4882a593Smuzhiyun 	}
1851*4882a593Smuzhiyun 	pci_set_master(pdev);
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	mlxsw_pci->pdev = pdev;
1854*4882a593Smuzhiyun 	pci_set_drvdata(pdev, mlxsw_pci);
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	err = mlxsw_pci_cmd_init(mlxsw_pci);
1857*4882a593Smuzhiyun 	if (err)
1858*4882a593Smuzhiyun 		goto err_pci_cmd_init;
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	mlxsw_pci->bus_info.device_kind = driver_name;
1861*4882a593Smuzhiyun 	mlxsw_pci->bus_info.device_name = pci_name(mlxsw_pci->pdev);
1862*4882a593Smuzhiyun 	mlxsw_pci->bus_info.dev = &pdev->dev;
1863*4882a593Smuzhiyun 	mlxsw_pci->bus_info.read_frc_capable = true;
1864*4882a593Smuzhiyun 	mlxsw_pci->id = id;
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun 	err = mlxsw_core_bus_device_register(&mlxsw_pci->bus_info,
1867*4882a593Smuzhiyun 					     &mlxsw_pci_bus, mlxsw_pci, false,
1868*4882a593Smuzhiyun 					     NULL, NULL);
1869*4882a593Smuzhiyun 	if (err) {
1870*4882a593Smuzhiyun 		dev_err(&pdev->dev, "cannot register bus device\n");
1871*4882a593Smuzhiyun 		goto err_bus_device_register;
1872*4882a593Smuzhiyun 	}
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	return 0;
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun err_bus_device_register:
1877*4882a593Smuzhiyun 	mlxsw_pci_cmd_fini(mlxsw_pci);
1878*4882a593Smuzhiyun err_pci_cmd_init:
1879*4882a593Smuzhiyun 	iounmap(mlxsw_pci->hw_addr);
1880*4882a593Smuzhiyun err_ioremap:
1881*4882a593Smuzhiyun err_pci_resource_len_check:
1882*4882a593Smuzhiyun err_pci_set_dma_mask:
1883*4882a593Smuzhiyun 	pci_release_regions(pdev);
1884*4882a593Smuzhiyun err_pci_request_regions:
1885*4882a593Smuzhiyun 	pci_disable_device(pdev);
1886*4882a593Smuzhiyun err_pci_enable_device:
1887*4882a593Smuzhiyun 	kfree(mlxsw_pci);
1888*4882a593Smuzhiyun 	return err;
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun 
mlxsw_pci_remove(struct pci_dev * pdev)1891*4882a593Smuzhiyun static void mlxsw_pci_remove(struct pci_dev *pdev)
1892*4882a593Smuzhiyun {
1893*4882a593Smuzhiyun 	struct mlxsw_pci *mlxsw_pci = pci_get_drvdata(pdev);
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	mlxsw_core_bus_device_unregister(mlxsw_pci->core, false);
1896*4882a593Smuzhiyun 	mlxsw_pci_cmd_fini(mlxsw_pci);
1897*4882a593Smuzhiyun 	iounmap(mlxsw_pci->hw_addr);
1898*4882a593Smuzhiyun 	pci_release_regions(mlxsw_pci->pdev);
1899*4882a593Smuzhiyun 	pci_disable_device(mlxsw_pci->pdev);
1900*4882a593Smuzhiyun 	kfree(mlxsw_pci);
1901*4882a593Smuzhiyun }
1902*4882a593Smuzhiyun 
mlxsw_pci_driver_register(struct pci_driver * pci_driver)1903*4882a593Smuzhiyun int mlxsw_pci_driver_register(struct pci_driver *pci_driver)
1904*4882a593Smuzhiyun {
1905*4882a593Smuzhiyun 	pci_driver->probe = mlxsw_pci_probe;
1906*4882a593Smuzhiyun 	pci_driver->remove = mlxsw_pci_remove;
1907*4882a593Smuzhiyun 	pci_driver->shutdown = mlxsw_pci_remove;
1908*4882a593Smuzhiyun 	return pci_register_driver(pci_driver);
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun EXPORT_SYMBOL(mlxsw_pci_driver_register);
1911*4882a593Smuzhiyun 
mlxsw_pci_driver_unregister(struct pci_driver * pci_driver)1912*4882a593Smuzhiyun void mlxsw_pci_driver_unregister(struct pci_driver *pci_driver)
1913*4882a593Smuzhiyun {
1914*4882a593Smuzhiyun 	pci_unregister_driver(pci_driver);
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun EXPORT_SYMBOL(mlxsw_pci_driver_unregister);
1917*4882a593Smuzhiyun 
mlxsw_pci_module_init(void)1918*4882a593Smuzhiyun static int __init mlxsw_pci_module_init(void)
1919*4882a593Smuzhiyun {
1920*4882a593Smuzhiyun 	return 0;
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun 
mlxsw_pci_module_exit(void)1923*4882a593Smuzhiyun static void __exit mlxsw_pci_module_exit(void)
1924*4882a593Smuzhiyun {
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun module_init(mlxsw_pci_module_init);
1928*4882a593Smuzhiyun module_exit(mlxsw_pci_module_exit);
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
1931*4882a593Smuzhiyun MODULE_AUTHOR("Jiri Pirko <jiri@mellanox.com>");
1932*4882a593Smuzhiyun MODULE_DESCRIPTION("Mellanox switch PCI interface driver");
1933