1*4882a593Smuzhiyun /* SPDX-License-Identifier: BSD-3-Clause OR GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright (c) 2015-2018 Mellanox Technologies. All rights reserved */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef _MLXSW_CMD_H
5*4882a593Smuzhiyun #define _MLXSW_CMD_H
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include "item.h"
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #define MLXSW_CMD_MBOX_SIZE 4096
10*4882a593Smuzhiyun
mlxsw_cmd_mbox_alloc(void)11*4882a593Smuzhiyun static inline char *mlxsw_cmd_mbox_alloc(void)
12*4882a593Smuzhiyun {
13*4882a593Smuzhiyun return kzalloc(MLXSW_CMD_MBOX_SIZE, GFP_KERNEL);
14*4882a593Smuzhiyun }
15*4882a593Smuzhiyun
mlxsw_cmd_mbox_free(char * mbox)16*4882a593Smuzhiyun static inline void mlxsw_cmd_mbox_free(char *mbox)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun kfree(mbox);
19*4882a593Smuzhiyun }
20*4882a593Smuzhiyun
mlxsw_cmd_mbox_zero(char * mbox)21*4882a593Smuzhiyun static inline void mlxsw_cmd_mbox_zero(char *mbox)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun memset(mbox, 0, MLXSW_CMD_MBOX_SIZE);
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct mlxsw_core;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun int mlxsw_cmd_exec(struct mlxsw_core *mlxsw_core, u16 opcode, u8 opcode_mod,
29*4882a593Smuzhiyun u32 in_mod, bool out_mbox_direct, bool reset_ok,
30*4882a593Smuzhiyun char *in_mbox, size_t in_mbox_size,
31*4882a593Smuzhiyun char *out_mbox, size_t out_mbox_size);
32*4882a593Smuzhiyun
mlxsw_cmd_exec_in(struct mlxsw_core * mlxsw_core,u16 opcode,u8 opcode_mod,u32 in_mod,char * in_mbox,size_t in_mbox_size)33*4882a593Smuzhiyun static inline int mlxsw_cmd_exec_in(struct mlxsw_core *mlxsw_core, u16 opcode,
34*4882a593Smuzhiyun u8 opcode_mod, u32 in_mod, char *in_mbox,
35*4882a593Smuzhiyun size_t in_mbox_size)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun return mlxsw_cmd_exec(mlxsw_core, opcode, opcode_mod, in_mod, false,
38*4882a593Smuzhiyun false, in_mbox, in_mbox_size, NULL, 0);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
mlxsw_cmd_exec_out(struct mlxsw_core * mlxsw_core,u16 opcode,u8 opcode_mod,u32 in_mod,bool out_mbox_direct,char * out_mbox,size_t out_mbox_size)41*4882a593Smuzhiyun static inline int mlxsw_cmd_exec_out(struct mlxsw_core *mlxsw_core, u16 opcode,
42*4882a593Smuzhiyun u8 opcode_mod, u32 in_mod,
43*4882a593Smuzhiyun bool out_mbox_direct,
44*4882a593Smuzhiyun char *out_mbox, size_t out_mbox_size)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun return mlxsw_cmd_exec(mlxsw_core, opcode, opcode_mod, in_mod,
47*4882a593Smuzhiyun out_mbox_direct, false, NULL, 0,
48*4882a593Smuzhiyun out_mbox, out_mbox_size);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
mlxsw_cmd_exec_none(struct mlxsw_core * mlxsw_core,u16 opcode,u8 opcode_mod,u32 in_mod)51*4882a593Smuzhiyun static inline int mlxsw_cmd_exec_none(struct mlxsw_core *mlxsw_core, u16 opcode,
52*4882a593Smuzhiyun u8 opcode_mod, u32 in_mod)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun return mlxsw_cmd_exec(mlxsw_core, opcode, opcode_mod, in_mod, false,
55*4882a593Smuzhiyun false, NULL, 0, NULL, 0);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun enum mlxsw_cmd_opcode {
59*4882a593Smuzhiyun MLXSW_CMD_OPCODE_QUERY_FW = 0x004,
60*4882a593Smuzhiyun MLXSW_CMD_OPCODE_QUERY_BOARDINFO = 0x006,
61*4882a593Smuzhiyun MLXSW_CMD_OPCODE_QUERY_AQ_CAP = 0x003,
62*4882a593Smuzhiyun MLXSW_CMD_OPCODE_MAP_FA = 0xFFF,
63*4882a593Smuzhiyun MLXSW_CMD_OPCODE_UNMAP_FA = 0xFFE,
64*4882a593Smuzhiyun MLXSW_CMD_OPCODE_CONFIG_PROFILE = 0x100,
65*4882a593Smuzhiyun MLXSW_CMD_OPCODE_ACCESS_REG = 0x040,
66*4882a593Smuzhiyun MLXSW_CMD_OPCODE_SW2HW_DQ = 0x201,
67*4882a593Smuzhiyun MLXSW_CMD_OPCODE_HW2SW_DQ = 0x202,
68*4882a593Smuzhiyun MLXSW_CMD_OPCODE_2ERR_DQ = 0x01E,
69*4882a593Smuzhiyun MLXSW_CMD_OPCODE_QUERY_DQ = 0x022,
70*4882a593Smuzhiyun MLXSW_CMD_OPCODE_SW2HW_CQ = 0x016,
71*4882a593Smuzhiyun MLXSW_CMD_OPCODE_HW2SW_CQ = 0x017,
72*4882a593Smuzhiyun MLXSW_CMD_OPCODE_QUERY_CQ = 0x018,
73*4882a593Smuzhiyun MLXSW_CMD_OPCODE_SW2HW_EQ = 0x013,
74*4882a593Smuzhiyun MLXSW_CMD_OPCODE_HW2SW_EQ = 0x014,
75*4882a593Smuzhiyun MLXSW_CMD_OPCODE_QUERY_EQ = 0x015,
76*4882a593Smuzhiyun MLXSW_CMD_OPCODE_QUERY_RESOURCES = 0x101,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
mlxsw_cmd_opcode_str(u16 opcode)79*4882a593Smuzhiyun static inline const char *mlxsw_cmd_opcode_str(u16 opcode)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun switch (opcode) {
82*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_QUERY_FW:
83*4882a593Smuzhiyun return "QUERY_FW";
84*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_QUERY_BOARDINFO:
85*4882a593Smuzhiyun return "QUERY_BOARDINFO";
86*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_QUERY_AQ_CAP:
87*4882a593Smuzhiyun return "QUERY_AQ_CAP";
88*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_MAP_FA:
89*4882a593Smuzhiyun return "MAP_FA";
90*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_UNMAP_FA:
91*4882a593Smuzhiyun return "UNMAP_FA";
92*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_CONFIG_PROFILE:
93*4882a593Smuzhiyun return "CONFIG_PROFILE";
94*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_ACCESS_REG:
95*4882a593Smuzhiyun return "ACCESS_REG";
96*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_SW2HW_DQ:
97*4882a593Smuzhiyun return "SW2HW_DQ";
98*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_HW2SW_DQ:
99*4882a593Smuzhiyun return "HW2SW_DQ";
100*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_2ERR_DQ:
101*4882a593Smuzhiyun return "2ERR_DQ";
102*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_QUERY_DQ:
103*4882a593Smuzhiyun return "QUERY_DQ";
104*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_SW2HW_CQ:
105*4882a593Smuzhiyun return "SW2HW_CQ";
106*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_HW2SW_CQ:
107*4882a593Smuzhiyun return "HW2SW_CQ";
108*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_QUERY_CQ:
109*4882a593Smuzhiyun return "QUERY_CQ";
110*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_SW2HW_EQ:
111*4882a593Smuzhiyun return "SW2HW_EQ";
112*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_HW2SW_EQ:
113*4882a593Smuzhiyun return "HW2SW_EQ";
114*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_QUERY_EQ:
115*4882a593Smuzhiyun return "QUERY_EQ";
116*4882a593Smuzhiyun case MLXSW_CMD_OPCODE_QUERY_RESOURCES:
117*4882a593Smuzhiyun return "QUERY_RESOURCES";
118*4882a593Smuzhiyun default:
119*4882a593Smuzhiyun return "*UNKNOWN*";
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun enum mlxsw_cmd_status {
124*4882a593Smuzhiyun /* Command execution succeeded. */
125*4882a593Smuzhiyun MLXSW_CMD_STATUS_OK = 0x00,
126*4882a593Smuzhiyun /* Internal error (e.g. bus error) occurred while processing command. */
127*4882a593Smuzhiyun MLXSW_CMD_STATUS_INTERNAL_ERR = 0x01,
128*4882a593Smuzhiyun /* Operation/command not supported or opcode modifier not supported. */
129*4882a593Smuzhiyun MLXSW_CMD_STATUS_BAD_OP = 0x02,
130*4882a593Smuzhiyun /* Parameter not supported, parameter out of range. */
131*4882a593Smuzhiyun MLXSW_CMD_STATUS_BAD_PARAM = 0x03,
132*4882a593Smuzhiyun /* System was not enabled or bad system state. */
133*4882a593Smuzhiyun MLXSW_CMD_STATUS_BAD_SYS_STATE = 0x04,
134*4882a593Smuzhiyun /* Attempt to access reserved or unallocated resource, or resource in
135*4882a593Smuzhiyun * inappropriate ownership.
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun MLXSW_CMD_STATUS_BAD_RESOURCE = 0x05,
138*4882a593Smuzhiyun /* Requested resource is currently executing a command. */
139*4882a593Smuzhiyun MLXSW_CMD_STATUS_RESOURCE_BUSY = 0x06,
140*4882a593Smuzhiyun /* Required capability exceeds device limits. */
141*4882a593Smuzhiyun MLXSW_CMD_STATUS_EXCEED_LIM = 0x08,
142*4882a593Smuzhiyun /* Resource is not in the appropriate state or ownership. */
143*4882a593Smuzhiyun MLXSW_CMD_STATUS_BAD_RES_STATE = 0x09,
144*4882a593Smuzhiyun /* Index out of range (might be beyond table size or attempt to
145*4882a593Smuzhiyun * access a reserved resource).
146*4882a593Smuzhiyun */
147*4882a593Smuzhiyun MLXSW_CMD_STATUS_BAD_INDEX = 0x0A,
148*4882a593Smuzhiyun /* NVMEM checksum/CRC failed. */
149*4882a593Smuzhiyun MLXSW_CMD_STATUS_BAD_NVMEM = 0x0B,
150*4882a593Smuzhiyun /* Device is currently running reset */
151*4882a593Smuzhiyun MLXSW_CMD_STATUS_RUNNING_RESET = 0x26,
152*4882a593Smuzhiyun /* Bad management packet (silently discarded). */
153*4882a593Smuzhiyun MLXSW_CMD_STATUS_BAD_PKT = 0x30,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
mlxsw_cmd_status_str(u8 status)156*4882a593Smuzhiyun static inline const char *mlxsw_cmd_status_str(u8 status)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun switch (status) {
159*4882a593Smuzhiyun case MLXSW_CMD_STATUS_OK:
160*4882a593Smuzhiyun return "OK";
161*4882a593Smuzhiyun case MLXSW_CMD_STATUS_INTERNAL_ERR:
162*4882a593Smuzhiyun return "INTERNAL_ERR";
163*4882a593Smuzhiyun case MLXSW_CMD_STATUS_BAD_OP:
164*4882a593Smuzhiyun return "BAD_OP";
165*4882a593Smuzhiyun case MLXSW_CMD_STATUS_BAD_PARAM:
166*4882a593Smuzhiyun return "BAD_PARAM";
167*4882a593Smuzhiyun case MLXSW_CMD_STATUS_BAD_SYS_STATE:
168*4882a593Smuzhiyun return "BAD_SYS_STATE";
169*4882a593Smuzhiyun case MLXSW_CMD_STATUS_BAD_RESOURCE:
170*4882a593Smuzhiyun return "BAD_RESOURCE";
171*4882a593Smuzhiyun case MLXSW_CMD_STATUS_RESOURCE_BUSY:
172*4882a593Smuzhiyun return "RESOURCE_BUSY";
173*4882a593Smuzhiyun case MLXSW_CMD_STATUS_EXCEED_LIM:
174*4882a593Smuzhiyun return "EXCEED_LIM";
175*4882a593Smuzhiyun case MLXSW_CMD_STATUS_BAD_RES_STATE:
176*4882a593Smuzhiyun return "BAD_RES_STATE";
177*4882a593Smuzhiyun case MLXSW_CMD_STATUS_BAD_INDEX:
178*4882a593Smuzhiyun return "BAD_INDEX";
179*4882a593Smuzhiyun case MLXSW_CMD_STATUS_BAD_NVMEM:
180*4882a593Smuzhiyun return "BAD_NVMEM";
181*4882a593Smuzhiyun case MLXSW_CMD_STATUS_RUNNING_RESET:
182*4882a593Smuzhiyun return "RUNNING_RESET";
183*4882a593Smuzhiyun case MLXSW_CMD_STATUS_BAD_PKT:
184*4882a593Smuzhiyun return "BAD_PKT";
185*4882a593Smuzhiyun default:
186*4882a593Smuzhiyun return "*UNKNOWN*";
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* QUERY_FW - Query Firmware
191*4882a593Smuzhiyun * -------------------------
192*4882a593Smuzhiyun * OpMod == 0, INMmod == 0
193*4882a593Smuzhiyun * -----------------------
194*4882a593Smuzhiyun * The QUERY_FW command retrieves information related to firmware, command
195*4882a593Smuzhiyun * interface version and the amount of resources that should be allocated to
196*4882a593Smuzhiyun * the firmware.
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun
mlxsw_cmd_query_fw(struct mlxsw_core * mlxsw_core,char * out_mbox)199*4882a593Smuzhiyun static inline int mlxsw_cmd_query_fw(struct mlxsw_core *mlxsw_core,
200*4882a593Smuzhiyun char *out_mbox)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun return mlxsw_cmd_exec_out(mlxsw_core, MLXSW_CMD_OPCODE_QUERY_FW,
203*4882a593Smuzhiyun 0, 0, false, out_mbox, MLXSW_CMD_MBOX_SIZE);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* cmd_mbox_query_fw_fw_pages
207*4882a593Smuzhiyun * Amount of physical memory to be allocatedfor firmware usage in 4KB pages.
208*4882a593Smuzhiyun */
209*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, fw_pages, 0x00, 16, 16);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* cmd_mbox_query_fw_fw_rev_major
212*4882a593Smuzhiyun * Firmware Revision - Major
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, fw_rev_major, 0x00, 0, 16);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* cmd_mbox_query_fw_fw_rev_subminor
217*4882a593Smuzhiyun * Firmware Sub-minor version (Patch level)
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, fw_rev_subminor, 0x04, 16, 16);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* cmd_mbox_query_fw_fw_rev_minor
222*4882a593Smuzhiyun * Firmware Revision - Minor
223*4882a593Smuzhiyun */
224*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, fw_rev_minor, 0x04, 0, 16);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* cmd_mbox_query_fw_core_clk
227*4882a593Smuzhiyun * Internal Clock Frequency (in MHz)
228*4882a593Smuzhiyun */
229*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, core_clk, 0x08, 16, 16);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* cmd_mbox_query_fw_cmd_interface_rev
232*4882a593Smuzhiyun * Command Interface Interpreter Revision ID. This number is bumped up
233*4882a593Smuzhiyun * every time a non-backward-compatible change is done for the command
234*4882a593Smuzhiyun * interface. The current cmd_interface_rev is 1.
235*4882a593Smuzhiyun */
236*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, cmd_interface_rev, 0x08, 0, 16);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* cmd_mbox_query_fw_dt
239*4882a593Smuzhiyun * If set, Debug Trace is supported
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, dt, 0x0C, 31, 1);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* cmd_mbox_query_fw_api_version
244*4882a593Smuzhiyun * Indicates the version of the API, to enable software querying
245*4882a593Smuzhiyun * for compatibility. The current api_version is 1.
246*4882a593Smuzhiyun */
247*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, api_version, 0x0C, 0, 16);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* cmd_mbox_query_fw_fw_hour
250*4882a593Smuzhiyun * Firmware timestamp - hour
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, fw_hour, 0x10, 24, 8);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* cmd_mbox_query_fw_fw_minutes
255*4882a593Smuzhiyun * Firmware timestamp - minutes
256*4882a593Smuzhiyun */
257*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, fw_minutes, 0x10, 16, 8);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* cmd_mbox_query_fw_fw_seconds
260*4882a593Smuzhiyun * Firmware timestamp - seconds
261*4882a593Smuzhiyun */
262*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, fw_seconds, 0x10, 8, 8);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* cmd_mbox_query_fw_fw_year
265*4882a593Smuzhiyun * Firmware timestamp - year
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, fw_year, 0x14, 16, 16);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* cmd_mbox_query_fw_fw_month
270*4882a593Smuzhiyun * Firmware timestamp - month
271*4882a593Smuzhiyun */
272*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, fw_month, 0x14, 8, 8);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* cmd_mbox_query_fw_fw_day
275*4882a593Smuzhiyun * Firmware timestamp - day
276*4882a593Smuzhiyun */
277*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, fw_day, 0x14, 0, 8);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* cmd_mbox_query_fw_clr_int_base_offset
280*4882a593Smuzhiyun * Clear Interrupt register's offset from clr_int_bar register
281*4882a593Smuzhiyun * in PCI address space.
282*4882a593Smuzhiyun */
283*4882a593Smuzhiyun MLXSW_ITEM64(cmd_mbox, query_fw, clr_int_base_offset, 0x20, 0, 64);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* cmd_mbox_query_fw_clr_int_bar
286*4882a593Smuzhiyun * PCI base address register (BAR) where clr_int register is located.
287*4882a593Smuzhiyun * 00 - BAR 0-1 (64 bit BAR)
288*4882a593Smuzhiyun */
289*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, clr_int_bar, 0x28, 30, 2);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /* cmd_mbox_query_fw_error_buf_offset
292*4882a593Smuzhiyun * Read Only buffer for internal error reports of offset
293*4882a593Smuzhiyun * from error_buf_bar register in PCI address space).
294*4882a593Smuzhiyun */
295*4882a593Smuzhiyun MLXSW_ITEM64(cmd_mbox, query_fw, error_buf_offset, 0x30, 0, 64);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* cmd_mbox_query_fw_error_buf_size
298*4882a593Smuzhiyun * Internal error buffer size in DWORDs
299*4882a593Smuzhiyun */
300*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, error_buf_size, 0x38, 0, 32);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* cmd_mbox_query_fw_error_int_bar
303*4882a593Smuzhiyun * PCI base address register (BAR) where error buffer
304*4882a593Smuzhiyun * register is located.
305*4882a593Smuzhiyun * 00 - BAR 0-1 (64 bit BAR)
306*4882a593Smuzhiyun */
307*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, error_int_bar, 0x3C, 30, 2);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* cmd_mbox_query_fw_doorbell_page_offset
310*4882a593Smuzhiyun * Offset of the doorbell page
311*4882a593Smuzhiyun */
312*4882a593Smuzhiyun MLXSW_ITEM64(cmd_mbox, query_fw, doorbell_page_offset, 0x40, 0, 64);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* cmd_mbox_query_fw_doorbell_page_bar
315*4882a593Smuzhiyun * PCI base address register (BAR) of the doorbell page
316*4882a593Smuzhiyun * 00 - BAR 0-1 (64 bit BAR)
317*4882a593Smuzhiyun */
318*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, doorbell_page_bar, 0x48, 30, 2);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* cmd_mbox_query_fw_free_running_clock_offset
321*4882a593Smuzhiyun * The offset of the free running clock page
322*4882a593Smuzhiyun */
323*4882a593Smuzhiyun MLXSW_ITEM64(cmd_mbox, query_fw, free_running_clock_offset, 0x50, 0, 64);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* cmd_mbox_query_fw_fr_rn_clk_bar
326*4882a593Smuzhiyun * PCI base address register (BAR) of the free running clock page
327*4882a593Smuzhiyun * 0: BAR 0
328*4882a593Smuzhiyun * 1: 64 bit BAR
329*4882a593Smuzhiyun */
330*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_fw, fr_rn_clk_bar, 0x58, 30, 2);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* QUERY_BOARDINFO - Query Board Information
333*4882a593Smuzhiyun * -----------------------------------------
334*4882a593Smuzhiyun * OpMod == 0 (N/A), INMmod == 0 (N/A)
335*4882a593Smuzhiyun * -----------------------------------
336*4882a593Smuzhiyun * The QUERY_BOARDINFO command retrieves adapter specific parameters.
337*4882a593Smuzhiyun */
338*4882a593Smuzhiyun
mlxsw_cmd_boardinfo(struct mlxsw_core * mlxsw_core,char * out_mbox)339*4882a593Smuzhiyun static inline int mlxsw_cmd_boardinfo(struct mlxsw_core *mlxsw_core,
340*4882a593Smuzhiyun char *out_mbox)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun return mlxsw_cmd_exec_out(mlxsw_core, MLXSW_CMD_OPCODE_QUERY_BOARDINFO,
343*4882a593Smuzhiyun 0, 0, false, out_mbox, MLXSW_CMD_MBOX_SIZE);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* cmd_mbox_boardinfo_intapin
347*4882a593Smuzhiyun * When PCIe interrupt messages are being used, this value is used for clearing
348*4882a593Smuzhiyun * an interrupt. When using MSI-X, this register is not used.
349*4882a593Smuzhiyun */
350*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, boardinfo, intapin, 0x10, 24, 8);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* cmd_mbox_boardinfo_vsd_vendor_id
353*4882a593Smuzhiyun * PCISIG Vendor ID (www.pcisig.com/membership/vid_search) of the vendor
354*4882a593Smuzhiyun * specifying/formatting the VSD. The vsd_vendor_id identifies the management
355*4882a593Smuzhiyun * domain of the VSD/PSID data. Different vendors may choose different VSD/PSID
356*4882a593Smuzhiyun * format and encoding as long as they use their assigned vsd_vendor_id.
357*4882a593Smuzhiyun */
358*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, boardinfo, vsd_vendor_id, 0x1C, 0, 16);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* cmd_mbox_boardinfo_vsd
361*4882a593Smuzhiyun * Vendor Specific Data. The VSD string that is burnt to the Flash
362*4882a593Smuzhiyun * with the firmware.
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun #define MLXSW_CMD_BOARDINFO_VSD_LEN 208
365*4882a593Smuzhiyun MLXSW_ITEM_BUF(cmd_mbox, boardinfo, vsd, 0x20, MLXSW_CMD_BOARDINFO_VSD_LEN);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* cmd_mbox_boardinfo_psid
368*4882a593Smuzhiyun * The PSID field is a 16-ascii (byte) character string which acts as
369*4882a593Smuzhiyun * the board ID. The PSID format is used in conjunction with
370*4882a593Smuzhiyun * Mellanox vsd_vendor_id (15B3h).
371*4882a593Smuzhiyun */
372*4882a593Smuzhiyun #define MLXSW_CMD_BOARDINFO_PSID_LEN 16
373*4882a593Smuzhiyun MLXSW_ITEM_BUF(cmd_mbox, boardinfo, psid, 0xF0, MLXSW_CMD_BOARDINFO_PSID_LEN);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* QUERY_AQ_CAP - Query Asynchronous Queues Capabilities
376*4882a593Smuzhiyun * -----------------------------------------------------
377*4882a593Smuzhiyun * OpMod == 0 (N/A), INMmod == 0 (N/A)
378*4882a593Smuzhiyun * -----------------------------------
379*4882a593Smuzhiyun * The QUERY_AQ_CAP command returns the device asynchronous queues
380*4882a593Smuzhiyun * capabilities supported.
381*4882a593Smuzhiyun */
382*4882a593Smuzhiyun
mlxsw_cmd_query_aq_cap(struct mlxsw_core * mlxsw_core,char * out_mbox)383*4882a593Smuzhiyun static inline int mlxsw_cmd_query_aq_cap(struct mlxsw_core *mlxsw_core,
384*4882a593Smuzhiyun char *out_mbox)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun return mlxsw_cmd_exec_out(mlxsw_core, MLXSW_CMD_OPCODE_QUERY_AQ_CAP,
387*4882a593Smuzhiyun 0, 0, false, out_mbox, MLXSW_CMD_MBOX_SIZE);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* cmd_mbox_query_aq_cap_log_max_sdq_sz
391*4882a593Smuzhiyun * Log (base 2) of max WQEs allowed on SDQ.
392*4882a593Smuzhiyun */
393*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_aq_cap, log_max_sdq_sz, 0x00, 24, 8);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* cmd_mbox_query_aq_cap_max_num_sdqs
396*4882a593Smuzhiyun * Maximum number of SDQs.
397*4882a593Smuzhiyun */
398*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_aq_cap, max_num_sdqs, 0x00, 0, 8);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* cmd_mbox_query_aq_cap_log_max_rdq_sz
401*4882a593Smuzhiyun * Log (base 2) of max WQEs allowed on RDQ.
402*4882a593Smuzhiyun */
403*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_aq_cap, log_max_rdq_sz, 0x04, 24, 8);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* cmd_mbox_query_aq_cap_max_num_rdqs
406*4882a593Smuzhiyun * Maximum number of RDQs.
407*4882a593Smuzhiyun */
408*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_aq_cap, max_num_rdqs, 0x04, 0, 8);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* cmd_mbox_query_aq_cap_log_max_cq_sz
411*4882a593Smuzhiyun * Log (base 2) of the Maximum CQEs allowed in a CQ for CQEv0 and CQEv1.
412*4882a593Smuzhiyun */
413*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_aq_cap, log_max_cq_sz, 0x08, 24, 8);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* cmd_mbox_query_aq_cap_log_max_cqv2_sz
416*4882a593Smuzhiyun * Log (base 2) of the Maximum CQEs allowed in a CQ for CQEv2.
417*4882a593Smuzhiyun */
418*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_aq_cap, log_max_cqv2_sz, 0x08, 16, 8);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* cmd_mbox_query_aq_cap_max_num_cqs
421*4882a593Smuzhiyun * Maximum number of CQs.
422*4882a593Smuzhiyun */
423*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_aq_cap, max_num_cqs, 0x08, 0, 8);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* cmd_mbox_query_aq_cap_log_max_eq_sz
426*4882a593Smuzhiyun * Log (base 2) of max EQEs allowed on EQ.
427*4882a593Smuzhiyun */
428*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_aq_cap, log_max_eq_sz, 0x0C, 24, 8);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* cmd_mbox_query_aq_cap_max_num_eqs
431*4882a593Smuzhiyun * Maximum number of EQs.
432*4882a593Smuzhiyun */
433*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_aq_cap, max_num_eqs, 0x0C, 0, 8);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* cmd_mbox_query_aq_cap_max_sg_sq
436*4882a593Smuzhiyun * The maximum S/G list elements in an DSQ. DSQ must not contain
437*4882a593Smuzhiyun * more S/G entries than indicated here.
438*4882a593Smuzhiyun */
439*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_aq_cap, max_sg_sq, 0x10, 8, 8);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /* cmd_mbox_query_aq_cap_
442*4882a593Smuzhiyun * The maximum S/G list elements in an DRQ. DRQ must not contain
443*4882a593Smuzhiyun * more S/G entries than indicated here.
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, query_aq_cap, max_sg_rq, 0x10, 0, 8);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* MAP_FA - Map Firmware Area
448*4882a593Smuzhiyun * --------------------------
449*4882a593Smuzhiyun * OpMod == 0 (N/A), INMmod == Number of VPM entries
450*4882a593Smuzhiyun * -------------------------------------------------
451*4882a593Smuzhiyun * The MAP_FA command passes physical pages to the switch. These pages
452*4882a593Smuzhiyun * are used to store the device firmware. MAP_FA can be executed multiple
453*4882a593Smuzhiyun * times until all the firmware area is mapped (the size that should be
454*4882a593Smuzhiyun * mapped is retrieved through the QUERY_FW command). All required pages
455*4882a593Smuzhiyun * must be mapped to finish the initialization phase. Physical memory
456*4882a593Smuzhiyun * passed in this command must be pinned.
457*4882a593Smuzhiyun */
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun #define MLXSW_CMD_MAP_FA_VPM_ENTRIES_MAX 32
460*4882a593Smuzhiyun
mlxsw_cmd_map_fa(struct mlxsw_core * mlxsw_core,char * in_mbox,u32 vpm_entries_count)461*4882a593Smuzhiyun static inline int mlxsw_cmd_map_fa(struct mlxsw_core *mlxsw_core,
462*4882a593Smuzhiyun char *in_mbox, u32 vpm_entries_count)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun return mlxsw_cmd_exec_in(mlxsw_core, MLXSW_CMD_OPCODE_MAP_FA,
465*4882a593Smuzhiyun 0, vpm_entries_count,
466*4882a593Smuzhiyun in_mbox, MLXSW_CMD_MBOX_SIZE);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* cmd_mbox_map_fa_pa
470*4882a593Smuzhiyun * Physical Address.
471*4882a593Smuzhiyun */
472*4882a593Smuzhiyun MLXSW_ITEM64_INDEXED(cmd_mbox, map_fa, pa, 0x00, 12, 52, 0x08, 0x00, true);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* cmd_mbox_map_fa_log2size
475*4882a593Smuzhiyun * Log (base 2) of the size in 4KB pages of the physical and contiguous memory
476*4882a593Smuzhiyun * that starts at PA_L/H.
477*4882a593Smuzhiyun */
478*4882a593Smuzhiyun MLXSW_ITEM32_INDEXED(cmd_mbox, map_fa, log2size, 0x00, 0, 5, 0x08, 0x04, false);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* UNMAP_FA - Unmap Firmware Area
481*4882a593Smuzhiyun * ------------------------------
482*4882a593Smuzhiyun * OpMod == 0 (N/A), INMmod == 0 (N/A)
483*4882a593Smuzhiyun * -----------------------------------
484*4882a593Smuzhiyun * The UNMAP_FA command unload the firmware and unmaps all the
485*4882a593Smuzhiyun * firmware area. After this command is completed the device will not access
486*4882a593Smuzhiyun * the pages that were mapped to the firmware area. After executing UNMAP_FA
487*4882a593Smuzhiyun * command, software reset must be done prior to execution of MAP_FW command.
488*4882a593Smuzhiyun */
489*4882a593Smuzhiyun
mlxsw_cmd_unmap_fa(struct mlxsw_core * mlxsw_core)490*4882a593Smuzhiyun static inline int mlxsw_cmd_unmap_fa(struct mlxsw_core *mlxsw_core)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun return mlxsw_cmd_exec_none(mlxsw_core, MLXSW_CMD_OPCODE_UNMAP_FA, 0, 0);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* QUERY_RESOURCES - Query chip resources
496*4882a593Smuzhiyun * --------------------------------------
497*4882a593Smuzhiyun * OpMod == 0 (N/A) , INMmod is index
498*4882a593Smuzhiyun * ----------------------------------
499*4882a593Smuzhiyun * The QUERY_RESOURCES command retrieves information related to chip resources
500*4882a593Smuzhiyun * by resource ID. Every command returns 32 entries. INmod is being use as base.
501*4882a593Smuzhiyun * for example, index 1 will return entries 32-63. When the tables end and there
502*4882a593Smuzhiyun * are no more sources in the table, will return resource id 0xFFF to indicate
503*4882a593Smuzhiyun * it.
504*4882a593Smuzhiyun */
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun #define MLXSW_CMD_QUERY_RESOURCES_TABLE_END_ID 0xffff
507*4882a593Smuzhiyun #define MLXSW_CMD_QUERY_RESOURCES_MAX_QUERIES 100
508*4882a593Smuzhiyun #define MLXSW_CMD_QUERY_RESOURCES_PER_QUERY 32
509*4882a593Smuzhiyun
mlxsw_cmd_query_resources(struct mlxsw_core * mlxsw_core,char * out_mbox,int index)510*4882a593Smuzhiyun static inline int mlxsw_cmd_query_resources(struct mlxsw_core *mlxsw_core,
511*4882a593Smuzhiyun char *out_mbox, int index)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun return mlxsw_cmd_exec_out(mlxsw_core, MLXSW_CMD_OPCODE_QUERY_RESOURCES,
514*4882a593Smuzhiyun 0, index, false, out_mbox,
515*4882a593Smuzhiyun MLXSW_CMD_MBOX_SIZE);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* cmd_mbox_query_resource_id
519*4882a593Smuzhiyun * The resource id. 0xFFFF indicates table's end.
520*4882a593Smuzhiyun */
521*4882a593Smuzhiyun MLXSW_ITEM32_INDEXED(cmd_mbox, query_resource, id, 0x00, 16, 16, 0x8, 0, false);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* cmd_mbox_query_resource_data
524*4882a593Smuzhiyun * The resource
525*4882a593Smuzhiyun */
526*4882a593Smuzhiyun MLXSW_ITEM64_INDEXED(cmd_mbox, query_resource, data,
527*4882a593Smuzhiyun 0x00, 0, 40, 0x8, 0, false);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* CONFIG_PROFILE (Set) - Configure Switch Profile
530*4882a593Smuzhiyun * ------------------------------
531*4882a593Smuzhiyun * OpMod == 1 (Set), INMmod == 0 (N/A)
532*4882a593Smuzhiyun * -----------------------------------
533*4882a593Smuzhiyun * The CONFIG_PROFILE command sets the switch profile. The command can be
534*4882a593Smuzhiyun * executed on the device only once at startup in order to allocate and
535*4882a593Smuzhiyun * configure all switch resources and prepare it for operational mode.
536*4882a593Smuzhiyun * It is not possible to change the device profile after the chip is
537*4882a593Smuzhiyun * in operational mode.
538*4882a593Smuzhiyun * Failure of the CONFIG_PROFILE command leaves the hardware in an indeterminate
539*4882a593Smuzhiyun * state therefore it is required to perform software reset to the device
540*4882a593Smuzhiyun * following an unsuccessful completion of the command. It is required
541*4882a593Smuzhiyun * to perform software reset to the device to change an existing profile.
542*4882a593Smuzhiyun */
543*4882a593Smuzhiyun
mlxsw_cmd_config_profile_set(struct mlxsw_core * mlxsw_core,char * in_mbox)544*4882a593Smuzhiyun static inline int mlxsw_cmd_config_profile_set(struct mlxsw_core *mlxsw_core,
545*4882a593Smuzhiyun char *in_mbox)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun return mlxsw_cmd_exec_in(mlxsw_core, MLXSW_CMD_OPCODE_CONFIG_PROFILE,
548*4882a593Smuzhiyun 1, 0, in_mbox, MLXSW_CMD_MBOX_SIZE);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_max_vepa_channels
552*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
553*4882a593Smuzhiyun * according to the mailbox contents.
554*4882a593Smuzhiyun */
555*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_max_vepa_channels, 0x0C, 0, 1);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_max_lag
558*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
559*4882a593Smuzhiyun * according to the mailbox contents.
560*4882a593Smuzhiyun */
561*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_max_lag, 0x0C, 1, 1);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_max_port_per_lag
564*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
565*4882a593Smuzhiyun * according to the mailbox contents.
566*4882a593Smuzhiyun */
567*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_max_port_per_lag, 0x0C, 2, 1);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_max_mid
570*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
571*4882a593Smuzhiyun * according to the mailbox contents.
572*4882a593Smuzhiyun */
573*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_max_mid, 0x0C, 3, 1);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_max_pgt
576*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
577*4882a593Smuzhiyun * according to the mailbox contents.
578*4882a593Smuzhiyun */
579*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_max_pgt, 0x0C, 4, 1);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_max_system_port
582*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
583*4882a593Smuzhiyun * according to the mailbox contents.
584*4882a593Smuzhiyun */
585*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_max_system_port, 0x0C, 5, 1);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_max_vlan_groups
588*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
589*4882a593Smuzhiyun * according to the mailbox contents.
590*4882a593Smuzhiyun */
591*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_max_vlan_groups, 0x0C, 6, 1);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_max_regions
594*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
595*4882a593Smuzhiyun * according to the mailbox contents.
596*4882a593Smuzhiyun */
597*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_max_regions, 0x0C, 7, 1);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_flood_mode
600*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
601*4882a593Smuzhiyun * according to the mailbox contents.
602*4882a593Smuzhiyun */
603*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_flood_mode, 0x0C, 8, 1);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_max_flood_tables
606*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
607*4882a593Smuzhiyun * according to the mailbox contents.
608*4882a593Smuzhiyun */
609*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_flood_tables, 0x0C, 9, 1);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_max_ib_mc
612*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
613*4882a593Smuzhiyun * according to the mailbox contents.
614*4882a593Smuzhiyun */
615*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_max_ib_mc, 0x0C, 12, 1);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_max_pkey
618*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
619*4882a593Smuzhiyun * according to the mailbox contents.
620*4882a593Smuzhiyun */
621*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_max_pkey, 0x0C, 13, 1);
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_adaptive_routing_group_cap
624*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
625*4882a593Smuzhiyun * according to the mailbox contents.
626*4882a593Smuzhiyun */
627*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile,
628*4882a593Smuzhiyun set_adaptive_routing_group_cap, 0x0C, 14, 1);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* cmd_mbox_config_profile_set_ar_sec
631*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
632*4882a593Smuzhiyun * according to the mailbox contents.
633*4882a593Smuzhiyun */
634*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_ar_sec, 0x0C, 15, 1);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /* cmd_mbox_config_set_kvd_linear_size
637*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
638*4882a593Smuzhiyun * according to the mailbox contents.
639*4882a593Smuzhiyun */
640*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_kvd_linear_size, 0x0C, 24, 1);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /* cmd_mbox_config_set_kvd_hash_single_size
643*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
644*4882a593Smuzhiyun * according to the mailbox contents.
645*4882a593Smuzhiyun */
646*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_kvd_hash_single_size, 0x0C, 25, 1);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* cmd_mbox_config_set_kvd_hash_double_size
649*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
650*4882a593Smuzhiyun * according to the mailbox contents.
651*4882a593Smuzhiyun */
652*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_kvd_hash_double_size, 0x0C, 26, 1);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /* cmd_mbox_config_set_cqe_version
655*4882a593Smuzhiyun * Capability bit. Setting a bit to 1 configures the profile
656*4882a593Smuzhiyun * according to the mailbox contents.
657*4882a593Smuzhiyun */
658*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, set_cqe_version, 0x08, 0, 1);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_vepa_channels
661*4882a593Smuzhiyun * Maximum number of VEPA channels per port (0 through 16)
662*4882a593Smuzhiyun * 0 - multi-channel VEPA is disabled
663*4882a593Smuzhiyun */
664*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_vepa_channels, 0x10, 0, 8);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_lag
667*4882a593Smuzhiyun * Maximum number of LAG IDs requested.
668*4882a593Smuzhiyun */
669*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_lag, 0x14, 0, 16);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_port_per_lag
672*4882a593Smuzhiyun * Maximum number of ports per LAG requested.
673*4882a593Smuzhiyun */
674*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_port_per_lag, 0x18, 0, 16);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_mid
677*4882a593Smuzhiyun * Maximum Multicast IDs.
678*4882a593Smuzhiyun * Multicast IDs are allocated from 0 to max_mid-1
679*4882a593Smuzhiyun */
680*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_mid, 0x1C, 0, 16);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_pgt
683*4882a593Smuzhiyun * Maximum records in the Port Group Table per Switch Partition.
684*4882a593Smuzhiyun * Port Group Table indexes are from 0 to max_pgt-1
685*4882a593Smuzhiyun */
686*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_pgt, 0x20, 0, 16);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_system_port
689*4882a593Smuzhiyun * The maximum number of system ports that can be allocated.
690*4882a593Smuzhiyun */
691*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_system_port, 0x24, 0, 16);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_vlan_groups
694*4882a593Smuzhiyun * Maximum number VLAN Groups for VLAN binding.
695*4882a593Smuzhiyun */
696*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_vlan_groups, 0x28, 0, 12);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_regions
699*4882a593Smuzhiyun * Maximum number of TCAM Regions.
700*4882a593Smuzhiyun */
701*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_regions, 0x2C, 0, 16);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_flood_tables
704*4882a593Smuzhiyun * Maximum number of single-entry flooding tables. Different flooding tables
705*4882a593Smuzhiyun * can be associated with different packet types.
706*4882a593Smuzhiyun */
707*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_flood_tables, 0x30, 16, 4);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_vid_flood_tables
710*4882a593Smuzhiyun * Maximum number of per-vid flooding tables. Flooding tables are associated
711*4882a593Smuzhiyun * to the different packet types for the different switch partitions.
712*4882a593Smuzhiyun * Table size is 4K entries covering all VID space.
713*4882a593Smuzhiyun */
714*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_vid_flood_tables, 0x30, 8, 4);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* cmd_mbox_config_profile_flood_mode
717*4882a593Smuzhiyun * Flooding mode to use.
718*4882a593Smuzhiyun * 0-2 - Backward compatible modes for SwitchX devices.
719*4882a593Smuzhiyun * 3 - Mixed mode, where:
720*4882a593Smuzhiyun * max_flood_tables indicates the number of single-entry tables.
721*4882a593Smuzhiyun * max_vid_flood_tables indicates the number of per-VID tables.
722*4882a593Smuzhiyun * max_fid_offset_flood_tables indicates the number of FID-offset tables.
723*4882a593Smuzhiyun * max_fid_flood_tables indicates the number of per-FID tables.
724*4882a593Smuzhiyun */
725*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, flood_mode, 0x30, 0, 2);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_fid_offset_flood_tables
728*4882a593Smuzhiyun * Maximum number of FID-offset flooding tables.
729*4882a593Smuzhiyun */
730*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile,
731*4882a593Smuzhiyun max_fid_offset_flood_tables, 0x34, 24, 4);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* cmd_mbox_config_profile_fid_offset_flood_table_size
734*4882a593Smuzhiyun * The size (number of entries) of each FID-offset flood table.
735*4882a593Smuzhiyun */
736*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile,
737*4882a593Smuzhiyun fid_offset_flood_table_size, 0x34, 0, 16);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_fid_flood_tables
740*4882a593Smuzhiyun * Maximum number of per-FID flooding tables.
741*4882a593Smuzhiyun *
742*4882a593Smuzhiyun * Note: This flooding tables cover special FIDs only (vFIDs), starting at
743*4882a593Smuzhiyun * FID value 4K and higher.
744*4882a593Smuzhiyun */
745*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_fid_flood_tables, 0x38, 24, 4);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun /* cmd_mbox_config_profile_fid_flood_table_size
748*4882a593Smuzhiyun * The size (number of entries) of each per-FID table.
749*4882a593Smuzhiyun */
750*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, fid_flood_table_size, 0x38, 0, 16);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_ib_mc
753*4882a593Smuzhiyun * Maximum number of multicast FDB records for InfiniBand
754*4882a593Smuzhiyun * FDB (in 512 chunks) per InfiniBand switch partition.
755*4882a593Smuzhiyun */
756*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_ib_mc, 0x40, 0, 15);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* cmd_mbox_config_profile_max_pkey
759*4882a593Smuzhiyun * Maximum per port PKEY table size (for PKEY enforcement)
760*4882a593Smuzhiyun */
761*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, max_pkey, 0x44, 0, 15);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /* cmd_mbox_config_profile_ar_sec
764*4882a593Smuzhiyun * Primary/secondary capability
765*4882a593Smuzhiyun * Describes the number of adaptive routing sub-groups
766*4882a593Smuzhiyun * 0 - disable primary/secondary (single group)
767*4882a593Smuzhiyun * 1 - enable primary/secondary (2 sub-groups)
768*4882a593Smuzhiyun * 2 - 3 sub-groups: Not supported in SwitchX, SwitchX-2
769*4882a593Smuzhiyun * 3 - 4 sub-groups: Not supported in SwitchX, SwitchX-2
770*4882a593Smuzhiyun */
771*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, ar_sec, 0x4C, 24, 2);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun /* cmd_mbox_config_profile_adaptive_routing_group_cap
774*4882a593Smuzhiyun * Adaptive Routing Group Capability. Indicates the number of AR groups
775*4882a593Smuzhiyun * supported. Note that when Primary/secondary is enabled, each
776*4882a593Smuzhiyun * primary/secondary couple consumes 2 adaptive routing entries.
777*4882a593Smuzhiyun */
778*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, adaptive_routing_group_cap, 0x4C, 0, 16);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* cmd_mbox_config_profile_arn
781*4882a593Smuzhiyun * Adaptive Routing Notification Enable
782*4882a593Smuzhiyun * Not supported in SwitchX, SwitchX-2
783*4882a593Smuzhiyun */
784*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, arn, 0x50, 31, 1);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* cmd_mbox_config_kvd_linear_size
787*4882a593Smuzhiyun * KVD Linear Size
788*4882a593Smuzhiyun * Valid for Spectrum only
789*4882a593Smuzhiyun * Allowed values are 128*N where N=0 or higher
790*4882a593Smuzhiyun */
791*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, kvd_linear_size, 0x54, 0, 24);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /* cmd_mbox_config_kvd_hash_single_size
794*4882a593Smuzhiyun * KVD Hash single-entries size
795*4882a593Smuzhiyun * Valid for Spectrum only
796*4882a593Smuzhiyun * Allowed values are 128*N where N=0 or higher
797*4882a593Smuzhiyun * Must be greater or equal to cap_min_kvd_hash_single_size
798*4882a593Smuzhiyun * Must be smaller or equal to cap_kvd_size - kvd_linear_size
799*4882a593Smuzhiyun */
800*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, kvd_hash_single_size, 0x58, 0, 24);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* cmd_mbox_config_kvd_hash_double_size
803*4882a593Smuzhiyun * KVD Hash double-entries size (units of single-size entries)
804*4882a593Smuzhiyun * Valid for Spectrum only
805*4882a593Smuzhiyun * Allowed values are 128*N where N=0 or higher
806*4882a593Smuzhiyun * Must be either 0 or greater or equal to cap_min_kvd_hash_double_size
807*4882a593Smuzhiyun * Must be smaller or equal to cap_kvd_size - kvd_linear_size
808*4882a593Smuzhiyun */
809*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, kvd_hash_double_size, 0x5C, 0, 24);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* cmd_mbox_config_profile_swid_config_mask
812*4882a593Smuzhiyun * Modify Switch Partition Configuration mask. When set, the configu-
813*4882a593Smuzhiyun * ration value for the Switch Partition are taken from the mailbox.
814*4882a593Smuzhiyun * When clear, the current configuration values are used.
815*4882a593Smuzhiyun * Bit 0 - set type
816*4882a593Smuzhiyun * Bit 1 - properties
817*4882a593Smuzhiyun * Other - reserved
818*4882a593Smuzhiyun */
819*4882a593Smuzhiyun MLXSW_ITEM32_INDEXED(cmd_mbox, config_profile, swid_config_mask,
820*4882a593Smuzhiyun 0x60, 24, 8, 0x08, 0x00, false);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /* cmd_mbox_config_profile_swid_config_type
823*4882a593Smuzhiyun * Switch Partition type.
824*4882a593Smuzhiyun * 0000 - disabled (Switch Partition does not exist)
825*4882a593Smuzhiyun * 0001 - InfiniBand
826*4882a593Smuzhiyun * 0010 - Ethernet
827*4882a593Smuzhiyun * 1000 - router port (SwitchX-2 only)
828*4882a593Smuzhiyun * Other - reserved
829*4882a593Smuzhiyun */
830*4882a593Smuzhiyun MLXSW_ITEM32_INDEXED(cmd_mbox, config_profile, swid_config_type,
831*4882a593Smuzhiyun 0x60, 20, 4, 0x08, 0x00, false);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* cmd_mbox_config_profile_swid_config_properties
834*4882a593Smuzhiyun * Switch Partition properties.
835*4882a593Smuzhiyun */
836*4882a593Smuzhiyun MLXSW_ITEM32_INDEXED(cmd_mbox, config_profile, swid_config_properties,
837*4882a593Smuzhiyun 0x60, 0, 8, 0x08, 0x00, false);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* cmd_mbox_config_profile_cqe_version
840*4882a593Smuzhiyun * CQE version:
841*4882a593Smuzhiyun * 0: CQE version is 0
842*4882a593Smuzhiyun * 1: CQE version is either 1 or 2
843*4882a593Smuzhiyun * CQE ver 1 or 2 is configured by Completion Queue Context field cqe_ver.
844*4882a593Smuzhiyun */
845*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, config_profile, cqe_version, 0xB0, 0, 8);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* ACCESS_REG - Access EMAD Supported Register
848*4882a593Smuzhiyun * ----------------------------------
849*4882a593Smuzhiyun * OpMod == 0 (N/A), INMmod == 0 (N/A)
850*4882a593Smuzhiyun * -------------------------------------
851*4882a593Smuzhiyun * The ACCESS_REG command supports accessing device registers. This access
852*4882a593Smuzhiyun * is mainly used for bootstrapping.
853*4882a593Smuzhiyun */
854*4882a593Smuzhiyun
mlxsw_cmd_access_reg(struct mlxsw_core * mlxsw_core,bool reset_ok,char * in_mbox,char * out_mbox)855*4882a593Smuzhiyun static inline int mlxsw_cmd_access_reg(struct mlxsw_core *mlxsw_core,
856*4882a593Smuzhiyun bool reset_ok,
857*4882a593Smuzhiyun char *in_mbox, char *out_mbox)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun return mlxsw_cmd_exec(mlxsw_core, MLXSW_CMD_OPCODE_ACCESS_REG,
860*4882a593Smuzhiyun 0, 0, false, reset_ok,
861*4882a593Smuzhiyun in_mbox, MLXSW_CMD_MBOX_SIZE,
862*4882a593Smuzhiyun out_mbox, MLXSW_CMD_MBOX_SIZE);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /* SW2HW_DQ - Software to Hardware DQ
866*4882a593Smuzhiyun * ----------------------------------
867*4882a593Smuzhiyun * OpMod == 0 (send DQ) / OpMod == 1 (receive DQ)
868*4882a593Smuzhiyun * INMmod == DQ number
869*4882a593Smuzhiyun * ----------------------------------------------
870*4882a593Smuzhiyun * The SW2HW_DQ command transitions a descriptor queue from software to
871*4882a593Smuzhiyun * hardware ownership. The command enables posting WQEs and ringing DoorBells
872*4882a593Smuzhiyun * on the descriptor queue.
873*4882a593Smuzhiyun */
874*4882a593Smuzhiyun
__mlxsw_cmd_sw2hw_dq(struct mlxsw_core * mlxsw_core,char * in_mbox,u32 dq_number,u8 opcode_mod)875*4882a593Smuzhiyun static inline int __mlxsw_cmd_sw2hw_dq(struct mlxsw_core *mlxsw_core,
876*4882a593Smuzhiyun char *in_mbox, u32 dq_number,
877*4882a593Smuzhiyun u8 opcode_mod)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun return mlxsw_cmd_exec_in(mlxsw_core, MLXSW_CMD_OPCODE_SW2HW_DQ,
880*4882a593Smuzhiyun opcode_mod, dq_number,
881*4882a593Smuzhiyun in_mbox, MLXSW_CMD_MBOX_SIZE);
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun enum {
885*4882a593Smuzhiyun MLXSW_CMD_OPCODE_MOD_SDQ = 0,
886*4882a593Smuzhiyun MLXSW_CMD_OPCODE_MOD_RDQ = 1,
887*4882a593Smuzhiyun };
888*4882a593Smuzhiyun
mlxsw_cmd_sw2hw_sdq(struct mlxsw_core * mlxsw_core,char * in_mbox,u32 dq_number)889*4882a593Smuzhiyun static inline int mlxsw_cmd_sw2hw_sdq(struct mlxsw_core *mlxsw_core,
890*4882a593Smuzhiyun char *in_mbox, u32 dq_number)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun return __mlxsw_cmd_sw2hw_dq(mlxsw_core, in_mbox, dq_number,
893*4882a593Smuzhiyun MLXSW_CMD_OPCODE_MOD_SDQ);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
mlxsw_cmd_sw2hw_rdq(struct mlxsw_core * mlxsw_core,char * in_mbox,u32 dq_number)896*4882a593Smuzhiyun static inline int mlxsw_cmd_sw2hw_rdq(struct mlxsw_core *mlxsw_core,
897*4882a593Smuzhiyun char *in_mbox, u32 dq_number)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun return __mlxsw_cmd_sw2hw_dq(mlxsw_core, in_mbox, dq_number,
900*4882a593Smuzhiyun MLXSW_CMD_OPCODE_MOD_RDQ);
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun /* cmd_mbox_sw2hw_dq_cq
904*4882a593Smuzhiyun * Number of the CQ that this Descriptor Queue reports completions to.
905*4882a593Smuzhiyun */
906*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_dq, cq, 0x00, 24, 8);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun enum mlxsw_cmd_mbox_sw2hw_dq_sdq_lp {
909*4882a593Smuzhiyun MLXSW_CMD_MBOX_SW2HW_DQ_SDQ_LP_WQE,
910*4882a593Smuzhiyun MLXSW_CMD_MBOX_SW2HW_DQ_SDQ_LP_IGNORE_WQE,
911*4882a593Smuzhiyun };
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* cmd_mbox_sw2hw_dq_sdq_lp
914*4882a593Smuzhiyun * SDQ local Processing
915*4882a593Smuzhiyun * 0: local processing by wqe.lp
916*4882a593Smuzhiyun * 1: local processing (ignoring wqe.lp)
917*4882a593Smuzhiyun */
918*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_dq, sdq_lp, 0x00, 23, 1);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /* cmd_mbox_sw2hw_dq_sdq_tclass
921*4882a593Smuzhiyun * SDQ: CPU Egress TClass
922*4882a593Smuzhiyun * RDQ: Reserved
923*4882a593Smuzhiyun */
924*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_dq, sdq_tclass, 0x00, 16, 6);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* cmd_mbox_sw2hw_dq_log2_dq_sz
927*4882a593Smuzhiyun * Log (base 2) of the Descriptor Queue size in 4KB pages.
928*4882a593Smuzhiyun */
929*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_dq, log2_dq_sz, 0x00, 0, 6);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* cmd_mbox_sw2hw_dq_pa
932*4882a593Smuzhiyun * Physical Address.
933*4882a593Smuzhiyun */
934*4882a593Smuzhiyun MLXSW_ITEM64_INDEXED(cmd_mbox, sw2hw_dq, pa, 0x10, 12, 52, 0x08, 0x00, true);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* HW2SW_DQ - Hardware to Software DQ
937*4882a593Smuzhiyun * ----------------------------------
938*4882a593Smuzhiyun * OpMod == 0 (send DQ) / OpMod == 1 (receive DQ)
939*4882a593Smuzhiyun * INMmod == DQ number
940*4882a593Smuzhiyun * ----------------------------------------------
941*4882a593Smuzhiyun * The HW2SW_DQ command transitions a descriptor queue from hardware to
942*4882a593Smuzhiyun * software ownership. Incoming packets on the DQ are silently discarded,
943*4882a593Smuzhiyun * SW should not post descriptors on nonoperational DQs.
944*4882a593Smuzhiyun */
945*4882a593Smuzhiyun
__mlxsw_cmd_hw2sw_dq(struct mlxsw_core * mlxsw_core,u32 dq_number,u8 opcode_mod)946*4882a593Smuzhiyun static inline int __mlxsw_cmd_hw2sw_dq(struct mlxsw_core *mlxsw_core,
947*4882a593Smuzhiyun u32 dq_number, u8 opcode_mod)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun return mlxsw_cmd_exec_none(mlxsw_core, MLXSW_CMD_OPCODE_HW2SW_DQ,
950*4882a593Smuzhiyun opcode_mod, dq_number);
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
mlxsw_cmd_hw2sw_sdq(struct mlxsw_core * mlxsw_core,u32 dq_number)953*4882a593Smuzhiyun static inline int mlxsw_cmd_hw2sw_sdq(struct mlxsw_core *mlxsw_core,
954*4882a593Smuzhiyun u32 dq_number)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun return __mlxsw_cmd_hw2sw_dq(mlxsw_core, dq_number,
957*4882a593Smuzhiyun MLXSW_CMD_OPCODE_MOD_SDQ);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
mlxsw_cmd_hw2sw_rdq(struct mlxsw_core * mlxsw_core,u32 dq_number)960*4882a593Smuzhiyun static inline int mlxsw_cmd_hw2sw_rdq(struct mlxsw_core *mlxsw_core,
961*4882a593Smuzhiyun u32 dq_number)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun return __mlxsw_cmd_hw2sw_dq(mlxsw_core, dq_number,
964*4882a593Smuzhiyun MLXSW_CMD_OPCODE_MOD_RDQ);
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* 2ERR_DQ - To Error DQ
968*4882a593Smuzhiyun * ---------------------
969*4882a593Smuzhiyun * OpMod == 0 (send DQ) / OpMod == 1 (receive DQ)
970*4882a593Smuzhiyun * INMmod == DQ number
971*4882a593Smuzhiyun * ----------------------------------------------
972*4882a593Smuzhiyun * The 2ERR_DQ command transitions the DQ into the error state from the state
973*4882a593Smuzhiyun * in which it has been. While the command is executed, some in-process
974*4882a593Smuzhiyun * descriptors may complete. Once the DQ transitions into the error state,
975*4882a593Smuzhiyun * if there are posted descriptors on the RDQ/SDQ, the hardware writes
976*4882a593Smuzhiyun * a completion with error (flushed) for all descriptors posted in the RDQ/SDQ.
977*4882a593Smuzhiyun * When the command is completed successfully, the DQ is already in
978*4882a593Smuzhiyun * the error state.
979*4882a593Smuzhiyun */
980*4882a593Smuzhiyun
__mlxsw_cmd_2err_dq(struct mlxsw_core * mlxsw_core,u32 dq_number,u8 opcode_mod)981*4882a593Smuzhiyun static inline int __mlxsw_cmd_2err_dq(struct mlxsw_core *mlxsw_core,
982*4882a593Smuzhiyun u32 dq_number, u8 opcode_mod)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun return mlxsw_cmd_exec_none(mlxsw_core, MLXSW_CMD_OPCODE_2ERR_DQ,
985*4882a593Smuzhiyun opcode_mod, dq_number);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
mlxsw_cmd_2err_sdq(struct mlxsw_core * mlxsw_core,u32 dq_number)988*4882a593Smuzhiyun static inline int mlxsw_cmd_2err_sdq(struct mlxsw_core *mlxsw_core,
989*4882a593Smuzhiyun u32 dq_number)
990*4882a593Smuzhiyun {
991*4882a593Smuzhiyun return __mlxsw_cmd_2err_dq(mlxsw_core, dq_number,
992*4882a593Smuzhiyun MLXSW_CMD_OPCODE_MOD_SDQ);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
mlxsw_cmd_2err_rdq(struct mlxsw_core * mlxsw_core,u32 dq_number)995*4882a593Smuzhiyun static inline int mlxsw_cmd_2err_rdq(struct mlxsw_core *mlxsw_core,
996*4882a593Smuzhiyun u32 dq_number)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun return __mlxsw_cmd_2err_dq(mlxsw_core, dq_number,
999*4882a593Smuzhiyun MLXSW_CMD_OPCODE_MOD_RDQ);
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun /* QUERY_DQ - Query DQ
1003*4882a593Smuzhiyun * ---------------------
1004*4882a593Smuzhiyun * OpMod == 0 (send DQ) / OpMod == 1 (receive DQ)
1005*4882a593Smuzhiyun * INMmod == DQ number
1006*4882a593Smuzhiyun * ----------------------------------------------
1007*4882a593Smuzhiyun * The QUERY_DQ command retrieves a snapshot of DQ parameters from the hardware.
1008*4882a593Smuzhiyun *
1009*4882a593Smuzhiyun * Note: Output mailbox has the same format as SW2HW_DQ.
1010*4882a593Smuzhiyun */
1011*4882a593Smuzhiyun
__mlxsw_cmd_query_dq(struct mlxsw_core * mlxsw_core,char * out_mbox,u32 dq_number,u8 opcode_mod)1012*4882a593Smuzhiyun static inline int __mlxsw_cmd_query_dq(struct mlxsw_core *mlxsw_core,
1013*4882a593Smuzhiyun char *out_mbox, u32 dq_number,
1014*4882a593Smuzhiyun u8 opcode_mod)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun return mlxsw_cmd_exec_out(mlxsw_core, MLXSW_CMD_OPCODE_2ERR_DQ,
1017*4882a593Smuzhiyun opcode_mod, dq_number, false,
1018*4882a593Smuzhiyun out_mbox, MLXSW_CMD_MBOX_SIZE);
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
mlxsw_cmd_query_sdq(struct mlxsw_core * mlxsw_core,char * out_mbox,u32 dq_number)1021*4882a593Smuzhiyun static inline int mlxsw_cmd_query_sdq(struct mlxsw_core *mlxsw_core,
1022*4882a593Smuzhiyun char *out_mbox, u32 dq_number)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun return __mlxsw_cmd_query_dq(mlxsw_core, out_mbox, dq_number,
1025*4882a593Smuzhiyun MLXSW_CMD_OPCODE_MOD_SDQ);
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
mlxsw_cmd_query_rdq(struct mlxsw_core * mlxsw_core,char * out_mbox,u32 dq_number)1028*4882a593Smuzhiyun static inline int mlxsw_cmd_query_rdq(struct mlxsw_core *mlxsw_core,
1029*4882a593Smuzhiyun char *out_mbox, u32 dq_number)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun return __mlxsw_cmd_query_dq(mlxsw_core, out_mbox, dq_number,
1032*4882a593Smuzhiyun MLXSW_CMD_OPCODE_MOD_RDQ);
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun /* SW2HW_CQ - Software to Hardware CQ
1036*4882a593Smuzhiyun * ----------------------------------
1037*4882a593Smuzhiyun * OpMod == 0 (N/A), INMmod == CQ number
1038*4882a593Smuzhiyun * -------------------------------------
1039*4882a593Smuzhiyun * The SW2HW_CQ command transfers ownership of a CQ context entry from software
1040*4882a593Smuzhiyun * to hardware. The command takes the CQ context entry from the input mailbox
1041*4882a593Smuzhiyun * and stores it in the CQC in the ownership of the hardware. The command fails
1042*4882a593Smuzhiyun * if the requested CQC entry is already in the ownership of the hardware.
1043*4882a593Smuzhiyun */
1044*4882a593Smuzhiyun
mlxsw_cmd_sw2hw_cq(struct mlxsw_core * mlxsw_core,char * in_mbox,u32 cq_number)1045*4882a593Smuzhiyun static inline int mlxsw_cmd_sw2hw_cq(struct mlxsw_core *mlxsw_core,
1046*4882a593Smuzhiyun char *in_mbox, u32 cq_number)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun return mlxsw_cmd_exec_in(mlxsw_core, MLXSW_CMD_OPCODE_SW2HW_CQ,
1049*4882a593Smuzhiyun 0, cq_number, in_mbox, MLXSW_CMD_MBOX_SIZE);
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun enum mlxsw_cmd_mbox_sw2hw_cq_cqe_ver {
1053*4882a593Smuzhiyun MLXSW_CMD_MBOX_SW2HW_CQ_CQE_VER_1,
1054*4882a593Smuzhiyun MLXSW_CMD_MBOX_SW2HW_CQ_CQE_VER_2,
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /* cmd_mbox_sw2hw_cq_cqe_ver
1058*4882a593Smuzhiyun * CQE Version.
1059*4882a593Smuzhiyun */
1060*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_cq, cqe_ver, 0x00, 28, 4);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun /* cmd_mbox_sw2hw_cq_c_eqn
1063*4882a593Smuzhiyun * Event Queue this CQ reports completion events to.
1064*4882a593Smuzhiyun */
1065*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_cq, c_eqn, 0x00, 24, 1);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun /* cmd_mbox_sw2hw_cq_st
1068*4882a593Smuzhiyun * Event delivery state machine
1069*4882a593Smuzhiyun * 0x0 - FIRED
1070*4882a593Smuzhiyun * 0x1 - ARMED (Request for Notification)
1071*4882a593Smuzhiyun */
1072*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_cq, st, 0x00, 8, 1);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun /* cmd_mbox_sw2hw_cq_log_cq_size
1075*4882a593Smuzhiyun * Log (base 2) of the CQ size (in entries).
1076*4882a593Smuzhiyun */
1077*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_cq, log_cq_size, 0x00, 0, 4);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun /* cmd_mbox_sw2hw_cq_producer_counter
1080*4882a593Smuzhiyun * Producer Counter. The counter is incremented for each CQE that is
1081*4882a593Smuzhiyun * written by the HW to the CQ.
1082*4882a593Smuzhiyun * Maintained by HW (valid for the QUERY_CQ command only)
1083*4882a593Smuzhiyun */
1084*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_cq, producer_counter, 0x04, 0, 16);
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun /* cmd_mbox_sw2hw_cq_pa
1087*4882a593Smuzhiyun * Physical Address.
1088*4882a593Smuzhiyun */
1089*4882a593Smuzhiyun MLXSW_ITEM64_INDEXED(cmd_mbox, sw2hw_cq, pa, 0x10, 11, 53, 0x08, 0x00, true);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun /* HW2SW_CQ - Hardware to Software CQ
1092*4882a593Smuzhiyun * ----------------------------------
1093*4882a593Smuzhiyun * OpMod == 0 (N/A), INMmod == CQ number
1094*4882a593Smuzhiyun * -------------------------------------
1095*4882a593Smuzhiyun * The HW2SW_CQ command transfers ownership of a CQ context entry from hardware
1096*4882a593Smuzhiyun * to software. The CQC entry is invalidated as a result of this command.
1097*4882a593Smuzhiyun */
1098*4882a593Smuzhiyun
mlxsw_cmd_hw2sw_cq(struct mlxsw_core * mlxsw_core,u32 cq_number)1099*4882a593Smuzhiyun static inline int mlxsw_cmd_hw2sw_cq(struct mlxsw_core *mlxsw_core,
1100*4882a593Smuzhiyun u32 cq_number)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun return mlxsw_cmd_exec_none(mlxsw_core, MLXSW_CMD_OPCODE_HW2SW_CQ,
1103*4882a593Smuzhiyun 0, cq_number);
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /* QUERY_CQ - Query CQ
1107*4882a593Smuzhiyun * ----------------------------------
1108*4882a593Smuzhiyun * OpMod == 0 (N/A), INMmod == CQ number
1109*4882a593Smuzhiyun * -------------------------------------
1110*4882a593Smuzhiyun * The QUERY_CQ command retrieves a snapshot of the current CQ context entry.
1111*4882a593Smuzhiyun * The command stores the snapshot in the output mailbox in the software format.
1112*4882a593Smuzhiyun * Note that the CQ context state and values are not affected by the QUERY_CQ
1113*4882a593Smuzhiyun * command. The QUERY_CQ command is for debug purposes only.
1114*4882a593Smuzhiyun *
1115*4882a593Smuzhiyun * Note: Output mailbox has the same format as SW2HW_CQ.
1116*4882a593Smuzhiyun */
1117*4882a593Smuzhiyun
mlxsw_cmd_query_cq(struct mlxsw_core * mlxsw_core,char * out_mbox,u32 cq_number)1118*4882a593Smuzhiyun static inline int mlxsw_cmd_query_cq(struct mlxsw_core *mlxsw_core,
1119*4882a593Smuzhiyun char *out_mbox, u32 cq_number)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun return mlxsw_cmd_exec_out(mlxsw_core, MLXSW_CMD_OPCODE_QUERY_CQ,
1122*4882a593Smuzhiyun 0, cq_number, false,
1123*4882a593Smuzhiyun out_mbox, MLXSW_CMD_MBOX_SIZE);
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun /* SW2HW_EQ - Software to Hardware EQ
1127*4882a593Smuzhiyun * ----------------------------------
1128*4882a593Smuzhiyun * OpMod == 0 (N/A), INMmod == EQ number
1129*4882a593Smuzhiyun * -------------------------------------
1130*4882a593Smuzhiyun * The SW2HW_EQ command transfers ownership of an EQ context entry from software
1131*4882a593Smuzhiyun * to hardware. The command takes the EQ context entry from the input mailbox
1132*4882a593Smuzhiyun * and stores it in the EQC in the ownership of the hardware. The command fails
1133*4882a593Smuzhiyun * if the requested EQC entry is already in the ownership of the hardware.
1134*4882a593Smuzhiyun */
1135*4882a593Smuzhiyun
mlxsw_cmd_sw2hw_eq(struct mlxsw_core * mlxsw_core,char * in_mbox,u32 eq_number)1136*4882a593Smuzhiyun static inline int mlxsw_cmd_sw2hw_eq(struct mlxsw_core *mlxsw_core,
1137*4882a593Smuzhiyun char *in_mbox, u32 eq_number)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun return mlxsw_cmd_exec_in(mlxsw_core, MLXSW_CMD_OPCODE_SW2HW_EQ,
1140*4882a593Smuzhiyun 0, eq_number, in_mbox, MLXSW_CMD_MBOX_SIZE);
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /* cmd_mbox_sw2hw_eq_int_msix
1144*4882a593Smuzhiyun * When set, MSI-X cycles will be generated by this EQ.
1145*4882a593Smuzhiyun * When cleared, an interrupt will be generated by this EQ.
1146*4882a593Smuzhiyun */
1147*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_eq, int_msix, 0x00, 24, 1);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* cmd_mbox_sw2hw_eq_st
1150*4882a593Smuzhiyun * Event delivery state machine
1151*4882a593Smuzhiyun * 0x0 - FIRED
1152*4882a593Smuzhiyun * 0x1 - ARMED (Request for Notification)
1153*4882a593Smuzhiyun * 0x11 - Always ARMED
1154*4882a593Smuzhiyun * other - reserved
1155*4882a593Smuzhiyun */
1156*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_eq, st, 0x00, 8, 2);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /* cmd_mbox_sw2hw_eq_log_eq_size
1159*4882a593Smuzhiyun * Log (base 2) of the EQ size (in entries).
1160*4882a593Smuzhiyun */
1161*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_eq, log_eq_size, 0x00, 0, 4);
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun /* cmd_mbox_sw2hw_eq_producer_counter
1164*4882a593Smuzhiyun * Producer Counter. The counter is incremented for each EQE that is written
1165*4882a593Smuzhiyun * by the HW to the EQ.
1166*4882a593Smuzhiyun * Maintained by HW (valid for the QUERY_EQ command only)
1167*4882a593Smuzhiyun */
1168*4882a593Smuzhiyun MLXSW_ITEM32(cmd_mbox, sw2hw_eq, producer_counter, 0x04, 0, 16);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun /* cmd_mbox_sw2hw_eq_pa
1171*4882a593Smuzhiyun * Physical Address.
1172*4882a593Smuzhiyun */
1173*4882a593Smuzhiyun MLXSW_ITEM64_INDEXED(cmd_mbox, sw2hw_eq, pa, 0x10, 11, 53, 0x08, 0x00, true);
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun /* HW2SW_EQ - Hardware to Software EQ
1176*4882a593Smuzhiyun * ----------------------------------
1177*4882a593Smuzhiyun * OpMod == 0 (N/A), INMmod == EQ number
1178*4882a593Smuzhiyun * -------------------------------------
1179*4882a593Smuzhiyun */
1180*4882a593Smuzhiyun
mlxsw_cmd_hw2sw_eq(struct mlxsw_core * mlxsw_core,u32 eq_number)1181*4882a593Smuzhiyun static inline int mlxsw_cmd_hw2sw_eq(struct mlxsw_core *mlxsw_core,
1182*4882a593Smuzhiyun u32 eq_number)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun return mlxsw_cmd_exec_none(mlxsw_core, MLXSW_CMD_OPCODE_HW2SW_EQ,
1185*4882a593Smuzhiyun 0, eq_number);
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun /* QUERY_EQ - Query EQ
1189*4882a593Smuzhiyun * ----------------------------------
1190*4882a593Smuzhiyun * OpMod == 0 (N/A), INMmod == EQ number
1191*4882a593Smuzhiyun * -------------------------------------
1192*4882a593Smuzhiyun *
1193*4882a593Smuzhiyun * Note: Output mailbox has the same format as SW2HW_EQ.
1194*4882a593Smuzhiyun */
1195*4882a593Smuzhiyun
mlxsw_cmd_query_eq(struct mlxsw_core * mlxsw_core,char * out_mbox,u32 eq_number)1196*4882a593Smuzhiyun static inline int mlxsw_cmd_query_eq(struct mlxsw_core *mlxsw_core,
1197*4882a593Smuzhiyun char *out_mbox, u32 eq_number)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun return mlxsw_cmd_exec_out(mlxsw_core, MLXSW_CMD_OPCODE_QUERY_EQ,
1200*4882a593Smuzhiyun 0, eq_number, false,
1201*4882a593Smuzhiyun out_mbox, MLXSW_CMD_MBOX_SIZE);
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun #endif
1205