1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
4*4882a593Smuzhiyun * All rights reserved.
5*4882a593Smuzhiyun * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This software is available to you under a choice of one of two
8*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
9*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
10*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
11*4882a593Smuzhiyun * OpenIB.org BSD license below:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
14*4882a593Smuzhiyun * without modification, are permitted provided that the following
15*4882a593Smuzhiyun * conditions are met:
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * - Redistributions of source code must retain the above
18*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
19*4882a593Smuzhiyun * disclaimer.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
22*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
23*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
24*4882a593Smuzhiyun * provided with the distribution.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33*4882a593Smuzhiyun * SOFTWARE.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include <linux/sched.h>
37*4882a593Smuzhiyun #include <linux/pci.h>
38*4882a593Smuzhiyun #include <linux/errno.h>
39*4882a593Smuzhiyun #include <linux/kernel.h>
40*4882a593Smuzhiyun #include <linux/io.h>
41*4882a593Smuzhiyun #include <linux/slab.h>
42*4882a593Smuzhiyun #include <linux/mlx4/cmd.h>
43*4882a593Smuzhiyun #include <linux/mlx4/qp.h>
44*4882a593Smuzhiyun #include <linux/if_ether.h>
45*4882a593Smuzhiyun #include <linux/etherdevice.h>
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #include "mlx4.h"
48*4882a593Smuzhiyun #include "fw.h"
49*4882a593Smuzhiyun #include "mlx4_stats.h"
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define MLX4_MAC_VALID (1ull << 63)
52*4882a593Smuzhiyun #define MLX4_PF_COUNTERS_PER_PORT 2
53*4882a593Smuzhiyun #define MLX4_VF_COUNTERS_PER_PORT 1
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct mac_res {
56*4882a593Smuzhiyun struct list_head list;
57*4882a593Smuzhiyun u64 mac;
58*4882a593Smuzhiyun int ref_count;
59*4882a593Smuzhiyun u8 smac_index;
60*4882a593Smuzhiyun u8 port;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun struct vlan_res {
64*4882a593Smuzhiyun struct list_head list;
65*4882a593Smuzhiyun u16 vlan;
66*4882a593Smuzhiyun int ref_count;
67*4882a593Smuzhiyun int vlan_index;
68*4882a593Smuzhiyun u8 port;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct res_common {
72*4882a593Smuzhiyun struct list_head list;
73*4882a593Smuzhiyun struct rb_node node;
74*4882a593Smuzhiyun u64 res_id;
75*4882a593Smuzhiyun int owner;
76*4882a593Smuzhiyun int state;
77*4882a593Smuzhiyun int from_state;
78*4882a593Smuzhiyun int to_state;
79*4882a593Smuzhiyun int removing;
80*4882a593Smuzhiyun const char *func_name;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun enum {
84*4882a593Smuzhiyun RES_ANY_BUSY = 1
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct res_gid {
88*4882a593Smuzhiyun struct list_head list;
89*4882a593Smuzhiyun u8 gid[16];
90*4882a593Smuzhiyun enum mlx4_protocol prot;
91*4882a593Smuzhiyun enum mlx4_steer_type steer;
92*4882a593Smuzhiyun u64 reg_id;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun enum res_qp_states {
96*4882a593Smuzhiyun RES_QP_BUSY = RES_ANY_BUSY,
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* QP number was allocated */
99*4882a593Smuzhiyun RES_QP_RESERVED,
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* ICM memory for QP context was mapped */
102*4882a593Smuzhiyun RES_QP_MAPPED,
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* QP is in hw ownership */
105*4882a593Smuzhiyun RES_QP_HW
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun struct res_qp {
109*4882a593Smuzhiyun struct res_common com;
110*4882a593Smuzhiyun struct res_mtt *mtt;
111*4882a593Smuzhiyun struct res_cq *rcq;
112*4882a593Smuzhiyun struct res_cq *scq;
113*4882a593Smuzhiyun struct res_srq *srq;
114*4882a593Smuzhiyun struct list_head mcg_list;
115*4882a593Smuzhiyun spinlock_t mcg_spl;
116*4882a593Smuzhiyun int local_qpn;
117*4882a593Smuzhiyun atomic_t ref_count;
118*4882a593Smuzhiyun u32 qpc_flags;
119*4882a593Smuzhiyun /* saved qp params before VST enforcement in order to restore on VGT */
120*4882a593Smuzhiyun u8 sched_queue;
121*4882a593Smuzhiyun __be32 param3;
122*4882a593Smuzhiyun u8 vlan_control;
123*4882a593Smuzhiyun u8 fvl_rx;
124*4882a593Smuzhiyun u8 pri_path_fl;
125*4882a593Smuzhiyun u8 vlan_index;
126*4882a593Smuzhiyun u8 feup;
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun enum res_mtt_states {
130*4882a593Smuzhiyun RES_MTT_BUSY = RES_ANY_BUSY,
131*4882a593Smuzhiyun RES_MTT_ALLOCATED,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
mtt_states_str(enum res_mtt_states state)134*4882a593Smuzhiyun static inline const char *mtt_states_str(enum res_mtt_states state)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun switch (state) {
137*4882a593Smuzhiyun case RES_MTT_BUSY: return "RES_MTT_BUSY";
138*4882a593Smuzhiyun case RES_MTT_ALLOCATED: return "RES_MTT_ALLOCATED";
139*4882a593Smuzhiyun default: return "Unknown";
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun struct res_mtt {
144*4882a593Smuzhiyun struct res_common com;
145*4882a593Smuzhiyun int order;
146*4882a593Smuzhiyun atomic_t ref_count;
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun enum res_mpt_states {
150*4882a593Smuzhiyun RES_MPT_BUSY = RES_ANY_BUSY,
151*4882a593Smuzhiyun RES_MPT_RESERVED,
152*4882a593Smuzhiyun RES_MPT_MAPPED,
153*4882a593Smuzhiyun RES_MPT_HW,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun struct res_mpt {
157*4882a593Smuzhiyun struct res_common com;
158*4882a593Smuzhiyun struct res_mtt *mtt;
159*4882a593Smuzhiyun int key;
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun enum res_eq_states {
163*4882a593Smuzhiyun RES_EQ_BUSY = RES_ANY_BUSY,
164*4882a593Smuzhiyun RES_EQ_RESERVED,
165*4882a593Smuzhiyun RES_EQ_HW,
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun struct res_eq {
169*4882a593Smuzhiyun struct res_common com;
170*4882a593Smuzhiyun struct res_mtt *mtt;
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun enum res_cq_states {
174*4882a593Smuzhiyun RES_CQ_BUSY = RES_ANY_BUSY,
175*4882a593Smuzhiyun RES_CQ_ALLOCATED,
176*4882a593Smuzhiyun RES_CQ_HW,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun struct res_cq {
180*4882a593Smuzhiyun struct res_common com;
181*4882a593Smuzhiyun struct res_mtt *mtt;
182*4882a593Smuzhiyun atomic_t ref_count;
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun enum res_srq_states {
186*4882a593Smuzhiyun RES_SRQ_BUSY = RES_ANY_BUSY,
187*4882a593Smuzhiyun RES_SRQ_ALLOCATED,
188*4882a593Smuzhiyun RES_SRQ_HW,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun struct res_srq {
192*4882a593Smuzhiyun struct res_common com;
193*4882a593Smuzhiyun struct res_mtt *mtt;
194*4882a593Smuzhiyun struct res_cq *cq;
195*4882a593Smuzhiyun atomic_t ref_count;
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun enum res_counter_states {
199*4882a593Smuzhiyun RES_COUNTER_BUSY = RES_ANY_BUSY,
200*4882a593Smuzhiyun RES_COUNTER_ALLOCATED,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun struct res_counter {
204*4882a593Smuzhiyun struct res_common com;
205*4882a593Smuzhiyun int port;
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun enum res_xrcdn_states {
209*4882a593Smuzhiyun RES_XRCD_BUSY = RES_ANY_BUSY,
210*4882a593Smuzhiyun RES_XRCD_ALLOCATED,
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun struct res_xrcdn {
214*4882a593Smuzhiyun struct res_common com;
215*4882a593Smuzhiyun int port;
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun enum res_fs_rule_states {
219*4882a593Smuzhiyun RES_FS_RULE_BUSY = RES_ANY_BUSY,
220*4882a593Smuzhiyun RES_FS_RULE_ALLOCATED,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun struct res_fs_rule {
224*4882a593Smuzhiyun struct res_common com;
225*4882a593Smuzhiyun int qpn;
226*4882a593Smuzhiyun /* VF DMFS mbox with port flipped */
227*4882a593Smuzhiyun void *mirr_mbox;
228*4882a593Smuzhiyun /* > 0 --> apply mirror when getting into HA mode */
229*4882a593Smuzhiyun /* = 0 --> un-apply mirror when getting out of HA mode */
230*4882a593Smuzhiyun u32 mirr_mbox_size;
231*4882a593Smuzhiyun struct list_head mirr_list;
232*4882a593Smuzhiyun u64 mirr_rule_id;
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
res_tracker_lookup(struct rb_root * root,u64 res_id)235*4882a593Smuzhiyun static void *res_tracker_lookup(struct rb_root *root, u64 res_id)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct rb_node *node = root->rb_node;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun while (node) {
240*4882a593Smuzhiyun struct res_common *res = rb_entry(node, struct res_common,
241*4882a593Smuzhiyun node);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (res_id < res->res_id)
244*4882a593Smuzhiyun node = node->rb_left;
245*4882a593Smuzhiyun else if (res_id > res->res_id)
246*4882a593Smuzhiyun node = node->rb_right;
247*4882a593Smuzhiyun else
248*4882a593Smuzhiyun return res;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun return NULL;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
res_tracker_insert(struct rb_root * root,struct res_common * res)253*4882a593Smuzhiyun static int res_tracker_insert(struct rb_root *root, struct res_common *res)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct rb_node **new = &(root->rb_node), *parent = NULL;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* Figure out where to put new node */
258*4882a593Smuzhiyun while (*new) {
259*4882a593Smuzhiyun struct res_common *this = rb_entry(*new, struct res_common,
260*4882a593Smuzhiyun node);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun parent = *new;
263*4882a593Smuzhiyun if (res->res_id < this->res_id)
264*4882a593Smuzhiyun new = &((*new)->rb_left);
265*4882a593Smuzhiyun else if (res->res_id > this->res_id)
266*4882a593Smuzhiyun new = &((*new)->rb_right);
267*4882a593Smuzhiyun else
268*4882a593Smuzhiyun return -EEXIST;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* Add new node and rebalance tree. */
272*4882a593Smuzhiyun rb_link_node(&res->node, parent, new);
273*4882a593Smuzhiyun rb_insert_color(&res->node, root);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun enum qp_transition {
279*4882a593Smuzhiyun QP_TRANS_INIT2RTR,
280*4882a593Smuzhiyun QP_TRANS_RTR2RTS,
281*4882a593Smuzhiyun QP_TRANS_RTS2RTS,
282*4882a593Smuzhiyun QP_TRANS_SQERR2RTS,
283*4882a593Smuzhiyun QP_TRANS_SQD2SQD,
284*4882a593Smuzhiyun QP_TRANS_SQD2RTS
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* For Debug uses */
resource_str(enum mlx4_resource rt)288*4882a593Smuzhiyun static const char *resource_str(enum mlx4_resource rt)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun switch (rt) {
291*4882a593Smuzhiyun case RES_QP: return "RES_QP";
292*4882a593Smuzhiyun case RES_CQ: return "RES_CQ";
293*4882a593Smuzhiyun case RES_SRQ: return "RES_SRQ";
294*4882a593Smuzhiyun case RES_MPT: return "RES_MPT";
295*4882a593Smuzhiyun case RES_MTT: return "RES_MTT";
296*4882a593Smuzhiyun case RES_MAC: return "RES_MAC";
297*4882a593Smuzhiyun case RES_VLAN: return "RES_VLAN";
298*4882a593Smuzhiyun case RES_EQ: return "RES_EQ";
299*4882a593Smuzhiyun case RES_COUNTER: return "RES_COUNTER";
300*4882a593Smuzhiyun case RES_FS_RULE: return "RES_FS_RULE";
301*4882a593Smuzhiyun case RES_XRCD: return "RES_XRCD";
302*4882a593Smuzhiyun default: return "Unknown resource type !!!";
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun static void rem_slave_vlans(struct mlx4_dev *dev, int slave);
mlx4_grant_resource(struct mlx4_dev * dev,int slave,enum mlx4_resource res_type,int count,int port)307*4882a593Smuzhiyun static inline int mlx4_grant_resource(struct mlx4_dev *dev, int slave,
308*4882a593Smuzhiyun enum mlx4_resource res_type, int count,
309*4882a593Smuzhiyun int port)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
312*4882a593Smuzhiyun struct resource_allocator *res_alloc =
313*4882a593Smuzhiyun &priv->mfunc.master.res_tracker.res_alloc[res_type];
314*4882a593Smuzhiyun int err = -EDQUOT;
315*4882a593Smuzhiyun int allocated, free, reserved, guaranteed, from_free;
316*4882a593Smuzhiyun int from_rsvd;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun if (slave > dev->persist->num_vfs)
319*4882a593Smuzhiyun return -EINVAL;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun spin_lock(&res_alloc->alloc_lock);
322*4882a593Smuzhiyun allocated = (port > 0) ?
323*4882a593Smuzhiyun res_alloc->allocated[(port - 1) *
324*4882a593Smuzhiyun (dev->persist->num_vfs + 1) + slave] :
325*4882a593Smuzhiyun res_alloc->allocated[slave];
326*4882a593Smuzhiyun free = (port > 0) ? res_alloc->res_port_free[port - 1] :
327*4882a593Smuzhiyun res_alloc->res_free;
328*4882a593Smuzhiyun reserved = (port > 0) ? res_alloc->res_port_rsvd[port - 1] :
329*4882a593Smuzhiyun res_alloc->res_reserved;
330*4882a593Smuzhiyun guaranteed = res_alloc->guaranteed[slave];
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (allocated + count > res_alloc->quota[slave]) {
333*4882a593Smuzhiyun mlx4_warn(dev, "VF %d port %d res %s: quota exceeded, count %d alloc %d quota %d\n",
334*4882a593Smuzhiyun slave, port, resource_str(res_type), count,
335*4882a593Smuzhiyun allocated, res_alloc->quota[slave]);
336*4882a593Smuzhiyun goto out;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (allocated + count <= guaranteed) {
340*4882a593Smuzhiyun err = 0;
341*4882a593Smuzhiyun from_rsvd = count;
342*4882a593Smuzhiyun } else {
343*4882a593Smuzhiyun /* portion may need to be obtained from free area */
344*4882a593Smuzhiyun if (guaranteed - allocated > 0)
345*4882a593Smuzhiyun from_free = count - (guaranteed - allocated);
346*4882a593Smuzhiyun else
347*4882a593Smuzhiyun from_free = count;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun from_rsvd = count - from_free;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (free - from_free >= reserved)
352*4882a593Smuzhiyun err = 0;
353*4882a593Smuzhiyun else
354*4882a593Smuzhiyun mlx4_warn(dev, "VF %d port %d res %s: free pool empty, free %d from_free %d rsvd %d\n",
355*4882a593Smuzhiyun slave, port, resource_str(res_type), free,
356*4882a593Smuzhiyun from_free, reserved);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (!err) {
360*4882a593Smuzhiyun /* grant the request */
361*4882a593Smuzhiyun if (port > 0) {
362*4882a593Smuzhiyun res_alloc->allocated[(port - 1) *
363*4882a593Smuzhiyun (dev->persist->num_vfs + 1) + slave] += count;
364*4882a593Smuzhiyun res_alloc->res_port_free[port - 1] -= count;
365*4882a593Smuzhiyun res_alloc->res_port_rsvd[port - 1] -= from_rsvd;
366*4882a593Smuzhiyun } else {
367*4882a593Smuzhiyun res_alloc->allocated[slave] += count;
368*4882a593Smuzhiyun res_alloc->res_free -= count;
369*4882a593Smuzhiyun res_alloc->res_reserved -= from_rsvd;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun out:
374*4882a593Smuzhiyun spin_unlock(&res_alloc->alloc_lock);
375*4882a593Smuzhiyun return err;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
mlx4_release_resource(struct mlx4_dev * dev,int slave,enum mlx4_resource res_type,int count,int port)378*4882a593Smuzhiyun static inline void mlx4_release_resource(struct mlx4_dev *dev, int slave,
379*4882a593Smuzhiyun enum mlx4_resource res_type, int count,
380*4882a593Smuzhiyun int port)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
383*4882a593Smuzhiyun struct resource_allocator *res_alloc =
384*4882a593Smuzhiyun &priv->mfunc.master.res_tracker.res_alloc[res_type];
385*4882a593Smuzhiyun int allocated, guaranteed, from_rsvd;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun if (slave > dev->persist->num_vfs)
388*4882a593Smuzhiyun return;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun spin_lock(&res_alloc->alloc_lock);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun allocated = (port > 0) ?
393*4882a593Smuzhiyun res_alloc->allocated[(port - 1) *
394*4882a593Smuzhiyun (dev->persist->num_vfs + 1) + slave] :
395*4882a593Smuzhiyun res_alloc->allocated[slave];
396*4882a593Smuzhiyun guaranteed = res_alloc->guaranteed[slave];
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (allocated - count >= guaranteed) {
399*4882a593Smuzhiyun from_rsvd = 0;
400*4882a593Smuzhiyun } else {
401*4882a593Smuzhiyun /* portion may need to be returned to reserved area */
402*4882a593Smuzhiyun if (allocated - guaranteed > 0)
403*4882a593Smuzhiyun from_rsvd = count - (allocated - guaranteed);
404*4882a593Smuzhiyun else
405*4882a593Smuzhiyun from_rsvd = count;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (port > 0) {
409*4882a593Smuzhiyun res_alloc->allocated[(port - 1) *
410*4882a593Smuzhiyun (dev->persist->num_vfs + 1) + slave] -= count;
411*4882a593Smuzhiyun res_alloc->res_port_free[port - 1] += count;
412*4882a593Smuzhiyun res_alloc->res_port_rsvd[port - 1] += from_rsvd;
413*4882a593Smuzhiyun } else {
414*4882a593Smuzhiyun res_alloc->allocated[slave] -= count;
415*4882a593Smuzhiyun res_alloc->res_free += count;
416*4882a593Smuzhiyun res_alloc->res_reserved += from_rsvd;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun spin_unlock(&res_alloc->alloc_lock);
420*4882a593Smuzhiyun return;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
initialize_res_quotas(struct mlx4_dev * dev,struct resource_allocator * res_alloc,enum mlx4_resource res_type,int vf,int num_instances)423*4882a593Smuzhiyun static inline void initialize_res_quotas(struct mlx4_dev *dev,
424*4882a593Smuzhiyun struct resource_allocator *res_alloc,
425*4882a593Smuzhiyun enum mlx4_resource res_type,
426*4882a593Smuzhiyun int vf, int num_instances)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun res_alloc->guaranteed[vf] = num_instances /
429*4882a593Smuzhiyun (2 * (dev->persist->num_vfs + 1));
430*4882a593Smuzhiyun res_alloc->quota[vf] = (num_instances / 2) + res_alloc->guaranteed[vf];
431*4882a593Smuzhiyun if (vf == mlx4_master_func_num(dev)) {
432*4882a593Smuzhiyun res_alloc->res_free = num_instances;
433*4882a593Smuzhiyun if (res_type == RES_MTT) {
434*4882a593Smuzhiyun /* reserved mtts will be taken out of the PF allocation */
435*4882a593Smuzhiyun res_alloc->res_free += dev->caps.reserved_mtts;
436*4882a593Smuzhiyun res_alloc->guaranteed[vf] += dev->caps.reserved_mtts;
437*4882a593Smuzhiyun res_alloc->quota[vf] += dev->caps.reserved_mtts;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
mlx4_init_quotas(struct mlx4_dev * dev)442*4882a593Smuzhiyun void mlx4_init_quotas(struct mlx4_dev *dev)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
445*4882a593Smuzhiyun int pf;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* quotas for VFs are initialized in mlx4_slave_cap */
448*4882a593Smuzhiyun if (mlx4_is_slave(dev))
449*4882a593Smuzhiyun return;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun if (!mlx4_is_mfunc(dev)) {
452*4882a593Smuzhiyun dev->quotas.qp = dev->caps.num_qps - dev->caps.reserved_qps -
453*4882a593Smuzhiyun mlx4_num_reserved_sqps(dev);
454*4882a593Smuzhiyun dev->quotas.cq = dev->caps.num_cqs - dev->caps.reserved_cqs;
455*4882a593Smuzhiyun dev->quotas.srq = dev->caps.num_srqs - dev->caps.reserved_srqs;
456*4882a593Smuzhiyun dev->quotas.mtt = dev->caps.num_mtts - dev->caps.reserved_mtts;
457*4882a593Smuzhiyun dev->quotas.mpt = dev->caps.num_mpts - dev->caps.reserved_mrws;
458*4882a593Smuzhiyun return;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun pf = mlx4_master_func_num(dev);
462*4882a593Smuzhiyun dev->quotas.qp =
463*4882a593Smuzhiyun priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[pf];
464*4882a593Smuzhiyun dev->quotas.cq =
465*4882a593Smuzhiyun priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[pf];
466*4882a593Smuzhiyun dev->quotas.srq =
467*4882a593Smuzhiyun priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[pf];
468*4882a593Smuzhiyun dev->quotas.mtt =
469*4882a593Smuzhiyun priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[pf];
470*4882a593Smuzhiyun dev->quotas.mpt =
471*4882a593Smuzhiyun priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[pf];
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun static int
mlx4_calc_res_counter_guaranteed(struct mlx4_dev * dev,struct resource_allocator * res_alloc,int vf)475*4882a593Smuzhiyun mlx4_calc_res_counter_guaranteed(struct mlx4_dev *dev,
476*4882a593Smuzhiyun struct resource_allocator *res_alloc,
477*4882a593Smuzhiyun int vf)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun struct mlx4_active_ports actv_ports;
480*4882a593Smuzhiyun int ports, counters_guaranteed;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* For master, only allocate according to the number of phys ports */
483*4882a593Smuzhiyun if (vf == mlx4_master_func_num(dev))
484*4882a593Smuzhiyun return MLX4_PF_COUNTERS_PER_PORT * dev->caps.num_ports;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* calculate real number of ports for the VF */
487*4882a593Smuzhiyun actv_ports = mlx4_get_active_ports(dev, vf);
488*4882a593Smuzhiyun ports = bitmap_weight(actv_ports.ports, dev->caps.num_ports);
489*4882a593Smuzhiyun counters_guaranteed = ports * MLX4_VF_COUNTERS_PER_PORT;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* If we do not have enough counters for this VF, do not
492*4882a593Smuzhiyun * allocate any for it. '-1' to reduce the sink counter.
493*4882a593Smuzhiyun */
494*4882a593Smuzhiyun if ((res_alloc->res_reserved + counters_guaranteed) >
495*4882a593Smuzhiyun (dev->caps.max_counters - 1))
496*4882a593Smuzhiyun return 0;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun return counters_guaranteed;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
mlx4_init_resource_tracker(struct mlx4_dev * dev)501*4882a593Smuzhiyun int mlx4_init_resource_tracker(struct mlx4_dev *dev)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
504*4882a593Smuzhiyun int i, j;
505*4882a593Smuzhiyun int t;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun priv->mfunc.master.res_tracker.slave_list =
508*4882a593Smuzhiyun kcalloc(dev->num_slaves, sizeof(struct slave_list),
509*4882a593Smuzhiyun GFP_KERNEL);
510*4882a593Smuzhiyun if (!priv->mfunc.master.res_tracker.slave_list)
511*4882a593Smuzhiyun return -ENOMEM;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun for (i = 0 ; i < dev->num_slaves; i++) {
514*4882a593Smuzhiyun for (t = 0; t < MLX4_NUM_OF_RESOURCE_TYPE; ++t)
515*4882a593Smuzhiyun INIT_LIST_HEAD(&priv->mfunc.master.res_tracker.
516*4882a593Smuzhiyun slave_list[i].res_list[t]);
517*4882a593Smuzhiyun mutex_init(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun mlx4_dbg(dev, "Started init_resource_tracker: %ld slaves\n",
521*4882a593Smuzhiyun dev->num_slaves);
522*4882a593Smuzhiyun for (i = 0 ; i < MLX4_NUM_OF_RESOURCE_TYPE; i++)
523*4882a593Smuzhiyun priv->mfunc.master.res_tracker.res_tree[i] = RB_ROOT;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
526*4882a593Smuzhiyun struct resource_allocator *res_alloc =
527*4882a593Smuzhiyun &priv->mfunc.master.res_tracker.res_alloc[i];
528*4882a593Smuzhiyun res_alloc->quota = kmalloc_array(dev->persist->num_vfs + 1,
529*4882a593Smuzhiyun sizeof(int),
530*4882a593Smuzhiyun GFP_KERNEL);
531*4882a593Smuzhiyun res_alloc->guaranteed = kmalloc_array(dev->persist->num_vfs + 1,
532*4882a593Smuzhiyun sizeof(int),
533*4882a593Smuzhiyun GFP_KERNEL);
534*4882a593Smuzhiyun if (i == RES_MAC || i == RES_VLAN)
535*4882a593Smuzhiyun res_alloc->allocated =
536*4882a593Smuzhiyun kcalloc(MLX4_MAX_PORTS *
537*4882a593Smuzhiyun (dev->persist->num_vfs + 1),
538*4882a593Smuzhiyun sizeof(int), GFP_KERNEL);
539*4882a593Smuzhiyun else
540*4882a593Smuzhiyun res_alloc->allocated =
541*4882a593Smuzhiyun kcalloc(dev->persist->num_vfs + 1,
542*4882a593Smuzhiyun sizeof(int), GFP_KERNEL);
543*4882a593Smuzhiyun /* Reduce the sink counter */
544*4882a593Smuzhiyun if (i == RES_COUNTER)
545*4882a593Smuzhiyun res_alloc->res_free = dev->caps.max_counters - 1;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (!res_alloc->quota || !res_alloc->guaranteed ||
548*4882a593Smuzhiyun !res_alloc->allocated)
549*4882a593Smuzhiyun goto no_mem_err;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun spin_lock_init(&res_alloc->alloc_lock);
552*4882a593Smuzhiyun for (t = 0; t < dev->persist->num_vfs + 1; t++) {
553*4882a593Smuzhiyun struct mlx4_active_ports actv_ports =
554*4882a593Smuzhiyun mlx4_get_active_ports(dev, t);
555*4882a593Smuzhiyun switch (i) {
556*4882a593Smuzhiyun case RES_QP:
557*4882a593Smuzhiyun initialize_res_quotas(dev, res_alloc, RES_QP,
558*4882a593Smuzhiyun t, dev->caps.num_qps -
559*4882a593Smuzhiyun dev->caps.reserved_qps -
560*4882a593Smuzhiyun mlx4_num_reserved_sqps(dev));
561*4882a593Smuzhiyun break;
562*4882a593Smuzhiyun case RES_CQ:
563*4882a593Smuzhiyun initialize_res_quotas(dev, res_alloc, RES_CQ,
564*4882a593Smuzhiyun t, dev->caps.num_cqs -
565*4882a593Smuzhiyun dev->caps.reserved_cqs);
566*4882a593Smuzhiyun break;
567*4882a593Smuzhiyun case RES_SRQ:
568*4882a593Smuzhiyun initialize_res_quotas(dev, res_alloc, RES_SRQ,
569*4882a593Smuzhiyun t, dev->caps.num_srqs -
570*4882a593Smuzhiyun dev->caps.reserved_srqs);
571*4882a593Smuzhiyun break;
572*4882a593Smuzhiyun case RES_MPT:
573*4882a593Smuzhiyun initialize_res_quotas(dev, res_alloc, RES_MPT,
574*4882a593Smuzhiyun t, dev->caps.num_mpts -
575*4882a593Smuzhiyun dev->caps.reserved_mrws);
576*4882a593Smuzhiyun break;
577*4882a593Smuzhiyun case RES_MTT:
578*4882a593Smuzhiyun initialize_res_quotas(dev, res_alloc, RES_MTT,
579*4882a593Smuzhiyun t, dev->caps.num_mtts -
580*4882a593Smuzhiyun dev->caps.reserved_mtts);
581*4882a593Smuzhiyun break;
582*4882a593Smuzhiyun case RES_MAC:
583*4882a593Smuzhiyun if (t == mlx4_master_func_num(dev)) {
584*4882a593Smuzhiyun int max_vfs_pport = 0;
585*4882a593Smuzhiyun /* Calculate the max vfs per port for */
586*4882a593Smuzhiyun /* both ports. */
587*4882a593Smuzhiyun for (j = 0; j < dev->caps.num_ports;
588*4882a593Smuzhiyun j++) {
589*4882a593Smuzhiyun struct mlx4_slaves_pport slaves_pport =
590*4882a593Smuzhiyun mlx4_phys_to_slaves_pport(dev, j + 1);
591*4882a593Smuzhiyun unsigned current_slaves =
592*4882a593Smuzhiyun bitmap_weight(slaves_pport.slaves,
593*4882a593Smuzhiyun dev->caps.num_ports) - 1;
594*4882a593Smuzhiyun if (max_vfs_pport < current_slaves)
595*4882a593Smuzhiyun max_vfs_pport =
596*4882a593Smuzhiyun current_slaves;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun res_alloc->quota[t] =
599*4882a593Smuzhiyun MLX4_MAX_MAC_NUM -
600*4882a593Smuzhiyun 2 * max_vfs_pport;
601*4882a593Smuzhiyun res_alloc->guaranteed[t] = 2;
602*4882a593Smuzhiyun for (j = 0; j < MLX4_MAX_PORTS; j++)
603*4882a593Smuzhiyun res_alloc->res_port_free[j] =
604*4882a593Smuzhiyun MLX4_MAX_MAC_NUM;
605*4882a593Smuzhiyun } else {
606*4882a593Smuzhiyun res_alloc->quota[t] = MLX4_MAX_MAC_NUM;
607*4882a593Smuzhiyun res_alloc->guaranteed[t] = 2;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun break;
610*4882a593Smuzhiyun case RES_VLAN:
611*4882a593Smuzhiyun if (t == mlx4_master_func_num(dev)) {
612*4882a593Smuzhiyun res_alloc->quota[t] = MLX4_MAX_VLAN_NUM;
613*4882a593Smuzhiyun res_alloc->guaranteed[t] = MLX4_MAX_VLAN_NUM / 2;
614*4882a593Smuzhiyun for (j = 0; j < MLX4_MAX_PORTS; j++)
615*4882a593Smuzhiyun res_alloc->res_port_free[j] =
616*4882a593Smuzhiyun res_alloc->quota[t];
617*4882a593Smuzhiyun } else {
618*4882a593Smuzhiyun res_alloc->quota[t] = MLX4_MAX_VLAN_NUM / 2;
619*4882a593Smuzhiyun res_alloc->guaranteed[t] = 0;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun break;
622*4882a593Smuzhiyun case RES_COUNTER:
623*4882a593Smuzhiyun res_alloc->quota[t] = dev->caps.max_counters;
624*4882a593Smuzhiyun res_alloc->guaranteed[t] =
625*4882a593Smuzhiyun mlx4_calc_res_counter_guaranteed(dev, res_alloc, t);
626*4882a593Smuzhiyun break;
627*4882a593Smuzhiyun default:
628*4882a593Smuzhiyun break;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun if (i == RES_MAC || i == RES_VLAN) {
631*4882a593Smuzhiyun for (j = 0; j < dev->caps.num_ports; j++)
632*4882a593Smuzhiyun if (test_bit(j, actv_ports.ports))
633*4882a593Smuzhiyun res_alloc->res_port_rsvd[j] +=
634*4882a593Smuzhiyun res_alloc->guaranteed[t];
635*4882a593Smuzhiyun } else {
636*4882a593Smuzhiyun res_alloc->res_reserved += res_alloc->guaranteed[t];
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun spin_lock_init(&priv->mfunc.master.res_tracker.lock);
641*4882a593Smuzhiyun return 0;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun no_mem_err:
644*4882a593Smuzhiyun for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
645*4882a593Smuzhiyun kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
646*4882a593Smuzhiyun priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
647*4882a593Smuzhiyun kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
648*4882a593Smuzhiyun priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
649*4882a593Smuzhiyun kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
650*4882a593Smuzhiyun priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun return -ENOMEM;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
mlx4_free_resource_tracker(struct mlx4_dev * dev,enum mlx4_res_tracker_free_type type)655*4882a593Smuzhiyun void mlx4_free_resource_tracker(struct mlx4_dev *dev,
656*4882a593Smuzhiyun enum mlx4_res_tracker_free_type type)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
659*4882a593Smuzhiyun int i;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun if (priv->mfunc.master.res_tracker.slave_list) {
662*4882a593Smuzhiyun if (type != RES_TR_FREE_STRUCTS_ONLY) {
663*4882a593Smuzhiyun for (i = 0; i < dev->num_slaves; i++) {
664*4882a593Smuzhiyun if (type == RES_TR_FREE_ALL ||
665*4882a593Smuzhiyun dev->caps.function != i)
666*4882a593Smuzhiyun mlx4_delete_all_resources_for_slave(dev, i);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun /* free master's vlans */
669*4882a593Smuzhiyun i = dev->caps.function;
670*4882a593Smuzhiyun mlx4_reset_roce_gids(dev, i);
671*4882a593Smuzhiyun mutex_lock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
672*4882a593Smuzhiyun rem_slave_vlans(dev, i);
673*4882a593Smuzhiyun mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun if (type != RES_TR_FREE_SLAVES_ONLY) {
677*4882a593Smuzhiyun for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
678*4882a593Smuzhiyun kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
679*4882a593Smuzhiyun priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
680*4882a593Smuzhiyun kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
681*4882a593Smuzhiyun priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
682*4882a593Smuzhiyun kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
683*4882a593Smuzhiyun priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun kfree(priv->mfunc.master.res_tracker.slave_list);
686*4882a593Smuzhiyun priv->mfunc.master.res_tracker.slave_list = NULL;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
update_pkey_index(struct mlx4_dev * dev,int slave,struct mlx4_cmd_mailbox * inbox)691*4882a593Smuzhiyun static void update_pkey_index(struct mlx4_dev *dev, int slave,
692*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun u8 sched = *(u8 *)(inbox->buf + 64);
695*4882a593Smuzhiyun u8 orig_index = *(u8 *)(inbox->buf + 35);
696*4882a593Smuzhiyun u8 new_index;
697*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
698*4882a593Smuzhiyun int port;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun port = (sched >> 6 & 1) + 1;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun new_index = priv->virt2phys_pkey[slave][port - 1][orig_index];
703*4882a593Smuzhiyun *(u8 *)(inbox->buf + 35) = new_index;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
update_gid(struct mlx4_dev * dev,struct mlx4_cmd_mailbox * inbox,u8 slave)706*4882a593Smuzhiyun static void update_gid(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *inbox,
707*4882a593Smuzhiyun u8 slave)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun struct mlx4_qp_context *qp_ctx = inbox->buf + 8;
710*4882a593Smuzhiyun enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *) inbox->buf);
711*4882a593Smuzhiyun u32 ts = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
712*4882a593Smuzhiyun int port;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (MLX4_QP_ST_UD == ts) {
715*4882a593Smuzhiyun port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
716*4882a593Smuzhiyun if (mlx4_is_eth(dev, port))
717*4882a593Smuzhiyun qp_ctx->pri_path.mgid_index =
718*4882a593Smuzhiyun mlx4_get_base_gid_ix(dev, slave, port) | 0x80;
719*4882a593Smuzhiyun else
720*4882a593Smuzhiyun qp_ctx->pri_path.mgid_index = slave | 0x80;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun } else if (MLX4_QP_ST_RC == ts || MLX4_QP_ST_XRC == ts || MLX4_QP_ST_UC == ts) {
723*4882a593Smuzhiyun if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH) {
724*4882a593Smuzhiyun port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
725*4882a593Smuzhiyun if (mlx4_is_eth(dev, port)) {
726*4882a593Smuzhiyun qp_ctx->pri_path.mgid_index +=
727*4882a593Smuzhiyun mlx4_get_base_gid_ix(dev, slave, port);
728*4882a593Smuzhiyun qp_ctx->pri_path.mgid_index &= 0x7f;
729*4882a593Smuzhiyun } else {
730*4882a593Smuzhiyun qp_ctx->pri_path.mgid_index = slave & 0x7F;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
734*4882a593Smuzhiyun port = (qp_ctx->alt_path.sched_queue >> 6 & 1) + 1;
735*4882a593Smuzhiyun if (mlx4_is_eth(dev, port)) {
736*4882a593Smuzhiyun qp_ctx->alt_path.mgid_index +=
737*4882a593Smuzhiyun mlx4_get_base_gid_ix(dev, slave, port);
738*4882a593Smuzhiyun qp_ctx->alt_path.mgid_index &= 0x7f;
739*4882a593Smuzhiyun } else {
740*4882a593Smuzhiyun qp_ctx->alt_path.mgid_index = slave & 0x7F;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun static int handle_counter(struct mlx4_dev *dev, struct mlx4_qp_context *qpc,
747*4882a593Smuzhiyun u8 slave, int port);
748*4882a593Smuzhiyun
update_vport_qp_param(struct mlx4_dev * dev,struct mlx4_cmd_mailbox * inbox,u8 slave,u32 qpn)749*4882a593Smuzhiyun static int update_vport_qp_param(struct mlx4_dev *dev,
750*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
751*4882a593Smuzhiyun u8 slave, u32 qpn)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun struct mlx4_qp_context *qpc = inbox->buf + 8;
754*4882a593Smuzhiyun struct mlx4_vport_oper_state *vp_oper;
755*4882a593Smuzhiyun struct mlx4_priv *priv;
756*4882a593Smuzhiyun u32 qp_type;
757*4882a593Smuzhiyun int port, err = 0;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun port = (qpc->pri_path.sched_queue & 0x40) ? 2 : 1;
760*4882a593Smuzhiyun priv = mlx4_priv(dev);
761*4882a593Smuzhiyun vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
762*4882a593Smuzhiyun qp_type = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun err = handle_counter(dev, qpc, slave, port);
765*4882a593Smuzhiyun if (err)
766*4882a593Smuzhiyun goto out;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (MLX4_VGT != vp_oper->state.default_vlan) {
769*4882a593Smuzhiyun /* the reserved QPs (special, proxy, tunnel)
770*4882a593Smuzhiyun * do not operate over vlans
771*4882a593Smuzhiyun */
772*4882a593Smuzhiyun if (mlx4_is_qp_reserved(dev, qpn))
773*4882a593Smuzhiyun return 0;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /* force strip vlan by clear vsd, MLX QP refers to Raw Ethernet */
776*4882a593Smuzhiyun if (qp_type == MLX4_QP_ST_UD ||
777*4882a593Smuzhiyun (qp_type == MLX4_QP_ST_MLX && mlx4_is_eth(dev, port))) {
778*4882a593Smuzhiyun if (dev->caps.bmme_flags & MLX4_BMME_FLAG_VSD_INIT2RTR) {
779*4882a593Smuzhiyun *(__be32 *)inbox->buf =
780*4882a593Smuzhiyun cpu_to_be32(be32_to_cpu(*(__be32 *)inbox->buf) |
781*4882a593Smuzhiyun MLX4_QP_OPTPAR_VLAN_STRIPPING);
782*4882a593Smuzhiyun qpc->param3 &= ~cpu_to_be32(MLX4_STRIP_VLAN);
783*4882a593Smuzhiyun } else {
784*4882a593Smuzhiyun struct mlx4_update_qp_params params = {.flags = 0};
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun err = mlx4_update_qp(dev, qpn, MLX4_UPDATE_QP_VSD, ¶ms);
787*4882a593Smuzhiyun if (err)
788*4882a593Smuzhiyun goto out;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /* preserve IF_COUNTER flag */
793*4882a593Smuzhiyun qpc->pri_path.vlan_control &=
794*4882a593Smuzhiyun MLX4_CTRL_ETH_SRC_CHECK_IF_COUNTER;
795*4882a593Smuzhiyun if (vp_oper->state.link_state == IFLA_VF_LINK_STATE_DISABLE &&
796*4882a593Smuzhiyun dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP) {
797*4882a593Smuzhiyun qpc->pri_path.vlan_control |=
798*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
799*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
800*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
801*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
802*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
803*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
804*4882a593Smuzhiyun } else if (0 != vp_oper->state.default_vlan) {
805*4882a593Smuzhiyun if (vp_oper->state.vlan_proto == htons(ETH_P_8021AD)) {
806*4882a593Smuzhiyun /* vst QinQ should block untagged on TX,
807*4882a593Smuzhiyun * but cvlan is in payload and phv is set so
808*4882a593Smuzhiyun * hw see it as untagged. Block tagged instead.
809*4882a593Smuzhiyun */
810*4882a593Smuzhiyun qpc->pri_path.vlan_control |=
811*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
812*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
813*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
814*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
815*4882a593Smuzhiyun } else { /* vst 802.1Q */
816*4882a593Smuzhiyun qpc->pri_path.vlan_control |=
817*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
818*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
819*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun } else { /* priority tagged */
822*4882a593Smuzhiyun qpc->pri_path.vlan_control |=
823*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
824*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun qpc->pri_path.fvl_rx |= MLX4_FVL_RX_FORCE_ETH_VLAN;
828*4882a593Smuzhiyun qpc->pri_path.vlan_index = vp_oper->vlan_idx;
829*4882a593Smuzhiyun qpc->pri_path.fl |= MLX4_FL_ETH_HIDE_CQE_VLAN;
830*4882a593Smuzhiyun if (vp_oper->state.vlan_proto == htons(ETH_P_8021AD))
831*4882a593Smuzhiyun qpc->pri_path.fl |= MLX4_FL_SV;
832*4882a593Smuzhiyun else
833*4882a593Smuzhiyun qpc->pri_path.fl |= MLX4_FL_CV;
834*4882a593Smuzhiyun qpc->pri_path.feup |= MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
835*4882a593Smuzhiyun qpc->pri_path.sched_queue &= 0xC7;
836*4882a593Smuzhiyun qpc->pri_path.sched_queue |= (vp_oper->state.default_qos) << 3;
837*4882a593Smuzhiyun qpc->qos_vport = vp_oper->state.qos_vport;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun if (vp_oper->state.spoofchk) {
840*4882a593Smuzhiyun qpc->pri_path.feup |= MLX4_FSM_FORCE_ETH_SRC_MAC;
841*4882a593Smuzhiyun qpc->pri_path.grh_mylmc = (0x80 & qpc->pri_path.grh_mylmc) + vp_oper->mac_idx;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun out:
844*4882a593Smuzhiyun return err;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
mpt_mask(struct mlx4_dev * dev)847*4882a593Smuzhiyun static int mpt_mask(struct mlx4_dev *dev)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun return dev->caps.num_mpts - 1;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun
mlx4_resource_type_to_str(enum mlx4_resource t)852*4882a593Smuzhiyun static const char *mlx4_resource_type_to_str(enum mlx4_resource t)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun switch (t) {
855*4882a593Smuzhiyun case RES_QP:
856*4882a593Smuzhiyun return "QP";
857*4882a593Smuzhiyun case RES_CQ:
858*4882a593Smuzhiyun return "CQ";
859*4882a593Smuzhiyun case RES_SRQ:
860*4882a593Smuzhiyun return "SRQ";
861*4882a593Smuzhiyun case RES_XRCD:
862*4882a593Smuzhiyun return "XRCD";
863*4882a593Smuzhiyun case RES_MPT:
864*4882a593Smuzhiyun return "MPT";
865*4882a593Smuzhiyun case RES_MTT:
866*4882a593Smuzhiyun return "MTT";
867*4882a593Smuzhiyun case RES_MAC:
868*4882a593Smuzhiyun return "MAC";
869*4882a593Smuzhiyun case RES_VLAN:
870*4882a593Smuzhiyun return "VLAN";
871*4882a593Smuzhiyun case RES_COUNTER:
872*4882a593Smuzhiyun return "COUNTER";
873*4882a593Smuzhiyun case RES_FS_RULE:
874*4882a593Smuzhiyun return "FS_RULE";
875*4882a593Smuzhiyun case RES_EQ:
876*4882a593Smuzhiyun return "EQ";
877*4882a593Smuzhiyun default:
878*4882a593Smuzhiyun return "INVALID RESOURCE";
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
find_res(struct mlx4_dev * dev,u64 res_id,enum mlx4_resource type)882*4882a593Smuzhiyun static void *find_res(struct mlx4_dev *dev, u64 res_id,
883*4882a593Smuzhiyun enum mlx4_resource type)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun return res_tracker_lookup(&priv->mfunc.master.res_tracker.res_tree[type],
888*4882a593Smuzhiyun res_id);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
_get_res(struct mlx4_dev * dev,int slave,u64 res_id,enum mlx4_resource type,void * res,const char * func_name)891*4882a593Smuzhiyun static int _get_res(struct mlx4_dev *dev, int slave, u64 res_id,
892*4882a593Smuzhiyun enum mlx4_resource type,
893*4882a593Smuzhiyun void *res, const char *func_name)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun struct res_common *r;
896*4882a593Smuzhiyun int err = 0;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
899*4882a593Smuzhiyun r = find_res(dev, res_id, type);
900*4882a593Smuzhiyun if (!r) {
901*4882a593Smuzhiyun err = -ENONET;
902*4882a593Smuzhiyun goto exit;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun if (r->state == RES_ANY_BUSY) {
906*4882a593Smuzhiyun mlx4_warn(dev,
907*4882a593Smuzhiyun "%s(%d) trying to get resource %llx of type %s, but it's already taken by %s\n",
908*4882a593Smuzhiyun func_name, slave, res_id, mlx4_resource_type_to_str(type),
909*4882a593Smuzhiyun r->func_name);
910*4882a593Smuzhiyun err = -EBUSY;
911*4882a593Smuzhiyun goto exit;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun if (r->owner != slave) {
915*4882a593Smuzhiyun err = -EPERM;
916*4882a593Smuzhiyun goto exit;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun r->from_state = r->state;
920*4882a593Smuzhiyun r->state = RES_ANY_BUSY;
921*4882a593Smuzhiyun r->func_name = func_name;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun if (res)
924*4882a593Smuzhiyun *((struct res_common **)res) = r;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun exit:
927*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
928*4882a593Smuzhiyun return err;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun #define get_res(dev, slave, res_id, type, res) \
932*4882a593Smuzhiyun _get_res((dev), (slave), (res_id), (type), (res), __func__)
933*4882a593Smuzhiyun
mlx4_get_slave_from_resource_id(struct mlx4_dev * dev,enum mlx4_resource type,u64 res_id,int * slave)934*4882a593Smuzhiyun int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
935*4882a593Smuzhiyun enum mlx4_resource type,
936*4882a593Smuzhiyun u64 res_id, int *slave)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun struct res_common *r;
940*4882a593Smuzhiyun int err = -ENOENT;
941*4882a593Smuzhiyun int id = res_id;
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun if (type == RES_QP)
944*4882a593Smuzhiyun id &= 0x7fffff;
945*4882a593Smuzhiyun spin_lock(mlx4_tlock(dev));
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun r = find_res(dev, id, type);
948*4882a593Smuzhiyun if (r) {
949*4882a593Smuzhiyun *slave = r->owner;
950*4882a593Smuzhiyun err = 0;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun spin_unlock(mlx4_tlock(dev));
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun return err;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
put_res(struct mlx4_dev * dev,int slave,u64 res_id,enum mlx4_resource type)957*4882a593Smuzhiyun static void put_res(struct mlx4_dev *dev, int slave, u64 res_id,
958*4882a593Smuzhiyun enum mlx4_resource type)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun struct res_common *r;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
963*4882a593Smuzhiyun r = find_res(dev, res_id, type);
964*4882a593Smuzhiyun if (r) {
965*4882a593Smuzhiyun r->state = r->from_state;
966*4882a593Smuzhiyun r->func_name = "";
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
972*4882a593Smuzhiyun u64 in_param, u64 *out_param, int port);
973*4882a593Smuzhiyun
handle_existing_counter(struct mlx4_dev * dev,u8 slave,int port,int counter_index)974*4882a593Smuzhiyun static int handle_existing_counter(struct mlx4_dev *dev, u8 slave, int port,
975*4882a593Smuzhiyun int counter_index)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun struct res_common *r;
978*4882a593Smuzhiyun struct res_counter *counter;
979*4882a593Smuzhiyun int ret = 0;
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun if (counter_index == MLX4_SINK_COUNTER_INDEX(dev))
982*4882a593Smuzhiyun return ret;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
985*4882a593Smuzhiyun r = find_res(dev, counter_index, RES_COUNTER);
986*4882a593Smuzhiyun if (!r || r->owner != slave) {
987*4882a593Smuzhiyun ret = -EINVAL;
988*4882a593Smuzhiyun } else {
989*4882a593Smuzhiyun counter = container_of(r, struct res_counter, com);
990*4882a593Smuzhiyun if (!counter->port)
991*4882a593Smuzhiyun counter->port = port;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
995*4882a593Smuzhiyun return ret;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
handle_unexisting_counter(struct mlx4_dev * dev,struct mlx4_qp_context * qpc,u8 slave,int port)998*4882a593Smuzhiyun static int handle_unexisting_counter(struct mlx4_dev *dev,
999*4882a593Smuzhiyun struct mlx4_qp_context *qpc, u8 slave,
1000*4882a593Smuzhiyun int port)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1003*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
1004*4882a593Smuzhiyun struct res_common *tmp;
1005*4882a593Smuzhiyun struct res_counter *counter;
1006*4882a593Smuzhiyun u64 counter_idx = MLX4_SINK_COUNTER_INDEX(dev);
1007*4882a593Smuzhiyun int err = 0;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
1010*4882a593Smuzhiyun list_for_each_entry(tmp,
1011*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_COUNTER],
1012*4882a593Smuzhiyun list) {
1013*4882a593Smuzhiyun counter = container_of(tmp, struct res_counter, com);
1014*4882a593Smuzhiyun if (port == counter->port) {
1015*4882a593Smuzhiyun qpc->pri_path.counter_index = counter->com.res_id;
1016*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1017*4882a593Smuzhiyun return 0;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun /* No existing counter, need to allocate a new counter */
1023*4882a593Smuzhiyun err = counter_alloc_res(dev, slave, RES_OP_RESERVE, 0, 0, &counter_idx,
1024*4882a593Smuzhiyun port);
1025*4882a593Smuzhiyun if (err == -ENOENT) {
1026*4882a593Smuzhiyun err = 0;
1027*4882a593Smuzhiyun } else if (err && err != -ENOSPC) {
1028*4882a593Smuzhiyun mlx4_err(dev, "%s: failed to create new counter for slave %d err %d\n",
1029*4882a593Smuzhiyun __func__, slave, err);
1030*4882a593Smuzhiyun } else {
1031*4882a593Smuzhiyun qpc->pri_path.counter_index = counter_idx;
1032*4882a593Smuzhiyun mlx4_dbg(dev, "%s: alloc new counter for slave %d index %d\n",
1033*4882a593Smuzhiyun __func__, slave, qpc->pri_path.counter_index);
1034*4882a593Smuzhiyun err = 0;
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun return err;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
handle_counter(struct mlx4_dev * dev,struct mlx4_qp_context * qpc,u8 slave,int port)1040*4882a593Smuzhiyun static int handle_counter(struct mlx4_dev *dev, struct mlx4_qp_context *qpc,
1041*4882a593Smuzhiyun u8 slave, int port)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun if (qpc->pri_path.counter_index != MLX4_SINK_COUNTER_INDEX(dev))
1044*4882a593Smuzhiyun return handle_existing_counter(dev, slave, port,
1045*4882a593Smuzhiyun qpc->pri_path.counter_index);
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun return handle_unexisting_counter(dev, qpc, slave, port);
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
alloc_qp_tr(int id)1050*4882a593Smuzhiyun static struct res_common *alloc_qp_tr(int id)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun struct res_qp *ret;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun ret = kzalloc(sizeof(*ret), GFP_KERNEL);
1055*4882a593Smuzhiyun if (!ret)
1056*4882a593Smuzhiyun return NULL;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun ret->com.res_id = id;
1059*4882a593Smuzhiyun ret->com.state = RES_QP_RESERVED;
1060*4882a593Smuzhiyun ret->local_qpn = id;
1061*4882a593Smuzhiyun INIT_LIST_HEAD(&ret->mcg_list);
1062*4882a593Smuzhiyun spin_lock_init(&ret->mcg_spl);
1063*4882a593Smuzhiyun atomic_set(&ret->ref_count, 0);
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun return &ret->com;
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
alloc_mtt_tr(int id,int order)1068*4882a593Smuzhiyun static struct res_common *alloc_mtt_tr(int id, int order)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun struct res_mtt *ret;
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun ret = kzalloc(sizeof(*ret), GFP_KERNEL);
1073*4882a593Smuzhiyun if (!ret)
1074*4882a593Smuzhiyun return NULL;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun ret->com.res_id = id;
1077*4882a593Smuzhiyun ret->order = order;
1078*4882a593Smuzhiyun ret->com.state = RES_MTT_ALLOCATED;
1079*4882a593Smuzhiyun atomic_set(&ret->ref_count, 0);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun return &ret->com;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
alloc_mpt_tr(int id,int key)1084*4882a593Smuzhiyun static struct res_common *alloc_mpt_tr(int id, int key)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun struct res_mpt *ret;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun ret = kzalloc(sizeof(*ret), GFP_KERNEL);
1089*4882a593Smuzhiyun if (!ret)
1090*4882a593Smuzhiyun return NULL;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun ret->com.res_id = id;
1093*4882a593Smuzhiyun ret->com.state = RES_MPT_RESERVED;
1094*4882a593Smuzhiyun ret->key = key;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun return &ret->com;
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun
alloc_eq_tr(int id)1099*4882a593Smuzhiyun static struct res_common *alloc_eq_tr(int id)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun struct res_eq *ret;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun ret = kzalloc(sizeof(*ret), GFP_KERNEL);
1104*4882a593Smuzhiyun if (!ret)
1105*4882a593Smuzhiyun return NULL;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun ret->com.res_id = id;
1108*4882a593Smuzhiyun ret->com.state = RES_EQ_RESERVED;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun return &ret->com;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
alloc_cq_tr(int id)1113*4882a593Smuzhiyun static struct res_common *alloc_cq_tr(int id)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun struct res_cq *ret;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun ret = kzalloc(sizeof(*ret), GFP_KERNEL);
1118*4882a593Smuzhiyun if (!ret)
1119*4882a593Smuzhiyun return NULL;
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun ret->com.res_id = id;
1122*4882a593Smuzhiyun ret->com.state = RES_CQ_ALLOCATED;
1123*4882a593Smuzhiyun atomic_set(&ret->ref_count, 0);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun return &ret->com;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
alloc_srq_tr(int id)1128*4882a593Smuzhiyun static struct res_common *alloc_srq_tr(int id)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun struct res_srq *ret;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun ret = kzalloc(sizeof(*ret), GFP_KERNEL);
1133*4882a593Smuzhiyun if (!ret)
1134*4882a593Smuzhiyun return NULL;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun ret->com.res_id = id;
1137*4882a593Smuzhiyun ret->com.state = RES_SRQ_ALLOCATED;
1138*4882a593Smuzhiyun atomic_set(&ret->ref_count, 0);
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun return &ret->com;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
alloc_counter_tr(int id,int port)1143*4882a593Smuzhiyun static struct res_common *alloc_counter_tr(int id, int port)
1144*4882a593Smuzhiyun {
1145*4882a593Smuzhiyun struct res_counter *ret;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun ret = kzalloc(sizeof(*ret), GFP_KERNEL);
1148*4882a593Smuzhiyun if (!ret)
1149*4882a593Smuzhiyun return NULL;
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun ret->com.res_id = id;
1152*4882a593Smuzhiyun ret->com.state = RES_COUNTER_ALLOCATED;
1153*4882a593Smuzhiyun ret->port = port;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun return &ret->com;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
alloc_xrcdn_tr(int id)1158*4882a593Smuzhiyun static struct res_common *alloc_xrcdn_tr(int id)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun struct res_xrcdn *ret;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun ret = kzalloc(sizeof(*ret), GFP_KERNEL);
1163*4882a593Smuzhiyun if (!ret)
1164*4882a593Smuzhiyun return NULL;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun ret->com.res_id = id;
1167*4882a593Smuzhiyun ret->com.state = RES_XRCD_ALLOCATED;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun return &ret->com;
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
alloc_fs_rule_tr(u64 id,int qpn)1172*4882a593Smuzhiyun static struct res_common *alloc_fs_rule_tr(u64 id, int qpn)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun struct res_fs_rule *ret;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun ret = kzalloc(sizeof(*ret), GFP_KERNEL);
1177*4882a593Smuzhiyun if (!ret)
1178*4882a593Smuzhiyun return NULL;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun ret->com.res_id = id;
1181*4882a593Smuzhiyun ret->com.state = RES_FS_RULE_ALLOCATED;
1182*4882a593Smuzhiyun ret->qpn = qpn;
1183*4882a593Smuzhiyun return &ret->com;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
alloc_tr(u64 id,enum mlx4_resource type,int slave,int extra)1186*4882a593Smuzhiyun static struct res_common *alloc_tr(u64 id, enum mlx4_resource type, int slave,
1187*4882a593Smuzhiyun int extra)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun struct res_common *ret;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun switch (type) {
1192*4882a593Smuzhiyun case RES_QP:
1193*4882a593Smuzhiyun ret = alloc_qp_tr(id);
1194*4882a593Smuzhiyun break;
1195*4882a593Smuzhiyun case RES_MPT:
1196*4882a593Smuzhiyun ret = alloc_mpt_tr(id, extra);
1197*4882a593Smuzhiyun break;
1198*4882a593Smuzhiyun case RES_MTT:
1199*4882a593Smuzhiyun ret = alloc_mtt_tr(id, extra);
1200*4882a593Smuzhiyun break;
1201*4882a593Smuzhiyun case RES_EQ:
1202*4882a593Smuzhiyun ret = alloc_eq_tr(id);
1203*4882a593Smuzhiyun break;
1204*4882a593Smuzhiyun case RES_CQ:
1205*4882a593Smuzhiyun ret = alloc_cq_tr(id);
1206*4882a593Smuzhiyun break;
1207*4882a593Smuzhiyun case RES_SRQ:
1208*4882a593Smuzhiyun ret = alloc_srq_tr(id);
1209*4882a593Smuzhiyun break;
1210*4882a593Smuzhiyun case RES_MAC:
1211*4882a593Smuzhiyun pr_err("implementation missing\n");
1212*4882a593Smuzhiyun return NULL;
1213*4882a593Smuzhiyun case RES_COUNTER:
1214*4882a593Smuzhiyun ret = alloc_counter_tr(id, extra);
1215*4882a593Smuzhiyun break;
1216*4882a593Smuzhiyun case RES_XRCD:
1217*4882a593Smuzhiyun ret = alloc_xrcdn_tr(id);
1218*4882a593Smuzhiyun break;
1219*4882a593Smuzhiyun case RES_FS_RULE:
1220*4882a593Smuzhiyun ret = alloc_fs_rule_tr(id, extra);
1221*4882a593Smuzhiyun break;
1222*4882a593Smuzhiyun default:
1223*4882a593Smuzhiyun return NULL;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun if (ret)
1226*4882a593Smuzhiyun ret->owner = slave;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun return ret;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun
mlx4_calc_vf_counters(struct mlx4_dev * dev,int slave,int port,struct mlx4_counter * data)1231*4882a593Smuzhiyun int mlx4_calc_vf_counters(struct mlx4_dev *dev, int slave, int port,
1232*4882a593Smuzhiyun struct mlx4_counter *data)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1235*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
1236*4882a593Smuzhiyun struct res_common *tmp;
1237*4882a593Smuzhiyun struct res_counter *counter;
1238*4882a593Smuzhiyun int *counters_arr;
1239*4882a593Smuzhiyun int i = 0, err = 0;
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun memset(data, 0, sizeof(*data));
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun counters_arr = kmalloc_array(dev->caps.max_counters,
1244*4882a593Smuzhiyun sizeof(*counters_arr), GFP_KERNEL);
1245*4882a593Smuzhiyun if (!counters_arr)
1246*4882a593Smuzhiyun return -ENOMEM;
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
1249*4882a593Smuzhiyun list_for_each_entry(tmp,
1250*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_COUNTER],
1251*4882a593Smuzhiyun list) {
1252*4882a593Smuzhiyun counter = container_of(tmp, struct res_counter, com);
1253*4882a593Smuzhiyun if (counter->port == port) {
1254*4882a593Smuzhiyun counters_arr[i] = (int)tmp->res_id;
1255*4882a593Smuzhiyun i++;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1259*4882a593Smuzhiyun counters_arr[i] = -1;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun i = 0;
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun while (counters_arr[i] != -1) {
1264*4882a593Smuzhiyun err = mlx4_get_counter_stats(dev, counters_arr[i], data,
1265*4882a593Smuzhiyun 0);
1266*4882a593Smuzhiyun if (err) {
1267*4882a593Smuzhiyun memset(data, 0, sizeof(*data));
1268*4882a593Smuzhiyun goto table_changed;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun i++;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun table_changed:
1274*4882a593Smuzhiyun kfree(counters_arr);
1275*4882a593Smuzhiyun return 0;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
add_res_range(struct mlx4_dev * dev,int slave,u64 base,int count,enum mlx4_resource type,int extra)1278*4882a593Smuzhiyun static int add_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
1279*4882a593Smuzhiyun enum mlx4_resource type, int extra)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun int i;
1282*4882a593Smuzhiyun int err;
1283*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1284*4882a593Smuzhiyun struct res_common **res_arr;
1285*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
1286*4882a593Smuzhiyun struct rb_root *root = &tracker->res_tree[type];
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun res_arr = kcalloc(count, sizeof(*res_arr), GFP_KERNEL);
1289*4882a593Smuzhiyun if (!res_arr)
1290*4882a593Smuzhiyun return -ENOMEM;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun for (i = 0; i < count; ++i) {
1293*4882a593Smuzhiyun res_arr[i] = alloc_tr(base + i, type, slave, extra);
1294*4882a593Smuzhiyun if (!res_arr[i]) {
1295*4882a593Smuzhiyun for (--i; i >= 0; --i)
1296*4882a593Smuzhiyun kfree(res_arr[i]);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun kfree(res_arr);
1299*4882a593Smuzhiyun return -ENOMEM;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
1304*4882a593Smuzhiyun for (i = 0; i < count; ++i) {
1305*4882a593Smuzhiyun if (find_res(dev, base + i, type)) {
1306*4882a593Smuzhiyun err = -EEXIST;
1307*4882a593Smuzhiyun goto undo;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun err = res_tracker_insert(root, res_arr[i]);
1310*4882a593Smuzhiyun if (err)
1311*4882a593Smuzhiyun goto undo;
1312*4882a593Smuzhiyun list_add_tail(&res_arr[i]->list,
1313*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[type]);
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1316*4882a593Smuzhiyun kfree(res_arr);
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun return 0;
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun undo:
1321*4882a593Smuzhiyun for (--i; i >= 0; --i) {
1322*4882a593Smuzhiyun rb_erase(&res_arr[i]->node, root);
1323*4882a593Smuzhiyun list_del_init(&res_arr[i]->list);
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun for (i = 0; i < count; ++i)
1329*4882a593Smuzhiyun kfree(res_arr[i]);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun kfree(res_arr);
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun return err;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun
remove_qp_ok(struct res_qp * res)1336*4882a593Smuzhiyun static int remove_qp_ok(struct res_qp *res)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun if (res->com.state == RES_QP_BUSY || atomic_read(&res->ref_count) ||
1339*4882a593Smuzhiyun !list_empty(&res->mcg_list)) {
1340*4882a593Smuzhiyun pr_err("resource tracker: fail to remove qp, state %d, ref_count %d\n",
1341*4882a593Smuzhiyun res->com.state, atomic_read(&res->ref_count));
1342*4882a593Smuzhiyun return -EBUSY;
1343*4882a593Smuzhiyun } else if (res->com.state != RES_QP_RESERVED) {
1344*4882a593Smuzhiyun return -EPERM;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun return 0;
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun
remove_mtt_ok(struct res_mtt * res,int order)1350*4882a593Smuzhiyun static int remove_mtt_ok(struct res_mtt *res, int order)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun if (res->com.state == RES_MTT_BUSY ||
1353*4882a593Smuzhiyun atomic_read(&res->ref_count)) {
1354*4882a593Smuzhiyun pr_devel("%s-%d: state %s, ref_count %d\n",
1355*4882a593Smuzhiyun __func__, __LINE__,
1356*4882a593Smuzhiyun mtt_states_str(res->com.state),
1357*4882a593Smuzhiyun atomic_read(&res->ref_count));
1358*4882a593Smuzhiyun return -EBUSY;
1359*4882a593Smuzhiyun } else if (res->com.state != RES_MTT_ALLOCATED)
1360*4882a593Smuzhiyun return -EPERM;
1361*4882a593Smuzhiyun else if (res->order != order)
1362*4882a593Smuzhiyun return -EINVAL;
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun return 0;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
remove_mpt_ok(struct res_mpt * res)1367*4882a593Smuzhiyun static int remove_mpt_ok(struct res_mpt *res)
1368*4882a593Smuzhiyun {
1369*4882a593Smuzhiyun if (res->com.state == RES_MPT_BUSY)
1370*4882a593Smuzhiyun return -EBUSY;
1371*4882a593Smuzhiyun else if (res->com.state != RES_MPT_RESERVED)
1372*4882a593Smuzhiyun return -EPERM;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun return 0;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun
remove_eq_ok(struct res_eq * res)1377*4882a593Smuzhiyun static int remove_eq_ok(struct res_eq *res)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun if (res->com.state == RES_MPT_BUSY)
1380*4882a593Smuzhiyun return -EBUSY;
1381*4882a593Smuzhiyun else if (res->com.state != RES_MPT_RESERVED)
1382*4882a593Smuzhiyun return -EPERM;
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun return 0;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
remove_counter_ok(struct res_counter * res)1387*4882a593Smuzhiyun static int remove_counter_ok(struct res_counter *res)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun if (res->com.state == RES_COUNTER_BUSY)
1390*4882a593Smuzhiyun return -EBUSY;
1391*4882a593Smuzhiyun else if (res->com.state != RES_COUNTER_ALLOCATED)
1392*4882a593Smuzhiyun return -EPERM;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun return 0;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
remove_xrcdn_ok(struct res_xrcdn * res)1397*4882a593Smuzhiyun static int remove_xrcdn_ok(struct res_xrcdn *res)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun if (res->com.state == RES_XRCD_BUSY)
1400*4882a593Smuzhiyun return -EBUSY;
1401*4882a593Smuzhiyun else if (res->com.state != RES_XRCD_ALLOCATED)
1402*4882a593Smuzhiyun return -EPERM;
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun return 0;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
remove_fs_rule_ok(struct res_fs_rule * res)1407*4882a593Smuzhiyun static int remove_fs_rule_ok(struct res_fs_rule *res)
1408*4882a593Smuzhiyun {
1409*4882a593Smuzhiyun if (res->com.state == RES_FS_RULE_BUSY)
1410*4882a593Smuzhiyun return -EBUSY;
1411*4882a593Smuzhiyun else if (res->com.state != RES_FS_RULE_ALLOCATED)
1412*4882a593Smuzhiyun return -EPERM;
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun return 0;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
remove_cq_ok(struct res_cq * res)1417*4882a593Smuzhiyun static int remove_cq_ok(struct res_cq *res)
1418*4882a593Smuzhiyun {
1419*4882a593Smuzhiyun if (res->com.state == RES_CQ_BUSY)
1420*4882a593Smuzhiyun return -EBUSY;
1421*4882a593Smuzhiyun else if (res->com.state != RES_CQ_ALLOCATED)
1422*4882a593Smuzhiyun return -EPERM;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun return 0;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun
remove_srq_ok(struct res_srq * res)1427*4882a593Smuzhiyun static int remove_srq_ok(struct res_srq *res)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun if (res->com.state == RES_SRQ_BUSY)
1430*4882a593Smuzhiyun return -EBUSY;
1431*4882a593Smuzhiyun else if (res->com.state != RES_SRQ_ALLOCATED)
1432*4882a593Smuzhiyun return -EPERM;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun return 0;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
remove_ok(struct res_common * res,enum mlx4_resource type,int extra)1437*4882a593Smuzhiyun static int remove_ok(struct res_common *res, enum mlx4_resource type, int extra)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun switch (type) {
1440*4882a593Smuzhiyun case RES_QP:
1441*4882a593Smuzhiyun return remove_qp_ok((struct res_qp *)res);
1442*4882a593Smuzhiyun case RES_CQ:
1443*4882a593Smuzhiyun return remove_cq_ok((struct res_cq *)res);
1444*4882a593Smuzhiyun case RES_SRQ:
1445*4882a593Smuzhiyun return remove_srq_ok((struct res_srq *)res);
1446*4882a593Smuzhiyun case RES_MPT:
1447*4882a593Smuzhiyun return remove_mpt_ok((struct res_mpt *)res);
1448*4882a593Smuzhiyun case RES_MTT:
1449*4882a593Smuzhiyun return remove_mtt_ok((struct res_mtt *)res, extra);
1450*4882a593Smuzhiyun case RES_MAC:
1451*4882a593Smuzhiyun return -EOPNOTSUPP;
1452*4882a593Smuzhiyun case RES_EQ:
1453*4882a593Smuzhiyun return remove_eq_ok((struct res_eq *)res);
1454*4882a593Smuzhiyun case RES_COUNTER:
1455*4882a593Smuzhiyun return remove_counter_ok((struct res_counter *)res);
1456*4882a593Smuzhiyun case RES_XRCD:
1457*4882a593Smuzhiyun return remove_xrcdn_ok((struct res_xrcdn *)res);
1458*4882a593Smuzhiyun case RES_FS_RULE:
1459*4882a593Smuzhiyun return remove_fs_rule_ok((struct res_fs_rule *)res);
1460*4882a593Smuzhiyun default:
1461*4882a593Smuzhiyun return -EINVAL;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
rem_res_range(struct mlx4_dev * dev,int slave,u64 base,int count,enum mlx4_resource type,int extra)1465*4882a593Smuzhiyun static int rem_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
1466*4882a593Smuzhiyun enum mlx4_resource type, int extra)
1467*4882a593Smuzhiyun {
1468*4882a593Smuzhiyun u64 i;
1469*4882a593Smuzhiyun int err;
1470*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1471*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
1472*4882a593Smuzhiyun struct res_common *r;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
1475*4882a593Smuzhiyun for (i = base; i < base + count; ++i) {
1476*4882a593Smuzhiyun r = res_tracker_lookup(&tracker->res_tree[type], i);
1477*4882a593Smuzhiyun if (!r) {
1478*4882a593Smuzhiyun err = -ENOENT;
1479*4882a593Smuzhiyun goto out;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun if (r->owner != slave) {
1482*4882a593Smuzhiyun err = -EPERM;
1483*4882a593Smuzhiyun goto out;
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun err = remove_ok(r, type, extra);
1486*4882a593Smuzhiyun if (err)
1487*4882a593Smuzhiyun goto out;
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun for (i = base; i < base + count; ++i) {
1491*4882a593Smuzhiyun r = res_tracker_lookup(&tracker->res_tree[type], i);
1492*4882a593Smuzhiyun rb_erase(&r->node, &tracker->res_tree[type]);
1493*4882a593Smuzhiyun list_del(&r->list);
1494*4882a593Smuzhiyun kfree(r);
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun err = 0;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun out:
1499*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun return err;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
qp_res_start_move_to(struct mlx4_dev * dev,int slave,int qpn,enum res_qp_states state,struct res_qp ** qp,int alloc)1504*4882a593Smuzhiyun static int qp_res_start_move_to(struct mlx4_dev *dev, int slave, int qpn,
1505*4882a593Smuzhiyun enum res_qp_states state, struct res_qp **qp,
1506*4882a593Smuzhiyun int alloc)
1507*4882a593Smuzhiyun {
1508*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1509*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
1510*4882a593Smuzhiyun struct res_qp *r;
1511*4882a593Smuzhiyun int err = 0;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
1514*4882a593Smuzhiyun r = res_tracker_lookup(&tracker->res_tree[RES_QP], qpn);
1515*4882a593Smuzhiyun if (!r)
1516*4882a593Smuzhiyun err = -ENOENT;
1517*4882a593Smuzhiyun else if (r->com.owner != slave)
1518*4882a593Smuzhiyun err = -EPERM;
1519*4882a593Smuzhiyun else {
1520*4882a593Smuzhiyun switch (state) {
1521*4882a593Smuzhiyun case RES_QP_BUSY:
1522*4882a593Smuzhiyun mlx4_dbg(dev, "%s: failed RES_QP, 0x%llx\n",
1523*4882a593Smuzhiyun __func__, r->com.res_id);
1524*4882a593Smuzhiyun err = -EBUSY;
1525*4882a593Smuzhiyun break;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun case RES_QP_RESERVED:
1528*4882a593Smuzhiyun if (r->com.state == RES_QP_MAPPED && !alloc)
1529*4882a593Smuzhiyun break;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun mlx4_dbg(dev, "failed RES_QP, 0x%llx\n", r->com.res_id);
1532*4882a593Smuzhiyun err = -EINVAL;
1533*4882a593Smuzhiyun break;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun case RES_QP_MAPPED:
1536*4882a593Smuzhiyun if ((r->com.state == RES_QP_RESERVED && alloc) ||
1537*4882a593Smuzhiyun r->com.state == RES_QP_HW)
1538*4882a593Smuzhiyun break;
1539*4882a593Smuzhiyun else {
1540*4882a593Smuzhiyun mlx4_dbg(dev, "failed RES_QP, 0x%llx\n",
1541*4882a593Smuzhiyun r->com.res_id);
1542*4882a593Smuzhiyun err = -EINVAL;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun break;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun case RES_QP_HW:
1548*4882a593Smuzhiyun if (r->com.state != RES_QP_MAPPED)
1549*4882a593Smuzhiyun err = -EINVAL;
1550*4882a593Smuzhiyun break;
1551*4882a593Smuzhiyun default:
1552*4882a593Smuzhiyun err = -EINVAL;
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun if (!err) {
1556*4882a593Smuzhiyun r->com.from_state = r->com.state;
1557*4882a593Smuzhiyun r->com.to_state = state;
1558*4882a593Smuzhiyun r->com.state = RES_QP_BUSY;
1559*4882a593Smuzhiyun if (qp)
1560*4882a593Smuzhiyun *qp = r;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun return err;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun
mr_res_start_move_to(struct mlx4_dev * dev,int slave,int index,enum res_mpt_states state,struct res_mpt ** mpt)1569*4882a593Smuzhiyun static int mr_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
1570*4882a593Smuzhiyun enum res_mpt_states state, struct res_mpt **mpt)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1573*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
1574*4882a593Smuzhiyun struct res_mpt *r;
1575*4882a593Smuzhiyun int err = 0;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
1578*4882a593Smuzhiyun r = res_tracker_lookup(&tracker->res_tree[RES_MPT], index);
1579*4882a593Smuzhiyun if (!r)
1580*4882a593Smuzhiyun err = -ENOENT;
1581*4882a593Smuzhiyun else if (r->com.owner != slave)
1582*4882a593Smuzhiyun err = -EPERM;
1583*4882a593Smuzhiyun else {
1584*4882a593Smuzhiyun switch (state) {
1585*4882a593Smuzhiyun case RES_MPT_BUSY:
1586*4882a593Smuzhiyun err = -EINVAL;
1587*4882a593Smuzhiyun break;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun case RES_MPT_RESERVED:
1590*4882a593Smuzhiyun if (r->com.state != RES_MPT_MAPPED)
1591*4882a593Smuzhiyun err = -EINVAL;
1592*4882a593Smuzhiyun break;
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun case RES_MPT_MAPPED:
1595*4882a593Smuzhiyun if (r->com.state != RES_MPT_RESERVED &&
1596*4882a593Smuzhiyun r->com.state != RES_MPT_HW)
1597*4882a593Smuzhiyun err = -EINVAL;
1598*4882a593Smuzhiyun break;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun case RES_MPT_HW:
1601*4882a593Smuzhiyun if (r->com.state != RES_MPT_MAPPED)
1602*4882a593Smuzhiyun err = -EINVAL;
1603*4882a593Smuzhiyun break;
1604*4882a593Smuzhiyun default:
1605*4882a593Smuzhiyun err = -EINVAL;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun if (!err) {
1609*4882a593Smuzhiyun r->com.from_state = r->com.state;
1610*4882a593Smuzhiyun r->com.to_state = state;
1611*4882a593Smuzhiyun r->com.state = RES_MPT_BUSY;
1612*4882a593Smuzhiyun if (mpt)
1613*4882a593Smuzhiyun *mpt = r;
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun return err;
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun
eq_res_start_move_to(struct mlx4_dev * dev,int slave,int index,enum res_eq_states state,struct res_eq ** eq)1622*4882a593Smuzhiyun static int eq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
1623*4882a593Smuzhiyun enum res_eq_states state, struct res_eq **eq)
1624*4882a593Smuzhiyun {
1625*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1626*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
1627*4882a593Smuzhiyun struct res_eq *r;
1628*4882a593Smuzhiyun int err = 0;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
1631*4882a593Smuzhiyun r = res_tracker_lookup(&tracker->res_tree[RES_EQ], index);
1632*4882a593Smuzhiyun if (!r)
1633*4882a593Smuzhiyun err = -ENOENT;
1634*4882a593Smuzhiyun else if (r->com.owner != slave)
1635*4882a593Smuzhiyun err = -EPERM;
1636*4882a593Smuzhiyun else {
1637*4882a593Smuzhiyun switch (state) {
1638*4882a593Smuzhiyun case RES_EQ_BUSY:
1639*4882a593Smuzhiyun err = -EINVAL;
1640*4882a593Smuzhiyun break;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun case RES_EQ_RESERVED:
1643*4882a593Smuzhiyun if (r->com.state != RES_EQ_HW)
1644*4882a593Smuzhiyun err = -EINVAL;
1645*4882a593Smuzhiyun break;
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun case RES_EQ_HW:
1648*4882a593Smuzhiyun if (r->com.state != RES_EQ_RESERVED)
1649*4882a593Smuzhiyun err = -EINVAL;
1650*4882a593Smuzhiyun break;
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun default:
1653*4882a593Smuzhiyun err = -EINVAL;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun if (!err) {
1657*4882a593Smuzhiyun r->com.from_state = r->com.state;
1658*4882a593Smuzhiyun r->com.to_state = state;
1659*4882a593Smuzhiyun r->com.state = RES_EQ_BUSY;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun if (!err && eq)
1666*4882a593Smuzhiyun *eq = r;
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun return err;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
cq_res_start_move_to(struct mlx4_dev * dev,int slave,int cqn,enum res_cq_states state,struct res_cq ** cq)1671*4882a593Smuzhiyun static int cq_res_start_move_to(struct mlx4_dev *dev, int slave, int cqn,
1672*4882a593Smuzhiyun enum res_cq_states state, struct res_cq **cq)
1673*4882a593Smuzhiyun {
1674*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1675*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
1676*4882a593Smuzhiyun struct res_cq *r;
1677*4882a593Smuzhiyun int err;
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
1680*4882a593Smuzhiyun r = res_tracker_lookup(&tracker->res_tree[RES_CQ], cqn);
1681*4882a593Smuzhiyun if (!r) {
1682*4882a593Smuzhiyun err = -ENOENT;
1683*4882a593Smuzhiyun } else if (r->com.owner != slave) {
1684*4882a593Smuzhiyun err = -EPERM;
1685*4882a593Smuzhiyun } else if (state == RES_CQ_ALLOCATED) {
1686*4882a593Smuzhiyun if (r->com.state != RES_CQ_HW)
1687*4882a593Smuzhiyun err = -EINVAL;
1688*4882a593Smuzhiyun else if (atomic_read(&r->ref_count))
1689*4882a593Smuzhiyun err = -EBUSY;
1690*4882a593Smuzhiyun else
1691*4882a593Smuzhiyun err = 0;
1692*4882a593Smuzhiyun } else if (state != RES_CQ_HW || r->com.state != RES_CQ_ALLOCATED) {
1693*4882a593Smuzhiyun err = -EINVAL;
1694*4882a593Smuzhiyun } else {
1695*4882a593Smuzhiyun err = 0;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun if (!err) {
1699*4882a593Smuzhiyun r->com.from_state = r->com.state;
1700*4882a593Smuzhiyun r->com.to_state = state;
1701*4882a593Smuzhiyun r->com.state = RES_CQ_BUSY;
1702*4882a593Smuzhiyun if (cq)
1703*4882a593Smuzhiyun *cq = r;
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun return err;
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
srq_res_start_move_to(struct mlx4_dev * dev,int slave,int index,enum res_srq_states state,struct res_srq ** srq)1711*4882a593Smuzhiyun static int srq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
1712*4882a593Smuzhiyun enum res_srq_states state, struct res_srq **srq)
1713*4882a593Smuzhiyun {
1714*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1715*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
1716*4882a593Smuzhiyun struct res_srq *r;
1717*4882a593Smuzhiyun int err = 0;
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
1720*4882a593Smuzhiyun r = res_tracker_lookup(&tracker->res_tree[RES_SRQ], index);
1721*4882a593Smuzhiyun if (!r) {
1722*4882a593Smuzhiyun err = -ENOENT;
1723*4882a593Smuzhiyun } else if (r->com.owner != slave) {
1724*4882a593Smuzhiyun err = -EPERM;
1725*4882a593Smuzhiyun } else if (state == RES_SRQ_ALLOCATED) {
1726*4882a593Smuzhiyun if (r->com.state != RES_SRQ_HW)
1727*4882a593Smuzhiyun err = -EINVAL;
1728*4882a593Smuzhiyun else if (atomic_read(&r->ref_count))
1729*4882a593Smuzhiyun err = -EBUSY;
1730*4882a593Smuzhiyun } else if (state != RES_SRQ_HW || r->com.state != RES_SRQ_ALLOCATED) {
1731*4882a593Smuzhiyun err = -EINVAL;
1732*4882a593Smuzhiyun }
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun if (!err) {
1735*4882a593Smuzhiyun r->com.from_state = r->com.state;
1736*4882a593Smuzhiyun r->com.to_state = state;
1737*4882a593Smuzhiyun r->com.state = RES_SRQ_BUSY;
1738*4882a593Smuzhiyun if (srq)
1739*4882a593Smuzhiyun *srq = r;
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun return err;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun
res_abort_move(struct mlx4_dev * dev,int slave,enum mlx4_resource type,int id)1747*4882a593Smuzhiyun static void res_abort_move(struct mlx4_dev *dev, int slave,
1748*4882a593Smuzhiyun enum mlx4_resource type, int id)
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1751*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
1752*4882a593Smuzhiyun struct res_common *r;
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
1755*4882a593Smuzhiyun r = res_tracker_lookup(&tracker->res_tree[type], id);
1756*4882a593Smuzhiyun if (r && (r->owner == slave))
1757*4882a593Smuzhiyun r->state = r->from_state;
1758*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun
res_end_move(struct mlx4_dev * dev,int slave,enum mlx4_resource type,int id)1761*4882a593Smuzhiyun static void res_end_move(struct mlx4_dev *dev, int slave,
1762*4882a593Smuzhiyun enum mlx4_resource type, int id)
1763*4882a593Smuzhiyun {
1764*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1765*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
1766*4882a593Smuzhiyun struct res_common *r;
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
1769*4882a593Smuzhiyun r = res_tracker_lookup(&tracker->res_tree[type], id);
1770*4882a593Smuzhiyun if (r && (r->owner == slave))
1771*4882a593Smuzhiyun r->state = r->to_state;
1772*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
valid_reserved(struct mlx4_dev * dev,int slave,int qpn)1775*4882a593Smuzhiyun static int valid_reserved(struct mlx4_dev *dev, int slave, int qpn)
1776*4882a593Smuzhiyun {
1777*4882a593Smuzhiyun return mlx4_is_qp_reserved(dev, qpn) &&
1778*4882a593Smuzhiyun (mlx4_is_master(dev) || mlx4_is_guest_proxy(dev, slave, qpn));
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun
fw_reserved(struct mlx4_dev * dev,int qpn)1781*4882a593Smuzhiyun static int fw_reserved(struct mlx4_dev *dev, int qpn)
1782*4882a593Smuzhiyun {
1783*4882a593Smuzhiyun return qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun
qp_alloc_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param)1786*4882a593Smuzhiyun static int qp_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
1787*4882a593Smuzhiyun u64 in_param, u64 *out_param)
1788*4882a593Smuzhiyun {
1789*4882a593Smuzhiyun int err;
1790*4882a593Smuzhiyun int count;
1791*4882a593Smuzhiyun int align;
1792*4882a593Smuzhiyun int base;
1793*4882a593Smuzhiyun int qpn;
1794*4882a593Smuzhiyun u8 flags;
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun switch (op) {
1797*4882a593Smuzhiyun case RES_OP_RESERVE:
1798*4882a593Smuzhiyun count = get_param_l(&in_param) & 0xffffff;
1799*4882a593Smuzhiyun /* Turn off all unsupported QP allocation flags that the
1800*4882a593Smuzhiyun * slave tries to set.
1801*4882a593Smuzhiyun */
1802*4882a593Smuzhiyun flags = (get_param_l(&in_param) >> 24) & dev->caps.alloc_res_qp_mask;
1803*4882a593Smuzhiyun align = get_param_h(&in_param);
1804*4882a593Smuzhiyun err = mlx4_grant_resource(dev, slave, RES_QP, count, 0);
1805*4882a593Smuzhiyun if (err)
1806*4882a593Smuzhiyun return err;
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun err = __mlx4_qp_reserve_range(dev, count, align, &base, flags);
1809*4882a593Smuzhiyun if (err) {
1810*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_QP, count, 0);
1811*4882a593Smuzhiyun return err;
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun err = add_res_range(dev, slave, base, count, RES_QP, 0);
1815*4882a593Smuzhiyun if (err) {
1816*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_QP, count, 0);
1817*4882a593Smuzhiyun __mlx4_qp_release_range(dev, base, count);
1818*4882a593Smuzhiyun return err;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun set_param_l(out_param, base);
1821*4882a593Smuzhiyun break;
1822*4882a593Smuzhiyun case RES_OP_MAP_ICM:
1823*4882a593Smuzhiyun qpn = get_param_l(&in_param) & 0x7fffff;
1824*4882a593Smuzhiyun if (valid_reserved(dev, slave, qpn)) {
1825*4882a593Smuzhiyun err = add_res_range(dev, slave, qpn, 1, RES_QP, 0);
1826*4882a593Smuzhiyun if (err)
1827*4882a593Smuzhiyun return err;
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED,
1831*4882a593Smuzhiyun NULL, 1);
1832*4882a593Smuzhiyun if (err)
1833*4882a593Smuzhiyun return err;
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun if (!fw_reserved(dev, qpn)) {
1836*4882a593Smuzhiyun err = __mlx4_qp_alloc_icm(dev, qpn);
1837*4882a593Smuzhiyun if (err) {
1838*4882a593Smuzhiyun res_abort_move(dev, slave, RES_QP, qpn);
1839*4882a593Smuzhiyun return err;
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun }
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun res_end_move(dev, slave, RES_QP, qpn);
1844*4882a593Smuzhiyun break;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun default:
1847*4882a593Smuzhiyun err = -EINVAL;
1848*4882a593Smuzhiyun break;
1849*4882a593Smuzhiyun }
1850*4882a593Smuzhiyun return err;
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun
mtt_alloc_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param)1853*4882a593Smuzhiyun static int mtt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
1854*4882a593Smuzhiyun u64 in_param, u64 *out_param)
1855*4882a593Smuzhiyun {
1856*4882a593Smuzhiyun int err = -EINVAL;
1857*4882a593Smuzhiyun int base;
1858*4882a593Smuzhiyun int order;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun if (op != RES_OP_RESERVE_AND_MAP)
1861*4882a593Smuzhiyun return err;
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun order = get_param_l(&in_param);
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun err = mlx4_grant_resource(dev, slave, RES_MTT, 1 << order, 0);
1866*4882a593Smuzhiyun if (err)
1867*4882a593Smuzhiyun return err;
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun base = __mlx4_alloc_mtt_range(dev, order);
1870*4882a593Smuzhiyun if (base == -1) {
1871*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
1872*4882a593Smuzhiyun return -ENOMEM;
1873*4882a593Smuzhiyun }
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun err = add_res_range(dev, slave, base, 1, RES_MTT, order);
1876*4882a593Smuzhiyun if (err) {
1877*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
1878*4882a593Smuzhiyun __mlx4_free_mtt_range(dev, base, order);
1879*4882a593Smuzhiyun } else {
1880*4882a593Smuzhiyun set_param_l(out_param, base);
1881*4882a593Smuzhiyun }
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun return err;
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun
mpt_alloc_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param)1886*4882a593Smuzhiyun static int mpt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
1887*4882a593Smuzhiyun u64 in_param, u64 *out_param)
1888*4882a593Smuzhiyun {
1889*4882a593Smuzhiyun int err = -EINVAL;
1890*4882a593Smuzhiyun int index;
1891*4882a593Smuzhiyun int id;
1892*4882a593Smuzhiyun struct res_mpt *mpt;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun switch (op) {
1895*4882a593Smuzhiyun case RES_OP_RESERVE:
1896*4882a593Smuzhiyun err = mlx4_grant_resource(dev, slave, RES_MPT, 1, 0);
1897*4882a593Smuzhiyun if (err)
1898*4882a593Smuzhiyun break;
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun index = __mlx4_mpt_reserve(dev);
1901*4882a593Smuzhiyun if (index == -1) {
1902*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
1903*4882a593Smuzhiyun break;
1904*4882a593Smuzhiyun }
1905*4882a593Smuzhiyun id = index & mpt_mask(dev);
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun err = add_res_range(dev, slave, id, 1, RES_MPT, index);
1908*4882a593Smuzhiyun if (err) {
1909*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
1910*4882a593Smuzhiyun __mlx4_mpt_release(dev, index);
1911*4882a593Smuzhiyun break;
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun set_param_l(out_param, index);
1914*4882a593Smuzhiyun break;
1915*4882a593Smuzhiyun case RES_OP_MAP_ICM:
1916*4882a593Smuzhiyun index = get_param_l(&in_param);
1917*4882a593Smuzhiyun id = index & mpt_mask(dev);
1918*4882a593Smuzhiyun err = mr_res_start_move_to(dev, slave, id,
1919*4882a593Smuzhiyun RES_MPT_MAPPED, &mpt);
1920*4882a593Smuzhiyun if (err)
1921*4882a593Smuzhiyun return err;
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun err = __mlx4_mpt_alloc_icm(dev, mpt->key);
1924*4882a593Smuzhiyun if (err) {
1925*4882a593Smuzhiyun res_abort_move(dev, slave, RES_MPT, id);
1926*4882a593Smuzhiyun return err;
1927*4882a593Smuzhiyun }
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun res_end_move(dev, slave, RES_MPT, id);
1930*4882a593Smuzhiyun break;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun return err;
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun
cq_alloc_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param)1935*4882a593Smuzhiyun static int cq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
1936*4882a593Smuzhiyun u64 in_param, u64 *out_param)
1937*4882a593Smuzhiyun {
1938*4882a593Smuzhiyun int cqn;
1939*4882a593Smuzhiyun int err;
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun switch (op) {
1942*4882a593Smuzhiyun case RES_OP_RESERVE_AND_MAP:
1943*4882a593Smuzhiyun err = mlx4_grant_resource(dev, slave, RES_CQ, 1, 0);
1944*4882a593Smuzhiyun if (err)
1945*4882a593Smuzhiyun break;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun err = __mlx4_cq_alloc_icm(dev, &cqn);
1948*4882a593Smuzhiyun if (err) {
1949*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
1950*4882a593Smuzhiyun break;
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun err = add_res_range(dev, slave, cqn, 1, RES_CQ, 0);
1954*4882a593Smuzhiyun if (err) {
1955*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
1956*4882a593Smuzhiyun __mlx4_cq_free_icm(dev, cqn);
1957*4882a593Smuzhiyun break;
1958*4882a593Smuzhiyun }
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun set_param_l(out_param, cqn);
1961*4882a593Smuzhiyun break;
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun default:
1964*4882a593Smuzhiyun err = -EINVAL;
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun return err;
1968*4882a593Smuzhiyun }
1969*4882a593Smuzhiyun
srq_alloc_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param)1970*4882a593Smuzhiyun static int srq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
1971*4882a593Smuzhiyun u64 in_param, u64 *out_param)
1972*4882a593Smuzhiyun {
1973*4882a593Smuzhiyun int srqn;
1974*4882a593Smuzhiyun int err;
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun switch (op) {
1977*4882a593Smuzhiyun case RES_OP_RESERVE_AND_MAP:
1978*4882a593Smuzhiyun err = mlx4_grant_resource(dev, slave, RES_SRQ, 1, 0);
1979*4882a593Smuzhiyun if (err)
1980*4882a593Smuzhiyun break;
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun err = __mlx4_srq_alloc_icm(dev, &srqn);
1983*4882a593Smuzhiyun if (err) {
1984*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
1985*4882a593Smuzhiyun break;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun err = add_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
1989*4882a593Smuzhiyun if (err) {
1990*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
1991*4882a593Smuzhiyun __mlx4_srq_free_icm(dev, srqn);
1992*4882a593Smuzhiyun break;
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun set_param_l(out_param, srqn);
1996*4882a593Smuzhiyun break;
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun default:
1999*4882a593Smuzhiyun err = -EINVAL;
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun return err;
2003*4882a593Smuzhiyun }
2004*4882a593Smuzhiyun
mac_find_smac_ix_in_slave(struct mlx4_dev * dev,int slave,int port,u8 smac_index,u64 * mac)2005*4882a593Smuzhiyun static int mac_find_smac_ix_in_slave(struct mlx4_dev *dev, int slave, int port,
2006*4882a593Smuzhiyun u8 smac_index, u64 *mac)
2007*4882a593Smuzhiyun {
2008*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
2009*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
2010*4882a593Smuzhiyun struct list_head *mac_list =
2011*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_MAC];
2012*4882a593Smuzhiyun struct mac_res *res, *tmp;
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun list_for_each_entry_safe(res, tmp, mac_list, list) {
2015*4882a593Smuzhiyun if (res->smac_index == smac_index && res->port == (u8) port) {
2016*4882a593Smuzhiyun *mac = res->mac;
2017*4882a593Smuzhiyun return 0;
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun return -ENOENT;
2021*4882a593Smuzhiyun }
2022*4882a593Smuzhiyun
mac_add_to_slave(struct mlx4_dev * dev,int slave,u64 mac,int port,u8 smac_index)2023*4882a593Smuzhiyun static int mac_add_to_slave(struct mlx4_dev *dev, int slave, u64 mac, int port, u8 smac_index)
2024*4882a593Smuzhiyun {
2025*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
2026*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
2027*4882a593Smuzhiyun struct list_head *mac_list =
2028*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_MAC];
2029*4882a593Smuzhiyun struct mac_res *res, *tmp;
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun list_for_each_entry_safe(res, tmp, mac_list, list) {
2032*4882a593Smuzhiyun if (res->mac == mac && res->port == (u8) port) {
2033*4882a593Smuzhiyun /* mac found. update ref count */
2034*4882a593Smuzhiyun ++res->ref_count;
2035*4882a593Smuzhiyun return 0;
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun }
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun if (mlx4_grant_resource(dev, slave, RES_MAC, 1, port))
2040*4882a593Smuzhiyun return -EINVAL;
2041*4882a593Smuzhiyun res = kzalloc(sizeof(*res), GFP_KERNEL);
2042*4882a593Smuzhiyun if (!res) {
2043*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_MAC, 1, port);
2044*4882a593Smuzhiyun return -ENOMEM;
2045*4882a593Smuzhiyun }
2046*4882a593Smuzhiyun res->mac = mac;
2047*4882a593Smuzhiyun res->port = (u8) port;
2048*4882a593Smuzhiyun res->smac_index = smac_index;
2049*4882a593Smuzhiyun res->ref_count = 1;
2050*4882a593Smuzhiyun list_add_tail(&res->list,
2051*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_MAC]);
2052*4882a593Smuzhiyun return 0;
2053*4882a593Smuzhiyun }
2054*4882a593Smuzhiyun
mac_del_from_slave(struct mlx4_dev * dev,int slave,u64 mac,int port)2055*4882a593Smuzhiyun static void mac_del_from_slave(struct mlx4_dev *dev, int slave, u64 mac,
2056*4882a593Smuzhiyun int port)
2057*4882a593Smuzhiyun {
2058*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
2059*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
2060*4882a593Smuzhiyun struct list_head *mac_list =
2061*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_MAC];
2062*4882a593Smuzhiyun struct mac_res *res, *tmp;
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun list_for_each_entry_safe(res, tmp, mac_list, list) {
2065*4882a593Smuzhiyun if (res->mac == mac && res->port == (u8) port) {
2066*4882a593Smuzhiyun if (!--res->ref_count) {
2067*4882a593Smuzhiyun list_del(&res->list);
2068*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_MAC, 1, port);
2069*4882a593Smuzhiyun kfree(res);
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun break;
2072*4882a593Smuzhiyun }
2073*4882a593Smuzhiyun }
2074*4882a593Smuzhiyun }
2075*4882a593Smuzhiyun
rem_slave_macs(struct mlx4_dev * dev,int slave)2076*4882a593Smuzhiyun static void rem_slave_macs(struct mlx4_dev *dev, int slave)
2077*4882a593Smuzhiyun {
2078*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
2079*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
2080*4882a593Smuzhiyun struct list_head *mac_list =
2081*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_MAC];
2082*4882a593Smuzhiyun struct mac_res *res, *tmp;
2083*4882a593Smuzhiyun int i;
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun list_for_each_entry_safe(res, tmp, mac_list, list) {
2086*4882a593Smuzhiyun list_del(&res->list);
2087*4882a593Smuzhiyun /* dereference the mac the num times the slave referenced it */
2088*4882a593Smuzhiyun for (i = 0; i < res->ref_count; i++)
2089*4882a593Smuzhiyun __mlx4_unregister_mac(dev, res->port, res->mac);
2090*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_MAC, 1, res->port);
2091*4882a593Smuzhiyun kfree(res);
2092*4882a593Smuzhiyun }
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun
mac_alloc_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param,int in_port)2095*4882a593Smuzhiyun static int mac_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2096*4882a593Smuzhiyun u64 in_param, u64 *out_param, int in_port)
2097*4882a593Smuzhiyun {
2098*4882a593Smuzhiyun int err = -EINVAL;
2099*4882a593Smuzhiyun int port;
2100*4882a593Smuzhiyun u64 mac;
2101*4882a593Smuzhiyun u8 smac_index;
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun if (op != RES_OP_RESERVE_AND_MAP)
2104*4882a593Smuzhiyun return err;
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun port = !in_port ? get_param_l(out_param) : in_port;
2107*4882a593Smuzhiyun port = mlx4_slave_convert_port(
2108*4882a593Smuzhiyun dev, slave, port);
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun if (port < 0)
2111*4882a593Smuzhiyun return -EINVAL;
2112*4882a593Smuzhiyun mac = in_param;
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun err = __mlx4_register_mac(dev, port, mac);
2115*4882a593Smuzhiyun if (err >= 0) {
2116*4882a593Smuzhiyun smac_index = err;
2117*4882a593Smuzhiyun set_param_l(out_param, err);
2118*4882a593Smuzhiyun err = 0;
2119*4882a593Smuzhiyun }
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun if (!err) {
2122*4882a593Smuzhiyun err = mac_add_to_slave(dev, slave, mac, port, smac_index);
2123*4882a593Smuzhiyun if (err)
2124*4882a593Smuzhiyun __mlx4_unregister_mac(dev, port, mac);
2125*4882a593Smuzhiyun }
2126*4882a593Smuzhiyun return err;
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun
vlan_add_to_slave(struct mlx4_dev * dev,int slave,u16 vlan,int port,int vlan_index)2129*4882a593Smuzhiyun static int vlan_add_to_slave(struct mlx4_dev *dev, int slave, u16 vlan,
2130*4882a593Smuzhiyun int port, int vlan_index)
2131*4882a593Smuzhiyun {
2132*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
2133*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
2134*4882a593Smuzhiyun struct list_head *vlan_list =
2135*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_VLAN];
2136*4882a593Smuzhiyun struct vlan_res *res, *tmp;
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun list_for_each_entry_safe(res, tmp, vlan_list, list) {
2139*4882a593Smuzhiyun if (res->vlan == vlan && res->port == (u8) port) {
2140*4882a593Smuzhiyun /* vlan found. update ref count */
2141*4882a593Smuzhiyun ++res->ref_count;
2142*4882a593Smuzhiyun return 0;
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun if (mlx4_grant_resource(dev, slave, RES_VLAN, 1, port))
2147*4882a593Smuzhiyun return -EINVAL;
2148*4882a593Smuzhiyun res = kzalloc(sizeof(*res), GFP_KERNEL);
2149*4882a593Smuzhiyun if (!res) {
2150*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_VLAN, 1, port);
2151*4882a593Smuzhiyun return -ENOMEM;
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun res->vlan = vlan;
2154*4882a593Smuzhiyun res->port = (u8) port;
2155*4882a593Smuzhiyun res->vlan_index = vlan_index;
2156*4882a593Smuzhiyun res->ref_count = 1;
2157*4882a593Smuzhiyun list_add_tail(&res->list,
2158*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_VLAN]);
2159*4882a593Smuzhiyun return 0;
2160*4882a593Smuzhiyun }
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun
vlan_del_from_slave(struct mlx4_dev * dev,int slave,u16 vlan,int port)2163*4882a593Smuzhiyun static void vlan_del_from_slave(struct mlx4_dev *dev, int slave, u16 vlan,
2164*4882a593Smuzhiyun int port)
2165*4882a593Smuzhiyun {
2166*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
2167*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
2168*4882a593Smuzhiyun struct list_head *vlan_list =
2169*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_VLAN];
2170*4882a593Smuzhiyun struct vlan_res *res, *tmp;
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun list_for_each_entry_safe(res, tmp, vlan_list, list) {
2173*4882a593Smuzhiyun if (res->vlan == vlan && res->port == (u8) port) {
2174*4882a593Smuzhiyun if (!--res->ref_count) {
2175*4882a593Smuzhiyun list_del(&res->list);
2176*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_VLAN,
2177*4882a593Smuzhiyun 1, port);
2178*4882a593Smuzhiyun kfree(res);
2179*4882a593Smuzhiyun }
2180*4882a593Smuzhiyun break;
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun }
2183*4882a593Smuzhiyun }
2184*4882a593Smuzhiyun
rem_slave_vlans(struct mlx4_dev * dev,int slave)2185*4882a593Smuzhiyun static void rem_slave_vlans(struct mlx4_dev *dev, int slave)
2186*4882a593Smuzhiyun {
2187*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
2188*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
2189*4882a593Smuzhiyun struct list_head *vlan_list =
2190*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_VLAN];
2191*4882a593Smuzhiyun struct vlan_res *res, *tmp;
2192*4882a593Smuzhiyun int i;
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun list_for_each_entry_safe(res, tmp, vlan_list, list) {
2195*4882a593Smuzhiyun list_del(&res->list);
2196*4882a593Smuzhiyun /* dereference the vlan the num times the slave referenced it */
2197*4882a593Smuzhiyun for (i = 0; i < res->ref_count; i++)
2198*4882a593Smuzhiyun __mlx4_unregister_vlan(dev, res->port, res->vlan);
2199*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_VLAN, 1, res->port);
2200*4882a593Smuzhiyun kfree(res);
2201*4882a593Smuzhiyun }
2202*4882a593Smuzhiyun }
2203*4882a593Smuzhiyun
vlan_alloc_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param,int in_port)2204*4882a593Smuzhiyun static int vlan_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2205*4882a593Smuzhiyun u64 in_param, u64 *out_param, int in_port)
2206*4882a593Smuzhiyun {
2207*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
2208*4882a593Smuzhiyun struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
2209*4882a593Smuzhiyun int err;
2210*4882a593Smuzhiyun u16 vlan;
2211*4882a593Smuzhiyun int vlan_index;
2212*4882a593Smuzhiyun int port;
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun port = !in_port ? get_param_l(out_param) : in_port;
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun if (!port || op != RES_OP_RESERVE_AND_MAP)
2217*4882a593Smuzhiyun return -EINVAL;
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun port = mlx4_slave_convert_port(
2220*4882a593Smuzhiyun dev, slave, port);
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun if (port < 0)
2223*4882a593Smuzhiyun return -EINVAL;
2224*4882a593Smuzhiyun /* upstream kernels had NOP for reg/unreg vlan. Continue this. */
2225*4882a593Smuzhiyun if (!in_port && port > 0 && port <= dev->caps.num_ports) {
2226*4882a593Smuzhiyun slave_state[slave].old_vlan_api = true;
2227*4882a593Smuzhiyun return 0;
2228*4882a593Smuzhiyun }
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun vlan = (u16) in_param;
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun err = __mlx4_register_vlan(dev, port, vlan, &vlan_index);
2233*4882a593Smuzhiyun if (!err) {
2234*4882a593Smuzhiyun set_param_l(out_param, (u32) vlan_index);
2235*4882a593Smuzhiyun err = vlan_add_to_slave(dev, slave, vlan, port, vlan_index);
2236*4882a593Smuzhiyun if (err)
2237*4882a593Smuzhiyun __mlx4_unregister_vlan(dev, port, vlan);
2238*4882a593Smuzhiyun }
2239*4882a593Smuzhiyun return err;
2240*4882a593Smuzhiyun }
2241*4882a593Smuzhiyun
counter_alloc_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param,int port)2242*4882a593Smuzhiyun static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2243*4882a593Smuzhiyun u64 in_param, u64 *out_param, int port)
2244*4882a593Smuzhiyun {
2245*4882a593Smuzhiyun u32 index;
2246*4882a593Smuzhiyun int err;
2247*4882a593Smuzhiyun
2248*4882a593Smuzhiyun if (op != RES_OP_RESERVE)
2249*4882a593Smuzhiyun return -EINVAL;
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun err = mlx4_grant_resource(dev, slave, RES_COUNTER, 1, 0);
2252*4882a593Smuzhiyun if (err)
2253*4882a593Smuzhiyun return err;
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun err = __mlx4_counter_alloc(dev, &index);
2256*4882a593Smuzhiyun if (err) {
2257*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
2258*4882a593Smuzhiyun return err;
2259*4882a593Smuzhiyun }
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun err = add_res_range(dev, slave, index, 1, RES_COUNTER, port);
2262*4882a593Smuzhiyun if (err) {
2263*4882a593Smuzhiyun __mlx4_counter_free(dev, index);
2264*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
2265*4882a593Smuzhiyun } else {
2266*4882a593Smuzhiyun set_param_l(out_param, index);
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun return err;
2270*4882a593Smuzhiyun }
2271*4882a593Smuzhiyun
xrcdn_alloc_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param)2272*4882a593Smuzhiyun static int xrcdn_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2273*4882a593Smuzhiyun u64 in_param, u64 *out_param)
2274*4882a593Smuzhiyun {
2275*4882a593Smuzhiyun u32 xrcdn;
2276*4882a593Smuzhiyun int err;
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun if (op != RES_OP_RESERVE)
2279*4882a593Smuzhiyun return -EINVAL;
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun err = __mlx4_xrcd_alloc(dev, &xrcdn);
2282*4882a593Smuzhiyun if (err)
2283*4882a593Smuzhiyun return err;
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun err = add_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
2286*4882a593Smuzhiyun if (err)
2287*4882a593Smuzhiyun __mlx4_xrcd_free(dev, xrcdn);
2288*4882a593Smuzhiyun else
2289*4882a593Smuzhiyun set_param_l(out_param, xrcdn);
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun return err;
2292*4882a593Smuzhiyun }
2293*4882a593Smuzhiyun
mlx4_ALLOC_RES_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)2294*4882a593Smuzhiyun int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
2295*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
2296*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
2297*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
2298*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
2299*4882a593Smuzhiyun {
2300*4882a593Smuzhiyun int err;
2301*4882a593Smuzhiyun int alop = vhcr->op_modifier;
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun switch (vhcr->in_modifier & 0xFF) {
2304*4882a593Smuzhiyun case RES_QP:
2305*4882a593Smuzhiyun err = qp_alloc_res(dev, slave, vhcr->op_modifier, alop,
2306*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param);
2307*4882a593Smuzhiyun break;
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun case RES_MTT:
2310*4882a593Smuzhiyun err = mtt_alloc_res(dev, slave, vhcr->op_modifier, alop,
2311*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param);
2312*4882a593Smuzhiyun break;
2313*4882a593Smuzhiyun
2314*4882a593Smuzhiyun case RES_MPT:
2315*4882a593Smuzhiyun err = mpt_alloc_res(dev, slave, vhcr->op_modifier, alop,
2316*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param);
2317*4882a593Smuzhiyun break;
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun case RES_CQ:
2320*4882a593Smuzhiyun err = cq_alloc_res(dev, slave, vhcr->op_modifier, alop,
2321*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param);
2322*4882a593Smuzhiyun break;
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun case RES_SRQ:
2325*4882a593Smuzhiyun err = srq_alloc_res(dev, slave, vhcr->op_modifier, alop,
2326*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param);
2327*4882a593Smuzhiyun break;
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun case RES_MAC:
2330*4882a593Smuzhiyun err = mac_alloc_res(dev, slave, vhcr->op_modifier, alop,
2331*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param,
2332*4882a593Smuzhiyun (vhcr->in_modifier >> 8) & 0xFF);
2333*4882a593Smuzhiyun break;
2334*4882a593Smuzhiyun
2335*4882a593Smuzhiyun case RES_VLAN:
2336*4882a593Smuzhiyun err = vlan_alloc_res(dev, slave, vhcr->op_modifier, alop,
2337*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param,
2338*4882a593Smuzhiyun (vhcr->in_modifier >> 8) & 0xFF);
2339*4882a593Smuzhiyun break;
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun case RES_COUNTER:
2342*4882a593Smuzhiyun err = counter_alloc_res(dev, slave, vhcr->op_modifier, alop,
2343*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param, 0);
2344*4882a593Smuzhiyun break;
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun case RES_XRCD:
2347*4882a593Smuzhiyun err = xrcdn_alloc_res(dev, slave, vhcr->op_modifier, alop,
2348*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param);
2349*4882a593Smuzhiyun break;
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun default:
2352*4882a593Smuzhiyun err = -EINVAL;
2353*4882a593Smuzhiyun break;
2354*4882a593Smuzhiyun }
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun return err;
2357*4882a593Smuzhiyun }
2358*4882a593Smuzhiyun
qp_free_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param)2359*4882a593Smuzhiyun static int qp_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2360*4882a593Smuzhiyun u64 in_param)
2361*4882a593Smuzhiyun {
2362*4882a593Smuzhiyun int err;
2363*4882a593Smuzhiyun int count;
2364*4882a593Smuzhiyun int base;
2365*4882a593Smuzhiyun int qpn;
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun switch (op) {
2368*4882a593Smuzhiyun case RES_OP_RESERVE:
2369*4882a593Smuzhiyun base = get_param_l(&in_param) & 0x7fffff;
2370*4882a593Smuzhiyun count = get_param_h(&in_param);
2371*4882a593Smuzhiyun err = rem_res_range(dev, slave, base, count, RES_QP, 0);
2372*4882a593Smuzhiyun if (err)
2373*4882a593Smuzhiyun break;
2374*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_QP, count, 0);
2375*4882a593Smuzhiyun __mlx4_qp_release_range(dev, base, count);
2376*4882a593Smuzhiyun break;
2377*4882a593Smuzhiyun case RES_OP_MAP_ICM:
2378*4882a593Smuzhiyun qpn = get_param_l(&in_param) & 0x7fffff;
2379*4882a593Smuzhiyun err = qp_res_start_move_to(dev, slave, qpn, RES_QP_RESERVED,
2380*4882a593Smuzhiyun NULL, 0);
2381*4882a593Smuzhiyun if (err)
2382*4882a593Smuzhiyun return err;
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun if (!fw_reserved(dev, qpn))
2385*4882a593Smuzhiyun __mlx4_qp_free_icm(dev, qpn);
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun res_end_move(dev, slave, RES_QP, qpn);
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun if (valid_reserved(dev, slave, qpn))
2390*4882a593Smuzhiyun err = rem_res_range(dev, slave, qpn, 1, RES_QP, 0);
2391*4882a593Smuzhiyun break;
2392*4882a593Smuzhiyun default:
2393*4882a593Smuzhiyun err = -EINVAL;
2394*4882a593Smuzhiyun break;
2395*4882a593Smuzhiyun }
2396*4882a593Smuzhiyun return err;
2397*4882a593Smuzhiyun }
2398*4882a593Smuzhiyun
mtt_free_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param)2399*4882a593Smuzhiyun static int mtt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2400*4882a593Smuzhiyun u64 in_param, u64 *out_param)
2401*4882a593Smuzhiyun {
2402*4882a593Smuzhiyun int err = -EINVAL;
2403*4882a593Smuzhiyun int base;
2404*4882a593Smuzhiyun int order;
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun if (op != RES_OP_RESERVE_AND_MAP)
2407*4882a593Smuzhiyun return err;
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun base = get_param_l(&in_param);
2410*4882a593Smuzhiyun order = get_param_h(&in_param);
2411*4882a593Smuzhiyun err = rem_res_range(dev, slave, base, 1, RES_MTT, order);
2412*4882a593Smuzhiyun if (!err) {
2413*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
2414*4882a593Smuzhiyun __mlx4_free_mtt_range(dev, base, order);
2415*4882a593Smuzhiyun }
2416*4882a593Smuzhiyun return err;
2417*4882a593Smuzhiyun }
2418*4882a593Smuzhiyun
mpt_free_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param)2419*4882a593Smuzhiyun static int mpt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2420*4882a593Smuzhiyun u64 in_param)
2421*4882a593Smuzhiyun {
2422*4882a593Smuzhiyun int err = -EINVAL;
2423*4882a593Smuzhiyun int index;
2424*4882a593Smuzhiyun int id;
2425*4882a593Smuzhiyun struct res_mpt *mpt;
2426*4882a593Smuzhiyun
2427*4882a593Smuzhiyun switch (op) {
2428*4882a593Smuzhiyun case RES_OP_RESERVE:
2429*4882a593Smuzhiyun index = get_param_l(&in_param);
2430*4882a593Smuzhiyun id = index & mpt_mask(dev);
2431*4882a593Smuzhiyun err = get_res(dev, slave, id, RES_MPT, &mpt);
2432*4882a593Smuzhiyun if (err)
2433*4882a593Smuzhiyun break;
2434*4882a593Smuzhiyun index = mpt->key;
2435*4882a593Smuzhiyun put_res(dev, slave, id, RES_MPT);
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun err = rem_res_range(dev, slave, id, 1, RES_MPT, 0);
2438*4882a593Smuzhiyun if (err)
2439*4882a593Smuzhiyun break;
2440*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
2441*4882a593Smuzhiyun __mlx4_mpt_release(dev, index);
2442*4882a593Smuzhiyun break;
2443*4882a593Smuzhiyun case RES_OP_MAP_ICM:
2444*4882a593Smuzhiyun index = get_param_l(&in_param);
2445*4882a593Smuzhiyun id = index & mpt_mask(dev);
2446*4882a593Smuzhiyun err = mr_res_start_move_to(dev, slave, id,
2447*4882a593Smuzhiyun RES_MPT_RESERVED, &mpt);
2448*4882a593Smuzhiyun if (err)
2449*4882a593Smuzhiyun return err;
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun __mlx4_mpt_free_icm(dev, mpt->key);
2452*4882a593Smuzhiyun res_end_move(dev, slave, RES_MPT, id);
2453*4882a593Smuzhiyun break;
2454*4882a593Smuzhiyun default:
2455*4882a593Smuzhiyun err = -EINVAL;
2456*4882a593Smuzhiyun break;
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun return err;
2459*4882a593Smuzhiyun }
2460*4882a593Smuzhiyun
cq_free_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param)2461*4882a593Smuzhiyun static int cq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2462*4882a593Smuzhiyun u64 in_param, u64 *out_param)
2463*4882a593Smuzhiyun {
2464*4882a593Smuzhiyun int cqn;
2465*4882a593Smuzhiyun int err;
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun switch (op) {
2468*4882a593Smuzhiyun case RES_OP_RESERVE_AND_MAP:
2469*4882a593Smuzhiyun cqn = get_param_l(&in_param);
2470*4882a593Smuzhiyun err = rem_res_range(dev, slave, cqn, 1, RES_CQ, 0);
2471*4882a593Smuzhiyun if (err)
2472*4882a593Smuzhiyun break;
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
2475*4882a593Smuzhiyun __mlx4_cq_free_icm(dev, cqn);
2476*4882a593Smuzhiyun break;
2477*4882a593Smuzhiyun
2478*4882a593Smuzhiyun default:
2479*4882a593Smuzhiyun err = -EINVAL;
2480*4882a593Smuzhiyun break;
2481*4882a593Smuzhiyun }
2482*4882a593Smuzhiyun
2483*4882a593Smuzhiyun return err;
2484*4882a593Smuzhiyun }
2485*4882a593Smuzhiyun
srq_free_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param)2486*4882a593Smuzhiyun static int srq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2487*4882a593Smuzhiyun u64 in_param, u64 *out_param)
2488*4882a593Smuzhiyun {
2489*4882a593Smuzhiyun int srqn;
2490*4882a593Smuzhiyun int err;
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun switch (op) {
2493*4882a593Smuzhiyun case RES_OP_RESERVE_AND_MAP:
2494*4882a593Smuzhiyun srqn = get_param_l(&in_param);
2495*4882a593Smuzhiyun err = rem_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
2496*4882a593Smuzhiyun if (err)
2497*4882a593Smuzhiyun break;
2498*4882a593Smuzhiyun
2499*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
2500*4882a593Smuzhiyun __mlx4_srq_free_icm(dev, srqn);
2501*4882a593Smuzhiyun break;
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun default:
2504*4882a593Smuzhiyun err = -EINVAL;
2505*4882a593Smuzhiyun break;
2506*4882a593Smuzhiyun }
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun return err;
2509*4882a593Smuzhiyun }
2510*4882a593Smuzhiyun
mac_free_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param,int in_port)2511*4882a593Smuzhiyun static int mac_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2512*4882a593Smuzhiyun u64 in_param, u64 *out_param, int in_port)
2513*4882a593Smuzhiyun {
2514*4882a593Smuzhiyun int port;
2515*4882a593Smuzhiyun int err = 0;
2516*4882a593Smuzhiyun
2517*4882a593Smuzhiyun switch (op) {
2518*4882a593Smuzhiyun case RES_OP_RESERVE_AND_MAP:
2519*4882a593Smuzhiyun port = !in_port ? get_param_l(out_param) : in_port;
2520*4882a593Smuzhiyun port = mlx4_slave_convert_port(
2521*4882a593Smuzhiyun dev, slave, port);
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun if (port < 0)
2524*4882a593Smuzhiyun return -EINVAL;
2525*4882a593Smuzhiyun mac_del_from_slave(dev, slave, in_param, port);
2526*4882a593Smuzhiyun __mlx4_unregister_mac(dev, port, in_param);
2527*4882a593Smuzhiyun break;
2528*4882a593Smuzhiyun default:
2529*4882a593Smuzhiyun err = -EINVAL;
2530*4882a593Smuzhiyun break;
2531*4882a593Smuzhiyun }
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun return err;
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun }
2536*4882a593Smuzhiyun
vlan_free_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param,int port)2537*4882a593Smuzhiyun static int vlan_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2538*4882a593Smuzhiyun u64 in_param, u64 *out_param, int port)
2539*4882a593Smuzhiyun {
2540*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
2541*4882a593Smuzhiyun struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
2542*4882a593Smuzhiyun int err = 0;
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun port = mlx4_slave_convert_port(
2545*4882a593Smuzhiyun dev, slave, port);
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun if (port < 0)
2548*4882a593Smuzhiyun return -EINVAL;
2549*4882a593Smuzhiyun switch (op) {
2550*4882a593Smuzhiyun case RES_OP_RESERVE_AND_MAP:
2551*4882a593Smuzhiyun if (slave_state[slave].old_vlan_api)
2552*4882a593Smuzhiyun return 0;
2553*4882a593Smuzhiyun if (!port)
2554*4882a593Smuzhiyun return -EINVAL;
2555*4882a593Smuzhiyun vlan_del_from_slave(dev, slave, in_param, port);
2556*4882a593Smuzhiyun __mlx4_unregister_vlan(dev, port, in_param);
2557*4882a593Smuzhiyun break;
2558*4882a593Smuzhiyun default:
2559*4882a593Smuzhiyun err = -EINVAL;
2560*4882a593Smuzhiyun break;
2561*4882a593Smuzhiyun }
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun return err;
2564*4882a593Smuzhiyun }
2565*4882a593Smuzhiyun
counter_free_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param)2566*4882a593Smuzhiyun static int counter_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2567*4882a593Smuzhiyun u64 in_param, u64 *out_param)
2568*4882a593Smuzhiyun {
2569*4882a593Smuzhiyun int index;
2570*4882a593Smuzhiyun int err;
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun if (op != RES_OP_RESERVE)
2573*4882a593Smuzhiyun return -EINVAL;
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun index = get_param_l(&in_param);
2576*4882a593Smuzhiyun if (index == MLX4_SINK_COUNTER_INDEX(dev))
2577*4882a593Smuzhiyun return 0;
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun err = rem_res_range(dev, slave, index, 1, RES_COUNTER, 0);
2580*4882a593Smuzhiyun if (err)
2581*4882a593Smuzhiyun return err;
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun __mlx4_counter_free(dev, index);
2584*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
2585*4882a593Smuzhiyun
2586*4882a593Smuzhiyun return err;
2587*4882a593Smuzhiyun }
2588*4882a593Smuzhiyun
xrcdn_free_res(struct mlx4_dev * dev,int slave,int op,int cmd,u64 in_param,u64 * out_param)2589*4882a593Smuzhiyun static int xrcdn_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
2590*4882a593Smuzhiyun u64 in_param, u64 *out_param)
2591*4882a593Smuzhiyun {
2592*4882a593Smuzhiyun int xrcdn;
2593*4882a593Smuzhiyun int err;
2594*4882a593Smuzhiyun
2595*4882a593Smuzhiyun if (op != RES_OP_RESERVE)
2596*4882a593Smuzhiyun return -EINVAL;
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun xrcdn = get_param_l(&in_param);
2599*4882a593Smuzhiyun err = rem_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
2600*4882a593Smuzhiyun if (err)
2601*4882a593Smuzhiyun return err;
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun __mlx4_xrcd_free(dev, xrcdn);
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun return err;
2606*4882a593Smuzhiyun }
2607*4882a593Smuzhiyun
mlx4_FREE_RES_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)2608*4882a593Smuzhiyun int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
2609*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
2610*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
2611*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
2612*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
2613*4882a593Smuzhiyun {
2614*4882a593Smuzhiyun int err = -EINVAL;
2615*4882a593Smuzhiyun int alop = vhcr->op_modifier;
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun switch (vhcr->in_modifier & 0xFF) {
2618*4882a593Smuzhiyun case RES_QP:
2619*4882a593Smuzhiyun err = qp_free_res(dev, slave, vhcr->op_modifier, alop,
2620*4882a593Smuzhiyun vhcr->in_param);
2621*4882a593Smuzhiyun break;
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun case RES_MTT:
2624*4882a593Smuzhiyun err = mtt_free_res(dev, slave, vhcr->op_modifier, alop,
2625*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param);
2626*4882a593Smuzhiyun break;
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun case RES_MPT:
2629*4882a593Smuzhiyun err = mpt_free_res(dev, slave, vhcr->op_modifier, alop,
2630*4882a593Smuzhiyun vhcr->in_param);
2631*4882a593Smuzhiyun break;
2632*4882a593Smuzhiyun
2633*4882a593Smuzhiyun case RES_CQ:
2634*4882a593Smuzhiyun err = cq_free_res(dev, slave, vhcr->op_modifier, alop,
2635*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param);
2636*4882a593Smuzhiyun break;
2637*4882a593Smuzhiyun
2638*4882a593Smuzhiyun case RES_SRQ:
2639*4882a593Smuzhiyun err = srq_free_res(dev, slave, vhcr->op_modifier, alop,
2640*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param);
2641*4882a593Smuzhiyun break;
2642*4882a593Smuzhiyun
2643*4882a593Smuzhiyun case RES_MAC:
2644*4882a593Smuzhiyun err = mac_free_res(dev, slave, vhcr->op_modifier, alop,
2645*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param,
2646*4882a593Smuzhiyun (vhcr->in_modifier >> 8) & 0xFF);
2647*4882a593Smuzhiyun break;
2648*4882a593Smuzhiyun
2649*4882a593Smuzhiyun case RES_VLAN:
2650*4882a593Smuzhiyun err = vlan_free_res(dev, slave, vhcr->op_modifier, alop,
2651*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param,
2652*4882a593Smuzhiyun (vhcr->in_modifier >> 8) & 0xFF);
2653*4882a593Smuzhiyun break;
2654*4882a593Smuzhiyun
2655*4882a593Smuzhiyun case RES_COUNTER:
2656*4882a593Smuzhiyun err = counter_free_res(dev, slave, vhcr->op_modifier, alop,
2657*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param);
2658*4882a593Smuzhiyun break;
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun case RES_XRCD:
2661*4882a593Smuzhiyun err = xrcdn_free_res(dev, slave, vhcr->op_modifier, alop,
2662*4882a593Smuzhiyun vhcr->in_param, &vhcr->out_param);
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun default:
2665*4882a593Smuzhiyun break;
2666*4882a593Smuzhiyun }
2667*4882a593Smuzhiyun return err;
2668*4882a593Smuzhiyun }
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun /* ugly but other choices are uglier */
mr_phys_mpt(struct mlx4_mpt_entry * mpt)2671*4882a593Smuzhiyun static int mr_phys_mpt(struct mlx4_mpt_entry *mpt)
2672*4882a593Smuzhiyun {
2673*4882a593Smuzhiyun return (be32_to_cpu(mpt->flags) >> 9) & 1;
2674*4882a593Smuzhiyun }
2675*4882a593Smuzhiyun
mr_get_mtt_addr(struct mlx4_mpt_entry * mpt)2676*4882a593Smuzhiyun static int mr_get_mtt_addr(struct mlx4_mpt_entry *mpt)
2677*4882a593Smuzhiyun {
2678*4882a593Smuzhiyun return (int)be64_to_cpu(mpt->mtt_addr) & 0xfffffff8;
2679*4882a593Smuzhiyun }
2680*4882a593Smuzhiyun
mr_get_mtt_size(struct mlx4_mpt_entry * mpt)2681*4882a593Smuzhiyun static int mr_get_mtt_size(struct mlx4_mpt_entry *mpt)
2682*4882a593Smuzhiyun {
2683*4882a593Smuzhiyun return be32_to_cpu(mpt->mtt_sz);
2684*4882a593Smuzhiyun }
2685*4882a593Smuzhiyun
mr_get_pd(struct mlx4_mpt_entry * mpt)2686*4882a593Smuzhiyun static u32 mr_get_pd(struct mlx4_mpt_entry *mpt)
2687*4882a593Smuzhiyun {
2688*4882a593Smuzhiyun return be32_to_cpu(mpt->pd_flags) & 0x00ffffff;
2689*4882a593Smuzhiyun }
2690*4882a593Smuzhiyun
mr_is_fmr(struct mlx4_mpt_entry * mpt)2691*4882a593Smuzhiyun static int mr_is_fmr(struct mlx4_mpt_entry *mpt)
2692*4882a593Smuzhiyun {
2693*4882a593Smuzhiyun return be32_to_cpu(mpt->pd_flags) & MLX4_MPT_PD_FLAG_FAST_REG;
2694*4882a593Smuzhiyun }
2695*4882a593Smuzhiyun
mr_is_bind_enabled(struct mlx4_mpt_entry * mpt)2696*4882a593Smuzhiyun static int mr_is_bind_enabled(struct mlx4_mpt_entry *mpt)
2697*4882a593Smuzhiyun {
2698*4882a593Smuzhiyun return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_BIND_ENABLE;
2699*4882a593Smuzhiyun }
2700*4882a593Smuzhiyun
mr_is_region(struct mlx4_mpt_entry * mpt)2701*4882a593Smuzhiyun static int mr_is_region(struct mlx4_mpt_entry *mpt)
2702*4882a593Smuzhiyun {
2703*4882a593Smuzhiyun return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_REGION;
2704*4882a593Smuzhiyun }
2705*4882a593Smuzhiyun
qp_get_mtt_addr(struct mlx4_qp_context * qpc)2706*4882a593Smuzhiyun static int qp_get_mtt_addr(struct mlx4_qp_context *qpc)
2707*4882a593Smuzhiyun {
2708*4882a593Smuzhiyun return be32_to_cpu(qpc->mtt_base_addr_l) & 0xfffffff8;
2709*4882a593Smuzhiyun }
2710*4882a593Smuzhiyun
srq_get_mtt_addr(struct mlx4_srq_context * srqc)2711*4882a593Smuzhiyun static int srq_get_mtt_addr(struct mlx4_srq_context *srqc)
2712*4882a593Smuzhiyun {
2713*4882a593Smuzhiyun return be32_to_cpu(srqc->mtt_base_addr_l) & 0xfffffff8;
2714*4882a593Smuzhiyun }
2715*4882a593Smuzhiyun
qp_get_mtt_size(struct mlx4_qp_context * qpc)2716*4882a593Smuzhiyun static int qp_get_mtt_size(struct mlx4_qp_context *qpc)
2717*4882a593Smuzhiyun {
2718*4882a593Smuzhiyun int page_shift = (qpc->log_page_size & 0x3f) + 12;
2719*4882a593Smuzhiyun int log_sq_size = (qpc->sq_size_stride >> 3) & 0xf;
2720*4882a593Smuzhiyun int log_sq_sride = qpc->sq_size_stride & 7;
2721*4882a593Smuzhiyun int log_rq_size = (qpc->rq_size_stride >> 3) & 0xf;
2722*4882a593Smuzhiyun int log_rq_stride = qpc->rq_size_stride & 7;
2723*4882a593Smuzhiyun int srq = (be32_to_cpu(qpc->srqn) >> 24) & 1;
2724*4882a593Smuzhiyun int rss = (be32_to_cpu(qpc->flags) >> 13) & 1;
2725*4882a593Smuzhiyun u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
2726*4882a593Smuzhiyun int xrc = (ts == MLX4_QP_ST_XRC) ? 1 : 0;
2727*4882a593Smuzhiyun int sq_size;
2728*4882a593Smuzhiyun int rq_size;
2729*4882a593Smuzhiyun int total_pages;
2730*4882a593Smuzhiyun int total_mem;
2731*4882a593Smuzhiyun int page_offset = (be32_to_cpu(qpc->params2) >> 6) & 0x3f;
2732*4882a593Smuzhiyun int tot;
2733*4882a593Smuzhiyun
2734*4882a593Smuzhiyun sq_size = 1 << (log_sq_size + log_sq_sride + 4);
2735*4882a593Smuzhiyun rq_size = (srq|rss|xrc) ? 0 : (1 << (log_rq_size + log_rq_stride + 4));
2736*4882a593Smuzhiyun total_mem = sq_size + rq_size;
2737*4882a593Smuzhiyun tot = (total_mem + (page_offset << 6)) >> page_shift;
2738*4882a593Smuzhiyun total_pages = !tot ? 1 : roundup_pow_of_two(tot);
2739*4882a593Smuzhiyun
2740*4882a593Smuzhiyun return total_pages;
2741*4882a593Smuzhiyun }
2742*4882a593Smuzhiyun
check_mtt_range(struct mlx4_dev * dev,int slave,int start,int size,struct res_mtt * mtt)2743*4882a593Smuzhiyun static int check_mtt_range(struct mlx4_dev *dev, int slave, int start,
2744*4882a593Smuzhiyun int size, struct res_mtt *mtt)
2745*4882a593Smuzhiyun {
2746*4882a593Smuzhiyun int res_start = mtt->com.res_id;
2747*4882a593Smuzhiyun int res_size = (1 << mtt->order);
2748*4882a593Smuzhiyun
2749*4882a593Smuzhiyun if (start < res_start || start + size > res_start + res_size)
2750*4882a593Smuzhiyun return -EPERM;
2751*4882a593Smuzhiyun return 0;
2752*4882a593Smuzhiyun }
2753*4882a593Smuzhiyun
mlx4_SW2HW_MPT_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)2754*4882a593Smuzhiyun int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
2755*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
2756*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
2757*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
2758*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
2759*4882a593Smuzhiyun {
2760*4882a593Smuzhiyun int err;
2761*4882a593Smuzhiyun int index = vhcr->in_modifier;
2762*4882a593Smuzhiyun struct res_mtt *mtt;
2763*4882a593Smuzhiyun struct res_mpt *mpt = NULL;
2764*4882a593Smuzhiyun int mtt_base = mr_get_mtt_addr(inbox->buf) / dev->caps.mtt_entry_sz;
2765*4882a593Smuzhiyun int phys;
2766*4882a593Smuzhiyun int id;
2767*4882a593Smuzhiyun u32 pd;
2768*4882a593Smuzhiyun int pd_slave;
2769*4882a593Smuzhiyun
2770*4882a593Smuzhiyun id = index & mpt_mask(dev);
2771*4882a593Smuzhiyun err = mr_res_start_move_to(dev, slave, id, RES_MPT_HW, &mpt);
2772*4882a593Smuzhiyun if (err)
2773*4882a593Smuzhiyun return err;
2774*4882a593Smuzhiyun
2775*4882a593Smuzhiyun /* Disable memory windows for VFs. */
2776*4882a593Smuzhiyun if (!mr_is_region(inbox->buf)) {
2777*4882a593Smuzhiyun err = -EPERM;
2778*4882a593Smuzhiyun goto ex_abort;
2779*4882a593Smuzhiyun }
2780*4882a593Smuzhiyun
2781*4882a593Smuzhiyun /* Make sure that the PD bits related to the slave id are zeros. */
2782*4882a593Smuzhiyun pd = mr_get_pd(inbox->buf);
2783*4882a593Smuzhiyun pd_slave = (pd >> 17) & 0x7f;
2784*4882a593Smuzhiyun if (pd_slave != 0 && --pd_slave != slave) {
2785*4882a593Smuzhiyun err = -EPERM;
2786*4882a593Smuzhiyun goto ex_abort;
2787*4882a593Smuzhiyun }
2788*4882a593Smuzhiyun
2789*4882a593Smuzhiyun if (mr_is_fmr(inbox->buf)) {
2790*4882a593Smuzhiyun /* FMR and Bind Enable are forbidden in slave devices. */
2791*4882a593Smuzhiyun if (mr_is_bind_enabled(inbox->buf)) {
2792*4882a593Smuzhiyun err = -EPERM;
2793*4882a593Smuzhiyun goto ex_abort;
2794*4882a593Smuzhiyun }
2795*4882a593Smuzhiyun /* FMR and Memory Windows are also forbidden. */
2796*4882a593Smuzhiyun if (!mr_is_region(inbox->buf)) {
2797*4882a593Smuzhiyun err = -EPERM;
2798*4882a593Smuzhiyun goto ex_abort;
2799*4882a593Smuzhiyun }
2800*4882a593Smuzhiyun }
2801*4882a593Smuzhiyun
2802*4882a593Smuzhiyun phys = mr_phys_mpt(inbox->buf);
2803*4882a593Smuzhiyun if (!phys) {
2804*4882a593Smuzhiyun err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
2805*4882a593Smuzhiyun if (err)
2806*4882a593Smuzhiyun goto ex_abort;
2807*4882a593Smuzhiyun
2808*4882a593Smuzhiyun err = check_mtt_range(dev, slave, mtt_base,
2809*4882a593Smuzhiyun mr_get_mtt_size(inbox->buf), mtt);
2810*4882a593Smuzhiyun if (err)
2811*4882a593Smuzhiyun goto ex_put;
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun mpt->mtt = mtt;
2814*4882a593Smuzhiyun }
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
2817*4882a593Smuzhiyun if (err)
2818*4882a593Smuzhiyun goto ex_put;
2819*4882a593Smuzhiyun
2820*4882a593Smuzhiyun if (!phys) {
2821*4882a593Smuzhiyun atomic_inc(&mtt->ref_count);
2822*4882a593Smuzhiyun put_res(dev, slave, mtt->com.res_id, RES_MTT);
2823*4882a593Smuzhiyun }
2824*4882a593Smuzhiyun
2825*4882a593Smuzhiyun res_end_move(dev, slave, RES_MPT, id);
2826*4882a593Smuzhiyun return 0;
2827*4882a593Smuzhiyun
2828*4882a593Smuzhiyun ex_put:
2829*4882a593Smuzhiyun if (!phys)
2830*4882a593Smuzhiyun put_res(dev, slave, mtt->com.res_id, RES_MTT);
2831*4882a593Smuzhiyun ex_abort:
2832*4882a593Smuzhiyun res_abort_move(dev, slave, RES_MPT, id);
2833*4882a593Smuzhiyun
2834*4882a593Smuzhiyun return err;
2835*4882a593Smuzhiyun }
2836*4882a593Smuzhiyun
mlx4_HW2SW_MPT_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)2837*4882a593Smuzhiyun int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
2838*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
2839*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
2840*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
2841*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
2842*4882a593Smuzhiyun {
2843*4882a593Smuzhiyun int err;
2844*4882a593Smuzhiyun int index = vhcr->in_modifier;
2845*4882a593Smuzhiyun struct res_mpt *mpt;
2846*4882a593Smuzhiyun int id;
2847*4882a593Smuzhiyun
2848*4882a593Smuzhiyun id = index & mpt_mask(dev);
2849*4882a593Smuzhiyun err = mr_res_start_move_to(dev, slave, id, RES_MPT_MAPPED, &mpt);
2850*4882a593Smuzhiyun if (err)
2851*4882a593Smuzhiyun return err;
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
2854*4882a593Smuzhiyun if (err)
2855*4882a593Smuzhiyun goto ex_abort;
2856*4882a593Smuzhiyun
2857*4882a593Smuzhiyun if (mpt->mtt)
2858*4882a593Smuzhiyun atomic_dec(&mpt->mtt->ref_count);
2859*4882a593Smuzhiyun
2860*4882a593Smuzhiyun res_end_move(dev, slave, RES_MPT, id);
2861*4882a593Smuzhiyun return 0;
2862*4882a593Smuzhiyun
2863*4882a593Smuzhiyun ex_abort:
2864*4882a593Smuzhiyun res_abort_move(dev, slave, RES_MPT, id);
2865*4882a593Smuzhiyun
2866*4882a593Smuzhiyun return err;
2867*4882a593Smuzhiyun }
2868*4882a593Smuzhiyun
mlx4_QUERY_MPT_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)2869*4882a593Smuzhiyun int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
2870*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
2871*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
2872*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
2873*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
2874*4882a593Smuzhiyun {
2875*4882a593Smuzhiyun int err;
2876*4882a593Smuzhiyun int index = vhcr->in_modifier;
2877*4882a593Smuzhiyun struct res_mpt *mpt;
2878*4882a593Smuzhiyun int id;
2879*4882a593Smuzhiyun
2880*4882a593Smuzhiyun id = index & mpt_mask(dev);
2881*4882a593Smuzhiyun err = get_res(dev, slave, id, RES_MPT, &mpt);
2882*4882a593Smuzhiyun if (err)
2883*4882a593Smuzhiyun return err;
2884*4882a593Smuzhiyun
2885*4882a593Smuzhiyun if (mpt->com.from_state == RES_MPT_MAPPED) {
2886*4882a593Smuzhiyun /* In order to allow rereg in SRIOV, we need to alter the MPT entry. To do
2887*4882a593Smuzhiyun * that, the VF must read the MPT. But since the MPT entry memory is not
2888*4882a593Smuzhiyun * in the VF's virtual memory space, it must use QUERY_MPT to obtain the
2889*4882a593Smuzhiyun * entry contents. To guarantee that the MPT cannot be changed, the driver
2890*4882a593Smuzhiyun * must perform HW2SW_MPT before this query and return the MPT entry to HW
2891*4882a593Smuzhiyun * ownership fofollowing the change. The change here allows the VF to
2892*4882a593Smuzhiyun * perform QUERY_MPT also when the entry is in SW ownership.
2893*4882a593Smuzhiyun */
2894*4882a593Smuzhiyun struct mlx4_mpt_entry *mpt_entry = mlx4_table_find(
2895*4882a593Smuzhiyun &mlx4_priv(dev)->mr_table.dmpt_table,
2896*4882a593Smuzhiyun mpt->key, NULL);
2897*4882a593Smuzhiyun
2898*4882a593Smuzhiyun if (NULL == mpt_entry || NULL == outbox->buf) {
2899*4882a593Smuzhiyun err = -EINVAL;
2900*4882a593Smuzhiyun goto out;
2901*4882a593Smuzhiyun }
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun memcpy(outbox->buf, mpt_entry, sizeof(*mpt_entry));
2904*4882a593Smuzhiyun
2905*4882a593Smuzhiyun err = 0;
2906*4882a593Smuzhiyun } else if (mpt->com.from_state == RES_MPT_HW) {
2907*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
2908*4882a593Smuzhiyun } else {
2909*4882a593Smuzhiyun err = -EBUSY;
2910*4882a593Smuzhiyun goto out;
2911*4882a593Smuzhiyun }
2912*4882a593Smuzhiyun
2913*4882a593Smuzhiyun
2914*4882a593Smuzhiyun out:
2915*4882a593Smuzhiyun put_res(dev, slave, id, RES_MPT);
2916*4882a593Smuzhiyun return err;
2917*4882a593Smuzhiyun }
2918*4882a593Smuzhiyun
qp_get_rcqn(struct mlx4_qp_context * qpc)2919*4882a593Smuzhiyun static int qp_get_rcqn(struct mlx4_qp_context *qpc)
2920*4882a593Smuzhiyun {
2921*4882a593Smuzhiyun return be32_to_cpu(qpc->cqn_recv) & 0xffffff;
2922*4882a593Smuzhiyun }
2923*4882a593Smuzhiyun
qp_get_scqn(struct mlx4_qp_context * qpc)2924*4882a593Smuzhiyun static int qp_get_scqn(struct mlx4_qp_context *qpc)
2925*4882a593Smuzhiyun {
2926*4882a593Smuzhiyun return be32_to_cpu(qpc->cqn_send) & 0xffffff;
2927*4882a593Smuzhiyun }
2928*4882a593Smuzhiyun
qp_get_srqn(struct mlx4_qp_context * qpc)2929*4882a593Smuzhiyun static u32 qp_get_srqn(struct mlx4_qp_context *qpc)
2930*4882a593Smuzhiyun {
2931*4882a593Smuzhiyun return be32_to_cpu(qpc->srqn) & 0x1ffffff;
2932*4882a593Smuzhiyun }
2933*4882a593Smuzhiyun
adjust_proxy_tun_qkey(struct mlx4_dev * dev,struct mlx4_vhcr * vhcr,struct mlx4_qp_context * context)2934*4882a593Smuzhiyun static void adjust_proxy_tun_qkey(struct mlx4_dev *dev, struct mlx4_vhcr *vhcr,
2935*4882a593Smuzhiyun struct mlx4_qp_context *context)
2936*4882a593Smuzhiyun {
2937*4882a593Smuzhiyun u32 qpn = vhcr->in_modifier & 0xffffff;
2938*4882a593Smuzhiyun u32 qkey = 0;
2939*4882a593Smuzhiyun
2940*4882a593Smuzhiyun if (mlx4_get_parav_qkey(dev, qpn, &qkey))
2941*4882a593Smuzhiyun return;
2942*4882a593Smuzhiyun
2943*4882a593Smuzhiyun /* adjust qkey in qp context */
2944*4882a593Smuzhiyun context->qkey = cpu_to_be32(qkey);
2945*4882a593Smuzhiyun }
2946*4882a593Smuzhiyun
2947*4882a593Smuzhiyun static int adjust_qp_sched_queue(struct mlx4_dev *dev, int slave,
2948*4882a593Smuzhiyun struct mlx4_qp_context *qpc,
2949*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox);
2950*4882a593Smuzhiyun
mlx4_RST2INIT_QP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)2951*4882a593Smuzhiyun int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
2952*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
2953*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
2954*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
2955*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
2956*4882a593Smuzhiyun {
2957*4882a593Smuzhiyun int err;
2958*4882a593Smuzhiyun int qpn = vhcr->in_modifier & 0x7fffff;
2959*4882a593Smuzhiyun struct res_mtt *mtt;
2960*4882a593Smuzhiyun struct res_qp *qp;
2961*4882a593Smuzhiyun struct mlx4_qp_context *qpc = inbox->buf + 8;
2962*4882a593Smuzhiyun int mtt_base = qp_get_mtt_addr(qpc) / dev->caps.mtt_entry_sz;
2963*4882a593Smuzhiyun int mtt_size = qp_get_mtt_size(qpc);
2964*4882a593Smuzhiyun struct res_cq *rcq;
2965*4882a593Smuzhiyun struct res_cq *scq;
2966*4882a593Smuzhiyun int rcqn = qp_get_rcqn(qpc);
2967*4882a593Smuzhiyun int scqn = qp_get_scqn(qpc);
2968*4882a593Smuzhiyun u32 srqn = qp_get_srqn(qpc) & 0xffffff;
2969*4882a593Smuzhiyun int use_srq = (qp_get_srqn(qpc) >> 24) & 1;
2970*4882a593Smuzhiyun struct res_srq *srq;
2971*4882a593Smuzhiyun int local_qpn = vhcr->in_modifier & 0xffffff;
2972*4882a593Smuzhiyun
2973*4882a593Smuzhiyun err = adjust_qp_sched_queue(dev, slave, qpc, inbox);
2974*4882a593Smuzhiyun if (err)
2975*4882a593Smuzhiyun return err;
2976*4882a593Smuzhiyun
2977*4882a593Smuzhiyun err = qp_res_start_move_to(dev, slave, qpn, RES_QP_HW, &qp, 0);
2978*4882a593Smuzhiyun if (err)
2979*4882a593Smuzhiyun return err;
2980*4882a593Smuzhiyun qp->local_qpn = local_qpn;
2981*4882a593Smuzhiyun qp->sched_queue = 0;
2982*4882a593Smuzhiyun qp->param3 = 0;
2983*4882a593Smuzhiyun qp->vlan_control = 0;
2984*4882a593Smuzhiyun qp->fvl_rx = 0;
2985*4882a593Smuzhiyun qp->pri_path_fl = 0;
2986*4882a593Smuzhiyun qp->vlan_index = 0;
2987*4882a593Smuzhiyun qp->feup = 0;
2988*4882a593Smuzhiyun qp->qpc_flags = be32_to_cpu(qpc->flags);
2989*4882a593Smuzhiyun
2990*4882a593Smuzhiyun err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
2991*4882a593Smuzhiyun if (err)
2992*4882a593Smuzhiyun goto ex_abort;
2993*4882a593Smuzhiyun
2994*4882a593Smuzhiyun err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
2995*4882a593Smuzhiyun if (err)
2996*4882a593Smuzhiyun goto ex_put_mtt;
2997*4882a593Smuzhiyun
2998*4882a593Smuzhiyun err = get_res(dev, slave, rcqn, RES_CQ, &rcq);
2999*4882a593Smuzhiyun if (err)
3000*4882a593Smuzhiyun goto ex_put_mtt;
3001*4882a593Smuzhiyun
3002*4882a593Smuzhiyun if (scqn != rcqn) {
3003*4882a593Smuzhiyun err = get_res(dev, slave, scqn, RES_CQ, &scq);
3004*4882a593Smuzhiyun if (err)
3005*4882a593Smuzhiyun goto ex_put_rcq;
3006*4882a593Smuzhiyun } else
3007*4882a593Smuzhiyun scq = rcq;
3008*4882a593Smuzhiyun
3009*4882a593Smuzhiyun if (use_srq) {
3010*4882a593Smuzhiyun err = get_res(dev, slave, srqn, RES_SRQ, &srq);
3011*4882a593Smuzhiyun if (err)
3012*4882a593Smuzhiyun goto ex_put_scq;
3013*4882a593Smuzhiyun }
3014*4882a593Smuzhiyun
3015*4882a593Smuzhiyun adjust_proxy_tun_qkey(dev, vhcr, qpc);
3016*4882a593Smuzhiyun update_pkey_index(dev, slave, inbox);
3017*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3018*4882a593Smuzhiyun if (err)
3019*4882a593Smuzhiyun goto ex_put_srq;
3020*4882a593Smuzhiyun atomic_inc(&mtt->ref_count);
3021*4882a593Smuzhiyun qp->mtt = mtt;
3022*4882a593Smuzhiyun atomic_inc(&rcq->ref_count);
3023*4882a593Smuzhiyun qp->rcq = rcq;
3024*4882a593Smuzhiyun atomic_inc(&scq->ref_count);
3025*4882a593Smuzhiyun qp->scq = scq;
3026*4882a593Smuzhiyun
3027*4882a593Smuzhiyun if (scqn != rcqn)
3028*4882a593Smuzhiyun put_res(dev, slave, scqn, RES_CQ);
3029*4882a593Smuzhiyun
3030*4882a593Smuzhiyun if (use_srq) {
3031*4882a593Smuzhiyun atomic_inc(&srq->ref_count);
3032*4882a593Smuzhiyun put_res(dev, slave, srqn, RES_SRQ);
3033*4882a593Smuzhiyun qp->srq = srq;
3034*4882a593Smuzhiyun }
3035*4882a593Smuzhiyun
3036*4882a593Smuzhiyun /* Save param3 for dynamic changes from VST back to VGT */
3037*4882a593Smuzhiyun qp->param3 = qpc->param3;
3038*4882a593Smuzhiyun put_res(dev, slave, rcqn, RES_CQ);
3039*4882a593Smuzhiyun put_res(dev, slave, mtt_base, RES_MTT);
3040*4882a593Smuzhiyun res_end_move(dev, slave, RES_QP, qpn);
3041*4882a593Smuzhiyun
3042*4882a593Smuzhiyun return 0;
3043*4882a593Smuzhiyun
3044*4882a593Smuzhiyun ex_put_srq:
3045*4882a593Smuzhiyun if (use_srq)
3046*4882a593Smuzhiyun put_res(dev, slave, srqn, RES_SRQ);
3047*4882a593Smuzhiyun ex_put_scq:
3048*4882a593Smuzhiyun if (scqn != rcqn)
3049*4882a593Smuzhiyun put_res(dev, slave, scqn, RES_CQ);
3050*4882a593Smuzhiyun ex_put_rcq:
3051*4882a593Smuzhiyun put_res(dev, slave, rcqn, RES_CQ);
3052*4882a593Smuzhiyun ex_put_mtt:
3053*4882a593Smuzhiyun put_res(dev, slave, mtt_base, RES_MTT);
3054*4882a593Smuzhiyun ex_abort:
3055*4882a593Smuzhiyun res_abort_move(dev, slave, RES_QP, qpn);
3056*4882a593Smuzhiyun
3057*4882a593Smuzhiyun return err;
3058*4882a593Smuzhiyun }
3059*4882a593Smuzhiyun
eq_get_mtt_addr(struct mlx4_eq_context * eqc)3060*4882a593Smuzhiyun static int eq_get_mtt_addr(struct mlx4_eq_context *eqc)
3061*4882a593Smuzhiyun {
3062*4882a593Smuzhiyun return be32_to_cpu(eqc->mtt_base_addr_l) & 0xfffffff8;
3063*4882a593Smuzhiyun }
3064*4882a593Smuzhiyun
eq_get_mtt_size(struct mlx4_eq_context * eqc)3065*4882a593Smuzhiyun static int eq_get_mtt_size(struct mlx4_eq_context *eqc)
3066*4882a593Smuzhiyun {
3067*4882a593Smuzhiyun int log_eq_size = eqc->log_eq_size & 0x1f;
3068*4882a593Smuzhiyun int page_shift = (eqc->log_page_size & 0x3f) + 12;
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun if (log_eq_size + 5 < page_shift)
3071*4882a593Smuzhiyun return 1;
3072*4882a593Smuzhiyun
3073*4882a593Smuzhiyun return 1 << (log_eq_size + 5 - page_shift);
3074*4882a593Smuzhiyun }
3075*4882a593Smuzhiyun
cq_get_mtt_addr(struct mlx4_cq_context * cqc)3076*4882a593Smuzhiyun static int cq_get_mtt_addr(struct mlx4_cq_context *cqc)
3077*4882a593Smuzhiyun {
3078*4882a593Smuzhiyun return be32_to_cpu(cqc->mtt_base_addr_l) & 0xfffffff8;
3079*4882a593Smuzhiyun }
3080*4882a593Smuzhiyun
cq_get_mtt_size(struct mlx4_cq_context * cqc)3081*4882a593Smuzhiyun static int cq_get_mtt_size(struct mlx4_cq_context *cqc)
3082*4882a593Smuzhiyun {
3083*4882a593Smuzhiyun int log_cq_size = (be32_to_cpu(cqc->logsize_usrpage) >> 24) & 0x1f;
3084*4882a593Smuzhiyun int page_shift = (cqc->log_page_size & 0x3f) + 12;
3085*4882a593Smuzhiyun
3086*4882a593Smuzhiyun if (log_cq_size + 5 < page_shift)
3087*4882a593Smuzhiyun return 1;
3088*4882a593Smuzhiyun
3089*4882a593Smuzhiyun return 1 << (log_cq_size + 5 - page_shift);
3090*4882a593Smuzhiyun }
3091*4882a593Smuzhiyun
mlx4_SW2HW_EQ_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3092*4882a593Smuzhiyun int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
3093*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3094*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3095*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3096*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3097*4882a593Smuzhiyun {
3098*4882a593Smuzhiyun int err;
3099*4882a593Smuzhiyun int eqn = vhcr->in_modifier;
3100*4882a593Smuzhiyun int res_id = (slave << 10) | eqn;
3101*4882a593Smuzhiyun struct mlx4_eq_context *eqc = inbox->buf;
3102*4882a593Smuzhiyun int mtt_base = eq_get_mtt_addr(eqc) / dev->caps.mtt_entry_sz;
3103*4882a593Smuzhiyun int mtt_size = eq_get_mtt_size(eqc);
3104*4882a593Smuzhiyun struct res_eq *eq;
3105*4882a593Smuzhiyun struct res_mtt *mtt;
3106*4882a593Smuzhiyun
3107*4882a593Smuzhiyun err = add_res_range(dev, slave, res_id, 1, RES_EQ, 0);
3108*4882a593Smuzhiyun if (err)
3109*4882a593Smuzhiyun return err;
3110*4882a593Smuzhiyun err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_HW, &eq);
3111*4882a593Smuzhiyun if (err)
3112*4882a593Smuzhiyun goto out_add;
3113*4882a593Smuzhiyun
3114*4882a593Smuzhiyun err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
3115*4882a593Smuzhiyun if (err)
3116*4882a593Smuzhiyun goto out_move;
3117*4882a593Smuzhiyun
3118*4882a593Smuzhiyun err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
3119*4882a593Smuzhiyun if (err)
3120*4882a593Smuzhiyun goto out_put;
3121*4882a593Smuzhiyun
3122*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3123*4882a593Smuzhiyun if (err)
3124*4882a593Smuzhiyun goto out_put;
3125*4882a593Smuzhiyun
3126*4882a593Smuzhiyun atomic_inc(&mtt->ref_count);
3127*4882a593Smuzhiyun eq->mtt = mtt;
3128*4882a593Smuzhiyun put_res(dev, slave, mtt->com.res_id, RES_MTT);
3129*4882a593Smuzhiyun res_end_move(dev, slave, RES_EQ, res_id);
3130*4882a593Smuzhiyun return 0;
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun out_put:
3133*4882a593Smuzhiyun put_res(dev, slave, mtt->com.res_id, RES_MTT);
3134*4882a593Smuzhiyun out_move:
3135*4882a593Smuzhiyun res_abort_move(dev, slave, RES_EQ, res_id);
3136*4882a593Smuzhiyun out_add:
3137*4882a593Smuzhiyun rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
3138*4882a593Smuzhiyun return err;
3139*4882a593Smuzhiyun }
3140*4882a593Smuzhiyun
mlx4_CONFIG_DEV_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3141*4882a593Smuzhiyun int mlx4_CONFIG_DEV_wrapper(struct mlx4_dev *dev, int slave,
3142*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3143*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3144*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3145*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3146*4882a593Smuzhiyun {
3147*4882a593Smuzhiyun int err;
3148*4882a593Smuzhiyun u8 get = vhcr->op_modifier;
3149*4882a593Smuzhiyun
3150*4882a593Smuzhiyun if (get != 1)
3151*4882a593Smuzhiyun return -EPERM;
3152*4882a593Smuzhiyun
3153*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3154*4882a593Smuzhiyun
3155*4882a593Smuzhiyun return err;
3156*4882a593Smuzhiyun }
3157*4882a593Smuzhiyun
get_containing_mtt(struct mlx4_dev * dev,int slave,int start,int len,struct res_mtt ** res)3158*4882a593Smuzhiyun static int get_containing_mtt(struct mlx4_dev *dev, int slave, int start,
3159*4882a593Smuzhiyun int len, struct res_mtt **res)
3160*4882a593Smuzhiyun {
3161*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
3162*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
3163*4882a593Smuzhiyun struct res_mtt *mtt;
3164*4882a593Smuzhiyun int err = -EINVAL;
3165*4882a593Smuzhiyun
3166*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
3167*4882a593Smuzhiyun list_for_each_entry(mtt, &tracker->slave_list[slave].res_list[RES_MTT],
3168*4882a593Smuzhiyun com.list) {
3169*4882a593Smuzhiyun if (!check_mtt_range(dev, slave, start, len, mtt)) {
3170*4882a593Smuzhiyun *res = mtt;
3171*4882a593Smuzhiyun mtt->com.from_state = mtt->com.state;
3172*4882a593Smuzhiyun mtt->com.state = RES_MTT_BUSY;
3173*4882a593Smuzhiyun err = 0;
3174*4882a593Smuzhiyun break;
3175*4882a593Smuzhiyun }
3176*4882a593Smuzhiyun }
3177*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
3178*4882a593Smuzhiyun
3179*4882a593Smuzhiyun return err;
3180*4882a593Smuzhiyun }
3181*4882a593Smuzhiyun
verify_qp_parameters(struct mlx4_dev * dev,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,enum qp_transition transition,u8 slave)3182*4882a593Smuzhiyun static int verify_qp_parameters(struct mlx4_dev *dev,
3183*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3184*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3185*4882a593Smuzhiyun enum qp_transition transition, u8 slave)
3186*4882a593Smuzhiyun {
3187*4882a593Smuzhiyun u32 qp_type;
3188*4882a593Smuzhiyun u32 qpn;
3189*4882a593Smuzhiyun struct mlx4_qp_context *qp_ctx;
3190*4882a593Smuzhiyun enum mlx4_qp_optpar optpar;
3191*4882a593Smuzhiyun int port;
3192*4882a593Smuzhiyun int num_gids;
3193*4882a593Smuzhiyun
3194*4882a593Smuzhiyun qp_ctx = inbox->buf + 8;
3195*4882a593Smuzhiyun qp_type = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
3196*4882a593Smuzhiyun optpar = be32_to_cpu(*(__be32 *) inbox->buf);
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun if (slave != mlx4_master_func_num(dev)) {
3199*4882a593Smuzhiyun qp_ctx->params2 &= ~cpu_to_be32(MLX4_QP_BIT_FPP);
3200*4882a593Smuzhiyun /* setting QP rate-limit is disallowed for VFs */
3201*4882a593Smuzhiyun if (qp_ctx->rate_limit_params)
3202*4882a593Smuzhiyun return -EPERM;
3203*4882a593Smuzhiyun }
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun switch (qp_type) {
3206*4882a593Smuzhiyun case MLX4_QP_ST_RC:
3207*4882a593Smuzhiyun case MLX4_QP_ST_XRC:
3208*4882a593Smuzhiyun case MLX4_QP_ST_UC:
3209*4882a593Smuzhiyun switch (transition) {
3210*4882a593Smuzhiyun case QP_TRANS_INIT2RTR:
3211*4882a593Smuzhiyun case QP_TRANS_RTR2RTS:
3212*4882a593Smuzhiyun case QP_TRANS_RTS2RTS:
3213*4882a593Smuzhiyun case QP_TRANS_SQD2SQD:
3214*4882a593Smuzhiyun case QP_TRANS_SQD2RTS:
3215*4882a593Smuzhiyun if (slave != mlx4_master_func_num(dev)) {
3216*4882a593Smuzhiyun if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH) {
3217*4882a593Smuzhiyun port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
3218*4882a593Smuzhiyun if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB)
3219*4882a593Smuzhiyun num_gids = mlx4_get_slave_num_gids(dev, slave, port);
3220*4882a593Smuzhiyun else
3221*4882a593Smuzhiyun num_gids = 1;
3222*4882a593Smuzhiyun if (qp_ctx->pri_path.mgid_index >= num_gids)
3223*4882a593Smuzhiyun return -EINVAL;
3224*4882a593Smuzhiyun }
3225*4882a593Smuzhiyun if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
3226*4882a593Smuzhiyun port = (qp_ctx->alt_path.sched_queue >> 6 & 1) + 1;
3227*4882a593Smuzhiyun if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB)
3228*4882a593Smuzhiyun num_gids = mlx4_get_slave_num_gids(dev, slave, port);
3229*4882a593Smuzhiyun else
3230*4882a593Smuzhiyun num_gids = 1;
3231*4882a593Smuzhiyun if (qp_ctx->alt_path.mgid_index >= num_gids)
3232*4882a593Smuzhiyun return -EINVAL;
3233*4882a593Smuzhiyun }
3234*4882a593Smuzhiyun }
3235*4882a593Smuzhiyun break;
3236*4882a593Smuzhiyun default:
3237*4882a593Smuzhiyun break;
3238*4882a593Smuzhiyun }
3239*4882a593Smuzhiyun break;
3240*4882a593Smuzhiyun
3241*4882a593Smuzhiyun case MLX4_QP_ST_MLX:
3242*4882a593Smuzhiyun qpn = vhcr->in_modifier & 0x7fffff;
3243*4882a593Smuzhiyun port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
3244*4882a593Smuzhiyun if (transition == QP_TRANS_INIT2RTR &&
3245*4882a593Smuzhiyun slave != mlx4_master_func_num(dev) &&
3246*4882a593Smuzhiyun mlx4_is_qp_reserved(dev, qpn) &&
3247*4882a593Smuzhiyun !mlx4_vf_smi_enabled(dev, slave, port)) {
3248*4882a593Smuzhiyun /* only enabled VFs may create MLX proxy QPs */
3249*4882a593Smuzhiyun mlx4_err(dev, "%s: unprivileged slave %d attempting to create an MLX proxy special QP on port %d\n",
3250*4882a593Smuzhiyun __func__, slave, port);
3251*4882a593Smuzhiyun return -EPERM;
3252*4882a593Smuzhiyun }
3253*4882a593Smuzhiyun break;
3254*4882a593Smuzhiyun
3255*4882a593Smuzhiyun default:
3256*4882a593Smuzhiyun break;
3257*4882a593Smuzhiyun }
3258*4882a593Smuzhiyun
3259*4882a593Smuzhiyun return 0;
3260*4882a593Smuzhiyun }
3261*4882a593Smuzhiyun
mlx4_WRITE_MTT_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3262*4882a593Smuzhiyun int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
3263*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3264*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3265*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3266*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3267*4882a593Smuzhiyun {
3268*4882a593Smuzhiyun struct mlx4_mtt mtt;
3269*4882a593Smuzhiyun __be64 *page_list = inbox->buf;
3270*4882a593Smuzhiyun u64 *pg_list = (u64 *)page_list;
3271*4882a593Smuzhiyun int i;
3272*4882a593Smuzhiyun struct res_mtt *rmtt = NULL;
3273*4882a593Smuzhiyun int start = be64_to_cpu(page_list[0]);
3274*4882a593Smuzhiyun int npages = vhcr->in_modifier;
3275*4882a593Smuzhiyun int err;
3276*4882a593Smuzhiyun
3277*4882a593Smuzhiyun err = get_containing_mtt(dev, slave, start, npages, &rmtt);
3278*4882a593Smuzhiyun if (err)
3279*4882a593Smuzhiyun return err;
3280*4882a593Smuzhiyun
3281*4882a593Smuzhiyun /* Call the SW implementation of write_mtt:
3282*4882a593Smuzhiyun * - Prepare a dummy mtt struct
3283*4882a593Smuzhiyun * - Translate inbox contents to simple addresses in host endianness */
3284*4882a593Smuzhiyun mtt.offset = 0; /* TBD this is broken but I don't handle it since
3285*4882a593Smuzhiyun we don't really use it */
3286*4882a593Smuzhiyun mtt.order = 0;
3287*4882a593Smuzhiyun mtt.page_shift = 0;
3288*4882a593Smuzhiyun for (i = 0; i < npages; ++i)
3289*4882a593Smuzhiyun pg_list[i + 2] = (be64_to_cpu(page_list[i + 2]) & ~1ULL);
3290*4882a593Smuzhiyun
3291*4882a593Smuzhiyun err = __mlx4_write_mtt(dev, &mtt, be64_to_cpu(page_list[0]), npages,
3292*4882a593Smuzhiyun ((u64 *)page_list + 2));
3293*4882a593Smuzhiyun
3294*4882a593Smuzhiyun if (rmtt)
3295*4882a593Smuzhiyun put_res(dev, slave, rmtt->com.res_id, RES_MTT);
3296*4882a593Smuzhiyun
3297*4882a593Smuzhiyun return err;
3298*4882a593Smuzhiyun }
3299*4882a593Smuzhiyun
mlx4_HW2SW_EQ_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3300*4882a593Smuzhiyun int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
3301*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3302*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3303*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3304*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3305*4882a593Smuzhiyun {
3306*4882a593Smuzhiyun int eqn = vhcr->in_modifier;
3307*4882a593Smuzhiyun int res_id = eqn | (slave << 10);
3308*4882a593Smuzhiyun struct res_eq *eq;
3309*4882a593Smuzhiyun int err;
3310*4882a593Smuzhiyun
3311*4882a593Smuzhiyun err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_RESERVED, &eq);
3312*4882a593Smuzhiyun if (err)
3313*4882a593Smuzhiyun return err;
3314*4882a593Smuzhiyun
3315*4882a593Smuzhiyun err = get_res(dev, slave, eq->mtt->com.res_id, RES_MTT, NULL);
3316*4882a593Smuzhiyun if (err)
3317*4882a593Smuzhiyun goto ex_abort;
3318*4882a593Smuzhiyun
3319*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3320*4882a593Smuzhiyun if (err)
3321*4882a593Smuzhiyun goto ex_put;
3322*4882a593Smuzhiyun
3323*4882a593Smuzhiyun atomic_dec(&eq->mtt->ref_count);
3324*4882a593Smuzhiyun put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
3325*4882a593Smuzhiyun res_end_move(dev, slave, RES_EQ, res_id);
3326*4882a593Smuzhiyun rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
3327*4882a593Smuzhiyun
3328*4882a593Smuzhiyun return 0;
3329*4882a593Smuzhiyun
3330*4882a593Smuzhiyun ex_put:
3331*4882a593Smuzhiyun put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
3332*4882a593Smuzhiyun ex_abort:
3333*4882a593Smuzhiyun res_abort_move(dev, slave, RES_EQ, res_id);
3334*4882a593Smuzhiyun
3335*4882a593Smuzhiyun return err;
3336*4882a593Smuzhiyun }
3337*4882a593Smuzhiyun
mlx4_GEN_EQE(struct mlx4_dev * dev,int slave,struct mlx4_eqe * eqe)3338*4882a593Smuzhiyun int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe)
3339*4882a593Smuzhiyun {
3340*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
3341*4882a593Smuzhiyun struct mlx4_slave_event_eq_info *event_eq;
3342*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
3343*4882a593Smuzhiyun u32 in_modifier = 0;
3344*4882a593Smuzhiyun int err;
3345*4882a593Smuzhiyun int res_id;
3346*4882a593Smuzhiyun struct res_eq *req;
3347*4882a593Smuzhiyun
3348*4882a593Smuzhiyun if (!priv->mfunc.master.slave_state)
3349*4882a593Smuzhiyun return -EINVAL;
3350*4882a593Smuzhiyun
3351*4882a593Smuzhiyun /* check for slave valid, slave not PF, and slave active */
3352*4882a593Smuzhiyun if (slave < 0 || slave > dev->persist->num_vfs ||
3353*4882a593Smuzhiyun slave == dev->caps.function ||
3354*4882a593Smuzhiyun !priv->mfunc.master.slave_state[slave].active)
3355*4882a593Smuzhiyun return 0;
3356*4882a593Smuzhiyun
3357*4882a593Smuzhiyun event_eq = &priv->mfunc.master.slave_state[slave].event_eq[eqe->type];
3358*4882a593Smuzhiyun
3359*4882a593Smuzhiyun /* Create the event only if the slave is registered */
3360*4882a593Smuzhiyun if (event_eq->eqn < 0)
3361*4882a593Smuzhiyun return 0;
3362*4882a593Smuzhiyun
3363*4882a593Smuzhiyun mutex_lock(&priv->mfunc.master.gen_eqe_mutex[slave]);
3364*4882a593Smuzhiyun res_id = (slave << 10) | event_eq->eqn;
3365*4882a593Smuzhiyun err = get_res(dev, slave, res_id, RES_EQ, &req);
3366*4882a593Smuzhiyun if (err)
3367*4882a593Smuzhiyun goto unlock;
3368*4882a593Smuzhiyun
3369*4882a593Smuzhiyun if (req->com.from_state != RES_EQ_HW) {
3370*4882a593Smuzhiyun err = -EINVAL;
3371*4882a593Smuzhiyun goto put;
3372*4882a593Smuzhiyun }
3373*4882a593Smuzhiyun
3374*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
3375*4882a593Smuzhiyun if (IS_ERR(mailbox)) {
3376*4882a593Smuzhiyun err = PTR_ERR(mailbox);
3377*4882a593Smuzhiyun goto put;
3378*4882a593Smuzhiyun }
3379*4882a593Smuzhiyun
3380*4882a593Smuzhiyun if (eqe->type == MLX4_EVENT_TYPE_CMD) {
3381*4882a593Smuzhiyun ++event_eq->token;
3382*4882a593Smuzhiyun eqe->event.cmd.token = cpu_to_be16(event_eq->token);
3383*4882a593Smuzhiyun }
3384*4882a593Smuzhiyun
3385*4882a593Smuzhiyun memcpy(mailbox->buf, (u8 *) eqe, 28);
3386*4882a593Smuzhiyun
3387*4882a593Smuzhiyun in_modifier = (slave & 0xff) | ((event_eq->eqn & 0x3ff) << 16);
3388*4882a593Smuzhiyun
3389*4882a593Smuzhiyun err = mlx4_cmd(dev, mailbox->dma, in_modifier, 0,
3390*4882a593Smuzhiyun MLX4_CMD_GEN_EQE, MLX4_CMD_TIME_CLASS_B,
3391*4882a593Smuzhiyun MLX4_CMD_NATIVE);
3392*4882a593Smuzhiyun
3393*4882a593Smuzhiyun put_res(dev, slave, res_id, RES_EQ);
3394*4882a593Smuzhiyun mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
3395*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
3396*4882a593Smuzhiyun return err;
3397*4882a593Smuzhiyun
3398*4882a593Smuzhiyun put:
3399*4882a593Smuzhiyun put_res(dev, slave, res_id, RES_EQ);
3400*4882a593Smuzhiyun
3401*4882a593Smuzhiyun unlock:
3402*4882a593Smuzhiyun mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
3403*4882a593Smuzhiyun return err;
3404*4882a593Smuzhiyun }
3405*4882a593Smuzhiyun
mlx4_QUERY_EQ_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3406*4882a593Smuzhiyun int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
3407*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3408*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3409*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3410*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3411*4882a593Smuzhiyun {
3412*4882a593Smuzhiyun int eqn = vhcr->in_modifier;
3413*4882a593Smuzhiyun int res_id = eqn | (slave << 10);
3414*4882a593Smuzhiyun struct res_eq *eq;
3415*4882a593Smuzhiyun int err;
3416*4882a593Smuzhiyun
3417*4882a593Smuzhiyun err = get_res(dev, slave, res_id, RES_EQ, &eq);
3418*4882a593Smuzhiyun if (err)
3419*4882a593Smuzhiyun return err;
3420*4882a593Smuzhiyun
3421*4882a593Smuzhiyun if (eq->com.from_state != RES_EQ_HW) {
3422*4882a593Smuzhiyun err = -EINVAL;
3423*4882a593Smuzhiyun goto ex_put;
3424*4882a593Smuzhiyun }
3425*4882a593Smuzhiyun
3426*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun ex_put:
3429*4882a593Smuzhiyun put_res(dev, slave, res_id, RES_EQ);
3430*4882a593Smuzhiyun return err;
3431*4882a593Smuzhiyun }
3432*4882a593Smuzhiyun
mlx4_SW2HW_CQ_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3433*4882a593Smuzhiyun int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
3434*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3435*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3436*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3437*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3438*4882a593Smuzhiyun {
3439*4882a593Smuzhiyun int err;
3440*4882a593Smuzhiyun int cqn = vhcr->in_modifier;
3441*4882a593Smuzhiyun struct mlx4_cq_context *cqc = inbox->buf;
3442*4882a593Smuzhiyun int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
3443*4882a593Smuzhiyun struct res_cq *cq = NULL;
3444*4882a593Smuzhiyun struct res_mtt *mtt;
3445*4882a593Smuzhiyun
3446*4882a593Smuzhiyun err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_HW, &cq);
3447*4882a593Smuzhiyun if (err)
3448*4882a593Smuzhiyun return err;
3449*4882a593Smuzhiyun err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
3450*4882a593Smuzhiyun if (err)
3451*4882a593Smuzhiyun goto out_move;
3452*4882a593Smuzhiyun err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
3453*4882a593Smuzhiyun if (err)
3454*4882a593Smuzhiyun goto out_put;
3455*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3456*4882a593Smuzhiyun if (err)
3457*4882a593Smuzhiyun goto out_put;
3458*4882a593Smuzhiyun atomic_inc(&mtt->ref_count);
3459*4882a593Smuzhiyun cq->mtt = mtt;
3460*4882a593Smuzhiyun put_res(dev, slave, mtt->com.res_id, RES_MTT);
3461*4882a593Smuzhiyun res_end_move(dev, slave, RES_CQ, cqn);
3462*4882a593Smuzhiyun return 0;
3463*4882a593Smuzhiyun
3464*4882a593Smuzhiyun out_put:
3465*4882a593Smuzhiyun put_res(dev, slave, mtt->com.res_id, RES_MTT);
3466*4882a593Smuzhiyun out_move:
3467*4882a593Smuzhiyun res_abort_move(dev, slave, RES_CQ, cqn);
3468*4882a593Smuzhiyun return err;
3469*4882a593Smuzhiyun }
3470*4882a593Smuzhiyun
mlx4_HW2SW_CQ_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3471*4882a593Smuzhiyun int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
3472*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3473*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3474*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3475*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3476*4882a593Smuzhiyun {
3477*4882a593Smuzhiyun int err;
3478*4882a593Smuzhiyun int cqn = vhcr->in_modifier;
3479*4882a593Smuzhiyun struct res_cq *cq = NULL;
3480*4882a593Smuzhiyun
3481*4882a593Smuzhiyun err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_ALLOCATED, &cq);
3482*4882a593Smuzhiyun if (err)
3483*4882a593Smuzhiyun return err;
3484*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3485*4882a593Smuzhiyun if (err)
3486*4882a593Smuzhiyun goto out_move;
3487*4882a593Smuzhiyun atomic_dec(&cq->mtt->ref_count);
3488*4882a593Smuzhiyun res_end_move(dev, slave, RES_CQ, cqn);
3489*4882a593Smuzhiyun return 0;
3490*4882a593Smuzhiyun
3491*4882a593Smuzhiyun out_move:
3492*4882a593Smuzhiyun res_abort_move(dev, slave, RES_CQ, cqn);
3493*4882a593Smuzhiyun return err;
3494*4882a593Smuzhiyun }
3495*4882a593Smuzhiyun
mlx4_QUERY_CQ_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3496*4882a593Smuzhiyun int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
3497*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3498*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3499*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3500*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3501*4882a593Smuzhiyun {
3502*4882a593Smuzhiyun int cqn = vhcr->in_modifier;
3503*4882a593Smuzhiyun struct res_cq *cq;
3504*4882a593Smuzhiyun int err;
3505*4882a593Smuzhiyun
3506*4882a593Smuzhiyun err = get_res(dev, slave, cqn, RES_CQ, &cq);
3507*4882a593Smuzhiyun if (err)
3508*4882a593Smuzhiyun return err;
3509*4882a593Smuzhiyun
3510*4882a593Smuzhiyun if (cq->com.from_state != RES_CQ_HW)
3511*4882a593Smuzhiyun goto ex_put;
3512*4882a593Smuzhiyun
3513*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3514*4882a593Smuzhiyun ex_put:
3515*4882a593Smuzhiyun put_res(dev, slave, cqn, RES_CQ);
3516*4882a593Smuzhiyun
3517*4882a593Smuzhiyun return err;
3518*4882a593Smuzhiyun }
3519*4882a593Smuzhiyun
handle_resize(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd,struct res_cq * cq)3520*4882a593Smuzhiyun static int handle_resize(struct mlx4_dev *dev, int slave,
3521*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3522*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3523*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3524*4882a593Smuzhiyun struct mlx4_cmd_info *cmd,
3525*4882a593Smuzhiyun struct res_cq *cq)
3526*4882a593Smuzhiyun {
3527*4882a593Smuzhiyun int err;
3528*4882a593Smuzhiyun struct res_mtt *orig_mtt;
3529*4882a593Smuzhiyun struct res_mtt *mtt;
3530*4882a593Smuzhiyun struct mlx4_cq_context *cqc = inbox->buf;
3531*4882a593Smuzhiyun int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
3532*4882a593Smuzhiyun
3533*4882a593Smuzhiyun err = get_res(dev, slave, cq->mtt->com.res_id, RES_MTT, &orig_mtt);
3534*4882a593Smuzhiyun if (err)
3535*4882a593Smuzhiyun return err;
3536*4882a593Smuzhiyun
3537*4882a593Smuzhiyun if (orig_mtt != cq->mtt) {
3538*4882a593Smuzhiyun err = -EINVAL;
3539*4882a593Smuzhiyun goto ex_put;
3540*4882a593Smuzhiyun }
3541*4882a593Smuzhiyun
3542*4882a593Smuzhiyun err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
3543*4882a593Smuzhiyun if (err)
3544*4882a593Smuzhiyun goto ex_put;
3545*4882a593Smuzhiyun
3546*4882a593Smuzhiyun err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
3547*4882a593Smuzhiyun if (err)
3548*4882a593Smuzhiyun goto ex_put1;
3549*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3550*4882a593Smuzhiyun if (err)
3551*4882a593Smuzhiyun goto ex_put1;
3552*4882a593Smuzhiyun atomic_dec(&orig_mtt->ref_count);
3553*4882a593Smuzhiyun put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
3554*4882a593Smuzhiyun atomic_inc(&mtt->ref_count);
3555*4882a593Smuzhiyun cq->mtt = mtt;
3556*4882a593Smuzhiyun put_res(dev, slave, mtt->com.res_id, RES_MTT);
3557*4882a593Smuzhiyun return 0;
3558*4882a593Smuzhiyun
3559*4882a593Smuzhiyun ex_put1:
3560*4882a593Smuzhiyun put_res(dev, slave, mtt->com.res_id, RES_MTT);
3561*4882a593Smuzhiyun ex_put:
3562*4882a593Smuzhiyun put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun return err;
3565*4882a593Smuzhiyun
3566*4882a593Smuzhiyun }
3567*4882a593Smuzhiyun
mlx4_MODIFY_CQ_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3568*4882a593Smuzhiyun int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
3569*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3570*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3571*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3572*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3573*4882a593Smuzhiyun {
3574*4882a593Smuzhiyun int cqn = vhcr->in_modifier;
3575*4882a593Smuzhiyun struct res_cq *cq;
3576*4882a593Smuzhiyun int err;
3577*4882a593Smuzhiyun
3578*4882a593Smuzhiyun err = get_res(dev, slave, cqn, RES_CQ, &cq);
3579*4882a593Smuzhiyun if (err)
3580*4882a593Smuzhiyun return err;
3581*4882a593Smuzhiyun
3582*4882a593Smuzhiyun if (cq->com.from_state != RES_CQ_HW)
3583*4882a593Smuzhiyun goto ex_put;
3584*4882a593Smuzhiyun
3585*4882a593Smuzhiyun if (vhcr->op_modifier == 0) {
3586*4882a593Smuzhiyun err = handle_resize(dev, slave, vhcr, inbox, outbox, cmd, cq);
3587*4882a593Smuzhiyun goto ex_put;
3588*4882a593Smuzhiyun }
3589*4882a593Smuzhiyun
3590*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3591*4882a593Smuzhiyun ex_put:
3592*4882a593Smuzhiyun put_res(dev, slave, cqn, RES_CQ);
3593*4882a593Smuzhiyun
3594*4882a593Smuzhiyun return err;
3595*4882a593Smuzhiyun }
3596*4882a593Smuzhiyun
srq_get_mtt_size(struct mlx4_srq_context * srqc)3597*4882a593Smuzhiyun static int srq_get_mtt_size(struct mlx4_srq_context *srqc)
3598*4882a593Smuzhiyun {
3599*4882a593Smuzhiyun int log_srq_size = (be32_to_cpu(srqc->state_logsize_srqn) >> 24) & 0xf;
3600*4882a593Smuzhiyun int log_rq_stride = srqc->logstride & 7;
3601*4882a593Smuzhiyun int page_shift = (srqc->log_page_size & 0x3f) + 12;
3602*4882a593Smuzhiyun
3603*4882a593Smuzhiyun if (log_srq_size + log_rq_stride + 4 < page_shift)
3604*4882a593Smuzhiyun return 1;
3605*4882a593Smuzhiyun
3606*4882a593Smuzhiyun return 1 << (log_srq_size + log_rq_stride + 4 - page_shift);
3607*4882a593Smuzhiyun }
3608*4882a593Smuzhiyun
mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3609*4882a593Smuzhiyun int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
3610*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3611*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3612*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3613*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3614*4882a593Smuzhiyun {
3615*4882a593Smuzhiyun int err;
3616*4882a593Smuzhiyun int srqn = vhcr->in_modifier;
3617*4882a593Smuzhiyun struct res_mtt *mtt;
3618*4882a593Smuzhiyun struct res_srq *srq = NULL;
3619*4882a593Smuzhiyun struct mlx4_srq_context *srqc = inbox->buf;
3620*4882a593Smuzhiyun int mtt_base = srq_get_mtt_addr(srqc) / dev->caps.mtt_entry_sz;
3621*4882a593Smuzhiyun
3622*4882a593Smuzhiyun if (srqn != (be32_to_cpu(srqc->state_logsize_srqn) & 0xffffff))
3623*4882a593Smuzhiyun return -EINVAL;
3624*4882a593Smuzhiyun
3625*4882a593Smuzhiyun err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_HW, &srq);
3626*4882a593Smuzhiyun if (err)
3627*4882a593Smuzhiyun return err;
3628*4882a593Smuzhiyun err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
3629*4882a593Smuzhiyun if (err)
3630*4882a593Smuzhiyun goto ex_abort;
3631*4882a593Smuzhiyun err = check_mtt_range(dev, slave, mtt_base, srq_get_mtt_size(srqc),
3632*4882a593Smuzhiyun mtt);
3633*4882a593Smuzhiyun if (err)
3634*4882a593Smuzhiyun goto ex_put_mtt;
3635*4882a593Smuzhiyun
3636*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3637*4882a593Smuzhiyun if (err)
3638*4882a593Smuzhiyun goto ex_put_mtt;
3639*4882a593Smuzhiyun
3640*4882a593Smuzhiyun atomic_inc(&mtt->ref_count);
3641*4882a593Smuzhiyun srq->mtt = mtt;
3642*4882a593Smuzhiyun put_res(dev, slave, mtt->com.res_id, RES_MTT);
3643*4882a593Smuzhiyun res_end_move(dev, slave, RES_SRQ, srqn);
3644*4882a593Smuzhiyun return 0;
3645*4882a593Smuzhiyun
3646*4882a593Smuzhiyun ex_put_mtt:
3647*4882a593Smuzhiyun put_res(dev, slave, mtt->com.res_id, RES_MTT);
3648*4882a593Smuzhiyun ex_abort:
3649*4882a593Smuzhiyun res_abort_move(dev, slave, RES_SRQ, srqn);
3650*4882a593Smuzhiyun
3651*4882a593Smuzhiyun return err;
3652*4882a593Smuzhiyun }
3653*4882a593Smuzhiyun
mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3654*4882a593Smuzhiyun int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
3655*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3656*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3657*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3658*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3659*4882a593Smuzhiyun {
3660*4882a593Smuzhiyun int err;
3661*4882a593Smuzhiyun int srqn = vhcr->in_modifier;
3662*4882a593Smuzhiyun struct res_srq *srq = NULL;
3663*4882a593Smuzhiyun
3664*4882a593Smuzhiyun err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_ALLOCATED, &srq);
3665*4882a593Smuzhiyun if (err)
3666*4882a593Smuzhiyun return err;
3667*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3668*4882a593Smuzhiyun if (err)
3669*4882a593Smuzhiyun goto ex_abort;
3670*4882a593Smuzhiyun atomic_dec(&srq->mtt->ref_count);
3671*4882a593Smuzhiyun if (srq->cq)
3672*4882a593Smuzhiyun atomic_dec(&srq->cq->ref_count);
3673*4882a593Smuzhiyun res_end_move(dev, slave, RES_SRQ, srqn);
3674*4882a593Smuzhiyun
3675*4882a593Smuzhiyun return 0;
3676*4882a593Smuzhiyun
3677*4882a593Smuzhiyun ex_abort:
3678*4882a593Smuzhiyun res_abort_move(dev, slave, RES_SRQ, srqn);
3679*4882a593Smuzhiyun
3680*4882a593Smuzhiyun return err;
3681*4882a593Smuzhiyun }
3682*4882a593Smuzhiyun
mlx4_QUERY_SRQ_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3683*4882a593Smuzhiyun int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
3684*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3685*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3686*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3687*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3688*4882a593Smuzhiyun {
3689*4882a593Smuzhiyun int err;
3690*4882a593Smuzhiyun int srqn = vhcr->in_modifier;
3691*4882a593Smuzhiyun struct res_srq *srq;
3692*4882a593Smuzhiyun
3693*4882a593Smuzhiyun err = get_res(dev, slave, srqn, RES_SRQ, &srq);
3694*4882a593Smuzhiyun if (err)
3695*4882a593Smuzhiyun return err;
3696*4882a593Smuzhiyun if (srq->com.from_state != RES_SRQ_HW) {
3697*4882a593Smuzhiyun err = -EBUSY;
3698*4882a593Smuzhiyun goto out;
3699*4882a593Smuzhiyun }
3700*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3701*4882a593Smuzhiyun out:
3702*4882a593Smuzhiyun put_res(dev, slave, srqn, RES_SRQ);
3703*4882a593Smuzhiyun return err;
3704*4882a593Smuzhiyun }
3705*4882a593Smuzhiyun
mlx4_ARM_SRQ_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3706*4882a593Smuzhiyun int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
3707*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3708*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3709*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3710*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3711*4882a593Smuzhiyun {
3712*4882a593Smuzhiyun int err;
3713*4882a593Smuzhiyun int srqn = vhcr->in_modifier;
3714*4882a593Smuzhiyun struct res_srq *srq;
3715*4882a593Smuzhiyun
3716*4882a593Smuzhiyun err = get_res(dev, slave, srqn, RES_SRQ, &srq);
3717*4882a593Smuzhiyun if (err)
3718*4882a593Smuzhiyun return err;
3719*4882a593Smuzhiyun
3720*4882a593Smuzhiyun if (srq->com.from_state != RES_SRQ_HW) {
3721*4882a593Smuzhiyun err = -EBUSY;
3722*4882a593Smuzhiyun goto out;
3723*4882a593Smuzhiyun }
3724*4882a593Smuzhiyun
3725*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3726*4882a593Smuzhiyun out:
3727*4882a593Smuzhiyun put_res(dev, slave, srqn, RES_SRQ);
3728*4882a593Smuzhiyun return err;
3729*4882a593Smuzhiyun }
3730*4882a593Smuzhiyun
mlx4_GEN_QP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3731*4882a593Smuzhiyun int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
3732*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3733*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3734*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3735*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3736*4882a593Smuzhiyun {
3737*4882a593Smuzhiyun int err;
3738*4882a593Smuzhiyun int qpn = vhcr->in_modifier & 0x7fffff;
3739*4882a593Smuzhiyun struct res_qp *qp;
3740*4882a593Smuzhiyun
3741*4882a593Smuzhiyun err = get_res(dev, slave, qpn, RES_QP, &qp);
3742*4882a593Smuzhiyun if (err)
3743*4882a593Smuzhiyun return err;
3744*4882a593Smuzhiyun if (qp->com.from_state != RES_QP_HW) {
3745*4882a593Smuzhiyun err = -EBUSY;
3746*4882a593Smuzhiyun goto out;
3747*4882a593Smuzhiyun }
3748*4882a593Smuzhiyun
3749*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3750*4882a593Smuzhiyun out:
3751*4882a593Smuzhiyun put_res(dev, slave, qpn, RES_QP);
3752*4882a593Smuzhiyun return err;
3753*4882a593Smuzhiyun }
3754*4882a593Smuzhiyun
mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3755*4882a593Smuzhiyun int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
3756*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3757*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3758*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3759*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3760*4882a593Smuzhiyun {
3761*4882a593Smuzhiyun struct mlx4_qp_context *context = inbox->buf + 8;
3762*4882a593Smuzhiyun adjust_proxy_tun_qkey(dev, vhcr, context);
3763*4882a593Smuzhiyun update_pkey_index(dev, slave, inbox);
3764*4882a593Smuzhiyun return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3765*4882a593Smuzhiyun }
3766*4882a593Smuzhiyun
adjust_qp_sched_queue(struct mlx4_dev * dev,int slave,struct mlx4_qp_context * qpc,struct mlx4_cmd_mailbox * inbox)3767*4882a593Smuzhiyun static int adjust_qp_sched_queue(struct mlx4_dev *dev, int slave,
3768*4882a593Smuzhiyun struct mlx4_qp_context *qpc,
3769*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox)
3770*4882a593Smuzhiyun {
3771*4882a593Smuzhiyun enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *)inbox->buf);
3772*4882a593Smuzhiyun u8 pri_sched_queue;
3773*4882a593Smuzhiyun int port = mlx4_slave_convert_port(
3774*4882a593Smuzhiyun dev, slave, (qpc->pri_path.sched_queue >> 6 & 1) + 1) - 1;
3775*4882a593Smuzhiyun
3776*4882a593Smuzhiyun if (port < 0)
3777*4882a593Smuzhiyun return -EINVAL;
3778*4882a593Smuzhiyun
3779*4882a593Smuzhiyun pri_sched_queue = (qpc->pri_path.sched_queue & ~(1 << 6)) |
3780*4882a593Smuzhiyun ((port & 1) << 6);
3781*4882a593Smuzhiyun
3782*4882a593Smuzhiyun if (optpar & (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH | MLX4_QP_OPTPAR_SCHED_QUEUE) ||
3783*4882a593Smuzhiyun qpc->pri_path.sched_queue || mlx4_is_eth(dev, port + 1)) {
3784*4882a593Smuzhiyun qpc->pri_path.sched_queue = pri_sched_queue;
3785*4882a593Smuzhiyun }
3786*4882a593Smuzhiyun
3787*4882a593Smuzhiyun if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
3788*4882a593Smuzhiyun port = mlx4_slave_convert_port(
3789*4882a593Smuzhiyun dev, slave, (qpc->alt_path.sched_queue >> 6 & 1)
3790*4882a593Smuzhiyun + 1) - 1;
3791*4882a593Smuzhiyun if (port < 0)
3792*4882a593Smuzhiyun return -EINVAL;
3793*4882a593Smuzhiyun qpc->alt_path.sched_queue =
3794*4882a593Smuzhiyun (qpc->alt_path.sched_queue & ~(1 << 6)) |
3795*4882a593Smuzhiyun (port & 1) << 6;
3796*4882a593Smuzhiyun }
3797*4882a593Smuzhiyun return 0;
3798*4882a593Smuzhiyun }
3799*4882a593Smuzhiyun
roce_verify_mac(struct mlx4_dev * dev,int slave,struct mlx4_qp_context * qpc,struct mlx4_cmd_mailbox * inbox)3800*4882a593Smuzhiyun static int roce_verify_mac(struct mlx4_dev *dev, int slave,
3801*4882a593Smuzhiyun struct mlx4_qp_context *qpc,
3802*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox)
3803*4882a593Smuzhiyun {
3804*4882a593Smuzhiyun u64 mac;
3805*4882a593Smuzhiyun int port;
3806*4882a593Smuzhiyun u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
3807*4882a593Smuzhiyun u8 sched = *(u8 *)(inbox->buf + 64);
3808*4882a593Smuzhiyun u8 smac_ix;
3809*4882a593Smuzhiyun
3810*4882a593Smuzhiyun port = (sched >> 6 & 1) + 1;
3811*4882a593Smuzhiyun if (mlx4_is_eth(dev, port) && (ts != MLX4_QP_ST_MLX)) {
3812*4882a593Smuzhiyun smac_ix = qpc->pri_path.grh_mylmc & 0x7f;
3813*4882a593Smuzhiyun if (mac_find_smac_ix_in_slave(dev, slave, port, smac_ix, &mac))
3814*4882a593Smuzhiyun return -ENOENT;
3815*4882a593Smuzhiyun }
3816*4882a593Smuzhiyun return 0;
3817*4882a593Smuzhiyun }
3818*4882a593Smuzhiyun
mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3819*4882a593Smuzhiyun int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
3820*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3821*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3822*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3823*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3824*4882a593Smuzhiyun {
3825*4882a593Smuzhiyun int err;
3826*4882a593Smuzhiyun struct mlx4_qp_context *qpc = inbox->buf + 8;
3827*4882a593Smuzhiyun int qpn = vhcr->in_modifier & 0x7fffff;
3828*4882a593Smuzhiyun struct res_qp *qp;
3829*4882a593Smuzhiyun u8 orig_sched_queue;
3830*4882a593Smuzhiyun u8 orig_vlan_control = qpc->pri_path.vlan_control;
3831*4882a593Smuzhiyun u8 orig_fvl_rx = qpc->pri_path.fvl_rx;
3832*4882a593Smuzhiyun u8 orig_pri_path_fl = qpc->pri_path.fl;
3833*4882a593Smuzhiyun u8 orig_vlan_index = qpc->pri_path.vlan_index;
3834*4882a593Smuzhiyun u8 orig_feup = qpc->pri_path.feup;
3835*4882a593Smuzhiyun
3836*4882a593Smuzhiyun err = adjust_qp_sched_queue(dev, slave, qpc, inbox);
3837*4882a593Smuzhiyun if (err)
3838*4882a593Smuzhiyun return err;
3839*4882a593Smuzhiyun err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_INIT2RTR, slave);
3840*4882a593Smuzhiyun if (err)
3841*4882a593Smuzhiyun return err;
3842*4882a593Smuzhiyun
3843*4882a593Smuzhiyun if (roce_verify_mac(dev, slave, qpc, inbox))
3844*4882a593Smuzhiyun return -EINVAL;
3845*4882a593Smuzhiyun
3846*4882a593Smuzhiyun update_pkey_index(dev, slave, inbox);
3847*4882a593Smuzhiyun update_gid(dev, inbox, (u8)slave);
3848*4882a593Smuzhiyun adjust_proxy_tun_qkey(dev, vhcr, qpc);
3849*4882a593Smuzhiyun orig_sched_queue = qpc->pri_path.sched_queue;
3850*4882a593Smuzhiyun
3851*4882a593Smuzhiyun err = get_res(dev, slave, qpn, RES_QP, &qp);
3852*4882a593Smuzhiyun if (err)
3853*4882a593Smuzhiyun return err;
3854*4882a593Smuzhiyun if (qp->com.from_state != RES_QP_HW) {
3855*4882a593Smuzhiyun err = -EBUSY;
3856*4882a593Smuzhiyun goto out;
3857*4882a593Smuzhiyun }
3858*4882a593Smuzhiyun
3859*4882a593Smuzhiyun err = update_vport_qp_param(dev, inbox, slave, qpn);
3860*4882a593Smuzhiyun if (err)
3861*4882a593Smuzhiyun goto out;
3862*4882a593Smuzhiyun
3863*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3864*4882a593Smuzhiyun out:
3865*4882a593Smuzhiyun /* if no error, save sched queue value passed in by VF. This is
3866*4882a593Smuzhiyun * essentially the QOS value provided by the VF. This will be useful
3867*4882a593Smuzhiyun * if we allow dynamic changes from VST back to VGT
3868*4882a593Smuzhiyun */
3869*4882a593Smuzhiyun if (!err) {
3870*4882a593Smuzhiyun qp->sched_queue = orig_sched_queue;
3871*4882a593Smuzhiyun qp->vlan_control = orig_vlan_control;
3872*4882a593Smuzhiyun qp->fvl_rx = orig_fvl_rx;
3873*4882a593Smuzhiyun qp->pri_path_fl = orig_pri_path_fl;
3874*4882a593Smuzhiyun qp->vlan_index = orig_vlan_index;
3875*4882a593Smuzhiyun qp->feup = orig_feup;
3876*4882a593Smuzhiyun }
3877*4882a593Smuzhiyun put_res(dev, slave, qpn, RES_QP);
3878*4882a593Smuzhiyun return err;
3879*4882a593Smuzhiyun }
3880*4882a593Smuzhiyun
mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3881*4882a593Smuzhiyun int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
3882*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3883*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3884*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3885*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3886*4882a593Smuzhiyun {
3887*4882a593Smuzhiyun int err;
3888*4882a593Smuzhiyun struct mlx4_qp_context *context = inbox->buf + 8;
3889*4882a593Smuzhiyun
3890*4882a593Smuzhiyun err = adjust_qp_sched_queue(dev, slave, context, inbox);
3891*4882a593Smuzhiyun if (err)
3892*4882a593Smuzhiyun return err;
3893*4882a593Smuzhiyun err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_RTR2RTS, slave);
3894*4882a593Smuzhiyun if (err)
3895*4882a593Smuzhiyun return err;
3896*4882a593Smuzhiyun
3897*4882a593Smuzhiyun update_pkey_index(dev, slave, inbox);
3898*4882a593Smuzhiyun update_gid(dev, inbox, (u8)slave);
3899*4882a593Smuzhiyun adjust_proxy_tun_qkey(dev, vhcr, context);
3900*4882a593Smuzhiyun return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3901*4882a593Smuzhiyun }
3902*4882a593Smuzhiyun
mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3903*4882a593Smuzhiyun int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
3904*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3905*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3906*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3907*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3908*4882a593Smuzhiyun {
3909*4882a593Smuzhiyun int err;
3910*4882a593Smuzhiyun struct mlx4_qp_context *context = inbox->buf + 8;
3911*4882a593Smuzhiyun
3912*4882a593Smuzhiyun err = adjust_qp_sched_queue(dev, slave, context, inbox);
3913*4882a593Smuzhiyun if (err)
3914*4882a593Smuzhiyun return err;
3915*4882a593Smuzhiyun err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_RTS2RTS, slave);
3916*4882a593Smuzhiyun if (err)
3917*4882a593Smuzhiyun return err;
3918*4882a593Smuzhiyun
3919*4882a593Smuzhiyun update_pkey_index(dev, slave, inbox);
3920*4882a593Smuzhiyun update_gid(dev, inbox, (u8)slave);
3921*4882a593Smuzhiyun adjust_proxy_tun_qkey(dev, vhcr, context);
3922*4882a593Smuzhiyun return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3923*4882a593Smuzhiyun }
3924*4882a593Smuzhiyun
3925*4882a593Smuzhiyun
mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3926*4882a593Smuzhiyun int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
3927*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3928*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3929*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3930*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3931*4882a593Smuzhiyun {
3932*4882a593Smuzhiyun struct mlx4_qp_context *context = inbox->buf + 8;
3933*4882a593Smuzhiyun int err = adjust_qp_sched_queue(dev, slave, context, inbox);
3934*4882a593Smuzhiyun if (err)
3935*4882a593Smuzhiyun return err;
3936*4882a593Smuzhiyun adjust_proxy_tun_qkey(dev, vhcr, context);
3937*4882a593Smuzhiyun return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3938*4882a593Smuzhiyun }
3939*4882a593Smuzhiyun
mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3940*4882a593Smuzhiyun int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
3941*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3942*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3943*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3944*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3945*4882a593Smuzhiyun {
3946*4882a593Smuzhiyun int err;
3947*4882a593Smuzhiyun struct mlx4_qp_context *context = inbox->buf + 8;
3948*4882a593Smuzhiyun
3949*4882a593Smuzhiyun err = adjust_qp_sched_queue(dev, slave, context, inbox);
3950*4882a593Smuzhiyun if (err)
3951*4882a593Smuzhiyun return err;
3952*4882a593Smuzhiyun err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_SQD2SQD, slave);
3953*4882a593Smuzhiyun if (err)
3954*4882a593Smuzhiyun return err;
3955*4882a593Smuzhiyun
3956*4882a593Smuzhiyun adjust_proxy_tun_qkey(dev, vhcr, context);
3957*4882a593Smuzhiyun update_gid(dev, inbox, (u8)slave);
3958*4882a593Smuzhiyun update_pkey_index(dev, slave, inbox);
3959*4882a593Smuzhiyun return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3960*4882a593Smuzhiyun }
3961*4882a593Smuzhiyun
mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3962*4882a593Smuzhiyun int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
3963*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3964*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3965*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3966*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3967*4882a593Smuzhiyun {
3968*4882a593Smuzhiyun int err;
3969*4882a593Smuzhiyun struct mlx4_qp_context *context = inbox->buf + 8;
3970*4882a593Smuzhiyun
3971*4882a593Smuzhiyun err = adjust_qp_sched_queue(dev, slave, context, inbox);
3972*4882a593Smuzhiyun if (err)
3973*4882a593Smuzhiyun return err;
3974*4882a593Smuzhiyun err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_SQD2RTS, slave);
3975*4882a593Smuzhiyun if (err)
3976*4882a593Smuzhiyun return err;
3977*4882a593Smuzhiyun
3978*4882a593Smuzhiyun adjust_proxy_tun_qkey(dev, vhcr, context);
3979*4882a593Smuzhiyun update_gid(dev, inbox, (u8)slave);
3980*4882a593Smuzhiyun update_pkey_index(dev, slave, inbox);
3981*4882a593Smuzhiyun return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3982*4882a593Smuzhiyun }
3983*4882a593Smuzhiyun
mlx4_2RST_QP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)3984*4882a593Smuzhiyun int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
3985*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
3986*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
3987*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
3988*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
3989*4882a593Smuzhiyun {
3990*4882a593Smuzhiyun int err;
3991*4882a593Smuzhiyun int qpn = vhcr->in_modifier & 0x7fffff;
3992*4882a593Smuzhiyun struct res_qp *qp;
3993*4882a593Smuzhiyun
3994*4882a593Smuzhiyun err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED, &qp, 0);
3995*4882a593Smuzhiyun if (err)
3996*4882a593Smuzhiyun return err;
3997*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
3998*4882a593Smuzhiyun if (err)
3999*4882a593Smuzhiyun goto ex_abort;
4000*4882a593Smuzhiyun
4001*4882a593Smuzhiyun atomic_dec(&qp->mtt->ref_count);
4002*4882a593Smuzhiyun atomic_dec(&qp->rcq->ref_count);
4003*4882a593Smuzhiyun atomic_dec(&qp->scq->ref_count);
4004*4882a593Smuzhiyun if (qp->srq)
4005*4882a593Smuzhiyun atomic_dec(&qp->srq->ref_count);
4006*4882a593Smuzhiyun res_end_move(dev, slave, RES_QP, qpn);
4007*4882a593Smuzhiyun return 0;
4008*4882a593Smuzhiyun
4009*4882a593Smuzhiyun ex_abort:
4010*4882a593Smuzhiyun res_abort_move(dev, slave, RES_QP, qpn);
4011*4882a593Smuzhiyun
4012*4882a593Smuzhiyun return err;
4013*4882a593Smuzhiyun }
4014*4882a593Smuzhiyun
find_gid(struct mlx4_dev * dev,int slave,struct res_qp * rqp,u8 * gid)4015*4882a593Smuzhiyun static struct res_gid *find_gid(struct mlx4_dev *dev, int slave,
4016*4882a593Smuzhiyun struct res_qp *rqp, u8 *gid)
4017*4882a593Smuzhiyun {
4018*4882a593Smuzhiyun struct res_gid *res;
4019*4882a593Smuzhiyun
4020*4882a593Smuzhiyun list_for_each_entry(res, &rqp->mcg_list, list) {
4021*4882a593Smuzhiyun if (!memcmp(res->gid, gid, 16))
4022*4882a593Smuzhiyun return res;
4023*4882a593Smuzhiyun }
4024*4882a593Smuzhiyun return NULL;
4025*4882a593Smuzhiyun }
4026*4882a593Smuzhiyun
add_mcg_res(struct mlx4_dev * dev,int slave,struct res_qp * rqp,u8 * gid,enum mlx4_protocol prot,enum mlx4_steer_type steer,u64 reg_id)4027*4882a593Smuzhiyun static int add_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
4028*4882a593Smuzhiyun u8 *gid, enum mlx4_protocol prot,
4029*4882a593Smuzhiyun enum mlx4_steer_type steer, u64 reg_id)
4030*4882a593Smuzhiyun {
4031*4882a593Smuzhiyun struct res_gid *res;
4032*4882a593Smuzhiyun int err;
4033*4882a593Smuzhiyun
4034*4882a593Smuzhiyun res = kzalloc(sizeof(*res), GFP_KERNEL);
4035*4882a593Smuzhiyun if (!res)
4036*4882a593Smuzhiyun return -ENOMEM;
4037*4882a593Smuzhiyun
4038*4882a593Smuzhiyun spin_lock_irq(&rqp->mcg_spl);
4039*4882a593Smuzhiyun if (find_gid(dev, slave, rqp, gid)) {
4040*4882a593Smuzhiyun kfree(res);
4041*4882a593Smuzhiyun err = -EEXIST;
4042*4882a593Smuzhiyun } else {
4043*4882a593Smuzhiyun memcpy(res->gid, gid, 16);
4044*4882a593Smuzhiyun res->prot = prot;
4045*4882a593Smuzhiyun res->steer = steer;
4046*4882a593Smuzhiyun res->reg_id = reg_id;
4047*4882a593Smuzhiyun list_add_tail(&res->list, &rqp->mcg_list);
4048*4882a593Smuzhiyun err = 0;
4049*4882a593Smuzhiyun }
4050*4882a593Smuzhiyun spin_unlock_irq(&rqp->mcg_spl);
4051*4882a593Smuzhiyun
4052*4882a593Smuzhiyun return err;
4053*4882a593Smuzhiyun }
4054*4882a593Smuzhiyun
rem_mcg_res(struct mlx4_dev * dev,int slave,struct res_qp * rqp,u8 * gid,enum mlx4_protocol prot,enum mlx4_steer_type steer,u64 * reg_id)4055*4882a593Smuzhiyun static int rem_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
4056*4882a593Smuzhiyun u8 *gid, enum mlx4_protocol prot,
4057*4882a593Smuzhiyun enum mlx4_steer_type steer, u64 *reg_id)
4058*4882a593Smuzhiyun {
4059*4882a593Smuzhiyun struct res_gid *res;
4060*4882a593Smuzhiyun int err;
4061*4882a593Smuzhiyun
4062*4882a593Smuzhiyun spin_lock_irq(&rqp->mcg_spl);
4063*4882a593Smuzhiyun res = find_gid(dev, slave, rqp, gid);
4064*4882a593Smuzhiyun if (!res || res->prot != prot || res->steer != steer)
4065*4882a593Smuzhiyun err = -EINVAL;
4066*4882a593Smuzhiyun else {
4067*4882a593Smuzhiyun *reg_id = res->reg_id;
4068*4882a593Smuzhiyun list_del(&res->list);
4069*4882a593Smuzhiyun kfree(res);
4070*4882a593Smuzhiyun err = 0;
4071*4882a593Smuzhiyun }
4072*4882a593Smuzhiyun spin_unlock_irq(&rqp->mcg_spl);
4073*4882a593Smuzhiyun
4074*4882a593Smuzhiyun return err;
4075*4882a593Smuzhiyun }
4076*4882a593Smuzhiyun
qp_attach(struct mlx4_dev * dev,int slave,struct mlx4_qp * qp,u8 gid[16],int block_loopback,enum mlx4_protocol prot,enum mlx4_steer_type type,u64 * reg_id)4077*4882a593Smuzhiyun static int qp_attach(struct mlx4_dev *dev, int slave, struct mlx4_qp *qp,
4078*4882a593Smuzhiyun u8 gid[16], int block_loopback, enum mlx4_protocol prot,
4079*4882a593Smuzhiyun enum mlx4_steer_type type, u64 *reg_id)
4080*4882a593Smuzhiyun {
4081*4882a593Smuzhiyun switch (dev->caps.steering_mode) {
4082*4882a593Smuzhiyun case MLX4_STEERING_MODE_DEVICE_MANAGED: {
4083*4882a593Smuzhiyun int port = mlx4_slave_convert_port(dev, slave, gid[5]);
4084*4882a593Smuzhiyun if (port < 0)
4085*4882a593Smuzhiyun return port;
4086*4882a593Smuzhiyun return mlx4_trans_to_dmfs_attach(dev, qp, gid, port,
4087*4882a593Smuzhiyun block_loopback, prot,
4088*4882a593Smuzhiyun reg_id);
4089*4882a593Smuzhiyun }
4090*4882a593Smuzhiyun case MLX4_STEERING_MODE_B0:
4091*4882a593Smuzhiyun if (prot == MLX4_PROT_ETH) {
4092*4882a593Smuzhiyun int port = mlx4_slave_convert_port(dev, slave, gid[5]);
4093*4882a593Smuzhiyun if (port < 0)
4094*4882a593Smuzhiyun return port;
4095*4882a593Smuzhiyun gid[5] = port;
4096*4882a593Smuzhiyun }
4097*4882a593Smuzhiyun return mlx4_qp_attach_common(dev, qp, gid,
4098*4882a593Smuzhiyun block_loopback, prot, type);
4099*4882a593Smuzhiyun default:
4100*4882a593Smuzhiyun return -EINVAL;
4101*4882a593Smuzhiyun }
4102*4882a593Smuzhiyun }
4103*4882a593Smuzhiyun
qp_detach(struct mlx4_dev * dev,struct mlx4_qp * qp,u8 gid[16],enum mlx4_protocol prot,enum mlx4_steer_type type,u64 reg_id)4104*4882a593Smuzhiyun static int qp_detach(struct mlx4_dev *dev, struct mlx4_qp *qp,
4105*4882a593Smuzhiyun u8 gid[16], enum mlx4_protocol prot,
4106*4882a593Smuzhiyun enum mlx4_steer_type type, u64 reg_id)
4107*4882a593Smuzhiyun {
4108*4882a593Smuzhiyun switch (dev->caps.steering_mode) {
4109*4882a593Smuzhiyun case MLX4_STEERING_MODE_DEVICE_MANAGED:
4110*4882a593Smuzhiyun return mlx4_flow_detach(dev, reg_id);
4111*4882a593Smuzhiyun case MLX4_STEERING_MODE_B0:
4112*4882a593Smuzhiyun return mlx4_qp_detach_common(dev, qp, gid, prot, type);
4113*4882a593Smuzhiyun default:
4114*4882a593Smuzhiyun return -EINVAL;
4115*4882a593Smuzhiyun }
4116*4882a593Smuzhiyun }
4117*4882a593Smuzhiyun
mlx4_adjust_port(struct mlx4_dev * dev,int slave,u8 * gid,enum mlx4_protocol prot)4118*4882a593Smuzhiyun static int mlx4_adjust_port(struct mlx4_dev *dev, int slave,
4119*4882a593Smuzhiyun u8 *gid, enum mlx4_protocol prot)
4120*4882a593Smuzhiyun {
4121*4882a593Smuzhiyun int real_port;
4122*4882a593Smuzhiyun
4123*4882a593Smuzhiyun if (prot != MLX4_PROT_ETH)
4124*4882a593Smuzhiyun return 0;
4125*4882a593Smuzhiyun
4126*4882a593Smuzhiyun if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0 ||
4127*4882a593Smuzhiyun dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
4128*4882a593Smuzhiyun real_port = mlx4_slave_convert_port(dev, slave, gid[5]);
4129*4882a593Smuzhiyun if (real_port < 0)
4130*4882a593Smuzhiyun return -EINVAL;
4131*4882a593Smuzhiyun gid[5] = real_port;
4132*4882a593Smuzhiyun }
4133*4882a593Smuzhiyun
4134*4882a593Smuzhiyun return 0;
4135*4882a593Smuzhiyun }
4136*4882a593Smuzhiyun
mlx4_QP_ATTACH_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)4137*4882a593Smuzhiyun int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
4138*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
4139*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
4140*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
4141*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
4142*4882a593Smuzhiyun {
4143*4882a593Smuzhiyun struct mlx4_qp qp; /* dummy for calling attach/detach */
4144*4882a593Smuzhiyun u8 *gid = inbox->buf;
4145*4882a593Smuzhiyun enum mlx4_protocol prot = (vhcr->in_modifier >> 28) & 0x7;
4146*4882a593Smuzhiyun int err;
4147*4882a593Smuzhiyun int qpn;
4148*4882a593Smuzhiyun struct res_qp *rqp;
4149*4882a593Smuzhiyun u64 reg_id = 0;
4150*4882a593Smuzhiyun int attach = vhcr->op_modifier;
4151*4882a593Smuzhiyun int block_loopback = vhcr->in_modifier >> 31;
4152*4882a593Smuzhiyun u8 steer_type_mask = 2;
4153*4882a593Smuzhiyun enum mlx4_steer_type type = (gid[7] & steer_type_mask) >> 1;
4154*4882a593Smuzhiyun
4155*4882a593Smuzhiyun qpn = vhcr->in_modifier & 0xffffff;
4156*4882a593Smuzhiyun err = get_res(dev, slave, qpn, RES_QP, &rqp);
4157*4882a593Smuzhiyun if (err)
4158*4882a593Smuzhiyun return err;
4159*4882a593Smuzhiyun
4160*4882a593Smuzhiyun qp.qpn = qpn;
4161*4882a593Smuzhiyun if (attach) {
4162*4882a593Smuzhiyun err = qp_attach(dev, slave, &qp, gid, block_loopback, prot,
4163*4882a593Smuzhiyun type, ®_id);
4164*4882a593Smuzhiyun if (err) {
4165*4882a593Smuzhiyun pr_err("Fail to attach rule to qp 0x%x\n", qpn);
4166*4882a593Smuzhiyun goto ex_put;
4167*4882a593Smuzhiyun }
4168*4882a593Smuzhiyun err = add_mcg_res(dev, slave, rqp, gid, prot, type, reg_id);
4169*4882a593Smuzhiyun if (err)
4170*4882a593Smuzhiyun goto ex_detach;
4171*4882a593Smuzhiyun } else {
4172*4882a593Smuzhiyun err = mlx4_adjust_port(dev, slave, gid, prot);
4173*4882a593Smuzhiyun if (err)
4174*4882a593Smuzhiyun goto ex_put;
4175*4882a593Smuzhiyun
4176*4882a593Smuzhiyun err = rem_mcg_res(dev, slave, rqp, gid, prot, type, ®_id);
4177*4882a593Smuzhiyun if (err)
4178*4882a593Smuzhiyun goto ex_put;
4179*4882a593Smuzhiyun
4180*4882a593Smuzhiyun err = qp_detach(dev, &qp, gid, prot, type, reg_id);
4181*4882a593Smuzhiyun if (err)
4182*4882a593Smuzhiyun pr_err("Fail to detach rule from qp 0x%x reg_id = 0x%llx\n",
4183*4882a593Smuzhiyun qpn, reg_id);
4184*4882a593Smuzhiyun }
4185*4882a593Smuzhiyun put_res(dev, slave, qpn, RES_QP);
4186*4882a593Smuzhiyun return err;
4187*4882a593Smuzhiyun
4188*4882a593Smuzhiyun ex_detach:
4189*4882a593Smuzhiyun qp_detach(dev, &qp, gid, prot, type, reg_id);
4190*4882a593Smuzhiyun ex_put:
4191*4882a593Smuzhiyun put_res(dev, slave, qpn, RES_QP);
4192*4882a593Smuzhiyun return err;
4193*4882a593Smuzhiyun }
4194*4882a593Smuzhiyun
4195*4882a593Smuzhiyun /*
4196*4882a593Smuzhiyun * MAC validation for Flow Steering rules.
4197*4882a593Smuzhiyun * VF can attach rules only with a mac address which is assigned to it.
4198*4882a593Smuzhiyun */
validate_eth_header_mac(int slave,struct _rule_hw * eth_header,struct list_head * rlist)4199*4882a593Smuzhiyun static int validate_eth_header_mac(int slave, struct _rule_hw *eth_header,
4200*4882a593Smuzhiyun struct list_head *rlist)
4201*4882a593Smuzhiyun {
4202*4882a593Smuzhiyun struct mac_res *res, *tmp;
4203*4882a593Smuzhiyun __be64 be_mac;
4204*4882a593Smuzhiyun
4205*4882a593Smuzhiyun /* make sure it isn't multicast or broadcast mac*/
4206*4882a593Smuzhiyun if (!is_multicast_ether_addr(eth_header->eth.dst_mac) &&
4207*4882a593Smuzhiyun !is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
4208*4882a593Smuzhiyun list_for_each_entry_safe(res, tmp, rlist, list) {
4209*4882a593Smuzhiyun be_mac = cpu_to_be64(res->mac << 16);
4210*4882a593Smuzhiyun if (ether_addr_equal((u8 *)&be_mac, eth_header->eth.dst_mac))
4211*4882a593Smuzhiyun return 0;
4212*4882a593Smuzhiyun }
4213*4882a593Smuzhiyun pr_err("MAC %pM doesn't belong to VF %d, Steering rule rejected\n",
4214*4882a593Smuzhiyun eth_header->eth.dst_mac, slave);
4215*4882a593Smuzhiyun return -EINVAL;
4216*4882a593Smuzhiyun }
4217*4882a593Smuzhiyun return 0;
4218*4882a593Smuzhiyun }
4219*4882a593Smuzhiyun
4220*4882a593Smuzhiyun /*
4221*4882a593Smuzhiyun * In case of missing eth header, append eth header with a MAC address
4222*4882a593Smuzhiyun * assigned to the VF.
4223*4882a593Smuzhiyun */
add_eth_header(struct mlx4_dev * dev,int slave,struct mlx4_cmd_mailbox * inbox,struct list_head * rlist,int header_id)4224*4882a593Smuzhiyun static int add_eth_header(struct mlx4_dev *dev, int slave,
4225*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
4226*4882a593Smuzhiyun struct list_head *rlist, int header_id)
4227*4882a593Smuzhiyun {
4228*4882a593Smuzhiyun struct mac_res *res, *tmp;
4229*4882a593Smuzhiyun u8 port;
4230*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_ctrl *ctrl;
4231*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_eth *eth_header;
4232*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_ipv4 *ip_header;
4233*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_tcp_udp *l4_header;
4234*4882a593Smuzhiyun __be64 be_mac = 0;
4235*4882a593Smuzhiyun __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
4236*4882a593Smuzhiyun
4237*4882a593Smuzhiyun ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
4238*4882a593Smuzhiyun port = ctrl->port;
4239*4882a593Smuzhiyun eth_header = (struct mlx4_net_trans_rule_hw_eth *)(ctrl + 1);
4240*4882a593Smuzhiyun
4241*4882a593Smuzhiyun /* Clear a space in the inbox for eth header */
4242*4882a593Smuzhiyun switch (header_id) {
4243*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_IPV4:
4244*4882a593Smuzhiyun ip_header =
4245*4882a593Smuzhiyun (struct mlx4_net_trans_rule_hw_ipv4 *)(eth_header + 1);
4246*4882a593Smuzhiyun memmove(ip_header, eth_header,
4247*4882a593Smuzhiyun sizeof(*ip_header) + sizeof(*l4_header));
4248*4882a593Smuzhiyun break;
4249*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_TCP:
4250*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_UDP:
4251*4882a593Smuzhiyun l4_header = (struct mlx4_net_trans_rule_hw_tcp_udp *)
4252*4882a593Smuzhiyun (eth_header + 1);
4253*4882a593Smuzhiyun memmove(l4_header, eth_header, sizeof(*l4_header));
4254*4882a593Smuzhiyun break;
4255*4882a593Smuzhiyun default:
4256*4882a593Smuzhiyun return -EINVAL;
4257*4882a593Smuzhiyun }
4258*4882a593Smuzhiyun list_for_each_entry_safe(res, tmp, rlist, list) {
4259*4882a593Smuzhiyun if (port == res->port) {
4260*4882a593Smuzhiyun be_mac = cpu_to_be64(res->mac << 16);
4261*4882a593Smuzhiyun break;
4262*4882a593Smuzhiyun }
4263*4882a593Smuzhiyun }
4264*4882a593Smuzhiyun if (!be_mac) {
4265*4882a593Smuzhiyun pr_err("Failed adding eth header to FS rule, Can't find matching MAC for port %d\n",
4266*4882a593Smuzhiyun port);
4267*4882a593Smuzhiyun return -EINVAL;
4268*4882a593Smuzhiyun }
4269*4882a593Smuzhiyun
4270*4882a593Smuzhiyun memset(eth_header, 0, sizeof(*eth_header));
4271*4882a593Smuzhiyun eth_header->size = sizeof(*eth_header) >> 2;
4272*4882a593Smuzhiyun eth_header->id = cpu_to_be16(__sw_id_hw[MLX4_NET_TRANS_RULE_ID_ETH]);
4273*4882a593Smuzhiyun memcpy(eth_header->dst_mac, &be_mac, ETH_ALEN);
4274*4882a593Smuzhiyun memcpy(eth_header->dst_mac_msk, &mac_msk, ETH_ALEN);
4275*4882a593Smuzhiyun
4276*4882a593Smuzhiyun return 0;
4277*4882a593Smuzhiyun
4278*4882a593Smuzhiyun }
4279*4882a593Smuzhiyun
4280*4882a593Smuzhiyun #define MLX4_UPD_QP_PATH_MASK_SUPPORTED ( \
4281*4882a593Smuzhiyun 1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX |\
4282*4882a593Smuzhiyun 1ULL << MLX4_UPD_QP_PATH_MASK_ETH_SRC_CHECK_MC_LB)
mlx4_UPDATE_QP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd_info)4283*4882a593Smuzhiyun int mlx4_UPDATE_QP_wrapper(struct mlx4_dev *dev, int slave,
4284*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
4285*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
4286*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
4287*4882a593Smuzhiyun struct mlx4_cmd_info *cmd_info)
4288*4882a593Smuzhiyun {
4289*4882a593Smuzhiyun int err;
4290*4882a593Smuzhiyun u32 qpn = vhcr->in_modifier & 0xffffff;
4291*4882a593Smuzhiyun struct res_qp *rqp;
4292*4882a593Smuzhiyun u64 mac;
4293*4882a593Smuzhiyun unsigned port;
4294*4882a593Smuzhiyun u64 pri_addr_path_mask;
4295*4882a593Smuzhiyun struct mlx4_update_qp_context *cmd;
4296*4882a593Smuzhiyun int smac_index;
4297*4882a593Smuzhiyun
4298*4882a593Smuzhiyun cmd = (struct mlx4_update_qp_context *)inbox->buf;
4299*4882a593Smuzhiyun
4300*4882a593Smuzhiyun pri_addr_path_mask = be64_to_cpu(cmd->primary_addr_path_mask);
4301*4882a593Smuzhiyun if (cmd->qp_mask || cmd->secondary_addr_path_mask ||
4302*4882a593Smuzhiyun (pri_addr_path_mask & ~MLX4_UPD_QP_PATH_MASK_SUPPORTED))
4303*4882a593Smuzhiyun return -EPERM;
4304*4882a593Smuzhiyun
4305*4882a593Smuzhiyun if ((pri_addr_path_mask &
4306*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_SRC_CHECK_MC_LB)) &&
4307*4882a593Smuzhiyun !(dev->caps.flags2 &
4308*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB)) {
4309*4882a593Smuzhiyun mlx4_warn(dev, "Src check LB for slave %d isn't supported\n",
4310*4882a593Smuzhiyun slave);
4311*4882a593Smuzhiyun return -EOPNOTSUPP;
4312*4882a593Smuzhiyun }
4313*4882a593Smuzhiyun
4314*4882a593Smuzhiyun /* Just change the smac for the QP */
4315*4882a593Smuzhiyun err = get_res(dev, slave, qpn, RES_QP, &rqp);
4316*4882a593Smuzhiyun if (err) {
4317*4882a593Smuzhiyun mlx4_err(dev, "Updating qpn 0x%x for slave %d rejected\n", qpn, slave);
4318*4882a593Smuzhiyun return err;
4319*4882a593Smuzhiyun }
4320*4882a593Smuzhiyun
4321*4882a593Smuzhiyun port = (rqp->sched_queue >> 6 & 1) + 1;
4322*4882a593Smuzhiyun
4323*4882a593Smuzhiyun if (pri_addr_path_mask & (1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX)) {
4324*4882a593Smuzhiyun smac_index = cmd->qp_context.pri_path.grh_mylmc;
4325*4882a593Smuzhiyun err = mac_find_smac_ix_in_slave(dev, slave, port,
4326*4882a593Smuzhiyun smac_index, &mac);
4327*4882a593Smuzhiyun
4328*4882a593Smuzhiyun if (err) {
4329*4882a593Smuzhiyun mlx4_err(dev, "Failed to update qpn 0x%x, MAC is invalid. smac_ix: %d\n",
4330*4882a593Smuzhiyun qpn, smac_index);
4331*4882a593Smuzhiyun goto err_mac;
4332*4882a593Smuzhiyun }
4333*4882a593Smuzhiyun }
4334*4882a593Smuzhiyun
4335*4882a593Smuzhiyun err = mlx4_cmd(dev, inbox->dma,
4336*4882a593Smuzhiyun vhcr->in_modifier, 0,
4337*4882a593Smuzhiyun MLX4_CMD_UPDATE_QP, MLX4_CMD_TIME_CLASS_A,
4338*4882a593Smuzhiyun MLX4_CMD_NATIVE);
4339*4882a593Smuzhiyun if (err) {
4340*4882a593Smuzhiyun mlx4_err(dev, "Failed to update qpn on qpn 0x%x, command failed\n", qpn);
4341*4882a593Smuzhiyun goto err_mac;
4342*4882a593Smuzhiyun }
4343*4882a593Smuzhiyun
4344*4882a593Smuzhiyun err_mac:
4345*4882a593Smuzhiyun put_res(dev, slave, qpn, RES_QP);
4346*4882a593Smuzhiyun return err;
4347*4882a593Smuzhiyun }
4348*4882a593Smuzhiyun
qp_attach_mbox_size(void * mbox)4349*4882a593Smuzhiyun static u32 qp_attach_mbox_size(void *mbox)
4350*4882a593Smuzhiyun {
4351*4882a593Smuzhiyun u32 size = sizeof(struct mlx4_net_trans_rule_hw_ctrl);
4352*4882a593Smuzhiyun struct _rule_hw *rule_header;
4353*4882a593Smuzhiyun
4354*4882a593Smuzhiyun rule_header = (struct _rule_hw *)(mbox + size);
4355*4882a593Smuzhiyun
4356*4882a593Smuzhiyun while (rule_header->size) {
4357*4882a593Smuzhiyun size += rule_header->size * sizeof(u32);
4358*4882a593Smuzhiyun rule_header += 1;
4359*4882a593Smuzhiyun }
4360*4882a593Smuzhiyun return size;
4361*4882a593Smuzhiyun }
4362*4882a593Smuzhiyun
4363*4882a593Smuzhiyun static int mlx4_do_mirror_rule(struct mlx4_dev *dev, struct res_fs_rule *fs_rule);
4364*4882a593Smuzhiyun
mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)4365*4882a593Smuzhiyun int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
4366*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
4367*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
4368*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
4369*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
4370*4882a593Smuzhiyun {
4371*4882a593Smuzhiyun
4372*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
4373*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
4374*4882a593Smuzhiyun struct list_head *rlist = &tracker->slave_list[slave].res_list[RES_MAC];
4375*4882a593Smuzhiyun int err;
4376*4882a593Smuzhiyun int qpn;
4377*4882a593Smuzhiyun struct res_qp *rqp;
4378*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_ctrl *ctrl;
4379*4882a593Smuzhiyun struct _rule_hw *rule_header;
4380*4882a593Smuzhiyun int header_id;
4381*4882a593Smuzhiyun struct res_fs_rule *rrule;
4382*4882a593Smuzhiyun u32 mbox_size;
4383*4882a593Smuzhiyun
4384*4882a593Smuzhiyun if (dev->caps.steering_mode !=
4385*4882a593Smuzhiyun MLX4_STEERING_MODE_DEVICE_MANAGED)
4386*4882a593Smuzhiyun return -EOPNOTSUPP;
4387*4882a593Smuzhiyun
4388*4882a593Smuzhiyun ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
4389*4882a593Smuzhiyun err = mlx4_slave_convert_port(dev, slave, ctrl->port);
4390*4882a593Smuzhiyun if (err <= 0)
4391*4882a593Smuzhiyun return -EINVAL;
4392*4882a593Smuzhiyun ctrl->port = err;
4393*4882a593Smuzhiyun qpn = be32_to_cpu(ctrl->qpn) & 0xffffff;
4394*4882a593Smuzhiyun err = get_res(dev, slave, qpn, RES_QP, &rqp);
4395*4882a593Smuzhiyun if (err) {
4396*4882a593Smuzhiyun pr_err("Steering rule with qpn 0x%x rejected\n", qpn);
4397*4882a593Smuzhiyun return err;
4398*4882a593Smuzhiyun }
4399*4882a593Smuzhiyun rule_header = (struct _rule_hw *)(ctrl + 1);
4400*4882a593Smuzhiyun header_id = map_hw_to_sw_id(be16_to_cpu(rule_header->id));
4401*4882a593Smuzhiyun
4402*4882a593Smuzhiyun if (header_id == MLX4_NET_TRANS_RULE_ID_ETH)
4403*4882a593Smuzhiyun mlx4_handle_eth_header_mcast_prio(ctrl, rule_header);
4404*4882a593Smuzhiyun
4405*4882a593Smuzhiyun switch (header_id) {
4406*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_ETH:
4407*4882a593Smuzhiyun if (validate_eth_header_mac(slave, rule_header, rlist)) {
4408*4882a593Smuzhiyun err = -EINVAL;
4409*4882a593Smuzhiyun goto err_put_qp;
4410*4882a593Smuzhiyun }
4411*4882a593Smuzhiyun break;
4412*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_IB:
4413*4882a593Smuzhiyun break;
4414*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_IPV4:
4415*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_TCP:
4416*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_UDP:
4417*4882a593Smuzhiyun pr_warn("Can't attach FS rule without L2 headers, adding L2 header\n");
4418*4882a593Smuzhiyun if (add_eth_header(dev, slave, inbox, rlist, header_id)) {
4419*4882a593Smuzhiyun err = -EINVAL;
4420*4882a593Smuzhiyun goto err_put_qp;
4421*4882a593Smuzhiyun }
4422*4882a593Smuzhiyun vhcr->in_modifier +=
4423*4882a593Smuzhiyun sizeof(struct mlx4_net_trans_rule_hw_eth) >> 2;
4424*4882a593Smuzhiyun break;
4425*4882a593Smuzhiyun default:
4426*4882a593Smuzhiyun pr_err("Corrupted mailbox\n");
4427*4882a593Smuzhiyun err = -EINVAL;
4428*4882a593Smuzhiyun goto err_put_qp;
4429*4882a593Smuzhiyun }
4430*4882a593Smuzhiyun
4431*4882a593Smuzhiyun err = mlx4_cmd_imm(dev, inbox->dma, &vhcr->out_param,
4432*4882a593Smuzhiyun vhcr->in_modifier, 0,
4433*4882a593Smuzhiyun MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
4434*4882a593Smuzhiyun MLX4_CMD_NATIVE);
4435*4882a593Smuzhiyun if (err)
4436*4882a593Smuzhiyun goto err_put_qp;
4437*4882a593Smuzhiyun
4438*4882a593Smuzhiyun
4439*4882a593Smuzhiyun err = add_res_range(dev, slave, vhcr->out_param, 1, RES_FS_RULE, qpn);
4440*4882a593Smuzhiyun if (err) {
4441*4882a593Smuzhiyun mlx4_err(dev, "Fail to add flow steering resources\n");
4442*4882a593Smuzhiyun goto err_detach;
4443*4882a593Smuzhiyun }
4444*4882a593Smuzhiyun
4445*4882a593Smuzhiyun err = get_res(dev, slave, vhcr->out_param, RES_FS_RULE, &rrule);
4446*4882a593Smuzhiyun if (err)
4447*4882a593Smuzhiyun goto err_detach;
4448*4882a593Smuzhiyun
4449*4882a593Smuzhiyun mbox_size = qp_attach_mbox_size(inbox->buf);
4450*4882a593Smuzhiyun rrule->mirr_mbox = kmalloc(mbox_size, GFP_KERNEL);
4451*4882a593Smuzhiyun if (!rrule->mirr_mbox) {
4452*4882a593Smuzhiyun err = -ENOMEM;
4453*4882a593Smuzhiyun goto err_put_rule;
4454*4882a593Smuzhiyun }
4455*4882a593Smuzhiyun rrule->mirr_mbox_size = mbox_size;
4456*4882a593Smuzhiyun rrule->mirr_rule_id = 0;
4457*4882a593Smuzhiyun memcpy(rrule->mirr_mbox, inbox->buf, mbox_size);
4458*4882a593Smuzhiyun
4459*4882a593Smuzhiyun /* set different port */
4460*4882a593Smuzhiyun ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)rrule->mirr_mbox;
4461*4882a593Smuzhiyun if (ctrl->port == 1)
4462*4882a593Smuzhiyun ctrl->port = 2;
4463*4882a593Smuzhiyun else
4464*4882a593Smuzhiyun ctrl->port = 1;
4465*4882a593Smuzhiyun
4466*4882a593Smuzhiyun if (mlx4_is_bonded(dev))
4467*4882a593Smuzhiyun mlx4_do_mirror_rule(dev, rrule);
4468*4882a593Smuzhiyun
4469*4882a593Smuzhiyun atomic_inc(&rqp->ref_count);
4470*4882a593Smuzhiyun
4471*4882a593Smuzhiyun err_put_rule:
4472*4882a593Smuzhiyun put_res(dev, slave, vhcr->out_param, RES_FS_RULE);
4473*4882a593Smuzhiyun err_detach:
4474*4882a593Smuzhiyun /* detach rule on error */
4475*4882a593Smuzhiyun if (err)
4476*4882a593Smuzhiyun mlx4_cmd(dev, vhcr->out_param, 0, 0,
4477*4882a593Smuzhiyun MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
4478*4882a593Smuzhiyun MLX4_CMD_NATIVE);
4479*4882a593Smuzhiyun err_put_qp:
4480*4882a593Smuzhiyun put_res(dev, slave, qpn, RES_QP);
4481*4882a593Smuzhiyun return err;
4482*4882a593Smuzhiyun }
4483*4882a593Smuzhiyun
mlx4_undo_mirror_rule(struct mlx4_dev * dev,struct res_fs_rule * fs_rule)4484*4882a593Smuzhiyun static int mlx4_undo_mirror_rule(struct mlx4_dev *dev, struct res_fs_rule *fs_rule)
4485*4882a593Smuzhiyun {
4486*4882a593Smuzhiyun int err;
4487*4882a593Smuzhiyun
4488*4882a593Smuzhiyun err = rem_res_range(dev, fs_rule->com.owner, fs_rule->com.res_id, 1, RES_FS_RULE, 0);
4489*4882a593Smuzhiyun if (err) {
4490*4882a593Smuzhiyun mlx4_err(dev, "Fail to remove flow steering resources\n");
4491*4882a593Smuzhiyun return err;
4492*4882a593Smuzhiyun }
4493*4882a593Smuzhiyun
4494*4882a593Smuzhiyun mlx4_cmd(dev, fs_rule->com.res_id, 0, 0, MLX4_QP_FLOW_STEERING_DETACH,
4495*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
4496*4882a593Smuzhiyun return 0;
4497*4882a593Smuzhiyun }
4498*4882a593Smuzhiyun
mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)4499*4882a593Smuzhiyun int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
4500*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
4501*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
4502*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
4503*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
4504*4882a593Smuzhiyun {
4505*4882a593Smuzhiyun int err;
4506*4882a593Smuzhiyun struct res_qp *rqp;
4507*4882a593Smuzhiyun struct res_fs_rule *rrule;
4508*4882a593Smuzhiyun u64 mirr_reg_id;
4509*4882a593Smuzhiyun int qpn;
4510*4882a593Smuzhiyun
4511*4882a593Smuzhiyun if (dev->caps.steering_mode !=
4512*4882a593Smuzhiyun MLX4_STEERING_MODE_DEVICE_MANAGED)
4513*4882a593Smuzhiyun return -EOPNOTSUPP;
4514*4882a593Smuzhiyun
4515*4882a593Smuzhiyun err = get_res(dev, slave, vhcr->in_param, RES_FS_RULE, &rrule);
4516*4882a593Smuzhiyun if (err)
4517*4882a593Smuzhiyun return err;
4518*4882a593Smuzhiyun
4519*4882a593Smuzhiyun if (!rrule->mirr_mbox) {
4520*4882a593Smuzhiyun mlx4_err(dev, "Mirror rules cannot be removed explicitly\n");
4521*4882a593Smuzhiyun put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
4522*4882a593Smuzhiyun return -EINVAL;
4523*4882a593Smuzhiyun }
4524*4882a593Smuzhiyun mirr_reg_id = rrule->mirr_rule_id;
4525*4882a593Smuzhiyun kfree(rrule->mirr_mbox);
4526*4882a593Smuzhiyun qpn = rrule->qpn;
4527*4882a593Smuzhiyun
4528*4882a593Smuzhiyun /* Release the rule form busy state before removal */
4529*4882a593Smuzhiyun put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
4530*4882a593Smuzhiyun err = get_res(dev, slave, qpn, RES_QP, &rqp);
4531*4882a593Smuzhiyun if (err)
4532*4882a593Smuzhiyun return err;
4533*4882a593Smuzhiyun
4534*4882a593Smuzhiyun if (mirr_reg_id && mlx4_is_bonded(dev)) {
4535*4882a593Smuzhiyun err = get_res(dev, slave, mirr_reg_id, RES_FS_RULE, &rrule);
4536*4882a593Smuzhiyun if (err) {
4537*4882a593Smuzhiyun mlx4_err(dev, "Fail to get resource of mirror rule\n");
4538*4882a593Smuzhiyun } else {
4539*4882a593Smuzhiyun put_res(dev, slave, mirr_reg_id, RES_FS_RULE);
4540*4882a593Smuzhiyun mlx4_undo_mirror_rule(dev, rrule);
4541*4882a593Smuzhiyun }
4542*4882a593Smuzhiyun }
4543*4882a593Smuzhiyun err = rem_res_range(dev, slave, vhcr->in_param, 1, RES_FS_RULE, 0);
4544*4882a593Smuzhiyun if (err) {
4545*4882a593Smuzhiyun mlx4_err(dev, "Fail to remove flow steering resources\n");
4546*4882a593Smuzhiyun goto out;
4547*4882a593Smuzhiyun }
4548*4882a593Smuzhiyun
4549*4882a593Smuzhiyun err = mlx4_cmd(dev, vhcr->in_param, 0, 0,
4550*4882a593Smuzhiyun MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
4551*4882a593Smuzhiyun MLX4_CMD_NATIVE);
4552*4882a593Smuzhiyun if (!err)
4553*4882a593Smuzhiyun atomic_dec(&rqp->ref_count);
4554*4882a593Smuzhiyun out:
4555*4882a593Smuzhiyun put_res(dev, slave, qpn, RES_QP);
4556*4882a593Smuzhiyun return err;
4557*4882a593Smuzhiyun }
4558*4882a593Smuzhiyun
4559*4882a593Smuzhiyun enum {
4560*4882a593Smuzhiyun BUSY_MAX_RETRIES = 10
4561*4882a593Smuzhiyun };
4562*4882a593Smuzhiyun
mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)4563*4882a593Smuzhiyun int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
4564*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
4565*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
4566*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
4567*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
4568*4882a593Smuzhiyun {
4569*4882a593Smuzhiyun int err;
4570*4882a593Smuzhiyun int index = vhcr->in_modifier & 0xffff;
4571*4882a593Smuzhiyun
4572*4882a593Smuzhiyun err = get_res(dev, slave, index, RES_COUNTER, NULL);
4573*4882a593Smuzhiyun if (err)
4574*4882a593Smuzhiyun return err;
4575*4882a593Smuzhiyun
4576*4882a593Smuzhiyun err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
4577*4882a593Smuzhiyun put_res(dev, slave, index, RES_COUNTER);
4578*4882a593Smuzhiyun return err;
4579*4882a593Smuzhiyun }
4580*4882a593Smuzhiyun
detach_qp(struct mlx4_dev * dev,int slave,struct res_qp * rqp)4581*4882a593Smuzhiyun static void detach_qp(struct mlx4_dev *dev, int slave, struct res_qp *rqp)
4582*4882a593Smuzhiyun {
4583*4882a593Smuzhiyun struct res_gid *rgid;
4584*4882a593Smuzhiyun struct res_gid *tmp;
4585*4882a593Smuzhiyun struct mlx4_qp qp; /* dummy for calling attach/detach */
4586*4882a593Smuzhiyun
4587*4882a593Smuzhiyun list_for_each_entry_safe(rgid, tmp, &rqp->mcg_list, list) {
4588*4882a593Smuzhiyun switch (dev->caps.steering_mode) {
4589*4882a593Smuzhiyun case MLX4_STEERING_MODE_DEVICE_MANAGED:
4590*4882a593Smuzhiyun mlx4_flow_detach(dev, rgid->reg_id);
4591*4882a593Smuzhiyun break;
4592*4882a593Smuzhiyun case MLX4_STEERING_MODE_B0:
4593*4882a593Smuzhiyun qp.qpn = rqp->local_qpn;
4594*4882a593Smuzhiyun (void) mlx4_qp_detach_common(dev, &qp, rgid->gid,
4595*4882a593Smuzhiyun rgid->prot, rgid->steer);
4596*4882a593Smuzhiyun break;
4597*4882a593Smuzhiyun }
4598*4882a593Smuzhiyun list_del(&rgid->list);
4599*4882a593Smuzhiyun kfree(rgid);
4600*4882a593Smuzhiyun }
4601*4882a593Smuzhiyun }
4602*4882a593Smuzhiyun
_move_all_busy(struct mlx4_dev * dev,int slave,enum mlx4_resource type,int print)4603*4882a593Smuzhiyun static int _move_all_busy(struct mlx4_dev *dev, int slave,
4604*4882a593Smuzhiyun enum mlx4_resource type, int print)
4605*4882a593Smuzhiyun {
4606*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
4607*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker =
4608*4882a593Smuzhiyun &priv->mfunc.master.res_tracker;
4609*4882a593Smuzhiyun struct list_head *rlist = &tracker->slave_list[slave].res_list[type];
4610*4882a593Smuzhiyun struct res_common *r;
4611*4882a593Smuzhiyun struct res_common *tmp;
4612*4882a593Smuzhiyun int busy;
4613*4882a593Smuzhiyun
4614*4882a593Smuzhiyun busy = 0;
4615*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4616*4882a593Smuzhiyun list_for_each_entry_safe(r, tmp, rlist, list) {
4617*4882a593Smuzhiyun if (r->owner == slave) {
4618*4882a593Smuzhiyun if (!r->removing) {
4619*4882a593Smuzhiyun if (r->state == RES_ANY_BUSY) {
4620*4882a593Smuzhiyun if (print)
4621*4882a593Smuzhiyun mlx4_dbg(dev,
4622*4882a593Smuzhiyun "%s id 0x%llx is busy\n",
4623*4882a593Smuzhiyun resource_str(type),
4624*4882a593Smuzhiyun r->res_id);
4625*4882a593Smuzhiyun ++busy;
4626*4882a593Smuzhiyun } else {
4627*4882a593Smuzhiyun r->from_state = r->state;
4628*4882a593Smuzhiyun r->state = RES_ANY_BUSY;
4629*4882a593Smuzhiyun r->removing = 1;
4630*4882a593Smuzhiyun }
4631*4882a593Smuzhiyun }
4632*4882a593Smuzhiyun }
4633*4882a593Smuzhiyun }
4634*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4635*4882a593Smuzhiyun
4636*4882a593Smuzhiyun return busy;
4637*4882a593Smuzhiyun }
4638*4882a593Smuzhiyun
move_all_busy(struct mlx4_dev * dev,int slave,enum mlx4_resource type)4639*4882a593Smuzhiyun static int move_all_busy(struct mlx4_dev *dev, int slave,
4640*4882a593Smuzhiyun enum mlx4_resource type)
4641*4882a593Smuzhiyun {
4642*4882a593Smuzhiyun unsigned long begin;
4643*4882a593Smuzhiyun int busy;
4644*4882a593Smuzhiyun
4645*4882a593Smuzhiyun begin = jiffies;
4646*4882a593Smuzhiyun do {
4647*4882a593Smuzhiyun busy = _move_all_busy(dev, slave, type, 0);
4648*4882a593Smuzhiyun if (time_after(jiffies, begin + 5 * HZ))
4649*4882a593Smuzhiyun break;
4650*4882a593Smuzhiyun if (busy)
4651*4882a593Smuzhiyun cond_resched();
4652*4882a593Smuzhiyun } while (busy);
4653*4882a593Smuzhiyun
4654*4882a593Smuzhiyun if (busy)
4655*4882a593Smuzhiyun busy = _move_all_busy(dev, slave, type, 1);
4656*4882a593Smuzhiyun
4657*4882a593Smuzhiyun return busy;
4658*4882a593Smuzhiyun }
rem_slave_qps(struct mlx4_dev * dev,int slave)4659*4882a593Smuzhiyun static void rem_slave_qps(struct mlx4_dev *dev, int slave)
4660*4882a593Smuzhiyun {
4661*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
4662*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
4663*4882a593Smuzhiyun struct list_head *qp_list =
4664*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_QP];
4665*4882a593Smuzhiyun struct res_qp *qp;
4666*4882a593Smuzhiyun struct res_qp *tmp;
4667*4882a593Smuzhiyun int state;
4668*4882a593Smuzhiyun u64 in_param;
4669*4882a593Smuzhiyun int qpn;
4670*4882a593Smuzhiyun int err;
4671*4882a593Smuzhiyun
4672*4882a593Smuzhiyun err = move_all_busy(dev, slave, RES_QP);
4673*4882a593Smuzhiyun if (err)
4674*4882a593Smuzhiyun mlx4_warn(dev, "rem_slave_qps: Could not move all qps to busy for slave %d\n",
4675*4882a593Smuzhiyun slave);
4676*4882a593Smuzhiyun
4677*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4678*4882a593Smuzhiyun list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
4679*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4680*4882a593Smuzhiyun if (qp->com.owner == slave) {
4681*4882a593Smuzhiyun qpn = qp->com.res_id;
4682*4882a593Smuzhiyun detach_qp(dev, slave, qp);
4683*4882a593Smuzhiyun state = qp->com.from_state;
4684*4882a593Smuzhiyun while (state != 0) {
4685*4882a593Smuzhiyun switch (state) {
4686*4882a593Smuzhiyun case RES_QP_RESERVED:
4687*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4688*4882a593Smuzhiyun rb_erase(&qp->com.node,
4689*4882a593Smuzhiyun &tracker->res_tree[RES_QP]);
4690*4882a593Smuzhiyun list_del(&qp->com.list);
4691*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4692*4882a593Smuzhiyun if (!valid_reserved(dev, slave, qpn)) {
4693*4882a593Smuzhiyun __mlx4_qp_release_range(dev, qpn, 1);
4694*4882a593Smuzhiyun mlx4_release_resource(dev, slave,
4695*4882a593Smuzhiyun RES_QP, 1, 0);
4696*4882a593Smuzhiyun }
4697*4882a593Smuzhiyun kfree(qp);
4698*4882a593Smuzhiyun state = 0;
4699*4882a593Smuzhiyun break;
4700*4882a593Smuzhiyun case RES_QP_MAPPED:
4701*4882a593Smuzhiyun if (!valid_reserved(dev, slave, qpn))
4702*4882a593Smuzhiyun __mlx4_qp_free_icm(dev, qpn);
4703*4882a593Smuzhiyun state = RES_QP_RESERVED;
4704*4882a593Smuzhiyun break;
4705*4882a593Smuzhiyun case RES_QP_HW:
4706*4882a593Smuzhiyun in_param = slave;
4707*4882a593Smuzhiyun err = mlx4_cmd(dev, in_param,
4708*4882a593Smuzhiyun qp->local_qpn, 2,
4709*4882a593Smuzhiyun MLX4_CMD_2RST_QP,
4710*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A,
4711*4882a593Smuzhiyun MLX4_CMD_NATIVE);
4712*4882a593Smuzhiyun if (err)
4713*4882a593Smuzhiyun mlx4_dbg(dev, "rem_slave_qps: failed to move slave %d qpn %d to reset\n",
4714*4882a593Smuzhiyun slave, qp->local_qpn);
4715*4882a593Smuzhiyun atomic_dec(&qp->rcq->ref_count);
4716*4882a593Smuzhiyun atomic_dec(&qp->scq->ref_count);
4717*4882a593Smuzhiyun atomic_dec(&qp->mtt->ref_count);
4718*4882a593Smuzhiyun if (qp->srq)
4719*4882a593Smuzhiyun atomic_dec(&qp->srq->ref_count);
4720*4882a593Smuzhiyun state = RES_QP_MAPPED;
4721*4882a593Smuzhiyun break;
4722*4882a593Smuzhiyun default:
4723*4882a593Smuzhiyun state = 0;
4724*4882a593Smuzhiyun }
4725*4882a593Smuzhiyun }
4726*4882a593Smuzhiyun }
4727*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4728*4882a593Smuzhiyun }
4729*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4730*4882a593Smuzhiyun }
4731*4882a593Smuzhiyun
rem_slave_srqs(struct mlx4_dev * dev,int slave)4732*4882a593Smuzhiyun static void rem_slave_srqs(struct mlx4_dev *dev, int slave)
4733*4882a593Smuzhiyun {
4734*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
4735*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
4736*4882a593Smuzhiyun struct list_head *srq_list =
4737*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_SRQ];
4738*4882a593Smuzhiyun struct res_srq *srq;
4739*4882a593Smuzhiyun struct res_srq *tmp;
4740*4882a593Smuzhiyun int state;
4741*4882a593Smuzhiyun u64 in_param;
4742*4882a593Smuzhiyun int srqn;
4743*4882a593Smuzhiyun int err;
4744*4882a593Smuzhiyun
4745*4882a593Smuzhiyun err = move_all_busy(dev, slave, RES_SRQ);
4746*4882a593Smuzhiyun if (err)
4747*4882a593Smuzhiyun mlx4_warn(dev, "rem_slave_srqs: Could not move all srqs - too busy for slave %d\n",
4748*4882a593Smuzhiyun slave);
4749*4882a593Smuzhiyun
4750*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4751*4882a593Smuzhiyun list_for_each_entry_safe(srq, tmp, srq_list, com.list) {
4752*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4753*4882a593Smuzhiyun if (srq->com.owner == slave) {
4754*4882a593Smuzhiyun srqn = srq->com.res_id;
4755*4882a593Smuzhiyun state = srq->com.from_state;
4756*4882a593Smuzhiyun while (state != 0) {
4757*4882a593Smuzhiyun switch (state) {
4758*4882a593Smuzhiyun case RES_SRQ_ALLOCATED:
4759*4882a593Smuzhiyun __mlx4_srq_free_icm(dev, srqn);
4760*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4761*4882a593Smuzhiyun rb_erase(&srq->com.node,
4762*4882a593Smuzhiyun &tracker->res_tree[RES_SRQ]);
4763*4882a593Smuzhiyun list_del(&srq->com.list);
4764*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4765*4882a593Smuzhiyun mlx4_release_resource(dev, slave,
4766*4882a593Smuzhiyun RES_SRQ, 1, 0);
4767*4882a593Smuzhiyun kfree(srq);
4768*4882a593Smuzhiyun state = 0;
4769*4882a593Smuzhiyun break;
4770*4882a593Smuzhiyun
4771*4882a593Smuzhiyun case RES_SRQ_HW:
4772*4882a593Smuzhiyun in_param = slave;
4773*4882a593Smuzhiyun err = mlx4_cmd(dev, in_param, srqn, 1,
4774*4882a593Smuzhiyun MLX4_CMD_HW2SW_SRQ,
4775*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A,
4776*4882a593Smuzhiyun MLX4_CMD_NATIVE);
4777*4882a593Smuzhiyun if (err)
4778*4882a593Smuzhiyun mlx4_dbg(dev, "rem_slave_srqs: failed to move slave %d srq %d to SW ownership\n",
4779*4882a593Smuzhiyun slave, srqn);
4780*4882a593Smuzhiyun
4781*4882a593Smuzhiyun atomic_dec(&srq->mtt->ref_count);
4782*4882a593Smuzhiyun if (srq->cq)
4783*4882a593Smuzhiyun atomic_dec(&srq->cq->ref_count);
4784*4882a593Smuzhiyun state = RES_SRQ_ALLOCATED;
4785*4882a593Smuzhiyun break;
4786*4882a593Smuzhiyun
4787*4882a593Smuzhiyun default:
4788*4882a593Smuzhiyun state = 0;
4789*4882a593Smuzhiyun }
4790*4882a593Smuzhiyun }
4791*4882a593Smuzhiyun }
4792*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4793*4882a593Smuzhiyun }
4794*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4795*4882a593Smuzhiyun }
4796*4882a593Smuzhiyun
rem_slave_cqs(struct mlx4_dev * dev,int slave)4797*4882a593Smuzhiyun static void rem_slave_cqs(struct mlx4_dev *dev, int slave)
4798*4882a593Smuzhiyun {
4799*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
4800*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
4801*4882a593Smuzhiyun struct list_head *cq_list =
4802*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_CQ];
4803*4882a593Smuzhiyun struct res_cq *cq;
4804*4882a593Smuzhiyun struct res_cq *tmp;
4805*4882a593Smuzhiyun int state;
4806*4882a593Smuzhiyun u64 in_param;
4807*4882a593Smuzhiyun int cqn;
4808*4882a593Smuzhiyun int err;
4809*4882a593Smuzhiyun
4810*4882a593Smuzhiyun err = move_all_busy(dev, slave, RES_CQ);
4811*4882a593Smuzhiyun if (err)
4812*4882a593Smuzhiyun mlx4_warn(dev, "rem_slave_cqs: Could not move all cqs - too busy for slave %d\n",
4813*4882a593Smuzhiyun slave);
4814*4882a593Smuzhiyun
4815*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4816*4882a593Smuzhiyun list_for_each_entry_safe(cq, tmp, cq_list, com.list) {
4817*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4818*4882a593Smuzhiyun if (cq->com.owner == slave && !atomic_read(&cq->ref_count)) {
4819*4882a593Smuzhiyun cqn = cq->com.res_id;
4820*4882a593Smuzhiyun state = cq->com.from_state;
4821*4882a593Smuzhiyun while (state != 0) {
4822*4882a593Smuzhiyun switch (state) {
4823*4882a593Smuzhiyun case RES_CQ_ALLOCATED:
4824*4882a593Smuzhiyun __mlx4_cq_free_icm(dev, cqn);
4825*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4826*4882a593Smuzhiyun rb_erase(&cq->com.node,
4827*4882a593Smuzhiyun &tracker->res_tree[RES_CQ]);
4828*4882a593Smuzhiyun list_del(&cq->com.list);
4829*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4830*4882a593Smuzhiyun mlx4_release_resource(dev, slave,
4831*4882a593Smuzhiyun RES_CQ, 1, 0);
4832*4882a593Smuzhiyun kfree(cq);
4833*4882a593Smuzhiyun state = 0;
4834*4882a593Smuzhiyun break;
4835*4882a593Smuzhiyun
4836*4882a593Smuzhiyun case RES_CQ_HW:
4837*4882a593Smuzhiyun in_param = slave;
4838*4882a593Smuzhiyun err = mlx4_cmd(dev, in_param, cqn, 1,
4839*4882a593Smuzhiyun MLX4_CMD_HW2SW_CQ,
4840*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A,
4841*4882a593Smuzhiyun MLX4_CMD_NATIVE);
4842*4882a593Smuzhiyun if (err)
4843*4882a593Smuzhiyun mlx4_dbg(dev, "rem_slave_cqs: failed to move slave %d cq %d to SW ownership\n",
4844*4882a593Smuzhiyun slave, cqn);
4845*4882a593Smuzhiyun atomic_dec(&cq->mtt->ref_count);
4846*4882a593Smuzhiyun state = RES_CQ_ALLOCATED;
4847*4882a593Smuzhiyun break;
4848*4882a593Smuzhiyun
4849*4882a593Smuzhiyun default:
4850*4882a593Smuzhiyun state = 0;
4851*4882a593Smuzhiyun }
4852*4882a593Smuzhiyun }
4853*4882a593Smuzhiyun }
4854*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4855*4882a593Smuzhiyun }
4856*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4857*4882a593Smuzhiyun }
4858*4882a593Smuzhiyun
rem_slave_mrs(struct mlx4_dev * dev,int slave)4859*4882a593Smuzhiyun static void rem_slave_mrs(struct mlx4_dev *dev, int slave)
4860*4882a593Smuzhiyun {
4861*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
4862*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
4863*4882a593Smuzhiyun struct list_head *mpt_list =
4864*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_MPT];
4865*4882a593Smuzhiyun struct res_mpt *mpt;
4866*4882a593Smuzhiyun struct res_mpt *tmp;
4867*4882a593Smuzhiyun int state;
4868*4882a593Smuzhiyun u64 in_param;
4869*4882a593Smuzhiyun int mptn;
4870*4882a593Smuzhiyun int err;
4871*4882a593Smuzhiyun
4872*4882a593Smuzhiyun err = move_all_busy(dev, slave, RES_MPT);
4873*4882a593Smuzhiyun if (err)
4874*4882a593Smuzhiyun mlx4_warn(dev, "rem_slave_mrs: Could not move all mpts - too busy for slave %d\n",
4875*4882a593Smuzhiyun slave);
4876*4882a593Smuzhiyun
4877*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4878*4882a593Smuzhiyun list_for_each_entry_safe(mpt, tmp, mpt_list, com.list) {
4879*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4880*4882a593Smuzhiyun if (mpt->com.owner == slave) {
4881*4882a593Smuzhiyun mptn = mpt->com.res_id;
4882*4882a593Smuzhiyun state = mpt->com.from_state;
4883*4882a593Smuzhiyun while (state != 0) {
4884*4882a593Smuzhiyun switch (state) {
4885*4882a593Smuzhiyun case RES_MPT_RESERVED:
4886*4882a593Smuzhiyun __mlx4_mpt_release(dev, mpt->key);
4887*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4888*4882a593Smuzhiyun rb_erase(&mpt->com.node,
4889*4882a593Smuzhiyun &tracker->res_tree[RES_MPT]);
4890*4882a593Smuzhiyun list_del(&mpt->com.list);
4891*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4892*4882a593Smuzhiyun mlx4_release_resource(dev, slave,
4893*4882a593Smuzhiyun RES_MPT, 1, 0);
4894*4882a593Smuzhiyun kfree(mpt);
4895*4882a593Smuzhiyun state = 0;
4896*4882a593Smuzhiyun break;
4897*4882a593Smuzhiyun
4898*4882a593Smuzhiyun case RES_MPT_MAPPED:
4899*4882a593Smuzhiyun __mlx4_mpt_free_icm(dev, mpt->key);
4900*4882a593Smuzhiyun state = RES_MPT_RESERVED;
4901*4882a593Smuzhiyun break;
4902*4882a593Smuzhiyun
4903*4882a593Smuzhiyun case RES_MPT_HW:
4904*4882a593Smuzhiyun in_param = slave;
4905*4882a593Smuzhiyun err = mlx4_cmd(dev, in_param, mptn, 0,
4906*4882a593Smuzhiyun MLX4_CMD_HW2SW_MPT,
4907*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A,
4908*4882a593Smuzhiyun MLX4_CMD_NATIVE);
4909*4882a593Smuzhiyun if (err)
4910*4882a593Smuzhiyun mlx4_dbg(dev, "rem_slave_mrs: failed to move slave %d mpt %d to SW ownership\n",
4911*4882a593Smuzhiyun slave, mptn);
4912*4882a593Smuzhiyun if (mpt->mtt)
4913*4882a593Smuzhiyun atomic_dec(&mpt->mtt->ref_count);
4914*4882a593Smuzhiyun state = RES_MPT_MAPPED;
4915*4882a593Smuzhiyun break;
4916*4882a593Smuzhiyun default:
4917*4882a593Smuzhiyun state = 0;
4918*4882a593Smuzhiyun }
4919*4882a593Smuzhiyun }
4920*4882a593Smuzhiyun }
4921*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4922*4882a593Smuzhiyun }
4923*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4924*4882a593Smuzhiyun }
4925*4882a593Smuzhiyun
rem_slave_mtts(struct mlx4_dev * dev,int slave)4926*4882a593Smuzhiyun static void rem_slave_mtts(struct mlx4_dev *dev, int slave)
4927*4882a593Smuzhiyun {
4928*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
4929*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker =
4930*4882a593Smuzhiyun &priv->mfunc.master.res_tracker;
4931*4882a593Smuzhiyun struct list_head *mtt_list =
4932*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_MTT];
4933*4882a593Smuzhiyun struct res_mtt *mtt;
4934*4882a593Smuzhiyun struct res_mtt *tmp;
4935*4882a593Smuzhiyun int state;
4936*4882a593Smuzhiyun int base;
4937*4882a593Smuzhiyun int err;
4938*4882a593Smuzhiyun
4939*4882a593Smuzhiyun err = move_all_busy(dev, slave, RES_MTT);
4940*4882a593Smuzhiyun if (err)
4941*4882a593Smuzhiyun mlx4_warn(dev, "rem_slave_mtts: Could not move all mtts - too busy for slave %d\n",
4942*4882a593Smuzhiyun slave);
4943*4882a593Smuzhiyun
4944*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4945*4882a593Smuzhiyun list_for_each_entry_safe(mtt, tmp, mtt_list, com.list) {
4946*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4947*4882a593Smuzhiyun if (mtt->com.owner == slave) {
4948*4882a593Smuzhiyun base = mtt->com.res_id;
4949*4882a593Smuzhiyun state = mtt->com.from_state;
4950*4882a593Smuzhiyun while (state != 0) {
4951*4882a593Smuzhiyun switch (state) {
4952*4882a593Smuzhiyun case RES_MTT_ALLOCATED:
4953*4882a593Smuzhiyun __mlx4_free_mtt_range(dev, base,
4954*4882a593Smuzhiyun mtt->order);
4955*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4956*4882a593Smuzhiyun rb_erase(&mtt->com.node,
4957*4882a593Smuzhiyun &tracker->res_tree[RES_MTT]);
4958*4882a593Smuzhiyun list_del(&mtt->com.list);
4959*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4960*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_MTT,
4961*4882a593Smuzhiyun 1 << mtt->order, 0);
4962*4882a593Smuzhiyun kfree(mtt);
4963*4882a593Smuzhiyun state = 0;
4964*4882a593Smuzhiyun break;
4965*4882a593Smuzhiyun
4966*4882a593Smuzhiyun default:
4967*4882a593Smuzhiyun state = 0;
4968*4882a593Smuzhiyun }
4969*4882a593Smuzhiyun }
4970*4882a593Smuzhiyun }
4971*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
4972*4882a593Smuzhiyun }
4973*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
4974*4882a593Smuzhiyun }
4975*4882a593Smuzhiyun
mlx4_do_mirror_rule(struct mlx4_dev * dev,struct res_fs_rule * fs_rule)4976*4882a593Smuzhiyun static int mlx4_do_mirror_rule(struct mlx4_dev *dev, struct res_fs_rule *fs_rule)
4977*4882a593Smuzhiyun {
4978*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
4979*4882a593Smuzhiyun int err;
4980*4882a593Smuzhiyun struct res_fs_rule *mirr_rule;
4981*4882a593Smuzhiyun u64 reg_id;
4982*4882a593Smuzhiyun
4983*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
4984*4882a593Smuzhiyun if (IS_ERR(mailbox))
4985*4882a593Smuzhiyun return PTR_ERR(mailbox);
4986*4882a593Smuzhiyun
4987*4882a593Smuzhiyun if (!fs_rule->mirr_mbox) {
4988*4882a593Smuzhiyun mlx4_err(dev, "rule mirroring mailbox is null\n");
4989*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
4990*4882a593Smuzhiyun return -EINVAL;
4991*4882a593Smuzhiyun }
4992*4882a593Smuzhiyun memcpy(mailbox->buf, fs_rule->mirr_mbox, fs_rule->mirr_mbox_size);
4993*4882a593Smuzhiyun err = mlx4_cmd_imm(dev, mailbox->dma, ®_id, fs_rule->mirr_mbox_size >> 2, 0,
4994*4882a593Smuzhiyun MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
4995*4882a593Smuzhiyun MLX4_CMD_NATIVE);
4996*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
4997*4882a593Smuzhiyun
4998*4882a593Smuzhiyun if (err)
4999*4882a593Smuzhiyun goto err;
5000*4882a593Smuzhiyun
5001*4882a593Smuzhiyun err = add_res_range(dev, fs_rule->com.owner, reg_id, 1, RES_FS_RULE, fs_rule->qpn);
5002*4882a593Smuzhiyun if (err)
5003*4882a593Smuzhiyun goto err_detach;
5004*4882a593Smuzhiyun
5005*4882a593Smuzhiyun err = get_res(dev, fs_rule->com.owner, reg_id, RES_FS_RULE, &mirr_rule);
5006*4882a593Smuzhiyun if (err)
5007*4882a593Smuzhiyun goto err_rem;
5008*4882a593Smuzhiyun
5009*4882a593Smuzhiyun fs_rule->mirr_rule_id = reg_id;
5010*4882a593Smuzhiyun mirr_rule->mirr_rule_id = 0;
5011*4882a593Smuzhiyun mirr_rule->mirr_mbox_size = 0;
5012*4882a593Smuzhiyun mirr_rule->mirr_mbox = NULL;
5013*4882a593Smuzhiyun put_res(dev, fs_rule->com.owner, reg_id, RES_FS_RULE);
5014*4882a593Smuzhiyun
5015*4882a593Smuzhiyun return 0;
5016*4882a593Smuzhiyun err_rem:
5017*4882a593Smuzhiyun rem_res_range(dev, fs_rule->com.owner, reg_id, 1, RES_FS_RULE, 0);
5018*4882a593Smuzhiyun err_detach:
5019*4882a593Smuzhiyun mlx4_cmd(dev, reg_id, 0, 0, MLX4_QP_FLOW_STEERING_DETACH,
5020*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
5021*4882a593Smuzhiyun err:
5022*4882a593Smuzhiyun return err;
5023*4882a593Smuzhiyun }
5024*4882a593Smuzhiyun
mlx4_mirror_fs_rules(struct mlx4_dev * dev,bool bond)5025*4882a593Smuzhiyun static int mlx4_mirror_fs_rules(struct mlx4_dev *dev, bool bond)
5026*4882a593Smuzhiyun {
5027*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
5028*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker =
5029*4882a593Smuzhiyun &priv->mfunc.master.res_tracker;
5030*4882a593Smuzhiyun struct rb_root *root = &tracker->res_tree[RES_FS_RULE];
5031*4882a593Smuzhiyun struct rb_node *p;
5032*4882a593Smuzhiyun struct res_fs_rule *fs_rule;
5033*4882a593Smuzhiyun int err = 0;
5034*4882a593Smuzhiyun LIST_HEAD(mirr_list);
5035*4882a593Smuzhiyun
5036*4882a593Smuzhiyun for (p = rb_first(root); p; p = rb_next(p)) {
5037*4882a593Smuzhiyun fs_rule = rb_entry(p, struct res_fs_rule, com.node);
5038*4882a593Smuzhiyun if ((bond && fs_rule->mirr_mbox_size) ||
5039*4882a593Smuzhiyun (!bond && !fs_rule->mirr_mbox_size))
5040*4882a593Smuzhiyun list_add_tail(&fs_rule->mirr_list, &mirr_list);
5041*4882a593Smuzhiyun }
5042*4882a593Smuzhiyun
5043*4882a593Smuzhiyun list_for_each_entry(fs_rule, &mirr_list, mirr_list) {
5044*4882a593Smuzhiyun if (bond)
5045*4882a593Smuzhiyun err += mlx4_do_mirror_rule(dev, fs_rule);
5046*4882a593Smuzhiyun else
5047*4882a593Smuzhiyun err += mlx4_undo_mirror_rule(dev, fs_rule);
5048*4882a593Smuzhiyun }
5049*4882a593Smuzhiyun return err;
5050*4882a593Smuzhiyun }
5051*4882a593Smuzhiyun
mlx4_bond_fs_rules(struct mlx4_dev * dev)5052*4882a593Smuzhiyun int mlx4_bond_fs_rules(struct mlx4_dev *dev)
5053*4882a593Smuzhiyun {
5054*4882a593Smuzhiyun return mlx4_mirror_fs_rules(dev, true);
5055*4882a593Smuzhiyun }
5056*4882a593Smuzhiyun
mlx4_unbond_fs_rules(struct mlx4_dev * dev)5057*4882a593Smuzhiyun int mlx4_unbond_fs_rules(struct mlx4_dev *dev)
5058*4882a593Smuzhiyun {
5059*4882a593Smuzhiyun return mlx4_mirror_fs_rules(dev, false);
5060*4882a593Smuzhiyun }
5061*4882a593Smuzhiyun
rem_slave_fs_rule(struct mlx4_dev * dev,int slave)5062*4882a593Smuzhiyun static void rem_slave_fs_rule(struct mlx4_dev *dev, int slave)
5063*4882a593Smuzhiyun {
5064*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
5065*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker =
5066*4882a593Smuzhiyun &priv->mfunc.master.res_tracker;
5067*4882a593Smuzhiyun struct list_head *fs_rule_list =
5068*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_FS_RULE];
5069*4882a593Smuzhiyun struct res_fs_rule *fs_rule;
5070*4882a593Smuzhiyun struct res_fs_rule *tmp;
5071*4882a593Smuzhiyun int state;
5072*4882a593Smuzhiyun u64 base;
5073*4882a593Smuzhiyun int err;
5074*4882a593Smuzhiyun
5075*4882a593Smuzhiyun err = move_all_busy(dev, slave, RES_FS_RULE);
5076*4882a593Smuzhiyun if (err)
5077*4882a593Smuzhiyun mlx4_warn(dev, "rem_slave_fs_rule: Could not move all mtts to busy for slave %d\n",
5078*4882a593Smuzhiyun slave);
5079*4882a593Smuzhiyun
5080*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
5081*4882a593Smuzhiyun list_for_each_entry_safe(fs_rule, tmp, fs_rule_list, com.list) {
5082*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
5083*4882a593Smuzhiyun if (fs_rule->com.owner == slave) {
5084*4882a593Smuzhiyun base = fs_rule->com.res_id;
5085*4882a593Smuzhiyun state = fs_rule->com.from_state;
5086*4882a593Smuzhiyun while (state != 0) {
5087*4882a593Smuzhiyun switch (state) {
5088*4882a593Smuzhiyun case RES_FS_RULE_ALLOCATED:
5089*4882a593Smuzhiyun /* detach rule */
5090*4882a593Smuzhiyun err = mlx4_cmd(dev, base, 0, 0,
5091*4882a593Smuzhiyun MLX4_QP_FLOW_STEERING_DETACH,
5092*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A,
5093*4882a593Smuzhiyun MLX4_CMD_NATIVE);
5094*4882a593Smuzhiyun
5095*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
5096*4882a593Smuzhiyun rb_erase(&fs_rule->com.node,
5097*4882a593Smuzhiyun &tracker->res_tree[RES_FS_RULE]);
5098*4882a593Smuzhiyun list_del(&fs_rule->com.list);
5099*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
5100*4882a593Smuzhiyun kfree(fs_rule->mirr_mbox);
5101*4882a593Smuzhiyun kfree(fs_rule);
5102*4882a593Smuzhiyun state = 0;
5103*4882a593Smuzhiyun break;
5104*4882a593Smuzhiyun
5105*4882a593Smuzhiyun default:
5106*4882a593Smuzhiyun state = 0;
5107*4882a593Smuzhiyun }
5108*4882a593Smuzhiyun }
5109*4882a593Smuzhiyun }
5110*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
5111*4882a593Smuzhiyun }
5112*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
5113*4882a593Smuzhiyun }
5114*4882a593Smuzhiyun
rem_slave_eqs(struct mlx4_dev * dev,int slave)5115*4882a593Smuzhiyun static void rem_slave_eqs(struct mlx4_dev *dev, int slave)
5116*4882a593Smuzhiyun {
5117*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
5118*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
5119*4882a593Smuzhiyun struct list_head *eq_list =
5120*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_EQ];
5121*4882a593Smuzhiyun struct res_eq *eq;
5122*4882a593Smuzhiyun struct res_eq *tmp;
5123*4882a593Smuzhiyun int err;
5124*4882a593Smuzhiyun int state;
5125*4882a593Smuzhiyun int eqn;
5126*4882a593Smuzhiyun
5127*4882a593Smuzhiyun err = move_all_busy(dev, slave, RES_EQ);
5128*4882a593Smuzhiyun if (err)
5129*4882a593Smuzhiyun mlx4_warn(dev, "rem_slave_eqs: Could not move all eqs - too busy for slave %d\n",
5130*4882a593Smuzhiyun slave);
5131*4882a593Smuzhiyun
5132*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
5133*4882a593Smuzhiyun list_for_each_entry_safe(eq, tmp, eq_list, com.list) {
5134*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
5135*4882a593Smuzhiyun if (eq->com.owner == slave) {
5136*4882a593Smuzhiyun eqn = eq->com.res_id;
5137*4882a593Smuzhiyun state = eq->com.from_state;
5138*4882a593Smuzhiyun while (state != 0) {
5139*4882a593Smuzhiyun switch (state) {
5140*4882a593Smuzhiyun case RES_EQ_RESERVED:
5141*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
5142*4882a593Smuzhiyun rb_erase(&eq->com.node,
5143*4882a593Smuzhiyun &tracker->res_tree[RES_EQ]);
5144*4882a593Smuzhiyun list_del(&eq->com.list);
5145*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
5146*4882a593Smuzhiyun kfree(eq);
5147*4882a593Smuzhiyun state = 0;
5148*4882a593Smuzhiyun break;
5149*4882a593Smuzhiyun
5150*4882a593Smuzhiyun case RES_EQ_HW:
5151*4882a593Smuzhiyun err = mlx4_cmd(dev, slave, eqn & 0x3ff,
5152*4882a593Smuzhiyun 1, MLX4_CMD_HW2SW_EQ,
5153*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A,
5154*4882a593Smuzhiyun MLX4_CMD_NATIVE);
5155*4882a593Smuzhiyun if (err)
5156*4882a593Smuzhiyun mlx4_dbg(dev, "rem_slave_eqs: failed to move slave %d eqs %d to SW ownership\n",
5157*4882a593Smuzhiyun slave, eqn & 0x3ff);
5158*4882a593Smuzhiyun atomic_dec(&eq->mtt->ref_count);
5159*4882a593Smuzhiyun state = RES_EQ_RESERVED;
5160*4882a593Smuzhiyun break;
5161*4882a593Smuzhiyun
5162*4882a593Smuzhiyun default:
5163*4882a593Smuzhiyun state = 0;
5164*4882a593Smuzhiyun }
5165*4882a593Smuzhiyun }
5166*4882a593Smuzhiyun }
5167*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
5168*4882a593Smuzhiyun }
5169*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
5170*4882a593Smuzhiyun }
5171*4882a593Smuzhiyun
rem_slave_counters(struct mlx4_dev * dev,int slave)5172*4882a593Smuzhiyun static void rem_slave_counters(struct mlx4_dev *dev, int slave)
5173*4882a593Smuzhiyun {
5174*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
5175*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
5176*4882a593Smuzhiyun struct list_head *counter_list =
5177*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_COUNTER];
5178*4882a593Smuzhiyun struct res_counter *counter;
5179*4882a593Smuzhiyun struct res_counter *tmp;
5180*4882a593Smuzhiyun int err;
5181*4882a593Smuzhiyun int *counters_arr = NULL;
5182*4882a593Smuzhiyun int i, j;
5183*4882a593Smuzhiyun
5184*4882a593Smuzhiyun err = move_all_busy(dev, slave, RES_COUNTER);
5185*4882a593Smuzhiyun if (err)
5186*4882a593Smuzhiyun mlx4_warn(dev, "rem_slave_counters: Could not move all counters - too busy for slave %d\n",
5187*4882a593Smuzhiyun slave);
5188*4882a593Smuzhiyun
5189*4882a593Smuzhiyun counters_arr = kmalloc_array(dev->caps.max_counters,
5190*4882a593Smuzhiyun sizeof(*counters_arr), GFP_KERNEL);
5191*4882a593Smuzhiyun if (!counters_arr)
5192*4882a593Smuzhiyun return;
5193*4882a593Smuzhiyun
5194*4882a593Smuzhiyun do {
5195*4882a593Smuzhiyun i = 0;
5196*4882a593Smuzhiyun j = 0;
5197*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
5198*4882a593Smuzhiyun list_for_each_entry_safe(counter, tmp, counter_list, com.list) {
5199*4882a593Smuzhiyun if (counter->com.owner == slave) {
5200*4882a593Smuzhiyun counters_arr[i++] = counter->com.res_id;
5201*4882a593Smuzhiyun rb_erase(&counter->com.node,
5202*4882a593Smuzhiyun &tracker->res_tree[RES_COUNTER]);
5203*4882a593Smuzhiyun list_del(&counter->com.list);
5204*4882a593Smuzhiyun kfree(counter);
5205*4882a593Smuzhiyun }
5206*4882a593Smuzhiyun }
5207*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
5208*4882a593Smuzhiyun
5209*4882a593Smuzhiyun while (j < i) {
5210*4882a593Smuzhiyun __mlx4_counter_free(dev, counters_arr[j++]);
5211*4882a593Smuzhiyun mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
5212*4882a593Smuzhiyun }
5213*4882a593Smuzhiyun } while (i);
5214*4882a593Smuzhiyun
5215*4882a593Smuzhiyun kfree(counters_arr);
5216*4882a593Smuzhiyun }
5217*4882a593Smuzhiyun
rem_slave_xrcdns(struct mlx4_dev * dev,int slave)5218*4882a593Smuzhiyun static void rem_slave_xrcdns(struct mlx4_dev *dev, int slave)
5219*4882a593Smuzhiyun {
5220*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
5221*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
5222*4882a593Smuzhiyun struct list_head *xrcdn_list =
5223*4882a593Smuzhiyun &tracker->slave_list[slave].res_list[RES_XRCD];
5224*4882a593Smuzhiyun struct res_xrcdn *xrcd;
5225*4882a593Smuzhiyun struct res_xrcdn *tmp;
5226*4882a593Smuzhiyun int err;
5227*4882a593Smuzhiyun int xrcdn;
5228*4882a593Smuzhiyun
5229*4882a593Smuzhiyun err = move_all_busy(dev, slave, RES_XRCD);
5230*4882a593Smuzhiyun if (err)
5231*4882a593Smuzhiyun mlx4_warn(dev, "rem_slave_xrcdns: Could not move all xrcdns - too busy for slave %d\n",
5232*4882a593Smuzhiyun slave);
5233*4882a593Smuzhiyun
5234*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
5235*4882a593Smuzhiyun list_for_each_entry_safe(xrcd, tmp, xrcdn_list, com.list) {
5236*4882a593Smuzhiyun if (xrcd->com.owner == slave) {
5237*4882a593Smuzhiyun xrcdn = xrcd->com.res_id;
5238*4882a593Smuzhiyun rb_erase(&xrcd->com.node, &tracker->res_tree[RES_XRCD]);
5239*4882a593Smuzhiyun list_del(&xrcd->com.list);
5240*4882a593Smuzhiyun kfree(xrcd);
5241*4882a593Smuzhiyun __mlx4_xrcd_free(dev, xrcdn);
5242*4882a593Smuzhiyun }
5243*4882a593Smuzhiyun }
5244*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
5245*4882a593Smuzhiyun }
5246*4882a593Smuzhiyun
mlx4_delete_all_resources_for_slave(struct mlx4_dev * dev,int slave)5247*4882a593Smuzhiyun void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave)
5248*4882a593Smuzhiyun {
5249*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
5250*4882a593Smuzhiyun mlx4_reset_roce_gids(dev, slave);
5251*4882a593Smuzhiyun mutex_lock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
5252*4882a593Smuzhiyun rem_slave_vlans(dev, slave);
5253*4882a593Smuzhiyun rem_slave_macs(dev, slave);
5254*4882a593Smuzhiyun rem_slave_fs_rule(dev, slave);
5255*4882a593Smuzhiyun rem_slave_qps(dev, slave);
5256*4882a593Smuzhiyun rem_slave_srqs(dev, slave);
5257*4882a593Smuzhiyun rem_slave_cqs(dev, slave);
5258*4882a593Smuzhiyun rem_slave_mrs(dev, slave);
5259*4882a593Smuzhiyun rem_slave_eqs(dev, slave);
5260*4882a593Smuzhiyun rem_slave_mtts(dev, slave);
5261*4882a593Smuzhiyun rem_slave_counters(dev, slave);
5262*4882a593Smuzhiyun rem_slave_xrcdns(dev, slave);
5263*4882a593Smuzhiyun mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
5264*4882a593Smuzhiyun }
5265*4882a593Smuzhiyun
update_qos_vpp(struct mlx4_update_qp_context * ctx,struct mlx4_vf_immed_vlan_work * work)5266*4882a593Smuzhiyun static void update_qos_vpp(struct mlx4_update_qp_context *ctx,
5267*4882a593Smuzhiyun struct mlx4_vf_immed_vlan_work *work)
5268*4882a593Smuzhiyun {
5269*4882a593Smuzhiyun ctx->qp_mask |= cpu_to_be64(1ULL << MLX4_UPD_QP_MASK_QOS_VPP);
5270*4882a593Smuzhiyun ctx->qp_context.qos_vport = work->qos_vport;
5271*4882a593Smuzhiyun }
5272*4882a593Smuzhiyun
mlx4_vf_immed_vlan_work_handler(struct work_struct * _work)5273*4882a593Smuzhiyun void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work)
5274*4882a593Smuzhiyun {
5275*4882a593Smuzhiyun struct mlx4_vf_immed_vlan_work *work =
5276*4882a593Smuzhiyun container_of(_work, struct mlx4_vf_immed_vlan_work, work);
5277*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
5278*4882a593Smuzhiyun struct mlx4_update_qp_context *upd_context;
5279*4882a593Smuzhiyun struct mlx4_dev *dev = &work->priv->dev;
5280*4882a593Smuzhiyun struct mlx4_resource_tracker *tracker =
5281*4882a593Smuzhiyun &work->priv->mfunc.master.res_tracker;
5282*4882a593Smuzhiyun struct list_head *qp_list =
5283*4882a593Smuzhiyun &tracker->slave_list[work->slave].res_list[RES_QP];
5284*4882a593Smuzhiyun struct res_qp *qp;
5285*4882a593Smuzhiyun struct res_qp *tmp;
5286*4882a593Smuzhiyun u64 qp_path_mask_vlan_ctrl =
5287*4882a593Smuzhiyun ((1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_UNTAGGED) |
5288*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_1P) |
5289*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_TAGGED) |
5290*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_UNTAGGED) |
5291*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_1P) |
5292*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_TAGGED));
5293*4882a593Smuzhiyun
5294*4882a593Smuzhiyun u64 qp_path_mask = ((1ULL << MLX4_UPD_QP_PATH_MASK_VLAN_INDEX) |
5295*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_FVL) |
5296*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_CV) |
5297*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_SV) |
5298*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_HIDE_CQE_VLAN) |
5299*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_FEUP) |
5300*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_FVL_RX) |
5301*4882a593Smuzhiyun (1ULL << MLX4_UPD_QP_PATH_MASK_SCHED_QUEUE));
5302*4882a593Smuzhiyun
5303*4882a593Smuzhiyun int err;
5304*4882a593Smuzhiyun int port, errors = 0;
5305*4882a593Smuzhiyun u8 vlan_control;
5306*4882a593Smuzhiyun
5307*4882a593Smuzhiyun if (mlx4_is_slave(dev)) {
5308*4882a593Smuzhiyun mlx4_warn(dev, "Trying to update-qp in slave %d\n",
5309*4882a593Smuzhiyun work->slave);
5310*4882a593Smuzhiyun goto out;
5311*4882a593Smuzhiyun }
5312*4882a593Smuzhiyun
5313*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
5314*4882a593Smuzhiyun if (IS_ERR(mailbox))
5315*4882a593Smuzhiyun goto out;
5316*4882a593Smuzhiyun if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE) /* block all */
5317*4882a593Smuzhiyun vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
5318*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
5319*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
5320*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
5321*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
5322*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
5323*4882a593Smuzhiyun else if (!work->vlan_id)
5324*4882a593Smuzhiyun vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
5325*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
5326*4882a593Smuzhiyun else if (work->vlan_proto == htons(ETH_P_8021AD))
5327*4882a593Smuzhiyun vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
5328*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
5329*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
5330*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
5331*4882a593Smuzhiyun else /* vst 802.1Q */
5332*4882a593Smuzhiyun vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
5333*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
5334*4882a593Smuzhiyun MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
5335*4882a593Smuzhiyun
5336*4882a593Smuzhiyun upd_context = mailbox->buf;
5337*4882a593Smuzhiyun upd_context->qp_mask = cpu_to_be64(1ULL << MLX4_UPD_QP_MASK_VSD);
5338*4882a593Smuzhiyun
5339*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
5340*4882a593Smuzhiyun list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
5341*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
5342*4882a593Smuzhiyun if (qp->com.owner == work->slave) {
5343*4882a593Smuzhiyun if (qp->com.from_state != RES_QP_HW ||
5344*4882a593Smuzhiyun !qp->sched_queue || /* no INIT2RTR trans yet */
5345*4882a593Smuzhiyun mlx4_is_qp_reserved(dev, qp->local_qpn) ||
5346*4882a593Smuzhiyun qp->qpc_flags & (1 << MLX4_RSS_QPC_FLAG_OFFSET)) {
5347*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
5348*4882a593Smuzhiyun continue;
5349*4882a593Smuzhiyun }
5350*4882a593Smuzhiyun port = (qp->sched_queue >> 6 & 1) + 1;
5351*4882a593Smuzhiyun if (port != work->port) {
5352*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
5353*4882a593Smuzhiyun continue;
5354*4882a593Smuzhiyun }
5355*4882a593Smuzhiyun if (MLX4_QP_ST_RC == ((qp->qpc_flags >> 16) & 0xff))
5356*4882a593Smuzhiyun upd_context->primary_addr_path_mask = cpu_to_be64(qp_path_mask);
5357*4882a593Smuzhiyun else
5358*4882a593Smuzhiyun upd_context->primary_addr_path_mask =
5359*4882a593Smuzhiyun cpu_to_be64(qp_path_mask | qp_path_mask_vlan_ctrl);
5360*4882a593Smuzhiyun if (work->vlan_id == MLX4_VGT) {
5361*4882a593Smuzhiyun upd_context->qp_context.param3 = qp->param3;
5362*4882a593Smuzhiyun upd_context->qp_context.pri_path.vlan_control = qp->vlan_control;
5363*4882a593Smuzhiyun upd_context->qp_context.pri_path.fvl_rx = qp->fvl_rx;
5364*4882a593Smuzhiyun upd_context->qp_context.pri_path.vlan_index = qp->vlan_index;
5365*4882a593Smuzhiyun upd_context->qp_context.pri_path.fl = qp->pri_path_fl;
5366*4882a593Smuzhiyun upd_context->qp_context.pri_path.feup = qp->feup;
5367*4882a593Smuzhiyun upd_context->qp_context.pri_path.sched_queue =
5368*4882a593Smuzhiyun qp->sched_queue;
5369*4882a593Smuzhiyun } else {
5370*4882a593Smuzhiyun upd_context->qp_context.param3 = qp->param3 & ~cpu_to_be32(MLX4_STRIP_VLAN);
5371*4882a593Smuzhiyun upd_context->qp_context.pri_path.vlan_control = vlan_control;
5372*4882a593Smuzhiyun upd_context->qp_context.pri_path.vlan_index = work->vlan_ix;
5373*4882a593Smuzhiyun upd_context->qp_context.pri_path.fvl_rx =
5374*4882a593Smuzhiyun qp->fvl_rx | MLX4_FVL_RX_FORCE_ETH_VLAN;
5375*4882a593Smuzhiyun upd_context->qp_context.pri_path.fl =
5376*4882a593Smuzhiyun qp->pri_path_fl | MLX4_FL_ETH_HIDE_CQE_VLAN;
5377*4882a593Smuzhiyun if (work->vlan_proto == htons(ETH_P_8021AD))
5378*4882a593Smuzhiyun upd_context->qp_context.pri_path.fl |= MLX4_FL_SV;
5379*4882a593Smuzhiyun else
5380*4882a593Smuzhiyun upd_context->qp_context.pri_path.fl |= MLX4_FL_CV;
5381*4882a593Smuzhiyun upd_context->qp_context.pri_path.feup =
5382*4882a593Smuzhiyun qp->feup | MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
5383*4882a593Smuzhiyun upd_context->qp_context.pri_path.sched_queue =
5384*4882a593Smuzhiyun qp->sched_queue & 0xC7;
5385*4882a593Smuzhiyun upd_context->qp_context.pri_path.sched_queue |=
5386*4882a593Smuzhiyun ((work->qos & 0x7) << 3);
5387*4882a593Smuzhiyun
5388*4882a593Smuzhiyun if (dev->caps.flags2 &
5389*4882a593Smuzhiyun MLX4_DEV_CAP_FLAG2_QOS_VPP)
5390*4882a593Smuzhiyun update_qos_vpp(upd_context, work);
5391*4882a593Smuzhiyun }
5392*4882a593Smuzhiyun
5393*4882a593Smuzhiyun err = mlx4_cmd(dev, mailbox->dma,
5394*4882a593Smuzhiyun qp->local_qpn & 0xffffff,
5395*4882a593Smuzhiyun 0, MLX4_CMD_UPDATE_QP,
5396*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
5397*4882a593Smuzhiyun if (err) {
5398*4882a593Smuzhiyun mlx4_info(dev, "UPDATE_QP failed for slave %d, port %d, qpn %d (%d)\n",
5399*4882a593Smuzhiyun work->slave, port, qp->local_qpn, err);
5400*4882a593Smuzhiyun errors++;
5401*4882a593Smuzhiyun }
5402*4882a593Smuzhiyun }
5403*4882a593Smuzhiyun spin_lock_irq(mlx4_tlock(dev));
5404*4882a593Smuzhiyun }
5405*4882a593Smuzhiyun spin_unlock_irq(mlx4_tlock(dev));
5406*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
5407*4882a593Smuzhiyun
5408*4882a593Smuzhiyun if (errors)
5409*4882a593Smuzhiyun mlx4_err(dev, "%d UPDATE_QP failures for slave %d, port %d\n",
5410*4882a593Smuzhiyun errors, work->slave, work->port);
5411*4882a593Smuzhiyun
5412*4882a593Smuzhiyun /* unregister previous vlan_id if needed and we had no errors
5413*4882a593Smuzhiyun * while updating the QPs
5414*4882a593Smuzhiyun */
5415*4882a593Smuzhiyun if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN && !errors &&
5416*4882a593Smuzhiyun NO_INDX != work->orig_vlan_ix)
5417*4882a593Smuzhiyun __mlx4_unregister_vlan(&work->priv->dev, work->port,
5418*4882a593Smuzhiyun work->orig_vlan_id);
5419*4882a593Smuzhiyun out:
5420*4882a593Smuzhiyun kfree(work);
5421*4882a593Smuzhiyun return;
5422*4882a593Smuzhiyun }
5423