xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/mellanox/mlx4/mlx4_en.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun  * OpenIB.org BSD license below:
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
12*4882a593Smuzhiyun  *     conditions are met:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
15*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun  *        disclaimer.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun  *        provided with the distribution.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun  * SOFTWARE.
31*4882a593Smuzhiyun  *
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #ifndef _MLX4_EN_H_
35*4882a593Smuzhiyun #define _MLX4_EN_H_
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include <linux/bitops.h>
38*4882a593Smuzhiyun #include <linux/compiler.h>
39*4882a593Smuzhiyun #include <linux/list.h>
40*4882a593Smuzhiyun #include <linux/mutex.h>
41*4882a593Smuzhiyun #include <linux/netdevice.h>
42*4882a593Smuzhiyun #include <linux/if_vlan.h>
43*4882a593Smuzhiyun #include <linux/net_tstamp.h>
44*4882a593Smuzhiyun #ifdef CONFIG_MLX4_EN_DCB
45*4882a593Smuzhiyun #include <linux/dcbnl.h>
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun #include <linux/cpu_rmap.h>
48*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
49*4882a593Smuzhiyun #include <net/xdp.h>
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #include <linux/mlx4/device.h>
52*4882a593Smuzhiyun #include <linux/mlx4/qp.h>
53*4882a593Smuzhiyun #include <linux/mlx4/cq.h>
54*4882a593Smuzhiyun #include <linux/mlx4/srq.h>
55*4882a593Smuzhiyun #include <linux/mlx4/doorbell.h>
56*4882a593Smuzhiyun #include <linux/mlx4/cmd.h>
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #include "en_port.h"
59*4882a593Smuzhiyun #include "mlx4_stats.h"
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define DRV_NAME	"mlx4_en"
62*4882a593Smuzhiyun #define DRV_VERSION	"4.0-0"
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define MLX4_EN_MSG_LEVEL	(NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  * Device constants
68*4882a593Smuzhiyun  */
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define MLX4_EN_PAGE_SHIFT	12
72*4882a593Smuzhiyun #define MLX4_EN_PAGE_SIZE	(1 << MLX4_EN_PAGE_SHIFT)
73*4882a593Smuzhiyun #define DEF_RX_RINGS		16
74*4882a593Smuzhiyun #define MAX_RX_RINGS		128
75*4882a593Smuzhiyun #define MIN_RX_RINGS		1
76*4882a593Smuzhiyun #define LOG_TXBB_SIZE		6
77*4882a593Smuzhiyun #define TXBB_SIZE		BIT(LOG_TXBB_SIZE)
78*4882a593Smuzhiyun #define HEADROOM		(2048 / TXBB_SIZE + 1)
79*4882a593Smuzhiyun #define STAMP_STRIDE		64
80*4882a593Smuzhiyun #define STAMP_DWORDS		(STAMP_STRIDE / 4)
81*4882a593Smuzhiyun #define STAMP_SHIFT		31
82*4882a593Smuzhiyun #define STAMP_VAL		0x7fffffff
83*4882a593Smuzhiyun #define STATS_DELAY		(HZ / 4)
84*4882a593Smuzhiyun #define SERVICE_TASK_DELAY	(HZ / 4)
85*4882a593Smuzhiyun #define MAX_NUM_OF_FS_RULES	256
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define MLX4_EN_FILTER_HASH_SHIFT 4
88*4882a593Smuzhiyun #define MLX4_EN_FILTER_EXPIRY_QUOTA 60
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* Typical TSO descriptor with 16 gather entries is 352 bytes... */
91*4882a593Smuzhiyun #define MAX_DESC_SIZE		512
92*4882a593Smuzhiyun #define MAX_DESC_TXBBS		(MAX_DESC_SIZE / TXBB_SIZE)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /*
95*4882a593Smuzhiyun  * OS related constants and tunables
96*4882a593Smuzhiyun  */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define MLX4_EN_PRIV_FLAGS_BLUEFLAME 1
99*4882a593Smuzhiyun #define MLX4_EN_PRIV_FLAGS_PHV	     2
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define MLX4_EN_WATCHDOG_TIMEOUT	(15 * HZ)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* Use the maximum between 16384 and a single page */
104*4882a593Smuzhiyun #define MLX4_EN_ALLOC_SIZE	PAGE_ALIGN(16384)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define MLX4_EN_MAX_RX_FRAGS	4
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* Maximum ring sizes */
109*4882a593Smuzhiyun #define MLX4_EN_MAX_TX_SIZE	8192
110*4882a593Smuzhiyun #define MLX4_EN_MAX_RX_SIZE	8192
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* Minimum ring size for our page-allocation scheme to work */
113*4882a593Smuzhiyun #define MLX4_EN_MIN_RX_SIZE	(MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
114*4882a593Smuzhiyun #define MLX4_EN_MIN_TX_SIZE	(4096 / TXBB_SIZE)
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define MLX4_EN_SMALL_PKT_SIZE		64
117*4882a593Smuzhiyun #define MLX4_EN_MIN_TX_RING_P_UP	1
118*4882a593Smuzhiyun #define MLX4_EN_MAX_TX_RING_P_UP	32
119*4882a593Smuzhiyun #define MLX4_EN_NUM_UP_LOW		1
120*4882a593Smuzhiyun #define MLX4_EN_NUM_UP_HIGH		8
121*4882a593Smuzhiyun #define MLX4_EN_DEF_RX_RING_SIZE  	1024
122*4882a593Smuzhiyun #define MLX4_EN_DEF_TX_RING_SIZE	MLX4_EN_DEF_RX_RING_SIZE
123*4882a593Smuzhiyun #define MAX_TX_RINGS			(MLX4_EN_MAX_TX_RING_P_UP * \
124*4882a593Smuzhiyun 					 MLX4_EN_NUM_UP_HIGH)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define MLX4_EN_DEFAULT_TX_WORK		256
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* Target number of packets to coalesce with interrupt moderation */
129*4882a593Smuzhiyun #define MLX4_EN_RX_COAL_TARGET	44
130*4882a593Smuzhiyun #define MLX4_EN_RX_COAL_TIME	0x10
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define MLX4_EN_TX_COAL_PKTS	16
133*4882a593Smuzhiyun #define MLX4_EN_TX_COAL_TIME	0x10
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define MLX4_EN_MAX_COAL_PKTS	U16_MAX
136*4882a593Smuzhiyun #define MLX4_EN_MAX_COAL_TIME	U16_MAX
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define MLX4_EN_RX_RATE_LOW		400000
139*4882a593Smuzhiyun #define MLX4_EN_RX_COAL_TIME_LOW	0
140*4882a593Smuzhiyun #define MLX4_EN_RX_RATE_HIGH		450000
141*4882a593Smuzhiyun #define MLX4_EN_RX_COAL_TIME_HIGH	128
142*4882a593Smuzhiyun #define MLX4_EN_RX_SIZE_THRESH		1024
143*4882a593Smuzhiyun #define MLX4_EN_RX_RATE_THRESH		(1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
144*4882a593Smuzhiyun #define MLX4_EN_SAMPLE_INTERVAL		0
145*4882a593Smuzhiyun #define MLX4_EN_AVG_PKT_SMALL		256
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define MLX4_EN_AUTO_CONF	0xffff
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define MLX4_EN_DEF_RX_PAUSE	1
150*4882a593Smuzhiyun #define MLX4_EN_DEF_TX_PAUSE	1
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /* Interval between successive polls in the Tx routine when polling is used
153*4882a593Smuzhiyun    instead of interrupts (in per-core Tx rings) - should be power of 2 */
154*4882a593Smuzhiyun #define MLX4_EN_TX_POLL_MODER	16
155*4882a593Smuzhiyun #define MLX4_EN_TX_POLL_TIMEOUT	(HZ / 4)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define SMALL_PACKET_SIZE      (256 - NET_IP_ALIGN)
158*4882a593Smuzhiyun #define HEADER_COPY_SIZE       (128 - NET_IP_ALIGN)
159*4882a593Smuzhiyun #define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
160*4882a593Smuzhiyun #define PREAMBLE_LEN           8
161*4882a593Smuzhiyun #define MLX4_SELFTEST_LB_MIN_MTU (MLX4_LOOPBACK_TEST_PAYLOAD + NET_IP_ALIGN + \
162*4882a593Smuzhiyun 				  ETH_HLEN + PREAMBLE_LEN)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun /* VLAN_HLEN is added twice,to support skb vlan tagged with multiple
165*4882a593Smuzhiyun  * headers. (For example: ETH_P_8021Q and ETH_P_8021AD).
166*4882a593Smuzhiyun  */
167*4882a593Smuzhiyun #define MLX4_EN_EFF_MTU(mtu)	((mtu) + ETH_HLEN + (2 * VLAN_HLEN))
168*4882a593Smuzhiyun #define ETH_BCAST		0xffffffffffffULL
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define MLX4_EN_LOOPBACK_RETRIES	5
171*4882a593Smuzhiyun #define MLX4_EN_LOOPBACK_TIMEOUT	100
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #ifdef MLX4_EN_PERF_STAT
174*4882a593Smuzhiyun /* Number of samples to 'average' */
175*4882a593Smuzhiyun #define AVG_SIZE			128
176*4882a593Smuzhiyun #define AVG_FACTOR			1024
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define INC_PERF_COUNTER(cnt)		(++(cnt))
179*4882a593Smuzhiyun #define ADD_PERF_COUNTER(cnt, add)	((cnt) += (add))
180*4882a593Smuzhiyun #define AVG_PERF_COUNTER(cnt, sample) \
181*4882a593Smuzhiyun 	((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
182*4882a593Smuzhiyun #define GET_PERF_COUNTER(cnt)		(cnt)
183*4882a593Smuzhiyun #define GET_AVG_PERF_COUNTER(cnt)	((cnt) / AVG_FACTOR)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #else
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define INC_PERF_COUNTER(cnt)		do {} while (0)
188*4882a593Smuzhiyun #define ADD_PERF_COUNTER(cnt, add)	do {} while (0)
189*4882a593Smuzhiyun #define AVG_PERF_COUNTER(cnt, sample)	do {} while (0)
190*4882a593Smuzhiyun #define GET_PERF_COUNTER(cnt)		(0)
191*4882a593Smuzhiyun #define GET_AVG_PERF_COUNTER(cnt)	(0)
192*4882a593Smuzhiyun #endif /* MLX4_EN_PERF_STAT */
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun /* Constants for TX flow */
195*4882a593Smuzhiyun enum {
196*4882a593Smuzhiyun 	MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
197*4882a593Smuzhiyun 	MAX_BF = 256,
198*4882a593Smuzhiyun 	MIN_PKT_LEN = 17,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun  * Configurables
203*4882a593Smuzhiyun  */
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun enum cq_type {
206*4882a593Smuzhiyun 	/* keep tx types first */
207*4882a593Smuzhiyun 	TX,
208*4882a593Smuzhiyun 	TX_XDP,
209*4882a593Smuzhiyun #define MLX4_EN_NUM_TX_TYPES (TX_XDP + 1)
210*4882a593Smuzhiyun 	RX,
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun  * Useful macros
216*4882a593Smuzhiyun  */
217*4882a593Smuzhiyun #define ROUNDUP_LOG2(x)		ilog2(roundup_pow_of_two(x))
218*4882a593Smuzhiyun #define XNOR(x, y)		(!(x) == !(y))
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun struct mlx4_en_tx_info {
222*4882a593Smuzhiyun 	union {
223*4882a593Smuzhiyun 		struct sk_buff *skb;
224*4882a593Smuzhiyun 		struct page *page;
225*4882a593Smuzhiyun 	};
226*4882a593Smuzhiyun 	dma_addr_t	map0_dma;
227*4882a593Smuzhiyun 	u32		map0_byte_count;
228*4882a593Smuzhiyun 	u32		nr_txbb;
229*4882a593Smuzhiyun 	u32		nr_bytes;
230*4882a593Smuzhiyun 	u8		linear;
231*4882a593Smuzhiyun 	u8		data_offset;
232*4882a593Smuzhiyun 	u8		inl;
233*4882a593Smuzhiyun 	u8		ts_requested;
234*4882a593Smuzhiyun 	u8		nr_maps;
235*4882a593Smuzhiyun } ____cacheline_aligned_in_smp;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define MLX4_EN_BIT_DESC_OWN	0x80000000
239*4882a593Smuzhiyun #define CTRL_SIZE	sizeof(struct mlx4_wqe_ctrl_seg)
240*4882a593Smuzhiyun #define MLX4_EN_MEMTYPE_PAD	0x100
241*4882a593Smuzhiyun #define DS_SIZE		sizeof(struct mlx4_wqe_data_seg)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun struct mlx4_en_tx_desc {
245*4882a593Smuzhiyun 	struct mlx4_wqe_ctrl_seg ctrl;
246*4882a593Smuzhiyun 	union {
247*4882a593Smuzhiyun 		struct mlx4_wqe_data_seg data; /* at least one data segment */
248*4882a593Smuzhiyun 		struct mlx4_wqe_lso_seg lso;
249*4882a593Smuzhiyun 		struct mlx4_wqe_inline_seg inl;
250*4882a593Smuzhiyun 	};
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #define MLX4_EN_USE_SRQ		0x01000000
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #define MLX4_EN_CX3_LOW_ID	0x1000
256*4882a593Smuzhiyun #define MLX4_EN_CX3_HIGH_ID	0x1005
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun struct mlx4_en_rx_alloc {
259*4882a593Smuzhiyun 	struct page	*page;
260*4882a593Smuzhiyun 	dma_addr_t	dma;
261*4882a593Smuzhiyun 	u32		page_offset;
262*4882a593Smuzhiyun };
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define MLX4_EN_CACHE_SIZE (2 * NAPI_POLL_WEIGHT)
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun struct mlx4_en_page_cache {
267*4882a593Smuzhiyun 	u32 index;
268*4882a593Smuzhiyun 	struct {
269*4882a593Smuzhiyun 		struct page	*page;
270*4882a593Smuzhiyun 		dma_addr_t	dma;
271*4882a593Smuzhiyun 	} buf[MLX4_EN_CACHE_SIZE];
272*4882a593Smuzhiyun };
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun enum {
275*4882a593Smuzhiyun 	MLX4_EN_TX_RING_STATE_RECOVERING,
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun struct mlx4_en_priv;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun struct mlx4_en_tx_ring {
281*4882a593Smuzhiyun 	/* cache line used and dirtied in tx completion
282*4882a593Smuzhiyun 	 * (mlx4_en_free_tx_buf())
283*4882a593Smuzhiyun 	 */
284*4882a593Smuzhiyun 	u32			last_nr_txbb;
285*4882a593Smuzhiyun 	u32			cons;
286*4882a593Smuzhiyun 	unsigned long		wake_queue;
287*4882a593Smuzhiyun 	struct netdev_queue	*tx_queue;
288*4882a593Smuzhiyun 	u32			(*free_tx_desc)(struct mlx4_en_priv *priv,
289*4882a593Smuzhiyun 						struct mlx4_en_tx_ring *ring,
290*4882a593Smuzhiyun 						int index,
291*4882a593Smuzhiyun 						u64 timestamp, int napi_mode);
292*4882a593Smuzhiyun 	struct mlx4_en_rx_ring	*recycle_ring;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* cache line used and dirtied in mlx4_en_xmit() */
295*4882a593Smuzhiyun 	u32			prod ____cacheline_aligned_in_smp;
296*4882a593Smuzhiyun 	unsigned int		tx_dropped;
297*4882a593Smuzhiyun 	unsigned long		bytes;
298*4882a593Smuzhiyun 	unsigned long		packets;
299*4882a593Smuzhiyun 	unsigned long		tx_csum;
300*4882a593Smuzhiyun 	unsigned long		tso_packets;
301*4882a593Smuzhiyun 	unsigned long		xmit_more;
302*4882a593Smuzhiyun 	struct mlx4_bf		bf;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Following part should be mostly read */
305*4882a593Smuzhiyun 	__be32			doorbell_qpn;
306*4882a593Smuzhiyun 	__be32			mr_key;
307*4882a593Smuzhiyun 	u32			size; /* number of TXBBs */
308*4882a593Smuzhiyun 	u32			size_mask;
309*4882a593Smuzhiyun 	u32			full_size;
310*4882a593Smuzhiyun 	u32			buf_size;
311*4882a593Smuzhiyun 	void			*buf;
312*4882a593Smuzhiyun 	struct mlx4_en_tx_info	*tx_info;
313*4882a593Smuzhiyun 	int			qpn;
314*4882a593Smuzhiyun 	u8			queue_index;
315*4882a593Smuzhiyun 	bool			bf_enabled;
316*4882a593Smuzhiyun 	bool			bf_alloced;
317*4882a593Smuzhiyun 	u8			hwtstamp_tx_type;
318*4882a593Smuzhiyun 	u8			*bounce_buf;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* Not used in fast path
321*4882a593Smuzhiyun 	 * Only queue_stopped might be used if BQL is not properly working.
322*4882a593Smuzhiyun 	 */
323*4882a593Smuzhiyun 	unsigned long		queue_stopped;
324*4882a593Smuzhiyun 	unsigned long		state;
325*4882a593Smuzhiyun 	struct mlx4_hwq_resources sp_wqres;
326*4882a593Smuzhiyun 	struct mlx4_qp		sp_qp;
327*4882a593Smuzhiyun 	struct mlx4_qp_context	sp_context;
328*4882a593Smuzhiyun 	cpumask_t		sp_affinity_mask;
329*4882a593Smuzhiyun 	enum mlx4_qp_state	sp_qp_state;
330*4882a593Smuzhiyun 	u16			sp_stride;
331*4882a593Smuzhiyun 	u16			sp_cqn;	/* index of port CQ associated with this ring */
332*4882a593Smuzhiyun } ____cacheline_aligned_in_smp;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun struct mlx4_en_rx_desc {
335*4882a593Smuzhiyun 	/* actual number of entries depends on rx ring stride */
336*4882a593Smuzhiyun 	struct mlx4_wqe_data_seg data[0];
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun struct mlx4_en_rx_ring {
340*4882a593Smuzhiyun 	struct mlx4_hwq_resources wqres;
341*4882a593Smuzhiyun 	u32 size ;	/* number of Rx descs*/
342*4882a593Smuzhiyun 	u32 actual_size;
343*4882a593Smuzhiyun 	u32 size_mask;
344*4882a593Smuzhiyun 	u16 stride;
345*4882a593Smuzhiyun 	u16 log_stride;
346*4882a593Smuzhiyun 	u16 cqn;	/* index of port CQ associated with this ring */
347*4882a593Smuzhiyun 	u32 prod;
348*4882a593Smuzhiyun 	u32 cons;
349*4882a593Smuzhiyun 	u32 buf_size;
350*4882a593Smuzhiyun 	u8  fcs_del;
351*4882a593Smuzhiyun 	void *buf;
352*4882a593Smuzhiyun 	void *rx_info;
353*4882a593Smuzhiyun 	struct bpf_prog __rcu *xdp_prog;
354*4882a593Smuzhiyun 	struct mlx4_en_page_cache page_cache;
355*4882a593Smuzhiyun 	unsigned long bytes;
356*4882a593Smuzhiyun 	unsigned long packets;
357*4882a593Smuzhiyun 	unsigned long csum_ok;
358*4882a593Smuzhiyun 	unsigned long csum_none;
359*4882a593Smuzhiyun 	unsigned long csum_complete;
360*4882a593Smuzhiyun 	unsigned long rx_alloc_pages;
361*4882a593Smuzhiyun 	unsigned long xdp_drop;
362*4882a593Smuzhiyun 	unsigned long xdp_tx;
363*4882a593Smuzhiyun 	unsigned long xdp_tx_full;
364*4882a593Smuzhiyun 	unsigned long dropped;
365*4882a593Smuzhiyun 	int hwtstamp_rx_filter;
366*4882a593Smuzhiyun 	cpumask_var_t affinity_mask;
367*4882a593Smuzhiyun 	struct xdp_rxq_info xdp_rxq;
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun struct mlx4_en_cq {
371*4882a593Smuzhiyun 	struct mlx4_cq          mcq;
372*4882a593Smuzhiyun 	struct mlx4_hwq_resources wqres;
373*4882a593Smuzhiyun 	int                     ring;
374*4882a593Smuzhiyun 	struct net_device      *dev;
375*4882a593Smuzhiyun 	union {
376*4882a593Smuzhiyun 		struct napi_struct napi;
377*4882a593Smuzhiyun 		bool               xdp_busy;
378*4882a593Smuzhiyun 	};
379*4882a593Smuzhiyun 	int size;
380*4882a593Smuzhiyun 	int buf_size;
381*4882a593Smuzhiyun 	int vector;
382*4882a593Smuzhiyun 	enum cq_type type;
383*4882a593Smuzhiyun 	u16 moder_time;
384*4882a593Smuzhiyun 	u16 moder_cnt;
385*4882a593Smuzhiyun 	struct mlx4_cqe *buf;
386*4882a593Smuzhiyun #define MLX4_EN_OPCODE_ERROR	0x1e
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	struct irq_desc *irq_desc;
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun struct mlx4_en_port_profile {
392*4882a593Smuzhiyun 	u32 flags;
393*4882a593Smuzhiyun 	u32 tx_ring_num[MLX4_EN_NUM_TX_TYPES];
394*4882a593Smuzhiyun 	u32 rx_ring_num;
395*4882a593Smuzhiyun 	u32 tx_ring_size;
396*4882a593Smuzhiyun 	u32 rx_ring_size;
397*4882a593Smuzhiyun 	u8 num_tx_rings_p_up;
398*4882a593Smuzhiyun 	u8 rx_pause;
399*4882a593Smuzhiyun 	u8 rx_ppp;
400*4882a593Smuzhiyun 	u8 tx_pause;
401*4882a593Smuzhiyun 	u8 tx_ppp;
402*4882a593Smuzhiyun 	u8 num_up;
403*4882a593Smuzhiyun 	int rss_rings;
404*4882a593Smuzhiyun 	int inline_thold;
405*4882a593Smuzhiyun 	struct hwtstamp_config hwtstamp_config;
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun struct mlx4_en_profile {
409*4882a593Smuzhiyun 	int udp_rss;
410*4882a593Smuzhiyun 	u8 rss_mask;
411*4882a593Smuzhiyun 	u32 active_ports;
412*4882a593Smuzhiyun 	u32 small_pkt_int;
413*4882a593Smuzhiyun 	u8 no_reset;
414*4882a593Smuzhiyun 	u8 max_num_tx_rings_p_up;
415*4882a593Smuzhiyun 	struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun struct mlx4_en_dev {
419*4882a593Smuzhiyun 	struct mlx4_dev         *dev;
420*4882a593Smuzhiyun 	struct pci_dev		*pdev;
421*4882a593Smuzhiyun 	struct mutex		state_lock;
422*4882a593Smuzhiyun 	struct net_device       *pndev[MLX4_MAX_PORTS + 1];
423*4882a593Smuzhiyun 	struct net_device       *upper[MLX4_MAX_PORTS + 1];
424*4882a593Smuzhiyun 	u32                     port_cnt;
425*4882a593Smuzhiyun 	bool			device_up;
426*4882a593Smuzhiyun 	struct mlx4_en_profile  profile;
427*4882a593Smuzhiyun 	u32			LSO_support;
428*4882a593Smuzhiyun 	struct workqueue_struct *workqueue;
429*4882a593Smuzhiyun 	struct device           *dma_device;
430*4882a593Smuzhiyun 	void __iomem            *uar_map;
431*4882a593Smuzhiyun 	struct mlx4_uar         priv_uar;
432*4882a593Smuzhiyun 	struct mlx4_mr		mr;
433*4882a593Smuzhiyun 	u32                     priv_pdn;
434*4882a593Smuzhiyun 	spinlock_t              uar_lock;
435*4882a593Smuzhiyun 	u8			mac_removed[MLX4_MAX_PORTS + 1];
436*4882a593Smuzhiyun 	u32			nominal_c_mult;
437*4882a593Smuzhiyun 	struct cyclecounter	cycles;
438*4882a593Smuzhiyun 	seqlock_t		clock_lock;
439*4882a593Smuzhiyun 	struct timecounter	clock;
440*4882a593Smuzhiyun 	unsigned long		last_overflow_check;
441*4882a593Smuzhiyun 	struct ptp_clock	*ptp_clock;
442*4882a593Smuzhiyun 	struct ptp_clock_info	ptp_clock_info;
443*4882a593Smuzhiyun 	struct notifier_block	nb;
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun struct mlx4_en_rss_map {
448*4882a593Smuzhiyun 	int base_qpn;
449*4882a593Smuzhiyun 	struct mlx4_qp qps[MAX_RX_RINGS];
450*4882a593Smuzhiyun 	enum mlx4_qp_state state[MAX_RX_RINGS];
451*4882a593Smuzhiyun 	struct mlx4_qp *indir_qp;
452*4882a593Smuzhiyun 	enum mlx4_qp_state indir_state;
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun enum mlx4_en_port_flag {
456*4882a593Smuzhiyun 	MLX4_EN_PORT_ANC = 1<<0, /* Auto-negotiation complete */
457*4882a593Smuzhiyun 	MLX4_EN_PORT_ANE = 1<<1, /* Auto-negotiation enabled */
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun struct mlx4_en_port_state {
461*4882a593Smuzhiyun 	int link_state;
462*4882a593Smuzhiyun 	int link_speed;
463*4882a593Smuzhiyun 	int transceiver;
464*4882a593Smuzhiyun 	u32 flags;
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun enum mlx4_en_mclist_act {
468*4882a593Smuzhiyun 	MCLIST_NONE,
469*4882a593Smuzhiyun 	MCLIST_REM,
470*4882a593Smuzhiyun 	MCLIST_ADD,
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun struct mlx4_en_mc_list {
474*4882a593Smuzhiyun 	struct list_head	list;
475*4882a593Smuzhiyun 	enum mlx4_en_mclist_act	action;
476*4882a593Smuzhiyun 	u8			addr[ETH_ALEN];
477*4882a593Smuzhiyun 	u64			reg_id;
478*4882a593Smuzhiyun 	u64			tunnel_reg_id;
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun struct mlx4_en_frag_info {
482*4882a593Smuzhiyun 	u16 frag_size;
483*4882a593Smuzhiyun 	u32 frag_stride;
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun #ifdef CONFIG_MLX4_EN_DCB
487*4882a593Smuzhiyun /* Minimal TC BW - setting to 0 will block traffic */
488*4882a593Smuzhiyun #define MLX4_EN_BW_MIN 1
489*4882a593Smuzhiyun #define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun #define MLX4_EN_TC_VENDOR 0
492*4882a593Smuzhiyun #define MLX4_EN_TC_ETS 7
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun enum dcb_pfc_type {
495*4882a593Smuzhiyun 	pfc_disabled = 0,
496*4882a593Smuzhiyun 	pfc_enabled_full,
497*4882a593Smuzhiyun 	pfc_enabled_tx,
498*4882a593Smuzhiyun 	pfc_enabled_rx
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun struct mlx4_en_cee_config {
502*4882a593Smuzhiyun 	bool	pfc_state;
503*4882a593Smuzhiyun 	enum	dcb_pfc_type dcb_pfc[MLX4_EN_NUM_UP_HIGH];
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun #endif
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun struct ethtool_flow_id {
508*4882a593Smuzhiyun 	struct list_head list;
509*4882a593Smuzhiyun 	struct ethtool_rx_flow_spec flow_spec;
510*4882a593Smuzhiyun 	u64 id;
511*4882a593Smuzhiyun };
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun enum {
514*4882a593Smuzhiyun 	MLX4_EN_FLAG_PROMISC		= (1 << 0),
515*4882a593Smuzhiyun 	MLX4_EN_FLAG_MC_PROMISC		= (1 << 1),
516*4882a593Smuzhiyun 	/* whether we need to enable hardware loopback by putting dmac
517*4882a593Smuzhiyun 	 * in Tx WQE
518*4882a593Smuzhiyun 	 */
519*4882a593Smuzhiyun 	MLX4_EN_FLAG_ENABLE_HW_LOOPBACK	= (1 << 2),
520*4882a593Smuzhiyun 	/* whether we need to drop packets that hardware loopback-ed */
521*4882a593Smuzhiyun 	MLX4_EN_FLAG_RX_FILTER_NEEDED	= (1 << 3),
522*4882a593Smuzhiyun 	MLX4_EN_FLAG_FORCE_PROMISC	= (1 << 4),
523*4882a593Smuzhiyun 	MLX4_EN_FLAG_RX_CSUM_NON_TCP_UDP	= (1 << 5),
524*4882a593Smuzhiyun #ifdef CONFIG_MLX4_EN_DCB
525*4882a593Smuzhiyun 	MLX4_EN_FLAG_DCB_ENABLED        = (1 << 6),
526*4882a593Smuzhiyun #endif
527*4882a593Smuzhiyun };
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun #define PORT_BEACON_MAX_LIMIT (65535)
530*4882a593Smuzhiyun #define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
531*4882a593Smuzhiyun #define MLX4_EN_MAC_HASH_IDX 5
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun struct mlx4_en_stats_bitmap {
534*4882a593Smuzhiyun 	DECLARE_BITMAP(bitmap, NUM_ALL_STATS);
535*4882a593Smuzhiyun 	struct mutex mutex; /* for mutual access to stats bitmap */
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun enum {
539*4882a593Smuzhiyun 	MLX4_EN_STATE_FLAG_RESTARTING,
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun struct mlx4_en_priv {
543*4882a593Smuzhiyun 	struct mlx4_en_dev *mdev;
544*4882a593Smuzhiyun 	struct mlx4_en_port_profile *prof;
545*4882a593Smuzhiyun 	struct net_device *dev;
546*4882a593Smuzhiyun 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
547*4882a593Smuzhiyun 	struct mlx4_en_port_state port_state;
548*4882a593Smuzhiyun 	spinlock_t stats_lock;
549*4882a593Smuzhiyun 	struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
550*4882a593Smuzhiyun 	/* To allow rules removal while port is going down */
551*4882a593Smuzhiyun 	struct list_head ethtool_list;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	unsigned long last_moder_packets[MAX_RX_RINGS];
554*4882a593Smuzhiyun 	unsigned long last_moder_tx_packets;
555*4882a593Smuzhiyun 	unsigned long last_moder_bytes[MAX_RX_RINGS];
556*4882a593Smuzhiyun 	unsigned long last_moder_jiffies;
557*4882a593Smuzhiyun 	int last_moder_time[MAX_RX_RINGS];
558*4882a593Smuzhiyun 	u16 rx_usecs;
559*4882a593Smuzhiyun 	u16 rx_frames;
560*4882a593Smuzhiyun 	u16 tx_usecs;
561*4882a593Smuzhiyun 	u16 tx_frames;
562*4882a593Smuzhiyun 	u32 pkt_rate_low;
563*4882a593Smuzhiyun 	u16 rx_usecs_low;
564*4882a593Smuzhiyun 	u32 pkt_rate_high;
565*4882a593Smuzhiyun 	u16 rx_usecs_high;
566*4882a593Smuzhiyun 	u32 sample_interval;
567*4882a593Smuzhiyun 	u32 adaptive_rx_coal;
568*4882a593Smuzhiyun 	u32 msg_enable;
569*4882a593Smuzhiyun 	u32 loopback_ok;
570*4882a593Smuzhiyun 	u32 validate_loopback;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	struct mlx4_hwq_resources res;
573*4882a593Smuzhiyun 	int link_state;
574*4882a593Smuzhiyun 	int last_link_state;
575*4882a593Smuzhiyun 	bool port_up;
576*4882a593Smuzhiyun 	int port;
577*4882a593Smuzhiyun 	int registered;
578*4882a593Smuzhiyun 	int allocated;
579*4882a593Smuzhiyun 	int stride;
580*4882a593Smuzhiyun 	unsigned char current_mac[ETH_ALEN + 2];
581*4882a593Smuzhiyun 	int mac_index;
582*4882a593Smuzhiyun 	unsigned max_mtu;
583*4882a593Smuzhiyun 	int base_qpn;
584*4882a593Smuzhiyun 	int cqe_factor;
585*4882a593Smuzhiyun 	int cqe_size;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	struct mlx4_en_rss_map rss_map;
588*4882a593Smuzhiyun 	__be32 ctrl_flags;
589*4882a593Smuzhiyun 	u32 flags;
590*4882a593Smuzhiyun 	u8 num_tx_rings_p_up;
591*4882a593Smuzhiyun 	u32 tx_work_limit;
592*4882a593Smuzhiyun 	u32 tx_ring_num[MLX4_EN_NUM_TX_TYPES];
593*4882a593Smuzhiyun 	u32 rx_ring_num;
594*4882a593Smuzhiyun 	u32 rx_skb_size;
595*4882a593Smuzhiyun 	struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
596*4882a593Smuzhiyun 	u8 num_frags;
597*4882a593Smuzhiyun 	u8 log_rx_info;
598*4882a593Smuzhiyun 	u8 dma_dir;
599*4882a593Smuzhiyun 	u16 rx_headroom;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	struct mlx4_en_tx_ring **tx_ring[MLX4_EN_NUM_TX_TYPES];
602*4882a593Smuzhiyun 	struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
603*4882a593Smuzhiyun 	struct mlx4_en_cq **tx_cq[MLX4_EN_NUM_TX_TYPES];
604*4882a593Smuzhiyun 	struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
605*4882a593Smuzhiyun 	struct mlx4_qp drop_qp;
606*4882a593Smuzhiyun 	struct work_struct rx_mode_task;
607*4882a593Smuzhiyun 	struct work_struct restart_task;
608*4882a593Smuzhiyun 	struct work_struct linkstate_task;
609*4882a593Smuzhiyun 	struct delayed_work stats_task;
610*4882a593Smuzhiyun 	struct delayed_work service_task;
611*4882a593Smuzhiyun 	struct mlx4_en_perf_stats pstats;
612*4882a593Smuzhiyun 	struct mlx4_en_pkt_stats pkstats;
613*4882a593Smuzhiyun 	struct mlx4_en_counter_stats pf_stats;
614*4882a593Smuzhiyun 	struct mlx4_en_flow_stats_rx rx_priority_flowstats[MLX4_NUM_PRIORITIES];
615*4882a593Smuzhiyun 	struct mlx4_en_flow_stats_tx tx_priority_flowstats[MLX4_NUM_PRIORITIES];
616*4882a593Smuzhiyun 	struct mlx4_en_flow_stats_rx rx_flowstats;
617*4882a593Smuzhiyun 	struct mlx4_en_flow_stats_tx tx_flowstats;
618*4882a593Smuzhiyun 	struct mlx4_en_port_stats port_stats;
619*4882a593Smuzhiyun 	struct mlx4_en_xdp_stats xdp_stats;
620*4882a593Smuzhiyun 	struct mlx4_en_phy_stats phy_stats;
621*4882a593Smuzhiyun 	struct mlx4_en_stats_bitmap stats_bitmap;
622*4882a593Smuzhiyun 	struct list_head mc_list;
623*4882a593Smuzhiyun 	struct list_head curr_list;
624*4882a593Smuzhiyun 	u64 broadcast_id;
625*4882a593Smuzhiyun 	struct mlx4_en_stat_out_mbox hw_stats;
626*4882a593Smuzhiyun 	int vids[128];
627*4882a593Smuzhiyun 	bool wol;
628*4882a593Smuzhiyun 	struct device *ddev;
629*4882a593Smuzhiyun 	struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
630*4882a593Smuzhiyun 	struct hwtstamp_config hwtstamp_config;
631*4882a593Smuzhiyun 	u32 counter_index;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun #ifdef CONFIG_MLX4_EN_DCB
634*4882a593Smuzhiyun #define MLX4_EN_DCB_ENABLED	0x3
635*4882a593Smuzhiyun 	struct ieee_ets ets;
636*4882a593Smuzhiyun 	u16 maxrate[IEEE_8021QAZ_MAX_TCS];
637*4882a593Smuzhiyun 	enum dcbnl_cndd_states cndd_state[IEEE_8021QAZ_MAX_TCS];
638*4882a593Smuzhiyun 	struct mlx4_en_cee_config cee_config;
639*4882a593Smuzhiyun 	u8 dcbx_cap;
640*4882a593Smuzhiyun #endif
641*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
642*4882a593Smuzhiyun 	spinlock_t filters_lock;
643*4882a593Smuzhiyun 	int last_filter_id;
644*4882a593Smuzhiyun 	struct list_head filters;
645*4882a593Smuzhiyun 	struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
646*4882a593Smuzhiyun #endif
647*4882a593Smuzhiyun 	u64 tunnel_reg_id;
648*4882a593Smuzhiyun 	__be16 vxlan_port;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	u32 pflags;
651*4882a593Smuzhiyun 	u8 rss_key[MLX4_EN_RSS_KEY_SIZE];
652*4882a593Smuzhiyun 	u8 rss_hash_fn;
653*4882a593Smuzhiyun 	unsigned long state;
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun enum mlx4_en_wol {
657*4882a593Smuzhiyun 	MLX4_EN_WOL_MAGIC = (1ULL << 61),
658*4882a593Smuzhiyun 	MLX4_EN_WOL_ENABLED = (1ULL << 62),
659*4882a593Smuzhiyun };
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun struct mlx4_mac_entry {
662*4882a593Smuzhiyun 	struct hlist_node hlist;
663*4882a593Smuzhiyun 	unsigned char mac[ETH_ALEN + 2];
664*4882a593Smuzhiyun 	u64 reg_id;
665*4882a593Smuzhiyun 	struct rcu_head rcu;
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun 
mlx4_en_get_cqe(void * buf,int idx,int cqe_sz)668*4882a593Smuzhiyun static inline struct mlx4_cqe *mlx4_en_get_cqe(void *buf, int idx, int cqe_sz)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun 	return buf + idx * cqe_sz;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun #define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun void mlx4_en_init_ptys2ethtool_map(void);
676*4882a593Smuzhiyun void mlx4_en_update_loopback_state(struct net_device *dev,
677*4882a593Smuzhiyun 				   netdev_features_t features);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun void mlx4_en_destroy_netdev(struct net_device *dev);
680*4882a593Smuzhiyun int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
681*4882a593Smuzhiyun 			struct mlx4_en_port_profile *prof);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun int mlx4_en_start_port(struct net_device *dev);
684*4882a593Smuzhiyun void mlx4_en_stop_port(struct net_device *dev, int detach);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun void mlx4_en_set_stats_bitmap(struct mlx4_dev *dev,
687*4882a593Smuzhiyun 			      struct mlx4_en_stats_bitmap *stats_bitmap,
688*4882a593Smuzhiyun 			      u8 rx_ppp, u8 rx_pause,
689*4882a593Smuzhiyun 			      u8 tx_ppp, u8 tx_pause);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun int mlx4_en_try_alloc_resources(struct mlx4_en_priv *priv,
692*4882a593Smuzhiyun 				struct mlx4_en_priv *tmp,
693*4882a593Smuzhiyun 				struct mlx4_en_port_profile *prof,
694*4882a593Smuzhiyun 				bool carry_xdp_prog);
695*4882a593Smuzhiyun void mlx4_en_safe_replace_resources(struct mlx4_en_priv *priv,
696*4882a593Smuzhiyun 				    struct mlx4_en_priv *tmp);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
699*4882a593Smuzhiyun 		      int entries, int ring, enum cq_type mode, int node);
700*4882a593Smuzhiyun void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
701*4882a593Smuzhiyun int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
702*4882a593Smuzhiyun 			int cq_idx);
703*4882a593Smuzhiyun void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
704*4882a593Smuzhiyun int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
705*4882a593Smuzhiyun void mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun void mlx4_en_tx_irq(struct mlx4_cq *mcq);
708*4882a593Smuzhiyun u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
709*4882a593Smuzhiyun 			 struct net_device *sb_dev);
710*4882a593Smuzhiyun netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
711*4882a593Smuzhiyun netdev_tx_t mlx4_en_xmit_frame(struct mlx4_en_rx_ring *rx_ring,
712*4882a593Smuzhiyun 			       struct mlx4_en_rx_alloc *frame,
713*4882a593Smuzhiyun 			       struct mlx4_en_priv *priv, unsigned int length,
714*4882a593Smuzhiyun 			       int tx_ind, bool *doorbell_pending);
715*4882a593Smuzhiyun void mlx4_en_xmit_doorbell(struct mlx4_en_tx_ring *ring);
716*4882a593Smuzhiyun bool mlx4_en_rx_recycle(struct mlx4_en_rx_ring *ring,
717*4882a593Smuzhiyun 			struct mlx4_en_rx_alloc *frame);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
720*4882a593Smuzhiyun 			   struct mlx4_en_tx_ring **pring,
721*4882a593Smuzhiyun 			   u32 size, u16 stride,
722*4882a593Smuzhiyun 			   int node, int queue_index);
723*4882a593Smuzhiyun void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
724*4882a593Smuzhiyun 			     struct mlx4_en_tx_ring **pring);
725*4882a593Smuzhiyun void mlx4_en_init_tx_xdp_ring_descs(struct mlx4_en_priv *priv,
726*4882a593Smuzhiyun 				    struct mlx4_en_tx_ring *ring);
727*4882a593Smuzhiyun int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
728*4882a593Smuzhiyun 			     struct mlx4_en_tx_ring *ring,
729*4882a593Smuzhiyun 			     int cq, int user_prio);
730*4882a593Smuzhiyun void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
731*4882a593Smuzhiyun 				struct mlx4_en_tx_ring *ring);
732*4882a593Smuzhiyun void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev);
733*4882a593Smuzhiyun void mlx4_en_recover_from_oom(struct mlx4_en_priv *priv);
734*4882a593Smuzhiyun int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
735*4882a593Smuzhiyun 			   struct mlx4_en_rx_ring **pring,
736*4882a593Smuzhiyun 			   u32 size, u16 stride, int node, int queue_index);
737*4882a593Smuzhiyun void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
738*4882a593Smuzhiyun 			     struct mlx4_en_rx_ring **pring,
739*4882a593Smuzhiyun 			     u32 size, u16 stride);
740*4882a593Smuzhiyun int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
741*4882a593Smuzhiyun void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
742*4882a593Smuzhiyun 				struct mlx4_en_rx_ring *ring);
743*4882a593Smuzhiyun int mlx4_en_process_rx_cq(struct net_device *dev,
744*4882a593Smuzhiyun 			  struct mlx4_en_cq *cq,
745*4882a593Smuzhiyun 			  int budget);
746*4882a593Smuzhiyun int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
747*4882a593Smuzhiyun int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
748*4882a593Smuzhiyun int mlx4_en_process_tx_cq(struct net_device *dev,
749*4882a593Smuzhiyun 			  struct mlx4_en_cq *cq, int napi_budget);
750*4882a593Smuzhiyun u32 mlx4_en_free_tx_desc(struct mlx4_en_priv *priv,
751*4882a593Smuzhiyun 			 struct mlx4_en_tx_ring *ring,
752*4882a593Smuzhiyun 			 int index, u64 timestamp,
753*4882a593Smuzhiyun 			 int napi_mode);
754*4882a593Smuzhiyun u32 mlx4_en_recycle_tx_desc(struct mlx4_en_priv *priv,
755*4882a593Smuzhiyun 			    struct mlx4_en_tx_ring *ring,
756*4882a593Smuzhiyun 			    int index, u64 timestamp,
757*4882a593Smuzhiyun 			    int napi_mode);
758*4882a593Smuzhiyun void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
759*4882a593Smuzhiyun 		int is_tx, int rss, int qpn, int cqn, int user_prio,
760*4882a593Smuzhiyun 		struct mlx4_qp_context *context);
761*4882a593Smuzhiyun void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
762*4882a593Smuzhiyun int mlx4_en_change_mcast_lb(struct mlx4_en_priv *priv, struct mlx4_qp *qp,
763*4882a593Smuzhiyun 			    int loopback);
764*4882a593Smuzhiyun void mlx4_en_calc_rx_buf(struct net_device *dev);
765*4882a593Smuzhiyun int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
766*4882a593Smuzhiyun void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
767*4882a593Smuzhiyun int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
768*4882a593Smuzhiyun void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
769*4882a593Smuzhiyun int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
770*4882a593Smuzhiyun void mlx4_en_rx_irq(struct mlx4_cq *mcq);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
773*4882a593Smuzhiyun int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun void mlx4_en_fold_software_stats(struct net_device *dev);
776*4882a593Smuzhiyun int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
777*4882a593Smuzhiyun int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun #ifdef CONFIG_MLX4_EN_DCB
780*4882a593Smuzhiyun extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
781*4882a593Smuzhiyun extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
782*4882a593Smuzhiyun #endif
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun int mlx4_en_setup_tc(struct net_device *dev, u8 up);
785*4882a593Smuzhiyun int mlx4_en_alloc_tx_queue_per_tc(struct net_device *dev, u8 tc);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
788*4882a593Smuzhiyun void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
789*4882a593Smuzhiyun #endif
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun #define MLX4_EN_NUM_SELF_TEST	5
792*4882a593Smuzhiyun void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
793*4882a593Smuzhiyun void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun #define DEV_FEATURE_CHANGED(dev, new_features, feature) \
796*4882a593Smuzhiyun 	((dev->features & feature) ^ (new_features & feature))
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun int mlx4_en_moderation_update(struct mlx4_en_priv *priv);
799*4882a593Smuzhiyun int mlx4_en_reset_config(struct net_device *dev,
800*4882a593Smuzhiyun 			 struct hwtstamp_config ts_config,
801*4882a593Smuzhiyun 			 netdev_features_t new_features);
802*4882a593Smuzhiyun void mlx4_en_update_pfc_stats_bitmap(struct mlx4_dev *dev,
803*4882a593Smuzhiyun 				     struct mlx4_en_stats_bitmap *stats_bitmap,
804*4882a593Smuzhiyun 				     u8 rx_ppp, u8 rx_pause,
805*4882a593Smuzhiyun 				     u8 tx_ppp, u8 tx_pause);
806*4882a593Smuzhiyun int mlx4_en_netdev_event(struct notifier_block *this,
807*4882a593Smuzhiyun 			 unsigned long event, void *ptr);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun /*
810*4882a593Smuzhiyun  * Functions for time stamping
811*4882a593Smuzhiyun  */
812*4882a593Smuzhiyun u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
813*4882a593Smuzhiyun void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
814*4882a593Smuzhiyun 			    struct skb_shared_hwtstamps *hwts,
815*4882a593Smuzhiyun 			    u64 timestamp);
816*4882a593Smuzhiyun void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
817*4882a593Smuzhiyun void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun /* Globals
820*4882a593Smuzhiyun  */
821*4882a593Smuzhiyun extern const struct ethtool_ops mlx4_en_ethtool_ops;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun /*
826*4882a593Smuzhiyun  * printk / logging functions
827*4882a593Smuzhiyun  */
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun __printf(3, 4)
830*4882a593Smuzhiyun void en_print(const char *level, const struct mlx4_en_priv *priv,
831*4882a593Smuzhiyun 	      const char *format, ...);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun #define en_dbg(mlevel, priv, format, ...)				\
834*4882a593Smuzhiyun do {									\
835*4882a593Smuzhiyun 	if (NETIF_MSG_##mlevel & (priv)->msg_enable)			\
836*4882a593Smuzhiyun 		en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__);	\
837*4882a593Smuzhiyun } while (0)
838*4882a593Smuzhiyun #define en_warn(priv, format, ...)					\
839*4882a593Smuzhiyun 	en_print(KERN_WARNING, priv, format, ##__VA_ARGS__)
840*4882a593Smuzhiyun #define en_err(priv, format, ...)					\
841*4882a593Smuzhiyun 	en_print(KERN_ERR, priv, format, ##__VA_ARGS__)
842*4882a593Smuzhiyun #define en_info(priv, format, ...)					\
843*4882a593Smuzhiyun 	en_print(KERN_INFO, priv, format, ##__VA_ARGS__)
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun #define mlx4_err(mdev, format, ...)					\
846*4882a593Smuzhiyun 	pr_err(DRV_NAME " %s: " format,					\
847*4882a593Smuzhiyun 	       dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
848*4882a593Smuzhiyun #define mlx4_info(mdev, format, ...)					\
849*4882a593Smuzhiyun 	pr_info(DRV_NAME " %s: " format,				\
850*4882a593Smuzhiyun 		dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
851*4882a593Smuzhiyun #define mlx4_warn(mdev, format, ...)					\
852*4882a593Smuzhiyun 	pr_warn(DRV_NAME " %s: " format,				\
853*4882a593Smuzhiyun 		dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun #endif
856