1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
4*4882a593Smuzhiyun * Copyright (c) 2005, 2006, 2007 Cisco Systems. All rights reserved.
5*4882a593Smuzhiyun * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
6*4882a593Smuzhiyun * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This software is available to you under a choice of one of two
9*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
10*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
11*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
12*4882a593Smuzhiyun * OpenIB.org BSD license below:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
15*4882a593Smuzhiyun * without modification, are permitted provided that the following
16*4882a593Smuzhiyun * conditions are met:
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * - Redistributions of source code must retain the above
19*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun * disclaimer.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
23*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
24*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
25*4882a593Smuzhiyun * provided with the distribution.
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34*4882a593Smuzhiyun * SOFTWARE.
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #ifndef MLX4_H
38*4882a593Smuzhiyun #define MLX4_H
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include <linux/mutex.h>
41*4882a593Smuzhiyun #include <linux/radix-tree.h>
42*4882a593Smuzhiyun #include <linux/rbtree.h>
43*4882a593Smuzhiyun #include <linux/timer.h>
44*4882a593Smuzhiyun #include <linux/semaphore.h>
45*4882a593Smuzhiyun #include <linux/workqueue.h>
46*4882a593Smuzhiyun #include <linux/interrupt.h>
47*4882a593Smuzhiyun #include <linux/spinlock.h>
48*4882a593Smuzhiyun #include <net/devlink.h>
49*4882a593Smuzhiyun #include <linux/rwsem.h>
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #include <linux/mlx4/device.h>
52*4882a593Smuzhiyun #include <linux/mlx4/driver.h>
53*4882a593Smuzhiyun #include <linux/mlx4/doorbell.h>
54*4882a593Smuzhiyun #include <linux/mlx4/cmd.h>
55*4882a593Smuzhiyun #include "fw_qos.h"
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define DRV_NAME "mlx4_core"
58*4882a593Smuzhiyun #define DRV_VERSION "4.0-0"
59*4882a593Smuzhiyun #define DRV_NAME_FOR_FW "Linux," DRV_NAME "," DRV_VERSION
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define MLX4_FS_UDP_UC_EN (1 << 1)
62*4882a593Smuzhiyun #define MLX4_FS_TCP_UC_EN (1 << 2)
63*4882a593Smuzhiyun #define MLX4_FS_NUM_OF_L2_ADDR 8
64*4882a593Smuzhiyun #define MLX4_FS_MGM_LOG_ENTRY_SIZE 7
65*4882a593Smuzhiyun #define MLX4_FS_NUM_MCG (1 << 17)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define INIT_HCA_TPT_MW_ENABLE (1 << 7)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define MLX4_QUERY_IF_STAT_RESET BIT(31)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun enum {
72*4882a593Smuzhiyun MLX4_HCR_BASE = 0x80680,
73*4882a593Smuzhiyun MLX4_HCR_SIZE = 0x0001c,
74*4882a593Smuzhiyun MLX4_CLR_INT_SIZE = 0x00008,
75*4882a593Smuzhiyun MLX4_SLAVE_COMM_BASE = 0x0,
76*4882a593Smuzhiyun MLX4_COMM_PAGESIZE = 0x1000,
77*4882a593Smuzhiyun MLX4_CLOCK_SIZE = 0x00008,
78*4882a593Smuzhiyun MLX4_COMM_CHAN_CAPS = 0x8,
79*4882a593Smuzhiyun MLX4_COMM_CHAN_FLAGS = 0xc
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun enum {
83*4882a593Smuzhiyun MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE = 10,
84*4882a593Smuzhiyun MLX4_MIN_MGM_LOG_ENTRY_SIZE = 7,
85*4882a593Smuzhiyun MLX4_MAX_MGM_LOG_ENTRY_SIZE = 12,
86*4882a593Smuzhiyun MLX4_MAX_QP_PER_MGM = 4 * ((1 << MLX4_MAX_MGM_LOG_ENTRY_SIZE) / 16 - 2),
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun enum {
90*4882a593Smuzhiyun MLX4_NUM_PDS = 1 << 15
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun enum {
94*4882a593Smuzhiyun MLX4_CMPT_TYPE_QP = 0,
95*4882a593Smuzhiyun MLX4_CMPT_TYPE_SRQ = 1,
96*4882a593Smuzhiyun MLX4_CMPT_TYPE_CQ = 2,
97*4882a593Smuzhiyun MLX4_CMPT_TYPE_EQ = 3,
98*4882a593Smuzhiyun MLX4_CMPT_NUM_TYPE
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun enum {
102*4882a593Smuzhiyun MLX4_CMPT_SHIFT = 24,
103*4882a593Smuzhiyun MLX4_NUM_CMPTS = MLX4_CMPT_NUM_TYPE << MLX4_CMPT_SHIFT
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun enum mlx4_mpt_state {
107*4882a593Smuzhiyun MLX4_MPT_DISABLED = 0,
108*4882a593Smuzhiyun MLX4_MPT_EN_HW,
109*4882a593Smuzhiyun MLX4_MPT_EN_SW
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define MLX4_COMM_TIME 10000
113*4882a593Smuzhiyun #define MLX4_COMM_OFFLINE_TIME_OUT 30000
114*4882a593Smuzhiyun #define MLX4_COMM_CMD_NA_OP 0x0
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun enum {
118*4882a593Smuzhiyun MLX4_COMM_CMD_RESET,
119*4882a593Smuzhiyun MLX4_COMM_CMD_VHCR0,
120*4882a593Smuzhiyun MLX4_COMM_CMD_VHCR1,
121*4882a593Smuzhiyun MLX4_COMM_CMD_VHCR2,
122*4882a593Smuzhiyun MLX4_COMM_CMD_VHCR_EN,
123*4882a593Smuzhiyun MLX4_COMM_CMD_VHCR_POST,
124*4882a593Smuzhiyun MLX4_COMM_CMD_FLR = 254
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun enum {
128*4882a593Smuzhiyun MLX4_VF_SMI_DISABLED,
129*4882a593Smuzhiyun MLX4_VF_SMI_ENABLED
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /*The flag indicates that the slave should delay the RESET cmd*/
133*4882a593Smuzhiyun #define MLX4_DELAY_RESET_SLAVE 0xbbbbbbb
134*4882a593Smuzhiyun /*indicates how many retries will be done if we are in the middle of FLR*/
135*4882a593Smuzhiyun #define NUM_OF_RESET_RETRIES 10
136*4882a593Smuzhiyun #define SLEEP_TIME_IN_RESET (2 * 1000)
137*4882a593Smuzhiyun enum mlx4_resource {
138*4882a593Smuzhiyun RES_QP,
139*4882a593Smuzhiyun RES_CQ,
140*4882a593Smuzhiyun RES_SRQ,
141*4882a593Smuzhiyun RES_XRCD,
142*4882a593Smuzhiyun RES_MPT,
143*4882a593Smuzhiyun RES_MTT,
144*4882a593Smuzhiyun RES_MAC,
145*4882a593Smuzhiyun RES_VLAN,
146*4882a593Smuzhiyun RES_NPORT_ID,
147*4882a593Smuzhiyun RES_COUNTER,
148*4882a593Smuzhiyun RES_FS_RULE,
149*4882a593Smuzhiyun RES_EQ,
150*4882a593Smuzhiyun MLX4_NUM_OF_RESOURCE_TYPE
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun enum mlx4_alloc_mode {
154*4882a593Smuzhiyun RES_OP_RESERVE,
155*4882a593Smuzhiyun RES_OP_RESERVE_AND_MAP,
156*4882a593Smuzhiyun RES_OP_MAP_ICM,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun enum mlx4_res_tracker_free_type {
160*4882a593Smuzhiyun RES_TR_FREE_ALL,
161*4882a593Smuzhiyun RES_TR_FREE_SLAVES_ONLY,
162*4882a593Smuzhiyun RES_TR_FREE_STRUCTS_ONLY,
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun *Virtual HCR structures.
167*4882a593Smuzhiyun * mlx4_vhcr is the sw representation, in machine endianness
168*4882a593Smuzhiyun *
169*4882a593Smuzhiyun * mlx4_vhcr_cmd is the formalized structure, the one that is passed
170*4882a593Smuzhiyun * to FW to go through communication channel.
171*4882a593Smuzhiyun * It is big endian, and has the same structure as the physical HCR
172*4882a593Smuzhiyun * used by command interface
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun struct mlx4_vhcr {
175*4882a593Smuzhiyun u64 in_param;
176*4882a593Smuzhiyun u64 out_param;
177*4882a593Smuzhiyun u32 in_modifier;
178*4882a593Smuzhiyun u32 errno;
179*4882a593Smuzhiyun u16 op;
180*4882a593Smuzhiyun u16 token;
181*4882a593Smuzhiyun u8 op_modifier;
182*4882a593Smuzhiyun u8 e_bit;
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun struct mlx4_vhcr_cmd {
186*4882a593Smuzhiyun __be64 in_param;
187*4882a593Smuzhiyun __be32 in_modifier;
188*4882a593Smuzhiyun u32 reserved1;
189*4882a593Smuzhiyun __be64 out_param;
190*4882a593Smuzhiyun __be16 token;
191*4882a593Smuzhiyun u16 reserved;
192*4882a593Smuzhiyun u8 status;
193*4882a593Smuzhiyun u8 flags;
194*4882a593Smuzhiyun __be16 opcode;
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun struct mlx4_cmd_info {
198*4882a593Smuzhiyun u16 opcode;
199*4882a593Smuzhiyun bool has_inbox;
200*4882a593Smuzhiyun bool has_outbox;
201*4882a593Smuzhiyun bool out_is_imm;
202*4882a593Smuzhiyun bool encode_slave_id;
203*4882a593Smuzhiyun int (*verify)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
204*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox);
205*4882a593Smuzhiyun int (*wrapper)(struct mlx4_dev *dev, int slave, struct mlx4_vhcr *vhcr,
206*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
207*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
208*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun #ifdef CONFIG_MLX4_DEBUG
212*4882a593Smuzhiyun extern int mlx4_debug_level;
213*4882a593Smuzhiyun #else /* CONFIG_MLX4_DEBUG */
214*4882a593Smuzhiyun #define mlx4_debug_level (0)
215*4882a593Smuzhiyun #endif /* CONFIG_MLX4_DEBUG */
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #define mlx4_dbg(mdev, format, ...) \
218*4882a593Smuzhiyun do { \
219*4882a593Smuzhiyun if (mlx4_debug_level) \
220*4882a593Smuzhiyun dev_printk(KERN_DEBUG, \
221*4882a593Smuzhiyun &(mdev)->persist->pdev->dev, format, \
222*4882a593Smuzhiyun ##__VA_ARGS__); \
223*4882a593Smuzhiyun } while (0)
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun #define mlx4_err(mdev, format, ...) \
226*4882a593Smuzhiyun dev_err(&(mdev)->persist->pdev->dev, format, ##__VA_ARGS__)
227*4882a593Smuzhiyun #define mlx4_info(mdev, format, ...) \
228*4882a593Smuzhiyun dev_info(&(mdev)->persist->pdev->dev, format, ##__VA_ARGS__)
229*4882a593Smuzhiyun #define mlx4_warn(mdev, format, ...) \
230*4882a593Smuzhiyun dev_warn(&(mdev)->persist->pdev->dev, format, ##__VA_ARGS__)
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun extern int log_mtts_per_seg;
233*4882a593Smuzhiyun extern int mlx4_internal_err_reset;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #define MLX4_MAX_NUM_SLAVES (min(MLX4_MAX_NUM_PF + MLX4_MAX_NUM_VF, \
236*4882a593Smuzhiyun MLX4_MFUNC_MAX))
237*4882a593Smuzhiyun #define ALL_SLAVES 0xff
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun struct mlx4_bitmap {
240*4882a593Smuzhiyun u32 last;
241*4882a593Smuzhiyun u32 top;
242*4882a593Smuzhiyun u32 max;
243*4882a593Smuzhiyun u32 reserved_top;
244*4882a593Smuzhiyun u32 mask;
245*4882a593Smuzhiyun u32 avail;
246*4882a593Smuzhiyun u32 effective_len;
247*4882a593Smuzhiyun spinlock_t lock;
248*4882a593Smuzhiyun unsigned long *table;
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun struct mlx4_buddy {
252*4882a593Smuzhiyun unsigned long **bits;
253*4882a593Smuzhiyun unsigned int *num_free;
254*4882a593Smuzhiyun u32 max_order;
255*4882a593Smuzhiyun spinlock_t lock;
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun struct mlx4_icm;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun struct mlx4_icm_table {
261*4882a593Smuzhiyun u64 virt;
262*4882a593Smuzhiyun int num_icm;
263*4882a593Smuzhiyun u32 num_obj;
264*4882a593Smuzhiyun int obj_size;
265*4882a593Smuzhiyun int lowmem;
266*4882a593Smuzhiyun int coherent;
267*4882a593Smuzhiyun struct mutex mutex;
268*4882a593Smuzhiyun struct mlx4_icm **icm;
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #define MLX4_MPT_FLAG_SW_OWNS (0xfUL << 28)
272*4882a593Smuzhiyun #define MLX4_MPT_FLAG_FREE (0x3UL << 28)
273*4882a593Smuzhiyun #define MLX4_MPT_FLAG_MIO (1 << 17)
274*4882a593Smuzhiyun #define MLX4_MPT_FLAG_BIND_ENABLE (1 << 15)
275*4882a593Smuzhiyun #define MLX4_MPT_FLAG_PHYSICAL (1 << 9)
276*4882a593Smuzhiyun #define MLX4_MPT_FLAG_REGION (1 << 8)
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun #define MLX4_MPT_PD_MASK (0x1FFFFUL)
279*4882a593Smuzhiyun #define MLX4_MPT_PD_VF_MASK (0xFE0000UL)
280*4882a593Smuzhiyun #define MLX4_MPT_PD_FLAG_FAST_REG (1 << 27)
281*4882a593Smuzhiyun #define MLX4_MPT_PD_FLAG_RAE (1 << 28)
282*4882a593Smuzhiyun #define MLX4_MPT_PD_FLAG_EN_INV (3 << 24)
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun #define MLX4_MPT_QP_FLAG_BOUND_QP (1 << 7)
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #define MLX4_MPT_STATUS_SW 0xF0
287*4882a593Smuzhiyun #define MLX4_MPT_STATUS_HW 0x00
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun #define MLX4_CQE_SIZE_MASK_STRIDE 0x3
290*4882a593Smuzhiyun #define MLX4_EQE_SIZE_MASK_STRIDE 0x30
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun #define MLX4_EQ_ASYNC 0
293*4882a593Smuzhiyun #define MLX4_EQ_TO_CQ_VECTOR(vector) ((vector) - \
294*4882a593Smuzhiyun !!((int)(vector) >= MLX4_EQ_ASYNC))
295*4882a593Smuzhiyun #define MLX4_CQ_TO_EQ_VECTOR(vector) ((vector) + \
296*4882a593Smuzhiyun !!((int)(vector) >= MLX4_EQ_ASYNC))
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /*
299*4882a593Smuzhiyun * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
300*4882a593Smuzhiyun */
301*4882a593Smuzhiyun struct mlx4_mpt_entry {
302*4882a593Smuzhiyun __be32 flags;
303*4882a593Smuzhiyun __be32 qpn;
304*4882a593Smuzhiyun __be32 key;
305*4882a593Smuzhiyun __be32 pd_flags;
306*4882a593Smuzhiyun __be64 start;
307*4882a593Smuzhiyun __be64 length;
308*4882a593Smuzhiyun __be32 lkey;
309*4882a593Smuzhiyun __be32 win_cnt;
310*4882a593Smuzhiyun u8 reserved1[3];
311*4882a593Smuzhiyun u8 mtt_rep;
312*4882a593Smuzhiyun __be64 mtt_addr;
313*4882a593Smuzhiyun __be32 mtt_sz;
314*4882a593Smuzhiyun __be32 entity_size;
315*4882a593Smuzhiyun __be32 first_byte_offset;
316*4882a593Smuzhiyun } __packed;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /*
319*4882a593Smuzhiyun * Must be packed because start is 64 bits but only aligned to 32 bits.
320*4882a593Smuzhiyun */
321*4882a593Smuzhiyun struct mlx4_eq_context {
322*4882a593Smuzhiyun __be32 flags;
323*4882a593Smuzhiyun u16 reserved1[3];
324*4882a593Smuzhiyun __be16 page_offset;
325*4882a593Smuzhiyun u8 log_eq_size;
326*4882a593Smuzhiyun u8 reserved2[4];
327*4882a593Smuzhiyun u8 eq_period;
328*4882a593Smuzhiyun u8 reserved3;
329*4882a593Smuzhiyun u8 eq_max_count;
330*4882a593Smuzhiyun u8 reserved4[3];
331*4882a593Smuzhiyun u8 intr;
332*4882a593Smuzhiyun u8 log_page_size;
333*4882a593Smuzhiyun u8 reserved5[2];
334*4882a593Smuzhiyun u8 mtt_base_addr_h;
335*4882a593Smuzhiyun __be32 mtt_base_addr_l;
336*4882a593Smuzhiyun u32 reserved6[2];
337*4882a593Smuzhiyun __be32 consumer_index;
338*4882a593Smuzhiyun __be32 producer_index;
339*4882a593Smuzhiyun u32 reserved7[4];
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun struct mlx4_cq_context {
343*4882a593Smuzhiyun __be32 flags;
344*4882a593Smuzhiyun u16 reserved1[3];
345*4882a593Smuzhiyun __be16 page_offset;
346*4882a593Smuzhiyun __be32 logsize_usrpage;
347*4882a593Smuzhiyun __be16 cq_period;
348*4882a593Smuzhiyun __be16 cq_max_count;
349*4882a593Smuzhiyun u8 reserved2[3];
350*4882a593Smuzhiyun u8 comp_eqn;
351*4882a593Smuzhiyun u8 log_page_size;
352*4882a593Smuzhiyun u8 reserved3[2];
353*4882a593Smuzhiyun u8 mtt_base_addr_h;
354*4882a593Smuzhiyun __be32 mtt_base_addr_l;
355*4882a593Smuzhiyun __be32 last_notified_index;
356*4882a593Smuzhiyun __be32 solicit_producer_index;
357*4882a593Smuzhiyun __be32 consumer_index;
358*4882a593Smuzhiyun __be32 producer_index;
359*4882a593Smuzhiyun u32 reserved4[2];
360*4882a593Smuzhiyun __be64 db_rec_addr;
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun struct mlx4_srq_context {
364*4882a593Smuzhiyun __be32 state_logsize_srqn;
365*4882a593Smuzhiyun u8 logstride;
366*4882a593Smuzhiyun u8 reserved1;
367*4882a593Smuzhiyun __be16 xrcd;
368*4882a593Smuzhiyun __be32 pg_offset_cqn;
369*4882a593Smuzhiyun u32 reserved2;
370*4882a593Smuzhiyun u8 log_page_size;
371*4882a593Smuzhiyun u8 reserved3[2];
372*4882a593Smuzhiyun u8 mtt_base_addr_h;
373*4882a593Smuzhiyun __be32 mtt_base_addr_l;
374*4882a593Smuzhiyun __be32 pd;
375*4882a593Smuzhiyun __be16 limit_watermark;
376*4882a593Smuzhiyun __be16 wqe_cnt;
377*4882a593Smuzhiyun u16 reserved4;
378*4882a593Smuzhiyun __be16 wqe_counter;
379*4882a593Smuzhiyun u32 reserved5;
380*4882a593Smuzhiyun __be64 db_rec_addr;
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun struct mlx4_eq_tasklet {
384*4882a593Smuzhiyun struct list_head list;
385*4882a593Smuzhiyun struct list_head process_list;
386*4882a593Smuzhiyun struct tasklet_struct task;
387*4882a593Smuzhiyun /* lock on completion tasklet list */
388*4882a593Smuzhiyun spinlock_t lock;
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun struct mlx4_eq {
392*4882a593Smuzhiyun struct mlx4_dev *dev;
393*4882a593Smuzhiyun void __iomem *doorbell;
394*4882a593Smuzhiyun int eqn;
395*4882a593Smuzhiyun u32 cons_index;
396*4882a593Smuzhiyun u16 irq;
397*4882a593Smuzhiyun u16 have_irq;
398*4882a593Smuzhiyun int nent;
399*4882a593Smuzhiyun struct mlx4_buf_list *page_list;
400*4882a593Smuzhiyun struct mlx4_mtt mtt;
401*4882a593Smuzhiyun struct mlx4_eq_tasklet tasklet_ctx;
402*4882a593Smuzhiyun struct mlx4_active_ports actv_ports;
403*4882a593Smuzhiyun u32 ref_count;
404*4882a593Smuzhiyun cpumask_var_t affinity_mask;
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun struct mlx4_slave_eqe {
408*4882a593Smuzhiyun u8 type;
409*4882a593Smuzhiyun u8 port;
410*4882a593Smuzhiyun u32 param;
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun struct mlx4_slave_event_eq_info {
414*4882a593Smuzhiyun int eqn;
415*4882a593Smuzhiyun u16 token;
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun struct mlx4_profile {
419*4882a593Smuzhiyun int num_qp;
420*4882a593Smuzhiyun int rdmarc_per_qp;
421*4882a593Smuzhiyun int num_srq;
422*4882a593Smuzhiyun int num_cq;
423*4882a593Smuzhiyun int num_mcg;
424*4882a593Smuzhiyun int num_mpt;
425*4882a593Smuzhiyun unsigned num_mtt;
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun struct mlx4_fw {
429*4882a593Smuzhiyun u64 clr_int_base;
430*4882a593Smuzhiyun u64 catas_offset;
431*4882a593Smuzhiyun u64 comm_base;
432*4882a593Smuzhiyun u64 clock_offset;
433*4882a593Smuzhiyun struct mlx4_icm *fw_icm;
434*4882a593Smuzhiyun struct mlx4_icm *aux_icm;
435*4882a593Smuzhiyun u32 catas_size;
436*4882a593Smuzhiyun u16 fw_pages;
437*4882a593Smuzhiyun u8 clr_int_bar;
438*4882a593Smuzhiyun u8 catas_bar;
439*4882a593Smuzhiyun u8 comm_bar;
440*4882a593Smuzhiyun u8 clock_bar;
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun struct mlx4_comm {
444*4882a593Smuzhiyun u32 slave_write;
445*4882a593Smuzhiyun u32 slave_read;
446*4882a593Smuzhiyun };
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun enum {
449*4882a593Smuzhiyun MLX4_MCAST_CONFIG = 0,
450*4882a593Smuzhiyun MLX4_MCAST_DISABLE = 1,
451*4882a593Smuzhiyun MLX4_MCAST_ENABLE = 2,
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun #define VLAN_FLTR_SIZE 128
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun struct mlx4_vlan_fltr {
457*4882a593Smuzhiyun __be32 entry[VLAN_FLTR_SIZE];
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun struct mlx4_mcast_entry {
461*4882a593Smuzhiyun struct list_head list;
462*4882a593Smuzhiyun u64 addr;
463*4882a593Smuzhiyun };
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun struct mlx4_promisc_qp {
466*4882a593Smuzhiyun struct list_head list;
467*4882a593Smuzhiyun u32 qpn;
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun struct mlx4_steer_index {
471*4882a593Smuzhiyun struct list_head list;
472*4882a593Smuzhiyun unsigned int index;
473*4882a593Smuzhiyun struct list_head duplicates;
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun #define MLX4_EVENT_TYPES_NUM 64
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun struct mlx4_slave_state {
479*4882a593Smuzhiyun u8 comm_toggle;
480*4882a593Smuzhiyun u8 last_cmd;
481*4882a593Smuzhiyun u8 init_port_mask;
482*4882a593Smuzhiyun bool active;
483*4882a593Smuzhiyun bool old_vlan_api;
484*4882a593Smuzhiyun bool vst_qinq_supported;
485*4882a593Smuzhiyun u8 function;
486*4882a593Smuzhiyun dma_addr_t vhcr_dma;
487*4882a593Smuzhiyun u16 user_mtu[MLX4_MAX_PORTS + 1];
488*4882a593Smuzhiyun u16 mtu[MLX4_MAX_PORTS + 1];
489*4882a593Smuzhiyun __be32 ib_cap_mask[MLX4_MAX_PORTS + 1];
490*4882a593Smuzhiyun struct mlx4_slave_eqe eq[MLX4_MFUNC_MAX_EQES];
491*4882a593Smuzhiyun struct list_head mcast_filters[MLX4_MAX_PORTS + 1];
492*4882a593Smuzhiyun struct mlx4_vlan_fltr *vlan_filter[MLX4_MAX_PORTS + 1];
493*4882a593Smuzhiyun /* event type to eq number lookup */
494*4882a593Smuzhiyun struct mlx4_slave_event_eq_info event_eq[MLX4_EVENT_TYPES_NUM];
495*4882a593Smuzhiyun u16 eq_pi;
496*4882a593Smuzhiyun u16 eq_ci;
497*4882a593Smuzhiyun spinlock_t lock;
498*4882a593Smuzhiyun /*initialized via the kzalloc*/
499*4882a593Smuzhiyun u8 is_slave_going_down;
500*4882a593Smuzhiyun u32 cookie;
501*4882a593Smuzhiyun enum slave_port_state port_state[MLX4_MAX_PORTS + 1];
502*4882a593Smuzhiyun };
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun #define MLX4_VGT 4095
505*4882a593Smuzhiyun #define NO_INDX (-1)
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun struct mlx4_vport_state {
508*4882a593Smuzhiyun u64 mac;
509*4882a593Smuzhiyun u16 default_vlan;
510*4882a593Smuzhiyun u8 default_qos;
511*4882a593Smuzhiyun __be16 vlan_proto;
512*4882a593Smuzhiyun u32 tx_rate;
513*4882a593Smuzhiyun bool spoofchk;
514*4882a593Smuzhiyun u32 link_state;
515*4882a593Smuzhiyun u8 qos_vport;
516*4882a593Smuzhiyun __be64 guid;
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun struct mlx4_vf_admin_state {
520*4882a593Smuzhiyun struct mlx4_vport_state vport[MLX4_MAX_PORTS + 1];
521*4882a593Smuzhiyun u8 enable_smi[MLX4_MAX_PORTS + 1];
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun struct mlx4_vport_oper_state {
525*4882a593Smuzhiyun struct mlx4_vport_state state;
526*4882a593Smuzhiyun int mac_idx;
527*4882a593Smuzhiyun int vlan_idx;
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun struct mlx4_vf_oper_state {
531*4882a593Smuzhiyun struct mlx4_vport_oper_state vport[MLX4_MAX_PORTS + 1];
532*4882a593Smuzhiyun u8 smi_enabled[MLX4_MAX_PORTS + 1];
533*4882a593Smuzhiyun };
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun struct slave_list {
536*4882a593Smuzhiyun struct mutex mutex;
537*4882a593Smuzhiyun struct list_head res_list[MLX4_NUM_OF_RESOURCE_TYPE];
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun struct resource_allocator {
541*4882a593Smuzhiyun spinlock_t alloc_lock; /* protect quotas */
542*4882a593Smuzhiyun union {
543*4882a593Smuzhiyun unsigned int res_reserved;
544*4882a593Smuzhiyun unsigned int res_port_rsvd[MLX4_MAX_PORTS];
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun union {
547*4882a593Smuzhiyun int res_free;
548*4882a593Smuzhiyun int res_port_free[MLX4_MAX_PORTS];
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun int *quota;
551*4882a593Smuzhiyun int *allocated;
552*4882a593Smuzhiyun int *guaranteed;
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun struct mlx4_resource_tracker {
556*4882a593Smuzhiyun spinlock_t lock;
557*4882a593Smuzhiyun /* tree for each resources */
558*4882a593Smuzhiyun struct rb_root res_tree[MLX4_NUM_OF_RESOURCE_TYPE];
559*4882a593Smuzhiyun /* num_of_slave's lists, one per slave */
560*4882a593Smuzhiyun struct slave_list *slave_list;
561*4882a593Smuzhiyun struct resource_allocator res_alloc[MLX4_NUM_OF_RESOURCE_TYPE];
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun #define SLAVE_EVENT_EQ_SIZE 128
565*4882a593Smuzhiyun struct mlx4_slave_event_eq {
566*4882a593Smuzhiyun u32 eqn;
567*4882a593Smuzhiyun u32 cons;
568*4882a593Smuzhiyun u32 prod;
569*4882a593Smuzhiyun spinlock_t event_lock;
570*4882a593Smuzhiyun struct mlx4_eqe event_eqe[SLAVE_EVENT_EQ_SIZE];
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun struct mlx4_qos_manager {
574*4882a593Smuzhiyun int num_of_qos_vfs;
575*4882a593Smuzhiyun DECLARE_BITMAP(priority_bm, MLX4_NUM_UP);
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun struct mlx4_master_qp0_state {
579*4882a593Smuzhiyun int proxy_qp0_active;
580*4882a593Smuzhiyun int qp0_active;
581*4882a593Smuzhiyun int port_active;
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun struct mlx4_mfunc_master_ctx {
585*4882a593Smuzhiyun struct mlx4_slave_state *slave_state;
586*4882a593Smuzhiyun struct mlx4_vf_admin_state *vf_admin;
587*4882a593Smuzhiyun struct mlx4_vf_oper_state *vf_oper;
588*4882a593Smuzhiyun struct mlx4_master_qp0_state qp0_state[MLX4_MAX_PORTS + 1];
589*4882a593Smuzhiyun int init_port_ref[MLX4_MAX_PORTS + 1];
590*4882a593Smuzhiyun u16 max_mtu[MLX4_MAX_PORTS + 1];
591*4882a593Smuzhiyun u16 max_user_mtu[MLX4_MAX_PORTS + 1];
592*4882a593Smuzhiyun u8 pptx;
593*4882a593Smuzhiyun u8 pprx;
594*4882a593Smuzhiyun int disable_mcast_ref[MLX4_MAX_PORTS + 1];
595*4882a593Smuzhiyun struct mlx4_resource_tracker res_tracker;
596*4882a593Smuzhiyun struct workqueue_struct *comm_wq;
597*4882a593Smuzhiyun struct work_struct comm_work;
598*4882a593Smuzhiyun struct work_struct slave_event_work;
599*4882a593Smuzhiyun struct work_struct slave_flr_event_work;
600*4882a593Smuzhiyun spinlock_t slave_state_lock;
601*4882a593Smuzhiyun __be32 comm_arm_bit_vector[4];
602*4882a593Smuzhiyun struct mlx4_eqe cmd_eqe;
603*4882a593Smuzhiyun struct mlx4_slave_event_eq slave_eq;
604*4882a593Smuzhiyun struct mutex gen_eqe_mutex[MLX4_MFUNC_MAX];
605*4882a593Smuzhiyun struct mlx4_qos_manager qos_ctl[MLX4_MAX_PORTS + 1];
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun struct mlx4_mfunc {
609*4882a593Smuzhiyun struct mlx4_comm __iomem *comm;
610*4882a593Smuzhiyun struct mlx4_vhcr_cmd *vhcr;
611*4882a593Smuzhiyun dma_addr_t vhcr_dma;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun struct mlx4_mfunc_master_ctx master;
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun #define MGM_QPN_MASK 0x00FFFFFF
617*4882a593Smuzhiyun #define MGM_BLCK_LB_BIT 30
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun struct mlx4_mgm {
620*4882a593Smuzhiyun __be32 next_gid_index;
621*4882a593Smuzhiyun __be32 members_count;
622*4882a593Smuzhiyun u32 reserved[2];
623*4882a593Smuzhiyun u8 gid[16];
624*4882a593Smuzhiyun __be32 qp[MLX4_MAX_QP_PER_MGM];
625*4882a593Smuzhiyun };
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun struct mlx4_cmd {
628*4882a593Smuzhiyun struct dma_pool *pool;
629*4882a593Smuzhiyun void __iomem *hcr;
630*4882a593Smuzhiyun struct mutex slave_cmd_mutex;
631*4882a593Smuzhiyun struct semaphore poll_sem;
632*4882a593Smuzhiyun struct semaphore event_sem;
633*4882a593Smuzhiyun struct rw_semaphore switch_sem;
634*4882a593Smuzhiyun int max_cmds;
635*4882a593Smuzhiyun spinlock_t context_lock;
636*4882a593Smuzhiyun int free_head;
637*4882a593Smuzhiyun struct mlx4_cmd_context *context;
638*4882a593Smuzhiyun u16 token_mask;
639*4882a593Smuzhiyun u8 use_events;
640*4882a593Smuzhiyun u8 toggle;
641*4882a593Smuzhiyun u8 comm_toggle;
642*4882a593Smuzhiyun u8 initialized;
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun enum {
646*4882a593Smuzhiyun MLX4_VF_IMMED_VLAN_FLAG_VLAN = 1 << 0,
647*4882a593Smuzhiyun MLX4_VF_IMMED_VLAN_FLAG_QOS = 1 << 1,
648*4882a593Smuzhiyun MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE = 1 << 2,
649*4882a593Smuzhiyun };
650*4882a593Smuzhiyun struct mlx4_vf_immed_vlan_work {
651*4882a593Smuzhiyun struct work_struct work;
652*4882a593Smuzhiyun struct mlx4_priv *priv;
653*4882a593Smuzhiyun int flags;
654*4882a593Smuzhiyun int slave;
655*4882a593Smuzhiyun int vlan_ix;
656*4882a593Smuzhiyun int orig_vlan_ix;
657*4882a593Smuzhiyun u8 port;
658*4882a593Smuzhiyun u8 qos;
659*4882a593Smuzhiyun u8 qos_vport;
660*4882a593Smuzhiyun u16 vlan_id;
661*4882a593Smuzhiyun u16 orig_vlan_id;
662*4882a593Smuzhiyun __be16 vlan_proto;
663*4882a593Smuzhiyun };
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun struct mlx4_uar_table {
667*4882a593Smuzhiyun struct mlx4_bitmap bitmap;
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun struct mlx4_mr_table {
671*4882a593Smuzhiyun struct mlx4_bitmap mpt_bitmap;
672*4882a593Smuzhiyun struct mlx4_buddy mtt_buddy;
673*4882a593Smuzhiyun u64 mtt_base;
674*4882a593Smuzhiyun u64 mpt_base;
675*4882a593Smuzhiyun struct mlx4_icm_table mtt_table;
676*4882a593Smuzhiyun struct mlx4_icm_table dmpt_table;
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun struct mlx4_cq_table {
680*4882a593Smuzhiyun struct mlx4_bitmap bitmap;
681*4882a593Smuzhiyun spinlock_t lock;
682*4882a593Smuzhiyun struct radix_tree_root tree;
683*4882a593Smuzhiyun struct mlx4_icm_table table;
684*4882a593Smuzhiyun struct mlx4_icm_table cmpt_table;
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun struct mlx4_eq_table {
688*4882a593Smuzhiyun struct mlx4_bitmap bitmap;
689*4882a593Smuzhiyun char *irq_names;
690*4882a593Smuzhiyun void __iomem *clr_int;
691*4882a593Smuzhiyun void __iomem **uar_map;
692*4882a593Smuzhiyun u32 clr_mask;
693*4882a593Smuzhiyun struct mlx4_eq *eq;
694*4882a593Smuzhiyun struct mlx4_icm_table table;
695*4882a593Smuzhiyun struct mlx4_icm_table cmpt_table;
696*4882a593Smuzhiyun int have_irq;
697*4882a593Smuzhiyun u8 inta_pin;
698*4882a593Smuzhiyun };
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun struct mlx4_srq_table {
701*4882a593Smuzhiyun struct mlx4_bitmap bitmap;
702*4882a593Smuzhiyun spinlock_t lock;
703*4882a593Smuzhiyun struct radix_tree_root tree;
704*4882a593Smuzhiyun struct mlx4_icm_table table;
705*4882a593Smuzhiyun struct mlx4_icm_table cmpt_table;
706*4882a593Smuzhiyun };
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun enum mlx4_qp_table_zones {
709*4882a593Smuzhiyun MLX4_QP_TABLE_ZONE_GENERAL,
710*4882a593Smuzhiyun MLX4_QP_TABLE_ZONE_RSS,
711*4882a593Smuzhiyun MLX4_QP_TABLE_ZONE_RAW_ETH,
712*4882a593Smuzhiyun MLX4_QP_TABLE_ZONE_NUM
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun struct mlx4_qp_table {
716*4882a593Smuzhiyun struct mlx4_bitmap *bitmap_gen;
717*4882a593Smuzhiyun struct mlx4_zone_allocator *zones;
718*4882a593Smuzhiyun u32 zones_uids[MLX4_QP_TABLE_ZONE_NUM];
719*4882a593Smuzhiyun u32 rdmarc_base;
720*4882a593Smuzhiyun int rdmarc_shift;
721*4882a593Smuzhiyun spinlock_t lock;
722*4882a593Smuzhiyun struct mlx4_icm_table qp_table;
723*4882a593Smuzhiyun struct mlx4_icm_table auxc_table;
724*4882a593Smuzhiyun struct mlx4_icm_table altc_table;
725*4882a593Smuzhiyun struct mlx4_icm_table rdmarc_table;
726*4882a593Smuzhiyun struct mlx4_icm_table cmpt_table;
727*4882a593Smuzhiyun };
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun struct mlx4_mcg_table {
730*4882a593Smuzhiyun struct mutex mutex;
731*4882a593Smuzhiyun struct mlx4_bitmap bitmap;
732*4882a593Smuzhiyun struct mlx4_icm_table table;
733*4882a593Smuzhiyun };
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun struct mlx4_catas_err {
736*4882a593Smuzhiyun u32 __iomem *map;
737*4882a593Smuzhiyun struct timer_list timer;
738*4882a593Smuzhiyun struct list_head list;
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun #define MLX4_MAX_MAC_NUM 128
742*4882a593Smuzhiyun #define MLX4_MAC_TABLE_SIZE (MLX4_MAX_MAC_NUM << 3)
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun struct mlx4_mac_table {
745*4882a593Smuzhiyun __be64 entries[MLX4_MAX_MAC_NUM];
746*4882a593Smuzhiyun int refs[MLX4_MAX_MAC_NUM];
747*4882a593Smuzhiyun bool is_dup[MLX4_MAX_MAC_NUM];
748*4882a593Smuzhiyun struct mutex mutex;
749*4882a593Smuzhiyun int total;
750*4882a593Smuzhiyun int max;
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun #define MLX4_ROCE_GID_ENTRY_SIZE 16
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun struct mlx4_roce_gid_entry {
756*4882a593Smuzhiyun u8 raw[MLX4_ROCE_GID_ENTRY_SIZE];
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun struct mlx4_roce_gid_table {
760*4882a593Smuzhiyun struct mlx4_roce_gid_entry roce_gids[MLX4_ROCE_MAX_GIDS];
761*4882a593Smuzhiyun struct mutex mutex;
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun #define MLX4_MAX_VLAN_NUM 128
765*4882a593Smuzhiyun #define MLX4_VLAN_TABLE_SIZE (MLX4_MAX_VLAN_NUM << 2)
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun struct mlx4_vlan_table {
768*4882a593Smuzhiyun __be32 entries[MLX4_MAX_VLAN_NUM];
769*4882a593Smuzhiyun int refs[MLX4_MAX_VLAN_NUM];
770*4882a593Smuzhiyun int is_dup[MLX4_MAX_VLAN_NUM];
771*4882a593Smuzhiyun struct mutex mutex;
772*4882a593Smuzhiyun int total;
773*4882a593Smuzhiyun int max;
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun #define SET_PORT_GEN_ALL_VALID (MLX4_FLAG_V_MTU_MASK | \
777*4882a593Smuzhiyun MLX4_FLAG_V_PPRX_MASK | \
778*4882a593Smuzhiyun MLX4_FLAG_V_PPTX_MASK)
779*4882a593Smuzhiyun #define SET_PORT_PROMISC_SHIFT 31
780*4882a593Smuzhiyun #define SET_PORT_MC_PROMISC_SHIFT 30
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun enum {
783*4882a593Smuzhiyun MCAST_DIRECT_ONLY = 0,
784*4882a593Smuzhiyun MCAST_DIRECT = 1,
785*4882a593Smuzhiyun MCAST_DEFAULT = 2
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun struct mlx4_set_port_general_context {
790*4882a593Smuzhiyun u16 reserved1;
791*4882a593Smuzhiyun u8 flags2;
792*4882a593Smuzhiyun u8 flags;
793*4882a593Smuzhiyun union {
794*4882a593Smuzhiyun u8 ignore_fcs;
795*4882a593Smuzhiyun u8 roce_mode;
796*4882a593Smuzhiyun };
797*4882a593Smuzhiyun u8 reserved2;
798*4882a593Smuzhiyun __be16 mtu;
799*4882a593Smuzhiyun u8 pptx;
800*4882a593Smuzhiyun u8 pfctx;
801*4882a593Smuzhiyun u16 reserved3;
802*4882a593Smuzhiyun u8 pprx;
803*4882a593Smuzhiyun u8 pfcrx;
804*4882a593Smuzhiyun u16 reserved4;
805*4882a593Smuzhiyun u32 reserved5;
806*4882a593Smuzhiyun u8 phv_en;
807*4882a593Smuzhiyun u8 reserved6[5];
808*4882a593Smuzhiyun __be16 user_mtu;
809*4882a593Smuzhiyun u16 reserved7;
810*4882a593Smuzhiyun u8 user_mac[6];
811*4882a593Smuzhiyun };
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun struct mlx4_set_port_rqp_calc_context {
814*4882a593Smuzhiyun __be32 base_qpn;
815*4882a593Smuzhiyun u8 rererved;
816*4882a593Smuzhiyun u8 n_mac;
817*4882a593Smuzhiyun u8 n_vlan;
818*4882a593Smuzhiyun u8 n_prio;
819*4882a593Smuzhiyun u8 reserved2[3];
820*4882a593Smuzhiyun u8 mac_miss;
821*4882a593Smuzhiyun u8 intra_no_vlan;
822*4882a593Smuzhiyun u8 no_vlan;
823*4882a593Smuzhiyun u8 intra_vlan_miss;
824*4882a593Smuzhiyun u8 vlan_miss;
825*4882a593Smuzhiyun u8 reserved3[3];
826*4882a593Smuzhiyun u8 no_vlan_prio;
827*4882a593Smuzhiyun __be32 promisc;
828*4882a593Smuzhiyun __be32 mcast;
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun struct mlx4_port_info {
832*4882a593Smuzhiyun struct mlx4_dev *dev;
833*4882a593Smuzhiyun int port;
834*4882a593Smuzhiyun char dev_name[16];
835*4882a593Smuzhiyun struct device_attribute port_attr;
836*4882a593Smuzhiyun enum mlx4_port_type tmp_type;
837*4882a593Smuzhiyun char dev_mtu_name[16];
838*4882a593Smuzhiyun struct device_attribute port_mtu_attr;
839*4882a593Smuzhiyun struct mlx4_mac_table mac_table;
840*4882a593Smuzhiyun struct mlx4_vlan_table vlan_table;
841*4882a593Smuzhiyun struct mlx4_roce_gid_table gid_table;
842*4882a593Smuzhiyun int base_qpn;
843*4882a593Smuzhiyun struct cpu_rmap *rmap;
844*4882a593Smuzhiyun struct devlink_port devlink_port;
845*4882a593Smuzhiyun };
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun struct mlx4_sense {
848*4882a593Smuzhiyun struct mlx4_dev *dev;
849*4882a593Smuzhiyun u8 do_sense_port[MLX4_MAX_PORTS + 1];
850*4882a593Smuzhiyun u8 sense_allowed[MLX4_MAX_PORTS + 1];
851*4882a593Smuzhiyun struct delayed_work sense_poll;
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun struct mlx4_msix_ctl {
855*4882a593Smuzhiyun DECLARE_BITMAP(pool_bm, MAX_MSIX);
856*4882a593Smuzhiyun struct mutex pool_lock;
857*4882a593Smuzhiyun };
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun struct mlx4_steer {
860*4882a593Smuzhiyun struct list_head promisc_qps[MLX4_NUM_STEERS];
861*4882a593Smuzhiyun struct list_head steer_entries[MLX4_NUM_STEERS];
862*4882a593Smuzhiyun };
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun enum {
865*4882a593Smuzhiyun MLX4_PCI_DEV_IS_VF = 1 << 0,
866*4882a593Smuzhiyun MLX4_PCI_DEV_FORCE_SENSE_PORT = 1 << 1,
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun enum {
870*4882a593Smuzhiyun MLX4_NO_RR = 0,
871*4882a593Smuzhiyun MLX4_USE_RR = 1,
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun struct mlx4_priv {
875*4882a593Smuzhiyun struct mlx4_dev dev;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun struct list_head dev_list;
878*4882a593Smuzhiyun struct list_head ctx_list;
879*4882a593Smuzhiyun spinlock_t ctx_lock;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun int pci_dev_data;
882*4882a593Smuzhiyun int removed;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun struct list_head pgdir_list;
885*4882a593Smuzhiyun struct mutex pgdir_mutex;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun struct mlx4_fw fw;
888*4882a593Smuzhiyun struct mlx4_cmd cmd;
889*4882a593Smuzhiyun struct mlx4_mfunc mfunc;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun struct mlx4_bitmap pd_bitmap;
892*4882a593Smuzhiyun struct mlx4_bitmap xrcd_bitmap;
893*4882a593Smuzhiyun struct mlx4_uar_table uar_table;
894*4882a593Smuzhiyun struct mlx4_mr_table mr_table;
895*4882a593Smuzhiyun struct mlx4_cq_table cq_table;
896*4882a593Smuzhiyun struct mlx4_eq_table eq_table;
897*4882a593Smuzhiyun struct mlx4_srq_table srq_table;
898*4882a593Smuzhiyun struct mlx4_qp_table qp_table;
899*4882a593Smuzhiyun struct mlx4_mcg_table mcg_table;
900*4882a593Smuzhiyun struct mlx4_bitmap counters_bitmap;
901*4882a593Smuzhiyun int def_counter[MLX4_MAX_PORTS];
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun struct mlx4_catas_err catas_err;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun void __iomem *clr_base;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun struct mlx4_uar driver_uar;
908*4882a593Smuzhiyun void __iomem *kar;
909*4882a593Smuzhiyun struct mlx4_port_info port[MLX4_MAX_PORTS + 1];
910*4882a593Smuzhiyun struct mlx4_sense sense;
911*4882a593Smuzhiyun struct mutex port_mutex;
912*4882a593Smuzhiyun struct mlx4_msix_ctl msix_ctl;
913*4882a593Smuzhiyun struct mlx4_steer *steer;
914*4882a593Smuzhiyun struct list_head bf_list;
915*4882a593Smuzhiyun struct mutex bf_mutex;
916*4882a593Smuzhiyun struct io_mapping *bf_mapping;
917*4882a593Smuzhiyun void __iomem *clock_mapping;
918*4882a593Smuzhiyun int reserved_mtts;
919*4882a593Smuzhiyun int fs_hash_mode;
920*4882a593Smuzhiyun u8 virt2phys_pkey[MLX4_MFUNC_MAX][MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
921*4882a593Smuzhiyun struct mlx4_port_map v2p; /* cached port mapping configuration */
922*4882a593Smuzhiyun struct mutex bond_mutex; /* for bond mode */
923*4882a593Smuzhiyun __be64 slave_node_guids[MLX4_MFUNC_MAX];
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun atomic_t opreq_count;
926*4882a593Smuzhiyun struct work_struct opreq_task;
927*4882a593Smuzhiyun };
928*4882a593Smuzhiyun
mlx4_priv(struct mlx4_dev * dev)929*4882a593Smuzhiyun static inline struct mlx4_priv *mlx4_priv(struct mlx4_dev *dev)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun return container_of(dev, struct mlx4_priv, dev);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun #define MLX4_SENSE_RANGE (HZ * 3)
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun extern struct workqueue_struct *mlx4_wq;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun u32 mlx4_bitmap_alloc(struct mlx4_bitmap *bitmap);
939*4882a593Smuzhiyun void mlx4_bitmap_free(struct mlx4_bitmap *bitmap, u32 obj, int use_rr);
940*4882a593Smuzhiyun u32 mlx4_bitmap_alloc_range(struct mlx4_bitmap *bitmap, int cnt,
941*4882a593Smuzhiyun int align, u32 skip_mask);
942*4882a593Smuzhiyun void mlx4_bitmap_free_range(struct mlx4_bitmap *bitmap, u32 obj, int cnt,
943*4882a593Smuzhiyun int use_rr);
944*4882a593Smuzhiyun u32 mlx4_bitmap_avail(struct mlx4_bitmap *bitmap);
945*4882a593Smuzhiyun int mlx4_bitmap_init(struct mlx4_bitmap *bitmap, u32 num, u32 mask,
946*4882a593Smuzhiyun u32 reserved_bot, u32 resetrved_top);
947*4882a593Smuzhiyun void mlx4_bitmap_cleanup(struct mlx4_bitmap *bitmap);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun int mlx4_reset(struct mlx4_dev *dev);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun int mlx4_alloc_eq_table(struct mlx4_dev *dev);
952*4882a593Smuzhiyun void mlx4_free_eq_table(struct mlx4_dev *dev);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun int mlx4_init_pd_table(struct mlx4_dev *dev);
955*4882a593Smuzhiyun int mlx4_init_xrcd_table(struct mlx4_dev *dev);
956*4882a593Smuzhiyun int mlx4_init_uar_table(struct mlx4_dev *dev);
957*4882a593Smuzhiyun int mlx4_init_mr_table(struct mlx4_dev *dev);
958*4882a593Smuzhiyun int mlx4_init_eq_table(struct mlx4_dev *dev);
959*4882a593Smuzhiyun int mlx4_init_cq_table(struct mlx4_dev *dev);
960*4882a593Smuzhiyun int mlx4_init_qp_table(struct mlx4_dev *dev);
961*4882a593Smuzhiyun int mlx4_init_srq_table(struct mlx4_dev *dev);
962*4882a593Smuzhiyun int mlx4_init_mcg_table(struct mlx4_dev *dev);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun void mlx4_cleanup_pd_table(struct mlx4_dev *dev);
965*4882a593Smuzhiyun void mlx4_cleanup_xrcd_table(struct mlx4_dev *dev);
966*4882a593Smuzhiyun void mlx4_cleanup_uar_table(struct mlx4_dev *dev);
967*4882a593Smuzhiyun void mlx4_cleanup_mr_table(struct mlx4_dev *dev);
968*4882a593Smuzhiyun void mlx4_cleanup_eq_table(struct mlx4_dev *dev);
969*4882a593Smuzhiyun void mlx4_cleanup_cq_table(struct mlx4_dev *dev);
970*4882a593Smuzhiyun void mlx4_cleanup_qp_table(struct mlx4_dev *dev);
971*4882a593Smuzhiyun void mlx4_cleanup_srq_table(struct mlx4_dev *dev);
972*4882a593Smuzhiyun void mlx4_cleanup_mcg_table(struct mlx4_dev *dev);
973*4882a593Smuzhiyun int __mlx4_qp_alloc_icm(struct mlx4_dev *dev, int qpn);
974*4882a593Smuzhiyun void __mlx4_qp_free_icm(struct mlx4_dev *dev, int qpn);
975*4882a593Smuzhiyun int __mlx4_cq_alloc_icm(struct mlx4_dev *dev, int *cqn);
976*4882a593Smuzhiyun void __mlx4_cq_free_icm(struct mlx4_dev *dev, int cqn);
977*4882a593Smuzhiyun int __mlx4_srq_alloc_icm(struct mlx4_dev *dev, int *srqn);
978*4882a593Smuzhiyun void __mlx4_srq_free_icm(struct mlx4_dev *dev, int srqn);
979*4882a593Smuzhiyun int __mlx4_mpt_reserve(struct mlx4_dev *dev);
980*4882a593Smuzhiyun void __mlx4_mpt_release(struct mlx4_dev *dev, u32 index);
981*4882a593Smuzhiyun int __mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index);
982*4882a593Smuzhiyun void __mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index);
983*4882a593Smuzhiyun u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order);
984*4882a593Smuzhiyun void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 first_seg, int order);
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
987*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
988*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
989*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
990*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
991*4882a593Smuzhiyun int mlx4_SYNC_TPT_wrapper(struct mlx4_dev *dev, int slave,
992*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
993*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
994*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
995*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
996*4882a593Smuzhiyun int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
997*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
998*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
999*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1000*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1001*4882a593Smuzhiyun int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
1002*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1003*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1004*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1005*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1006*4882a593Smuzhiyun int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
1007*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1008*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1009*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1010*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1011*4882a593Smuzhiyun int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
1012*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1013*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1014*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1015*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1016*4882a593Smuzhiyun int mlx4_CONFIG_DEV_wrapper(struct mlx4_dev *dev, int slave,
1017*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1018*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1019*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1020*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1021*4882a593Smuzhiyun int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
1022*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1023*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1024*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1025*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1026*4882a593Smuzhiyun int __mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1027*4882a593Smuzhiyun int *base, u8 flags);
1028*4882a593Smuzhiyun void __mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1029*4882a593Smuzhiyun int __mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1030*4882a593Smuzhiyun void __mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1031*4882a593Smuzhiyun int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1032*4882a593Smuzhiyun int start_index, int npages, u64 *page_list);
1033*4882a593Smuzhiyun int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1034*4882a593Smuzhiyun void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1035*4882a593Smuzhiyun int mlx4_calc_vf_counters(struct mlx4_dev *dev, int slave, int port,
1036*4882a593Smuzhiyun struct mlx4_counter *data);
1037*4882a593Smuzhiyun int __mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1038*4882a593Smuzhiyun void __mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun void mlx4_start_catas_poll(struct mlx4_dev *dev);
1041*4882a593Smuzhiyun void mlx4_stop_catas_poll(struct mlx4_dev *dev);
1042*4882a593Smuzhiyun int mlx4_catas_init(struct mlx4_dev *dev);
1043*4882a593Smuzhiyun void mlx4_catas_end(struct mlx4_dev *dev);
1044*4882a593Smuzhiyun int mlx4_crdump_init(struct mlx4_dev *dev);
1045*4882a593Smuzhiyun void mlx4_crdump_end(struct mlx4_dev *dev);
1046*4882a593Smuzhiyun int mlx4_restart_one(struct pci_dev *pdev);
1047*4882a593Smuzhiyun int mlx4_register_device(struct mlx4_dev *dev);
1048*4882a593Smuzhiyun void mlx4_unregister_device(struct mlx4_dev *dev);
1049*4882a593Smuzhiyun void mlx4_dispatch_event(struct mlx4_dev *dev, enum mlx4_dev_event type,
1050*4882a593Smuzhiyun unsigned long param);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun struct mlx4_dev_cap;
1053*4882a593Smuzhiyun struct mlx4_init_hca_param;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun u64 mlx4_make_profile(struct mlx4_dev *dev,
1056*4882a593Smuzhiyun struct mlx4_profile *request,
1057*4882a593Smuzhiyun struct mlx4_dev_cap *dev_cap,
1058*4882a593Smuzhiyun struct mlx4_init_hca_param *init_hca);
1059*4882a593Smuzhiyun void mlx4_master_comm_channel(struct work_struct *work);
1060*4882a593Smuzhiyun void mlx4_gen_slave_eqe(struct work_struct *work);
1061*4882a593Smuzhiyun void mlx4_master_handle_slave_flr(struct work_struct *work);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
1064*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1065*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1066*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1067*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1068*4882a593Smuzhiyun int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
1069*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1070*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1071*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1072*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1073*4882a593Smuzhiyun int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
1074*4882a593Smuzhiyun struct mlx4_vhcr *vhcr, struct mlx4_cmd_mailbox *inbox,
1075*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1076*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1077*4882a593Smuzhiyun int mlx4_COMM_INT_wrapper(struct mlx4_dev *dev, int slave,
1078*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1079*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1080*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1081*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1082*4882a593Smuzhiyun int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
1083*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1084*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1085*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1086*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1087*4882a593Smuzhiyun int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
1088*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1089*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1090*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1091*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1092*4882a593Smuzhiyun int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
1093*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1094*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1095*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1096*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1097*4882a593Smuzhiyun int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
1098*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1099*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1100*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1101*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1102*4882a593Smuzhiyun int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
1103*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1104*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1105*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1106*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1107*4882a593Smuzhiyun int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
1108*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1109*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1110*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1111*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1112*4882a593Smuzhiyun int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1113*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1114*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1115*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1116*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1117*4882a593Smuzhiyun int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1118*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1119*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1120*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1121*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1122*4882a593Smuzhiyun int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1123*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1124*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1125*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1126*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1127*4882a593Smuzhiyun int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
1128*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1129*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1130*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1131*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1132*4882a593Smuzhiyun int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
1133*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1134*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1135*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1136*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1137*4882a593Smuzhiyun int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
1138*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1139*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1140*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1141*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1142*4882a593Smuzhiyun int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
1143*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1144*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1145*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1146*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1147*4882a593Smuzhiyun int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
1148*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1149*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1150*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1151*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1152*4882a593Smuzhiyun int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1153*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1154*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1155*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1156*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1157*4882a593Smuzhiyun int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1158*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1159*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1160*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1161*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1162*4882a593Smuzhiyun int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1163*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1164*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1165*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1166*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1167*4882a593Smuzhiyun int mlx4_2ERR_QP_wrapper(struct mlx4_dev *dev, int slave,
1168*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1169*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1170*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1171*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1172*4882a593Smuzhiyun int mlx4_RTS2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
1173*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1174*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1175*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1176*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1177*4882a593Smuzhiyun int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
1178*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1179*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1180*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1181*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1182*4882a593Smuzhiyun int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
1183*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1184*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1185*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1186*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1187*4882a593Smuzhiyun int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
1188*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1189*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1190*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1191*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1192*4882a593Smuzhiyun int mlx4_QUERY_QP_wrapper(struct mlx4_dev *dev, int slave,
1193*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1194*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1195*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1196*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe);
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun enum {
1201*4882a593Smuzhiyun MLX4_CMD_CLEANUP_STRUCT = 1UL << 0,
1202*4882a593Smuzhiyun MLX4_CMD_CLEANUP_POOL = 1UL << 1,
1203*4882a593Smuzhiyun MLX4_CMD_CLEANUP_HCR = 1UL << 2,
1204*4882a593Smuzhiyun MLX4_CMD_CLEANUP_VHCR = 1UL << 3,
1205*4882a593Smuzhiyun MLX4_CMD_CLEANUP_ALL = (MLX4_CMD_CLEANUP_VHCR << 1) - 1
1206*4882a593Smuzhiyun };
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun int mlx4_cmd_init(struct mlx4_dev *dev);
1209*4882a593Smuzhiyun void mlx4_cmd_cleanup(struct mlx4_dev *dev, int cleanup_mask);
1210*4882a593Smuzhiyun int mlx4_multi_func_init(struct mlx4_dev *dev);
1211*4882a593Smuzhiyun int mlx4_ARM_COMM_CHANNEL(struct mlx4_dev *dev);
1212*4882a593Smuzhiyun void mlx4_multi_func_cleanup(struct mlx4_dev *dev);
1213*4882a593Smuzhiyun void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param);
1214*4882a593Smuzhiyun int mlx4_cmd_use_events(struct mlx4_dev *dev);
1215*4882a593Smuzhiyun void mlx4_cmd_use_polling(struct mlx4_dev *dev);
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
1218*4882a593Smuzhiyun u16 op, unsigned long timeout);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun void mlx4_cq_tasklet_cb(struct tasklet_struct *t);
1221*4882a593Smuzhiyun void mlx4_cq_completion(struct mlx4_dev *dev, u32 cqn);
1222*4882a593Smuzhiyun void mlx4_cq_event(struct mlx4_dev *dev, u32 cqn, int event_type);
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun void mlx4_qp_event(struct mlx4_dev *dev, u32 qpn, int event_type);
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun void mlx4_srq_event(struct mlx4_dev *dev, u32 srqn, int event_type);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun void mlx4_enter_error_state(struct mlx4_dev_persistent *persist);
1229*4882a593Smuzhiyun int mlx4_comm_internal_err(u32 slave_read);
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun int mlx4_crdump_collect(struct mlx4_dev *dev);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun int mlx4_SENSE_PORT(struct mlx4_dev *dev, int port,
1234*4882a593Smuzhiyun enum mlx4_port_type *type);
1235*4882a593Smuzhiyun void mlx4_do_sense_ports(struct mlx4_dev *dev,
1236*4882a593Smuzhiyun enum mlx4_port_type *stype,
1237*4882a593Smuzhiyun enum mlx4_port_type *defaults);
1238*4882a593Smuzhiyun void mlx4_start_sense(struct mlx4_dev *dev);
1239*4882a593Smuzhiyun void mlx4_stop_sense(struct mlx4_dev *dev);
1240*4882a593Smuzhiyun void mlx4_sense_init(struct mlx4_dev *dev);
1241*4882a593Smuzhiyun int mlx4_check_port_params(struct mlx4_dev *dev,
1242*4882a593Smuzhiyun enum mlx4_port_type *port_type);
1243*4882a593Smuzhiyun int mlx4_change_port_types(struct mlx4_dev *dev,
1244*4882a593Smuzhiyun enum mlx4_port_type *port_types);
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun void mlx4_init_mac_table(struct mlx4_dev *dev, struct mlx4_mac_table *table);
1247*4882a593Smuzhiyun void mlx4_init_vlan_table(struct mlx4_dev *dev, struct mlx4_vlan_table *table);
1248*4882a593Smuzhiyun void mlx4_init_roce_gid_table(struct mlx4_dev *dev,
1249*4882a593Smuzhiyun struct mlx4_roce_gid_table *table);
1250*4882a593Smuzhiyun void __mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
1251*4882a593Smuzhiyun int __mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
1252*4882a593Smuzhiyun int mlx4_bond_vlan_table(struct mlx4_dev *dev);
1253*4882a593Smuzhiyun int mlx4_unbond_vlan_table(struct mlx4_dev *dev);
1254*4882a593Smuzhiyun int mlx4_bond_mac_table(struct mlx4_dev *dev);
1255*4882a593Smuzhiyun int mlx4_unbond_mac_table(struct mlx4_dev *dev);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun int mlx4_SET_PORT(struct mlx4_dev *dev, u8 port, int pkey_tbl_sz);
1258*4882a593Smuzhiyun /* resource tracker functions*/
1259*4882a593Smuzhiyun int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
1260*4882a593Smuzhiyun enum mlx4_resource resource_type,
1261*4882a593Smuzhiyun u64 resource_id, int *slave);
1262*4882a593Smuzhiyun void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave_id);
1263*4882a593Smuzhiyun void mlx4_reset_roce_gids(struct mlx4_dev *dev, int slave);
1264*4882a593Smuzhiyun int mlx4_init_resource_tracker(struct mlx4_dev *dev);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun void mlx4_free_resource_tracker(struct mlx4_dev *dev,
1267*4882a593Smuzhiyun enum mlx4_res_tracker_free_type type);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1270*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1271*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1272*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1273*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1274*4882a593Smuzhiyun int mlx4_SET_PORT_wrapper(struct mlx4_dev *dev, int slave,
1275*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1276*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1277*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1278*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1279*4882a593Smuzhiyun int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
1280*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1281*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1282*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1283*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1284*4882a593Smuzhiyun int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
1285*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1286*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1287*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1288*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1289*4882a593Smuzhiyun int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
1290*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1291*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1292*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1293*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1294*4882a593Smuzhiyun int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
1295*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1296*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1297*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1298*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1299*4882a593Smuzhiyun int mlx4_get_port_ib_caps(struct mlx4_dev *dev, u8 port, __be32 *caps);
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
1302*4882a593Smuzhiyun int *gid_tbl_len, int *pkey_tbl_len);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
1305*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1306*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1307*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1308*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun int mlx4_UPDATE_QP_wrapper(struct mlx4_dev *dev, int slave,
1311*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1312*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1313*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1314*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
1317*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1318*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1319*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1320*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1321*4882a593Smuzhiyun int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1322*4882a593Smuzhiyun enum mlx4_protocol prot, enum mlx4_steer_type steer);
1323*4882a593Smuzhiyun int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1324*4882a593Smuzhiyun int block_mcast_loopback, enum mlx4_protocol prot,
1325*4882a593Smuzhiyun enum mlx4_steer_type steer);
1326*4882a593Smuzhiyun int mlx4_trans_to_dmfs_attach(struct mlx4_dev *dev, struct mlx4_qp *qp,
1327*4882a593Smuzhiyun u8 gid[16], u8 port,
1328*4882a593Smuzhiyun int block_mcast_loopback,
1329*4882a593Smuzhiyun enum mlx4_protocol prot, u64 *reg_id);
1330*4882a593Smuzhiyun int mlx4_SET_MCAST_FLTR_wrapper(struct mlx4_dev *dev, int slave,
1331*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1332*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1333*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1334*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1335*4882a593Smuzhiyun int mlx4_SET_VLAN_FLTR_wrapper(struct mlx4_dev *dev, int slave,
1336*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1337*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1338*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1339*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1340*4882a593Smuzhiyun int mlx4_common_set_vlan_fltr(struct mlx4_dev *dev, int function,
1341*4882a593Smuzhiyun int port, void *buf);
1342*4882a593Smuzhiyun int mlx4_DUMP_ETH_STATS_wrapper(struct mlx4_dev *dev, int slave,
1343*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1344*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1345*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1346*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1347*4882a593Smuzhiyun int mlx4_PKEY_TABLE_wrapper(struct mlx4_dev *dev, int slave,
1348*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1349*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1350*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1351*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1352*4882a593Smuzhiyun int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
1353*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1354*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1355*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1356*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1357*4882a593Smuzhiyun int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
1358*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1359*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1360*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1361*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1362*4882a593Smuzhiyun int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
1363*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1364*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1365*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1366*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1367*4882a593Smuzhiyun int mlx4_ACCESS_REG_wrapper(struct mlx4_dev *dev, int slave,
1368*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1369*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1370*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1371*4882a593Smuzhiyun struct mlx4_cmd_info *cmd);
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun int mlx4_get_mgm_entry_size(struct mlx4_dev *dev);
1374*4882a593Smuzhiyun int mlx4_get_qp_per_mgm(struct mlx4_dev *dev);
1375*4882a593Smuzhiyun
set_param_l(u64 * arg,u32 val)1376*4882a593Smuzhiyun static inline void set_param_l(u64 *arg, u32 val)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun *arg = (*arg & 0xffffffff00000000ULL) | (u64) val;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
set_param_h(u64 * arg,u32 val)1381*4882a593Smuzhiyun static inline void set_param_h(u64 *arg, u32 val)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun *arg = (*arg & 0xffffffff) | ((u64) val << 32);
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
get_param_l(u64 * arg)1386*4882a593Smuzhiyun static inline u32 get_param_l(u64 *arg)
1387*4882a593Smuzhiyun {
1388*4882a593Smuzhiyun return (u32) (*arg & 0xffffffff);
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
get_param_h(u64 * arg)1391*4882a593Smuzhiyun static inline u32 get_param_h(u64 *arg)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun return (u32)(*arg >> 32);
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
mlx4_tlock(struct mlx4_dev * dev)1396*4882a593Smuzhiyun static inline spinlock_t *mlx4_tlock(struct mlx4_dev *dev)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun return &mlx4_priv(dev)->mfunc.master.res_tracker.lock;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun #define NOT_MASKED_PD_BITS 17
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work);
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun void mlx4_init_quotas(struct mlx4_dev *dev);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun /* for VFs, replace zero MACs with randomly-generated MACs at driver start */
1408*4882a593Smuzhiyun void mlx4_replace_zero_macs(struct mlx4_dev *dev);
1409*4882a593Smuzhiyun int mlx4_get_slave_num_gids(struct mlx4_dev *dev, int slave, int port);
1410*4882a593Smuzhiyun /* Returns the VF index of slave */
1411*4882a593Smuzhiyun int mlx4_get_vf_indx(struct mlx4_dev *dev, int slave);
1412*4882a593Smuzhiyun int mlx4_config_mad_demux(struct mlx4_dev *dev);
1413*4882a593Smuzhiyun int mlx4_do_bond(struct mlx4_dev *dev, bool enable);
1414*4882a593Smuzhiyun int mlx4_bond_fs_rules(struct mlx4_dev *dev);
1415*4882a593Smuzhiyun int mlx4_unbond_fs_rules(struct mlx4_dev *dev);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun enum mlx4_zone_flags {
1418*4882a593Smuzhiyun MLX4_ZONE_ALLOW_ALLOC_FROM_LOWER_PRIO = 1UL << 0,
1419*4882a593Smuzhiyun MLX4_ZONE_ALLOW_ALLOC_FROM_EQ_PRIO = 1UL << 1,
1420*4882a593Smuzhiyun MLX4_ZONE_FALLBACK_TO_HIGHER_PRIO = 1UL << 2,
1421*4882a593Smuzhiyun MLX4_ZONE_USE_RR = 1UL << 3,
1422*4882a593Smuzhiyun };
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun enum mlx4_zone_alloc_flags {
1425*4882a593Smuzhiyun /* No two objects could overlap between zones. UID
1426*4882a593Smuzhiyun * could be left unused. If this flag is given and
1427*4882a593Smuzhiyun * two overlapped zones are used, an object will be free'd
1428*4882a593Smuzhiyun * from the smallest possible matching zone.
1429*4882a593Smuzhiyun */
1430*4882a593Smuzhiyun MLX4_ZONE_ALLOC_FLAGS_NO_OVERLAP = 1UL << 0,
1431*4882a593Smuzhiyun };
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun struct mlx4_zone_allocator;
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun /* Create a new zone allocator */
1436*4882a593Smuzhiyun struct mlx4_zone_allocator *mlx4_zone_allocator_create(enum mlx4_zone_alloc_flags flags);
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun /* Attach a mlx4_bitmap <bitmap> of priority <priority> to the zone allocator
1439*4882a593Smuzhiyun * <zone_alloc>. Allocating an object from this zone adds an offset <offset>.
1440*4882a593Smuzhiyun * Similarly, when searching for an object to free, this offset it taken into
1441*4882a593Smuzhiyun * account. The use_rr mlx4_ib parameter for allocating objects from this <bitmap>
1442*4882a593Smuzhiyun * is given through the MLX4_ZONE_USE_RR flag in <flags>.
1443*4882a593Smuzhiyun * When an allocation fails, <zone_alloc> tries to allocate from other zones
1444*4882a593Smuzhiyun * according to the policy set by <flags>. <puid> is the unique identifier
1445*4882a593Smuzhiyun * received to this zone.
1446*4882a593Smuzhiyun */
1447*4882a593Smuzhiyun int mlx4_zone_add_one(struct mlx4_zone_allocator *zone_alloc,
1448*4882a593Smuzhiyun struct mlx4_bitmap *bitmap,
1449*4882a593Smuzhiyun u32 flags,
1450*4882a593Smuzhiyun int priority,
1451*4882a593Smuzhiyun int offset,
1452*4882a593Smuzhiyun u32 *puid);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /* Remove bitmap indicated by <uid> from <zone_alloc> */
1455*4882a593Smuzhiyun int mlx4_zone_remove_one(struct mlx4_zone_allocator *zone_alloc, u32 uid);
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun /* Delete the zone allocator <zone_alloc. This function doesn't destroy
1458*4882a593Smuzhiyun * the attached bitmaps.
1459*4882a593Smuzhiyun */
1460*4882a593Smuzhiyun void mlx4_zone_allocator_destroy(struct mlx4_zone_allocator *zone_alloc);
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun /* Allocate <count> objects with align <align> and skip_mask <skip_mask>
1463*4882a593Smuzhiyun * from the mlx4_bitmap whose uid is <uid>. The bitmap which we actually
1464*4882a593Smuzhiyun * allocated from is returned in <puid>. If the allocation fails, a negative
1465*4882a593Smuzhiyun * number is returned. Otherwise, the offset of the first object is returned.
1466*4882a593Smuzhiyun */
1467*4882a593Smuzhiyun u32 mlx4_zone_alloc_entries(struct mlx4_zone_allocator *zones, u32 uid, int count,
1468*4882a593Smuzhiyun int align, u32 skip_mask, u32 *puid);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /* Free <count> objects, start from <obj> of the uid <uid> from zone_allocator
1471*4882a593Smuzhiyun * <zones>.
1472*4882a593Smuzhiyun */
1473*4882a593Smuzhiyun u32 mlx4_zone_free_entries(struct mlx4_zone_allocator *zones,
1474*4882a593Smuzhiyun u32 uid, u32 obj, u32 count);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun /* If <zones> was allocated with MLX4_ZONE_ALLOC_FLAGS_NO_OVERLAP, instead of
1477*4882a593Smuzhiyun * specifying the uid when freeing an object, zone allocator could figure it by
1478*4882a593Smuzhiyun * itself. Other parameters are similar to mlx4_zone_free.
1479*4882a593Smuzhiyun */
1480*4882a593Smuzhiyun u32 mlx4_zone_free_entries_unique(struct mlx4_zone_allocator *zones, u32 obj, u32 count);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun /* Returns a pointer to mlx4_bitmap that was attached to <zones> with <uid> */
1483*4882a593Smuzhiyun struct mlx4_bitmap *mlx4_zone_get_bitmap(struct mlx4_zone_allocator *zones, u32 uid);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun #endif /* MLX4_H */
1486