1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
9*4882a593Smuzhiyun * OpenIB.org BSD license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun * without modification, are permitted provided that the following
13*4882a593Smuzhiyun * conditions are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * - Redistributions of source code must retain the above
16*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun * disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun * provided with the distribution.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun * SOFTWARE.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <linux/string.h>
35*4882a593Smuzhiyun #include <linux/etherdevice.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <linux/mlx4/cmd.h>
38*4882a593Smuzhiyun #include <linux/mlx4/qp.h>
39*4882a593Smuzhiyun #include <linux/export.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include "mlx4.h"
42*4882a593Smuzhiyun
mlx4_get_mgm_entry_size(struct mlx4_dev * dev)43*4882a593Smuzhiyun int mlx4_get_mgm_entry_size(struct mlx4_dev *dev)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun return 1 << dev->oper_log_mgm_entry_size;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
mlx4_get_qp_per_mgm(struct mlx4_dev * dev)48*4882a593Smuzhiyun int mlx4_get_qp_per_mgm(struct mlx4_dev *dev)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun return 4 * (mlx4_get_mgm_entry_size(dev) / 16 - 2);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
mlx4_QP_FLOW_STEERING_ATTACH(struct mlx4_dev * dev,struct mlx4_cmd_mailbox * mailbox,u32 size,u64 * reg_id)53*4882a593Smuzhiyun static int mlx4_QP_FLOW_STEERING_ATTACH(struct mlx4_dev *dev,
54*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox,
55*4882a593Smuzhiyun u32 size,
56*4882a593Smuzhiyun u64 *reg_id)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun u64 imm;
59*4882a593Smuzhiyun int err = 0;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun err = mlx4_cmd_imm(dev, mailbox->dma, &imm, size, 0,
62*4882a593Smuzhiyun MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
63*4882a593Smuzhiyun MLX4_CMD_NATIVE);
64*4882a593Smuzhiyun if (err)
65*4882a593Smuzhiyun return err;
66*4882a593Smuzhiyun *reg_id = imm;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun return err;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
mlx4_QP_FLOW_STEERING_DETACH(struct mlx4_dev * dev,u64 regid)71*4882a593Smuzhiyun static int mlx4_QP_FLOW_STEERING_DETACH(struct mlx4_dev *dev, u64 regid)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun int err = 0;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun err = mlx4_cmd(dev, regid, 0, 0,
76*4882a593Smuzhiyun MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
77*4882a593Smuzhiyun MLX4_CMD_NATIVE);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun return err;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
mlx4_READ_ENTRY(struct mlx4_dev * dev,int index,struct mlx4_cmd_mailbox * mailbox)82*4882a593Smuzhiyun static int mlx4_READ_ENTRY(struct mlx4_dev *dev, int index,
83*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun return mlx4_cmd_box(dev, 0, mailbox->dma, index, 0, MLX4_CMD_READ_MCG,
86*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
mlx4_WRITE_ENTRY(struct mlx4_dev * dev,int index,struct mlx4_cmd_mailbox * mailbox)89*4882a593Smuzhiyun static int mlx4_WRITE_ENTRY(struct mlx4_dev *dev, int index,
90*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun return mlx4_cmd(dev, mailbox->dma, index, 0, MLX4_CMD_WRITE_MCG,
93*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
mlx4_WRITE_PROMISC(struct mlx4_dev * dev,u8 port,u8 steer,struct mlx4_cmd_mailbox * mailbox)96*4882a593Smuzhiyun static int mlx4_WRITE_PROMISC(struct mlx4_dev *dev, u8 port, u8 steer,
97*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun u32 in_mod;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun in_mod = (u32) port << 16 | steer << 1;
102*4882a593Smuzhiyun return mlx4_cmd(dev, mailbox->dma, in_mod, 0x1,
103*4882a593Smuzhiyun MLX4_CMD_WRITE_MCG, MLX4_CMD_TIME_CLASS_A,
104*4882a593Smuzhiyun MLX4_CMD_NATIVE);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
mlx4_GID_HASH(struct mlx4_dev * dev,struct mlx4_cmd_mailbox * mailbox,u16 * hash,u8 op_mod)107*4882a593Smuzhiyun static int mlx4_GID_HASH(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
108*4882a593Smuzhiyun u16 *hash, u8 op_mod)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun u64 imm;
111*4882a593Smuzhiyun int err;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun err = mlx4_cmd_imm(dev, mailbox->dma, &imm, 0, op_mod,
114*4882a593Smuzhiyun MLX4_CMD_MGID_HASH, MLX4_CMD_TIME_CLASS_A,
115*4882a593Smuzhiyun MLX4_CMD_NATIVE);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (!err)
118*4882a593Smuzhiyun *hash = imm;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return err;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
get_promisc_qp(struct mlx4_dev * dev,u8 port,enum mlx4_steer_type steer,u32 qpn)123*4882a593Smuzhiyun static struct mlx4_promisc_qp *get_promisc_qp(struct mlx4_dev *dev, u8 port,
124*4882a593Smuzhiyun enum mlx4_steer_type steer,
125*4882a593Smuzhiyun u32 qpn)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct mlx4_steer *s_steer;
128*4882a593Smuzhiyun struct mlx4_promisc_qp *pqp;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (port < 1 || port > dev->caps.num_ports)
131*4882a593Smuzhiyun return NULL;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun s_steer = &mlx4_priv(dev)->steer[port - 1];
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun list_for_each_entry(pqp, &s_steer->promisc_qps[steer], list) {
136*4882a593Smuzhiyun if (pqp->qpn == qpn)
137*4882a593Smuzhiyun return pqp;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun /* not found */
140*4882a593Smuzhiyun return NULL;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * Add new entry to steering data structure.
145*4882a593Smuzhiyun * All promisc QPs should be added as well
146*4882a593Smuzhiyun */
new_steering_entry(struct mlx4_dev * dev,u8 port,enum mlx4_steer_type steer,unsigned int index,u32 qpn)147*4882a593Smuzhiyun static int new_steering_entry(struct mlx4_dev *dev, u8 port,
148*4882a593Smuzhiyun enum mlx4_steer_type steer,
149*4882a593Smuzhiyun unsigned int index, u32 qpn)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct mlx4_steer *s_steer;
152*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
153*4882a593Smuzhiyun struct mlx4_mgm *mgm;
154*4882a593Smuzhiyun u32 members_count;
155*4882a593Smuzhiyun struct mlx4_steer_index *new_entry;
156*4882a593Smuzhiyun struct mlx4_promisc_qp *pqp;
157*4882a593Smuzhiyun struct mlx4_promisc_qp *dqp = NULL;
158*4882a593Smuzhiyun u32 prot;
159*4882a593Smuzhiyun int err;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (port < 1 || port > dev->caps.num_ports)
162*4882a593Smuzhiyun return -EINVAL;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun s_steer = &mlx4_priv(dev)->steer[port - 1];
165*4882a593Smuzhiyun new_entry = kzalloc(sizeof(*new_entry), GFP_KERNEL);
166*4882a593Smuzhiyun if (!new_entry)
167*4882a593Smuzhiyun return -ENOMEM;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun INIT_LIST_HEAD(&new_entry->duplicates);
170*4882a593Smuzhiyun new_entry->index = index;
171*4882a593Smuzhiyun list_add_tail(&new_entry->list, &s_steer->steer_entries[steer]);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* If the given qpn is also a promisc qp,
174*4882a593Smuzhiyun * it should be inserted to duplicates list
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun pqp = get_promisc_qp(dev, port, steer, qpn);
177*4882a593Smuzhiyun if (pqp) {
178*4882a593Smuzhiyun dqp = kmalloc(sizeof(*dqp), GFP_KERNEL);
179*4882a593Smuzhiyun if (!dqp) {
180*4882a593Smuzhiyun err = -ENOMEM;
181*4882a593Smuzhiyun goto out_alloc;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun dqp->qpn = qpn;
184*4882a593Smuzhiyun list_add_tail(&dqp->list, &new_entry->duplicates);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* if no promisc qps for this vep, we are done */
188*4882a593Smuzhiyun if (list_empty(&s_steer->promisc_qps[steer]))
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* now need to add all the promisc qps to the new
192*4882a593Smuzhiyun * steering entry, as they should also receive the packets
193*4882a593Smuzhiyun * destined to this address */
194*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
195*4882a593Smuzhiyun if (IS_ERR(mailbox)) {
196*4882a593Smuzhiyun err = -ENOMEM;
197*4882a593Smuzhiyun goto out_alloc;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun mgm = mailbox->buf;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun err = mlx4_READ_ENTRY(dev, index, mailbox);
202*4882a593Smuzhiyun if (err)
203*4882a593Smuzhiyun goto out_mailbox;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
206*4882a593Smuzhiyun prot = be32_to_cpu(mgm->members_count) >> 30;
207*4882a593Smuzhiyun list_for_each_entry(pqp, &s_steer->promisc_qps[steer], list) {
208*4882a593Smuzhiyun /* don't add already existing qpn */
209*4882a593Smuzhiyun if (pqp->qpn == qpn)
210*4882a593Smuzhiyun continue;
211*4882a593Smuzhiyun if (members_count == dev->caps.num_qp_per_mgm) {
212*4882a593Smuzhiyun /* out of space */
213*4882a593Smuzhiyun err = -ENOMEM;
214*4882a593Smuzhiyun goto out_mailbox;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* add the qpn */
218*4882a593Smuzhiyun mgm->qp[members_count++] = cpu_to_be32(pqp->qpn & MGM_QPN_MASK);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun /* update the qps count and update the entry with all the promisc qps*/
221*4882a593Smuzhiyun mgm->members_count = cpu_to_be32(members_count | (prot << 30));
222*4882a593Smuzhiyun err = mlx4_WRITE_ENTRY(dev, index, mailbox);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun out_mailbox:
225*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
226*4882a593Smuzhiyun if (!err)
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun out_alloc:
229*4882a593Smuzhiyun if (dqp) {
230*4882a593Smuzhiyun list_del(&dqp->list);
231*4882a593Smuzhiyun kfree(dqp);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun list_del(&new_entry->list);
234*4882a593Smuzhiyun kfree(new_entry);
235*4882a593Smuzhiyun return err;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* update the data structures with existing steering entry */
existing_steering_entry(struct mlx4_dev * dev,u8 port,enum mlx4_steer_type steer,unsigned int index,u32 qpn)239*4882a593Smuzhiyun static int existing_steering_entry(struct mlx4_dev *dev, u8 port,
240*4882a593Smuzhiyun enum mlx4_steer_type steer,
241*4882a593Smuzhiyun unsigned int index, u32 qpn)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct mlx4_steer *s_steer;
244*4882a593Smuzhiyun struct mlx4_steer_index *tmp_entry, *entry = NULL;
245*4882a593Smuzhiyun struct mlx4_promisc_qp *pqp;
246*4882a593Smuzhiyun struct mlx4_promisc_qp *dqp;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun if (port < 1 || port > dev->caps.num_ports)
249*4882a593Smuzhiyun return -EINVAL;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun s_steer = &mlx4_priv(dev)->steer[port - 1];
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun pqp = get_promisc_qp(dev, port, steer, qpn);
254*4882a593Smuzhiyun if (!pqp)
255*4882a593Smuzhiyun return 0; /* nothing to do */
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun list_for_each_entry(tmp_entry, &s_steer->steer_entries[steer], list) {
258*4882a593Smuzhiyun if (tmp_entry->index == index) {
259*4882a593Smuzhiyun entry = tmp_entry;
260*4882a593Smuzhiyun break;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun if (unlikely(!entry)) {
264*4882a593Smuzhiyun mlx4_warn(dev, "Steering entry at index %x is not registered\n", index);
265*4882a593Smuzhiyun return -EINVAL;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* the given qpn is listed as a promisc qpn
269*4882a593Smuzhiyun * we need to add it as a duplicate to this entry
270*4882a593Smuzhiyun * for future references */
271*4882a593Smuzhiyun list_for_each_entry(dqp, &entry->duplicates, list) {
272*4882a593Smuzhiyun if (qpn == dqp->qpn)
273*4882a593Smuzhiyun return 0; /* qp is already duplicated */
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* add the qp as a duplicate on this index */
277*4882a593Smuzhiyun dqp = kmalloc(sizeof(*dqp), GFP_KERNEL);
278*4882a593Smuzhiyun if (!dqp)
279*4882a593Smuzhiyun return -ENOMEM;
280*4882a593Smuzhiyun dqp->qpn = qpn;
281*4882a593Smuzhiyun list_add_tail(&dqp->list, &entry->duplicates);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Check whether a qpn is a duplicate on steering entry
287*4882a593Smuzhiyun * If so, it should not be removed from mgm */
check_duplicate_entry(struct mlx4_dev * dev,u8 port,enum mlx4_steer_type steer,unsigned int index,u32 qpn)288*4882a593Smuzhiyun static bool check_duplicate_entry(struct mlx4_dev *dev, u8 port,
289*4882a593Smuzhiyun enum mlx4_steer_type steer,
290*4882a593Smuzhiyun unsigned int index, u32 qpn)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct mlx4_steer *s_steer;
293*4882a593Smuzhiyun struct mlx4_steer_index *tmp_entry, *entry = NULL;
294*4882a593Smuzhiyun struct mlx4_promisc_qp *dqp, *tmp_dqp;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (port < 1 || port > dev->caps.num_ports)
297*4882a593Smuzhiyun return NULL;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun s_steer = &mlx4_priv(dev)->steer[port - 1];
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* if qp is not promisc, it cannot be duplicated */
302*4882a593Smuzhiyun if (!get_promisc_qp(dev, port, steer, qpn))
303*4882a593Smuzhiyun return false;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* The qp is promisc qp so it is a duplicate on this index
306*4882a593Smuzhiyun * Find the index entry, and remove the duplicate */
307*4882a593Smuzhiyun list_for_each_entry(tmp_entry, &s_steer->steer_entries[steer], list) {
308*4882a593Smuzhiyun if (tmp_entry->index == index) {
309*4882a593Smuzhiyun entry = tmp_entry;
310*4882a593Smuzhiyun break;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun if (unlikely(!entry)) {
314*4882a593Smuzhiyun mlx4_warn(dev, "Steering entry for index %x is not registered\n", index);
315*4882a593Smuzhiyun return false;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun list_for_each_entry_safe(dqp, tmp_dqp, &entry->duplicates, list) {
318*4882a593Smuzhiyun if (dqp->qpn == qpn) {
319*4882a593Smuzhiyun list_del(&dqp->list);
320*4882a593Smuzhiyun kfree(dqp);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun return true;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* Returns true if all the QPs != tqpn contained in this entry
327*4882a593Smuzhiyun * are Promisc QPs. Returns false otherwise.
328*4882a593Smuzhiyun */
promisc_steering_entry(struct mlx4_dev * dev,u8 port,enum mlx4_steer_type steer,unsigned int index,u32 tqpn,u32 * members_count)329*4882a593Smuzhiyun static bool promisc_steering_entry(struct mlx4_dev *dev, u8 port,
330*4882a593Smuzhiyun enum mlx4_steer_type steer,
331*4882a593Smuzhiyun unsigned int index, u32 tqpn,
332*4882a593Smuzhiyun u32 *members_count)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
335*4882a593Smuzhiyun struct mlx4_mgm *mgm;
336*4882a593Smuzhiyun u32 m_count;
337*4882a593Smuzhiyun bool ret = false;
338*4882a593Smuzhiyun int i;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (port < 1 || port > dev->caps.num_ports)
341*4882a593Smuzhiyun return false;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
344*4882a593Smuzhiyun if (IS_ERR(mailbox))
345*4882a593Smuzhiyun return false;
346*4882a593Smuzhiyun mgm = mailbox->buf;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (mlx4_READ_ENTRY(dev, index, mailbox))
349*4882a593Smuzhiyun goto out;
350*4882a593Smuzhiyun m_count = be32_to_cpu(mgm->members_count) & 0xffffff;
351*4882a593Smuzhiyun if (members_count)
352*4882a593Smuzhiyun *members_count = m_count;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun for (i = 0; i < m_count; i++) {
355*4882a593Smuzhiyun u32 qpn = be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK;
356*4882a593Smuzhiyun if (!get_promisc_qp(dev, port, steer, qpn) && qpn != tqpn) {
357*4882a593Smuzhiyun /* the qp is not promisc, the entry can't be removed */
358*4882a593Smuzhiyun goto out;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun ret = true;
362*4882a593Smuzhiyun out:
363*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
364*4882a593Smuzhiyun return ret;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* IF a steering entry contains only promisc QPs, it can be removed. */
can_remove_steering_entry(struct mlx4_dev * dev,u8 port,enum mlx4_steer_type steer,unsigned int index,u32 tqpn)368*4882a593Smuzhiyun static bool can_remove_steering_entry(struct mlx4_dev *dev, u8 port,
369*4882a593Smuzhiyun enum mlx4_steer_type steer,
370*4882a593Smuzhiyun unsigned int index, u32 tqpn)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun struct mlx4_steer *s_steer;
373*4882a593Smuzhiyun struct mlx4_steer_index *entry = NULL, *tmp_entry;
374*4882a593Smuzhiyun u32 members_count;
375*4882a593Smuzhiyun bool ret = false;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (port < 1 || port > dev->caps.num_ports)
378*4882a593Smuzhiyun return NULL;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun s_steer = &mlx4_priv(dev)->steer[port - 1];
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (!promisc_steering_entry(dev, port, steer, index,
383*4882a593Smuzhiyun tqpn, &members_count))
384*4882a593Smuzhiyun goto out;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* All the qps currently registered for this entry are promiscuous,
387*4882a593Smuzhiyun * Checking for duplicates */
388*4882a593Smuzhiyun ret = true;
389*4882a593Smuzhiyun list_for_each_entry_safe(entry, tmp_entry, &s_steer->steer_entries[steer], list) {
390*4882a593Smuzhiyun if (entry->index == index) {
391*4882a593Smuzhiyun if (list_empty(&entry->duplicates) ||
392*4882a593Smuzhiyun members_count == 1) {
393*4882a593Smuzhiyun struct mlx4_promisc_qp *pqp, *tmp_pqp;
394*4882a593Smuzhiyun /* If there is only 1 entry in duplicates then
395*4882a593Smuzhiyun * this is the QP we want to delete, going over
396*4882a593Smuzhiyun * the list and deleting the entry.
397*4882a593Smuzhiyun */
398*4882a593Smuzhiyun list_del(&entry->list);
399*4882a593Smuzhiyun list_for_each_entry_safe(pqp, tmp_pqp,
400*4882a593Smuzhiyun &entry->duplicates,
401*4882a593Smuzhiyun list) {
402*4882a593Smuzhiyun list_del(&pqp->list);
403*4882a593Smuzhiyun kfree(pqp);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun kfree(entry);
406*4882a593Smuzhiyun } else {
407*4882a593Smuzhiyun /* This entry contains duplicates so it shouldn't be removed */
408*4882a593Smuzhiyun ret = false;
409*4882a593Smuzhiyun goto out;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun out:
415*4882a593Smuzhiyun return ret;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
add_promisc_qp(struct mlx4_dev * dev,u8 port,enum mlx4_steer_type steer,u32 qpn)418*4882a593Smuzhiyun static int add_promisc_qp(struct mlx4_dev *dev, u8 port,
419*4882a593Smuzhiyun enum mlx4_steer_type steer, u32 qpn)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun struct mlx4_steer *s_steer;
422*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
423*4882a593Smuzhiyun struct mlx4_mgm *mgm;
424*4882a593Smuzhiyun struct mlx4_steer_index *entry;
425*4882a593Smuzhiyun struct mlx4_promisc_qp *pqp;
426*4882a593Smuzhiyun struct mlx4_promisc_qp *dqp;
427*4882a593Smuzhiyun u32 members_count;
428*4882a593Smuzhiyun u32 prot;
429*4882a593Smuzhiyun int i;
430*4882a593Smuzhiyun bool found;
431*4882a593Smuzhiyun int err;
432*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (port < 1 || port > dev->caps.num_ports)
435*4882a593Smuzhiyun return -EINVAL;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun s_steer = &mlx4_priv(dev)->steer[port - 1];
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun mutex_lock(&priv->mcg_table.mutex);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (get_promisc_qp(dev, port, steer, qpn)) {
442*4882a593Smuzhiyun err = 0; /* Noting to do, already exists */
443*4882a593Smuzhiyun goto out_mutex;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun pqp = kmalloc(sizeof(*pqp), GFP_KERNEL);
447*4882a593Smuzhiyun if (!pqp) {
448*4882a593Smuzhiyun err = -ENOMEM;
449*4882a593Smuzhiyun goto out_mutex;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun pqp->qpn = qpn;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
454*4882a593Smuzhiyun if (IS_ERR(mailbox)) {
455*4882a593Smuzhiyun err = -ENOMEM;
456*4882a593Smuzhiyun goto out_alloc;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun mgm = mailbox->buf;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (!(mlx4_is_mfunc(dev) && steer == MLX4_UC_STEER)) {
461*4882a593Smuzhiyun /* The promisc QP needs to be added for each one of the steering
462*4882a593Smuzhiyun * entries. If it already exists, needs to be added as
463*4882a593Smuzhiyun * a duplicate for this entry.
464*4882a593Smuzhiyun */
465*4882a593Smuzhiyun list_for_each_entry(entry,
466*4882a593Smuzhiyun &s_steer->steer_entries[steer],
467*4882a593Smuzhiyun list) {
468*4882a593Smuzhiyun err = mlx4_READ_ENTRY(dev, entry->index, mailbox);
469*4882a593Smuzhiyun if (err)
470*4882a593Smuzhiyun goto out_mailbox;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun members_count = be32_to_cpu(mgm->members_count) &
473*4882a593Smuzhiyun 0xffffff;
474*4882a593Smuzhiyun prot = be32_to_cpu(mgm->members_count) >> 30;
475*4882a593Smuzhiyun found = false;
476*4882a593Smuzhiyun for (i = 0; i < members_count; i++) {
477*4882a593Smuzhiyun if ((be32_to_cpu(mgm->qp[i]) &
478*4882a593Smuzhiyun MGM_QPN_MASK) == qpn) {
479*4882a593Smuzhiyun /* Entry already exists.
480*4882a593Smuzhiyun * Add to duplicates.
481*4882a593Smuzhiyun */
482*4882a593Smuzhiyun dqp = kmalloc(sizeof(*dqp), GFP_KERNEL);
483*4882a593Smuzhiyun if (!dqp) {
484*4882a593Smuzhiyun err = -ENOMEM;
485*4882a593Smuzhiyun goto out_mailbox;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun dqp->qpn = qpn;
488*4882a593Smuzhiyun list_add_tail(&dqp->list,
489*4882a593Smuzhiyun &entry->duplicates);
490*4882a593Smuzhiyun found = true;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun if (!found) {
494*4882a593Smuzhiyun /* Need to add the qpn to mgm */
495*4882a593Smuzhiyun if (members_count ==
496*4882a593Smuzhiyun dev->caps.num_qp_per_mgm) {
497*4882a593Smuzhiyun /* entry is full */
498*4882a593Smuzhiyun err = -ENOMEM;
499*4882a593Smuzhiyun goto out_mailbox;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun mgm->qp[members_count++] =
502*4882a593Smuzhiyun cpu_to_be32(qpn & MGM_QPN_MASK);
503*4882a593Smuzhiyun mgm->members_count =
504*4882a593Smuzhiyun cpu_to_be32(members_count |
505*4882a593Smuzhiyun (prot << 30));
506*4882a593Smuzhiyun err = mlx4_WRITE_ENTRY(dev, entry->index,
507*4882a593Smuzhiyun mailbox);
508*4882a593Smuzhiyun if (err)
509*4882a593Smuzhiyun goto out_mailbox;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* add the new qpn to list of promisc qps */
515*4882a593Smuzhiyun list_add_tail(&pqp->list, &s_steer->promisc_qps[steer]);
516*4882a593Smuzhiyun /* now need to add all the promisc qps to default entry */
517*4882a593Smuzhiyun memset(mgm, 0, sizeof(*mgm));
518*4882a593Smuzhiyun members_count = 0;
519*4882a593Smuzhiyun list_for_each_entry(dqp, &s_steer->promisc_qps[steer], list) {
520*4882a593Smuzhiyun if (members_count == dev->caps.num_qp_per_mgm) {
521*4882a593Smuzhiyun /* entry is full */
522*4882a593Smuzhiyun err = -ENOMEM;
523*4882a593Smuzhiyun goto out_list;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun mgm->qp[members_count++] = cpu_to_be32(dqp->qpn & MGM_QPN_MASK);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun mgm->members_count = cpu_to_be32(members_count | MLX4_PROT_ETH << 30);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun err = mlx4_WRITE_PROMISC(dev, port, steer, mailbox);
530*4882a593Smuzhiyun if (err)
531*4882a593Smuzhiyun goto out_list;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
534*4882a593Smuzhiyun mutex_unlock(&priv->mcg_table.mutex);
535*4882a593Smuzhiyun return 0;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun out_list:
538*4882a593Smuzhiyun list_del(&pqp->list);
539*4882a593Smuzhiyun out_mailbox:
540*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
541*4882a593Smuzhiyun out_alloc:
542*4882a593Smuzhiyun kfree(pqp);
543*4882a593Smuzhiyun out_mutex:
544*4882a593Smuzhiyun mutex_unlock(&priv->mcg_table.mutex);
545*4882a593Smuzhiyun return err;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
remove_promisc_qp(struct mlx4_dev * dev,u8 port,enum mlx4_steer_type steer,u32 qpn)548*4882a593Smuzhiyun static int remove_promisc_qp(struct mlx4_dev *dev, u8 port,
549*4882a593Smuzhiyun enum mlx4_steer_type steer, u32 qpn)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
552*4882a593Smuzhiyun struct mlx4_steer *s_steer;
553*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
554*4882a593Smuzhiyun struct mlx4_mgm *mgm;
555*4882a593Smuzhiyun struct mlx4_steer_index *entry, *tmp_entry;
556*4882a593Smuzhiyun struct mlx4_promisc_qp *pqp;
557*4882a593Smuzhiyun struct mlx4_promisc_qp *dqp;
558*4882a593Smuzhiyun u32 members_count;
559*4882a593Smuzhiyun bool found;
560*4882a593Smuzhiyun bool back_to_list = false;
561*4882a593Smuzhiyun int i;
562*4882a593Smuzhiyun int err;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (port < 1 || port > dev->caps.num_ports)
565*4882a593Smuzhiyun return -EINVAL;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun s_steer = &mlx4_priv(dev)->steer[port - 1];
568*4882a593Smuzhiyun mutex_lock(&priv->mcg_table.mutex);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun pqp = get_promisc_qp(dev, port, steer, qpn);
571*4882a593Smuzhiyun if (unlikely(!pqp)) {
572*4882a593Smuzhiyun mlx4_warn(dev, "QP %x is not promiscuous QP\n", qpn);
573*4882a593Smuzhiyun /* nothing to do */
574*4882a593Smuzhiyun err = 0;
575*4882a593Smuzhiyun goto out_mutex;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /*remove from list of promisc qps */
579*4882a593Smuzhiyun list_del(&pqp->list);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /* set the default entry not to include the removed one */
582*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
583*4882a593Smuzhiyun if (IS_ERR(mailbox)) {
584*4882a593Smuzhiyun err = -ENOMEM;
585*4882a593Smuzhiyun back_to_list = true;
586*4882a593Smuzhiyun goto out_list;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun mgm = mailbox->buf;
589*4882a593Smuzhiyun members_count = 0;
590*4882a593Smuzhiyun list_for_each_entry(dqp, &s_steer->promisc_qps[steer], list)
591*4882a593Smuzhiyun mgm->qp[members_count++] = cpu_to_be32(dqp->qpn & MGM_QPN_MASK);
592*4882a593Smuzhiyun mgm->members_count = cpu_to_be32(members_count | MLX4_PROT_ETH << 30);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun err = mlx4_WRITE_PROMISC(dev, port, steer, mailbox);
595*4882a593Smuzhiyun if (err)
596*4882a593Smuzhiyun goto out_mailbox;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (!(mlx4_is_mfunc(dev) && steer == MLX4_UC_STEER)) {
599*4882a593Smuzhiyun /* Remove the QP from all the steering entries */
600*4882a593Smuzhiyun list_for_each_entry_safe(entry, tmp_entry,
601*4882a593Smuzhiyun &s_steer->steer_entries[steer],
602*4882a593Smuzhiyun list) {
603*4882a593Smuzhiyun found = false;
604*4882a593Smuzhiyun list_for_each_entry(dqp, &entry->duplicates, list) {
605*4882a593Smuzhiyun if (dqp->qpn == qpn) {
606*4882a593Smuzhiyun found = true;
607*4882a593Smuzhiyun break;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun if (found) {
611*4882a593Smuzhiyun /* A duplicate, no need to change the MGM,
612*4882a593Smuzhiyun * only update the duplicates list
613*4882a593Smuzhiyun */
614*4882a593Smuzhiyun list_del(&dqp->list);
615*4882a593Smuzhiyun kfree(dqp);
616*4882a593Smuzhiyun } else {
617*4882a593Smuzhiyun int loc = -1;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun err = mlx4_READ_ENTRY(dev,
620*4882a593Smuzhiyun entry->index,
621*4882a593Smuzhiyun mailbox);
622*4882a593Smuzhiyun if (err)
623*4882a593Smuzhiyun goto out_mailbox;
624*4882a593Smuzhiyun members_count =
625*4882a593Smuzhiyun be32_to_cpu(mgm->members_count) &
626*4882a593Smuzhiyun 0xffffff;
627*4882a593Smuzhiyun if (!members_count) {
628*4882a593Smuzhiyun mlx4_warn(dev, "QP %06x wasn't found in entry %x mcount=0. deleting entry...\n",
629*4882a593Smuzhiyun qpn, entry->index);
630*4882a593Smuzhiyun list_del(&entry->list);
631*4882a593Smuzhiyun kfree(entry);
632*4882a593Smuzhiyun continue;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun for (i = 0; i < members_count; ++i)
636*4882a593Smuzhiyun if ((be32_to_cpu(mgm->qp[i]) &
637*4882a593Smuzhiyun MGM_QPN_MASK) == qpn) {
638*4882a593Smuzhiyun loc = i;
639*4882a593Smuzhiyun break;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun if (loc < 0) {
643*4882a593Smuzhiyun mlx4_err(dev, "QP %06x wasn't found in entry %d\n",
644*4882a593Smuzhiyun qpn, entry->index);
645*4882a593Smuzhiyun err = -EINVAL;
646*4882a593Smuzhiyun goto out_mailbox;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* Copy the last QP in this MGM
650*4882a593Smuzhiyun * over removed QP
651*4882a593Smuzhiyun */
652*4882a593Smuzhiyun mgm->qp[loc] = mgm->qp[members_count - 1];
653*4882a593Smuzhiyun mgm->qp[members_count - 1] = 0;
654*4882a593Smuzhiyun mgm->members_count =
655*4882a593Smuzhiyun cpu_to_be32(--members_count |
656*4882a593Smuzhiyun (MLX4_PROT_ETH << 30));
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun err = mlx4_WRITE_ENTRY(dev,
659*4882a593Smuzhiyun entry->index,
660*4882a593Smuzhiyun mailbox);
661*4882a593Smuzhiyun if (err)
662*4882a593Smuzhiyun goto out_mailbox;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun out_mailbox:
668*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
669*4882a593Smuzhiyun out_list:
670*4882a593Smuzhiyun if (back_to_list)
671*4882a593Smuzhiyun list_add_tail(&pqp->list, &s_steer->promisc_qps[steer]);
672*4882a593Smuzhiyun else
673*4882a593Smuzhiyun kfree(pqp);
674*4882a593Smuzhiyun out_mutex:
675*4882a593Smuzhiyun mutex_unlock(&priv->mcg_table.mutex);
676*4882a593Smuzhiyun return err;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /*
680*4882a593Smuzhiyun * Caller must hold MCG table semaphore. gid and mgm parameters must
681*4882a593Smuzhiyun * be properly aligned for command interface.
682*4882a593Smuzhiyun *
683*4882a593Smuzhiyun * Returns 0 unless a firmware command error occurs.
684*4882a593Smuzhiyun *
685*4882a593Smuzhiyun * If GID is found in MGM or MGM is empty, *index = *hash, *prev = -1
686*4882a593Smuzhiyun * and *mgm holds MGM entry.
687*4882a593Smuzhiyun *
688*4882a593Smuzhiyun * if GID is found in AMGM, *index = index in AMGM, *prev = index of
689*4882a593Smuzhiyun * previous entry in hash chain and *mgm holds AMGM entry.
690*4882a593Smuzhiyun *
691*4882a593Smuzhiyun * If no AMGM exists for given gid, *index = -1, *prev = index of last
692*4882a593Smuzhiyun * entry in hash chain and *mgm holds end of hash chain.
693*4882a593Smuzhiyun */
find_entry(struct mlx4_dev * dev,u8 port,u8 * gid,enum mlx4_protocol prot,struct mlx4_cmd_mailbox * mgm_mailbox,int * prev,int * index)694*4882a593Smuzhiyun static int find_entry(struct mlx4_dev *dev, u8 port,
695*4882a593Smuzhiyun u8 *gid, enum mlx4_protocol prot,
696*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mgm_mailbox,
697*4882a593Smuzhiyun int *prev, int *index)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
700*4882a593Smuzhiyun struct mlx4_mgm *mgm = mgm_mailbox->buf;
701*4882a593Smuzhiyun u8 *mgid;
702*4882a593Smuzhiyun int err;
703*4882a593Smuzhiyun u16 hash;
704*4882a593Smuzhiyun u8 op_mod = (prot == MLX4_PROT_ETH) ?
705*4882a593Smuzhiyun !!(dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) : 0;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
708*4882a593Smuzhiyun if (IS_ERR(mailbox))
709*4882a593Smuzhiyun return -ENOMEM;
710*4882a593Smuzhiyun mgid = mailbox->buf;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun memcpy(mgid, gid, 16);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun err = mlx4_GID_HASH(dev, mailbox, &hash, op_mod);
715*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
716*4882a593Smuzhiyun if (err)
717*4882a593Smuzhiyun return err;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun if (0)
720*4882a593Smuzhiyun mlx4_dbg(dev, "Hash for %pI6 is %04x\n", gid, hash);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun *index = hash;
723*4882a593Smuzhiyun *prev = -1;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun do {
726*4882a593Smuzhiyun err = mlx4_READ_ENTRY(dev, *index, mgm_mailbox);
727*4882a593Smuzhiyun if (err)
728*4882a593Smuzhiyun return err;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun if (!(be32_to_cpu(mgm->members_count) & 0xffffff)) {
731*4882a593Smuzhiyun if (*index != hash) {
732*4882a593Smuzhiyun mlx4_err(dev, "Found zero MGID in AMGM\n");
733*4882a593Smuzhiyun err = -EINVAL;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun return err;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun if (!memcmp(mgm->gid, gid, 16) &&
739*4882a593Smuzhiyun be32_to_cpu(mgm->members_count) >> 30 == prot)
740*4882a593Smuzhiyun return err;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun *prev = *index;
743*4882a593Smuzhiyun *index = be32_to_cpu(mgm->next_gid_index) >> 6;
744*4882a593Smuzhiyun } while (*index);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun *index = -1;
747*4882a593Smuzhiyun return err;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun static const u8 __promisc_mode[] = {
751*4882a593Smuzhiyun [MLX4_FS_REGULAR] = 0x0,
752*4882a593Smuzhiyun [MLX4_FS_ALL_DEFAULT] = 0x1,
753*4882a593Smuzhiyun [MLX4_FS_MC_DEFAULT] = 0x3,
754*4882a593Smuzhiyun [MLX4_FS_MIRROR_RX_PORT] = 0x4,
755*4882a593Smuzhiyun [MLX4_FS_MIRROR_SX_PORT] = 0x5,
756*4882a593Smuzhiyun [MLX4_FS_UC_SNIFFER] = 0x6,
757*4882a593Smuzhiyun [MLX4_FS_MC_SNIFFER] = 0x7,
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun
mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev * dev,enum mlx4_net_trans_promisc_mode flow_type)760*4882a593Smuzhiyun int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
761*4882a593Smuzhiyun enum mlx4_net_trans_promisc_mode flow_type)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun if (flow_type >= MLX4_FS_MODE_NUM) {
764*4882a593Smuzhiyun mlx4_err(dev, "Invalid flow type. type = %d\n", flow_type);
765*4882a593Smuzhiyun return -EINVAL;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun return __promisc_mode[flow_type];
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_map_sw_to_hw_steering_mode);
770*4882a593Smuzhiyun
trans_rule_ctrl_to_hw(struct mlx4_net_trans_rule * ctrl,struct mlx4_net_trans_rule_hw_ctrl * hw)771*4882a593Smuzhiyun static void trans_rule_ctrl_to_hw(struct mlx4_net_trans_rule *ctrl,
772*4882a593Smuzhiyun struct mlx4_net_trans_rule_hw_ctrl *hw)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun u8 flags = 0;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun flags = ctrl->queue_mode == MLX4_NET_TRANS_Q_LIFO ? 1 : 0;
777*4882a593Smuzhiyun flags |= ctrl->exclusive ? (1 << 2) : 0;
778*4882a593Smuzhiyun flags |= ctrl->allow_loopback ? (1 << 3) : 0;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun hw->flags = flags;
781*4882a593Smuzhiyun hw->type = __promisc_mode[ctrl->promisc_mode];
782*4882a593Smuzhiyun hw->prio = cpu_to_be16(ctrl->priority);
783*4882a593Smuzhiyun hw->port = ctrl->port;
784*4882a593Smuzhiyun hw->qpn = cpu_to_be32(ctrl->qpn);
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun const u16 __sw_id_hw[] = {
788*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_ETH] = 0xE001,
789*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_IB] = 0xE005,
790*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_IPV6] = 0xE003,
791*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_IPV4] = 0xE002,
792*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_TCP] = 0xE004,
793*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_UDP] = 0xE006,
794*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_VXLAN] = 0xE008
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun
mlx4_map_sw_to_hw_steering_id(struct mlx4_dev * dev,enum mlx4_net_trans_rule_id id)797*4882a593Smuzhiyun int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
798*4882a593Smuzhiyun enum mlx4_net_trans_rule_id id)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun if (id >= MLX4_NET_TRANS_RULE_NUM) {
801*4882a593Smuzhiyun mlx4_err(dev, "Invalid network rule id. id = %d\n", id);
802*4882a593Smuzhiyun return -EINVAL;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun return __sw_id_hw[id];
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_map_sw_to_hw_steering_id);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun static const int __rule_hw_sz[] = {
809*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_ETH] =
810*4882a593Smuzhiyun sizeof(struct mlx4_net_trans_rule_hw_eth),
811*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_IB] =
812*4882a593Smuzhiyun sizeof(struct mlx4_net_trans_rule_hw_ib),
813*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_IPV6] = 0,
814*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_IPV4] =
815*4882a593Smuzhiyun sizeof(struct mlx4_net_trans_rule_hw_ipv4),
816*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_TCP] =
817*4882a593Smuzhiyun sizeof(struct mlx4_net_trans_rule_hw_tcp_udp),
818*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_UDP] =
819*4882a593Smuzhiyun sizeof(struct mlx4_net_trans_rule_hw_tcp_udp),
820*4882a593Smuzhiyun [MLX4_NET_TRANS_RULE_ID_VXLAN] =
821*4882a593Smuzhiyun sizeof(struct mlx4_net_trans_rule_hw_vxlan)
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun
mlx4_hw_rule_sz(struct mlx4_dev * dev,enum mlx4_net_trans_rule_id id)824*4882a593Smuzhiyun int mlx4_hw_rule_sz(struct mlx4_dev *dev,
825*4882a593Smuzhiyun enum mlx4_net_trans_rule_id id)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun if (id >= MLX4_NET_TRANS_RULE_NUM) {
828*4882a593Smuzhiyun mlx4_err(dev, "Invalid network rule id. id = %d\n", id);
829*4882a593Smuzhiyun return -EINVAL;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun return __rule_hw_sz[id];
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_hw_rule_sz);
835*4882a593Smuzhiyun
parse_trans_rule(struct mlx4_dev * dev,struct mlx4_spec_list * spec,struct _rule_hw * rule_hw)836*4882a593Smuzhiyun static int parse_trans_rule(struct mlx4_dev *dev, struct mlx4_spec_list *spec,
837*4882a593Smuzhiyun struct _rule_hw *rule_hw)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun if (mlx4_hw_rule_sz(dev, spec->id) < 0)
840*4882a593Smuzhiyun return -EINVAL;
841*4882a593Smuzhiyun memset(rule_hw, 0, mlx4_hw_rule_sz(dev, spec->id));
842*4882a593Smuzhiyun rule_hw->id = cpu_to_be16(__sw_id_hw[spec->id]);
843*4882a593Smuzhiyun rule_hw->size = mlx4_hw_rule_sz(dev, spec->id) >> 2;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun switch (spec->id) {
846*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_ETH:
847*4882a593Smuzhiyun memcpy(rule_hw->eth.dst_mac, spec->eth.dst_mac, ETH_ALEN);
848*4882a593Smuzhiyun memcpy(rule_hw->eth.dst_mac_msk, spec->eth.dst_mac_msk,
849*4882a593Smuzhiyun ETH_ALEN);
850*4882a593Smuzhiyun memcpy(rule_hw->eth.src_mac, spec->eth.src_mac, ETH_ALEN);
851*4882a593Smuzhiyun memcpy(rule_hw->eth.src_mac_msk, spec->eth.src_mac_msk,
852*4882a593Smuzhiyun ETH_ALEN);
853*4882a593Smuzhiyun if (spec->eth.ether_type_enable) {
854*4882a593Smuzhiyun rule_hw->eth.ether_type_enable = 1;
855*4882a593Smuzhiyun rule_hw->eth.ether_type = spec->eth.ether_type;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun rule_hw->eth.vlan_tag = spec->eth.vlan_id;
858*4882a593Smuzhiyun rule_hw->eth.vlan_tag_msk = spec->eth.vlan_id_msk;
859*4882a593Smuzhiyun break;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_IB:
862*4882a593Smuzhiyun rule_hw->ib.l3_qpn = spec->ib.l3_qpn;
863*4882a593Smuzhiyun rule_hw->ib.qpn_mask = spec->ib.qpn_msk;
864*4882a593Smuzhiyun memcpy(&rule_hw->ib.dst_gid, &spec->ib.dst_gid, 16);
865*4882a593Smuzhiyun memcpy(&rule_hw->ib.dst_gid_msk, &spec->ib.dst_gid_msk, 16);
866*4882a593Smuzhiyun break;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_IPV6:
869*4882a593Smuzhiyun return -EOPNOTSUPP;
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_IPV4:
872*4882a593Smuzhiyun rule_hw->ipv4.src_ip = spec->ipv4.src_ip;
873*4882a593Smuzhiyun rule_hw->ipv4.src_ip_msk = spec->ipv4.src_ip_msk;
874*4882a593Smuzhiyun rule_hw->ipv4.dst_ip = spec->ipv4.dst_ip;
875*4882a593Smuzhiyun rule_hw->ipv4.dst_ip_msk = spec->ipv4.dst_ip_msk;
876*4882a593Smuzhiyun break;
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_TCP:
879*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_UDP:
880*4882a593Smuzhiyun rule_hw->tcp_udp.dst_port = spec->tcp_udp.dst_port;
881*4882a593Smuzhiyun rule_hw->tcp_udp.dst_port_msk = spec->tcp_udp.dst_port_msk;
882*4882a593Smuzhiyun rule_hw->tcp_udp.src_port = spec->tcp_udp.src_port;
883*4882a593Smuzhiyun rule_hw->tcp_udp.src_port_msk = spec->tcp_udp.src_port_msk;
884*4882a593Smuzhiyun break;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_VXLAN:
887*4882a593Smuzhiyun rule_hw->vxlan.vni =
888*4882a593Smuzhiyun cpu_to_be32(be32_to_cpu(spec->vxlan.vni) << 8);
889*4882a593Smuzhiyun rule_hw->vxlan.vni_mask =
890*4882a593Smuzhiyun cpu_to_be32(be32_to_cpu(spec->vxlan.vni_mask) << 8);
891*4882a593Smuzhiyun break;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun default:
894*4882a593Smuzhiyun return -EINVAL;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun return __rule_hw_sz[spec->id];
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
mlx4_err_rule(struct mlx4_dev * dev,char * str,struct mlx4_net_trans_rule * rule)900*4882a593Smuzhiyun static void mlx4_err_rule(struct mlx4_dev *dev, char *str,
901*4882a593Smuzhiyun struct mlx4_net_trans_rule *rule)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun #define BUF_SIZE 256
904*4882a593Smuzhiyun struct mlx4_spec_list *cur;
905*4882a593Smuzhiyun char buf[BUF_SIZE];
906*4882a593Smuzhiyun int len = 0;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun mlx4_err(dev, "%s", str);
909*4882a593Smuzhiyun len += scnprintf(buf + len, BUF_SIZE - len,
910*4882a593Smuzhiyun "port = %d prio = 0x%x qp = 0x%x ",
911*4882a593Smuzhiyun rule->port, rule->priority, rule->qpn);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun list_for_each_entry(cur, &rule->list, list) {
914*4882a593Smuzhiyun switch (cur->id) {
915*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_ETH:
916*4882a593Smuzhiyun len += scnprintf(buf + len, BUF_SIZE - len,
917*4882a593Smuzhiyun "dmac = %pM ", &cur->eth.dst_mac);
918*4882a593Smuzhiyun if (cur->eth.ether_type)
919*4882a593Smuzhiyun len += scnprintf(buf + len, BUF_SIZE - len,
920*4882a593Smuzhiyun "ethertype = 0x%x ",
921*4882a593Smuzhiyun be16_to_cpu(cur->eth.ether_type));
922*4882a593Smuzhiyun if (cur->eth.vlan_id)
923*4882a593Smuzhiyun len += scnprintf(buf + len, BUF_SIZE - len,
924*4882a593Smuzhiyun "vlan-id = %d ",
925*4882a593Smuzhiyun be16_to_cpu(cur->eth.vlan_id));
926*4882a593Smuzhiyun break;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_IPV4:
929*4882a593Smuzhiyun if (cur->ipv4.src_ip)
930*4882a593Smuzhiyun len += scnprintf(buf + len, BUF_SIZE - len,
931*4882a593Smuzhiyun "src-ip = %pI4 ",
932*4882a593Smuzhiyun &cur->ipv4.src_ip);
933*4882a593Smuzhiyun if (cur->ipv4.dst_ip)
934*4882a593Smuzhiyun len += scnprintf(buf + len, BUF_SIZE - len,
935*4882a593Smuzhiyun "dst-ip = %pI4 ",
936*4882a593Smuzhiyun &cur->ipv4.dst_ip);
937*4882a593Smuzhiyun break;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_TCP:
940*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_UDP:
941*4882a593Smuzhiyun if (cur->tcp_udp.src_port)
942*4882a593Smuzhiyun len += scnprintf(buf + len, BUF_SIZE - len,
943*4882a593Smuzhiyun "src-port = %d ",
944*4882a593Smuzhiyun be16_to_cpu(cur->tcp_udp.src_port));
945*4882a593Smuzhiyun if (cur->tcp_udp.dst_port)
946*4882a593Smuzhiyun len += scnprintf(buf + len, BUF_SIZE - len,
947*4882a593Smuzhiyun "dst-port = %d ",
948*4882a593Smuzhiyun be16_to_cpu(cur->tcp_udp.dst_port));
949*4882a593Smuzhiyun break;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_IB:
952*4882a593Smuzhiyun len += scnprintf(buf + len, BUF_SIZE - len,
953*4882a593Smuzhiyun "dst-gid = %pI6\n", cur->ib.dst_gid);
954*4882a593Smuzhiyun len += scnprintf(buf + len, BUF_SIZE - len,
955*4882a593Smuzhiyun "dst-gid-mask = %pI6\n",
956*4882a593Smuzhiyun cur->ib.dst_gid_msk);
957*4882a593Smuzhiyun break;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_VXLAN:
960*4882a593Smuzhiyun len += scnprintf(buf + len, BUF_SIZE - len,
961*4882a593Smuzhiyun "VNID = %d ", be32_to_cpu(cur->vxlan.vni));
962*4882a593Smuzhiyun break;
963*4882a593Smuzhiyun case MLX4_NET_TRANS_RULE_ID_IPV6:
964*4882a593Smuzhiyun break;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun default:
967*4882a593Smuzhiyun break;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun len += scnprintf(buf + len, BUF_SIZE - len, "\n");
971*4882a593Smuzhiyun mlx4_err(dev, "%s", buf);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun if (len >= BUF_SIZE)
974*4882a593Smuzhiyun mlx4_err(dev, "Network rule error message was truncated, print buffer is too small\n");
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
mlx4_flow_attach(struct mlx4_dev * dev,struct mlx4_net_trans_rule * rule,u64 * reg_id)977*4882a593Smuzhiyun int mlx4_flow_attach(struct mlx4_dev *dev,
978*4882a593Smuzhiyun struct mlx4_net_trans_rule *rule, u64 *reg_id)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
981*4882a593Smuzhiyun struct mlx4_spec_list *cur;
982*4882a593Smuzhiyun u32 size = 0;
983*4882a593Smuzhiyun int ret;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
986*4882a593Smuzhiyun if (IS_ERR(mailbox))
987*4882a593Smuzhiyun return PTR_ERR(mailbox);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun if (!mlx4_qp_lookup(dev, rule->qpn)) {
990*4882a593Smuzhiyun mlx4_err_rule(dev, "QP doesn't exist\n", rule);
991*4882a593Smuzhiyun ret = -EINVAL;
992*4882a593Smuzhiyun goto out;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun trans_rule_ctrl_to_hw(rule, mailbox->buf);
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun size += sizeof(struct mlx4_net_trans_rule_hw_ctrl);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun list_for_each_entry(cur, &rule->list, list) {
1000*4882a593Smuzhiyun ret = parse_trans_rule(dev, cur, mailbox->buf + size);
1001*4882a593Smuzhiyun if (ret < 0)
1002*4882a593Smuzhiyun goto out;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun size += ret;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun ret = mlx4_QP_FLOW_STEERING_ATTACH(dev, mailbox, size >> 2, reg_id);
1008*4882a593Smuzhiyun if (ret == -ENOMEM) {
1009*4882a593Smuzhiyun mlx4_err_rule(dev,
1010*4882a593Smuzhiyun "mcg table is full. Fail to register network rule\n",
1011*4882a593Smuzhiyun rule);
1012*4882a593Smuzhiyun } else if (ret) {
1013*4882a593Smuzhiyun if (ret == -ENXIO) {
1014*4882a593Smuzhiyun if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED)
1015*4882a593Smuzhiyun mlx4_err_rule(dev,
1016*4882a593Smuzhiyun "DMFS is not enabled, "
1017*4882a593Smuzhiyun "failed to register network rule.\n",
1018*4882a593Smuzhiyun rule);
1019*4882a593Smuzhiyun else
1020*4882a593Smuzhiyun mlx4_err_rule(dev,
1021*4882a593Smuzhiyun "Rule exceeds the dmfs_high_rate_mode limitations, "
1022*4882a593Smuzhiyun "failed to register network rule.\n",
1023*4882a593Smuzhiyun rule);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun } else {
1026*4882a593Smuzhiyun mlx4_err_rule(dev, "Fail to register network rule.\n", rule);
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun out:
1031*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun return ret;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_flow_attach);
1036*4882a593Smuzhiyun
mlx4_flow_detach(struct mlx4_dev * dev,u64 reg_id)1037*4882a593Smuzhiyun int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun int err;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun err = mlx4_QP_FLOW_STEERING_DETACH(dev, reg_id);
1042*4882a593Smuzhiyun if (err)
1043*4882a593Smuzhiyun mlx4_err(dev, "Fail to detach network rule. registration id = 0x%llx\n",
1044*4882a593Smuzhiyun reg_id);
1045*4882a593Smuzhiyun return err;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_flow_detach);
1048*4882a593Smuzhiyun
mlx4_tunnel_steer_add(struct mlx4_dev * dev,unsigned char * addr,int port,int qpn,u16 prio,u64 * reg_id)1049*4882a593Smuzhiyun int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1050*4882a593Smuzhiyun int port, int qpn, u16 prio, u64 *reg_id)
1051*4882a593Smuzhiyun {
1052*4882a593Smuzhiyun int err;
1053*4882a593Smuzhiyun struct mlx4_spec_list spec_eth_outer = { {NULL} };
1054*4882a593Smuzhiyun struct mlx4_spec_list spec_vxlan = { {NULL} };
1055*4882a593Smuzhiyun struct mlx4_spec_list spec_eth_inner = { {NULL} };
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun struct mlx4_net_trans_rule rule = {
1058*4882a593Smuzhiyun .queue_mode = MLX4_NET_TRANS_Q_FIFO,
1059*4882a593Smuzhiyun .exclusive = 0,
1060*4882a593Smuzhiyun .allow_loopback = 1,
1061*4882a593Smuzhiyun .promisc_mode = MLX4_FS_REGULAR,
1062*4882a593Smuzhiyun };
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun __be64 mac_mask = cpu_to_be64(MLX4_MAC_MASK << 16);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun rule.port = port;
1067*4882a593Smuzhiyun rule.qpn = qpn;
1068*4882a593Smuzhiyun rule.priority = prio;
1069*4882a593Smuzhiyun INIT_LIST_HEAD(&rule.list);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun spec_eth_outer.id = MLX4_NET_TRANS_RULE_ID_ETH;
1072*4882a593Smuzhiyun memcpy(spec_eth_outer.eth.dst_mac, addr, ETH_ALEN);
1073*4882a593Smuzhiyun memcpy(spec_eth_outer.eth.dst_mac_msk, &mac_mask, ETH_ALEN);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun spec_vxlan.id = MLX4_NET_TRANS_RULE_ID_VXLAN; /* any vxlan header */
1076*4882a593Smuzhiyun spec_eth_inner.id = MLX4_NET_TRANS_RULE_ID_ETH; /* any inner eth header */
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun list_add_tail(&spec_eth_outer.list, &rule.list);
1079*4882a593Smuzhiyun list_add_tail(&spec_vxlan.list, &rule.list);
1080*4882a593Smuzhiyun list_add_tail(&spec_eth_inner.list, &rule.list);
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun err = mlx4_flow_attach(dev, &rule, reg_id);
1083*4882a593Smuzhiyun return err;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_tunnel_steer_add);
1086*4882a593Smuzhiyun
mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev * dev,u32 min_range_qpn,u32 max_range_qpn)1087*4882a593Smuzhiyun int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1088*4882a593Smuzhiyun u32 max_range_qpn)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun int err;
1091*4882a593Smuzhiyun u64 in_param;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun in_param = ((u64) min_range_qpn) << 32;
1094*4882a593Smuzhiyun in_param |= ((u64) max_range_qpn) & 0xFFFFFFFF;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun err = mlx4_cmd(dev, in_param, 0, 0,
1097*4882a593Smuzhiyun MLX4_FLOW_STEERING_IB_UC_QP_RANGE,
1098*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun return err;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_FLOW_STEERING_IB_UC_QP_RANGE);
1103*4882a593Smuzhiyun
mlx4_qp_attach_common(struct mlx4_dev * dev,struct mlx4_qp * qp,u8 gid[16],int block_mcast_loopback,enum mlx4_protocol prot,enum mlx4_steer_type steer)1104*4882a593Smuzhiyun int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1105*4882a593Smuzhiyun int block_mcast_loopback, enum mlx4_protocol prot,
1106*4882a593Smuzhiyun enum mlx4_steer_type steer)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1109*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
1110*4882a593Smuzhiyun struct mlx4_mgm *mgm;
1111*4882a593Smuzhiyun u32 members_count;
1112*4882a593Smuzhiyun int index = -1, prev;
1113*4882a593Smuzhiyun int link = 0;
1114*4882a593Smuzhiyun int i;
1115*4882a593Smuzhiyun int err;
1116*4882a593Smuzhiyun u8 port = gid[5];
1117*4882a593Smuzhiyun u8 new_entry = 0;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
1120*4882a593Smuzhiyun if (IS_ERR(mailbox))
1121*4882a593Smuzhiyun return PTR_ERR(mailbox);
1122*4882a593Smuzhiyun mgm = mailbox->buf;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun mutex_lock(&priv->mcg_table.mutex);
1125*4882a593Smuzhiyun err = find_entry(dev, port, gid, prot,
1126*4882a593Smuzhiyun mailbox, &prev, &index);
1127*4882a593Smuzhiyun if (err)
1128*4882a593Smuzhiyun goto out;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun if (index != -1) {
1131*4882a593Smuzhiyun if (!(be32_to_cpu(mgm->members_count) & 0xffffff)) {
1132*4882a593Smuzhiyun new_entry = 1;
1133*4882a593Smuzhiyun memcpy(mgm->gid, gid, 16);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun } else {
1136*4882a593Smuzhiyun link = 1;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun index = mlx4_bitmap_alloc(&priv->mcg_table.bitmap);
1139*4882a593Smuzhiyun if (index == -1) {
1140*4882a593Smuzhiyun mlx4_err(dev, "No AMGM entries left\n");
1141*4882a593Smuzhiyun err = -ENOMEM;
1142*4882a593Smuzhiyun goto out;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun index += dev->caps.num_mgms;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun new_entry = 1;
1147*4882a593Smuzhiyun memset(mgm, 0, sizeof(*mgm));
1148*4882a593Smuzhiyun memcpy(mgm->gid, gid, 16);
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
1152*4882a593Smuzhiyun if (members_count == dev->caps.num_qp_per_mgm) {
1153*4882a593Smuzhiyun mlx4_err(dev, "MGM at index %x is full\n", index);
1154*4882a593Smuzhiyun err = -ENOMEM;
1155*4882a593Smuzhiyun goto out;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun for (i = 0; i < members_count; ++i)
1159*4882a593Smuzhiyun if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qp->qpn) {
1160*4882a593Smuzhiyun mlx4_dbg(dev, "QP %06x already a member of MGM\n", qp->qpn);
1161*4882a593Smuzhiyun err = 0;
1162*4882a593Smuzhiyun goto out;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun if (block_mcast_loopback)
1166*4882a593Smuzhiyun mgm->qp[members_count++] = cpu_to_be32((qp->qpn & MGM_QPN_MASK) |
1167*4882a593Smuzhiyun (1U << MGM_BLCK_LB_BIT));
1168*4882a593Smuzhiyun else
1169*4882a593Smuzhiyun mgm->qp[members_count++] = cpu_to_be32(qp->qpn & MGM_QPN_MASK);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun mgm->members_count = cpu_to_be32(members_count | (u32) prot << 30);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun err = mlx4_WRITE_ENTRY(dev, index, mailbox);
1174*4882a593Smuzhiyun if (err)
1175*4882a593Smuzhiyun goto out;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun if (!link)
1178*4882a593Smuzhiyun goto out;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun err = mlx4_READ_ENTRY(dev, prev, mailbox);
1181*4882a593Smuzhiyun if (err)
1182*4882a593Smuzhiyun goto out;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun mgm->next_gid_index = cpu_to_be32(index << 6);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun err = mlx4_WRITE_ENTRY(dev, prev, mailbox);
1187*4882a593Smuzhiyun if (err)
1188*4882a593Smuzhiyun goto out;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun out:
1191*4882a593Smuzhiyun if (prot == MLX4_PROT_ETH && index != -1) {
1192*4882a593Smuzhiyun /* manage the steering entry for promisc mode */
1193*4882a593Smuzhiyun if (new_entry)
1194*4882a593Smuzhiyun err = new_steering_entry(dev, port, steer,
1195*4882a593Smuzhiyun index, qp->qpn);
1196*4882a593Smuzhiyun else
1197*4882a593Smuzhiyun err = existing_steering_entry(dev, port, steer,
1198*4882a593Smuzhiyun index, qp->qpn);
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun if (err && link && index != -1) {
1201*4882a593Smuzhiyun if (index < dev->caps.num_mgms)
1202*4882a593Smuzhiyun mlx4_warn(dev, "Got AMGM index %d < %d\n",
1203*4882a593Smuzhiyun index, dev->caps.num_mgms);
1204*4882a593Smuzhiyun else
1205*4882a593Smuzhiyun mlx4_bitmap_free(&priv->mcg_table.bitmap,
1206*4882a593Smuzhiyun index - dev->caps.num_mgms, MLX4_USE_RR);
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun mutex_unlock(&priv->mcg_table.mutex);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
1211*4882a593Smuzhiyun return err;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun
mlx4_qp_detach_common(struct mlx4_dev * dev,struct mlx4_qp * qp,u8 gid[16],enum mlx4_protocol prot,enum mlx4_steer_type steer)1214*4882a593Smuzhiyun int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1215*4882a593Smuzhiyun enum mlx4_protocol prot, enum mlx4_steer_type steer)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1218*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
1219*4882a593Smuzhiyun struct mlx4_mgm *mgm;
1220*4882a593Smuzhiyun u32 members_count;
1221*4882a593Smuzhiyun int prev, index;
1222*4882a593Smuzhiyun int i, loc = -1;
1223*4882a593Smuzhiyun int err;
1224*4882a593Smuzhiyun u8 port = gid[5];
1225*4882a593Smuzhiyun bool removed_entry = false;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
1228*4882a593Smuzhiyun if (IS_ERR(mailbox))
1229*4882a593Smuzhiyun return PTR_ERR(mailbox);
1230*4882a593Smuzhiyun mgm = mailbox->buf;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun mutex_lock(&priv->mcg_table.mutex);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun err = find_entry(dev, port, gid, prot,
1235*4882a593Smuzhiyun mailbox, &prev, &index);
1236*4882a593Smuzhiyun if (err)
1237*4882a593Smuzhiyun goto out;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun if (index == -1) {
1240*4882a593Smuzhiyun mlx4_err(dev, "MGID %pI6 not found\n", gid);
1241*4882a593Smuzhiyun err = -EINVAL;
1242*4882a593Smuzhiyun goto out;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun /* If this QP is also a promisc QP, it shouldn't be removed only if
1246*4882a593Smuzhiyun * at least one none promisc QP is also attached to this MCG
1247*4882a593Smuzhiyun */
1248*4882a593Smuzhiyun if (prot == MLX4_PROT_ETH &&
1249*4882a593Smuzhiyun check_duplicate_entry(dev, port, steer, index, qp->qpn) &&
1250*4882a593Smuzhiyun !promisc_steering_entry(dev, port, steer, index, qp->qpn, NULL))
1251*4882a593Smuzhiyun goto out;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
1254*4882a593Smuzhiyun for (i = 0; i < members_count; ++i)
1255*4882a593Smuzhiyun if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qp->qpn) {
1256*4882a593Smuzhiyun loc = i;
1257*4882a593Smuzhiyun break;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun if (loc == -1) {
1261*4882a593Smuzhiyun mlx4_err(dev, "QP %06x not found in MGM\n", qp->qpn);
1262*4882a593Smuzhiyun err = -EINVAL;
1263*4882a593Smuzhiyun goto out;
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun /* copy the last QP in this MGM over removed QP */
1267*4882a593Smuzhiyun mgm->qp[loc] = mgm->qp[members_count - 1];
1268*4882a593Smuzhiyun mgm->qp[members_count - 1] = 0;
1269*4882a593Smuzhiyun mgm->members_count = cpu_to_be32(--members_count | (u32) prot << 30);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun if (prot == MLX4_PROT_ETH)
1272*4882a593Smuzhiyun removed_entry = can_remove_steering_entry(dev, port, steer,
1273*4882a593Smuzhiyun index, qp->qpn);
1274*4882a593Smuzhiyun if (members_count && (prot != MLX4_PROT_ETH || !removed_entry)) {
1275*4882a593Smuzhiyun err = mlx4_WRITE_ENTRY(dev, index, mailbox);
1276*4882a593Smuzhiyun goto out;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* We are going to delete the entry, members count should be 0 */
1280*4882a593Smuzhiyun mgm->members_count = cpu_to_be32((u32) prot << 30);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun if (prev == -1) {
1283*4882a593Smuzhiyun /* Remove entry from MGM */
1284*4882a593Smuzhiyun int amgm_index = be32_to_cpu(mgm->next_gid_index) >> 6;
1285*4882a593Smuzhiyun if (amgm_index) {
1286*4882a593Smuzhiyun err = mlx4_READ_ENTRY(dev, amgm_index, mailbox);
1287*4882a593Smuzhiyun if (err)
1288*4882a593Smuzhiyun goto out;
1289*4882a593Smuzhiyun } else
1290*4882a593Smuzhiyun memset(mgm->gid, 0, 16);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun err = mlx4_WRITE_ENTRY(dev, index, mailbox);
1293*4882a593Smuzhiyun if (err)
1294*4882a593Smuzhiyun goto out;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun if (amgm_index) {
1297*4882a593Smuzhiyun if (amgm_index < dev->caps.num_mgms)
1298*4882a593Smuzhiyun mlx4_warn(dev, "MGM entry %d had AMGM index %d < %d\n",
1299*4882a593Smuzhiyun index, amgm_index, dev->caps.num_mgms);
1300*4882a593Smuzhiyun else
1301*4882a593Smuzhiyun mlx4_bitmap_free(&priv->mcg_table.bitmap,
1302*4882a593Smuzhiyun amgm_index - dev->caps.num_mgms, MLX4_USE_RR);
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun } else {
1305*4882a593Smuzhiyun /* Remove entry from AMGM */
1306*4882a593Smuzhiyun int cur_next_index = be32_to_cpu(mgm->next_gid_index) >> 6;
1307*4882a593Smuzhiyun err = mlx4_READ_ENTRY(dev, prev, mailbox);
1308*4882a593Smuzhiyun if (err)
1309*4882a593Smuzhiyun goto out;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun mgm->next_gid_index = cpu_to_be32(cur_next_index << 6);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun err = mlx4_WRITE_ENTRY(dev, prev, mailbox);
1314*4882a593Smuzhiyun if (err)
1315*4882a593Smuzhiyun goto out;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun if (index < dev->caps.num_mgms)
1318*4882a593Smuzhiyun mlx4_warn(dev, "entry %d had next AMGM index %d < %d\n",
1319*4882a593Smuzhiyun prev, index, dev->caps.num_mgms);
1320*4882a593Smuzhiyun else
1321*4882a593Smuzhiyun mlx4_bitmap_free(&priv->mcg_table.bitmap,
1322*4882a593Smuzhiyun index - dev->caps.num_mgms, MLX4_USE_RR);
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun out:
1326*4882a593Smuzhiyun mutex_unlock(&priv->mcg_table.mutex);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
1329*4882a593Smuzhiyun if (err && dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
1330*4882a593Smuzhiyun /* In case device is under an error, return success as a closing command */
1331*4882a593Smuzhiyun err = 0;
1332*4882a593Smuzhiyun return err;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
mlx4_QP_ATTACH(struct mlx4_dev * dev,struct mlx4_qp * qp,u8 gid[16],u8 attach,u8 block_loopback,enum mlx4_protocol prot)1335*4882a593Smuzhiyun static int mlx4_QP_ATTACH(struct mlx4_dev *dev, struct mlx4_qp *qp,
1336*4882a593Smuzhiyun u8 gid[16], u8 attach, u8 block_loopback,
1337*4882a593Smuzhiyun enum mlx4_protocol prot)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
1340*4882a593Smuzhiyun int err = 0;
1341*4882a593Smuzhiyun int qpn;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun if (!mlx4_is_mfunc(dev))
1344*4882a593Smuzhiyun return -EBADF;
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
1347*4882a593Smuzhiyun if (IS_ERR(mailbox))
1348*4882a593Smuzhiyun return PTR_ERR(mailbox);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun memcpy(mailbox->buf, gid, 16);
1351*4882a593Smuzhiyun qpn = qp->qpn;
1352*4882a593Smuzhiyun qpn |= (prot << 28);
1353*4882a593Smuzhiyun if (attach && block_loopback)
1354*4882a593Smuzhiyun qpn |= (1 << 31);
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun err = mlx4_cmd(dev, mailbox->dma, qpn, attach,
1357*4882a593Smuzhiyun MLX4_CMD_QP_ATTACH, MLX4_CMD_TIME_CLASS_A,
1358*4882a593Smuzhiyun MLX4_CMD_WRAPPED);
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
1361*4882a593Smuzhiyun if (err && !attach &&
1362*4882a593Smuzhiyun dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
1363*4882a593Smuzhiyun err = 0;
1364*4882a593Smuzhiyun return err;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
mlx4_trans_to_dmfs_attach(struct mlx4_dev * dev,struct mlx4_qp * qp,u8 gid[16],u8 port,int block_mcast_loopback,enum mlx4_protocol prot,u64 * reg_id)1367*4882a593Smuzhiyun int mlx4_trans_to_dmfs_attach(struct mlx4_dev *dev, struct mlx4_qp *qp,
1368*4882a593Smuzhiyun u8 gid[16], u8 port,
1369*4882a593Smuzhiyun int block_mcast_loopback,
1370*4882a593Smuzhiyun enum mlx4_protocol prot, u64 *reg_id)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun struct mlx4_spec_list spec = { {NULL} };
1373*4882a593Smuzhiyun __be64 mac_mask = cpu_to_be64(MLX4_MAC_MASK << 16);
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun struct mlx4_net_trans_rule rule = {
1376*4882a593Smuzhiyun .queue_mode = MLX4_NET_TRANS_Q_FIFO,
1377*4882a593Smuzhiyun .exclusive = 0,
1378*4882a593Smuzhiyun .promisc_mode = MLX4_FS_REGULAR,
1379*4882a593Smuzhiyun .priority = MLX4_DOMAIN_NIC,
1380*4882a593Smuzhiyun };
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun rule.allow_loopback = !block_mcast_loopback;
1383*4882a593Smuzhiyun rule.port = port;
1384*4882a593Smuzhiyun rule.qpn = qp->qpn;
1385*4882a593Smuzhiyun INIT_LIST_HEAD(&rule.list);
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun switch (prot) {
1388*4882a593Smuzhiyun case MLX4_PROT_ETH:
1389*4882a593Smuzhiyun spec.id = MLX4_NET_TRANS_RULE_ID_ETH;
1390*4882a593Smuzhiyun memcpy(spec.eth.dst_mac, &gid[10], ETH_ALEN);
1391*4882a593Smuzhiyun memcpy(spec.eth.dst_mac_msk, &mac_mask, ETH_ALEN);
1392*4882a593Smuzhiyun break;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun case MLX4_PROT_IB_IPV6:
1395*4882a593Smuzhiyun spec.id = MLX4_NET_TRANS_RULE_ID_IB;
1396*4882a593Smuzhiyun memcpy(spec.ib.dst_gid, gid, 16);
1397*4882a593Smuzhiyun memset(&spec.ib.dst_gid_msk, 0xff, 16);
1398*4882a593Smuzhiyun break;
1399*4882a593Smuzhiyun default:
1400*4882a593Smuzhiyun return -EINVAL;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun list_add_tail(&spec.list, &rule.list);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun return mlx4_flow_attach(dev, &rule, reg_id);
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
mlx4_multicast_attach(struct mlx4_dev * dev,struct mlx4_qp * qp,u8 gid[16],u8 port,int block_mcast_loopback,enum mlx4_protocol prot,u64 * reg_id)1407*4882a593Smuzhiyun int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1408*4882a593Smuzhiyun u8 port, int block_mcast_loopback,
1409*4882a593Smuzhiyun enum mlx4_protocol prot, u64 *reg_id)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun switch (dev->caps.steering_mode) {
1412*4882a593Smuzhiyun case MLX4_STEERING_MODE_A0:
1413*4882a593Smuzhiyun if (prot == MLX4_PROT_ETH)
1414*4882a593Smuzhiyun return 0;
1415*4882a593Smuzhiyun fallthrough;
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun case MLX4_STEERING_MODE_B0:
1418*4882a593Smuzhiyun if (prot == MLX4_PROT_ETH)
1419*4882a593Smuzhiyun gid[7] |= (MLX4_MC_STEER << 1);
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun if (mlx4_is_mfunc(dev))
1422*4882a593Smuzhiyun return mlx4_QP_ATTACH(dev, qp, gid, 1,
1423*4882a593Smuzhiyun block_mcast_loopback, prot);
1424*4882a593Smuzhiyun return mlx4_qp_attach_common(dev, qp, gid,
1425*4882a593Smuzhiyun block_mcast_loopback, prot,
1426*4882a593Smuzhiyun MLX4_MC_STEER);
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun case MLX4_STEERING_MODE_DEVICE_MANAGED:
1429*4882a593Smuzhiyun return mlx4_trans_to_dmfs_attach(dev, qp, gid, port,
1430*4882a593Smuzhiyun block_mcast_loopback,
1431*4882a593Smuzhiyun prot, reg_id);
1432*4882a593Smuzhiyun default:
1433*4882a593Smuzhiyun return -EINVAL;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_multicast_attach);
1437*4882a593Smuzhiyun
mlx4_multicast_detach(struct mlx4_dev * dev,struct mlx4_qp * qp,u8 gid[16],enum mlx4_protocol prot,u64 reg_id)1438*4882a593Smuzhiyun int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1439*4882a593Smuzhiyun enum mlx4_protocol prot, u64 reg_id)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun switch (dev->caps.steering_mode) {
1442*4882a593Smuzhiyun case MLX4_STEERING_MODE_A0:
1443*4882a593Smuzhiyun if (prot == MLX4_PROT_ETH)
1444*4882a593Smuzhiyun return 0;
1445*4882a593Smuzhiyun fallthrough;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun case MLX4_STEERING_MODE_B0:
1448*4882a593Smuzhiyun if (prot == MLX4_PROT_ETH)
1449*4882a593Smuzhiyun gid[7] |= (MLX4_MC_STEER << 1);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun if (mlx4_is_mfunc(dev))
1452*4882a593Smuzhiyun return mlx4_QP_ATTACH(dev, qp, gid, 0, 0, prot);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun return mlx4_qp_detach_common(dev, qp, gid, prot,
1455*4882a593Smuzhiyun MLX4_MC_STEER);
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun case MLX4_STEERING_MODE_DEVICE_MANAGED:
1458*4882a593Smuzhiyun return mlx4_flow_detach(dev, reg_id);
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun default:
1461*4882a593Smuzhiyun return -EINVAL;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_multicast_detach);
1465*4882a593Smuzhiyun
mlx4_flow_steer_promisc_add(struct mlx4_dev * dev,u8 port,u32 qpn,enum mlx4_net_trans_promisc_mode mode)1466*4882a593Smuzhiyun int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port,
1467*4882a593Smuzhiyun u32 qpn, enum mlx4_net_trans_promisc_mode mode)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun struct mlx4_net_trans_rule rule = {
1470*4882a593Smuzhiyun .queue_mode = MLX4_NET_TRANS_Q_FIFO,
1471*4882a593Smuzhiyun .exclusive = 0,
1472*4882a593Smuzhiyun .allow_loopback = 1,
1473*4882a593Smuzhiyun };
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun u64 *regid_p;
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun switch (mode) {
1478*4882a593Smuzhiyun case MLX4_FS_ALL_DEFAULT:
1479*4882a593Smuzhiyun regid_p = &dev->regid_promisc_array[port];
1480*4882a593Smuzhiyun break;
1481*4882a593Smuzhiyun case MLX4_FS_MC_DEFAULT:
1482*4882a593Smuzhiyun regid_p = &dev->regid_allmulti_array[port];
1483*4882a593Smuzhiyun break;
1484*4882a593Smuzhiyun default:
1485*4882a593Smuzhiyun return -1;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (*regid_p != 0)
1489*4882a593Smuzhiyun return -1;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun rule.promisc_mode = mode;
1492*4882a593Smuzhiyun rule.port = port;
1493*4882a593Smuzhiyun rule.qpn = qpn;
1494*4882a593Smuzhiyun INIT_LIST_HEAD(&rule.list);
1495*4882a593Smuzhiyun mlx4_info(dev, "going promisc on %x\n", port);
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun return mlx4_flow_attach(dev, &rule, regid_p);
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_flow_steer_promisc_add);
1500*4882a593Smuzhiyun
mlx4_flow_steer_promisc_remove(struct mlx4_dev * dev,u8 port,enum mlx4_net_trans_promisc_mode mode)1501*4882a593Smuzhiyun int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1502*4882a593Smuzhiyun enum mlx4_net_trans_promisc_mode mode)
1503*4882a593Smuzhiyun {
1504*4882a593Smuzhiyun int ret;
1505*4882a593Smuzhiyun u64 *regid_p;
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun switch (mode) {
1508*4882a593Smuzhiyun case MLX4_FS_ALL_DEFAULT:
1509*4882a593Smuzhiyun regid_p = &dev->regid_promisc_array[port];
1510*4882a593Smuzhiyun break;
1511*4882a593Smuzhiyun case MLX4_FS_MC_DEFAULT:
1512*4882a593Smuzhiyun regid_p = &dev->regid_allmulti_array[port];
1513*4882a593Smuzhiyun break;
1514*4882a593Smuzhiyun default:
1515*4882a593Smuzhiyun return -1;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
1518*4882a593Smuzhiyun if (*regid_p == 0)
1519*4882a593Smuzhiyun return -1;
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun ret = mlx4_flow_detach(dev, *regid_p);
1522*4882a593Smuzhiyun if (ret == 0)
1523*4882a593Smuzhiyun *regid_p = 0;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun return ret;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_flow_steer_promisc_remove);
1528*4882a593Smuzhiyun
mlx4_unicast_attach(struct mlx4_dev * dev,struct mlx4_qp * qp,u8 gid[16],int block_mcast_loopback,enum mlx4_protocol prot)1529*4882a593Smuzhiyun int mlx4_unicast_attach(struct mlx4_dev *dev,
1530*4882a593Smuzhiyun struct mlx4_qp *qp, u8 gid[16],
1531*4882a593Smuzhiyun int block_mcast_loopback, enum mlx4_protocol prot)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun if (prot == MLX4_PROT_ETH)
1534*4882a593Smuzhiyun gid[7] |= (MLX4_UC_STEER << 1);
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun if (mlx4_is_mfunc(dev))
1537*4882a593Smuzhiyun return mlx4_QP_ATTACH(dev, qp, gid, 1,
1538*4882a593Smuzhiyun block_mcast_loopback, prot);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun return mlx4_qp_attach_common(dev, qp, gid, block_mcast_loopback,
1541*4882a593Smuzhiyun prot, MLX4_UC_STEER);
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_unicast_attach);
1544*4882a593Smuzhiyun
mlx4_unicast_detach(struct mlx4_dev * dev,struct mlx4_qp * qp,u8 gid[16],enum mlx4_protocol prot)1545*4882a593Smuzhiyun int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp,
1546*4882a593Smuzhiyun u8 gid[16], enum mlx4_protocol prot)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun if (prot == MLX4_PROT_ETH)
1549*4882a593Smuzhiyun gid[7] |= (MLX4_UC_STEER << 1);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun if (mlx4_is_mfunc(dev))
1552*4882a593Smuzhiyun return mlx4_QP_ATTACH(dev, qp, gid, 0, 0, prot);
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun return mlx4_qp_detach_common(dev, qp, gid, prot, MLX4_UC_STEER);
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_unicast_detach);
1557*4882a593Smuzhiyun
mlx4_PROMISC_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)1558*4882a593Smuzhiyun int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
1559*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
1560*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
1561*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
1562*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
1563*4882a593Smuzhiyun {
1564*4882a593Smuzhiyun u32 qpn = (u32) vhcr->in_param & 0xffffffff;
1565*4882a593Smuzhiyun int port = mlx4_slave_convert_port(dev, slave, vhcr->in_param >> 62);
1566*4882a593Smuzhiyun enum mlx4_steer_type steer = vhcr->in_modifier;
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun if (port < 0)
1569*4882a593Smuzhiyun return -EINVAL;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun /* Promiscuous unicast is not allowed in mfunc */
1572*4882a593Smuzhiyun if (mlx4_is_mfunc(dev) && steer == MLX4_UC_STEER)
1573*4882a593Smuzhiyun return 0;
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun if (vhcr->op_modifier)
1576*4882a593Smuzhiyun return add_promisc_qp(dev, port, steer, qpn);
1577*4882a593Smuzhiyun else
1578*4882a593Smuzhiyun return remove_promisc_qp(dev, port, steer, qpn);
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
mlx4_PROMISC(struct mlx4_dev * dev,u32 qpn,enum mlx4_steer_type steer,u8 add,u8 port)1581*4882a593Smuzhiyun static int mlx4_PROMISC(struct mlx4_dev *dev, u32 qpn,
1582*4882a593Smuzhiyun enum mlx4_steer_type steer, u8 add, u8 port)
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun return mlx4_cmd(dev, (u64) qpn | (u64) port << 62, (u32) steer, add,
1585*4882a593Smuzhiyun MLX4_CMD_PROMISC, MLX4_CMD_TIME_CLASS_A,
1586*4882a593Smuzhiyun MLX4_CMD_WRAPPED);
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun
mlx4_multicast_promisc_add(struct mlx4_dev * dev,u32 qpn,u8 port)1589*4882a593Smuzhiyun int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port)
1590*4882a593Smuzhiyun {
1591*4882a593Smuzhiyun if (mlx4_is_mfunc(dev))
1592*4882a593Smuzhiyun return mlx4_PROMISC(dev, qpn, MLX4_MC_STEER, 1, port);
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun return add_promisc_qp(dev, port, MLX4_MC_STEER, qpn);
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_multicast_promisc_add);
1597*4882a593Smuzhiyun
mlx4_multicast_promisc_remove(struct mlx4_dev * dev,u32 qpn,u8 port)1598*4882a593Smuzhiyun int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port)
1599*4882a593Smuzhiyun {
1600*4882a593Smuzhiyun if (mlx4_is_mfunc(dev))
1601*4882a593Smuzhiyun return mlx4_PROMISC(dev, qpn, MLX4_MC_STEER, 0, port);
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun return remove_promisc_qp(dev, port, MLX4_MC_STEER, qpn);
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_multicast_promisc_remove);
1606*4882a593Smuzhiyun
mlx4_unicast_promisc_add(struct mlx4_dev * dev,u32 qpn,u8 port)1607*4882a593Smuzhiyun int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port)
1608*4882a593Smuzhiyun {
1609*4882a593Smuzhiyun if (mlx4_is_mfunc(dev))
1610*4882a593Smuzhiyun return mlx4_PROMISC(dev, qpn, MLX4_UC_STEER, 1, port);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun return add_promisc_qp(dev, port, MLX4_UC_STEER, qpn);
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_unicast_promisc_add);
1615*4882a593Smuzhiyun
mlx4_unicast_promisc_remove(struct mlx4_dev * dev,u32 qpn,u8 port)1616*4882a593Smuzhiyun int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port)
1617*4882a593Smuzhiyun {
1618*4882a593Smuzhiyun if (mlx4_is_mfunc(dev))
1619*4882a593Smuzhiyun return mlx4_PROMISC(dev, qpn, MLX4_UC_STEER, 0, port);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun return remove_promisc_qp(dev, port, MLX4_UC_STEER, qpn);
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_unicast_promisc_remove);
1624*4882a593Smuzhiyun
mlx4_init_mcg_table(struct mlx4_dev * dev)1625*4882a593Smuzhiyun int mlx4_init_mcg_table(struct mlx4_dev *dev)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1628*4882a593Smuzhiyun int err;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun /* No need for mcg_table when fw managed the mcg table*/
1631*4882a593Smuzhiyun if (dev->caps.steering_mode ==
1632*4882a593Smuzhiyun MLX4_STEERING_MODE_DEVICE_MANAGED)
1633*4882a593Smuzhiyun return 0;
1634*4882a593Smuzhiyun err = mlx4_bitmap_init(&priv->mcg_table.bitmap, dev->caps.num_amgms,
1635*4882a593Smuzhiyun dev->caps.num_amgms - 1, 0, 0);
1636*4882a593Smuzhiyun if (err)
1637*4882a593Smuzhiyun return err;
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun mutex_init(&priv->mcg_table.mutex);
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun return 0;
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun
mlx4_cleanup_mcg_table(struct mlx4_dev * dev)1644*4882a593Smuzhiyun void mlx4_cleanup_mcg_table(struct mlx4_dev *dev)
1645*4882a593Smuzhiyun {
1646*4882a593Smuzhiyun if (dev->caps.steering_mode !=
1647*4882a593Smuzhiyun MLX4_STEERING_MODE_DEVICE_MANAGED)
1648*4882a593Smuzhiyun mlx4_bitmap_cleanup(&mlx4_priv(dev)->mcg_table.bitmap);
1649*4882a593Smuzhiyun }
1650