xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/mellanox/mlx4/main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2004, 2005 Topspin Communications.  All rights reserved.
3*4882a593Smuzhiyun  * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
4*4882a593Smuzhiyun  * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
5*4882a593Smuzhiyun  * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
8*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
9*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
10*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
11*4882a593Smuzhiyun  * OpenIB.org BSD license below:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
14*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
15*4882a593Smuzhiyun  *     conditions are met:
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
18*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
19*4882a593Smuzhiyun  *        disclaimer.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
22*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
23*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
24*4882a593Smuzhiyun  *        provided with the distribution.
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33*4882a593Smuzhiyun  * SOFTWARE.
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <linux/module.h>
37*4882a593Smuzhiyun #include <linux/kernel.h>
38*4882a593Smuzhiyun #include <linux/init.h>
39*4882a593Smuzhiyun #include <linux/errno.h>
40*4882a593Smuzhiyun #include <linux/pci.h>
41*4882a593Smuzhiyun #include <linux/dma-mapping.h>
42*4882a593Smuzhiyun #include <linux/slab.h>
43*4882a593Smuzhiyun #include <linux/io-mapping.h>
44*4882a593Smuzhiyun #include <linux/delay.h>
45*4882a593Smuzhiyun #include <linux/kmod.h>
46*4882a593Smuzhiyun #include <linux/etherdevice.h>
47*4882a593Smuzhiyun #include <net/devlink.h>
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #include <uapi/rdma/mlx4-abi.h>
50*4882a593Smuzhiyun #include <linux/mlx4/device.h>
51*4882a593Smuzhiyun #include <linux/mlx4/doorbell.h>
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #include "mlx4.h"
54*4882a593Smuzhiyun #include "fw.h"
55*4882a593Smuzhiyun #include "icm.h"
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun MODULE_AUTHOR("Roland Dreier");
58*4882a593Smuzhiyun MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
59*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
60*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct workqueue_struct *mlx4_wq;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #ifdef CONFIG_MLX4_DEBUG
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun int mlx4_debug_level; /* 0 by default */
67*4882a593Smuzhiyun module_param_named(debug_level, mlx4_debug_level, int, 0644);
68*4882a593Smuzhiyun MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #endif /* CONFIG_MLX4_DEBUG */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static int msi_x = 1;
75*4882a593Smuzhiyun module_param(msi_x, int, 0444);
76*4882a593Smuzhiyun MODULE_PARM_DESC(msi_x, "0 - don't use MSI-X, 1 - use MSI-X, >1 - limit number of MSI-X irqs to msi_x");
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #else /* CONFIG_PCI_MSI */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define msi_x (0)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #endif /* CONFIG_PCI_MSI */
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static uint8_t num_vfs[3] = {0, 0, 0};
85*4882a593Smuzhiyun static int num_vfs_argc;
86*4882a593Smuzhiyun module_param_array(num_vfs, byte, &num_vfs_argc, 0444);
87*4882a593Smuzhiyun MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0\n"
88*4882a593Smuzhiyun 			  "num_vfs=port1,port2,port1+2");
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static uint8_t probe_vf[3] = {0, 0, 0};
91*4882a593Smuzhiyun static int probe_vfs_argc;
92*4882a593Smuzhiyun module_param_array(probe_vf, byte, &probe_vfs_argc, 0444);
93*4882a593Smuzhiyun MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)\n"
94*4882a593Smuzhiyun 			   "probe_vf=port1,port2,port1+2");
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
97*4882a593Smuzhiyun module_param_named(log_num_mgm_entry_size,
98*4882a593Smuzhiyun 			mlx4_log_num_mgm_entry_size, int, 0444);
99*4882a593Smuzhiyun MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
100*4882a593Smuzhiyun 					 " of qp per mcg, for example:"
101*4882a593Smuzhiyun 					 " 10 gives 248.range: 7 <="
102*4882a593Smuzhiyun 					 " log_num_mgm_entry_size <= 12."
103*4882a593Smuzhiyun 					 " To activate device managed"
104*4882a593Smuzhiyun 					 " flow steering when available, set to -1");
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static bool enable_64b_cqe_eqe = true;
107*4882a593Smuzhiyun module_param(enable_64b_cqe_eqe, bool, 0444);
108*4882a593Smuzhiyun MODULE_PARM_DESC(enable_64b_cqe_eqe,
109*4882a593Smuzhiyun 		 "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)");
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static bool enable_4k_uar;
112*4882a593Smuzhiyun module_param(enable_4k_uar, bool, 0444);
113*4882a593Smuzhiyun MODULE_PARM_DESC(enable_4k_uar,
114*4882a593Smuzhiyun 		 "Enable using 4K UAR. Should not be enabled if have VFs which do not support 4K UARs (default: false)");
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define PF_CONTEXT_BEHAVIOUR_MASK	(MLX4_FUNC_CAP_64B_EQE_CQE | \
117*4882a593Smuzhiyun 					 MLX4_FUNC_CAP_EQE_CQE_STRIDE | \
118*4882a593Smuzhiyun 					 MLX4_FUNC_CAP_DMFS_A0_STATIC)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define RESET_PERSIST_MASK_FLAGS	(MLX4_FLAG_SRIOV)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static char mlx4_version[] =
123*4882a593Smuzhiyun 	DRV_NAME ": Mellanox ConnectX core driver v"
124*4882a593Smuzhiyun 	DRV_VERSION "\n";
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static const struct mlx4_profile default_profile = {
127*4882a593Smuzhiyun 	.num_qp		= 1 << 18,
128*4882a593Smuzhiyun 	.num_srq	= 1 << 16,
129*4882a593Smuzhiyun 	.rdmarc_per_qp	= 1 << 4,
130*4882a593Smuzhiyun 	.num_cq		= 1 << 16,
131*4882a593Smuzhiyun 	.num_mcg	= 1 << 13,
132*4882a593Smuzhiyun 	.num_mpt	= 1 << 19,
133*4882a593Smuzhiyun 	.num_mtt	= 1 << 20, /* It is really num mtt segements */
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static const struct mlx4_profile low_mem_profile = {
137*4882a593Smuzhiyun 	.num_qp		= 1 << 17,
138*4882a593Smuzhiyun 	.num_srq	= 1 << 6,
139*4882a593Smuzhiyun 	.rdmarc_per_qp	= 1 << 4,
140*4882a593Smuzhiyun 	.num_cq		= 1 << 8,
141*4882a593Smuzhiyun 	.num_mcg	= 1 << 8,
142*4882a593Smuzhiyun 	.num_mpt	= 1 << 9,
143*4882a593Smuzhiyun 	.num_mtt	= 1 << 7,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static int log_num_mac = 7;
147*4882a593Smuzhiyun module_param_named(log_num_mac, log_num_mac, int, 0444);
148*4882a593Smuzhiyun MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static int log_num_vlan;
151*4882a593Smuzhiyun module_param_named(log_num_vlan, log_num_vlan, int, 0444);
152*4882a593Smuzhiyun MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
153*4882a593Smuzhiyun /* Log2 max number of VLANs per ETH port (0-7) */
154*4882a593Smuzhiyun #define MLX4_LOG_NUM_VLANS 7
155*4882a593Smuzhiyun #define MLX4_MIN_LOG_NUM_VLANS 0
156*4882a593Smuzhiyun #define MLX4_MIN_LOG_NUM_MAC 1
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static bool use_prio;
159*4882a593Smuzhiyun module_param_named(use_prio, use_prio, bool, 0444);
160*4882a593Smuzhiyun MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports (deprecated)");
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun int log_mtts_per_seg = ilog2(1);
163*4882a593Smuzhiyun module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
164*4882a593Smuzhiyun MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment "
165*4882a593Smuzhiyun 		 "(0-7) (default: 0)");
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
168*4882a593Smuzhiyun static int arr_argc = 2;
169*4882a593Smuzhiyun module_param_array(port_type_array, int, &arr_argc, 0444);
170*4882a593Smuzhiyun MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
171*4882a593Smuzhiyun 				"1 for IB, 2 for Ethernet");
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun struct mlx4_port_config {
174*4882a593Smuzhiyun 	struct list_head list;
175*4882a593Smuzhiyun 	enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
176*4882a593Smuzhiyun 	struct pci_dev *pdev;
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static atomic_t pf_loading = ATOMIC_INIT(0);
180*4882a593Smuzhiyun 
mlx4_devlink_ierr_reset_get(struct devlink * devlink,u32 id,struct devlink_param_gset_ctx * ctx)181*4882a593Smuzhiyun static int mlx4_devlink_ierr_reset_get(struct devlink *devlink, u32 id,
182*4882a593Smuzhiyun 				       struct devlink_param_gset_ctx *ctx)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	ctx->val.vbool = !!mlx4_internal_err_reset;
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
mlx4_devlink_ierr_reset_set(struct devlink * devlink,u32 id,struct devlink_param_gset_ctx * ctx)188*4882a593Smuzhiyun static int mlx4_devlink_ierr_reset_set(struct devlink *devlink, u32 id,
189*4882a593Smuzhiyun 				       struct devlink_param_gset_ctx *ctx)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	mlx4_internal_err_reset = ctx->val.vbool;
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
mlx4_devlink_crdump_snapshot_get(struct devlink * devlink,u32 id,struct devlink_param_gset_ctx * ctx)195*4882a593Smuzhiyun static int mlx4_devlink_crdump_snapshot_get(struct devlink *devlink, u32 id,
196*4882a593Smuzhiyun 					    struct devlink_param_gset_ctx *ctx)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct mlx4_priv *priv = devlink_priv(devlink);
199*4882a593Smuzhiyun 	struct mlx4_dev *dev = &priv->dev;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	ctx->val.vbool = dev->persist->crdump.snapshot_enable;
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
mlx4_devlink_crdump_snapshot_set(struct devlink * devlink,u32 id,struct devlink_param_gset_ctx * ctx)205*4882a593Smuzhiyun static int mlx4_devlink_crdump_snapshot_set(struct devlink *devlink, u32 id,
206*4882a593Smuzhiyun 					    struct devlink_param_gset_ctx *ctx)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct mlx4_priv *priv = devlink_priv(devlink);
209*4882a593Smuzhiyun 	struct mlx4_dev *dev = &priv->dev;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	dev->persist->crdump.snapshot_enable = ctx->val.vbool;
212*4882a593Smuzhiyun 	return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static int
mlx4_devlink_max_macs_validate(struct devlink * devlink,u32 id,union devlink_param_value val,struct netlink_ext_ack * extack)216*4882a593Smuzhiyun mlx4_devlink_max_macs_validate(struct devlink *devlink, u32 id,
217*4882a593Smuzhiyun 			       union devlink_param_value val,
218*4882a593Smuzhiyun 			       struct netlink_ext_ack *extack)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	u32 value = val.vu32;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	if (value < 1 || value > 128)
223*4882a593Smuzhiyun 		return -ERANGE;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	if (!is_power_of_2(value)) {
226*4882a593Smuzhiyun 		NL_SET_ERR_MSG_MOD(extack, "max_macs supported must be power of 2");
227*4882a593Smuzhiyun 		return -EINVAL;
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun enum mlx4_devlink_param_id {
234*4882a593Smuzhiyun 	MLX4_DEVLINK_PARAM_ID_BASE = DEVLINK_PARAM_GENERIC_ID_MAX,
235*4882a593Smuzhiyun 	MLX4_DEVLINK_PARAM_ID_ENABLE_64B_CQE_EQE,
236*4882a593Smuzhiyun 	MLX4_DEVLINK_PARAM_ID_ENABLE_4K_UAR,
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static const struct devlink_param mlx4_devlink_params[] = {
240*4882a593Smuzhiyun 	DEVLINK_PARAM_GENERIC(INT_ERR_RESET,
241*4882a593Smuzhiyun 			      BIT(DEVLINK_PARAM_CMODE_RUNTIME) |
242*4882a593Smuzhiyun 			      BIT(DEVLINK_PARAM_CMODE_DRIVERINIT),
243*4882a593Smuzhiyun 			      mlx4_devlink_ierr_reset_get,
244*4882a593Smuzhiyun 			      mlx4_devlink_ierr_reset_set, NULL),
245*4882a593Smuzhiyun 	DEVLINK_PARAM_GENERIC(MAX_MACS,
246*4882a593Smuzhiyun 			      BIT(DEVLINK_PARAM_CMODE_DRIVERINIT),
247*4882a593Smuzhiyun 			      NULL, NULL, mlx4_devlink_max_macs_validate),
248*4882a593Smuzhiyun 	DEVLINK_PARAM_GENERIC(REGION_SNAPSHOT,
249*4882a593Smuzhiyun 			      BIT(DEVLINK_PARAM_CMODE_RUNTIME) |
250*4882a593Smuzhiyun 			      BIT(DEVLINK_PARAM_CMODE_DRIVERINIT),
251*4882a593Smuzhiyun 			      mlx4_devlink_crdump_snapshot_get,
252*4882a593Smuzhiyun 			      mlx4_devlink_crdump_snapshot_set, NULL),
253*4882a593Smuzhiyun 	DEVLINK_PARAM_DRIVER(MLX4_DEVLINK_PARAM_ID_ENABLE_64B_CQE_EQE,
254*4882a593Smuzhiyun 			     "enable_64b_cqe_eqe", DEVLINK_PARAM_TYPE_BOOL,
255*4882a593Smuzhiyun 			     BIT(DEVLINK_PARAM_CMODE_DRIVERINIT),
256*4882a593Smuzhiyun 			     NULL, NULL, NULL),
257*4882a593Smuzhiyun 	DEVLINK_PARAM_DRIVER(MLX4_DEVLINK_PARAM_ID_ENABLE_4K_UAR,
258*4882a593Smuzhiyun 			     "enable_4k_uar", DEVLINK_PARAM_TYPE_BOOL,
259*4882a593Smuzhiyun 			     BIT(DEVLINK_PARAM_CMODE_DRIVERINIT),
260*4882a593Smuzhiyun 			     NULL, NULL, NULL),
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
mlx4_devlink_set_params_init_values(struct devlink * devlink)263*4882a593Smuzhiyun static void mlx4_devlink_set_params_init_values(struct devlink *devlink)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	union devlink_param_value value;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	value.vbool = !!mlx4_internal_err_reset;
268*4882a593Smuzhiyun 	devlink_param_driverinit_value_set(devlink,
269*4882a593Smuzhiyun 					   DEVLINK_PARAM_GENERIC_ID_INT_ERR_RESET,
270*4882a593Smuzhiyun 					   value);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	value.vu32 = 1UL << log_num_mac;
273*4882a593Smuzhiyun 	devlink_param_driverinit_value_set(devlink,
274*4882a593Smuzhiyun 					   DEVLINK_PARAM_GENERIC_ID_MAX_MACS,
275*4882a593Smuzhiyun 					   value);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	value.vbool = enable_64b_cqe_eqe;
278*4882a593Smuzhiyun 	devlink_param_driverinit_value_set(devlink,
279*4882a593Smuzhiyun 					   MLX4_DEVLINK_PARAM_ID_ENABLE_64B_CQE_EQE,
280*4882a593Smuzhiyun 					   value);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	value.vbool = enable_4k_uar;
283*4882a593Smuzhiyun 	devlink_param_driverinit_value_set(devlink,
284*4882a593Smuzhiyun 					   MLX4_DEVLINK_PARAM_ID_ENABLE_4K_UAR,
285*4882a593Smuzhiyun 					   value);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	value.vbool = false;
288*4882a593Smuzhiyun 	devlink_param_driverinit_value_set(devlink,
289*4882a593Smuzhiyun 					   DEVLINK_PARAM_GENERIC_ID_REGION_SNAPSHOT,
290*4882a593Smuzhiyun 					   value);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
mlx4_set_num_reserved_uars(struct mlx4_dev * dev,struct mlx4_dev_cap * dev_cap)293*4882a593Smuzhiyun static inline void mlx4_set_num_reserved_uars(struct mlx4_dev *dev,
294*4882a593Smuzhiyun 					      struct mlx4_dev_cap *dev_cap)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	/* The reserved_uars is calculated by system page size unit.
297*4882a593Smuzhiyun 	 * Therefore, adjustment is added when the uar page size is less
298*4882a593Smuzhiyun 	 * than the system page size
299*4882a593Smuzhiyun 	 */
300*4882a593Smuzhiyun 	dev->caps.reserved_uars	=
301*4882a593Smuzhiyun 		max_t(int,
302*4882a593Smuzhiyun 		      mlx4_get_num_reserved_uar(dev),
303*4882a593Smuzhiyun 		      dev_cap->reserved_uars /
304*4882a593Smuzhiyun 			(1 << (PAGE_SHIFT - dev->uar_page_shift)));
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
mlx4_check_port_params(struct mlx4_dev * dev,enum mlx4_port_type * port_type)307*4882a593Smuzhiyun int mlx4_check_port_params(struct mlx4_dev *dev,
308*4882a593Smuzhiyun 			   enum mlx4_port_type *port_type)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	int i;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
313*4882a593Smuzhiyun 		for (i = 0; i < dev->caps.num_ports - 1; i++) {
314*4882a593Smuzhiyun 			if (port_type[i] != port_type[i + 1]) {
315*4882a593Smuzhiyun 				mlx4_err(dev, "Only same port types supported on this HCA, aborting\n");
316*4882a593Smuzhiyun 				return -EOPNOTSUPP;
317*4882a593Smuzhiyun 			}
318*4882a593Smuzhiyun 		}
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	for (i = 0; i < dev->caps.num_ports; i++) {
322*4882a593Smuzhiyun 		if (!(port_type[i] & dev->caps.supported_type[i+1])) {
323*4882a593Smuzhiyun 			mlx4_err(dev, "Requested port type for port %d is not supported on this HCA\n",
324*4882a593Smuzhiyun 				 i + 1);
325*4882a593Smuzhiyun 			return -EOPNOTSUPP;
326*4882a593Smuzhiyun 		}
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 	return 0;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
mlx4_set_port_mask(struct mlx4_dev * dev)331*4882a593Smuzhiyun static void mlx4_set_port_mask(struct mlx4_dev *dev)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	int i;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	for (i = 1; i <= dev->caps.num_ports; ++i)
336*4882a593Smuzhiyun 		dev->caps.port_mask[i] = dev->caps.port_type[i];
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun enum {
340*4882a593Smuzhiyun 	MLX4_QUERY_FUNC_NUM_SYS_EQS = 1 << 0,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
mlx4_query_func(struct mlx4_dev * dev,struct mlx4_dev_cap * dev_cap)343*4882a593Smuzhiyun static int mlx4_query_func(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	int err = 0;
346*4882a593Smuzhiyun 	struct mlx4_func func;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
349*4882a593Smuzhiyun 		err = mlx4_QUERY_FUNC(dev, &func, 0);
350*4882a593Smuzhiyun 		if (err) {
351*4882a593Smuzhiyun 			mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
352*4882a593Smuzhiyun 			return err;
353*4882a593Smuzhiyun 		}
354*4882a593Smuzhiyun 		dev_cap->max_eqs = func.max_eq;
355*4882a593Smuzhiyun 		dev_cap->reserved_eqs = func.rsvd_eqs;
356*4882a593Smuzhiyun 		dev_cap->reserved_uars = func.rsvd_uars;
357*4882a593Smuzhiyun 		err |= MLX4_QUERY_FUNC_NUM_SYS_EQS;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 	return err;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
mlx4_enable_cqe_eqe_stride(struct mlx4_dev * dev)362*4882a593Smuzhiyun static void mlx4_enable_cqe_eqe_stride(struct mlx4_dev *dev)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct mlx4_caps *dev_cap = &dev->caps;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* FW not supporting or cancelled by user */
367*4882a593Smuzhiyun 	if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) ||
368*4882a593Smuzhiyun 	    !(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE))
369*4882a593Smuzhiyun 		return;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* Must have 64B CQE_EQE enabled by FW to use bigger stride
372*4882a593Smuzhiyun 	 * When FW has NCSI it may decide not to report 64B CQE/EQEs
373*4882a593Smuzhiyun 	 */
374*4882a593Smuzhiyun 	if (!(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_EQE) ||
375*4882a593Smuzhiyun 	    !(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_CQE)) {
376*4882a593Smuzhiyun 		dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
377*4882a593Smuzhiyun 		dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
378*4882a593Smuzhiyun 		return;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (cache_line_size() == 128 || cache_line_size() == 256) {
382*4882a593Smuzhiyun 		mlx4_dbg(dev, "Enabling CQE stride cacheLine supported\n");
383*4882a593Smuzhiyun 		/* Changing the real data inside CQE size to 32B */
384*4882a593Smuzhiyun 		dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
385*4882a593Smuzhiyun 		dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 		if (mlx4_is_master(dev))
388*4882a593Smuzhiyun 			dev_cap->function_caps |= MLX4_FUNC_CAP_EQE_CQE_STRIDE;
389*4882a593Smuzhiyun 	} else {
390*4882a593Smuzhiyun 		if (cache_line_size() != 32  && cache_line_size() != 64)
391*4882a593Smuzhiyun 			mlx4_dbg(dev, "Disabling CQE stride, cacheLine size unsupported\n");
392*4882a593Smuzhiyun 		dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
393*4882a593Smuzhiyun 		dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
_mlx4_dev_port(struct mlx4_dev * dev,int port,struct mlx4_port_cap * port_cap)397*4882a593Smuzhiyun static int _mlx4_dev_port(struct mlx4_dev *dev, int port,
398*4882a593Smuzhiyun 			  struct mlx4_port_cap *port_cap)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	dev->caps.vl_cap[port]	    = port_cap->max_vl;
401*4882a593Smuzhiyun 	dev->caps.ib_mtu_cap[port]	    = port_cap->ib_mtu;
402*4882a593Smuzhiyun 	dev->phys_caps.gid_phys_table_len[port]  = port_cap->max_gids;
403*4882a593Smuzhiyun 	dev->phys_caps.pkey_phys_table_len[port] = port_cap->max_pkeys;
404*4882a593Smuzhiyun 	/* set gid and pkey table operating lengths by default
405*4882a593Smuzhiyun 	 * to non-sriov values
406*4882a593Smuzhiyun 	 */
407*4882a593Smuzhiyun 	dev->caps.gid_table_len[port]  = port_cap->max_gids;
408*4882a593Smuzhiyun 	dev->caps.pkey_table_len[port] = port_cap->max_pkeys;
409*4882a593Smuzhiyun 	dev->caps.port_width_cap[port] = port_cap->max_port_width;
410*4882a593Smuzhiyun 	dev->caps.eth_mtu_cap[port]    = port_cap->eth_mtu;
411*4882a593Smuzhiyun 	dev->caps.max_tc_eth	       = port_cap->max_tc_eth;
412*4882a593Smuzhiyun 	dev->caps.def_mac[port]        = port_cap->def_mac;
413*4882a593Smuzhiyun 	dev->caps.supported_type[port] = port_cap->supported_port_types;
414*4882a593Smuzhiyun 	dev->caps.suggested_type[port] = port_cap->suggested_type;
415*4882a593Smuzhiyun 	dev->caps.default_sense[port] = port_cap->default_sense;
416*4882a593Smuzhiyun 	dev->caps.trans_type[port]	    = port_cap->trans_type;
417*4882a593Smuzhiyun 	dev->caps.vendor_oui[port]     = port_cap->vendor_oui;
418*4882a593Smuzhiyun 	dev->caps.wavelength[port]     = port_cap->wavelength;
419*4882a593Smuzhiyun 	dev->caps.trans_code[port]     = port_cap->trans_code;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	return 0;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
mlx4_dev_port(struct mlx4_dev * dev,int port,struct mlx4_port_cap * port_cap)424*4882a593Smuzhiyun static int mlx4_dev_port(struct mlx4_dev *dev, int port,
425*4882a593Smuzhiyun 			 struct mlx4_port_cap *port_cap)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	int err = 0;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	err = mlx4_QUERY_PORT(dev, port, port_cap);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (err)
432*4882a593Smuzhiyun 		mlx4_err(dev, "QUERY_PORT command failed.\n");
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return err;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
mlx4_enable_ignore_fcs(struct mlx4_dev * dev)437*4882a593Smuzhiyun static inline void mlx4_enable_ignore_fcs(struct mlx4_dev *dev)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_IGNORE_FCS))
440*4882a593Smuzhiyun 		return;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	if (mlx4_is_mfunc(dev)) {
443*4882a593Smuzhiyun 		mlx4_dbg(dev, "SRIOV mode - Disabling Ignore FCS");
444*4882a593Smuzhiyun 		dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
445*4882a593Smuzhiyun 		return;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP)) {
449*4882a593Smuzhiyun 		mlx4_dbg(dev,
450*4882a593Smuzhiyun 			 "Keep FCS is not supported - Disabling Ignore FCS");
451*4882a593Smuzhiyun 		dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
452*4882a593Smuzhiyun 		return;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun #define MLX4_A0_STEERING_TABLE_SIZE	256
mlx4_dev_cap(struct mlx4_dev * dev,struct mlx4_dev_cap * dev_cap)457*4882a593Smuzhiyun static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	int err;
460*4882a593Smuzhiyun 	int i;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
463*4882a593Smuzhiyun 	if (err) {
464*4882a593Smuzhiyun 		mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
465*4882a593Smuzhiyun 		return err;
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 	mlx4_dev_cap_dump(dev, dev_cap);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	if (dev_cap->min_page_sz > PAGE_SIZE) {
470*4882a593Smuzhiyun 		mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
471*4882a593Smuzhiyun 			 dev_cap->min_page_sz, PAGE_SIZE);
472*4882a593Smuzhiyun 		return -ENODEV;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 	if (dev_cap->num_ports > MLX4_MAX_PORTS) {
475*4882a593Smuzhiyun 		mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
476*4882a593Smuzhiyun 			 dev_cap->num_ports, MLX4_MAX_PORTS);
477*4882a593Smuzhiyun 		return -ENODEV;
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	if (dev_cap->uar_size > pci_resource_len(dev->persist->pdev, 2)) {
481*4882a593Smuzhiyun 		mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
482*4882a593Smuzhiyun 			 dev_cap->uar_size,
483*4882a593Smuzhiyun 			 (unsigned long long)
484*4882a593Smuzhiyun 			 pci_resource_len(dev->persist->pdev, 2));
485*4882a593Smuzhiyun 		return -ENODEV;
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	dev->caps.num_ports	     = dev_cap->num_ports;
489*4882a593Smuzhiyun 	dev->caps.num_sys_eqs = dev_cap->num_sys_eqs;
490*4882a593Smuzhiyun 	dev->phys_caps.num_phys_eqs = dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS ?
491*4882a593Smuzhiyun 				      dev->caps.num_sys_eqs :
492*4882a593Smuzhiyun 				      MLX4_MAX_EQ_NUM;
493*4882a593Smuzhiyun 	for (i = 1; i <= dev->caps.num_ports; ++i) {
494*4882a593Smuzhiyun 		err = _mlx4_dev_port(dev, i, dev_cap->port_cap + i);
495*4882a593Smuzhiyun 		if (err) {
496*4882a593Smuzhiyun 			mlx4_err(dev, "QUERY_PORT command failed, aborting\n");
497*4882a593Smuzhiyun 			return err;
498*4882a593Smuzhiyun 		}
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	dev->caps.map_clock_to_user  = dev_cap->map_clock_to_user;
502*4882a593Smuzhiyun 	dev->caps.uar_page_size	     = PAGE_SIZE;
503*4882a593Smuzhiyun 	dev->caps.num_uars	     = dev_cap->uar_size / PAGE_SIZE;
504*4882a593Smuzhiyun 	dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
505*4882a593Smuzhiyun 	dev->caps.bf_reg_size	     = dev_cap->bf_reg_size;
506*4882a593Smuzhiyun 	dev->caps.bf_regs_per_page   = dev_cap->bf_regs_per_page;
507*4882a593Smuzhiyun 	dev->caps.max_sq_sg	     = dev_cap->max_sq_sg;
508*4882a593Smuzhiyun 	dev->caps.max_rq_sg	     = dev_cap->max_rq_sg;
509*4882a593Smuzhiyun 	dev->caps.max_wqes	     = dev_cap->max_qp_sz;
510*4882a593Smuzhiyun 	dev->caps.max_qp_init_rdma   = dev_cap->max_requester_per_qp;
511*4882a593Smuzhiyun 	dev->caps.max_srq_wqes	     = dev_cap->max_srq_sz;
512*4882a593Smuzhiyun 	dev->caps.max_srq_sge	     = dev_cap->max_rq_sg - 1;
513*4882a593Smuzhiyun 	dev->caps.reserved_srqs	     = dev_cap->reserved_srqs;
514*4882a593Smuzhiyun 	dev->caps.max_sq_desc_sz     = dev_cap->max_sq_desc_sz;
515*4882a593Smuzhiyun 	dev->caps.max_rq_desc_sz     = dev_cap->max_rq_desc_sz;
516*4882a593Smuzhiyun 	/*
517*4882a593Smuzhiyun 	 * Subtract 1 from the limit because we need to allocate a
518*4882a593Smuzhiyun 	 * spare CQE to enable resizing the CQ.
519*4882a593Smuzhiyun 	 */
520*4882a593Smuzhiyun 	dev->caps.max_cqes	     = dev_cap->max_cq_sz - 1;
521*4882a593Smuzhiyun 	dev->caps.reserved_cqs	     = dev_cap->reserved_cqs;
522*4882a593Smuzhiyun 	dev->caps.reserved_eqs	     = dev_cap->reserved_eqs;
523*4882a593Smuzhiyun 	dev->caps.reserved_mtts      = dev_cap->reserved_mtts;
524*4882a593Smuzhiyun 	dev->caps.reserved_mrws	     = dev_cap->reserved_mrws;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	dev->caps.reserved_pds	     = dev_cap->reserved_pds;
527*4882a593Smuzhiyun 	dev->caps.reserved_xrcds     = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
528*4882a593Smuzhiyun 					dev_cap->reserved_xrcds : 0;
529*4882a593Smuzhiyun 	dev->caps.max_xrcds          = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
530*4882a593Smuzhiyun 					dev_cap->max_xrcds : 0;
531*4882a593Smuzhiyun 	dev->caps.mtt_entry_sz       = dev_cap->mtt_entry_sz;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	dev->caps.max_msg_sz         = dev_cap->max_msg_sz;
534*4882a593Smuzhiyun 	dev->caps.page_size_cap	     = ~(u32) (dev_cap->min_page_sz - 1);
535*4882a593Smuzhiyun 	dev->caps.flags		     = dev_cap->flags;
536*4882a593Smuzhiyun 	dev->caps.flags2	     = dev_cap->flags2;
537*4882a593Smuzhiyun 	dev->caps.bmme_flags	     = dev_cap->bmme_flags;
538*4882a593Smuzhiyun 	dev->caps.reserved_lkey	     = dev_cap->reserved_lkey;
539*4882a593Smuzhiyun 	dev->caps.stat_rate_support  = dev_cap->stat_rate_support;
540*4882a593Smuzhiyun 	dev->caps.max_gso_sz	     = dev_cap->max_gso_sz;
541*4882a593Smuzhiyun 	dev->caps.max_rss_tbl_sz     = dev_cap->max_rss_tbl_sz;
542*4882a593Smuzhiyun 	dev->caps.wol_port[1]          = dev_cap->wol_port[1];
543*4882a593Smuzhiyun 	dev->caps.wol_port[2]          = dev_cap->wol_port[2];
544*4882a593Smuzhiyun 	dev->caps.health_buffer_addrs  = dev_cap->health_buffer_addrs;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/* Save uar page shift */
547*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev)) {
548*4882a593Smuzhiyun 		/* Virtual PCI function needs to determine UAR page size from
549*4882a593Smuzhiyun 		 * firmware. Only master PCI function can set the uar page size
550*4882a593Smuzhiyun 		 */
551*4882a593Smuzhiyun 		if (enable_4k_uar || !dev->persist->num_vfs)
552*4882a593Smuzhiyun 			dev->uar_page_shift = DEFAULT_UAR_PAGE_SHIFT;
553*4882a593Smuzhiyun 		else
554*4882a593Smuzhiyun 			dev->uar_page_shift = PAGE_SHIFT;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		mlx4_set_num_reserved_uars(dev, dev_cap);
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PHV_EN) {
560*4882a593Smuzhiyun 		struct mlx4_init_hca_param hca_param;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 		memset(&hca_param, 0, sizeof(hca_param));
563*4882a593Smuzhiyun 		err = mlx4_QUERY_HCA(dev, &hca_param);
564*4882a593Smuzhiyun 		/* Turn off PHV_EN flag in case phv_check_en is set.
565*4882a593Smuzhiyun 		 * phv_check_en is a HW check that parse the packet and verify
566*4882a593Smuzhiyun 		 * phv bit was reported correctly in the wqe. To allow QinQ
567*4882a593Smuzhiyun 		 * PHV_EN flag should be set and phv_check_en must be cleared
568*4882a593Smuzhiyun 		 * otherwise QinQ packets will be drop by the HW.
569*4882a593Smuzhiyun 		 */
570*4882a593Smuzhiyun 		if (err || hca_param.phv_check_en)
571*4882a593Smuzhiyun 			dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_PHV_EN;
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* Sense port always allowed on supported devices for ConnectX-1 and -2 */
575*4882a593Smuzhiyun 	if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
576*4882a593Smuzhiyun 		dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
577*4882a593Smuzhiyun 	/* Don't do sense port on multifunction devices (for now at least) */
578*4882a593Smuzhiyun 	if (mlx4_is_mfunc(dev))
579*4882a593Smuzhiyun 		dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	if (mlx4_low_memory_profile()) {
582*4882a593Smuzhiyun 		dev->caps.log_num_macs  = MLX4_MIN_LOG_NUM_MAC;
583*4882a593Smuzhiyun 		dev->caps.log_num_vlans = MLX4_MIN_LOG_NUM_VLANS;
584*4882a593Smuzhiyun 	} else {
585*4882a593Smuzhiyun 		dev->caps.log_num_macs  = log_num_mac;
586*4882a593Smuzhiyun 		dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
587*4882a593Smuzhiyun 	}
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	for (i = 1; i <= dev->caps.num_ports; ++i) {
590*4882a593Smuzhiyun 		dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
591*4882a593Smuzhiyun 		if (dev->caps.supported_type[i]) {
592*4882a593Smuzhiyun 			/* if only ETH is supported - assign ETH */
593*4882a593Smuzhiyun 			if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
594*4882a593Smuzhiyun 				dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
595*4882a593Smuzhiyun 			/* if only IB is supported, assign IB */
596*4882a593Smuzhiyun 			else if (dev->caps.supported_type[i] ==
597*4882a593Smuzhiyun 				 MLX4_PORT_TYPE_IB)
598*4882a593Smuzhiyun 				dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
599*4882a593Smuzhiyun 			else {
600*4882a593Smuzhiyun 				/* if IB and ETH are supported, we set the port
601*4882a593Smuzhiyun 				 * type according to user selection of port type;
602*4882a593Smuzhiyun 				 * if user selected none, take the FW hint */
603*4882a593Smuzhiyun 				if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
604*4882a593Smuzhiyun 					dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
605*4882a593Smuzhiyun 						MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
606*4882a593Smuzhiyun 				else
607*4882a593Smuzhiyun 					dev->caps.port_type[i] = port_type_array[i - 1];
608*4882a593Smuzhiyun 			}
609*4882a593Smuzhiyun 		}
610*4882a593Smuzhiyun 		/*
611*4882a593Smuzhiyun 		 * Link sensing is allowed on the port if 3 conditions are true:
612*4882a593Smuzhiyun 		 * 1. Both protocols are supported on the port.
613*4882a593Smuzhiyun 		 * 2. Different types are supported on the port
614*4882a593Smuzhiyun 		 * 3. FW declared that it supports link sensing
615*4882a593Smuzhiyun 		 */
616*4882a593Smuzhiyun 		mlx4_priv(dev)->sense.sense_allowed[i] =
617*4882a593Smuzhiyun 			((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
618*4882a593Smuzhiyun 			 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
619*4882a593Smuzhiyun 			 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 		/*
622*4882a593Smuzhiyun 		 * If "default_sense" bit is set, we move the port to "AUTO" mode
623*4882a593Smuzhiyun 		 * and perform sense_port FW command to try and set the correct
624*4882a593Smuzhiyun 		 * port type from beginning
625*4882a593Smuzhiyun 		 */
626*4882a593Smuzhiyun 		if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
627*4882a593Smuzhiyun 			enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
628*4882a593Smuzhiyun 			dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
629*4882a593Smuzhiyun 			mlx4_SENSE_PORT(dev, i, &sensed_port);
630*4882a593Smuzhiyun 			if (sensed_port != MLX4_PORT_TYPE_NONE)
631*4882a593Smuzhiyun 				dev->caps.port_type[i] = sensed_port;
632*4882a593Smuzhiyun 		} else {
633*4882a593Smuzhiyun 			dev->caps.possible_type[i] = dev->caps.port_type[i];
634*4882a593Smuzhiyun 		}
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 		if (dev->caps.log_num_macs > dev_cap->port_cap[i].log_max_macs) {
637*4882a593Smuzhiyun 			dev->caps.log_num_macs = dev_cap->port_cap[i].log_max_macs;
638*4882a593Smuzhiyun 			mlx4_warn(dev, "Requested number of MACs is too much for port %d, reducing to %d\n",
639*4882a593Smuzhiyun 				  i, 1 << dev->caps.log_num_macs);
640*4882a593Smuzhiyun 		}
641*4882a593Smuzhiyun 		if (dev->caps.log_num_vlans > dev_cap->port_cap[i].log_max_vlans) {
642*4882a593Smuzhiyun 			dev->caps.log_num_vlans = dev_cap->port_cap[i].log_max_vlans;
643*4882a593Smuzhiyun 			mlx4_warn(dev, "Requested number of VLANs is too much for port %d, reducing to %d\n",
644*4882a593Smuzhiyun 				  i, 1 << dev->caps.log_num_vlans);
645*4882a593Smuzhiyun 		}
646*4882a593Smuzhiyun 	}
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	if (mlx4_is_master(dev) && (dev->caps.num_ports == 2) &&
649*4882a593Smuzhiyun 	    (port_type_array[0] == MLX4_PORT_TYPE_IB) &&
650*4882a593Smuzhiyun 	    (port_type_array[1] == MLX4_PORT_TYPE_ETH)) {
651*4882a593Smuzhiyun 		mlx4_warn(dev,
652*4882a593Smuzhiyun 			  "Granular QoS per VF not supported with IB/Eth configuration\n");
653*4882a593Smuzhiyun 		dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_QOS_VPP;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	dev->caps.max_counters = dev_cap->max_counters;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
659*4882a593Smuzhiyun 	dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
660*4882a593Smuzhiyun 		dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
661*4882a593Smuzhiyun 		(1 << dev->caps.log_num_macs) *
662*4882a593Smuzhiyun 		(1 << dev->caps.log_num_vlans) *
663*4882a593Smuzhiyun 		dev->caps.num_ports;
664*4882a593Smuzhiyun 	dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	if (dev_cap->dmfs_high_rate_qpn_base > 0 &&
667*4882a593Smuzhiyun 	    dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN)
668*4882a593Smuzhiyun 		dev->caps.dmfs_high_rate_qpn_base = dev_cap->dmfs_high_rate_qpn_base;
669*4882a593Smuzhiyun 	else
670*4882a593Smuzhiyun 		dev->caps.dmfs_high_rate_qpn_base =
671*4882a593Smuzhiyun 			dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	if (dev_cap->dmfs_high_rate_qpn_range > 0 &&
674*4882a593Smuzhiyun 	    dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) {
675*4882a593Smuzhiyun 		dev->caps.dmfs_high_rate_qpn_range = dev_cap->dmfs_high_rate_qpn_range;
676*4882a593Smuzhiyun 		dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DEFAULT;
677*4882a593Smuzhiyun 		dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_FS_A0;
678*4882a593Smuzhiyun 	} else {
679*4882a593Smuzhiyun 		dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_NOT_SUPPORTED;
680*4882a593Smuzhiyun 		dev->caps.dmfs_high_rate_qpn_base =
681*4882a593Smuzhiyun 			dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
682*4882a593Smuzhiyun 		dev->caps.dmfs_high_rate_qpn_range = MLX4_A0_STEERING_TABLE_SIZE;
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	dev->caps.rl_caps = dev_cap->rl_caps;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	dev->caps.reserved_qps_cnt[MLX4_QP_REGION_RSS_RAW_ETH] =
688*4882a593Smuzhiyun 		dev->caps.dmfs_high_rate_qpn_range;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
691*4882a593Smuzhiyun 		dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
692*4882a593Smuzhiyun 		dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
693*4882a593Smuzhiyun 		dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
698*4882a593Smuzhiyun 		if (dev_cap->flags &
699*4882a593Smuzhiyun 		    (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
700*4882a593Smuzhiyun 			mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
701*4882a593Smuzhiyun 			dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
702*4882a593Smuzhiyun 			dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
703*4882a593Smuzhiyun 		}
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 		if (dev_cap->flags2 &
706*4882a593Smuzhiyun 		    (MLX4_DEV_CAP_FLAG2_CQE_STRIDE |
707*4882a593Smuzhiyun 		     MLX4_DEV_CAP_FLAG2_EQE_STRIDE)) {
708*4882a593Smuzhiyun 			mlx4_warn(dev, "Disabling EQE/CQE stride per user request\n");
709*4882a593Smuzhiyun 			dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
710*4882a593Smuzhiyun 			dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
711*4882a593Smuzhiyun 		}
712*4882a593Smuzhiyun 	}
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	if ((dev->caps.flags &
715*4882a593Smuzhiyun 	    (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
716*4882a593Smuzhiyun 	    mlx4_is_master(dev))
717*4882a593Smuzhiyun 		dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev)) {
720*4882a593Smuzhiyun 		mlx4_enable_cqe_eqe_stride(dev);
721*4882a593Smuzhiyun 		dev->caps.alloc_res_qp_mask =
722*4882a593Smuzhiyun 			(dev->caps.bf_reg_size ? MLX4_RESERVE_ETH_BF_QP : 0) |
723*4882a593Smuzhiyun 			MLX4_RESERVE_A0_QP;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 		if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG) &&
726*4882a593Smuzhiyun 		    dev->caps.flags & MLX4_DEV_CAP_FLAG_SET_ETH_SCHED) {
727*4882a593Smuzhiyun 			mlx4_warn(dev, "Old device ETS support detected\n");
728*4882a593Smuzhiyun 			mlx4_warn(dev, "Consider upgrading device FW.\n");
729*4882a593Smuzhiyun 			dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG;
730*4882a593Smuzhiyun 		}
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	} else {
733*4882a593Smuzhiyun 		dev->caps.alloc_res_qp_mask = 0;
734*4882a593Smuzhiyun 	}
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	mlx4_enable_ignore_fcs(dev);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	return 0;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun /*The function checks if there are live vf, return the num of them*/
mlx4_how_many_lives_vf(struct mlx4_dev * dev)742*4882a593Smuzhiyun static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
745*4882a593Smuzhiyun 	struct mlx4_slave_state *s_state;
746*4882a593Smuzhiyun 	int i;
747*4882a593Smuzhiyun 	int ret = 0;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
750*4882a593Smuzhiyun 		s_state = &priv->mfunc.master.slave_state[i];
751*4882a593Smuzhiyun 		if (s_state->active && s_state->last_cmd !=
752*4882a593Smuzhiyun 		    MLX4_COMM_CMD_RESET) {
753*4882a593Smuzhiyun 			mlx4_warn(dev, "%s: slave: %d is still active\n",
754*4882a593Smuzhiyun 				  __func__, i);
755*4882a593Smuzhiyun 			ret++;
756*4882a593Smuzhiyun 		}
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 	return ret;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
mlx4_get_parav_qkey(struct mlx4_dev * dev,u32 qpn,u32 * qkey)761*4882a593Smuzhiyun int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun 	u32 qk = MLX4_RESERVED_QKEY_BASE;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
766*4882a593Smuzhiyun 	    qpn < dev->phys_caps.base_proxy_sqpn)
767*4882a593Smuzhiyun 		return -EINVAL;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	if (qpn >= dev->phys_caps.base_tunnel_sqpn)
770*4882a593Smuzhiyun 		/* tunnel qp */
771*4882a593Smuzhiyun 		qk += qpn - dev->phys_caps.base_tunnel_sqpn;
772*4882a593Smuzhiyun 	else
773*4882a593Smuzhiyun 		qk += qpn - dev->phys_caps.base_proxy_sqpn;
774*4882a593Smuzhiyun 	*qkey = qk;
775*4882a593Smuzhiyun 	return 0;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_get_parav_qkey);
778*4882a593Smuzhiyun 
mlx4_sync_pkey_table(struct mlx4_dev * dev,int slave,int port,int i,int val)779*4882a593Smuzhiyun void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	if (!mlx4_is_master(dev))
784*4882a593Smuzhiyun 		return;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	priv->virt2phys_pkey[slave][port - 1][i] = val;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_sync_pkey_table);
789*4882a593Smuzhiyun 
mlx4_put_slave_node_guid(struct mlx4_dev * dev,int slave,__be64 guid)790*4882a593Smuzhiyun void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	if (!mlx4_is_master(dev))
795*4882a593Smuzhiyun 		return;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	priv->slave_node_guids[slave] = guid;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_put_slave_node_guid);
800*4882a593Smuzhiyun 
mlx4_get_slave_node_guid(struct mlx4_dev * dev,int slave)801*4882a593Smuzhiyun __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun 	struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	if (!mlx4_is_master(dev))
806*4882a593Smuzhiyun 		return 0;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	return priv->slave_node_guids[slave];
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_get_slave_node_guid);
811*4882a593Smuzhiyun 
mlx4_is_slave_active(struct mlx4_dev * dev,int slave)812*4882a593Smuzhiyun int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
815*4882a593Smuzhiyun 	struct mlx4_slave_state *s_slave;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	if (!mlx4_is_master(dev))
818*4882a593Smuzhiyun 		return 0;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	s_slave = &priv->mfunc.master.slave_state[slave];
821*4882a593Smuzhiyun 	return !!s_slave->active;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_is_slave_active);
824*4882a593Smuzhiyun 
mlx4_handle_eth_header_mcast_prio(struct mlx4_net_trans_rule_hw_ctrl * ctrl,struct _rule_hw * eth_header)825*4882a593Smuzhiyun void mlx4_handle_eth_header_mcast_prio(struct mlx4_net_trans_rule_hw_ctrl *ctrl,
826*4882a593Smuzhiyun 				       struct _rule_hw *eth_header)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun 	if (is_multicast_ether_addr(eth_header->eth.dst_mac) ||
829*4882a593Smuzhiyun 	    is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
830*4882a593Smuzhiyun 		struct mlx4_net_trans_rule_hw_eth *eth =
831*4882a593Smuzhiyun 			(struct mlx4_net_trans_rule_hw_eth *)eth_header;
832*4882a593Smuzhiyun 		struct _rule_hw *next_rule = (struct _rule_hw *)(eth + 1);
833*4882a593Smuzhiyun 		bool last_rule = next_rule->size == 0 && next_rule->id == 0 &&
834*4882a593Smuzhiyun 			next_rule->rsvd == 0;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 		if (last_rule)
837*4882a593Smuzhiyun 			ctrl->prio = cpu_to_be16(MLX4_DOMAIN_NIC);
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_handle_eth_header_mcast_prio);
841*4882a593Smuzhiyun 
slave_adjust_steering_mode(struct mlx4_dev * dev,struct mlx4_dev_cap * dev_cap,struct mlx4_init_hca_param * hca_param)842*4882a593Smuzhiyun static void slave_adjust_steering_mode(struct mlx4_dev *dev,
843*4882a593Smuzhiyun 				       struct mlx4_dev_cap *dev_cap,
844*4882a593Smuzhiyun 				       struct mlx4_init_hca_param *hca_param)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	dev->caps.steering_mode = hca_param->steering_mode;
847*4882a593Smuzhiyun 	if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
848*4882a593Smuzhiyun 		dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
849*4882a593Smuzhiyun 		dev->caps.fs_log_max_ucast_qp_range_size =
850*4882a593Smuzhiyun 			dev_cap->fs_log_max_ucast_qp_range_size;
851*4882a593Smuzhiyun 	} else
852*4882a593Smuzhiyun 		dev->caps.num_qp_per_mgm =
853*4882a593Smuzhiyun 			4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	mlx4_dbg(dev, "Steering mode is: %s\n",
856*4882a593Smuzhiyun 		 mlx4_steering_mode_str(dev->caps.steering_mode));
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
mlx4_slave_destroy_special_qp_cap(struct mlx4_dev * dev)859*4882a593Smuzhiyun static void mlx4_slave_destroy_special_qp_cap(struct mlx4_dev *dev)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	kfree(dev->caps.spec_qps);
862*4882a593Smuzhiyun 	dev->caps.spec_qps = NULL;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
mlx4_slave_special_qp_cap(struct mlx4_dev * dev)865*4882a593Smuzhiyun static int mlx4_slave_special_qp_cap(struct mlx4_dev *dev)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun 	struct mlx4_func_cap *func_cap = NULL;
868*4882a593Smuzhiyun 	struct mlx4_caps *caps = &dev->caps;
869*4882a593Smuzhiyun 	int i, err = 0;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	func_cap = kzalloc(sizeof(*func_cap), GFP_KERNEL);
872*4882a593Smuzhiyun 	caps->spec_qps = kcalloc(caps->num_ports, sizeof(*caps->spec_qps), GFP_KERNEL);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	if (!func_cap || !caps->spec_qps) {
875*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to allocate memory for special qps cap\n");
876*4882a593Smuzhiyun 		err = -ENOMEM;
877*4882a593Smuzhiyun 		goto err_mem;
878*4882a593Smuzhiyun 	}
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	for (i = 1; i <= caps->num_ports; ++i) {
881*4882a593Smuzhiyun 		err = mlx4_QUERY_FUNC_CAP(dev, i, func_cap);
882*4882a593Smuzhiyun 		if (err) {
883*4882a593Smuzhiyun 			mlx4_err(dev, "QUERY_FUNC_CAP port command failed for port %d, aborting (%d)\n",
884*4882a593Smuzhiyun 				 i, err);
885*4882a593Smuzhiyun 			goto err_mem;
886*4882a593Smuzhiyun 		}
887*4882a593Smuzhiyun 		caps->spec_qps[i - 1] = func_cap->spec_qps;
888*4882a593Smuzhiyun 		caps->port_mask[i] = caps->port_type[i];
889*4882a593Smuzhiyun 		caps->phys_port_id[i] = func_cap->phys_port_id;
890*4882a593Smuzhiyun 		err = mlx4_get_slave_pkey_gid_tbl_len(dev, i,
891*4882a593Smuzhiyun 						      &caps->gid_table_len[i],
892*4882a593Smuzhiyun 						      &caps->pkey_table_len[i]);
893*4882a593Smuzhiyun 		if (err) {
894*4882a593Smuzhiyun 			mlx4_err(dev, "QUERY_PORT command failed for port %d, aborting (%d)\n",
895*4882a593Smuzhiyun 				 i, err);
896*4882a593Smuzhiyun 			goto err_mem;
897*4882a593Smuzhiyun 		}
898*4882a593Smuzhiyun 	}
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun err_mem:
901*4882a593Smuzhiyun 	if (err)
902*4882a593Smuzhiyun 		mlx4_slave_destroy_special_qp_cap(dev);
903*4882a593Smuzhiyun 	kfree(func_cap);
904*4882a593Smuzhiyun 	return err;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun 
mlx4_slave_cap(struct mlx4_dev * dev)907*4882a593Smuzhiyun static int mlx4_slave_cap(struct mlx4_dev *dev)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	int			   err;
910*4882a593Smuzhiyun 	u32			   page_size;
911*4882a593Smuzhiyun 	struct mlx4_dev_cap	   *dev_cap = NULL;
912*4882a593Smuzhiyun 	struct mlx4_func_cap	   *func_cap = NULL;
913*4882a593Smuzhiyun 	struct mlx4_init_hca_param *hca_param = NULL;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	hca_param = kzalloc(sizeof(*hca_param), GFP_KERNEL);
916*4882a593Smuzhiyun 	func_cap = kzalloc(sizeof(*func_cap), GFP_KERNEL);
917*4882a593Smuzhiyun 	dev_cap = kzalloc(sizeof(*dev_cap), GFP_KERNEL);
918*4882a593Smuzhiyun 	if (!hca_param || !func_cap || !dev_cap) {
919*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to allocate memory for slave_cap\n");
920*4882a593Smuzhiyun 		err = -ENOMEM;
921*4882a593Smuzhiyun 		goto free_mem;
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	err = mlx4_QUERY_HCA(dev, hca_param);
925*4882a593Smuzhiyun 	if (err) {
926*4882a593Smuzhiyun 		mlx4_err(dev, "QUERY_HCA command failed, aborting\n");
927*4882a593Smuzhiyun 		goto free_mem;
928*4882a593Smuzhiyun 	}
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	/* fail if the hca has an unknown global capability
931*4882a593Smuzhiyun 	 * at this time global_caps should be always zeroed
932*4882a593Smuzhiyun 	 */
933*4882a593Smuzhiyun 	if (hca_param->global_caps) {
934*4882a593Smuzhiyun 		mlx4_err(dev, "Unknown hca global capabilities\n");
935*4882a593Smuzhiyun 		err = -EINVAL;
936*4882a593Smuzhiyun 		goto free_mem;
937*4882a593Smuzhiyun 	}
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	dev->caps.hca_core_clock = hca_param->hca_core_clock;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	dev->caps.max_qp_dest_rdma = 1 << hca_param->log_rd_per_qp;
942*4882a593Smuzhiyun 	err = mlx4_dev_cap(dev, dev_cap);
943*4882a593Smuzhiyun 	if (err) {
944*4882a593Smuzhiyun 		mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
945*4882a593Smuzhiyun 		goto free_mem;
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	err = mlx4_QUERY_FW(dev);
949*4882a593Smuzhiyun 	if (err)
950*4882a593Smuzhiyun 		mlx4_err(dev, "QUERY_FW command failed: could not get FW version\n");
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	page_size = ~dev->caps.page_size_cap + 1;
953*4882a593Smuzhiyun 	mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
954*4882a593Smuzhiyun 	if (page_size > PAGE_SIZE) {
955*4882a593Smuzhiyun 		mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
956*4882a593Smuzhiyun 			 page_size, PAGE_SIZE);
957*4882a593Smuzhiyun 		err = -ENODEV;
958*4882a593Smuzhiyun 		goto free_mem;
959*4882a593Smuzhiyun 	}
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	/* Set uar_page_shift for VF */
962*4882a593Smuzhiyun 	dev->uar_page_shift = hca_param->uar_page_sz + 12;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	/* Make sure the master uar page size is valid */
965*4882a593Smuzhiyun 	if (dev->uar_page_shift > PAGE_SHIFT) {
966*4882a593Smuzhiyun 		mlx4_err(dev,
967*4882a593Smuzhiyun 			 "Invalid configuration: uar page size is larger than system page size\n");
968*4882a593Smuzhiyun 		err = -ENODEV;
969*4882a593Smuzhiyun 		goto free_mem;
970*4882a593Smuzhiyun 	}
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	/* Set reserved_uars based on the uar_page_shift */
973*4882a593Smuzhiyun 	mlx4_set_num_reserved_uars(dev, dev_cap);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	/* Although uar page size in FW differs from system page size,
976*4882a593Smuzhiyun 	 * upper software layers (mlx4_ib, mlx4_en and part of mlx4_core)
977*4882a593Smuzhiyun 	 * still works with assumption that uar page size == system page size
978*4882a593Smuzhiyun 	 */
979*4882a593Smuzhiyun 	dev->caps.uar_page_size = PAGE_SIZE;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	err = mlx4_QUERY_FUNC_CAP(dev, 0, func_cap);
982*4882a593Smuzhiyun 	if (err) {
983*4882a593Smuzhiyun 		mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d)\n",
984*4882a593Smuzhiyun 			 err);
985*4882a593Smuzhiyun 		goto free_mem;
986*4882a593Smuzhiyun 	}
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	if ((func_cap->pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
989*4882a593Smuzhiyun 	    PF_CONTEXT_BEHAVIOUR_MASK) {
990*4882a593Smuzhiyun 		mlx4_err(dev, "Unknown pf context behaviour %x known flags %x\n",
991*4882a593Smuzhiyun 			 func_cap->pf_context_behaviour,
992*4882a593Smuzhiyun 			 PF_CONTEXT_BEHAVIOUR_MASK);
993*4882a593Smuzhiyun 		err = -EINVAL;
994*4882a593Smuzhiyun 		goto free_mem;
995*4882a593Smuzhiyun 	}
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	dev->caps.num_ports		= func_cap->num_ports;
998*4882a593Smuzhiyun 	dev->quotas.qp			= func_cap->qp_quota;
999*4882a593Smuzhiyun 	dev->quotas.srq			= func_cap->srq_quota;
1000*4882a593Smuzhiyun 	dev->quotas.cq			= func_cap->cq_quota;
1001*4882a593Smuzhiyun 	dev->quotas.mpt			= func_cap->mpt_quota;
1002*4882a593Smuzhiyun 	dev->quotas.mtt			= func_cap->mtt_quota;
1003*4882a593Smuzhiyun 	dev->caps.num_qps		= 1 << hca_param->log_num_qps;
1004*4882a593Smuzhiyun 	dev->caps.num_srqs		= 1 << hca_param->log_num_srqs;
1005*4882a593Smuzhiyun 	dev->caps.num_cqs		= 1 << hca_param->log_num_cqs;
1006*4882a593Smuzhiyun 	dev->caps.num_mpts		= 1 << hca_param->log_mpt_sz;
1007*4882a593Smuzhiyun 	dev->caps.num_eqs		= func_cap->max_eq;
1008*4882a593Smuzhiyun 	dev->caps.reserved_eqs		= func_cap->reserved_eq;
1009*4882a593Smuzhiyun 	dev->caps.reserved_lkey		= func_cap->reserved_lkey;
1010*4882a593Smuzhiyun 	dev->caps.num_pds               = MLX4_NUM_PDS;
1011*4882a593Smuzhiyun 	dev->caps.num_mgms              = 0;
1012*4882a593Smuzhiyun 	dev->caps.num_amgms             = 0;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	if (dev->caps.num_ports > MLX4_MAX_PORTS) {
1015*4882a593Smuzhiyun 		mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
1016*4882a593Smuzhiyun 			 dev->caps.num_ports, MLX4_MAX_PORTS);
1017*4882a593Smuzhiyun 		err = -ENODEV;
1018*4882a593Smuzhiyun 		goto free_mem;
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	mlx4_replace_zero_macs(dev);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	err = mlx4_slave_special_qp_cap(dev);
1024*4882a593Smuzhiyun 	if (err) {
1025*4882a593Smuzhiyun 		mlx4_err(dev, "Set special QP caps failed. aborting\n");
1026*4882a593Smuzhiyun 		goto free_mem;
1027*4882a593Smuzhiyun 	}
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	if (dev->caps.uar_page_size * (dev->caps.num_uars -
1030*4882a593Smuzhiyun 				       dev->caps.reserved_uars) >
1031*4882a593Smuzhiyun 				       pci_resource_len(dev->persist->pdev,
1032*4882a593Smuzhiyun 							2)) {
1033*4882a593Smuzhiyun 		mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
1034*4882a593Smuzhiyun 			 dev->caps.uar_page_size * dev->caps.num_uars,
1035*4882a593Smuzhiyun 			 (unsigned long long)
1036*4882a593Smuzhiyun 			 pci_resource_len(dev->persist->pdev, 2));
1037*4882a593Smuzhiyun 		err = -ENOMEM;
1038*4882a593Smuzhiyun 		goto err_mem;
1039*4882a593Smuzhiyun 	}
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	if (hca_param->dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
1042*4882a593Smuzhiyun 		dev->caps.eqe_size   = 64;
1043*4882a593Smuzhiyun 		dev->caps.eqe_factor = 1;
1044*4882a593Smuzhiyun 	} else {
1045*4882a593Smuzhiyun 		dev->caps.eqe_size   = 32;
1046*4882a593Smuzhiyun 		dev->caps.eqe_factor = 0;
1047*4882a593Smuzhiyun 	}
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	if (hca_param->dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
1050*4882a593Smuzhiyun 		dev->caps.cqe_size   = 64;
1051*4882a593Smuzhiyun 		dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
1052*4882a593Smuzhiyun 	} else {
1053*4882a593Smuzhiyun 		dev->caps.cqe_size   = 32;
1054*4882a593Smuzhiyun 	}
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	if (hca_param->dev_cap_enabled & MLX4_DEV_CAP_EQE_STRIDE_ENABLED) {
1057*4882a593Smuzhiyun 		dev->caps.eqe_size = hca_param->eqe_size;
1058*4882a593Smuzhiyun 		dev->caps.eqe_factor = 0;
1059*4882a593Smuzhiyun 	}
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	if (hca_param->dev_cap_enabled & MLX4_DEV_CAP_CQE_STRIDE_ENABLED) {
1062*4882a593Smuzhiyun 		dev->caps.cqe_size = hca_param->cqe_size;
1063*4882a593Smuzhiyun 		/* User still need to know when CQE > 32B */
1064*4882a593Smuzhiyun 		dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
1065*4882a593Smuzhiyun 	}
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
1068*4882a593Smuzhiyun 	mlx4_warn(dev, "Timestamping is not supported in slave mode\n");
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_USER_MAC_EN;
1071*4882a593Smuzhiyun 	mlx4_dbg(dev, "User MAC FW update is not supported in slave mode\n");
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	slave_adjust_steering_mode(dev, dev_cap, hca_param);
1074*4882a593Smuzhiyun 	mlx4_dbg(dev, "RSS support for IP fragments is %s\n",
1075*4882a593Smuzhiyun 		 hca_param->rss_ip_frags ? "on" : "off");
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	if (func_cap->extra_flags & MLX4_QUERY_FUNC_FLAGS_BF_RES_QP &&
1078*4882a593Smuzhiyun 	    dev->caps.bf_reg_size)
1079*4882a593Smuzhiyun 		dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_ETH_BF_QP;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	if (func_cap->extra_flags & MLX4_QUERY_FUNC_FLAGS_A0_RES_QP)
1082*4882a593Smuzhiyun 		dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_A0_QP;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun err_mem:
1085*4882a593Smuzhiyun 	if (err)
1086*4882a593Smuzhiyun 		mlx4_slave_destroy_special_qp_cap(dev);
1087*4882a593Smuzhiyun free_mem:
1088*4882a593Smuzhiyun 	kfree(hca_param);
1089*4882a593Smuzhiyun 	kfree(func_cap);
1090*4882a593Smuzhiyun 	kfree(dev_cap);
1091*4882a593Smuzhiyun 	return err;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun 
mlx4_request_modules(struct mlx4_dev * dev)1094*4882a593Smuzhiyun static void mlx4_request_modules(struct mlx4_dev *dev)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun 	int port;
1097*4882a593Smuzhiyun 	int has_ib_port = false;
1098*4882a593Smuzhiyun 	int has_eth_port = false;
1099*4882a593Smuzhiyun #define EN_DRV_NAME	"mlx4_en"
1100*4882a593Smuzhiyun #define IB_DRV_NAME	"mlx4_ib"
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	for (port = 1; port <= dev->caps.num_ports; port++) {
1103*4882a593Smuzhiyun 		if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
1104*4882a593Smuzhiyun 			has_ib_port = true;
1105*4882a593Smuzhiyun 		else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
1106*4882a593Smuzhiyun 			has_eth_port = true;
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	if (has_eth_port)
1110*4882a593Smuzhiyun 		request_module_nowait(EN_DRV_NAME);
1111*4882a593Smuzhiyun 	if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
1112*4882a593Smuzhiyun 		request_module_nowait(IB_DRV_NAME);
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun /*
1116*4882a593Smuzhiyun  * Change the port configuration of the device.
1117*4882a593Smuzhiyun  * Every user of this function must hold the port mutex.
1118*4882a593Smuzhiyun  */
mlx4_change_port_types(struct mlx4_dev * dev,enum mlx4_port_type * port_types)1119*4882a593Smuzhiyun int mlx4_change_port_types(struct mlx4_dev *dev,
1120*4882a593Smuzhiyun 			   enum mlx4_port_type *port_types)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun 	int err = 0;
1123*4882a593Smuzhiyun 	int change = 0;
1124*4882a593Smuzhiyun 	int port;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	for (port = 0; port <  dev->caps.num_ports; port++) {
1127*4882a593Smuzhiyun 		/* Change the port type only if the new type is different
1128*4882a593Smuzhiyun 		 * from the current, and not set to Auto */
1129*4882a593Smuzhiyun 		if (port_types[port] != dev->caps.port_type[port + 1])
1130*4882a593Smuzhiyun 			change = 1;
1131*4882a593Smuzhiyun 	}
1132*4882a593Smuzhiyun 	if (change) {
1133*4882a593Smuzhiyun 		mlx4_unregister_device(dev);
1134*4882a593Smuzhiyun 		for (port = 1; port <= dev->caps.num_ports; port++) {
1135*4882a593Smuzhiyun 			mlx4_CLOSE_PORT(dev, port);
1136*4882a593Smuzhiyun 			dev->caps.port_type[port] = port_types[port - 1];
1137*4882a593Smuzhiyun 			err = mlx4_SET_PORT(dev, port, -1);
1138*4882a593Smuzhiyun 			if (err) {
1139*4882a593Smuzhiyun 				mlx4_err(dev, "Failed to set port %d, aborting\n",
1140*4882a593Smuzhiyun 					 port);
1141*4882a593Smuzhiyun 				goto out;
1142*4882a593Smuzhiyun 			}
1143*4882a593Smuzhiyun 		}
1144*4882a593Smuzhiyun 		mlx4_set_port_mask(dev);
1145*4882a593Smuzhiyun 		err = mlx4_register_device(dev);
1146*4882a593Smuzhiyun 		if (err) {
1147*4882a593Smuzhiyun 			mlx4_err(dev, "Failed to register device\n");
1148*4882a593Smuzhiyun 			goto out;
1149*4882a593Smuzhiyun 		}
1150*4882a593Smuzhiyun 		mlx4_request_modules(dev);
1151*4882a593Smuzhiyun 	}
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun out:
1154*4882a593Smuzhiyun 	return err;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun 
show_port_type(struct device * dev,struct device_attribute * attr,char * buf)1157*4882a593Smuzhiyun static ssize_t show_port_type(struct device *dev,
1158*4882a593Smuzhiyun 			      struct device_attribute *attr,
1159*4882a593Smuzhiyun 			      char *buf)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun 	struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1162*4882a593Smuzhiyun 						   port_attr);
1163*4882a593Smuzhiyun 	struct mlx4_dev *mdev = info->dev;
1164*4882a593Smuzhiyun 	char type[8];
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	sprintf(type, "%s",
1167*4882a593Smuzhiyun 		(mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
1168*4882a593Smuzhiyun 		"ib" : "eth");
1169*4882a593Smuzhiyun 	if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
1170*4882a593Smuzhiyun 		sprintf(buf, "auto (%s)\n", type);
1171*4882a593Smuzhiyun 	else
1172*4882a593Smuzhiyun 		sprintf(buf, "%s\n", type);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	return strlen(buf);
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun 
__set_port_type(struct mlx4_port_info * info,enum mlx4_port_type port_type)1177*4882a593Smuzhiyun static int __set_port_type(struct mlx4_port_info *info,
1178*4882a593Smuzhiyun 			   enum mlx4_port_type port_type)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun 	struct mlx4_dev *mdev = info->dev;
1181*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(mdev);
1182*4882a593Smuzhiyun 	enum mlx4_port_type types[MLX4_MAX_PORTS];
1183*4882a593Smuzhiyun 	enum mlx4_port_type new_types[MLX4_MAX_PORTS];
1184*4882a593Smuzhiyun 	int i;
1185*4882a593Smuzhiyun 	int err = 0;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	if ((port_type & mdev->caps.supported_type[info->port]) != port_type) {
1188*4882a593Smuzhiyun 		mlx4_err(mdev,
1189*4882a593Smuzhiyun 			 "Requested port type for port %d is not supported on this HCA\n",
1190*4882a593Smuzhiyun 			 info->port);
1191*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1192*4882a593Smuzhiyun 	}
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	mlx4_stop_sense(mdev);
1195*4882a593Smuzhiyun 	mutex_lock(&priv->port_mutex);
1196*4882a593Smuzhiyun 	info->tmp_type = port_type;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	/* Possible type is always the one that was delivered */
1199*4882a593Smuzhiyun 	mdev->caps.possible_type[info->port] = info->tmp_type;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	for (i = 0; i < mdev->caps.num_ports; i++) {
1202*4882a593Smuzhiyun 		types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
1203*4882a593Smuzhiyun 					mdev->caps.possible_type[i+1];
1204*4882a593Smuzhiyun 		if (types[i] == MLX4_PORT_TYPE_AUTO)
1205*4882a593Smuzhiyun 			types[i] = mdev->caps.port_type[i+1];
1206*4882a593Smuzhiyun 	}
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
1209*4882a593Smuzhiyun 	    !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
1210*4882a593Smuzhiyun 		for (i = 1; i <= mdev->caps.num_ports; i++) {
1211*4882a593Smuzhiyun 			if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
1212*4882a593Smuzhiyun 				mdev->caps.possible_type[i] = mdev->caps.port_type[i];
1213*4882a593Smuzhiyun 				err = -EOPNOTSUPP;
1214*4882a593Smuzhiyun 			}
1215*4882a593Smuzhiyun 		}
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 	if (err) {
1218*4882a593Smuzhiyun 		mlx4_err(mdev, "Auto sensing is not supported on this HCA. Set only 'eth' or 'ib' for both ports (should be the same)\n");
1219*4882a593Smuzhiyun 		goto out;
1220*4882a593Smuzhiyun 	}
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	mlx4_do_sense_ports(mdev, new_types, types);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	err = mlx4_check_port_params(mdev, new_types);
1225*4882a593Smuzhiyun 	if (err)
1226*4882a593Smuzhiyun 		goto out;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	/* We are about to apply the changes after the configuration
1229*4882a593Smuzhiyun 	 * was verified, no need to remember the temporary types
1230*4882a593Smuzhiyun 	 * any more */
1231*4882a593Smuzhiyun 	for (i = 0; i < mdev->caps.num_ports; i++)
1232*4882a593Smuzhiyun 		priv->port[i + 1].tmp_type = 0;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	err = mlx4_change_port_types(mdev, new_types);
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun out:
1237*4882a593Smuzhiyun 	mlx4_start_sense(mdev);
1238*4882a593Smuzhiyun 	mutex_unlock(&priv->port_mutex);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	return err;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun 
set_port_type(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1243*4882a593Smuzhiyun static ssize_t set_port_type(struct device *dev,
1244*4882a593Smuzhiyun 			     struct device_attribute *attr,
1245*4882a593Smuzhiyun 			     const char *buf, size_t count)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun 	struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1248*4882a593Smuzhiyun 						   port_attr);
1249*4882a593Smuzhiyun 	struct mlx4_dev *mdev = info->dev;
1250*4882a593Smuzhiyun 	enum mlx4_port_type port_type;
1251*4882a593Smuzhiyun 	static DEFINE_MUTEX(set_port_type_mutex);
1252*4882a593Smuzhiyun 	int err;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	mutex_lock(&set_port_type_mutex);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	if (!strcmp(buf, "ib\n")) {
1257*4882a593Smuzhiyun 		port_type = MLX4_PORT_TYPE_IB;
1258*4882a593Smuzhiyun 	} else if (!strcmp(buf, "eth\n")) {
1259*4882a593Smuzhiyun 		port_type = MLX4_PORT_TYPE_ETH;
1260*4882a593Smuzhiyun 	} else if (!strcmp(buf, "auto\n")) {
1261*4882a593Smuzhiyun 		port_type = MLX4_PORT_TYPE_AUTO;
1262*4882a593Smuzhiyun 	} else {
1263*4882a593Smuzhiyun 		mlx4_err(mdev, "%s is not supported port type\n", buf);
1264*4882a593Smuzhiyun 		err = -EINVAL;
1265*4882a593Smuzhiyun 		goto err_out;
1266*4882a593Smuzhiyun 	}
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	err = __set_port_type(info, port_type);
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun err_out:
1271*4882a593Smuzhiyun 	mutex_unlock(&set_port_type_mutex);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	return err ? err : count;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun enum ibta_mtu {
1277*4882a593Smuzhiyun 	IB_MTU_256  = 1,
1278*4882a593Smuzhiyun 	IB_MTU_512  = 2,
1279*4882a593Smuzhiyun 	IB_MTU_1024 = 3,
1280*4882a593Smuzhiyun 	IB_MTU_2048 = 4,
1281*4882a593Smuzhiyun 	IB_MTU_4096 = 5
1282*4882a593Smuzhiyun };
1283*4882a593Smuzhiyun 
int_to_ibta_mtu(int mtu)1284*4882a593Smuzhiyun static inline int int_to_ibta_mtu(int mtu)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun 	switch (mtu) {
1287*4882a593Smuzhiyun 	case 256:  return IB_MTU_256;
1288*4882a593Smuzhiyun 	case 512:  return IB_MTU_512;
1289*4882a593Smuzhiyun 	case 1024: return IB_MTU_1024;
1290*4882a593Smuzhiyun 	case 2048: return IB_MTU_2048;
1291*4882a593Smuzhiyun 	case 4096: return IB_MTU_4096;
1292*4882a593Smuzhiyun 	default: return -1;
1293*4882a593Smuzhiyun 	}
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun 
ibta_mtu_to_int(enum ibta_mtu mtu)1296*4882a593Smuzhiyun static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun 	switch (mtu) {
1299*4882a593Smuzhiyun 	case IB_MTU_256:  return  256;
1300*4882a593Smuzhiyun 	case IB_MTU_512:  return  512;
1301*4882a593Smuzhiyun 	case IB_MTU_1024: return 1024;
1302*4882a593Smuzhiyun 	case IB_MTU_2048: return 2048;
1303*4882a593Smuzhiyun 	case IB_MTU_4096: return 4096;
1304*4882a593Smuzhiyun 	default: return -1;
1305*4882a593Smuzhiyun 	}
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun 
show_port_ib_mtu(struct device * dev,struct device_attribute * attr,char * buf)1308*4882a593Smuzhiyun static ssize_t show_port_ib_mtu(struct device *dev,
1309*4882a593Smuzhiyun 			     struct device_attribute *attr,
1310*4882a593Smuzhiyun 			     char *buf)
1311*4882a593Smuzhiyun {
1312*4882a593Smuzhiyun 	struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1313*4882a593Smuzhiyun 						   port_mtu_attr);
1314*4882a593Smuzhiyun 	struct mlx4_dev *mdev = info->dev;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
1317*4882a593Smuzhiyun 		mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	sprintf(buf, "%d\n",
1320*4882a593Smuzhiyun 			ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
1321*4882a593Smuzhiyun 	return strlen(buf);
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun 
set_port_ib_mtu(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1324*4882a593Smuzhiyun static ssize_t set_port_ib_mtu(struct device *dev,
1325*4882a593Smuzhiyun 			     struct device_attribute *attr,
1326*4882a593Smuzhiyun 			     const char *buf, size_t count)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun 	struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1329*4882a593Smuzhiyun 						   port_mtu_attr);
1330*4882a593Smuzhiyun 	struct mlx4_dev *mdev = info->dev;
1331*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(mdev);
1332*4882a593Smuzhiyun 	int err, port, mtu, ibta_mtu = -1;
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
1335*4882a593Smuzhiyun 		mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1336*4882a593Smuzhiyun 		return -EINVAL;
1337*4882a593Smuzhiyun 	}
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	err = kstrtoint(buf, 0, &mtu);
1340*4882a593Smuzhiyun 	if (!err)
1341*4882a593Smuzhiyun 		ibta_mtu = int_to_ibta_mtu(mtu);
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	if (err || ibta_mtu < 0) {
1344*4882a593Smuzhiyun 		mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
1345*4882a593Smuzhiyun 		return -EINVAL;
1346*4882a593Smuzhiyun 	}
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	mlx4_stop_sense(mdev);
1351*4882a593Smuzhiyun 	mutex_lock(&priv->port_mutex);
1352*4882a593Smuzhiyun 	mlx4_unregister_device(mdev);
1353*4882a593Smuzhiyun 	for (port = 1; port <= mdev->caps.num_ports; port++) {
1354*4882a593Smuzhiyun 		mlx4_CLOSE_PORT(mdev, port);
1355*4882a593Smuzhiyun 		err = mlx4_SET_PORT(mdev, port, -1);
1356*4882a593Smuzhiyun 		if (err) {
1357*4882a593Smuzhiyun 			mlx4_err(mdev, "Failed to set port %d, aborting\n",
1358*4882a593Smuzhiyun 				 port);
1359*4882a593Smuzhiyun 			goto err_set_port;
1360*4882a593Smuzhiyun 		}
1361*4882a593Smuzhiyun 	}
1362*4882a593Smuzhiyun 	err = mlx4_register_device(mdev);
1363*4882a593Smuzhiyun err_set_port:
1364*4882a593Smuzhiyun 	mutex_unlock(&priv->port_mutex);
1365*4882a593Smuzhiyun 	mlx4_start_sense(mdev);
1366*4882a593Smuzhiyun 	return err ? err : count;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun /* bond for multi-function device */
1370*4882a593Smuzhiyun #define MAX_MF_BOND_ALLOWED_SLAVES 63
mlx4_mf_bond(struct mlx4_dev * dev)1371*4882a593Smuzhiyun static int mlx4_mf_bond(struct mlx4_dev *dev)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun 	int err = 0;
1374*4882a593Smuzhiyun 	int nvfs;
1375*4882a593Smuzhiyun 	struct mlx4_slaves_pport slaves_port1;
1376*4882a593Smuzhiyun 	struct mlx4_slaves_pport slaves_port2;
1377*4882a593Smuzhiyun 	DECLARE_BITMAP(slaves_port_1_2, MLX4_MFUNC_MAX);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	slaves_port1 = mlx4_phys_to_slaves_pport(dev, 1);
1380*4882a593Smuzhiyun 	slaves_port2 = mlx4_phys_to_slaves_pport(dev, 2);
1381*4882a593Smuzhiyun 	bitmap_and(slaves_port_1_2,
1382*4882a593Smuzhiyun 		   slaves_port1.slaves, slaves_port2.slaves,
1383*4882a593Smuzhiyun 		   dev->persist->num_vfs + 1);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	/* only single port vfs are allowed */
1386*4882a593Smuzhiyun 	if (bitmap_weight(slaves_port_1_2, dev->persist->num_vfs + 1) > 1) {
1387*4882a593Smuzhiyun 		mlx4_warn(dev, "HA mode unsupported for dual ported VFs\n");
1388*4882a593Smuzhiyun 		return -EINVAL;
1389*4882a593Smuzhiyun 	}
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	/* number of virtual functions is number of total functions minus one
1392*4882a593Smuzhiyun 	 * physical function for each port.
1393*4882a593Smuzhiyun 	 */
1394*4882a593Smuzhiyun 	nvfs = bitmap_weight(slaves_port1.slaves, dev->persist->num_vfs + 1) +
1395*4882a593Smuzhiyun 		bitmap_weight(slaves_port2.slaves, dev->persist->num_vfs + 1) - 2;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	/* limit on maximum allowed VFs */
1398*4882a593Smuzhiyun 	if (nvfs > MAX_MF_BOND_ALLOWED_SLAVES) {
1399*4882a593Smuzhiyun 		mlx4_warn(dev, "HA mode is not supported for %d VFs (max %d are allowed)\n",
1400*4882a593Smuzhiyun 			  nvfs, MAX_MF_BOND_ALLOWED_SLAVES);
1401*4882a593Smuzhiyun 		return -EINVAL;
1402*4882a593Smuzhiyun 	}
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
1405*4882a593Smuzhiyun 		mlx4_warn(dev, "HA mode unsupported for NON DMFS steering\n");
1406*4882a593Smuzhiyun 		return -EINVAL;
1407*4882a593Smuzhiyun 	}
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	err = mlx4_bond_mac_table(dev);
1410*4882a593Smuzhiyun 	if (err)
1411*4882a593Smuzhiyun 		return err;
1412*4882a593Smuzhiyun 	err = mlx4_bond_vlan_table(dev);
1413*4882a593Smuzhiyun 	if (err)
1414*4882a593Smuzhiyun 		goto err1;
1415*4882a593Smuzhiyun 	err = mlx4_bond_fs_rules(dev);
1416*4882a593Smuzhiyun 	if (err)
1417*4882a593Smuzhiyun 		goto err2;
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	return 0;
1420*4882a593Smuzhiyun err2:
1421*4882a593Smuzhiyun 	(void)mlx4_unbond_vlan_table(dev);
1422*4882a593Smuzhiyun err1:
1423*4882a593Smuzhiyun 	(void)mlx4_unbond_mac_table(dev);
1424*4882a593Smuzhiyun 	return err;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun 
mlx4_mf_unbond(struct mlx4_dev * dev)1427*4882a593Smuzhiyun static int mlx4_mf_unbond(struct mlx4_dev *dev)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun 	int ret, ret1;
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	ret = mlx4_unbond_fs_rules(dev);
1432*4882a593Smuzhiyun 	if (ret)
1433*4882a593Smuzhiyun 		mlx4_warn(dev, "multifunction unbond for flow rules failed (%d)\n", ret);
1434*4882a593Smuzhiyun 	ret1 = mlx4_unbond_mac_table(dev);
1435*4882a593Smuzhiyun 	if (ret1) {
1436*4882a593Smuzhiyun 		mlx4_warn(dev, "multifunction unbond for MAC table failed (%d)\n", ret1);
1437*4882a593Smuzhiyun 		ret = ret1;
1438*4882a593Smuzhiyun 	}
1439*4882a593Smuzhiyun 	ret1 = mlx4_unbond_vlan_table(dev);
1440*4882a593Smuzhiyun 	if (ret1) {
1441*4882a593Smuzhiyun 		mlx4_warn(dev, "multifunction unbond for VLAN table failed (%d)\n", ret1);
1442*4882a593Smuzhiyun 		ret = ret1;
1443*4882a593Smuzhiyun 	}
1444*4882a593Smuzhiyun 	return ret;
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun 
mlx4_bond(struct mlx4_dev * dev)1447*4882a593Smuzhiyun int mlx4_bond(struct mlx4_dev *dev)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun 	int ret = 0;
1450*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	mutex_lock(&priv->bond_mutex);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	if (!mlx4_is_bonded(dev)) {
1455*4882a593Smuzhiyun 		ret = mlx4_do_bond(dev, true);
1456*4882a593Smuzhiyun 		if (ret)
1457*4882a593Smuzhiyun 			mlx4_err(dev, "Failed to bond device: %d\n", ret);
1458*4882a593Smuzhiyun 		if (!ret && mlx4_is_master(dev)) {
1459*4882a593Smuzhiyun 			ret = mlx4_mf_bond(dev);
1460*4882a593Smuzhiyun 			if (ret) {
1461*4882a593Smuzhiyun 				mlx4_err(dev, "bond for multifunction failed\n");
1462*4882a593Smuzhiyun 				mlx4_do_bond(dev, false);
1463*4882a593Smuzhiyun 			}
1464*4882a593Smuzhiyun 		}
1465*4882a593Smuzhiyun 	}
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	mutex_unlock(&priv->bond_mutex);
1468*4882a593Smuzhiyun 	if (!ret)
1469*4882a593Smuzhiyun 		mlx4_dbg(dev, "Device is bonded\n");
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	return ret;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_bond);
1474*4882a593Smuzhiyun 
mlx4_unbond(struct mlx4_dev * dev)1475*4882a593Smuzhiyun int mlx4_unbond(struct mlx4_dev *dev)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun 	int ret = 0;
1478*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	mutex_lock(&priv->bond_mutex);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	if (mlx4_is_bonded(dev)) {
1483*4882a593Smuzhiyun 		int ret2 = 0;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 		ret = mlx4_do_bond(dev, false);
1486*4882a593Smuzhiyun 		if (ret)
1487*4882a593Smuzhiyun 			mlx4_err(dev, "Failed to unbond device: %d\n", ret);
1488*4882a593Smuzhiyun 		if (mlx4_is_master(dev))
1489*4882a593Smuzhiyun 			ret2 = mlx4_mf_unbond(dev);
1490*4882a593Smuzhiyun 		if (ret2) {
1491*4882a593Smuzhiyun 			mlx4_warn(dev, "Failed to unbond device for multifunction (%d)\n", ret2);
1492*4882a593Smuzhiyun 			ret = ret2;
1493*4882a593Smuzhiyun 		}
1494*4882a593Smuzhiyun 	}
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	mutex_unlock(&priv->bond_mutex);
1497*4882a593Smuzhiyun 	if (!ret)
1498*4882a593Smuzhiyun 		mlx4_dbg(dev, "Device is unbonded\n");
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	return ret;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_unbond);
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 
mlx4_port_map_set(struct mlx4_dev * dev,struct mlx4_port_map * v2p)1505*4882a593Smuzhiyun int mlx4_port_map_set(struct mlx4_dev *dev, struct mlx4_port_map *v2p)
1506*4882a593Smuzhiyun {
1507*4882a593Smuzhiyun 	u8 port1 = v2p->port1;
1508*4882a593Smuzhiyun 	u8 port2 = v2p->port2;
1509*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1510*4882a593Smuzhiyun 	int err;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PORT_REMAP))
1513*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	mutex_lock(&priv->bond_mutex);
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	/* zero means keep current mapping for this port */
1518*4882a593Smuzhiyun 	if (port1 == 0)
1519*4882a593Smuzhiyun 		port1 = priv->v2p.port1;
1520*4882a593Smuzhiyun 	if (port2 == 0)
1521*4882a593Smuzhiyun 		port2 = priv->v2p.port2;
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	if ((port1 < 1) || (port1 > MLX4_MAX_PORTS) ||
1524*4882a593Smuzhiyun 	    (port2 < 1) || (port2 > MLX4_MAX_PORTS) ||
1525*4882a593Smuzhiyun 	    (port1 == 2 && port2 == 1)) {
1526*4882a593Smuzhiyun 		/* besides boundary checks cross mapping makes
1527*4882a593Smuzhiyun 		 * no sense and therefore not allowed */
1528*4882a593Smuzhiyun 		err = -EINVAL;
1529*4882a593Smuzhiyun 	} else if ((port1 == priv->v2p.port1) &&
1530*4882a593Smuzhiyun 		 (port2 == priv->v2p.port2)) {
1531*4882a593Smuzhiyun 		err = 0;
1532*4882a593Smuzhiyun 	} else {
1533*4882a593Smuzhiyun 		err = mlx4_virt2phy_port_map(dev, port1, port2);
1534*4882a593Smuzhiyun 		if (!err) {
1535*4882a593Smuzhiyun 			mlx4_dbg(dev, "port map changed: [%d][%d]\n",
1536*4882a593Smuzhiyun 				 port1, port2);
1537*4882a593Smuzhiyun 			priv->v2p.port1 = port1;
1538*4882a593Smuzhiyun 			priv->v2p.port2 = port2;
1539*4882a593Smuzhiyun 		} else {
1540*4882a593Smuzhiyun 			mlx4_err(dev, "Failed to change port mape: %d\n", err);
1541*4882a593Smuzhiyun 		}
1542*4882a593Smuzhiyun 	}
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	mutex_unlock(&priv->bond_mutex);
1545*4882a593Smuzhiyun 	return err;
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_port_map_set);
1548*4882a593Smuzhiyun 
mlx4_load_fw(struct mlx4_dev * dev)1549*4882a593Smuzhiyun static int mlx4_load_fw(struct mlx4_dev *dev)
1550*4882a593Smuzhiyun {
1551*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1552*4882a593Smuzhiyun 	int err;
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
1555*4882a593Smuzhiyun 					 GFP_HIGHUSER | __GFP_NOWARN, 0);
1556*4882a593Smuzhiyun 	if (!priv->fw.fw_icm) {
1557*4882a593Smuzhiyun 		mlx4_err(dev, "Couldn't allocate FW area, aborting\n");
1558*4882a593Smuzhiyun 		return -ENOMEM;
1559*4882a593Smuzhiyun 	}
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
1562*4882a593Smuzhiyun 	if (err) {
1563*4882a593Smuzhiyun 		mlx4_err(dev, "MAP_FA command failed, aborting\n");
1564*4882a593Smuzhiyun 		goto err_free;
1565*4882a593Smuzhiyun 	}
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	err = mlx4_RUN_FW(dev);
1568*4882a593Smuzhiyun 	if (err) {
1569*4882a593Smuzhiyun 		mlx4_err(dev, "RUN_FW command failed, aborting\n");
1570*4882a593Smuzhiyun 		goto err_unmap_fa;
1571*4882a593Smuzhiyun 	}
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	return 0;
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun err_unmap_fa:
1576*4882a593Smuzhiyun 	mlx4_UNMAP_FA(dev);
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun err_free:
1579*4882a593Smuzhiyun 	mlx4_free_icm(dev, priv->fw.fw_icm, 0);
1580*4882a593Smuzhiyun 	return err;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun 
mlx4_init_cmpt_table(struct mlx4_dev * dev,u64 cmpt_base,int cmpt_entry_sz)1583*4882a593Smuzhiyun static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
1584*4882a593Smuzhiyun 				int cmpt_entry_sz)
1585*4882a593Smuzhiyun {
1586*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1587*4882a593Smuzhiyun 	int err;
1588*4882a593Smuzhiyun 	int num_eqs;
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
1591*4882a593Smuzhiyun 				  cmpt_base +
1592*4882a593Smuzhiyun 				  ((u64) (MLX4_CMPT_TYPE_QP *
1593*4882a593Smuzhiyun 					  cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1594*4882a593Smuzhiyun 				  cmpt_entry_sz, dev->caps.num_qps,
1595*4882a593Smuzhiyun 				  dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1596*4882a593Smuzhiyun 				  0, 0);
1597*4882a593Smuzhiyun 	if (err)
1598*4882a593Smuzhiyun 		goto err;
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
1601*4882a593Smuzhiyun 				  cmpt_base +
1602*4882a593Smuzhiyun 				  ((u64) (MLX4_CMPT_TYPE_SRQ *
1603*4882a593Smuzhiyun 					  cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1604*4882a593Smuzhiyun 				  cmpt_entry_sz, dev->caps.num_srqs,
1605*4882a593Smuzhiyun 				  dev->caps.reserved_srqs, 0, 0);
1606*4882a593Smuzhiyun 	if (err)
1607*4882a593Smuzhiyun 		goto err_qp;
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
1610*4882a593Smuzhiyun 				  cmpt_base +
1611*4882a593Smuzhiyun 				  ((u64) (MLX4_CMPT_TYPE_CQ *
1612*4882a593Smuzhiyun 					  cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1613*4882a593Smuzhiyun 				  cmpt_entry_sz, dev->caps.num_cqs,
1614*4882a593Smuzhiyun 				  dev->caps.reserved_cqs, 0, 0);
1615*4882a593Smuzhiyun 	if (err)
1616*4882a593Smuzhiyun 		goto err_srq;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	num_eqs = dev->phys_caps.num_phys_eqs;
1619*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
1620*4882a593Smuzhiyun 				  cmpt_base +
1621*4882a593Smuzhiyun 				  ((u64) (MLX4_CMPT_TYPE_EQ *
1622*4882a593Smuzhiyun 					  cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1623*4882a593Smuzhiyun 				  cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
1624*4882a593Smuzhiyun 	if (err)
1625*4882a593Smuzhiyun 		goto err_cq;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	return 0;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun err_cq:
1630*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun err_srq:
1633*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun err_qp:
1636*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun err:
1639*4882a593Smuzhiyun 	return err;
1640*4882a593Smuzhiyun }
1641*4882a593Smuzhiyun 
mlx4_init_icm(struct mlx4_dev * dev,struct mlx4_dev_cap * dev_cap,struct mlx4_init_hca_param * init_hca,u64 icm_size)1642*4882a593Smuzhiyun static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
1643*4882a593Smuzhiyun 			 struct mlx4_init_hca_param *init_hca, u64 icm_size)
1644*4882a593Smuzhiyun {
1645*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1646*4882a593Smuzhiyun 	u64 aux_pages;
1647*4882a593Smuzhiyun 	int num_eqs;
1648*4882a593Smuzhiyun 	int err;
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
1651*4882a593Smuzhiyun 	if (err) {
1652*4882a593Smuzhiyun 		mlx4_err(dev, "SET_ICM_SIZE command failed, aborting\n");
1653*4882a593Smuzhiyun 		return err;
1654*4882a593Smuzhiyun 	}
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory\n",
1657*4882a593Smuzhiyun 		 (unsigned long long) icm_size >> 10,
1658*4882a593Smuzhiyun 		 (unsigned long long) aux_pages << 2);
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
1661*4882a593Smuzhiyun 					  GFP_HIGHUSER | __GFP_NOWARN, 0);
1662*4882a593Smuzhiyun 	if (!priv->fw.aux_icm) {
1663*4882a593Smuzhiyun 		mlx4_err(dev, "Couldn't allocate aux memory, aborting\n");
1664*4882a593Smuzhiyun 		return -ENOMEM;
1665*4882a593Smuzhiyun 	}
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
1668*4882a593Smuzhiyun 	if (err) {
1669*4882a593Smuzhiyun 		mlx4_err(dev, "MAP_ICM_AUX command failed, aborting\n");
1670*4882a593Smuzhiyun 		goto err_free_aux;
1671*4882a593Smuzhiyun 	}
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
1674*4882a593Smuzhiyun 	if (err) {
1675*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to map cMPT context memory, aborting\n");
1676*4882a593Smuzhiyun 		goto err_unmap_aux;
1677*4882a593Smuzhiyun 	}
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	num_eqs = dev->phys_caps.num_phys_eqs;
1681*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->eq_table.table,
1682*4882a593Smuzhiyun 				  init_hca->eqc_base, dev_cap->eqc_entry_sz,
1683*4882a593Smuzhiyun 				  num_eqs, num_eqs, 0, 0);
1684*4882a593Smuzhiyun 	if (err) {
1685*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to map EQ context memory, aborting\n");
1686*4882a593Smuzhiyun 		goto err_unmap_cmpt;
1687*4882a593Smuzhiyun 	}
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	/*
1690*4882a593Smuzhiyun 	 * Reserved MTT entries must be aligned up to a cacheline
1691*4882a593Smuzhiyun 	 * boundary, since the FW will write to them, while the driver
1692*4882a593Smuzhiyun 	 * writes to all other MTT entries. (The variable
1693*4882a593Smuzhiyun 	 * dev->caps.mtt_entry_sz below is really the MTT segment
1694*4882a593Smuzhiyun 	 * size, not the raw entry size)
1695*4882a593Smuzhiyun 	 */
1696*4882a593Smuzhiyun 	dev->caps.reserved_mtts =
1697*4882a593Smuzhiyun 		ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
1698*4882a593Smuzhiyun 		      dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
1701*4882a593Smuzhiyun 				  init_hca->mtt_base,
1702*4882a593Smuzhiyun 				  dev->caps.mtt_entry_sz,
1703*4882a593Smuzhiyun 				  dev->caps.num_mtts,
1704*4882a593Smuzhiyun 				  dev->caps.reserved_mtts, 1, 0);
1705*4882a593Smuzhiyun 	if (err) {
1706*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to map MTT context memory, aborting\n");
1707*4882a593Smuzhiyun 		goto err_unmap_eq;
1708*4882a593Smuzhiyun 	}
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
1711*4882a593Smuzhiyun 				  init_hca->dmpt_base,
1712*4882a593Smuzhiyun 				  dev_cap->dmpt_entry_sz,
1713*4882a593Smuzhiyun 				  dev->caps.num_mpts,
1714*4882a593Smuzhiyun 				  dev->caps.reserved_mrws, 1, 1);
1715*4882a593Smuzhiyun 	if (err) {
1716*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to map dMPT context memory, aborting\n");
1717*4882a593Smuzhiyun 		goto err_unmap_mtt;
1718*4882a593Smuzhiyun 	}
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
1721*4882a593Smuzhiyun 				  init_hca->qpc_base,
1722*4882a593Smuzhiyun 				  dev_cap->qpc_entry_sz,
1723*4882a593Smuzhiyun 				  dev->caps.num_qps,
1724*4882a593Smuzhiyun 				  dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1725*4882a593Smuzhiyun 				  0, 0);
1726*4882a593Smuzhiyun 	if (err) {
1727*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to map QP context memory, aborting\n");
1728*4882a593Smuzhiyun 		goto err_unmap_dmpt;
1729*4882a593Smuzhiyun 	}
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
1732*4882a593Smuzhiyun 				  init_hca->auxc_base,
1733*4882a593Smuzhiyun 				  dev_cap->aux_entry_sz,
1734*4882a593Smuzhiyun 				  dev->caps.num_qps,
1735*4882a593Smuzhiyun 				  dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1736*4882a593Smuzhiyun 				  0, 0);
1737*4882a593Smuzhiyun 	if (err) {
1738*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to map AUXC context memory, aborting\n");
1739*4882a593Smuzhiyun 		goto err_unmap_qp;
1740*4882a593Smuzhiyun 	}
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
1743*4882a593Smuzhiyun 				  init_hca->altc_base,
1744*4882a593Smuzhiyun 				  dev_cap->altc_entry_sz,
1745*4882a593Smuzhiyun 				  dev->caps.num_qps,
1746*4882a593Smuzhiyun 				  dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1747*4882a593Smuzhiyun 				  0, 0);
1748*4882a593Smuzhiyun 	if (err) {
1749*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to map ALTC context memory, aborting\n");
1750*4882a593Smuzhiyun 		goto err_unmap_auxc;
1751*4882a593Smuzhiyun 	}
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
1754*4882a593Smuzhiyun 				  init_hca->rdmarc_base,
1755*4882a593Smuzhiyun 				  dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
1756*4882a593Smuzhiyun 				  dev->caps.num_qps,
1757*4882a593Smuzhiyun 				  dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1758*4882a593Smuzhiyun 				  0, 0);
1759*4882a593Smuzhiyun 	if (err) {
1760*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
1761*4882a593Smuzhiyun 		goto err_unmap_altc;
1762*4882a593Smuzhiyun 	}
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->cq_table.table,
1765*4882a593Smuzhiyun 				  init_hca->cqc_base,
1766*4882a593Smuzhiyun 				  dev_cap->cqc_entry_sz,
1767*4882a593Smuzhiyun 				  dev->caps.num_cqs,
1768*4882a593Smuzhiyun 				  dev->caps.reserved_cqs, 0, 0);
1769*4882a593Smuzhiyun 	if (err) {
1770*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to map CQ context memory, aborting\n");
1771*4882a593Smuzhiyun 		goto err_unmap_rdmarc;
1772*4882a593Smuzhiyun 	}
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->srq_table.table,
1775*4882a593Smuzhiyun 				  init_hca->srqc_base,
1776*4882a593Smuzhiyun 				  dev_cap->srq_entry_sz,
1777*4882a593Smuzhiyun 				  dev->caps.num_srqs,
1778*4882a593Smuzhiyun 				  dev->caps.reserved_srqs, 0, 0);
1779*4882a593Smuzhiyun 	if (err) {
1780*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to map SRQ context memory, aborting\n");
1781*4882a593Smuzhiyun 		goto err_unmap_cq;
1782*4882a593Smuzhiyun 	}
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	/*
1785*4882a593Smuzhiyun 	 * For flow steering device managed mode it is required to use
1786*4882a593Smuzhiyun 	 * mlx4_init_icm_table. For B0 steering mode it's not strictly
1787*4882a593Smuzhiyun 	 * required, but for simplicity just map the whole multicast
1788*4882a593Smuzhiyun 	 * group table now.  The table isn't very big and it's a lot
1789*4882a593Smuzhiyun 	 * easier than trying to track ref counts.
1790*4882a593Smuzhiyun 	 */
1791*4882a593Smuzhiyun 	err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
1792*4882a593Smuzhiyun 				  init_hca->mc_base,
1793*4882a593Smuzhiyun 				  mlx4_get_mgm_entry_size(dev),
1794*4882a593Smuzhiyun 				  dev->caps.num_mgms + dev->caps.num_amgms,
1795*4882a593Smuzhiyun 				  dev->caps.num_mgms + dev->caps.num_amgms,
1796*4882a593Smuzhiyun 				  0, 0);
1797*4882a593Smuzhiyun 	if (err) {
1798*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to map MCG context memory, aborting\n");
1799*4882a593Smuzhiyun 		goto err_unmap_srq;
1800*4882a593Smuzhiyun 	}
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	return 0;
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun err_unmap_srq:
1805*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun err_unmap_cq:
1808*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun err_unmap_rdmarc:
1811*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun err_unmap_altc:
1814*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun err_unmap_auxc:
1817*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun err_unmap_qp:
1820*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun err_unmap_dmpt:
1823*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun err_unmap_mtt:
1826*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun err_unmap_eq:
1829*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun err_unmap_cmpt:
1832*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1833*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1834*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1835*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun err_unmap_aux:
1838*4882a593Smuzhiyun 	mlx4_UNMAP_ICM_AUX(dev);
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun err_free_aux:
1841*4882a593Smuzhiyun 	mlx4_free_icm(dev, priv->fw.aux_icm, 0);
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	return err;
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun 
mlx4_free_icms(struct mlx4_dev * dev)1846*4882a593Smuzhiyun static void mlx4_free_icms(struct mlx4_dev *dev)
1847*4882a593Smuzhiyun {
1848*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
1851*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1852*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1853*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1854*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1855*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1856*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1857*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1858*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1859*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
1860*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1861*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1862*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1863*4882a593Smuzhiyun 	mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	mlx4_UNMAP_ICM_AUX(dev);
1866*4882a593Smuzhiyun 	mlx4_free_icm(dev, priv->fw.aux_icm, 0);
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun 
mlx4_slave_exit(struct mlx4_dev * dev)1869*4882a593Smuzhiyun static void mlx4_slave_exit(struct mlx4_dev *dev)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 	mutex_lock(&priv->cmd.slave_cmd_mutex);
1874*4882a593Smuzhiyun 	if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP,
1875*4882a593Smuzhiyun 			  MLX4_COMM_TIME))
1876*4882a593Smuzhiyun 		mlx4_warn(dev, "Failed to close slave function\n");
1877*4882a593Smuzhiyun 	mutex_unlock(&priv->cmd.slave_cmd_mutex);
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun 
map_bf_area(struct mlx4_dev * dev)1880*4882a593Smuzhiyun static int map_bf_area(struct mlx4_dev *dev)
1881*4882a593Smuzhiyun {
1882*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1883*4882a593Smuzhiyun 	resource_size_t bf_start;
1884*4882a593Smuzhiyun 	resource_size_t bf_len;
1885*4882a593Smuzhiyun 	int err = 0;
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 	if (!dev->caps.bf_reg_size)
1888*4882a593Smuzhiyun 		return -ENXIO;
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	bf_start = pci_resource_start(dev->persist->pdev, 2) +
1891*4882a593Smuzhiyun 			(dev->caps.num_uars << PAGE_SHIFT);
1892*4882a593Smuzhiyun 	bf_len = pci_resource_len(dev->persist->pdev, 2) -
1893*4882a593Smuzhiyun 			(dev->caps.num_uars << PAGE_SHIFT);
1894*4882a593Smuzhiyun 	priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
1895*4882a593Smuzhiyun 	if (!priv->bf_mapping)
1896*4882a593Smuzhiyun 		err = -ENOMEM;
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	return err;
1899*4882a593Smuzhiyun }
1900*4882a593Smuzhiyun 
unmap_bf_area(struct mlx4_dev * dev)1901*4882a593Smuzhiyun static void unmap_bf_area(struct mlx4_dev *dev)
1902*4882a593Smuzhiyun {
1903*4882a593Smuzhiyun 	if (mlx4_priv(dev)->bf_mapping)
1904*4882a593Smuzhiyun 		io_mapping_free(mlx4_priv(dev)->bf_mapping);
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun 
mlx4_read_clock(struct mlx4_dev * dev)1907*4882a593Smuzhiyun u64 mlx4_read_clock(struct mlx4_dev *dev)
1908*4882a593Smuzhiyun {
1909*4882a593Smuzhiyun 	u32 clockhi, clocklo, clockhi1;
1910*4882a593Smuzhiyun 	u64 cycles;
1911*4882a593Smuzhiyun 	int i;
1912*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
1915*4882a593Smuzhiyun 		clockhi = swab32(readl(priv->clock_mapping));
1916*4882a593Smuzhiyun 		clocklo = swab32(readl(priv->clock_mapping + 4));
1917*4882a593Smuzhiyun 		clockhi1 = swab32(readl(priv->clock_mapping));
1918*4882a593Smuzhiyun 		if (clockhi == clockhi1)
1919*4882a593Smuzhiyun 			break;
1920*4882a593Smuzhiyun 	}
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 	cycles = (u64) clockhi << 32 | (u64) clocklo;
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	return cycles;
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_read_clock);
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 
map_internal_clock(struct mlx4_dev * dev)1929*4882a593Smuzhiyun static int map_internal_clock(struct mlx4_dev *dev)
1930*4882a593Smuzhiyun {
1931*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1932*4882a593Smuzhiyun 
1933*4882a593Smuzhiyun 	priv->clock_mapping =
1934*4882a593Smuzhiyun 		ioremap(pci_resource_start(dev->persist->pdev,
1935*4882a593Smuzhiyun 					   priv->fw.clock_bar) +
1936*4882a593Smuzhiyun 			priv->fw.clock_offset, MLX4_CLOCK_SIZE);
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	if (!priv->clock_mapping)
1939*4882a593Smuzhiyun 		return -ENOMEM;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	return 0;
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun 
mlx4_get_internal_clock_params(struct mlx4_dev * dev,struct mlx4_clock_params * params)1944*4882a593Smuzhiyun int mlx4_get_internal_clock_params(struct mlx4_dev *dev,
1945*4882a593Smuzhiyun 				   struct mlx4_clock_params *params)
1946*4882a593Smuzhiyun {
1947*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	if (mlx4_is_slave(dev))
1950*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	if (!dev->caps.map_clock_to_user) {
1953*4882a593Smuzhiyun 		mlx4_dbg(dev, "Map clock to user is not supported.\n");
1954*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1955*4882a593Smuzhiyun 	}
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	if (!params)
1958*4882a593Smuzhiyun 		return -EINVAL;
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	params->bar = priv->fw.clock_bar;
1961*4882a593Smuzhiyun 	params->offset = priv->fw.clock_offset;
1962*4882a593Smuzhiyun 	params->size = MLX4_CLOCK_SIZE;
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	return 0;
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_get_internal_clock_params);
1967*4882a593Smuzhiyun 
unmap_internal_clock(struct mlx4_dev * dev)1968*4882a593Smuzhiyun static void unmap_internal_clock(struct mlx4_dev *dev)
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	if (priv->clock_mapping)
1973*4882a593Smuzhiyun 		iounmap(priv->clock_mapping);
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun 
mlx4_close_hca(struct mlx4_dev * dev)1976*4882a593Smuzhiyun static void mlx4_close_hca(struct mlx4_dev *dev)
1977*4882a593Smuzhiyun {
1978*4882a593Smuzhiyun 	unmap_internal_clock(dev);
1979*4882a593Smuzhiyun 	unmap_bf_area(dev);
1980*4882a593Smuzhiyun 	if (mlx4_is_slave(dev))
1981*4882a593Smuzhiyun 		mlx4_slave_exit(dev);
1982*4882a593Smuzhiyun 	else {
1983*4882a593Smuzhiyun 		mlx4_CLOSE_HCA(dev, 0);
1984*4882a593Smuzhiyun 		mlx4_free_icms(dev);
1985*4882a593Smuzhiyun 	}
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun 
mlx4_close_fw(struct mlx4_dev * dev)1988*4882a593Smuzhiyun static void mlx4_close_fw(struct mlx4_dev *dev)
1989*4882a593Smuzhiyun {
1990*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev)) {
1991*4882a593Smuzhiyun 		mlx4_UNMAP_FA(dev);
1992*4882a593Smuzhiyun 		mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
1993*4882a593Smuzhiyun 	}
1994*4882a593Smuzhiyun }
1995*4882a593Smuzhiyun 
mlx4_comm_check_offline(struct mlx4_dev * dev)1996*4882a593Smuzhiyun static int mlx4_comm_check_offline(struct mlx4_dev *dev)
1997*4882a593Smuzhiyun {
1998*4882a593Smuzhiyun #define COMM_CHAN_OFFLINE_OFFSET 0x09
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun 	u32 comm_flags;
2001*4882a593Smuzhiyun 	u32 offline_bit;
2002*4882a593Smuzhiyun 	unsigned long end;
2003*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	end = msecs_to_jiffies(MLX4_COMM_OFFLINE_TIME_OUT) + jiffies;
2006*4882a593Smuzhiyun 	while (time_before(jiffies, end)) {
2007*4882a593Smuzhiyun 		comm_flags = swab32(readl((__iomem char *)priv->mfunc.comm +
2008*4882a593Smuzhiyun 					  MLX4_COMM_CHAN_FLAGS));
2009*4882a593Smuzhiyun 		offline_bit = (comm_flags &
2010*4882a593Smuzhiyun 			       (u32)(1 << COMM_CHAN_OFFLINE_OFFSET));
2011*4882a593Smuzhiyun 		if (!offline_bit)
2012*4882a593Smuzhiyun 			return 0;
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 		/* If device removal has been requested,
2015*4882a593Smuzhiyun 		 * do not continue retrying.
2016*4882a593Smuzhiyun 		 */
2017*4882a593Smuzhiyun 		if (dev->persist->interface_state &
2018*4882a593Smuzhiyun 		    MLX4_INTERFACE_STATE_NOWAIT)
2019*4882a593Smuzhiyun 			break;
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 		/* There are cases as part of AER/Reset flow that PF needs
2022*4882a593Smuzhiyun 		 * around 100 msec to load. We therefore sleep for 100 msec
2023*4882a593Smuzhiyun 		 * to allow other tasks to make use of that CPU during this
2024*4882a593Smuzhiyun 		 * time interval.
2025*4882a593Smuzhiyun 		 */
2026*4882a593Smuzhiyun 		msleep(100);
2027*4882a593Smuzhiyun 	}
2028*4882a593Smuzhiyun 	mlx4_err(dev, "Communication channel is offline.\n");
2029*4882a593Smuzhiyun 	return -EIO;
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun 
mlx4_reset_vf_support(struct mlx4_dev * dev)2032*4882a593Smuzhiyun static void mlx4_reset_vf_support(struct mlx4_dev *dev)
2033*4882a593Smuzhiyun {
2034*4882a593Smuzhiyun #define COMM_CHAN_RST_OFFSET 0x1e
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2037*4882a593Smuzhiyun 	u32 comm_rst;
2038*4882a593Smuzhiyun 	u32 comm_caps;
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 	comm_caps = swab32(readl((__iomem char *)priv->mfunc.comm +
2041*4882a593Smuzhiyun 				 MLX4_COMM_CHAN_CAPS));
2042*4882a593Smuzhiyun 	comm_rst = (comm_caps & (u32)(1 << COMM_CHAN_RST_OFFSET));
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 	if (comm_rst)
2045*4882a593Smuzhiyun 		dev->caps.vf_caps |= MLX4_VF_CAP_FLAG_RESET;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun 
mlx4_init_slave(struct mlx4_dev * dev)2048*4882a593Smuzhiyun static int mlx4_init_slave(struct mlx4_dev *dev)
2049*4882a593Smuzhiyun {
2050*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2051*4882a593Smuzhiyun 	u64 dma = (u64) priv->mfunc.vhcr_dma;
2052*4882a593Smuzhiyun 	int ret_from_reset = 0;
2053*4882a593Smuzhiyun 	u32 slave_read;
2054*4882a593Smuzhiyun 	u32 cmd_channel_ver;
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	if (atomic_read(&pf_loading)) {
2057*4882a593Smuzhiyun 		mlx4_warn(dev, "PF is not ready - Deferring probe\n");
2058*4882a593Smuzhiyun 		return -EPROBE_DEFER;
2059*4882a593Smuzhiyun 	}
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	mutex_lock(&priv->cmd.slave_cmd_mutex);
2062*4882a593Smuzhiyun 	priv->cmd.max_cmds = 1;
2063*4882a593Smuzhiyun 	if (mlx4_comm_check_offline(dev)) {
2064*4882a593Smuzhiyun 		mlx4_err(dev, "PF is not responsive, skipping initialization\n");
2065*4882a593Smuzhiyun 		goto err_offline;
2066*4882a593Smuzhiyun 	}
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	mlx4_reset_vf_support(dev);
2069*4882a593Smuzhiyun 	mlx4_warn(dev, "Sending reset\n");
2070*4882a593Smuzhiyun 	ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
2071*4882a593Smuzhiyun 				       MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME);
2072*4882a593Smuzhiyun 	/* if we are in the middle of flr the slave will try
2073*4882a593Smuzhiyun 	 * NUM_OF_RESET_RETRIES times before leaving.*/
2074*4882a593Smuzhiyun 	if (ret_from_reset) {
2075*4882a593Smuzhiyun 		if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
2076*4882a593Smuzhiyun 			mlx4_warn(dev, "slave is currently in the middle of FLR - Deferring probe\n");
2077*4882a593Smuzhiyun 			mutex_unlock(&priv->cmd.slave_cmd_mutex);
2078*4882a593Smuzhiyun 			return -EPROBE_DEFER;
2079*4882a593Smuzhiyun 		} else
2080*4882a593Smuzhiyun 			goto err;
2081*4882a593Smuzhiyun 	}
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	/* check the driver version - the slave I/F revision
2084*4882a593Smuzhiyun 	 * must match the master's */
2085*4882a593Smuzhiyun 	slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
2086*4882a593Smuzhiyun 	cmd_channel_ver = mlx4_comm_get_version();
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun 	if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
2089*4882a593Smuzhiyun 		MLX4_COMM_GET_IF_REV(slave_read)) {
2090*4882a593Smuzhiyun 		mlx4_err(dev, "slave driver version is not supported by the master\n");
2091*4882a593Smuzhiyun 		goto err;
2092*4882a593Smuzhiyun 	}
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 	mlx4_warn(dev, "Sending vhcr0\n");
2095*4882a593Smuzhiyun 	if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
2096*4882a593Smuzhiyun 			     MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
2097*4882a593Smuzhiyun 		goto err;
2098*4882a593Smuzhiyun 	if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
2099*4882a593Smuzhiyun 			     MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
2100*4882a593Smuzhiyun 		goto err;
2101*4882a593Smuzhiyun 	if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
2102*4882a593Smuzhiyun 			     MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
2103*4882a593Smuzhiyun 		goto err;
2104*4882a593Smuzhiyun 	if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma,
2105*4882a593Smuzhiyun 			  MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
2106*4882a593Smuzhiyun 		goto err;
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 	mutex_unlock(&priv->cmd.slave_cmd_mutex);
2109*4882a593Smuzhiyun 	return 0;
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun err:
2112*4882a593Smuzhiyun 	mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP, 0);
2113*4882a593Smuzhiyun err_offline:
2114*4882a593Smuzhiyun 	mutex_unlock(&priv->cmd.slave_cmd_mutex);
2115*4882a593Smuzhiyun 	return -EIO;
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun 
mlx4_parav_master_pf_caps(struct mlx4_dev * dev)2118*4882a593Smuzhiyun static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
2119*4882a593Smuzhiyun {
2120*4882a593Smuzhiyun 	int i;
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun 	for (i = 1; i <= dev->caps.num_ports; i++) {
2123*4882a593Smuzhiyun 		if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH)
2124*4882a593Smuzhiyun 			dev->caps.gid_table_len[i] =
2125*4882a593Smuzhiyun 				mlx4_get_slave_num_gids(dev, 0, i);
2126*4882a593Smuzhiyun 		else
2127*4882a593Smuzhiyun 			dev->caps.gid_table_len[i] = 1;
2128*4882a593Smuzhiyun 		dev->caps.pkey_table_len[i] =
2129*4882a593Smuzhiyun 			dev->phys_caps.pkey_phys_table_len[i] - 1;
2130*4882a593Smuzhiyun 	}
2131*4882a593Smuzhiyun }
2132*4882a593Smuzhiyun 
choose_log_fs_mgm_entry_size(int qp_per_entry)2133*4882a593Smuzhiyun static int choose_log_fs_mgm_entry_size(int qp_per_entry)
2134*4882a593Smuzhiyun {
2135*4882a593Smuzhiyun 	int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
2138*4882a593Smuzhiyun 	      i++) {
2139*4882a593Smuzhiyun 		if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
2140*4882a593Smuzhiyun 			break;
2141*4882a593Smuzhiyun 	}
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun 
dmfs_high_rate_steering_mode_str(int dmfs_high_steer_mode)2146*4882a593Smuzhiyun static const char *dmfs_high_rate_steering_mode_str(int dmfs_high_steer_mode)
2147*4882a593Smuzhiyun {
2148*4882a593Smuzhiyun 	switch (dmfs_high_steer_mode) {
2149*4882a593Smuzhiyun 	case MLX4_STEERING_DMFS_A0_DEFAULT:
2150*4882a593Smuzhiyun 		return "default performance";
2151*4882a593Smuzhiyun 
2152*4882a593Smuzhiyun 	case MLX4_STEERING_DMFS_A0_DYNAMIC:
2153*4882a593Smuzhiyun 		return "dynamic hybrid mode";
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	case MLX4_STEERING_DMFS_A0_STATIC:
2156*4882a593Smuzhiyun 		return "performance optimized for limited rule configuration (static)";
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	case MLX4_STEERING_DMFS_A0_DISABLE:
2159*4882a593Smuzhiyun 		return "disabled performance optimized steering";
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 	case MLX4_STEERING_DMFS_A0_NOT_SUPPORTED:
2162*4882a593Smuzhiyun 		return "performance optimized steering not supported";
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun 	default:
2165*4882a593Smuzhiyun 		return "Unrecognized mode";
2166*4882a593Smuzhiyun 	}
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun 
2169*4882a593Smuzhiyun #define MLX4_DMFS_A0_STEERING			(1UL << 2)
2170*4882a593Smuzhiyun 
choose_steering_mode(struct mlx4_dev * dev,struct mlx4_dev_cap * dev_cap)2171*4882a593Smuzhiyun static void choose_steering_mode(struct mlx4_dev *dev,
2172*4882a593Smuzhiyun 				 struct mlx4_dev_cap *dev_cap)
2173*4882a593Smuzhiyun {
2174*4882a593Smuzhiyun 	if (mlx4_log_num_mgm_entry_size <= 0) {
2175*4882a593Smuzhiyun 		if ((-mlx4_log_num_mgm_entry_size) & MLX4_DMFS_A0_STEERING) {
2176*4882a593Smuzhiyun 			if (dev->caps.dmfs_high_steer_mode ==
2177*4882a593Smuzhiyun 			    MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
2178*4882a593Smuzhiyun 				mlx4_err(dev, "DMFS high rate mode not supported\n");
2179*4882a593Smuzhiyun 			else
2180*4882a593Smuzhiyun 				dev->caps.dmfs_high_steer_mode =
2181*4882a593Smuzhiyun 					MLX4_STEERING_DMFS_A0_STATIC;
2182*4882a593Smuzhiyun 		}
2183*4882a593Smuzhiyun 	}
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	if (mlx4_log_num_mgm_entry_size <= 0 &&
2186*4882a593Smuzhiyun 	    dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
2187*4882a593Smuzhiyun 	    (!mlx4_is_mfunc(dev) ||
2188*4882a593Smuzhiyun 	     (dev_cap->fs_max_num_qp_per_entry >=
2189*4882a593Smuzhiyun 	     (dev->persist->num_vfs + 1))) &&
2190*4882a593Smuzhiyun 	    choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
2191*4882a593Smuzhiyun 		MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
2192*4882a593Smuzhiyun 		dev->oper_log_mgm_entry_size =
2193*4882a593Smuzhiyun 			choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
2194*4882a593Smuzhiyun 		dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
2195*4882a593Smuzhiyun 		dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
2196*4882a593Smuzhiyun 		dev->caps.fs_log_max_ucast_qp_range_size =
2197*4882a593Smuzhiyun 			dev_cap->fs_log_max_ucast_qp_range_size;
2198*4882a593Smuzhiyun 	} else {
2199*4882a593Smuzhiyun 		if (dev->caps.dmfs_high_steer_mode !=
2200*4882a593Smuzhiyun 		    MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
2201*4882a593Smuzhiyun 			dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DISABLE;
2202*4882a593Smuzhiyun 		if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
2203*4882a593Smuzhiyun 		    dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
2204*4882a593Smuzhiyun 			dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
2205*4882a593Smuzhiyun 		else {
2206*4882a593Smuzhiyun 			dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 			if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
2209*4882a593Smuzhiyun 			    dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
2210*4882a593Smuzhiyun 				mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags set to use B0 steering - falling back to A0 steering mode\n");
2211*4882a593Smuzhiyun 		}
2212*4882a593Smuzhiyun 		dev->oper_log_mgm_entry_size =
2213*4882a593Smuzhiyun 			mlx4_log_num_mgm_entry_size > 0 ?
2214*4882a593Smuzhiyun 			mlx4_log_num_mgm_entry_size :
2215*4882a593Smuzhiyun 			MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
2216*4882a593Smuzhiyun 		dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
2217*4882a593Smuzhiyun 	}
2218*4882a593Smuzhiyun 	mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, modparam log_num_mgm_entry_size = %d\n",
2219*4882a593Smuzhiyun 		 mlx4_steering_mode_str(dev->caps.steering_mode),
2220*4882a593Smuzhiyun 		 dev->oper_log_mgm_entry_size,
2221*4882a593Smuzhiyun 		 mlx4_log_num_mgm_entry_size);
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun 
choose_tunnel_offload_mode(struct mlx4_dev * dev,struct mlx4_dev_cap * dev_cap)2224*4882a593Smuzhiyun static void choose_tunnel_offload_mode(struct mlx4_dev *dev,
2225*4882a593Smuzhiyun 				       struct mlx4_dev_cap *dev_cap)
2226*4882a593Smuzhiyun {
2227*4882a593Smuzhiyun 	if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED &&
2228*4882a593Smuzhiyun 	    dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS)
2229*4882a593Smuzhiyun 		dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN;
2230*4882a593Smuzhiyun 	else
2231*4882a593Smuzhiyun 		dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE;
2232*4882a593Smuzhiyun 
2233*4882a593Smuzhiyun 	mlx4_dbg(dev, "Tunneling offload mode is: %s\n",  (dev->caps.tunnel_offload_mode
2234*4882a593Smuzhiyun 		 == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none");
2235*4882a593Smuzhiyun }
2236*4882a593Smuzhiyun 
mlx4_validate_optimized_steering(struct mlx4_dev * dev)2237*4882a593Smuzhiyun static int mlx4_validate_optimized_steering(struct mlx4_dev *dev)
2238*4882a593Smuzhiyun {
2239*4882a593Smuzhiyun 	int i;
2240*4882a593Smuzhiyun 	struct mlx4_port_cap port_cap;
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
2243*4882a593Smuzhiyun 		return -EINVAL;
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 	for (i = 1; i <= dev->caps.num_ports; i++) {
2246*4882a593Smuzhiyun 		if (mlx4_dev_port(dev, i, &port_cap)) {
2247*4882a593Smuzhiyun 			mlx4_err(dev,
2248*4882a593Smuzhiyun 				 "QUERY_DEV_CAP command failed, can't verify DMFS high rate steering.\n");
2249*4882a593Smuzhiyun 		} else if ((dev->caps.dmfs_high_steer_mode !=
2250*4882a593Smuzhiyun 			    MLX4_STEERING_DMFS_A0_DEFAULT) &&
2251*4882a593Smuzhiyun 			   (port_cap.dmfs_optimized_state ==
2252*4882a593Smuzhiyun 			    !!(dev->caps.dmfs_high_steer_mode ==
2253*4882a593Smuzhiyun 			    MLX4_STEERING_DMFS_A0_DISABLE))) {
2254*4882a593Smuzhiyun 			mlx4_err(dev,
2255*4882a593Smuzhiyun 				 "DMFS high rate steer mode differ, driver requested %s but %s in FW.\n",
2256*4882a593Smuzhiyun 				 dmfs_high_rate_steering_mode_str(
2257*4882a593Smuzhiyun 					dev->caps.dmfs_high_steer_mode),
2258*4882a593Smuzhiyun 				 (port_cap.dmfs_optimized_state ?
2259*4882a593Smuzhiyun 					"enabled" : "disabled"));
2260*4882a593Smuzhiyun 		}
2261*4882a593Smuzhiyun 	}
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	return 0;
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun 
mlx4_init_fw(struct mlx4_dev * dev)2266*4882a593Smuzhiyun static int mlx4_init_fw(struct mlx4_dev *dev)
2267*4882a593Smuzhiyun {
2268*4882a593Smuzhiyun 	struct mlx4_mod_stat_cfg   mlx4_cfg;
2269*4882a593Smuzhiyun 	int err = 0;
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev)) {
2272*4882a593Smuzhiyun 		err = mlx4_QUERY_FW(dev);
2273*4882a593Smuzhiyun 		if (err) {
2274*4882a593Smuzhiyun 			if (err == -EACCES)
2275*4882a593Smuzhiyun 				mlx4_info(dev, "non-primary physical function, skipping\n");
2276*4882a593Smuzhiyun 			else
2277*4882a593Smuzhiyun 				mlx4_err(dev, "QUERY_FW command failed, aborting\n");
2278*4882a593Smuzhiyun 			return err;
2279*4882a593Smuzhiyun 		}
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 		err = mlx4_load_fw(dev);
2282*4882a593Smuzhiyun 		if (err) {
2283*4882a593Smuzhiyun 			mlx4_err(dev, "Failed to start FW, aborting\n");
2284*4882a593Smuzhiyun 			return err;
2285*4882a593Smuzhiyun 		}
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun 		mlx4_cfg.log_pg_sz_m = 1;
2288*4882a593Smuzhiyun 		mlx4_cfg.log_pg_sz = 0;
2289*4882a593Smuzhiyun 		err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
2290*4882a593Smuzhiyun 		if (err)
2291*4882a593Smuzhiyun 			mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
2292*4882a593Smuzhiyun 	}
2293*4882a593Smuzhiyun 
2294*4882a593Smuzhiyun 	return err;
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun 
mlx4_init_hca(struct mlx4_dev * dev)2297*4882a593Smuzhiyun static int mlx4_init_hca(struct mlx4_dev *dev)
2298*4882a593Smuzhiyun {
2299*4882a593Smuzhiyun 	struct mlx4_priv	  *priv = mlx4_priv(dev);
2300*4882a593Smuzhiyun 	struct mlx4_init_hca_param *init_hca = NULL;
2301*4882a593Smuzhiyun 	struct mlx4_dev_cap	  *dev_cap = NULL;
2302*4882a593Smuzhiyun 	struct mlx4_adapter	   adapter;
2303*4882a593Smuzhiyun 	struct mlx4_profile	   profile;
2304*4882a593Smuzhiyun 	u64 icm_size;
2305*4882a593Smuzhiyun 	struct mlx4_config_dev_params params;
2306*4882a593Smuzhiyun 	int err;
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev)) {
2309*4882a593Smuzhiyun 		dev_cap = kzalloc(sizeof(*dev_cap), GFP_KERNEL);
2310*4882a593Smuzhiyun 		init_hca = kzalloc(sizeof(*init_hca), GFP_KERNEL);
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun 		if (!dev_cap || !init_hca) {
2313*4882a593Smuzhiyun 			err = -ENOMEM;
2314*4882a593Smuzhiyun 			goto out_free;
2315*4882a593Smuzhiyun 		}
2316*4882a593Smuzhiyun 
2317*4882a593Smuzhiyun 		err = mlx4_dev_cap(dev, dev_cap);
2318*4882a593Smuzhiyun 		if (err) {
2319*4882a593Smuzhiyun 			mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
2320*4882a593Smuzhiyun 			goto out_free;
2321*4882a593Smuzhiyun 		}
2322*4882a593Smuzhiyun 
2323*4882a593Smuzhiyun 		choose_steering_mode(dev, dev_cap);
2324*4882a593Smuzhiyun 		choose_tunnel_offload_mode(dev, dev_cap);
2325*4882a593Smuzhiyun 
2326*4882a593Smuzhiyun 		if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_STATIC &&
2327*4882a593Smuzhiyun 		    mlx4_is_master(dev))
2328*4882a593Smuzhiyun 			dev->caps.function_caps |= MLX4_FUNC_CAP_DMFS_A0_STATIC;
2329*4882a593Smuzhiyun 
2330*4882a593Smuzhiyun 		err = mlx4_get_phys_port_id(dev);
2331*4882a593Smuzhiyun 		if (err)
2332*4882a593Smuzhiyun 			mlx4_err(dev, "Fail to get physical port id\n");
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun 		if (mlx4_is_master(dev))
2335*4882a593Smuzhiyun 			mlx4_parav_master_pf_caps(dev);
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 		if (mlx4_low_memory_profile()) {
2338*4882a593Smuzhiyun 			mlx4_info(dev, "Running from within kdump kernel. Using low memory profile\n");
2339*4882a593Smuzhiyun 			profile = low_mem_profile;
2340*4882a593Smuzhiyun 		} else {
2341*4882a593Smuzhiyun 			profile = default_profile;
2342*4882a593Smuzhiyun 		}
2343*4882a593Smuzhiyun 		if (dev->caps.steering_mode ==
2344*4882a593Smuzhiyun 		    MLX4_STEERING_MODE_DEVICE_MANAGED)
2345*4882a593Smuzhiyun 			profile.num_mcg = MLX4_FS_NUM_MCG;
2346*4882a593Smuzhiyun 
2347*4882a593Smuzhiyun 		icm_size = mlx4_make_profile(dev, &profile, dev_cap,
2348*4882a593Smuzhiyun 					     init_hca);
2349*4882a593Smuzhiyun 		if ((long long) icm_size < 0) {
2350*4882a593Smuzhiyun 			err = icm_size;
2351*4882a593Smuzhiyun 			goto out_free;
2352*4882a593Smuzhiyun 		}
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 		if (enable_4k_uar || !dev->persist->num_vfs) {
2355*4882a593Smuzhiyun 			init_hca->log_uar_sz = ilog2(dev->caps.num_uars) +
2356*4882a593Smuzhiyun 						    PAGE_SHIFT - DEFAULT_UAR_PAGE_SHIFT;
2357*4882a593Smuzhiyun 			init_hca->uar_page_sz = DEFAULT_UAR_PAGE_SHIFT - 12;
2358*4882a593Smuzhiyun 		} else {
2359*4882a593Smuzhiyun 			init_hca->log_uar_sz = ilog2(dev->caps.num_uars);
2360*4882a593Smuzhiyun 			init_hca->uar_page_sz = PAGE_SHIFT - 12;
2361*4882a593Smuzhiyun 		}
2362*4882a593Smuzhiyun 
2363*4882a593Smuzhiyun 		init_hca->mw_enabled = 0;
2364*4882a593Smuzhiyun 		if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
2365*4882a593Smuzhiyun 		    dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
2366*4882a593Smuzhiyun 			init_hca->mw_enabled = INIT_HCA_TPT_MW_ENABLE;
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 		err = mlx4_init_icm(dev, dev_cap, init_hca, icm_size);
2369*4882a593Smuzhiyun 		if (err)
2370*4882a593Smuzhiyun 			goto out_free;
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 		err = mlx4_INIT_HCA(dev, init_hca);
2373*4882a593Smuzhiyun 		if (err) {
2374*4882a593Smuzhiyun 			mlx4_err(dev, "INIT_HCA command failed, aborting\n");
2375*4882a593Smuzhiyun 			goto err_free_icm;
2376*4882a593Smuzhiyun 		}
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 		if (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
2379*4882a593Smuzhiyun 			err = mlx4_query_func(dev, dev_cap);
2380*4882a593Smuzhiyun 			if (err < 0) {
2381*4882a593Smuzhiyun 				mlx4_err(dev, "QUERY_FUNC command failed, aborting.\n");
2382*4882a593Smuzhiyun 				goto err_close;
2383*4882a593Smuzhiyun 			} else if (err & MLX4_QUERY_FUNC_NUM_SYS_EQS) {
2384*4882a593Smuzhiyun 				dev->caps.num_eqs = dev_cap->max_eqs;
2385*4882a593Smuzhiyun 				dev->caps.reserved_eqs = dev_cap->reserved_eqs;
2386*4882a593Smuzhiyun 				dev->caps.reserved_uars = dev_cap->reserved_uars;
2387*4882a593Smuzhiyun 			}
2388*4882a593Smuzhiyun 		}
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun 		/*
2391*4882a593Smuzhiyun 		 * If TS is supported by FW
2392*4882a593Smuzhiyun 		 * read HCA frequency by QUERY_HCA command
2393*4882a593Smuzhiyun 		 */
2394*4882a593Smuzhiyun 		if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
2395*4882a593Smuzhiyun 			err = mlx4_QUERY_HCA(dev, init_hca);
2396*4882a593Smuzhiyun 			if (err) {
2397*4882a593Smuzhiyun 				mlx4_err(dev, "QUERY_HCA command failed, disable timestamp\n");
2398*4882a593Smuzhiyun 				dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
2399*4882a593Smuzhiyun 			} else {
2400*4882a593Smuzhiyun 				dev->caps.hca_core_clock =
2401*4882a593Smuzhiyun 					init_hca->hca_core_clock;
2402*4882a593Smuzhiyun 			}
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 			/* In case we got HCA frequency 0 - disable timestamping
2405*4882a593Smuzhiyun 			 * to avoid dividing by zero
2406*4882a593Smuzhiyun 			 */
2407*4882a593Smuzhiyun 			if (!dev->caps.hca_core_clock) {
2408*4882a593Smuzhiyun 				dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
2409*4882a593Smuzhiyun 				mlx4_err(dev,
2410*4882a593Smuzhiyun 					 "HCA frequency is 0 - timestamping is not supported\n");
2411*4882a593Smuzhiyun 			} else if (map_internal_clock(dev)) {
2412*4882a593Smuzhiyun 				/*
2413*4882a593Smuzhiyun 				 * Map internal clock,
2414*4882a593Smuzhiyun 				 * in case of failure disable timestamping
2415*4882a593Smuzhiyun 				 */
2416*4882a593Smuzhiyun 				dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
2417*4882a593Smuzhiyun 				mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported\n");
2418*4882a593Smuzhiyun 			}
2419*4882a593Smuzhiyun 		}
2420*4882a593Smuzhiyun 
2421*4882a593Smuzhiyun 		if (dev->caps.dmfs_high_steer_mode !=
2422*4882a593Smuzhiyun 		    MLX4_STEERING_DMFS_A0_NOT_SUPPORTED) {
2423*4882a593Smuzhiyun 			if (mlx4_validate_optimized_steering(dev))
2424*4882a593Smuzhiyun 				mlx4_warn(dev, "Optimized steering validation failed\n");
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun 			if (dev->caps.dmfs_high_steer_mode ==
2427*4882a593Smuzhiyun 			    MLX4_STEERING_DMFS_A0_DISABLE) {
2428*4882a593Smuzhiyun 				dev->caps.dmfs_high_rate_qpn_base =
2429*4882a593Smuzhiyun 					dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
2430*4882a593Smuzhiyun 				dev->caps.dmfs_high_rate_qpn_range =
2431*4882a593Smuzhiyun 					MLX4_A0_STEERING_TABLE_SIZE;
2432*4882a593Smuzhiyun 			}
2433*4882a593Smuzhiyun 
2434*4882a593Smuzhiyun 			mlx4_info(dev, "DMFS high rate steer mode is: %s\n",
2435*4882a593Smuzhiyun 				  dmfs_high_rate_steering_mode_str(
2436*4882a593Smuzhiyun 					dev->caps.dmfs_high_steer_mode));
2437*4882a593Smuzhiyun 		}
2438*4882a593Smuzhiyun 	} else {
2439*4882a593Smuzhiyun 		err = mlx4_init_slave(dev);
2440*4882a593Smuzhiyun 		if (err) {
2441*4882a593Smuzhiyun 			if (err != -EPROBE_DEFER)
2442*4882a593Smuzhiyun 				mlx4_err(dev, "Failed to initialize slave\n");
2443*4882a593Smuzhiyun 			return err;
2444*4882a593Smuzhiyun 		}
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun 		err = mlx4_slave_cap(dev);
2447*4882a593Smuzhiyun 		if (err) {
2448*4882a593Smuzhiyun 			mlx4_err(dev, "Failed to obtain slave caps\n");
2449*4882a593Smuzhiyun 			goto err_close;
2450*4882a593Smuzhiyun 		}
2451*4882a593Smuzhiyun 	}
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun 	if (map_bf_area(dev))
2454*4882a593Smuzhiyun 		mlx4_dbg(dev, "Failed to map blue flame area\n");
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	/*Only the master set the ports, all the rest got it from it.*/
2457*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev))
2458*4882a593Smuzhiyun 		mlx4_set_port_mask(dev);
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	err = mlx4_QUERY_ADAPTER(dev, &adapter);
2461*4882a593Smuzhiyun 	if (err) {
2462*4882a593Smuzhiyun 		mlx4_err(dev, "QUERY_ADAPTER command failed, aborting\n");
2463*4882a593Smuzhiyun 		goto unmap_bf;
2464*4882a593Smuzhiyun 	}
2465*4882a593Smuzhiyun 
2466*4882a593Smuzhiyun 	/* Query CONFIG_DEV parameters */
2467*4882a593Smuzhiyun 	err = mlx4_config_dev_retrieval(dev, &params);
2468*4882a593Smuzhiyun 	if (err && err != -EOPNOTSUPP) {
2469*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to query CONFIG_DEV parameters\n");
2470*4882a593Smuzhiyun 	} else if (!err) {
2471*4882a593Smuzhiyun 		dev->caps.rx_checksum_flags_port[1] = params.rx_csum_flags_port_1;
2472*4882a593Smuzhiyun 		dev->caps.rx_checksum_flags_port[2] = params.rx_csum_flags_port_2;
2473*4882a593Smuzhiyun 	}
2474*4882a593Smuzhiyun 	priv->eq_table.inta_pin = adapter.inta_pin;
2475*4882a593Smuzhiyun 	memcpy(dev->board_id, adapter.board_id, sizeof(dev->board_id));
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun 	err = 0;
2478*4882a593Smuzhiyun 	goto out_free;
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun unmap_bf:
2481*4882a593Smuzhiyun 	unmap_internal_clock(dev);
2482*4882a593Smuzhiyun 	unmap_bf_area(dev);
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun 	if (mlx4_is_slave(dev))
2485*4882a593Smuzhiyun 		mlx4_slave_destroy_special_qp_cap(dev);
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun err_close:
2488*4882a593Smuzhiyun 	if (mlx4_is_slave(dev))
2489*4882a593Smuzhiyun 		mlx4_slave_exit(dev);
2490*4882a593Smuzhiyun 	else
2491*4882a593Smuzhiyun 		mlx4_CLOSE_HCA(dev, 0);
2492*4882a593Smuzhiyun 
2493*4882a593Smuzhiyun err_free_icm:
2494*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev))
2495*4882a593Smuzhiyun 		mlx4_free_icms(dev);
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun out_free:
2498*4882a593Smuzhiyun 	kfree(dev_cap);
2499*4882a593Smuzhiyun 	kfree(init_hca);
2500*4882a593Smuzhiyun 
2501*4882a593Smuzhiyun 	return err;
2502*4882a593Smuzhiyun }
2503*4882a593Smuzhiyun 
mlx4_init_counters_table(struct mlx4_dev * dev)2504*4882a593Smuzhiyun static int mlx4_init_counters_table(struct mlx4_dev *dev)
2505*4882a593Smuzhiyun {
2506*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2507*4882a593Smuzhiyun 	int nent_pow2;
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2510*4882a593Smuzhiyun 		return -ENOENT;
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 	if (!dev->caps.max_counters)
2513*4882a593Smuzhiyun 		return -ENOSPC;
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun 	nent_pow2 = roundup_pow_of_two(dev->caps.max_counters);
2516*4882a593Smuzhiyun 	/* reserve last counter index for sink counter */
2517*4882a593Smuzhiyun 	return mlx4_bitmap_init(&priv->counters_bitmap, nent_pow2,
2518*4882a593Smuzhiyun 				nent_pow2 - 1, 0,
2519*4882a593Smuzhiyun 				nent_pow2 - dev->caps.max_counters + 1);
2520*4882a593Smuzhiyun }
2521*4882a593Smuzhiyun 
mlx4_cleanup_counters_table(struct mlx4_dev * dev)2522*4882a593Smuzhiyun static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
2523*4882a593Smuzhiyun {
2524*4882a593Smuzhiyun 	if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2525*4882a593Smuzhiyun 		return;
2526*4882a593Smuzhiyun 
2527*4882a593Smuzhiyun 	if (!dev->caps.max_counters)
2528*4882a593Smuzhiyun 		return;
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun 	mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
2531*4882a593Smuzhiyun }
2532*4882a593Smuzhiyun 
mlx4_cleanup_default_counters(struct mlx4_dev * dev)2533*4882a593Smuzhiyun static void mlx4_cleanup_default_counters(struct mlx4_dev *dev)
2534*4882a593Smuzhiyun {
2535*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2536*4882a593Smuzhiyun 	int port;
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 	for (port = 0; port < dev->caps.num_ports; port++)
2539*4882a593Smuzhiyun 		if (priv->def_counter[port] != -1)
2540*4882a593Smuzhiyun 			mlx4_counter_free(dev,  priv->def_counter[port]);
2541*4882a593Smuzhiyun }
2542*4882a593Smuzhiyun 
mlx4_allocate_default_counters(struct mlx4_dev * dev)2543*4882a593Smuzhiyun static int mlx4_allocate_default_counters(struct mlx4_dev *dev)
2544*4882a593Smuzhiyun {
2545*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2546*4882a593Smuzhiyun 	int port, err = 0;
2547*4882a593Smuzhiyun 	u32 idx;
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 	for (port = 0; port < dev->caps.num_ports; port++)
2550*4882a593Smuzhiyun 		priv->def_counter[port] = -1;
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun 	for (port = 0; port < dev->caps.num_ports; port++) {
2553*4882a593Smuzhiyun 		err = mlx4_counter_alloc(dev, &idx, MLX4_RES_USAGE_DRIVER);
2554*4882a593Smuzhiyun 
2555*4882a593Smuzhiyun 		if (!err || err == -ENOSPC) {
2556*4882a593Smuzhiyun 			priv->def_counter[port] = idx;
2557*4882a593Smuzhiyun 			err = 0;
2558*4882a593Smuzhiyun 		} else if (err == -ENOENT) {
2559*4882a593Smuzhiyun 			err = 0;
2560*4882a593Smuzhiyun 			continue;
2561*4882a593Smuzhiyun 		} else if (mlx4_is_slave(dev) && err == -EINVAL) {
2562*4882a593Smuzhiyun 			priv->def_counter[port] = MLX4_SINK_COUNTER_INDEX(dev);
2563*4882a593Smuzhiyun 			mlx4_warn(dev, "can't allocate counter from old PF driver, using index %d\n",
2564*4882a593Smuzhiyun 				  MLX4_SINK_COUNTER_INDEX(dev));
2565*4882a593Smuzhiyun 			err = 0;
2566*4882a593Smuzhiyun 		} else {
2567*4882a593Smuzhiyun 			mlx4_err(dev, "%s: failed to allocate default counter port %d err %d\n",
2568*4882a593Smuzhiyun 				 __func__, port + 1, err);
2569*4882a593Smuzhiyun 			mlx4_cleanup_default_counters(dev);
2570*4882a593Smuzhiyun 			return err;
2571*4882a593Smuzhiyun 		}
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun 		mlx4_dbg(dev, "%s: default counter index %d for port %d\n",
2574*4882a593Smuzhiyun 			 __func__, priv->def_counter[port], port + 1);
2575*4882a593Smuzhiyun 	}
2576*4882a593Smuzhiyun 
2577*4882a593Smuzhiyun 	return err;
2578*4882a593Smuzhiyun }
2579*4882a593Smuzhiyun 
__mlx4_counter_alloc(struct mlx4_dev * dev,u32 * idx)2580*4882a593Smuzhiyun int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
2581*4882a593Smuzhiyun {
2582*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 	if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2585*4882a593Smuzhiyun 		return -ENOENT;
2586*4882a593Smuzhiyun 
2587*4882a593Smuzhiyun 	*idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
2588*4882a593Smuzhiyun 	if (*idx == -1) {
2589*4882a593Smuzhiyun 		*idx = MLX4_SINK_COUNTER_INDEX(dev);
2590*4882a593Smuzhiyun 		return -ENOSPC;
2591*4882a593Smuzhiyun 	}
2592*4882a593Smuzhiyun 
2593*4882a593Smuzhiyun 	return 0;
2594*4882a593Smuzhiyun }
2595*4882a593Smuzhiyun 
mlx4_counter_alloc(struct mlx4_dev * dev,u32 * idx,u8 usage)2596*4882a593Smuzhiyun int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx, u8 usage)
2597*4882a593Smuzhiyun {
2598*4882a593Smuzhiyun 	u32 in_modifier = RES_COUNTER | (((u32)usage & 3) << 30);
2599*4882a593Smuzhiyun 	u64 out_param;
2600*4882a593Smuzhiyun 	int err;
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	if (mlx4_is_mfunc(dev)) {
2603*4882a593Smuzhiyun 		err = mlx4_cmd_imm(dev, 0, &out_param, in_modifier,
2604*4882a593Smuzhiyun 				   RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
2605*4882a593Smuzhiyun 				   MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
2606*4882a593Smuzhiyun 		if (!err)
2607*4882a593Smuzhiyun 			*idx = get_param_l(&out_param);
2608*4882a593Smuzhiyun 		if (WARN_ON(err == -ENOSPC))
2609*4882a593Smuzhiyun 			err = -EINVAL;
2610*4882a593Smuzhiyun 		return err;
2611*4882a593Smuzhiyun 	}
2612*4882a593Smuzhiyun 	return __mlx4_counter_alloc(dev, idx);
2613*4882a593Smuzhiyun }
2614*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
2615*4882a593Smuzhiyun 
__mlx4_clear_if_stat(struct mlx4_dev * dev,u8 counter_index)2616*4882a593Smuzhiyun static int __mlx4_clear_if_stat(struct mlx4_dev *dev,
2617*4882a593Smuzhiyun 				u8 counter_index)
2618*4882a593Smuzhiyun {
2619*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *if_stat_mailbox;
2620*4882a593Smuzhiyun 	int err;
2621*4882a593Smuzhiyun 	u32 if_stat_in_mod = (counter_index & 0xff) | MLX4_QUERY_IF_STAT_RESET;
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	if_stat_mailbox = mlx4_alloc_cmd_mailbox(dev);
2624*4882a593Smuzhiyun 	if (IS_ERR(if_stat_mailbox))
2625*4882a593Smuzhiyun 		return PTR_ERR(if_stat_mailbox);
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, if_stat_mailbox->dma, if_stat_in_mod, 0,
2628*4882a593Smuzhiyun 			   MLX4_CMD_QUERY_IF_STAT, MLX4_CMD_TIME_CLASS_C,
2629*4882a593Smuzhiyun 			   MLX4_CMD_NATIVE);
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, if_stat_mailbox);
2632*4882a593Smuzhiyun 	return err;
2633*4882a593Smuzhiyun }
2634*4882a593Smuzhiyun 
__mlx4_counter_free(struct mlx4_dev * dev,u32 idx)2635*4882a593Smuzhiyun void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
2636*4882a593Smuzhiyun {
2637*4882a593Smuzhiyun 	if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2638*4882a593Smuzhiyun 		return;
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun 	if (idx == MLX4_SINK_COUNTER_INDEX(dev))
2641*4882a593Smuzhiyun 		return;
2642*4882a593Smuzhiyun 
2643*4882a593Smuzhiyun 	__mlx4_clear_if_stat(dev, idx);
2644*4882a593Smuzhiyun 
2645*4882a593Smuzhiyun 	mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
2646*4882a593Smuzhiyun 	return;
2647*4882a593Smuzhiyun }
2648*4882a593Smuzhiyun 
mlx4_counter_free(struct mlx4_dev * dev,u32 idx)2649*4882a593Smuzhiyun void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
2650*4882a593Smuzhiyun {
2651*4882a593Smuzhiyun 	u64 in_param = 0;
2652*4882a593Smuzhiyun 
2653*4882a593Smuzhiyun 	if (mlx4_is_mfunc(dev)) {
2654*4882a593Smuzhiyun 		set_param_l(&in_param, idx);
2655*4882a593Smuzhiyun 		mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
2656*4882a593Smuzhiyun 			 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
2657*4882a593Smuzhiyun 			 MLX4_CMD_WRAPPED);
2658*4882a593Smuzhiyun 		return;
2659*4882a593Smuzhiyun 	}
2660*4882a593Smuzhiyun 	__mlx4_counter_free(dev, idx);
2661*4882a593Smuzhiyun }
2662*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_counter_free);
2663*4882a593Smuzhiyun 
mlx4_get_default_counter_index(struct mlx4_dev * dev,int port)2664*4882a593Smuzhiyun int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port)
2665*4882a593Smuzhiyun {
2666*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun 	return priv->def_counter[port - 1];
2669*4882a593Smuzhiyun }
2670*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_get_default_counter_index);
2671*4882a593Smuzhiyun 
mlx4_set_admin_guid(struct mlx4_dev * dev,__be64 guid,int entry,int port)2672*4882a593Smuzhiyun void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry, int port)
2673*4882a593Smuzhiyun {
2674*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 	priv->mfunc.master.vf_admin[entry].vport[port].guid = guid;
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_set_admin_guid);
2679*4882a593Smuzhiyun 
mlx4_get_admin_guid(struct mlx4_dev * dev,int entry,int port)2680*4882a593Smuzhiyun __be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port)
2681*4882a593Smuzhiyun {
2682*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2683*4882a593Smuzhiyun 
2684*4882a593Smuzhiyun 	return priv->mfunc.master.vf_admin[entry].vport[port].guid;
2685*4882a593Smuzhiyun }
2686*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_get_admin_guid);
2687*4882a593Smuzhiyun 
mlx4_set_random_admin_guid(struct mlx4_dev * dev,int entry,int port)2688*4882a593Smuzhiyun void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port)
2689*4882a593Smuzhiyun {
2690*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2691*4882a593Smuzhiyun 	__be64 guid;
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 	/* hw GUID */
2694*4882a593Smuzhiyun 	if (entry == 0)
2695*4882a593Smuzhiyun 		return;
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun 	get_random_bytes((char *)&guid, sizeof(guid));
2698*4882a593Smuzhiyun 	guid &= ~(cpu_to_be64(1ULL << 56));
2699*4882a593Smuzhiyun 	guid |= cpu_to_be64(1ULL << 57);
2700*4882a593Smuzhiyun 	priv->mfunc.master.vf_admin[entry].vport[port].guid = guid;
2701*4882a593Smuzhiyun }
2702*4882a593Smuzhiyun 
mlx4_setup_hca(struct mlx4_dev * dev)2703*4882a593Smuzhiyun static int mlx4_setup_hca(struct mlx4_dev *dev)
2704*4882a593Smuzhiyun {
2705*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2706*4882a593Smuzhiyun 	int err;
2707*4882a593Smuzhiyun 	int port;
2708*4882a593Smuzhiyun 	__be32 ib_port_default_caps;
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun 	err = mlx4_init_uar_table(dev);
2711*4882a593Smuzhiyun 	if (err) {
2712*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to initialize user access region table, aborting\n");
2713*4882a593Smuzhiyun 		return err;
2714*4882a593Smuzhiyun 	}
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun 	err = mlx4_uar_alloc(dev, &priv->driver_uar);
2717*4882a593Smuzhiyun 	if (err) {
2718*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to allocate driver access region, aborting\n");
2719*4882a593Smuzhiyun 		goto err_uar_table_free;
2720*4882a593Smuzhiyun 	}
2721*4882a593Smuzhiyun 
2722*4882a593Smuzhiyun 	priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
2723*4882a593Smuzhiyun 	if (!priv->kar) {
2724*4882a593Smuzhiyun 		mlx4_err(dev, "Couldn't map kernel access region, aborting\n");
2725*4882a593Smuzhiyun 		err = -ENOMEM;
2726*4882a593Smuzhiyun 		goto err_uar_free;
2727*4882a593Smuzhiyun 	}
2728*4882a593Smuzhiyun 
2729*4882a593Smuzhiyun 	err = mlx4_init_pd_table(dev);
2730*4882a593Smuzhiyun 	if (err) {
2731*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to initialize protection domain table, aborting\n");
2732*4882a593Smuzhiyun 		goto err_kar_unmap;
2733*4882a593Smuzhiyun 	}
2734*4882a593Smuzhiyun 
2735*4882a593Smuzhiyun 	err = mlx4_init_xrcd_table(dev);
2736*4882a593Smuzhiyun 	if (err) {
2737*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to initialize reliable connection domain table, aborting\n");
2738*4882a593Smuzhiyun 		goto err_pd_table_free;
2739*4882a593Smuzhiyun 	}
2740*4882a593Smuzhiyun 
2741*4882a593Smuzhiyun 	err = mlx4_init_mr_table(dev);
2742*4882a593Smuzhiyun 	if (err) {
2743*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to initialize memory region table, aborting\n");
2744*4882a593Smuzhiyun 		goto err_xrcd_table_free;
2745*4882a593Smuzhiyun 	}
2746*4882a593Smuzhiyun 
2747*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev)) {
2748*4882a593Smuzhiyun 		err = mlx4_init_mcg_table(dev);
2749*4882a593Smuzhiyun 		if (err) {
2750*4882a593Smuzhiyun 			mlx4_err(dev, "Failed to initialize multicast group table, aborting\n");
2751*4882a593Smuzhiyun 			goto err_mr_table_free;
2752*4882a593Smuzhiyun 		}
2753*4882a593Smuzhiyun 		err = mlx4_config_mad_demux(dev);
2754*4882a593Smuzhiyun 		if (err) {
2755*4882a593Smuzhiyun 			mlx4_err(dev, "Failed in config_mad_demux, aborting\n");
2756*4882a593Smuzhiyun 			goto err_mcg_table_free;
2757*4882a593Smuzhiyun 		}
2758*4882a593Smuzhiyun 	}
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	err = mlx4_init_eq_table(dev);
2761*4882a593Smuzhiyun 	if (err) {
2762*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to initialize event queue table, aborting\n");
2763*4882a593Smuzhiyun 		goto err_mcg_table_free;
2764*4882a593Smuzhiyun 	}
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 	err = mlx4_cmd_use_events(dev);
2767*4882a593Smuzhiyun 	if (err) {
2768*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to switch to event-driven firmware commands, aborting\n");
2769*4882a593Smuzhiyun 		goto err_eq_table_free;
2770*4882a593Smuzhiyun 	}
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun 	err = mlx4_NOP(dev);
2773*4882a593Smuzhiyun 	if (err) {
2774*4882a593Smuzhiyun 		if (dev->flags & MLX4_FLAG_MSI_X) {
2775*4882a593Smuzhiyun 			mlx4_warn(dev, "NOP command failed to generate MSI-X interrupt IRQ %d)\n",
2776*4882a593Smuzhiyun 				  priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
2777*4882a593Smuzhiyun 			mlx4_warn(dev, "Trying again without MSI-X\n");
2778*4882a593Smuzhiyun 		} else {
2779*4882a593Smuzhiyun 			mlx4_err(dev, "NOP command failed to generate interrupt (IRQ %d), aborting\n",
2780*4882a593Smuzhiyun 				 priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
2781*4882a593Smuzhiyun 			mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
2782*4882a593Smuzhiyun 		}
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 		goto err_cmd_poll;
2785*4882a593Smuzhiyun 	}
2786*4882a593Smuzhiyun 
2787*4882a593Smuzhiyun 	mlx4_dbg(dev, "NOP command IRQ test passed\n");
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 	err = mlx4_init_cq_table(dev);
2790*4882a593Smuzhiyun 	if (err) {
2791*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to initialize completion queue table, aborting\n");
2792*4882a593Smuzhiyun 		goto err_cmd_poll;
2793*4882a593Smuzhiyun 	}
2794*4882a593Smuzhiyun 
2795*4882a593Smuzhiyun 	err = mlx4_init_srq_table(dev);
2796*4882a593Smuzhiyun 	if (err) {
2797*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to initialize shared receive queue table, aborting\n");
2798*4882a593Smuzhiyun 		goto err_cq_table_free;
2799*4882a593Smuzhiyun 	}
2800*4882a593Smuzhiyun 
2801*4882a593Smuzhiyun 	err = mlx4_init_qp_table(dev);
2802*4882a593Smuzhiyun 	if (err) {
2803*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to initialize queue pair table, aborting\n");
2804*4882a593Smuzhiyun 		goto err_srq_table_free;
2805*4882a593Smuzhiyun 	}
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev)) {
2808*4882a593Smuzhiyun 		err = mlx4_init_counters_table(dev);
2809*4882a593Smuzhiyun 		if (err && err != -ENOENT) {
2810*4882a593Smuzhiyun 			mlx4_err(dev, "Failed to initialize counters table, aborting\n");
2811*4882a593Smuzhiyun 			goto err_qp_table_free;
2812*4882a593Smuzhiyun 		}
2813*4882a593Smuzhiyun 	}
2814*4882a593Smuzhiyun 
2815*4882a593Smuzhiyun 	err = mlx4_allocate_default_counters(dev);
2816*4882a593Smuzhiyun 	if (err) {
2817*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to allocate default counters, aborting\n");
2818*4882a593Smuzhiyun 		goto err_counters_table_free;
2819*4882a593Smuzhiyun 	}
2820*4882a593Smuzhiyun 
2821*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev)) {
2822*4882a593Smuzhiyun 		for (port = 1; port <= dev->caps.num_ports; port++) {
2823*4882a593Smuzhiyun 			ib_port_default_caps = 0;
2824*4882a593Smuzhiyun 			err = mlx4_get_port_ib_caps(dev, port,
2825*4882a593Smuzhiyun 						    &ib_port_default_caps);
2826*4882a593Smuzhiyun 			if (err)
2827*4882a593Smuzhiyun 				mlx4_warn(dev, "failed to get port %d default ib capabilities (%d). Continuing with caps = 0\n",
2828*4882a593Smuzhiyun 					  port, err);
2829*4882a593Smuzhiyun 			dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
2830*4882a593Smuzhiyun 
2831*4882a593Smuzhiyun 			/* initialize per-slave default ib port capabilities */
2832*4882a593Smuzhiyun 			if (mlx4_is_master(dev)) {
2833*4882a593Smuzhiyun 				int i;
2834*4882a593Smuzhiyun 				for (i = 0; i < dev->num_slaves; i++) {
2835*4882a593Smuzhiyun 					if (i == mlx4_master_func_num(dev))
2836*4882a593Smuzhiyun 						continue;
2837*4882a593Smuzhiyun 					priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
2838*4882a593Smuzhiyun 						ib_port_default_caps;
2839*4882a593Smuzhiyun 				}
2840*4882a593Smuzhiyun 			}
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun 			if (mlx4_is_mfunc(dev))
2843*4882a593Smuzhiyun 				dev->caps.port_ib_mtu[port] = IB_MTU_2048;
2844*4882a593Smuzhiyun 			else
2845*4882a593Smuzhiyun 				dev->caps.port_ib_mtu[port] = IB_MTU_4096;
2846*4882a593Smuzhiyun 
2847*4882a593Smuzhiyun 			err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
2848*4882a593Smuzhiyun 					    dev->caps.pkey_table_len[port] : -1);
2849*4882a593Smuzhiyun 			if (err) {
2850*4882a593Smuzhiyun 				mlx4_err(dev, "Failed to set port %d, aborting\n",
2851*4882a593Smuzhiyun 					 port);
2852*4882a593Smuzhiyun 				goto err_default_countes_free;
2853*4882a593Smuzhiyun 			}
2854*4882a593Smuzhiyun 		}
2855*4882a593Smuzhiyun 	}
2856*4882a593Smuzhiyun 
2857*4882a593Smuzhiyun 	return 0;
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun err_default_countes_free:
2860*4882a593Smuzhiyun 	mlx4_cleanup_default_counters(dev);
2861*4882a593Smuzhiyun 
2862*4882a593Smuzhiyun err_counters_table_free:
2863*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev))
2864*4882a593Smuzhiyun 		mlx4_cleanup_counters_table(dev);
2865*4882a593Smuzhiyun 
2866*4882a593Smuzhiyun err_qp_table_free:
2867*4882a593Smuzhiyun 	mlx4_cleanup_qp_table(dev);
2868*4882a593Smuzhiyun 
2869*4882a593Smuzhiyun err_srq_table_free:
2870*4882a593Smuzhiyun 	mlx4_cleanup_srq_table(dev);
2871*4882a593Smuzhiyun 
2872*4882a593Smuzhiyun err_cq_table_free:
2873*4882a593Smuzhiyun 	mlx4_cleanup_cq_table(dev);
2874*4882a593Smuzhiyun 
2875*4882a593Smuzhiyun err_cmd_poll:
2876*4882a593Smuzhiyun 	mlx4_cmd_use_polling(dev);
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun err_eq_table_free:
2879*4882a593Smuzhiyun 	mlx4_cleanup_eq_table(dev);
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun err_mcg_table_free:
2882*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev))
2883*4882a593Smuzhiyun 		mlx4_cleanup_mcg_table(dev);
2884*4882a593Smuzhiyun 
2885*4882a593Smuzhiyun err_mr_table_free:
2886*4882a593Smuzhiyun 	mlx4_cleanup_mr_table(dev);
2887*4882a593Smuzhiyun 
2888*4882a593Smuzhiyun err_xrcd_table_free:
2889*4882a593Smuzhiyun 	mlx4_cleanup_xrcd_table(dev);
2890*4882a593Smuzhiyun 
2891*4882a593Smuzhiyun err_pd_table_free:
2892*4882a593Smuzhiyun 	mlx4_cleanup_pd_table(dev);
2893*4882a593Smuzhiyun 
2894*4882a593Smuzhiyun err_kar_unmap:
2895*4882a593Smuzhiyun 	iounmap(priv->kar);
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun err_uar_free:
2898*4882a593Smuzhiyun 	mlx4_uar_free(dev, &priv->driver_uar);
2899*4882a593Smuzhiyun 
2900*4882a593Smuzhiyun err_uar_table_free:
2901*4882a593Smuzhiyun 	mlx4_cleanup_uar_table(dev);
2902*4882a593Smuzhiyun 	return err;
2903*4882a593Smuzhiyun }
2904*4882a593Smuzhiyun 
mlx4_init_affinity_hint(struct mlx4_dev * dev,int port,int eqn)2905*4882a593Smuzhiyun static int mlx4_init_affinity_hint(struct mlx4_dev *dev, int port, int eqn)
2906*4882a593Smuzhiyun {
2907*4882a593Smuzhiyun 	int requested_cpu = 0;
2908*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2909*4882a593Smuzhiyun 	struct mlx4_eq *eq;
2910*4882a593Smuzhiyun 	int off = 0;
2911*4882a593Smuzhiyun 	int i;
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun 	if (eqn > dev->caps.num_comp_vectors)
2914*4882a593Smuzhiyun 		return -EINVAL;
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun 	for (i = 1; i < port; i++)
2917*4882a593Smuzhiyun 		off += mlx4_get_eqs_per_port(dev, i);
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun 	requested_cpu = eqn - off - !!(eqn > MLX4_EQ_ASYNC);
2920*4882a593Smuzhiyun 
2921*4882a593Smuzhiyun 	/* Meaning EQs are shared, and this call comes from the second port */
2922*4882a593Smuzhiyun 	if (requested_cpu < 0)
2923*4882a593Smuzhiyun 		return 0;
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun 	eq = &priv->eq_table.eq[eqn];
2926*4882a593Smuzhiyun 
2927*4882a593Smuzhiyun 	if (!zalloc_cpumask_var(&eq->affinity_mask, GFP_KERNEL))
2928*4882a593Smuzhiyun 		return -ENOMEM;
2929*4882a593Smuzhiyun 
2930*4882a593Smuzhiyun 	cpumask_set_cpu(requested_cpu, eq->affinity_mask);
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun 	return 0;
2933*4882a593Smuzhiyun }
2934*4882a593Smuzhiyun 
mlx4_enable_msi_x(struct mlx4_dev * dev)2935*4882a593Smuzhiyun static void mlx4_enable_msi_x(struct mlx4_dev *dev)
2936*4882a593Smuzhiyun {
2937*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2938*4882a593Smuzhiyun 	struct msix_entry *entries;
2939*4882a593Smuzhiyun 	int i;
2940*4882a593Smuzhiyun 	int port = 0;
2941*4882a593Smuzhiyun 
2942*4882a593Smuzhiyun 	if (msi_x) {
2943*4882a593Smuzhiyun 		int nreq = min3(dev->caps.num_ports *
2944*4882a593Smuzhiyun 				(int)num_online_cpus() + 1,
2945*4882a593Smuzhiyun 				dev->caps.num_eqs - dev->caps.reserved_eqs,
2946*4882a593Smuzhiyun 				MAX_MSIX);
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 		if (msi_x > 1)
2949*4882a593Smuzhiyun 			nreq = min_t(int, nreq, msi_x);
2950*4882a593Smuzhiyun 
2951*4882a593Smuzhiyun 		entries = kcalloc(nreq, sizeof(*entries), GFP_KERNEL);
2952*4882a593Smuzhiyun 		if (!entries)
2953*4882a593Smuzhiyun 			goto no_msi;
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun 		for (i = 0; i < nreq; ++i)
2956*4882a593Smuzhiyun 			entries[i].entry = i;
2957*4882a593Smuzhiyun 
2958*4882a593Smuzhiyun 		nreq = pci_enable_msix_range(dev->persist->pdev, entries, 2,
2959*4882a593Smuzhiyun 					     nreq);
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun 		if (nreq < 0 || nreq < MLX4_EQ_ASYNC) {
2962*4882a593Smuzhiyun 			kfree(entries);
2963*4882a593Smuzhiyun 			goto no_msi;
2964*4882a593Smuzhiyun 		}
2965*4882a593Smuzhiyun 		/* 1 is reserved for events (asyncrounous EQ) */
2966*4882a593Smuzhiyun 		dev->caps.num_comp_vectors = nreq - 1;
2967*4882a593Smuzhiyun 
2968*4882a593Smuzhiyun 		priv->eq_table.eq[MLX4_EQ_ASYNC].irq = entries[0].vector;
2969*4882a593Smuzhiyun 		bitmap_zero(priv->eq_table.eq[MLX4_EQ_ASYNC].actv_ports.ports,
2970*4882a593Smuzhiyun 			    dev->caps.num_ports);
2971*4882a593Smuzhiyun 
2972*4882a593Smuzhiyun 		for (i = 0; i < dev->caps.num_comp_vectors + 1; i++) {
2973*4882a593Smuzhiyun 			if (i == MLX4_EQ_ASYNC)
2974*4882a593Smuzhiyun 				continue;
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun 			priv->eq_table.eq[i].irq =
2977*4882a593Smuzhiyun 				entries[i + 1 - !!(i > MLX4_EQ_ASYNC)].vector;
2978*4882a593Smuzhiyun 
2979*4882a593Smuzhiyun 			if (MLX4_IS_LEGACY_EQ_MODE(dev->caps)) {
2980*4882a593Smuzhiyun 				bitmap_fill(priv->eq_table.eq[i].actv_ports.ports,
2981*4882a593Smuzhiyun 					    dev->caps.num_ports);
2982*4882a593Smuzhiyun 				/* We don't set affinity hint when there
2983*4882a593Smuzhiyun 				 * aren't enough EQs
2984*4882a593Smuzhiyun 				 */
2985*4882a593Smuzhiyun 			} else {
2986*4882a593Smuzhiyun 				set_bit(port,
2987*4882a593Smuzhiyun 					priv->eq_table.eq[i].actv_ports.ports);
2988*4882a593Smuzhiyun 				if (mlx4_init_affinity_hint(dev, port + 1, i))
2989*4882a593Smuzhiyun 					mlx4_warn(dev, "Couldn't init hint cpumask for EQ %d\n",
2990*4882a593Smuzhiyun 						  i);
2991*4882a593Smuzhiyun 			}
2992*4882a593Smuzhiyun 			/* We divide the Eqs evenly between the two ports.
2993*4882a593Smuzhiyun 			 * (dev->caps.num_comp_vectors / dev->caps.num_ports)
2994*4882a593Smuzhiyun 			 * refers to the number of Eqs per port
2995*4882a593Smuzhiyun 			 * (i.e eqs_per_port). Theoretically, we would like to
2996*4882a593Smuzhiyun 			 * write something like (i + 1) % eqs_per_port == 0.
2997*4882a593Smuzhiyun 			 * However, since there's an asynchronous Eq, we have
2998*4882a593Smuzhiyun 			 * to skip over it by comparing this condition to
2999*4882a593Smuzhiyun 			 * !!((i + 1) > MLX4_EQ_ASYNC).
3000*4882a593Smuzhiyun 			 */
3001*4882a593Smuzhiyun 			if ((dev->caps.num_comp_vectors > dev->caps.num_ports) &&
3002*4882a593Smuzhiyun 			    ((i + 1) %
3003*4882a593Smuzhiyun 			     (dev->caps.num_comp_vectors / dev->caps.num_ports)) ==
3004*4882a593Smuzhiyun 			    !!((i + 1) > MLX4_EQ_ASYNC))
3005*4882a593Smuzhiyun 				/* If dev->caps.num_comp_vectors < dev->caps.num_ports,
3006*4882a593Smuzhiyun 				 * everything is shared anyway.
3007*4882a593Smuzhiyun 				 */
3008*4882a593Smuzhiyun 				port++;
3009*4882a593Smuzhiyun 		}
3010*4882a593Smuzhiyun 
3011*4882a593Smuzhiyun 		dev->flags |= MLX4_FLAG_MSI_X;
3012*4882a593Smuzhiyun 
3013*4882a593Smuzhiyun 		kfree(entries);
3014*4882a593Smuzhiyun 		return;
3015*4882a593Smuzhiyun 	}
3016*4882a593Smuzhiyun 
3017*4882a593Smuzhiyun no_msi:
3018*4882a593Smuzhiyun 	dev->caps.num_comp_vectors = 1;
3019*4882a593Smuzhiyun 
3020*4882a593Smuzhiyun 	BUG_ON(MLX4_EQ_ASYNC >= 2);
3021*4882a593Smuzhiyun 	for (i = 0; i < 2; ++i) {
3022*4882a593Smuzhiyun 		priv->eq_table.eq[i].irq = dev->persist->pdev->irq;
3023*4882a593Smuzhiyun 		if (i != MLX4_EQ_ASYNC) {
3024*4882a593Smuzhiyun 			bitmap_fill(priv->eq_table.eq[i].actv_ports.ports,
3025*4882a593Smuzhiyun 				    dev->caps.num_ports);
3026*4882a593Smuzhiyun 		}
3027*4882a593Smuzhiyun 	}
3028*4882a593Smuzhiyun }
3029*4882a593Smuzhiyun 
mlx4_init_port_info(struct mlx4_dev * dev,int port)3030*4882a593Smuzhiyun static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
3031*4882a593Smuzhiyun {
3032*4882a593Smuzhiyun 	struct devlink *devlink = priv_to_devlink(mlx4_priv(dev));
3033*4882a593Smuzhiyun 	struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
3034*4882a593Smuzhiyun 	int err;
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun 	err = devlink_port_register(devlink, &info->devlink_port, port);
3037*4882a593Smuzhiyun 	if (err)
3038*4882a593Smuzhiyun 		return err;
3039*4882a593Smuzhiyun 
3040*4882a593Smuzhiyun 	/* Ethernet and IB drivers will normally set the port type,
3041*4882a593Smuzhiyun 	 * but if they are not built set the type now to prevent
3042*4882a593Smuzhiyun 	 * devlink_port_type_warn() from firing.
3043*4882a593Smuzhiyun 	 */
3044*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_MLX4_EN) &&
3045*4882a593Smuzhiyun 	    dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
3046*4882a593Smuzhiyun 		devlink_port_type_eth_set(&info->devlink_port, NULL);
3047*4882a593Smuzhiyun 	else if (!IS_ENABLED(CONFIG_MLX4_INFINIBAND) &&
3048*4882a593Smuzhiyun 		 dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
3049*4882a593Smuzhiyun 		devlink_port_type_ib_set(&info->devlink_port, NULL);
3050*4882a593Smuzhiyun 
3051*4882a593Smuzhiyun 	info->dev = dev;
3052*4882a593Smuzhiyun 	info->port = port;
3053*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev)) {
3054*4882a593Smuzhiyun 		mlx4_init_mac_table(dev, &info->mac_table);
3055*4882a593Smuzhiyun 		mlx4_init_vlan_table(dev, &info->vlan_table);
3056*4882a593Smuzhiyun 		mlx4_init_roce_gid_table(dev, &info->gid_table);
3057*4882a593Smuzhiyun 		info->base_qpn = mlx4_get_base_qpn(dev, port);
3058*4882a593Smuzhiyun 	}
3059*4882a593Smuzhiyun 
3060*4882a593Smuzhiyun 	sprintf(info->dev_name, "mlx4_port%d", port);
3061*4882a593Smuzhiyun 	info->port_attr.attr.name = info->dev_name;
3062*4882a593Smuzhiyun 	if (mlx4_is_mfunc(dev)) {
3063*4882a593Smuzhiyun 		info->port_attr.attr.mode = 0444;
3064*4882a593Smuzhiyun 	} else {
3065*4882a593Smuzhiyun 		info->port_attr.attr.mode = 0644;
3066*4882a593Smuzhiyun 		info->port_attr.store     = set_port_type;
3067*4882a593Smuzhiyun 	}
3068*4882a593Smuzhiyun 	info->port_attr.show      = show_port_type;
3069*4882a593Smuzhiyun 	sysfs_attr_init(&info->port_attr.attr);
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun 	err = device_create_file(&dev->persist->pdev->dev, &info->port_attr);
3072*4882a593Smuzhiyun 	if (err) {
3073*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to create file for port %d\n", port);
3074*4882a593Smuzhiyun 		devlink_port_unregister(&info->devlink_port);
3075*4882a593Smuzhiyun 		info->port = -1;
3076*4882a593Smuzhiyun 		return err;
3077*4882a593Smuzhiyun 	}
3078*4882a593Smuzhiyun 
3079*4882a593Smuzhiyun 	sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
3080*4882a593Smuzhiyun 	info->port_mtu_attr.attr.name = info->dev_mtu_name;
3081*4882a593Smuzhiyun 	if (mlx4_is_mfunc(dev)) {
3082*4882a593Smuzhiyun 		info->port_mtu_attr.attr.mode = 0444;
3083*4882a593Smuzhiyun 	} else {
3084*4882a593Smuzhiyun 		info->port_mtu_attr.attr.mode = 0644;
3085*4882a593Smuzhiyun 		info->port_mtu_attr.store     = set_port_ib_mtu;
3086*4882a593Smuzhiyun 	}
3087*4882a593Smuzhiyun 	info->port_mtu_attr.show      = show_port_ib_mtu;
3088*4882a593Smuzhiyun 	sysfs_attr_init(&info->port_mtu_attr.attr);
3089*4882a593Smuzhiyun 
3090*4882a593Smuzhiyun 	err = device_create_file(&dev->persist->pdev->dev,
3091*4882a593Smuzhiyun 				 &info->port_mtu_attr);
3092*4882a593Smuzhiyun 	if (err) {
3093*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
3094*4882a593Smuzhiyun 		device_remove_file(&info->dev->persist->pdev->dev,
3095*4882a593Smuzhiyun 				   &info->port_attr);
3096*4882a593Smuzhiyun 		devlink_port_unregister(&info->devlink_port);
3097*4882a593Smuzhiyun 		info->port = -1;
3098*4882a593Smuzhiyun 		return err;
3099*4882a593Smuzhiyun 	}
3100*4882a593Smuzhiyun 
3101*4882a593Smuzhiyun 	return 0;
3102*4882a593Smuzhiyun }
3103*4882a593Smuzhiyun 
mlx4_cleanup_port_info(struct mlx4_port_info * info)3104*4882a593Smuzhiyun static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
3105*4882a593Smuzhiyun {
3106*4882a593Smuzhiyun 	if (info->port < 0)
3107*4882a593Smuzhiyun 		return;
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun 	device_remove_file(&info->dev->persist->pdev->dev, &info->port_attr);
3110*4882a593Smuzhiyun 	device_remove_file(&info->dev->persist->pdev->dev,
3111*4882a593Smuzhiyun 			   &info->port_mtu_attr);
3112*4882a593Smuzhiyun 	devlink_port_unregister(&info->devlink_port);
3113*4882a593Smuzhiyun 
3114*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
3115*4882a593Smuzhiyun 	free_irq_cpu_rmap(info->rmap);
3116*4882a593Smuzhiyun 	info->rmap = NULL;
3117*4882a593Smuzhiyun #endif
3118*4882a593Smuzhiyun }
3119*4882a593Smuzhiyun 
mlx4_init_steering(struct mlx4_dev * dev)3120*4882a593Smuzhiyun static int mlx4_init_steering(struct mlx4_dev *dev)
3121*4882a593Smuzhiyun {
3122*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
3123*4882a593Smuzhiyun 	int num_entries = dev->caps.num_ports;
3124*4882a593Smuzhiyun 	int i, j;
3125*4882a593Smuzhiyun 
3126*4882a593Smuzhiyun 	priv->steer = kcalloc(num_entries, sizeof(struct mlx4_steer),
3127*4882a593Smuzhiyun 			      GFP_KERNEL);
3128*4882a593Smuzhiyun 	if (!priv->steer)
3129*4882a593Smuzhiyun 		return -ENOMEM;
3130*4882a593Smuzhiyun 
3131*4882a593Smuzhiyun 	for (i = 0; i < num_entries; i++)
3132*4882a593Smuzhiyun 		for (j = 0; j < MLX4_NUM_STEERS; j++) {
3133*4882a593Smuzhiyun 			INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
3134*4882a593Smuzhiyun 			INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
3135*4882a593Smuzhiyun 		}
3136*4882a593Smuzhiyun 	return 0;
3137*4882a593Smuzhiyun }
3138*4882a593Smuzhiyun 
mlx4_clear_steering(struct mlx4_dev * dev)3139*4882a593Smuzhiyun static void mlx4_clear_steering(struct mlx4_dev *dev)
3140*4882a593Smuzhiyun {
3141*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
3142*4882a593Smuzhiyun 	struct mlx4_steer_index *entry, *tmp_entry;
3143*4882a593Smuzhiyun 	struct mlx4_promisc_qp *pqp, *tmp_pqp;
3144*4882a593Smuzhiyun 	int num_entries = dev->caps.num_ports;
3145*4882a593Smuzhiyun 	int i, j;
3146*4882a593Smuzhiyun 
3147*4882a593Smuzhiyun 	for (i = 0; i < num_entries; i++) {
3148*4882a593Smuzhiyun 		for (j = 0; j < MLX4_NUM_STEERS; j++) {
3149*4882a593Smuzhiyun 			list_for_each_entry_safe(pqp, tmp_pqp,
3150*4882a593Smuzhiyun 						 &priv->steer[i].promisc_qps[j],
3151*4882a593Smuzhiyun 						 list) {
3152*4882a593Smuzhiyun 				list_del(&pqp->list);
3153*4882a593Smuzhiyun 				kfree(pqp);
3154*4882a593Smuzhiyun 			}
3155*4882a593Smuzhiyun 			list_for_each_entry_safe(entry, tmp_entry,
3156*4882a593Smuzhiyun 						 &priv->steer[i].steer_entries[j],
3157*4882a593Smuzhiyun 						 list) {
3158*4882a593Smuzhiyun 				list_del(&entry->list);
3159*4882a593Smuzhiyun 				list_for_each_entry_safe(pqp, tmp_pqp,
3160*4882a593Smuzhiyun 							 &entry->duplicates,
3161*4882a593Smuzhiyun 							 list) {
3162*4882a593Smuzhiyun 					list_del(&pqp->list);
3163*4882a593Smuzhiyun 					kfree(pqp);
3164*4882a593Smuzhiyun 				}
3165*4882a593Smuzhiyun 				kfree(entry);
3166*4882a593Smuzhiyun 			}
3167*4882a593Smuzhiyun 		}
3168*4882a593Smuzhiyun 	}
3169*4882a593Smuzhiyun 	kfree(priv->steer);
3170*4882a593Smuzhiyun }
3171*4882a593Smuzhiyun 
extended_func_num(struct pci_dev * pdev)3172*4882a593Smuzhiyun static int extended_func_num(struct pci_dev *pdev)
3173*4882a593Smuzhiyun {
3174*4882a593Smuzhiyun 	return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
3175*4882a593Smuzhiyun }
3176*4882a593Smuzhiyun 
3177*4882a593Smuzhiyun #define MLX4_OWNER_BASE	0x8069c
3178*4882a593Smuzhiyun #define MLX4_OWNER_SIZE	4
3179*4882a593Smuzhiyun 
mlx4_get_ownership(struct mlx4_dev * dev)3180*4882a593Smuzhiyun static int mlx4_get_ownership(struct mlx4_dev *dev)
3181*4882a593Smuzhiyun {
3182*4882a593Smuzhiyun 	void __iomem *owner;
3183*4882a593Smuzhiyun 	u32 ret;
3184*4882a593Smuzhiyun 
3185*4882a593Smuzhiyun 	if (pci_channel_offline(dev->persist->pdev))
3186*4882a593Smuzhiyun 		return -EIO;
3187*4882a593Smuzhiyun 
3188*4882a593Smuzhiyun 	owner = ioremap(pci_resource_start(dev->persist->pdev, 0) +
3189*4882a593Smuzhiyun 			MLX4_OWNER_BASE,
3190*4882a593Smuzhiyun 			MLX4_OWNER_SIZE);
3191*4882a593Smuzhiyun 	if (!owner) {
3192*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to obtain ownership bit\n");
3193*4882a593Smuzhiyun 		return -ENOMEM;
3194*4882a593Smuzhiyun 	}
3195*4882a593Smuzhiyun 
3196*4882a593Smuzhiyun 	ret = readl(owner);
3197*4882a593Smuzhiyun 	iounmap(owner);
3198*4882a593Smuzhiyun 	return (int) !!ret;
3199*4882a593Smuzhiyun }
3200*4882a593Smuzhiyun 
mlx4_free_ownership(struct mlx4_dev * dev)3201*4882a593Smuzhiyun static void mlx4_free_ownership(struct mlx4_dev *dev)
3202*4882a593Smuzhiyun {
3203*4882a593Smuzhiyun 	void __iomem *owner;
3204*4882a593Smuzhiyun 
3205*4882a593Smuzhiyun 	if (pci_channel_offline(dev->persist->pdev))
3206*4882a593Smuzhiyun 		return;
3207*4882a593Smuzhiyun 
3208*4882a593Smuzhiyun 	owner = ioremap(pci_resource_start(dev->persist->pdev, 0) +
3209*4882a593Smuzhiyun 			MLX4_OWNER_BASE,
3210*4882a593Smuzhiyun 			MLX4_OWNER_SIZE);
3211*4882a593Smuzhiyun 	if (!owner) {
3212*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to obtain ownership bit\n");
3213*4882a593Smuzhiyun 		return;
3214*4882a593Smuzhiyun 	}
3215*4882a593Smuzhiyun 	writel(0, owner);
3216*4882a593Smuzhiyun 	msleep(1000);
3217*4882a593Smuzhiyun 	iounmap(owner);
3218*4882a593Smuzhiyun }
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun #define SRIOV_VALID_STATE(flags) (!!((flags) & MLX4_FLAG_SRIOV)	==\
3221*4882a593Smuzhiyun 				  !!((flags) & MLX4_FLAG_MASTER))
3222*4882a593Smuzhiyun 
mlx4_enable_sriov(struct mlx4_dev * dev,struct pci_dev * pdev,u8 total_vfs,int existing_vfs,int reset_flow)3223*4882a593Smuzhiyun static u64 mlx4_enable_sriov(struct mlx4_dev *dev, struct pci_dev *pdev,
3224*4882a593Smuzhiyun 			     u8 total_vfs, int existing_vfs, int reset_flow)
3225*4882a593Smuzhiyun {
3226*4882a593Smuzhiyun 	u64 dev_flags = dev->flags;
3227*4882a593Smuzhiyun 	int err = 0;
3228*4882a593Smuzhiyun 	int fw_enabled_sriov_vfs = min(pci_sriov_get_totalvfs(pdev),
3229*4882a593Smuzhiyun 					MLX4_MAX_NUM_VF);
3230*4882a593Smuzhiyun 
3231*4882a593Smuzhiyun 	if (reset_flow) {
3232*4882a593Smuzhiyun 		dev->dev_vfs = kcalloc(total_vfs, sizeof(*dev->dev_vfs),
3233*4882a593Smuzhiyun 				       GFP_KERNEL);
3234*4882a593Smuzhiyun 		if (!dev->dev_vfs)
3235*4882a593Smuzhiyun 			goto free_mem;
3236*4882a593Smuzhiyun 		return dev_flags;
3237*4882a593Smuzhiyun 	}
3238*4882a593Smuzhiyun 
3239*4882a593Smuzhiyun 	atomic_inc(&pf_loading);
3240*4882a593Smuzhiyun 	if (dev->flags &  MLX4_FLAG_SRIOV) {
3241*4882a593Smuzhiyun 		if (existing_vfs != total_vfs) {
3242*4882a593Smuzhiyun 			mlx4_err(dev, "SR-IOV was already enabled, but with num_vfs (%d) different than requested (%d)\n",
3243*4882a593Smuzhiyun 				 existing_vfs, total_vfs);
3244*4882a593Smuzhiyun 			total_vfs = existing_vfs;
3245*4882a593Smuzhiyun 		}
3246*4882a593Smuzhiyun 	}
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun 	dev->dev_vfs = kcalloc(total_vfs, sizeof(*dev->dev_vfs), GFP_KERNEL);
3249*4882a593Smuzhiyun 	if (NULL == dev->dev_vfs) {
3250*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to allocate memory for VFs\n");
3251*4882a593Smuzhiyun 		goto disable_sriov;
3252*4882a593Smuzhiyun 	}
3253*4882a593Smuzhiyun 
3254*4882a593Smuzhiyun 	if (!(dev->flags &  MLX4_FLAG_SRIOV)) {
3255*4882a593Smuzhiyun 		if (total_vfs > fw_enabled_sriov_vfs) {
3256*4882a593Smuzhiyun 			mlx4_err(dev, "requested vfs (%d) > available vfs (%d). Continuing without SR_IOV\n",
3257*4882a593Smuzhiyun 				 total_vfs, fw_enabled_sriov_vfs);
3258*4882a593Smuzhiyun 			err = -ENOMEM;
3259*4882a593Smuzhiyun 			goto disable_sriov;
3260*4882a593Smuzhiyun 		}
3261*4882a593Smuzhiyun 		mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", total_vfs);
3262*4882a593Smuzhiyun 		err = pci_enable_sriov(pdev, total_vfs);
3263*4882a593Smuzhiyun 	}
3264*4882a593Smuzhiyun 	if (err) {
3265*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d)\n",
3266*4882a593Smuzhiyun 			 err);
3267*4882a593Smuzhiyun 		goto disable_sriov;
3268*4882a593Smuzhiyun 	} else {
3269*4882a593Smuzhiyun 		mlx4_warn(dev, "Running in master mode\n");
3270*4882a593Smuzhiyun 		dev_flags |= MLX4_FLAG_SRIOV |
3271*4882a593Smuzhiyun 			MLX4_FLAG_MASTER;
3272*4882a593Smuzhiyun 		dev_flags &= ~MLX4_FLAG_SLAVE;
3273*4882a593Smuzhiyun 		dev->persist->num_vfs = total_vfs;
3274*4882a593Smuzhiyun 	}
3275*4882a593Smuzhiyun 	return dev_flags;
3276*4882a593Smuzhiyun 
3277*4882a593Smuzhiyun disable_sriov:
3278*4882a593Smuzhiyun 	atomic_dec(&pf_loading);
3279*4882a593Smuzhiyun free_mem:
3280*4882a593Smuzhiyun 	dev->persist->num_vfs = 0;
3281*4882a593Smuzhiyun 	kfree(dev->dev_vfs);
3282*4882a593Smuzhiyun 	dev->dev_vfs = NULL;
3283*4882a593Smuzhiyun 	return dev_flags & ~MLX4_FLAG_MASTER;
3284*4882a593Smuzhiyun }
3285*4882a593Smuzhiyun 
3286*4882a593Smuzhiyun enum {
3287*4882a593Smuzhiyun 	MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64 = -1,
3288*4882a593Smuzhiyun };
3289*4882a593Smuzhiyun 
mlx4_check_dev_cap(struct mlx4_dev * dev,struct mlx4_dev_cap * dev_cap,int * nvfs)3290*4882a593Smuzhiyun static int mlx4_check_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
3291*4882a593Smuzhiyun 			      int *nvfs)
3292*4882a593Smuzhiyun {
3293*4882a593Smuzhiyun 	int requested_vfs = nvfs[0] + nvfs[1] + nvfs[2];
3294*4882a593Smuzhiyun 	/* Checking for 64 VFs as a limitation of CX2 */
3295*4882a593Smuzhiyun 	if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_80_VFS) &&
3296*4882a593Smuzhiyun 	    requested_vfs >= 64) {
3297*4882a593Smuzhiyun 		mlx4_err(dev, "Requested %d VFs, but FW does not support more than 64\n",
3298*4882a593Smuzhiyun 			 requested_vfs);
3299*4882a593Smuzhiyun 		return MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64;
3300*4882a593Smuzhiyun 	}
3301*4882a593Smuzhiyun 	return 0;
3302*4882a593Smuzhiyun }
3303*4882a593Smuzhiyun 
mlx4_pci_enable_device(struct mlx4_dev * dev)3304*4882a593Smuzhiyun static int mlx4_pci_enable_device(struct mlx4_dev *dev)
3305*4882a593Smuzhiyun {
3306*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->persist->pdev;
3307*4882a593Smuzhiyun 	int err = 0;
3308*4882a593Smuzhiyun 
3309*4882a593Smuzhiyun 	mutex_lock(&dev->persist->pci_status_mutex);
3310*4882a593Smuzhiyun 	if (dev->persist->pci_status == MLX4_PCI_STATUS_DISABLED) {
3311*4882a593Smuzhiyun 		err = pci_enable_device(pdev);
3312*4882a593Smuzhiyun 		if (!err)
3313*4882a593Smuzhiyun 			dev->persist->pci_status = MLX4_PCI_STATUS_ENABLED;
3314*4882a593Smuzhiyun 	}
3315*4882a593Smuzhiyun 	mutex_unlock(&dev->persist->pci_status_mutex);
3316*4882a593Smuzhiyun 
3317*4882a593Smuzhiyun 	return err;
3318*4882a593Smuzhiyun }
3319*4882a593Smuzhiyun 
mlx4_pci_disable_device(struct mlx4_dev * dev)3320*4882a593Smuzhiyun static void mlx4_pci_disable_device(struct mlx4_dev *dev)
3321*4882a593Smuzhiyun {
3322*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->persist->pdev;
3323*4882a593Smuzhiyun 
3324*4882a593Smuzhiyun 	mutex_lock(&dev->persist->pci_status_mutex);
3325*4882a593Smuzhiyun 	if (dev->persist->pci_status == MLX4_PCI_STATUS_ENABLED) {
3326*4882a593Smuzhiyun 		pci_disable_device(pdev);
3327*4882a593Smuzhiyun 		dev->persist->pci_status = MLX4_PCI_STATUS_DISABLED;
3328*4882a593Smuzhiyun 	}
3329*4882a593Smuzhiyun 	mutex_unlock(&dev->persist->pci_status_mutex);
3330*4882a593Smuzhiyun }
3331*4882a593Smuzhiyun 
mlx4_load_one(struct pci_dev * pdev,int pci_dev_data,int total_vfs,int * nvfs,struct mlx4_priv * priv,int reset_flow)3332*4882a593Smuzhiyun static int mlx4_load_one(struct pci_dev *pdev, int pci_dev_data,
3333*4882a593Smuzhiyun 			 int total_vfs, int *nvfs, struct mlx4_priv *priv,
3334*4882a593Smuzhiyun 			 int reset_flow)
3335*4882a593Smuzhiyun {
3336*4882a593Smuzhiyun 	struct mlx4_dev *dev;
3337*4882a593Smuzhiyun 	unsigned sum = 0;
3338*4882a593Smuzhiyun 	int err;
3339*4882a593Smuzhiyun 	int port;
3340*4882a593Smuzhiyun 	int i;
3341*4882a593Smuzhiyun 	struct mlx4_dev_cap *dev_cap = NULL;
3342*4882a593Smuzhiyun 	int existing_vfs = 0;
3343*4882a593Smuzhiyun 
3344*4882a593Smuzhiyun 	dev = &priv->dev;
3345*4882a593Smuzhiyun 
3346*4882a593Smuzhiyun 	INIT_LIST_HEAD(&priv->ctx_list);
3347*4882a593Smuzhiyun 	spin_lock_init(&priv->ctx_lock);
3348*4882a593Smuzhiyun 
3349*4882a593Smuzhiyun 	mutex_init(&priv->port_mutex);
3350*4882a593Smuzhiyun 	mutex_init(&priv->bond_mutex);
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun 	INIT_LIST_HEAD(&priv->pgdir_list);
3353*4882a593Smuzhiyun 	mutex_init(&priv->pgdir_mutex);
3354*4882a593Smuzhiyun 	spin_lock_init(&priv->cmd.context_lock);
3355*4882a593Smuzhiyun 
3356*4882a593Smuzhiyun 	INIT_LIST_HEAD(&priv->bf_list);
3357*4882a593Smuzhiyun 	mutex_init(&priv->bf_mutex);
3358*4882a593Smuzhiyun 
3359*4882a593Smuzhiyun 	dev->rev_id = pdev->revision;
3360*4882a593Smuzhiyun 	dev->numa_node = dev_to_node(&pdev->dev);
3361*4882a593Smuzhiyun 
3362*4882a593Smuzhiyun 	/* Detect if this device is a virtual function */
3363*4882a593Smuzhiyun 	if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
3364*4882a593Smuzhiyun 		mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
3365*4882a593Smuzhiyun 		dev->flags |= MLX4_FLAG_SLAVE;
3366*4882a593Smuzhiyun 	} else {
3367*4882a593Smuzhiyun 		/* We reset the device and enable SRIOV only for physical
3368*4882a593Smuzhiyun 		 * devices.  Try to claim ownership on the device;
3369*4882a593Smuzhiyun 		 * if already taken, skip -- do not allow multiple PFs */
3370*4882a593Smuzhiyun 		err = mlx4_get_ownership(dev);
3371*4882a593Smuzhiyun 		if (err) {
3372*4882a593Smuzhiyun 			if (err < 0)
3373*4882a593Smuzhiyun 				return err;
3374*4882a593Smuzhiyun 			else {
3375*4882a593Smuzhiyun 				mlx4_warn(dev, "Multiple PFs not yet supported - Skipping PF\n");
3376*4882a593Smuzhiyun 				return -EINVAL;
3377*4882a593Smuzhiyun 			}
3378*4882a593Smuzhiyun 		}
3379*4882a593Smuzhiyun 
3380*4882a593Smuzhiyun 		atomic_set(&priv->opreq_count, 0);
3381*4882a593Smuzhiyun 		INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
3382*4882a593Smuzhiyun 
3383*4882a593Smuzhiyun 		/*
3384*4882a593Smuzhiyun 		 * Now reset the HCA before we touch the PCI capabilities or
3385*4882a593Smuzhiyun 		 * attempt a firmware command, since a boot ROM may have left
3386*4882a593Smuzhiyun 		 * the HCA in an undefined state.
3387*4882a593Smuzhiyun 		 */
3388*4882a593Smuzhiyun 		err = mlx4_reset(dev);
3389*4882a593Smuzhiyun 		if (err) {
3390*4882a593Smuzhiyun 			mlx4_err(dev, "Failed to reset HCA, aborting\n");
3391*4882a593Smuzhiyun 			goto err_sriov;
3392*4882a593Smuzhiyun 		}
3393*4882a593Smuzhiyun 
3394*4882a593Smuzhiyun 		if (total_vfs) {
3395*4882a593Smuzhiyun 			dev->flags = MLX4_FLAG_MASTER;
3396*4882a593Smuzhiyun 			existing_vfs = pci_num_vf(pdev);
3397*4882a593Smuzhiyun 			if (existing_vfs)
3398*4882a593Smuzhiyun 				dev->flags |= MLX4_FLAG_SRIOV;
3399*4882a593Smuzhiyun 			dev->persist->num_vfs = total_vfs;
3400*4882a593Smuzhiyun 		}
3401*4882a593Smuzhiyun 	}
3402*4882a593Smuzhiyun 
3403*4882a593Smuzhiyun 	/* on load remove any previous indication of internal error,
3404*4882a593Smuzhiyun 	 * device is up.
3405*4882a593Smuzhiyun 	 */
3406*4882a593Smuzhiyun 	dev->persist->state = MLX4_DEVICE_STATE_UP;
3407*4882a593Smuzhiyun 
3408*4882a593Smuzhiyun slave_start:
3409*4882a593Smuzhiyun 	err = mlx4_cmd_init(dev);
3410*4882a593Smuzhiyun 	if (err) {
3411*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to init command interface, aborting\n");
3412*4882a593Smuzhiyun 		goto err_sriov;
3413*4882a593Smuzhiyun 	}
3414*4882a593Smuzhiyun 
3415*4882a593Smuzhiyun 	/* In slave functions, the communication channel must be initialized
3416*4882a593Smuzhiyun 	 * before posting commands. Also, init num_slaves before calling
3417*4882a593Smuzhiyun 	 * mlx4_init_hca */
3418*4882a593Smuzhiyun 	if (mlx4_is_mfunc(dev)) {
3419*4882a593Smuzhiyun 		if (mlx4_is_master(dev)) {
3420*4882a593Smuzhiyun 			dev->num_slaves = MLX4_MAX_NUM_SLAVES;
3421*4882a593Smuzhiyun 
3422*4882a593Smuzhiyun 		} else {
3423*4882a593Smuzhiyun 			dev->num_slaves = 0;
3424*4882a593Smuzhiyun 			err = mlx4_multi_func_init(dev);
3425*4882a593Smuzhiyun 			if (err) {
3426*4882a593Smuzhiyun 				mlx4_err(dev, "Failed to init slave mfunc interface, aborting\n");
3427*4882a593Smuzhiyun 				goto err_cmd;
3428*4882a593Smuzhiyun 			}
3429*4882a593Smuzhiyun 		}
3430*4882a593Smuzhiyun 	}
3431*4882a593Smuzhiyun 
3432*4882a593Smuzhiyun 	err = mlx4_init_fw(dev);
3433*4882a593Smuzhiyun 	if (err) {
3434*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to init fw, aborting.\n");
3435*4882a593Smuzhiyun 		goto err_mfunc;
3436*4882a593Smuzhiyun 	}
3437*4882a593Smuzhiyun 
3438*4882a593Smuzhiyun 	if (mlx4_is_master(dev)) {
3439*4882a593Smuzhiyun 		/* when we hit the goto slave_start below, dev_cap already initialized */
3440*4882a593Smuzhiyun 		if (!dev_cap) {
3441*4882a593Smuzhiyun 			dev_cap = kzalloc(sizeof(*dev_cap), GFP_KERNEL);
3442*4882a593Smuzhiyun 
3443*4882a593Smuzhiyun 			if (!dev_cap) {
3444*4882a593Smuzhiyun 				err = -ENOMEM;
3445*4882a593Smuzhiyun 				goto err_fw;
3446*4882a593Smuzhiyun 			}
3447*4882a593Smuzhiyun 
3448*4882a593Smuzhiyun 			err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
3449*4882a593Smuzhiyun 			if (err) {
3450*4882a593Smuzhiyun 				mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
3451*4882a593Smuzhiyun 				goto err_fw;
3452*4882a593Smuzhiyun 			}
3453*4882a593Smuzhiyun 
3454*4882a593Smuzhiyun 			if (mlx4_check_dev_cap(dev, dev_cap, nvfs))
3455*4882a593Smuzhiyun 				goto err_fw;
3456*4882a593Smuzhiyun 
3457*4882a593Smuzhiyun 			if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
3458*4882a593Smuzhiyun 				u64 dev_flags = mlx4_enable_sriov(dev, pdev,
3459*4882a593Smuzhiyun 								  total_vfs,
3460*4882a593Smuzhiyun 								  existing_vfs,
3461*4882a593Smuzhiyun 								  reset_flow);
3462*4882a593Smuzhiyun 
3463*4882a593Smuzhiyun 				mlx4_close_fw(dev);
3464*4882a593Smuzhiyun 				mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
3465*4882a593Smuzhiyun 				dev->flags = dev_flags;
3466*4882a593Smuzhiyun 				if (!SRIOV_VALID_STATE(dev->flags)) {
3467*4882a593Smuzhiyun 					mlx4_err(dev, "Invalid SRIOV state\n");
3468*4882a593Smuzhiyun 					goto err_sriov;
3469*4882a593Smuzhiyun 				}
3470*4882a593Smuzhiyun 				err = mlx4_reset(dev);
3471*4882a593Smuzhiyun 				if (err) {
3472*4882a593Smuzhiyun 					mlx4_err(dev, "Failed to reset HCA, aborting.\n");
3473*4882a593Smuzhiyun 					goto err_sriov;
3474*4882a593Smuzhiyun 				}
3475*4882a593Smuzhiyun 				goto slave_start;
3476*4882a593Smuzhiyun 			}
3477*4882a593Smuzhiyun 		} else {
3478*4882a593Smuzhiyun 			/* Legacy mode FW requires SRIOV to be enabled before
3479*4882a593Smuzhiyun 			 * doing QUERY_DEV_CAP, since max_eq's value is different if
3480*4882a593Smuzhiyun 			 * SRIOV is enabled.
3481*4882a593Smuzhiyun 			 */
3482*4882a593Smuzhiyun 			memset(dev_cap, 0, sizeof(*dev_cap));
3483*4882a593Smuzhiyun 			err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
3484*4882a593Smuzhiyun 			if (err) {
3485*4882a593Smuzhiyun 				mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
3486*4882a593Smuzhiyun 				goto err_fw;
3487*4882a593Smuzhiyun 			}
3488*4882a593Smuzhiyun 
3489*4882a593Smuzhiyun 			if (mlx4_check_dev_cap(dev, dev_cap, nvfs))
3490*4882a593Smuzhiyun 				goto err_fw;
3491*4882a593Smuzhiyun 		}
3492*4882a593Smuzhiyun 	}
3493*4882a593Smuzhiyun 
3494*4882a593Smuzhiyun 	err = mlx4_init_hca(dev);
3495*4882a593Smuzhiyun 	if (err) {
3496*4882a593Smuzhiyun 		if (err == -EACCES) {
3497*4882a593Smuzhiyun 			/* Not primary Physical function
3498*4882a593Smuzhiyun 			 * Running in slave mode */
3499*4882a593Smuzhiyun 			mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
3500*4882a593Smuzhiyun 			/* We're not a PF */
3501*4882a593Smuzhiyun 			if (dev->flags & MLX4_FLAG_SRIOV) {
3502*4882a593Smuzhiyun 				if (!existing_vfs)
3503*4882a593Smuzhiyun 					pci_disable_sriov(pdev);
3504*4882a593Smuzhiyun 				if (mlx4_is_master(dev) && !reset_flow)
3505*4882a593Smuzhiyun 					atomic_dec(&pf_loading);
3506*4882a593Smuzhiyun 				dev->flags &= ~MLX4_FLAG_SRIOV;
3507*4882a593Smuzhiyun 			}
3508*4882a593Smuzhiyun 			if (!mlx4_is_slave(dev))
3509*4882a593Smuzhiyun 				mlx4_free_ownership(dev);
3510*4882a593Smuzhiyun 			dev->flags |= MLX4_FLAG_SLAVE;
3511*4882a593Smuzhiyun 			dev->flags &= ~MLX4_FLAG_MASTER;
3512*4882a593Smuzhiyun 			goto slave_start;
3513*4882a593Smuzhiyun 		} else
3514*4882a593Smuzhiyun 			goto err_fw;
3515*4882a593Smuzhiyun 	}
3516*4882a593Smuzhiyun 
3517*4882a593Smuzhiyun 	if (mlx4_is_master(dev) && (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
3518*4882a593Smuzhiyun 		u64 dev_flags = mlx4_enable_sriov(dev, pdev, total_vfs,
3519*4882a593Smuzhiyun 						  existing_vfs, reset_flow);
3520*4882a593Smuzhiyun 
3521*4882a593Smuzhiyun 		if ((dev->flags ^ dev_flags) & (MLX4_FLAG_MASTER | MLX4_FLAG_SLAVE)) {
3522*4882a593Smuzhiyun 			mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_VHCR);
3523*4882a593Smuzhiyun 			dev->flags = dev_flags;
3524*4882a593Smuzhiyun 			err = mlx4_cmd_init(dev);
3525*4882a593Smuzhiyun 			if (err) {
3526*4882a593Smuzhiyun 				/* Only VHCR is cleaned up, so could still
3527*4882a593Smuzhiyun 				 * send FW commands
3528*4882a593Smuzhiyun 				 */
3529*4882a593Smuzhiyun 				mlx4_err(dev, "Failed to init VHCR command interface, aborting\n");
3530*4882a593Smuzhiyun 				goto err_close;
3531*4882a593Smuzhiyun 			}
3532*4882a593Smuzhiyun 		} else {
3533*4882a593Smuzhiyun 			dev->flags = dev_flags;
3534*4882a593Smuzhiyun 		}
3535*4882a593Smuzhiyun 
3536*4882a593Smuzhiyun 		if (!SRIOV_VALID_STATE(dev->flags)) {
3537*4882a593Smuzhiyun 			mlx4_err(dev, "Invalid SRIOV state\n");
3538*4882a593Smuzhiyun 			err = -EINVAL;
3539*4882a593Smuzhiyun 			goto err_close;
3540*4882a593Smuzhiyun 		}
3541*4882a593Smuzhiyun 	}
3542*4882a593Smuzhiyun 
3543*4882a593Smuzhiyun 	/* check if the device is functioning at its maximum possible speed.
3544*4882a593Smuzhiyun 	 * No return code for this call, just warn the user in case of PCI
3545*4882a593Smuzhiyun 	 * express device capabilities are under-satisfied by the bus.
3546*4882a593Smuzhiyun 	 */
3547*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev))
3548*4882a593Smuzhiyun 		pcie_print_link_status(dev->persist->pdev);
3549*4882a593Smuzhiyun 
3550*4882a593Smuzhiyun 	/* In master functions, the communication channel must be initialized
3551*4882a593Smuzhiyun 	 * after obtaining its address from fw */
3552*4882a593Smuzhiyun 	if (mlx4_is_master(dev)) {
3553*4882a593Smuzhiyun 		if (dev->caps.num_ports < 2 &&
3554*4882a593Smuzhiyun 		    num_vfs_argc > 1) {
3555*4882a593Smuzhiyun 			err = -EINVAL;
3556*4882a593Smuzhiyun 			mlx4_err(dev,
3557*4882a593Smuzhiyun 				 "Error: Trying to configure VFs on port 2, but HCA has only %d physical ports\n",
3558*4882a593Smuzhiyun 				 dev->caps.num_ports);
3559*4882a593Smuzhiyun 			goto err_close;
3560*4882a593Smuzhiyun 		}
3561*4882a593Smuzhiyun 		memcpy(dev->persist->nvfs, nvfs, sizeof(dev->persist->nvfs));
3562*4882a593Smuzhiyun 
3563*4882a593Smuzhiyun 		for (i = 0;
3564*4882a593Smuzhiyun 		     i < sizeof(dev->persist->nvfs)/
3565*4882a593Smuzhiyun 		     sizeof(dev->persist->nvfs[0]); i++) {
3566*4882a593Smuzhiyun 			unsigned j;
3567*4882a593Smuzhiyun 
3568*4882a593Smuzhiyun 			for (j = 0; j < dev->persist->nvfs[i]; ++sum, ++j) {
3569*4882a593Smuzhiyun 				dev->dev_vfs[sum].min_port = i < 2 ? i + 1 : 1;
3570*4882a593Smuzhiyun 				dev->dev_vfs[sum].n_ports = i < 2 ? 1 :
3571*4882a593Smuzhiyun 					dev->caps.num_ports;
3572*4882a593Smuzhiyun 			}
3573*4882a593Smuzhiyun 		}
3574*4882a593Smuzhiyun 
3575*4882a593Smuzhiyun 		/* In master functions, the communication channel
3576*4882a593Smuzhiyun 		 * must be initialized after obtaining its address from fw
3577*4882a593Smuzhiyun 		 */
3578*4882a593Smuzhiyun 		err = mlx4_multi_func_init(dev);
3579*4882a593Smuzhiyun 		if (err) {
3580*4882a593Smuzhiyun 			mlx4_err(dev, "Failed to init master mfunc interface, aborting.\n");
3581*4882a593Smuzhiyun 			goto err_close;
3582*4882a593Smuzhiyun 		}
3583*4882a593Smuzhiyun 	}
3584*4882a593Smuzhiyun 
3585*4882a593Smuzhiyun 	err = mlx4_alloc_eq_table(dev);
3586*4882a593Smuzhiyun 	if (err)
3587*4882a593Smuzhiyun 		goto err_master_mfunc;
3588*4882a593Smuzhiyun 
3589*4882a593Smuzhiyun 	bitmap_zero(priv->msix_ctl.pool_bm, MAX_MSIX);
3590*4882a593Smuzhiyun 	mutex_init(&priv->msix_ctl.pool_lock);
3591*4882a593Smuzhiyun 
3592*4882a593Smuzhiyun 	mlx4_enable_msi_x(dev);
3593*4882a593Smuzhiyun 	if ((mlx4_is_mfunc(dev)) &&
3594*4882a593Smuzhiyun 	    !(dev->flags & MLX4_FLAG_MSI_X)) {
3595*4882a593Smuzhiyun 		err = -EOPNOTSUPP;
3596*4882a593Smuzhiyun 		mlx4_err(dev, "INTx is not supported in multi-function mode, aborting\n");
3597*4882a593Smuzhiyun 		goto err_free_eq;
3598*4882a593Smuzhiyun 	}
3599*4882a593Smuzhiyun 
3600*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev)) {
3601*4882a593Smuzhiyun 		err = mlx4_init_steering(dev);
3602*4882a593Smuzhiyun 		if (err)
3603*4882a593Smuzhiyun 			goto err_disable_msix;
3604*4882a593Smuzhiyun 	}
3605*4882a593Smuzhiyun 
3606*4882a593Smuzhiyun 	mlx4_init_quotas(dev);
3607*4882a593Smuzhiyun 
3608*4882a593Smuzhiyun 	err = mlx4_setup_hca(dev);
3609*4882a593Smuzhiyun 	if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
3610*4882a593Smuzhiyun 	    !mlx4_is_mfunc(dev)) {
3611*4882a593Smuzhiyun 		dev->flags &= ~MLX4_FLAG_MSI_X;
3612*4882a593Smuzhiyun 		dev->caps.num_comp_vectors = 1;
3613*4882a593Smuzhiyun 		pci_disable_msix(pdev);
3614*4882a593Smuzhiyun 		err = mlx4_setup_hca(dev);
3615*4882a593Smuzhiyun 	}
3616*4882a593Smuzhiyun 
3617*4882a593Smuzhiyun 	if (err)
3618*4882a593Smuzhiyun 		goto err_steer;
3619*4882a593Smuzhiyun 
3620*4882a593Smuzhiyun 	/* When PF resources are ready arm its comm channel to enable
3621*4882a593Smuzhiyun 	 * getting commands
3622*4882a593Smuzhiyun 	 */
3623*4882a593Smuzhiyun 	if (mlx4_is_master(dev)) {
3624*4882a593Smuzhiyun 		err = mlx4_ARM_COMM_CHANNEL(dev);
3625*4882a593Smuzhiyun 		if (err) {
3626*4882a593Smuzhiyun 			mlx4_err(dev, " Failed to arm comm channel eq: %x\n",
3627*4882a593Smuzhiyun 				 err);
3628*4882a593Smuzhiyun 			goto err_steer;
3629*4882a593Smuzhiyun 		}
3630*4882a593Smuzhiyun 	}
3631*4882a593Smuzhiyun 
3632*4882a593Smuzhiyun 	for (port = 1; port <= dev->caps.num_ports; port++) {
3633*4882a593Smuzhiyun 		err = mlx4_init_port_info(dev, port);
3634*4882a593Smuzhiyun 		if (err)
3635*4882a593Smuzhiyun 			goto err_port;
3636*4882a593Smuzhiyun 	}
3637*4882a593Smuzhiyun 
3638*4882a593Smuzhiyun 	priv->v2p.port1 = 1;
3639*4882a593Smuzhiyun 	priv->v2p.port2 = 2;
3640*4882a593Smuzhiyun 
3641*4882a593Smuzhiyun 	err = mlx4_register_device(dev);
3642*4882a593Smuzhiyun 	if (err)
3643*4882a593Smuzhiyun 		goto err_port;
3644*4882a593Smuzhiyun 
3645*4882a593Smuzhiyun 	mlx4_request_modules(dev);
3646*4882a593Smuzhiyun 
3647*4882a593Smuzhiyun 	mlx4_sense_init(dev);
3648*4882a593Smuzhiyun 	mlx4_start_sense(dev);
3649*4882a593Smuzhiyun 
3650*4882a593Smuzhiyun 	priv->removed = 0;
3651*4882a593Smuzhiyun 
3652*4882a593Smuzhiyun 	if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow)
3653*4882a593Smuzhiyun 		atomic_dec(&pf_loading);
3654*4882a593Smuzhiyun 
3655*4882a593Smuzhiyun 	kfree(dev_cap);
3656*4882a593Smuzhiyun 	return 0;
3657*4882a593Smuzhiyun 
3658*4882a593Smuzhiyun err_port:
3659*4882a593Smuzhiyun 	for (--port; port >= 1; --port)
3660*4882a593Smuzhiyun 		mlx4_cleanup_port_info(&priv->port[port]);
3661*4882a593Smuzhiyun 
3662*4882a593Smuzhiyun 	mlx4_cleanup_default_counters(dev);
3663*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev))
3664*4882a593Smuzhiyun 		mlx4_cleanup_counters_table(dev);
3665*4882a593Smuzhiyun 	mlx4_cleanup_qp_table(dev);
3666*4882a593Smuzhiyun 	mlx4_cleanup_srq_table(dev);
3667*4882a593Smuzhiyun 	mlx4_cleanup_cq_table(dev);
3668*4882a593Smuzhiyun 	mlx4_cmd_use_polling(dev);
3669*4882a593Smuzhiyun 	mlx4_cleanup_eq_table(dev);
3670*4882a593Smuzhiyun 	mlx4_cleanup_mcg_table(dev);
3671*4882a593Smuzhiyun 	mlx4_cleanup_mr_table(dev);
3672*4882a593Smuzhiyun 	mlx4_cleanup_xrcd_table(dev);
3673*4882a593Smuzhiyun 	mlx4_cleanup_pd_table(dev);
3674*4882a593Smuzhiyun 	mlx4_cleanup_uar_table(dev);
3675*4882a593Smuzhiyun 
3676*4882a593Smuzhiyun err_steer:
3677*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev))
3678*4882a593Smuzhiyun 		mlx4_clear_steering(dev);
3679*4882a593Smuzhiyun 
3680*4882a593Smuzhiyun err_disable_msix:
3681*4882a593Smuzhiyun 	if (dev->flags & MLX4_FLAG_MSI_X)
3682*4882a593Smuzhiyun 		pci_disable_msix(pdev);
3683*4882a593Smuzhiyun 
3684*4882a593Smuzhiyun err_free_eq:
3685*4882a593Smuzhiyun 	mlx4_free_eq_table(dev);
3686*4882a593Smuzhiyun 
3687*4882a593Smuzhiyun err_master_mfunc:
3688*4882a593Smuzhiyun 	if (mlx4_is_master(dev)) {
3689*4882a593Smuzhiyun 		mlx4_free_resource_tracker(dev, RES_TR_FREE_STRUCTS_ONLY);
3690*4882a593Smuzhiyun 		mlx4_multi_func_cleanup(dev);
3691*4882a593Smuzhiyun 	}
3692*4882a593Smuzhiyun 
3693*4882a593Smuzhiyun 	if (mlx4_is_slave(dev))
3694*4882a593Smuzhiyun 		mlx4_slave_destroy_special_qp_cap(dev);
3695*4882a593Smuzhiyun 
3696*4882a593Smuzhiyun err_close:
3697*4882a593Smuzhiyun 	mlx4_close_hca(dev);
3698*4882a593Smuzhiyun 
3699*4882a593Smuzhiyun err_fw:
3700*4882a593Smuzhiyun 	mlx4_close_fw(dev);
3701*4882a593Smuzhiyun 
3702*4882a593Smuzhiyun err_mfunc:
3703*4882a593Smuzhiyun 	if (mlx4_is_slave(dev))
3704*4882a593Smuzhiyun 		mlx4_multi_func_cleanup(dev);
3705*4882a593Smuzhiyun 
3706*4882a593Smuzhiyun err_cmd:
3707*4882a593Smuzhiyun 	mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
3708*4882a593Smuzhiyun 
3709*4882a593Smuzhiyun err_sriov:
3710*4882a593Smuzhiyun 	if (dev->flags & MLX4_FLAG_SRIOV && !existing_vfs) {
3711*4882a593Smuzhiyun 		pci_disable_sriov(pdev);
3712*4882a593Smuzhiyun 		dev->flags &= ~MLX4_FLAG_SRIOV;
3713*4882a593Smuzhiyun 	}
3714*4882a593Smuzhiyun 
3715*4882a593Smuzhiyun 	if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow)
3716*4882a593Smuzhiyun 		atomic_dec(&pf_loading);
3717*4882a593Smuzhiyun 
3718*4882a593Smuzhiyun 	kfree(priv->dev.dev_vfs);
3719*4882a593Smuzhiyun 
3720*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev))
3721*4882a593Smuzhiyun 		mlx4_free_ownership(dev);
3722*4882a593Smuzhiyun 
3723*4882a593Smuzhiyun 	kfree(dev_cap);
3724*4882a593Smuzhiyun 	return err;
3725*4882a593Smuzhiyun }
3726*4882a593Smuzhiyun 
__mlx4_init_one(struct pci_dev * pdev,int pci_dev_data,struct mlx4_priv * priv)3727*4882a593Smuzhiyun static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data,
3728*4882a593Smuzhiyun 			   struct mlx4_priv *priv)
3729*4882a593Smuzhiyun {
3730*4882a593Smuzhiyun 	int err;
3731*4882a593Smuzhiyun 	int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3732*4882a593Smuzhiyun 	int prb_vf[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3733*4882a593Smuzhiyun 	const int param_map[MLX4_MAX_PORTS + 1][MLX4_MAX_PORTS + 1] = {
3734*4882a593Smuzhiyun 		{2, 0, 0}, {0, 1, 2}, {0, 1, 2} };
3735*4882a593Smuzhiyun 	unsigned total_vfs = 0;
3736*4882a593Smuzhiyun 	unsigned int i;
3737*4882a593Smuzhiyun 
3738*4882a593Smuzhiyun 	pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
3739*4882a593Smuzhiyun 
3740*4882a593Smuzhiyun 	err = mlx4_pci_enable_device(&priv->dev);
3741*4882a593Smuzhiyun 	if (err) {
3742*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
3743*4882a593Smuzhiyun 		return err;
3744*4882a593Smuzhiyun 	}
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun 	/* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
3747*4882a593Smuzhiyun 	 * per port, we must limit the number of VFs to 63 (since their are
3748*4882a593Smuzhiyun 	 * 128 MACs)
3749*4882a593Smuzhiyun 	 */
3750*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(nvfs) && i < num_vfs_argc;
3751*4882a593Smuzhiyun 	     total_vfs += nvfs[param_map[num_vfs_argc - 1][i]], i++) {
3752*4882a593Smuzhiyun 		nvfs[param_map[num_vfs_argc - 1][i]] = num_vfs[i];
3753*4882a593Smuzhiyun 		if (nvfs[i] < 0) {
3754*4882a593Smuzhiyun 			dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n");
3755*4882a593Smuzhiyun 			err = -EINVAL;
3756*4882a593Smuzhiyun 			goto err_disable_pdev;
3757*4882a593Smuzhiyun 		}
3758*4882a593Smuzhiyun 	}
3759*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(prb_vf) && i < probe_vfs_argc;
3760*4882a593Smuzhiyun 	     i++) {
3761*4882a593Smuzhiyun 		prb_vf[param_map[probe_vfs_argc - 1][i]] = probe_vf[i];
3762*4882a593Smuzhiyun 		if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) {
3763*4882a593Smuzhiyun 			dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n");
3764*4882a593Smuzhiyun 			err = -EINVAL;
3765*4882a593Smuzhiyun 			goto err_disable_pdev;
3766*4882a593Smuzhiyun 		}
3767*4882a593Smuzhiyun 	}
3768*4882a593Smuzhiyun 	if (total_vfs > MLX4_MAX_NUM_VF) {
3769*4882a593Smuzhiyun 		dev_err(&pdev->dev,
3770*4882a593Smuzhiyun 			"Requested more VF's (%d) than allowed by hw (%d)\n",
3771*4882a593Smuzhiyun 			total_vfs, MLX4_MAX_NUM_VF);
3772*4882a593Smuzhiyun 		err = -EINVAL;
3773*4882a593Smuzhiyun 		goto err_disable_pdev;
3774*4882a593Smuzhiyun 	}
3775*4882a593Smuzhiyun 
3776*4882a593Smuzhiyun 	for (i = 0; i < MLX4_MAX_PORTS; i++) {
3777*4882a593Smuzhiyun 		if (nvfs[i] + nvfs[2] > MLX4_MAX_NUM_VF_P_PORT) {
3778*4882a593Smuzhiyun 			dev_err(&pdev->dev,
3779*4882a593Smuzhiyun 				"Requested more VF's (%d) for port (%d) than allowed by driver (%d)\n",
3780*4882a593Smuzhiyun 				nvfs[i] + nvfs[2], i + 1,
3781*4882a593Smuzhiyun 				MLX4_MAX_NUM_VF_P_PORT);
3782*4882a593Smuzhiyun 			err = -EINVAL;
3783*4882a593Smuzhiyun 			goto err_disable_pdev;
3784*4882a593Smuzhiyun 		}
3785*4882a593Smuzhiyun 	}
3786*4882a593Smuzhiyun 
3787*4882a593Smuzhiyun 	/* Check for BARs. */
3788*4882a593Smuzhiyun 	if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
3789*4882a593Smuzhiyun 	    !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
3790*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Missing DCS, aborting (driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
3791*4882a593Smuzhiyun 			pci_dev_data, pci_resource_flags(pdev, 0));
3792*4882a593Smuzhiyun 		err = -ENODEV;
3793*4882a593Smuzhiyun 		goto err_disable_pdev;
3794*4882a593Smuzhiyun 	}
3795*4882a593Smuzhiyun 	if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
3796*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Missing UAR, aborting\n");
3797*4882a593Smuzhiyun 		err = -ENODEV;
3798*4882a593Smuzhiyun 		goto err_disable_pdev;
3799*4882a593Smuzhiyun 	}
3800*4882a593Smuzhiyun 
3801*4882a593Smuzhiyun 	err = pci_request_regions(pdev, DRV_NAME);
3802*4882a593Smuzhiyun 	if (err) {
3803*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
3804*4882a593Smuzhiyun 		goto err_disable_pdev;
3805*4882a593Smuzhiyun 	}
3806*4882a593Smuzhiyun 
3807*4882a593Smuzhiyun 	pci_set_master(pdev);
3808*4882a593Smuzhiyun 
3809*4882a593Smuzhiyun 	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
3810*4882a593Smuzhiyun 	if (err) {
3811*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
3812*4882a593Smuzhiyun 		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3813*4882a593Smuzhiyun 		if (err) {
3814*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
3815*4882a593Smuzhiyun 			goto err_release_regions;
3816*4882a593Smuzhiyun 		}
3817*4882a593Smuzhiyun 	}
3818*4882a593Smuzhiyun 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
3819*4882a593Smuzhiyun 	if (err) {
3820*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
3821*4882a593Smuzhiyun 		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
3822*4882a593Smuzhiyun 		if (err) {
3823*4882a593Smuzhiyun 			dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, aborting\n");
3824*4882a593Smuzhiyun 			goto err_release_regions;
3825*4882a593Smuzhiyun 		}
3826*4882a593Smuzhiyun 	}
3827*4882a593Smuzhiyun 
3828*4882a593Smuzhiyun 	/* Allow large DMA segments, up to the firmware limit of 1 GB */
3829*4882a593Smuzhiyun 	dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
3830*4882a593Smuzhiyun 	/* Detect if this device is a virtual function */
3831*4882a593Smuzhiyun 	if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
3832*4882a593Smuzhiyun 		/* When acting as pf, we normally skip vfs unless explicitly
3833*4882a593Smuzhiyun 		 * requested to probe them.
3834*4882a593Smuzhiyun 		 */
3835*4882a593Smuzhiyun 		if (total_vfs) {
3836*4882a593Smuzhiyun 			unsigned vfs_offset = 0;
3837*4882a593Smuzhiyun 
3838*4882a593Smuzhiyun 			for (i = 0; i < ARRAY_SIZE(nvfs) &&
3839*4882a593Smuzhiyun 			     vfs_offset + nvfs[i] < extended_func_num(pdev);
3840*4882a593Smuzhiyun 			     vfs_offset += nvfs[i], i++)
3841*4882a593Smuzhiyun 				;
3842*4882a593Smuzhiyun 			if (i == ARRAY_SIZE(nvfs)) {
3843*4882a593Smuzhiyun 				err = -ENODEV;
3844*4882a593Smuzhiyun 				goto err_release_regions;
3845*4882a593Smuzhiyun 			}
3846*4882a593Smuzhiyun 			if ((extended_func_num(pdev) - vfs_offset)
3847*4882a593Smuzhiyun 			    > prb_vf[i]) {
3848*4882a593Smuzhiyun 				dev_warn(&pdev->dev, "Skipping virtual function:%d\n",
3849*4882a593Smuzhiyun 					 extended_func_num(pdev));
3850*4882a593Smuzhiyun 				err = -ENODEV;
3851*4882a593Smuzhiyun 				goto err_release_regions;
3852*4882a593Smuzhiyun 			}
3853*4882a593Smuzhiyun 		}
3854*4882a593Smuzhiyun 	}
3855*4882a593Smuzhiyun 
3856*4882a593Smuzhiyun 	err = mlx4_crdump_init(&priv->dev);
3857*4882a593Smuzhiyun 	if (err)
3858*4882a593Smuzhiyun 		goto err_release_regions;
3859*4882a593Smuzhiyun 
3860*4882a593Smuzhiyun 	err = mlx4_catas_init(&priv->dev);
3861*4882a593Smuzhiyun 	if (err)
3862*4882a593Smuzhiyun 		goto err_crdump;
3863*4882a593Smuzhiyun 
3864*4882a593Smuzhiyun 	err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 0);
3865*4882a593Smuzhiyun 	if (err)
3866*4882a593Smuzhiyun 		goto err_catas;
3867*4882a593Smuzhiyun 
3868*4882a593Smuzhiyun 	return 0;
3869*4882a593Smuzhiyun 
3870*4882a593Smuzhiyun err_catas:
3871*4882a593Smuzhiyun 	mlx4_catas_end(&priv->dev);
3872*4882a593Smuzhiyun 
3873*4882a593Smuzhiyun err_crdump:
3874*4882a593Smuzhiyun 	mlx4_crdump_end(&priv->dev);
3875*4882a593Smuzhiyun 
3876*4882a593Smuzhiyun err_release_regions:
3877*4882a593Smuzhiyun 	pci_release_regions(pdev);
3878*4882a593Smuzhiyun 
3879*4882a593Smuzhiyun err_disable_pdev:
3880*4882a593Smuzhiyun 	mlx4_pci_disable_device(&priv->dev);
3881*4882a593Smuzhiyun 	return err;
3882*4882a593Smuzhiyun }
3883*4882a593Smuzhiyun 
mlx4_devlink_port_type_set(struct devlink_port * devlink_port,enum devlink_port_type port_type)3884*4882a593Smuzhiyun static int mlx4_devlink_port_type_set(struct devlink_port *devlink_port,
3885*4882a593Smuzhiyun 				      enum devlink_port_type port_type)
3886*4882a593Smuzhiyun {
3887*4882a593Smuzhiyun 	struct mlx4_port_info *info = container_of(devlink_port,
3888*4882a593Smuzhiyun 						   struct mlx4_port_info,
3889*4882a593Smuzhiyun 						   devlink_port);
3890*4882a593Smuzhiyun 	enum mlx4_port_type mlx4_port_type;
3891*4882a593Smuzhiyun 
3892*4882a593Smuzhiyun 	switch (port_type) {
3893*4882a593Smuzhiyun 	case DEVLINK_PORT_TYPE_AUTO:
3894*4882a593Smuzhiyun 		mlx4_port_type = MLX4_PORT_TYPE_AUTO;
3895*4882a593Smuzhiyun 		break;
3896*4882a593Smuzhiyun 	case DEVLINK_PORT_TYPE_ETH:
3897*4882a593Smuzhiyun 		mlx4_port_type = MLX4_PORT_TYPE_ETH;
3898*4882a593Smuzhiyun 		break;
3899*4882a593Smuzhiyun 	case DEVLINK_PORT_TYPE_IB:
3900*4882a593Smuzhiyun 		mlx4_port_type = MLX4_PORT_TYPE_IB;
3901*4882a593Smuzhiyun 		break;
3902*4882a593Smuzhiyun 	default:
3903*4882a593Smuzhiyun 		return -EOPNOTSUPP;
3904*4882a593Smuzhiyun 	}
3905*4882a593Smuzhiyun 
3906*4882a593Smuzhiyun 	return __set_port_type(info, mlx4_port_type);
3907*4882a593Smuzhiyun }
3908*4882a593Smuzhiyun 
mlx4_devlink_param_load_driverinit_values(struct devlink * devlink)3909*4882a593Smuzhiyun static void mlx4_devlink_param_load_driverinit_values(struct devlink *devlink)
3910*4882a593Smuzhiyun {
3911*4882a593Smuzhiyun 	struct mlx4_priv *priv = devlink_priv(devlink);
3912*4882a593Smuzhiyun 	struct mlx4_dev *dev = &priv->dev;
3913*4882a593Smuzhiyun 	struct mlx4_fw_crdump *crdump = &dev->persist->crdump;
3914*4882a593Smuzhiyun 	union devlink_param_value saved_value;
3915*4882a593Smuzhiyun 	int err;
3916*4882a593Smuzhiyun 
3917*4882a593Smuzhiyun 	err = devlink_param_driverinit_value_get(devlink,
3918*4882a593Smuzhiyun 						 DEVLINK_PARAM_GENERIC_ID_INT_ERR_RESET,
3919*4882a593Smuzhiyun 						 &saved_value);
3920*4882a593Smuzhiyun 	if (!err && mlx4_internal_err_reset != saved_value.vbool) {
3921*4882a593Smuzhiyun 		mlx4_internal_err_reset = saved_value.vbool;
3922*4882a593Smuzhiyun 		/* Notify on value changed on runtime configuration mode */
3923*4882a593Smuzhiyun 		devlink_param_value_changed(devlink,
3924*4882a593Smuzhiyun 					    DEVLINK_PARAM_GENERIC_ID_INT_ERR_RESET);
3925*4882a593Smuzhiyun 	}
3926*4882a593Smuzhiyun 	err = devlink_param_driverinit_value_get(devlink,
3927*4882a593Smuzhiyun 						 DEVLINK_PARAM_GENERIC_ID_MAX_MACS,
3928*4882a593Smuzhiyun 						 &saved_value);
3929*4882a593Smuzhiyun 	if (!err)
3930*4882a593Smuzhiyun 		log_num_mac = order_base_2(saved_value.vu32);
3931*4882a593Smuzhiyun 	err = devlink_param_driverinit_value_get(devlink,
3932*4882a593Smuzhiyun 						 MLX4_DEVLINK_PARAM_ID_ENABLE_64B_CQE_EQE,
3933*4882a593Smuzhiyun 						 &saved_value);
3934*4882a593Smuzhiyun 	if (!err)
3935*4882a593Smuzhiyun 		enable_64b_cqe_eqe = saved_value.vbool;
3936*4882a593Smuzhiyun 	err = devlink_param_driverinit_value_get(devlink,
3937*4882a593Smuzhiyun 						 MLX4_DEVLINK_PARAM_ID_ENABLE_4K_UAR,
3938*4882a593Smuzhiyun 						 &saved_value);
3939*4882a593Smuzhiyun 	if (!err)
3940*4882a593Smuzhiyun 		enable_4k_uar = saved_value.vbool;
3941*4882a593Smuzhiyun 	err = devlink_param_driverinit_value_get(devlink,
3942*4882a593Smuzhiyun 						 DEVLINK_PARAM_GENERIC_ID_REGION_SNAPSHOT,
3943*4882a593Smuzhiyun 						 &saved_value);
3944*4882a593Smuzhiyun 	if (!err && crdump->snapshot_enable != saved_value.vbool) {
3945*4882a593Smuzhiyun 		crdump->snapshot_enable = saved_value.vbool;
3946*4882a593Smuzhiyun 		devlink_param_value_changed(devlink,
3947*4882a593Smuzhiyun 					    DEVLINK_PARAM_GENERIC_ID_REGION_SNAPSHOT);
3948*4882a593Smuzhiyun 	}
3949*4882a593Smuzhiyun }
3950*4882a593Smuzhiyun 
3951*4882a593Smuzhiyun static void mlx4_restart_one_down(struct pci_dev *pdev);
3952*4882a593Smuzhiyun static int mlx4_restart_one_up(struct pci_dev *pdev, bool reload,
3953*4882a593Smuzhiyun 			       struct devlink *devlink);
3954*4882a593Smuzhiyun 
mlx4_devlink_reload_down(struct devlink * devlink,bool netns_change,enum devlink_reload_action action,enum devlink_reload_limit limit,struct netlink_ext_ack * extack)3955*4882a593Smuzhiyun static int mlx4_devlink_reload_down(struct devlink *devlink, bool netns_change,
3956*4882a593Smuzhiyun 				    enum devlink_reload_action action,
3957*4882a593Smuzhiyun 				    enum devlink_reload_limit limit,
3958*4882a593Smuzhiyun 				    struct netlink_ext_ack *extack)
3959*4882a593Smuzhiyun {
3960*4882a593Smuzhiyun 	struct mlx4_priv *priv = devlink_priv(devlink);
3961*4882a593Smuzhiyun 	struct mlx4_dev *dev = &priv->dev;
3962*4882a593Smuzhiyun 	struct mlx4_dev_persistent *persist = dev->persist;
3963*4882a593Smuzhiyun 
3964*4882a593Smuzhiyun 	if (netns_change) {
3965*4882a593Smuzhiyun 		NL_SET_ERR_MSG_MOD(extack, "Namespace change is not supported");
3966*4882a593Smuzhiyun 		return -EOPNOTSUPP;
3967*4882a593Smuzhiyun 	}
3968*4882a593Smuzhiyun 	if (persist->num_vfs)
3969*4882a593Smuzhiyun 		mlx4_warn(persist->dev, "Reload performed on PF, will cause reset on operating Virtual Functions\n");
3970*4882a593Smuzhiyun 	mlx4_restart_one_down(persist->pdev);
3971*4882a593Smuzhiyun 	return 0;
3972*4882a593Smuzhiyun }
3973*4882a593Smuzhiyun 
mlx4_devlink_reload_up(struct devlink * devlink,enum devlink_reload_action action,enum devlink_reload_limit limit,u32 * actions_performed,struct netlink_ext_ack * extack)3974*4882a593Smuzhiyun static int mlx4_devlink_reload_up(struct devlink *devlink, enum devlink_reload_action action,
3975*4882a593Smuzhiyun 				  enum devlink_reload_limit limit, u32 *actions_performed,
3976*4882a593Smuzhiyun 				  struct netlink_ext_ack *extack)
3977*4882a593Smuzhiyun {
3978*4882a593Smuzhiyun 	struct mlx4_priv *priv = devlink_priv(devlink);
3979*4882a593Smuzhiyun 	struct mlx4_dev *dev = &priv->dev;
3980*4882a593Smuzhiyun 	struct mlx4_dev_persistent *persist = dev->persist;
3981*4882a593Smuzhiyun 	int err;
3982*4882a593Smuzhiyun 
3983*4882a593Smuzhiyun 	*actions_performed = BIT(DEVLINK_RELOAD_ACTION_DRIVER_REINIT);
3984*4882a593Smuzhiyun 	err = mlx4_restart_one_up(persist->pdev, true, devlink);
3985*4882a593Smuzhiyun 	if (err)
3986*4882a593Smuzhiyun 		mlx4_err(persist->dev, "mlx4_restart_one_up failed, ret=%d\n",
3987*4882a593Smuzhiyun 			 err);
3988*4882a593Smuzhiyun 
3989*4882a593Smuzhiyun 	return err;
3990*4882a593Smuzhiyun }
3991*4882a593Smuzhiyun 
3992*4882a593Smuzhiyun static const struct devlink_ops mlx4_devlink_ops = {
3993*4882a593Smuzhiyun 	.port_type_set	= mlx4_devlink_port_type_set,
3994*4882a593Smuzhiyun 	.reload_actions = BIT(DEVLINK_RELOAD_ACTION_DRIVER_REINIT),
3995*4882a593Smuzhiyun 	.reload_down	= mlx4_devlink_reload_down,
3996*4882a593Smuzhiyun 	.reload_up	= mlx4_devlink_reload_up,
3997*4882a593Smuzhiyun };
3998*4882a593Smuzhiyun 
mlx4_init_one(struct pci_dev * pdev,const struct pci_device_id * id)3999*4882a593Smuzhiyun static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
4000*4882a593Smuzhiyun {
4001*4882a593Smuzhiyun 	struct devlink *devlink;
4002*4882a593Smuzhiyun 	struct mlx4_priv *priv;
4003*4882a593Smuzhiyun 	struct mlx4_dev *dev;
4004*4882a593Smuzhiyun 	int ret;
4005*4882a593Smuzhiyun 
4006*4882a593Smuzhiyun 	printk_once(KERN_INFO "%s", mlx4_version);
4007*4882a593Smuzhiyun 
4008*4882a593Smuzhiyun 	devlink = devlink_alloc(&mlx4_devlink_ops, sizeof(*priv));
4009*4882a593Smuzhiyun 	if (!devlink)
4010*4882a593Smuzhiyun 		return -ENOMEM;
4011*4882a593Smuzhiyun 	priv = devlink_priv(devlink);
4012*4882a593Smuzhiyun 
4013*4882a593Smuzhiyun 	dev       = &priv->dev;
4014*4882a593Smuzhiyun 	dev->persist = kzalloc(sizeof(*dev->persist), GFP_KERNEL);
4015*4882a593Smuzhiyun 	if (!dev->persist) {
4016*4882a593Smuzhiyun 		ret = -ENOMEM;
4017*4882a593Smuzhiyun 		goto err_devlink_free;
4018*4882a593Smuzhiyun 	}
4019*4882a593Smuzhiyun 	dev->persist->pdev = pdev;
4020*4882a593Smuzhiyun 	dev->persist->dev = dev;
4021*4882a593Smuzhiyun 	pci_set_drvdata(pdev, dev->persist);
4022*4882a593Smuzhiyun 	priv->pci_dev_data = id->driver_data;
4023*4882a593Smuzhiyun 	mutex_init(&dev->persist->device_state_mutex);
4024*4882a593Smuzhiyun 	mutex_init(&dev->persist->interface_state_mutex);
4025*4882a593Smuzhiyun 	mutex_init(&dev->persist->pci_status_mutex);
4026*4882a593Smuzhiyun 
4027*4882a593Smuzhiyun 	ret = devlink_register(devlink, &pdev->dev);
4028*4882a593Smuzhiyun 	if (ret)
4029*4882a593Smuzhiyun 		goto err_persist_free;
4030*4882a593Smuzhiyun 	ret = devlink_params_register(devlink, mlx4_devlink_params,
4031*4882a593Smuzhiyun 				      ARRAY_SIZE(mlx4_devlink_params));
4032*4882a593Smuzhiyun 	if (ret)
4033*4882a593Smuzhiyun 		goto err_devlink_unregister;
4034*4882a593Smuzhiyun 	mlx4_devlink_set_params_init_values(devlink);
4035*4882a593Smuzhiyun 	ret =  __mlx4_init_one(pdev, id->driver_data, priv);
4036*4882a593Smuzhiyun 	if (ret)
4037*4882a593Smuzhiyun 		goto err_params_unregister;
4038*4882a593Smuzhiyun 
4039*4882a593Smuzhiyun 	devlink_params_publish(devlink);
4040*4882a593Smuzhiyun 	devlink_reload_enable(devlink);
4041*4882a593Smuzhiyun 	pci_save_state(pdev);
4042*4882a593Smuzhiyun 	return 0;
4043*4882a593Smuzhiyun 
4044*4882a593Smuzhiyun err_params_unregister:
4045*4882a593Smuzhiyun 	devlink_params_unregister(devlink, mlx4_devlink_params,
4046*4882a593Smuzhiyun 				  ARRAY_SIZE(mlx4_devlink_params));
4047*4882a593Smuzhiyun err_devlink_unregister:
4048*4882a593Smuzhiyun 	devlink_unregister(devlink);
4049*4882a593Smuzhiyun err_persist_free:
4050*4882a593Smuzhiyun 	kfree(dev->persist);
4051*4882a593Smuzhiyun err_devlink_free:
4052*4882a593Smuzhiyun 	devlink_free(devlink);
4053*4882a593Smuzhiyun 	return ret;
4054*4882a593Smuzhiyun }
4055*4882a593Smuzhiyun 
mlx4_clean_dev(struct mlx4_dev * dev)4056*4882a593Smuzhiyun static void mlx4_clean_dev(struct mlx4_dev *dev)
4057*4882a593Smuzhiyun {
4058*4882a593Smuzhiyun 	struct mlx4_dev_persistent *persist = dev->persist;
4059*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
4060*4882a593Smuzhiyun 	unsigned long	flags = (dev->flags & RESET_PERSIST_MASK_FLAGS);
4061*4882a593Smuzhiyun 
4062*4882a593Smuzhiyun 	memset(priv, 0, sizeof(*priv));
4063*4882a593Smuzhiyun 	priv->dev.persist = persist;
4064*4882a593Smuzhiyun 	priv->dev.flags = flags;
4065*4882a593Smuzhiyun }
4066*4882a593Smuzhiyun 
mlx4_unload_one(struct pci_dev * pdev)4067*4882a593Smuzhiyun static void mlx4_unload_one(struct pci_dev *pdev)
4068*4882a593Smuzhiyun {
4069*4882a593Smuzhiyun 	struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
4070*4882a593Smuzhiyun 	struct mlx4_dev  *dev  = persist->dev;
4071*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
4072*4882a593Smuzhiyun 	int               pci_dev_data;
4073*4882a593Smuzhiyun 	int p, i;
4074*4882a593Smuzhiyun 
4075*4882a593Smuzhiyun 	if (priv->removed)
4076*4882a593Smuzhiyun 		return;
4077*4882a593Smuzhiyun 
4078*4882a593Smuzhiyun 	/* saving current ports type for further use */
4079*4882a593Smuzhiyun 	for (i = 0; i < dev->caps.num_ports; i++) {
4080*4882a593Smuzhiyun 		dev->persist->curr_port_type[i] = dev->caps.port_type[i + 1];
4081*4882a593Smuzhiyun 		dev->persist->curr_port_poss_type[i] = dev->caps.
4082*4882a593Smuzhiyun 						       possible_type[i + 1];
4083*4882a593Smuzhiyun 	}
4084*4882a593Smuzhiyun 
4085*4882a593Smuzhiyun 	pci_dev_data = priv->pci_dev_data;
4086*4882a593Smuzhiyun 
4087*4882a593Smuzhiyun 	mlx4_stop_sense(dev);
4088*4882a593Smuzhiyun 	mlx4_unregister_device(dev);
4089*4882a593Smuzhiyun 
4090*4882a593Smuzhiyun 	for (p = 1; p <= dev->caps.num_ports; p++) {
4091*4882a593Smuzhiyun 		mlx4_cleanup_port_info(&priv->port[p]);
4092*4882a593Smuzhiyun 		mlx4_CLOSE_PORT(dev, p);
4093*4882a593Smuzhiyun 	}
4094*4882a593Smuzhiyun 
4095*4882a593Smuzhiyun 	if (mlx4_is_master(dev))
4096*4882a593Smuzhiyun 		mlx4_free_resource_tracker(dev,
4097*4882a593Smuzhiyun 					   RES_TR_FREE_SLAVES_ONLY);
4098*4882a593Smuzhiyun 
4099*4882a593Smuzhiyun 	mlx4_cleanup_default_counters(dev);
4100*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev))
4101*4882a593Smuzhiyun 		mlx4_cleanup_counters_table(dev);
4102*4882a593Smuzhiyun 	mlx4_cleanup_qp_table(dev);
4103*4882a593Smuzhiyun 	mlx4_cleanup_srq_table(dev);
4104*4882a593Smuzhiyun 	mlx4_cleanup_cq_table(dev);
4105*4882a593Smuzhiyun 	mlx4_cmd_use_polling(dev);
4106*4882a593Smuzhiyun 	mlx4_cleanup_eq_table(dev);
4107*4882a593Smuzhiyun 	mlx4_cleanup_mcg_table(dev);
4108*4882a593Smuzhiyun 	mlx4_cleanup_mr_table(dev);
4109*4882a593Smuzhiyun 	mlx4_cleanup_xrcd_table(dev);
4110*4882a593Smuzhiyun 	mlx4_cleanup_pd_table(dev);
4111*4882a593Smuzhiyun 
4112*4882a593Smuzhiyun 	if (mlx4_is_master(dev))
4113*4882a593Smuzhiyun 		mlx4_free_resource_tracker(dev,
4114*4882a593Smuzhiyun 					   RES_TR_FREE_STRUCTS_ONLY);
4115*4882a593Smuzhiyun 
4116*4882a593Smuzhiyun 	iounmap(priv->kar);
4117*4882a593Smuzhiyun 	mlx4_uar_free(dev, &priv->driver_uar);
4118*4882a593Smuzhiyun 	mlx4_cleanup_uar_table(dev);
4119*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev))
4120*4882a593Smuzhiyun 		mlx4_clear_steering(dev);
4121*4882a593Smuzhiyun 	mlx4_free_eq_table(dev);
4122*4882a593Smuzhiyun 	if (mlx4_is_master(dev))
4123*4882a593Smuzhiyun 		mlx4_multi_func_cleanup(dev);
4124*4882a593Smuzhiyun 	mlx4_close_hca(dev);
4125*4882a593Smuzhiyun 	mlx4_close_fw(dev);
4126*4882a593Smuzhiyun 	if (mlx4_is_slave(dev))
4127*4882a593Smuzhiyun 		mlx4_multi_func_cleanup(dev);
4128*4882a593Smuzhiyun 	mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
4129*4882a593Smuzhiyun 
4130*4882a593Smuzhiyun 	if (dev->flags & MLX4_FLAG_MSI_X)
4131*4882a593Smuzhiyun 		pci_disable_msix(pdev);
4132*4882a593Smuzhiyun 
4133*4882a593Smuzhiyun 	if (!mlx4_is_slave(dev))
4134*4882a593Smuzhiyun 		mlx4_free_ownership(dev);
4135*4882a593Smuzhiyun 
4136*4882a593Smuzhiyun 	mlx4_slave_destroy_special_qp_cap(dev);
4137*4882a593Smuzhiyun 	kfree(dev->dev_vfs);
4138*4882a593Smuzhiyun 
4139*4882a593Smuzhiyun 	mlx4_clean_dev(dev);
4140*4882a593Smuzhiyun 	priv->pci_dev_data = pci_dev_data;
4141*4882a593Smuzhiyun 	priv->removed = 1;
4142*4882a593Smuzhiyun }
4143*4882a593Smuzhiyun 
mlx4_remove_one(struct pci_dev * pdev)4144*4882a593Smuzhiyun static void mlx4_remove_one(struct pci_dev *pdev)
4145*4882a593Smuzhiyun {
4146*4882a593Smuzhiyun 	struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
4147*4882a593Smuzhiyun 	struct mlx4_dev  *dev  = persist->dev;
4148*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
4149*4882a593Smuzhiyun 	struct devlink *devlink = priv_to_devlink(priv);
4150*4882a593Smuzhiyun 	int active_vfs = 0;
4151*4882a593Smuzhiyun 
4152*4882a593Smuzhiyun 	devlink_reload_disable(devlink);
4153*4882a593Smuzhiyun 
4154*4882a593Smuzhiyun 	if (mlx4_is_slave(dev))
4155*4882a593Smuzhiyun 		persist->interface_state |= MLX4_INTERFACE_STATE_NOWAIT;
4156*4882a593Smuzhiyun 
4157*4882a593Smuzhiyun 	mutex_lock(&persist->interface_state_mutex);
4158*4882a593Smuzhiyun 	persist->interface_state |= MLX4_INTERFACE_STATE_DELETION;
4159*4882a593Smuzhiyun 	mutex_unlock(&persist->interface_state_mutex);
4160*4882a593Smuzhiyun 
4161*4882a593Smuzhiyun 	/* Disabling SR-IOV is not allowed while there are active vf's */
4162*4882a593Smuzhiyun 	if (mlx4_is_master(dev) && dev->flags & MLX4_FLAG_SRIOV) {
4163*4882a593Smuzhiyun 		active_vfs = mlx4_how_many_lives_vf(dev);
4164*4882a593Smuzhiyun 		if (active_vfs) {
4165*4882a593Smuzhiyun 			pr_warn("Removing PF when there are active VF's !!\n");
4166*4882a593Smuzhiyun 			pr_warn("Will not disable SR-IOV.\n");
4167*4882a593Smuzhiyun 		}
4168*4882a593Smuzhiyun 	}
4169*4882a593Smuzhiyun 
4170*4882a593Smuzhiyun 	/* device marked to be under deletion running now without the lock
4171*4882a593Smuzhiyun 	 * letting other tasks to be terminated
4172*4882a593Smuzhiyun 	 */
4173*4882a593Smuzhiyun 	if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
4174*4882a593Smuzhiyun 		mlx4_unload_one(pdev);
4175*4882a593Smuzhiyun 	else
4176*4882a593Smuzhiyun 		mlx4_info(dev, "%s: interface is down\n", __func__);
4177*4882a593Smuzhiyun 	mlx4_catas_end(dev);
4178*4882a593Smuzhiyun 	mlx4_crdump_end(dev);
4179*4882a593Smuzhiyun 	if (dev->flags & MLX4_FLAG_SRIOV && !active_vfs) {
4180*4882a593Smuzhiyun 		mlx4_warn(dev, "Disabling SR-IOV\n");
4181*4882a593Smuzhiyun 		pci_disable_sriov(pdev);
4182*4882a593Smuzhiyun 	}
4183*4882a593Smuzhiyun 
4184*4882a593Smuzhiyun 	pci_release_regions(pdev);
4185*4882a593Smuzhiyun 	mlx4_pci_disable_device(dev);
4186*4882a593Smuzhiyun 	devlink_params_unregister(devlink, mlx4_devlink_params,
4187*4882a593Smuzhiyun 				  ARRAY_SIZE(mlx4_devlink_params));
4188*4882a593Smuzhiyun 	devlink_unregister(devlink);
4189*4882a593Smuzhiyun 	kfree(dev->persist);
4190*4882a593Smuzhiyun 	devlink_free(devlink);
4191*4882a593Smuzhiyun }
4192*4882a593Smuzhiyun 
restore_current_port_types(struct mlx4_dev * dev,enum mlx4_port_type * types,enum mlx4_port_type * poss_types)4193*4882a593Smuzhiyun static int restore_current_port_types(struct mlx4_dev *dev,
4194*4882a593Smuzhiyun 				      enum mlx4_port_type *types,
4195*4882a593Smuzhiyun 				      enum mlx4_port_type *poss_types)
4196*4882a593Smuzhiyun {
4197*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
4198*4882a593Smuzhiyun 	int err, i;
4199*4882a593Smuzhiyun 
4200*4882a593Smuzhiyun 	mlx4_stop_sense(dev);
4201*4882a593Smuzhiyun 
4202*4882a593Smuzhiyun 	mutex_lock(&priv->port_mutex);
4203*4882a593Smuzhiyun 	for (i = 0; i < dev->caps.num_ports; i++)
4204*4882a593Smuzhiyun 		dev->caps.possible_type[i + 1] = poss_types[i];
4205*4882a593Smuzhiyun 	err = mlx4_change_port_types(dev, types);
4206*4882a593Smuzhiyun 	mlx4_start_sense(dev);
4207*4882a593Smuzhiyun 	mutex_unlock(&priv->port_mutex);
4208*4882a593Smuzhiyun 
4209*4882a593Smuzhiyun 	return err;
4210*4882a593Smuzhiyun }
4211*4882a593Smuzhiyun 
mlx4_restart_one_down(struct pci_dev * pdev)4212*4882a593Smuzhiyun static void mlx4_restart_one_down(struct pci_dev *pdev)
4213*4882a593Smuzhiyun {
4214*4882a593Smuzhiyun 	mlx4_unload_one(pdev);
4215*4882a593Smuzhiyun }
4216*4882a593Smuzhiyun 
mlx4_restart_one_up(struct pci_dev * pdev,bool reload,struct devlink * devlink)4217*4882a593Smuzhiyun static int mlx4_restart_one_up(struct pci_dev *pdev, bool reload,
4218*4882a593Smuzhiyun 			       struct devlink *devlink)
4219*4882a593Smuzhiyun {
4220*4882a593Smuzhiyun 	struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
4221*4882a593Smuzhiyun 	struct mlx4_dev	 *dev  = persist->dev;
4222*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
4223*4882a593Smuzhiyun 	int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
4224*4882a593Smuzhiyun 	int pci_dev_data, err, total_vfs;
4225*4882a593Smuzhiyun 
4226*4882a593Smuzhiyun 	pci_dev_data = priv->pci_dev_data;
4227*4882a593Smuzhiyun 	total_vfs = dev->persist->num_vfs;
4228*4882a593Smuzhiyun 	memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
4229*4882a593Smuzhiyun 
4230*4882a593Smuzhiyun 	if (reload)
4231*4882a593Smuzhiyun 		mlx4_devlink_param_load_driverinit_values(devlink);
4232*4882a593Smuzhiyun 	err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 1);
4233*4882a593Smuzhiyun 	if (err) {
4234*4882a593Smuzhiyun 		mlx4_err(dev, "%s: ERROR: mlx4_load_one failed, pci_name=%s, err=%d\n",
4235*4882a593Smuzhiyun 			 __func__, pci_name(pdev), err);
4236*4882a593Smuzhiyun 		return err;
4237*4882a593Smuzhiyun 	}
4238*4882a593Smuzhiyun 
4239*4882a593Smuzhiyun 	err = restore_current_port_types(dev, dev->persist->curr_port_type,
4240*4882a593Smuzhiyun 					 dev->persist->curr_port_poss_type);
4241*4882a593Smuzhiyun 	if (err)
4242*4882a593Smuzhiyun 		mlx4_err(dev, "could not restore original port types (%d)\n",
4243*4882a593Smuzhiyun 			 err);
4244*4882a593Smuzhiyun 
4245*4882a593Smuzhiyun 	return err;
4246*4882a593Smuzhiyun }
4247*4882a593Smuzhiyun 
mlx4_restart_one(struct pci_dev * pdev)4248*4882a593Smuzhiyun int mlx4_restart_one(struct pci_dev *pdev)
4249*4882a593Smuzhiyun {
4250*4882a593Smuzhiyun 	mlx4_restart_one_down(pdev);
4251*4882a593Smuzhiyun 	return mlx4_restart_one_up(pdev, false, NULL);
4252*4882a593Smuzhiyun }
4253*4882a593Smuzhiyun 
4254*4882a593Smuzhiyun #define MLX_SP(id) { PCI_VDEVICE(MELLANOX, id), MLX4_PCI_DEV_FORCE_SENSE_PORT }
4255*4882a593Smuzhiyun #define MLX_VF(id) { PCI_VDEVICE(MELLANOX, id), MLX4_PCI_DEV_IS_VF }
4256*4882a593Smuzhiyun #define MLX_GN(id) { PCI_VDEVICE(MELLANOX, id), 0 }
4257*4882a593Smuzhiyun 
4258*4882a593Smuzhiyun static const struct pci_device_id mlx4_pci_table[] = {
4259*4882a593Smuzhiyun #ifdef CONFIG_MLX4_CORE_GEN2
4260*4882a593Smuzhiyun 	/* MT25408 "Hermon" */
4261*4882a593Smuzhiyun 	MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_SDR),	/* SDR */
4262*4882a593Smuzhiyun 	MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_DDR),	/* DDR */
4263*4882a593Smuzhiyun 	MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_QDR),	/* QDR */
4264*4882a593Smuzhiyun 	MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2), /* DDR Gen2 */
4265*4882a593Smuzhiyun 	MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2),	/* QDR Gen2 */
4266*4882a593Smuzhiyun 	MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_EN),	/* EN 10GigE */
4267*4882a593Smuzhiyun 	MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2),  /* EN 10GigE Gen2 */
4268*4882a593Smuzhiyun 	/* MT25458 ConnectX EN 10GBASE-T */
4269*4882a593Smuzhiyun 	MLX_SP(PCI_DEVICE_ID_MELLANOX_CONNECTX_EN),
4270*4882a593Smuzhiyun 	MLX_SP(PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2),	/* Gen2 */
4271*4882a593Smuzhiyun 	/* MT26468 ConnectX EN 10GigE PCIe Gen2*/
4272*4882a593Smuzhiyun 	MLX_SP(PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2),
4273*4882a593Smuzhiyun 	/* MT26438 ConnectX EN 40GigE PCIe Gen2 5GT/s */
4274*4882a593Smuzhiyun 	MLX_SP(PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2),
4275*4882a593Smuzhiyun 	/* MT26478 ConnectX2 40GigE PCIe Gen2 */
4276*4882a593Smuzhiyun 	MLX_SP(PCI_DEVICE_ID_MELLANOX_CONNECTX2),
4277*4882a593Smuzhiyun 	/* MT25400 Family [ConnectX-2] */
4278*4882a593Smuzhiyun 	MLX_VF(0x1002),					/* Virtual Function */
4279*4882a593Smuzhiyun #endif /* CONFIG_MLX4_CORE_GEN2 */
4280*4882a593Smuzhiyun 	/* MT27500 Family [ConnectX-3] */
4281*4882a593Smuzhiyun 	MLX_GN(PCI_DEVICE_ID_MELLANOX_CONNECTX3),
4282*4882a593Smuzhiyun 	MLX_VF(0x1004),					/* Virtual Function */
4283*4882a593Smuzhiyun 	MLX_GN(0x1005),					/* MT27510 Family */
4284*4882a593Smuzhiyun 	MLX_GN(0x1006),					/* MT27511 Family */
4285*4882a593Smuzhiyun 	MLX_GN(PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO),	/* MT27520 Family */
4286*4882a593Smuzhiyun 	MLX_GN(0x1008),					/* MT27521 Family */
4287*4882a593Smuzhiyun 	MLX_GN(0x1009),					/* MT27530 Family */
4288*4882a593Smuzhiyun 	MLX_GN(0x100a),					/* MT27531 Family */
4289*4882a593Smuzhiyun 	MLX_GN(0x100b),					/* MT27540 Family */
4290*4882a593Smuzhiyun 	MLX_GN(0x100c),					/* MT27541 Family */
4291*4882a593Smuzhiyun 	MLX_GN(0x100d),					/* MT27550 Family */
4292*4882a593Smuzhiyun 	MLX_GN(0x100e),					/* MT27551 Family */
4293*4882a593Smuzhiyun 	MLX_GN(0x100f),					/* MT27560 Family */
4294*4882a593Smuzhiyun 	MLX_GN(0x1010),					/* MT27561 Family */
4295*4882a593Smuzhiyun 
4296*4882a593Smuzhiyun 	/*
4297*4882a593Smuzhiyun 	 * See the mellanox_check_broken_intx_masking() quirk when
4298*4882a593Smuzhiyun 	 * adding devices
4299*4882a593Smuzhiyun 	 */
4300*4882a593Smuzhiyun 
4301*4882a593Smuzhiyun 	{ 0, }
4302*4882a593Smuzhiyun };
4303*4882a593Smuzhiyun 
4304*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
4305*4882a593Smuzhiyun 
mlx4_pci_err_detected(struct pci_dev * pdev,pci_channel_state_t state)4306*4882a593Smuzhiyun static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
4307*4882a593Smuzhiyun 					      pci_channel_state_t state)
4308*4882a593Smuzhiyun {
4309*4882a593Smuzhiyun 	struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
4310*4882a593Smuzhiyun 
4311*4882a593Smuzhiyun 	mlx4_err(persist->dev, "mlx4_pci_err_detected was called\n");
4312*4882a593Smuzhiyun 	mlx4_enter_error_state(persist);
4313*4882a593Smuzhiyun 
4314*4882a593Smuzhiyun 	mutex_lock(&persist->interface_state_mutex);
4315*4882a593Smuzhiyun 	if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
4316*4882a593Smuzhiyun 		mlx4_unload_one(pdev);
4317*4882a593Smuzhiyun 
4318*4882a593Smuzhiyun 	mutex_unlock(&persist->interface_state_mutex);
4319*4882a593Smuzhiyun 	if (state == pci_channel_io_perm_failure)
4320*4882a593Smuzhiyun 		return PCI_ERS_RESULT_DISCONNECT;
4321*4882a593Smuzhiyun 
4322*4882a593Smuzhiyun 	mlx4_pci_disable_device(persist->dev);
4323*4882a593Smuzhiyun 	return PCI_ERS_RESULT_NEED_RESET;
4324*4882a593Smuzhiyun }
4325*4882a593Smuzhiyun 
mlx4_pci_slot_reset(struct pci_dev * pdev)4326*4882a593Smuzhiyun static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
4327*4882a593Smuzhiyun {
4328*4882a593Smuzhiyun 	struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
4329*4882a593Smuzhiyun 	struct mlx4_dev	 *dev  = persist->dev;
4330*4882a593Smuzhiyun 	int err;
4331*4882a593Smuzhiyun 
4332*4882a593Smuzhiyun 	mlx4_err(dev, "mlx4_pci_slot_reset was called\n");
4333*4882a593Smuzhiyun 	err = mlx4_pci_enable_device(dev);
4334*4882a593Smuzhiyun 	if (err) {
4335*4882a593Smuzhiyun 		mlx4_err(dev, "Can not re-enable device, err=%d\n", err);
4336*4882a593Smuzhiyun 		return PCI_ERS_RESULT_DISCONNECT;
4337*4882a593Smuzhiyun 	}
4338*4882a593Smuzhiyun 
4339*4882a593Smuzhiyun 	pci_set_master(pdev);
4340*4882a593Smuzhiyun 	pci_restore_state(pdev);
4341*4882a593Smuzhiyun 	pci_save_state(pdev);
4342*4882a593Smuzhiyun 	return PCI_ERS_RESULT_RECOVERED;
4343*4882a593Smuzhiyun }
4344*4882a593Smuzhiyun 
mlx4_pci_resume(struct pci_dev * pdev)4345*4882a593Smuzhiyun static void mlx4_pci_resume(struct pci_dev *pdev)
4346*4882a593Smuzhiyun {
4347*4882a593Smuzhiyun 	struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
4348*4882a593Smuzhiyun 	struct mlx4_dev	 *dev  = persist->dev;
4349*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
4350*4882a593Smuzhiyun 	int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
4351*4882a593Smuzhiyun 	int total_vfs;
4352*4882a593Smuzhiyun 	int err;
4353*4882a593Smuzhiyun 
4354*4882a593Smuzhiyun 	mlx4_err(dev, "%s was called\n", __func__);
4355*4882a593Smuzhiyun 	total_vfs = dev->persist->num_vfs;
4356*4882a593Smuzhiyun 	memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
4357*4882a593Smuzhiyun 
4358*4882a593Smuzhiyun 	mutex_lock(&persist->interface_state_mutex);
4359*4882a593Smuzhiyun 	if (!(persist->interface_state & MLX4_INTERFACE_STATE_UP)) {
4360*4882a593Smuzhiyun 		err = mlx4_load_one(pdev, priv->pci_dev_data, total_vfs, nvfs,
4361*4882a593Smuzhiyun 				    priv, 1);
4362*4882a593Smuzhiyun 		if (err) {
4363*4882a593Smuzhiyun 			mlx4_err(dev, "%s: mlx4_load_one failed, err=%d\n",
4364*4882a593Smuzhiyun 				 __func__,  err);
4365*4882a593Smuzhiyun 			goto end;
4366*4882a593Smuzhiyun 		}
4367*4882a593Smuzhiyun 
4368*4882a593Smuzhiyun 		err = restore_current_port_types(dev, dev->persist->
4369*4882a593Smuzhiyun 						 curr_port_type, dev->persist->
4370*4882a593Smuzhiyun 						 curr_port_poss_type);
4371*4882a593Smuzhiyun 		if (err)
4372*4882a593Smuzhiyun 			mlx4_err(dev, "could not restore original port types (%d)\n", err);
4373*4882a593Smuzhiyun 	}
4374*4882a593Smuzhiyun end:
4375*4882a593Smuzhiyun 	mutex_unlock(&persist->interface_state_mutex);
4376*4882a593Smuzhiyun 
4377*4882a593Smuzhiyun }
4378*4882a593Smuzhiyun 
mlx4_shutdown(struct pci_dev * pdev)4379*4882a593Smuzhiyun static void mlx4_shutdown(struct pci_dev *pdev)
4380*4882a593Smuzhiyun {
4381*4882a593Smuzhiyun 	struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
4382*4882a593Smuzhiyun 	struct mlx4_dev *dev = persist->dev;
4383*4882a593Smuzhiyun 
4384*4882a593Smuzhiyun 	mlx4_info(persist->dev, "mlx4_shutdown was called\n");
4385*4882a593Smuzhiyun 	mutex_lock(&persist->interface_state_mutex);
4386*4882a593Smuzhiyun 	if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
4387*4882a593Smuzhiyun 		mlx4_unload_one(pdev);
4388*4882a593Smuzhiyun 	mutex_unlock(&persist->interface_state_mutex);
4389*4882a593Smuzhiyun 	mlx4_pci_disable_device(dev);
4390*4882a593Smuzhiyun }
4391*4882a593Smuzhiyun 
4392*4882a593Smuzhiyun static const struct pci_error_handlers mlx4_err_handler = {
4393*4882a593Smuzhiyun 	.error_detected = mlx4_pci_err_detected,
4394*4882a593Smuzhiyun 	.slot_reset     = mlx4_pci_slot_reset,
4395*4882a593Smuzhiyun 	.resume		= mlx4_pci_resume,
4396*4882a593Smuzhiyun };
4397*4882a593Smuzhiyun 
mlx4_suspend(struct device * dev_d)4398*4882a593Smuzhiyun static int __maybe_unused mlx4_suspend(struct device *dev_d)
4399*4882a593Smuzhiyun {
4400*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(dev_d);
4401*4882a593Smuzhiyun 	struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
4402*4882a593Smuzhiyun 	struct mlx4_dev	*dev = persist->dev;
4403*4882a593Smuzhiyun 
4404*4882a593Smuzhiyun 	mlx4_err(dev, "suspend was called\n");
4405*4882a593Smuzhiyun 	mutex_lock(&persist->interface_state_mutex);
4406*4882a593Smuzhiyun 	if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
4407*4882a593Smuzhiyun 		mlx4_unload_one(pdev);
4408*4882a593Smuzhiyun 	mutex_unlock(&persist->interface_state_mutex);
4409*4882a593Smuzhiyun 
4410*4882a593Smuzhiyun 	return 0;
4411*4882a593Smuzhiyun }
4412*4882a593Smuzhiyun 
mlx4_resume(struct device * dev_d)4413*4882a593Smuzhiyun static int __maybe_unused mlx4_resume(struct device *dev_d)
4414*4882a593Smuzhiyun {
4415*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(dev_d);
4416*4882a593Smuzhiyun 	struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
4417*4882a593Smuzhiyun 	struct mlx4_dev	*dev = persist->dev;
4418*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
4419*4882a593Smuzhiyun 	int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
4420*4882a593Smuzhiyun 	int total_vfs;
4421*4882a593Smuzhiyun 	int ret = 0;
4422*4882a593Smuzhiyun 
4423*4882a593Smuzhiyun 	mlx4_err(dev, "resume was called\n");
4424*4882a593Smuzhiyun 	total_vfs = dev->persist->num_vfs;
4425*4882a593Smuzhiyun 	memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
4426*4882a593Smuzhiyun 
4427*4882a593Smuzhiyun 	mutex_lock(&persist->interface_state_mutex);
4428*4882a593Smuzhiyun 	if (!(persist->interface_state & MLX4_INTERFACE_STATE_UP)) {
4429*4882a593Smuzhiyun 		ret = mlx4_load_one(pdev, priv->pci_dev_data, total_vfs,
4430*4882a593Smuzhiyun 				    nvfs, priv, 1);
4431*4882a593Smuzhiyun 		if (!ret) {
4432*4882a593Smuzhiyun 			ret = restore_current_port_types(dev,
4433*4882a593Smuzhiyun 					dev->persist->curr_port_type,
4434*4882a593Smuzhiyun 					dev->persist->curr_port_poss_type);
4435*4882a593Smuzhiyun 			if (ret)
4436*4882a593Smuzhiyun 				mlx4_err(dev, "resume: could not restore original port types (%d)\n", ret);
4437*4882a593Smuzhiyun 		}
4438*4882a593Smuzhiyun 	}
4439*4882a593Smuzhiyun 	mutex_unlock(&persist->interface_state_mutex);
4440*4882a593Smuzhiyun 
4441*4882a593Smuzhiyun 	return ret;
4442*4882a593Smuzhiyun }
4443*4882a593Smuzhiyun 
4444*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mlx4_pm_ops, mlx4_suspend, mlx4_resume);
4445*4882a593Smuzhiyun 
4446*4882a593Smuzhiyun static struct pci_driver mlx4_driver = {
4447*4882a593Smuzhiyun 	.name		= DRV_NAME,
4448*4882a593Smuzhiyun 	.id_table	= mlx4_pci_table,
4449*4882a593Smuzhiyun 	.probe		= mlx4_init_one,
4450*4882a593Smuzhiyun 	.shutdown	= mlx4_shutdown,
4451*4882a593Smuzhiyun 	.remove		= mlx4_remove_one,
4452*4882a593Smuzhiyun 	.driver.pm	= &mlx4_pm_ops,
4453*4882a593Smuzhiyun 	.err_handler    = &mlx4_err_handler,
4454*4882a593Smuzhiyun };
4455*4882a593Smuzhiyun 
mlx4_verify_params(void)4456*4882a593Smuzhiyun static int __init mlx4_verify_params(void)
4457*4882a593Smuzhiyun {
4458*4882a593Smuzhiyun 	if (msi_x < 0) {
4459*4882a593Smuzhiyun 		pr_warn("mlx4_core: bad msi_x: %d\n", msi_x);
4460*4882a593Smuzhiyun 		return -1;
4461*4882a593Smuzhiyun 	}
4462*4882a593Smuzhiyun 
4463*4882a593Smuzhiyun 	if ((log_num_mac < 0) || (log_num_mac > 7)) {
4464*4882a593Smuzhiyun 		pr_warn("mlx4_core: bad num_mac: %d\n", log_num_mac);
4465*4882a593Smuzhiyun 		return -1;
4466*4882a593Smuzhiyun 	}
4467*4882a593Smuzhiyun 
4468*4882a593Smuzhiyun 	if (log_num_vlan != 0)
4469*4882a593Smuzhiyun 		pr_warn("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
4470*4882a593Smuzhiyun 			MLX4_LOG_NUM_VLANS);
4471*4882a593Smuzhiyun 
4472*4882a593Smuzhiyun 	if (use_prio != 0)
4473*4882a593Smuzhiyun 		pr_warn("mlx4_core: use_prio - obsolete module param, ignored\n");
4474*4882a593Smuzhiyun 
4475*4882a593Smuzhiyun 	if ((log_mtts_per_seg < 0) || (log_mtts_per_seg > 7)) {
4476*4882a593Smuzhiyun 		pr_warn("mlx4_core: bad log_mtts_per_seg: %d\n",
4477*4882a593Smuzhiyun 			log_mtts_per_seg);
4478*4882a593Smuzhiyun 		return -1;
4479*4882a593Smuzhiyun 	}
4480*4882a593Smuzhiyun 
4481*4882a593Smuzhiyun 	/* Check if module param for ports type has legal combination */
4482*4882a593Smuzhiyun 	if (port_type_array[0] == false && port_type_array[1] == true) {
4483*4882a593Smuzhiyun 		pr_warn("Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
4484*4882a593Smuzhiyun 		port_type_array[0] = true;
4485*4882a593Smuzhiyun 	}
4486*4882a593Smuzhiyun 
4487*4882a593Smuzhiyun 	if (mlx4_log_num_mgm_entry_size < -7 ||
4488*4882a593Smuzhiyun 	    (mlx4_log_num_mgm_entry_size > 0 &&
4489*4882a593Smuzhiyun 	     (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
4490*4882a593Smuzhiyun 	      mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE))) {
4491*4882a593Smuzhiyun 		pr_warn("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not in legal range (-7..0 or %d..%d)\n",
4492*4882a593Smuzhiyun 			mlx4_log_num_mgm_entry_size,
4493*4882a593Smuzhiyun 			MLX4_MIN_MGM_LOG_ENTRY_SIZE,
4494*4882a593Smuzhiyun 			MLX4_MAX_MGM_LOG_ENTRY_SIZE);
4495*4882a593Smuzhiyun 		return -1;
4496*4882a593Smuzhiyun 	}
4497*4882a593Smuzhiyun 
4498*4882a593Smuzhiyun 	return 0;
4499*4882a593Smuzhiyun }
4500*4882a593Smuzhiyun 
mlx4_init(void)4501*4882a593Smuzhiyun static int __init mlx4_init(void)
4502*4882a593Smuzhiyun {
4503*4882a593Smuzhiyun 	int ret;
4504*4882a593Smuzhiyun 
4505*4882a593Smuzhiyun 	if (mlx4_verify_params())
4506*4882a593Smuzhiyun 		return -EINVAL;
4507*4882a593Smuzhiyun 
4508*4882a593Smuzhiyun 
4509*4882a593Smuzhiyun 	mlx4_wq = create_singlethread_workqueue("mlx4");
4510*4882a593Smuzhiyun 	if (!mlx4_wq)
4511*4882a593Smuzhiyun 		return -ENOMEM;
4512*4882a593Smuzhiyun 
4513*4882a593Smuzhiyun 	ret = pci_register_driver(&mlx4_driver);
4514*4882a593Smuzhiyun 	if (ret < 0)
4515*4882a593Smuzhiyun 		destroy_workqueue(mlx4_wq);
4516*4882a593Smuzhiyun 	return ret < 0 ? ret : 0;
4517*4882a593Smuzhiyun }
4518*4882a593Smuzhiyun 
mlx4_cleanup(void)4519*4882a593Smuzhiyun static void __exit mlx4_cleanup(void)
4520*4882a593Smuzhiyun {
4521*4882a593Smuzhiyun 	pci_unregister_driver(&mlx4_driver);
4522*4882a593Smuzhiyun 	destroy_workqueue(mlx4_wq);
4523*4882a593Smuzhiyun }
4524*4882a593Smuzhiyun 
4525*4882a593Smuzhiyun module_init(mlx4_init);
4526*4882a593Smuzhiyun module_exit(mlx4_cleanup);
4527