1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
4*4882a593Smuzhiyun * All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This software is available to you under a choice of one of two
7*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
8*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
9*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
10*4882a593Smuzhiyun * OpenIB.org BSD license below:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
13*4882a593Smuzhiyun * without modification, are permitted provided that the following
14*4882a593Smuzhiyun * conditions are met:
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * - Redistributions of source code must retain the above
17*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
18*4882a593Smuzhiyun * disclaimer.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
21*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
22*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
23*4882a593Smuzhiyun * provided with the distribution.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32*4882a593Smuzhiyun * SOFTWARE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <linux/export.h>
36*4882a593Smuzhiyun #include "fw_qos.h"
37*4882a593Smuzhiyun #include "fw.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun enum {
40*4882a593Smuzhiyun /* allocate vpp opcode modifiers */
41*4882a593Smuzhiyun MLX4_ALLOCATE_VPP_ALLOCATE = 0x0,
42*4882a593Smuzhiyun MLX4_ALLOCATE_VPP_QUERY = 0x1
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun enum {
46*4882a593Smuzhiyun /* set vport qos opcode modifiers */
47*4882a593Smuzhiyun MLX4_SET_VPORT_QOS_SET = 0x0,
48*4882a593Smuzhiyun MLX4_SET_VPORT_QOS_QUERY = 0x1
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun struct mlx4_set_port_prio2tc_context {
52*4882a593Smuzhiyun u8 prio2tc[4];
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct mlx4_port_scheduler_tc_cfg_be {
56*4882a593Smuzhiyun __be16 pg;
57*4882a593Smuzhiyun __be16 bw_precentage;
58*4882a593Smuzhiyun __be16 max_bw_units; /* 3-100Mbps, 4-1Gbps, other values - reserved */
59*4882a593Smuzhiyun __be16 max_bw_value;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct mlx4_set_port_scheduler_context {
63*4882a593Smuzhiyun struct mlx4_port_scheduler_tc_cfg_be tc[MLX4_NUM_TC];
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* Granular Qos (per VF) section */
67*4882a593Smuzhiyun struct mlx4_alloc_vpp_param {
68*4882a593Smuzhiyun __be32 available_vpp;
69*4882a593Smuzhiyun __be32 vpp_p_up[MLX4_NUM_UP];
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun struct mlx4_prio_qos_param {
73*4882a593Smuzhiyun __be32 bw_share;
74*4882a593Smuzhiyun __be32 max_avg_bw;
75*4882a593Smuzhiyun __be32 reserved;
76*4882a593Smuzhiyun __be32 enable;
77*4882a593Smuzhiyun __be32 reserved1[4];
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct mlx4_set_vport_context {
81*4882a593Smuzhiyun __be32 reserved[8];
82*4882a593Smuzhiyun struct mlx4_prio_qos_param qos_p_up[MLX4_NUM_UP];
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
mlx4_SET_PORT_PRIO2TC(struct mlx4_dev * dev,u8 port,u8 * prio2tc)85*4882a593Smuzhiyun int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
88*4882a593Smuzhiyun struct mlx4_set_port_prio2tc_context *context;
89*4882a593Smuzhiyun int err;
90*4882a593Smuzhiyun u32 in_mod;
91*4882a593Smuzhiyun int i;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
94*4882a593Smuzhiyun if (IS_ERR(mailbox))
95*4882a593Smuzhiyun return PTR_ERR(mailbox);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun context = mailbox->buf;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun for (i = 0; i < MLX4_NUM_UP; i += 2)
100*4882a593Smuzhiyun context->prio2tc[i >> 1] = prio2tc[i] << 4 | prio2tc[i + 1];
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun in_mod = MLX4_SET_PORT_PRIO2TC << 8 | port;
103*4882a593Smuzhiyun err = mlx4_cmd(dev, mailbox->dma, in_mod, 1, MLX4_CMD_SET_PORT,
104*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
107*4882a593Smuzhiyun return err;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_SET_PORT_PRIO2TC);
110*4882a593Smuzhiyun
mlx4_SET_PORT_SCHEDULER(struct mlx4_dev * dev,u8 port,u8 * tc_tx_bw,u8 * pg,u16 * ratelimit)111*4882a593Smuzhiyun int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
112*4882a593Smuzhiyun u8 *pg, u16 *ratelimit)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
115*4882a593Smuzhiyun struct mlx4_set_port_scheduler_context *context;
116*4882a593Smuzhiyun int err;
117*4882a593Smuzhiyun u32 in_mod;
118*4882a593Smuzhiyun int i;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
121*4882a593Smuzhiyun if (IS_ERR(mailbox))
122*4882a593Smuzhiyun return PTR_ERR(mailbox);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun context = mailbox->buf;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun for (i = 0; i < MLX4_NUM_TC; i++) {
127*4882a593Smuzhiyun struct mlx4_port_scheduler_tc_cfg_be *tc = &context->tc[i];
128*4882a593Smuzhiyun u16 r;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (ratelimit && ratelimit[i]) {
131*4882a593Smuzhiyun if (ratelimit[i] <= MLX4_MAX_100M_UNITS_VAL) {
132*4882a593Smuzhiyun r = ratelimit[i];
133*4882a593Smuzhiyun tc->max_bw_units =
134*4882a593Smuzhiyun htons(MLX4_RATELIMIT_100M_UNITS);
135*4882a593Smuzhiyun } else {
136*4882a593Smuzhiyun r = ratelimit[i] / 10;
137*4882a593Smuzhiyun tc->max_bw_units =
138*4882a593Smuzhiyun htons(MLX4_RATELIMIT_1G_UNITS);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun tc->max_bw_value = htons(r);
141*4882a593Smuzhiyun } else {
142*4882a593Smuzhiyun tc->max_bw_value = htons(MLX4_RATELIMIT_DEFAULT);
143*4882a593Smuzhiyun tc->max_bw_units = htons(MLX4_RATELIMIT_1G_UNITS);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun tc->pg = htons(pg[i]);
147*4882a593Smuzhiyun tc->bw_precentage = htons(tc_tx_bw[i]);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun in_mod = MLX4_SET_PORT_SCHEDULER << 8 | port;
151*4882a593Smuzhiyun err = mlx4_cmd(dev, mailbox->dma, in_mod, 1, MLX4_CMD_SET_PORT,
152*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
155*4882a593Smuzhiyun return err;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_SET_PORT_SCHEDULER);
158*4882a593Smuzhiyun
mlx4_ALLOCATE_VPP_get(struct mlx4_dev * dev,u8 port,u16 * available_vpp,u8 * vpp_p_up)159*4882a593Smuzhiyun int mlx4_ALLOCATE_VPP_get(struct mlx4_dev *dev, u8 port,
160*4882a593Smuzhiyun u16 *available_vpp, u8 *vpp_p_up)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun int i;
163*4882a593Smuzhiyun int err;
164*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
165*4882a593Smuzhiyun struct mlx4_alloc_vpp_param *out_param;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
168*4882a593Smuzhiyun if (IS_ERR(mailbox))
169*4882a593Smuzhiyun return PTR_ERR(mailbox);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun out_param = mailbox->buf;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun err = mlx4_cmd_box(dev, 0, mailbox->dma, port,
174*4882a593Smuzhiyun MLX4_ALLOCATE_VPP_QUERY,
175*4882a593Smuzhiyun MLX4_CMD_ALLOCATE_VPP,
176*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A,
177*4882a593Smuzhiyun MLX4_CMD_NATIVE);
178*4882a593Smuzhiyun if (err)
179*4882a593Smuzhiyun goto out;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Total number of supported VPPs */
182*4882a593Smuzhiyun *available_vpp = (u16)be32_to_cpu(out_param->available_vpp);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun for (i = 0; i < MLX4_NUM_UP; i++)
185*4882a593Smuzhiyun vpp_p_up[i] = (u8)be32_to_cpu(out_param->vpp_p_up[i]);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun out:
188*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun return err;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_ALLOCATE_VPP_get);
193*4882a593Smuzhiyun
mlx4_ALLOCATE_VPP_set(struct mlx4_dev * dev,u8 port,u8 * vpp_p_up)194*4882a593Smuzhiyun int mlx4_ALLOCATE_VPP_set(struct mlx4_dev *dev, u8 port, u8 *vpp_p_up)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun int i;
197*4882a593Smuzhiyun int err;
198*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
199*4882a593Smuzhiyun struct mlx4_alloc_vpp_param *in_param;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
202*4882a593Smuzhiyun if (IS_ERR(mailbox))
203*4882a593Smuzhiyun return PTR_ERR(mailbox);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun in_param = mailbox->buf;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun for (i = 0; i < MLX4_NUM_UP; i++)
208*4882a593Smuzhiyun in_param->vpp_p_up[i] = cpu_to_be32(vpp_p_up[i]);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun err = mlx4_cmd(dev, mailbox->dma, port,
211*4882a593Smuzhiyun MLX4_ALLOCATE_VPP_ALLOCATE,
212*4882a593Smuzhiyun MLX4_CMD_ALLOCATE_VPP,
213*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A,
214*4882a593Smuzhiyun MLX4_CMD_NATIVE);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
217*4882a593Smuzhiyun return err;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_ALLOCATE_VPP_set);
220*4882a593Smuzhiyun
mlx4_SET_VPORT_QOS_get(struct mlx4_dev * dev,u8 port,u8 vport,struct mlx4_vport_qos_param * out_param)221*4882a593Smuzhiyun int mlx4_SET_VPORT_QOS_get(struct mlx4_dev *dev, u8 port, u8 vport,
222*4882a593Smuzhiyun struct mlx4_vport_qos_param *out_param)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun int i;
225*4882a593Smuzhiyun int err;
226*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
227*4882a593Smuzhiyun struct mlx4_set_vport_context *ctx;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
230*4882a593Smuzhiyun if (IS_ERR(mailbox))
231*4882a593Smuzhiyun return PTR_ERR(mailbox);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun ctx = mailbox->buf;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun err = mlx4_cmd_box(dev, 0, mailbox->dma, (vport << 8) | port,
236*4882a593Smuzhiyun MLX4_SET_VPORT_QOS_QUERY,
237*4882a593Smuzhiyun MLX4_CMD_SET_VPORT_QOS,
238*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A,
239*4882a593Smuzhiyun MLX4_CMD_NATIVE);
240*4882a593Smuzhiyun if (err)
241*4882a593Smuzhiyun goto out;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun for (i = 0; i < MLX4_NUM_UP; i++) {
244*4882a593Smuzhiyun out_param[i].bw_share = be32_to_cpu(ctx->qos_p_up[i].bw_share);
245*4882a593Smuzhiyun out_param[i].max_avg_bw =
246*4882a593Smuzhiyun be32_to_cpu(ctx->qos_p_up[i].max_avg_bw);
247*4882a593Smuzhiyun out_param[i].enable =
248*4882a593Smuzhiyun !!(be32_to_cpu(ctx->qos_p_up[i].enable) & 31);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun out:
252*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return err;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_SET_VPORT_QOS_get);
257*4882a593Smuzhiyun
mlx4_SET_VPORT_QOS_set(struct mlx4_dev * dev,u8 port,u8 vport,struct mlx4_vport_qos_param * in_param)258*4882a593Smuzhiyun int mlx4_SET_VPORT_QOS_set(struct mlx4_dev *dev, u8 port, u8 vport,
259*4882a593Smuzhiyun struct mlx4_vport_qos_param *in_param)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun int i;
262*4882a593Smuzhiyun int err;
263*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
264*4882a593Smuzhiyun struct mlx4_set_vport_context *ctx;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
267*4882a593Smuzhiyun if (IS_ERR(mailbox))
268*4882a593Smuzhiyun return PTR_ERR(mailbox);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun ctx = mailbox->buf;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun for (i = 0; i < MLX4_NUM_UP; i++) {
273*4882a593Smuzhiyun ctx->qos_p_up[i].bw_share = cpu_to_be32(in_param[i].bw_share);
274*4882a593Smuzhiyun ctx->qos_p_up[i].max_avg_bw =
275*4882a593Smuzhiyun cpu_to_be32(in_param[i].max_avg_bw);
276*4882a593Smuzhiyun ctx->qos_p_up[i].enable =
277*4882a593Smuzhiyun cpu_to_be32(in_param[i].enable << 31);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun err = mlx4_cmd(dev, mailbox->dma, (vport << 8) | port,
281*4882a593Smuzhiyun MLX4_SET_VPORT_QOS_SET,
282*4882a593Smuzhiyun MLX4_CMD_SET_VPORT_QOS,
283*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A,
284*4882a593Smuzhiyun MLX4_CMD_NATIVE);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
287*4882a593Smuzhiyun return err;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_SET_VPORT_QOS_set);
290