xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/mellanox/mlx4/fw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2004, 2005 Topspin Communications.  All rights reserved.
3*4882a593Smuzhiyun  * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
4*4882a593Smuzhiyun  * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc.  All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
7*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
8*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
9*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
10*4882a593Smuzhiyun  * OpenIB.org BSD license below:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
13*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
14*4882a593Smuzhiyun  *     conditions are met:
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
17*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
18*4882a593Smuzhiyun  *        disclaimer.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
21*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
22*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
23*4882a593Smuzhiyun  *        provided with the distribution.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32*4882a593Smuzhiyun  * SOFTWARE.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include <linux/etherdevice.h>
36*4882a593Smuzhiyun #include <linux/mlx4/cmd.h>
37*4882a593Smuzhiyun #include <linux/module.h>
38*4882a593Smuzhiyun #include <linux/cache.h>
39*4882a593Smuzhiyun #include <linux/kernel.h>
40*4882a593Smuzhiyun #include <uapi/rdma/mlx4-abi.h>
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include "fw.h"
43*4882a593Smuzhiyun #include "icm.h"
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun enum {
46*4882a593Smuzhiyun 	MLX4_COMMAND_INTERFACE_MIN_REV		= 2,
47*4882a593Smuzhiyun 	MLX4_COMMAND_INTERFACE_MAX_REV		= 3,
48*4882a593Smuzhiyun 	MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS	= 3,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun extern void __buggy_use_of_MLX4_GET(void);
52*4882a593Smuzhiyun extern void __buggy_use_of_MLX4_PUT(void);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun static bool enable_qos;
55*4882a593Smuzhiyun module_param(enable_qos, bool, 0444);
56*4882a593Smuzhiyun MODULE_PARM_DESC(enable_qos, "Enable Enhanced QoS support (default: off)");
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define MLX4_GET(dest, source, offset)				      \
59*4882a593Smuzhiyun 	do {							      \
60*4882a593Smuzhiyun 		void *__p = (char *) (source) + (offset);	      \
61*4882a593Smuzhiyun 		__be64 val;                                           \
62*4882a593Smuzhiyun 		switch (sizeof(dest)) {				      \
63*4882a593Smuzhiyun 		case 1: (dest) = *(u8 *) __p;	    break;	      \
64*4882a593Smuzhiyun 		case 2: (dest) = be16_to_cpup(__p); break;	      \
65*4882a593Smuzhiyun 		case 4: (dest) = be32_to_cpup(__p); break;	      \
66*4882a593Smuzhiyun 		case 8: val = get_unaligned((__be64 *)__p);           \
67*4882a593Smuzhiyun 			(dest) = be64_to_cpu(val);  break;            \
68*4882a593Smuzhiyun 		default: __buggy_use_of_MLX4_GET();		      \
69*4882a593Smuzhiyun 		}						      \
70*4882a593Smuzhiyun 	} while (0)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define MLX4_PUT(dest, source, offset)				      \
73*4882a593Smuzhiyun 	do {							      \
74*4882a593Smuzhiyun 		void *__d = ((char *) (dest) + (offset));	      \
75*4882a593Smuzhiyun 		switch (sizeof(source)) {			      \
76*4882a593Smuzhiyun 		case 1: *(u8 *) __d = (source);		       break; \
77*4882a593Smuzhiyun 		case 2:	*(__be16 *) __d = cpu_to_be16(source); break; \
78*4882a593Smuzhiyun 		case 4:	*(__be32 *) __d = cpu_to_be32(source); break; \
79*4882a593Smuzhiyun 		case 8:	*(__be64 *) __d = cpu_to_be64(source); break; \
80*4882a593Smuzhiyun 		default: __buggy_use_of_MLX4_PUT();		      \
81*4882a593Smuzhiyun 		}						      \
82*4882a593Smuzhiyun 	} while (0)
83*4882a593Smuzhiyun 
dump_dev_cap_flags(struct mlx4_dev * dev,u64 flags)84*4882a593Smuzhiyun static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	static const char *fname[] = {
87*4882a593Smuzhiyun 		[ 0] = "RC transport",
88*4882a593Smuzhiyun 		[ 1] = "UC transport",
89*4882a593Smuzhiyun 		[ 2] = "UD transport",
90*4882a593Smuzhiyun 		[ 3] = "XRC transport",
91*4882a593Smuzhiyun 		[ 6] = "SRQ support",
92*4882a593Smuzhiyun 		[ 7] = "IPoIB checksum offload",
93*4882a593Smuzhiyun 		[ 8] = "P_Key violation counter",
94*4882a593Smuzhiyun 		[ 9] = "Q_Key violation counter",
95*4882a593Smuzhiyun 		[12] = "Dual Port Different Protocol (DPDP) support",
96*4882a593Smuzhiyun 		[15] = "Big LSO headers",
97*4882a593Smuzhiyun 		[16] = "MW support",
98*4882a593Smuzhiyun 		[17] = "APM support",
99*4882a593Smuzhiyun 		[18] = "Atomic ops support",
100*4882a593Smuzhiyun 		[19] = "Raw multicast support",
101*4882a593Smuzhiyun 		[20] = "Address vector port checking support",
102*4882a593Smuzhiyun 		[21] = "UD multicast support",
103*4882a593Smuzhiyun 		[30] = "IBoE support",
104*4882a593Smuzhiyun 		[32] = "Unicast loopback support",
105*4882a593Smuzhiyun 		[34] = "FCS header control",
106*4882a593Smuzhiyun 		[37] = "Wake On LAN (port1) support",
107*4882a593Smuzhiyun 		[38] = "Wake On LAN (port2) support",
108*4882a593Smuzhiyun 		[40] = "UDP RSS support",
109*4882a593Smuzhiyun 		[41] = "Unicast VEP steering support",
110*4882a593Smuzhiyun 		[42] = "Multicast VEP steering support",
111*4882a593Smuzhiyun 		[48] = "Counters support",
112*4882a593Smuzhiyun 		[52] = "RSS IP fragments support",
113*4882a593Smuzhiyun 		[53] = "Port ETS Scheduler support",
114*4882a593Smuzhiyun 		[55] = "Port link type sensing support",
115*4882a593Smuzhiyun 		[59] = "Port management change event support",
116*4882a593Smuzhiyun 		[61] = "64 byte EQE support",
117*4882a593Smuzhiyun 		[62] = "64 byte CQE support",
118*4882a593Smuzhiyun 	};
119*4882a593Smuzhiyun 	int i;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	mlx4_dbg(dev, "DEV_CAP flags:\n");
122*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fname); ++i)
123*4882a593Smuzhiyun 		if (fname[i] && (flags & (1LL << i)))
124*4882a593Smuzhiyun 			mlx4_dbg(dev, "    %s\n", fname[i]);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
dump_dev_cap_flags2(struct mlx4_dev * dev,u64 flags)127*4882a593Smuzhiyun static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	static const char * const fname[] = {
130*4882a593Smuzhiyun 		[0] = "RSS support",
131*4882a593Smuzhiyun 		[1] = "RSS Toeplitz Hash Function support",
132*4882a593Smuzhiyun 		[2] = "RSS XOR Hash Function support",
133*4882a593Smuzhiyun 		[3] = "Device managed flow steering support",
134*4882a593Smuzhiyun 		[4] = "Automatic MAC reassignment support",
135*4882a593Smuzhiyun 		[5] = "Time stamping support",
136*4882a593Smuzhiyun 		[6] = "VST (control vlan insertion/stripping) support",
137*4882a593Smuzhiyun 		[7] = "FSM (MAC anti-spoofing) support",
138*4882a593Smuzhiyun 		[8] = "Dynamic QP updates support",
139*4882a593Smuzhiyun 		[9] = "Device managed flow steering IPoIB support",
140*4882a593Smuzhiyun 		[10] = "TCP/IP offloads/flow-steering for VXLAN support",
141*4882a593Smuzhiyun 		[11] = "MAD DEMUX (Secure-Host) support",
142*4882a593Smuzhiyun 		[12] = "Large cache line (>64B) CQE stride support",
143*4882a593Smuzhiyun 		[13] = "Large cache line (>64B) EQE stride support",
144*4882a593Smuzhiyun 		[14] = "Ethernet protocol control support",
145*4882a593Smuzhiyun 		[15] = "Ethernet Backplane autoneg support",
146*4882a593Smuzhiyun 		[16] = "CONFIG DEV support",
147*4882a593Smuzhiyun 		[17] = "Asymmetric EQs support",
148*4882a593Smuzhiyun 		[18] = "More than 80 VFs support",
149*4882a593Smuzhiyun 		[19] = "Performance optimized for limited rule configuration flow steering support",
150*4882a593Smuzhiyun 		[20] = "Recoverable error events support",
151*4882a593Smuzhiyun 		[21] = "Port Remap support",
152*4882a593Smuzhiyun 		[22] = "QCN support",
153*4882a593Smuzhiyun 		[23] = "QP rate limiting support",
154*4882a593Smuzhiyun 		[24] = "Ethernet Flow control statistics support",
155*4882a593Smuzhiyun 		[25] = "Granular QoS per VF support",
156*4882a593Smuzhiyun 		[26] = "Port ETS Scheduler support",
157*4882a593Smuzhiyun 		[27] = "Port beacon support",
158*4882a593Smuzhiyun 		[28] = "RX-ALL support",
159*4882a593Smuzhiyun 		[29] = "802.1ad offload support",
160*4882a593Smuzhiyun 		[31] = "Modifying loopback source checks using UPDATE_QP support",
161*4882a593Smuzhiyun 		[32] = "Loopback source checks support",
162*4882a593Smuzhiyun 		[33] = "RoCEv2 support",
163*4882a593Smuzhiyun 		[34] = "DMFS Sniffer support (UC & MC)",
164*4882a593Smuzhiyun 		[35] = "Diag counters per port",
165*4882a593Smuzhiyun 		[36] = "QinQ VST mode support",
166*4882a593Smuzhiyun 		[37] = "sl to vl mapping table change event support",
167*4882a593Smuzhiyun 		[38] = "user MAC support",
168*4882a593Smuzhiyun 		[39] = "Report driver version to FW support",
169*4882a593Smuzhiyun 		[40] = "SW CQ initialization support",
170*4882a593Smuzhiyun 	};
171*4882a593Smuzhiyun 	int i;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fname); ++i)
174*4882a593Smuzhiyun 		if (fname[i] && (flags & (1LL << i)))
175*4882a593Smuzhiyun 			mlx4_dbg(dev, "    %s\n", fname[i]);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
mlx4_MOD_STAT_CFG(struct mlx4_dev * dev,struct mlx4_mod_stat_cfg * cfg)178*4882a593Smuzhiyun int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
181*4882a593Smuzhiyun 	u32 *inbox;
182*4882a593Smuzhiyun 	int err = 0;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define MOD_STAT_CFG_IN_SIZE		0x100
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define MOD_STAT_CFG_PG_SZ_M_OFFSET	0x002
187*4882a593Smuzhiyun #define MOD_STAT_CFG_PG_SZ_OFFSET	0x003
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
190*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
191*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
192*4882a593Smuzhiyun 	inbox = mailbox->buf;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
195*4882a593Smuzhiyun 	MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
198*4882a593Smuzhiyun 			MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
201*4882a593Smuzhiyun 	return err;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
mlx4_QUERY_FUNC(struct mlx4_dev * dev,struct mlx4_func * func,int slave)204*4882a593Smuzhiyun int mlx4_QUERY_FUNC(struct mlx4_dev *dev, struct mlx4_func *func, int slave)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
207*4882a593Smuzhiyun 	u32 *outbox;
208*4882a593Smuzhiyun 	u8 in_modifier;
209*4882a593Smuzhiyun 	u8 field;
210*4882a593Smuzhiyun 	u16 field16;
211*4882a593Smuzhiyun 	int err;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define QUERY_FUNC_BUS_OFFSET			0x00
214*4882a593Smuzhiyun #define QUERY_FUNC_DEVICE_OFFSET		0x01
215*4882a593Smuzhiyun #define QUERY_FUNC_FUNCTION_OFFSET		0x01
216*4882a593Smuzhiyun #define QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET	0x03
217*4882a593Smuzhiyun #define QUERY_FUNC_RSVD_EQS_OFFSET		0x04
218*4882a593Smuzhiyun #define QUERY_FUNC_MAX_EQ_OFFSET		0x06
219*4882a593Smuzhiyun #define QUERY_FUNC_RSVD_UARS_OFFSET		0x0b
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
222*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
223*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
224*4882a593Smuzhiyun 	outbox = mailbox->buf;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	in_modifier = slave;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, 0,
229*4882a593Smuzhiyun 			   MLX4_CMD_QUERY_FUNC,
230*4882a593Smuzhiyun 			   MLX4_CMD_TIME_CLASS_A,
231*4882a593Smuzhiyun 			   MLX4_CMD_NATIVE);
232*4882a593Smuzhiyun 	if (err)
233*4882a593Smuzhiyun 		goto out;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_FUNC_BUS_OFFSET);
236*4882a593Smuzhiyun 	func->bus = field & 0xf;
237*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_FUNC_DEVICE_OFFSET);
238*4882a593Smuzhiyun 	func->device = field & 0xf1;
239*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_FUNC_FUNCTION_OFFSET);
240*4882a593Smuzhiyun 	func->function = field & 0x7;
241*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET);
242*4882a593Smuzhiyun 	func->physical_function = field & 0xf;
243*4882a593Smuzhiyun 	MLX4_GET(field16, outbox, QUERY_FUNC_RSVD_EQS_OFFSET);
244*4882a593Smuzhiyun 	func->rsvd_eqs = field16 & 0xffff;
245*4882a593Smuzhiyun 	MLX4_GET(field16, outbox, QUERY_FUNC_MAX_EQ_OFFSET);
246*4882a593Smuzhiyun 	func->max_eq = field16 & 0xffff;
247*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_FUNC_RSVD_UARS_OFFSET);
248*4882a593Smuzhiyun 	func->rsvd_uars = field & 0x0f;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	mlx4_dbg(dev, "Bus: %d, Device: %d, Function: %d, Physical function: %d, Max EQs: %d, Reserved EQs: %d, Reserved UARs: %d\n",
251*4882a593Smuzhiyun 		 func->bus, func->device, func->function, func->physical_function,
252*4882a593Smuzhiyun 		 func->max_eq, func->rsvd_eqs, func->rsvd_uars);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun out:
255*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
256*4882a593Smuzhiyun 	return err;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
mlx4_activate_vst_qinq(struct mlx4_priv * priv,int slave,int port)259*4882a593Smuzhiyun static int mlx4_activate_vst_qinq(struct mlx4_priv *priv, int slave, int port)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct mlx4_vport_oper_state *vp_oper;
262*4882a593Smuzhiyun 	struct mlx4_vport_state *vp_admin;
263*4882a593Smuzhiyun 	int err;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
266*4882a593Smuzhiyun 	vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (vp_admin->default_vlan != vp_oper->state.default_vlan) {
269*4882a593Smuzhiyun 		err = __mlx4_register_vlan(&priv->dev, port,
270*4882a593Smuzhiyun 					   vp_admin->default_vlan,
271*4882a593Smuzhiyun 					   &vp_oper->vlan_idx);
272*4882a593Smuzhiyun 		if (err) {
273*4882a593Smuzhiyun 			vp_oper->vlan_idx = NO_INDX;
274*4882a593Smuzhiyun 			mlx4_warn(&priv->dev,
275*4882a593Smuzhiyun 				  "No vlan resources slave %d, port %d\n",
276*4882a593Smuzhiyun 				  slave, port);
277*4882a593Smuzhiyun 			return err;
278*4882a593Smuzhiyun 		}
279*4882a593Smuzhiyun 		mlx4_dbg(&priv->dev, "alloc vlan %d idx  %d slave %d port %d\n",
280*4882a593Smuzhiyun 			 (int)(vp_oper->state.default_vlan),
281*4882a593Smuzhiyun 			 vp_oper->vlan_idx, slave, port);
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 	vp_oper->state.vlan_proto   = vp_admin->vlan_proto;
284*4882a593Smuzhiyun 	vp_oper->state.default_vlan = vp_admin->default_vlan;
285*4882a593Smuzhiyun 	vp_oper->state.default_qos  = vp_admin->default_qos;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
mlx4_handle_vst_qinq(struct mlx4_priv * priv,int slave,int port)290*4882a593Smuzhiyun static int mlx4_handle_vst_qinq(struct mlx4_priv *priv, int slave, int port)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct mlx4_vport_oper_state *vp_oper;
293*4882a593Smuzhiyun 	struct mlx4_slave_state *slave_state;
294*4882a593Smuzhiyun 	struct mlx4_vport_state *vp_admin;
295*4882a593Smuzhiyun 	int err;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
298*4882a593Smuzhiyun 	vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
299*4882a593Smuzhiyun 	slave_state = &priv->mfunc.master.slave_state[slave];
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	if ((vp_admin->vlan_proto != htons(ETH_P_8021AD)) ||
302*4882a593Smuzhiyun 	    (!slave_state->active))
303*4882a593Smuzhiyun 		return 0;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	if (vp_oper->state.vlan_proto == vp_admin->vlan_proto &&
306*4882a593Smuzhiyun 	    vp_oper->state.default_vlan == vp_admin->default_vlan &&
307*4882a593Smuzhiyun 	    vp_oper->state.default_qos == vp_admin->default_qos)
308*4882a593Smuzhiyun 		return 0;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (!slave_state->vst_qinq_supported) {
311*4882a593Smuzhiyun 		/* Warn and revert the request to set vst QinQ mode */
312*4882a593Smuzhiyun 		vp_admin->vlan_proto   = vp_oper->state.vlan_proto;
313*4882a593Smuzhiyun 		vp_admin->default_vlan = vp_oper->state.default_vlan;
314*4882a593Smuzhiyun 		vp_admin->default_qos  = vp_oper->state.default_qos;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 		mlx4_warn(&priv->dev,
317*4882a593Smuzhiyun 			  "Slave %d does not support VST QinQ mode\n", slave);
318*4882a593Smuzhiyun 		return 0;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	err = mlx4_activate_vst_qinq(priv, slave, port);
322*4882a593Smuzhiyun 	return err;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)325*4882a593Smuzhiyun int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
326*4882a593Smuzhiyun 				struct mlx4_vhcr *vhcr,
327*4882a593Smuzhiyun 				struct mlx4_cmd_mailbox *inbox,
328*4882a593Smuzhiyun 				struct mlx4_cmd_mailbox *outbox,
329*4882a593Smuzhiyun 				struct mlx4_cmd_info *cmd)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
332*4882a593Smuzhiyun 	u8	field, port;
333*4882a593Smuzhiyun 	u32	size, proxy_qp, qkey;
334*4882a593Smuzhiyun 	int	err = 0;
335*4882a593Smuzhiyun 	struct mlx4_func func;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FLAGS_OFFSET		0x0
338*4882a593Smuzhiyun #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET		0x1
339*4882a593Smuzhiyun #define QUERY_FUNC_CAP_PF_BHVR_OFFSET		0x4
340*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FMR_OFFSET		0x8
341*4882a593Smuzhiyun #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP	0x10
342*4882a593Smuzhiyun #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP	0x14
343*4882a593Smuzhiyun #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP	0x18
344*4882a593Smuzhiyun #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP	0x20
345*4882a593Smuzhiyun #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP	0x24
346*4882a593Smuzhiyun #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP	0x28
347*4882a593Smuzhiyun #define QUERY_FUNC_CAP_MAX_EQ_OFFSET		0x2c
348*4882a593Smuzhiyun #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET	0x30
349*4882a593Smuzhiyun #define QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET	0x48
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET		0x50
352*4882a593Smuzhiyun #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET		0x54
353*4882a593Smuzhiyun #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET		0x58
354*4882a593Smuzhiyun #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET		0x60
355*4882a593Smuzhiyun #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET		0x64
356*4882a593Smuzhiyun #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET		0x68
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun #define QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET	0x6c
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FMR_FLAG			0x80
361*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FLAG_RDMA		0x40
362*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FLAG_ETH			0x80
363*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FLAG_QUOTAS		0x10
364*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FLAG_RESD_LKEY		0x08
365*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FLAG_VALID_MAILBOX	0x04
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun #define QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG	(1UL << 31)
368*4882a593Smuzhiyun #define QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG	(1UL << 30)
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun /* when opcode modifier = 1 */
371*4882a593Smuzhiyun #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET		0x3
372*4882a593Smuzhiyun #define QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET	0x4
373*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FLAGS0_OFFSET		0x8
374*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FLAGS1_OFFSET		0xc
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun #define QUERY_FUNC_CAP_QP0_TUNNEL		0x10
377*4882a593Smuzhiyun #define QUERY_FUNC_CAP_QP0_PROXY		0x14
378*4882a593Smuzhiyun #define QUERY_FUNC_CAP_QP1_TUNNEL		0x18
379*4882a593Smuzhiyun #define QUERY_FUNC_CAP_QP1_PROXY		0x1c
380*4882a593Smuzhiyun #define QUERY_FUNC_CAP_PHYS_PORT_ID		0x28
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FLAGS1_FORCE_MAC		0x40
383*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN	0x80
384*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FLAGS1_NIC_INFO			0x10
385*4882a593Smuzhiyun #define QUERY_FUNC_CAP_VF_ENABLE_QP0		0x08
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #define QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID 0x80
388*4882a593Smuzhiyun #define QUERY_FUNC_CAP_PHV_BIT			0x40
389*4882a593Smuzhiyun #define QUERY_FUNC_CAP_VLAN_OFFLOAD_DISABLE	0x20
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #define QUERY_FUNC_CAP_SUPPORTS_VST_QINQ	BIT(30)
392*4882a593Smuzhiyun #define QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS BIT(31)
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (vhcr->op_modifier == 1) {
395*4882a593Smuzhiyun 		struct mlx4_active_ports actv_ports =
396*4882a593Smuzhiyun 			mlx4_get_active_ports(dev, slave);
397*4882a593Smuzhiyun 		int converted_port = mlx4_slave_convert_port(
398*4882a593Smuzhiyun 				dev, slave, vhcr->in_modifier);
399*4882a593Smuzhiyun 		struct mlx4_vport_oper_state *vp_oper;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 		if (converted_port < 0)
402*4882a593Smuzhiyun 			return -EINVAL;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 		vhcr->in_modifier = converted_port;
405*4882a593Smuzhiyun 		/* phys-port = logical-port */
406*4882a593Smuzhiyun 		field = vhcr->in_modifier -
407*4882a593Smuzhiyun 			find_first_bit(actv_ports.ports, dev->caps.num_ports);
408*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 		port = vhcr->in_modifier;
411*4882a593Smuzhiyun 		proxy_qp = dev->phys_caps.base_proxy_sqpn + 8 * slave + port - 1;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		/* Set nic_info bit to mark new fields support */
414*4882a593Smuzhiyun 		field  = QUERY_FUNC_CAP_FLAGS1_NIC_INFO;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		if (mlx4_vf_smi_enabled(dev, slave, port) &&
417*4882a593Smuzhiyun 		    !mlx4_get_parav_qkey(dev, proxy_qp, &qkey)) {
418*4882a593Smuzhiyun 			field |= QUERY_FUNC_CAP_VF_ENABLE_QP0;
419*4882a593Smuzhiyun 			MLX4_PUT(outbox->buf, qkey,
420*4882a593Smuzhiyun 				 QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
421*4882a593Smuzhiyun 		}
422*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS1_OFFSET);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		/* size is now the QP number */
425*4882a593Smuzhiyun 		size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + port - 1;
426*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		size += 2;
429*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP0_PROXY);
432*4882a593Smuzhiyun 		proxy_qp += 2;
433*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP1_PROXY);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, dev->caps.phys_port_id[vhcr->in_modifier],
436*4882a593Smuzhiyun 			 QUERY_FUNC_CAP_PHYS_PORT_ID);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 		vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
439*4882a593Smuzhiyun 		err = mlx4_handle_vst_qinq(priv, slave, port);
440*4882a593Smuzhiyun 		if (err)
441*4882a593Smuzhiyun 			return err;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 		field = 0;
444*4882a593Smuzhiyun 		if (dev->caps.phv_bit[port])
445*4882a593Smuzhiyun 			field |= QUERY_FUNC_CAP_PHV_BIT;
446*4882a593Smuzhiyun 		if (vp_oper->state.vlan_proto == htons(ETH_P_8021AD))
447*4882a593Smuzhiyun 			field |= QUERY_FUNC_CAP_VLAN_OFFLOAD_DISABLE;
448*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS0_OFFSET);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	} else if (vhcr->op_modifier == 0) {
451*4882a593Smuzhiyun 		struct mlx4_active_ports actv_ports =
452*4882a593Smuzhiyun 			mlx4_get_active_ports(dev, slave);
453*4882a593Smuzhiyun 		struct mlx4_slave_state *slave_state =
454*4882a593Smuzhiyun 			&priv->mfunc.master.slave_state[slave];
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 		/* enable rdma and ethernet interfaces, new quota locations,
457*4882a593Smuzhiyun 		 * and reserved lkey
458*4882a593Smuzhiyun 		 */
459*4882a593Smuzhiyun 		field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA |
460*4882a593Smuzhiyun 			 QUERY_FUNC_CAP_FLAG_QUOTAS | QUERY_FUNC_CAP_FLAG_VALID_MAILBOX |
461*4882a593Smuzhiyun 			 QUERY_FUNC_CAP_FLAG_RESD_LKEY);
462*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 		field = min(
465*4882a593Smuzhiyun 			bitmap_weight(actv_ports.ports, dev->caps.num_ports),
466*4882a593Smuzhiyun 			dev->caps.num_ports);
467*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 		size = dev->caps.function_caps; /* set PF behaviours */
470*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 		field = 0; /* protected FMR support not available as yet */
473*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 		size = priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[slave];
476*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
477*4882a593Smuzhiyun 		size = dev->caps.num_qps;
478*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 		size = priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[slave];
481*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
482*4882a593Smuzhiyun 		size = dev->caps.num_srqs;
483*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 		size = priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[slave];
486*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
487*4882a593Smuzhiyun 		size = dev->caps.num_cqs;
488*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 		if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) ||
491*4882a593Smuzhiyun 		    mlx4_QUERY_FUNC(dev, &func, slave)) {
492*4882a593Smuzhiyun 			size = vhcr->in_modifier &
493*4882a593Smuzhiyun 				QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
494*4882a593Smuzhiyun 				dev->caps.num_eqs :
495*4882a593Smuzhiyun 				rounddown_pow_of_two(dev->caps.num_eqs);
496*4882a593Smuzhiyun 			MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
497*4882a593Smuzhiyun 			size = dev->caps.reserved_eqs;
498*4882a593Smuzhiyun 			MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
499*4882a593Smuzhiyun 		} else {
500*4882a593Smuzhiyun 			size = vhcr->in_modifier &
501*4882a593Smuzhiyun 				QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
502*4882a593Smuzhiyun 				func.max_eq :
503*4882a593Smuzhiyun 				rounddown_pow_of_two(func.max_eq);
504*4882a593Smuzhiyun 			MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
505*4882a593Smuzhiyun 			size = func.rsvd_eqs;
506*4882a593Smuzhiyun 			MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
507*4882a593Smuzhiyun 		}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 		size = priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[slave];
510*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
511*4882a593Smuzhiyun 		size = dev->caps.num_mpts;
512*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 		size = priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[slave];
515*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
516*4882a593Smuzhiyun 		size = dev->caps.num_mtts;
517*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 		size = dev->caps.num_mgms + dev->caps.num_amgms;
520*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
521*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 		size = QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG |
524*4882a593Smuzhiyun 			QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG;
525*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 		size = dev->caps.reserved_lkey + ((slave << 8) & 0xFF00);
528*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 		if (vhcr->in_modifier & QUERY_FUNC_CAP_SUPPORTS_VST_QINQ)
531*4882a593Smuzhiyun 			slave_state->vst_qinq_supported = true;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	} else
534*4882a593Smuzhiyun 		err = -EINVAL;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	return err;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
mlx4_QUERY_FUNC_CAP(struct mlx4_dev * dev,u8 gen_or_port,struct mlx4_func_cap * func_cap)539*4882a593Smuzhiyun int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u8 gen_or_port,
540*4882a593Smuzhiyun 			struct mlx4_func_cap *func_cap)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
543*4882a593Smuzhiyun 	u32			*outbox;
544*4882a593Smuzhiyun 	u8			field, op_modifier;
545*4882a593Smuzhiyun 	u32			size, qkey;
546*4882a593Smuzhiyun 	int			err = 0, quotas = 0;
547*4882a593Smuzhiyun 	u32                     in_modifier;
548*4882a593Smuzhiyun 	u32			slave_caps;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
551*4882a593Smuzhiyun 	slave_caps = QUERY_FUNC_CAP_SUPPORTS_VST_QINQ |
552*4882a593Smuzhiyun 		QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS;
553*4882a593Smuzhiyun 	in_modifier = op_modifier ? gen_or_port : slave_caps;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
556*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
557*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, op_modifier,
560*4882a593Smuzhiyun 			   MLX4_CMD_QUERY_FUNC_CAP,
561*4882a593Smuzhiyun 			   MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
562*4882a593Smuzhiyun 	if (err)
563*4882a593Smuzhiyun 		goto out;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	outbox = mailbox->buf;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	if (!op_modifier) {
568*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
569*4882a593Smuzhiyun 		if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
570*4882a593Smuzhiyun 			mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
571*4882a593Smuzhiyun 			err = -EPROTONOSUPPORT;
572*4882a593Smuzhiyun 			goto out;
573*4882a593Smuzhiyun 		}
574*4882a593Smuzhiyun 		func_cap->flags = field;
575*4882a593Smuzhiyun 		quotas = !!(func_cap->flags & QUERY_FUNC_CAP_FLAG_QUOTAS);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
578*4882a593Smuzhiyun 		func_cap->num_ports = field;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 		MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
581*4882a593Smuzhiyun 		func_cap->pf_context_behaviour = size;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 		if (quotas) {
584*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
585*4882a593Smuzhiyun 			func_cap->qp_quota = size & 0xFFFFFF;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
588*4882a593Smuzhiyun 			func_cap->srq_quota = size & 0xFFFFFF;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
591*4882a593Smuzhiyun 			func_cap->cq_quota = size & 0xFFFFFF;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
594*4882a593Smuzhiyun 			func_cap->mpt_quota = size & 0xFFFFFF;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
597*4882a593Smuzhiyun 			func_cap->mtt_quota = size & 0xFFFFFF;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
600*4882a593Smuzhiyun 			func_cap->mcg_quota = size & 0xFFFFFF;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 		} else {
603*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
604*4882a593Smuzhiyun 			func_cap->qp_quota = size & 0xFFFFFF;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
607*4882a593Smuzhiyun 			func_cap->srq_quota = size & 0xFFFFFF;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
610*4882a593Smuzhiyun 			func_cap->cq_quota = size & 0xFFFFFF;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
613*4882a593Smuzhiyun 			func_cap->mpt_quota = size & 0xFFFFFF;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
616*4882a593Smuzhiyun 			func_cap->mtt_quota = size & 0xFFFFFF;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
619*4882a593Smuzhiyun 			func_cap->mcg_quota = size & 0xFFFFFF;
620*4882a593Smuzhiyun 		}
621*4882a593Smuzhiyun 		MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
622*4882a593Smuzhiyun 		func_cap->max_eq = size & 0xFFFFFF;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 		MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
625*4882a593Smuzhiyun 		func_cap->reserved_eq = size & 0xFFFFFF;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 		if (func_cap->flags & QUERY_FUNC_CAP_FLAG_RESD_LKEY) {
628*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET);
629*4882a593Smuzhiyun 			func_cap->reserved_lkey = size;
630*4882a593Smuzhiyun 		} else {
631*4882a593Smuzhiyun 			func_cap->reserved_lkey = 0;
632*4882a593Smuzhiyun 		}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 		func_cap->extra_flags = 0;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 		/* Mailbox data from 0x6c and onward should only be treated if
637*4882a593Smuzhiyun 		 * QUERY_FUNC_CAP_FLAG_VALID_MAILBOX is set in func_cap->flags
638*4882a593Smuzhiyun 		 */
639*4882a593Smuzhiyun 		if (func_cap->flags & QUERY_FUNC_CAP_FLAG_VALID_MAILBOX) {
640*4882a593Smuzhiyun 			MLX4_GET(size, outbox, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
641*4882a593Smuzhiyun 			if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG)
642*4882a593Smuzhiyun 				func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_BF_RES_QP;
643*4882a593Smuzhiyun 			if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG)
644*4882a593Smuzhiyun 				func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_A0_RES_QP;
645*4882a593Smuzhiyun 		}
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 		goto out;
648*4882a593Smuzhiyun 	}
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	/* logical port query */
651*4882a593Smuzhiyun 	if (gen_or_port > dev->caps.num_ports) {
652*4882a593Smuzhiyun 		err = -EINVAL;
653*4882a593Smuzhiyun 		goto out;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	MLX4_GET(func_cap->flags1, outbox, QUERY_FUNC_CAP_FLAGS1_OFFSET);
657*4882a593Smuzhiyun 	if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
658*4882a593Smuzhiyun 		if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN) {
659*4882a593Smuzhiyun 			mlx4_err(dev, "VLAN is enforced on this port\n");
660*4882a593Smuzhiyun 			err = -EPROTONOSUPPORT;
661*4882a593Smuzhiyun 			goto out;
662*4882a593Smuzhiyun 		}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 		if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_MAC) {
665*4882a593Smuzhiyun 			mlx4_err(dev, "Force mac is enabled on this port\n");
666*4882a593Smuzhiyun 			err = -EPROTONOSUPPORT;
667*4882a593Smuzhiyun 			goto out;
668*4882a593Smuzhiyun 		}
669*4882a593Smuzhiyun 	} else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
670*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
671*4882a593Smuzhiyun 		if (field & QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID) {
672*4882a593Smuzhiyun 			mlx4_err(dev, "phy_wqe_gid is enforced on this ib port\n");
673*4882a593Smuzhiyun 			err = -EPROTONOSUPPORT;
674*4882a593Smuzhiyun 			goto out;
675*4882a593Smuzhiyun 		}
676*4882a593Smuzhiyun 	}
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
679*4882a593Smuzhiyun 	func_cap->physical_port = field;
680*4882a593Smuzhiyun 	if (func_cap->physical_port != gen_or_port) {
681*4882a593Smuzhiyun 		err = -EINVAL;
682*4882a593Smuzhiyun 		goto out;
683*4882a593Smuzhiyun 	}
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	if (func_cap->flags1 & QUERY_FUNC_CAP_VF_ENABLE_QP0) {
686*4882a593Smuzhiyun 		MLX4_GET(qkey, outbox, QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
687*4882a593Smuzhiyun 		func_cap->spec_qps.qp0_qkey = qkey;
688*4882a593Smuzhiyun 	} else {
689*4882a593Smuzhiyun 		func_cap->spec_qps.qp0_qkey = 0;
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
693*4882a593Smuzhiyun 	func_cap->spec_qps.qp0_tunnel = size & 0xFFFFFF;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
696*4882a593Smuzhiyun 	func_cap->spec_qps.qp0_proxy = size & 0xFFFFFF;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
699*4882a593Smuzhiyun 	func_cap->spec_qps.qp1_tunnel = size & 0xFFFFFF;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
702*4882a593Smuzhiyun 	func_cap->spec_qps.qp1_proxy = size & 0xFFFFFF;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_NIC_INFO)
705*4882a593Smuzhiyun 		MLX4_GET(func_cap->phys_port_id, outbox,
706*4882a593Smuzhiyun 			 QUERY_FUNC_CAP_PHYS_PORT_ID);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	MLX4_GET(func_cap->flags0, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	/* All other resources are allocated by the master, but we still report
711*4882a593Smuzhiyun 	 * 'num' and 'reserved' capabilities as follows:
712*4882a593Smuzhiyun 	 * - num remains the maximum resource index
713*4882a593Smuzhiyun 	 * - 'num - reserved' is the total available objects of a resource, but
714*4882a593Smuzhiyun 	 *   resource indices may be less than 'reserved'
715*4882a593Smuzhiyun 	 * TODO: set per-resource quotas */
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun out:
718*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	return err;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun static void disable_unsupported_roce_caps(void *buf);
724*4882a593Smuzhiyun 
mlx4_QUERY_DEV_CAP(struct mlx4_dev * dev,struct mlx4_dev_cap * dev_cap)725*4882a593Smuzhiyun int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
728*4882a593Smuzhiyun 	u32 *outbox;
729*4882a593Smuzhiyun 	u8 field;
730*4882a593Smuzhiyun 	u32 field32, flags, ext_flags;
731*4882a593Smuzhiyun 	u16 size;
732*4882a593Smuzhiyun 	u16 stat_rate;
733*4882a593Smuzhiyun 	int err;
734*4882a593Smuzhiyun 	int i;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun #define QUERY_DEV_CAP_OUT_SIZE		       0x100
737*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET		0x10
738*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET		0x11
739*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSVD_QP_OFFSET		0x12
740*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_QP_OFFSET		0x13
741*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET		0x14
742*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_SRQ_OFFSET		0x15
743*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSVD_EEC_OFFSET		0x16
744*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_EEC_OFFSET		0x17
745*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET		0x19
746*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSVD_CQ_OFFSET		0x1a
747*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_CQ_OFFSET		0x1b
748*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_MPT_OFFSET		0x1d
749*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSVD_EQ_OFFSET		0x1e
750*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_EQ_OFFSET		0x1f
751*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSVD_MTT_OFFSET		0x20
752*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET		0x21
753*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSVD_MRW_OFFSET		0x22
754*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET	0x23
755*4882a593Smuzhiyun #define QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET		0x26
756*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_AV_OFFSET		0x27
757*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET		0x29
758*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET		0x2b
759*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_GSO_OFFSET		0x2d
760*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSS_OFFSET		0x2e
761*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_RDMA_OFFSET		0x2f
762*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET		0x33
763*4882a593Smuzhiyun #define QUERY_DEV_CAP_PORT_BEACON_OFFSET	0x34
764*4882a593Smuzhiyun #define QUERY_DEV_CAP_ACK_DELAY_OFFSET		0x35
765*4882a593Smuzhiyun #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET		0x36
766*4882a593Smuzhiyun #define QUERY_DEV_CAP_VL_PORT_OFFSET		0x37
767*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET		0x38
768*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_GID_OFFSET		0x3b
769*4882a593Smuzhiyun #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET	0x3c
770*4882a593Smuzhiyun #define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET	0x3e
771*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_PKEY_OFFSET		0x3f
772*4882a593Smuzhiyun #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET		0x40
773*4882a593Smuzhiyun #define QUERY_DEV_CAP_WOL_OFFSET		0x43
774*4882a593Smuzhiyun #define QUERY_DEV_CAP_FLAGS_OFFSET		0x44
775*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSVD_UAR_OFFSET		0x48
776*4882a593Smuzhiyun #define QUERY_DEV_CAP_UAR_SZ_OFFSET		0x49
777*4882a593Smuzhiyun #define QUERY_DEV_CAP_PAGE_SZ_OFFSET		0x4b
778*4882a593Smuzhiyun #define QUERY_DEV_CAP_BF_OFFSET			0x4c
779*4882a593Smuzhiyun #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET	0x4d
780*4882a593Smuzhiyun #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET	0x4e
781*4882a593Smuzhiyun #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET	0x4f
782*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET		0x51
783*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET	0x52
784*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET		0x55
785*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET	0x56
786*4882a593Smuzhiyun #define QUERY_DEV_CAP_USER_MAC_EN_OFFSET	0x5C
787*4882a593Smuzhiyun #define QUERY_DEV_CAP_SVLAN_BY_QP_OFFSET	0x5D
788*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET		0x61
789*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSVD_MCG_OFFSET		0x62
790*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_MCG_OFFSET		0x63
791*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSVD_PD_OFFSET		0x64
792*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_PD_OFFSET		0x65
793*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSVD_XRC_OFFSET		0x66
794*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_XRC_OFFSET		0x67
795*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET	0x68
796*4882a593Smuzhiyun #define QUERY_DEV_CAP_PORT_FLOWSTATS_COUNTERS_OFFSET	0x70
797*4882a593Smuzhiyun #define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET	0x70
798*4882a593Smuzhiyun #define QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET	0x74
799*4882a593Smuzhiyun #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET	0x76
800*4882a593Smuzhiyun #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET	0x77
801*4882a593Smuzhiyun #define QUERY_DEV_CAP_SL2VL_EVENT_OFFSET	0x78
802*4882a593Smuzhiyun #define QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE	0x7a
803*4882a593Smuzhiyun #define QUERY_DEV_CAP_ECN_QCN_VER_OFFSET	0x7b
804*4882a593Smuzhiyun #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET	0x80
805*4882a593Smuzhiyun #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET	0x82
806*4882a593Smuzhiyun #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET	0x84
807*4882a593Smuzhiyun #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET	0x86
808*4882a593Smuzhiyun #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET	0x88
809*4882a593Smuzhiyun #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET	0x8a
810*4882a593Smuzhiyun #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET	0x8c
811*4882a593Smuzhiyun #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET	0x8e
812*4882a593Smuzhiyun #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET	0x90
813*4882a593Smuzhiyun #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET	0x92
814*4882a593Smuzhiyun #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET		0x94
815*4882a593Smuzhiyun #define QUERY_DEV_CAP_CONFIG_DEV_OFFSET		0x94
816*4882a593Smuzhiyun #define QUERY_DEV_CAP_PHV_EN_OFFSET		0x96
817*4882a593Smuzhiyun #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET		0x98
818*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET		0xa0
819*4882a593Smuzhiyun #define QUERY_DEV_CAP_ETH_BACKPL_OFFSET		0x9c
820*4882a593Smuzhiyun #define QUERY_DEV_CAP_DIAG_RPRT_PER_PORT	0x9c
821*4882a593Smuzhiyun #define QUERY_DEV_CAP_FW_REASSIGN_MAC		0x9d
822*4882a593Smuzhiyun #define QUERY_DEV_CAP_VXLAN			0x9e
823*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAD_DEMUX_OFFSET		0xb0
824*4882a593Smuzhiyun #define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET	0xa8
825*4882a593Smuzhiyun #define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET	0xac
826*4882a593Smuzhiyun #define QUERY_DEV_CAP_MAP_CLOCK_TO_USER 0xc1
827*4882a593Smuzhiyun #define QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET	0xcc
828*4882a593Smuzhiyun #define QUERY_DEV_CAP_QP_RATE_LIMIT_MAX_OFFSET	0xd0
829*4882a593Smuzhiyun #define QUERY_DEV_CAP_QP_RATE_LIMIT_MIN_OFFSET	0xd2
830*4882a593Smuzhiyun #define QUERY_DEV_CAP_HEALTH_BUFFER_ADDRESS_OFFSET	0xe4
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	dev_cap->flags2 = 0;
833*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
834*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
835*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
836*4882a593Smuzhiyun 	outbox = mailbox->buf;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
839*4882a593Smuzhiyun 			   MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
840*4882a593Smuzhiyun 	if (err)
841*4882a593Smuzhiyun 		goto out;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	if (mlx4_is_mfunc(dev))
844*4882a593Smuzhiyun 		disable_unsupported_roce_caps(outbox);
845*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAP_CLOCK_TO_USER);
846*4882a593Smuzhiyun 	dev_cap->map_clock_to_user = field & 0x80;
847*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
848*4882a593Smuzhiyun 	dev_cap->reserved_qps = 1 << (field & 0xf);
849*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
850*4882a593Smuzhiyun 	dev_cap->max_qps = 1 << (field & 0x1f);
851*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
852*4882a593Smuzhiyun 	dev_cap->reserved_srqs = 1 << (field >> 4);
853*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
854*4882a593Smuzhiyun 	dev_cap->max_srqs = 1 << (field & 0x1f);
855*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
856*4882a593Smuzhiyun 	dev_cap->max_cq_sz = 1 << field;
857*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
858*4882a593Smuzhiyun 	dev_cap->reserved_cqs = 1 << (field & 0xf);
859*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
860*4882a593Smuzhiyun 	dev_cap->max_cqs = 1 << (field & 0x1f);
861*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
862*4882a593Smuzhiyun 	dev_cap->max_mpts = 1 << (field & 0x3f);
863*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
864*4882a593Smuzhiyun 	dev_cap->reserved_eqs = 1 << (field & 0xf);
865*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
866*4882a593Smuzhiyun 	dev_cap->max_eqs = 1 << (field & 0xf);
867*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
868*4882a593Smuzhiyun 	dev_cap->reserved_mtts = 1 << (field >> 4);
869*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
870*4882a593Smuzhiyun 	dev_cap->reserved_mrws = 1 << (field & 0xf);
871*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET);
872*4882a593Smuzhiyun 	dev_cap->num_sys_eqs = size & 0xfff;
873*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
874*4882a593Smuzhiyun 	dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
875*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
876*4882a593Smuzhiyun 	dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
877*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
878*4882a593Smuzhiyun 	field &= 0x1f;
879*4882a593Smuzhiyun 	if (!field)
880*4882a593Smuzhiyun 		dev_cap->max_gso_sz = 0;
881*4882a593Smuzhiyun 	else
882*4882a593Smuzhiyun 		dev_cap->max_gso_sz = 1 << field;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
885*4882a593Smuzhiyun 	if (field & 0x20)
886*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
887*4882a593Smuzhiyun 	if (field & 0x10)
888*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
889*4882a593Smuzhiyun 	field &= 0xf;
890*4882a593Smuzhiyun 	if (field) {
891*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
892*4882a593Smuzhiyun 		dev_cap->max_rss_tbl_sz = 1 << field;
893*4882a593Smuzhiyun 	} else
894*4882a593Smuzhiyun 		dev_cap->max_rss_tbl_sz = 0;
895*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
896*4882a593Smuzhiyun 	dev_cap->max_rdma_global = 1 << (field & 0x3f);
897*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
898*4882a593Smuzhiyun 	dev_cap->local_ca_ack_delay = field & 0x1f;
899*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
900*4882a593Smuzhiyun 	dev_cap->num_ports = field & 0xf;
901*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
902*4882a593Smuzhiyun 	dev_cap->max_msg_sz = 1 << (field & 0x1f);
903*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_PORT_FLOWSTATS_COUNTERS_OFFSET);
904*4882a593Smuzhiyun 	if (field & 0x10)
905*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN;
906*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
907*4882a593Smuzhiyun 	if (field & 0x80)
908*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
909*4882a593Smuzhiyun 	dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
910*4882a593Smuzhiyun 	if (field & 0x20)
911*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_UC_MC_SNIFFER;
912*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_PORT_BEACON_OFFSET);
913*4882a593Smuzhiyun 	if (field & 0x80)
914*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PORT_BEACON;
915*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
916*4882a593Smuzhiyun 	if (field & 0x80)
917*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_IPOIB;
918*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
919*4882a593Smuzhiyun 	dev_cap->fs_max_num_qp_per_entry = field;
920*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_SL2VL_EVENT_OFFSET);
921*4882a593Smuzhiyun 	if (field & (1 << 5))
922*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SL_TO_VL_CHANGE_EVENT;
923*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
924*4882a593Smuzhiyun 	if (field & 0x1)
925*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QCN;
926*4882a593Smuzhiyun 	MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
927*4882a593Smuzhiyun 	dev_cap->stat_rate_support = stat_rate;
928*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
929*4882a593Smuzhiyun 	if (field & 0x80)
930*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
931*4882a593Smuzhiyun 	MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
932*4882a593Smuzhiyun 	MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
933*4882a593Smuzhiyun 	dev_cap->flags = flags | (u64)ext_flags << 32;
934*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_WOL_OFFSET);
935*4882a593Smuzhiyun 	dev_cap->wol_port[1] = !!(field & 0x20);
936*4882a593Smuzhiyun 	dev_cap->wol_port[2] = !!(field & 0x40);
937*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
938*4882a593Smuzhiyun 	dev_cap->reserved_uars = field >> 4;
939*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
940*4882a593Smuzhiyun 	dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
941*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
942*4882a593Smuzhiyun 	dev_cap->min_page_sz = 1 << field;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
945*4882a593Smuzhiyun 	if (field & 0x80) {
946*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
947*4882a593Smuzhiyun 		dev_cap->bf_reg_size = 1 << (field & 0x1f);
948*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
949*4882a593Smuzhiyun 		if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
950*4882a593Smuzhiyun 			field = 3;
951*4882a593Smuzhiyun 		dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
952*4882a593Smuzhiyun 	} else {
953*4882a593Smuzhiyun 		dev_cap->bf_reg_size = 0;
954*4882a593Smuzhiyun 	}
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
957*4882a593Smuzhiyun 	dev_cap->max_sq_sg = field;
958*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
959*4882a593Smuzhiyun 	dev_cap->max_sq_desc_sz = size;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_USER_MAC_EN_OFFSET);
962*4882a593Smuzhiyun 	if (field & (1 << 2))
963*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_USER_MAC_EN;
964*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_SVLAN_BY_QP_OFFSET);
965*4882a593Smuzhiyun 	if (field & 0x1)
966*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SVLAN_BY_QP;
967*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
968*4882a593Smuzhiyun 	dev_cap->max_qp_per_mcg = 1 << field;
969*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
970*4882a593Smuzhiyun 	dev_cap->reserved_mgms = field & 0xf;
971*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
972*4882a593Smuzhiyun 	dev_cap->max_mcgs = 1 << field;
973*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
974*4882a593Smuzhiyun 	dev_cap->reserved_pds = field >> 4;
975*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
976*4882a593Smuzhiyun 	dev_cap->max_pds = 1 << (field & 0x3f);
977*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
978*4882a593Smuzhiyun 	dev_cap->reserved_xrcds = field >> 4;
979*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
980*4882a593Smuzhiyun 	dev_cap->max_xrcds = 1 << (field & 0x1f);
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
983*4882a593Smuzhiyun 	dev_cap->rdmarc_entry_sz = size;
984*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
985*4882a593Smuzhiyun 	dev_cap->qpc_entry_sz = size;
986*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
987*4882a593Smuzhiyun 	dev_cap->aux_entry_sz = size;
988*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
989*4882a593Smuzhiyun 	dev_cap->altc_entry_sz = size;
990*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
991*4882a593Smuzhiyun 	dev_cap->eqc_entry_sz = size;
992*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
993*4882a593Smuzhiyun 	dev_cap->cqc_entry_sz = size;
994*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
995*4882a593Smuzhiyun 	dev_cap->srq_entry_sz = size;
996*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
997*4882a593Smuzhiyun 	dev_cap->cmpt_entry_sz = size;
998*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
999*4882a593Smuzhiyun 	dev_cap->mtt_entry_sz = size;
1000*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
1001*4882a593Smuzhiyun 	dev_cap->dmpt_entry_sz = size;
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
1004*4882a593Smuzhiyun 	dev_cap->max_srq_sz = 1 << field;
1005*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
1006*4882a593Smuzhiyun 	dev_cap->max_qp_sz = 1 << field;
1007*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
1008*4882a593Smuzhiyun 	dev_cap->resize_srq = field & 1;
1009*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
1010*4882a593Smuzhiyun 	dev_cap->max_rq_sg = field;
1011*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
1012*4882a593Smuzhiyun 	dev_cap->max_rq_desc_sz = size;
1013*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
1014*4882a593Smuzhiyun 	if (field & (1 << 4))
1015*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QOS_VPP;
1016*4882a593Smuzhiyun 	if (field & (1 << 5))
1017*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL;
1018*4882a593Smuzhiyun 	if (field & (1 << 6))
1019*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
1020*4882a593Smuzhiyun 	if (field & (1 << 7))
1021*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
1022*4882a593Smuzhiyun 	MLX4_GET(dev_cap->bmme_flags, outbox,
1023*4882a593Smuzhiyun 		 QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
1024*4882a593Smuzhiyun 	if (dev_cap->bmme_flags & MLX4_FLAG_ROCE_V1_V2)
1025*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ROCE_V1_V2;
1026*4882a593Smuzhiyun 	if (dev_cap->bmme_flags & MLX4_FLAG_PORT_REMAP)
1027*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PORT_REMAP;
1028*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
1029*4882a593Smuzhiyun 	if (field & 0x20)
1030*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CONFIG_DEV;
1031*4882a593Smuzhiyun 	if (field & (1 << 2))
1032*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
1033*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_PHV_EN_OFFSET);
1034*4882a593Smuzhiyun 	if (field & 0x80)
1035*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PHV_EN;
1036*4882a593Smuzhiyun 	if (field & 0x40)
1037*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	MLX4_GET(dev_cap->reserved_lkey, outbox,
1040*4882a593Smuzhiyun 		 QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
1041*4882a593Smuzhiyun 	MLX4_GET(field32, outbox, QUERY_DEV_CAP_ETH_BACKPL_OFFSET);
1042*4882a593Smuzhiyun 	if (field32 & (1 << 0))
1043*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP;
1044*4882a593Smuzhiyun 	if (field32 & (1 << 7))
1045*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT;
1046*4882a593Smuzhiyun 	if (field32 & (1 << 8))
1047*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DRIVER_VERSION_TO_FW;
1048*4882a593Smuzhiyun 	MLX4_GET(field32, outbox, QUERY_DEV_CAP_DIAG_RPRT_PER_PORT);
1049*4882a593Smuzhiyun 	if (field32 & (1 << 17))
1050*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DIAG_PER_PORT;
1051*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
1052*4882a593Smuzhiyun 	if (field & 1<<6)
1053*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN;
1054*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_DEV_CAP_VXLAN);
1055*4882a593Smuzhiyun 	if (field & 1<<3)
1056*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS;
1057*4882a593Smuzhiyun 	if (field & (1 << 5))
1058*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG;
1059*4882a593Smuzhiyun 	MLX4_GET(dev_cap->max_icm_sz, outbox,
1060*4882a593Smuzhiyun 		 QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
1061*4882a593Smuzhiyun 	if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
1062*4882a593Smuzhiyun 		MLX4_GET(dev_cap->max_counters, outbox,
1063*4882a593Smuzhiyun 			 QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	MLX4_GET(field32, outbox,
1066*4882a593Smuzhiyun 		 QUERY_DEV_CAP_MAD_DEMUX_OFFSET);
1067*4882a593Smuzhiyun 	if (field32 & (1 << 0))
1068*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_MAD_DEMUX;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	MLX4_GET(dev_cap->dmfs_high_rate_qpn_base, outbox,
1071*4882a593Smuzhiyun 		 QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET);
1072*4882a593Smuzhiyun 	dev_cap->dmfs_high_rate_qpn_base &= MGM_QPN_MASK;
1073*4882a593Smuzhiyun 	MLX4_GET(dev_cap->dmfs_high_rate_qpn_range, outbox,
1074*4882a593Smuzhiyun 		 QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET);
1075*4882a593Smuzhiyun 	dev_cap->dmfs_high_rate_qpn_range &= MGM_QPN_MASK;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET);
1078*4882a593Smuzhiyun 	dev_cap->rl_caps.num_rates = size;
1079*4882a593Smuzhiyun 	if (dev_cap->rl_caps.num_rates) {
1080*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT;
1081*4882a593Smuzhiyun 		MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_MAX_OFFSET);
1082*4882a593Smuzhiyun 		dev_cap->rl_caps.max_val  = size & 0xfff;
1083*4882a593Smuzhiyun 		dev_cap->rl_caps.max_unit = size >> 14;
1084*4882a593Smuzhiyun 		MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_MIN_OFFSET);
1085*4882a593Smuzhiyun 		dev_cap->rl_caps.min_val  = size & 0xfff;
1086*4882a593Smuzhiyun 		dev_cap->rl_caps.min_unit = size >> 14;
1087*4882a593Smuzhiyun 	}
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	MLX4_GET(dev_cap->health_buffer_addrs, outbox,
1090*4882a593Smuzhiyun 		 QUERY_DEV_CAP_HEALTH_BUFFER_ADDRESS_OFFSET);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1093*4882a593Smuzhiyun 	if (field32 & (1 << 16))
1094*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP;
1095*4882a593Smuzhiyun 	if (field32 & (1 << 18))
1096*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB;
1097*4882a593Smuzhiyun 	if (field32 & (1 << 19))
1098*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_LB_SRC_CHK;
1099*4882a593Smuzhiyun 	if (field32 & (1 << 26))
1100*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
1101*4882a593Smuzhiyun 	if (field32 & (1 << 20))
1102*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
1103*4882a593Smuzhiyun 	if (field32 & (1 << 21))
1104*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_80_VFS;
1105*4882a593Smuzhiyun 	if (field32 & (1 << 23))
1106*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SW_CQ_INIT;
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	for (i = 1; i <= dev_cap->num_ports; i++) {
1109*4882a593Smuzhiyun 		err = mlx4_QUERY_PORT(dev, i, dev_cap->port_cap + i);
1110*4882a593Smuzhiyun 		if (err)
1111*4882a593Smuzhiyun 			goto out;
1112*4882a593Smuzhiyun 	}
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	/*
1115*4882a593Smuzhiyun 	 * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
1116*4882a593Smuzhiyun 	 * we can't use any EQs whose doorbell falls on that page,
1117*4882a593Smuzhiyun 	 * even if the EQ itself isn't reserved.
1118*4882a593Smuzhiyun 	 */
1119*4882a593Smuzhiyun 	if (dev_cap->num_sys_eqs == 0)
1120*4882a593Smuzhiyun 		dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
1121*4882a593Smuzhiyun 					    dev_cap->reserved_eqs);
1122*4882a593Smuzhiyun 	else
1123*4882a593Smuzhiyun 		dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SYS_EQS;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun out:
1126*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
1127*4882a593Smuzhiyun 	return err;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun 
mlx4_dev_cap_dump(struct mlx4_dev * dev,struct mlx4_dev_cap * dev_cap)1130*4882a593Smuzhiyun void mlx4_dev_cap_dump(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun 	if (dev_cap->bf_reg_size > 0)
1133*4882a593Smuzhiyun 		mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
1134*4882a593Smuzhiyun 			 dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
1135*4882a593Smuzhiyun 	else
1136*4882a593Smuzhiyun 		mlx4_dbg(dev, "BlueFlame not available\n");
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
1139*4882a593Smuzhiyun 		 dev_cap->bmme_flags, dev_cap->reserved_lkey);
1140*4882a593Smuzhiyun 	mlx4_dbg(dev, "Max ICM size %lld MB\n",
1141*4882a593Smuzhiyun 		 (unsigned long long) dev_cap->max_icm_sz >> 20);
1142*4882a593Smuzhiyun 	mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
1143*4882a593Smuzhiyun 		 dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
1144*4882a593Smuzhiyun 	mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
1145*4882a593Smuzhiyun 		 dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
1146*4882a593Smuzhiyun 	mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
1147*4882a593Smuzhiyun 		 dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
1148*4882a593Smuzhiyun 	mlx4_dbg(dev, "Num sys EQs: %d, max EQs: %d, reserved EQs: %d, entry size: %d\n",
1149*4882a593Smuzhiyun 		 dev_cap->num_sys_eqs, dev_cap->max_eqs, dev_cap->reserved_eqs,
1150*4882a593Smuzhiyun 		 dev_cap->eqc_entry_sz);
1151*4882a593Smuzhiyun 	mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
1152*4882a593Smuzhiyun 		 dev_cap->reserved_mrws, dev_cap->reserved_mtts);
1153*4882a593Smuzhiyun 	mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
1154*4882a593Smuzhiyun 		 dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
1155*4882a593Smuzhiyun 	mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
1156*4882a593Smuzhiyun 		 dev_cap->max_pds, dev_cap->reserved_mgms);
1157*4882a593Smuzhiyun 	mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
1158*4882a593Smuzhiyun 		 dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
1159*4882a593Smuzhiyun 	mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
1160*4882a593Smuzhiyun 		 dev_cap->local_ca_ack_delay, 128 << dev_cap->port_cap[1].ib_mtu,
1161*4882a593Smuzhiyun 		 dev_cap->port_cap[1].max_port_width);
1162*4882a593Smuzhiyun 	mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
1163*4882a593Smuzhiyun 		 dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
1164*4882a593Smuzhiyun 	mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
1165*4882a593Smuzhiyun 		 dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
1166*4882a593Smuzhiyun 	mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
1167*4882a593Smuzhiyun 	mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
1168*4882a593Smuzhiyun 	mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
1169*4882a593Smuzhiyun 	mlx4_dbg(dev, "DMFS high rate steer QPn base: %d\n",
1170*4882a593Smuzhiyun 		 dev_cap->dmfs_high_rate_qpn_base);
1171*4882a593Smuzhiyun 	mlx4_dbg(dev, "DMFS high rate steer QPn range: %d\n",
1172*4882a593Smuzhiyun 		 dev_cap->dmfs_high_rate_qpn_range);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	if (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT) {
1175*4882a593Smuzhiyun 		struct mlx4_rate_limit_caps *rl_caps = &dev_cap->rl_caps;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 		mlx4_dbg(dev, "QP Rate-Limit: #rates %d, unit/val max %d/%d, min %d/%d\n",
1178*4882a593Smuzhiyun 			 rl_caps->num_rates, rl_caps->max_unit, rl_caps->max_val,
1179*4882a593Smuzhiyun 			 rl_caps->min_unit, rl_caps->min_val);
1180*4882a593Smuzhiyun 	}
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	dump_dev_cap_flags(dev, dev_cap->flags);
1183*4882a593Smuzhiyun 	dump_dev_cap_flags2(dev, dev_cap->flags2);
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
mlx4_QUERY_PORT(struct mlx4_dev * dev,int port,struct mlx4_port_cap * port_cap)1186*4882a593Smuzhiyun int mlx4_QUERY_PORT(struct mlx4_dev *dev, int port, struct mlx4_port_cap *port_cap)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
1189*4882a593Smuzhiyun 	u32 *outbox;
1190*4882a593Smuzhiyun 	u8 field;
1191*4882a593Smuzhiyun 	u32 field32;
1192*4882a593Smuzhiyun 	int err;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
1195*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
1196*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
1197*4882a593Smuzhiyun 	outbox = mailbox->buf;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
1200*4882a593Smuzhiyun 		err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
1201*4882a593Smuzhiyun 				   MLX4_CMD_TIME_CLASS_A,
1202*4882a593Smuzhiyun 				   MLX4_CMD_NATIVE);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 		if (err)
1205*4882a593Smuzhiyun 			goto out;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
1208*4882a593Smuzhiyun 		port_cap->max_vl	   = field >> 4;
1209*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
1210*4882a593Smuzhiyun 		port_cap->ib_mtu	   = field >> 4;
1211*4882a593Smuzhiyun 		port_cap->max_port_width = field & 0xf;
1212*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
1213*4882a593Smuzhiyun 		port_cap->max_gids	   = 1 << (field & 0xf);
1214*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
1215*4882a593Smuzhiyun 		port_cap->max_pkeys	   = 1 << (field & 0xf);
1216*4882a593Smuzhiyun 	} else {
1217*4882a593Smuzhiyun #define QUERY_PORT_SUPPORTED_TYPE_OFFSET	0x00
1218*4882a593Smuzhiyun #define QUERY_PORT_MTU_OFFSET			0x01
1219*4882a593Smuzhiyun #define QUERY_PORT_ETH_MTU_OFFSET		0x02
1220*4882a593Smuzhiyun #define QUERY_PORT_WIDTH_OFFSET			0x06
1221*4882a593Smuzhiyun #define QUERY_PORT_MAX_GID_PKEY_OFFSET		0x07
1222*4882a593Smuzhiyun #define QUERY_PORT_MAX_MACVLAN_OFFSET		0x0a
1223*4882a593Smuzhiyun #define QUERY_PORT_MAX_VL_OFFSET		0x0b
1224*4882a593Smuzhiyun #define QUERY_PORT_MAC_OFFSET			0x10
1225*4882a593Smuzhiyun #define QUERY_PORT_TRANS_VENDOR_OFFSET		0x18
1226*4882a593Smuzhiyun #define QUERY_PORT_WAVELENGTH_OFFSET		0x1c
1227*4882a593Smuzhiyun #define QUERY_PORT_TRANS_CODE_OFFSET		0x20
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 		err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0, MLX4_CMD_QUERY_PORT,
1230*4882a593Smuzhiyun 				   MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
1231*4882a593Smuzhiyun 		if (err)
1232*4882a593Smuzhiyun 			goto out;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
1235*4882a593Smuzhiyun 		port_cap->link_state = (field & 0x80) >> 7;
1236*4882a593Smuzhiyun 		port_cap->supported_port_types = field & 3;
1237*4882a593Smuzhiyun 		port_cap->suggested_type = (field >> 3) & 1;
1238*4882a593Smuzhiyun 		port_cap->default_sense = (field >> 4) & 1;
1239*4882a593Smuzhiyun 		port_cap->dmfs_optimized_state = (field >> 5) & 1;
1240*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
1241*4882a593Smuzhiyun 		port_cap->ib_mtu	   = field & 0xf;
1242*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
1243*4882a593Smuzhiyun 		port_cap->max_port_width = field & 0xf;
1244*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
1245*4882a593Smuzhiyun 		port_cap->max_gids	   = 1 << (field >> 4);
1246*4882a593Smuzhiyun 		port_cap->max_pkeys	   = 1 << (field & 0xf);
1247*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
1248*4882a593Smuzhiyun 		port_cap->max_vl	   = field & 0xf;
1249*4882a593Smuzhiyun 		port_cap->max_tc_eth	   = field >> 4;
1250*4882a593Smuzhiyun 		MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
1251*4882a593Smuzhiyun 		port_cap->log_max_macs  = field & 0xf;
1252*4882a593Smuzhiyun 		port_cap->log_max_vlans = field >> 4;
1253*4882a593Smuzhiyun 		MLX4_GET(port_cap->eth_mtu, outbox, QUERY_PORT_ETH_MTU_OFFSET);
1254*4882a593Smuzhiyun 		MLX4_GET(port_cap->def_mac, outbox, QUERY_PORT_MAC_OFFSET);
1255*4882a593Smuzhiyun 		MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
1256*4882a593Smuzhiyun 		port_cap->trans_type = field32 >> 24;
1257*4882a593Smuzhiyun 		port_cap->vendor_oui = field32 & 0xffffff;
1258*4882a593Smuzhiyun 		MLX4_GET(port_cap->wavelength, outbox, QUERY_PORT_WAVELENGTH_OFFSET);
1259*4882a593Smuzhiyun 		MLX4_GET(port_cap->trans_code, outbox, QUERY_PORT_TRANS_CODE_OFFSET);
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun out:
1263*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
1264*4882a593Smuzhiyun 	return err;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun #define DEV_CAP_EXT_2_FLAG_PFC_COUNTERS	(1 << 28)
1268*4882a593Smuzhiyun #define DEV_CAP_EXT_2_FLAG_VLAN_CONTROL (1 << 26)
1269*4882a593Smuzhiyun #define DEV_CAP_EXT_2_FLAG_80_VFS	(1 << 21)
1270*4882a593Smuzhiyun #define DEV_CAP_EXT_2_FLAG_FSM		(1 << 20)
1271*4882a593Smuzhiyun 
mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)1272*4882a593Smuzhiyun int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
1273*4882a593Smuzhiyun 			       struct mlx4_vhcr *vhcr,
1274*4882a593Smuzhiyun 			       struct mlx4_cmd_mailbox *inbox,
1275*4882a593Smuzhiyun 			       struct mlx4_cmd_mailbox *outbox,
1276*4882a593Smuzhiyun 			       struct mlx4_cmd_info *cmd)
1277*4882a593Smuzhiyun {
1278*4882a593Smuzhiyun 	u64	flags;
1279*4882a593Smuzhiyun 	int	err = 0;
1280*4882a593Smuzhiyun 	u8	field;
1281*4882a593Smuzhiyun 	u16	field16;
1282*4882a593Smuzhiyun 	u32	bmme_flags, field32;
1283*4882a593Smuzhiyun 	int	real_port;
1284*4882a593Smuzhiyun 	int	slave_port;
1285*4882a593Smuzhiyun 	int	first_port;
1286*4882a593Smuzhiyun 	struct mlx4_active_ports actv_ports;
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
1289*4882a593Smuzhiyun 			   MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1290*4882a593Smuzhiyun 	if (err)
1291*4882a593Smuzhiyun 		return err;
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	disable_unsupported_roce_caps(outbox->buf);
1294*4882a593Smuzhiyun 	/* add port mng change event capability and disable mw type 1
1295*4882a593Smuzhiyun 	 * unconditionally to slaves
1296*4882a593Smuzhiyun 	 */
1297*4882a593Smuzhiyun 	MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
1298*4882a593Smuzhiyun 	flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
1299*4882a593Smuzhiyun 	flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
1300*4882a593Smuzhiyun 	actv_ports = mlx4_get_active_ports(dev, slave);
1301*4882a593Smuzhiyun 	first_port = find_first_bit(actv_ports.ports, dev->caps.num_ports);
1302*4882a593Smuzhiyun 	for (slave_port = 0, real_port = first_port;
1303*4882a593Smuzhiyun 	     real_port < first_port +
1304*4882a593Smuzhiyun 	     bitmap_weight(actv_ports.ports, dev->caps.num_ports);
1305*4882a593Smuzhiyun 	     ++real_port, ++slave_port) {
1306*4882a593Smuzhiyun 		if (flags & (MLX4_DEV_CAP_FLAG_WOL_PORT1 << real_port))
1307*4882a593Smuzhiyun 			flags |= MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port;
1308*4882a593Smuzhiyun 		else
1309*4882a593Smuzhiyun 			flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun 	for (; slave_port < dev->caps.num_ports; ++slave_port)
1312*4882a593Smuzhiyun 		flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	/* Not exposing RSS IP fragments to guests */
1315*4882a593Smuzhiyun 	flags &= ~MLX4_DEV_CAP_FLAG_RSS_IP_FRAG;
1316*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VL_PORT_OFFSET);
1319*4882a593Smuzhiyun 	field &= ~0x0F;
1320*4882a593Smuzhiyun 	field |= bitmap_weight(actv_ports.ports, dev->caps.num_ports) & 0x0F;
1321*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VL_PORT_OFFSET);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	/* For guests, disable timestamp */
1324*4882a593Smuzhiyun 	MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
1325*4882a593Smuzhiyun 	field &= 0x7f;
1326*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	/* For guests, disable vxlan tunneling and QoS support */
1329*4882a593Smuzhiyun 	MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VXLAN);
1330*4882a593Smuzhiyun 	field &= 0xd7;
1331*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VXLAN);
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	/* For guests, disable port BEACON */
1334*4882a593Smuzhiyun 	MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_PORT_BEACON_OFFSET);
1335*4882a593Smuzhiyun 	field &= 0x7f;
1336*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_PORT_BEACON_OFFSET);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	/* For guests, report Blueflame disabled */
1339*4882a593Smuzhiyun 	MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
1340*4882a593Smuzhiyun 	field &= 0x7f;
1341*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	/* For guests, disable mw type 2 and port remap*/
1344*4882a593Smuzhiyun 	MLX4_GET(bmme_flags, outbox->buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
1345*4882a593Smuzhiyun 	bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
1346*4882a593Smuzhiyun 	bmme_flags &= ~MLX4_FLAG_PORT_REMAP;
1347*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	/* turn off device-managed steering capability if not enabled */
1350*4882a593Smuzhiyun 	if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
1351*4882a593Smuzhiyun 		MLX4_GET(field, outbox->buf,
1352*4882a593Smuzhiyun 			 QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
1353*4882a593Smuzhiyun 		field &= 0x7f;
1354*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, field,
1355*4882a593Smuzhiyun 			 QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
1356*4882a593Smuzhiyun 	}
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	/* turn off ipoib managed steering for guests */
1359*4882a593Smuzhiyun 	MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
1360*4882a593Smuzhiyun 	field &= ~0x80;
1361*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	/* turn off host side virt features (VST, FSM, etc) for guests */
1364*4882a593Smuzhiyun 	MLX4_GET(field32, outbox->buf, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1365*4882a593Smuzhiyun 	field32 &= ~(DEV_CAP_EXT_2_FLAG_VLAN_CONTROL | DEV_CAP_EXT_2_FLAG_80_VFS |
1366*4882a593Smuzhiyun 		     DEV_CAP_EXT_2_FLAG_FSM | DEV_CAP_EXT_2_FLAG_PFC_COUNTERS);
1367*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, field32, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	/* turn off QCN for guests */
1370*4882a593Smuzhiyun 	MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
1371*4882a593Smuzhiyun 	field &= 0xfe;
1372*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	/* turn off QP max-rate limiting for guests */
1375*4882a593Smuzhiyun 	field16 = 0;
1376*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, field16, QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	/* turn off QoS per VF support for guests */
1379*4882a593Smuzhiyun 	MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
1380*4882a593Smuzhiyun 	field &= 0xef;
1381*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	/* turn off ignore FCS feature for guests */
1384*4882a593Smuzhiyun 	MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
1385*4882a593Smuzhiyun 	field &= 0xfb;
1386*4882a593Smuzhiyun 	MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	return 0;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun 
disable_unsupported_roce_caps(void * buf)1391*4882a593Smuzhiyun static void disable_unsupported_roce_caps(void *buf)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun 	u32 flags;
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	MLX4_GET(flags, buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
1396*4882a593Smuzhiyun 	flags &= ~(1UL << 31);
1397*4882a593Smuzhiyun 	MLX4_PUT(buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
1398*4882a593Smuzhiyun 	MLX4_GET(flags, buf, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1399*4882a593Smuzhiyun 	flags &= ~(1UL << 24);
1400*4882a593Smuzhiyun 	MLX4_PUT(buf, flags, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
1401*4882a593Smuzhiyun 	MLX4_GET(flags, buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
1402*4882a593Smuzhiyun 	flags &= ~(MLX4_FLAG_ROCE_V1_V2);
1403*4882a593Smuzhiyun 	MLX4_PUT(buf, flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun 
mlx4_QUERY_PORT_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)1406*4882a593Smuzhiyun int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
1407*4882a593Smuzhiyun 			    struct mlx4_vhcr *vhcr,
1408*4882a593Smuzhiyun 			    struct mlx4_cmd_mailbox *inbox,
1409*4882a593Smuzhiyun 			    struct mlx4_cmd_mailbox *outbox,
1410*4882a593Smuzhiyun 			    struct mlx4_cmd_info *cmd)
1411*4882a593Smuzhiyun {
1412*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
1413*4882a593Smuzhiyun 	u64 def_mac;
1414*4882a593Smuzhiyun 	u8 port_type;
1415*4882a593Smuzhiyun 	u16 short_field;
1416*4882a593Smuzhiyun 	int err;
1417*4882a593Smuzhiyun 	int admin_link_state;
1418*4882a593Smuzhiyun 	int port = mlx4_slave_convert_port(dev, slave,
1419*4882a593Smuzhiyun 					   vhcr->in_modifier & 0xFF);
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun #define MLX4_VF_PORT_NO_LINK_SENSE_MASK	0xE0
1422*4882a593Smuzhiyun #define MLX4_PORT_LINK_UP_MASK		0x80
1423*4882a593Smuzhiyun #define QUERY_PORT_CUR_MAX_PKEY_OFFSET	0x0c
1424*4882a593Smuzhiyun #define QUERY_PORT_CUR_MAX_GID_OFFSET	0x0e
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	if (port < 0)
1427*4882a593Smuzhiyun 		return -EINVAL;
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	/* Protect against untrusted guests: enforce that this is the
1430*4882a593Smuzhiyun 	 * QUERY_PORT general query.
1431*4882a593Smuzhiyun 	 */
1432*4882a593Smuzhiyun 	if (vhcr->op_modifier || vhcr->in_modifier & ~0xFF)
1433*4882a593Smuzhiyun 		return -EINVAL;
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	vhcr->in_modifier = port;
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
1438*4882a593Smuzhiyun 			   MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
1439*4882a593Smuzhiyun 			   MLX4_CMD_NATIVE);
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	if (!err && dev->caps.function != slave) {
1442*4882a593Smuzhiyun 		def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
1443*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun 		/* get port type - currently only eth is enabled */
1446*4882a593Smuzhiyun 		MLX4_GET(port_type, outbox->buf,
1447*4882a593Smuzhiyun 			 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 		/* No link sensing allowed */
1450*4882a593Smuzhiyun 		port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
1451*4882a593Smuzhiyun 		/* set port type to currently operating port type */
1452*4882a593Smuzhiyun 		port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 		admin_link_state = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.link_state;
1455*4882a593Smuzhiyun 		if (IFLA_VF_LINK_STATE_ENABLE == admin_link_state)
1456*4882a593Smuzhiyun 			port_type |= MLX4_PORT_LINK_UP_MASK;
1457*4882a593Smuzhiyun 		else if (IFLA_VF_LINK_STATE_DISABLE == admin_link_state)
1458*4882a593Smuzhiyun 			port_type &= ~MLX4_PORT_LINK_UP_MASK;
1459*4882a593Smuzhiyun 		else if (IFLA_VF_LINK_STATE_AUTO == admin_link_state && mlx4_is_bonded(dev)) {
1460*4882a593Smuzhiyun 			int other_port = (port == 1) ? 2 : 1;
1461*4882a593Smuzhiyun 			struct mlx4_port_cap port_cap;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 			err = mlx4_QUERY_PORT(dev, other_port, &port_cap);
1464*4882a593Smuzhiyun 			if (err)
1465*4882a593Smuzhiyun 				goto out;
1466*4882a593Smuzhiyun 			port_type |= (port_cap.link_state << 7);
1467*4882a593Smuzhiyun 		}
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, port_type,
1470*4882a593Smuzhiyun 			 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 		if (dev->caps.port_type[vhcr->in_modifier] == MLX4_PORT_TYPE_ETH)
1473*4882a593Smuzhiyun 			short_field = mlx4_get_slave_num_gids(dev, slave, port);
1474*4882a593Smuzhiyun 		else
1475*4882a593Smuzhiyun 			short_field = 1; /* slave max gids */
1476*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, short_field,
1477*4882a593Smuzhiyun 			 QUERY_PORT_CUR_MAX_GID_OFFSET);
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 		short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
1480*4882a593Smuzhiyun 		MLX4_PUT(outbox->buf, short_field,
1481*4882a593Smuzhiyun 			 QUERY_PORT_CUR_MAX_PKEY_OFFSET);
1482*4882a593Smuzhiyun 	}
1483*4882a593Smuzhiyun out:
1484*4882a593Smuzhiyun 	return err;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun 
mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev * dev,u8 port,int * gid_tbl_len,int * pkey_tbl_len)1487*4882a593Smuzhiyun int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
1488*4882a593Smuzhiyun 				    int *gid_tbl_len, int *pkey_tbl_len)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
1491*4882a593Smuzhiyun 	u32			*outbox;
1492*4882a593Smuzhiyun 	u16			field;
1493*4882a593Smuzhiyun 	int			err;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
1496*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
1497*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	err =  mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
1500*4882a593Smuzhiyun 			    MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
1501*4882a593Smuzhiyun 			    MLX4_CMD_WRAPPED);
1502*4882a593Smuzhiyun 	if (err)
1503*4882a593Smuzhiyun 		goto out;
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	outbox = mailbox->buf;
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
1508*4882a593Smuzhiyun 	*gid_tbl_len = field;
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
1511*4882a593Smuzhiyun 	*pkey_tbl_len = field;
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun out:
1514*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
1515*4882a593Smuzhiyun 	return err;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
1518*4882a593Smuzhiyun 
mlx4_map_cmd(struct mlx4_dev * dev,u16 op,struct mlx4_icm * icm,u64 virt)1519*4882a593Smuzhiyun int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
1520*4882a593Smuzhiyun {
1521*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
1522*4882a593Smuzhiyun 	struct mlx4_icm_iter iter;
1523*4882a593Smuzhiyun 	__be64 *pages;
1524*4882a593Smuzhiyun 	int lg;
1525*4882a593Smuzhiyun 	int nent = 0;
1526*4882a593Smuzhiyun 	int i;
1527*4882a593Smuzhiyun 	int err = 0;
1528*4882a593Smuzhiyun 	int ts = 0, tc = 0;
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
1531*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
1532*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
1533*4882a593Smuzhiyun 	pages = mailbox->buf;
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	for (mlx4_icm_first(icm, &iter);
1536*4882a593Smuzhiyun 	     !mlx4_icm_last(&iter);
1537*4882a593Smuzhiyun 	     mlx4_icm_next(&iter)) {
1538*4882a593Smuzhiyun 		/*
1539*4882a593Smuzhiyun 		 * We have to pass pages that are aligned to their
1540*4882a593Smuzhiyun 		 * size, so find the least significant 1 in the
1541*4882a593Smuzhiyun 		 * address or size and use that as our log2 size.
1542*4882a593Smuzhiyun 		 */
1543*4882a593Smuzhiyun 		lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
1544*4882a593Smuzhiyun 		if (lg < MLX4_ICM_PAGE_SHIFT) {
1545*4882a593Smuzhiyun 			mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx)\n",
1546*4882a593Smuzhiyun 				  MLX4_ICM_PAGE_SIZE,
1547*4882a593Smuzhiyun 				  (unsigned long long) mlx4_icm_addr(&iter),
1548*4882a593Smuzhiyun 				  mlx4_icm_size(&iter));
1549*4882a593Smuzhiyun 			err = -EINVAL;
1550*4882a593Smuzhiyun 			goto out;
1551*4882a593Smuzhiyun 		}
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 		for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
1554*4882a593Smuzhiyun 			if (virt != -1) {
1555*4882a593Smuzhiyun 				pages[nent * 2] = cpu_to_be64(virt);
1556*4882a593Smuzhiyun 				virt += 1ULL << lg;
1557*4882a593Smuzhiyun 			}
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 			pages[nent * 2 + 1] =
1560*4882a593Smuzhiyun 				cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
1561*4882a593Smuzhiyun 					    (lg - MLX4_ICM_PAGE_SHIFT));
1562*4882a593Smuzhiyun 			ts += 1 << (lg - 10);
1563*4882a593Smuzhiyun 			++tc;
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 			if (++nent == MLX4_MAILBOX_SIZE / 16) {
1566*4882a593Smuzhiyun 				err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
1567*4882a593Smuzhiyun 						MLX4_CMD_TIME_CLASS_B,
1568*4882a593Smuzhiyun 						MLX4_CMD_NATIVE);
1569*4882a593Smuzhiyun 				if (err)
1570*4882a593Smuzhiyun 					goto out;
1571*4882a593Smuzhiyun 				nent = 0;
1572*4882a593Smuzhiyun 			}
1573*4882a593Smuzhiyun 		}
1574*4882a593Smuzhiyun 	}
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	if (nent)
1577*4882a593Smuzhiyun 		err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
1578*4882a593Smuzhiyun 			       MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
1579*4882a593Smuzhiyun 	if (err)
1580*4882a593Smuzhiyun 		goto out;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	switch (op) {
1583*4882a593Smuzhiyun 	case MLX4_CMD_MAP_FA:
1584*4882a593Smuzhiyun 		mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW\n", tc, ts);
1585*4882a593Smuzhiyun 		break;
1586*4882a593Smuzhiyun 	case MLX4_CMD_MAP_ICM_AUX:
1587*4882a593Smuzhiyun 		mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux\n", tc, ts);
1588*4882a593Smuzhiyun 		break;
1589*4882a593Smuzhiyun 	case MLX4_CMD_MAP_ICM:
1590*4882a593Smuzhiyun 		mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM\n",
1591*4882a593Smuzhiyun 			 tc, ts, (unsigned long long) virt - (ts << 10));
1592*4882a593Smuzhiyun 		break;
1593*4882a593Smuzhiyun 	}
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun out:
1596*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
1597*4882a593Smuzhiyun 	return err;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun 
mlx4_MAP_FA(struct mlx4_dev * dev,struct mlx4_icm * icm)1600*4882a593Smuzhiyun int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun 	return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun 
mlx4_UNMAP_FA(struct mlx4_dev * dev)1605*4882a593Smuzhiyun int mlx4_UNMAP_FA(struct mlx4_dev *dev)
1606*4882a593Smuzhiyun {
1607*4882a593Smuzhiyun 	return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
1608*4882a593Smuzhiyun 			MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 
mlx4_RUN_FW(struct mlx4_dev * dev)1612*4882a593Smuzhiyun int mlx4_RUN_FW(struct mlx4_dev *dev)
1613*4882a593Smuzhiyun {
1614*4882a593Smuzhiyun 	return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
1615*4882a593Smuzhiyun 			MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun 
mlx4_QUERY_FW(struct mlx4_dev * dev)1618*4882a593Smuzhiyun int mlx4_QUERY_FW(struct mlx4_dev *dev)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun 	struct mlx4_fw  *fw  = &mlx4_priv(dev)->fw;
1621*4882a593Smuzhiyun 	struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
1622*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
1623*4882a593Smuzhiyun 	u32 *outbox;
1624*4882a593Smuzhiyun 	int err = 0;
1625*4882a593Smuzhiyun 	u64 fw_ver;
1626*4882a593Smuzhiyun 	u16 cmd_if_rev;
1627*4882a593Smuzhiyun 	u8 lg;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun #define QUERY_FW_OUT_SIZE             0x100
1630*4882a593Smuzhiyun #define QUERY_FW_VER_OFFSET            0x00
1631*4882a593Smuzhiyun #define QUERY_FW_PPF_ID		       0x09
1632*4882a593Smuzhiyun #define QUERY_FW_CMD_IF_REV_OFFSET     0x0a
1633*4882a593Smuzhiyun #define QUERY_FW_MAX_CMD_OFFSET        0x0f
1634*4882a593Smuzhiyun #define QUERY_FW_ERR_START_OFFSET      0x30
1635*4882a593Smuzhiyun #define QUERY_FW_ERR_SIZE_OFFSET       0x38
1636*4882a593Smuzhiyun #define QUERY_FW_ERR_BAR_OFFSET        0x3c
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun #define QUERY_FW_SIZE_OFFSET           0x00
1639*4882a593Smuzhiyun #define QUERY_FW_CLR_INT_BASE_OFFSET   0x20
1640*4882a593Smuzhiyun #define QUERY_FW_CLR_INT_BAR_OFFSET    0x28
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun #define QUERY_FW_COMM_BASE_OFFSET      0x40
1643*4882a593Smuzhiyun #define QUERY_FW_COMM_BAR_OFFSET       0x48
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun #define QUERY_FW_CLOCK_OFFSET	       0x50
1646*4882a593Smuzhiyun #define QUERY_FW_CLOCK_BAR	       0x58
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
1649*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
1650*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
1651*4882a593Smuzhiyun 	outbox = mailbox->buf;
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
1654*4882a593Smuzhiyun 			    MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1655*4882a593Smuzhiyun 	if (err)
1656*4882a593Smuzhiyun 		goto out;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
1659*4882a593Smuzhiyun 	/*
1660*4882a593Smuzhiyun 	 * FW subminor version is at more significant bits than minor
1661*4882a593Smuzhiyun 	 * version, so swap here.
1662*4882a593Smuzhiyun 	 */
1663*4882a593Smuzhiyun 	dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
1664*4882a593Smuzhiyun 		((fw_ver & 0xffff0000ull) >> 16) |
1665*4882a593Smuzhiyun 		((fw_ver & 0x0000ffffull) << 16);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
1668*4882a593Smuzhiyun 	dev->caps.function = lg;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	if (mlx4_is_slave(dev))
1671*4882a593Smuzhiyun 		goto out;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
1675*4882a593Smuzhiyun 	if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
1676*4882a593Smuzhiyun 	    cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
1677*4882a593Smuzhiyun 		mlx4_err(dev, "Installed FW has unsupported command interface revision %d\n",
1678*4882a593Smuzhiyun 			 cmd_if_rev);
1679*4882a593Smuzhiyun 		mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
1680*4882a593Smuzhiyun 			 (int) (dev->caps.fw_ver >> 32),
1681*4882a593Smuzhiyun 			 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1682*4882a593Smuzhiyun 			 (int) dev->caps.fw_ver & 0xffff);
1683*4882a593Smuzhiyun 		mlx4_err(dev, "This driver version supports only revisions %d to %d\n",
1684*4882a593Smuzhiyun 			 MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
1685*4882a593Smuzhiyun 		err = -ENODEV;
1686*4882a593Smuzhiyun 		goto out;
1687*4882a593Smuzhiyun 	}
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
1690*4882a593Smuzhiyun 		dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
1693*4882a593Smuzhiyun 	cmd->max_cmds = 1 << lg;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
1696*4882a593Smuzhiyun 		 (int) (dev->caps.fw_ver >> 32),
1697*4882a593Smuzhiyun 		 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1698*4882a593Smuzhiyun 		 (int) dev->caps.fw_ver & 0xffff,
1699*4882a593Smuzhiyun 		 cmd_if_rev, cmd->max_cmds);
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
1702*4882a593Smuzhiyun 	MLX4_GET(fw->catas_size,   outbox, QUERY_FW_ERR_SIZE_OFFSET);
1703*4882a593Smuzhiyun 	MLX4_GET(fw->catas_bar,    outbox, QUERY_FW_ERR_BAR_OFFSET);
1704*4882a593Smuzhiyun 	fw->catas_bar = (fw->catas_bar >> 6) * 2;
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
1707*4882a593Smuzhiyun 		 (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	MLX4_GET(fw->fw_pages,     outbox, QUERY_FW_SIZE_OFFSET);
1710*4882a593Smuzhiyun 	MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
1711*4882a593Smuzhiyun 	MLX4_GET(fw->clr_int_bar,  outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
1712*4882a593Smuzhiyun 	fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
1715*4882a593Smuzhiyun 	MLX4_GET(fw->comm_bar,  outbox, QUERY_FW_COMM_BAR_OFFSET);
1716*4882a593Smuzhiyun 	fw->comm_bar = (fw->comm_bar >> 6) * 2;
1717*4882a593Smuzhiyun 	mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
1718*4882a593Smuzhiyun 		 fw->comm_bar, fw->comm_base);
1719*4882a593Smuzhiyun 	mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
1722*4882a593Smuzhiyun 	MLX4_GET(fw->clock_bar,    outbox, QUERY_FW_CLOCK_BAR);
1723*4882a593Smuzhiyun 	fw->clock_bar = (fw->clock_bar >> 6) * 2;
1724*4882a593Smuzhiyun 	mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
1725*4882a593Smuzhiyun 		 fw->clock_bar, fw->clock_offset);
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	/*
1728*4882a593Smuzhiyun 	 * Round up number of system pages needed in case
1729*4882a593Smuzhiyun 	 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
1730*4882a593Smuzhiyun 	 */
1731*4882a593Smuzhiyun 	fw->fw_pages =
1732*4882a593Smuzhiyun 		ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
1733*4882a593Smuzhiyun 		(PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
1736*4882a593Smuzhiyun 		 (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun out:
1739*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
1740*4882a593Smuzhiyun 	return err;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun 
mlx4_QUERY_FW_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)1743*4882a593Smuzhiyun int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1744*4882a593Smuzhiyun 			  struct mlx4_vhcr *vhcr,
1745*4882a593Smuzhiyun 			  struct mlx4_cmd_mailbox *inbox,
1746*4882a593Smuzhiyun 			  struct mlx4_cmd_mailbox *outbox,
1747*4882a593Smuzhiyun 			  struct mlx4_cmd_info *cmd)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun 	u8 *outbuf;
1750*4882a593Smuzhiyun 	int err;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	outbuf = outbox->buf;
1753*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
1754*4882a593Smuzhiyun 			    MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1755*4882a593Smuzhiyun 	if (err)
1756*4882a593Smuzhiyun 		return err;
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	/* for slaves, set pci PPF ID to invalid and zero out everything
1759*4882a593Smuzhiyun 	 * else except FW version */
1760*4882a593Smuzhiyun 	outbuf[0] = outbuf[1] = 0;
1761*4882a593Smuzhiyun 	memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
1762*4882a593Smuzhiyun 	outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	return 0;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun 
get_board_id(void * vsd,char * board_id)1767*4882a593Smuzhiyun static void get_board_id(void *vsd, char *board_id)
1768*4882a593Smuzhiyun {
1769*4882a593Smuzhiyun 	int i;
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun #define VSD_OFFSET_SIG1		0x00
1772*4882a593Smuzhiyun #define VSD_OFFSET_SIG2		0xde
1773*4882a593Smuzhiyun #define VSD_OFFSET_MLX_BOARD_ID	0xd0
1774*4882a593Smuzhiyun #define VSD_OFFSET_TS_BOARD_ID	0x20
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun #define VSD_SIGNATURE_TOPSPIN	0x5ad
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	memset(board_id, 0, MLX4_BOARD_ID_LEN);
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
1781*4882a593Smuzhiyun 	    be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
1782*4882a593Smuzhiyun 		strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
1783*4882a593Smuzhiyun 	} else {
1784*4882a593Smuzhiyun 		/*
1785*4882a593Smuzhiyun 		 * The board ID is a string but the firmware byte
1786*4882a593Smuzhiyun 		 * swaps each 4-byte word before passing it back to
1787*4882a593Smuzhiyun 		 * us.  Therefore we need to swab it before printing.
1788*4882a593Smuzhiyun 		 */
1789*4882a593Smuzhiyun 		u32 *bid_u32 = (u32 *)board_id;
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 		for (i = 0; i < 4; ++i) {
1792*4882a593Smuzhiyun 			u32 *addr;
1793*4882a593Smuzhiyun 			u32 val;
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 			addr = (u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4);
1796*4882a593Smuzhiyun 			val = get_unaligned(addr);
1797*4882a593Smuzhiyun 			val = swab32(val);
1798*4882a593Smuzhiyun 			put_unaligned(val, &bid_u32[i]);
1799*4882a593Smuzhiyun 		}
1800*4882a593Smuzhiyun 	}
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun 
mlx4_QUERY_ADAPTER(struct mlx4_dev * dev,struct mlx4_adapter * adapter)1803*4882a593Smuzhiyun int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
1804*4882a593Smuzhiyun {
1805*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
1806*4882a593Smuzhiyun 	u32 *outbox;
1807*4882a593Smuzhiyun 	int err;
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun #define QUERY_ADAPTER_OUT_SIZE             0x100
1810*4882a593Smuzhiyun #define QUERY_ADAPTER_INTA_PIN_OFFSET      0x10
1811*4882a593Smuzhiyun #define QUERY_ADAPTER_VSD_OFFSET           0x20
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
1814*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
1815*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
1816*4882a593Smuzhiyun 	outbox = mailbox->buf;
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
1819*4882a593Smuzhiyun 			   MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1820*4882a593Smuzhiyun 	if (err)
1821*4882a593Smuzhiyun 		goto out;
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	MLX4_GET(adapter->inta_pin, outbox,    QUERY_ADAPTER_INTA_PIN_OFFSET);
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
1826*4882a593Smuzhiyun 		     adapter->board_id);
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun out:
1829*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
1830*4882a593Smuzhiyun 	return err;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun 
mlx4_INIT_HCA(struct mlx4_dev * dev,struct mlx4_init_hca_param * param)1833*4882a593Smuzhiyun int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
1834*4882a593Smuzhiyun {
1835*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
1836*4882a593Smuzhiyun 	__be32 *inbox;
1837*4882a593Smuzhiyun 	int err;
1838*4882a593Smuzhiyun 	static const u8 a0_dmfs_hw_steering[] =  {
1839*4882a593Smuzhiyun 		[MLX4_STEERING_DMFS_A0_DEFAULT]		= 0,
1840*4882a593Smuzhiyun 		[MLX4_STEERING_DMFS_A0_DYNAMIC]		= 1,
1841*4882a593Smuzhiyun 		[MLX4_STEERING_DMFS_A0_STATIC]		= 2,
1842*4882a593Smuzhiyun 		[MLX4_STEERING_DMFS_A0_DISABLE]		= 3
1843*4882a593Smuzhiyun 	};
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun #define INIT_HCA_IN_SIZE		 0x200
1846*4882a593Smuzhiyun #define INIT_HCA_VERSION_OFFSET		 0x000
1847*4882a593Smuzhiyun #define	 INIT_HCA_VERSION		 2
1848*4882a593Smuzhiyun #define INIT_HCA_VXLAN_OFFSET		 0x0c
1849*4882a593Smuzhiyun #define INIT_HCA_CACHELINE_SZ_OFFSET	 0x0e
1850*4882a593Smuzhiyun #define INIT_HCA_FLAGS_OFFSET		 0x014
1851*4882a593Smuzhiyun #define INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET 0x018
1852*4882a593Smuzhiyun #define INIT_HCA_QPC_OFFSET		 0x020
1853*4882a593Smuzhiyun #define	 INIT_HCA_QPC_BASE_OFFSET	 (INIT_HCA_QPC_OFFSET + 0x10)
1854*4882a593Smuzhiyun #define	 INIT_HCA_LOG_QP_OFFSET		 (INIT_HCA_QPC_OFFSET + 0x17)
1855*4882a593Smuzhiyun #define	 INIT_HCA_SRQC_BASE_OFFSET	 (INIT_HCA_QPC_OFFSET + 0x28)
1856*4882a593Smuzhiyun #define	 INIT_HCA_LOG_SRQ_OFFSET	 (INIT_HCA_QPC_OFFSET + 0x2f)
1857*4882a593Smuzhiyun #define	 INIT_HCA_CQC_BASE_OFFSET	 (INIT_HCA_QPC_OFFSET + 0x30)
1858*4882a593Smuzhiyun #define	 INIT_HCA_LOG_CQ_OFFSET		 (INIT_HCA_QPC_OFFSET + 0x37)
1859*4882a593Smuzhiyun #define	 INIT_HCA_EQE_CQE_OFFSETS	 (INIT_HCA_QPC_OFFSET + 0x38)
1860*4882a593Smuzhiyun #define	 INIT_HCA_EQE_CQE_STRIDE_OFFSET  (INIT_HCA_QPC_OFFSET + 0x3b)
1861*4882a593Smuzhiyun #define	 INIT_HCA_ALTC_BASE_OFFSET	 (INIT_HCA_QPC_OFFSET + 0x40)
1862*4882a593Smuzhiyun #define	 INIT_HCA_AUXC_BASE_OFFSET	 (INIT_HCA_QPC_OFFSET + 0x50)
1863*4882a593Smuzhiyun #define	 INIT_HCA_EQC_BASE_OFFSET	 (INIT_HCA_QPC_OFFSET + 0x60)
1864*4882a593Smuzhiyun #define	 INIT_HCA_LOG_EQ_OFFSET		 (INIT_HCA_QPC_OFFSET + 0x67)
1865*4882a593Smuzhiyun #define	INIT_HCA_NUM_SYS_EQS_OFFSET	(INIT_HCA_QPC_OFFSET + 0x6a)
1866*4882a593Smuzhiyun #define	 INIT_HCA_RDMARC_BASE_OFFSET	 (INIT_HCA_QPC_OFFSET + 0x70)
1867*4882a593Smuzhiyun #define	 INIT_HCA_LOG_RD_OFFSET		 (INIT_HCA_QPC_OFFSET + 0x77)
1868*4882a593Smuzhiyun #define INIT_HCA_MCAST_OFFSET		 0x0c0
1869*4882a593Smuzhiyun #define	 INIT_HCA_MC_BASE_OFFSET	 (INIT_HCA_MCAST_OFFSET + 0x00)
1870*4882a593Smuzhiyun #define	 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x13)
1871*4882a593Smuzhiyun #define	 INIT_HCA_LOG_MC_HASH_SZ_OFFSET	 (INIT_HCA_MCAST_OFFSET + 0x17)
1872*4882a593Smuzhiyun #define  INIT_HCA_UC_STEERING_OFFSET	 (INIT_HCA_MCAST_OFFSET + 0x18)
1873*4882a593Smuzhiyun #define	 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
1874*4882a593Smuzhiyun #define  INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN	0x6
1875*4882a593Smuzhiyun #define  INIT_HCA_DRIVER_VERSION_OFFSET   0x140
1876*4882a593Smuzhiyun #define  INIT_HCA_DRIVER_VERSION_SZ       0x40
1877*4882a593Smuzhiyun #define  INIT_HCA_FS_PARAM_OFFSET         0x1d0
1878*4882a593Smuzhiyun #define  INIT_HCA_FS_BASE_OFFSET          (INIT_HCA_FS_PARAM_OFFSET + 0x00)
1879*4882a593Smuzhiyun #define  INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET  (INIT_HCA_FS_PARAM_OFFSET + 0x13)
1880*4882a593Smuzhiyun #define  INIT_HCA_FS_A0_OFFSET		  (INIT_HCA_FS_PARAM_OFFSET + 0x18)
1881*4882a593Smuzhiyun #define  INIT_HCA_FS_LOG_TABLE_SZ_OFFSET  (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
1882*4882a593Smuzhiyun #define  INIT_HCA_FS_ETH_BITS_OFFSET      (INIT_HCA_FS_PARAM_OFFSET + 0x21)
1883*4882a593Smuzhiyun #define  INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
1884*4882a593Smuzhiyun #define  INIT_HCA_FS_IB_BITS_OFFSET       (INIT_HCA_FS_PARAM_OFFSET + 0x25)
1885*4882a593Smuzhiyun #define  INIT_HCA_FS_IB_NUM_ADDRS_OFFSET  (INIT_HCA_FS_PARAM_OFFSET + 0x26)
1886*4882a593Smuzhiyun #define INIT_HCA_TPT_OFFSET		 0x0f0
1887*4882a593Smuzhiyun #define	 INIT_HCA_DMPT_BASE_OFFSET	 (INIT_HCA_TPT_OFFSET + 0x00)
1888*4882a593Smuzhiyun #define  INIT_HCA_TPT_MW_OFFSET		 (INIT_HCA_TPT_OFFSET + 0x08)
1889*4882a593Smuzhiyun #define	 INIT_HCA_LOG_MPT_SZ_OFFSET	 (INIT_HCA_TPT_OFFSET + 0x0b)
1890*4882a593Smuzhiyun #define	 INIT_HCA_MTT_BASE_OFFSET	 (INIT_HCA_TPT_OFFSET + 0x10)
1891*4882a593Smuzhiyun #define	 INIT_HCA_CMPT_BASE_OFFSET	 (INIT_HCA_TPT_OFFSET + 0x18)
1892*4882a593Smuzhiyun #define INIT_HCA_UAR_OFFSET		 0x120
1893*4882a593Smuzhiyun #define	 INIT_HCA_LOG_UAR_SZ_OFFSET	 (INIT_HCA_UAR_OFFSET + 0x0a)
1894*4882a593Smuzhiyun #define  INIT_HCA_UAR_PAGE_SZ_OFFSET     (INIT_HCA_UAR_OFFSET + 0x0b)
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
1897*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
1898*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
1899*4882a593Smuzhiyun 	inbox = mailbox->buf;
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	*((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	*((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
1904*4882a593Smuzhiyun 		((ilog2(cache_line_size()) - 4) << 5) | (1 << 4);
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun #if defined(__LITTLE_ENDIAN)
1907*4882a593Smuzhiyun 	*(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
1908*4882a593Smuzhiyun #elif defined(__BIG_ENDIAN)
1909*4882a593Smuzhiyun 	*(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
1910*4882a593Smuzhiyun #else
1911*4882a593Smuzhiyun #error Host endianness not defined
1912*4882a593Smuzhiyun #endif
1913*4882a593Smuzhiyun 	/* Check port for UD address vector: */
1914*4882a593Smuzhiyun 	*(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 	/* Enable IPoIB checksumming if we can: */
1917*4882a593Smuzhiyun 	if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
1918*4882a593Smuzhiyun 		*(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 	/* Enable QoS support if module parameter set */
1921*4882a593Smuzhiyun 	if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG && enable_qos)
1922*4882a593Smuzhiyun 		*(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	/* enable counters */
1925*4882a593Smuzhiyun 	if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
1926*4882a593Smuzhiyun 		*(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	/* Enable RSS spread to fragmented IP packets when supported */
1929*4882a593Smuzhiyun 	if (dev->caps.flags & MLX4_DEV_CAP_FLAG_RSS_IP_FRAG)
1930*4882a593Smuzhiyun 		*(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 13);
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	/* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
1933*4882a593Smuzhiyun 	if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
1934*4882a593Smuzhiyun 		*(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
1935*4882a593Smuzhiyun 		dev->caps.eqe_size   = 64;
1936*4882a593Smuzhiyun 		dev->caps.eqe_factor = 1;
1937*4882a593Smuzhiyun 	} else {
1938*4882a593Smuzhiyun 		dev->caps.eqe_size   = 32;
1939*4882a593Smuzhiyun 		dev->caps.eqe_factor = 0;
1940*4882a593Smuzhiyun 	}
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
1943*4882a593Smuzhiyun 		*(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
1944*4882a593Smuzhiyun 		dev->caps.cqe_size   = 64;
1945*4882a593Smuzhiyun 		dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
1946*4882a593Smuzhiyun 	} else {
1947*4882a593Smuzhiyun 		dev->caps.cqe_size   = 32;
1948*4882a593Smuzhiyun 	}
1949*4882a593Smuzhiyun 
1950*4882a593Smuzhiyun 	/* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
1951*4882a593Smuzhiyun 	if ((dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) &&
1952*4882a593Smuzhiyun 	    (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE)) {
1953*4882a593Smuzhiyun 		dev->caps.eqe_size = cache_line_size();
1954*4882a593Smuzhiyun 		dev->caps.cqe_size = cache_line_size();
1955*4882a593Smuzhiyun 		dev->caps.eqe_factor = 0;
1956*4882a593Smuzhiyun 		MLX4_PUT(inbox, (u8)((ilog2(dev->caps.eqe_size) - 5) << 4 |
1957*4882a593Smuzhiyun 				      (ilog2(dev->caps.eqe_size) - 5)),
1958*4882a593Smuzhiyun 			 INIT_HCA_EQE_CQE_STRIDE_OFFSET);
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 		/* User still need to know to support CQE > 32B */
1961*4882a593Smuzhiyun 		dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
1962*4882a593Smuzhiyun 	}
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT)
1965*4882a593Smuzhiyun 		*(inbox + INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET / 4) |= cpu_to_be32(1 << 31);
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 	if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_DRIVER_VERSION_TO_FW) {
1968*4882a593Smuzhiyun 		u8 *dst = (u8 *)(inbox + INIT_HCA_DRIVER_VERSION_OFFSET / 4);
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 		strncpy(dst, DRV_NAME_FOR_FW, INIT_HCA_DRIVER_VERSION_SZ - 1);
1971*4882a593Smuzhiyun 		mlx4_dbg(dev, "Reporting Driver Version to FW: %s\n", dst);
1972*4882a593Smuzhiyun 	}
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	/* QPC/EEC/CQC/EQC/RDMARC attributes */
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->qpc_base,      INIT_HCA_QPC_BASE_OFFSET);
1977*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->log_num_qps,   INIT_HCA_LOG_QP_OFFSET);
1978*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->srqc_base,     INIT_HCA_SRQC_BASE_OFFSET);
1979*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->log_num_srqs,  INIT_HCA_LOG_SRQ_OFFSET);
1980*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->cqc_base,      INIT_HCA_CQC_BASE_OFFSET);
1981*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->log_num_cqs,   INIT_HCA_LOG_CQ_OFFSET);
1982*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->altc_base,     INIT_HCA_ALTC_BASE_OFFSET);
1983*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->auxc_base,     INIT_HCA_AUXC_BASE_OFFSET);
1984*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->eqc_base,      INIT_HCA_EQC_BASE_OFFSET);
1985*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->log_num_eqs,   INIT_HCA_LOG_EQ_OFFSET);
1986*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->num_sys_eqs,   INIT_HCA_NUM_SYS_EQS_OFFSET);
1987*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->rdmarc_base,   INIT_HCA_RDMARC_BASE_OFFSET);
1988*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	/* steering attributes */
1991*4882a593Smuzhiyun 	if (dev->caps.steering_mode ==
1992*4882a593Smuzhiyun 	    MLX4_STEERING_MODE_DEVICE_MANAGED) {
1993*4882a593Smuzhiyun 		*(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
1994*4882a593Smuzhiyun 			cpu_to_be32(1 <<
1995*4882a593Smuzhiyun 				    INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 		MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
1998*4882a593Smuzhiyun 		MLX4_PUT(inbox, param->log_mc_entry_sz,
1999*4882a593Smuzhiyun 			 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
2000*4882a593Smuzhiyun 		MLX4_PUT(inbox, param->log_mc_table_sz,
2001*4882a593Smuzhiyun 			 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
2002*4882a593Smuzhiyun 		/* Enable Ethernet flow steering
2003*4882a593Smuzhiyun 		 * with udp unicast and tcp unicast
2004*4882a593Smuzhiyun 		 */
2005*4882a593Smuzhiyun 		if (dev->caps.dmfs_high_steer_mode !=
2006*4882a593Smuzhiyun 		    MLX4_STEERING_DMFS_A0_STATIC)
2007*4882a593Smuzhiyun 			MLX4_PUT(inbox,
2008*4882a593Smuzhiyun 				 (u8)(MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
2009*4882a593Smuzhiyun 				 INIT_HCA_FS_ETH_BITS_OFFSET);
2010*4882a593Smuzhiyun 		MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
2011*4882a593Smuzhiyun 			 INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
2012*4882a593Smuzhiyun 		/* Enable IPoIB flow steering
2013*4882a593Smuzhiyun 		 * with udp unicast and tcp unicast
2014*4882a593Smuzhiyun 		 */
2015*4882a593Smuzhiyun 		MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
2016*4882a593Smuzhiyun 			 INIT_HCA_FS_IB_BITS_OFFSET);
2017*4882a593Smuzhiyun 		MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
2018*4882a593Smuzhiyun 			 INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 		if (dev->caps.dmfs_high_steer_mode !=
2021*4882a593Smuzhiyun 		    MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
2022*4882a593Smuzhiyun 			MLX4_PUT(inbox,
2023*4882a593Smuzhiyun 				 ((u8)(a0_dmfs_hw_steering[dev->caps.dmfs_high_steer_mode]
2024*4882a593Smuzhiyun 				       << 6)),
2025*4882a593Smuzhiyun 				 INIT_HCA_FS_A0_OFFSET);
2026*4882a593Smuzhiyun 	} else {
2027*4882a593Smuzhiyun 		MLX4_PUT(inbox, param->mc_base,	INIT_HCA_MC_BASE_OFFSET);
2028*4882a593Smuzhiyun 		MLX4_PUT(inbox, param->log_mc_entry_sz,
2029*4882a593Smuzhiyun 			 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
2030*4882a593Smuzhiyun 		MLX4_PUT(inbox, param->log_mc_hash_sz,
2031*4882a593Smuzhiyun 			 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
2032*4882a593Smuzhiyun 		MLX4_PUT(inbox, param->log_mc_table_sz,
2033*4882a593Smuzhiyun 			 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
2034*4882a593Smuzhiyun 		if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
2035*4882a593Smuzhiyun 			MLX4_PUT(inbox, (u8) (1 << 3),
2036*4882a593Smuzhiyun 				 INIT_HCA_UC_STEERING_OFFSET);
2037*4882a593Smuzhiyun 	}
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	/* TPT attributes */
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->dmpt_base,  INIT_HCA_DMPT_BASE_OFFSET);
2042*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
2043*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
2044*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->mtt_base,   INIT_HCA_MTT_BASE_OFFSET);
2045*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->cmpt_base,  INIT_HCA_CMPT_BASE_OFFSET);
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	/* UAR attributes */
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->uar_page_sz,	INIT_HCA_UAR_PAGE_SZ_OFFSET);
2050*4882a593Smuzhiyun 	MLX4_PUT(inbox, param->log_uar_sz,      INIT_HCA_LOG_UAR_SZ_OFFSET);
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	/* set parser VXLAN attributes */
2053*4882a593Smuzhiyun 	if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS) {
2054*4882a593Smuzhiyun 		u8 parser_params = 0;
2055*4882a593Smuzhiyun 		MLX4_PUT(inbox, parser_params,	INIT_HCA_VXLAN_OFFSET);
2056*4882a593Smuzhiyun 	}
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA,
2059*4882a593Smuzhiyun 		       MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	if (err)
2062*4882a593Smuzhiyun 		mlx4_err(dev, "INIT_HCA returns %d\n", err);
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
2065*4882a593Smuzhiyun 	return err;
2066*4882a593Smuzhiyun }
2067*4882a593Smuzhiyun 
mlx4_QUERY_HCA(struct mlx4_dev * dev,struct mlx4_init_hca_param * param)2068*4882a593Smuzhiyun int mlx4_QUERY_HCA(struct mlx4_dev *dev,
2069*4882a593Smuzhiyun 		   struct mlx4_init_hca_param *param)
2070*4882a593Smuzhiyun {
2071*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
2072*4882a593Smuzhiyun 	__be32 *outbox;
2073*4882a593Smuzhiyun 	u64 qword_field;
2074*4882a593Smuzhiyun 	u32 dword_field;
2075*4882a593Smuzhiyun 	u16 word_field;
2076*4882a593Smuzhiyun 	u8 byte_field;
2077*4882a593Smuzhiyun 	int err;
2078*4882a593Smuzhiyun 	static const u8 a0_dmfs_query_hw_steering[] =  {
2079*4882a593Smuzhiyun 		[0] = MLX4_STEERING_DMFS_A0_DEFAULT,
2080*4882a593Smuzhiyun 		[1] = MLX4_STEERING_DMFS_A0_DYNAMIC,
2081*4882a593Smuzhiyun 		[2] = MLX4_STEERING_DMFS_A0_STATIC,
2082*4882a593Smuzhiyun 		[3] = MLX4_STEERING_DMFS_A0_DISABLE
2083*4882a593Smuzhiyun 	};
2084*4882a593Smuzhiyun 
2085*4882a593Smuzhiyun #define QUERY_HCA_GLOBAL_CAPS_OFFSET	0x04
2086*4882a593Smuzhiyun #define QUERY_HCA_CORE_CLOCK_OFFSET	0x0c
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
2089*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
2090*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
2091*4882a593Smuzhiyun 	outbox = mailbox->buf;
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
2094*4882a593Smuzhiyun 			   MLX4_CMD_QUERY_HCA,
2095*4882a593Smuzhiyun 			   MLX4_CMD_TIME_CLASS_B,
2096*4882a593Smuzhiyun 			   !mlx4_is_slave(dev));
2097*4882a593Smuzhiyun 	if (err)
2098*4882a593Smuzhiyun 		goto out;
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
2101*4882a593Smuzhiyun 	MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	/* QPC/EEC/CQC/EQC/RDMARC attributes */
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 	MLX4_GET(qword_field, outbox, INIT_HCA_QPC_BASE_OFFSET);
2106*4882a593Smuzhiyun 	param->qpc_base = qword_field & ~((u64)0x1f);
2107*4882a593Smuzhiyun 	MLX4_GET(byte_field, outbox, INIT_HCA_LOG_QP_OFFSET);
2108*4882a593Smuzhiyun 	param->log_num_qps = byte_field & 0x1f;
2109*4882a593Smuzhiyun 	MLX4_GET(qword_field, outbox, INIT_HCA_SRQC_BASE_OFFSET);
2110*4882a593Smuzhiyun 	param->srqc_base = qword_field & ~((u64)0x1f);
2111*4882a593Smuzhiyun 	MLX4_GET(byte_field, outbox, INIT_HCA_LOG_SRQ_OFFSET);
2112*4882a593Smuzhiyun 	param->log_num_srqs = byte_field & 0x1f;
2113*4882a593Smuzhiyun 	MLX4_GET(qword_field, outbox, INIT_HCA_CQC_BASE_OFFSET);
2114*4882a593Smuzhiyun 	param->cqc_base = qword_field & ~((u64)0x1f);
2115*4882a593Smuzhiyun 	MLX4_GET(byte_field, outbox, INIT_HCA_LOG_CQ_OFFSET);
2116*4882a593Smuzhiyun 	param->log_num_cqs = byte_field & 0x1f;
2117*4882a593Smuzhiyun 	MLX4_GET(qword_field, outbox, INIT_HCA_ALTC_BASE_OFFSET);
2118*4882a593Smuzhiyun 	param->altc_base = qword_field;
2119*4882a593Smuzhiyun 	MLX4_GET(qword_field, outbox, INIT_HCA_AUXC_BASE_OFFSET);
2120*4882a593Smuzhiyun 	param->auxc_base = qword_field;
2121*4882a593Smuzhiyun 	MLX4_GET(qword_field, outbox, INIT_HCA_EQC_BASE_OFFSET);
2122*4882a593Smuzhiyun 	param->eqc_base = qword_field & ~((u64)0x1f);
2123*4882a593Smuzhiyun 	MLX4_GET(byte_field, outbox, INIT_HCA_LOG_EQ_OFFSET);
2124*4882a593Smuzhiyun 	param->log_num_eqs = byte_field & 0x1f;
2125*4882a593Smuzhiyun 	MLX4_GET(word_field, outbox, INIT_HCA_NUM_SYS_EQS_OFFSET);
2126*4882a593Smuzhiyun 	param->num_sys_eqs = word_field & 0xfff;
2127*4882a593Smuzhiyun 	MLX4_GET(qword_field, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
2128*4882a593Smuzhiyun 	param->rdmarc_base = qword_field & ~((u64)0x1f);
2129*4882a593Smuzhiyun 	MLX4_GET(byte_field, outbox, INIT_HCA_LOG_RD_OFFSET);
2130*4882a593Smuzhiyun 	param->log_rd_per_qp = byte_field & 0x7;
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
2133*4882a593Smuzhiyun 	if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
2134*4882a593Smuzhiyun 		param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
2135*4882a593Smuzhiyun 	} else {
2136*4882a593Smuzhiyun 		MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
2137*4882a593Smuzhiyun 		if (byte_field & 0x8)
2138*4882a593Smuzhiyun 			param->steering_mode = MLX4_STEERING_MODE_B0;
2139*4882a593Smuzhiyun 		else
2140*4882a593Smuzhiyun 			param->steering_mode = MLX4_STEERING_MODE_A0;
2141*4882a593Smuzhiyun 	}
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	if (dword_field & (1 << 13))
2144*4882a593Smuzhiyun 		param->rss_ip_frags = 1;
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	/* steering attributes */
2147*4882a593Smuzhiyun 	if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
2148*4882a593Smuzhiyun 		MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
2149*4882a593Smuzhiyun 		MLX4_GET(byte_field, outbox, INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
2150*4882a593Smuzhiyun 		param->log_mc_entry_sz = byte_field & 0x1f;
2151*4882a593Smuzhiyun 		MLX4_GET(byte_field, outbox, INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
2152*4882a593Smuzhiyun 		param->log_mc_table_sz = byte_field & 0x1f;
2153*4882a593Smuzhiyun 		MLX4_GET(byte_field, outbox, INIT_HCA_FS_A0_OFFSET);
2154*4882a593Smuzhiyun 		param->dmfs_high_steer_mode =
2155*4882a593Smuzhiyun 			a0_dmfs_query_hw_steering[(byte_field >> 6) & 3];
2156*4882a593Smuzhiyun 	} else {
2157*4882a593Smuzhiyun 		MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
2158*4882a593Smuzhiyun 		MLX4_GET(byte_field, outbox, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
2159*4882a593Smuzhiyun 		param->log_mc_entry_sz = byte_field & 0x1f;
2160*4882a593Smuzhiyun 		MLX4_GET(byte_field,  outbox, INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
2161*4882a593Smuzhiyun 		param->log_mc_hash_sz = byte_field & 0x1f;
2162*4882a593Smuzhiyun 		MLX4_GET(byte_field, outbox, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
2163*4882a593Smuzhiyun 		param->log_mc_table_sz = byte_field & 0x1f;
2164*4882a593Smuzhiyun 	}
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 	/* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
2167*4882a593Smuzhiyun 	MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
2168*4882a593Smuzhiyun 	if (byte_field & 0x20) /* 64-bytes eqe enabled */
2169*4882a593Smuzhiyun 		param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
2170*4882a593Smuzhiyun 	if (byte_field & 0x40) /* 64-bytes cqe enabled */
2171*4882a593Smuzhiyun 		param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 	/* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
2174*4882a593Smuzhiyun 	MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_STRIDE_OFFSET);
2175*4882a593Smuzhiyun 	if (byte_field) {
2176*4882a593Smuzhiyun 		param->dev_cap_enabled |= MLX4_DEV_CAP_EQE_STRIDE_ENABLED;
2177*4882a593Smuzhiyun 		param->dev_cap_enabled |= MLX4_DEV_CAP_CQE_STRIDE_ENABLED;
2178*4882a593Smuzhiyun 		param->cqe_size = 1 << ((byte_field &
2179*4882a593Smuzhiyun 					 MLX4_CQE_SIZE_MASK_STRIDE) + 5);
2180*4882a593Smuzhiyun 		param->eqe_size = 1 << (((byte_field &
2181*4882a593Smuzhiyun 					  MLX4_EQE_SIZE_MASK_STRIDE) >> 4) + 5);
2182*4882a593Smuzhiyun 	}
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 	/* TPT attributes */
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	MLX4_GET(param->dmpt_base,  outbox, INIT_HCA_DMPT_BASE_OFFSET);
2187*4882a593Smuzhiyun 	MLX4_GET(byte_field, outbox, INIT_HCA_TPT_MW_OFFSET);
2188*4882a593Smuzhiyun 	param->mw_enabled = byte_field >> 7;
2189*4882a593Smuzhiyun 	MLX4_GET(byte_field, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
2190*4882a593Smuzhiyun 	param->log_mpt_sz = byte_field & 0x3f;
2191*4882a593Smuzhiyun 	MLX4_GET(param->mtt_base,   outbox, INIT_HCA_MTT_BASE_OFFSET);
2192*4882a593Smuzhiyun 	MLX4_GET(param->cmpt_base,  outbox, INIT_HCA_CMPT_BASE_OFFSET);
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 	/* UAR attributes */
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 	MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
2197*4882a593Smuzhiyun 	MLX4_GET(byte_field, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
2198*4882a593Smuzhiyun 	param->log_uar_sz = byte_field & 0xf;
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 	/* phv_check enable */
2201*4882a593Smuzhiyun 	MLX4_GET(byte_field, outbox, INIT_HCA_CACHELINE_SZ_OFFSET);
2202*4882a593Smuzhiyun 	if (byte_field & 0x2)
2203*4882a593Smuzhiyun 		param->phv_check_en = 1;
2204*4882a593Smuzhiyun out:
2205*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun 	return err;
2208*4882a593Smuzhiyun }
2209*4882a593Smuzhiyun 
mlx4_hca_core_clock_update(struct mlx4_dev * dev)2210*4882a593Smuzhiyun static int mlx4_hca_core_clock_update(struct mlx4_dev *dev)
2211*4882a593Smuzhiyun {
2212*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
2213*4882a593Smuzhiyun 	__be32 *outbox;
2214*4882a593Smuzhiyun 	int err;
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
2217*4882a593Smuzhiyun 	if (IS_ERR(mailbox)) {
2218*4882a593Smuzhiyun 		mlx4_warn(dev, "hca_core_clock mailbox allocation failed\n");
2219*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
2220*4882a593Smuzhiyun 	}
2221*4882a593Smuzhiyun 	outbox = mailbox->buf;
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
2224*4882a593Smuzhiyun 			   MLX4_CMD_QUERY_HCA,
2225*4882a593Smuzhiyun 			   MLX4_CMD_TIME_CLASS_B,
2226*4882a593Smuzhiyun 			   !mlx4_is_slave(dev));
2227*4882a593Smuzhiyun 	if (err) {
2228*4882a593Smuzhiyun 		mlx4_warn(dev, "hca_core_clock update failed\n");
2229*4882a593Smuzhiyun 		goto out;
2230*4882a593Smuzhiyun 	}
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 	MLX4_GET(dev->caps.hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun out:
2235*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 	return err;
2238*4882a593Smuzhiyun }
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
2241*4882a593Smuzhiyun  * and real QP0 are active, so that the paravirtualized QP0 is ready
2242*4882a593Smuzhiyun  * to operate */
check_qp0_state(struct mlx4_dev * dev,int function,int port)2243*4882a593Smuzhiyun static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
2244*4882a593Smuzhiyun {
2245*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2246*4882a593Smuzhiyun 	/* irrelevant if not infiniband */
2247*4882a593Smuzhiyun 	if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
2248*4882a593Smuzhiyun 	    priv->mfunc.master.qp0_state[port].qp0_active)
2249*4882a593Smuzhiyun 		return 1;
2250*4882a593Smuzhiyun 	return 0;
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun 
mlx4_INIT_PORT_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)2253*4882a593Smuzhiyun int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
2254*4882a593Smuzhiyun 			   struct mlx4_vhcr *vhcr,
2255*4882a593Smuzhiyun 			   struct mlx4_cmd_mailbox *inbox,
2256*4882a593Smuzhiyun 			   struct mlx4_cmd_mailbox *outbox,
2257*4882a593Smuzhiyun 			   struct mlx4_cmd_info *cmd)
2258*4882a593Smuzhiyun {
2259*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2260*4882a593Smuzhiyun 	int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
2261*4882a593Smuzhiyun 	int err;
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	if (port < 0)
2264*4882a593Smuzhiyun 		return -EINVAL;
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 	if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
2267*4882a593Smuzhiyun 		return 0;
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun 	if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
2270*4882a593Smuzhiyun 		/* Enable port only if it was previously disabled */
2271*4882a593Smuzhiyun 		if (!priv->mfunc.master.init_port_ref[port]) {
2272*4882a593Smuzhiyun 			err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
2273*4882a593Smuzhiyun 				       MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2274*4882a593Smuzhiyun 			if (err)
2275*4882a593Smuzhiyun 				return err;
2276*4882a593Smuzhiyun 		}
2277*4882a593Smuzhiyun 		priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
2278*4882a593Smuzhiyun 	} else {
2279*4882a593Smuzhiyun 		if (slave == mlx4_master_func_num(dev)) {
2280*4882a593Smuzhiyun 			if (check_qp0_state(dev, slave, port) &&
2281*4882a593Smuzhiyun 			    !priv->mfunc.master.qp0_state[port].port_active) {
2282*4882a593Smuzhiyun 				err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
2283*4882a593Smuzhiyun 					       MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2284*4882a593Smuzhiyun 				if (err)
2285*4882a593Smuzhiyun 					return err;
2286*4882a593Smuzhiyun 				priv->mfunc.master.qp0_state[port].port_active = 1;
2287*4882a593Smuzhiyun 				priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
2288*4882a593Smuzhiyun 			}
2289*4882a593Smuzhiyun 		} else
2290*4882a593Smuzhiyun 			priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
2291*4882a593Smuzhiyun 	}
2292*4882a593Smuzhiyun 	++priv->mfunc.master.init_port_ref[port];
2293*4882a593Smuzhiyun 	return 0;
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun 
mlx4_INIT_PORT(struct mlx4_dev * dev,int port)2296*4882a593Smuzhiyun int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
2297*4882a593Smuzhiyun {
2298*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
2299*4882a593Smuzhiyun 	u32 *inbox;
2300*4882a593Smuzhiyun 	int err;
2301*4882a593Smuzhiyun 	u32 flags;
2302*4882a593Smuzhiyun 	u16 field;
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun 	if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
2305*4882a593Smuzhiyun #define INIT_PORT_IN_SIZE          256
2306*4882a593Smuzhiyun #define INIT_PORT_FLAGS_OFFSET     0x00
2307*4882a593Smuzhiyun #define INIT_PORT_FLAG_SIG         (1 << 18)
2308*4882a593Smuzhiyun #define INIT_PORT_FLAG_NG          (1 << 17)
2309*4882a593Smuzhiyun #define INIT_PORT_FLAG_G0          (1 << 16)
2310*4882a593Smuzhiyun #define INIT_PORT_VL_SHIFT         4
2311*4882a593Smuzhiyun #define INIT_PORT_PORT_WIDTH_SHIFT 8
2312*4882a593Smuzhiyun #define INIT_PORT_MTU_OFFSET       0x04
2313*4882a593Smuzhiyun #define INIT_PORT_MAX_GID_OFFSET   0x06
2314*4882a593Smuzhiyun #define INIT_PORT_MAX_PKEY_OFFSET  0x0a
2315*4882a593Smuzhiyun #define INIT_PORT_GUID0_OFFSET     0x10
2316*4882a593Smuzhiyun #define INIT_PORT_NODE_GUID_OFFSET 0x18
2317*4882a593Smuzhiyun #define INIT_PORT_SI_GUID_OFFSET   0x20
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun 		mailbox = mlx4_alloc_cmd_mailbox(dev);
2320*4882a593Smuzhiyun 		if (IS_ERR(mailbox))
2321*4882a593Smuzhiyun 			return PTR_ERR(mailbox);
2322*4882a593Smuzhiyun 		inbox = mailbox->buf;
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun 		flags = 0;
2325*4882a593Smuzhiyun 		flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
2326*4882a593Smuzhiyun 		flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
2327*4882a593Smuzhiyun 		MLX4_PUT(inbox, flags,		  INIT_PORT_FLAGS_OFFSET);
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun 		field = 128 << dev->caps.ib_mtu_cap[port];
2330*4882a593Smuzhiyun 		MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
2331*4882a593Smuzhiyun 		field = dev->caps.gid_table_len[port];
2332*4882a593Smuzhiyun 		MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
2333*4882a593Smuzhiyun 		field = dev->caps.pkey_table_len[port];
2334*4882a593Smuzhiyun 		MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
2335*4882a593Smuzhiyun 
2336*4882a593Smuzhiyun 		err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
2337*4882a593Smuzhiyun 			       MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 		mlx4_free_cmd_mailbox(dev, mailbox);
2340*4882a593Smuzhiyun 	} else
2341*4882a593Smuzhiyun 		err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
2342*4882a593Smuzhiyun 			       MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun 	if (!err)
2345*4882a593Smuzhiyun 		mlx4_hca_core_clock_update(dev);
2346*4882a593Smuzhiyun 
2347*4882a593Smuzhiyun 	return err;
2348*4882a593Smuzhiyun }
2349*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
2350*4882a593Smuzhiyun 
mlx4_CLOSE_PORT_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)2351*4882a593Smuzhiyun int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
2352*4882a593Smuzhiyun 			    struct mlx4_vhcr *vhcr,
2353*4882a593Smuzhiyun 			    struct mlx4_cmd_mailbox *inbox,
2354*4882a593Smuzhiyun 			    struct mlx4_cmd_mailbox *outbox,
2355*4882a593Smuzhiyun 			    struct mlx4_cmd_info *cmd)
2356*4882a593Smuzhiyun {
2357*4882a593Smuzhiyun 	struct mlx4_priv *priv = mlx4_priv(dev);
2358*4882a593Smuzhiyun 	int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
2359*4882a593Smuzhiyun 	int err;
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun 	if (port < 0)
2362*4882a593Smuzhiyun 		return -EINVAL;
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 	if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
2365*4882a593Smuzhiyun 	    (1 << port)))
2366*4882a593Smuzhiyun 		return 0;
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 	if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
2369*4882a593Smuzhiyun 		if (priv->mfunc.master.init_port_ref[port] == 1) {
2370*4882a593Smuzhiyun 			err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
2371*4882a593Smuzhiyun 				       MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2372*4882a593Smuzhiyun 			if (err)
2373*4882a593Smuzhiyun 				return err;
2374*4882a593Smuzhiyun 		}
2375*4882a593Smuzhiyun 		priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
2376*4882a593Smuzhiyun 	} else {
2377*4882a593Smuzhiyun 		/* infiniband port */
2378*4882a593Smuzhiyun 		if (slave == mlx4_master_func_num(dev)) {
2379*4882a593Smuzhiyun 			if (!priv->mfunc.master.qp0_state[port].qp0_active &&
2380*4882a593Smuzhiyun 			    priv->mfunc.master.qp0_state[port].port_active) {
2381*4882a593Smuzhiyun 				err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
2382*4882a593Smuzhiyun 					       MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2383*4882a593Smuzhiyun 				if (err)
2384*4882a593Smuzhiyun 					return err;
2385*4882a593Smuzhiyun 				priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
2386*4882a593Smuzhiyun 				priv->mfunc.master.qp0_state[port].port_active = 0;
2387*4882a593Smuzhiyun 			}
2388*4882a593Smuzhiyun 		} else
2389*4882a593Smuzhiyun 			priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
2390*4882a593Smuzhiyun 	}
2391*4882a593Smuzhiyun 	--priv->mfunc.master.init_port_ref[port];
2392*4882a593Smuzhiyun 	return 0;
2393*4882a593Smuzhiyun }
2394*4882a593Smuzhiyun 
mlx4_CLOSE_PORT(struct mlx4_dev * dev,int port)2395*4882a593Smuzhiyun int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
2396*4882a593Smuzhiyun {
2397*4882a593Smuzhiyun 	return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
2398*4882a593Smuzhiyun 			MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
2399*4882a593Smuzhiyun }
2400*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
2401*4882a593Smuzhiyun 
mlx4_CLOSE_HCA(struct mlx4_dev * dev,int panic)2402*4882a593Smuzhiyun int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
2403*4882a593Smuzhiyun {
2404*4882a593Smuzhiyun 	return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA,
2405*4882a593Smuzhiyun 			MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
2406*4882a593Smuzhiyun }
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun struct mlx4_config_dev {
2409*4882a593Smuzhiyun 	__be32	update_flags;
2410*4882a593Smuzhiyun 	__be32	rsvd1[3];
2411*4882a593Smuzhiyun 	__be16	vxlan_udp_dport;
2412*4882a593Smuzhiyun 	__be16	rsvd2;
2413*4882a593Smuzhiyun 	__be16  roce_v2_entropy;
2414*4882a593Smuzhiyun 	__be16  roce_v2_udp_dport;
2415*4882a593Smuzhiyun 	__be32	roce_flags;
2416*4882a593Smuzhiyun 	__be32	rsvd4[25];
2417*4882a593Smuzhiyun 	__be16	rsvd5;
2418*4882a593Smuzhiyun 	u8	rsvd6;
2419*4882a593Smuzhiyun 	u8	rx_checksum_val;
2420*4882a593Smuzhiyun };
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun #define MLX4_VXLAN_UDP_DPORT (1 << 0)
2423*4882a593Smuzhiyun #define MLX4_ROCE_V2_UDP_DPORT BIT(3)
2424*4882a593Smuzhiyun #define MLX4_DISABLE_RX_PORT BIT(18)
2425*4882a593Smuzhiyun 
mlx4_CONFIG_DEV_set(struct mlx4_dev * dev,struct mlx4_config_dev * config_dev)2426*4882a593Smuzhiyun static int mlx4_CONFIG_DEV_set(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
2427*4882a593Smuzhiyun {
2428*4882a593Smuzhiyun 	int err;
2429*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
2432*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
2433*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
2434*4882a593Smuzhiyun 
2435*4882a593Smuzhiyun 	memcpy(mailbox->buf, config_dev, sizeof(*config_dev));
2436*4882a593Smuzhiyun 
2437*4882a593Smuzhiyun 	err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_CONFIG_DEV,
2438*4882a593Smuzhiyun 		       MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
2441*4882a593Smuzhiyun 	return err;
2442*4882a593Smuzhiyun }
2443*4882a593Smuzhiyun 
mlx4_CONFIG_DEV_get(struct mlx4_dev * dev,struct mlx4_config_dev * config_dev)2444*4882a593Smuzhiyun static int mlx4_CONFIG_DEV_get(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
2445*4882a593Smuzhiyun {
2446*4882a593Smuzhiyun 	int err;
2447*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
2450*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
2451*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 1, MLX4_CMD_CONFIG_DEV,
2454*4882a593Smuzhiyun 			   MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2455*4882a593Smuzhiyun 
2456*4882a593Smuzhiyun 	if (!err)
2457*4882a593Smuzhiyun 		memcpy(config_dev, mailbox->buf, sizeof(*config_dev));
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
2460*4882a593Smuzhiyun 	return err;
2461*4882a593Smuzhiyun }
2462*4882a593Smuzhiyun 
2463*4882a593Smuzhiyun /* Conversion between the HW values and the actual functionality.
2464*4882a593Smuzhiyun  * The value represented by the array index,
2465*4882a593Smuzhiyun  * and the functionality determined by the flags.
2466*4882a593Smuzhiyun  */
2467*4882a593Smuzhiyun static const u8 config_dev_csum_flags[] = {
2468*4882a593Smuzhiyun 	[0] =	0,
2469*4882a593Smuzhiyun 	[1] =	MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP,
2470*4882a593Smuzhiyun 	[2] =	MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP	|
2471*4882a593Smuzhiyun 		MLX4_RX_CSUM_MODE_L4,
2472*4882a593Smuzhiyun 	[3] =	MLX4_RX_CSUM_MODE_L4			|
2473*4882a593Smuzhiyun 		MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP	|
2474*4882a593Smuzhiyun 		MLX4_RX_CSUM_MODE_MULTI_VLAN
2475*4882a593Smuzhiyun };
2476*4882a593Smuzhiyun 
mlx4_config_dev_retrieval(struct mlx4_dev * dev,struct mlx4_config_dev_params * params)2477*4882a593Smuzhiyun int mlx4_config_dev_retrieval(struct mlx4_dev *dev,
2478*4882a593Smuzhiyun 			      struct mlx4_config_dev_params *params)
2479*4882a593Smuzhiyun {
2480*4882a593Smuzhiyun 	struct mlx4_config_dev config_dev = {0};
2481*4882a593Smuzhiyun 	int err;
2482*4882a593Smuzhiyun 	u8 csum_mask;
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun #define CONFIG_DEV_RX_CSUM_MODE_MASK			0x7
2485*4882a593Smuzhiyun #define CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET	0
2486*4882a593Smuzhiyun #define CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET	4
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun 	if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CONFIG_DEV))
2489*4882a593Smuzhiyun 		return -EOPNOTSUPP;
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 	err = mlx4_CONFIG_DEV_get(dev, &config_dev);
2492*4882a593Smuzhiyun 	if (err)
2493*4882a593Smuzhiyun 		return err;
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 	csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET) &
2496*4882a593Smuzhiyun 			CONFIG_DEV_RX_CSUM_MODE_MASK;
2497*4882a593Smuzhiyun 
2498*4882a593Smuzhiyun 	if (csum_mask >= ARRAY_SIZE(config_dev_csum_flags))
2499*4882a593Smuzhiyun 		return -EINVAL;
2500*4882a593Smuzhiyun 	params->rx_csum_flags_port_1 = config_dev_csum_flags[csum_mask];
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET) &
2503*4882a593Smuzhiyun 			CONFIG_DEV_RX_CSUM_MODE_MASK;
2504*4882a593Smuzhiyun 
2505*4882a593Smuzhiyun 	if (csum_mask >= ARRAY_SIZE(config_dev_csum_flags))
2506*4882a593Smuzhiyun 		return -EINVAL;
2507*4882a593Smuzhiyun 	params->rx_csum_flags_port_2 = config_dev_csum_flags[csum_mask];
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	params->vxlan_udp_dport = be16_to_cpu(config_dev.vxlan_udp_dport);
2510*4882a593Smuzhiyun 
2511*4882a593Smuzhiyun 	return 0;
2512*4882a593Smuzhiyun }
2513*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_config_dev_retrieval);
2514*4882a593Smuzhiyun 
mlx4_config_vxlan_port(struct mlx4_dev * dev,__be16 udp_port)2515*4882a593Smuzhiyun int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port)
2516*4882a593Smuzhiyun {
2517*4882a593Smuzhiyun 	struct mlx4_config_dev config_dev;
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun 	memset(&config_dev, 0, sizeof(config_dev));
2520*4882a593Smuzhiyun 	config_dev.update_flags    = cpu_to_be32(MLX4_VXLAN_UDP_DPORT);
2521*4882a593Smuzhiyun 	config_dev.vxlan_udp_dport = udp_port;
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 	return mlx4_CONFIG_DEV_set(dev, &config_dev);
2524*4882a593Smuzhiyun }
2525*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_config_vxlan_port);
2526*4882a593Smuzhiyun 
2527*4882a593Smuzhiyun #define CONFIG_DISABLE_RX_PORT BIT(15)
mlx4_disable_rx_port_check(struct mlx4_dev * dev,bool dis)2528*4882a593Smuzhiyun int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis)
2529*4882a593Smuzhiyun {
2530*4882a593Smuzhiyun 	struct mlx4_config_dev config_dev;
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun 	memset(&config_dev, 0, sizeof(config_dev));
2533*4882a593Smuzhiyun 	config_dev.update_flags = cpu_to_be32(MLX4_DISABLE_RX_PORT);
2534*4882a593Smuzhiyun 	if (dis)
2535*4882a593Smuzhiyun 		config_dev.roce_flags =
2536*4882a593Smuzhiyun 			cpu_to_be32(CONFIG_DISABLE_RX_PORT);
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 	return mlx4_CONFIG_DEV_set(dev, &config_dev);
2539*4882a593Smuzhiyun }
2540*4882a593Smuzhiyun 
mlx4_config_roce_v2_port(struct mlx4_dev * dev,u16 udp_port)2541*4882a593Smuzhiyun int mlx4_config_roce_v2_port(struct mlx4_dev *dev, u16 udp_port)
2542*4882a593Smuzhiyun {
2543*4882a593Smuzhiyun 	struct mlx4_config_dev config_dev;
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 	memset(&config_dev, 0, sizeof(config_dev));
2546*4882a593Smuzhiyun 	config_dev.update_flags    = cpu_to_be32(MLX4_ROCE_V2_UDP_DPORT);
2547*4882a593Smuzhiyun 	config_dev.roce_v2_udp_dport = cpu_to_be16(udp_port);
2548*4882a593Smuzhiyun 
2549*4882a593Smuzhiyun 	return mlx4_CONFIG_DEV_set(dev, &config_dev);
2550*4882a593Smuzhiyun }
2551*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_config_roce_v2_port);
2552*4882a593Smuzhiyun 
mlx4_virt2phy_port_map(struct mlx4_dev * dev,u32 port1,u32 port2)2553*4882a593Smuzhiyun int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2)
2554*4882a593Smuzhiyun {
2555*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
2556*4882a593Smuzhiyun 	struct {
2557*4882a593Smuzhiyun 		__be32 v_port1;
2558*4882a593Smuzhiyun 		__be32 v_port2;
2559*4882a593Smuzhiyun 	} *v2p;
2560*4882a593Smuzhiyun 	int err;
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
2563*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
2564*4882a593Smuzhiyun 		return -ENOMEM;
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun 	v2p = mailbox->buf;
2567*4882a593Smuzhiyun 	v2p->v_port1 = cpu_to_be32(port1);
2568*4882a593Smuzhiyun 	v2p->v_port2 = cpu_to_be32(port2);
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	err = mlx4_cmd(dev, mailbox->dma, 0,
2571*4882a593Smuzhiyun 		       MLX4_SET_PORT_VIRT2PHY, MLX4_CMD_VIRT_PORT_MAP,
2572*4882a593Smuzhiyun 		       MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2573*4882a593Smuzhiyun 
2574*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
2575*4882a593Smuzhiyun 	return err;
2576*4882a593Smuzhiyun }
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 
mlx4_SET_ICM_SIZE(struct mlx4_dev * dev,u64 icm_size,u64 * aux_pages)2579*4882a593Smuzhiyun int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
2580*4882a593Smuzhiyun {
2581*4882a593Smuzhiyun 	int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
2582*4882a593Smuzhiyun 			       MLX4_CMD_SET_ICM_SIZE,
2583*4882a593Smuzhiyun 			       MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2584*4882a593Smuzhiyun 	if (ret)
2585*4882a593Smuzhiyun 		return ret;
2586*4882a593Smuzhiyun 
2587*4882a593Smuzhiyun 	/*
2588*4882a593Smuzhiyun 	 * Round up number of system pages needed in case
2589*4882a593Smuzhiyun 	 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
2590*4882a593Smuzhiyun 	 */
2591*4882a593Smuzhiyun 	*aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
2592*4882a593Smuzhiyun 		(PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
2593*4882a593Smuzhiyun 
2594*4882a593Smuzhiyun 	return 0;
2595*4882a593Smuzhiyun }
2596*4882a593Smuzhiyun 
mlx4_NOP(struct mlx4_dev * dev)2597*4882a593Smuzhiyun int mlx4_NOP(struct mlx4_dev *dev)
2598*4882a593Smuzhiyun {
2599*4882a593Smuzhiyun 	/* Input modifier of 0x1f means "finish as soon as possible." */
2600*4882a593Smuzhiyun 	return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, MLX4_CMD_TIME_CLASS_A,
2601*4882a593Smuzhiyun 			MLX4_CMD_NATIVE);
2602*4882a593Smuzhiyun }
2603*4882a593Smuzhiyun 
mlx4_query_diag_counters(struct mlx4_dev * dev,u8 op_modifier,const u32 offset[],u32 value[],size_t array_len,u8 port)2604*4882a593Smuzhiyun int mlx4_query_diag_counters(struct mlx4_dev *dev, u8 op_modifier,
2605*4882a593Smuzhiyun 			     const u32 offset[],
2606*4882a593Smuzhiyun 			     u32 value[], size_t array_len, u8 port)
2607*4882a593Smuzhiyun {
2608*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
2609*4882a593Smuzhiyun 	u32 *outbox;
2610*4882a593Smuzhiyun 	size_t i;
2611*4882a593Smuzhiyun 	int ret;
2612*4882a593Smuzhiyun 
2613*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
2614*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
2615*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 	outbox = mailbox->buf;
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	ret = mlx4_cmd_box(dev, 0, mailbox->dma, port, op_modifier,
2620*4882a593Smuzhiyun 			   MLX4_CMD_DIAG_RPRT, MLX4_CMD_TIME_CLASS_A,
2621*4882a593Smuzhiyun 			   MLX4_CMD_NATIVE);
2622*4882a593Smuzhiyun 	if (ret)
2623*4882a593Smuzhiyun 		goto out;
2624*4882a593Smuzhiyun 
2625*4882a593Smuzhiyun 	for (i = 0; i < array_len; i++) {
2626*4882a593Smuzhiyun 		if (offset[i] > MLX4_MAILBOX_SIZE) {
2627*4882a593Smuzhiyun 			ret = -EINVAL;
2628*4882a593Smuzhiyun 			goto out;
2629*4882a593Smuzhiyun 		}
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 		MLX4_GET(value[i], outbox, offset[i]);
2632*4882a593Smuzhiyun 	}
2633*4882a593Smuzhiyun 
2634*4882a593Smuzhiyun out:
2635*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
2636*4882a593Smuzhiyun 	return ret;
2637*4882a593Smuzhiyun }
2638*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_query_diag_counters);
2639*4882a593Smuzhiyun 
mlx4_get_phys_port_id(struct mlx4_dev * dev)2640*4882a593Smuzhiyun int mlx4_get_phys_port_id(struct mlx4_dev *dev)
2641*4882a593Smuzhiyun {
2642*4882a593Smuzhiyun 	u8 port;
2643*4882a593Smuzhiyun 	u32 *outbox;
2644*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
2645*4882a593Smuzhiyun 	u32 in_mod;
2646*4882a593Smuzhiyun 	u32 guid_hi, guid_lo;
2647*4882a593Smuzhiyun 	int err, ret = 0;
2648*4882a593Smuzhiyun #define MOD_STAT_CFG_PORT_OFFSET 8
2649*4882a593Smuzhiyun #define MOD_STAT_CFG_GUID_H	 0X14
2650*4882a593Smuzhiyun #define MOD_STAT_CFG_GUID_L	 0X1c
2651*4882a593Smuzhiyun 
2652*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
2653*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
2654*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
2655*4882a593Smuzhiyun 	outbox = mailbox->buf;
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun 	for (port = 1; port <= dev->caps.num_ports; port++) {
2658*4882a593Smuzhiyun 		in_mod = port << MOD_STAT_CFG_PORT_OFFSET;
2659*4882a593Smuzhiyun 		err = mlx4_cmd_box(dev, 0, mailbox->dma, in_mod, 0x2,
2660*4882a593Smuzhiyun 				   MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
2661*4882a593Smuzhiyun 				   MLX4_CMD_NATIVE);
2662*4882a593Smuzhiyun 		if (err) {
2663*4882a593Smuzhiyun 			mlx4_err(dev, "Fail to get port %d uplink guid\n",
2664*4882a593Smuzhiyun 				 port);
2665*4882a593Smuzhiyun 			ret = err;
2666*4882a593Smuzhiyun 		} else {
2667*4882a593Smuzhiyun 			MLX4_GET(guid_hi, outbox, MOD_STAT_CFG_GUID_H);
2668*4882a593Smuzhiyun 			MLX4_GET(guid_lo, outbox, MOD_STAT_CFG_GUID_L);
2669*4882a593Smuzhiyun 			dev->caps.phys_port_id[port] = (u64)guid_lo |
2670*4882a593Smuzhiyun 						       (u64)guid_hi << 32;
2671*4882a593Smuzhiyun 		}
2672*4882a593Smuzhiyun 	}
2673*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
2674*4882a593Smuzhiyun 	return ret;
2675*4882a593Smuzhiyun }
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun #define MLX4_WOL_SETUP_MODE (5 << 28)
mlx4_wol_read(struct mlx4_dev * dev,u64 * config,int port)2678*4882a593Smuzhiyun int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
2679*4882a593Smuzhiyun {
2680*4882a593Smuzhiyun 	u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
2681*4882a593Smuzhiyun 
2682*4882a593Smuzhiyun 	return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
2683*4882a593Smuzhiyun 			    MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
2684*4882a593Smuzhiyun 			    MLX4_CMD_NATIVE);
2685*4882a593Smuzhiyun }
2686*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_wol_read);
2687*4882a593Smuzhiyun 
mlx4_wol_write(struct mlx4_dev * dev,u64 config,int port)2688*4882a593Smuzhiyun int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
2689*4882a593Smuzhiyun {
2690*4882a593Smuzhiyun 	u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun 	return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
2693*4882a593Smuzhiyun 			MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2694*4882a593Smuzhiyun }
2695*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_wol_write);
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun enum {
2698*4882a593Smuzhiyun 	ADD_TO_MCG = 0x26,
2699*4882a593Smuzhiyun };
2700*4882a593Smuzhiyun 
2701*4882a593Smuzhiyun 
mlx4_opreq_action(struct work_struct * work)2702*4882a593Smuzhiyun void mlx4_opreq_action(struct work_struct *work)
2703*4882a593Smuzhiyun {
2704*4882a593Smuzhiyun 	struct mlx4_priv *priv = container_of(work, struct mlx4_priv,
2705*4882a593Smuzhiyun 					      opreq_task);
2706*4882a593Smuzhiyun 	struct mlx4_dev *dev = &priv->dev;
2707*4882a593Smuzhiyun 	int num_tasks = atomic_read(&priv->opreq_count);
2708*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
2709*4882a593Smuzhiyun 	struct mlx4_mgm *mgm;
2710*4882a593Smuzhiyun 	u32 *outbox;
2711*4882a593Smuzhiyun 	u32 modifier;
2712*4882a593Smuzhiyun 	u16 token;
2713*4882a593Smuzhiyun 	u16 type;
2714*4882a593Smuzhiyun 	int err;
2715*4882a593Smuzhiyun 	u32 num_qps;
2716*4882a593Smuzhiyun 	struct mlx4_qp qp;
2717*4882a593Smuzhiyun 	int i;
2718*4882a593Smuzhiyun 	u8 rem_mcg;
2719*4882a593Smuzhiyun 	u8 prot;
2720*4882a593Smuzhiyun 
2721*4882a593Smuzhiyun #define GET_OP_REQ_MODIFIER_OFFSET	0x08
2722*4882a593Smuzhiyun #define GET_OP_REQ_TOKEN_OFFSET		0x14
2723*4882a593Smuzhiyun #define GET_OP_REQ_TYPE_OFFSET		0x1a
2724*4882a593Smuzhiyun #define GET_OP_REQ_DATA_OFFSET		0x20
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
2727*4882a593Smuzhiyun 	if (IS_ERR(mailbox)) {
2728*4882a593Smuzhiyun 		mlx4_err(dev, "Failed to allocate mailbox for GET_OP_REQ\n");
2729*4882a593Smuzhiyun 		return;
2730*4882a593Smuzhiyun 	}
2731*4882a593Smuzhiyun 	outbox = mailbox->buf;
2732*4882a593Smuzhiyun 
2733*4882a593Smuzhiyun 	while (num_tasks) {
2734*4882a593Smuzhiyun 		err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
2735*4882a593Smuzhiyun 				   MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
2736*4882a593Smuzhiyun 				   MLX4_CMD_NATIVE);
2737*4882a593Smuzhiyun 		if (err) {
2738*4882a593Smuzhiyun 			mlx4_err(dev, "Failed to retrieve required operation: %d\n",
2739*4882a593Smuzhiyun 				 err);
2740*4882a593Smuzhiyun 			goto out;
2741*4882a593Smuzhiyun 		}
2742*4882a593Smuzhiyun 		MLX4_GET(modifier, outbox, GET_OP_REQ_MODIFIER_OFFSET);
2743*4882a593Smuzhiyun 		MLX4_GET(token, outbox, GET_OP_REQ_TOKEN_OFFSET);
2744*4882a593Smuzhiyun 		MLX4_GET(type, outbox, GET_OP_REQ_TYPE_OFFSET);
2745*4882a593Smuzhiyun 		type &= 0xfff;
2746*4882a593Smuzhiyun 
2747*4882a593Smuzhiyun 		switch (type) {
2748*4882a593Smuzhiyun 		case ADD_TO_MCG:
2749*4882a593Smuzhiyun 			if (dev->caps.steering_mode ==
2750*4882a593Smuzhiyun 			    MLX4_STEERING_MODE_DEVICE_MANAGED) {
2751*4882a593Smuzhiyun 				mlx4_warn(dev, "ADD MCG operation is not supported in DEVICE_MANAGED steering mode\n");
2752*4882a593Smuzhiyun 				err = EPERM;
2753*4882a593Smuzhiyun 				break;
2754*4882a593Smuzhiyun 			}
2755*4882a593Smuzhiyun 			mgm = (struct mlx4_mgm *)((u8 *)(outbox) +
2756*4882a593Smuzhiyun 						  GET_OP_REQ_DATA_OFFSET);
2757*4882a593Smuzhiyun 			num_qps = be32_to_cpu(mgm->members_count) &
2758*4882a593Smuzhiyun 				  MGM_QPN_MASK;
2759*4882a593Smuzhiyun 			rem_mcg = ((u8 *)(&mgm->members_count))[0] & 1;
2760*4882a593Smuzhiyun 			prot = ((u8 *)(&mgm->members_count))[0] >> 6;
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 			for (i = 0; i < num_qps; i++) {
2763*4882a593Smuzhiyun 				qp.qpn = be32_to_cpu(mgm->qp[i]);
2764*4882a593Smuzhiyun 				if (rem_mcg)
2765*4882a593Smuzhiyun 					err = mlx4_multicast_detach(dev, &qp,
2766*4882a593Smuzhiyun 								    mgm->gid,
2767*4882a593Smuzhiyun 								    prot, 0);
2768*4882a593Smuzhiyun 				else
2769*4882a593Smuzhiyun 					err = mlx4_multicast_attach(dev, &qp,
2770*4882a593Smuzhiyun 								    mgm->gid,
2771*4882a593Smuzhiyun 								    mgm->gid[5]
2772*4882a593Smuzhiyun 								    , 0, prot,
2773*4882a593Smuzhiyun 								    NULL);
2774*4882a593Smuzhiyun 				if (err)
2775*4882a593Smuzhiyun 					break;
2776*4882a593Smuzhiyun 			}
2777*4882a593Smuzhiyun 			break;
2778*4882a593Smuzhiyun 		default:
2779*4882a593Smuzhiyun 			mlx4_warn(dev, "Bad type for required operation\n");
2780*4882a593Smuzhiyun 			err = EINVAL;
2781*4882a593Smuzhiyun 			break;
2782*4882a593Smuzhiyun 		}
2783*4882a593Smuzhiyun 		err = mlx4_cmd(dev, 0, ((u32) err |
2784*4882a593Smuzhiyun 					(__force u32)cpu_to_be32(token) << 16),
2785*4882a593Smuzhiyun 			       1, MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
2786*4882a593Smuzhiyun 			       MLX4_CMD_NATIVE);
2787*4882a593Smuzhiyun 		if (err) {
2788*4882a593Smuzhiyun 			mlx4_err(dev, "Failed to acknowledge required request: %d\n",
2789*4882a593Smuzhiyun 				 err);
2790*4882a593Smuzhiyun 			goto out;
2791*4882a593Smuzhiyun 		}
2792*4882a593Smuzhiyun 		memset(outbox, 0, 0xffc);
2793*4882a593Smuzhiyun 		num_tasks = atomic_dec_return(&priv->opreq_count);
2794*4882a593Smuzhiyun 	}
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun out:
2797*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
2798*4882a593Smuzhiyun }
2799*4882a593Smuzhiyun 
mlx4_check_smp_firewall_active(struct mlx4_dev * dev,struct mlx4_cmd_mailbox * mailbox)2800*4882a593Smuzhiyun static int mlx4_check_smp_firewall_active(struct mlx4_dev *dev,
2801*4882a593Smuzhiyun 					  struct mlx4_cmd_mailbox *mailbox)
2802*4882a593Smuzhiyun {
2803*4882a593Smuzhiyun #define MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET		0x10
2804*4882a593Smuzhiyun #define MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET		0x20
2805*4882a593Smuzhiyun #define MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET		0x40
2806*4882a593Smuzhiyun #define MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET	0x70
2807*4882a593Smuzhiyun 
2808*4882a593Smuzhiyun 	u32 set_attr_mask, getresp_attr_mask;
2809*4882a593Smuzhiyun 	u32 trap_attr_mask, traprepress_attr_mask;
2810*4882a593Smuzhiyun 
2811*4882a593Smuzhiyun 	MLX4_GET(set_attr_mask, mailbox->buf,
2812*4882a593Smuzhiyun 		 MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET);
2813*4882a593Smuzhiyun 	mlx4_dbg(dev, "SMP firewall set_attribute_mask = 0x%x\n",
2814*4882a593Smuzhiyun 		 set_attr_mask);
2815*4882a593Smuzhiyun 
2816*4882a593Smuzhiyun 	MLX4_GET(getresp_attr_mask, mailbox->buf,
2817*4882a593Smuzhiyun 		 MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET);
2818*4882a593Smuzhiyun 	mlx4_dbg(dev, "SMP firewall getresp_attribute_mask = 0x%x\n",
2819*4882a593Smuzhiyun 		 getresp_attr_mask);
2820*4882a593Smuzhiyun 
2821*4882a593Smuzhiyun 	MLX4_GET(trap_attr_mask, mailbox->buf,
2822*4882a593Smuzhiyun 		 MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET);
2823*4882a593Smuzhiyun 	mlx4_dbg(dev, "SMP firewall trap_attribute_mask = 0x%x\n",
2824*4882a593Smuzhiyun 		 trap_attr_mask);
2825*4882a593Smuzhiyun 
2826*4882a593Smuzhiyun 	MLX4_GET(traprepress_attr_mask, mailbox->buf,
2827*4882a593Smuzhiyun 		 MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET);
2828*4882a593Smuzhiyun 	mlx4_dbg(dev, "SMP firewall traprepress_attribute_mask = 0x%x\n",
2829*4882a593Smuzhiyun 		 traprepress_attr_mask);
2830*4882a593Smuzhiyun 
2831*4882a593Smuzhiyun 	if (set_attr_mask && getresp_attr_mask && trap_attr_mask &&
2832*4882a593Smuzhiyun 	    traprepress_attr_mask)
2833*4882a593Smuzhiyun 		return 1;
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun 	return 0;
2836*4882a593Smuzhiyun }
2837*4882a593Smuzhiyun 
mlx4_config_mad_demux(struct mlx4_dev * dev)2838*4882a593Smuzhiyun int mlx4_config_mad_demux(struct mlx4_dev *dev)
2839*4882a593Smuzhiyun {
2840*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
2841*4882a593Smuzhiyun 	int err;
2842*4882a593Smuzhiyun 
2843*4882a593Smuzhiyun 	/* Check if mad_demux is supported */
2844*4882a593Smuzhiyun 	if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_MAD_DEMUX))
2845*4882a593Smuzhiyun 		return 0;
2846*4882a593Smuzhiyun 
2847*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
2848*4882a593Smuzhiyun 	if (IS_ERR(mailbox)) {
2849*4882a593Smuzhiyun 		mlx4_warn(dev, "Failed to allocate mailbox for cmd MAD_DEMUX");
2850*4882a593Smuzhiyun 		return -ENOMEM;
2851*4882a593Smuzhiyun 	}
2852*4882a593Smuzhiyun 
2853*4882a593Smuzhiyun 	/* Query mad_demux to find out which MADs are handled by internal sma */
2854*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, 0, mailbox->dma, 0x01 /* subn mgmt class */,
2855*4882a593Smuzhiyun 			   MLX4_CMD_MAD_DEMUX_QUERY_RESTR, MLX4_CMD_MAD_DEMUX,
2856*4882a593Smuzhiyun 			   MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2857*4882a593Smuzhiyun 	if (err) {
2858*4882a593Smuzhiyun 		mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: query restrictions failed (%d)\n",
2859*4882a593Smuzhiyun 			  err);
2860*4882a593Smuzhiyun 		goto out;
2861*4882a593Smuzhiyun 	}
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun 	if (mlx4_check_smp_firewall_active(dev, mailbox))
2864*4882a593Smuzhiyun 		dev->flags |= MLX4_FLAG_SECURE_HOST;
2865*4882a593Smuzhiyun 
2866*4882a593Smuzhiyun 	/* Config mad_demux to handle all MADs returned by the query above */
2867*4882a593Smuzhiyun 	err = mlx4_cmd(dev, mailbox->dma, 0x01 /* subn mgmt class */,
2868*4882a593Smuzhiyun 		       MLX4_CMD_MAD_DEMUX_CONFIG, MLX4_CMD_MAD_DEMUX,
2869*4882a593Smuzhiyun 		       MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2870*4882a593Smuzhiyun 	if (err) {
2871*4882a593Smuzhiyun 		mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: configure failed (%d)\n", err);
2872*4882a593Smuzhiyun 		goto out;
2873*4882a593Smuzhiyun 	}
2874*4882a593Smuzhiyun 
2875*4882a593Smuzhiyun 	if (dev->flags & MLX4_FLAG_SECURE_HOST)
2876*4882a593Smuzhiyun 		mlx4_warn(dev, "HCA operating in secure-host mode. SMP firewall activated.\n");
2877*4882a593Smuzhiyun out:
2878*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
2879*4882a593Smuzhiyun 	return err;
2880*4882a593Smuzhiyun }
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun /* Access Reg commands */
2883*4882a593Smuzhiyun enum mlx4_access_reg_masks {
2884*4882a593Smuzhiyun 	MLX4_ACCESS_REG_STATUS_MASK = 0x7f,
2885*4882a593Smuzhiyun 	MLX4_ACCESS_REG_METHOD_MASK = 0x7f,
2886*4882a593Smuzhiyun 	MLX4_ACCESS_REG_LEN_MASK = 0x7ff
2887*4882a593Smuzhiyun };
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun struct mlx4_access_reg {
2890*4882a593Smuzhiyun 	__be16 constant1;
2891*4882a593Smuzhiyun 	u8 status;
2892*4882a593Smuzhiyun 	u8 resrvd1;
2893*4882a593Smuzhiyun 	__be16 reg_id;
2894*4882a593Smuzhiyun 	u8 method;
2895*4882a593Smuzhiyun 	u8 constant2;
2896*4882a593Smuzhiyun 	__be32 resrvd2[2];
2897*4882a593Smuzhiyun 	__be16 len_const;
2898*4882a593Smuzhiyun 	__be16 resrvd3;
2899*4882a593Smuzhiyun #define MLX4_ACCESS_REG_HEADER_SIZE (20)
2900*4882a593Smuzhiyun 	u8 reg_data[MLX4_MAILBOX_SIZE-MLX4_ACCESS_REG_HEADER_SIZE];
2901*4882a593Smuzhiyun } __attribute__((__packed__));
2902*4882a593Smuzhiyun 
2903*4882a593Smuzhiyun /**
2904*4882a593Smuzhiyun  * mlx4_ACCESS_REG - Generic access reg command.
2905*4882a593Smuzhiyun  * @dev: mlx4_dev.
2906*4882a593Smuzhiyun  * @reg_id: register ID to access.
2907*4882a593Smuzhiyun  * @method: Access method Read/Write.
2908*4882a593Smuzhiyun  * @reg_len: register length to Read/Write in bytes.
2909*4882a593Smuzhiyun  * @reg_data: reg_data pointer to Read/Write From/To.
2910*4882a593Smuzhiyun  *
2911*4882a593Smuzhiyun  * Access ConnectX registers FW command.
2912*4882a593Smuzhiyun  * Returns 0 on success and copies outbox mlx4_access_reg data
2913*4882a593Smuzhiyun  * field into reg_data or a negative error code.
2914*4882a593Smuzhiyun  */
mlx4_ACCESS_REG(struct mlx4_dev * dev,u16 reg_id,enum mlx4_access_reg_method method,u16 reg_len,void * reg_data)2915*4882a593Smuzhiyun static int mlx4_ACCESS_REG(struct mlx4_dev *dev, u16 reg_id,
2916*4882a593Smuzhiyun 			   enum mlx4_access_reg_method method,
2917*4882a593Smuzhiyun 			   u16 reg_len, void *reg_data)
2918*4882a593Smuzhiyun {
2919*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *inbox, *outbox;
2920*4882a593Smuzhiyun 	struct mlx4_access_reg *inbuf, *outbuf;
2921*4882a593Smuzhiyun 	int err;
2922*4882a593Smuzhiyun 
2923*4882a593Smuzhiyun 	inbox = mlx4_alloc_cmd_mailbox(dev);
2924*4882a593Smuzhiyun 	if (IS_ERR(inbox))
2925*4882a593Smuzhiyun 		return PTR_ERR(inbox);
2926*4882a593Smuzhiyun 
2927*4882a593Smuzhiyun 	outbox = mlx4_alloc_cmd_mailbox(dev);
2928*4882a593Smuzhiyun 	if (IS_ERR(outbox)) {
2929*4882a593Smuzhiyun 		mlx4_free_cmd_mailbox(dev, inbox);
2930*4882a593Smuzhiyun 		return PTR_ERR(outbox);
2931*4882a593Smuzhiyun 	}
2932*4882a593Smuzhiyun 
2933*4882a593Smuzhiyun 	inbuf = inbox->buf;
2934*4882a593Smuzhiyun 	outbuf = outbox->buf;
2935*4882a593Smuzhiyun 
2936*4882a593Smuzhiyun 	inbuf->constant1 = cpu_to_be16(0x1<<11 | 0x4);
2937*4882a593Smuzhiyun 	inbuf->constant2 = 0x1;
2938*4882a593Smuzhiyun 	inbuf->reg_id = cpu_to_be16(reg_id);
2939*4882a593Smuzhiyun 	inbuf->method = method & MLX4_ACCESS_REG_METHOD_MASK;
2940*4882a593Smuzhiyun 
2941*4882a593Smuzhiyun 	reg_len = min(reg_len, (u16)(sizeof(inbuf->reg_data)));
2942*4882a593Smuzhiyun 	inbuf->len_const =
2943*4882a593Smuzhiyun 		cpu_to_be16(((reg_len/4 + 1) & MLX4_ACCESS_REG_LEN_MASK) |
2944*4882a593Smuzhiyun 			    ((0x3) << 12));
2945*4882a593Smuzhiyun 
2946*4882a593Smuzhiyun 	memcpy(inbuf->reg_data, reg_data, reg_len);
2947*4882a593Smuzhiyun 	err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 0, 0,
2948*4882a593Smuzhiyun 			   MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
2949*4882a593Smuzhiyun 			   MLX4_CMD_WRAPPED);
2950*4882a593Smuzhiyun 	if (err)
2951*4882a593Smuzhiyun 		goto out;
2952*4882a593Smuzhiyun 
2953*4882a593Smuzhiyun 	if (outbuf->status & MLX4_ACCESS_REG_STATUS_MASK) {
2954*4882a593Smuzhiyun 		err = outbuf->status & MLX4_ACCESS_REG_STATUS_MASK;
2955*4882a593Smuzhiyun 		mlx4_err(dev,
2956*4882a593Smuzhiyun 			 "MLX4_CMD_ACCESS_REG(%x) returned REG status (%x)\n",
2957*4882a593Smuzhiyun 			 reg_id, err);
2958*4882a593Smuzhiyun 		goto out;
2959*4882a593Smuzhiyun 	}
2960*4882a593Smuzhiyun 
2961*4882a593Smuzhiyun 	memcpy(reg_data, outbuf->reg_data, reg_len);
2962*4882a593Smuzhiyun out:
2963*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, inbox);
2964*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, outbox);
2965*4882a593Smuzhiyun 	return err;
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun 
2968*4882a593Smuzhiyun /* ConnectX registers IDs */
2969*4882a593Smuzhiyun enum mlx4_reg_id {
2970*4882a593Smuzhiyun 	MLX4_REG_ID_PTYS = 0x5004,
2971*4882a593Smuzhiyun };
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun /**
2974*4882a593Smuzhiyun  * mlx4_ACCESS_PTYS_REG - Access PTYs (Port Type and Speed)
2975*4882a593Smuzhiyun  * register
2976*4882a593Smuzhiyun  * @dev: mlx4_dev.
2977*4882a593Smuzhiyun  * @method: Access method Read/Write.
2978*4882a593Smuzhiyun  * @ptys_reg: PTYS register data pointer.
2979*4882a593Smuzhiyun  *
2980*4882a593Smuzhiyun  * Access ConnectX PTYS register, to Read/Write Port Type/Speed
2981*4882a593Smuzhiyun  * configuration
2982*4882a593Smuzhiyun  * Returns 0 on success or a negative error code.
2983*4882a593Smuzhiyun  */
mlx4_ACCESS_PTYS_REG(struct mlx4_dev * dev,enum mlx4_access_reg_method method,struct mlx4_ptys_reg * ptys_reg)2984*4882a593Smuzhiyun int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
2985*4882a593Smuzhiyun 			 enum mlx4_access_reg_method method,
2986*4882a593Smuzhiyun 			 struct mlx4_ptys_reg *ptys_reg)
2987*4882a593Smuzhiyun {
2988*4882a593Smuzhiyun 	return mlx4_ACCESS_REG(dev, MLX4_REG_ID_PTYS,
2989*4882a593Smuzhiyun 			       method, sizeof(*ptys_reg), ptys_reg);
2990*4882a593Smuzhiyun }
2991*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_ACCESS_PTYS_REG);
2992*4882a593Smuzhiyun 
mlx4_ACCESS_REG_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)2993*4882a593Smuzhiyun int mlx4_ACCESS_REG_wrapper(struct mlx4_dev *dev, int slave,
2994*4882a593Smuzhiyun 			    struct mlx4_vhcr *vhcr,
2995*4882a593Smuzhiyun 			    struct mlx4_cmd_mailbox *inbox,
2996*4882a593Smuzhiyun 			    struct mlx4_cmd_mailbox *outbox,
2997*4882a593Smuzhiyun 			    struct mlx4_cmd_info *cmd)
2998*4882a593Smuzhiyun {
2999*4882a593Smuzhiyun 	struct mlx4_access_reg *inbuf = inbox->buf;
3000*4882a593Smuzhiyun 	u8 method = inbuf->method & MLX4_ACCESS_REG_METHOD_MASK;
3001*4882a593Smuzhiyun 	u16 reg_id = be16_to_cpu(inbuf->reg_id);
3002*4882a593Smuzhiyun 
3003*4882a593Smuzhiyun 	if (slave != mlx4_master_func_num(dev) &&
3004*4882a593Smuzhiyun 	    method == MLX4_ACCESS_REG_WRITE)
3005*4882a593Smuzhiyun 		return -EPERM;
3006*4882a593Smuzhiyun 
3007*4882a593Smuzhiyun 	if (reg_id == MLX4_REG_ID_PTYS) {
3008*4882a593Smuzhiyun 		struct mlx4_ptys_reg *ptys_reg =
3009*4882a593Smuzhiyun 			(struct mlx4_ptys_reg *)inbuf->reg_data;
3010*4882a593Smuzhiyun 
3011*4882a593Smuzhiyun 		ptys_reg->local_port =
3012*4882a593Smuzhiyun 			mlx4_slave_convert_port(dev, slave,
3013*4882a593Smuzhiyun 						ptys_reg->local_port);
3014*4882a593Smuzhiyun 	}
3015*4882a593Smuzhiyun 
3016*4882a593Smuzhiyun 	return mlx4_cmd_box(dev, inbox->dma, outbox->dma, vhcr->in_modifier,
3017*4882a593Smuzhiyun 			    0, MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
3018*4882a593Smuzhiyun 			    MLX4_CMD_NATIVE);
3019*4882a593Smuzhiyun }
3020*4882a593Smuzhiyun 
mlx4_SET_PORT_phv_bit(struct mlx4_dev * dev,u8 port,u8 phv_bit)3021*4882a593Smuzhiyun static int mlx4_SET_PORT_phv_bit(struct mlx4_dev *dev, u8 port, u8 phv_bit)
3022*4882a593Smuzhiyun {
3023*4882a593Smuzhiyun #define SET_PORT_GEN_PHV_VALID	0x10
3024*4882a593Smuzhiyun #define SET_PORT_GEN_PHV_EN	0x80
3025*4882a593Smuzhiyun 
3026*4882a593Smuzhiyun 	struct mlx4_cmd_mailbox *mailbox;
3027*4882a593Smuzhiyun 	struct mlx4_set_port_general_context *context;
3028*4882a593Smuzhiyun 	u32 in_mod;
3029*4882a593Smuzhiyun 	int err;
3030*4882a593Smuzhiyun 
3031*4882a593Smuzhiyun 	mailbox = mlx4_alloc_cmd_mailbox(dev);
3032*4882a593Smuzhiyun 	if (IS_ERR(mailbox))
3033*4882a593Smuzhiyun 		return PTR_ERR(mailbox);
3034*4882a593Smuzhiyun 	context = mailbox->buf;
3035*4882a593Smuzhiyun 
3036*4882a593Smuzhiyun 	context->flags2 |=  SET_PORT_GEN_PHV_VALID;
3037*4882a593Smuzhiyun 	if (phv_bit)
3038*4882a593Smuzhiyun 		context->phv_en |=  SET_PORT_GEN_PHV_EN;
3039*4882a593Smuzhiyun 
3040*4882a593Smuzhiyun 	in_mod = MLX4_SET_PORT_GENERAL << 8 | port;
3041*4882a593Smuzhiyun 	err = mlx4_cmd(dev, mailbox->dma, in_mod, MLX4_SET_PORT_ETH_OPCODE,
3042*4882a593Smuzhiyun 		       MLX4_CMD_SET_PORT, MLX4_CMD_TIME_CLASS_B,
3043*4882a593Smuzhiyun 		       MLX4_CMD_NATIVE);
3044*4882a593Smuzhiyun 
3045*4882a593Smuzhiyun 	mlx4_free_cmd_mailbox(dev, mailbox);
3046*4882a593Smuzhiyun 	return err;
3047*4882a593Smuzhiyun }
3048*4882a593Smuzhiyun 
get_phv_bit(struct mlx4_dev * dev,u8 port,int * phv)3049*4882a593Smuzhiyun int get_phv_bit(struct mlx4_dev *dev, u8 port, int *phv)
3050*4882a593Smuzhiyun {
3051*4882a593Smuzhiyun 	int err;
3052*4882a593Smuzhiyun 	struct mlx4_func_cap func_cap;
3053*4882a593Smuzhiyun 
3054*4882a593Smuzhiyun 	memset(&func_cap, 0, sizeof(func_cap));
3055*4882a593Smuzhiyun 	err = mlx4_QUERY_FUNC_CAP(dev, port, &func_cap);
3056*4882a593Smuzhiyun 	if (!err)
3057*4882a593Smuzhiyun 		*phv = func_cap.flags0 & QUERY_FUNC_CAP_PHV_BIT;
3058*4882a593Smuzhiyun 	return err;
3059*4882a593Smuzhiyun }
3060*4882a593Smuzhiyun EXPORT_SYMBOL(get_phv_bit);
3061*4882a593Smuzhiyun 
set_phv_bit(struct mlx4_dev * dev,u8 port,int new_val)3062*4882a593Smuzhiyun int set_phv_bit(struct mlx4_dev *dev, u8 port, int new_val)
3063*4882a593Smuzhiyun {
3064*4882a593Smuzhiyun 	int ret;
3065*4882a593Smuzhiyun 
3066*4882a593Smuzhiyun 	if (mlx4_is_slave(dev))
3067*4882a593Smuzhiyun 		return -EPERM;
3068*4882a593Smuzhiyun 
3069*4882a593Smuzhiyun 	if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PHV_EN &&
3070*4882a593Smuzhiyun 	    !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN)) {
3071*4882a593Smuzhiyun 		ret = mlx4_SET_PORT_phv_bit(dev, port, new_val);
3072*4882a593Smuzhiyun 		if (!ret)
3073*4882a593Smuzhiyun 			dev->caps.phv_bit[port] = new_val;
3074*4882a593Smuzhiyun 		return ret;
3075*4882a593Smuzhiyun 	}
3076*4882a593Smuzhiyun 
3077*4882a593Smuzhiyun 	return -EOPNOTSUPP;
3078*4882a593Smuzhiyun }
3079*4882a593Smuzhiyun EXPORT_SYMBOL(set_phv_bit);
3080*4882a593Smuzhiyun 
mlx4_get_is_vlan_offload_disabled(struct mlx4_dev * dev,u8 port,bool * vlan_offload_disabled)3081*4882a593Smuzhiyun int mlx4_get_is_vlan_offload_disabled(struct mlx4_dev *dev, u8 port,
3082*4882a593Smuzhiyun 				      bool *vlan_offload_disabled)
3083*4882a593Smuzhiyun {
3084*4882a593Smuzhiyun 	struct mlx4_func_cap func_cap;
3085*4882a593Smuzhiyun 	int err;
3086*4882a593Smuzhiyun 
3087*4882a593Smuzhiyun 	memset(&func_cap, 0, sizeof(func_cap));
3088*4882a593Smuzhiyun 	err = mlx4_QUERY_FUNC_CAP(dev, port, &func_cap);
3089*4882a593Smuzhiyun 	if (!err)
3090*4882a593Smuzhiyun 		*vlan_offload_disabled =
3091*4882a593Smuzhiyun 			!!(func_cap.flags0 &
3092*4882a593Smuzhiyun 			   QUERY_FUNC_CAP_VLAN_OFFLOAD_DISABLE);
3093*4882a593Smuzhiyun 	return err;
3094*4882a593Smuzhiyun }
3095*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_get_is_vlan_offload_disabled);
3096*4882a593Smuzhiyun 
mlx4_replace_zero_macs(struct mlx4_dev * dev)3097*4882a593Smuzhiyun void mlx4_replace_zero_macs(struct mlx4_dev *dev)
3098*4882a593Smuzhiyun {
3099*4882a593Smuzhiyun 	int i;
3100*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];
3101*4882a593Smuzhiyun 
3102*4882a593Smuzhiyun 	dev->port_random_macs = 0;
3103*4882a593Smuzhiyun 	for (i = 1; i <= dev->caps.num_ports; ++i)
3104*4882a593Smuzhiyun 		if (!dev->caps.def_mac[i] &&
3105*4882a593Smuzhiyun 		    dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH) {
3106*4882a593Smuzhiyun 			eth_random_addr(mac_addr);
3107*4882a593Smuzhiyun 			dev->port_random_macs |= 1 << i;
3108*4882a593Smuzhiyun 			dev->caps.def_mac[i] = mlx4_mac_to_u64(mac_addr);
3109*4882a593Smuzhiyun 		}
3110*4882a593Smuzhiyun }
3111*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mlx4_replace_zero_macs);
3112