1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
9*4882a593Smuzhiyun * OpenIB.org BSD license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun * without modification, are permitted provided that the following
13*4882a593Smuzhiyun * conditions are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * - Redistributions of source code must retain the above
16*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun * disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun * provided with the distribution.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun * SOFTWARE.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <linux/interrupt.h>
35*4882a593Smuzhiyun #include <linux/slab.h>
36*4882a593Smuzhiyun #include <linux/export.h>
37*4882a593Smuzhiyun #include <linux/mm.h>
38*4882a593Smuzhiyun #include <linux/dma-mapping.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include <linux/mlx4/cmd.h>
41*4882a593Smuzhiyun #include <linux/cpu_rmap.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include "mlx4.h"
44*4882a593Smuzhiyun #include "fw.h"
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun enum {
47*4882a593Smuzhiyun MLX4_IRQNAME_SIZE = 32
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun enum {
51*4882a593Smuzhiyun MLX4_NUM_ASYNC_EQE = 0x100,
52*4882a593Smuzhiyun MLX4_NUM_SPARE_EQE = 0x80,
53*4882a593Smuzhiyun MLX4_EQ_ENTRY_SIZE = 0x20
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define MLX4_EQ_STATUS_OK ( 0 << 28)
57*4882a593Smuzhiyun #define MLX4_EQ_STATUS_WRITE_FAIL (10 << 28)
58*4882a593Smuzhiyun #define MLX4_EQ_OWNER_SW ( 0 << 24)
59*4882a593Smuzhiyun #define MLX4_EQ_OWNER_HW ( 1 << 24)
60*4882a593Smuzhiyun #define MLX4_EQ_FLAG_EC ( 1 << 18)
61*4882a593Smuzhiyun #define MLX4_EQ_FLAG_OI ( 1 << 17)
62*4882a593Smuzhiyun #define MLX4_EQ_STATE_ARMED ( 9 << 8)
63*4882a593Smuzhiyun #define MLX4_EQ_STATE_FIRED (10 << 8)
64*4882a593Smuzhiyun #define MLX4_EQ_STATE_ALWAYS_ARMED (11 << 8)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define MLX4_ASYNC_EVENT_MASK ((1ull << MLX4_EVENT_TYPE_PATH_MIG) | \
67*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_COMM_EST) | \
68*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_SQ_DRAINED) | \
69*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_CQ_ERROR) | \
70*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_WQ_CATAS_ERROR) | \
71*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_EEC_CATAS_ERROR) | \
72*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_PATH_MIG_FAILED) | \
73*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
74*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_WQ_ACCESS_ERROR) | \
75*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_PORT_CHANGE) | \
76*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_ECC_DETECT) | \
77*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_SRQ_CATAS_ERROR) | \
78*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
79*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_SRQ_LIMIT) | \
80*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_CMD) | \
81*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_OP_REQUIRED) | \
82*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_COMM_CHANNEL) | \
83*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_FLR_EVENT) | \
84*4882a593Smuzhiyun (1ull << MLX4_EVENT_TYPE_FATAL_WARNING))
85*4882a593Smuzhiyun
get_async_ev_mask(struct mlx4_dev * dev)86*4882a593Smuzhiyun static u64 get_async_ev_mask(struct mlx4_dev *dev)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun u64 async_ev_mask = MLX4_ASYNC_EVENT_MASK;
89*4882a593Smuzhiyun if (dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV)
90*4882a593Smuzhiyun async_ev_mask |= (1ull << MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT);
91*4882a593Smuzhiyun if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT)
92*4882a593Smuzhiyun async_ev_mask |= (1ull << MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return async_ev_mask;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
eq_set_ci(struct mlx4_eq * eq,int req_not)97*4882a593Smuzhiyun static void eq_set_ci(struct mlx4_eq *eq, int req_not)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun __raw_writel((__force u32) cpu_to_be32((eq->cons_index & 0xffffff) |
100*4882a593Smuzhiyun req_not << 31),
101*4882a593Smuzhiyun eq->doorbell);
102*4882a593Smuzhiyun /* We still want ordering, just not swabbing, so add a barrier */
103*4882a593Smuzhiyun wmb();
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
get_eqe(struct mlx4_eq * eq,u32 entry,u8 eqe_factor,u8 eqe_size)106*4882a593Smuzhiyun static struct mlx4_eqe *get_eqe(struct mlx4_eq *eq, u32 entry, u8 eqe_factor,
107*4882a593Smuzhiyun u8 eqe_size)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun /* (entry & (eq->nent - 1)) gives us a cyclic array */
110*4882a593Smuzhiyun unsigned long offset = (entry & (eq->nent - 1)) * eqe_size;
111*4882a593Smuzhiyun /* CX3 is capable of extending the EQE from 32 to 64 bytes with
112*4882a593Smuzhiyun * strides of 64B,128B and 256B.
113*4882a593Smuzhiyun * When 64B EQE is used, the first (in the lower addresses)
114*4882a593Smuzhiyun * 32 bytes in the 64 byte EQE are reserved and the next 32 bytes
115*4882a593Smuzhiyun * contain the legacy EQE information.
116*4882a593Smuzhiyun * In all other cases, the first 32B contains the legacy EQE info.
117*4882a593Smuzhiyun */
118*4882a593Smuzhiyun return eq->page_list[offset / PAGE_SIZE].buf + (offset + (eqe_factor ? MLX4_EQ_ENTRY_SIZE : 0)) % PAGE_SIZE;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
next_eqe_sw(struct mlx4_eq * eq,u8 eqe_factor,u8 size)121*4882a593Smuzhiyun static struct mlx4_eqe *next_eqe_sw(struct mlx4_eq *eq, u8 eqe_factor, u8 size)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct mlx4_eqe *eqe = get_eqe(eq, eq->cons_index, eqe_factor, size);
124*4882a593Smuzhiyun return !!(eqe->owner & 0x80) ^ !!(eq->cons_index & eq->nent) ? NULL : eqe;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
next_slave_event_eqe(struct mlx4_slave_event_eq * slave_eq)127*4882a593Smuzhiyun static struct mlx4_eqe *next_slave_event_eqe(struct mlx4_slave_event_eq *slave_eq)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct mlx4_eqe *eqe =
130*4882a593Smuzhiyun &slave_eq->event_eqe[slave_eq->cons & (SLAVE_EVENT_EQ_SIZE - 1)];
131*4882a593Smuzhiyun return (!!(eqe->owner & 0x80) ^
132*4882a593Smuzhiyun !!(slave_eq->cons & SLAVE_EVENT_EQ_SIZE)) ?
133*4882a593Smuzhiyun eqe : NULL;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
mlx4_gen_slave_eqe(struct work_struct * work)136*4882a593Smuzhiyun void mlx4_gen_slave_eqe(struct work_struct *work)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct mlx4_mfunc_master_ctx *master =
139*4882a593Smuzhiyun container_of(work, struct mlx4_mfunc_master_ctx,
140*4882a593Smuzhiyun slave_event_work);
141*4882a593Smuzhiyun struct mlx4_mfunc *mfunc =
142*4882a593Smuzhiyun container_of(master, struct mlx4_mfunc, master);
143*4882a593Smuzhiyun struct mlx4_priv *priv = container_of(mfunc, struct mlx4_priv, mfunc);
144*4882a593Smuzhiyun struct mlx4_dev *dev = &priv->dev;
145*4882a593Smuzhiyun struct mlx4_slave_event_eq *slave_eq = &mfunc->master.slave_eq;
146*4882a593Smuzhiyun struct mlx4_eqe *eqe;
147*4882a593Smuzhiyun u8 slave;
148*4882a593Smuzhiyun int i, phys_port, slave_port;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun for (eqe = next_slave_event_eqe(slave_eq); eqe;
151*4882a593Smuzhiyun eqe = next_slave_event_eqe(slave_eq)) {
152*4882a593Smuzhiyun slave = eqe->slave_id;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (eqe->type == MLX4_EVENT_TYPE_PORT_CHANGE &&
155*4882a593Smuzhiyun eqe->subtype == MLX4_PORT_CHANGE_SUBTYPE_DOWN &&
156*4882a593Smuzhiyun mlx4_is_bonded(dev)) {
157*4882a593Smuzhiyun struct mlx4_port_cap port_cap;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (!mlx4_QUERY_PORT(dev, 1, &port_cap) && port_cap.link_state)
160*4882a593Smuzhiyun goto consume;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (!mlx4_QUERY_PORT(dev, 2, &port_cap) && port_cap.link_state)
163*4882a593Smuzhiyun goto consume;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun /* All active slaves need to receive the event */
166*4882a593Smuzhiyun if (slave == ALL_SLAVES) {
167*4882a593Smuzhiyun for (i = 0; i <= dev->persist->num_vfs; i++) {
168*4882a593Smuzhiyun phys_port = 0;
169*4882a593Smuzhiyun if (eqe->type == MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT &&
170*4882a593Smuzhiyun eqe->subtype == MLX4_DEV_PMC_SUBTYPE_PORT_INFO) {
171*4882a593Smuzhiyun phys_port = eqe->event.port_mgmt_change.port;
172*4882a593Smuzhiyun slave_port = mlx4_phys_to_slave_port(dev, i, phys_port);
173*4882a593Smuzhiyun if (slave_port < 0) /* VF doesn't have this port */
174*4882a593Smuzhiyun continue;
175*4882a593Smuzhiyun eqe->event.port_mgmt_change.port = slave_port;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun if (mlx4_GEN_EQE(dev, i, eqe))
178*4882a593Smuzhiyun mlx4_warn(dev, "Failed to generate event for slave %d\n",
179*4882a593Smuzhiyun i);
180*4882a593Smuzhiyun if (phys_port)
181*4882a593Smuzhiyun eqe->event.port_mgmt_change.port = phys_port;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun } else {
184*4882a593Smuzhiyun if (mlx4_GEN_EQE(dev, slave, eqe))
185*4882a593Smuzhiyun mlx4_warn(dev, "Failed to generate event for slave %d\n",
186*4882a593Smuzhiyun slave);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun consume:
189*4882a593Smuzhiyun ++slave_eq->cons;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun
slave_event(struct mlx4_dev * dev,u8 slave,struct mlx4_eqe * eqe)194*4882a593Smuzhiyun static void slave_event(struct mlx4_dev *dev, u8 slave, struct mlx4_eqe *eqe)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
197*4882a593Smuzhiyun struct mlx4_slave_event_eq *slave_eq = &priv->mfunc.master.slave_eq;
198*4882a593Smuzhiyun struct mlx4_eqe *s_eqe;
199*4882a593Smuzhiyun unsigned long flags;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun spin_lock_irqsave(&slave_eq->event_lock, flags);
202*4882a593Smuzhiyun s_eqe = &slave_eq->event_eqe[slave_eq->prod & (SLAVE_EVENT_EQ_SIZE - 1)];
203*4882a593Smuzhiyun if ((!!(s_eqe->owner & 0x80)) ^
204*4882a593Smuzhiyun (!!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE))) {
205*4882a593Smuzhiyun mlx4_warn(dev, "Master failed to generate an EQE for slave: %d. No free EQE on slave events queue\n",
206*4882a593Smuzhiyun slave);
207*4882a593Smuzhiyun spin_unlock_irqrestore(&slave_eq->event_lock, flags);
208*4882a593Smuzhiyun return;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun memcpy(s_eqe, eqe, sizeof(struct mlx4_eqe) - 1);
212*4882a593Smuzhiyun s_eqe->slave_id = slave;
213*4882a593Smuzhiyun /* ensure all information is written before setting the ownersip bit */
214*4882a593Smuzhiyun dma_wmb();
215*4882a593Smuzhiyun s_eqe->owner = !!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE) ? 0x0 : 0x80;
216*4882a593Smuzhiyun ++slave_eq->prod;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun queue_work(priv->mfunc.master.comm_wq,
219*4882a593Smuzhiyun &priv->mfunc.master.slave_event_work);
220*4882a593Smuzhiyun spin_unlock_irqrestore(&slave_eq->event_lock, flags);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
mlx4_slave_event(struct mlx4_dev * dev,int slave,struct mlx4_eqe * eqe)223*4882a593Smuzhiyun static void mlx4_slave_event(struct mlx4_dev *dev, int slave,
224*4882a593Smuzhiyun struct mlx4_eqe *eqe)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (slave < 0 || slave > dev->persist->num_vfs ||
229*4882a593Smuzhiyun slave == dev->caps.function ||
230*4882a593Smuzhiyun !priv->mfunc.master.slave_state[slave].active)
231*4882a593Smuzhiyun return;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun slave_event(dev, slave, eqe);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun #if defined(CONFIG_SMP)
mlx4_set_eq_affinity_hint(struct mlx4_priv * priv,int vec)237*4882a593Smuzhiyun static void mlx4_set_eq_affinity_hint(struct mlx4_priv *priv, int vec)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun int hint_err;
240*4882a593Smuzhiyun struct mlx4_dev *dev = &priv->dev;
241*4882a593Smuzhiyun struct mlx4_eq *eq = &priv->eq_table.eq[vec];
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (!cpumask_available(eq->affinity_mask) ||
244*4882a593Smuzhiyun cpumask_empty(eq->affinity_mask))
245*4882a593Smuzhiyun return;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun hint_err = irq_set_affinity_hint(eq->irq, eq->affinity_mask);
248*4882a593Smuzhiyun if (hint_err)
249*4882a593Smuzhiyun mlx4_warn(dev, "irq_set_affinity_hint failed, err %d\n", hint_err);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun #endif
252*4882a593Smuzhiyun
mlx4_gen_pkey_eqe(struct mlx4_dev * dev,int slave,u8 port)253*4882a593Smuzhiyun int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct mlx4_eqe eqe;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
258*4882a593Smuzhiyun struct mlx4_slave_state *s_slave = &priv->mfunc.master.slave_state[slave];
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (!s_slave->active)
261*4882a593Smuzhiyun return 0;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun memset(&eqe, 0, sizeof(eqe));
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
266*4882a593Smuzhiyun eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE;
267*4882a593Smuzhiyun eqe.event.port_mgmt_change.port = mlx4_phys_to_slave_port(dev, slave, port);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return mlx4_GEN_EQE(dev, slave, &eqe);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_gen_pkey_eqe);
272*4882a593Smuzhiyun
mlx4_gen_guid_change_eqe(struct mlx4_dev * dev,int slave,u8 port)273*4882a593Smuzhiyun int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun struct mlx4_eqe eqe;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /*don't send if we don't have the that slave */
278*4882a593Smuzhiyun if (dev->persist->num_vfs < slave)
279*4882a593Smuzhiyun return 0;
280*4882a593Smuzhiyun memset(&eqe, 0, sizeof(eqe));
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
283*4882a593Smuzhiyun eqe.subtype = MLX4_DEV_PMC_SUBTYPE_GUID_INFO;
284*4882a593Smuzhiyun eqe.event.port_mgmt_change.port = mlx4_phys_to_slave_port(dev, slave, port);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return mlx4_GEN_EQE(dev, slave, &eqe);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_gen_guid_change_eqe);
289*4882a593Smuzhiyun
mlx4_gen_port_state_change_eqe(struct mlx4_dev * dev,int slave,u8 port,u8 port_subtype_change)290*4882a593Smuzhiyun int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port,
291*4882a593Smuzhiyun u8 port_subtype_change)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct mlx4_eqe eqe;
294*4882a593Smuzhiyun u8 slave_port = mlx4_phys_to_slave_port(dev, slave, port);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /*don't send if we don't have the that slave */
297*4882a593Smuzhiyun if (dev->persist->num_vfs < slave)
298*4882a593Smuzhiyun return 0;
299*4882a593Smuzhiyun memset(&eqe, 0, sizeof(eqe));
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun eqe.type = MLX4_EVENT_TYPE_PORT_CHANGE;
302*4882a593Smuzhiyun eqe.subtype = port_subtype_change;
303*4882a593Smuzhiyun eqe.event.port_change.port = cpu_to_be32(slave_port << 28);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun mlx4_dbg(dev, "%s: sending: %d to slave: %d on port: %d\n", __func__,
306*4882a593Smuzhiyun port_subtype_change, slave, port);
307*4882a593Smuzhiyun return mlx4_GEN_EQE(dev, slave, &eqe);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_gen_port_state_change_eqe);
310*4882a593Smuzhiyun
mlx4_get_slave_port_state(struct mlx4_dev * dev,int slave,u8 port)311*4882a593Smuzhiyun enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
314*4882a593Smuzhiyun struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
315*4882a593Smuzhiyun struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (slave >= dev->num_slaves || port > dev->caps.num_ports ||
318*4882a593Smuzhiyun port <= 0 || !test_bit(port - 1, actv_ports.ports)) {
319*4882a593Smuzhiyun pr_err("%s: Error: asking for slave:%d, port:%d\n",
320*4882a593Smuzhiyun __func__, slave, port);
321*4882a593Smuzhiyun return SLAVE_PORT_DOWN;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun return s_state[slave].port_state[port];
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_get_slave_port_state);
326*4882a593Smuzhiyun
mlx4_set_slave_port_state(struct mlx4_dev * dev,int slave,u8 port,enum slave_port_state state)327*4882a593Smuzhiyun static int mlx4_set_slave_port_state(struct mlx4_dev *dev, int slave, u8 port,
328*4882a593Smuzhiyun enum slave_port_state state)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
331*4882a593Smuzhiyun struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
332*4882a593Smuzhiyun struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (slave >= dev->num_slaves || port > dev->caps.num_ports ||
335*4882a593Smuzhiyun port <= 0 || !test_bit(port - 1, actv_ports.ports)) {
336*4882a593Smuzhiyun pr_err("%s: Error: asking for slave:%d, port:%d\n",
337*4882a593Smuzhiyun __func__, slave, port);
338*4882a593Smuzhiyun return -1;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun s_state[slave].port_state[port] = state;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return 0;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
set_all_slave_state(struct mlx4_dev * dev,u8 port,int event)345*4882a593Smuzhiyun static void set_all_slave_state(struct mlx4_dev *dev, u8 port, int event)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun int i;
348*4882a593Smuzhiyun enum slave_port_gen_event gen_event;
349*4882a593Smuzhiyun struct mlx4_slaves_pport slaves_pport = mlx4_phys_to_slaves_pport(dev,
350*4882a593Smuzhiyun port);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun for (i = 0; i < dev->persist->num_vfs + 1; i++)
353*4882a593Smuzhiyun if (test_bit(i, slaves_pport.slaves))
354*4882a593Smuzhiyun set_and_calc_slave_port_state(dev, i, port,
355*4882a593Smuzhiyun event, &gen_event);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun /**************************************************************************
358*4882a593Smuzhiyun The function get as input the new event to that port,
359*4882a593Smuzhiyun and according to the prev state change the slave's port state.
360*4882a593Smuzhiyun The events are:
361*4882a593Smuzhiyun MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
362*4882a593Smuzhiyun MLX4_PORT_STATE_DEV_EVENT_PORT_UP
363*4882a593Smuzhiyun MLX4_PORT_STATE_IB_EVENT_GID_VALID
364*4882a593Smuzhiyun MLX4_PORT_STATE_IB_EVENT_GID_INVALID
365*4882a593Smuzhiyun ***************************************************************************/
set_and_calc_slave_port_state(struct mlx4_dev * dev,int slave,u8 port,int event,enum slave_port_gen_event * gen_event)366*4882a593Smuzhiyun int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave,
367*4882a593Smuzhiyun u8 port, int event,
368*4882a593Smuzhiyun enum slave_port_gen_event *gen_event)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
371*4882a593Smuzhiyun struct mlx4_slave_state *ctx = NULL;
372*4882a593Smuzhiyun unsigned long flags;
373*4882a593Smuzhiyun int ret = -1;
374*4882a593Smuzhiyun struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
375*4882a593Smuzhiyun enum slave_port_state cur_state =
376*4882a593Smuzhiyun mlx4_get_slave_port_state(dev, slave, port);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun *gen_event = SLAVE_PORT_GEN_EVENT_NONE;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (slave >= dev->num_slaves || port > dev->caps.num_ports ||
381*4882a593Smuzhiyun port <= 0 || !test_bit(port - 1, actv_ports.ports)) {
382*4882a593Smuzhiyun pr_err("%s: Error: asking for slave:%d, port:%d\n",
383*4882a593Smuzhiyun __func__, slave, port);
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun ctx = &priv->mfunc.master.slave_state[slave];
388*4882a593Smuzhiyun spin_lock_irqsave(&ctx->lock, flags);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun switch (cur_state) {
391*4882a593Smuzhiyun case SLAVE_PORT_DOWN:
392*4882a593Smuzhiyun if (MLX4_PORT_STATE_DEV_EVENT_PORT_UP == event)
393*4882a593Smuzhiyun mlx4_set_slave_port_state(dev, slave, port,
394*4882a593Smuzhiyun SLAVE_PENDING_UP);
395*4882a593Smuzhiyun break;
396*4882a593Smuzhiyun case SLAVE_PENDING_UP:
397*4882a593Smuzhiyun if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event)
398*4882a593Smuzhiyun mlx4_set_slave_port_state(dev, slave, port,
399*4882a593Smuzhiyun SLAVE_PORT_DOWN);
400*4882a593Smuzhiyun else if (MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID == event) {
401*4882a593Smuzhiyun mlx4_set_slave_port_state(dev, slave, port,
402*4882a593Smuzhiyun SLAVE_PORT_UP);
403*4882a593Smuzhiyun *gen_event = SLAVE_PORT_GEN_EVENT_UP;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun break;
406*4882a593Smuzhiyun case SLAVE_PORT_UP:
407*4882a593Smuzhiyun if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event) {
408*4882a593Smuzhiyun mlx4_set_slave_port_state(dev, slave, port,
409*4882a593Smuzhiyun SLAVE_PORT_DOWN);
410*4882a593Smuzhiyun *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
411*4882a593Smuzhiyun } else if (MLX4_PORT_STATE_IB_EVENT_GID_INVALID ==
412*4882a593Smuzhiyun event) {
413*4882a593Smuzhiyun mlx4_set_slave_port_state(dev, slave, port,
414*4882a593Smuzhiyun SLAVE_PENDING_UP);
415*4882a593Smuzhiyun *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun default:
419*4882a593Smuzhiyun pr_err("%s: BUG!!! UNKNOWN state: slave:%d, port:%d\n",
420*4882a593Smuzhiyun __func__, slave, port);
421*4882a593Smuzhiyun goto out;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun ret = mlx4_get_slave_port_state(dev, slave, port);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun out:
426*4882a593Smuzhiyun spin_unlock_irqrestore(&ctx->lock, flags);
427*4882a593Smuzhiyun return ret;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun EXPORT_SYMBOL(set_and_calc_slave_port_state);
431*4882a593Smuzhiyun
mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev * dev,u8 port,int attr)432*4882a593Smuzhiyun int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun struct mlx4_eqe eqe;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun memset(&eqe, 0, sizeof(eqe));
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
439*4882a593Smuzhiyun eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PORT_INFO;
440*4882a593Smuzhiyun eqe.event.port_mgmt_change.port = port;
441*4882a593Smuzhiyun eqe.event.port_mgmt_change.params.port_info.changed_attr =
442*4882a593Smuzhiyun cpu_to_be32((u32) attr);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun slave_event(dev, ALL_SLAVES, &eqe);
445*4882a593Smuzhiyun return 0;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_gen_slaves_port_mgt_ev);
448*4882a593Smuzhiyun
mlx4_master_handle_slave_flr(struct work_struct * work)449*4882a593Smuzhiyun void mlx4_master_handle_slave_flr(struct work_struct *work)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct mlx4_mfunc_master_ctx *master =
452*4882a593Smuzhiyun container_of(work, struct mlx4_mfunc_master_ctx,
453*4882a593Smuzhiyun slave_flr_event_work);
454*4882a593Smuzhiyun struct mlx4_mfunc *mfunc =
455*4882a593Smuzhiyun container_of(master, struct mlx4_mfunc, master);
456*4882a593Smuzhiyun struct mlx4_priv *priv =
457*4882a593Smuzhiyun container_of(mfunc, struct mlx4_priv, mfunc);
458*4882a593Smuzhiyun struct mlx4_dev *dev = &priv->dev;
459*4882a593Smuzhiyun struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
460*4882a593Smuzhiyun int i;
461*4882a593Smuzhiyun int err;
462*4882a593Smuzhiyun unsigned long flags;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun mlx4_dbg(dev, "mlx4_handle_slave_flr\n");
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun for (i = 0 ; i < dev->num_slaves; i++) {
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (MLX4_COMM_CMD_FLR == slave_state[i].last_cmd) {
469*4882a593Smuzhiyun mlx4_dbg(dev, "mlx4_handle_slave_flr: clean slave: %d\n",
470*4882a593Smuzhiyun i);
471*4882a593Smuzhiyun /* In case of 'Reset flow' FLR can be generated for
472*4882a593Smuzhiyun * a slave before mlx4_load_one is done.
473*4882a593Smuzhiyun * make sure interface is up before trying to delete
474*4882a593Smuzhiyun * slave resources which weren't allocated yet.
475*4882a593Smuzhiyun */
476*4882a593Smuzhiyun if (dev->persist->interface_state &
477*4882a593Smuzhiyun MLX4_INTERFACE_STATE_UP)
478*4882a593Smuzhiyun mlx4_delete_all_resources_for_slave(dev, i);
479*4882a593Smuzhiyun /*return the slave to running mode*/
480*4882a593Smuzhiyun spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
481*4882a593Smuzhiyun slave_state[i].last_cmd = MLX4_COMM_CMD_RESET;
482*4882a593Smuzhiyun slave_state[i].is_slave_going_down = 0;
483*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
484*4882a593Smuzhiyun /*notify the FW:*/
485*4882a593Smuzhiyun err = mlx4_cmd(dev, 0, i, 0, MLX4_CMD_INFORM_FLR_DONE,
486*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
487*4882a593Smuzhiyun if (err)
488*4882a593Smuzhiyun mlx4_warn(dev, "Failed to notify FW on FLR done (slave:%d)\n",
489*4882a593Smuzhiyun i);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
mlx4_eq_int(struct mlx4_dev * dev,struct mlx4_eq * eq)494*4882a593Smuzhiyun static int mlx4_eq_int(struct mlx4_dev *dev, struct mlx4_eq *eq)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
497*4882a593Smuzhiyun struct mlx4_eqe *eqe;
498*4882a593Smuzhiyun int cqn;
499*4882a593Smuzhiyun int eqes_found = 0;
500*4882a593Smuzhiyun int set_ci = 0;
501*4882a593Smuzhiyun int port;
502*4882a593Smuzhiyun int slave = 0;
503*4882a593Smuzhiyun int ret;
504*4882a593Smuzhiyun u32 flr_slave;
505*4882a593Smuzhiyun u8 update_slave_state;
506*4882a593Smuzhiyun int i;
507*4882a593Smuzhiyun enum slave_port_gen_event gen_event;
508*4882a593Smuzhiyun unsigned long flags;
509*4882a593Smuzhiyun struct mlx4_vport_state *s_info;
510*4882a593Smuzhiyun int eqe_size = dev->caps.eqe_size;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun while ((eqe = next_eqe_sw(eq, dev->caps.eqe_factor, eqe_size))) {
513*4882a593Smuzhiyun /*
514*4882a593Smuzhiyun * Make sure we read EQ entry contents after we've
515*4882a593Smuzhiyun * checked the ownership bit.
516*4882a593Smuzhiyun */
517*4882a593Smuzhiyun dma_rmb();
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun switch (eqe->type) {
520*4882a593Smuzhiyun case MLX4_EVENT_TYPE_COMP:
521*4882a593Smuzhiyun cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
522*4882a593Smuzhiyun mlx4_cq_completion(dev, cqn);
523*4882a593Smuzhiyun break;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun case MLX4_EVENT_TYPE_PATH_MIG:
526*4882a593Smuzhiyun case MLX4_EVENT_TYPE_COMM_EST:
527*4882a593Smuzhiyun case MLX4_EVENT_TYPE_SQ_DRAINED:
528*4882a593Smuzhiyun case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
529*4882a593Smuzhiyun case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
530*4882a593Smuzhiyun case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
531*4882a593Smuzhiyun case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
532*4882a593Smuzhiyun case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
533*4882a593Smuzhiyun mlx4_dbg(dev, "event %d arrived\n", eqe->type);
534*4882a593Smuzhiyun if (mlx4_is_master(dev)) {
535*4882a593Smuzhiyun /* forward only to slave owning the QP */
536*4882a593Smuzhiyun ret = mlx4_get_slave_from_resource_id(dev,
537*4882a593Smuzhiyun RES_QP,
538*4882a593Smuzhiyun be32_to_cpu(eqe->event.qp.qpn)
539*4882a593Smuzhiyun & 0xffffff, &slave);
540*4882a593Smuzhiyun if (ret && ret != -ENOENT) {
541*4882a593Smuzhiyun mlx4_dbg(dev, "QP event %02x(%02x) on EQ %d at index %u: could not get slave id (%d)\n",
542*4882a593Smuzhiyun eqe->type, eqe->subtype,
543*4882a593Smuzhiyun eq->eqn, eq->cons_index, ret);
544*4882a593Smuzhiyun break;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (!ret && slave != dev->caps.function) {
548*4882a593Smuzhiyun mlx4_slave_event(dev, slave, eqe);
549*4882a593Smuzhiyun break;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun mlx4_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) &
554*4882a593Smuzhiyun 0xffffff, eqe->type);
555*4882a593Smuzhiyun break;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun case MLX4_EVENT_TYPE_SRQ_LIMIT:
558*4882a593Smuzhiyun mlx4_dbg(dev, "%s: MLX4_EVENT_TYPE_SRQ_LIMIT. srq_no=0x%x, eq 0x%x\n",
559*4882a593Smuzhiyun __func__, be32_to_cpu(eqe->event.srq.srqn),
560*4882a593Smuzhiyun eq->eqn);
561*4882a593Smuzhiyun fallthrough;
562*4882a593Smuzhiyun case MLX4_EVENT_TYPE_SRQ_CATAS_ERROR:
563*4882a593Smuzhiyun if (mlx4_is_master(dev)) {
564*4882a593Smuzhiyun /* forward only to slave owning the SRQ */
565*4882a593Smuzhiyun ret = mlx4_get_slave_from_resource_id(dev,
566*4882a593Smuzhiyun RES_SRQ,
567*4882a593Smuzhiyun be32_to_cpu(eqe->event.srq.srqn)
568*4882a593Smuzhiyun & 0xffffff,
569*4882a593Smuzhiyun &slave);
570*4882a593Smuzhiyun if (ret && ret != -ENOENT) {
571*4882a593Smuzhiyun mlx4_warn(dev, "SRQ event %02x(%02x) on EQ %d at index %u: could not get slave id (%d)\n",
572*4882a593Smuzhiyun eqe->type, eqe->subtype,
573*4882a593Smuzhiyun eq->eqn, eq->cons_index, ret);
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun if (eqe->type ==
577*4882a593Smuzhiyun MLX4_EVENT_TYPE_SRQ_CATAS_ERROR)
578*4882a593Smuzhiyun mlx4_warn(dev, "%s: slave:%d, srq_no:0x%x, event: %02x(%02x)\n",
579*4882a593Smuzhiyun __func__, slave,
580*4882a593Smuzhiyun be32_to_cpu(eqe->event.srq.srqn),
581*4882a593Smuzhiyun eqe->type, eqe->subtype);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun if (!ret && slave != dev->caps.function) {
584*4882a593Smuzhiyun if (eqe->type ==
585*4882a593Smuzhiyun MLX4_EVENT_TYPE_SRQ_CATAS_ERROR)
586*4882a593Smuzhiyun mlx4_warn(dev, "%s: sending event %02x(%02x) to slave:%d\n",
587*4882a593Smuzhiyun __func__, eqe->type,
588*4882a593Smuzhiyun eqe->subtype, slave);
589*4882a593Smuzhiyun mlx4_slave_event(dev, slave, eqe);
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun mlx4_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) &
594*4882a593Smuzhiyun 0xffffff, eqe->type);
595*4882a593Smuzhiyun break;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun case MLX4_EVENT_TYPE_CMD:
598*4882a593Smuzhiyun mlx4_cmd_event(dev,
599*4882a593Smuzhiyun be16_to_cpu(eqe->event.cmd.token),
600*4882a593Smuzhiyun eqe->event.cmd.status,
601*4882a593Smuzhiyun be64_to_cpu(eqe->event.cmd.out_param));
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun case MLX4_EVENT_TYPE_PORT_CHANGE: {
605*4882a593Smuzhiyun struct mlx4_slaves_pport slaves_port;
606*4882a593Smuzhiyun port = be32_to_cpu(eqe->event.port_change.port) >> 28;
607*4882a593Smuzhiyun slaves_port = mlx4_phys_to_slaves_pport(dev, port);
608*4882a593Smuzhiyun if (eqe->subtype == MLX4_PORT_CHANGE_SUBTYPE_DOWN) {
609*4882a593Smuzhiyun mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_DOWN,
610*4882a593Smuzhiyun port);
611*4882a593Smuzhiyun mlx4_priv(dev)->sense.do_sense_port[port] = 1;
612*4882a593Smuzhiyun if (!mlx4_is_master(dev))
613*4882a593Smuzhiyun break;
614*4882a593Smuzhiyun for (i = 0; i < dev->persist->num_vfs + 1;
615*4882a593Smuzhiyun i++) {
616*4882a593Smuzhiyun int reported_port = mlx4_is_bonded(dev) ? 1 : mlx4_phys_to_slave_port(dev, i, port);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (!test_bit(i, slaves_port.slaves) && !mlx4_is_bonded(dev))
619*4882a593Smuzhiyun continue;
620*4882a593Smuzhiyun if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH) {
621*4882a593Smuzhiyun if (i == mlx4_master_func_num(dev))
622*4882a593Smuzhiyun continue;
623*4882a593Smuzhiyun mlx4_dbg(dev, "%s: Sending MLX4_PORT_CHANGE_SUBTYPE_DOWN to slave: %d, port:%d\n",
624*4882a593Smuzhiyun __func__, i, port);
625*4882a593Smuzhiyun s_info = &priv->mfunc.master.vf_oper[i].vport[port].state;
626*4882a593Smuzhiyun if (IFLA_VF_LINK_STATE_AUTO == s_info->link_state) {
627*4882a593Smuzhiyun eqe->event.port_change.port =
628*4882a593Smuzhiyun cpu_to_be32(
629*4882a593Smuzhiyun (be32_to_cpu(eqe->event.port_change.port) & 0xFFFFFFF)
630*4882a593Smuzhiyun | (reported_port << 28));
631*4882a593Smuzhiyun mlx4_slave_event(dev, i, eqe);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun } else { /* IB port */
634*4882a593Smuzhiyun set_and_calc_slave_port_state(dev, i, port,
635*4882a593Smuzhiyun MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
636*4882a593Smuzhiyun &gen_event);
637*4882a593Smuzhiyun /*we can be in pending state, then do not send port_down event*/
638*4882a593Smuzhiyun if (SLAVE_PORT_GEN_EVENT_DOWN == gen_event) {
639*4882a593Smuzhiyun if (i == mlx4_master_func_num(dev))
640*4882a593Smuzhiyun continue;
641*4882a593Smuzhiyun eqe->event.port_change.port =
642*4882a593Smuzhiyun cpu_to_be32(
643*4882a593Smuzhiyun (be32_to_cpu(eqe->event.port_change.port) & 0xFFFFFFF)
644*4882a593Smuzhiyun | (mlx4_phys_to_slave_port(dev, i, port) << 28));
645*4882a593Smuzhiyun mlx4_slave_event(dev, i, eqe);
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun } else {
650*4882a593Smuzhiyun mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_UP, port);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun mlx4_priv(dev)->sense.do_sense_port[port] = 0;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (!mlx4_is_master(dev))
655*4882a593Smuzhiyun break;
656*4882a593Smuzhiyun if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
657*4882a593Smuzhiyun for (i = 0;
658*4882a593Smuzhiyun i < dev->persist->num_vfs + 1;
659*4882a593Smuzhiyun i++) {
660*4882a593Smuzhiyun int reported_port = mlx4_is_bonded(dev) ? 1 : mlx4_phys_to_slave_port(dev, i, port);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun if (!test_bit(i, slaves_port.slaves) && !mlx4_is_bonded(dev))
663*4882a593Smuzhiyun continue;
664*4882a593Smuzhiyun if (i == mlx4_master_func_num(dev))
665*4882a593Smuzhiyun continue;
666*4882a593Smuzhiyun s_info = &priv->mfunc.master.vf_oper[i].vport[port].state;
667*4882a593Smuzhiyun if (IFLA_VF_LINK_STATE_AUTO == s_info->link_state) {
668*4882a593Smuzhiyun eqe->event.port_change.port =
669*4882a593Smuzhiyun cpu_to_be32(
670*4882a593Smuzhiyun (be32_to_cpu(eqe->event.port_change.port) & 0xFFFFFFF)
671*4882a593Smuzhiyun | (reported_port << 28));
672*4882a593Smuzhiyun mlx4_slave_event(dev, i, eqe);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun else /* IB port */
676*4882a593Smuzhiyun /* port-up event will be sent to a slave when the
677*4882a593Smuzhiyun * slave's alias-guid is set. This is done in alias_GUID.c
678*4882a593Smuzhiyun */
679*4882a593Smuzhiyun set_all_slave_state(dev, port, MLX4_DEV_EVENT_PORT_UP);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun break;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun case MLX4_EVENT_TYPE_CQ_ERROR:
685*4882a593Smuzhiyun mlx4_warn(dev, "CQ %s on CQN %06x\n",
686*4882a593Smuzhiyun eqe->event.cq_err.syndrome == 1 ?
687*4882a593Smuzhiyun "overrun" : "access violation",
688*4882a593Smuzhiyun be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
689*4882a593Smuzhiyun if (mlx4_is_master(dev)) {
690*4882a593Smuzhiyun ret = mlx4_get_slave_from_resource_id(dev,
691*4882a593Smuzhiyun RES_CQ,
692*4882a593Smuzhiyun be32_to_cpu(eqe->event.cq_err.cqn)
693*4882a593Smuzhiyun & 0xffffff, &slave);
694*4882a593Smuzhiyun if (ret && ret != -ENOENT) {
695*4882a593Smuzhiyun mlx4_dbg(dev, "CQ event %02x(%02x) on EQ %d at index %u: could not get slave id (%d)\n",
696*4882a593Smuzhiyun eqe->type, eqe->subtype,
697*4882a593Smuzhiyun eq->eqn, eq->cons_index, ret);
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun if (!ret && slave != dev->caps.function) {
702*4882a593Smuzhiyun mlx4_slave_event(dev, slave, eqe);
703*4882a593Smuzhiyun break;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun mlx4_cq_event(dev,
707*4882a593Smuzhiyun be32_to_cpu(eqe->event.cq_err.cqn)
708*4882a593Smuzhiyun & 0xffffff,
709*4882a593Smuzhiyun eqe->type);
710*4882a593Smuzhiyun break;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun case MLX4_EVENT_TYPE_EQ_OVERFLOW:
713*4882a593Smuzhiyun mlx4_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
714*4882a593Smuzhiyun break;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun case MLX4_EVENT_TYPE_OP_REQUIRED:
717*4882a593Smuzhiyun atomic_inc(&priv->opreq_count);
718*4882a593Smuzhiyun /* FW commands can't be executed from interrupt context
719*4882a593Smuzhiyun * working in deferred task
720*4882a593Smuzhiyun */
721*4882a593Smuzhiyun queue_work(mlx4_wq, &priv->opreq_task);
722*4882a593Smuzhiyun break;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun case MLX4_EVENT_TYPE_COMM_CHANNEL:
725*4882a593Smuzhiyun if (!mlx4_is_master(dev)) {
726*4882a593Smuzhiyun mlx4_warn(dev, "Received comm channel event for non master device\n");
727*4882a593Smuzhiyun break;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun memcpy(&priv->mfunc.master.comm_arm_bit_vector,
730*4882a593Smuzhiyun eqe->event.comm_channel_arm.bit_vec,
731*4882a593Smuzhiyun sizeof(eqe->event.comm_channel_arm.bit_vec));
732*4882a593Smuzhiyun queue_work(priv->mfunc.master.comm_wq,
733*4882a593Smuzhiyun &priv->mfunc.master.comm_work);
734*4882a593Smuzhiyun break;
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun case MLX4_EVENT_TYPE_FLR_EVENT:
737*4882a593Smuzhiyun flr_slave = be32_to_cpu(eqe->event.flr_event.slave_id);
738*4882a593Smuzhiyun if (!mlx4_is_master(dev)) {
739*4882a593Smuzhiyun mlx4_warn(dev, "Non-master function received FLR event\n");
740*4882a593Smuzhiyun break;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun mlx4_dbg(dev, "FLR event for slave: %d\n", flr_slave);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun if (flr_slave >= dev->num_slaves) {
746*4882a593Smuzhiyun mlx4_warn(dev,
747*4882a593Smuzhiyun "Got FLR for unknown function: %d\n",
748*4882a593Smuzhiyun flr_slave);
749*4882a593Smuzhiyun update_slave_state = 0;
750*4882a593Smuzhiyun } else
751*4882a593Smuzhiyun update_slave_state = 1;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
754*4882a593Smuzhiyun if (update_slave_state) {
755*4882a593Smuzhiyun priv->mfunc.master.slave_state[flr_slave].active = false;
756*4882a593Smuzhiyun priv->mfunc.master.slave_state[flr_slave].last_cmd = MLX4_COMM_CMD_FLR;
757*4882a593Smuzhiyun priv->mfunc.master.slave_state[flr_slave].is_slave_going_down = 1;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
760*4882a593Smuzhiyun mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_SHUTDOWN,
761*4882a593Smuzhiyun flr_slave);
762*4882a593Smuzhiyun queue_work(priv->mfunc.master.comm_wq,
763*4882a593Smuzhiyun &priv->mfunc.master.slave_flr_event_work);
764*4882a593Smuzhiyun break;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun case MLX4_EVENT_TYPE_FATAL_WARNING:
767*4882a593Smuzhiyun if (eqe->subtype == MLX4_FATAL_WARNING_SUBTYPE_WARMING) {
768*4882a593Smuzhiyun if (mlx4_is_master(dev))
769*4882a593Smuzhiyun for (i = 0; i < dev->num_slaves; i++) {
770*4882a593Smuzhiyun mlx4_dbg(dev, "%s: Sending MLX4_FATAL_WARNING_SUBTYPE_WARMING to slave: %d\n",
771*4882a593Smuzhiyun __func__, i);
772*4882a593Smuzhiyun if (i == dev->caps.function)
773*4882a593Smuzhiyun continue;
774*4882a593Smuzhiyun mlx4_slave_event(dev, i, eqe);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun mlx4_err(dev, "Temperature Threshold was reached! Threshold: %d celsius degrees; Current Temperature: %d\n",
777*4882a593Smuzhiyun be16_to_cpu(eqe->event.warming.warning_threshold),
778*4882a593Smuzhiyun be16_to_cpu(eqe->event.warming.current_temperature));
779*4882a593Smuzhiyun } else
780*4882a593Smuzhiyun mlx4_warn(dev, "Unhandled event FATAL WARNING (%02x), subtype %02x on EQ %d at index %u. owner=%x, nent=0x%x, slave=%x, ownership=%s\n",
781*4882a593Smuzhiyun eqe->type, eqe->subtype, eq->eqn,
782*4882a593Smuzhiyun eq->cons_index, eqe->owner, eq->nent,
783*4882a593Smuzhiyun eqe->slave_id,
784*4882a593Smuzhiyun !!(eqe->owner & 0x80) ^
785*4882a593Smuzhiyun !!(eq->cons_index & eq->nent) ? "HW" : "SW");
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun break;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun case MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT:
790*4882a593Smuzhiyun mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_MGMT_CHANGE,
791*4882a593Smuzhiyun (unsigned long) eqe);
792*4882a593Smuzhiyun break;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun case MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT:
795*4882a593Smuzhiyun switch (eqe->subtype) {
796*4882a593Smuzhiyun case MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE:
797*4882a593Smuzhiyun mlx4_warn(dev, "Bad cable detected on port %u\n",
798*4882a593Smuzhiyun eqe->event.bad_cable.port);
799*4882a593Smuzhiyun break;
800*4882a593Smuzhiyun case MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE:
801*4882a593Smuzhiyun mlx4_warn(dev, "Unsupported cable detected\n");
802*4882a593Smuzhiyun break;
803*4882a593Smuzhiyun default:
804*4882a593Smuzhiyun mlx4_dbg(dev,
805*4882a593Smuzhiyun "Unhandled recoverable error event detected: %02x(%02x) on EQ %d at index %u. owner=%x, nent=0x%x, ownership=%s\n",
806*4882a593Smuzhiyun eqe->type, eqe->subtype, eq->eqn,
807*4882a593Smuzhiyun eq->cons_index, eqe->owner, eq->nent,
808*4882a593Smuzhiyun !!(eqe->owner & 0x80) ^
809*4882a593Smuzhiyun !!(eq->cons_index & eq->nent) ? "HW" : "SW");
810*4882a593Smuzhiyun break;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun break;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun case MLX4_EVENT_TYPE_EEC_CATAS_ERROR:
815*4882a593Smuzhiyun case MLX4_EVENT_TYPE_ECC_DETECT:
816*4882a593Smuzhiyun default:
817*4882a593Smuzhiyun mlx4_warn(dev, "Unhandled event %02x(%02x) on EQ %d at index %u. owner=%x, nent=0x%x, slave=%x, ownership=%s\n",
818*4882a593Smuzhiyun eqe->type, eqe->subtype, eq->eqn,
819*4882a593Smuzhiyun eq->cons_index, eqe->owner, eq->nent,
820*4882a593Smuzhiyun eqe->slave_id,
821*4882a593Smuzhiyun !!(eqe->owner & 0x80) ^
822*4882a593Smuzhiyun !!(eq->cons_index & eq->nent) ? "HW" : "SW");
823*4882a593Smuzhiyun break;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun ++eq->cons_index;
827*4882a593Smuzhiyun eqes_found = 1;
828*4882a593Smuzhiyun ++set_ci;
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun /*
831*4882a593Smuzhiyun * The HCA will think the queue has overflowed if we
832*4882a593Smuzhiyun * don't tell it we've been processing events. We
833*4882a593Smuzhiyun * create our EQs with MLX4_NUM_SPARE_EQE extra
834*4882a593Smuzhiyun * entries, so we must update our consumer index at
835*4882a593Smuzhiyun * least that often.
836*4882a593Smuzhiyun */
837*4882a593Smuzhiyun if (unlikely(set_ci >= MLX4_NUM_SPARE_EQE)) {
838*4882a593Smuzhiyun eq_set_ci(eq, 0);
839*4882a593Smuzhiyun set_ci = 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun eq_set_ci(eq, 1);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun return eqes_found;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun
mlx4_interrupt(int irq,void * dev_ptr)848*4882a593Smuzhiyun static irqreturn_t mlx4_interrupt(int irq, void *dev_ptr)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun struct mlx4_dev *dev = dev_ptr;
851*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
852*4882a593Smuzhiyun int work = 0;
853*4882a593Smuzhiyun int i;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun writel(priv->eq_table.clr_mask, priv->eq_table.clr_int);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
858*4882a593Smuzhiyun work |= mlx4_eq_int(dev, &priv->eq_table.eq[i]);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun return IRQ_RETVAL(work);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
mlx4_msi_x_interrupt(int irq,void * eq_ptr)863*4882a593Smuzhiyun static irqreturn_t mlx4_msi_x_interrupt(int irq, void *eq_ptr)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun struct mlx4_eq *eq = eq_ptr;
866*4882a593Smuzhiyun struct mlx4_dev *dev = eq->dev;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun mlx4_eq_int(dev, eq);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun /* MSI-X vectors always belong to us */
871*4882a593Smuzhiyun return IRQ_HANDLED;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
mlx4_MAP_EQ_wrapper(struct mlx4_dev * dev,int slave,struct mlx4_vhcr * vhcr,struct mlx4_cmd_mailbox * inbox,struct mlx4_cmd_mailbox * outbox,struct mlx4_cmd_info * cmd)874*4882a593Smuzhiyun int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
875*4882a593Smuzhiyun struct mlx4_vhcr *vhcr,
876*4882a593Smuzhiyun struct mlx4_cmd_mailbox *inbox,
877*4882a593Smuzhiyun struct mlx4_cmd_mailbox *outbox,
878*4882a593Smuzhiyun struct mlx4_cmd_info *cmd)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
881*4882a593Smuzhiyun struct mlx4_slave_event_eq_info *event_eq =
882*4882a593Smuzhiyun priv->mfunc.master.slave_state[slave].event_eq;
883*4882a593Smuzhiyun u32 in_modifier = vhcr->in_modifier;
884*4882a593Smuzhiyun u32 eqn = in_modifier & 0x3FF;
885*4882a593Smuzhiyun u64 in_param = vhcr->in_param;
886*4882a593Smuzhiyun int err = 0;
887*4882a593Smuzhiyun int i;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun if (slave == dev->caps.function)
890*4882a593Smuzhiyun err = mlx4_cmd(dev, in_param, (in_modifier & 0x80000000) | eqn,
891*4882a593Smuzhiyun 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
892*4882a593Smuzhiyun MLX4_CMD_NATIVE);
893*4882a593Smuzhiyun if (!err)
894*4882a593Smuzhiyun for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i)
895*4882a593Smuzhiyun if (in_param & (1LL << i))
896*4882a593Smuzhiyun event_eq[i].eqn = in_modifier >> 31 ? -1 : eqn;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun return err;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
mlx4_MAP_EQ(struct mlx4_dev * dev,u64 event_mask,int unmap,int eq_num)901*4882a593Smuzhiyun static int mlx4_MAP_EQ(struct mlx4_dev *dev, u64 event_mask, int unmap,
902*4882a593Smuzhiyun int eq_num)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun return mlx4_cmd(dev, event_mask, (unmap << 31) | eq_num,
905*4882a593Smuzhiyun 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
906*4882a593Smuzhiyun MLX4_CMD_WRAPPED);
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
mlx4_SW2HW_EQ(struct mlx4_dev * dev,struct mlx4_cmd_mailbox * mailbox,int eq_num)909*4882a593Smuzhiyun static int mlx4_SW2HW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
910*4882a593Smuzhiyun int eq_num)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun return mlx4_cmd(dev, mailbox->dma, eq_num, 0,
913*4882a593Smuzhiyun MLX4_CMD_SW2HW_EQ, MLX4_CMD_TIME_CLASS_A,
914*4882a593Smuzhiyun MLX4_CMD_WRAPPED);
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
mlx4_HW2SW_EQ(struct mlx4_dev * dev,int eq_num)917*4882a593Smuzhiyun static int mlx4_HW2SW_EQ(struct mlx4_dev *dev, int eq_num)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun return mlx4_cmd(dev, 0, eq_num, 1, MLX4_CMD_HW2SW_EQ,
920*4882a593Smuzhiyun MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
mlx4_num_eq_uar(struct mlx4_dev * dev)923*4882a593Smuzhiyun static int mlx4_num_eq_uar(struct mlx4_dev *dev)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun /*
926*4882a593Smuzhiyun * Each UAR holds 4 EQ doorbells. To figure out how many UARs
927*4882a593Smuzhiyun * we need to map, take the difference of highest index and
928*4882a593Smuzhiyun * the lowest index we'll use and add 1.
929*4882a593Smuzhiyun */
930*4882a593Smuzhiyun return (dev->caps.num_comp_vectors + 1 + dev->caps.reserved_eqs) / 4 -
931*4882a593Smuzhiyun dev->caps.reserved_eqs / 4 + 1;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun
mlx4_get_eq_uar(struct mlx4_dev * dev,struct mlx4_eq * eq)934*4882a593Smuzhiyun static void __iomem *mlx4_get_eq_uar(struct mlx4_dev *dev, struct mlx4_eq *eq)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
937*4882a593Smuzhiyun int index;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun index = eq->eqn / 4 - dev->caps.reserved_eqs / 4;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun if (!priv->eq_table.uar_map[index]) {
942*4882a593Smuzhiyun priv->eq_table.uar_map[index] =
943*4882a593Smuzhiyun ioremap(
944*4882a593Smuzhiyun pci_resource_start(dev->persist->pdev, 2) +
945*4882a593Smuzhiyun ((eq->eqn / 4) << (dev->uar_page_shift)),
946*4882a593Smuzhiyun (1 << (dev->uar_page_shift)));
947*4882a593Smuzhiyun if (!priv->eq_table.uar_map[index]) {
948*4882a593Smuzhiyun mlx4_err(dev, "Couldn't map EQ doorbell for EQN 0x%06x\n",
949*4882a593Smuzhiyun eq->eqn);
950*4882a593Smuzhiyun return NULL;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun return priv->eq_table.uar_map[index] + 0x800 + 8 * (eq->eqn % 4);
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
mlx4_unmap_uar(struct mlx4_dev * dev)957*4882a593Smuzhiyun static void mlx4_unmap_uar(struct mlx4_dev *dev)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
960*4882a593Smuzhiyun int i;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
963*4882a593Smuzhiyun if (priv->eq_table.uar_map[i]) {
964*4882a593Smuzhiyun iounmap(priv->eq_table.uar_map[i]);
965*4882a593Smuzhiyun priv->eq_table.uar_map[i] = NULL;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
mlx4_create_eq(struct mlx4_dev * dev,int nent,u8 intr,struct mlx4_eq * eq)969*4882a593Smuzhiyun static int mlx4_create_eq(struct mlx4_dev *dev, int nent,
970*4882a593Smuzhiyun u8 intr, struct mlx4_eq *eq)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
973*4882a593Smuzhiyun struct mlx4_cmd_mailbox *mailbox;
974*4882a593Smuzhiyun struct mlx4_eq_context *eq_context;
975*4882a593Smuzhiyun int npages;
976*4882a593Smuzhiyun u64 *dma_list = NULL;
977*4882a593Smuzhiyun dma_addr_t t;
978*4882a593Smuzhiyun u64 mtt_addr;
979*4882a593Smuzhiyun int err = -ENOMEM;
980*4882a593Smuzhiyun int i;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun eq->dev = dev;
983*4882a593Smuzhiyun eq->nent = roundup_pow_of_two(max(nent, 2));
984*4882a593Smuzhiyun /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes, with
985*4882a593Smuzhiyun * strides of 64B,128B and 256B.
986*4882a593Smuzhiyun */
987*4882a593Smuzhiyun npages = PAGE_ALIGN(eq->nent * dev->caps.eqe_size) / PAGE_SIZE;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun eq->page_list = kmalloc_array(npages, sizeof(*eq->page_list),
990*4882a593Smuzhiyun GFP_KERNEL);
991*4882a593Smuzhiyun if (!eq->page_list)
992*4882a593Smuzhiyun goto err_out;
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun for (i = 0; i < npages; ++i)
995*4882a593Smuzhiyun eq->page_list[i].buf = NULL;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun dma_list = kmalloc_array(npages, sizeof(*dma_list), GFP_KERNEL);
998*4882a593Smuzhiyun if (!dma_list)
999*4882a593Smuzhiyun goto err_out_free;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun mailbox = mlx4_alloc_cmd_mailbox(dev);
1002*4882a593Smuzhiyun if (IS_ERR(mailbox))
1003*4882a593Smuzhiyun goto err_out_free;
1004*4882a593Smuzhiyun eq_context = mailbox->buf;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun for (i = 0; i < npages; ++i) {
1007*4882a593Smuzhiyun eq->page_list[i].buf = dma_alloc_coherent(&dev->persist->
1008*4882a593Smuzhiyun pdev->dev,
1009*4882a593Smuzhiyun PAGE_SIZE, &t,
1010*4882a593Smuzhiyun GFP_KERNEL);
1011*4882a593Smuzhiyun if (!eq->page_list[i].buf)
1012*4882a593Smuzhiyun goto err_out_free_pages;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun dma_list[i] = t;
1015*4882a593Smuzhiyun eq->page_list[i].map = t;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun eq->eqn = mlx4_bitmap_alloc(&priv->eq_table.bitmap);
1019*4882a593Smuzhiyun if (eq->eqn == -1)
1020*4882a593Smuzhiyun goto err_out_free_pages;
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun eq->doorbell = mlx4_get_eq_uar(dev, eq);
1023*4882a593Smuzhiyun if (!eq->doorbell) {
1024*4882a593Smuzhiyun err = -ENOMEM;
1025*4882a593Smuzhiyun goto err_out_free_eq;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun err = mlx4_mtt_init(dev, npages, PAGE_SHIFT, &eq->mtt);
1029*4882a593Smuzhiyun if (err)
1030*4882a593Smuzhiyun goto err_out_free_eq;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun err = mlx4_write_mtt(dev, &eq->mtt, 0, npages, dma_list);
1033*4882a593Smuzhiyun if (err)
1034*4882a593Smuzhiyun goto err_out_free_mtt;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun eq_context->flags = cpu_to_be32(MLX4_EQ_STATUS_OK |
1037*4882a593Smuzhiyun MLX4_EQ_STATE_ARMED);
1038*4882a593Smuzhiyun eq_context->log_eq_size = ilog2(eq->nent);
1039*4882a593Smuzhiyun eq_context->intr = intr;
1040*4882a593Smuzhiyun eq_context->log_page_size = PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun mtt_addr = mlx4_mtt_addr(dev, &eq->mtt);
1043*4882a593Smuzhiyun eq_context->mtt_base_addr_h = mtt_addr >> 32;
1044*4882a593Smuzhiyun eq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun err = mlx4_SW2HW_EQ(dev, mailbox, eq->eqn);
1047*4882a593Smuzhiyun if (err) {
1048*4882a593Smuzhiyun mlx4_warn(dev, "SW2HW_EQ failed (%d)\n", err);
1049*4882a593Smuzhiyun goto err_out_free_mtt;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun kfree(dma_list);
1053*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun eq->cons_index = 0;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun INIT_LIST_HEAD(&eq->tasklet_ctx.list);
1058*4882a593Smuzhiyun INIT_LIST_HEAD(&eq->tasklet_ctx.process_list);
1059*4882a593Smuzhiyun spin_lock_init(&eq->tasklet_ctx.lock);
1060*4882a593Smuzhiyun tasklet_setup(&eq->tasklet_ctx.task, mlx4_cq_tasklet_cb);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun return err;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun err_out_free_mtt:
1065*4882a593Smuzhiyun mlx4_mtt_cleanup(dev, &eq->mtt);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun err_out_free_eq:
1068*4882a593Smuzhiyun mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn, MLX4_USE_RR);
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun err_out_free_pages:
1071*4882a593Smuzhiyun for (i = 0; i < npages; ++i)
1072*4882a593Smuzhiyun if (eq->page_list[i].buf)
1073*4882a593Smuzhiyun dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE,
1074*4882a593Smuzhiyun eq->page_list[i].buf,
1075*4882a593Smuzhiyun eq->page_list[i].map);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun mlx4_free_cmd_mailbox(dev, mailbox);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun err_out_free:
1080*4882a593Smuzhiyun kfree(eq->page_list);
1081*4882a593Smuzhiyun kfree(dma_list);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun err_out:
1084*4882a593Smuzhiyun return err;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
mlx4_free_eq(struct mlx4_dev * dev,struct mlx4_eq * eq)1087*4882a593Smuzhiyun static void mlx4_free_eq(struct mlx4_dev *dev,
1088*4882a593Smuzhiyun struct mlx4_eq *eq)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1091*4882a593Smuzhiyun int err;
1092*4882a593Smuzhiyun int i;
1093*4882a593Smuzhiyun /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes, with
1094*4882a593Smuzhiyun * strides of 64B,128B and 256B
1095*4882a593Smuzhiyun */
1096*4882a593Smuzhiyun int npages = PAGE_ALIGN(dev->caps.eqe_size * eq->nent) / PAGE_SIZE;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun err = mlx4_HW2SW_EQ(dev, eq->eqn);
1099*4882a593Smuzhiyun if (err)
1100*4882a593Smuzhiyun mlx4_warn(dev, "HW2SW_EQ failed (%d)\n", err);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun synchronize_irq(eq->irq);
1103*4882a593Smuzhiyun tasklet_disable(&eq->tasklet_ctx.task);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun mlx4_mtt_cleanup(dev, &eq->mtt);
1106*4882a593Smuzhiyun for (i = 0; i < npages; ++i)
1107*4882a593Smuzhiyun dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE,
1108*4882a593Smuzhiyun eq->page_list[i].buf,
1109*4882a593Smuzhiyun eq->page_list[i].map);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun kfree(eq->page_list);
1112*4882a593Smuzhiyun mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn, MLX4_USE_RR);
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun
mlx4_free_irqs(struct mlx4_dev * dev)1115*4882a593Smuzhiyun static void mlx4_free_irqs(struct mlx4_dev *dev)
1116*4882a593Smuzhiyun {
1117*4882a593Smuzhiyun struct mlx4_eq_table *eq_table = &mlx4_priv(dev)->eq_table;
1118*4882a593Smuzhiyun int i;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun if (eq_table->have_irq)
1121*4882a593Smuzhiyun free_irq(dev->persist->pdev->irq, dev);
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
1124*4882a593Smuzhiyun if (eq_table->eq[i].have_irq) {
1125*4882a593Smuzhiyun free_cpumask_var(eq_table->eq[i].affinity_mask);
1126*4882a593Smuzhiyun #if defined(CONFIG_SMP)
1127*4882a593Smuzhiyun irq_set_affinity_hint(eq_table->eq[i].irq, NULL);
1128*4882a593Smuzhiyun #endif
1129*4882a593Smuzhiyun free_irq(eq_table->eq[i].irq, eq_table->eq + i);
1130*4882a593Smuzhiyun eq_table->eq[i].have_irq = 0;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun kfree(eq_table->irq_names);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
mlx4_map_clr_int(struct mlx4_dev * dev)1136*4882a593Smuzhiyun static int mlx4_map_clr_int(struct mlx4_dev *dev)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun priv->clr_base = ioremap(pci_resource_start(dev->persist->pdev,
1141*4882a593Smuzhiyun priv->fw.clr_int_bar) +
1142*4882a593Smuzhiyun priv->fw.clr_int_base, MLX4_CLR_INT_SIZE);
1143*4882a593Smuzhiyun if (!priv->clr_base) {
1144*4882a593Smuzhiyun mlx4_err(dev, "Couldn't map interrupt clear register, aborting\n");
1145*4882a593Smuzhiyun return -ENOMEM;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun return 0;
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
mlx4_unmap_clr_int(struct mlx4_dev * dev)1151*4882a593Smuzhiyun static void mlx4_unmap_clr_int(struct mlx4_dev *dev)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun iounmap(priv->clr_base);
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
mlx4_alloc_eq_table(struct mlx4_dev * dev)1158*4882a593Smuzhiyun int mlx4_alloc_eq_table(struct mlx4_dev *dev)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun priv->eq_table.eq = kcalloc(dev->caps.num_eqs - dev->caps.reserved_eqs,
1163*4882a593Smuzhiyun sizeof(*priv->eq_table.eq), GFP_KERNEL);
1164*4882a593Smuzhiyun if (!priv->eq_table.eq)
1165*4882a593Smuzhiyun return -ENOMEM;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun return 0;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
mlx4_free_eq_table(struct mlx4_dev * dev)1170*4882a593Smuzhiyun void mlx4_free_eq_table(struct mlx4_dev *dev)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun kfree(mlx4_priv(dev)->eq_table.eq);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
mlx4_init_eq_table(struct mlx4_dev * dev)1175*4882a593Smuzhiyun int mlx4_init_eq_table(struct mlx4_dev *dev)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1178*4882a593Smuzhiyun int err;
1179*4882a593Smuzhiyun int i;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun priv->eq_table.uar_map = kcalloc(mlx4_num_eq_uar(dev),
1182*4882a593Smuzhiyun sizeof(*priv->eq_table.uar_map),
1183*4882a593Smuzhiyun GFP_KERNEL);
1184*4882a593Smuzhiyun if (!priv->eq_table.uar_map) {
1185*4882a593Smuzhiyun err = -ENOMEM;
1186*4882a593Smuzhiyun goto err_out_free;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun err = mlx4_bitmap_init(&priv->eq_table.bitmap,
1190*4882a593Smuzhiyun roundup_pow_of_two(dev->caps.num_eqs),
1191*4882a593Smuzhiyun dev->caps.num_eqs - 1,
1192*4882a593Smuzhiyun dev->caps.reserved_eqs,
1193*4882a593Smuzhiyun roundup_pow_of_two(dev->caps.num_eqs) -
1194*4882a593Smuzhiyun dev->caps.num_eqs);
1195*4882a593Smuzhiyun if (err)
1196*4882a593Smuzhiyun goto err_out_free;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
1199*4882a593Smuzhiyun priv->eq_table.uar_map[i] = NULL;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun if (!mlx4_is_slave(dev)) {
1202*4882a593Smuzhiyun err = mlx4_map_clr_int(dev);
1203*4882a593Smuzhiyun if (err)
1204*4882a593Smuzhiyun goto err_out_bitmap;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun priv->eq_table.clr_mask =
1207*4882a593Smuzhiyun swab32(1 << (priv->eq_table.inta_pin & 31));
1208*4882a593Smuzhiyun priv->eq_table.clr_int = priv->clr_base +
1209*4882a593Smuzhiyun (priv->eq_table.inta_pin < 32 ? 4 : 0);
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun priv->eq_table.irq_names =
1213*4882a593Smuzhiyun kmalloc_array(MLX4_IRQNAME_SIZE,
1214*4882a593Smuzhiyun (dev->caps.num_comp_vectors + 1),
1215*4882a593Smuzhiyun GFP_KERNEL);
1216*4882a593Smuzhiyun if (!priv->eq_table.irq_names) {
1217*4882a593Smuzhiyun err = -ENOMEM;
1218*4882a593Smuzhiyun goto err_out_clr_int;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i) {
1222*4882a593Smuzhiyun if (i == MLX4_EQ_ASYNC) {
1223*4882a593Smuzhiyun err = mlx4_create_eq(dev,
1224*4882a593Smuzhiyun MLX4_NUM_ASYNC_EQE + MLX4_NUM_SPARE_EQE,
1225*4882a593Smuzhiyun 0, &priv->eq_table.eq[MLX4_EQ_ASYNC]);
1226*4882a593Smuzhiyun } else {
1227*4882a593Smuzhiyun struct mlx4_eq *eq = &priv->eq_table.eq[i];
1228*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
1229*4882a593Smuzhiyun int port = find_first_bit(eq->actv_ports.ports,
1230*4882a593Smuzhiyun dev->caps.num_ports) + 1;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun if (port <= dev->caps.num_ports) {
1233*4882a593Smuzhiyun struct mlx4_port_info *info =
1234*4882a593Smuzhiyun &mlx4_priv(dev)->port[port];
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun if (!info->rmap) {
1237*4882a593Smuzhiyun info->rmap = alloc_irq_cpu_rmap(
1238*4882a593Smuzhiyun mlx4_get_eqs_per_port(dev, port));
1239*4882a593Smuzhiyun if (!info->rmap) {
1240*4882a593Smuzhiyun mlx4_warn(dev, "Failed to allocate cpu rmap\n");
1241*4882a593Smuzhiyun err = -ENOMEM;
1242*4882a593Smuzhiyun goto err_out_unmap;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun err = irq_cpu_rmap_add(
1247*4882a593Smuzhiyun info->rmap, eq->irq);
1248*4882a593Smuzhiyun if (err)
1249*4882a593Smuzhiyun mlx4_warn(dev, "Failed adding irq rmap\n");
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun #endif
1252*4882a593Smuzhiyun err = mlx4_create_eq(dev, dev->quotas.cq +
1253*4882a593Smuzhiyun MLX4_NUM_SPARE_EQE,
1254*4882a593Smuzhiyun (dev->flags & MLX4_FLAG_MSI_X) ?
1255*4882a593Smuzhiyun i + 1 - !!(i > MLX4_EQ_ASYNC) : 0,
1256*4882a593Smuzhiyun eq);
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun if (err)
1259*4882a593Smuzhiyun goto err_out_unmap;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun if (dev->flags & MLX4_FLAG_MSI_X) {
1263*4882a593Smuzhiyun const char *eq_name;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun snprintf(priv->eq_table.irq_names +
1266*4882a593Smuzhiyun MLX4_EQ_ASYNC * MLX4_IRQNAME_SIZE,
1267*4882a593Smuzhiyun MLX4_IRQNAME_SIZE,
1268*4882a593Smuzhiyun "mlx4-async@pci:%s",
1269*4882a593Smuzhiyun pci_name(dev->persist->pdev));
1270*4882a593Smuzhiyun eq_name = priv->eq_table.irq_names +
1271*4882a593Smuzhiyun MLX4_EQ_ASYNC * MLX4_IRQNAME_SIZE;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun err = request_irq(priv->eq_table.eq[MLX4_EQ_ASYNC].irq,
1274*4882a593Smuzhiyun mlx4_msi_x_interrupt, 0, eq_name,
1275*4882a593Smuzhiyun priv->eq_table.eq + MLX4_EQ_ASYNC);
1276*4882a593Smuzhiyun if (err)
1277*4882a593Smuzhiyun goto err_out_unmap;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun priv->eq_table.eq[MLX4_EQ_ASYNC].have_irq = 1;
1280*4882a593Smuzhiyun } else {
1281*4882a593Smuzhiyun snprintf(priv->eq_table.irq_names,
1282*4882a593Smuzhiyun MLX4_IRQNAME_SIZE,
1283*4882a593Smuzhiyun DRV_NAME "@pci:%s",
1284*4882a593Smuzhiyun pci_name(dev->persist->pdev));
1285*4882a593Smuzhiyun err = request_irq(dev->persist->pdev->irq, mlx4_interrupt,
1286*4882a593Smuzhiyun IRQF_SHARED, priv->eq_table.irq_names, dev);
1287*4882a593Smuzhiyun if (err)
1288*4882a593Smuzhiyun goto err_out_unmap;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun priv->eq_table.have_irq = 1;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
1294*4882a593Smuzhiyun priv->eq_table.eq[MLX4_EQ_ASYNC].eqn);
1295*4882a593Smuzhiyun if (err)
1296*4882a593Smuzhiyun mlx4_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
1297*4882a593Smuzhiyun priv->eq_table.eq[MLX4_EQ_ASYNC].eqn, err);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /* arm ASYNC eq */
1300*4882a593Smuzhiyun eq_set_ci(&priv->eq_table.eq[MLX4_EQ_ASYNC], 1);
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun return 0;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun err_out_unmap:
1305*4882a593Smuzhiyun while (i > 0)
1306*4882a593Smuzhiyun mlx4_free_eq(dev, &priv->eq_table.eq[--i]);
1307*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
1308*4882a593Smuzhiyun for (i = 1; i <= dev->caps.num_ports; i++) {
1309*4882a593Smuzhiyun if (mlx4_priv(dev)->port[i].rmap) {
1310*4882a593Smuzhiyun free_irq_cpu_rmap(mlx4_priv(dev)->port[i].rmap);
1311*4882a593Smuzhiyun mlx4_priv(dev)->port[i].rmap = NULL;
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun #endif
1315*4882a593Smuzhiyun mlx4_free_irqs(dev);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun err_out_clr_int:
1318*4882a593Smuzhiyun if (!mlx4_is_slave(dev))
1319*4882a593Smuzhiyun mlx4_unmap_clr_int(dev);
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun err_out_bitmap:
1322*4882a593Smuzhiyun mlx4_unmap_uar(dev);
1323*4882a593Smuzhiyun mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun err_out_free:
1326*4882a593Smuzhiyun kfree(priv->eq_table.uar_map);
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun return err;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
mlx4_cleanup_eq_table(struct mlx4_dev * dev)1331*4882a593Smuzhiyun void mlx4_cleanup_eq_table(struct mlx4_dev *dev)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1334*4882a593Smuzhiyun int i;
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 1,
1337*4882a593Smuzhiyun priv->eq_table.eq[MLX4_EQ_ASYNC].eqn);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun #ifdef CONFIG_RFS_ACCEL
1340*4882a593Smuzhiyun for (i = 1; i <= dev->caps.num_ports; i++) {
1341*4882a593Smuzhiyun if (mlx4_priv(dev)->port[i].rmap) {
1342*4882a593Smuzhiyun free_irq_cpu_rmap(mlx4_priv(dev)->port[i].rmap);
1343*4882a593Smuzhiyun mlx4_priv(dev)->port[i].rmap = NULL;
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun #endif
1347*4882a593Smuzhiyun mlx4_free_irqs(dev);
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
1350*4882a593Smuzhiyun mlx4_free_eq(dev, &priv->eq_table.eq[i]);
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun if (!mlx4_is_slave(dev))
1353*4882a593Smuzhiyun mlx4_unmap_clr_int(dev);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun mlx4_unmap_uar(dev);
1356*4882a593Smuzhiyun mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun kfree(priv->eq_table.uar_map);
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /* A test that verifies that we can accept interrupts
1362*4882a593Smuzhiyun * on the vector allocated for asynchronous events
1363*4882a593Smuzhiyun */
mlx4_test_async(struct mlx4_dev * dev)1364*4882a593Smuzhiyun int mlx4_test_async(struct mlx4_dev *dev)
1365*4882a593Smuzhiyun {
1366*4882a593Smuzhiyun return mlx4_NOP(dev);
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_test_async);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /* A test that verifies that we can accept interrupts
1371*4882a593Smuzhiyun * on the given irq vector of the tested port.
1372*4882a593Smuzhiyun * Interrupts are checked using the NOP command.
1373*4882a593Smuzhiyun */
mlx4_test_interrupt(struct mlx4_dev * dev,int vector)1374*4882a593Smuzhiyun int mlx4_test_interrupt(struct mlx4_dev *dev, int vector)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1377*4882a593Smuzhiyun int err;
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun /* Temporary use polling for command completions */
1380*4882a593Smuzhiyun mlx4_cmd_use_polling(dev);
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun /* Map the new eq to handle all asynchronous events */
1383*4882a593Smuzhiyun err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
1384*4882a593Smuzhiyun priv->eq_table.eq[MLX4_CQ_TO_EQ_VECTOR(vector)].eqn);
1385*4882a593Smuzhiyun if (err) {
1386*4882a593Smuzhiyun mlx4_warn(dev, "Failed mapping eq for interrupt test\n");
1387*4882a593Smuzhiyun goto out;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun /* Go back to using events */
1391*4882a593Smuzhiyun mlx4_cmd_use_events(dev);
1392*4882a593Smuzhiyun err = mlx4_NOP(dev);
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun /* Return to default */
1395*4882a593Smuzhiyun mlx4_cmd_use_polling(dev);
1396*4882a593Smuzhiyun out:
1397*4882a593Smuzhiyun mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
1398*4882a593Smuzhiyun priv->eq_table.eq[MLX4_EQ_ASYNC].eqn);
1399*4882a593Smuzhiyun mlx4_cmd_use_events(dev);
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun return err;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_test_interrupt);
1404*4882a593Smuzhiyun
mlx4_is_eq_vector_valid(struct mlx4_dev * dev,u8 port,int vector)1405*4882a593Smuzhiyun bool mlx4_is_eq_vector_valid(struct mlx4_dev *dev, u8 port, int vector)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun vector = MLX4_CQ_TO_EQ_VECTOR(vector);
1410*4882a593Smuzhiyun if (vector < 0 || (vector >= dev->caps.num_comp_vectors + 1) ||
1411*4882a593Smuzhiyun (vector == MLX4_EQ_ASYNC))
1412*4882a593Smuzhiyun return false;
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun return test_bit(port - 1, priv->eq_table.eq[vector].actv_ports.ports);
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_is_eq_vector_valid);
1417*4882a593Smuzhiyun
mlx4_get_eqs_per_port(struct mlx4_dev * dev,u8 port)1418*4882a593Smuzhiyun u32 mlx4_get_eqs_per_port(struct mlx4_dev *dev, u8 port)
1419*4882a593Smuzhiyun {
1420*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1421*4882a593Smuzhiyun unsigned int i;
1422*4882a593Smuzhiyun unsigned int sum = 0;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun for (i = 0; i < dev->caps.num_comp_vectors + 1; i++)
1425*4882a593Smuzhiyun sum += !!test_bit(port - 1,
1426*4882a593Smuzhiyun priv->eq_table.eq[i].actv_ports.ports);
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun return sum;
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_get_eqs_per_port);
1431*4882a593Smuzhiyun
mlx4_is_eq_shared(struct mlx4_dev * dev,int vector)1432*4882a593Smuzhiyun int mlx4_is_eq_shared(struct mlx4_dev *dev, int vector)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun vector = MLX4_CQ_TO_EQ_VECTOR(vector);
1437*4882a593Smuzhiyun if (vector <= 0 || (vector >= dev->caps.num_comp_vectors + 1))
1438*4882a593Smuzhiyun return -EINVAL;
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun return !!(bitmap_weight(priv->eq_table.eq[vector].actv_ports.ports,
1441*4882a593Smuzhiyun dev->caps.num_ports) > 1);
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_is_eq_shared);
1444*4882a593Smuzhiyun
mlx4_get_cpu_rmap(struct mlx4_dev * dev,int port)1445*4882a593Smuzhiyun struct cpu_rmap *mlx4_get_cpu_rmap(struct mlx4_dev *dev, int port)
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun return mlx4_priv(dev)->port[port].rmap;
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_get_cpu_rmap);
1450*4882a593Smuzhiyun
mlx4_assign_eq(struct mlx4_dev * dev,u8 port,int * vector)1451*4882a593Smuzhiyun int mlx4_assign_eq(struct mlx4_dev *dev, u8 port, int *vector)
1452*4882a593Smuzhiyun {
1453*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1454*4882a593Smuzhiyun int err = 0, i = 0;
1455*4882a593Smuzhiyun u32 min_ref_count_val = (u32)-1;
1456*4882a593Smuzhiyun int requested_vector = MLX4_CQ_TO_EQ_VECTOR(*vector);
1457*4882a593Smuzhiyun int *prequested_vector = NULL;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun mutex_lock(&priv->msix_ctl.pool_lock);
1461*4882a593Smuzhiyun if (requested_vector < (dev->caps.num_comp_vectors + 1) &&
1462*4882a593Smuzhiyun (requested_vector >= 0) &&
1463*4882a593Smuzhiyun (requested_vector != MLX4_EQ_ASYNC)) {
1464*4882a593Smuzhiyun if (test_bit(port - 1,
1465*4882a593Smuzhiyun priv->eq_table.eq[requested_vector].actv_ports.ports)) {
1466*4882a593Smuzhiyun prequested_vector = &requested_vector;
1467*4882a593Smuzhiyun } else {
1468*4882a593Smuzhiyun struct mlx4_eq *eq;
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun for (i = 1; i < port;
1471*4882a593Smuzhiyun requested_vector += mlx4_get_eqs_per_port(dev, i++))
1472*4882a593Smuzhiyun ;
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun eq = &priv->eq_table.eq[requested_vector];
1475*4882a593Smuzhiyun if (requested_vector < dev->caps.num_comp_vectors + 1 &&
1476*4882a593Smuzhiyun test_bit(port - 1, eq->actv_ports.ports)) {
1477*4882a593Smuzhiyun prequested_vector = &requested_vector;
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun if (!prequested_vector) {
1483*4882a593Smuzhiyun requested_vector = -1;
1484*4882a593Smuzhiyun for (i = 0; min_ref_count_val && i < dev->caps.num_comp_vectors + 1;
1485*4882a593Smuzhiyun i++) {
1486*4882a593Smuzhiyun struct mlx4_eq *eq = &priv->eq_table.eq[i];
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun if (min_ref_count_val > eq->ref_count &&
1489*4882a593Smuzhiyun test_bit(port - 1, eq->actv_ports.ports)) {
1490*4882a593Smuzhiyun min_ref_count_val = eq->ref_count;
1491*4882a593Smuzhiyun requested_vector = i;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun if (requested_vector < 0) {
1496*4882a593Smuzhiyun err = -ENOSPC;
1497*4882a593Smuzhiyun goto err_unlock;
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun prequested_vector = &requested_vector;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun if (!test_bit(*prequested_vector, priv->msix_ctl.pool_bm) &&
1504*4882a593Smuzhiyun dev->flags & MLX4_FLAG_MSI_X) {
1505*4882a593Smuzhiyun set_bit(*prequested_vector, priv->msix_ctl.pool_bm);
1506*4882a593Smuzhiyun snprintf(priv->eq_table.irq_names +
1507*4882a593Smuzhiyun *prequested_vector * MLX4_IRQNAME_SIZE,
1508*4882a593Smuzhiyun MLX4_IRQNAME_SIZE, "mlx4-%d@%s",
1509*4882a593Smuzhiyun *prequested_vector, dev_name(&dev->persist->pdev->dev));
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun err = request_irq(priv->eq_table.eq[*prequested_vector].irq,
1512*4882a593Smuzhiyun mlx4_msi_x_interrupt, 0,
1513*4882a593Smuzhiyun &priv->eq_table.irq_names[*prequested_vector << 5],
1514*4882a593Smuzhiyun priv->eq_table.eq + *prequested_vector);
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if (err) {
1517*4882a593Smuzhiyun clear_bit(*prequested_vector, priv->msix_ctl.pool_bm);
1518*4882a593Smuzhiyun *prequested_vector = -1;
1519*4882a593Smuzhiyun } else {
1520*4882a593Smuzhiyun #if defined(CONFIG_SMP)
1521*4882a593Smuzhiyun mlx4_set_eq_affinity_hint(priv, *prequested_vector);
1522*4882a593Smuzhiyun #endif
1523*4882a593Smuzhiyun eq_set_ci(&priv->eq_table.eq[*prequested_vector], 1);
1524*4882a593Smuzhiyun priv->eq_table.eq[*prequested_vector].have_irq = 1;
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun if (!err && *prequested_vector >= 0)
1529*4882a593Smuzhiyun priv->eq_table.eq[*prequested_vector].ref_count++;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun err_unlock:
1532*4882a593Smuzhiyun mutex_unlock(&priv->msix_ctl.pool_lock);
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun if (!err && *prequested_vector >= 0)
1535*4882a593Smuzhiyun *vector = MLX4_EQ_TO_CQ_VECTOR(*prequested_vector);
1536*4882a593Smuzhiyun else
1537*4882a593Smuzhiyun *vector = 0;
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun return err;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_assign_eq);
1542*4882a593Smuzhiyun
mlx4_eq_get_irq(struct mlx4_dev * dev,int cq_vec)1543*4882a593Smuzhiyun int mlx4_eq_get_irq(struct mlx4_dev *dev, int cq_vec)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun return priv->eq_table.eq[MLX4_CQ_TO_EQ_VECTOR(cq_vec)].irq;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_eq_get_irq);
1550*4882a593Smuzhiyun
mlx4_release_eq(struct mlx4_dev * dev,int vec)1551*4882a593Smuzhiyun void mlx4_release_eq(struct mlx4_dev *dev, int vec)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
1554*4882a593Smuzhiyun int eq_vec = MLX4_CQ_TO_EQ_VECTOR(vec);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun mutex_lock(&priv->msix_ctl.pool_lock);
1557*4882a593Smuzhiyun priv->eq_table.eq[eq_vec].ref_count--;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun /* once we allocated EQ, we don't release it because it might be binded
1560*4882a593Smuzhiyun * to cpu_rmap.
1561*4882a593Smuzhiyun */
1562*4882a593Smuzhiyun mutex_unlock(&priv->msix_ctl.pool_lock);
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun EXPORT_SYMBOL(mlx4_release_eq);
1565*4882a593Smuzhiyun
1566