1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
9*4882a593Smuzhiyun * OpenIB.org BSD license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun * without modification, are permitted provided that the following
13*4882a593Smuzhiyun * conditions are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * - Redistributions of source code must retain the above
16*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun * disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun * provided with the distribution.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun * SOFTWARE.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <linux/workqueue.h>
35*4882a593Smuzhiyun #include <linux/module.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include "mlx4.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun enum {
40*4882a593Smuzhiyun MLX4_CATAS_POLL_INTERVAL = 5 * HZ,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun int mlx4_internal_err_reset = 1;
46*4882a593Smuzhiyun module_param_named(internal_err_reset, mlx4_internal_err_reset, int, 0644);
47*4882a593Smuzhiyun MODULE_PARM_DESC(internal_err_reset,
48*4882a593Smuzhiyun "Reset device on internal errors if non-zero (default 1)");
49*4882a593Smuzhiyun
read_vendor_id(struct mlx4_dev * dev)50*4882a593Smuzhiyun static int read_vendor_id(struct mlx4_dev *dev)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun u16 vendor_id = 0;
53*4882a593Smuzhiyun int ret;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun ret = pci_read_config_word(dev->persist->pdev, 0, &vendor_id);
56*4882a593Smuzhiyun if (ret) {
57*4882a593Smuzhiyun mlx4_err(dev, "Failed to read vendor ID, ret=%d\n", ret);
58*4882a593Smuzhiyun return ret;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (vendor_id == 0xffff) {
62*4882a593Smuzhiyun mlx4_err(dev, "PCI can't be accessed to read vendor id\n");
63*4882a593Smuzhiyun return -EINVAL;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
mlx4_reset_master(struct mlx4_dev * dev)69*4882a593Smuzhiyun static int mlx4_reset_master(struct mlx4_dev *dev)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun int err = 0;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (mlx4_is_master(dev))
74*4882a593Smuzhiyun mlx4_report_internal_err_comm_event(dev);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun if (!pci_channel_offline(dev->persist->pdev)) {
77*4882a593Smuzhiyun err = read_vendor_id(dev);
78*4882a593Smuzhiyun /* If PCI can't be accessed to read vendor ID we assume that its
79*4882a593Smuzhiyun * link was disabled and chip was already reset.
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun if (err)
82*4882a593Smuzhiyun return 0;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun err = mlx4_reset(dev);
85*4882a593Smuzhiyun if (err)
86*4882a593Smuzhiyun mlx4_err(dev, "Fail to reset HCA\n");
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun return err;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
mlx4_reset_slave(struct mlx4_dev * dev)92*4882a593Smuzhiyun static int mlx4_reset_slave(struct mlx4_dev *dev)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun #define COM_CHAN_RST_REQ_OFFSET 0x10
95*4882a593Smuzhiyun #define COM_CHAN_RST_ACK_OFFSET 0x08
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun u32 comm_flags;
98*4882a593Smuzhiyun u32 rst_req;
99*4882a593Smuzhiyun u32 rst_ack;
100*4882a593Smuzhiyun unsigned long end;
101*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (pci_channel_offline(dev->persist->pdev))
104*4882a593Smuzhiyun return 0;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun comm_flags = swab32(readl((__iomem char *)priv->mfunc.comm +
107*4882a593Smuzhiyun MLX4_COMM_CHAN_FLAGS));
108*4882a593Smuzhiyun if (comm_flags == 0xffffffff) {
109*4882a593Smuzhiyun mlx4_err(dev, "VF reset is not needed\n");
110*4882a593Smuzhiyun return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (!(dev->caps.vf_caps & MLX4_VF_CAP_FLAG_RESET)) {
114*4882a593Smuzhiyun mlx4_err(dev, "VF reset is not supported\n");
115*4882a593Smuzhiyun return -EOPNOTSUPP;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun rst_req = (comm_flags & (u32)(1 << COM_CHAN_RST_REQ_OFFSET)) >>
119*4882a593Smuzhiyun COM_CHAN_RST_REQ_OFFSET;
120*4882a593Smuzhiyun rst_ack = (comm_flags & (u32)(1 << COM_CHAN_RST_ACK_OFFSET)) >>
121*4882a593Smuzhiyun COM_CHAN_RST_ACK_OFFSET;
122*4882a593Smuzhiyun if (rst_req != rst_ack) {
123*4882a593Smuzhiyun mlx4_err(dev, "Communication channel isn't sync, fail to send reset\n");
124*4882a593Smuzhiyun return -EIO;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun rst_req ^= 1;
128*4882a593Smuzhiyun mlx4_warn(dev, "VF is sending reset request to Firmware\n");
129*4882a593Smuzhiyun comm_flags = rst_req << COM_CHAN_RST_REQ_OFFSET;
130*4882a593Smuzhiyun __raw_writel((__force u32)cpu_to_be32(comm_flags),
131*4882a593Smuzhiyun (__iomem char *)priv->mfunc.comm + MLX4_COMM_CHAN_FLAGS);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun end = msecs_to_jiffies(MLX4_COMM_TIME) + jiffies;
134*4882a593Smuzhiyun while (time_before(jiffies, end)) {
135*4882a593Smuzhiyun comm_flags = swab32(readl((__iomem char *)priv->mfunc.comm +
136*4882a593Smuzhiyun MLX4_COMM_CHAN_FLAGS));
137*4882a593Smuzhiyun rst_ack = (comm_flags & (u32)(1 << COM_CHAN_RST_ACK_OFFSET)) >>
138*4882a593Smuzhiyun COM_CHAN_RST_ACK_OFFSET;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Reading rst_req again since the communication channel can
141*4882a593Smuzhiyun * be reset at any time by the PF and all its bits will be
142*4882a593Smuzhiyun * set to zero.
143*4882a593Smuzhiyun */
144*4882a593Smuzhiyun rst_req = (comm_flags & (u32)(1 << COM_CHAN_RST_REQ_OFFSET)) >>
145*4882a593Smuzhiyun COM_CHAN_RST_REQ_OFFSET;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (rst_ack == rst_req) {
148*4882a593Smuzhiyun mlx4_warn(dev, "VF Reset succeed\n");
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun cond_resched();
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun mlx4_err(dev, "Fail to send reset over the communication channel\n");
154*4882a593Smuzhiyun return -ETIMEDOUT;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
mlx4_comm_internal_err(u32 slave_read)157*4882a593Smuzhiyun int mlx4_comm_internal_err(u32 slave_read)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun return (u32)COMM_CHAN_EVENT_INTERNAL_ERR ==
160*4882a593Smuzhiyun (slave_read & (u32)COMM_CHAN_EVENT_INTERNAL_ERR) ? 1 : 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
mlx4_enter_error_state(struct mlx4_dev_persistent * persist)163*4882a593Smuzhiyun void mlx4_enter_error_state(struct mlx4_dev_persistent *persist)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun int err;
166*4882a593Smuzhiyun struct mlx4_dev *dev;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (!mlx4_internal_err_reset)
169*4882a593Smuzhiyun return;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun mutex_lock(&persist->device_state_mutex);
172*4882a593Smuzhiyun if (persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
173*4882a593Smuzhiyun goto out;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun dev = persist->dev;
176*4882a593Smuzhiyun mlx4_err(dev, "device is going to be reset\n");
177*4882a593Smuzhiyun if (mlx4_is_slave(dev)) {
178*4882a593Smuzhiyun err = mlx4_reset_slave(dev);
179*4882a593Smuzhiyun } else {
180*4882a593Smuzhiyun mlx4_crdump_collect(dev);
181*4882a593Smuzhiyun err = mlx4_reset_master(dev);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (!err) {
185*4882a593Smuzhiyun mlx4_err(dev, "device was reset successfully\n");
186*4882a593Smuzhiyun } else {
187*4882a593Smuzhiyun /* EEH could have disabled the PCI channel during reset. That's
188*4882a593Smuzhiyun * recoverable and the PCI error flow will handle it.
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun if (!pci_channel_offline(dev->persist->pdev))
191*4882a593Smuzhiyun BUG_ON(1);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun dev->persist->state |= MLX4_DEVICE_STATE_INTERNAL_ERROR;
194*4882a593Smuzhiyun mutex_unlock(&persist->device_state_mutex);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* At that step HW was already reset, now notify clients */
197*4882a593Smuzhiyun mlx4_dispatch_event(dev, MLX4_DEV_EVENT_CATASTROPHIC_ERROR, 0);
198*4882a593Smuzhiyun mlx4_cmd_wake_completions(dev);
199*4882a593Smuzhiyun return;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun out:
202*4882a593Smuzhiyun mutex_unlock(&persist->device_state_mutex);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
mlx4_handle_error_state(struct mlx4_dev_persistent * persist)205*4882a593Smuzhiyun static void mlx4_handle_error_state(struct mlx4_dev_persistent *persist)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun int err = 0;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun mlx4_enter_error_state(persist);
210*4882a593Smuzhiyun mutex_lock(&persist->interface_state_mutex);
211*4882a593Smuzhiyun if (persist->interface_state & MLX4_INTERFACE_STATE_UP &&
212*4882a593Smuzhiyun !(persist->interface_state & MLX4_INTERFACE_STATE_DELETION)) {
213*4882a593Smuzhiyun err = mlx4_restart_one(persist->pdev);
214*4882a593Smuzhiyun mlx4_info(persist->dev, "mlx4_restart_one was ended, ret=%d\n",
215*4882a593Smuzhiyun err);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun mutex_unlock(&persist->interface_state_mutex);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
dump_err_buf(struct mlx4_dev * dev)220*4882a593Smuzhiyun static void dump_err_buf(struct mlx4_dev *dev)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun int i;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun mlx4_err(dev, "Internal error detected:\n");
227*4882a593Smuzhiyun for (i = 0; i < priv->fw.catas_size; ++i)
228*4882a593Smuzhiyun mlx4_err(dev, " buf[%02x]: %08x\n",
229*4882a593Smuzhiyun i, swab32(readl(priv->catas_err.map + i)));
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
poll_catas(struct timer_list * t)232*4882a593Smuzhiyun static void poll_catas(struct timer_list *t)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct mlx4_priv *priv = from_timer(priv, t, catas_err.timer);
235*4882a593Smuzhiyun struct mlx4_dev *dev = &priv->dev;
236*4882a593Smuzhiyun u32 slave_read;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (mlx4_is_slave(dev)) {
239*4882a593Smuzhiyun slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
240*4882a593Smuzhiyun if (mlx4_comm_internal_err(slave_read)) {
241*4882a593Smuzhiyun mlx4_warn(dev, "Internal error detected on the communication channel\n");
242*4882a593Smuzhiyun goto internal_err;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun } else if (readl(priv->catas_err.map)) {
245*4882a593Smuzhiyun dump_err_buf(dev);
246*4882a593Smuzhiyun goto internal_err;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
250*4882a593Smuzhiyun mlx4_warn(dev, "Internal error mark was detected on device\n");
251*4882a593Smuzhiyun goto internal_err;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun mod_timer(&priv->catas_err.timer,
255*4882a593Smuzhiyun round_jiffies(jiffies + MLX4_CATAS_POLL_INTERVAL));
256*4882a593Smuzhiyun return;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun internal_err:
259*4882a593Smuzhiyun if (mlx4_internal_err_reset)
260*4882a593Smuzhiyun queue_work(dev->persist->catas_wq, &dev->persist->catas_work);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
catas_reset(struct work_struct * work)263*4882a593Smuzhiyun static void catas_reset(struct work_struct *work)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct mlx4_dev_persistent *persist =
266*4882a593Smuzhiyun container_of(work, struct mlx4_dev_persistent,
267*4882a593Smuzhiyun catas_work);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun mlx4_handle_error_state(persist);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
mlx4_start_catas_poll(struct mlx4_dev * dev)272*4882a593Smuzhiyun void mlx4_start_catas_poll(struct mlx4_dev *dev)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
275*4882a593Smuzhiyun phys_addr_t addr;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun INIT_LIST_HEAD(&priv->catas_err.list);
278*4882a593Smuzhiyun timer_setup(&priv->catas_err.timer, poll_catas, 0);
279*4882a593Smuzhiyun priv->catas_err.map = NULL;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (!mlx4_is_slave(dev)) {
282*4882a593Smuzhiyun addr = pci_resource_start(dev->persist->pdev,
283*4882a593Smuzhiyun priv->fw.catas_bar) +
284*4882a593Smuzhiyun priv->fw.catas_offset;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun priv->catas_err.map = ioremap(addr, priv->fw.catas_size * 4);
287*4882a593Smuzhiyun if (!priv->catas_err.map) {
288*4882a593Smuzhiyun mlx4_warn(dev, "Failed to map internal error buffer at 0x%llx\n",
289*4882a593Smuzhiyun (unsigned long long)addr);
290*4882a593Smuzhiyun return;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun priv->catas_err.timer.expires =
295*4882a593Smuzhiyun round_jiffies(jiffies + MLX4_CATAS_POLL_INTERVAL);
296*4882a593Smuzhiyun add_timer(&priv->catas_err.timer);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
mlx4_stop_catas_poll(struct mlx4_dev * dev)299*4882a593Smuzhiyun void mlx4_stop_catas_poll(struct mlx4_dev *dev)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun struct mlx4_priv *priv = mlx4_priv(dev);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun del_timer_sync(&priv->catas_err.timer);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (priv->catas_err.map) {
306*4882a593Smuzhiyun iounmap(priv->catas_err.map);
307*4882a593Smuzhiyun priv->catas_err.map = NULL;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (dev->persist->interface_state & MLX4_INTERFACE_STATE_DELETION)
311*4882a593Smuzhiyun flush_workqueue(dev->persist->catas_wq);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
mlx4_catas_init(struct mlx4_dev * dev)314*4882a593Smuzhiyun int mlx4_catas_init(struct mlx4_dev *dev)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun INIT_WORK(&dev->persist->catas_work, catas_reset);
317*4882a593Smuzhiyun dev->persist->catas_wq = create_singlethread_workqueue("mlx4_health");
318*4882a593Smuzhiyun if (!dev->persist->catas_wq)
319*4882a593Smuzhiyun return -ENOMEM;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun return 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
mlx4_catas_end(struct mlx4_dev * dev)324*4882a593Smuzhiyun void mlx4_catas_end(struct mlx4_dev *dev)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun if (dev->persist->catas_wq) {
327*4882a593Smuzhiyun destroy_workqueue(dev->persist->catas_wq);
328*4882a593Smuzhiyun dev->persist->catas_wq = NULL;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun }
331